Home | History | Annotate | Line # | Download | only in ic
atw.c revision 1.153.18.1
      1  1.153.18.1     rmind /*	$NetBSD: atw.c,v 1.153.18.1 2014/05/18 17:45:37 rmind Exp $  */
      2         1.1    dyoung 
      3         1.1    dyoung /*-
      4         1.1    dyoung  * Copyright (c) 1998, 1999, 2000, 2002, 2003, 2004 The NetBSD Foundation, Inc.
      5         1.1    dyoung  * All rights reserved.
      6         1.1    dyoung  *
      7         1.1    dyoung  * This code is derived from software contributed to The NetBSD Foundation
      8         1.1    dyoung  * by David Young, by Jason R. Thorpe, and by Charles M. Hannum.
      9         1.1    dyoung  *
     10         1.1    dyoung  * Redistribution and use in source and binary forms, with or without
     11         1.1    dyoung  * modification, are permitted provided that the following conditions
     12         1.1    dyoung  * are met:
     13         1.1    dyoung  * 1. Redistributions of source code must retain the above copyright
     14         1.1    dyoung  *    notice, this list of conditions and the following disclaimer.
     15         1.1    dyoung  * 2. Redistributions in binary form must reproduce the above copyright
     16         1.1    dyoung  *    notice, this list of conditions and the following disclaimer in the
     17         1.1    dyoung  *    documentation and/or other materials provided with the distribution.
     18         1.1    dyoung  *
     19         1.1    dyoung  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
     20         1.1    dyoung  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     21         1.1    dyoung  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     22         1.1    dyoung  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
     23         1.1    dyoung  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     24         1.1    dyoung  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     25         1.1    dyoung  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     26         1.1    dyoung  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     27         1.1    dyoung  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     28         1.1    dyoung  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     29         1.1    dyoung  * POSSIBILITY OF SUCH DAMAGE.
     30         1.1    dyoung  */
     31         1.1    dyoung 
     32         1.1    dyoung /*
     33         1.1    dyoung  * Device driver for the ADMtek ADM8211 802.11 MAC/BBP.
     34         1.1    dyoung  */
     35         1.1    dyoung 
     36         1.1    dyoung #include <sys/cdefs.h>
     37  1.153.18.1     rmind __KERNEL_RCSID(0, "$NetBSD: atw.c,v 1.153.18.1 2014/05/18 17:45:37 rmind Exp $");
     38         1.1    dyoung 
     39         1.1    dyoung 
     40         1.1    dyoung #include <sys/param.h>
     41        1.84     perry #include <sys/systm.h>
     42         1.1    dyoung #include <sys/callout.h>
     43        1.84     perry #include <sys/mbuf.h>
     44         1.1    dyoung #include <sys/malloc.h>
     45         1.1    dyoung #include <sys/kernel.h>
     46         1.1    dyoung #include <sys/socket.h>
     47         1.1    dyoung #include <sys/ioctl.h>
     48         1.1    dyoung #include <sys/errno.h>
     49         1.1    dyoung #include <sys/device.h>
     50       1.145    dyoung #include <sys/kauth.h>
     51         1.1    dyoung #include <sys/time.h>
     52       1.152  uebayasi #include <sys/proc.h>
     53       1.116    dyoung #include <lib/libkern/libkern.h>
     54         1.1    dyoung 
     55         1.1    dyoung #include <machine/endian.h>
     56         1.1    dyoung 
     57         1.1    dyoung #include <net/if.h>
     58         1.1    dyoung #include <net/if_dl.h>
     59         1.1    dyoung #include <net/if_media.h>
     60         1.1    dyoung #include <net/if_ether.h>
     61         1.3    dyoung 
     62        1.85    dyoung #include <net80211/ieee80211_netbsd.h>
     63         1.3    dyoung #include <net80211/ieee80211_var.h>
     64        1.12    dyoung #include <net80211/ieee80211_radiotap.h>
     65         1.1    dyoung 
     66         1.1    dyoung #include <net/bpf.h>
     67         1.1    dyoung 
     68       1.130        ad #include <sys/bus.h>
     69       1.130        ad #include <sys/intr.h>
     70         1.1    dyoung 
     71         1.1    dyoung #include <dev/ic/atwreg.h>
     72        1.24    dyoung #include <dev/ic/rf3000reg.h>
     73        1.24    dyoung #include <dev/ic/si4136reg.h>
     74         1.1    dyoung #include <dev/ic/atwvar.h>
     75         1.1    dyoung #include <dev/ic/smc93cx6var.h>
     76         1.1    dyoung 
     77         1.1    dyoung /* XXX TBD open questions
     78         1.1    dyoung  *
     79         1.1    dyoung  *
     80         1.1    dyoung  * When should I set DSSS PAD in reg 0x15 of RF3000? In 1-2Mbps
     81         1.1    dyoung  * modes only, or all modes (5.5-11 Mbps CCK modes, too?) Does the MAC
     82         1.1    dyoung  * handle this for me?
     83         1.1    dyoung  *
     84         1.1    dyoung  */
     85         1.1    dyoung /* device attachment
     86         1.1    dyoung  *
     87         1.1    dyoung  *    print TOFS[012]
     88         1.1    dyoung  *
     89         1.1    dyoung  * device initialization
     90         1.1    dyoung  *
     91         1.1    dyoung  *    clear ATW_FRCTL_MAXPSP to disable max power saving
     92         1.1    dyoung  *    set ATW_TXBR_ALCUPDATE to enable ALC
     93         1.1    dyoung  *    set TOFS[012]? (hope not)
     94         1.1    dyoung  *    disable rx/tx
     95         1.1    dyoung  *    set ATW_PAR_SWR (software reset)
     96         1.1    dyoung  *    wait for ATW_PAR_SWR clear
     97         1.1    dyoung  *    disable interrupts
     98        1.84     perry  *    ack status register
     99        1.84     perry  *    enable interrupts
    100         1.1    dyoung  *
    101         1.1    dyoung  * rx/tx initialization
    102         1.1    dyoung  *
    103         1.1    dyoung  *    disable rx/tx w/ ATW_NAR_SR, ATW_NAR_ST
    104         1.1    dyoung  *    allocate and init descriptor rings
    105         1.1    dyoung  *    write ATW_PAR_DSL (descriptor skip length)
    106        1.84     perry  *    write descriptor base addrs: ATW_TDBD, ATW_TDBP, write ATW_RDB
    107         1.1    dyoung  *    write ATW_NAR_SQ for one/both transmit descriptor rings
    108         1.1    dyoung  *    write ATW_NAR_SQ for one/both transmit descriptor rings
    109         1.1    dyoung  *    enable rx/tx w/ ATW_NAR_SR, ATW_NAR_ST
    110         1.1    dyoung  *
    111         1.1    dyoung  * rx/tx end
    112         1.1    dyoung  *
    113         1.1    dyoung  *    stop DMA
    114         1.1    dyoung  *    disable rx/tx w/ ATW_NAR_SR, ATW_NAR_ST
    115         1.1    dyoung  *    flush tx w/ ATW_NAR_HF
    116         1.1    dyoung  *
    117         1.1    dyoung  * scan
    118         1.1    dyoung  *
    119         1.1    dyoung  *    initialize rx/tx
    120         1.1    dyoung  *
    121         1.1    dyoung  * BSS join: (re)association response
    122         1.1    dyoung  *
    123         1.1    dyoung  *    set ATW_FRCTL_AID
    124         1.1    dyoung  *
    125         1.1    dyoung  * optimizations ???
    126         1.1    dyoung  *
    127         1.1    dyoung  */
    128         1.1    dyoung 
    129        1.59    dyoung #define ATW_REFSLAVE	/* slavishly do what the reference driver does */
    130        1.59    dyoung 
    131        1.70    dyoung int atw_pseudo_milli = 1;
    132        1.70    dyoung int atw_magic_delay1 = 100 * 1000;
    133        1.70    dyoung int atw_magic_delay2 = 100 * 1000;
    134        1.70    dyoung /* more magic multi-millisecond delays (units: microseconds) */
    135        1.70    dyoung int atw_nar_delay = 20 * 1000;
    136        1.70    dyoung int atw_magic_delay4 = 10 * 1000;
    137        1.70    dyoung int atw_rf_delay1 = 10 * 1000;
    138        1.70    dyoung int atw_rf_delay2 = 5 * 1000;
    139        1.70    dyoung int atw_plcphd_delay = 2 * 1000;
    140        1.59    dyoung int atw_bbp_io_enable_delay = 20 * 1000;
    141        1.59    dyoung int atw_bbp_io_disable_delay = 2 * 1000;
    142        1.59    dyoung int atw_writewep_delay = 1000;
    143         1.1    dyoung int atw_beacon_len_adjust = 4;
    144         1.3    dyoung int atw_dwelltime = 200;
    145        1.59    dyoung int atw_xindiv2 = 0;
    146         1.1    dyoung 
    147         1.1    dyoung #ifdef ATW_DEBUG
    148         1.1    dyoung int atw_debug = 0;
    149         1.1    dyoung 
    150         1.1    dyoung #define ATW_DPRINTF(x)	if (atw_debug > 0) printf x
    151         1.1    dyoung #define ATW_DPRINTF2(x)	if (atw_debug > 1) printf x
    152         1.1    dyoung #define ATW_DPRINTF3(x)	if (atw_debug > 2) printf x
    153        1.85    dyoung #define	DPRINTF(sc, x)	if ((sc)->sc_if.if_flags & IFF_DEBUG) printf x
    154        1.85    dyoung #define	DPRINTF2(sc, x)	if ((sc)->sc_if.if_flags & IFF_DEBUG) ATW_DPRINTF2(x)
    155        1.85    dyoung #define	DPRINTF3(sc, x)	if ((sc)->sc_if.if_flags & IFF_DEBUG) ATW_DPRINTF3(x)
    156        1.39    dyoung 
    157        1.74    dyoung static void	atw_dump_pkt(struct ifnet *, struct mbuf *);
    158        1.74    dyoung static void	atw_print_regs(struct atw_softc *, const char *);
    159        1.39    dyoung 
    160        1.39    dyoung /* Note well: I never got atw_rf3000_read or atw_si4126_read to work. */
    161        1.84     perry #	ifdef ATW_BBPDEBUG
    162        1.74    dyoung static void	atw_rf3000_print(struct atw_softc *);
    163        1.74    dyoung static int	atw_rf3000_read(struct atw_softc *sc, u_int, u_int *);
    164        1.39    dyoung #	endif /* ATW_BBPDEBUG */
    165        1.39    dyoung 
    166        1.84     perry #	ifdef ATW_SYNDEBUG
    167        1.74    dyoung static void	atw_si4126_print(struct atw_softc *);
    168        1.74    dyoung static int	atw_si4126_read(struct atw_softc *, u_int, u_int *);
    169        1.39    dyoung #	endif /* ATW_SYNDEBUG */
    170  1.153.18.1     rmind #define __atwdebugused	/* empty */
    171         1.1    dyoung #else
    172         1.1    dyoung #define ATW_DPRINTF(x)
    173         1.1    dyoung #define ATW_DPRINTF2(x)
    174         1.1    dyoung #define ATW_DPRINTF3(x)
    175         1.1    dyoung #define	DPRINTF(sc, x)	/* nothing */
    176         1.1    dyoung #define	DPRINTF2(sc, x)	/* nothing */
    177         1.1    dyoung #define	DPRINTF3(sc, x)	/* nothing */
    178  1.153.18.1     rmind #define __atwdebugused	__unused
    179         1.1    dyoung #endif
    180         1.1    dyoung 
    181        1.61    dyoung /* ifnet methods */
    182        1.74    dyoung int	atw_init(struct ifnet *);
    183       1.126  christos int	atw_ioctl(struct ifnet *, u_long, void *);
    184        1.23    dyoung void	atw_start(struct ifnet *);
    185        1.74    dyoung void	atw_stop(struct ifnet *, int);
    186        1.23    dyoung void	atw_watchdog(struct ifnet *);
    187        1.23    dyoung 
    188        1.61    dyoung /* Device attachment */
    189        1.61    dyoung void	atw_attach(struct atw_softc *);
    190        1.61    dyoung int	atw_detach(struct atw_softc *);
    191       1.134    dyoung static void atw_evcnt_attach(struct atw_softc *);
    192       1.134    dyoung static void atw_evcnt_detach(struct atw_softc *);
    193        1.23    dyoung 
    194        1.61    dyoung /* Rx/Tx process */
    195        1.74    dyoung int	atw_add_rxbuf(struct atw_softc *, int);
    196        1.74    dyoung void	atw_idle(struct atw_softc *, u_int32_t);
    197        1.23    dyoung void	atw_rxdrain(struct atw_softc *);
    198        1.61    dyoung void	atw_txdrain(struct atw_softc *);
    199        1.23    dyoung 
    200        1.61    dyoung /* Device (de)activation and power state */
    201        1.74    dyoung void	atw_reset(struct atw_softc *);
    202        1.23    dyoung 
    203        1.61    dyoung /* Interrupt handlers */
    204        1.74    dyoung void	atw_linkintr(struct atw_softc *, u_int32_t);
    205        1.23    dyoung void	atw_rxintr(struct atw_softc *);
    206       1.145    dyoung void	atw_txintr(struct atw_softc *, uint32_t);
    207         1.1    dyoung 
    208        1.61    dyoung /* 802.11 state machine */
    209        1.61    dyoung static int	atw_newstate(struct ieee80211com *, enum ieee80211_state, int);
    210        1.74    dyoung static void	atw_next_scan(void *);
    211        1.61    dyoung static void	atw_recv_mgmt(struct ieee80211com *, struct mbuf *,
    212        1.61    dyoung 		              struct ieee80211_node *, int, int, u_int32_t);
    213        1.74    dyoung static int	atw_tune(struct atw_softc *);
    214        1.61    dyoung 
    215        1.61    dyoung /* Device initialization */
    216        1.74    dyoung static void	atw_bbp_io_init(struct atw_softc *);
    217        1.74    dyoung static void	atw_cfp_init(struct atw_softc *);
    218        1.61    dyoung static void	atw_cmdr_init(struct atw_softc *);
    219        1.74    dyoung static void	atw_ifs_init(struct atw_softc *);
    220        1.74    dyoung static void	atw_nar_init(struct atw_softc *);
    221        1.74    dyoung static void	atw_response_times_init(struct atw_softc *);
    222        1.74    dyoung static void	atw_rf_reset(struct atw_softc *);
    223        1.74    dyoung static void	atw_test1_init(struct atw_softc *);
    224        1.74    dyoung static void	atw_tofs0_init(struct atw_softc *);
    225        1.61    dyoung static void	atw_tofs2_init(struct atw_softc *);
    226        1.61    dyoung static void	atw_txlmt_init(struct atw_softc *);
    227        1.74    dyoung static void	atw_wcsr_init(struct atw_softc *);
    228        1.61    dyoung 
    229        1.85    dyoung /* Key management */
    230        1.85    dyoung static int atw_key_delete(struct ieee80211com *, const struct ieee80211_key *);
    231        1.85    dyoung static int atw_key_set(struct ieee80211com *, const struct ieee80211_key *,
    232        1.85    dyoung 	const u_int8_t[IEEE80211_ADDR_LEN]);
    233        1.85    dyoung static void atw_key_update_begin(struct ieee80211com *);
    234        1.85    dyoung static void atw_key_update_end(struct ieee80211com *);
    235        1.85    dyoung 
    236        1.61    dyoung /* RAM/ROM utilities */
    237        1.61    dyoung static void	atw_clear_sram(struct atw_softc *);
    238        1.61    dyoung static void	atw_write_sram(struct atw_softc *, u_int, u_int8_t *, u_int);
    239        1.61    dyoung static int	atw_read_srom(struct atw_softc *);
    240        1.61    dyoung 
    241        1.61    dyoung /* BSS setup */
    242        1.76    dyoung static void	atw_predict_beacon(struct atw_softc *);
    243        1.61    dyoung static void	atw_start_beacon(struct atw_softc *, int);
    244        1.61    dyoung static void	atw_write_bssid(struct atw_softc *);
    245        1.61    dyoung static void	atw_write_ssid(struct atw_softc *);
    246        1.61    dyoung static void	atw_write_sup_rates(struct atw_softc *);
    247        1.61    dyoung static void	atw_write_wep(struct atw_softc *);
    248        1.61    dyoung 
    249        1.61    dyoung /* Media */
    250        1.61    dyoung static int	atw_media_change(struct ifnet *);
    251        1.61    dyoung 
    252        1.61    dyoung static void	atw_filter_setup(struct atw_softc *);
    253        1.61    dyoung 
    254        1.61    dyoung /* 802.11 utilities */
    255        1.78    dyoung static uint64_t			atw_get_tsft(struct atw_softc *);
    256        1.92     perry static inline uint32_t	atw_last_even_tsft(uint32_t, uint32_t,
    257        1.61    dyoung 				                   uint32_t);
    258        1.85    dyoung static struct ieee80211_node	*atw_node_alloc(struct ieee80211_node_table *);
    259        1.85    dyoung static void			atw_node_free(struct ieee80211_node *);
    260         1.1    dyoung 
    261        1.61    dyoung /*
    262        1.61    dyoung  * Tuner/transceiver/modem
    263        1.61    dyoung  */
    264        1.61    dyoung static void	atw_bbp_io_enable(struct atw_softc *, int);
    265         1.1    dyoung 
    266         1.1    dyoung /* RFMD RF3000 Baseband Processor */
    267        1.74    dyoung static int	atw_rf3000_init(struct atw_softc *);
    268        1.74    dyoung static int	atw_rf3000_tune(struct atw_softc *, u_int);
    269        1.74    dyoung static int	atw_rf3000_write(struct atw_softc *, u_int, u_int);
    270         1.1    dyoung 
    271         1.1    dyoung /* Silicon Laboratories Si4126 RF/IF Synthesizer */
    272        1.74    dyoung static void	atw_si4126_tune(struct atw_softc *, u_int);
    273        1.74    dyoung static void	atw_si4126_write(struct atw_softc *, u_int, u_int);
    274         1.1    dyoung 
    275         1.1    dyoung const struct atw_txthresh_tab atw_txthresh_tab_lo[] = ATW_TXTHRESH_TAB_LO_RATE;
    276         1.1    dyoung const struct atw_txthresh_tab atw_txthresh_tab_hi[] = ATW_TXTHRESH_TAB_HI_RATE;
    277         1.1    dyoung 
    278         1.1    dyoung const char *atw_tx_state[] = {
    279         1.1    dyoung 	"STOPPED",
    280        1.26    dyoung 	"RUNNING - read descriptor",
    281        1.26    dyoung 	"RUNNING - transmitting",
    282        1.26    dyoung 	"RUNNING - filling fifo",	/* XXX */
    283         1.1    dyoung 	"SUSPENDED",
    284        1.26    dyoung 	"RUNNING -- write descriptor",
    285        1.26    dyoung 	"RUNNING -- write last descriptor",
    286        1.26    dyoung 	"RUNNING - fifo full"
    287         1.1    dyoung };
    288         1.1    dyoung 
    289         1.1    dyoung const char *atw_rx_state[] = {
    290         1.1    dyoung 	"STOPPED",
    291        1.26    dyoung 	"RUNNING - read descriptor",
    292        1.26    dyoung 	"RUNNING - check this packet, pre-fetch next",
    293        1.26    dyoung 	"RUNNING - wait for reception",
    294         1.1    dyoung 	"SUSPENDED",
    295        1.26    dyoung 	"RUNNING - write descriptor",
    296        1.26    dyoung 	"RUNNING - flush fifo",
    297        1.26    dyoung 	"RUNNING - fifo drain"
    298         1.1    dyoung };
    299         1.1    dyoung 
    300       1.104    dyoung static inline int
    301       1.104    dyoung is_running(struct ifnet *ifp)
    302       1.104    dyoung {
    303       1.104    dyoung 	return (ifp->if_flags & (IFF_RUNNING|IFF_UP)) == (IFF_RUNNING|IFF_UP);
    304       1.104    dyoung }
    305       1.104    dyoung 
    306         1.1    dyoung int
    307       1.135    dyoung atw_activate(device_t self, enum devact act)
    308         1.1    dyoung {
    309       1.135    dyoung 	struct atw_softc *sc = device_private(self);
    310         1.1    dyoung 
    311         1.1    dyoung 	switch (act) {
    312         1.1    dyoung 	case DVACT_DEACTIVATE:
    313        1.85    dyoung 		if_deactivate(&sc->sc_if);
    314       1.147    dyoung 		return 0;
    315       1.147    dyoung 	default:
    316       1.147    dyoung 		return EOPNOTSUPP;
    317         1.1    dyoung 	}
    318         1.1    dyoung }
    319         1.1    dyoung 
    320       1.146    dyoung bool
    321       1.150    dyoung atw_suspend(device_t self, const pmf_qual_t *qual)
    322         1.1    dyoung {
    323       1.146    dyoung 	struct atw_softc *sc = device_private(self);
    324         1.1    dyoung 
    325       1.146    dyoung 	atw_rxdrain(sc);
    326       1.146    dyoung 	sc->sc_flags &= ~ATWF_WEP_SRAM_VALID;
    327         1.1    dyoung 
    328       1.146    dyoung 	return true;
    329         1.1    dyoung }
    330         1.1    dyoung 
    331         1.1    dyoung /* Returns -1 on failure. */
    332        1.62    dyoung static int
    333         1.1    dyoung atw_read_srom(struct atw_softc *sc)
    334         1.1    dyoung {
    335         1.1    dyoung 	struct seeprom_descriptor sd;
    336        1.69    dyoung 	uint32_t test0, fail_bits;
    337         1.1    dyoung 
    338         1.1    dyoung 	(void)memset(&sd, 0, sizeof(sd));
    339         1.1    dyoung 
    340        1.69    dyoung 	test0 = ATW_READ(sc, ATW_TEST0);
    341         1.1    dyoung 
    342        1.69    dyoung 	switch (sc->sc_rev) {
    343        1.69    dyoung 	case ATW_REVISION_BA:
    344        1.69    dyoung 	case ATW_REVISION_CA:
    345        1.69    dyoung 		fail_bits = ATW_TEST0_EPNE;
    346        1.69    dyoung 		break;
    347        1.69    dyoung 	default:
    348        1.69    dyoung 		fail_bits = ATW_TEST0_EPNE|ATW_TEST0_EPSNM;
    349        1.69    dyoung 		break;
    350        1.69    dyoung 	}
    351        1.69    dyoung 	if ((test0 & fail_bits) != 0) {
    352       1.140     joerg 		aprint_error_dev(sc->sc_dev, "bad or missing/bad SROM\n");
    353         1.1    dyoung 		return -1;
    354         1.1    dyoung 	}
    355         1.1    dyoung 
    356        1.69    dyoung 	switch (test0 & ATW_TEST0_EPTYP_MASK) {
    357         1.1    dyoung 	case ATW_TEST0_EPTYP_93c66:
    358       1.140     joerg 		ATW_DPRINTF(("%s: 93c66 SROM\n", device_xname(sc->sc_dev)));
    359         1.1    dyoung 		sc->sc_sromsz = 512;
    360         1.1    dyoung 		sd.sd_chip = C56_66;
    361         1.1    dyoung 		break;
    362         1.1    dyoung 	case ATW_TEST0_EPTYP_93c46:
    363       1.140     joerg 		ATW_DPRINTF(("%s: 93c46 SROM\n", device_xname(sc->sc_dev)));
    364         1.1    dyoung 		sc->sc_sromsz = 128;
    365         1.1    dyoung 		sd.sd_chip = C46;
    366         1.1    dyoung 		break;
    367         1.1    dyoung 	default:
    368       1.123    dyoung 		printf("%s: unknown SROM type %" __PRIuBITS "\n",
    369       1.140     joerg 		    device_xname(sc->sc_dev),
    370       1.119    dyoung 		    __SHIFTOUT(test0, ATW_TEST0_EPTYP_MASK));
    371         1.1    dyoung 		return -1;
    372         1.1    dyoung 	}
    373         1.1    dyoung 
    374         1.1    dyoung 	sc->sc_srom = malloc(sc->sc_sromsz, M_DEVBUF, M_NOWAIT);
    375         1.1    dyoung 
    376         1.1    dyoung 	if (sc->sc_srom == NULL) {
    377       1.140     joerg 		aprint_error_dev(sc->sc_dev, "unable to allocate SROM buffer\n");
    378         1.1    dyoung 		return -1;
    379         1.1    dyoung 	}
    380         1.1    dyoung 
    381         1.1    dyoung 	(void)memset(sc->sc_srom, 0, sc->sc_sromsz);
    382         1.1    dyoung 
    383         1.1    dyoung 	/* ADM8211 has a single 32-bit register for controlling the
    384         1.1    dyoung 	 * 93cx6 SROM.  Bit SRS enables the serial port. There is no
    385         1.1    dyoung 	 * "ready" bit. The ADM8211 input/output sense is the reverse
    386         1.1    dyoung 	 * of read_seeprom's.
    387         1.1    dyoung 	 */
    388         1.1    dyoung 	sd.sd_tag = sc->sc_st;
    389         1.1    dyoung 	sd.sd_bsh = sc->sc_sh;
    390         1.1    dyoung 	sd.sd_regsize = 4;
    391         1.1    dyoung 	sd.sd_control_offset = ATW_SPR;
    392         1.1    dyoung 	sd.sd_status_offset = ATW_SPR;
    393         1.1    dyoung 	sd.sd_dataout_offset = ATW_SPR;
    394         1.1    dyoung 	sd.sd_CK = ATW_SPR_SCLK;
    395         1.1    dyoung 	sd.sd_CS = ATW_SPR_SCS;
    396         1.1    dyoung 	sd.sd_DI = ATW_SPR_SDO;
    397         1.1    dyoung 	sd.sd_DO = ATW_SPR_SDI;
    398         1.1    dyoung 	sd.sd_MS = ATW_SPR_SRS;
    399         1.1    dyoung 	sd.sd_RDY = 0;
    400         1.1    dyoung 
    401         1.1    dyoung 	if (!read_seeprom(&sd, sc->sc_srom, 0, sc->sc_sromsz/2)) {
    402       1.140     joerg 		aprint_error_dev(sc->sc_dev, "could not read SROM\n");
    403         1.1    dyoung 		free(sc->sc_srom, M_DEVBUF);
    404         1.1    dyoung 		return -1;
    405         1.1    dyoung 	}
    406         1.1    dyoung #ifdef ATW_DEBUG
    407         1.1    dyoung 	{
    408         1.1    dyoung 		int i;
    409        1.15    dyoung 		ATW_DPRINTF(("\nSerial EEPROM:\n\t"));
    410         1.1    dyoung 		for (i = 0; i < sc->sc_sromsz/2; i = i + 1) {
    411         1.1    dyoung 			if (((i % 8) == 0) && (i != 0)) {
    412        1.15    dyoung 				ATW_DPRINTF(("\n\t"));
    413         1.1    dyoung 			}
    414        1.15    dyoung 			ATW_DPRINTF((" 0x%x", sc->sc_srom[i]));
    415         1.1    dyoung 		}
    416        1.15    dyoung 		ATW_DPRINTF(("\n"));
    417         1.1    dyoung 	}
    418         1.1    dyoung #endif /* ATW_DEBUG */
    419         1.1    dyoung 	return 0;
    420         1.1    dyoung }
    421         1.1    dyoung 
    422         1.1    dyoung #ifdef ATW_DEBUG
    423         1.1    dyoung static void
    424         1.1    dyoung atw_print_regs(struct atw_softc *sc, const char *where)
    425         1.1    dyoung {
    426         1.1    dyoung #define PRINTREG(sc, reg) \
    427         1.1    dyoung 	ATW_DPRINTF2(("%s: reg[ " #reg " / %03x ] = %08x\n", \
    428       1.140     joerg 	    device_xname(sc->sc_dev), reg, ATW_READ(sc, reg)))
    429         1.1    dyoung 
    430       1.140     joerg 	ATW_DPRINTF2(("%s: %s\n", device_xname(sc->sc_dev), where));
    431         1.1    dyoung 
    432         1.1    dyoung 	PRINTREG(sc, ATW_PAR);
    433         1.1    dyoung 	PRINTREG(sc, ATW_FRCTL);
    434         1.1    dyoung 	PRINTREG(sc, ATW_TDR);
    435         1.1    dyoung 	PRINTREG(sc, ATW_WTDP);
    436         1.1    dyoung 	PRINTREG(sc, ATW_RDR);
    437         1.1    dyoung 	PRINTREG(sc, ATW_WRDP);
    438         1.1    dyoung 	PRINTREG(sc, ATW_RDB);
    439         1.1    dyoung 	PRINTREG(sc, ATW_CSR3A);
    440         1.1    dyoung 	PRINTREG(sc, ATW_TDBD);
    441         1.1    dyoung 	PRINTREG(sc, ATW_TDBP);
    442         1.1    dyoung 	PRINTREG(sc, ATW_STSR);
    443         1.1    dyoung 	PRINTREG(sc, ATW_CSR5A);
    444         1.1    dyoung 	PRINTREG(sc, ATW_NAR);
    445         1.1    dyoung 	PRINTREG(sc, ATW_CSR6A);
    446         1.1    dyoung 	PRINTREG(sc, ATW_IER);
    447         1.1    dyoung 	PRINTREG(sc, ATW_CSR7A);
    448         1.1    dyoung 	PRINTREG(sc, ATW_LPC);
    449         1.1    dyoung 	PRINTREG(sc, ATW_TEST1);
    450         1.1    dyoung 	PRINTREG(sc, ATW_SPR);
    451         1.1    dyoung 	PRINTREG(sc, ATW_TEST0);
    452         1.1    dyoung 	PRINTREG(sc, ATW_WCSR);
    453         1.1    dyoung 	PRINTREG(sc, ATW_WPDR);
    454         1.1    dyoung 	PRINTREG(sc, ATW_GPTMR);
    455         1.1    dyoung 	PRINTREG(sc, ATW_GPIO);
    456         1.1    dyoung 	PRINTREG(sc, ATW_BBPCTL);
    457         1.1    dyoung 	PRINTREG(sc, ATW_SYNCTL);
    458         1.1    dyoung 	PRINTREG(sc, ATW_PLCPHD);
    459         1.1    dyoung 	PRINTREG(sc, ATW_MMIWADDR);
    460         1.1    dyoung 	PRINTREG(sc, ATW_MMIRADDR1);
    461         1.1    dyoung 	PRINTREG(sc, ATW_MMIRADDR2);
    462         1.1    dyoung 	PRINTREG(sc, ATW_TXBR);
    463         1.1    dyoung 	PRINTREG(sc, ATW_CSR15A);
    464         1.1    dyoung 	PRINTREG(sc, ATW_ALCSTAT);
    465         1.1    dyoung 	PRINTREG(sc, ATW_TOFS2);
    466         1.1    dyoung 	PRINTREG(sc, ATW_CMDR);
    467         1.1    dyoung 	PRINTREG(sc, ATW_PCIC);
    468         1.1    dyoung 	PRINTREG(sc, ATW_PMCSR);
    469         1.1    dyoung 	PRINTREG(sc, ATW_PAR0);
    470         1.1    dyoung 	PRINTREG(sc, ATW_PAR1);
    471         1.1    dyoung 	PRINTREG(sc, ATW_MAR0);
    472         1.1    dyoung 	PRINTREG(sc, ATW_MAR1);
    473         1.1    dyoung 	PRINTREG(sc, ATW_ATIMDA0);
    474         1.1    dyoung 	PRINTREG(sc, ATW_ABDA1);
    475         1.1    dyoung 	PRINTREG(sc, ATW_BSSID0);
    476         1.1    dyoung 	PRINTREG(sc, ATW_TXLMT);
    477         1.1    dyoung 	PRINTREG(sc, ATW_MIBCNT);
    478         1.1    dyoung 	PRINTREG(sc, ATW_BCNT);
    479         1.1    dyoung 	PRINTREG(sc, ATW_TSFTH);
    480         1.1    dyoung 	PRINTREG(sc, ATW_TSC);
    481         1.1    dyoung 	PRINTREG(sc, ATW_SYNRF);
    482         1.1    dyoung 	PRINTREG(sc, ATW_BPLI);
    483         1.1    dyoung 	PRINTREG(sc, ATW_CAP0);
    484         1.1    dyoung 	PRINTREG(sc, ATW_CAP1);
    485         1.1    dyoung 	PRINTREG(sc, ATW_RMD);
    486         1.1    dyoung 	PRINTREG(sc, ATW_CFPP);
    487         1.1    dyoung 	PRINTREG(sc, ATW_TOFS0);
    488         1.1    dyoung 	PRINTREG(sc, ATW_TOFS1);
    489         1.1    dyoung 	PRINTREG(sc, ATW_IFST);
    490         1.1    dyoung 	PRINTREG(sc, ATW_RSPT);
    491         1.1    dyoung 	PRINTREG(sc, ATW_TSFTL);
    492         1.1    dyoung 	PRINTREG(sc, ATW_WEPCTL);
    493         1.1    dyoung 	PRINTREG(sc, ATW_WESK);
    494         1.1    dyoung 	PRINTREG(sc, ATW_WEPCNT);
    495         1.1    dyoung 	PRINTREG(sc, ATW_MACTEST);
    496         1.1    dyoung 	PRINTREG(sc, ATW_FER);
    497         1.1    dyoung 	PRINTREG(sc, ATW_FEMR);
    498         1.1    dyoung 	PRINTREG(sc, ATW_FPSR);
    499         1.1    dyoung 	PRINTREG(sc, ATW_FFER);
    500         1.1    dyoung #undef PRINTREG
    501         1.1    dyoung }
    502         1.1    dyoung #endif /* ATW_DEBUG */
    503         1.1    dyoung 
    504         1.1    dyoung /*
    505         1.1    dyoung  * Finish attaching an ADMtek ADM8211 MAC.  Called by bus-specific front-end.
    506         1.1    dyoung  */
    507         1.1    dyoung void
    508         1.1    dyoung atw_attach(struct atw_softc *sc)
    509         1.1    dyoung {
    510        1.14    dyoung 	static const u_int8_t empty_macaddr[IEEE80211_ADDR_LEN] = {
    511        1.14    dyoung 		0x00, 0x00, 0x00, 0x00, 0x00, 0x00
    512        1.14    dyoung 	};
    513         1.1    dyoung 	struct ieee80211com *ic = &sc->sc_ic;
    514        1.85    dyoung 	struct ifnet *ifp = &sc->sc_if;
    515        1.69    dyoung 	int country_code, error, i, nrate, srom_major;
    516         1.1    dyoung 	u_int32_t reg;
    517         1.1    dyoung 	static const char *type_strings[] = {"Intersil (not supported)",
    518         1.1    dyoung 	    "RFMD", "Marvel (not supported)"};
    519         1.1    dyoung 
    520       1.146    dyoung 	pmf_self_suspensor_init(sc->sc_dev, &sc->sc_suspensor, &sc->sc_qual);
    521       1.146    dyoung 
    522         1.1    dyoung 	sc->sc_txth = atw_txthresh_tab_lo;
    523         1.1    dyoung 
    524         1.1    dyoung 	SIMPLEQ_INIT(&sc->sc_txfreeq);
    525         1.1    dyoung 	SIMPLEQ_INIT(&sc->sc_txdirtyq);
    526         1.1    dyoung 
    527         1.1    dyoung #ifdef ATW_DEBUG
    528         1.1    dyoung 	atw_print_regs(sc, "atw_attach");
    529         1.1    dyoung #endif /* ATW_DEBUG */
    530         1.1    dyoung 
    531         1.1    dyoung 	/*
    532         1.1    dyoung 	 * Allocate the control data structures, and create and load the
    533         1.1    dyoung 	 * DMA map for it.
    534         1.1    dyoung 	 */
    535         1.1    dyoung 	if ((error = bus_dmamem_alloc(sc->sc_dmat,
    536         1.1    dyoung 	    sizeof(struct atw_control_data), PAGE_SIZE, 0, &sc->sc_cdseg,
    537         1.1    dyoung 	    1, &sc->sc_cdnseg, 0)) != 0) {
    538       1.143    dyoung 		aprint_error_dev(sc->sc_dev,
    539       1.143    dyoung 		    "unable to allocate control data, error = %d\n",
    540       1.137    cegger 		    error);
    541         1.1    dyoung 		goto fail_0;
    542         1.1    dyoung 	}
    543         1.1    dyoung 
    544         1.1    dyoung 	if ((error = bus_dmamem_map(sc->sc_dmat, &sc->sc_cdseg, sc->sc_cdnseg,
    545       1.126  christos 	    sizeof(struct atw_control_data), (void **)&sc->sc_control_data,
    546         1.1    dyoung 	    BUS_DMA_COHERENT)) != 0) {
    547       1.143    dyoung 		aprint_error_dev(sc->sc_dev,
    548       1.143    dyoung 		    "unable to map control data, error = %d\n",
    549       1.137    cegger 		    error);
    550         1.1    dyoung 		goto fail_1;
    551         1.1    dyoung 	}
    552         1.1    dyoung 
    553         1.1    dyoung 	if ((error = bus_dmamap_create(sc->sc_dmat,
    554         1.1    dyoung 	    sizeof(struct atw_control_data), 1,
    555         1.1    dyoung 	    sizeof(struct atw_control_data), 0, 0, &sc->sc_cddmamap)) != 0) {
    556       1.143    dyoung 		aprint_error_dev(sc->sc_dev,
    557       1.143    dyoung 		    "unable to create control data DMA map, error = %d\n",
    558       1.143    dyoung 		    error);
    559         1.1    dyoung 		goto fail_2;
    560         1.1    dyoung 	}
    561         1.1    dyoung 
    562         1.1    dyoung 	if ((error = bus_dmamap_load(sc->sc_dmat, sc->sc_cddmamap,
    563         1.1    dyoung 	    sc->sc_control_data, sizeof(struct atw_control_data), NULL,
    564         1.1    dyoung 	    0)) != 0) {
    565       1.143    dyoung 		aprint_error_dev(sc->sc_dev,
    566       1.143    dyoung 		    "unable to load control data DMA map, error = %d\n", error);
    567         1.1    dyoung 		goto fail_3;
    568         1.1    dyoung 	}
    569         1.1    dyoung 
    570         1.1    dyoung 	/*
    571         1.1    dyoung 	 * Create the transmit buffer DMA maps.
    572         1.1    dyoung 	 */
    573         1.1    dyoung 	sc->sc_ntxsegs = ATW_NTXSEGS;
    574         1.1    dyoung 	for (i = 0; i < ATW_TXQUEUELEN; i++) {
    575         1.1    dyoung 		if ((error = bus_dmamap_create(sc->sc_dmat, MCLBYTES,
    576         1.1    dyoung 		    sc->sc_ntxsegs, MCLBYTES, 0, 0,
    577         1.1    dyoung 		    &sc->sc_txsoft[i].txs_dmamap)) != 0) {
    578       1.143    dyoung 			aprint_error_dev(sc->sc_dev,
    579       1.143    dyoung 			    "unable to create tx DMA map %d, error = %d\n", i,
    580       1.143    dyoung 			    error);
    581         1.1    dyoung 			goto fail_4;
    582         1.1    dyoung 		}
    583         1.1    dyoung 	}
    584         1.1    dyoung 
    585         1.1    dyoung 	/*
    586         1.1    dyoung 	 * Create the receive buffer DMA maps.
    587         1.1    dyoung 	 */
    588         1.1    dyoung 	for (i = 0; i < ATW_NRXDESC; i++) {
    589         1.1    dyoung 		if ((error = bus_dmamap_create(sc->sc_dmat, MCLBYTES, 1,
    590         1.1    dyoung 		    MCLBYTES, 0, 0, &sc->sc_rxsoft[i].rxs_dmamap)) != 0) {
    591       1.143    dyoung 			aprint_error_dev(sc->sc_dev,
    592       1.143    dyoung 			    "unable to create rx DMA map %d, error = %d\n", i,
    593       1.143    dyoung 			    error);
    594         1.1    dyoung 			goto fail_5;
    595         1.1    dyoung 		}
    596        1.14    dyoung 	}
    597        1.14    dyoung 	for (i = 0; i < ATW_NRXDESC; i++) {
    598         1.1    dyoung 		sc->sc_rxsoft[i].rxs_mbuf = NULL;
    599         1.1    dyoung 	}
    600         1.1    dyoung 
    601        1.69    dyoung 	switch (sc->sc_rev) {
    602        1.69    dyoung 	case ATW_REVISION_AB:
    603        1.69    dyoung 	case ATW_REVISION_AF:
    604        1.69    dyoung 		sc->sc_sramlen = ATW_SRAM_A_SIZE;
    605        1.69    dyoung 		break;
    606        1.69    dyoung 	case ATW_REVISION_BA:
    607        1.69    dyoung 	case ATW_REVISION_CA:
    608        1.69    dyoung 		sc->sc_sramlen = ATW_SRAM_B_SIZE;
    609        1.69    dyoung 		break;
    610        1.69    dyoung 	}
    611        1.69    dyoung 
    612         1.1    dyoung 	/* Reset the chip to a known state. */
    613         1.1    dyoung 	atw_reset(sc);
    614         1.1    dyoung 
    615         1.1    dyoung 	if (atw_read_srom(sc) == -1)
    616         1.1    dyoung 		return;
    617         1.1    dyoung 
    618       1.119    dyoung 	sc->sc_rftype = __SHIFTOUT(sc->sc_srom[ATW_SR_CSR20],
    619         1.1    dyoung 	    ATW_SR_RFTYPE_MASK);
    620         1.1    dyoung 
    621       1.119    dyoung 	sc->sc_bbptype = __SHIFTOUT(sc->sc_srom[ATW_SR_CSR20],
    622         1.1    dyoung 	    ATW_SR_BBPTYPE_MASK);
    623         1.1    dyoung 
    624       1.116    dyoung 	if (sc->sc_rftype >= __arraycount(type_strings)) {
    625       1.140     joerg 		aprint_error_dev(sc->sc_dev, "unknown RF\n");
    626         1.1    dyoung 		return;
    627         1.1    dyoung 	}
    628       1.116    dyoung 	if (sc->sc_bbptype >= __arraycount(type_strings)) {
    629       1.140     joerg 		aprint_error_dev(sc->sc_dev, "unknown BBP\n");
    630         1.1    dyoung 		return;
    631         1.1    dyoung 	}
    632         1.1    dyoung 
    633       1.140     joerg 	printf("%s: %s RF, %s BBP", device_xname(sc->sc_dev),
    634         1.1    dyoung 	    type_strings[sc->sc_rftype], type_strings[sc->sc_bbptype]);
    635         1.1    dyoung 
    636         1.1    dyoung 	/* XXX There exists a Linux driver which seems to use RFType = 0 for
    637         1.1    dyoung 	 * MARVEL. My bug, or theirs?
    638         1.1    dyoung 	 */
    639         1.1    dyoung 
    640       1.119    dyoung 	reg = __SHIFTIN(sc->sc_rftype, ATW_SYNCTL_RFTYPE_MASK);
    641         1.1    dyoung 
    642         1.1    dyoung 	switch (sc->sc_rftype) {
    643         1.1    dyoung 	case ATW_RFTYPE_INTERSIL:
    644         1.1    dyoung 		reg |= ATW_SYNCTL_CS1;
    645         1.1    dyoung 		break;
    646         1.1    dyoung 	case ATW_RFTYPE_RFMD:
    647         1.1    dyoung 		reg |= ATW_SYNCTL_CS0;
    648         1.1    dyoung 		break;
    649         1.1    dyoung 	case ATW_RFTYPE_MARVEL:
    650         1.1    dyoung 		break;
    651         1.1    dyoung 	}
    652         1.1    dyoung 
    653         1.1    dyoung 	sc->sc_synctl_rd = reg | ATW_SYNCTL_RD;
    654         1.1    dyoung 	sc->sc_synctl_wr = reg | ATW_SYNCTL_WR;
    655         1.1    dyoung 
    656       1.119    dyoung 	reg = __SHIFTIN(sc->sc_bbptype, ATW_BBPCTL_TYPE_MASK);
    657         1.1    dyoung 
    658         1.1    dyoung 	switch (sc->sc_bbptype) {
    659        1.33    dyoung 	case ATW_BBPTYPE_INTERSIL:
    660         1.1    dyoung 		reg |= ATW_BBPCTL_TWI;
    661         1.1    dyoung 		break;
    662        1.33    dyoung 	case ATW_BBPTYPE_RFMD:
    663         1.1    dyoung 		reg |= ATW_BBPCTL_RF3KADDR_ADDR | ATW_BBPCTL_NEGEDGE_DO |
    664         1.1    dyoung 		    ATW_BBPCTL_CCA_ACTLO;
    665         1.1    dyoung 		break;
    666        1.33    dyoung 	case ATW_BBPTYPE_MARVEL:
    667         1.1    dyoung 		break;
    668        1.35    dyoung 	case ATW_C_BBPTYPE_RFMD:
    669        1.35    dyoung 		printf("%s: ADM8211C MAC/RFMD BBP not supported yet.\n",
    670       1.140     joerg 		    device_xname(sc->sc_dev));
    671        1.35    dyoung 		break;
    672         1.1    dyoung 	}
    673         1.1    dyoung 
    674         1.1    dyoung 	sc->sc_bbpctl_wr = reg | ATW_BBPCTL_WR;
    675         1.1    dyoung 	sc->sc_bbpctl_rd = reg | ATW_BBPCTL_RD;
    676         1.1    dyoung 
    677         1.1    dyoung 	/*
    678         1.1    dyoung 	 * From this point forward, the attachment cannot fail.  A failure
    679         1.1    dyoung 	 * before this point releases all resources that may have been
    680         1.1    dyoung 	 * allocated.
    681         1.1    dyoung 	 */
    682       1.145    dyoung 	sc->sc_flags |= ATWF_ATTACHED;
    683         1.1    dyoung 
    684        1.15    dyoung 	ATW_DPRINTF((" SROM MAC %04x%04x%04x",
    685         1.1    dyoung 	    htole16(sc->sc_srom[ATW_SR_MAC00]),
    686         1.1    dyoung 	    htole16(sc->sc_srom[ATW_SR_MAC01]),
    687         1.1    dyoung 	    htole16(sc->sc_srom[ATW_SR_MAC10])));
    688         1.1    dyoung 
    689       1.119    dyoung 	srom_major = __SHIFTOUT(sc->sc_srom[ATW_SR_FORMAT_VERSION],
    690        1.69    dyoung 	    ATW_SR_MAJOR_MASK);
    691        1.69    dyoung 
    692        1.69    dyoung 	if (srom_major < 2)
    693        1.69    dyoung 		sc->sc_rf3000_options1 = 0;
    694        1.69    dyoung 	else if (sc->sc_rev == ATW_REVISION_BA) {
    695        1.69    dyoung 		sc->sc_rf3000_options1 =
    696       1.119    dyoung 		    __SHIFTOUT(sc->sc_srom[ATW_SR_CR28_CR03],
    697        1.69    dyoung 		    ATW_SR_CR28_MASK);
    698        1.69    dyoung 	} else
    699        1.69    dyoung 		sc->sc_rf3000_options1 = 0;
    700        1.69    dyoung 
    701       1.119    dyoung 	sc->sc_rf3000_options2 = __SHIFTOUT(sc->sc_srom[ATW_SR_CTRY_CR29],
    702        1.69    dyoung 	    ATW_SR_CR29_MASK);
    703        1.69    dyoung 
    704       1.119    dyoung 	country_code = __SHIFTOUT(sc->sc_srom[ATW_SR_CTRY_CR29],
    705         1.1    dyoung 	    ATW_SR_CTRY_MASK);
    706         1.1    dyoung 
    707         1.3    dyoung #define ADD_CHANNEL(_ic, _chan) do {					\
    708         1.3    dyoung 	_ic->ic_channels[_chan].ic_flags = IEEE80211_CHAN_B;		\
    709         1.3    dyoung 	_ic->ic_channels[_chan].ic_freq =				\
    710         1.3    dyoung 	    ieee80211_ieee2mhz(_chan, _ic->ic_channels[_chan].ic_flags);\
    711         1.3    dyoung } while (0)
    712         1.3    dyoung 
    713         1.1    dyoung 	/* Find available channels */
    714         1.1    dyoung 	switch (country_code) {
    715         1.1    dyoung 	case COUNTRY_MMK2:	/* 1-14 */
    716         1.3    dyoung 		ADD_CHANNEL(ic, 14);
    717         1.2    dyoung 		/*FALLTHROUGH*/
    718         1.1    dyoung 	case COUNTRY_ETSI:	/* 1-13 */
    719         1.1    dyoung 		for (i = 1; i <= 13; i++)
    720         1.3    dyoung 			ADD_CHANNEL(ic, i);
    721         1.1    dyoung 		break;
    722         1.1    dyoung 	case COUNTRY_FCC:	/* 1-11 */
    723         1.1    dyoung 	case COUNTRY_IC:	/* 1-11 */
    724         1.1    dyoung 		for (i = 1; i <= 11; i++)
    725         1.3    dyoung 			ADD_CHANNEL(ic, i);
    726         1.1    dyoung 		break;
    727         1.1    dyoung 	case COUNTRY_MMK:	/* 14 */
    728         1.3    dyoung 		ADD_CHANNEL(ic, 14);
    729         1.1    dyoung 		break;
    730         1.1    dyoung 	case COUNTRY_FRANCE:	/* 10-13 */
    731         1.1    dyoung 		for (i = 10; i <= 13; i++)
    732         1.3    dyoung 			ADD_CHANNEL(ic, i);
    733         1.1    dyoung 		break;
    734         1.1    dyoung 	default:	/* assume channels 10-11 */
    735         1.1    dyoung 	case COUNTRY_SPAIN:	/* 10-11 */
    736         1.1    dyoung 		for (i = 10; i <= 11; i++)
    737         1.3    dyoung 			ADD_CHANNEL(ic, i);
    738         1.1    dyoung 		break;
    739         1.1    dyoung 	}
    740         1.1    dyoung 
    741         1.1    dyoung 	/* Read the MAC address. */
    742         1.1    dyoung 	reg = ATW_READ(sc, ATW_PAR0);
    743       1.119    dyoung 	ic->ic_myaddr[0] = __SHIFTOUT(reg, ATW_PAR0_PAB0_MASK);
    744       1.119    dyoung 	ic->ic_myaddr[1] = __SHIFTOUT(reg, ATW_PAR0_PAB1_MASK);
    745       1.119    dyoung 	ic->ic_myaddr[2] = __SHIFTOUT(reg, ATW_PAR0_PAB2_MASK);
    746       1.119    dyoung 	ic->ic_myaddr[3] = __SHIFTOUT(reg, ATW_PAR0_PAB3_MASK);
    747         1.1    dyoung 	reg = ATW_READ(sc, ATW_PAR1);
    748       1.119    dyoung 	ic->ic_myaddr[4] = __SHIFTOUT(reg, ATW_PAR1_PAB4_MASK);
    749       1.119    dyoung 	ic->ic_myaddr[5] = __SHIFTOUT(reg, ATW_PAR1_PAB5_MASK);
    750         1.1    dyoung 
    751         1.1    dyoung 	if (IEEE80211_ADDR_EQ(ic->ic_myaddr, empty_macaddr)) {
    752         1.1    dyoung 		printf(" could not get mac address, attach failed\n");
    753         1.1    dyoung 		return;
    754         1.1    dyoung 	}
    755         1.1    dyoung 
    756         1.1    dyoung 	printf(" 802.11 address %s\n", ether_sprintf(ic->ic_myaddr));
    757         1.1    dyoung 
    758       1.140     joerg 	memcpy(ifp->if_xname, device_xname(sc->sc_dev), IFNAMSIZ);
    759         1.1    dyoung 	ifp->if_softc = sc;
    760         1.1    dyoung 	ifp->if_flags = IFF_SIMPLEX | IFF_BROADCAST | IFF_MULTICAST |
    761         1.1    dyoung 	    IFF_NOTRAILERS;
    762         1.1    dyoung 	ifp->if_ioctl = atw_ioctl;
    763         1.1    dyoung 	ifp->if_start = atw_start;
    764         1.1    dyoung 	ifp->if_watchdog = atw_watchdog;
    765         1.1    dyoung 	ifp->if_init = atw_init;
    766         1.1    dyoung 	ifp->if_stop = atw_stop;
    767         1.1    dyoung 	IFQ_SET_READY(&ifp->if_snd);
    768         1.1    dyoung 
    769        1.85    dyoung 	ic->ic_ifp = ifp;
    770         1.1    dyoung 	ic->ic_phytype = IEEE80211_T_DS;
    771         1.1    dyoung 	ic->ic_opmode = IEEE80211_M_STA;
    772         1.3    dyoung 	ic->ic_caps = IEEE80211_C_PMGT | IEEE80211_C_IBSS |
    773        1.85    dyoung 	    IEEE80211_C_HOSTAP | IEEE80211_C_MONITOR;
    774         1.1    dyoung 
    775         1.1    dyoung 	nrate = 0;
    776         1.3    dyoung 	ic->ic_sup_rates[IEEE80211_MODE_11B].rs_rates[nrate++] = 2;
    777         1.3    dyoung 	ic->ic_sup_rates[IEEE80211_MODE_11B].rs_rates[nrate++] = 4;
    778         1.3    dyoung 	ic->ic_sup_rates[IEEE80211_MODE_11B].rs_rates[nrate++] = 11;
    779         1.3    dyoung 	ic->ic_sup_rates[IEEE80211_MODE_11B].rs_rates[nrate++] = 22;
    780         1.3    dyoung 	ic->ic_sup_rates[IEEE80211_MODE_11B].rs_nrates = nrate;
    781         1.1    dyoung 
    782         1.1    dyoung 	/*
    783         1.1    dyoung 	 * Call MI attach routines.
    784         1.1    dyoung 	 */
    785         1.1    dyoung 
    786         1.1    dyoung 	if_attach(ifp);
    787        1.85    dyoung 	ieee80211_ifattach(ic);
    788         1.1    dyoung 
    789       1.134    dyoung 	atw_evcnt_attach(sc);
    790       1.134    dyoung 
    791         1.3    dyoung 	sc->sc_newstate = ic->ic_newstate;
    792         1.3    dyoung 	ic->ic_newstate = atw_newstate;
    793         1.1    dyoung 
    794         1.3    dyoung 	sc->sc_recv_mgmt = ic->ic_recv_mgmt;
    795         1.3    dyoung 	ic->ic_recv_mgmt = atw_recv_mgmt;
    796         1.1    dyoung 
    797         1.3    dyoung 	sc->sc_node_free = ic->ic_node_free;
    798         1.3    dyoung 	ic->ic_node_free = atw_node_free;
    799         1.3    dyoung 
    800         1.3    dyoung 	sc->sc_node_alloc = ic->ic_node_alloc;
    801         1.3    dyoung 	ic->ic_node_alloc = atw_node_alloc;
    802         1.1    dyoung 
    803        1.85    dyoung 	ic->ic_crypto.cs_key_delete = atw_key_delete;
    804        1.85    dyoung 	ic->ic_crypto.cs_key_set = atw_key_set;
    805        1.85    dyoung 	ic->ic_crypto.cs_key_update_begin = atw_key_update_begin;
    806        1.85    dyoung 	ic->ic_crypto.cs_key_update_end = atw_key_update_end;
    807        1.85    dyoung 
    808         1.1    dyoung 	/* possibly we should fill in our own sc_send_prresp, since
    809         1.1    dyoung 	 * the ADM8211 is probably sending probe responses in ad hoc
    810         1.1    dyoung 	 * mode.
    811         1.1    dyoung 	 */
    812         1.1    dyoung 
    813         1.3    dyoung 	/* complete initialization */
    814        1.96    dyoung 	ieee80211_media_init(ic, atw_media_change, ieee80211_media_status);
    815       1.127        ad 	callout_init(&sc->sc_scan_ch, 0);
    816         1.3    dyoung 
    817       1.151     joerg 	bpf_attach2(ifp, DLT_IEEE802_11_RADIO,
    818        1.12    dyoung 	    sizeof(struct ieee80211_frame) + 64, &sc->sc_radiobpf);
    819         1.1    dyoung 
    820        1.12    dyoung 	memset(&sc->sc_rxtapu, 0, sizeof(sc->sc_rxtapu));
    821       1.114    dyoung 	sc->sc_rxtap.ar_ihdr.it_len = htole16(sizeof(sc->sc_rxtapu));
    822       1.114    dyoung 	sc->sc_rxtap.ar_ihdr.it_present = htole32(ATW_RX_RADIOTAP_PRESENT);
    823        1.12    dyoung 
    824        1.12    dyoung 	memset(&sc->sc_txtapu, 0, sizeof(sc->sc_txtapu));
    825       1.114    dyoung 	sc->sc_txtap.at_ihdr.it_len = htole16(sizeof(sc->sc_txtapu));
    826       1.114    dyoung 	sc->sc_txtap.at_ihdr.it_present = htole32(ATW_TX_RADIOTAP_PRESENT);
    827        1.12    dyoung 
    828        1.88    dyoung 	ieee80211_announce(ic);
    829         1.1    dyoung 	return;
    830         1.1    dyoung 
    831         1.1    dyoung 	/*
    832         1.1    dyoung 	 * Free any resources we've allocated during the failed attach
    833         1.1    dyoung 	 * attempt.  Do this in reverse order and fall through.
    834         1.1    dyoung 	 */
    835         1.1    dyoung  fail_5:
    836         1.1    dyoung 	for (i = 0; i < ATW_NRXDESC; i++) {
    837         1.1    dyoung 		if (sc->sc_rxsoft[i].rxs_dmamap == NULL)
    838         1.1    dyoung 			continue;
    839         1.1    dyoung 		bus_dmamap_destroy(sc->sc_dmat, sc->sc_rxsoft[i].rxs_dmamap);
    840         1.1    dyoung 	}
    841         1.1    dyoung  fail_4:
    842         1.1    dyoung 	for (i = 0; i < ATW_TXQUEUELEN; i++) {
    843         1.1    dyoung 		if (sc->sc_txsoft[i].txs_dmamap == NULL)
    844         1.1    dyoung 			continue;
    845         1.1    dyoung 		bus_dmamap_destroy(sc->sc_dmat, sc->sc_txsoft[i].txs_dmamap);
    846         1.1    dyoung 	}
    847         1.1    dyoung 	bus_dmamap_unload(sc->sc_dmat, sc->sc_cddmamap);
    848         1.1    dyoung  fail_3:
    849         1.1    dyoung 	bus_dmamap_destroy(sc->sc_dmat, sc->sc_cddmamap);
    850         1.1    dyoung  fail_2:
    851       1.126  christos 	bus_dmamem_unmap(sc->sc_dmat, (void *)sc->sc_control_data,
    852         1.1    dyoung 	    sizeof(struct atw_control_data));
    853         1.1    dyoung  fail_1:
    854         1.1    dyoung 	bus_dmamem_free(sc->sc_dmat, &sc->sc_cdseg, sc->sc_cdnseg);
    855         1.1    dyoung  fail_0:
    856         1.1    dyoung 	return;
    857         1.1    dyoung }
    858         1.1    dyoung 
    859         1.3    dyoung static struct ieee80211_node *
    860        1.85    dyoung atw_node_alloc(struct ieee80211_node_table *nt)
    861         1.3    dyoung {
    862        1.85    dyoung 	struct atw_softc *sc = (struct atw_softc *)nt->nt_ic->ic_ifp->if_softc;
    863        1.85    dyoung 	struct ieee80211_node *ni = (*sc->sc_node_alloc)(nt);
    864         1.3    dyoung 
    865       1.140     joerg 	DPRINTF(sc, ("%s: alloc node %p\n", device_xname(sc->sc_dev), ni));
    866         1.3    dyoung 	return ni;
    867         1.3    dyoung }
    868         1.3    dyoung 
    869         1.3    dyoung static void
    870        1.85    dyoung atw_node_free(struct ieee80211_node *ni)
    871         1.3    dyoung {
    872        1.85    dyoung 	struct atw_softc *sc = (struct atw_softc *)ni->ni_ic->ic_ifp->if_softc;
    873         1.3    dyoung 
    874       1.140     joerg 	DPRINTF(sc, ("%s: freeing node %p %s\n", device_xname(sc->sc_dev), ni,
    875         1.3    dyoung 	    ether_sprintf(ni->ni_bssid)));
    876        1.85    dyoung 	(*sc->sc_node_free)(ni);
    877         1.3    dyoung }
    878         1.3    dyoung 
    879        1.69    dyoung 
    880        1.69    dyoung static void
    881        1.69    dyoung atw_test1_reset(struct atw_softc *sc)
    882        1.69    dyoung {
    883        1.69    dyoung 	switch (sc->sc_rev) {
    884        1.69    dyoung 	case ATW_REVISION_BA:
    885        1.69    dyoung 		if (1 /* XXX condition on transceiver type */) {
    886        1.69    dyoung 			ATW_SET(sc, ATW_TEST1, ATW_TEST1_TESTMODE_MONITOR);
    887        1.69    dyoung 		}
    888        1.69    dyoung 		break;
    889        1.69    dyoung 	case ATW_REVISION_CA:
    890        1.69    dyoung 		ATW_CLR(sc, ATW_TEST1, ATW_TEST1_TESTMODE_MASK);
    891        1.69    dyoung 		break;
    892        1.69    dyoung 	default:
    893        1.69    dyoung 		break;
    894        1.69    dyoung 	}
    895        1.69    dyoung }
    896        1.69    dyoung 
    897         1.1    dyoung /*
    898         1.1    dyoung  * atw_reset:
    899         1.1    dyoung  *
    900         1.1    dyoung  *	Perform a soft reset on the ADM8211.
    901         1.1    dyoung  */
    902         1.1    dyoung void
    903        1.23    dyoung atw_reset(struct atw_softc *sc)
    904         1.1    dyoung {
    905         1.1    dyoung 	int i;
    906  1.153.18.1     rmind 	uint32_t lpc __atwdebugused;
    907        1.63    dyoung 
    908        1.63    dyoung 	ATW_WRITE(sc, ATW_NAR, 0x0);
    909        1.70    dyoung 	DELAY(atw_nar_delay);
    910        1.63    dyoung 
    911        1.63    dyoung 	/* Reference driver has a cryptic remark indicating that this might
    912        1.63    dyoung 	 * power-on the chip.  I know that it turns off power-saving....
    913        1.63    dyoung 	 */
    914        1.63    dyoung 	ATW_WRITE(sc, ATW_FRCTL, 0x0);
    915         1.1    dyoung 
    916         1.1    dyoung 	ATW_WRITE(sc, ATW_PAR, ATW_PAR_SWR);
    917         1.1    dyoung 
    918        1.70    dyoung 	for (i = 0; i < 50000 / atw_pseudo_milli; i++) {
    919       1.100    dyoung 		if ((ATW_READ(sc, ATW_PAR) & ATW_PAR_SWR) == 0)
    920         1.1    dyoung 			break;
    921        1.70    dyoung 		DELAY(atw_pseudo_milli);
    922         1.1    dyoung 	}
    923         1.1    dyoung 
    924        1.63    dyoung 	/* ... and then pause 100ms longer for good measure. */
    925        1.70    dyoung 	DELAY(atw_magic_delay1);
    926        1.63    dyoung 
    927       1.140     joerg 	DPRINTF2(sc, ("%s: atw_reset %d iterations\n", device_xname(sc->sc_dev), i));
    928         1.1    dyoung 
    929         1.1    dyoung 	if (ATW_ISSET(sc, ATW_PAR, ATW_PAR_SWR))
    930       1.140     joerg 		aprint_error_dev(sc->sc_dev, "reset failed to complete\n");
    931         1.1    dyoung 
    932        1.63    dyoung 	/*
    933        1.63    dyoung 	 * Initialize the PCI Access Register.
    934        1.63    dyoung 	 */
    935        1.63    dyoung 	sc->sc_busmode = ATW_PAR_PBL_8DW;
    936        1.63    dyoung 
    937        1.63    dyoung 	ATW_WRITE(sc, ATW_PAR, sc->sc_busmode);
    938       1.140     joerg 	DPRINTF(sc, ("%s: ATW_PAR %08x busmode %08x\n", device_xname(sc->sc_dev),
    939        1.63    dyoung 	    ATW_READ(sc, ATW_PAR), sc->sc_busmode));
    940        1.63    dyoung 
    941       1.100    dyoung 	atw_test1_reset(sc);
    942       1.100    dyoung 
    943       1.100    dyoung 	/* Turn off maximum power saving, etc. */
    944        1.63    dyoung 	ATW_WRITE(sc, ATW_FRCTL, 0x0);
    945        1.63    dyoung 
    946        1.70    dyoung 	DELAY(atw_magic_delay2);
    947         1.1    dyoung 
    948         1.1    dyoung 	/* Recall EEPROM. */
    949         1.1    dyoung 	ATW_SET(sc, ATW_TEST0, ATW_TEST0_EPRLD);
    950         1.1    dyoung 
    951        1.70    dyoung 	DELAY(atw_magic_delay4);
    952         1.1    dyoung 
    953        1.63    dyoung 	lpc = ATW_READ(sc, ATW_LPC);
    954        1.63    dyoung 
    955        1.63    dyoung 	DPRINTF(sc, ("%s: ATW_LPC %#08x\n", __func__, lpc));
    956        1.63    dyoung 
    957         1.1    dyoung 	/* A reset seems to affect the SRAM contents, so put them into
    958         1.1    dyoung 	 * a known state.
    959         1.1    dyoung 	 */
    960         1.1    dyoung 	atw_clear_sram(sc);
    961         1.1    dyoung 
    962        1.63    dyoung 	memset(sc->sc_bssid, 0xff, sizeof(sc->sc_bssid));
    963         1.1    dyoung }
    964         1.1    dyoung 
    965         1.1    dyoung static void
    966        1.23    dyoung atw_clear_sram(struct atw_softc *sc)
    967         1.1    dyoung {
    968         1.1    dyoung 	memset(sc->sc_sram, 0, sizeof(sc->sc_sram));
    969        1.85    dyoung 	sc->sc_flags &= ~ATWF_WEP_SRAM_VALID;
    970         1.1    dyoung 	/* XXX not for revision 0x20. */
    971        1.69    dyoung 	atw_write_sram(sc, 0, sc->sc_sram, sc->sc_sramlen);
    972         1.1    dyoung }
    973         1.1    dyoung 
    974         1.1    dyoung /* TBD atw_init
    975         1.1    dyoung  *
    976         1.3    dyoung  * set MAC based on ic->ic_bss->myaddr
    977         1.1    dyoung  * write WEP keys
    978         1.1    dyoung  * set TX rate
    979         1.1    dyoung  */
    980         1.1    dyoung 
    981        1.64    dyoung /* Tell the ADM8211 to raise ATW_INTR_LINKOFF if 7 beacon intervals pass
    982        1.64    dyoung  * without receiving a beacon with the preferred BSSID & SSID.
    983        1.64    dyoung  * atw_write_bssid & atw_write_ssid set the BSSID & SSID.
    984         1.1    dyoung  */
    985        1.64    dyoung static void
    986        1.64    dyoung atw_wcsr_init(struct atw_softc *sc)
    987         1.1    dyoung {
    988        1.64    dyoung 	uint32_t wcsr;
    989         1.1    dyoung 
    990        1.64    dyoung 	wcsr = ATW_READ(sc, ATW_WCSR);
    991        1.64    dyoung 	wcsr &= ~(ATW_WCSR_BLN_MASK|ATW_WCSR_LSOE|ATW_WCSR_MPRE|ATW_WCSR_LSOE);
    992       1.119    dyoung 	wcsr |= __SHIFTIN(7, ATW_WCSR_BLN_MASK);
    993        1.64    dyoung 	ATW_WRITE(sc, ATW_WCSR, wcsr);	/* XXX resets wake-up status bits */
    994         1.1    dyoung 
    995        1.64    dyoung 	DPRINTF(sc, ("%s: %s reg[WCSR] = %08x\n",
    996       1.140     joerg 	    device_xname(sc->sc_dev), __func__, ATW_READ(sc, ATW_WCSR)));
    997        1.64    dyoung }
    998         1.1    dyoung 
    999        1.64    dyoung /* Turn off power management.  Set Rx store-and-forward mode. */
   1000        1.64    dyoung static void
   1001        1.64    dyoung atw_cmdr_init(struct atw_softc *sc)
   1002        1.64    dyoung {
   1003        1.64    dyoung 	uint32_t cmdr;
   1004        1.64    dyoung 	cmdr = ATW_READ(sc, ATW_CMDR);
   1005        1.64    dyoung 	cmdr &= ~ATW_CMDR_APM;
   1006        1.64    dyoung 	cmdr |= ATW_CMDR_RTE;
   1007        1.64    dyoung 	cmdr &= ~ATW_CMDR_DRT_MASK;
   1008        1.64    dyoung 	cmdr |= ATW_CMDR_DRT_SF;
   1009         1.3    dyoung 
   1010        1.64    dyoung 	ATW_WRITE(sc, ATW_CMDR, cmdr);
   1011        1.64    dyoung }
   1012         1.1    dyoung 
   1013        1.64    dyoung static void
   1014        1.64    dyoung atw_tofs2_init(struct atw_softc *sc)
   1015        1.64    dyoung {
   1016        1.64    dyoung 	uint32_t tofs2;
   1017        1.14    dyoung 	/* XXX this magic can probably be figured out from the RFMD docs */
   1018        1.64    dyoung #ifndef ATW_REFSLAVE
   1019       1.119    dyoung 	tofs2 = __SHIFTIN(4, ATW_TOFS2_PWR1UP_MASK)    | /* 8 ms = 4 * 2 ms */
   1020       1.119    dyoung 	      __SHIFTIN(13, ATW_TOFS2_PWR0PAPE_MASK) | /* 13 us */
   1021       1.119    dyoung 	      __SHIFTIN(8, ATW_TOFS2_PWR1PAPE_MASK)  | /* 8 us */
   1022       1.119    dyoung 	      __SHIFTIN(5, ATW_TOFS2_PWR0TRSW_MASK)  | /* 5 us */
   1023       1.119    dyoung 	      __SHIFTIN(12, ATW_TOFS2_PWR1TRSW_MASK) | /* 12 us */
   1024       1.119    dyoung 	      __SHIFTIN(13, ATW_TOFS2_PWR0PE2_MASK)  | /* 13 us */
   1025       1.119    dyoung 	      __SHIFTIN(4, ATW_TOFS2_PWR1PE2_MASK)   | /* 4 us */
   1026       1.119    dyoung 	      __SHIFTIN(5, ATW_TOFS2_PWR0TXPE_MASK);  /* 5 us */
   1027        1.64    dyoung #else
   1028        1.64    dyoung 	/* XXX new magic from reference driver source */
   1029       1.119    dyoung 	tofs2 = __SHIFTIN(8, ATW_TOFS2_PWR1UP_MASK)    | /* 8 ms = 4 * 2 ms */
   1030       1.119    dyoung 	      __SHIFTIN(8, ATW_TOFS2_PWR0PAPE_MASK) | /* 8 us */
   1031       1.119    dyoung 	      __SHIFTIN(1, ATW_TOFS2_PWR1PAPE_MASK)  | /* 1 us */
   1032       1.119    dyoung 	      __SHIFTIN(5, ATW_TOFS2_PWR0TRSW_MASK)  | /* 5 us */
   1033       1.119    dyoung 	      __SHIFTIN(12, ATW_TOFS2_PWR1TRSW_MASK) | /* 12 us */
   1034       1.119    dyoung 	      __SHIFTIN(13, ATW_TOFS2_PWR0PE2_MASK)  | /* 13 us */
   1035       1.119    dyoung 	      __SHIFTIN(1, ATW_TOFS2_PWR1PE2_MASK)   | /* 1 us */
   1036       1.119    dyoung 	      __SHIFTIN(8, ATW_TOFS2_PWR0TXPE_MASK);  /* 8 us */
   1037        1.64    dyoung #endif
   1038        1.64    dyoung 	ATW_WRITE(sc, ATW_TOFS2, tofs2);
   1039        1.64    dyoung }
   1040         1.1    dyoung 
   1041        1.64    dyoung static void
   1042        1.64    dyoung atw_nar_init(struct atw_softc *sc)
   1043        1.64    dyoung {
   1044        1.64    dyoung 	ATW_WRITE(sc, ATW_NAR, ATW_NAR_SF|ATW_NAR_PB);
   1045        1.64    dyoung }
   1046        1.64    dyoung 
   1047        1.64    dyoung static void
   1048        1.64    dyoung atw_txlmt_init(struct atw_softc *sc)
   1049        1.64    dyoung {
   1050       1.119    dyoung 	ATW_WRITE(sc, ATW_TXLMT, __SHIFTIN(512, ATW_TXLMT_MTMLT_MASK) |
   1051       1.119    dyoung 	                         __SHIFTIN(1, ATW_TXLMT_SRTYLIM_MASK));
   1052        1.64    dyoung }
   1053         1.1    dyoung 
   1054        1.64    dyoung static void
   1055        1.64    dyoung atw_test1_init(struct atw_softc *sc)
   1056        1.64    dyoung {
   1057        1.64    dyoung 	uint32_t test1;
   1058        1.64    dyoung 
   1059        1.64    dyoung 	test1 = ATW_READ(sc, ATW_TEST1);
   1060        1.64    dyoung 	test1 &= ~(ATW_TEST1_DBGREAD_MASK|ATW_TEST1_CONTROL);
   1061        1.64    dyoung 	/* XXX magic 0x1 */
   1062       1.119    dyoung 	test1 |= __SHIFTIN(0x1, ATW_TEST1_DBGREAD_MASK) | ATW_TEST1_CONTROL;
   1063        1.64    dyoung 	ATW_WRITE(sc, ATW_TEST1, test1);
   1064        1.64    dyoung }
   1065        1.64    dyoung 
   1066        1.64    dyoung static void
   1067        1.64    dyoung atw_rf_reset(struct atw_softc *sc)
   1068        1.64    dyoung {
   1069         1.1    dyoung 	/* XXX this resets an Intersil RF front-end? */
   1070         1.1    dyoung 	/* TBD condition on Intersil RFType? */
   1071         1.1    dyoung 	ATW_WRITE(sc, ATW_SYNRF, ATW_SYNRF_INTERSIL_EN);
   1072        1.70    dyoung 	DELAY(atw_rf_delay1);
   1073         1.1    dyoung 	ATW_WRITE(sc, ATW_SYNRF, 0);
   1074        1.70    dyoung 	DELAY(atw_rf_delay2);
   1075        1.64    dyoung }
   1076        1.64    dyoung 
   1077        1.64    dyoung /* Set 16 TU max duration for the contention-free period (CFP). */
   1078        1.64    dyoung static void
   1079        1.64    dyoung atw_cfp_init(struct atw_softc *sc)
   1080        1.64    dyoung {
   1081        1.64    dyoung 	uint32_t cfpp;
   1082         1.1    dyoung 
   1083        1.64    dyoung 	cfpp = ATW_READ(sc, ATW_CFPP);
   1084        1.64    dyoung 	cfpp &= ~ATW_CFPP_CFPMD;
   1085       1.119    dyoung 	cfpp |= __SHIFTIN(16, ATW_CFPP_CFPMD);
   1086        1.64    dyoung 	ATW_WRITE(sc, ATW_CFPP, cfpp);
   1087        1.64    dyoung }
   1088         1.1    dyoung 
   1089        1.64    dyoung static void
   1090        1.64    dyoung atw_tofs0_init(struct atw_softc *sc)
   1091        1.64    dyoung {
   1092       1.113     lukem 	/* XXX I guess that the Cardbus clock is 22 MHz?
   1093         1.1    dyoung 	 * I am assuming that the role of ATW_TOFS0_USCNT is
   1094       1.113     lukem 	 * to divide the bus clock to get a 1 MHz clock---the datasheet is not
   1095         1.1    dyoung 	 * very clear on this point. It says in the datasheet that it is
   1096       1.125  christos 	 * possible for the ADM8211 to accommodate bus speeds between 22 MHz
   1097       1.113     lukem 	 * and 33 MHz; maybe this is the way? I see a binary-only driver write
   1098         1.1    dyoung 	 * these values. These values are also the power-on default.
   1099         1.1    dyoung 	 */
   1100         1.1    dyoung 	ATW_WRITE(sc, ATW_TOFS0,
   1101       1.119    dyoung 	    __SHIFTIN(22, ATW_TOFS0_USCNT_MASK) |
   1102         1.1    dyoung 	    ATW_TOFS0_TUCNT_MASK /* set all bits in TUCNT */);
   1103        1.64    dyoung }
   1104         1.1    dyoung 
   1105        1.64    dyoung /* Initialize interframe spacing: 802.11b slot time, SIFS, DIFS, EIFS. */
   1106        1.64    dyoung static void
   1107        1.64    dyoung atw_ifs_init(struct atw_softc *sc)
   1108        1.64    dyoung {
   1109        1.64    dyoung 	uint32_t ifst;
   1110        1.64    dyoung 	/* XXX EIFS=0x64, SIFS=110 are used by the reference driver.
   1111        1.64    dyoung 	 * Go figure.
   1112         1.1    dyoung 	 */
   1113       1.119    dyoung 	ifst = __SHIFTIN(IEEE80211_DUR_DS_SLOT, ATW_IFST_SLOT_MASK) |
   1114       1.145    dyoung 	      __SHIFTIN(22 * 10 /* IEEE80211_DUR_DS_SIFS */ /* # of 22 MHz cycles */,
   1115         1.1    dyoung 	             ATW_IFST_SIFS_MASK) |
   1116       1.119    dyoung 	      __SHIFTIN(IEEE80211_DUR_DS_DIFS, ATW_IFST_DIFS_MASK) |
   1117       1.145    dyoung 	      __SHIFTIN(IEEE80211_DUR_DS_EIFS, ATW_IFST_EIFS_MASK);
   1118         1.1    dyoung 
   1119        1.64    dyoung 	ATW_WRITE(sc, ATW_IFST, ifst);
   1120        1.64    dyoung }
   1121         1.1    dyoung 
   1122        1.64    dyoung static void
   1123        1.64    dyoung atw_response_times_init(struct atw_softc *sc)
   1124        1.64    dyoung {
   1125        1.64    dyoung 	/* XXX More magic. Relates to ACK timing?  The datasheet seems to
   1126        1.64    dyoung 	 * indicate that the MAC expects at least SIFS + MIRT microseconds
   1127        1.64    dyoung 	 * to pass after it transmits a frame that requires a response;
   1128        1.64    dyoung 	 * it waits at most SIFS + MART microseconds for the response.
   1129        1.64    dyoung 	 * Surely this is not the ACK timeout?
   1130        1.64    dyoung 	 */
   1131       1.119    dyoung 	ATW_WRITE(sc, ATW_RSPT, __SHIFTIN(0xffff, ATW_RSPT_MART_MASK) |
   1132       1.119    dyoung 	    __SHIFTIN(0xff, ATW_RSPT_MIRT_MASK));
   1133        1.64    dyoung }
   1134         1.1    dyoung 
   1135        1.64    dyoung /* Set up the MMI read/write addresses for the baseband. The Tx/Rx
   1136        1.64    dyoung  * engines read and write baseband registers after Rx and before
   1137        1.64    dyoung  * Tx, respectively.
   1138        1.64    dyoung  */
   1139        1.64    dyoung static void
   1140        1.64    dyoung atw_bbp_io_init(struct atw_softc *sc)
   1141        1.64    dyoung {
   1142        1.69    dyoung 	uint32_t mmiraddr2;
   1143        1.69    dyoung 
   1144        1.69    dyoung 	/* XXX The reference driver does this, but is it *really*
   1145        1.69    dyoung 	 * necessary?
   1146        1.69    dyoung 	 */
   1147        1.69    dyoung 	switch (sc->sc_rev) {
   1148        1.69    dyoung 	case ATW_REVISION_AB:
   1149        1.69    dyoung 	case ATW_REVISION_AF:
   1150        1.69    dyoung 		mmiraddr2 = 0x0;
   1151        1.69    dyoung 		break;
   1152        1.69    dyoung 	default:
   1153        1.69    dyoung 		mmiraddr2 = ATW_READ(sc, ATW_MMIRADDR2);
   1154        1.69    dyoung 		mmiraddr2 &=
   1155        1.69    dyoung 		    ~(ATW_MMIRADDR2_PROREXT|ATW_MMIRADDR2_PRORLEN_MASK);
   1156        1.69    dyoung 		break;
   1157        1.69    dyoung 	}
   1158        1.69    dyoung 
   1159         1.1    dyoung 	switch (sc->sc_bbptype) {
   1160         1.1    dyoung 	case ATW_BBPTYPE_INTERSIL:
   1161         1.1    dyoung 		ATW_WRITE(sc, ATW_MMIWADDR, ATW_MMIWADDR_INTERSIL);
   1162         1.1    dyoung 		ATW_WRITE(sc, ATW_MMIRADDR1, ATW_MMIRADDR1_INTERSIL);
   1163        1.69    dyoung 		mmiraddr2 |= ATW_MMIRADDR2_INTERSIL;
   1164         1.1    dyoung 		break;
   1165         1.1    dyoung 	case ATW_BBPTYPE_MARVEL:
   1166        1.64    dyoung 		/* TBD find out the Marvel settings. */
   1167         1.1    dyoung 		break;
   1168         1.1    dyoung 	case ATW_BBPTYPE_RFMD:
   1169        1.64    dyoung 	default:
   1170         1.1    dyoung 		ATW_WRITE(sc, ATW_MMIWADDR, ATW_MMIWADDR_RFMD);
   1171         1.1    dyoung 		ATW_WRITE(sc, ATW_MMIRADDR1, ATW_MMIRADDR1_RFMD);
   1172        1.69    dyoung 		mmiraddr2 |= ATW_MMIRADDR2_RFMD;
   1173         1.1    dyoung 		break;
   1174         1.1    dyoung 	}
   1175        1.69    dyoung 	ATW_WRITE(sc, ATW_MMIRADDR2, mmiraddr2);
   1176        1.64    dyoung 	ATW_WRITE(sc, ATW_MACTEST, ATW_MACTEST_MMI_USETXCLK);
   1177        1.64    dyoung }
   1178         1.1    dyoung 
   1179        1.64    dyoung /*
   1180        1.64    dyoung  * atw_init:		[ ifnet interface function ]
   1181        1.64    dyoung  *
   1182        1.64    dyoung  *	Initialize the interface.  Must be called at splnet().
   1183        1.64    dyoung  */
   1184        1.64    dyoung int
   1185        1.64    dyoung atw_init(struct ifnet *ifp)
   1186        1.64    dyoung {
   1187        1.64    dyoung 	struct atw_softc *sc = ifp->if_softc;
   1188        1.64    dyoung 	struct ieee80211com *ic = &sc->sc_ic;
   1189        1.64    dyoung 	struct atw_txsoft *txs;
   1190        1.64    dyoung 	struct atw_rxsoft *rxs;
   1191        1.64    dyoung 	int i, error = 0;
   1192         1.1    dyoung 
   1193       1.146    dyoung 	if (device_is_active(sc->sc_dev)) {
   1194       1.146    dyoung 		/*
   1195       1.146    dyoung 		 * Cancel any pending I/O.
   1196       1.146    dyoung 		 */
   1197       1.146    dyoung 		atw_stop(ifp, 0);
   1198       1.146    dyoung 	} else if (!pmf_device_subtree_resume(sc->sc_dev, &sc->sc_qual) ||
   1199       1.146    dyoung 	           !device_is_active(sc->sc_dev))
   1200       1.146    dyoung 		return 0;
   1201         1.1    dyoung 
   1202         1.1    dyoung 	/*
   1203       1.146    dyoung 	 * Reset the chip to a known state.
   1204         1.1    dyoung 	 */
   1205       1.146    dyoung 	atw_reset(sc);
   1206        1.64    dyoung 
   1207        1.64    dyoung 	DPRINTF(sc, ("%s: channel %d freq %d flags 0x%04x\n",
   1208        1.90     skrll 	    __func__, ieee80211_chan2ieee(ic, ic->ic_curchan),
   1209        1.90     skrll 	    ic->ic_curchan->ic_freq, ic->ic_curchan->ic_flags));
   1210         1.1    dyoung 
   1211        1.64    dyoung 	atw_wcsr_init(sc);
   1212        1.64    dyoung 
   1213        1.64    dyoung 	atw_cmdr_init(sc);
   1214        1.64    dyoung 
   1215        1.64    dyoung 	/* Set data rate for PLCP Signal field, 1Mbps = 10 x 100Kb/s.
   1216         1.1    dyoung 	 *
   1217        1.64    dyoung 	 * XXX Set transmit power for ATIM, RTS, Beacon.
   1218         1.1    dyoung 	 */
   1219       1.119    dyoung 	ATW_WRITE(sc, ATW_PLCPHD, __SHIFTIN(10, ATW_PLCPHD_SIGNAL_MASK) |
   1220       1.119    dyoung 	    __SHIFTIN(0xb0, ATW_PLCPHD_SERVICE_MASK));
   1221        1.64    dyoung 
   1222        1.64    dyoung 	atw_tofs2_init(sc);
   1223        1.64    dyoung 
   1224        1.64    dyoung 	atw_nar_init(sc);
   1225        1.64    dyoung 
   1226        1.64    dyoung 	atw_txlmt_init(sc);
   1227        1.64    dyoung 
   1228        1.64    dyoung 	atw_test1_init(sc);
   1229        1.64    dyoung 
   1230        1.64    dyoung 	atw_rf_reset(sc);
   1231        1.64    dyoung 
   1232        1.64    dyoung 	atw_cfp_init(sc);
   1233        1.64    dyoung 
   1234        1.64    dyoung 	atw_tofs0_init(sc);
   1235        1.64    dyoung 
   1236        1.64    dyoung 	atw_ifs_init(sc);
   1237        1.64    dyoung 
   1238        1.64    dyoung 	/* XXX Fall asleep after one second of inactivity.
   1239        1.64    dyoung 	 * XXX A frame may only dribble in for 65536us.
   1240        1.64    dyoung 	 */
   1241        1.64    dyoung 	ATW_WRITE(sc, ATW_RMD,
   1242       1.119    dyoung 	    __SHIFTIN(1, ATW_RMD_PCNT) | __SHIFTIN(0xffff, ATW_RMD_RMRD_MASK));
   1243        1.64    dyoung 
   1244        1.64    dyoung 	atw_response_times_init(sc);
   1245        1.64    dyoung 
   1246        1.64    dyoung 	atw_bbp_io_init(sc);
   1247        1.64    dyoung 
   1248        1.64    dyoung 	ATW_WRITE(sc, ATW_STSR, 0xffffffff);
   1249         1.1    dyoung 
   1250        1.64    dyoung 	if ((error = atw_rf3000_init(sc)) != 0)
   1251        1.64    dyoung 		goto out;
   1252         1.1    dyoung 
   1253         1.1    dyoung 	ATW_WRITE(sc, ATW_PAR, sc->sc_busmode);
   1254       1.140     joerg 	DPRINTF(sc, ("%s: ATW_PAR %08x busmode %08x\n", device_xname(sc->sc_dev),
   1255         1.1    dyoung 	    ATW_READ(sc, ATW_PAR), sc->sc_busmode));
   1256         1.1    dyoung 
   1257         1.1    dyoung 	/*
   1258         1.1    dyoung 	 * Initialize the transmit descriptor ring.
   1259         1.1    dyoung 	 */
   1260         1.1    dyoung 	memset(sc->sc_txdescs, 0, sizeof(sc->sc_txdescs));
   1261         1.1    dyoung 	for (i = 0; i < ATW_NTXDESC; i++) {
   1262        1.51    dyoung 		sc->sc_txdescs[i].at_ctl = 0;
   1263         1.1    dyoung 		/* no transmit chaining */
   1264        1.51    dyoung 		sc->sc_txdescs[i].at_flags = 0 /* ATW_TXFLAG_TCH */;
   1265         1.1    dyoung 		sc->sc_txdescs[i].at_buf2 =
   1266         1.1    dyoung 		    htole32(ATW_CDTXADDR(sc, ATW_NEXTTX(i)));
   1267         1.1    dyoung 	}
   1268         1.1    dyoung 	/* use ring mode */
   1269        1.51    dyoung 	sc->sc_txdescs[ATW_NTXDESC - 1].at_flags |= htole32(ATW_TXFLAG_TER);
   1270         1.1    dyoung 	ATW_CDTXSYNC(sc, 0, ATW_NTXDESC,
   1271         1.1    dyoung 	    BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
   1272         1.1    dyoung 	sc->sc_txfree = ATW_NTXDESC;
   1273         1.1    dyoung 	sc->sc_txnext = 0;
   1274         1.1    dyoung 
   1275         1.1    dyoung 	/*
   1276         1.1    dyoung 	 * Initialize the transmit job descriptors.
   1277         1.1    dyoung 	 */
   1278         1.1    dyoung 	SIMPLEQ_INIT(&sc->sc_txfreeq);
   1279         1.1    dyoung 	SIMPLEQ_INIT(&sc->sc_txdirtyq);
   1280         1.1    dyoung 	for (i = 0; i < ATW_TXQUEUELEN; i++) {
   1281         1.1    dyoung 		txs = &sc->sc_txsoft[i];
   1282         1.1    dyoung 		txs->txs_mbuf = NULL;
   1283         1.1    dyoung 		SIMPLEQ_INSERT_TAIL(&sc->sc_txfreeq, txs, txs_q);
   1284         1.1    dyoung 	}
   1285         1.1    dyoung 
   1286         1.1    dyoung 	/*
   1287         1.1    dyoung 	 * Initialize the receive descriptor and receive job
   1288         1.1    dyoung 	 * descriptor rings.
   1289         1.1    dyoung 	 */
   1290         1.1    dyoung 	for (i = 0; i < ATW_NRXDESC; i++) {
   1291         1.1    dyoung 		rxs = &sc->sc_rxsoft[i];
   1292         1.1    dyoung 		if (rxs->rxs_mbuf == NULL) {
   1293         1.1    dyoung 			if ((error = atw_add_rxbuf(sc, i)) != 0) {
   1294       1.146    dyoung 				aprint_error_dev(sc->sc_dev,
   1295       1.146    dyoung 				    "unable to allocate or map rx buffer %d, "
   1296       1.146    dyoung 				    "error = %d\n", i, error);
   1297         1.1    dyoung 				/*
   1298         1.1    dyoung 				 * XXX Should attempt to run with fewer receive
   1299         1.1    dyoung 				 * XXX buffers instead of just failing.
   1300         1.1    dyoung 				 */
   1301         1.1    dyoung 				atw_rxdrain(sc);
   1302         1.1    dyoung 				goto out;
   1303         1.1    dyoung 			}
   1304         1.1    dyoung 		} else
   1305       1.132    dyoung 			atw_init_rxdesc(sc, i);
   1306         1.1    dyoung 	}
   1307         1.1    dyoung 	sc->sc_rxptr = 0;
   1308         1.1    dyoung 
   1309         1.1    dyoung 	/*
   1310         1.1    dyoung 	 * Initialize the interrupt mask and enable interrupts.
   1311         1.1    dyoung 	 */
   1312         1.1    dyoung 	/* normal interrupts */
   1313         1.1    dyoung 	sc->sc_inten =  ATW_INTR_TCI | ATW_INTR_TDU | ATW_INTR_RCI |
   1314         1.1    dyoung 	    ATW_INTR_NISS | ATW_INTR_LINKON | ATW_INTR_BCNTC;
   1315         1.1    dyoung 
   1316         1.1    dyoung 	/* abnormal interrupts */
   1317         1.1    dyoung 	sc->sc_inten |= ATW_INTR_TPS | ATW_INTR_TLT | ATW_INTR_TRT |
   1318         1.1    dyoung 	    ATW_INTR_TUF | ATW_INTR_RDU | ATW_INTR_RPS | ATW_INTR_AISS |
   1319         1.1    dyoung 	    ATW_INTR_FBE | ATW_INTR_LINKOFF | ATW_INTR_TSFTF | ATW_INTR_TSCZ;
   1320         1.1    dyoung 
   1321         1.1    dyoung 	sc->sc_linkint_mask = ATW_INTR_LINKON | ATW_INTR_LINKOFF |
   1322         1.1    dyoung 	    ATW_INTR_BCNTC | ATW_INTR_TSFTF | ATW_INTR_TSCZ;
   1323         1.1    dyoung 	sc->sc_rxint_mask = ATW_INTR_RCI | ATW_INTR_RDU;
   1324         1.1    dyoung 	sc->sc_txint_mask = ATW_INTR_TCI | ATW_INTR_TUF | ATW_INTR_TLT |
   1325         1.1    dyoung 	    ATW_INTR_TRT;
   1326         1.1    dyoung 
   1327         1.1    dyoung 	sc->sc_linkint_mask &= sc->sc_inten;
   1328         1.1    dyoung 	sc->sc_rxint_mask &= sc->sc_inten;
   1329         1.1    dyoung 	sc->sc_txint_mask &= sc->sc_inten;
   1330         1.1    dyoung 
   1331         1.1    dyoung 	ATW_WRITE(sc, ATW_IER, sc->sc_inten);
   1332         1.1    dyoung 	ATW_WRITE(sc, ATW_STSR, 0xffffffff);
   1333         1.1    dyoung 
   1334         1.1    dyoung 	DPRINTF(sc, ("%s: ATW_IER %08x, inten %08x\n",
   1335       1.140     joerg 	    device_xname(sc->sc_dev), ATW_READ(sc, ATW_IER), sc->sc_inten));
   1336         1.1    dyoung 
   1337         1.1    dyoung 	/*
   1338         1.1    dyoung 	 * Give the transmit and receive rings to the ADM8211.
   1339         1.1    dyoung 	 */
   1340        1.64    dyoung 	ATW_WRITE(sc, ATW_RDB, ATW_CDRXADDR(sc, sc->sc_rxptr));
   1341         1.1    dyoung 	ATW_WRITE(sc, ATW_TDBD, ATW_CDTXADDR(sc, sc->sc_txnext));
   1342        1.64    dyoung 
   1343        1.64    dyoung 	sc->sc_txthresh = 0;
   1344        1.64    dyoung 	sc->sc_opmode = ATW_NAR_SR | ATW_NAR_ST |
   1345        1.64    dyoung 	    sc->sc_txth[sc->sc_txthresh].txth_opmode;
   1346         1.1    dyoung 
   1347         1.1    dyoung 	/* common 802.11 configuration */
   1348         1.1    dyoung 	ic->ic_flags &= ~IEEE80211_F_IBSSON;
   1349         1.1    dyoung 	switch (ic->ic_opmode) {
   1350         1.1    dyoung 	case IEEE80211_M_STA:
   1351         1.1    dyoung 		break;
   1352         1.1    dyoung 	case IEEE80211_M_AHDEMO: /* XXX */
   1353         1.1    dyoung 	case IEEE80211_M_IBSS:
   1354        1.16    dyoung 		ic->ic_flags |= IEEE80211_F_IBSSON;
   1355        1.16    dyoung 		/*FALLTHROUGH*/
   1356        1.16    dyoung 	case IEEE80211_M_HOSTAP: /* XXX */
   1357         1.1    dyoung 		break;
   1358         1.1    dyoung 	case IEEE80211_M_MONITOR: /* XXX */
   1359         1.1    dyoung 		break;
   1360         1.1    dyoung 	}
   1361         1.1    dyoung 
   1362         1.1    dyoung 	switch (ic->ic_opmode) {
   1363         1.1    dyoung 	case IEEE80211_M_AHDEMO:
   1364         1.1    dyoung 	case IEEE80211_M_HOSTAP:
   1365        1.87    dyoung #ifndef IEEE80211_NO_HOSTAP
   1366         1.3    dyoung 		ic->ic_bss->ni_intval = ic->ic_lintval;
   1367         1.3    dyoung 		ic->ic_bss->ni_rssi = 0;
   1368         1.3    dyoung 		ic->ic_bss->ni_rstamp = 0;
   1369        1.87    dyoung #endif /* !IEEE80211_NO_HOSTAP */
   1370         1.1    dyoung 		break;
   1371        1.10    dyoung 	default:					/* XXX */
   1372         1.1    dyoung 		break;
   1373         1.1    dyoung 	}
   1374         1.1    dyoung 
   1375        1.64    dyoung 	sc->sc_wepctl = 0;
   1376        1.64    dyoung 
   1377         1.1    dyoung 	atw_write_ssid(sc);
   1378         1.1    dyoung 	atw_write_sup_rates(sc);
   1379        1.94    dyoung 	atw_write_wep(sc);
   1380         1.1    dyoung 
   1381        1.64    dyoung 	ic->ic_state = IEEE80211_S_INIT;
   1382        1.64    dyoung 
   1383         1.1    dyoung 	/*
   1384         1.1    dyoung 	 * Set the receive filter.  This will start the transmit and
   1385         1.1    dyoung 	 * receive processes.
   1386         1.1    dyoung 	 */
   1387         1.1    dyoung 	atw_filter_setup(sc);
   1388         1.1    dyoung 
   1389         1.1    dyoung 	/*
   1390         1.1    dyoung 	 * Start the receive process.
   1391         1.1    dyoung 	 */
   1392         1.1    dyoung 	ATW_WRITE(sc, ATW_RDR, 0x1);
   1393         1.1    dyoung 
   1394         1.1    dyoung 	/*
   1395         1.1    dyoung 	 * Note that the interface is now running.
   1396         1.1    dyoung 	 */
   1397         1.1    dyoung 	ifp->if_flags |= IFF_RUNNING;
   1398         1.1    dyoung 
   1399        1.64    dyoung 	/* send no beacons, yet. */
   1400        1.64    dyoung 	atw_start_beacon(sc, 0);
   1401        1.64    dyoung 
   1402        1.64    dyoung 	if (ic->ic_opmode == IEEE80211_M_MONITOR)
   1403        1.64    dyoung 		error = ieee80211_new_state(ic, IEEE80211_S_RUN, -1);
   1404        1.64    dyoung 	else
   1405        1.10    dyoung 		error = ieee80211_new_state(ic, IEEE80211_S_SCAN, -1);
   1406         1.1    dyoung  out:
   1407         1.1    dyoung 	if (error) {
   1408       1.145    dyoung 		ifp->if_flags &= ~IFF_RUNNING;
   1409        1.91    dyoung 		sc->sc_tx_timer = 0;
   1410         1.1    dyoung 		ifp->if_timer = 0;
   1411       1.140     joerg 		printf("%s: interface not running\n", device_xname(sc->sc_dev));
   1412         1.1    dyoung 	}
   1413         1.1    dyoung #ifdef ATW_DEBUG
   1414         1.1    dyoung 	atw_print_regs(sc, "end of init");
   1415         1.1    dyoung #endif /* ATW_DEBUG */
   1416         1.1    dyoung 
   1417         1.1    dyoung 	return (error);
   1418         1.1    dyoung }
   1419         1.1    dyoung 
   1420         1.1    dyoung /* enable == 1: host control of RF3000/Si4126 through ATW_SYNCTL.
   1421         1.1    dyoung  *           0: MAC control of RF3000/Si4126.
   1422         1.1    dyoung  *
   1423         1.1    dyoung  * Applies power, or selects RF front-end? Sets reset condition.
   1424         1.1    dyoung  *
   1425         1.1    dyoung  * TBD support non-RFMD BBP, non-SiLabs synth.
   1426         1.1    dyoung  */
   1427         1.1    dyoung static void
   1428        1.59    dyoung atw_bbp_io_enable(struct atw_softc *sc, int enable)
   1429         1.1    dyoung {
   1430         1.1    dyoung 	if (enable) {
   1431         1.1    dyoung 		ATW_WRITE(sc, ATW_SYNRF,
   1432         1.1    dyoung 		    ATW_SYNRF_SELRF|ATW_SYNRF_PE1|ATW_SYNRF_PHYRST);
   1433        1.59    dyoung 		DELAY(atw_bbp_io_enable_delay);
   1434         1.1    dyoung 	} else {
   1435         1.1    dyoung 		ATW_WRITE(sc, ATW_SYNRF, 0);
   1436        1.59    dyoung 		DELAY(atw_bbp_io_disable_delay); /* shorter for some reason */
   1437         1.1    dyoung 	}
   1438         1.1    dyoung }
   1439         1.1    dyoung 
   1440         1.1    dyoung static int
   1441        1.23    dyoung atw_tune(struct atw_softc *sc)
   1442         1.1    dyoung {
   1443         1.1    dyoung 	int rc;
   1444        1.59    dyoung 	u_int chan;
   1445         1.1    dyoung 	struct ieee80211com *ic = &sc->sc_ic;
   1446         1.1    dyoung 
   1447        1.90     skrll 	chan = ieee80211_chan2ieee(ic, ic->ic_curchan);
   1448         1.3    dyoung 	if (chan == IEEE80211_CHAN_ANY)
   1449         1.3    dyoung 		panic("%s: chan == IEEE80211_CHAN_ANY\n", __func__);
   1450         1.3    dyoung 
   1451         1.3    dyoung 	if (chan == sc->sc_cur_chan)
   1452         1.3    dyoung 		return 0;
   1453         1.1    dyoung 
   1454       1.140     joerg 	DPRINTF(sc, ("%s: chan %d -> %d\n", device_xname(sc->sc_dev),
   1455         1.1    dyoung 	    sc->sc_cur_chan, chan));
   1456         1.1    dyoung 
   1457         1.1    dyoung 	atw_idle(sc, ATW_NAR_SR|ATW_NAR_ST);
   1458         1.1    dyoung 
   1459        1.59    dyoung 	atw_si4126_tune(sc, chan);
   1460        1.59    dyoung 	if ((rc = atw_rf3000_tune(sc, chan)) != 0)
   1461       1.140     joerg 		printf("%s: failed to tune channel %d\n", device_xname(sc->sc_dev),
   1462         1.1    dyoung 		    chan);
   1463         1.1    dyoung 
   1464         1.1    dyoung 	ATW_WRITE(sc, ATW_NAR, sc->sc_opmode);
   1465        1.70    dyoung 	DELAY(atw_nar_delay);
   1466        1.59    dyoung 	ATW_WRITE(sc, ATW_RDR, 0x1);
   1467         1.1    dyoung 
   1468       1.134    dyoung 	if (rc == 0) {
   1469         1.1    dyoung 		sc->sc_cur_chan = chan;
   1470       1.134    dyoung 		sc->sc_rxtap.ar_chan_freq = sc->sc_txtap.at_chan_freq =
   1471       1.134    dyoung 		    htole16(ic->ic_curchan->ic_freq);
   1472       1.134    dyoung 		sc->sc_rxtap.ar_chan_flags = sc->sc_txtap.at_chan_flags =
   1473       1.134    dyoung 		    htole16(ic->ic_curchan->ic_flags);
   1474       1.134    dyoung 	}
   1475         1.1    dyoung 
   1476         1.1    dyoung 	return rc;
   1477         1.1    dyoung }
   1478         1.1    dyoung 
   1479        1.59    dyoung #ifdef ATW_SYNDEBUG
   1480         1.1    dyoung static void
   1481        1.23    dyoung atw_si4126_print(struct atw_softc *sc)
   1482         1.1    dyoung {
   1483        1.85    dyoung 	struct ifnet *ifp = &sc->sc_if;
   1484         1.1    dyoung 	u_int addr, val;
   1485         1.1    dyoung 
   1486       1.118  christos 	val = 0;
   1487       1.118  christos 
   1488         1.1    dyoung 	if (atw_debug < 3 || (ifp->if_flags & IFF_DEBUG) == 0)
   1489         1.1    dyoung 		return;
   1490         1.1    dyoung 
   1491         1.1    dyoung 	for (addr = 0; addr <= 8; addr++) {
   1492       1.140     joerg 		printf("%s: synth[%d] = ", device_xname(sc->sc_dev), addr);
   1493         1.1    dyoung 		if (atw_si4126_read(sc, addr, &val) == 0) {
   1494         1.1    dyoung 			printf("<unknown> (quitting print-out)\n");
   1495         1.1    dyoung 			break;
   1496         1.1    dyoung 		}
   1497         1.1    dyoung 		printf("%05x\n", val);
   1498         1.1    dyoung 	}
   1499         1.1    dyoung }
   1500        1.59    dyoung #endif /* ATW_SYNDEBUG */
   1501         1.1    dyoung 
   1502         1.1    dyoung /* Tune to channel chan by adjusting the Si4126 RF/IF synthesizer.
   1503         1.1    dyoung  *
   1504         1.1    dyoung  * The RF/IF synthesizer produces two reference frequencies for
   1505         1.1    dyoung  * the RF2948B transceiver.  The first frequency the RF2948B requires
   1506         1.1    dyoung  * is two times the so-called "intermediate frequency" (IF). Since
   1507       1.113     lukem  * a SAW filter on the radio fixes the IF at 374 MHz, I program the
   1508       1.113     lukem  * Si4126 to generate IF LO = 374 MHz x 2 = 748 MHz.  The second
   1509         1.1    dyoung  * frequency required by the transceiver is the radio frequency
   1510         1.1    dyoung  * (RF). This is a superheterodyne transceiver; for f(chan) the
   1511         1.1    dyoung  * center frequency of the channel we are tuning, RF = f(chan) -
   1512         1.1    dyoung  * IF.
   1513         1.1    dyoung  *
   1514         1.1    dyoung  * XXX I am told by SiLabs that the Si4126 will accept a broader range
   1515       1.113     lukem  * of XIN than the 2-25 MHz mentioned by the datasheet, even *without*
   1516         1.1    dyoung  * XINDIV2 = 1.  I've tried this (it is necessary to double R) and it
   1517         1.1    dyoung  * works, but I have still programmed for XINDIV2 = 1 to be safe.
   1518         1.1    dyoung  */
   1519        1.59    dyoung static void
   1520        1.59    dyoung atw_si4126_tune(struct atw_softc *sc, u_int chan)
   1521         1.1    dyoung {
   1522         1.1    dyoung 	u_int mhz;
   1523         1.1    dyoung 	u_int R;
   1524        1.59    dyoung 	u_int32_t gpio;
   1525         1.1    dyoung 	u_int16_t gain;
   1526         1.1    dyoung 
   1527        1.59    dyoung #ifdef ATW_SYNDEBUG
   1528         1.1    dyoung 	atw_si4126_print(sc);
   1529        1.59    dyoung #endif /* ATW_SYNDEBUG */
   1530         1.1    dyoung 
   1531         1.1    dyoung 	if (chan == 14)
   1532         1.1    dyoung 		mhz = 2484;
   1533        1.84     perry 	else
   1534         1.1    dyoung 		mhz = 2412 + 5 * (chan - 1);
   1535         1.1    dyoung 
   1536       1.113     lukem 	/* Tune IF to 748 MHz to suit the IF LO input of the
   1537         1.1    dyoung 	 * RF2494B, which is 2 x IF. No need to set an IF divider
   1538       1.113     lukem          * because an IF in 526 MHz - 952 MHz is allowed.
   1539         1.1    dyoung 	 *
   1540       1.113     lukem 	 * XIN is 44.000 MHz, so divide it by two to get allowable
   1541       1.113     lukem 	 * range of 2-25 MHz. SiLabs tells me that this is not
   1542         1.1    dyoung 	 * strictly necessary.
   1543         1.1    dyoung 	 */
   1544         1.1    dyoung 
   1545        1.59    dyoung 	if (atw_xindiv2)
   1546        1.59    dyoung 		R = 44;
   1547        1.59    dyoung 	else
   1548        1.59    dyoung 		R = 88;
   1549         1.1    dyoung 
   1550        1.59    dyoung 	/* Power-up RF, IF synthesizers. */
   1551        1.59    dyoung 	atw_si4126_write(sc, SI4126_POWER,
   1552        1.59    dyoung 	    SI4126_POWER_PDIB|SI4126_POWER_PDRB);
   1553         1.1    dyoung 
   1554        1.59    dyoung 	/* set LPWR, too? */
   1555        1.59    dyoung 	atw_si4126_write(sc, SI4126_MAIN,
   1556        1.59    dyoung 	    (atw_xindiv2) ? SI4126_MAIN_XINDIV2 : 0);
   1557         1.1    dyoung 
   1558        1.59    dyoung 	/* Set the phase-locked loop gain.  If RF2 N > 2047, then
   1559        1.59    dyoung 	 * set KP2 to 1.
   1560        1.59    dyoung 	 *
   1561        1.59    dyoung 	 * REFDIF This is different from the reference driver, which
   1562        1.59    dyoung 	 * always sets SI4126_GAIN to 0.
   1563        1.59    dyoung 	 */
   1564       1.119    dyoung 	gain = __SHIFTIN(((mhz - 374) > 2047) ? 1 : 0, SI4126_GAIN_KP2_MASK);
   1565         1.1    dyoung 
   1566        1.59    dyoung 	atw_si4126_write(sc, SI4126_GAIN, gain);
   1567         1.1    dyoung 
   1568       1.113     lukem 	/* XIN = 44 MHz.
   1569        1.59    dyoung 	 *
   1570        1.59    dyoung 	 * If XINDIV2 = 1, IF = N/(2 * R) * XIN.  I choose N = 1496,
   1571       1.113     lukem 	 * R = 44 so that 1496/(2 * 44) * 44 MHz = 748 MHz.
   1572        1.59    dyoung 	 *
   1573        1.59    dyoung 	 * If XINDIV2 = 0, IF = N/R * XIN.  I choose N = 1496, R = 88
   1574       1.113     lukem 	 * so that 1496/88 * 44 MHz = 748 MHz.
   1575         1.1    dyoung 	 */
   1576        1.59    dyoung 	atw_si4126_write(sc, SI4126_IFN, 1496);
   1577         1.1    dyoung 
   1578        1.59    dyoung 	atw_si4126_write(sc, SI4126_IFR, R);
   1579         1.1    dyoung 
   1580        1.59    dyoung #ifndef ATW_REFSLAVE
   1581         1.1    dyoung 	/* Set RF1 arbitrarily. DO NOT configure RF1 after RF2, because
   1582         1.1    dyoung 	 * then RF1 becomes the active RF synthesizer, even on the Si4126,
   1583         1.1    dyoung 	 * which has no RF1!
   1584         1.1    dyoung 	 */
   1585        1.59    dyoung 	atw_si4126_write(sc, SI4126_RF1R, R);
   1586         1.1    dyoung 
   1587        1.59    dyoung 	atw_si4126_write(sc, SI4126_RF1N, mhz - 374);
   1588        1.59    dyoung #endif
   1589         1.1    dyoung 
   1590       1.113     lukem 	/* N/R * XIN = RF. XIN = 44 MHz. We desire RF = mhz - IF,
   1591       1.113     lukem 	 * where IF = 374 MHz.  Let's divide XIN to 1 MHz. So R = 44.
   1592         1.1    dyoung 	 * Now let's multiply it to mhz. So mhz - IF = N.
   1593         1.1    dyoung 	 */
   1594        1.59    dyoung 	atw_si4126_write(sc, SI4126_RF2R, R);
   1595         1.1    dyoung 
   1596        1.59    dyoung 	atw_si4126_write(sc, SI4126_RF2N, mhz - 374);
   1597         1.1    dyoung 
   1598         1.1    dyoung 	/* wait 100us from power-up for RF, IF to settle */
   1599         1.1    dyoung 	DELAY(100);
   1600         1.1    dyoung 
   1601        1.59    dyoung 	gpio = ATW_READ(sc, ATW_GPIO);
   1602        1.59    dyoung 	gpio &= ~(ATW_GPIO_EN_MASK|ATW_GPIO_O_MASK|ATW_GPIO_I_MASK);
   1603       1.119    dyoung 	gpio |= __SHIFTIN(1, ATW_GPIO_EN_MASK);
   1604        1.59    dyoung 
   1605        1.59    dyoung 	if ((sc->sc_if.if_flags & IFF_LINK1) != 0 && chan != 14) {
   1606        1.59    dyoung 		/* Set a Prism RF front-end to a special mode for channel 14?
   1607        1.59    dyoung 		 *
   1608        1.59    dyoung 		 * Apparently the SMC2635W needs this, although I don't think
   1609        1.59    dyoung 		 * it has a Prism RF.
   1610        1.59    dyoung 		 */
   1611       1.119    dyoung 		gpio |= __SHIFTIN(1, ATW_GPIO_O_MASK);
   1612         1.1    dyoung 	}
   1613        1.59    dyoung 	ATW_WRITE(sc, ATW_GPIO, gpio);
   1614         1.1    dyoung 
   1615        1.59    dyoung #ifdef ATW_SYNDEBUG
   1616         1.1    dyoung 	atw_si4126_print(sc);
   1617        1.59    dyoung #endif /* ATW_SYNDEBUG */
   1618         1.1    dyoung }
   1619         1.1    dyoung 
   1620        1.14    dyoung /* Baseline initialization of RF3000 BBP: set CCA mode and enable antenna
   1621        1.14    dyoung  * diversity.
   1622         1.1    dyoung  *
   1623        1.59    dyoung  * !!!
   1624        1.59    dyoung  * !!! Call this w/ Tx/Rx suspended, atw_idle(, ATW_NAR_ST|ATW_NAR_SR).
   1625        1.59    dyoung  * !!!
   1626         1.1    dyoung  */
   1627         1.1    dyoung static int
   1628        1.23    dyoung atw_rf3000_init(struct atw_softc *sc)
   1629         1.1    dyoung {
   1630         1.1    dyoung 	int rc = 0;
   1631         1.1    dyoung 
   1632        1.59    dyoung 	atw_bbp_io_enable(sc, 1);
   1633        1.59    dyoung 
   1634        1.84     perry 	/* CCA is acquisition sensitive */
   1635        1.59    dyoung 	rc = atw_rf3000_write(sc, RF3000_CCACTL,
   1636       1.119    dyoung 	    __SHIFTIN(RF3000_CCACTL_MODE_BOTH, RF3000_CCACTL_MODE_MASK));
   1637         1.1    dyoung 
   1638        1.59    dyoung 	if (rc != 0)
   1639        1.59    dyoung 		goto out;
   1640         1.1    dyoung 
   1641         1.1    dyoung 	/* enable diversity */
   1642         1.1    dyoung 	rc = atw_rf3000_write(sc, RF3000_DIVCTL, RF3000_DIVCTL_ENABLE);
   1643         1.1    dyoung 
   1644         1.1    dyoung 	if (rc != 0)
   1645         1.1    dyoung 		goto out;
   1646         1.1    dyoung 
   1647         1.1    dyoung 	/* sensible setting from a binary-only driver */
   1648         1.1    dyoung 	rc = atw_rf3000_write(sc, RF3000_GAINCTL,
   1649       1.119    dyoung 	    __SHIFTIN(0x1d, RF3000_GAINCTL_TXVGC_MASK));
   1650         1.1    dyoung 
   1651         1.1    dyoung 	if (rc != 0)
   1652         1.1    dyoung 		goto out;
   1653         1.1    dyoung 
   1654         1.1    dyoung 	/* magic from a binary-only driver */
   1655         1.1    dyoung 	rc = atw_rf3000_write(sc, RF3000_LOGAINCAL,
   1656       1.119    dyoung 	    __SHIFTIN(0x38, RF3000_LOGAINCAL_CAL_MASK));
   1657         1.1    dyoung 
   1658         1.1    dyoung 	if (rc != 0)
   1659         1.1    dyoung 		goto out;
   1660         1.1    dyoung 
   1661         1.1    dyoung 	rc = atw_rf3000_write(sc, RF3000_HIGAINCAL, RF3000_HIGAINCAL_DSSSPAD);
   1662         1.1    dyoung 
   1663         1.1    dyoung 	if (rc != 0)
   1664         1.1    dyoung 		goto out;
   1665         1.1    dyoung 
   1666        1.59    dyoung 	/* XXX Reference driver remarks that Abocom sets this to 50.
   1667        1.59    dyoung 	 * Meaning 0x50, I think....  50 = 0x32, which would set a bit
   1668        1.59    dyoung 	 * in the "reserved" area of register RF3000_OPTIONS1.
   1669        1.59    dyoung 	 */
   1670        1.69    dyoung 	rc = atw_rf3000_write(sc, RF3000_OPTIONS1, sc->sc_rf3000_options1);
   1671         1.1    dyoung 
   1672         1.1    dyoung 	if (rc != 0)
   1673         1.1    dyoung 		goto out;
   1674         1.1    dyoung 
   1675        1.69    dyoung 	rc = atw_rf3000_write(sc, RF3000_OPTIONS2, sc->sc_rf3000_options2);
   1676         1.1    dyoung 
   1677         1.1    dyoung 	if (rc != 0)
   1678         1.1    dyoung 		goto out;
   1679         1.1    dyoung 
   1680         1.1    dyoung out:
   1681        1.59    dyoung 	atw_bbp_io_enable(sc, 0);
   1682         1.1    dyoung 	return rc;
   1683         1.1    dyoung }
   1684         1.1    dyoung 
   1685        1.59    dyoung #ifdef ATW_BBPDEBUG
   1686         1.1    dyoung static void
   1687        1.23    dyoung atw_rf3000_print(struct atw_softc *sc)
   1688         1.1    dyoung {
   1689        1.85    dyoung 	struct ifnet *ifp = &sc->sc_if;
   1690         1.1    dyoung 	u_int addr, val;
   1691         1.1    dyoung 
   1692         1.1    dyoung 	if (atw_debug < 3 || (ifp->if_flags & IFF_DEBUG) == 0)
   1693         1.1    dyoung 		return;
   1694         1.1    dyoung 
   1695         1.1    dyoung 	for (addr = 0x01; addr <= 0x15; addr++) {
   1696       1.140     joerg 		printf("%s: bbp[%d] = \n", device_xname(sc->sc_dev), addr);
   1697         1.1    dyoung 		if (atw_rf3000_read(sc, addr, &val) != 0) {
   1698         1.1    dyoung 			printf("<unknown> (quitting print-out)\n");
   1699         1.1    dyoung 			break;
   1700         1.1    dyoung 		}
   1701         1.1    dyoung 		printf("%08x\n", val);
   1702         1.1    dyoung 	}
   1703         1.1    dyoung }
   1704        1.59    dyoung #endif /* ATW_BBPDEBUG */
   1705         1.1    dyoung 
   1706         1.1    dyoung /* Set the power settings on the BBP for channel `chan'. */
   1707         1.1    dyoung static int
   1708        1.59    dyoung atw_rf3000_tune(struct atw_softc *sc, u_int chan)
   1709         1.1    dyoung {
   1710         1.1    dyoung 	int rc = 0;
   1711         1.1    dyoung 	u_int32_t reg;
   1712         1.1    dyoung 	u_int16_t txpower, lpf_cutoff, lna_gs_thresh;
   1713         1.1    dyoung 
   1714         1.1    dyoung 	txpower = sc->sc_srom[ATW_SR_TXPOWER(chan)];
   1715         1.1    dyoung 	lpf_cutoff = sc->sc_srom[ATW_SR_LPF_CUTOFF(chan)];
   1716         1.1    dyoung 	lna_gs_thresh = sc->sc_srom[ATW_SR_LNA_GS_THRESH(chan)];
   1717         1.1    dyoung 
   1718         1.1    dyoung 	/* odd channels: LSB, even channels: MSB */
   1719         1.1    dyoung 	if (chan % 2 == 1) {
   1720         1.1    dyoung 		txpower &= 0xFF;
   1721         1.1    dyoung 		lpf_cutoff &= 0xFF;
   1722         1.1    dyoung 		lna_gs_thresh &= 0xFF;
   1723         1.1    dyoung 	} else {
   1724         1.1    dyoung 		txpower >>= 8;
   1725         1.1    dyoung 		lpf_cutoff >>= 8;
   1726         1.1    dyoung 		lna_gs_thresh >>= 8;
   1727         1.1    dyoung 	}
   1728         1.1    dyoung 
   1729        1.84     perry #ifdef ATW_BBPDEBUG
   1730         1.1    dyoung 	atw_rf3000_print(sc);
   1731        1.59    dyoung #endif /* ATW_BBPDEBUG */
   1732         1.1    dyoung 
   1733         1.1    dyoung 	DPRINTF(sc, ("%s: chan %d txpower %02x, lpf_cutoff %02x, "
   1734         1.1    dyoung 	    "lna_gs_thresh %02x\n",
   1735       1.140     joerg 	    device_xname(sc->sc_dev), chan, txpower, lpf_cutoff, lna_gs_thresh));
   1736         1.1    dyoung 
   1737        1.59    dyoung 	atw_bbp_io_enable(sc, 1);
   1738        1.17    dyoung 
   1739         1.1    dyoung 	if ((rc = atw_rf3000_write(sc, RF3000_GAINCTL,
   1740       1.119    dyoung 	    __SHIFTIN(txpower, RF3000_GAINCTL_TXVGC_MASK))) != 0)
   1741         1.1    dyoung 		goto out;
   1742         1.1    dyoung 
   1743         1.1    dyoung 	if ((rc = atw_rf3000_write(sc, RF3000_LOGAINCAL, lpf_cutoff)) != 0)
   1744         1.1    dyoung 		goto out;
   1745         1.1    dyoung 
   1746         1.1    dyoung 	if ((rc = atw_rf3000_write(sc, RF3000_HIGAINCAL, lna_gs_thresh)) != 0)
   1747         1.1    dyoung 		goto out;
   1748         1.1    dyoung 
   1749        1.59    dyoung 	rc = atw_rf3000_write(sc, RF3000_OPTIONS1, 0x0);
   1750        1.59    dyoung 
   1751        1.59    dyoung 	if (rc != 0)
   1752        1.59    dyoung 		goto out;
   1753        1.59    dyoung 
   1754        1.59    dyoung 	rc = atw_rf3000_write(sc, RF3000_OPTIONS2, RF3000_OPTIONS2_LNAGS_DELAY);
   1755        1.59    dyoung 
   1756        1.59    dyoung 	if (rc != 0)
   1757        1.59    dyoung 		goto out;
   1758        1.59    dyoung 
   1759        1.84     perry #ifdef ATW_BBPDEBUG
   1760        1.59    dyoung 	atw_rf3000_print(sc);
   1761        1.59    dyoung #endif /* ATW_BBPDEBUG */
   1762        1.59    dyoung 
   1763        1.59    dyoung out:
   1764        1.59    dyoung 	atw_bbp_io_enable(sc, 0);
   1765        1.59    dyoung 
   1766        1.59    dyoung 	/* set beacon, rts, atim transmit power */
   1767         1.1    dyoung 	reg = ATW_READ(sc, ATW_PLCPHD);
   1768         1.1    dyoung 	reg &= ~ATW_PLCPHD_SERVICE_MASK;
   1769       1.119    dyoung 	reg |= __SHIFTIN(__SHIFTIN(txpower, RF3000_GAINCTL_TXVGC_MASK),
   1770        1.28    dyoung 	    ATW_PLCPHD_SERVICE_MASK);
   1771         1.1    dyoung 	ATW_WRITE(sc, ATW_PLCPHD, reg);
   1772        1.70    dyoung 	DELAY(atw_plcphd_delay);
   1773         1.1    dyoung 
   1774         1.1    dyoung 	return rc;
   1775         1.1    dyoung }
   1776         1.1    dyoung 
   1777         1.1    dyoung /* Write a register on the RF3000 baseband processor using the
   1778         1.1    dyoung  * registers provided by the ADM8211 for this purpose.
   1779         1.1    dyoung  *
   1780         1.1    dyoung  * Return 0 on success.
   1781         1.1    dyoung  */
   1782         1.1    dyoung static int
   1783        1.23    dyoung atw_rf3000_write(struct atw_softc *sc, u_int addr, u_int val)
   1784         1.1    dyoung {
   1785         1.1    dyoung 	u_int32_t reg;
   1786         1.1    dyoung 	int i;
   1787         1.1    dyoung 
   1788         1.1    dyoung 	reg = sc->sc_bbpctl_wr |
   1789       1.119    dyoung 	     __SHIFTIN(val & 0xff, ATW_BBPCTL_DATA_MASK) |
   1790       1.119    dyoung 	     __SHIFTIN(addr & 0x7f, ATW_BBPCTL_ADDR_MASK);
   1791         1.1    dyoung 
   1792        1.70    dyoung 	for (i = 20000 / atw_pseudo_milli; --i >= 0; ) {
   1793        1.58    dyoung 		ATW_WRITE(sc, ATW_BBPCTL, reg);
   1794        1.70    dyoung 		DELAY(2 * atw_pseudo_milli);
   1795         1.1    dyoung 		if (ATW_ISSET(sc, ATW_BBPCTL, ATW_BBPCTL_WR) == 0)
   1796         1.1    dyoung 			break;
   1797         1.1    dyoung 	}
   1798         1.1    dyoung 
   1799         1.1    dyoung 	if (i < 0) {
   1800       1.140     joerg 		printf("%s: BBPCTL still busy\n", device_xname(sc->sc_dev));
   1801         1.1    dyoung 		return ETIMEDOUT;
   1802         1.1    dyoung 	}
   1803         1.1    dyoung 	return 0;
   1804         1.1    dyoung }
   1805         1.1    dyoung 
   1806         1.1    dyoung /* Read a register on the RF3000 baseband processor using the registers
   1807         1.1    dyoung  * the ADM8211 provides for this purpose.
   1808         1.1    dyoung  *
   1809         1.1    dyoung  * The 7-bit register address is addr.  Record the 8-bit data in the register
   1810         1.1    dyoung  * in *val.
   1811         1.1    dyoung  *
   1812         1.1    dyoung  * Return 0 on success.
   1813         1.1    dyoung  *
   1814         1.1    dyoung  * XXX This does not seem to work. The ADM8211 must require more or
   1815         1.1    dyoung  * different magic to read the chip than to write it. Possibly some
   1816         1.1    dyoung  * of the magic I have derived from a binary-only driver concerns
   1817         1.1    dyoung  * the "chip address" (see the RF3000 manual).
   1818         1.1    dyoung  */
   1819        1.84     perry #ifdef ATW_BBPDEBUG
   1820         1.1    dyoung static int
   1821        1.23    dyoung atw_rf3000_read(struct atw_softc *sc, u_int addr, u_int *val)
   1822         1.1    dyoung {
   1823         1.1    dyoung 	u_int32_t reg;
   1824         1.1    dyoung 	int i;
   1825         1.1    dyoung 
   1826         1.1    dyoung 	for (i = 1000; --i >= 0; ) {
   1827         1.1    dyoung 		if (ATW_ISSET(sc, ATW_BBPCTL, ATW_BBPCTL_RD|ATW_BBPCTL_WR) == 0)
   1828         1.1    dyoung 			break;
   1829         1.1    dyoung 		DELAY(100);
   1830         1.1    dyoung 	}
   1831         1.1    dyoung 
   1832         1.1    dyoung 	if (i < 0) {
   1833         1.1    dyoung 		printf("%s: start atw_rf3000_read, BBPCTL busy\n",
   1834       1.140     joerg 		    device_xname(sc->sc_dev));
   1835         1.1    dyoung 		return ETIMEDOUT;
   1836         1.1    dyoung 	}
   1837         1.1    dyoung 
   1838       1.119    dyoung 	reg = sc->sc_bbpctl_rd | __SHIFTIN(addr & 0x7f, ATW_BBPCTL_ADDR_MASK);
   1839         1.1    dyoung 
   1840         1.1    dyoung 	ATW_WRITE(sc, ATW_BBPCTL, reg);
   1841         1.1    dyoung 
   1842         1.1    dyoung 	for (i = 1000; --i >= 0; ) {
   1843         1.1    dyoung 		DELAY(100);
   1844         1.1    dyoung 		if (ATW_ISSET(sc, ATW_BBPCTL, ATW_BBPCTL_RD) == 0)
   1845         1.1    dyoung 			break;
   1846         1.1    dyoung 	}
   1847         1.1    dyoung 
   1848         1.1    dyoung 	ATW_CLR(sc, ATW_BBPCTL, ATW_BBPCTL_RD);
   1849         1.1    dyoung 
   1850         1.1    dyoung 	if (i < 0) {
   1851         1.1    dyoung 		printf("%s: atw_rf3000_read wrote %08x; BBPCTL still busy\n",
   1852       1.140     joerg 		    device_xname(sc->sc_dev), reg);
   1853         1.1    dyoung 		return ETIMEDOUT;
   1854         1.1    dyoung 	}
   1855         1.1    dyoung 	if (val != NULL)
   1856       1.119    dyoung 		*val = __SHIFTOUT(reg, ATW_BBPCTL_DATA_MASK);
   1857         1.1    dyoung 	return 0;
   1858         1.1    dyoung }
   1859        1.59    dyoung #endif /* ATW_BBPDEBUG */
   1860         1.1    dyoung 
   1861         1.1    dyoung /* Write a register on the Si4126 RF/IF synthesizer using the registers
   1862         1.1    dyoung  * provided by the ADM8211 for that purpose.
   1863         1.1    dyoung  *
   1864         1.1    dyoung  * val is 18 bits of data, and val is the 4-bit address of the register.
   1865         1.1    dyoung  *
   1866         1.1    dyoung  * Return 0 on success.
   1867         1.1    dyoung  */
   1868        1.59    dyoung static void
   1869        1.23    dyoung atw_si4126_write(struct atw_softc *sc, u_int addr, u_int val)
   1870         1.1    dyoung {
   1871        1.59    dyoung 	uint32_t bits, mask, reg;
   1872        1.59    dyoung 	const int nbits = 22;
   1873         1.1    dyoung 
   1874       1.119    dyoung 	KASSERT((addr & ~__SHIFTOUT_MASK(SI4126_TWI_ADDR_MASK)) == 0);
   1875       1.119    dyoung 	KASSERT((val & ~__SHIFTOUT_MASK(SI4126_TWI_DATA_MASK)) == 0);
   1876        1.24    dyoung 
   1877       1.119    dyoung 	bits = __SHIFTIN(val, SI4126_TWI_DATA_MASK) |
   1878       1.119    dyoung 	       __SHIFTIN(addr, SI4126_TWI_ADDR_MASK);
   1879        1.24    dyoung 
   1880        1.59    dyoung 	reg = ATW_SYNRF_SELSYN;
   1881        1.59    dyoung 	/* reference driver: reset Si4126 serial bus to initial
   1882        1.59    dyoung 	 * conditions?
   1883        1.59    dyoung 	 */
   1884        1.59    dyoung 	ATW_WRITE(sc, ATW_SYNRF, reg | ATW_SYNRF_LEIF);
   1885        1.59    dyoung 	ATW_WRITE(sc, ATW_SYNRF, reg);
   1886        1.59    dyoung 
   1887       1.112    dyoung 	for (mask = __BIT(nbits - 1); mask != 0; mask >>= 1) {
   1888        1.59    dyoung 		if ((bits & mask) != 0)
   1889        1.59    dyoung 			reg |= ATW_SYNRF_SYNDATA;
   1890        1.59    dyoung 		else
   1891        1.59    dyoung 			reg &= ~ATW_SYNRF_SYNDATA;
   1892        1.59    dyoung 		ATW_WRITE(sc, ATW_SYNRF, reg);
   1893        1.59    dyoung 		ATW_WRITE(sc, ATW_SYNRF, reg | ATW_SYNRF_SYNCLK);
   1894        1.59    dyoung 		ATW_WRITE(sc, ATW_SYNRF, reg);
   1895         1.1    dyoung 	}
   1896        1.59    dyoung 	ATW_WRITE(sc, ATW_SYNRF, reg | ATW_SYNRF_LEIF);
   1897        1.59    dyoung 	ATW_WRITE(sc, ATW_SYNRF, 0x0);
   1898         1.1    dyoung }
   1899         1.1    dyoung 
   1900         1.1    dyoung /* Read 18-bit data from the 4-bit address addr in Si4126
   1901         1.1    dyoung  * RF synthesizer and write the data to *val. Return 0 on success.
   1902         1.1    dyoung  *
   1903         1.1    dyoung  * XXX This does not seem to work. The ADM8211 must require more or
   1904         1.1    dyoung  * different magic to read the chip than to write it.
   1905         1.1    dyoung  */
   1906        1.84     perry #ifdef ATW_SYNDEBUG
   1907         1.1    dyoung static int
   1908        1.23    dyoung atw_si4126_read(struct atw_softc *sc, u_int addr, u_int *val)
   1909         1.1    dyoung {
   1910         1.1    dyoung 	u_int32_t reg;
   1911         1.1    dyoung 	int i;
   1912         1.1    dyoung 
   1913       1.119    dyoung 	KASSERT((addr & ~__SHIFTOUT_MASK(SI4126_TWI_ADDR_MASK)) == 0);
   1914        1.24    dyoung 
   1915         1.1    dyoung 	for (i = 1000; --i >= 0; ) {
   1916         1.1    dyoung 		if (ATW_ISSET(sc, ATW_SYNCTL, ATW_SYNCTL_RD|ATW_SYNCTL_WR) == 0)
   1917         1.1    dyoung 			break;
   1918         1.1    dyoung 		DELAY(100);
   1919         1.1    dyoung 	}
   1920         1.1    dyoung 
   1921         1.1    dyoung 	if (i < 0) {
   1922         1.1    dyoung 		printf("%s: start atw_si4126_read, SYNCTL busy\n",
   1923       1.140     joerg 		    device_xname(sc->sc_dev));
   1924         1.1    dyoung 		return ETIMEDOUT;
   1925         1.1    dyoung 	}
   1926         1.1    dyoung 
   1927       1.119    dyoung 	reg = sc->sc_synctl_rd | __SHIFTIN(addr, ATW_SYNCTL_DATA_MASK);
   1928         1.1    dyoung 
   1929         1.1    dyoung 	ATW_WRITE(sc, ATW_SYNCTL, reg);
   1930         1.1    dyoung 
   1931         1.1    dyoung 	for (i = 1000; --i >= 0; ) {
   1932         1.1    dyoung 		DELAY(100);
   1933         1.1    dyoung 		if (ATW_ISSET(sc, ATW_SYNCTL, ATW_SYNCTL_RD) == 0)
   1934         1.1    dyoung 			break;
   1935         1.1    dyoung 	}
   1936         1.1    dyoung 
   1937         1.1    dyoung 	ATW_CLR(sc, ATW_SYNCTL, ATW_SYNCTL_RD);
   1938         1.1    dyoung 
   1939         1.1    dyoung 	if (i < 0) {
   1940        1.59    dyoung 		printf("%s: atw_si4126_read wrote %#08x, SYNCTL still busy\n",
   1941       1.140     joerg 		    device_xname(sc->sc_dev), reg);
   1942         1.1    dyoung 		return ETIMEDOUT;
   1943         1.1    dyoung 	}
   1944         1.1    dyoung 	if (val != NULL)
   1945       1.119    dyoung 		*val = __SHIFTOUT(ATW_READ(sc, ATW_SYNCTL),
   1946         1.1    dyoung 		                       ATW_SYNCTL_DATA_MASK);
   1947         1.1    dyoung 	return 0;
   1948         1.1    dyoung }
   1949        1.59    dyoung #endif /* ATW_SYNDEBUG */
   1950         1.1    dyoung 
   1951         1.1    dyoung /* XXX is the endianness correct? test. */
   1952         1.1    dyoung #define	atw_calchash(addr) \
   1953       1.112    dyoung 	(ether_crc32_le((addr), IEEE80211_ADDR_LEN) & __BITS(5, 0))
   1954         1.1    dyoung 
   1955         1.1    dyoung /*
   1956         1.1    dyoung  * atw_filter_setup:
   1957         1.1    dyoung  *
   1958         1.1    dyoung  *	Set the ADM8211's receive filter.
   1959         1.1    dyoung  */
   1960         1.1    dyoung static void
   1961        1.23    dyoung atw_filter_setup(struct atw_softc *sc)
   1962         1.1    dyoung {
   1963         1.1    dyoung 	struct ieee80211com *ic = &sc->sc_ic;
   1964        1.85    dyoung 	struct ethercom *ec = &sc->sc_ec;
   1965        1.85    dyoung 	struct ifnet *ifp = &sc->sc_if;
   1966         1.1    dyoung 	int hash;
   1967        1.57    dyoung 	u_int32_t hashes[2];
   1968         1.1    dyoung 	struct ether_multi *enm;
   1969         1.1    dyoung 	struct ether_multistep step;
   1970         1.1    dyoung 
   1971        1.57    dyoung 	/* According to comments in tlp_al981_filter_setup
   1972        1.57    dyoung 	 * (dev/ic/tulip.c) the ADMtek AL981 does not like for its
   1973        1.57    dyoung 	 * multicast filter to be set while it is running.  Hopefully
   1974        1.57    dyoung 	 * the ADM8211 is not the same!
   1975         1.1    dyoung 	 */
   1976        1.57    dyoung 	if ((ifp->if_flags & IFF_RUNNING) != 0)
   1977         1.1    dyoung 		atw_idle(sc, ATW_NAR_SR);
   1978         1.1    dyoung 
   1979       1.134    dyoung 	sc->sc_opmode &= ~(ATW_NAR_PB|ATW_NAR_PR|ATW_NAR_MM);
   1980        1.91    dyoung 	ifp->if_flags &= ~IFF_ALLMULTI;
   1981         1.1    dyoung 
   1982        1.57    dyoung 	/* XXX in scan mode, do not filter packets.  Maybe this is
   1983        1.57    dyoung 	 * unnecessary.
   1984        1.57    dyoung 	 */
   1985        1.57    dyoung 	if (ic->ic_state == IEEE80211_S_SCAN ||
   1986        1.57    dyoung 	    (ifp->if_flags & IFF_PROMISC) != 0) {
   1987       1.134    dyoung 		sc->sc_opmode |= ATW_NAR_PR | ATW_NAR_PB;
   1988        1.57    dyoung 		goto allmulti;
   1989         1.1    dyoung 	}
   1990         1.1    dyoung 
   1991        1.57    dyoung 	hashes[0] = hashes[1] = 0x0;
   1992        1.57    dyoung 
   1993         1.1    dyoung 	/*
   1994         1.1    dyoung 	 * Program the 64-bit multicast hash filter.
   1995         1.1    dyoung 	 */
   1996         1.1    dyoung 	ETHER_FIRST_MULTI(step, ec, enm);
   1997         1.1    dyoung 	while (enm != NULL) {
   1998         1.1    dyoung 		if (memcmp(enm->enm_addrlo, enm->enm_addrhi,
   1999         1.1    dyoung 		    ETHER_ADDR_LEN) != 0)
   2000         1.1    dyoung 			goto allmulti;
   2001         1.1    dyoung 
   2002         1.1    dyoung 		hash = atw_calchash(enm->enm_addrlo);
   2003         1.1    dyoung 		hashes[hash >> 5] |= 1 << (hash & 0x1f);
   2004         1.1    dyoung 		ETHER_NEXT_MULTI(step, enm);
   2005        1.75    dyoung 		sc->sc_opmode |= ATW_NAR_MM;
   2006         1.1    dyoung 	}
   2007        1.57    dyoung 	ifp->if_flags &= ~IFF_ALLMULTI;
   2008        1.57    dyoung 	goto setit;
   2009         1.1    dyoung 
   2010        1.57    dyoung allmulti:
   2011        1.75    dyoung 	sc->sc_opmode |= ATW_NAR_MM;
   2012        1.57    dyoung 	ifp->if_flags |= IFF_ALLMULTI;
   2013        1.57    dyoung 	hashes[0] = hashes[1] = 0xffffffff;
   2014         1.1    dyoung 
   2015        1.57    dyoung setit:
   2016         1.1    dyoung 	ATW_WRITE(sc, ATW_MAR0, hashes[0]);
   2017         1.1    dyoung 	ATW_WRITE(sc, ATW_MAR1, hashes[1]);
   2018         1.1    dyoung 	ATW_WRITE(sc, ATW_NAR, sc->sc_opmode);
   2019        1.70    dyoung 	DELAY(atw_nar_delay);
   2020       1.101    dyoung 	ATW_WRITE(sc, ATW_RDR, 0x1);
   2021        1.57    dyoung 
   2022       1.140     joerg 	DPRINTF(sc, ("%s: ATW_NAR %08x opmode %08x\n", device_xname(sc->sc_dev),
   2023         1.1    dyoung 	    ATW_READ(sc, ATW_NAR), sc->sc_opmode));
   2024         1.1    dyoung }
   2025         1.1    dyoung 
   2026         1.1    dyoung /* Tell the ADM8211 our preferred BSSID. The ADM8211 must match
   2027         1.1    dyoung  * a beacon's BSSID and SSID against the preferred BSSID and SSID
   2028         1.1    dyoung  * before it will raise ATW_INTR_LINKON. When the ADM8211 receives
   2029         1.1    dyoung  * no beacon with the preferred BSSID and SSID in the number of
   2030         1.1    dyoung  * beacon intervals given in ATW_BPLI, then it raises ATW_INTR_LINKOFF.
   2031         1.1    dyoung  */
   2032         1.1    dyoung static void
   2033        1.23    dyoung atw_write_bssid(struct atw_softc *sc)
   2034         1.1    dyoung {
   2035         1.1    dyoung 	struct ieee80211com *ic = &sc->sc_ic;
   2036         1.1    dyoung 	u_int8_t *bssid;
   2037         1.1    dyoung 
   2038         1.3    dyoung 	bssid = ic->ic_bss->ni_bssid;
   2039         1.1    dyoung 
   2040        1.52    dyoung 	ATW_WRITE(sc, ATW_BSSID0,
   2041       1.119    dyoung 	    __SHIFTIN(bssid[0], ATW_BSSID0_BSSIDB0_MASK) |
   2042       1.119    dyoung 	    __SHIFTIN(bssid[1], ATW_BSSID0_BSSIDB1_MASK) |
   2043       1.119    dyoung 	    __SHIFTIN(bssid[2], ATW_BSSID0_BSSIDB2_MASK) |
   2044       1.119    dyoung 	    __SHIFTIN(bssid[3], ATW_BSSID0_BSSIDB3_MASK));
   2045        1.52    dyoung 
   2046         1.1    dyoung 	ATW_WRITE(sc, ATW_ABDA1,
   2047         1.1    dyoung 	    (ATW_READ(sc, ATW_ABDA1) &
   2048         1.1    dyoung 	    ~(ATW_ABDA1_BSSIDB4_MASK|ATW_ABDA1_BSSIDB5_MASK)) |
   2049       1.119    dyoung 	    __SHIFTIN(bssid[4], ATW_ABDA1_BSSIDB4_MASK) |
   2050       1.119    dyoung 	    __SHIFTIN(bssid[5], ATW_ABDA1_BSSIDB5_MASK));
   2051         1.1    dyoung 
   2052       1.140     joerg 	DPRINTF(sc, ("%s: BSSID %s -> ", device_xname(sc->sc_dev),
   2053         1.1    dyoung 	    ether_sprintf(sc->sc_bssid)));
   2054         1.1    dyoung 	DPRINTF(sc, ("%s\n", ether_sprintf(bssid)));
   2055         1.1    dyoung 
   2056         1.1    dyoung 	memcpy(sc->sc_bssid, bssid, sizeof(sc->sc_bssid));
   2057         1.1    dyoung }
   2058         1.1    dyoung 
   2059         1.1    dyoung /* Write buflen bytes from buf to SRAM starting at the SRAM's ofs'th
   2060         1.1    dyoung  * 16-bit word.
   2061         1.1    dyoung  */
   2062         1.1    dyoung static void
   2063        1.23    dyoung atw_write_sram(struct atw_softc *sc, u_int ofs, u_int8_t *buf, u_int buflen)
   2064         1.1    dyoung {
   2065         1.1    dyoung 	u_int i;
   2066         1.1    dyoung 	u_int8_t *ptr;
   2067         1.1    dyoung 
   2068         1.1    dyoung 	memcpy(&sc->sc_sram[ofs], buf, buflen);
   2069         1.1    dyoung 
   2070        1.65    dyoung 	KASSERT(ofs % 2 == 0 && buflen % 2 == 0);
   2071         1.1    dyoung 
   2072        1.69    dyoung 	KASSERT(buflen + ofs <= sc->sc_sramlen);
   2073         1.1    dyoung 
   2074         1.1    dyoung 	ptr = &sc->sc_sram[ofs];
   2075         1.1    dyoung 
   2076         1.1    dyoung 	for (i = 0; i < buflen; i += 2) {
   2077         1.1    dyoung 		ATW_WRITE(sc, ATW_WEPCTL, ATW_WEPCTL_WR |
   2078       1.119    dyoung 		    __SHIFTIN((ofs + i) / 2, ATW_WEPCTL_TBLADD_MASK));
   2079         1.1    dyoung 		DELAY(atw_writewep_delay);
   2080         1.1    dyoung 
   2081         1.1    dyoung 		ATW_WRITE(sc, ATW_WESK,
   2082       1.119    dyoung 		    __SHIFTIN((ptr[i + 1] << 8) | ptr[i], ATW_WESK_DATA_MASK));
   2083         1.1    dyoung 		DELAY(atw_writewep_delay);
   2084         1.1    dyoung 	}
   2085         1.1    dyoung 	ATW_WRITE(sc, ATW_WEPCTL, sc->sc_wepctl); /* restore WEP condition */
   2086         1.1    dyoung 
   2087         1.1    dyoung 	if (sc->sc_if.if_flags & IFF_DEBUG) {
   2088         1.1    dyoung 		int n_octets = 0;
   2089         1.1    dyoung 		printf("%s: wrote %d bytes at 0x%x wepctl 0x%08x\n",
   2090       1.140     joerg 		    device_xname(sc->sc_dev), buflen, ofs, sc->sc_wepctl);
   2091         1.1    dyoung 		for (i = 0; i < buflen; i++) {
   2092         1.1    dyoung 			printf(" %02x", ptr[i]);
   2093         1.1    dyoung 			if (++n_octets % 24 == 0)
   2094         1.1    dyoung 				printf("\n");
   2095         1.1    dyoung 		}
   2096         1.1    dyoung 		if (n_octets % 24 != 0)
   2097         1.1    dyoung 			printf("\n");
   2098         1.1    dyoung 	}
   2099         1.1    dyoung }
   2100         1.1    dyoung 
   2101        1.85    dyoung static int
   2102        1.85    dyoung atw_key_delete(struct ieee80211com *ic, const struct ieee80211_key *k)
   2103        1.85    dyoung {
   2104        1.85    dyoung 	struct atw_softc *sc = ic->ic_ifp->if_softc;
   2105        1.85    dyoung 	u_int keyix = k->wk_keyix;
   2106        1.85    dyoung 
   2107        1.85    dyoung 	DPRINTF(sc, ("%s: delete key %u\n", __func__, keyix));
   2108        1.85    dyoung 
   2109        1.85    dyoung 	if (keyix >= IEEE80211_WEP_NKID)
   2110        1.85    dyoung 		return 0;
   2111        1.85    dyoung 	if (k->wk_keylen != 0)
   2112        1.85    dyoung 		sc->sc_flags &= ~ATWF_WEP_SRAM_VALID;
   2113        1.85    dyoung 
   2114        1.85    dyoung 	return 1;
   2115        1.85    dyoung }
   2116        1.85    dyoung 
   2117        1.85    dyoung static int
   2118        1.85    dyoung atw_key_set(struct ieee80211com *ic, const struct ieee80211_key *k,
   2119       1.124  christos 	const u_int8_t mac[IEEE80211_ADDR_LEN])
   2120        1.85    dyoung {
   2121        1.85    dyoung 	struct atw_softc *sc = ic->ic_ifp->if_softc;
   2122        1.85    dyoung 
   2123        1.85    dyoung 	DPRINTF(sc, ("%s: set key %u\n", __func__, k->wk_keyix));
   2124        1.85    dyoung 
   2125        1.85    dyoung 	if (k->wk_keyix >= IEEE80211_WEP_NKID)
   2126        1.85    dyoung 		return 0;
   2127        1.85    dyoung 
   2128        1.85    dyoung 	sc->sc_flags &= ~ATWF_WEP_SRAM_VALID;
   2129        1.85    dyoung 
   2130        1.85    dyoung 	return 1;
   2131        1.85    dyoung }
   2132        1.85    dyoung 
   2133        1.85    dyoung static void
   2134       1.124  christos atw_key_update_begin(struct ieee80211com *ic)
   2135        1.85    dyoung {
   2136        1.85    dyoung #ifdef ATW_DEBUG
   2137        1.85    dyoung 	struct ifnet *ifp = ic->ic_ifp;
   2138        1.85    dyoung 	struct atw_softc *sc = ifp->if_softc;
   2139        1.85    dyoung #endif
   2140        1.85    dyoung 
   2141        1.85    dyoung 	DPRINTF(sc, ("%s:\n", __func__));
   2142        1.85    dyoung }
   2143        1.85    dyoung 
   2144        1.85    dyoung static void
   2145        1.85    dyoung atw_key_update_end(struct ieee80211com *ic)
   2146        1.85    dyoung {
   2147        1.85    dyoung 	struct ifnet *ifp = ic->ic_ifp;
   2148        1.85    dyoung 	struct atw_softc *sc = ifp->if_softc;
   2149        1.85    dyoung 
   2150        1.85    dyoung 	DPRINTF(sc, ("%s:\n", __func__));
   2151        1.85    dyoung 
   2152        1.85    dyoung 	if ((sc->sc_flags & ATWF_WEP_SRAM_VALID) != 0)
   2153        1.85    dyoung 		return;
   2154       1.146    dyoung 	if (!device_activation(sc->sc_dev, DEVACT_LEVEL_DRIVER))
   2155        1.89    dyoung 		return;
   2156        1.89    dyoung 	atw_idle(sc, ATW_NAR_SR | ATW_NAR_ST);
   2157        1.85    dyoung 	atw_write_wep(sc);
   2158        1.89    dyoung 	ATW_WRITE(sc, ATW_NAR, sc->sc_opmode);
   2159       1.101    dyoung 	DELAY(atw_nar_delay);
   2160       1.101    dyoung 	ATW_WRITE(sc, ATW_RDR, 0x1);
   2161        1.85    dyoung }
   2162        1.85    dyoung 
   2163         1.1    dyoung /* Write WEP keys from the ieee80211com to the ADM8211's SRAM. */
   2164         1.1    dyoung static void
   2165        1.23    dyoung atw_write_wep(struct atw_softc *sc)
   2166         1.1    dyoung {
   2167       1.108    dyoung #if 0
   2168         1.1    dyoung 	struct ieee80211com *ic = &sc->sc_ic;
   2169       1.108    dyoung 	u_int32_t reg;
   2170       1.108    dyoung 	int i;
   2171       1.108    dyoung #endif
   2172         1.1    dyoung 	/* SRAM shared-key record format: key0 flags key1 ... key12 */
   2173         1.1    dyoung 	u_int8_t buf[IEEE80211_WEP_NKID]
   2174         1.1    dyoung 	            [1 /* key[0] */ + 1 /* flags */ + 12 /* key[1 .. 12] */];
   2175         1.1    dyoung 
   2176         1.1    dyoung 	sc->sc_wepctl = 0;
   2177         1.1    dyoung 	ATW_WRITE(sc, ATW_WEPCTL, sc->sc_wepctl);
   2178         1.1    dyoung 
   2179         1.1    dyoung 	memset(&buf[0][0], 0, sizeof(buf));
   2180         1.1    dyoung 
   2181       1.108    dyoung #if 0
   2182         1.1    dyoung 	for (i = 0; i < IEEE80211_WEP_NKID; i++) {
   2183        1.85    dyoung 		if (ic->ic_nw_keys[i].wk_keylen > 5) {
   2184         1.1    dyoung 			buf[i][1] = ATW_WEP_ENABLED | ATW_WEP_104BIT;
   2185        1.85    dyoung 		} else if (ic->ic_nw_keys[i].wk_keylen != 0) {
   2186         1.1    dyoung 			buf[i][1] = ATW_WEP_ENABLED;
   2187         1.1    dyoung 		} else {
   2188         1.1    dyoung 			buf[i][1] = 0;
   2189         1.1    dyoung 			continue;
   2190         1.1    dyoung 		}
   2191         1.1    dyoung 		buf[i][0] = ic->ic_nw_keys[i].wk_key[0];
   2192         1.1    dyoung 		memcpy(&buf[i][2], &ic->ic_nw_keys[i].wk_key[1],
   2193        1.85    dyoung 		    ic->ic_nw_keys[i].wk_keylen - 1);
   2194         1.1    dyoung 	}
   2195         1.1    dyoung 
   2196         1.1    dyoung 	reg = ATW_READ(sc, ATW_MACTEST);
   2197         1.1    dyoung 	reg |= ATW_MACTEST_MMI_USETXCLK | ATW_MACTEST_FORCE_KEYID;
   2198         1.1    dyoung 	reg &= ~ATW_MACTEST_KEYID_MASK;
   2199       1.119    dyoung 	reg |= __SHIFTIN(ic->ic_def_txkey, ATW_MACTEST_KEYID_MASK);
   2200         1.1    dyoung 	ATW_WRITE(sc, ATW_MACTEST, reg);
   2201         1.1    dyoung 
   2202        1.85    dyoung 	if ((ic->ic_flags & IEEE80211_F_PRIVACY) != 0)
   2203        1.85    dyoung 		sc->sc_wepctl |= ATW_WEPCTL_WEPENABLE;
   2204        1.69    dyoung 
   2205        1.69    dyoung 	switch (sc->sc_rev) {
   2206        1.69    dyoung 	case ATW_REVISION_AB:
   2207        1.69    dyoung 	case ATW_REVISION_AF:
   2208        1.69    dyoung 		/* Bypass WEP on Rx. */
   2209        1.69    dyoung 		sc->sc_wepctl |= ATW_WEPCTL_WEPRXBYP;
   2210        1.69    dyoung 		break;
   2211        1.69    dyoung 	default:
   2212        1.69    dyoung 		break;
   2213        1.69    dyoung 	}
   2214       1.108    dyoung #endif
   2215         1.1    dyoung 
   2216         1.1    dyoung 	atw_write_sram(sc, ATW_SRAM_ADDR_SHARED_KEY, (u_int8_t*)&buf[0][0],
   2217         1.1    dyoung 	    sizeof(buf));
   2218        1.85    dyoung 
   2219        1.85    dyoung 	sc->sc_flags |= ATWF_WEP_SRAM_VALID;
   2220         1.1    dyoung }
   2221         1.1    dyoung 
   2222         1.3    dyoung static void
   2223         1.3    dyoung atw_recv_mgmt(struct ieee80211com *ic, struct mbuf *m,
   2224         1.3    dyoung     struct ieee80211_node *ni, int subtype, int rssi, u_int32_t rstamp)
   2225         1.3    dyoung {
   2226        1.85    dyoung 	struct atw_softc *sc = (struct atw_softc *)ic->ic_ifp->if_softc;
   2227         1.3    dyoung 
   2228        1.78    dyoung 	/* The ADM8211A answers probe requests. TBD ADM8211B/C. */
   2229        1.78    dyoung 	if (subtype == IEEE80211_FC0_SUBTYPE_PROBE_REQ)
   2230        1.78    dyoung 		return;
   2231        1.78    dyoung 
   2232        1.78    dyoung 	(*sc->sc_recv_mgmt)(ic, m, ni, subtype, rssi, rstamp);
   2233        1.78    dyoung 
   2234         1.3    dyoung 	switch (subtype) {
   2235         1.3    dyoung 	case IEEE80211_FC0_SUBTYPE_PROBE_RESP:
   2236         1.3    dyoung 	case IEEE80211_FC0_SUBTYPE_BEACON:
   2237        1.97    dyoung 		if (ic->ic_opmode == IEEE80211_M_IBSS &&
   2238        1.97    dyoung 		    ic->ic_state == IEEE80211_S_RUN) {
   2239        1.97    dyoung 			if (le64toh(ni->ni_tstamp.tsf) >= atw_get_tsft(sc))
   2240        1.97    dyoung 				(void)ieee80211_ibss_merge(ni);
   2241        1.97    dyoung 		}
   2242         1.3    dyoung 		break;
   2243         1.3    dyoung 	default:
   2244         1.3    dyoung 		break;
   2245         1.3    dyoung 	}
   2246         1.3    dyoung 	return;
   2247         1.3    dyoung }
   2248         1.3    dyoung 
   2249         1.1    dyoung /* Write the SSID in the ieee80211com to the SRAM on the ADM8211.
   2250         1.1    dyoung  * In ad hoc mode, the SSID is written to the beacons sent by the
   2251         1.1    dyoung  * ADM8211. In both ad hoc and infrastructure mode, beacons received
   2252         1.1    dyoung  * with matching SSID affect ATW_INTR_LINKON/ATW_INTR_LINKOFF
   2253         1.1    dyoung  * indications.
   2254         1.1    dyoung  */
   2255         1.1    dyoung static void
   2256        1.23    dyoung atw_write_ssid(struct atw_softc *sc)
   2257         1.1    dyoung {
   2258         1.1    dyoung 	struct ieee80211com *ic = &sc->sc_ic;
   2259        1.53    dyoung 	/* 34 bytes are reserved in ADM8211 SRAM for the SSID, but
   2260        1.53    dyoung 	 * it only expects the element length, not its ID.
   2261        1.53    dyoung 	 */
   2262        1.18    dyoung 	u_int8_t buf[roundup(1 /* length */ + IEEE80211_NWID_LEN, 2)];
   2263         1.1    dyoung 
   2264         1.1    dyoung 	memset(buf, 0, sizeof(buf));
   2265         1.3    dyoung 	buf[0] = ic->ic_bss->ni_esslen;
   2266         1.3    dyoung 	memcpy(&buf[1], ic->ic_bss->ni_essid, ic->ic_bss->ni_esslen);
   2267         1.1    dyoung 
   2268        1.53    dyoung 	atw_write_sram(sc, ATW_SRAM_ADDR_SSID, buf,
   2269        1.53    dyoung 	    roundup(1 + ic->ic_bss->ni_esslen, 2));
   2270         1.1    dyoung }
   2271         1.1    dyoung 
   2272         1.1    dyoung /* Write the supported rates in the ieee80211com to the SRAM of the ADM8211.
   2273         1.1    dyoung  * In ad hoc mode, the supported rates are written to beacons sent by the
   2274         1.1    dyoung  * ADM8211.
   2275         1.1    dyoung  */
   2276         1.1    dyoung static void
   2277        1.23    dyoung atw_write_sup_rates(struct atw_softc *sc)
   2278         1.1    dyoung {
   2279         1.1    dyoung 	struct ieee80211com *ic = &sc->sc_ic;
   2280         1.1    dyoung 	/* 14 bytes are probably (XXX) reserved in the ADM8211 SRAM for
   2281         1.1    dyoung 	 * supported rates
   2282         1.1    dyoung 	 */
   2283        1.18    dyoung 	u_int8_t buf[roundup(1 /* length */ + IEEE80211_RATE_SIZE, 2)];
   2284         1.1    dyoung 
   2285         1.1    dyoung 	memset(buf, 0, sizeof(buf));
   2286         1.1    dyoung 
   2287         1.3    dyoung 	buf[0] = ic->ic_bss->ni_rates.rs_nrates;
   2288         1.1    dyoung 
   2289         1.3    dyoung 	memcpy(&buf[1], ic->ic_bss->ni_rates.rs_rates,
   2290         1.3    dyoung 	    ic->ic_bss->ni_rates.rs_nrates);
   2291         1.1    dyoung 
   2292         1.1    dyoung 	atw_write_sram(sc, ATW_SRAM_ADDR_SUPRATES, buf, sizeof(buf));
   2293         1.1    dyoung }
   2294         1.1    dyoung 
   2295         1.1    dyoung /* Start/stop sending beacons. */
   2296         1.1    dyoung void
   2297         1.1    dyoung atw_start_beacon(struct atw_softc *sc, int start)
   2298         1.1    dyoung {
   2299         1.1    dyoung 	struct ieee80211com *ic = &sc->sc_ic;
   2300        1.55    dyoung 	uint16_t chan;
   2301        1.55    dyoung 	uint32_t bcnt, bpli, cap0, cap1, capinfo;
   2302        1.55    dyoung 	size_t len;
   2303         1.1    dyoung 
   2304       1.146    dyoung 	if (!device_is_active(sc->sc_dev))
   2305         1.1    dyoung 		return;
   2306         1.1    dyoung 
   2307         1.1    dyoung 	/* start beacons */
   2308         1.1    dyoung 	len = sizeof(struct ieee80211_frame) +
   2309         1.1    dyoung 	    8 /* timestamp */ + 2 /* beacon interval */ +
   2310         1.1    dyoung 	    2 /* capability info */ +
   2311         1.3    dyoung 	    2 + ic->ic_bss->ni_esslen /* SSID element */ +
   2312         1.3    dyoung 	    2 + ic->ic_bss->ni_rates.rs_nrates /* rates element */ +
   2313         1.1    dyoung 	    3 /* DS parameters */ +
   2314         1.1    dyoung 	    IEEE80211_CRC_LEN;
   2315         1.1    dyoung 
   2316        1.55    dyoung 	bcnt = ATW_READ(sc, ATW_BCNT) & ~ATW_BCNT_BCNT_MASK;
   2317        1.55    dyoung 	cap0 = ATW_READ(sc, ATW_CAP0) & ~ATW_CAP0_CHN_MASK;
   2318        1.55    dyoung 	cap1 = ATW_READ(sc, ATW_CAP1) & ~ATW_CAP1_CAPI_MASK;
   2319         1.1    dyoung 
   2320        1.55    dyoung 	ATW_WRITE(sc, ATW_BCNT, bcnt);
   2321        1.55    dyoung 	ATW_WRITE(sc, ATW_CAP1, cap1);
   2322         1.1    dyoung 
   2323         1.1    dyoung 	if (!start)
   2324         1.1    dyoung 		return;
   2325         1.1    dyoung 
   2326         1.1    dyoung 	/* TBD use ni_capinfo */
   2327         1.1    dyoung 
   2328        1.55    dyoung 	capinfo = 0;
   2329       1.145    dyoung 	if (ic->ic_flags & IEEE80211_F_SHPREAMBLE)
   2330         1.1    dyoung 		capinfo |= IEEE80211_CAPINFO_SHORT_PREAMBLE;
   2331        1.71   mycroft 	if (ic->ic_flags & IEEE80211_F_PRIVACY)
   2332         1.1    dyoung 		capinfo |= IEEE80211_CAPINFO_PRIVACY;
   2333         1.1    dyoung 
   2334         1.1    dyoung 	switch (ic->ic_opmode) {
   2335         1.1    dyoung 	case IEEE80211_M_IBSS:
   2336         1.1    dyoung 		len += 4; /* IBSS parameters */
   2337         1.1    dyoung 		capinfo |= IEEE80211_CAPINFO_IBSS;
   2338         1.1    dyoung 		break;
   2339         1.1    dyoung 	case IEEE80211_M_HOSTAP:
   2340         1.1    dyoung 		/* XXX 6-byte minimum TIM */
   2341         1.1    dyoung 		len += atw_beacon_len_adjust;
   2342         1.1    dyoung 		capinfo |= IEEE80211_CAPINFO_ESS;
   2343         1.1    dyoung 		break;
   2344         1.1    dyoung 	default:
   2345         1.1    dyoung 		return;
   2346         1.1    dyoung 	}
   2347         1.1    dyoung 
   2348        1.55    dyoung 	/* set listen interval
   2349        1.55    dyoung 	 * XXX do software units agree w/ hardware?
   2350        1.55    dyoung 	 */
   2351       1.119    dyoung 	bpli = __SHIFTIN(ic->ic_bss->ni_intval, ATW_BPLI_BP_MASK) |
   2352       1.119    dyoung 	    __SHIFTIN(ic->ic_lintval / ic->ic_bss->ni_intval, ATW_BPLI_LI_MASK);
   2353        1.55    dyoung 
   2354        1.90     skrll 	chan = ieee80211_chan2ieee(ic, ic->ic_curchan);
   2355         1.1    dyoung 
   2356       1.119    dyoung 	bcnt |= __SHIFTIN(len, ATW_BCNT_BCNT_MASK);
   2357       1.119    dyoung 	cap0 |= __SHIFTIN(chan, ATW_CAP0_CHN_MASK);
   2358       1.119    dyoung 	cap1 |= __SHIFTIN(capinfo, ATW_CAP1_CAPI_MASK);
   2359        1.55    dyoung 
   2360        1.55    dyoung 	ATW_WRITE(sc, ATW_BCNT, bcnt);
   2361        1.55    dyoung 	ATW_WRITE(sc, ATW_BPLI, bpli);
   2362        1.55    dyoung 	ATW_WRITE(sc, ATW_CAP0, cap0);
   2363        1.55    dyoung 	ATW_WRITE(sc, ATW_CAP1, cap1);
   2364         1.1    dyoung 
   2365         1.1    dyoung 	DPRINTF(sc, ("%s: atw_start_beacon reg[ATW_BCNT] = %08x\n",
   2366       1.140     joerg 	    device_xname(sc->sc_dev), bcnt));
   2367         1.1    dyoung 
   2368         1.1    dyoung 	DPRINTF(sc, ("%s: atw_start_beacon reg[ATW_CAP1] = %08x\n",
   2369       1.140     joerg 	    device_xname(sc->sc_dev), cap1));
   2370         1.1    dyoung }
   2371         1.1    dyoung 
   2372        1.56    dyoung /* Return the 32 lsb of the last TSFT divisible by ival. */
   2373        1.92     perry static inline uint32_t
   2374        1.56    dyoung atw_last_even_tsft(uint32_t tsfth, uint32_t tsftl, uint32_t ival)
   2375        1.56    dyoung {
   2376        1.56    dyoung 	/* Following the reference driver's lead, I compute
   2377        1.84     perry 	 *
   2378        1.56    dyoung 	 *   (uint32_t)((((uint64_t)tsfth << 32) | tsftl) % ival)
   2379        1.56    dyoung 	 *
   2380        1.56    dyoung 	 * without using 64-bit arithmetic, using the following
   2381        1.56    dyoung 	 * relationship:
   2382        1.56    dyoung 	 *
   2383        1.56    dyoung 	 *     (0x100000000 * H + L) % m
   2384        1.56    dyoung 	 *   = ((0x100000000 % m) * H + L) % m
   2385        1.56    dyoung 	 *   = (((0xffffffff + 1) % m) * H + L) % m
   2386        1.56    dyoung 	 *   = ((0xffffffff % m + 1 % m) * H + L) % m
   2387        1.56    dyoung 	 *   = ((0xffffffff % m + 1) * H + L) % m
   2388        1.56    dyoung 	 */
   2389        1.56    dyoung 	return ((0xFFFFFFFF % ival + 1) * tsfth + tsftl) % ival;
   2390        1.56    dyoung }
   2391        1.56    dyoung 
   2392        1.78    dyoung static uint64_t
   2393        1.78    dyoung atw_get_tsft(struct atw_softc *sc)
   2394        1.76    dyoung {
   2395        1.76    dyoung 	int i;
   2396        1.78    dyoung 	uint32_t tsfth, tsftl;
   2397        1.76    dyoung 	for (i = 0; i < 2; i++) {
   2398        1.78    dyoung 		tsfth = ATW_READ(sc, ATW_TSFTH);
   2399        1.78    dyoung 		tsftl = ATW_READ(sc, ATW_TSFTL);
   2400        1.78    dyoung 		if (ATW_READ(sc, ATW_TSFTH) == tsfth)
   2401        1.76    dyoung 			break;
   2402        1.76    dyoung 	}
   2403        1.78    dyoung 	return ((uint64_t)tsfth << 32) | tsftl;
   2404        1.76    dyoung }
   2405        1.76    dyoung 
   2406         1.1    dyoung /* If we've created an IBSS, write the TSF time in the ADM8211 to
   2407         1.1    dyoung  * the ieee80211com.
   2408         1.1    dyoung  *
   2409         1.1    dyoung  * Predict the next target beacon transmission time (TBTT) and
   2410         1.1    dyoung  * write it to the ADM8211.
   2411         1.1    dyoung  */
   2412         1.1    dyoung static void
   2413        1.76    dyoung atw_predict_beacon(struct atw_softc *sc)
   2414         1.1    dyoung {
   2415         1.1    dyoung #define TBTTOFS 20 /* TU */
   2416         1.1    dyoung 
   2417         1.1    dyoung 	struct ieee80211com *ic = &sc->sc_ic;
   2418        1.78    dyoung 	uint64_t tsft;
   2419        1.56    dyoung 	uint32_t ival, past_even, tbtt, tsfth, tsftl;
   2420        1.56    dyoung 	union {
   2421        1.78    dyoung 		uint64_t	word;
   2422        1.56    dyoung 		uint8_t		tstamp[8];
   2423        1.56    dyoung 	} u;
   2424         1.1    dyoung 
   2425         1.1    dyoung 	if ((ic->ic_opmode == IEEE80211_M_HOSTAP) ||
   2426         1.1    dyoung 	    ((ic->ic_opmode == IEEE80211_M_IBSS) &&
   2427         1.1    dyoung 	     (ic->ic_flags & IEEE80211_F_SIBSS))) {
   2428        1.78    dyoung 		tsft = atw_get_tsft(sc);
   2429        1.78    dyoung 		u.word = htole64(tsft);
   2430        1.85    dyoung 		(void)memcpy(&ic->ic_bss->ni_tstamp, &u.tstamp[0],
   2431        1.56    dyoung 		    sizeof(ic->ic_bss->ni_tstamp));
   2432        1.85    dyoung 	} else
   2433        1.85    dyoung 		tsft = le64toh(ic->ic_bss->ni_tstamp.tsf);
   2434        1.56    dyoung 
   2435        1.56    dyoung 	ival = ic->ic_bss->ni_intval * IEEE80211_DUR_TU;
   2436        1.56    dyoung 
   2437        1.78    dyoung 	tsftl = tsft & 0xFFFFFFFF;
   2438        1.78    dyoung 	tsfth = tsft >> 32;
   2439        1.78    dyoung 
   2440        1.56    dyoung 	/* We sent/received the last beacon `past' microseconds
   2441        1.56    dyoung 	 * after the interval divided the TSF timer.
   2442         1.1    dyoung 	 */
   2443        1.56    dyoung 	past_even = tsftl - atw_last_even_tsft(tsfth, tsftl, ival);
   2444         1.1    dyoung 
   2445        1.56    dyoung 	/* Skip ten beacons so that the TBTT cannot pass before
   2446        1.56    dyoung 	 * we've programmed it.  Ten is an arbitrary number.
   2447        1.56    dyoung 	 */
   2448        1.56    dyoung 	tbtt = past_even + ival * 10;
   2449         1.1    dyoung 
   2450         1.1    dyoung 	ATW_WRITE(sc, ATW_TOFS1,
   2451       1.119    dyoung 	    __SHIFTIN(1, ATW_TOFS1_TSFTOFSR_MASK) |
   2452       1.119    dyoung 	    __SHIFTIN(TBTTOFS, ATW_TOFS1_TBTTOFS_MASK) |
   2453       1.119    dyoung 	    __SHIFTIN(__SHIFTOUT(tbtt - TBTTOFS * IEEE80211_DUR_TU,
   2454        1.56    dyoung 	        ATW_TBTTPRE_MASK), ATW_TOFS1_TBTTPRE_MASK));
   2455         1.1    dyoung #undef TBTTOFS
   2456         1.1    dyoung }
   2457         1.1    dyoung 
   2458         1.3    dyoung static void
   2459         1.3    dyoung atw_next_scan(void *arg)
   2460         1.3    dyoung {
   2461         1.3    dyoung 	struct atw_softc *sc = arg;
   2462         1.3    dyoung 	struct ieee80211com *ic = &sc->sc_ic;
   2463         1.3    dyoung 	int s;
   2464         1.3    dyoung 
   2465         1.3    dyoung 	/* don't call atw_start w/o network interrupts blocked */
   2466         1.3    dyoung 	s = splnet();
   2467         1.3    dyoung 	if (ic->ic_state == IEEE80211_S_SCAN)
   2468        1.73   mycroft 		ieee80211_next_scan(ic);
   2469         1.3    dyoung 	splx(s);
   2470         1.3    dyoung }
   2471         1.3    dyoung 
   2472         1.1    dyoung /* Synchronize the hardware state with the software state. */
   2473         1.1    dyoung static int
   2474         1.3    dyoung atw_newstate(struct ieee80211com *ic, enum ieee80211_state nstate, int arg)
   2475         1.1    dyoung {
   2476        1.85    dyoung 	struct ifnet *ifp = ic->ic_ifp;
   2477         1.3    dyoung 	struct atw_softc *sc = ifp->if_softc;
   2478        1.90     skrll 	int error = 0;
   2479         1.1    dyoung 
   2480        1.90     skrll 	callout_stop(&sc->sc_scan_ch);
   2481         1.3    dyoung 
   2482         1.1    dyoung 	switch (nstate) {
   2483        1.98    dyoung 	case IEEE80211_S_AUTH:
   2484         1.3    dyoung 	case IEEE80211_S_ASSOC:
   2485       1.106    dyoung 		atw_write_bssid(sc);
   2486        1.90     skrll 		error = atw_tune(sc);
   2487         1.3    dyoung 		break;
   2488         1.1    dyoung 	case IEEE80211_S_INIT:
   2489        1.90     skrll 		callout_stop(&sc->sc_scan_ch);
   2490        1.90     skrll 		sc->sc_cur_chan = IEEE80211_CHAN_ANY;
   2491        1.98    dyoung 		atw_start_beacon(sc, 0);
   2492         1.1    dyoung 		break;
   2493         1.1    dyoung 	case IEEE80211_S_SCAN:
   2494        1.90     skrll 		error = atw_tune(sc);
   2495         1.3    dyoung 		callout_reset(&sc->sc_scan_ch, atw_dwelltime * hz / 1000,
   2496         1.3    dyoung 		    atw_next_scan, sc);
   2497        1.90     skrll 		break;
   2498         1.1    dyoung 	case IEEE80211_S_RUN:
   2499        1.90     skrll 		error = atw_tune(sc);
   2500         1.1    dyoung 		atw_write_bssid(sc);
   2501         1.1    dyoung 		atw_write_ssid(sc);
   2502         1.1    dyoung 		atw_write_sup_rates(sc);
   2503         1.1    dyoung 
   2504         1.3    dyoung 		if (ic->ic_opmode == IEEE80211_M_AHDEMO ||
   2505         1.3    dyoung 		    ic->ic_opmode == IEEE80211_M_MONITOR)
   2506         1.3    dyoung 			break;
   2507         1.1    dyoung 
   2508         1.3    dyoung 		/* set listen interval
   2509         1.3    dyoung 		 * XXX do software units agree w/ hardware?
   2510         1.3    dyoung 		 */
   2511         1.3    dyoung 		ATW_WRITE(sc, ATW_BPLI,
   2512       1.119    dyoung 		    __SHIFTIN(ic->ic_bss->ni_intval, ATW_BPLI_BP_MASK) |
   2513       1.119    dyoung 		    __SHIFTIN(ic->ic_lintval / ic->ic_bss->ni_intval,
   2514         1.3    dyoung 			   ATW_BPLI_LI_MASK));
   2515         1.1    dyoung 
   2516       1.140     joerg 		DPRINTF(sc, ("%s: reg[ATW_BPLI] = %08x\n", device_xname(sc->sc_dev),
   2517        1.98    dyoung 		    ATW_READ(sc, ATW_BPLI)));
   2518         1.1    dyoung 
   2519        1.76    dyoung 		atw_predict_beacon(sc);
   2520        1.98    dyoung 
   2521        1.98    dyoung 		switch (ic->ic_opmode) {
   2522        1.98    dyoung 		case IEEE80211_M_AHDEMO:
   2523        1.98    dyoung 		case IEEE80211_M_HOSTAP:
   2524        1.98    dyoung 		case IEEE80211_M_IBSS:
   2525        1.98    dyoung 			atw_start_beacon(sc, 1);
   2526        1.98    dyoung 			break;
   2527        1.98    dyoung 		case IEEE80211_M_MONITOR:
   2528        1.98    dyoung 		case IEEE80211_M_STA:
   2529        1.98    dyoung 			break;
   2530        1.98    dyoung 		}
   2531        1.98    dyoung 
   2532         1.1    dyoung 		break;
   2533         1.1    dyoung 	}
   2534        1.90     skrll 	return (error != 0) ? error : (*sc->sc_newstate)(ic, nstate, arg);
   2535         1.1    dyoung }
   2536         1.1    dyoung 
   2537         1.1    dyoung /*
   2538         1.1    dyoung  * atw_add_rxbuf:
   2539         1.1    dyoung  *
   2540         1.1    dyoung  *	Add a receive buffer to the indicated descriptor.
   2541         1.1    dyoung  */
   2542         1.1    dyoung int
   2543        1.23    dyoung atw_add_rxbuf(struct atw_softc *sc, int idx)
   2544         1.1    dyoung {
   2545         1.1    dyoung 	struct atw_rxsoft *rxs = &sc->sc_rxsoft[idx];
   2546         1.1    dyoung 	struct mbuf *m;
   2547         1.1    dyoung 	int error;
   2548         1.1    dyoung 
   2549         1.1    dyoung 	MGETHDR(m, M_DONTWAIT, MT_DATA);
   2550         1.1    dyoung 	if (m == NULL)
   2551         1.1    dyoung 		return (ENOBUFS);
   2552         1.1    dyoung 
   2553         1.1    dyoung 	MCLGET(m, M_DONTWAIT);
   2554         1.1    dyoung 	if ((m->m_flags & M_EXT) == 0) {
   2555         1.1    dyoung 		m_freem(m);
   2556         1.1    dyoung 		return (ENOBUFS);
   2557         1.1    dyoung 	}
   2558         1.1    dyoung 
   2559         1.1    dyoung 	if (rxs->rxs_mbuf != NULL)
   2560         1.1    dyoung 		bus_dmamap_unload(sc->sc_dmat, rxs->rxs_dmamap);
   2561         1.1    dyoung 
   2562         1.1    dyoung 	rxs->rxs_mbuf = m;
   2563         1.1    dyoung 
   2564         1.1    dyoung 	error = bus_dmamap_load(sc->sc_dmat, rxs->rxs_dmamap,
   2565         1.1    dyoung 	    m->m_ext.ext_buf, m->m_ext.ext_size, NULL,
   2566         1.1    dyoung 	    BUS_DMA_READ|BUS_DMA_NOWAIT);
   2567         1.1    dyoung 	if (error) {
   2568       1.140     joerg 		aprint_error_dev(sc->sc_dev, "can't load rx DMA map %d, error = %d\n",
   2569       1.137    cegger 		    idx, error);
   2570         1.1    dyoung 		panic("atw_add_rxbuf");	/* XXX */
   2571         1.1    dyoung 	}
   2572         1.1    dyoung 
   2573         1.1    dyoung 	bus_dmamap_sync(sc->sc_dmat, rxs->rxs_dmamap, 0,
   2574         1.1    dyoung 	    rxs->rxs_dmamap->dm_mapsize, BUS_DMASYNC_PREREAD);
   2575         1.1    dyoung 
   2576       1.132    dyoung 	atw_init_rxdesc(sc, idx);
   2577         1.1    dyoung 
   2578         1.1    dyoung 	return (0);
   2579         1.1    dyoung }
   2580         1.1    dyoung 
   2581         1.1    dyoung /*
   2582        1.36    dyoung  * Release any queued transmit buffers.
   2583        1.36    dyoung  */
   2584        1.36    dyoung void
   2585        1.36    dyoung atw_txdrain(struct atw_softc *sc)
   2586        1.36    dyoung {
   2587        1.36    dyoung 	struct atw_txsoft *txs;
   2588        1.36    dyoung 
   2589        1.36    dyoung 	while ((txs = SIMPLEQ_FIRST(&sc->sc_txdirtyq)) != NULL) {
   2590        1.36    dyoung 		SIMPLEQ_REMOVE_HEAD(&sc->sc_txdirtyq, txs_q);
   2591        1.36    dyoung 		if (txs->txs_mbuf != NULL) {
   2592        1.36    dyoung 			bus_dmamap_unload(sc->sc_dmat, txs->txs_dmamap);
   2593        1.36    dyoung 			m_freem(txs->txs_mbuf);
   2594        1.36    dyoung 			txs->txs_mbuf = NULL;
   2595        1.36    dyoung 		}
   2596        1.36    dyoung 		SIMPLEQ_INSERT_TAIL(&sc->sc_txfreeq, txs, txs_q);
   2597        1.91    dyoung 		sc->sc_txfree += txs->txs_ndescs;
   2598        1.36    dyoung 	}
   2599       1.102    dyoung 
   2600       1.102    dyoung 	KASSERT((sc->sc_if.if_flags & IFF_RUNNING) == 0 ||
   2601       1.102    dyoung 	        !(SIMPLEQ_EMPTY(&sc->sc_txfreeq) ||
   2602       1.102    dyoung 		  sc->sc_txfree != ATW_NTXDESC));
   2603        1.91    dyoung 	sc->sc_if.if_flags &= ~IFF_OACTIVE;
   2604        1.36    dyoung 	sc->sc_tx_timer = 0;
   2605        1.36    dyoung }
   2606        1.36    dyoung 
   2607        1.36    dyoung /*
   2608         1.1    dyoung  * atw_stop:		[ ifnet interface function ]
   2609         1.1    dyoung  *
   2610         1.1    dyoung  *	Stop transmission on the interface.
   2611         1.1    dyoung  */
   2612         1.1    dyoung void
   2613        1.23    dyoung atw_stop(struct ifnet *ifp, int disable)
   2614         1.1    dyoung {
   2615         1.1    dyoung 	struct atw_softc *sc = ifp->if_softc;
   2616         1.3    dyoung 	struct ieee80211com *ic = &sc->sc_ic;
   2617         1.1    dyoung 
   2618         1.3    dyoung 	ieee80211_new_state(ic, IEEE80211_S_INIT, -1);
   2619         1.1    dyoung 
   2620       1.146    dyoung 	if (device_is_active(sc->sc_dev)) {
   2621       1.146    dyoung 		/* Disable interrupts. */
   2622       1.146    dyoung 		ATW_WRITE(sc, ATW_IER, 0);
   2623       1.146    dyoung 
   2624       1.146    dyoung 		/* Stop the transmit and receive processes. */
   2625       1.146    dyoung 		ATW_WRITE(sc, ATW_NAR, 0);
   2626       1.146    dyoung 		DELAY(atw_nar_delay);
   2627       1.146    dyoung 		ATW_WRITE(sc, ATW_TDBD, 0);
   2628       1.146    dyoung 		ATW_WRITE(sc, ATW_TDBP, 0);
   2629       1.146    dyoung 		ATW_WRITE(sc, ATW_RDB, 0);
   2630       1.146    dyoung 	}
   2631         1.1    dyoung 
   2632         1.1    dyoung 	sc->sc_opmode = 0;
   2633         1.1    dyoung 
   2634        1.36    dyoung 	atw_txdrain(sc);
   2635         1.1    dyoung 
   2636         1.1    dyoung 	/*
   2637         1.1    dyoung 	 * Mark the interface down and cancel the watchdog timer.
   2638         1.1    dyoung 	 */
   2639       1.145    dyoung 	ifp->if_flags &= ~IFF_RUNNING;
   2640         1.1    dyoung 	ifp->if_timer = 0;
   2641         1.1    dyoung 
   2642       1.146    dyoung 	if (disable)
   2643       1.146    dyoung 		pmf_device_suspend(sc->sc_dev, &sc->sc_qual);
   2644         1.1    dyoung }
   2645         1.1    dyoung 
   2646         1.1    dyoung /*
   2647         1.1    dyoung  * atw_rxdrain:
   2648         1.1    dyoung  *
   2649         1.1    dyoung  *	Drain the receive queue.
   2650         1.1    dyoung  */
   2651         1.1    dyoung void
   2652        1.23    dyoung atw_rxdrain(struct atw_softc *sc)
   2653         1.1    dyoung {
   2654         1.1    dyoung 	struct atw_rxsoft *rxs;
   2655         1.1    dyoung 	int i;
   2656         1.1    dyoung 
   2657         1.1    dyoung 	for (i = 0; i < ATW_NRXDESC; i++) {
   2658         1.1    dyoung 		rxs = &sc->sc_rxsoft[i];
   2659         1.1    dyoung 		if (rxs->rxs_mbuf == NULL)
   2660         1.1    dyoung 			continue;
   2661         1.1    dyoung 		bus_dmamap_unload(sc->sc_dmat, rxs->rxs_dmamap);
   2662         1.1    dyoung 		m_freem(rxs->rxs_mbuf);
   2663         1.1    dyoung 		rxs->rxs_mbuf = NULL;
   2664         1.1    dyoung 	}
   2665         1.1    dyoung }
   2666         1.1    dyoung 
   2667         1.1    dyoung /*
   2668         1.1    dyoung  * atw_detach:
   2669         1.1    dyoung  *
   2670         1.1    dyoung  *	Detach an ADM8211 interface.
   2671         1.1    dyoung  */
   2672         1.1    dyoung int
   2673        1.23    dyoung atw_detach(struct atw_softc *sc)
   2674         1.1    dyoung {
   2675        1.85    dyoung 	struct ifnet *ifp = &sc->sc_if;
   2676         1.1    dyoung 	struct atw_rxsoft *rxs;
   2677         1.1    dyoung 	struct atw_txsoft *txs;
   2678         1.1    dyoung 	int i;
   2679         1.1    dyoung 
   2680         1.1    dyoung 	/*
   2681         1.1    dyoung 	 * Succeed now if there isn't any work to do.
   2682         1.1    dyoung 	 */
   2683         1.1    dyoung 	if ((sc->sc_flags & ATWF_ATTACHED) == 0)
   2684         1.1    dyoung 		return (0);
   2685         1.1    dyoung 
   2686       1.140     joerg 	pmf_device_deregister(sc->sc_dev);
   2687       1.135    dyoung 
   2688        1.77    dyoung 	callout_stop(&sc->sc_scan_ch);
   2689        1.77    dyoung 
   2690        1.85    dyoung 	ieee80211_ifdetach(&sc->sc_ic);
   2691         1.1    dyoung 	if_detach(ifp);
   2692         1.1    dyoung 
   2693         1.1    dyoung 	for (i = 0; i < ATW_NRXDESC; i++) {
   2694         1.1    dyoung 		rxs = &sc->sc_rxsoft[i];
   2695         1.1    dyoung 		if (rxs->rxs_mbuf != NULL) {
   2696         1.1    dyoung 			bus_dmamap_unload(sc->sc_dmat, rxs->rxs_dmamap);
   2697         1.1    dyoung 			m_freem(rxs->rxs_mbuf);
   2698         1.1    dyoung 			rxs->rxs_mbuf = NULL;
   2699         1.1    dyoung 		}
   2700         1.1    dyoung 		bus_dmamap_destroy(sc->sc_dmat, rxs->rxs_dmamap);
   2701         1.1    dyoung 	}
   2702         1.1    dyoung 	for (i = 0; i < ATW_TXQUEUELEN; i++) {
   2703         1.1    dyoung 		txs = &sc->sc_txsoft[i];
   2704         1.1    dyoung 		if (txs->txs_mbuf != NULL) {
   2705         1.1    dyoung 			bus_dmamap_unload(sc->sc_dmat, txs->txs_dmamap);
   2706         1.1    dyoung 			m_freem(txs->txs_mbuf);
   2707         1.1    dyoung 			txs->txs_mbuf = NULL;
   2708         1.1    dyoung 		}
   2709         1.1    dyoung 		bus_dmamap_destroy(sc->sc_dmat, txs->txs_dmamap);
   2710         1.1    dyoung 	}
   2711         1.1    dyoung 	bus_dmamap_unload(sc->sc_dmat, sc->sc_cddmamap);
   2712         1.1    dyoung 	bus_dmamap_destroy(sc->sc_dmat, sc->sc_cddmamap);
   2713       1.126  christos 	bus_dmamem_unmap(sc->sc_dmat, (void *)sc->sc_control_data,
   2714         1.1    dyoung 	    sizeof(struct atw_control_data));
   2715         1.1    dyoung 	bus_dmamem_free(sc->sc_dmat, &sc->sc_cdseg, sc->sc_cdnseg);
   2716         1.1    dyoung 
   2717         1.1    dyoung 	if (sc->sc_srom)
   2718         1.1    dyoung 		free(sc->sc_srom, M_DEVBUF);
   2719         1.1    dyoung 
   2720       1.134    dyoung 	atw_evcnt_detach(sc);
   2721       1.134    dyoung 
   2722         1.1    dyoung 	return (0);
   2723         1.1    dyoung }
   2724         1.1    dyoung 
   2725         1.1    dyoung /* atw_shutdown: make sure the interface is stopped at reboot time. */
   2726       1.135    dyoung bool
   2727       1.135    dyoung atw_shutdown(device_t self, int flags)
   2728         1.1    dyoung {
   2729       1.135    dyoung 	struct atw_softc *sc = device_private(self);
   2730         1.1    dyoung 
   2731        1.85    dyoung 	atw_stop(&sc->sc_if, 1);
   2732       1.135    dyoung 	return true;
   2733         1.1    dyoung }
   2734         1.1    dyoung 
   2735       1.145    dyoung #if 0
   2736       1.145    dyoung static void
   2737       1.145    dyoung atw_workaround1(struct atw_softc *sc)
   2738       1.145    dyoung {
   2739       1.145    dyoung 	uint32_t test1;
   2740       1.145    dyoung 
   2741       1.145    dyoung 	test1 = ATW_READ(sc, ATW_TEST1);
   2742       1.145    dyoung 
   2743       1.145    dyoung 	sc->sc_misc_ev.ev_count++;
   2744       1.145    dyoung 
   2745       1.145    dyoung 	if ((test1 & ATW_TEST1_RXPKT1IN) != 0) {
   2746       1.145    dyoung 		sc->sc_rxpkt1in_ev.ev_count++;
   2747       1.145    dyoung 		return;
   2748       1.145    dyoung 	}
   2749       1.145    dyoung 	if (__SHIFTOUT(test1, ATW_TEST1_RRA_MASK) ==
   2750       1.145    dyoung 	    __SHIFTOUT(test1, ATW_TEST1_RWA_MASK)) {
   2751       1.145    dyoung 		sc->sc_rxamatch_ev.ev_count++;
   2752       1.145    dyoung 		return;
   2753       1.145    dyoung 	}
   2754       1.145    dyoung 	sc->sc_workaround1_ev.ev_count++;
   2755       1.145    dyoung 	(void)atw_init(&sc->sc_if);
   2756       1.145    dyoung }
   2757       1.145    dyoung #endif
   2758       1.145    dyoung 
   2759         1.1    dyoung int
   2760        1.23    dyoung atw_intr(void *arg)
   2761         1.1    dyoung {
   2762         1.1    dyoung 	struct atw_softc *sc = arg;
   2763        1.85    dyoung 	struct ifnet *ifp = &sc->sc_if;
   2764         1.1    dyoung 	u_int32_t status, rxstatus, txstatus, linkstatus;
   2765         1.1    dyoung 	int handled = 0, txthresh;
   2766         1.1    dyoung 
   2767         1.1    dyoung #ifdef DEBUG
   2768       1.146    dyoung 	if (!device_activation(sc->sc_dev, DEVACT_LEVEL_DRIVER))
   2769       1.140     joerg 		panic("%s: atw_intr: not enabled", device_xname(sc->sc_dev));
   2770         1.1    dyoung #endif
   2771         1.1    dyoung 
   2772         1.1    dyoung 	/*
   2773         1.1    dyoung 	 * If the interface isn't running, the interrupt couldn't
   2774         1.1    dyoung 	 * possibly have come from us.
   2775         1.1    dyoung 	 */
   2776         1.1    dyoung 	if ((ifp->if_flags & IFF_RUNNING) == 0 ||
   2777       1.146    dyoung 	    !device_activation(sc->sc_dev, DEVACT_LEVEL_DRIVER))
   2778         1.1    dyoung 		return (0);
   2779         1.1    dyoung 
   2780         1.1    dyoung 	for (;;) {
   2781         1.1    dyoung 		status = ATW_READ(sc, ATW_STSR);
   2782         1.1    dyoung 
   2783         1.1    dyoung 		if (status)
   2784         1.1    dyoung 			ATW_WRITE(sc, ATW_STSR, status);
   2785         1.1    dyoung 
   2786         1.1    dyoung #ifdef ATW_DEBUG
   2787         1.1    dyoung #define PRINTINTR(flag) do { \
   2788         1.1    dyoung 	if ((status & flag) != 0) { \
   2789         1.1    dyoung 		printf("%s" #flag, delim); \
   2790         1.1    dyoung 		delim = ","; \
   2791         1.1    dyoung 	} \
   2792         1.1    dyoung } while (0)
   2793         1.1    dyoung 
   2794         1.1    dyoung 		if (atw_debug > 1 && status) {
   2795         1.1    dyoung 			const char *delim = "<";
   2796         1.1    dyoung 
   2797         1.1    dyoung 			printf("%s: reg[STSR] = %x",
   2798       1.140     joerg 			    device_xname(sc->sc_dev), status);
   2799         1.1    dyoung 
   2800         1.1    dyoung 			PRINTINTR(ATW_INTR_FBE);
   2801         1.1    dyoung 			PRINTINTR(ATW_INTR_LINKOFF);
   2802         1.1    dyoung 			PRINTINTR(ATW_INTR_LINKON);
   2803         1.1    dyoung 			PRINTINTR(ATW_INTR_RCI);
   2804         1.1    dyoung 			PRINTINTR(ATW_INTR_RDU);
   2805        1.15    dyoung 			PRINTINTR(ATW_INTR_REIS);
   2806         1.1    dyoung 			PRINTINTR(ATW_INTR_RPS);
   2807         1.1    dyoung 			PRINTINTR(ATW_INTR_TCI);
   2808         1.1    dyoung 			PRINTINTR(ATW_INTR_TDU);
   2809         1.1    dyoung 			PRINTINTR(ATW_INTR_TLT);
   2810         1.1    dyoung 			PRINTINTR(ATW_INTR_TPS);
   2811         1.1    dyoung 			PRINTINTR(ATW_INTR_TRT);
   2812         1.1    dyoung 			PRINTINTR(ATW_INTR_TUF);
   2813         1.1    dyoung 			PRINTINTR(ATW_INTR_BCNTC);
   2814         1.1    dyoung 			PRINTINTR(ATW_INTR_ATIME);
   2815         1.1    dyoung 			PRINTINTR(ATW_INTR_TBTT);
   2816         1.1    dyoung 			PRINTINTR(ATW_INTR_TSCZ);
   2817         1.1    dyoung 			PRINTINTR(ATW_INTR_TSFTF);
   2818         1.1    dyoung 			printf(">\n");
   2819         1.1    dyoung 		}
   2820         1.1    dyoung #undef PRINTINTR
   2821         1.1    dyoung #endif /* ATW_DEBUG */
   2822         1.1    dyoung 
   2823         1.1    dyoung 		if ((status & sc->sc_inten) == 0)
   2824         1.1    dyoung 			break;
   2825         1.1    dyoung 
   2826         1.1    dyoung 		handled = 1;
   2827         1.1    dyoung 
   2828         1.1    dyoung 		rxstatus = status & sc->sc_rxint_mask;
   2829         1.1    dyoung 		txstatus = status & sc->sc_txint_mask;
   2830         1.1    dyoung 		linkstatus = status & sc->sc_linkint_mask;
   2831         1.1    dyoung 
   2832         1.1    dyoung 		if (linkstatus) {
   2833         1.1    dyoung 			atw_linkintr(sc, linkstatus);
   2834         1.1    dyoung 		}
   2835         1.1    dyoung 
   2836         1.1    dyoung 		if (rxstatus) {
   2837         1.1    dyoung 			/* Grab any new packets. */
   2838         1.1    dyoung 			atw_rxintr(sc);
   2839         1.1    dyoung 
   2840         1.1    dyoung 			if (rxstatus & ATW_INTR_RDU) {
   2841         1.1    dyoung 				printf("%s: receive ring overrun\n",
   2842       1.140     joerg 				    device_xname(sc->sc_dev));
   2843         1.1    dyoung 				/* Get the receive process going again. */
   2844         1.1    dyoung 				ATW_WRITE(sc, ATW_RDR, 0x1);
   2845         1.1    dyoung 			}
   2846         1.1    dyoung 		}
   2847         1.1    dyoung 
   2848         1.1    dyoung 		if (txstatus) {
   2849         1.1    dyoung 			/* Sweep up transmit descriptors. */
   2850       1.145    dyoung 			atw_txintr(sc, txstatus);
   2851         1.1    dyoung 
   2852       1.121  christos 			if (txstatus & ATW_INTR_TLT) {
   2853         1.1    dyoung 				DPRINTF(sc, ("%s: tx lifetime exceeded\n",
   2854       1.140     joerg 				    device_xname(sc->sc_dev)));
   2855       1.145    dyoung 				(void)atw_init(&sc->sc_if);
   2856       1.121  christos 			}
   2857         1.1    dyoung 
   2858       1.121  christos 			if (txstatus & ATW_INTR_TRT) {
   2859         1.1    dyoung 				DPRINTF(sc, ("%s: tx retry limit exceeded\n",
   2860       1.140     joerg 				    device_xname(sc->sc_dev)));
   2861       1.121  christos 			}
   2862         1.1    dyoung 
   2863         1.1    dyoung 			/* If Tx under-run, increase our transmit threshold
   2864         1.1    dyoung 			 * if another is available.
   2865         1.1    dyoung 			 */
   2866         1.1    dyoung 			txthresh = sc->sc_txthresh + 1;
   2867         1.1    dyoung 			if ((txstatus & ATW_INTR_TUF) &&
   2868         1.1    dyoung 			    sc->sc_txth[txthresh].txth_name != NULL) {
   2869         1.1    dyoung 				/* Idle the transmit process. */
   2870         1.1    dyoung 				atw_idle(sc, ATW_NAR_ST);
   2871         1.1    dyoung 
   2872         1.1    dyoung 				sc->sc_txthresh = txthresh;
   2873         1.1    dyoung 				sc->sc_opmode &= ~(ATW_NAR_TR_MASK|ATW_NAR_SF);
   2874         1.1    dyoung 				sc->sc_opmode |=
   2875         1.1    dyoung 				    sc->sc_txth[txthresh].txth_opmode;
   2876         1.1    dyoung 				printf("%s: transmit underrun; new "
   2877       1.140     joerg 				    "threshold: %s\n", device_xname(sc->sc_dev),
   2878         1.1    dyoung 				    sc->sc_txth[txthresh].txth_name);
   2879         1.1    dyoung 
   2880         1.1    dyoung 				/* Set the new threshold and restart
   2881         1.1    dyoung 				 * the transmit process.
   2882         1.1    dyoung 				 */
   2883         1.1    dyoung 				ATW_WRITE(sc, ATW_NAR, sc->sc_opmode);
   2884        1.70    dyoung 				DELAY(atw_nar_delay);
   2885       1.145    dyoung 				ATW_WRITE(sc, ATW_TDR, 0x1);
   2886         1.1    dyoung 				/* XXX Log every Nth underrun from
   2887         1.1    dyoung 				 * XXX now on?
   2888         1.1    dyoung 				 */
   2889         1.1    dyoung 			}
   2890         1.1    dyoung 		}
   2891         1.1    dyoung 
   2892         1.1    dyoung 		if (status & (ATW_INTR_TPS|ATW_INTR_RPS)) {
   2893         1.1    dyoung 			if (status & ATW_INTR_TPS)
   2894         1.1    dyoung 				printf("%s: transmit process stopped\n",
   2895       1.140     joerg 				    device_xname(sc->sc_dev));
   2896         1.1    dyoung 			if (status & ATW_INTR_RPS)
   2897         1.1    dyoung 				printf("%s: receive process stopped\n",
   2898       1.140     joerg 				    device_xname(sc->sc_dev));
   2899         1.1    dyoung 			(void)atw_init(ifp);
   2900         1.1    dyoung 			break;
   2901         1.1    dyoung 		}
   2902         1.1    dyoung 
   2903         1.1    dyoung 		if (status & ATW_INTR_FBE) {
   2904       1.140     joerg 			aprint_error_dev(sc->sc_dev, "fatal bus error\n");
   2905         1.1    dyoung 			(void)atw_init(ifp);
   2906         1.1    dyoung 			break;
   2907         1.1    dyoung 		}
   2908         1.1    dyoung 
   2909         1.1    dyoung 		/*
   2910         1.1    dyoung 		 * Not handled:
   2911         1.1    dyoung 		 *
   2912         1.1    dyoung 		 *	Transmit buffer unavailable -- normal
   2913         1.1    dyoung 		 *	condition, nothing to do, really.
   2914         1.1    dyoung 		 *
   2915         1.1    dyoung 		 *	Early receive interrupt -- not available on
   2916         1.1    dyoung 		 *	all chips, we just use RI.  We also only
   2917         1.1    dyoung 		 *	use single-segment receive DMA, so this
   2918         1.1    dyoung 		 *	is mostly useless.
   2919         1.1    dyoung 		 *
   2920         1.1    dyoung 		 *      TBD others
   2921         1.1    dyoung 		 */
   2922         1.1    dyoung 	}
   2923         1.1    dyoung 
   2924         1.1    dyoung 	/* Try to get more packets going. */
   2925         1.1    dyoung 	atw_start(ifp);
   2926         1.1    dyoung 
   2927         1.1    dyoung 	return (handled);
   2928         1.1    dyoung }
   2929         1.1    dyoung 
   2930         1.1    dyoung /*
   2931         1.1    dyoung  * atw_idle:
   2932         1.1    dyoung  *
   2933         1.1    dyoung  *	Cause the transmit and/or receive processes to go idle.
   2934         1.1    dyoung  *
   2935         1.1    dyoung  *      XXX It seems that the ADM8211 will not signal the end of the Rx/Tx
   2936         1.1    dyoung  *	process in STSR if I clear SR or ST after the process has already
   2937         1.1    dyoung  *	ceased. Fair enough. But the Rx process status bits in ATW_TEST0
   2938         1.1    dyoung  *      do not seem to be too reliable. Perhaps I have the sense of the
   2939         1.1    dyoung  *	Rx bits switched with the Tx bits?
   2940         1.1    dyoung  */
   2941         1.1    dyoung void
   2942        1.23    dyoung atw_idle(struct atw_softc *sc, u_int32_t bits)
   2943         1.1    dyoung {
   2944         1.1    dyoung 	u_int32_t ackmask = 0, opmode, stsr, test0;
   2945         1.1    dyoung 	int i, s;
   2946         1.1    dyoung 
   2947        1.84     perry 	s = splnet();
   2948         1.1    dyoung 
   2949         1.1    dyoung 	opmode = sc->sc_opmode & ~bits;
   2950         1.1    dyoung 
   2951         1.1    dyoung 	if (bits & ATW_NAR_SR)
   2952         1.1    dyoung 		ackmask |= ATW_INTR_RPS;
   2953         1.1    dyoung 
   2954         1.1    dyoung 	if (bits & ATW_NAR_ST) {
   2955         1.1    dyoung 		ackmask |= ATW_INTR_TPS;
   2956         1.1    dyoung 		/* set ATW_NAR_HF to flush TX FIFO. */
   2957         1.1    dyoung 		opmode |= ATW_NAR_HF;
   2958         1.1    dyoung 	}
   2959         1.1    dyoung 
   2960         1.1    dyoung 	ATW_WRITE(sc, ATW_NAR, opmode);
   2961        1.70    dyoung 	DELAY(atw_nar_delay);
   2962         1.1    dyoung 
   2963        1.70    dyoung 	for (i = 0; i < 1000; i++) {
   2964         1.1    dyoung 		stsr = ATW_READ(sc, ATW_STSR);
   2965         1.1    dyoung 		if ((stsr & ackmask) == ackmask)
   2966         1.1    dyoung 			break;
   2967        1.70    dyoung 		DELAY(10);
   2968         1.1    dyoung 	}
   2969         1.1    dyoung 
   2970         1.1    dyoung 	ATW_WRITE(sc, ATW_STSR, stsr & ackmask);
   2971         1.1    dyoung 
   2972         1.1    dyoung 	if ((stsr & ackmask) == ackmask)
   2973         1.1    dyoung 		goto out;
   2974         1.1    dyoung 
   2975         1.1    dyoung 	test0 = ATW_READ(sc, ATW_TEST0);
   2976         1.1    dyoung 
   2977         1.1    dyoung 	if ((bits & ATW_NAR_ST) != 0 && (stsr & ATW_INTR_TPS) == 0 &&
   2978         1.1    dyoung 	    (test0 & ATW_TEST0_TS_MASK) != ATW_TEST0_TS_STOPPED) {
   2979         1.1    dyoung 		printf("%s: transmit process not idle [%s]\n",
   2980       1.140     joerg 		    device_xname(sc->sc_dev),
   2981       1.119    dyoung 		    atw_tx_state[__SHIFTOUT(test0, ATW_TEST0_TS_MASK)]);
   2982         1.1    dyoung 		printf("%s: bits %08x test0 %08x stsr %08x\n",
   2983       1.140     joerg 		    device_xname(sc->sc_dev), bits, test0, stsr);
   2984         1.1    dyoung 	}
   2985         1.1    dyoung 
   2986         1.1    dyoung 	if ((bits & ATW_NAR_SR) != 0 && (stsr & ATW_INTR_RPS) == 0 &&
   2987         1.1    dyoung 	    (test0 & ATW_TEST0_RS_MASK) != ATW_TEST0_RS_STOPPED) {
   2988         1.1    dyoung 		DPRINTF2(sc, ("%s: receive process not idle [%s]\n",
   2989       1.140     joerg 		    device_xname(sc->sc_dev),
   2990       1.119    dyoung 		    atw_rx_state[__SHIFTOUT(test0, ATW_TEST0_RS_MASK)]));
   2991         1.1    dyoung 		DPRINTF2(sc, ("%s: bits %08x test0 %08x stsr %08x\n",
   2992       1.140     joerg 		    device_xname(sc->sc_dev), bits, test0, stsr));
   2993         1.1    dyoung 	}
   2994         1.1    dyoung out:
   2995        1.37    dyoung 	if ((bits & ATW_NAR_ST) != 0)
   2996        1.37    dyoung 		atw_txdrain(sc);
   2997         1.1    dyoung 	splx(s);
   2998         1.1    dyoung 	return;
   2999         1.1    dyoung }
   3000         1.1    dyoung 
   3001         1.1    dyoung /*
   3002         1.1    dyoung  * atw_linkintr:
   3003         1.1    dyoung  *
   3004         1.1    dyoung  *	Helper; handle link-status interrupts.
   3005         1.1    dyoung  */
   3006         1.1    dyoung void
   3007        1.23    dyoung atw_linkintr(struct atw_softc *sc, u_int32_t linkstatus)
   3008         1.1    dyoung {
   3009         1.1    dyoung 	struct ieee80211com *ic = &sc->sc_ic;
   3010         1.1    dyoung 
   3011         1.1    dyoung 	if (ic->ic_state != IEEE80211_S_RUN)
   3012         1.1    dyoung 		return;
   3013         1.1    dyoung 
   3014         1.1    dyoung 	if (linkstatus & ATW_INTR_LINKON) {
   3015       1.140     joerg 		DPRINTF(sc, ("%s: link on\n", device_xname(sc->sc_dev)));
   3016         1.1    dyoung 		sc->sc_rescan_timer = 0;
   3017         1.1    dyoung 	} else if (linkstatus & ATW_INTR_LINKOFF) {
   3018       1.140     joerg 		DPRINTF(sc, ("%s: link off\n", device_xname(sc->sc_dev)));
   3019        1.32    dyoung 		if (ic->ic_opmode != IEEE80211_M_STA)
   3020        1.16    dyoung 			return;
   3021        1.32    dyoung 		sc->sc_rescan_timer = 3;
   3022        1.85    dyoung 		sc->sc_if.if_timer = 1;
   3023         1.1    dyoung 	}
   3024         1.1    dyoung }
   3025         1.1    dyoung 
   3026  1.153.18.1     rmind #if 0
   3027        1.92     perry static inline int
   3028        1.85    dyoung atw_hw_decrypted(struct atw_softc *sc, struct ieee80211_frame_min *wh)
   3029        1.69    dyoung {
   3030        1.72   mycroft 	if ((sc->sc_ic.ic_flags & IEEE80211_F_PRIVACY) == 0)
   3031        1.69    dyoung 		return 0;
   3032        1.69    dyoung 	if ((wh->i_fc[1] & IEEE80211_FC1_WEP) == 0)
   3033        1.69    dyoung 		return 0;
   3034        1.69    dyoung 	return (sc->sc_wepctl & ATW_WEPCTL_WEPRXBYP) == 0;
   3035        1.69    dyoung }
   3036  1.153.18.1     rmind #endif
   3037        1.69    dyoung 
   3038         1.1    dyoung /*
   3039         1.1    dyoung  * atw_rxintr:
   3040         1.1    dyoung  *
   3041         1.1    dyoung  *	Helper; handle receive interrupts.
   3042         1.1    dyoung  */
   3043         1.1    dyoung void
   3044        1.23    dyoung atw_rxintr(struct atw_softc *sc)
   3045         1.1    dyoung {
   3046         1.1    dyoung 	static int rate_tbl[] = {2, 4, 11, 22, 44};
   3047         1.3    dyoung 	struct ieee80211com *ic = &sc->sc_ic;
   3048         1.3    dyoung 	struct ieee80211_node *ni;
   3049        1.85    dyoung 	struct ieee80211_frame_min *wh;
   3050        1.85    dyoung 	struct ifnet *ifp = &sc->sc_if;
   3051         1.1    dyoung 	struct atw_rxsoft *rxs;
   3052         1.1    dyoung 	struct mbuf *m;
   3053         1.1    dyoung 	u_int32_t rxstat;
   3054        1.20    dyoung 	int i, len, rate, rate0;
   3055       1.133    dyoung 	u_int32_t rssi, ctlrssi;
   3056         1.1    dyoung 
   3057       1.145    dyoung 	for (i = sc->sc_rxptr;; i = sc->sc_rxptr) {
   3058         1.1    dyoung 		rxs = &sc->sc_rxsoft[i];
   3059         1.1    dyoung 
   3060         1.1    dyoung 		ATW_CDRXSYNC(sc, i, BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
   3061         1.1    dyoung 
   3062         1.1    dyoung 		rxstat = le32toh(sc->sc_rxdescs[i].ar_stat);
   3063       1.133    dyoung 		ctlrssi = le32toh(sc->sc_rxdescs[i].ar_ctlrssi);
   3064       1.119    dyoung 		rate0 = __SHIFTOUT(rxstat, ATW_RXSTAT_RXDR_MASK);
   3065         1.1    dyoung 
   3066       1.145    dyoung 		if (rxstat & ATW_RXSTAT_OWN) {
   3067       1.145    dyoung 			ATW_CDRXSYNC(sc, i, BUS_DMASYNC_PREREAD);
   3068       1.145    dyoung 			break;
   3069       1.145    dyoung 		}
   3070       1.145    dyoung 
   3071       1.145    dyoung 		sc->sc_rxptr = ATW_NEXTRX(i);
   3072         1.1    dyoung 
   3073        1.14    dyoung 		DPRINTF3(sc,
   3074       1.133    dyoung 		    ("%s: rx stat %08x ctlrssi %08x buf1 %08x buf2 %08x\n",
   3075       1.140     joerg 		    device_xname(sc->sc_dev),
   3076       1.133    dyoung 		    rxstat, ctlrssi,
   3077        1.45    dyoung 		    le32toh(sc->sc_rxdescs[i].ar_buf1),
   3078        1.45    dyoung 		    le32toh(sc->sc_rxdescs[i].ar_buf2)));
   3079         1.1    dyoung 
   3080         1.1    dyoung 		/*
   3081        1.29    dyoung 		 * Make sure the packet fits in one buffer.  This should
   3082         1.1    dyoung 		 * always be the case.
   3083         1.1    dyoung 		 */
   3084         1.1    dyoung 		if ((rxstat & (ATW_RXSTAT_FS|ATW_RXSTAT_LS)) !=
   3085         1.1    dyoung 		    (ATW_RXSTAT_FS|ATW_RXSTAT_LS)) {
   3086         1.1    dyoung 			printf("%s: incoming packet spilled, resetting\n",
   3087       1.140     joerg 			    device_xname(sc->sc_dev));
   3088         1.1    dyoung 			(void)atw_init(ifp);
   3089         1.1    dyoung 			return;
   3090         1.1    dyoung 		}
   3091         1.1    dyoung 
   3092         1.1    dyoung 		/*
   3093         1.1    dyoung 		 * If an error occurred, update stats, clear the status
   3094         1.1    dyoung 		 * word, and leave the packet buffer in place.  It will
   3095         1.1    dyoung 		 * simply be reused the next time the ring comes around.
   3096         1.1    dyoung 		 */
   3097       1.134    dyoung 		if ((rxstat & (ATW_RXSTAT_DE | ATW_RXSTAT_RXTOE)) != 0) {
   3098         1.1    dyoung #define	PRINTERR(bit, str)						\
   3099         1.1    dyoung 			if (rxstat & (bit))				\
   3100       1.140     joerg 				aprint_error_dev(sc->sc_dev, "receive error: %s\n",	\
   3101       1.137    cegger 				    str)
   3102         1.1    dyoung 			ifp->if_ierrors++;
   3103         1.1    dyoung 			PRINTERR(ATW_RXSTAT_DE, "descriptor error");
   3104       1.134    dyoung 			PRINTERR(ATW_RXSTAT_RXTOE, "time-out");
   3105       1.134    dyoung #if 0
   3106         1.1    dyoung 			PRINTERR(ATW_RXSTAT_SFDE, "PLCP SFD error");
   3107         1.1    dyoung 			PRINTERR(ATW_RXSTAT_SIGE, "PLCP signal error");
   3108         1.1    dyoung 			PRINTERR(ATW_RXSTAT_CRC16E, "PLCP CRC16 error");
   3109         1.1    dyoung 			PRINTERR(ATW_RXSTAT_ICVE, "WEP ICV error");
   3110       1.134    dyoung #endif
   3111         1.1    dyoung #undef PRINTERR
   3112       1.132    dyoung 			atw_init_rxdesc(sc, i);
   3113         1.1    dyoung 			continue;
   3114         1.1    dyoung 		}
   3115         1.1    dyoung 
   3116         1.1    dyoung 		bus_dmamap_sync(sc->sc_dmat, rxs->rxs_dmamap, 0,
   3117         1.1    dyoung 		    rxs->rxs_dmamap->dm_mapsize, BUS_DMASYNC_POSTREAD);
   3118         1.1    dyoung 
   3119         1.1    dyoung 		/*
   3120         1.1    dyoung 		 * No errors; receive the packet.  Note the ADM8211
   3121         1.1    dyoung 		 * includes the CRC in promiscuous mode.
   3122         1.1    dyoung 		 */
   3123       1.119    dyoung 		len = __SHIFTOUT(rxstat, ATW_RXSTAT_FL_MASK);
   3124         1.1    dyoung 
   3125         1.1    dyoung 		/*
   3126         1.1    dyoung 		 * Allocate a new mbuf cluster.  If that fails, we are
   3127         1.1    dyoung 		 * out of memory, and must drop the packet and recycle
   3128         1.1    dyoung 		 * the buffer that's already attached to this descriptor.
   3129         1.1    dyoung 		 */
   3130         1.1    dyoung 		m = rxs->rxs_mbuf;
   3131         1.1    dyoung 		if (atw_add_rxbuf(sc, i) != 0) {
   3132         1.1    dyoung 			ifp->if_ierrors++;
   3133         1.1    dyoung 			bus_dmamap_sync(sc->sc_dmat, rxs->rxs_dmamap, 0,
   3134         1.1    dyoung 			    rxs->rxs_dmamap->dm_mapsize, BUS_DMASYNC_PREREAD);
   3135       1.134    dyoung 			atw_init_rxdesc(sc, i);
   3136         1.1    dyoung 			continue;
   3137         1.1    dyoung 		}
   3138         1.1    dyoung 
   3139         1.1    dyoung 		ifp->if_ipackets++;
   3140         1.1    dyoung 		m->m_pkthdr.rcvif = ifp;
   3141        1.46    dyoung 		m->m_pkthdr.len = m->m_len = MIN(m->m_ext.ext_size, len);
   3142         1.1    dyoung 
   3143       1.131    dyoung 		rate = (rate0 < __arraycount(rate_tbl)) ? rate_tbl[rate0] : 0;
   3144         1.1    dyoung 
   3145        1.66    dyoung 		/* The RSSI comes straight from a register in the
   3146        1.66    dyoung 		 * baseband processor.  I know that for the RF3000,
   3147        1.66    dyoung 		 * the RSSI register also contains the antenna-selection
   3148        1.66    dyoung 		 * bits.  Mask those off.
   3149        1.66    dyoung 		 *
   3150        1.66    dyoung 		 * TBD Treat other basebands.
   3151       1.132    dyoung 		 * TBD Use short-preamble bit and such in RF3000_RXSTAT.
   3152        1.66    dyoung 		 */
   3153        1.66    dyoung 		if (sc->sc_bbptype == ATW_BBPTYPE_RFMD)
   3154       1.133    dyoung 			rssi = ctlrssi & RF3000_RSSI_MASK;
   3155        1.66    dyoung 		else
   3156       1.133    dyoung 			rssi = ctlrssi;
   3157        1.66    dyoung 
   3158        1.12    dyoung 		/* Pass this up to any BPF listeners. */
   3159        1.12    dyoung 		if (sc->sc_radiobpf != NULL) {
   3160        1.12    dyoung 			struct atw_rx_radiotap_header *tap = &sc->sc_rxtap;
   3161        1.12    dyoung 
   3162        1.12    dyoung 			tap->ar_rate = rate;
   3163        1.12    dyoung 
   3164        1.12    dyoung 			/* TBD verify units are dB */
   3165        1.20    dyoung 			tap->ar_antsignal = (int)rssi;
   3166       1.134    dyoung 			if (sc->sc_opmode & ATW_NAR_PR)
   3167       1.134    dyoung 				tap->ar_flags = IEEE80211_RADIOTAP_F_FCS;
   3168       1.134    dyoung 			else
   3169       1.134    dyoung 				tap->ar_flags = 0;
   3170       1.134    dyoung 
   3171       1.134    dyoung 			if ((rxstat & ATW_RXSTAT_CRC32E) != 0)
   3172       1.134    dyoung 				tap->ar_flags |= IEEE80211_RADIOTAP_F_BADFCS;
   3173        1.12    dyoung 
   3174       1.151     joerg 			bpf_mtap2(sc->sc_radiobpf, tap, sizeof(sc->sc_rxtapu),
   3175       1.151     joerg 			    m);
   3176        1.12    dyoung  		}
   3177       1.134    dyoung 
   3178       1.134    dyoung 		sc->sc_recv_ev.ev_count++;
   3179       1.134    dyoung 
   3180       1.134    dyoung 		if ((rxstat & (ATW_RXSTAT_CRC16E|ATW_RXSTAT_CRC32E|ATW_RXSTAT_ICVE|ATW_RXSTAT_SFDE|ATW_RXSTAT_SIGE)) != 0) {
   3181       1.134    dyoung 			if (rxstat & ATW_RXSTAT_CRC16E)
   3182       1.134    dyoung 				sc->sc_crc16e_ev.ev_count++;
   3183       1.134    dyoung 			if (rxstat & ATW_RXSTAT_CRC32E)
   3184       1.134    dyoung 				sc->sc_crc32e_ev.ev_count++;
   3185       1.134    dyoung 			if (rxstat & ATW_RXSTAT_ICVE)
   3186       1.134    dyoung 				sc->sc_icve_ev.ev_count++;
   3187       1.134    dyoung 			if (rxstat & ATW_RXSTAT_SFDE)
   3188       1.134    dyoung 				sc->sc_sfde_ev.ev_count++;
   3189       1.134    dyoung 			if (rxstat & ATW_RXSTAT_SIGE)
   3190       1.134    dyoung 				sc->sc_sige_ev.ev_count++;
   3191       1.134    dyoung 			ifp->if_ierrors++;
   3192       1.134    dyoung 			m_freem(m);
   3193       1.134    dyoung 			continue;
   3194       1.134    dyoung 		}
   3195       1.134    dyoung 
   3196       1.134    dyoung 		if (sc->sc_opmode & ATW_NAR_PR)
   3197       1.134    dyoung 			m_adj(m, -IEEE80211_CRC_LEN);
   3198         1.1    dyoung 
   3199        1.85    dyoung 		wh = mtod(m, struct ieee80211_frame_min *);
   3200         1.8    dyoung 		ni = ieee80211_find_rxnode(ic, wh);
   3201       1.108    dyoung #if 0
   3202        1.85    dyoung 		if (atw_hw_decrypted(sc, wh)) {
   3203        1.69    dyoung 			wh->i_fc[1] &= ~IEEE80211_FC1_WEP;
   3204        1.85    dyoung 			DPRINTF(sc, ("%s: hw decrypted\n", __func__));
   3205        1.85    dyoung 		}
   3206       1.108    dyoung #endif
   3207        1.85    dyoung 		ieee80211_input(ic, m, ni, (int)rssi, 0);
   3208        1.85    dyoung 		ieee80211_free_node(ni);
   3209         1.1    dyoung 	}
   3210         1.1    dyoung }
   3211         1.1    dyoung 
   3212         1.1    dyoung /*
   3213         1.1    dyoung  * atw_txintr:
   3214         1.1    dyoung  *
   3215         1.1    dyoung  *	Helper; handle transmit interrupts.
   3216         1.1    dyoung  */
   3217         1.1    dyoung void
   3218       1.145    dyoung atw_txintr(struct atw_softc *sc, uint32_t status)
   3219         1.1    dyoung {
   3220       1.133    dyoung 	static char txstat_buf[sizeof("ffffffff<>" ATW_TXSTAT_FMT)];
   3221        1.85    dyoung 	struct ifnet *ifp = &sc->sc_if;
   3222         1.1    dyoung 	struct atw_txsoft *txs;
   3223         1.1    dyoung 	u_int32_t txstat;
   3224         1.1    dyoung 
   3225         1.1    dyoung 	DPRINTF3(sc, ("%s: atw_txintr: sc_flags 0x%08x\n",
   3226       1.140     joerg 	    device_xname(sc->sc_dev), sc->sc_flags));
   3227         1.1    dyoung 
   3228         1.1    dyoung 	/*
   3229         1.1    dyoung 	 * Go through our Tx list and free mbufs for those
   3230         1.1    dyoung 	 * frames that have been transmitted.
   3231         1.1    dyoung 	 */
   3232         1.1    dyoung 	while ((txs = SIMPLEQ_FIRST(&sc->sc_txdirtyq)) != NULL) {
   3233        1.48    dyoung 		ATW_CDTXSYNC(sc, txs->txs_lastdesc, 1,
   3234         1.1    dyoung 		    BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
   3235         1.1    dyoung 
   3236         1.1    dyoung #ifdef ATW_DEBUG
   3237         1.1    dyoung 		if ((ifp->if_flags & IFF_DEBUG) != 0 && atw_debug > 2) {
   3238         1.1    dyoung 			int i;
   3239         1.1    dyoung 			printf("    txsoft %p transmit chain:\n", txs);
   3240        1.48    dyoung 			ATW_CDTXSYNC(sc, txs->txs_firstdesc,
   3241        1.48    dyoung 			    txs->txs_ndescs - 1,
   3242        1.48    dyoung 			    BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
   3243         1.1    dyoung 			for (i = txs->txs_firstdesc;; i = ATW_NEXTTX(i)) {
   3244         1.1    dyoung 				printf("     descriptor %d:\n", i);
   3245         1.1    dyoung 				printf("       at_status:   0x%08x\n",
   3246         1.1    dyoung 				    le32toh(sc->sc_txdescs[i].at_stat));
   3247         1.1    dyoung 				printf("       at_flags:      0x%08x\n",
   3248         1.1    dyoung 				    le32toh(sc->sc_txdescs[i].at_flags));
   3249         1.1    dyoung 				printf("       at_buf1: 0x%08x\n",
   3250         1.1    dyoung 				    le32toh(sc->sc_txdescs[i].at_buf1));
   3251         1.1    dyoung 				printf("       at_buf2: 0x%08x\n",
   3252         1.1    dyoung 				    le32toh(sc->sc_txdescs[i].at_buf2));
   3253         1.1    dyoung 				if (i == txs->txs_lastdesc)
   3254         1.1    dyoung 					break;
   3255         1.1    dyoung 			}
   3256       1.145    dyoung 			ATW_CDTXSYNC(sc, txs->txs_firstdesc,
   3257       1.145    dyoung 			    txs->txs_ndescs - 1, BUS_DMASYNC_PREREAD);
   3258         1.1    dyoung 		}
   3259         1.1    dyoung #endif
   3260         1.1    dyoung 
   3261         1.1    dyoung 		txstat = le32toh(sc->sc_txdescs[txs->txs_lastdesc].at_stat);
   3262       1.145    dyoung 		if (txstat & ATW_TXSTAT_OWN) {
   3263       1.145    dyoung 			ATW_CDTXSYNC(sc, txs->txs_lastdesc, 1,
   3264       1.145    dyoung 			    BUS_DMASYNC_PREREAD);
   3265         1.1    dyoung 			break;
   3266       1.145    dyoung 		}
   3267         1.1    dyoung 
   3268         1.1    dyoung 		SIMPLEQ_REMOVE_HEAD(&sc->sc_txdirtyq, txs_q);
   3269         1.1    dyoung 
   3270         1.1    dyoung 		bus_dmamap_sync(sc->sc_dmat, txs->txs_dmamap,
   3271         1.1    dyoung 		    0, txs->txs_dmamap->dm_mapsize,
   3272         1.1    dyoung 		    BUS_DMASYNC_POSTWRITE);
   3273         1.1    dyoung 		bus_dmamap_unload(sc->sc_dmat, txs->txs_dmamap);
   3274         1.1    dyoung 		m_freem(txs->txs_mbuf);
   3275         1.1    dyoung 		txs->txs_mbuf = NULL;
   3276         1.1    dyoung 
   3277       1.145    dyoung 		sc->sc_txfree += txs->txs_ndescs;
   3278         1.1    dyoung 		SIMPLEQ_INSERT_TAIL(&sc->sc_txfreeq, txs, txs_q);
   3279         1.1    dyoung 
   3280       1.145    dyoung 		KASSERT(!SIMPLEQ_EMPTY(&sc->sc_txfreeq) && sc->sc_txfree != 0);
   3281       1.145    dyoung 		sc->sc_tx_timer = 0;
   3282        1.91    dyoung 		ifp->if_flags &= ~IFF_OACTIVE;
   3283        1.91    dyoung 
   3284         1.1    dyoung 		if ((ifp->if_flags & IFF_DEBUG) != 0 &&
   3285       1.133    dyoung 		    (txstat & ATW_TXSTAT_ERRMASK) != 0) {
   3286       1.142  christos 			snprintb(txstat_buf, sizeof(txstat_buf),
   3287       1.142  christos 			    ATW_TXSTAT_FMT, txstat & ATW_TXSTAT_ERRMASK);
   3288       1.123    dyoung 			printf("%s: txstat %s %" __PRIuBITS "\n",
   3289       1.140     joerg 			    device_xname(sc->sc_dev), txstat_buf,
   3290       1.119    dyoung 			    __SHIFTOUT(txstat, ATW_TXSTAT_ARC_MASK));
   3291         1.1    dyoung 		}
   3292         1.1    dyoung 
   3293       1.145    dyoung 		sc->sc_xmit_ev.ev_count++;
   3294       1.145    dyoung 
   3295         1.1    dyoung 		/*
   3296         1.1    dyoung 		 * Check for errors and collisions.
   3297         1.1    dyoung 		 */
   3298         1.1    dyoung 		if (txstat & ATW_TXSTAT_TUF)
   3299       1.145    dyoung 			sc->sc_tuf_ev.ev_count++;
   3300         1.1    dyoung 		if (txstat & ATW_TXSTAT_TLT)
   3301       1.145    dyoung 			sc->sc_tlt_ev.ev_count++;
   3302         1.1    dyoung 		if (txstat & ATW_TXSTAT_TRT)
   3303       1.145    dyoung 			sc->sc_trt_ev.ev_count++;
   3304         1.1    dyoung 		if (txstat & ATW_TXSTAT_TRO)
   3305       1.145    dyoung 			sc->sc_tro_ev.ev_count++;
   3306       1.145    dyoung 		if (txstat & ATW_TXSTAT_SOFBR)
   3307       1.145    dyoung 			sc->sc_sofbr_ev.ev_count++;
   3308         1.1    dyoung 
   3309         1.1    dyoung 		if ((txstat & ATW_TXSTAT_ES) == 0)
   3310         1.1    dyoung 			ifp->if_collisions +=
   3311       1.119    dyoung 			    __SHIFTOUT(txstat, ATW_TXSTAT_ARC_MASK);
   3312         1.1    dyoung 		else
   3313         1.1    dyoung 			ifp->if_oerrors++;
   3314         1.1    dyoung 
   3315         1.1    dyoung 		ifp->if_opackets++;
   3316         1.1    dyoung 	}
   3317         1.1    dyoung 
   3318       1.145    dyoung 	KASSERT(txs != NULL || (ifp->if_flags & IFF_OACTIVE) == 0);
   3319         1.1    dyoung }
   3320         1.1    dyoung 
   3321         1.1    dyoung /*
   3322         1.1    dyoung  * atw_watchdog:	[ifnet interface function]
   3323         1.1    dyoung  *
   3324         1.1    dyoung  *	Watchdog timer handler.
   3325         1.1    dyoung  */
   3326         1.1    dyoung void
   3327        1.23    dyoung atw_watchdog(struct ifnet *ifp)
   3328         1.1    dyoung {
   3329         1.1    dyoung 	struct atw_softc *sc = ifp->if_softc;
   3330         1.3    dyoung 	struct ieee80211com *ic = &sc->sc_ic;
   3331         1.1    dyoung 
   3332         1.1    dyoung 	ifp->if_timer = 0;
   3333       1.146    dyoung 	if (!device_is_active(sc->sc_dev))
   3334         1.1    dyoung 		return;
   3335         1.1    dyoung 
   3336       1.145    dyoung 	if (sc->sc_rescan_timer != 0 && --sc->sc_rescan_timer == 0)
   3337       1.145    dyoung 		(void)ieee80211_new_state(ic, IEEE80211_S_SCAN, -1);
   3338       1.145    dyoung 	if (sc->sc_tx_timer != 0 && --sc->sc_tx_timer == 0 &&
   3339       1.145    dyoung 	    !SIMPLEQ_EMPTY(&sc->sc_txdirtyq)) {
   3340       1.145    dyoung 		printf("%s: transmit timeout\n", ifp->if_xname);
   3341       1.145    dyoung 		ifp->if_oerrors++;
   3342       1.145    dyoung 		(void)atw_init(ifp);
   3343       1.145    dyoung 		atw_start(ifp);
   3344         1.1    dyoung 	}
   3345         1.1    dyoung 	if (sc->sc_tx_timer != 0 || sc->sc_rescan_timer != 0)
   3346         1.1    dyoung 		ifp->if_timer = 1;
   3347        1.85    dyoung 	ieee80211_watchdog(ic);
   3348         1.1    dyoung }
   3349         1.1    dyoung 
   3350       1.134    dyoung static void
   3351       1.134    dyoung atw_evcnt_detach(struct atw_softc *sc)
   3352       1.134    dyoung {
   3353       1.134    dyoung 	evcnt_detach(&sc->sc_sige_ev);
   3354       1.134    dyoung 	evcnt_detach(&sc->sc_sfde_ev);
   3355       1.134    dyoung 	evcnt_detach(&sc->sc_icve_ev);
   3356       1.134    dyoung 	evcnt_detach(&sc->sc_crc32e_ev);
   3357       1.134    dyoung 	evcnt_detach(&sc->sc_crc16e_ev);
   3358       1.134    dyoung 	evcnt_detach(&sc->sc_recv_ev);
   3359       1.145    dyoung 
   3360       1.145    dyoung 	evcnt_detach(&sc->sc_tuf_ev);
   3361       1.145    dyoung 	evcnt_detach(&sc->sc_tro_ev);
   3362       1.145    dyoung 	evcnt_detach(&sc->sc_trt_ev);
   3363       1.145    dyoung 	evcnt_detach(&sc->sc_tlt_ev);
   3364       1.145    dyoung 	evcnt_detach(&sc->sc_sofbr_ev);
   3365       1.145    dyoung 	evcnt_detach(&sc->sc_xmit_ev);
   3366       1.145    dyoung 
   3367       1.145    dyoung 	evcnt_detach(&sc->sc_rxpkt1in_ev);
   3368       1.145    dyoung 	evcnt_detach(&sc->sc_rxamatch_ev);
   3369       1.145    dyoung 	evcnt_detach(&sc->sc_workaround1_ev);
   3370       1.145    dyoung 	evcnt_detach(&sc->sc_misc_ev);
   3371       1.134    dyoung }
   3372       1.134    dyoung 
   3373       1.134    dyoung static void
   3374       1.134    dyoung atw_evcnt_attach(struct atw_softc *sc)
   3375       1.134    dyoung {
   3376       1.134    dyoung 	evcnt_attach_dynamic(&sc->sc_recv_ev, EVCNT_TYPE_MISC,
   3377       1.134    dyoung 	    NULL, sc->sc_if.if_xname, "recv");
   3378       1.134    dyoung 	evcnt_attach_dynamic(&sc->sc_crc16e_ev, EVCNT_TYPE_MISC,
   3379       1.134    dyoung 	    &sc->sc_recv_ev, sc->sc_if.if_xname, "CRC16 error");
   3380       1.134    dyoung 	evcnt_attach_dynamic(&sc->sc_crc32e_ev, EVCNT_TYPE_MISC,
   3381       1.134    dyoung 	    &sc->sc_recv_ev, sc->sc_if.if_xname, "CRC32 error");
   3382       1.134    dyoung 	evcnt_attach_dynamic(&sc->sc_icve_ev, EVCNT_TYPE_MISC,
   3383       1.134    dyoung 	    &sc->sc_recv_ev, sc->sc_if.if_xname, "ICV error");
   3384       1.134    dyoung 	evcnt_attach_dynamic(&sc->sc_sfde_ev, EVCNT_TYPE_MISC,
   3385       1.134    dyoung 	    &sc->sc_recv_ev, sc->sc_if.if_xname, "PLCP SFD error");
   3386       1.134    dyoung 	evcnt_attach_dynamic(&sc->sc_sige_ev, EVCNT_TYPE_MISC,
   3387       1.134    dyoung 	    &sc->sc_recv_ev, sc->sc_if.if_xname, "PLCP Signal Field error");
   3388       1.145    dyoung 
   3389       1.145    dyoung 	evcnt_attach_dynamic(&sc->sc_xmit_ev, EVCNT_TYPE_MISC,
   3390       1.145    dyoung 	    NULL, sc->sc_if.if_xname, "xmit");
   3391       1.145    dyoung 	evcnt_attach_dynamic(&sc->sc_tuf_ev, EVCNT_TYPE_MISC,
   3392       1.145    dyoung 	    &sc->sc_xmit_ev, sc->sc_if.if_xname, "transmit underflow");
   3393       1.145    dyoung 	evcnt_attach_dynamic(&sc->sc_tro_ev, EVCNT_TYPE_MISC,
   3394       1.145    dyoung 	    &sc->sc_xmit_ev, sc->sc_if.if_xname, "transmit overrun");
   3395       1.145    dyoung 	evcnt_attach_dynamic(&sc->sc_trt_ev, EVCNT_TYPE_MISC,
   3396       1.145    dyoung 	    &sc->sc_xmit_ev, sc->sc_if.if_xname, "retry count exceeded");
   3397       1.145    dyoung 	evcnt_attach_dynamic(&sc->sc_tlt_ev, EVCNT_TYPE_MISC,
   3398       1.145    dyoung 	    &sc->sc_xmit_ev, sc->sc_if.if_xname, "lifetime exceeded");
   3399       1.145    dyoung 	evcnt_attach_dynamic(&sc->sc_sofbr_ev, EVCNT_TYPE_MISC,
   3400       1.145    dyoung 	    &sc->sc_xmit_ev, sc->sc_if.if_xname, "packet size mismatch");
   3401       1.145    dyoung 
   3402       1.145    dyoung 	evcnt_attach_dynamic(&sc->sc_misc_ev, EVCNT_TYPE_MISC,
   3403       1.145    dyoung 	    NULL, sc->sc_if.if_xname, "misc");
   3404       1.145    dyoung 	evcnt_attach_dynamic(&sc->sc_workaround1_ev, EVCNT_TYPE_MISC,
   3405       1.145    dyoung 	    &sc->sc_misc_ev, sc->sc_if.if_xname, "workaround #1");
   3406       1.145    dyoung 	evcnt_attach_dynamic(&sc->sc_rxamatch_ev, EVCNT_TYPE_MISC,
   3407       1.145    dyoung 	    &sc->sc_misc_ev, sc->sc_if.if_xname, "rra equals rwa");
   3408       1.145    dyoung 	evcnt_attach_dynamic(&sc->sc_rxpkt1in_ev, EVCNT_TYPE_MISC,
   3409       1.145    dyoung 	    &sc->sc_misc_ev, sc->sc_if.if_xname, "rxpkt1in set");
   3410       1.134    dyoung }
   3411       1.134    dyoung 
   3412         1.1    dyoung #ifdef ATW_DEBUG
   3413         1.1    dyoung static void
   3414         1.1    dyoung atw_dump_pkt(struct ifnet *ifp, struct mbuf *m0)
   3415         1.1    dyoung {
   3416         1.1    dyoung 	struct atw_softc *sc = ifp->if_softc;
   3417         1.1    dyoung 	struct mbuf *m;
   3418         1.1    dyoung 	int i, noctets = 0;
   3419         1.1    dyoung 
   3420       1.140     joerg 	printf("%s: %d-byte packet\n", device_xname(sc->sc_dev),
   3421         1.1    dyoung 	    m0->m_pkthdr.len);
   3422         1.1    dyoung 
   3423         1.1    dyoung 	for (m = m0; m; m = m->m_next) {
   3424         1.1    dyoung 		if (m->m_len == 0)
   3425         1.1    dyoung 			continue;
   3426         1.1    dyoung 		for (i = 0; i < m->m_len; i++) {
   3427         1.1    dyoung 			printf(" %02x", ((u_int8_t*)m->m_data)[i]);
   3428         1.1    dyoung 			if (++noctets % 24 == 0)
   3429         1.1    dyoung 				printf("\n");
   3430         1.1    dyoung 		}
   3431         1.1    dyoung 	}
   3432         1.1    dyoung 	printf("%s%s: %d bytes emitted\n",
   3433       1.140     joerg 	    (noctets % 24 != 0) ? "\n" : "", device_xname(sc->sc_dev), noctets);
   3434         1.1    dyoung }
   3435         1.1    dyoung #endif /* ATW_DEBUG */
   3436         1.1    dyoung 
   3437         1.1    dyoung /*
   3438         1.1    dyoung  * atw_start:		[ifnet interface function]
   3439         1.1    dyoung  *
   3440         1.1    dyoung  *	Start packet transmission on the interface.
   3441         1.1    dyoung  */
   3442         1.1    dyoung void
   3443        1.23    dyoung atw_start(struct ifnet *ifp)
   3444         1.1    dyoung {
   3445         1.1    dyoung 	struct atw_softc *sc = ifp->if_softc;
   3446        1.93    dyoung 	struct ieee80211_key *k;
   3447         1.1    dyoung 	struct ieee80211com *ic = &sc->sc_ic;
   3448         1.3    dyoung 	struct ieee80211_node *ni;
   3449        1.93    dyoung 	struct ieee80211_frame_min *whm;
   3450         1.3    dyoung 	struct ieee80211_frame *wh;
   3451         1.1    dyoung 	struct atw_frame *hh;
   3452       1.145    dyoung 	uint16_t hdrctl;
   3453         1.3    dyoung 	struct mbuf *m0, *m;
   3454  1.153.18.1     rmind 	struct atw_txsoft *txs;
   3455         1.1    dyoung 	struct atw_txdesc *txd;
   3456       1.108    dyoung 	int npkt, rate;
   3457         1.1    dyoung 	bus_dmamap_t dmamap;
   3458       1.117    dyoung 	int ctl, error, firsttx, nexttx, lasttx, first, ofree, seg;
   3459         1.1    dyoung 
   3460         1.1    dyoung 	DPRINTF2(sc, ("%s: atw_start: sc_flags 0x%08x, if_flags 0x%08x\n",
   3461       1.140     joerg 	    device_xname(sc->sc_dev), sc->sc_flags, ifp->if_flags));
   3462         1.1    dyoung 
   3463         1.1    dyoung 	if ((ifp->if_flags & (IFF_RUNNING|IFF_OACTIVE)) != IFF_RUNNING)
   3464         1.1    dyoung 		return;
   3465         1.1    dyoung 
   3466         1.1    dyoung 	/*
   3467         1.1    dyoung 	 * Remember the previous number of free descriptors and
   3468         1.1    dyoung 	 * the first descriptor we'll use.
   3469         1.1    dyoung 	 */
   3470         1.1    dyoung 	ofree = sc->sc_txfree;
   3471       1.117    dyoung 	firsttx = lasttx = sc->sc_txnext;
   3472         1.1    dyoung 
   3473         1.1    dyoung 	DPRINTF2(sc, ("%s: atw_start: txfree %d, txnext %d\n",
   3474       1.140     joerg 	    device_xname(sc->sc_dev), ofree, firsttx));
   3475         1.1    dyoung 
   3476         1.1    dyoung 	/*
   3477         1.1    dyoung 	 * Loop through the send queue, setting up transmit descriptors
   3478         1.1    dyoung 	 * until we drain the queue, or use up all available transmit
   3479         1.1    dyoung 	 * descriptors.
   3480         1.1    dyoung 	 */
   3481         1.1    dyoung 	while ((txs = SIMPLEQ_FIRST(&sc->sc_txfreeq)) != NULL &&
   3482         1.1    dyoung 	       sc->sc_txfree != 0) {
   3483         1.1    dyoung 
   3484       1.145    dyoung 		hdrctl = htole16(ATW_HDRCTL_UNKNOWN1);
   3485       1.145    dyoung 
   3486         1.1    dyoung 		/*
   3487         1.1    dyoung 		 * Grab a packet off the management queue, if it
   3488         1.1    dyoung 		 * is not empty. Otherwise, from the data queue.
   3489         1.1    dyoung 		 */
   3490         1.3    dyoung 		IF_DEQUEUE(&ic->ic_mgtq, m0);
   3491         1.3    dyoung 		if (m0 != NULL) {
   3492         1.3    dyoung 			ni = (struct ieee80211_node *)m0->m_pkthdr.rcvif;
   3493         1.3    dyoung 			m0->m_pkthdr.rcvif = NULL;
   3494        1.99    dyoung 		} else if (ic->ic_state != IEEE80211_S_RUN)
   3495        1.99    dyoung 			break; /* send no data until associated */
   3496        1.99    dyoung 		else {
   3497         1.3    dyoung 			IFQ_DEQUEUE(&ifp->if_snd, m0);
   3498         1.1    dyoung 			if (m0 == NULL)
   3499         1.1    dyoung 				break;
   3500       1.151     joerg 			bpf_mtap(ifp, m0);
   3501        1.85    dyoung 			ni = ieee80211_find_txnode(ic,
   3502        1.85    dyoung 			    mtod(m0, struct ether_header *)->ether_dhost);
   3503        1.85    dyoung 			if (ni == NULL) {
   3504        1.85    dyoung 				ifp->if_oerrors++;
   3505        1.85    dyoung 				break;
   3506        1.85    dyoung 			}
   3507        1.85    dyoung 			if ((m0 = ieee80211_encap(ic, m0, ni)) == NULL) {
   3508        1.85    dyoung 				ieee80211_free_node(ni);
   3509         1.1    dyoung 				ifp->if_oerrors++;
   3510         1.3    dyoung 				break;
   3511         1.1    dyoung 			}
   3512         1.1    dyoung 		}
   3513         1.1    dyoung 
   3514       1.115    dyoung 		rate = MAX(ieee80211_get_rate(ni), 2);
   3515        1.12    dyoung 
   3516        1.93    dyoung 		whm = mtod(m0, struct ieee80211_frame_min *);
   3517        1.93    dyoung 
   3518       1.108    dyoung 		if ((whm->i_fc[1] & IEEE80211_FC1_WEP) == 0)
   3519        1.93    dyoung 			k = NULL;
   3520       1.108    dyoung 		else if ((k = ieee80211_crypto_encap(ic, ni, m0)) == NULL) {
   3521       1.108    dyoung 			m_freem(m0);
   3522       1.108    dyoung 			ieee80211_free_node(ni);
   3523       1.108    dyoung 			ifp->if_oerrors++;
   3524       1.108    dyoung 			break;
   3525       1.108    dyoung 		}
   3526       1.145    dyoung #if 0
   3527       1.145    dyoung 		if (IEEE80211_IS_MULTICAST(wh->i_addr1) &&
   3528       1.145    dyoung 		    m0->m_pkthdr.len > ic->ic_fragthreshold)
   3529       1.145    dyoung 			hdrctl |= htole16(ATW_HDRCTL_MORE_FRAG);
   3530       1.145    dyoung #endif
   3531       1.145    dyoung 
   3532       1.145    dyoung 		if (m0->m_pkthdr.len + IEEE80211_CRC_LEN >= ic->ic_rtsthreshold)
   3533       1.145    dyoung 			hdrctl |= htole16(ATW_HDRCTL_RTSCTS);
   3534        1.93    dyoung 
   3535        1.93    dyoung 		if (ieee80211_compute_duration(whm, k, m0->m_pkthdr.len,
   3536        1.93    dyoung 		    ic->ic_flags, ic->ic_fragthreshold, rate,
   3537        1.93    dyoung 		    &txs->txs_d0, &txs->txs_dn, &npkt, 0) == -1) {
   3538        1.93    dyoung 			DPRINTF2(sc, ("%s: fail compute duration\n", __func__));
   3539        1.93    dyoung 			m_freem(m0);
   3540        1.93    dyoung 			break;
   3541        1.93    dyoung 		}
   3542        1.93    dyoung 
   3543        1.93    dyoung 		/* XXX Misleading if fragmentation is enabled.  Better
   3544        1.93    dyoung 		 * to fragment in software?
   3545        1.93    dyoung 		 */
   3546        1.93    dyoung 		*(uint16_t *)whm->i_dur = htole16(txs->txs_d0.d_rts_dur);
   3547        1.93    dyoung 
   3548         1.1    dyoung 		/*
   3549         1.1    dyoung 		 * Pass the packet to any BPF listeners.
   3550         1.1    dyoung 		 */
   3551       1.151     joerg 		bpf_mtap3(ic->ic_rawbpf, m0);
   3552        1.12    dyoung 
   3553        1.12    dyoung 		if (sc->sc_radiobpf != NULL) {
   3554        1.12    dyoung 			struct atw_tx_radiotap_header *tap = &sc->sc_txtap;
   3555        1.12    dyoung 
   3556        1.12    dyoung 			tap->at_rate = rate;
   3557        1.12    dyoung 
   3558       1.151     joerg 			bpf_mtap2(sc->sc_radiobpf, tap, sizeof(sc->sc_txtapu),
   3559       1.151     joerg 			    m0);
   3560        1.12    dyoung 		}
   3561         1.1    dyoung 
   3562         1.1    dyoung 		M_PREPEND(m0, offsetof(struct atw_frame, atw_ihdr), M_DONTWAIT);
   3563         1.1    dyoung 
   3564        1.79    dyoung 		if (ni != NULL)
   3565        1.85    dyoung 			ieee80211_free_node(ni);
   3566         1.3    dyoung 
   3567         1.1    dyoung 		if (m0 == NULL) {
   3568         1.1    dyoung 			ifp->if_oerrors++;
   3569         1.3    dyoung 			break;
   3570         1.1    dyoung 		}
   3571         1.1    dyoung 
   3572         1.1    dyoung 		/* just to make sure. */
   3573         1.1    dyoung 		m0 = m_pullup(m0, sizeof(struct atw_frame));
   3574         1.1    dyoung 
   3575         1.1    dyoung 		if (m0 == NULL) {
   3576         1.1    dyoung 			ifp->if_oerrors++;
   3577         1.3    dyoung 			break;
   3578         1.1    dyoung 		}
   3579         1.1    dyoung 
   3580         1.1    dyoung 		hh = mtod(m0, struct atw_frame *);
   3581         1.1    dyoung 		wh = &hh->atw_ihdr;
   3582         1.1    dyoung 
   3583         1.1    dyoung 		/* Copy everything we need from the 802.11 header:
   3584         1.1    dyoung 		 * Frame Control; address 1, address 3, or addresses
   3585         1.1    dyoung 		 * 3 and 4. NIC fills in BSSID, SA.
   3586         1.1    dyoung 		 */
   3587         1.1    dyoung 		if (wh->i_fc[1] & IEEE80211_FC1_DIR_TODS) {
   3588         1.3    dyoung 			if (wh->i_fc[1] & IEEE80211_FC1_DIR_FROMDS)
   3589         1.3    dyoung 				panic("%s: illegal WDS frame",
   3590       1.140     joerg 				    device_xname(sc->sc_dev));
   3591         1.1    dyoung 			memcpy(hh->atw_dst, wh->i_addr3, IEEE80211_ADDR_LEN);
   3592         1.1    dyoung 		} else
   3593         1.1    dyoung 			memcpy(hh->atw_dst, wh->i_addr1, IEEE80211_ADDR_LEN);
   3594         1.1    dyoung 
   3595         1.1    dyoung 		*(u_int16_t*)hh->atw_fc = *(u_int16_t*)wh->i_fc;
   3596         1.1    dyoung 
   3597         1.3    dyoung 		/* initialize remaining Tx parameters */
   3598         1.3    dyoung 		memset(&hh->u, 0, sizeof(hh->u));
   3599         1.1    dyoung 
   3600         1.1    dyoung 		hh->atw_rate = rate * 5;
   3601         1.1    dyoung 		/* XXX this could be incorrect if M_FCS. _encap should
   3602         1.1    dyoung 		 * probably strip FCS just in case it sticks around in
   3603         1.1    dyoung 		 * bridged packets.
   3604         1.1    dyoung 		 */
   3605        1.81   mycroft 		hh->atw_service = 0x00; /* XXX guess */
   3606         1.1    dyoung 		hh->atw_paylen = htole16(m0->m_pkthdr.len -
   3607         1.1    dyoung 		    sizeof(struct atw_frame));
   3608         1.1    dyoung 
   3609       1.145    dyoung 		/* never fragment multicast frames */
   3610       1.145    dyoung 		if (IEEE80211_IS_MULTICAST(hh->atw_dst))
   3611       1.145    dyoung 			hh->atw_fragthr = htole16(IEEE80211_FRAG_MAX);
   3612       1.145    dyoung 		else {
   3613       1.145    dyoung 			if ((ic->ic_flags & IEEE80211_F_SHPREAMBLE) &&
   3614       1.145    dyoung 			    (ni->ni_capinfo & IEEE80211_CAPINFO_SHORT_PREAMBLE))
   3615       1.145    dyoung 				hdrctl |= htole16(ATW_HDRCTL_SHORT_PREAMBLE);
   3616       1.145    dyoung 			hh->atw_fragthr = htole16(ic->ic_fragthreshold);
   3617       1.145    dyoung 		}
   3618       1.145    dyoung 
   3619         1.1    dyoung 		hh->atw_rtylmt = 3;
   3620       1.108    dyoung #if 0
   3621         1.1    dyoung 		if (do_encrypt) {
   3622       1.145    dyoung 			hdrctl |= htole16(ATW_HDRCTL_WEP);
   3623        1.85    dyoung 			hh->atw_keyid = ic->ic_def_txkey;
   3624         1.1    dyoung 		}
   3625       1.108    dyoung #endif
   3626         1.1    dyoung 
   3627        1.93    dyoung 		hh->atw_head_plcplen = htole16(txs->txs_d0.d_plcp_len);
   3628        1.93    dyoung 		hh->atw_tail_plcplen = htole16(txs->txs_dn.d_plcp_len);
   3629        1.93    dyoung 		if (txs->txs_d0.d_residue)
   3630        1.93    dyoung 			hh->atw_head_plcplen |= htole16(0x8000);
   3631        1.93    dyoung 		if (txs->txs_dn.d_residue)
   3632        1.93    dyoung 			hh->atw_tail_plcplen |= htole16(0x8000);
   3633        1.93    dyoung 		hh->atw_head_dur = htole16(txs->txs_d0.d_rts_dur);
   3634        1.93    dyoung 		hh->atw_tail_dur = htole16(txs->txs_dn.d_rts_dur);
   3635         1.1    dyoung 
   3636       1.145    dyoung 		hh->atw_hdrctl = hdrctl;
   3637       1.145    dyoung 		hh->atw_fragnum = npkt << 4;
   3638         1.1    dyoung #ifdef ATW_DEBUG
   3639         1.1    dyoung 
   3640         1.1    dyoung 		if ((ifp->if_flags & IFF_DEBUG) != 0 && atw_debug > 2) {
   3641         1.1    dyoung 			printf("%s: dst = %s, rate = 0x%02x, "
   3642         1.1    dyoung 			    "service = 0x%02x, paylen = 0x%04x\n",
   3643       1.140     joerg 			    device_xname(sc->sc_dev), ether_sprintf(hh->atw_dst),
   3644         1.1    dyoung 			    hh->atw_rate, hh->atw_service, hh->atw_paylen);
   3645         1.1    dyoung 
   3646         1.1    dyoung 			printf("%s: fc[0] = 0x%02x, fc[1] = 0x%02x, "
   3647         1.1    dyoung 			    "dur1 = 0x%04x, dur2 = 0x%04x, "
   3648         1.1    dyoung 			    "dur3 = 0x%04x, rts_dur = 0x%04x\n",
   3649       1.140     joerg 			    device_xname(sc->sc_dev), hh->atw_fc[0], hh->atw_fc[1],
   3650         1.1    dyoung 			    hh->atw_tail_plcplen, hh->atw_head_plcplen,
   3651         1.1    dyoung 			    hh->atw_tail_dur, hh->atw_head_dur);
   3652         1.1    dyoung 
   3653         1.1    dyoung 			printf("%s: hdrctl = 0x%04x, fragthr = 0x%04x, "
   3654         1.1    dyoung 			    "fragnum = 0x%02x, rtylmt = 0x%04x\n",
   3655       1.140     joerg 			    device_xname(sc->sc_dev), hh->atw_hdrctl,
   3656         1.1    dyoung 			    hh->atw_fragthr, hh->atw_fragnum, hh->atw_rtylmt);
   3657         1.1    dyoung 
   3658         1.1    dyoung 			printf("%s: keyid = %d\n",
   3659       1.140     joerg 			    device_xname(sc->sc_dev), hh->atw_keyid);
   3660         1.1    dyoung 
   3661         1.1    dyoung 			atw_dump_pkt(ifp, m0);
   3662         1.1    dyoung 		}
   3663         1.1    dyoung #endif /* ATW_DEBUG */
   3664         1.1    dyoung 
   3665         1.1    dyoung 		dmamap = txs->txs_dmamap;
   3666         1.1    dyoung 
   3667         1.1    dyoung 		/*
   3668         1.3    dyoung 		 * Load the DMA map.  Copy and try (once) again if the packet
   3669         1.3    dyoung 		 * didn't fit in the alloted number of segments.
   3670         1.1    dyoung 		 */
   3671         1.3    dyoung 		for (first = 1;
   3672         1.3    dyoung 		     (error = bus_dmamap_load_mbuf(sc->sc_dmat, dmamap, m0,
   3673         1.3    dyoung 		                  BUS_DMA_WRITE|BUS_DMA_NOWAIT)) != 0 && first;
   3674         1.3    dyoung 		     first = 0) {
   3675         1.1    dyoung 			MGETHDR(m, M_DONTWAIT, MT_DATA);
   3676         1.1    dyoung 			if (m == NULL) {
   3677       1.140     joerg 				aprint_error_dev(sc->sc_dev, "unable to allocate Tx mbuf\n");
   3678         1.1    dyoung 				break;
   3679         1.1    dyoung 			}
   3680         1.1    dyoung 			if (m0->m_pkthdr.len > MHLEN) {
   3681         1.1    dyoung 				MCLGET(m, M_DONTWAIT);
   3682         1.1    dyoung 				if ((m->m_flags & M_EXT) == 0) {
   3683       1.140     joerg 					aprint_error_dev(sc->sc_dev, "unable to allocate Tx "
   3684       1.137    cegger 					    "cluster\n");
   3685         1.1    dyoung 					m_freem(m);
   3686         1.1    dyoung 					break;
   3687         1.1    dyoung 				}
   3688         1.1    dyoung 			}
   3689       1.126  christos 			m_copydata(m0, 0, m0->m_pkthdr.len, mtod(m, void *));
   3690         1.1    dyoung 			m->m_pkthdr.len = m->m_len = m0->m_pkthdr.len;
   3691         1.3    dyoung 			m_freem(m0);
   3692         1.3    dyoung 			m0 = m;
   3693         1.3    dyoung 			m = NULL;
   3694         1.3    dyoung 		}
   3695         1.3    dyoung 		if (error != 0) {
   3696       1.140     joerg 			aprint_error_dev(sc->sc_dev, "unable to load Tx buffer, "
   3697       1.137    cegger 			    "error = %d\n", error);
   3698         1.3    dyoung 			m_freem(m0);
   3699         1.3    dyoung 			break;
   3700         1.1    dyoung 		}
   3701         1.1    dyoung 
   3702         1.1    dyoung 		/*
   3703         1.1    dyoung 		 * Ensure we have enough descriptors free to describe
   3704         1.1    dyoung 		 * the packet.
   3705         1.1    dyoung 		 */
   3706         1.1    dyoung 		if (dmamap->dm_nsegs > sc->sc_txfree) {
   3707         1.1    dyoung 			/*
   3708         1.3    dyoung 			 * Not enough free descriptors to transmit
   3709         1.3    dyoung 			 * this packet.  Unload the DMA map and
   3710         1.3    dyoung 			 * drop the packet.  Notify the upper layer
   3711         1.3    dyoung 			 * that there are no more slots left.
   3712         1.1    dyoung 			 *
   3713         1.1    dyoung 			 * XXX We could allocate an mbuf and copy, but
   3714         1.1    dyoung 			 * XXX it is worth it?
   3715         1.1    dyoung 			 */
   3716         1.1    dyoung 			bus_dmamap_unload(sc->sc_dmat, dmamap);
   3717         1.3    dyoung 			m_freem(m0);
   3718         1.1    dyoung 			break;
   3719         1.1    dyoung 		}
   3720         1.1    dyoung 
   3721         1.1    dyoung 		/*
   3722         1.1    dyoung 		 * WE ARE NOW COMMITTED TO TRANSMITTING THE PACKET.
   3723         1.1    dyoung 		 */
   3724         1.1    dyoung 
   3725         1.1    dyoung 		/* Sync the DMA map. */
   3726         1.1    dyoung 		bus_dmamap_sync(sc->sc_dmat, dmamap, 0, dmamap->dm_mapsize,
   3727         1.1    dyoung 		    BUS_DMASYNC_PREWRITE);
   3728         1.1    dyoung 
   3729         1.1    dyoung 		/* XXX arbitrary retry limit; 8 because I have seen it in
   3730         1.1    dyoung 		 * use already and maybe 0 means "no tries" !
   3731         1.1    dyoung 		 */
   3732       1.119    dyoung 		ctl = htole32(__SHIFTIN(8, ATW_TXCTL_TL_MASK));
   3733         1.1    dyoung 
   3734         1.1    dyoung 		DPRINTF2(sc, ("%s: TXDR <- max(10, %d)\n",
   3735       1.140     joerg 		    device_xname(sc->sc_dev), rate * 5));
   3736       1.119    dyoung 		ctl |= htole32(__SHIFTIN(MAX(10, rate * 5), ATW_TXCTL_TXDR_MASK));
   3737         1.1    dyoung 
   3738         1.1    dyoung 		/*
   3739         1.1    dyoung 		 * Initialize the transmit descriptors.
   3740         1.1    dyoung 		 */
   3741         1.1    dyoung 		for (nexttx = sc->sc_txnext, seg = 0;
   3742         1.1    dyoung 		     seg < dmamap->dm_nsegs;
   3743         1.1    dyoung 		     seg++, nexttx = ATW_NEXTTX(nexttx)) {
   3744         1.1    dyoung 			/*
   3745         1.1    dyoung 			 * If this is the first descriptor we're
   3746         1.1    dyoung 			 * enqueueing, don't set the OWN bit just
   3747         1.1    dyoung 			 * yet.  That could cause a race condition.
   3748         1.1    dyoung 			 * We'll do it below.
   3749         1.1    dyoung 			 */
   3750         1.1    dyoung 			txd = &sc->sc_txdescs[nexttx];
   3751         1.1    dyoung 			txd->at_ctl = ctl |
   3752         1.1    dyoung 			    ((nexttx == firsttx) ? 0 : htole32(ATW_TXCTL_OWN));
   3753        1.84     perry 
   3754         1.1    dyoung 			txd->at_buf1 = htole32(dmamap->dm_segs[seg].ds_addr);
   3755         1.1    dyoung 			txd->at_flags =
   3756       1.119    dyoung 			    htole32(__SHIFTIN(dmamap->dm_segs[seg].ds_len,
   3757         1.1    dyoung 			                   ATW_TXFLAG_TBS1_MASK)) |
   3758         1.1    dyoung 			    ((nexttx == (ATW_NTXDESC - 1))
   3759         1.1    dyoung 			        ? htole32(ATW_TXFLAG_TER) : 0);
   3760         1.1    dyoung 			lasttx = nexttx;
   3761         1.1    dyoung 		}
   3762         1.1    dyoung 
   3763         1.1    dyoung 		/* Set `first segment' and `last segment' appropriately. */
   3764         1.1    dyoung 		sc->sc_txdescs[sc->sc_txnext].at_flags |=
   3765         1.1    dyoung 		    htole32(ATW_TXFLAG_FS);
   3766         1.1    dyoung 		sc->sc_txdescs[lasttx].at_flags |= htole32(ATW_TXFLAG_LS);
   3767         1.1    dyoung 
   3768         1.1    dyoung #ifdef ATW_DEBUG
   3769         1.1    dyoung 		if ((ifp->if_flags & IFF_DEBUG) != 0 && atw_debug > 2) {
   3770         1.1    dyoung 			printf("     txsoft %p transmit chain:\n", txs);
   3771         1.1    dyoung 			for (seg = sc->sc_txnext;; seg = ATW_NEXTTX(seg)) {
   3772         1.1    dyoung 				printf("     descriptor %d:\n", seg);
   3773         1.1    dyoung 				printf("       at_ctl:   0x%08x\n",
   3774         1.1    dyoung 				    le32toh(sc->sc_txdescs[seg].at_ctl));
   3775         1.1    dyoung 				printf("       at_flags:      0x%08x\n",
   3776         1.1    dyoung 				    le32toh(sc->sc_txdescs[seg].at_flags));
   3777         1.1    dyoung 				printf("       at_buf1: 0x%08x\n",
   3778         1.1    dyoung 				    le32toh(sc->sc_txdescs[seg].at_buf1));
   3779         1.1    dyoung 				printf("       at_buf2: 0x%08x\n",
   3780         1.1    dyoung 				    le32toh(sc->sc_txdescs[seg].at_buf2));
   3781         1.1    dyoung 				if (seg == lasttx)
   3782         1.1    dyoung 					break;
   3783         1.1    dyoung 			}
   3784         1.1    dyoung 		}
   3785         1.1    dyoung #endif
   3786         1.1    dyoung 
   3787         1.1    dyoung 		/* Sync the descriptors we're using. */
   3788         1.1    dyoung 		ATW_CDTXSYNC(sc, sc->sc_txnext, dmamap->dm_nsegs,
   3789         1.1    dyoung 		    BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
   3790         1.1    dyoung 
   3791         1.1    dyoung 		/*
   3792         1.1    dyoung 		 * Store a pointer to the packet so we can free it later,
   3793         1.1    dyoung 		 * and remember what txdirty will be once the packet is
   3794         1.1    dyoung 		 * done.
   3795         1.1    dyoung 		 */
   3796         1.1    dyoung 		txs->txs_mbuf = m0;
   3797         1.1    dyoung 		txs->txs_firstdesc = sc->sc_txnext;
   3798         1.1    dyoung 		txs->txs_lastdesc = lasttx;
   3799         1.1    dyoung 		txs->txs_ndescs = dmamap->dm_nsegs;
   3800         1.1    dyoung 
   3801         1.1    dyoung 		/* Advance the tx pointer. */
   3802         1.1    dyoung 		sc->sc_txfree -= dmamap->dm_nsegs;
   3803         1.1    dyoung 		sc->sc_txnext = nexttx;
   3804         1.1    dyoung 
   3805         1.1    dyoung 		SIMPLEQ_REMOVE_HEAD(&sc->sc_txfreeq, txs_q);
   3806         1.1    dyoung 		SIMPLEQ_INSERT_TAIL(&sc->sc_txdirtyq, txs, txs_q);
   3807         1.1    dyoung 	}
   3808         1.1    dyoung 
   3809         1.1    dyoung 	if (sc->sc_txfree != ofree) {
   3810         1.1    dyoung 		DPRINTF2(sc, ("%s: packets enqueued, IC on %d, OWN on %d\n",
   3811       1.140     joerg 		    device_xname(sc->sc_dev), lasttx, firsttx));
   3812         1.1    dyoung 		/*
   3813         1.1    dyoung 		 * Cause a transmit interrupt to happen on the
   3814         1.1    dyoung 		 * last packet we enqueued.
   3815         1.1    dyoung 		 */
   3816         1.1    dyoung 		sc->sc_txdescs[lasttx].at_flags |= htole32(ATW_TXFLAG_IC);
   3817         1.1    dyoung 		ATW_CDTXSYNC(sc, lasttx, 1,
   3818         1.1    dyoung 		    BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
   3819         1.1    dyoung 
   3820         1.1    dyoung 		/*
   3821         1.1    dyoung 		 * The entire packet chain is set up.  Give the
   3822         1.1    dyoung 		 * first descriptor to the chip now.
   3823         1.1    dyoung 		 */
   3824         1.1    dyoung 		sc->sc_txdescs[firsttx].at_ctl |= htole32(ATW_TXCTL_OWN);
   3825         1.1    dyoung 		ATW_CDTXSYNC(sc, firsttx, 1,
   3826         1.1    dyoung 		    BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
   3827         1.1    dyoung 
   3828         1.1    dyoung 		/* Wake up the transmitter. */
   3829         1.1    dyoung 		ATW_WRITE(sc, ATW_TDR, 0x1);
   3830         1.1    dyoung 
   3831       1.103    dyoung 		if (txs == NULL || sc->sc_txfree == 0)
   3832       1.103    dyoung 			ifp->if_flags |= IFF_OACTIVE;
   3833       1.103    dyoung 
   3834         1.1    dyoung 		/* Set a watchdog timer in case the chip flakes out. */
   3835         1.1    dyoung 		sc->sc_tx_timer = 5;
   3836         1.1    dyoung 		ifp->if_timer = 1;
   3837         1.1    dyoung 	}
   3838         1.1    dyoung }
   3839         1.1    dyoung 
   3840         1.1    dyoung /*
   3841         1.1    dyoung  * atw_ioctl:		[ifnet interface function]
   3842         1.1    dyoung  *
   3843         1.1    dyoung  *	Handle control requests from the operator.
   3844         1.1    dyoung  */
   3845         1.1    dyoung int
   3846       1.126  christos atw_ioctl(struct ifnet *ifp, u_long cmd, void *data)
   3847         1.1    dyoung {
   3848         1.1    dyoung 	struct atw_softc *sc = ifp->if_softc;
   3849       1.145    dyoung 	struct ieee80211req *ireq;
   3850         1.1    dyoung 	int s, error = 0;
   3851         1.1    dyoung 
   3852         1.1    dyoung 	s = splnet();
   3853         1.1    dyoung 
   3854         1.1    dyoung 	switch (cmd) {
   3855         1.1    dyoung 	case SIOCSIFFLAGS:
   3856       1.141    dyoung 		if ((error = ifioctl_common(ifp, cmd, data)) != 0)
   3857       1.141    dyoung 			break;
   3858       1.146    dyoung 		switch (ifp->if_flags & (IFF_UP|IFF_RUNNING)) {
   3859       1.146    dyoung 		case IFF_UP|IFF_RUNNING:
   3860       1.146    dyoung 			/*
   3861       1.146    dyoung 			 * To avoid rescanning another access point,
   3862       1.146    dyoung 			 * do not call atw_init() here.  Instead,
   3863       1.146    dyoung 			 * only reflect media settings.
   3864       1.146    dyoung 			 */
   3865       1.146    dyoung 			if (device_activation(sc->sc_dev, DEVACT_LEVEL_DRIVER))
   3866         1.1    dyoung 				atw_filter_setup(sc);
   3867       1.146    dyoung 			break;
   3868       1.146    dyoung 		case IFF_UP:
   3869       1.146    dyoung 			error = atw_init(ifp);
   3870       1.146    dyoung 			break;
   3871       1.146    dyoung 		case IFF_RUNNING:
   3872         1.1    dyoung 			atw_stop(ifp, 1);
   3873       1.146    dyoung 			break;
   3874       1.146    dyoung 		case 0:
   3875       1.146    dyoung 			break;
   3876       1.146    dyoung 		}
   3877         1.1    dyoung 		break;
   3878         1.1    dyoung 	case SIOCADDMULTI:
   3879         1.1    dyoung 	case SIOCDELMULTI:
   3880       1.128    dyoung 		if ((error = ether_ioctl(ifp, cmd, data)) == ENETRESET) {
   3881        1.80   thorpej 			if (ifp->if_flags & IFF_RUNNING)
   3882         1.1    dyoung 				atw_filter_setup(sc); /* do not rescan */
   3883         1.1    dyoung 			error = 0;
   3884         1.1    dyoung 		}
   3885         1.1    dyoung 		break;
   3886       1.145    dyoung 	case SIOCS80211:
   3887       1.145    dyoung 		ireq = data;
   3888       1.145    dyoung 		if (ireq->i_type == IEEE80211_IOC_FRAGTHRESHOLD) {
   3889       1.145    dyoung 			if ((error = kauth_authorize_network(curlwp->l_cred,
   3890       1.145    dyoung 			    KAUTH_NETWORK_INTERFACE,
   3891       1.145    dyoung 			    KAUTH_REQ_NETWORK_INTERFACE_SETPRIV, ifp,
   3892       1.153   mbalmer 			    (void *)cmd, NULL)) != 0)
   3893       1.145    dyoung 				break;
   3894       1.145    dyoung 			if (!(IEEE80211_FRAG_MIN <= ireq->i_val &&
   3895       1.145    dyoung 			      ireq->i_val <= IEEE80211_FRAG_MAX))
   3896       1.145    dyoung 				error = EINVAL;
   3897       1.145    dyoung 			else
   3898       1.145    dyoung 				sc->sc_ic.ic_fragthreshold = ireq->i_val;
   3899       1.145    dyoung 			break;
   3900       1.145    dyoung 		}
   3901       1.145    dyoung 		/*FALLTHROUGH*/
   3902         1.1    dyoung 	default:
   3903        1.85    dyoung 		error = ieee80211_ioctl(&sc->sc_ic, cmd, data);
   3904       1.104    dyoung 		if (error == ENETRESET || error == ERESTART) {
   3905       1.104    dyoung 			if (is_running(ifp))
   3906         1.1    dyoung 				error = atw_init(ifp);
   3907         1.1    dyoung 			else
   3908         1.1    dyoung 				error = 0;
   3909         1.1    dyoung 		}
   3910         1.1    dyoung 		break;
   3911         1.1    dyoung 	}
   3912         1.1    dyoung 
   3913         1.1    dyoung 	/* Try to get more packets going. */
   3914       1.146    dyoung 	if (device_is_active(sc->sc_dev))
   3915         1.1    dyoung 		atw_start(ifp);
   3916         1.1    dyoung 
   3917         1.1    dyoung 	splx(s);
   3918         1.1    dyoung 	return (error);
   3919         1.3    dyoung }
   3920         1.3    dyoung 
   3921         1.3    dyoung static int
   3922         1.3    dyoung atw_media_change(struct ifnet *ifp)
   3923         1.3    dyoung {
   3924         1.3    dyoung 	int error;
   3925         1.3    dyoung 
   3926         1.3    dyoung 	error = ieee80211_media_change(ifp);
   3927         1.3    dyoung 	if (error == ENETRESET) {
   3928       1.104    dyoung 		if (is_running(ifp))
   3929       1.104    dyoung 			error = atw_init(ifp);
   3930       1.104    dyoung 		else
   3931       1.104    dyoung 			error = 0;
   3932         1.3    dyoung 	}
   3933         1.3    dyoung 	return error;
   3934         1.1    dyoung }
   3935