atw.c revision 1.169 1 1.169 chs /* $NetBSD: atw.c,v 1.169 2019/11/10 21:16:35 chs Exp $ */
2 1.1 dyoung
3 1.1 dyoung /*-
4 1.1 dyoung * Copyright (c) 1998, 1999, 2000, 2002, 2003, 2004 The NetBSD Foundation, Inc.
5 1.1 dyoung * All rights reserved.
6 1.1 dyoung *
7 1.1 dyoung * This code is derived from software contributed to The NetBSD Foundation
8 1.1 dyoung * by David Young, by Jason R. Thorpe, and by Charles M. Hannum.
9 1.1 dyoung *
10 1.1 dyoung * Redistribution and use in source and binary forms, with or without
11 1.1 dyoung * modification, are permitted provided that the following conditions
12 1.1 dyoung * are met:
13 1.1 dyoung * 1. Redistributions of source code must retain the above copyright
14 1.1 dyoung * notice, this list of conditions and the following disclaimer.
15 1.1 dyoung * 2. Redistributions in binary form must reproduce the above copyright
16 1.1 dyoung * notice, this list of conditions and the following disclaimer in the
17 1.1 dyoung * documentation and/or other materials provided with the distribution.
18 1.1 dyoung *
19 1.1 dyoung * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
20 1.1 dyoung * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
21 1.1 dyoung * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
22 1.1 dyoung * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
23 1.1 dyoung * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
24 1.1 dyoung * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
25 1.1 dyoung * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
26 1.1 dyoung * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
27 1.1 dyoung * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
28 1.1 dyoung * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
29 1.1 dyoung * POSSIBILITY OF SUCH DAMAGE.
30 1.1 dyoung */
31 1.1 dyoung
32 1.1 dyoung /*
33 1.1 dyoung * Device driver for the ADMtek ADM8211 802.11 MAC/BBP.
34 1.1 dyoung */
35 1.1 dyoung
36 1.1 dyoung #include <sys/cdefs.h>
37 1.169 chs __KERNEL_RCSID(0, "$NetBSD: atw.c,v 1.169 2019/11/10 21:16:35 chs Exp $");
38 1.1 dyoung
39 1.1 dyoung
40 1.1 dyoung #include <sys/param.h>
41 1.84 perry #include <sys/systm.h>
42 1.1 dyoung #include <sys/callout.h>
43 1.84 perry #include <sys/mbuf.h>
44 1.1 dyoung #include <sys/malloc.h>
45 1.1 dyoung #include <sys/kernel.h>
46 1.1 dyoung #include <sys/socket.h>
47 1.1 dyoung #include <sys/ioctl.h>
48 1.1 dyoung #include <sys/errno.h>
49 1.1 dyoung #include <sys/device.h>
50 1.145 dyoung #include <sys/kauth.h>
51 1.1 dyoung #include <sys/time.h>
52 1.152 uebayasi #include <sys/proc.h>
53 1.161 nonaka #include <sys/atomic.h>
54 1.116 dyoung #include <lib/libkern/libkern.h>
55 1.1 dyoung
56 1.1 dyoung #include <machine/endian.h>
57 1.1 dyoung
58 1.1 dyoung #include <net/if.h>
59 1.1 dyoung #include <net/if_dl.h>
60 1.1 dyoung #include <net/if_media.h>
61 1.1 dyoung #include <net/if_ether.h>
62 1.3 dyoung
63 1.85 dyoung #include <net80211/ieee80211_netbsd.h>
64 1.3 dyoung #include <net80211/ieee80211_var.h>
65 1.12 dyoung #include <net80211/ieee80211_radiotap.h>
66 1.1 dyoung
67 1.1 dyoung #include <net/bpf.h>
68 1.1 dyoung
69 1.130 ad #include <sys/bus.h>
70 1.130 ad #include <sys/intr.h>
71 1.1 dyoung
72 1.1 dyoung #include <dev/ic/atwreg.h>
73 1.24 dyoung #include <dev/ic/rf3000reg.h>
74 1.24 dyoung #include <dev/ic/si4136reg.h>
75 1.1 dyoung #include <dev/ic/atwvar.h>
76 1.1 dyoung #include <dev/ic/smc93cx6var.h>
77 1.1 dyoung
78 1.1 dyoung /* XXX TBD open questions
79 1.1 dyoung *
80 1.1 dyoung *
81 1.1 dyoung * When should I set DSSS PAD in reg 0x15 of RF3000? In 1-2Mbps
82 1.1 dyoung * modes only, or all modes (5.5-11 Mbps CCK modes, too?) Does the MAC
83 1.1 dyoung * handle this for me?
84 1.1 dyoung *
85 1.1 dyoung */
86 1.1 dyoung /* device attachment
87 1.1 dyoung *
88 1.1 dyoung * print TOFS[012]
89 1.1 dyoung *
90 1.1 dyoung * device initialization
91 1.1 dyoung *
92 1.1 dyoung * clear ATW_FRCTL_MAXPSP to disable max power saving
93 1.1 dyoung * set ATW_TXBR_ALCUPDATE to enable ALC
94 1.1 dyoung * set TOFS[012]? (hope not)
95 1.1 dyoung * disable rx/tx
96 1.1 dyoung * set ATW_PAR_SWR (software reset)
97 1.1 dyoung * wait for ATW_PAR_SWR clear
98 1.1 dyoung * disable interrupts
99 1.84 perry * ack status register
100 1.84 perry * enable interrupts
101 1.1 dyoung *
102 1.1 dyoung * rx/tx initialization
103 1.1 dyoung *
104 1.1 dyoung * disable rx/tx w/ ATW_NAR_SR, ATW_NAR_ST
105 1.1 dyoung * allocate and init descriptor rings
106 1.1 dyoung * write ATW_PAR_DSL (descriptor skip length)
107 1.84 perry * write descriptor base addrs: ATW_TDBD, ATW_TDBP, write ATW_RDB
108 1.1 dyoung * write ATW_NAR_SQ for one/both transmit descriptor rings
109 1.1 dyoung * write ATW_NAR_SQ for one/both transmit descriptor rings
110 1.1 dyoung * enable rx/tx w/ ATW_NAR_SR, ATW_NAR_ST
111 1.1 dyoung *
112 1.1 dyoung * rx/tx end
113 1.1 dyoung *
114 1.1 dyoung * stop DMA
115 1.1 dyoung * disable rx/tx w/ ATW_NAR_SR, ATW_NAR_ST
116 1.1 dyoung * flush tx w/ ATW_NAR_HF
117 1.1 dyoung *
118 1.1 dyoung * scan
119 1.1 dyoung *
120 1.1 dyoung * initialize rx/tx
121 1.1 dyoung *
122 1.1 dyoung * BSS join: (re)association response
123 1.1 dyoung *
124 1.1 dyoung * set ATW_FRCTL_AID
125 1.1 dyoung *
126 1.1 dyoung * optimizations ???
127 1.1 dyoung *
128 1.1 dyoung */
129 1.1 dyoung
130 1.59 dyoung #define ATW_REFSLAVE /* slavishly do what the reference driver does */
131 1.59 dyoung
132 1.70 dyoung int atw_pseudo_milli = 1;
133 1.70 dyoung int atw_magic_delay1 = 100 * 1000;
134 1.70 dyoung int atw_magic_delay2 = 100 * 1000;
135 1.70 dyoung /* more magic multi-millisecond delays (units: microseconds) */
136 1.70 dyoung int atw_nar_delay = 20 * 1000;
137 1.70 dyoung int atw_magic_delay4 = 10 * 1000;
138 1.70 dyoung int atw_rf_delay1 = 10 * 1000;
139 1.70 dyoung int atw_rf_delay2 = 5 * 1000;
140 1.70 dyoung int atw_plcphd_delay = 2 * 1000;
141 1.59 dyoung int atw_bbp_io_enable_delay = 20 * 1000;
142 1.59 dyoung int atw_bbp_io_disable_delay = 2 * 1000;
143 1.59 dyoung int atw_writewep_delay = 1000;
144 1.1 dyoung int atw_beacon_len_adjust = 4;
145 1.3 dyoung int atw_dwelltime = 200;
146 1.59 dyoung int atw_xindiv2 = 0;
147 1.1 dyoung
148 1.1 dyoung #ifdef ATW_DEBUG
149 1.1 dyoung int atw_debug = 0;
150 1.1 dyoung
151 1.1 dyoung #define ATW_DPRINTF(x) if (atw_debug > 0) printf x
152 1.1 dyoung #define ATW_DPRINTF2(x) if (atw_debug > 1) printf x
153 1.1 dyoung #define ATW_DPRINTF3(x) if (atw_debug > 2) printf x
154 1.85 dyoung #define DPRINTF(sc, x) if ((sc)->sc_if.if_flags & IFF_DEBUG) printf x
155 1.85 dyoung #define DPRINTF2(sc, x) if ((sc)->sc_if.if_flags & IFF_DEBUG) ATW_DPRINTF2(x)
156 1.85 dyoung #define DPRINTF3(sc, x) if ((sc)->sc_if.if_flags & IFF_DEBUG) ATW_DPRINTF3(x)
157 1.39 dyoung
158 1.74 dyoung static void atw_dump_pkt(struct ifnet *, struct mbuf *);
159 1.74 dyoung static void atw_print_regs(struct atw_softc *, const char *);
160 1.39 dyoung
161 1.39 dyoung /* Note well: I never got atw_rf3000_read or atw_si4126_read to work. */
162 1.84 perry # ifdef ATW_BBPDEBUG
163 1.74 dyoung static void atw_rf3000_print(struct atw_softc *);
164 1.74 dyoung static int atw_rf3000_read(struct atw_softc *sc, u_int, u_int *);
165 1.39 dyoung # endif /* ATW_BBPDEBUG */
166 1.39 dyoung
167 1.84 perry # ifdef ATW_SYNDEBUG
168 1.74 dyoung static void atw_si4126_print(struct atw_softc *);
169 1.74 dyoung static int atw_si4126_read(struct atw_softc *, u_int, u_int *);
170 1.39 dyoung # endif /* ATW_SYNDEBUG */
171 1.156 riz #define __atwdebugused /* empty */
172 1.1 dyoung #else
173 1.1 dyoung #define ATW_DPRINTF(x)
174 1.1 dyoung #define ATW_DPRINTF2(x)
175 1.1 dyoung #define ATW_DPRINTF3(x)
176 1.1 dyoung #define DPRINTF(sc, x) /* nothing */
177 1.1 dyoung #define DPRINTF2(sc, x) /* nothing */
178 1.1 dyoung #define DPRINTF3(sc, x) /* nothing */
179 1.156 riz #define __atwdebugused __unused
180 1.1 dyoung #endif
181 1.1 dyoung
182 1.61 dyoung /* ifnet methods */
183 1.74 dyoung int atw_init(struct ifnet *);
184 1.126 christos int atw_ioctl(struct ifnet *, u_long, void *);
185 1.23 dyoung void atw_start(struct ifnet *);
186 1.74 dyoung void atw_stop(struct ifnet *, int);
187 1.23 dyoung void atw_watchdog(struct ifnet *);
188 1.23 dyoung
189 1.61 dyoung /* Device attachment */
190 1.61 dyoung void atw_attach(struct atw_softc *);
191 1.61 dyoung int atw_detach(struct atw_softc *);
192 1.134 dyoung static void atw_evcnt_attach(struct atw_softc *);
193 1.134 dyoung static void atw_evcnt_detach(struct atw_softc *);
194 1.23 dyoung
195 1.61 dyoung /* Rx/Tx process */
196 1.74 dyoung int atw_add_rxbuf(struct atw_softc *, int);
197 1.166 msaitoh void atw_idle(struct atw_softc *, uint32_t);
198 1.23 dyoung void atw_rxdrain(struct atw_softc *);
199 1.61 dyoung void atw_txdrain(struct atw_softc *);
200 1.23 dyoung
201 1.61 dyoung /* Device (de)activation and power state */
202 1.74 dyoung void atw_reset(struct atw_softc *);
203 1.23 dyoung
204 1.61 dyoung /* Interrupt handlers */
205 1.161 nonaka void atw_softintr(void *);
206 1.166 msaitoh void atw_linkintr(struct atw_softc *, uint32_t);
207 1.23 dyoung void atw_rxintr(struct atw_softc *);
208 1.145 dyoung void atw_txintr(struct atw_softc *, uint32_t);
209 1.1 dyoung
210 1.61 dyoung /* 802.11 state machine */
211 1.61 dyoung static int atw_newstate(struct ieee80211com *, enum ieee80211_state, int);
212 1.74 dyoung static void atw_next_scan(void *);
213 1.61 dyoung static void atw_recv_mgmt(struct ieee80211com *, struct mbuf *,
214 1.167 msaitoh struct ieee80211_node *, int, int, uint32_t);
215 1.74 dyoung static int atw_tune(struct atw_softc *);
216 1.61 dyoung
217 1.61 dyoung /* Device initialization */
218 1.74 dyoung static void atw_bbp_io_init(struct atw_softc *);
219 1.74 dyoung static void atw_cfp_init(struct atw_softc *);
220 1.61 dyoung static void atw_cmdr_init(struct atw_softc *);
221 1.74 dyoung static void atw_ifs_init(struct atw_softc *);
222 1.74 dyoung static void atw_nar_init(struct atw_softc *);
223 1.74 dyoung static void atw_response_times_init(struct atw_softc *);
224 1.74 dyoung static void atw_rf_reset(struct atw_softc *);
225 1.74 dyoung static void atw_test1_init(struct atw_softc *);
226 1.74 dyoung static void atw_tofs0_init(struct atw_softc *);
227 1.61 dyoung static void atw_tofs2_init(struct atw_softc *);
228 1.61 dyoung static void atw_txlmt_init(struct atw_softc *);
229 1.74 dyoung static void atw_wcsr_init(struct atw_softc *);
230 1.61 dyoung
231 1.85 dyoung /* Key management */
232 1.85 dyoung static int atw_key_delete(struct ieee80211com *, const struct ieee80211_key *);
233 1.85 dyoung static int atw_key_set(struct ieee80211com *, const struct ieee80211_key *,
234 1.166 msaitoh const uint8_t[IEEE80211_ADDR_LEN]);
235 1.85 dyoung static void atw_key_update_begin(struct ieee80211com *);
236 1.85 dyoung static void atw_key_update_end(struct ieee80211com *);
237 1.85 dyoung
238 1.61 dyoung /* RAM/ROM utilities */
239 1.61 dyoung static void atw_clear_sram(struct atw_softc *);
240 1.166 msaitoh static void atw_write_sram(struct atw_softc *, u_int, uint8_t *, u_int);
241 1.61 dyoung static int atw_read_srom(struct atw_softc *);
242 1.61 dyoung
243 1.61 dyoung /* BSS setup */
244 1.76 dyoung static void atw_predict_beacon(struct atw_softc *);
245 1.61 dyoung static void atw_start_beacon(struct atw_softc *, int);
246 1.61 dyoung static void atw_write_bssid(struct atw_softc *);
247 1.61 dyoung static void atw_write_ssid(struct atw_softc *);
248 1.61 dyoung static void atw_write_sup_rates(struct atw_softc *);
249 1.61 dyoung static void atw_write_wep(struct atw_softc *);
250 1.61 dyoung
251 1.61 dyoung /* Media */
252 1.61 dyoung static int atw_media_change(struct ifnet *);
253 1.61 dyoung
254 1.61 dyoung static void atw_filter_setup(struct atw_softc *);
255 1.61 dyoung
256 1.61 dyoung /* 802.11 utilities */
257 1.78 dyoung static uint64_t atw_get_tsft(struct atw_softc *);
258 1.92 perry static inline uint32_t atw_last_even_tsft(uint32_t, uint32_t,
259 1.167 msaitoh uint32_t);
260 1.85 dyoung static struct ieee80211_node *atw_node_alloc(struct ieee80211_node_table *);
261 1.85 dyoung static void atw_node_free(struct ieee80211_node *);
262 1.1 dyoung
263 1.61 dyoung /*
264 1.61 dyoung * Tuner/transceiver/modem
265 1.61 dyoung */
266 1.61 dyoung static void atw_bbp_io_enable(struct atw_softc *, int);
267 1.1 dyoung
268 1.1 dyoung /* RFMD RF3000 Baseband Processor */
269 1.74 dyoung static int atw_rf3000_init(struct atw_softc *);
270 1.74 dyoung static int atw_rf3000_tune(struct atw_softc *, u_int);
271 1.74 dyoung static int atw_rf3000_write(struct atw_softc *, u_int, u_int);
272 1.1 dyoung
273 1.1 dyoung /* Silicon Laboratories Si4126 RF/IF Synthesizer */
274 1.74 dyoung static void atw_si4126_tune(struct atw_softc *, u_int);
275 1.74 dyoung static void atw_si4126_write(struct atw_softc *, u_int, u_int);
276 1.1 dyoung
277 1.1 dyoung const struct atw_txthresh_tab atw_txthresh_tab_lo[] = ATW_TXTHRESH_TAB_LO_RATE;
278 1.1 dyoung const struct atw_txthresh_tab atw_txthresh_tab_hi[] = ATW_TXTHRESH_TAB_HI_RATE;
279 1.1 dyoung
280 1.1 dyoung const char *atw_tx_state[] = {
281 1.1 dyoung "STOPPED",
282 1.26 dyoung "RUNNING - read descriptor",
283 1.26 dyoung "RUNNING - transmitting",
284 1.26 dyoung "RUNNING - filling fifo", /* XXX */
285 1.1 dyoung "SUSPENDED",
286 1.26 dyoung "RUNNING -- write descriptor",
287 1.26 dyoung "RUNNING -- write last descriptor",
288 1.26 dyoung "RUNNING - fifo full"
289 1.1 dyoung };
290 1.1 dyoung
291 1.1 dyoung const char *atw_rx_state[] = {
292 1.1 dyoung "STOPPED",
293 1.26 dyoung "RUNNING - read descriptor",
294 1.26 dyoung "RUNNING - check this packet, pre-fetch next",
295 1.26 dyoung "RUNNING - wait for reception",
296 1.1 dyoung "SUSPENDED",
297 1.26 dyoung "RUNNING - write descriptor",
298 1.26 dyoung "RUNNING - flush fifo",
299 1.26 dyoung "RUNNING - fifo drain"
300 1.1 dyoung };
301 1.1 dyoung
302 1.104 dyoung static inline int
303 1.104 dyoung is_running(struct ifnet *ifp)
304 1.104 dyoung {
305 1.166 msaitoh return (ifp->if_flags & (IFF_RUNNING | IFF_UP))
306 1.166 msaitoh == (IFF_RUNNING | IFF_UP);
307 1.104 dyoung }
308 1.104 dyoung
309 1.1 dyoung int
310 1.135 dyoung atw_activate(device_t self, enum devact act)
311 1.1 dyoung {
312 1.135 dyoung struct atw_softc *sc = device_private(self);
313 1.1 dyoung
314 1.1 dyoung switch (act) {
315 1.1 dyoung case DVACT_DEACTIVATE:
316 1.85 dyoung if_deactivate(&sc->sc_if);
317 1.147 dyoung return 0;
318 1.147 dyoung default:
319 1.147 dyoung return EOPNOTSUPP;
320 1.1 dyoung }
321 1.1 dyoung }
322 1.1 dyoung
323 1.146 dyoung bool
324 1.150 dyoung atw_suspend(device_t self, const pmf_qual_t *qual)
325 1.1 dyoung {
326 1.146 dyoung struct atw_softc *sc = device_private(self);
327 1.1 dyoung
328 1.146 dyoung atw_rxdrain(sc);
329 1.146 dyoung sc->sc_flags &= ~ATWF_WEP_SRAM_VALID;
330 1.1 dyoung
331 1.146 dyoung return true;
332 1.1 dyoung }
333 1.1 dyoung
334 1.1 dyoung /* Returns -1 on failure. */
335 1.62 dyoung static int
336 1.1 dyoung atw_read_srom(struct atw_softc *sc)
337 1.1 dyoung {
338 1.1 dyoung struct seeprom_descriptor sd;
339 1.69 dyoung uint32_t test0, fail_bits;
340 1.1 dyoung
341 1.1 dyoung (void)memset(&sd, 0, sizeof(sd));
342 1.1 dyoung
343 1.69 dyoung test0 = ATW_READ(sc, ATW_TEST0);
344 1.1 dyoung
345 1.69 dyoung switch (sc->sc_rev) {
346 1.69 dyoung case ATW_REVISION_BA:
347 1.69 dyoung case ATW_REVISION_CA:
348 1.69 dyoung fail_bits = ATW_TEST0_EPNE;
349 1.69 dyoung break;
350 1.69 dyoung default:
351 1.166 msaitoh fail_bits = ATW_TEST0_EPNE | ATW_TEST0_EPSNM;
352 1.69 dyoung break;
353 1.69 dyoung }
354 1.69 dyoung if ((test0 & fail_bits) != 0) {
355 1.140 joerg aprint_error_dev(sc->sc_dev, "bad or missing/bad SROM\n");
356 1.1 dyoung return -1;
357 1.1 dyoung }
358 1.1 dyoung
359 1.69 dyoung switch (test0 & ATW_TEST0_EPTYP_MASK) {
360 1.1 dyoung case ATW_TEST0_EPTYP_93c66:
361 1.140 joerg ATW_DPRINTF(("%s: 93c66 SROM\n", device_xname(sc->sc_dev)));
362 1.1 dyoung sc->sc_sromsz = 512;
363 1.1 dyoung sd.sd_chip = C56_66;
364 1.1 dyoung break;
365 1.1 dyoung case ATW_TEST0_EPTYP_93c46:
366 1.140 joerg ATW_DPRINTF(("%s: 93c46 SROM\n", device_xname(sc->sc_dev)));
367 1.1 dyoung sc->sc_sromsz = 128;
368 1.1 dyoung sd.sd_chip = C46;
369 1.1 dyoung break;
370 1.1 dyoung default:
371 1.123 dyoung printf("%s: unknown SROM type %" __PRIuBITS "\n",
372 1.140 joerg device_xname(sc->sc_dev),
373 1.119 dyoung __SHIFTOUT(test0, ATW_TEST0_EPTYP_MASK));
374 1.1 dyoung return -1;
375 1.1 dyoung }
376 1.1 dyoung
377 1.169 chs sc->sc_srom = malloc(sc->sc_sromsz, M_DEVBUF, M_WAITOK | M_ZERO);
378 1.1 dyoung
379 1.1 dyoung /* ADM8211 has a single 32-bit register for controlling the
380 1.1 dyoung * 93cx6 SROM. Bit SRS enables the serial port. There is no
381 1.1 dyoung * "ready" bit. The ADM8211 input/output sense is the reverse
382 1.1 dyoung * of read_seeprom's.
383 1.1 dyoung */
384 1.1 dyoung sd.sd_tag = sc->sc_st;
385 1.1 dyoung sd.sd_bsh = sc->sc_sh;
386 1.1 dyoung sd.sd_regsize = 4;
387 1.1 dyoung sd.sd_control_offset = ATW_SPR;
388 1.1 dyoung sd.sd_status_offset = ATW_SPR;
389 1.1 dyoung sd.sd_dataout_offset = ATW_SPR;
390 1.1 dyoung sd.sd_CK = ATW_SPR_SCLK;
391 1.1 dyoung sd.sd_CS = ATW_SPR_SCS;
392 1.1 dyoung sd.sd_DI = ATW_SPR_SDO;
393 1.1 dyoung sd.sd_DO = ATW_SPR_SDI;
394 1.1 dyoung sd.sd_MS = ATW_SPR_SRS;
395 1.1 dyoung sd.sd_RDY = 0;
396 1.1 dyoung
397 1.1 dyoung if (!read_seeprom(&sd, sc->sc_srom, 0, sc->sc_sromsz/2)) {
398 1.140 joerg aprint_error_dev(sc->sc_dev, "could not read SROM\n");
399 1.1 dyoung free(sc->sc_srom, M_DEVBUF);
400 1.1 dyoung return -1;
401 1.1 dyoung }
402 1.1 dyoung #ifdef ATW_DEBUG
403 1.1 dyoung {
404 1.1 dyoung int i;
405 1.15 dyoung ATW_DPRINTF(("\nSerial EEPROM:\n\t"));
406 1.1 dyoung for (i = 0; i < sc->sc_sromsz/2; i = i + 1) {
407 1.1 dyoung if (((i % 8) == 0) && (i != 0)) {
408 1.15 dyoung ATW_DPRINTF(("\n\t"));
409 1.1 dyoung }
410 1.15 dyoung ATW_DPRINTF((" 0x%x", sc->sc_srom[i]));
411 1.1 dyoung }
412 1.15 dyoung ATW_DPRINTF(("\n"));
413 1.1 dyoung }
414 1.1 dyoung #endif /* ATW_DEBUG */
415 1.1 dyoung return 0;
416 1.1 dyoung }
417 1.1 dyoung
418 1.1 dyoung #ifdef ATW_DEBUG
419 1.1 dyoung static void
420 1.1 dyoung atw_print_regs(struct atw_softc *sc, const char *where)
421 1.1 dyoung {
422 1.1 dyoung #define PRINTREG(sc, reg) \
423 1.1 dyoung ATW_DPRINTF2(("%s: reg[ " #reg " / %03x ] = %08x\n", \
424 1.140 joerg device_xname(sc->sc_dev), reg, ATW_READ(sc, reg)))
425 1.1 dyoung
426 1.140 joerg ATW_DPRINTF2(("%s: %s\n", device_xname(sc->sc_dev), where));
427 1.1 dyoung
428 1.1 dyoung PRINTREG(sc, ATW_PAR);
429 1.1 dyoung PRINTREG(sc, ATW_FRCTL);
430 1.1 dyoung PRINTREG(sc, ATW_TDR);
431 1.1 dyoung PRINTREG(sc, ATW_WTDP);
432 1.1 dyoung PRINTREG(sc, ATW_RDR);
433 1.1 dyoung PRINTREG(sc, ATW_WRDP);
434 1.1 dyoung PRINTREG(sc, ATW_RDB);
435 1.1 dyoung PRINTREG(sc, ATW_CSR3A);
436 1.1 dyoung PRINTREG(sc, ATW_TDBD);
437 1.1 dyoung PRINTREG(sc, ATW_TDBP);
438 1.1 dyoung PRINTREG(sc, ATW_STSR);
439 1.1 dyoung PRINTREG(sc, ATW_CSR5A);
440 1.1 dyoung PRINTREG(sc, ATW_NAR);
441 1.1 dyoung PRINTREG(sc, ATW_CSR6A);
442 1.1 dyoung PRINTREG(sc, ATW_IER);
443 1.1 dyoung PRINTREG(sc, ATW_CSR7A);
444 1.1 dyoung PRINTREG(sc, ATW_LPC);
445 1.1 dyoung PRINTREG(sc, ATW_TEST1);
446 1.1 dyoung PRINTREG(sc, ATW_SPR);
447 1.1 dyoung PRINTREG(sc, ATW_TEST0);
448 1.1 dyoung PRINTREG(sc, ATW_WCSR);
449 1.1 dyoung PRINTREG(sc, ATW_WPDR);
450 1.1 dyoung PRINTREG(sc, ATW_GPTMR);
451 1.1 dyoung PRINTREG(sc, ATW_GPIO);
452 1.1 dyoung PRINTREG(sc, ATW_BBPCTL);
453 1.1 dyoung PRINTREG(sc, ATW_SYNCTL);
454 1.1 dyoung PRINTREG(sc, ATW_PLCPHD);
455 1.1 dyoung PRINTREG(sc, ATW_MMIWADDR);
456 1.1 dyoung PRINTREG(sc, ATW_MMIRADDR1);
457 1.1 dyoung PRINTREG(sc, ATW_MMIRADDR2);
458 1.1 dyoung PRINTREG(sc, ATW_TXBR);
459 1.1 dyoung PRINTREG(sc, ATW_CSR15A);
460 1.1 dyoung PRINTREG(sc, ATW_ALCSTAT);
461 1.1 dyoung PRINTREG(sc, ATW_TOFS2);
462 1.1 dyoung PRINTREG(sc, ATW_CMDR);
463 1.1 dyoung PRINTREG(sc, ATW_PCIC);
464 1.1 dyoung PRINTREG(sc, ATW_PMCSR);
465 1.1 dyoung PRINTREG(sc, ATW_PAR0);
466 1.1 dyoung PRINTREG(sc, ATW_PAR1);
467 1.1 dyoung PRINTREG(sc, ATW_MAR0);
468 1.1 dyoung PRINTREG(sc, ATW_MAR1);
469 1.1 dyoung PRINTREG(sc, ATW_ATIMDA0);
470 1.1 dyoung PRINTREG(sc, ATW_ABDA1);
471 1.1 dyoung PRINTREG(sc, ATW_BSSID0);
472 1.1 dyoung PRINTREG(sc, ATW_TXLMT);
473 1.1 dyoung PRINTREG(sc, ATW_MIBCNT);
474 1.1 dyoung PRINTREG(sc, ATW_BCNT);
475 1.1 dyoung PRINTREG(sc, ATW_TSFTH);
476 1.1 dyoung PRINTREG(sc, ATW_TSC);
477 1.1 dyoung PRINTREG(sc, ATW_SYNRF);
478 1.1 dyoung PRINTREG(sc, ATW_BPLI);
479 1.1 dyoung PRINTREG(sc, ATW_CAP0);
480 1.1 dyoung PRINTREG(sc, ATW_CAP1);
481 1.1 dyoung PRINTREG(sc, ATW_RMD);
482 1.1 dyoung PRINTREG(sc, ATW_CFPP);
483 1.1 dyoung PRINTREG(sc, ATW_TOFS0);
484 1.1 dyoung PRINTREG(sc, ATW_TOFS1);
485 1.1 dyoung PRINTREG(sc, ATW_IFST);
486 1.1 dyoung PRINTREG(sc, ATW_RSPT);
487 1.1 dyoung PRINTREG(sc, ATW_TSFTL);
488 1.1 dyoung PRINTREG(sc, ATW_WEPCTL);
489 1.1 dyoung PRINTREG(sc, ATW_WESK);
490 1.1 dyoung PRINTREG(sc, ATW_WEPCNT);
491 1.1 dyoung PRINTREG(sc, ATW_MACTEST);
492 1.1 dyoung PRINTREG(sc, ATW_FER);
493 1.1 dyoung PRINTREG(sc, ATW_FEMR);
494 1.1 dyoung PRINTREG(sc, ATW_FPSR);
495 1.1 dyoung PRINTREG(sc, ATW_FFER);
496 1.1 dyoung #undef PRINTREG
497 1.1 dyoung }
498 1.1 dyoung #endif /* ATW_DEBUG */
499 1.1 dyoung
500 1.1 dyoung /*
501 1.1 dyoung * Finish attaching an ADMtek ADM8211 MAC. Called by bus-specific front-end.
502 1.1 dyoung */
503 1.1 dyoung void
504 1.1 dyoung atw_attach(struct atw_softc *sc)
505 1.1 dyoung {
506 1.166 msaitoh static const uint8_t empty_macaddr[IEEE80211_ADDR_LEN] = {
507 1.14 dyoung 0x00, 0x00, 0x00, 0x00, 0x00, 0x00
508 1.14 dyoung };
509 1.1 dyoung struct ieee80211com *ic = &sc->sc_ic;
510 1.85 dyoung struct ifnet *ifp = &sc->sc_if;
511 1.163 maya int country_code, error, i, srom_major;
512 1.166 msaitoh uint32_t reg;
513 1.1 dyoung static const char *type_strings[] = {"Intersil (not supported)",
514 1.1 dyoung "RFMD", "Marvel (not supported)"};
515 1.1 dyoung
516 1.146 dyoung pmf_self_suspensor_init(sc->sc_dev, &sc->sc_suspensor, &sc->sc_qual);
517 1.146 dyoung
518 1.161 nonaka sc->sc_soft_ih = softint_establish(SOFTINT_NET, atw_softintr, sc);
519 1.161 nonaka if (sc->sc_soft_ih == NULL) {
520 1.161 nonaka aprint_error_dev(sc->sc_dev, "unable to establish softint\n");
521 1.161 nonaka goto fail_0;
522 1.161 nonaka }
523 1.161 nonaka
524 1.1 dyoung sc->sc_txth = atw_txthresh_tab_lo;
525 1.1 dyoung
526 1.1 dyoung SIMPLEQ_INIT(&sc->sc_txfreeq);
527 1.1 dyoung SIMPLEQ_INIT(&sc->sc_txdirtyq);
528 1.1 dyoung
529 1.1 dyoung #ifdef ATW_DEBUG
530 1.1 dyoung atw_print_regs(sc, "atw_attach");
531 1.1 dyoung #endif /* ATW_DEBUG */
532 1.1 dyoung
533 1.1 dyoung /*
534 1.1 dyoung * Allocate the control data structures, and create and load the
535 1.1 dyoung * DMA map for it.
536 1.1 dyoung */
537 1.1 dyoung if ((error = bus_dmamem_alloc(sc->sc_dmat,
538 1.1 dyoung sizeof(struct atw_control_data), PAGE_SIZE, 0, &sc->sc_cdseg,
539 1.1 dyoung 1, &sc->sc_cdnseg, 0)) != 0) {
540 1.143 dyoung aprint_error_dev(sc->sc_dev,
541 1.143 dyoung "unable to allocate control data, error = %d\n",
542 1.137 cegger error);
543 1.1 dyoung goto fail_0;
544 1.1 dyoung }
545 1.1 dyoung
546 1.1 dyoung if ((error = bus_dmamem_map(sc->sc_dmat, &sc->sc_cdseg, sc->sc_cdnseg,
547 1.126 christos sizeof(struct atw_control_data), (void **)&sc->sc_control_data,
548 1.1 dyoung BUS_DMA_COHERENT)) != 0) {
549 1.143 dyoung aprint_error_dev(sc->sc_dev,
550 1.143 dyoung "unable to map control data, error = %d\n",
551 1.137 cegger error);
552 1.1 dyoung goto fail_1;
553 1.1 dyoung }
554 1.1 dyoung
555 1.1 dyoung if ((error = bus_dmamap_create(sc->sc_dmat,
556 1.1 dyoung sizeof(struct atw_control_data), 1,
557 1.1 dyoung sizeof(struct atw_control_data), 0, 0, &sc->sc_cddmamap)) != 0) {
558 1.143 dyoung aprint_error_dev(sc->sc_dev,
559 1.143 dyoung "unable to create control data DMA map, error = %d\n",
560 1.143 dyoung error);
561 1.1 dyoung goto fail_2;
562 1.1 dyoung }
563 1.1 dyoung
564 1.1 dyoung if ((error = bus_dmamap_load(sc->sc_dmat, sc->sc_cddmamap,
565 1.1 dyoung sc->sc_control_data, sizeof(struct atw_control_data), NULL,
566 1.1 dyoung 0)) != 0) {
567 1.143 dyoung aprint_error_dev(sc->sc_dev,
568 1.143 dyoung "unable to load control data DMA map, error = %d\n", error);
569 1.1 dyoung goto fail_3;
570 1.1 dyoung }
571 1.1 dyoung
572 1.1 dyoung /*
573 1.1 dyoung * Create the transmit buffer DMA maps.
574 1.1 dyoung */
575 1.1 dyoung sc->sc_ntxsegs = ATW_NTXSEGS;
576 1.1 dyoung for (i = 0; i < ATW_TXQUEUELEN; i++) {
577 1.1 dyoung if ((error = bus_dmamap_create(sc->sc_dmat, MCLBYTES,
578 1.1 dyoung sc->sc_ntxsegs, MCLBYTES, 0, 0,
579 1.1 dyoung &sc->sc_txsoft[i].txs_dmamap)) != 0) {
580 1.143 dyoung aprint_error_dev(sc->sc_dev,
581 1.143 dyoung "unable to create tx DMA map %d, error = %d\n", i,
582 1.143 dyoung error);
583 1.1 dyoung goto fail_4;
584 1.1 dyoung }
585 1.1 dyoung }
586 1.1 dyoung
587 1.1 dyoung /*
588 1.1 dyoung * Create the receive buffer DMA maps.
589 1.1 dyoung */
590 1.1 dyoung for (i = 0; i < ATW_NRXDESC; i++) {
591 1.1 dyoung if ((error = bus_dmamap_create(sc->sc_dmat, MCLBYTES, 1,
592 1.1 dyoung MCLBYTES, 0, 0, &sc->sc_rxsoft[i].rxs_dmamap)) != 0) {
593 1.143 dyoung aprint_error_dev(sc->sc_dev,
594 1.143 dyoung "unable to create rx DMA map %d, error = %d\n", i,
595 1.143 dyoung error);
596 1.1 dyoung goto fail_5;
597 1.1 dyoung }
598 1.14 dyoung }
599 1.14 dyoung for (i = 0; i < ATW_NRXDESC; i++) {
600 1.1 dyoung sc->sc_rxsoft[i].rxs_mbuf = NULL;
601 1.1 dyoung }
602 1.1 dyoung
603 1.69 dyoung switch (sc->sc_rev) {
604 1.69 dyoung case ATW_REVISION_AB:
605 1.69 dyoung case ATW_REVISION_AF:
606 1.69 dyoung sc->sc_sramlen = ATW_SRAM_A_SIZE;
607 1.69 dyoung break;
608 1.69 dyoung case ATW_REVISION_BA:
609 1.69 dyoung case ATW_REVISION_CA:
610 1.69 dyoung sc->sc_sramlen = ATW_SRAM_B_SIZE;
611 1.69 dyoung break;
612 1.69 dyoung }
613 1.69 dyoung
614 1.1 dyoung /* Reset the chip to a known state. */
615 1.1 dyoung atw_reset(sc);
616 1.1 dyoung
617 1.1 dyoung if (atw_read_srom(sc) == -1)
618 1.162 msaitoh goto fail_5;
619 1.1 dyoung
620 1.119 dyoung sc->sc_rftype = __SHIFTOUT(sc->sc_srom[ATW_SR_CSR20],
621 1.1 dyoung ATW_SR_RFTYPE_MASK);
622 1.1 dyoung
623 1.119 dyoung sc->sc_bbptype = __SHIFTOUT(sc->sc_srom[ATW_SR_CSR20],
624 1.1 dyoung ATW_SR_BBPTYPE_MASK);
625 1.1 dyoung
626 1.116 dyoung if (sc->sc_rftype >= __arraycount(type_strings)) {
627 1.140 joerg aprint_error_dev(sc->sc_dev, "unknown RF\n");
628 1.162 msaitoh goto fail_5;
629 1.1 dyoung }
630 1.116 dyoung if (sc->sc_bbptype >= __arraycount(type_strings)) {
631 1.140 joerg aprint_error_dev(sc->sc_dev, "unknown BBP\n");
632 1.162 msaitoh goto fail_5;
633 1.1 dyoung }
634 1.1 dyoung
635 1.162 msaitoh aprint_normal_dev(sc->sc_dev, "%s RF, %s BBP",
636 1.1 dyoung type_strings[sc->sc_rftype], type_strings[sc->sc_bbptype]);
637 1.1 dyoung
638 1.1 dyoung /* XXX There exists a Linux driver which seems to use RFType = 0 for
639 1.1 dyoung * MARVEL. My bug, or theirs?
640 1.1 dyoung */
641 1.1 dyoung
642 1.119 dyoung reg = __SHIFTIN(sc->sc_rftype, ATW_SYNCTL_RFTYPE_MASK);
643 1.1 dyoung
644 1.1 dyoung switch (sc->sc_rftype) {
645 1.1 dyoung case ATW_RFTYPE_INTERSIL:
646 1.1 dyoung reg |= ATW_SYNCTL_CS1;
647 1.1 dyoung break;
648 1.1 dyoung case ATW_RFTYPE_RFMD:
649 1.1 dyoung reg |= ATW_SYNCTL_CS0;
650 1.1 dyoung break;
651 1.1 dyoung case ATW_RFTYPE_MARVEL:
652 1.1 dyoung break;
653 1.1 dyoung }
654 1.1 dyoung
655 1.1 dyoung sc->sc_synctl_rd = reg | ATW_SYNCTL_RD;
656 1.1 dyoung sc->sc_synctl_wr = reg | ATW_SYNCTL_WR;
657 1.1 dyoung
658 1.119 dyoung reg = __SHIFTIN(sc->sc_bbptype, ATW_BBPCTL_TYPE_MASK);
659 1.1 dyoung
660 1.1 dyoung switch (sc->sc_bbptype) {
661 1.33 dyoung case ATW_BBPTYPE_INTERSIL:
662 1.1 dyoung reg |= ATW_BBPCTL_TWI;
663 1.1 dyoung break;
664 1.33 dyoung case ATW_BBPTYPE_RFMD:
665 1.1 dyoung reg |= ATW_BBPCTL_RF3KADDR_ADDR | ATW_BBPCTL_NEGEDGE_DO |
666 1.1 dyoung ATW_BBPCTL_CCA_ACTLO;
667 1.1 dyoung break;
668 1.33 dyoung case ATW_BBPTYPE_MARVEL:
669 1.1 dyoung break;
670 1.35 dyoung case ATW_C_BBPTYPE_RFMD:
671 1.162 msaitoh aprint_error_dev(sc->sc_dev,
672 1.162 msaitoh "ADM8211C MAC/RFMD BBP not supported yet.\n");
673 1.35 dyoung break;
674 1.1 dyoung }
675 1.1 dyoung
676 1.1 dyoung sc->sc_bbpctl_wr = reg | ATW_BBPCTL_WR;
677 1.1 dyoung sc->sc_bbpctl_rd = reg | ATW_BBPCTL_RD;
678 1.1 dyoung
679 1.1 dyoung /*
680 1.1 dyoung * From this point forward, the attachment cannot fail. A failure
681 1.1 dyoung * before this point releases all resources that may have been
682 1.1 dyoung * allocated.
683 1.1 dyoung */
684 1.145 dyoung sc->sc_flags |= ATWF_ATTACHED;
685 1.1 dyoung
686 1.15 dyoung ATW_DPRINTF((" SROM MAC %04x%04x%04x",
687 1.1 dyoung htole16(sc->sc_srom[ATW_SR_MAC00]),
688 1.1 dyoung htole16(sc->sc_srom[ATW_SR_MAC01]),
689 1.1 dyoung htole16(sc->sc_srom[ATW_SR_MAC10])));
690 1.1 dyoung
691 1.119 dyoung srom_major = __SHIFTOUT(sc->sc_srom[ATW_SR_FORMAT_VERSION],
692 1.69 dyoung ATW_SR_MAJOR_MASK);
693 1.69 dyoung
694 1.69 dyoung if (srom_major < 2)
695 1.69 dyoung sc->sc_rf3000_options1 = 0;
696 1.69 dyoung else if (sc->sc_rev == ATW_REVISION_BA) {
697 1.69 dyoung sc->sc_rf3000_options1 =
698 1.119 dyoung __SHIFTOUT(sc->sc_srom[ATW_SR_CR28_CR03],
699 1.69 dyoung ATW_SR_CR28_MASK);
700 1.69 dyoung } else
701 1.69 dyoung sc->sc_rf3000_options1 = 0;
702 1.69 dyoung
703 1.119 dyoung sc->sc_rf3000_options2 = __SHIFTOUT(sc->sc_srom[ATW_SR_CTRY_CR29],
704 1.69 dyoung ATW_SR_CR29_MASK);
705 1.69 dyoung
706 1.119 dyoung country_code = __SHIFTOUT(sc->sc_srom[ATW_SR_CTRY_CR29],
707 1.1 dyoung ATW_SR_CTRY_MASK);
708 1.1 dyoung
709 1.3 dyoung #define ADD_CHANNEL(_ic, _chan) do { \
710 1.3 dyoung _ic->ic_channels[_chan].ic_flags = IEEE80211_CHAN_B; \
711 1.3 dyoung _ic->ic_channels[_chan].ic_freq = \
712 1.3 dyoung ieee80211_ieee2mhz(_chan, _ic->ic_channels[_chan].ic_flags);\
713 1.3 dyoung } while (0)
714 1.3 dyoung
715 1.1 dyoung /* Find available channels */
716 1.1 dyoung switch (country_code) {
717 1.1 dyoung case COUNTRY_MMK2: /* 1-14 */
718 1.3 dyoung ADD_CHANNEL(ic, 14);
719 1.2 dyoung /*FALLTHROUGH*/
720 1.1 dyoung case COUNTRY_ETSI: /* 1-13 */
721 1.1 dyoung for (i = 1; i <= 13; i++)
722 1.3 dyoung ADD_CHANNEL(ic, i);
723 1.1 dyoung break;
724 1.1 dyoung case COUNTRY_FCC: /* 1-11 */
725 1.1 dyoung case COUNTRY_IC: /* 1-11 */
726 1.1 dyoung for (i = 1; i <= 11; i++)
727 1.3 dyoung ADD_CHANNEL(ic, i);
728 1.1 dyoung break;
729 1.1 dyoung case COUNTRY_MMK: /* 14 */
730 1.3 dyoung ADD_CHANNEL(ic, 14);
731 1.1 dyoung break;
732 1.1 dyoung case COUNTRY_FRANCE: /* 10-13 */
733 1.1 dyoung for (i = 10; i <= 13; i++)
734 1.3 dyoung ADD_CHANNEL(ic, i);
735 1.1 dyoung break;
736 1.1 dyoung default: /* assume channels 10-11 */
737 1.1 dyoung case COUNTRY_SPAIN: /* 10-11 */
738 1.1 dyoung for (i = 10; i <= 11; i++)
739 1.3 dyoung ADD_CHANNEL(ic, i);
740 1.1 dyoung break;
741 1.1 dyoung }
742 1.1 dyoung
743 1.1 dyoung /* Read the MAC address. */
744 1.1 dyoung reg = ATW_READ(sc, ATW_PAR0);
745 1.119 dyoung ic->ic_myaddr[0] = __SHIFTOUT(reg, ATW_PAR0_PAB0_MASK);
746 1.119 dyoung ic->ic_myaddr[1] = __SHIFTOUT(reg, ATW_PAR0_PAB1_MASK);
747 1.119 dyoung ic->ic_myaddr[2] = __SHIFTOUT(reg, ATW_PAR0_PAB2_MASK);
748 1.119 dyoung ic->ic_myaddr[3] = __SHIFTOUT(reg, ATW_PAR0_PAB3_MASK);
749 1.1 dyoung reg = ATW_READ(sc, ATW_PAR1);
750 1.119 dyoung ic->ic_myaddr[4] = __SHIFTOUT(reg, ATW_PAR1_PAB4_MASK);
751 1.119 dyoung ic->ic_myaddr[5] = __SHIFTOUT(reg, ATW_PAR1_PAB5_MASK);
752 1.1 dyoung
753 1.1 dyoung if (IEEE80211_ADDR_EQ(ic->ic_myaddr, empty_macaddr)) {
754 1.162 msaitoh aprint_error_dev(sc->sc_dev,
755 1.162 msaitoh "could not get mac address, attach failed\n");
756 1.162 msaitoh goto fail_5;
757 1.1 dyoung }
758 1.1 dyoung
759 1.162 msaitoh aprint_normal(" 802.11 address %s\n", ether_sprintf(ic->ic_myaddr));
760 1.1 dyoung
761 1.140 joerg memcpy(ifp->if_xname, device_xname(sc->sc_dev), IFNAMSIZ);
762 1.1 dyoung ifp->if_softc = sc;
763 1.165 msaitoh ifp->if_flags = IFF_SIMPLEX | IFF_BROADCAST | IFF_MULTICAST;
764 1.1 dyoung ifp->if_ioctl = atw_ioctl;
765 1.1 dyoung ifp->if_start = atw_start;
766 1.1 dyoung ifp->if_watchdog = atw_watchdog;
767 1.1 dyoung ifp->if_init = atw_init;
768 1.1 dyoung ifp->if_stop = atw_stop;
769 1.1 dyoung IFQ_SET_READY(&ifp->if_snd);
770 1.1 dyoung
771 1.85 dyoung ic->ic_ifp = ifp;
772 1.1 dyoung ic->ic_phytype = IEEE80211_T_DS;
773 1.1 dyoung ic->ic_opmode = IEEE80211_M_STA;
774 1.3 dyoung ic->ic_caps = IEEE80211_C_PMGT | IEEE80211_C_IBSS |
775 1.85 dyoung IEEE80211_C_HOSTAP | IEEE80211_C_MONITOR;
776 1.1 dyoung
777 1.163 maya ic->ic_sup_rates[IEEE80211_MODE_11B] = ieee80211_std_rateset_11b;
778 1.1 dyoung
779 1.1 dyoung /*
780 1.1 dyoung * Call MI attach routines.
781 1.1 dyoung */
782 1.1 dyoung
783 1.162 msaitoh error = if_initialize(ifp);
784 1.162 msaitoh if (error != 0) {
785 1.162 msaitoh aprint_error_dev(sc->sc_dev, "if_initialize failed(%d)\n",
786 1.162 msaitoh error);
787 1.162 msaitoh goto fail_5;
788 1.162 msaitoh }
789 1.85 dyoung ieee80211_ifattach(ic);
790 1.161 nonaka /* Use common softint-based if_input */
791 1.161 nonaka ifp->if_percpuq = if_percpuq_create(ifp);
792 1.161 nonaka if_register(ifp);
793 1.1 dyoung
794 1.134 dyoung atw_evcnt_attach(sc);
795 1.134 dyoung
796 1.3 dyoung sc->sc_newstate = ic->ic_newstate;
797 1.3 dyoung ic->ic_newstate = atw_newstate;
798 1.1 dyoung
799 1.3 dyoung sc->sc_recv_mgmt = ic->ic_recv_mgmt;
800 1.3 dyoung ic->ic_recv_mgmt = atw_recv_mgmt;
801 1.1 dyoung
802 1.3 dyoung sc->sc_node_free = ic->ic_node_free;
803 1.3 dyoung ic->ic_node_free = atw_node_free;
804 1.3 dyoung
805 1.3 dyoung sc->sc_node_alloc = ic->ic_node_alloc;
806 1.3 dyoung ic->ic_node_alloc = atw_node_alloc;
807 1.1 dyoung
808 1.85 dyoung ic->ic_crypto.cs_key_delete = atw_key_delete;
809 1.85 dyoung ic->ic_crypto.cs_key_set = atw_key_set;
810 1.85 dyoung ic->ic_crypto.cs_key_update_begin = atw_key_update_begin;
811 1.85 dyoung ic->ic_crypto.cs_key_update_end = atw_key_update_end;
812 1.85 dyoung
813 1.1 dyoung /* possibly we should fill in our own sc_send_prresp, since
814 1.1 dyoung * the ADM8211 is probably sending probe responses in ad hoc
815 1.1 dyoung * mode.
816 1.1 dyoung */
817 1.1 dyoung
818 1.3 dyoung /* complete initialization */
819 1.96 dyoung ieee80211_media_init(ic, atw_media_change, ieee80211_media_status);
820 1.127 ad callout_init(&sc->sc_scan_ch, 0);
821 1.3 dyoung
822 1.151 joerg bpf_attach2(ifp, DLT_IEEE802_11_RADIO,
823 1.12 dyoung sizeof(struct ieee80211_frame) + 64, &sc->sc_radiobpf);
824 1.1 dyoung
825 1.12 dyoung memset(&sc->sc_rxtapu, 0, sizeof(sc->sc_rxtapu));
826 1.114 dyoung sc->sc_rxtap.ar_ihdr.it_len = htole16(sizeof(sc->sc_rxtapu));
827 1.114 dyoung sc->sc_rxtap.ar_ihdr.it_present = htole32(ATW_RX_RADIOTAP_PRESENT);
828 1.12 dyoung
829 1.12 dyoung memset(&sc->sc_txtapu, 0, sizeof(sc->sc_txtapu));
830 1.114 dyoung sc->sc_txtap.at_ihdr.it_len = htole16(sizeof(sc->sc_txtapu));
831 1.114 dyoung sc->sc_txtap.at_ihdr.it_present = htole32(ATW_TX_RADIOTAP_PRESENT);
832 1.12 dyoung
833 1.88 dyoung ieee80211_announce(ic);
834 1.1 dyoung return;
835 1.1 dyoung
836 1.1 dyoung /*
837 1.1 dyoung * Free any resources we've allocated during the failed attach
838 1.1 dyoung * attempt. Do this in reverse order and fall through.
839 1.1 dyoung */
840 1.1 dyoung fail_5:
841 1.1 dyoung for (i = 0; i < ATW_NRXDESC; i++) {
842 1.1 dyoung if (sc->sc_rxsoft[i].rxs_dmamap == NULL)
843 1.1 dyoung continue;
844 1.1 dyoung bus_dmamap_destroy(sc->sc_dmat, sc->sc_rxsoft[i].rxs_dmamap);
845 1.1 dyoung }
846 1.1 dyoung fail_4:
847 1.1 dyoung for (i = 0; i < ATW_TXQUEUELEN; i++) {
848 1.1 dyoung if (sc->sc_txsoft[i].txs_dmamap == NULL)
849 1.1 dyoung continue;
850 1.1 dyoung bus_dmamap_destroy(sc->sc_dmat, sc->sc_txsoft[i].txs_dmamap);
851 1.1 dyoung }
852 1.1 dyoung bus_dmamap_unload(sc->sc_dmat, sc->sc_cddmamap);
853 1.1 dyoung fail_3:
854 1.1 dyoung bus_dmamap_destroy(sc->sc_dmat, sc->sc_cddmamap);
855 1.1 dyoung fail_2:
856 1.126 christos bus_dmamem_unmap(sc->sc_dmat, (void *)sc->sc_control_data,
857 1.1 dyoung sizeof(struct atw_control_data));
858 1.1 dyoung fail_1:
859 1.1 dyoung bus_dmamem_free(sc->sc_dmat, &sc->sc_cdseg, sc->sc_cdnseg);
860 1.1 dyoung fail_0:
861 1.161 nonaka if (sc->sc_soft_ih != NULL) {
862 1.161 nonaka softint_disestablish(sc->sc_soft_ih);
863 1.161 nonaka sc->sc_soft_ih = NULL;
864 1.161 nonaka }
865 1.1 dyoung }
866 1.1 dyoung
867 1.3 dyoung static struct ieee80211_node *
868 1.85 dyoung atw_node_alloc(struct ieee80211_node_table *nt)
869 1.3 dyoung {
870 1.85 dyoung struct atw_softc *sc = (struct atw_softc *)nt->nt_ic->ic_ifp->if_softc;
871 1.85 dyoung struct ieee80211_node *ni = (*sc->sc_node_alloc)(nt);
872 1.3 dyoung
873 1.140 joerg DPRINTF(sc, ("%s: alloc node %p\n", device_xname(sc->sc_dev), ni));
874 1.3 dyoung return ni;
875 1.3 dyoung }
876 1.3 dyoung
877 1.3 dyoung static void
878 1.85 dyoung atw_node_free(struct ieee80211_node *ni)
879 1.3 dyoung {
880 1.85 dyoung struct atw_softc *sc = (struct atw_softc *)ni->ni_ic->ic_ifp->if_softc;
881 1.3 dyoung
882 1.140 joerg DPRINTF(sc, ("%s: freeing node %p %s\n", device_xname(sc->sc_dev), ni,
883 1.3 dyoung ether_sprintf(ni->ni_bssid)));
884 1.85 dyoung (*sc->sc_node_free)(ni);
885 1.3 dyoung }
886 1.3 dyoung
887 1.69 dyoung
888 1.69 dyoung static void
889 1.69 dyoung atw_test1_reset(struct atw_softc *sc)
890 1.69 dyoung {
891 1.69 dyoung switch (sc->sc_rev) {
892 1.69 dyoung case ATW_REVISION_BA:
893 1.69 dyoung if (1 /* XXX condition on transceiver type */) {
894 1.69 dyoung ATW_SET(sc, ATW_TEST1, ATW_TEST1_TESTMODE_MONITOR);
895 1.69 dyoung }
896 1.69 dyoung break;
897 1.69 dyoung case ATW_REVISION_CA:
898 1.69 dyoung ATW_CLR(sc, ATW_TEST1, ATW_TEST1_TESTMODE_MASK);
899 1.69 dyoung break;
900 1.69 dyoung default:
901 1.69 dyoung break;
902 1.69 dyoung }
903 1.69 dyoung }
904 1.69 dyoung
905 1.1 dyoung /*
906 1.1 dyoung * atw_reset:
907 1.1 dyoung *
908 1.1 dyoung * Perform a soft reset on the ADM8211.
909 1.1 dyoung */
910 1.1 dyoung void
911 1.23 dyoung atw_reset(struct atw_softc *sc)
912 1.1 dyoung {
913 1.1 dyoung int i;
914 1.156 riz uint32_t lpc __atwdebugused;
915 1.63 dyoung
916 1.63 dyoung ATW_WRITE(sc, ATW_NAR, 0x0);
917 1.70 dyoung DELAY(atw_nar_delay);
918 1.63 dyoung
919 1.63 dyoung /* Reference driver has a cryptic remark indicating that this might
920 1.63 dyoung * power-on the chip. I know that it turns off power-saving....
921 1.63 dyoung */
922 1.63 dyoung ATW_WRITE(sc, ATW_FRCTL, 0x0);
923 1.1 dyoung
924 1.1 dyoung ATW_WRITE(sc, ATW_PAR, ATW_PAR_SWR);
925 1.1 dyoung
926 1.70 dyoung for (i = 0; i < 50000 / atw_pseudo_milli; i++) {
927 1.100 dyoung if ((ATW_READ(sc, ATW_PAR) & ATW_PAR_SWR) == 0)
928 1.1 dyoung break;
929 1.70 dyoung DELAY(atw_pseudo_milli);
930 1.1 dyoung }
931 1.1 dyoung
932 1.63 dyoung /* ... and then pause 100ms longer for good measure. */
933 1.70 dyoung DELAY(atw_magic_delay1);
934 1.63 dyoung
935 1.140 joerg DPRINTF2(sc, ("%s: atw_reset %d iterations\n", device_xname(sc->sc_dev), i));
936 1.1 dyoung
937 1.1 dyoung if (ATW_ISSET(sc, ATW_PAR, ATW_PAR_SWR))
938 1.140 joerg aprint_error_dev(sc->sc_dev, "reset failed to complete\n");
939 1.1 dyoung
940 1.63 dyoung /*
941 1.63 dyoung * Initialize the PCI Access Register.
942 1.63 dyoung */
943 1.63 dyoung sc->sc_busmode = ATW_PAR_PBL_8DW;
944 1.63 dyoung
945 1.63 dyoung ATW_WRITE(sc, ATW_PAR, sc->sc_busmode);
946 1.140 joerg DPRINTF(sc, ("%s: ATW_PAR %08x busmode %08x\n", device_xname(sc->sc_dev),
947 1.63 dyoung ATW_READ(sc, ATW_PAR), sc->sc_busmode));
948 1.63 dyoung
949 1.100 dyoung atw_test1_reset(sc);
950 1.100 dyoung
951 1.100 dyoung /* Turn off maximum power saving, etc. */
952 1.63 dyoung ATW_WRITE(sc, ATW_FRCTL, 0x0);
953 1.63 dyoung
954 1.70 dyoung DELAY(atw_magic_delay2);
955 1.1 dyoung
956 1.1 dyoung /* Recall EEPROM. */
957 1.1 dyoung ATW_SET(sc, ATW_TEST0, ATW_TEST0_EPRLD);
958 1.1 dyoung
959 1.70 dyoung DELAY(atw_magic_delay4);
960 1.1 dyoung
961 1.156 riz lpc = ATW_READ(sc, ATW_LPC);
962 1.63 dyoung
963 1.63 dyoung DPRINTF(sc, ("%s: ATW_LPC %#08x\n", __func__, lpc));
964 1.63 dyoung
965 1.1 dyoung /* A reset seems to affect the SRAM contents, so put them into
966 1.1 dyoung * a known state.
967 1.1 dyoung */
968 1.1 dyoung atw_clear_sram(sc);
969 1.1 dyoung
970 1.63 dyoung memset(sc->sc_bssid, 0xff, sizeof(sc->sc_bssid));
971 1.1 dyoung }
972 1.1 dyoung
973 1.1 dyoung static void
974 1.23 dyoung atw_clear_sram(struct atw_softc *sc)
975 1.1 dyoung {
976 1.1 dyoung memset(sc->sc_sram, 0, sizeof(sc->sc_sram));
977 1.85 dyoung sc->sc_flags &= ~ATWF_WEP_SRAM_VALID;
978 1.1 dyoung /* XXX not for revision 0x20. */
979 1.69 dyoung atw_write_sram(sc, 0, sc->sc_sram, sc->sc_sramlen);
980 1.1 dyoung }
981 1.1 dyoung
982 1.1 dyoung /* TBD atw_init
983 1.1 dyoung *
984 1.3 dyoung * set MAC based on ic->ic_bss->myaddr
985 1.1 dyoung * write WEP keys
986 1.1 dyoung * set TX rate
987 1.1 dyoung */
988 1.1 dyoung
989 1.64 dyoung /* Tell the ADM8211 to raise ATW_INTR_LINKOFF if 7 beacon intervals pass
990 1.64 dyoung * without receiving a beacon with the preferred BSSID & SSID.
991 1.64 dyoung * atw_write_bssid & atw_write_ssid set the BSSID & SSID.
992 1.1 dyoung */
993 1.64 dyoung static void
994 1.64 dyoung atw_wcsr_init(struct atw_softc *sc)
995 1.1 dyoung {
996 1.64 dyoung uint32_t wcsr;
997 1.1 dyoung
998 1.64 dyoung wcsr = ATW_READ(sc, ATW_WCSR);
999 1.157 christos wcsr &= ~ATW_WCSR_BLN_MASK;
1000 1.119 dyoung wcsr |= __SHIFTIN(7, ATW_WCSR_BLN_MASK);
1001 1.157 christos /* We always want to wake up on link loss or TSFT out of range */
1002 1.166 msaitoh wcsr |= ATW_WCSR_LSOE | ATW_WCSR_TSFTWE;
1003 1.157 christos ATW_WRITE(sc, ATW_WCSR, wcsr);
1004 1.1 dyoung
1005 1.64 dyoung DPRINTF(sc, ("%s: %s reg[WCSR] = %08x\n",
1006 1.140 joerg device_xname(sc->sc_dev), __func__, ATW_READ(sc, ATW_WCSR)));
1007 1.64 dyoung }
1008 1.1 dyoung
1009 1.64 dyoung /* Turn off power management. Set Rx store-and-forward mode. */
1010 1.64 dyoung static void
1011 1.64 dyoung atw_cmdr_init(struct atw_softc *sc)
1012 1.64 dyoung {
1013 1.64 dyoung uint32_t cmdr;
1014 1.64 dyoung cmdr = ATW_READ(sc, ATW_CMDR);
1015 1.64 dyoung cmdr &= ~ATW_CMDR_APM;
1016 1.64 dyoung cmdr |= ATW_CMDR_RTE;
1017 1.64 dyoung cmdr &= ~ATW_CMDR_DRT_MASK;
1018 1.64 dyoung cmdr |= ATW_CMDR_DRT_SF;
1019 1.3 dyoung
1020 1.64 dyoung ATW_WRITE(sc, ATW_CMDR, cmdr);
1021 1.64 dyoung }
1022 1.1 dyoung
1023 1.64 dyoung static void
1024 1.64 dyoung atw_tofs2_init(struct atw_softc *sc)
1025 1.64 dyoung {
1026 1.64 dyoung uint32_t tofs2;
1027 1.14 dyoung /* XXX this magic can probably be figured out from the RFMD docs */
1028 1.64 dyoung #ifndef ATW_REFSLAVE
1029 1.119 dyoung tofs2 = __SHIFTIN(4, ATW_TOFS2_PWR1UP_MASK) | /* 8 ms = 4 * 2 ms */
1030 1.119 dyoung __SHIFTIN(13, ATW_TOFS2_PWR0PAPE_MASK) | /* 13 us */
1031 1.119 dyoung __SHIFTIN(8, ATW_TOFS2_PWR1PAPE_MASK) | /* 8 us */
1032 1.119 dyoung __SHIFTIN(5, ATW_TOFS2_PWR0TRSW_MASK) | /* 5 us */
1033 1.119 dyoung __SHIFTIN(12, ATW_TOFS2_PWR1TRSW_MASK) | /* 12 us */
1034 1.119 dyoung __SHIFTIN(13, ATW_TOFS2_PWR0PE2_MASK) | /* 13 us */
1035 1.119 dyoung __SHIFTIN(4, ATW_TOFS2_PWR1PE2_MASK) | /* 4 us */
1036 1.119 dyoung __SHIFTIN(5, ATW_TOFS2_PWR0TXPE_MASK); /* 5 us */
1037 1.64 dyoung #else
1038 1.64 dyoung /* XXX new magic from reference driver source */
1039 1.119 dyoung tofs2 = __SHIFTIN(8, ATW_TOFS2_PWR1UP_MASK) | /* 8 ms = 4 * 2 ms */
1040 1.119 dyoung __SHIFTIN(8, ATW_TOFS2_PWR0PAPE_MASK) | /* 8 us */
1041 1.119 dyoung __SHIFTIN(1, ATW_TOFS2_PWR1PAPE_MASK) | /* 1 us */
1042 1.119 dyoung __SHIFTIN(5, ATW_TOFS2_PWR0TRSW_MASK) | /* 5 us */
1043 1.119 dyoung __SHIFTIN(12, ATW_TOFS2_PWR1TRSW_MASK) | /* 12 us */
1044 1.119 dyoung __SHIFTIN(13, ATW_TOFS2_PWR0PE2_MASK) | /* 13 us */
1045 1.119 dyoung __SHIFTIN(1, ATW_TOFS2_PWR1PE2_MASK) | /* 1 us */
1046 1.119 dyoung __SHIFTIN(8, ATW_TOFS2_PWR0TXPE_MASK); /* 8 us */
1047 1.64 dyoung #endif
1048 1.64 dyoung ATW_WRITE(sc, ATW_TOFS2, tofs2);
1049 1.64 dyoung }
1050 1.1 dyoung
1051 1.64 dyoung static void
1052 1.64 dyoung atw_nar_init(struct atw_softc *sc)
1053 1.64 dyoung {
1054 1.166 msaitoh ATW_WRITE(sc, ATW_NAR, ATW_NAR_SF | ATW_NAR_PB);
1055 1.64 dyoung }
1056 1.64 dyoung
1057 1.64 dyoung static void
1058 1.64 dyoung atw_txlmt_init(struct atw_softc *sc)
1059 1.64 dyoung {
1060 1.119 dyoung ATW_WRITE(sc, ATW_TXLMT, __SHIFTIN(512, ATW_TXLMT_MTMLT_MASK) |
1061 1.167 msaitoh __SHIFTIN(1, ATW_TXLMT_SRTYLIM_MASK));
1062 1.64 dyoung }
1063 1.1 dyoung
1064 1.64 dyoung static void
1065 1.64 dyoung atw_test1_init(struct atw_softc *sc)
1066 1.64 dyoung {
1067 1.64 dyoung uint32_t test1;
1068 1.64 dyoung
1069 1.64 dyoung test1 = ATW_READ(sc, ATW_TEST1);
1070 1.166 msaitoh test1 &= ~(ATW_TEST1_DBGREAD_MASK | ATW_TEST1_CONTROL);
1071 1.64 dyoung /* XXX magic 0x1 */
1072 1.119 dyoung test1 |= __SHIFTIN(0x1, ATW_TEST1_DBGREAD_MASK) | ATW_TEST1_CONTROL;
1073 1.64 dyoung ATW_WRITE(sc, ATW_TEST1, test1);
1074 1.64 dyoung }
1075 1.64 dyoung
1076 1.64 dyoung static void
1077 1.64 dyoung atw_rf_reset(struct atw_softc *sc)
1078 1.64 dyoung {
1079 1.1 dyoung /* XXX this resets an Intersil RF front-end? */
1080 1.1 dyoung /* TBD condition on Intersil RFType? */
1081 1.1 dyoung ATW_WRITE(sc, ATW_SYNRF, ATW_SYNRF_INTERSIL_EN);
1082 1.70 dyoung DELAY(atw_rf_delay1);
1083 1.1 dyoung ATW_WRITE(sc, ATW_SYNRF, 0);
1084 1.70 dyoung DELAY(atw_rf_delay2);
1085 1.64 dyoung }
1086 1.64 dyoung
1087 1.64 dyoung /* Set 16 TU max duration for the contention-free period (CFP). */
1088 1.64 dyoung static void
1089 1.64 dyoung atw_cfp_init(struct atw_softc *sc)
1090 1.64 dyoung {
1091 1.64 dyoung uint32_t cfpp;
1092 1.1 dyoung
1093 1.64 dyoung cfpp = ATW_READ(sc, ATW_CFPP);
1094 1.64 dyoung cfpp &= ~ATW_CFPP_CFPMD;
1095 1.119 dyoung cfpp |= __SHIFTIN(16, ATW_CFPP_CFPMD);
1096 1.64 dyoung ATW_WRITE(sc, ATW_CFPP, cfpp);
1097 1.64 dyoung }
1098 1.1 dyoung
1099 1.64 dyoung static void
1100 1.64 dyoung atw_tofs0_init(struct atw_softc *sc)
1101 1.64 dyoung {
1102 1.113 lukem /* XXX I guess that the Cardbus clock is 22 MHz?
1103 1.1 dyoung * I am assuming that the role of ATW_TOFS0_USCNT is
1104 1.113 lukem * to divide the bus clock to get a 1 MHz clock---the datasheet is not
1105 1.1 dyoung * very clear on this point. It says in the datasheet that it is
1106 1.125 christos * possible for the ADM8211 to accommodate bus speeds between 22 MHz
1107 1.113 lukem * and 33 MHz; maybe this is the way? I see a binary-only driver write
1108 1.1 dyoung * these values. These values are also the power-on default.
1109 1.1 dyoung */
1110 1.1 dyoung ATW_WRITE(sc, ATW_TOFS0,
1111 1.119 dyoung __SHIFTIN(22, ATW_TOFS0_USCNT_MASK) |
1112 1.1 dyoung ATW_TOFS0_TUCNT_MASK /* set all bits in TUCNT */);
1113 1.64 dyoung }
1114 1.1 dyoung
1115 1.64 dyoung /* Initialize interframe spacing: 802.11b slot time, SIFS, DIFS, EIFS. */
1116 1.64 dyoung static void
1117 1.64 dyoung atw_ifs_init(struct atw_softc *sc)
1118 1.64 dyoung {
1119 1.64 dyoung uint32_t ifst;
1120 1.64 dyoung /* XXX EIFS=0x64, SIFS=110 are used by the reference driver.
1121 1.64 dyoung * Go figure.
1122 1.1 dyoung */
1123 1.119 dyoung ifst = __SHIFTIN(IEEE80211_DUR_DS_SLOT, ATW_IFST_SLOT_MASK) |
1124 1.145 dyoung __SHIFTIN(22 * 10 /* IEEE80211_DUR_DS_SIFS */ /* # of 22 MHz cycles */,
1125 1.167 msaitoh ATW_IFST_SIFS_MASK) |
1126 1.119 dyoung __SHIFTIN(IEEE80211_DUR_DS_DIFS, ATW_IFST_DIFS_MASK) |
1127 1.145 dyoung __SHIFTIN(IEEE80211_DUR_DS_EIFS, ATW_IFST_EIFS_MASK);
1128 1.1 dyoung
1129 1.64 dyoung ATW_WRITE(sc, ATW_IFST, ifst);
1130 1.64 dyoung }
1131 1.1 dyoung
1132 1.64 dyoung static void
1133 1.64 dyoung atw_response_times_init(struct atw_softc *sc)
1134 1.64 dyoung {
1135 1.64 dyoung /* XXX More magic. Relates to ACK timing? The datasheet seems to
1136 1.64 dyoung * indicate that the MAC expects at least SIFS + MIRT microseconds
1137 1.64 dyoung * to pass after it transmits a frame that requires a response;
1138 1.64 dyoung * it waits at most SIFS + MART microseconds for the response.
1139 1.64 dyoung * Surely this is not the ACK timeout?
1140 1.64 dyoung */
1141 1.119 dyoung ATW_WRITE(sc, ATW_RSPT, __SHIFTIN(0xffff, ATW_RSPT_MART_MASK) |
1142 1.119 dyoung __SHIFTIN(0xff, ATW_RSPT_MIRT_MASK));
1143 1.64 dyoung }
1144 1.1 dyoung
1145 1.64 dyoung /* Set up the MMI read/write addresses for the baseband. The Tx/Rx
1146 1.64 dyoung * engines read and write baseband registers after Rx and before
1147 1.64 dyoung * Tx, respectively.
1148 1.64 dyoung */
1149 1.64 dyoung static void
1150 1.64 dyoung atw_bbp_io_init(struct atw_softc *sc)
1151 1.64 dyoung {
1152 1.69 dyoung uint32_t mmiraddr2;
1153 1.69 dyoung
1154 1.69 dyoung /* XXX The reference driver does this, but is it *really*
1155 1.69 dyoung * necessary?
1156 1.69 dyoung */
1157 1.69 dyoung switch (sc->sc_rev) {
1158 1.69 dyoung case ATW_REVISION_AB:
1159 1.69 dyoung case ATW_REVISION_AF:
1160 1.69 dyoung mmiraddr2 = 0x0;
1161 1.69 dyoung break;
1162 1.69 dyoung default:
1163 1.69 dyoung mmiraddr2 = ATW_READ(sc, ATW_MMIRADDR2);
1164 1.69 dyoung mmiraddr2 &=
1165 1.166 msaitoh ~(ATW_MMIRADDR2_PROREXT | ATW_MMIRADDR2_PRORLEN_MASK);
1166 1.69 dyoung break;
1167 1.69 dyoung }
1168 1.69 dyoung
1169 1.1 dyoung switch (sc->sc_bbptype) {
1170 1.1 dyoung case ATW_BBPTYPE_INTERSIL:
1171 1.1 dyoung ATW_WRITE(sc, ATW_MMIWADDR, ATW_MMIWADDR_INTERSIL);
1172 1.1 dyoung ATW_WRITE(sc, ATW_MMIRADDR1, ATW_MMIRADDR1_INTERSIL);
1173 1.69 dyoung mmiraddr2 |= ATW_MMIRADDR2_INTERSIL;
1174 1.1 dyoung break;
1175 1.1 dyoung case ATW_BBPTYPE_MARVEL:
1176 1.64 dyoung /* TBD find out the Marvel settings. */
1177 1.1 dyoung break;
1178 1.1 dyoung case ATW_BBPTYPE_RFMD:
1179 1.64 dyoung default:
1180 1.1 dyoung ATW_WRITE(sc, ATW_MMIWADDR, ATW_MMIWADDR_RFMD);
1181 1.1 dyoung ATW_WRITE(sc, ATW_MMIRADDR1, ATW_MMIRADDR1_RFMD);
1182 1.69 dyoung mmiraddr2 |= ATW_MMIRADDR2_RFMD;
1183 1.1 dyoung break;
1184 1.1 dyoung }
1185 1.69 dyoung ATW_WRITE(sc, ATW_MMIRADDR2, mmiraddr2);
1186 1.64 dyoung ATW_WRITE(sc, ATW_MACTEST, ATW_MACTEST_MMI_USETXCLK);
1187 1.64 dyoung }
1188 1.1 dyoung
1189 1.64 dyoung /*
1190 1.64 dyoung * atw_init: [ ifnet interface function ]
1191 1.64 dyoung *
1192 1.64 dyoung * Initialize the interface. Must be called at splnet().
1193 1.64 dyoung */
1194 1.64 dyoung int
1195 1.64 dyoung atw_init(struct ifnet *ifp)
1196 1.64 dyoung {
1197 1.64 dyoung struct atw_softc *sc = ifp->if_softc;
1198 1.64 dyoung struct ieee80211com *ic = &sc->sc_ic;
1199 1.64 dyoung struct atw_txsoft *txs;
1200 1.64 dyoung struct atw_rxsoft *rxs;
1201 1.64 dyoung int i, error = 0;
1202 1.1 dyoung
1203 1.146 dyoung if (device_is_active(sc->sc_dev)) {
1204 1.146 dyoung /*
1205 1.146 dyoung * Cancel any pending I/O.
1206 1.146 dyoung */
1207 1.146 dyoung atw_stop(ifp, 0);
1208 1.146 dyoung } else if (!pmf_device_subtree_resume(sc->sc_dev, &sc->sc_qual) ||
1209 1.167 msaitoh !device_is_active(sc->sc_dev))
1210 1.146 dyoung return 0;
1211 1.1 dyoung
1212 1.1 dyoung /*
1213 1.146 dyoung * Reset the chip to a known state.
1214 1.1 dyoung */
1215 1.146 dyoung atw_reset(sc);
1216 1.64 dyoung
1217 1.64 dyoung DPRINTF(sc, ("%s: channel %d freq %d flags 0x%04x\n",
1218 1.90 skrll __func__, ieee80211_chan2ieee(ic, ic->ic_curchan),
1219 1.90 skrll ic->ic_curchan->ic_freq, ic->ic_curchan->ic_flags));
1220 1.1 dyoung
1221 1.64 dyoung atw_wcsr_init(sc);
1222 1.64 dyoung
1223 1.64 dyoung atw_cmdr_init(sc);
1224 1.64 dyoung
1225 1.64 dyoung /* Set data rate for PLCP Signal field, 1Mbps = 10 x 100Kb/s.
1226 1.1 dyoung *
1227 1.64 dyoung * XXX Set transmit power for ATIM, RTS, Beacon.
1228 1.1 dyoung */
1229 1.119 dyoung ATW_WRITE(sc, ATW_PLCPHD, __SHIFTIN(10, ATW_PLCPHD_SIGNAL_MASK) |
1230 1.119 dyoung __SHIFTIN(0xb0, ATW_PLCPHD_SERVICE_MASK));
1231 1.64 dyoung
1232 1.64 dyoung atw_tofs2_init(sc);
1233 1.64 dyoung
1234 1.64 dyoung atw_nar_init(sc);
1235 1.64 dyoung
1236 1.64 dyoung atw_txlmt_init(sc);
1237 1.64 dyoung
1238 1.64 dyoung atw_test1_init(sc);
1239 1.64 dyoung
1240 1.64 dyoung atw_rf_reset(sc);
1241 1.64 dyoung
1242 1.64 dyoung atw_cfp_init(sc);
1243 1.64 dyoung
1244 1.64 dyoung atw_tofs0_init(sc);
1245 1.64 dyoung
1246 1.64 dyoung atw_ifs_init(sc);
1247 1.64 dyoung
1248 1.64 dyoung /* XXX Fall asleep after one second of inactivity.
1249 1.64 dyoung * XXX A frame may only dribble in for 65536us.
1250 1.64 dyoung */
1251 1.64 dyoung ATW_WRITE(sc, ATW_RMD,
1252 1.119 dyoung __SHIFTIN(1, ATW_RMD_PCNT) | __SHIFTIN(0xffff, ATW_RMD_RMRD_MASK));
1253 1.64 dyoung
1254 1.64 dyoung atw_response_times_init(sc);
1255 1.64 dyoung
1256 1.64 dyoung atw_bbp_io_init(sc);
1257 1.64 dyoung
1258 1.64 dyoung ATW_WRITE(sc, ATW_STSR, 0xffffffff);
1259 1.1 dyoung
1260 1.64 dyoung if ((error = atw_rf3000_init(sc)) != 0)
1261 1.64 dyoung goto out;
1262 1.1 dyoung
1263 1.1 dyoung ATW_WRITE(sc, ATW_PAR, sc->sc_busmode);
1264 1.140 joerg DPRINTF(sc, ("%s: ATW_PAR %08x busmode %08x\n", device_xname(sc->sc_dev),
1265 1.1 dyoung ATW_READ(sc, ATW_PAR), sc->sc_busmode));
1266 1.1 dyoung
1267 1.1 dyoung /*
1268 1.1 dyoung * Initialize the transmit descriptor ring.
1269 1.1 dyoung */
1270 1.1 dyoung memset(sc->sc_txdescs, 0, sizeof(sc->sc_txdescs));
1271 1.1 dyoung for (i = 0; i < ATW_NTXDESC; i++) {
1272 1.51 dyoung sc->sc_txdescs[i].at_ctl = 0;
1273 1.1 dyoung /* no transmit chaining */
1274 1.51 dyoung sc->sc_txdescs[i].at_flags = 0 /* ATW_TXFLAG_TCH */;
1275 1.1 dyoung sc->sc_txdescs[i].at_buf2 =
1276 1.1 dyoung htole32(ATW_CDTXADDR(sc, ATW_NEXTTX(i)));
1277 1.1 dyoung }
1278 1.1 dyoung /* use ring mode */
1279 1.51 dyoung sc->sc_txdescs[ATW_NTXDESC - 1].at_flags |= htole32(ATW_TXFLAG_TER);
1280 1.1 dyoung ATW_CDTXSYNC(sc, 0, ATW_NTXDESC,
1281 1.166 msaitoh BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
1282 1.1 dyoung sc->sc_txfree = ATW_NTXDESC;
1283 1.1 dyoung sc->sc_txnext = 0;
1284 1.1 dyoung
1285 1.1 dyoung /*
1286 1.1 dyoung * Initialize the transmit job descriptors.
1287 1.1 dyoung */
1288 1.1 dyoung SIMPLEQ_INIT(&sc->sc_txfreeq);
1289 1.1 dyoung SIMPLEQ_INIT(&sc->sc_txdirtyq);
1290 1.1 dyoung for (i = 0; i < ATW_TXQUEUELEN; i++) {
1291 1.1 dyoung txs = &sc->sc_txsoft[i];
1292 1.1 dyoung txs->txs_mbuf = NULL;
1293 1.1 dyoung SIMPLEQ_INSERT_TAIL(&sc->sc_txfreeq, txs, txs_q);
1294 1.1 dyoung }
1295 1.1 dyoung
1296 1.1 dyoung /*
1297 1.1 dyoung * Initialize the receive descriptor and receive job
1298 1.1 dyoung * descriptor rings.
1299 1.1 dyoung */
1300 1.1 dyoung for (i = 0; i < ATW_NRXDESC; i++) {
1301 1.1 dyoung rxs = &sc->sc_rxsoft[i];
1302 1.1 dyoung if (rxs->rxs_mbuf == NULL) {
1303 1.1 dyoung if ((error = atw_add_rxbuf(sc, i)) != 0) {
1304 1.146 dyoung aprint_error_dev(sc->sc_dev,
1305 1.146 dyoung "unable to allocate or map rx buffer %d, "
1306 1.146 dyoung "error = %d\n", i, error);
1307 1.1 dyoung /*
1308 1.1 dyoung * XXX Should attempt to run with fewer receive
1309 1.1 dyoung * XXX buffers instead of just failing.
1310 1.1 dyoung */
1311 1.1 dyoung atw_rxdrain(sc);
1312 1.1 dyoung goto out;
1313 1.1 dyoung }
1314 1.1 dyoung } else
1315 1.132 dyoung atw_init_rxdesc(sc, i);
1316 1.1 dyoung }
1317 1.1 dyoung sc->sc_rxptr = 0;
1318 1.1 dyoung
1319 1.1 dyoung /*
1320 1.1 dyoung * Initialize the interrupt mask and enable interrupts.
1321 1.1 dyoung */
1322 1.1 dyoung /* normal interrupts */
1323 1.167 msaitoh sc->sc_inten = ATW_INTR_TCI | ATW_INTR_TDU | ATW_INTR_RCI |
1324 1.1 dyoung ATW_INTR_NISS | ATW_INTR_LINKON | ATW_INTR_BCNTC;
1325 1.1 dyoung
1326 1.1 dyoung /* abnormal interrupts */
1327 1.1 dyoung sc->sc_inten |= ATW_INTR_TPS | ATW_INTR_TLT | ATW_INTR_TRT |
1328 1.1 dyoung ATW_INTR_TUF | ATW_INTR_RDU | ATW_INTR_RPS | ATW_INTR_AISS |
1329 1.1 dyoung ATW_INTR_FBE | ATW_INTR_LINKOFF | ATW_INTR_TSFTF | ATW_INTR_TSCZ;
1330 1.1 dyoung
1331 1.1 dyoung sc->sc_linkint_mask = ATW_INTR_LINKON | ATW_INTR_LINKOFF |
1332 1.1 dyoung ATW_INTR_BCNTC | ATW_INTR_TSFTF | ATW_INTR_TSCZ;
1333 1.1 dyoung sc->sc_rxint_mask = ATW_INTR_RCI | ATW_INTR_RDU;
1334 1.1 dyoung sc->sc_txint_mask = ATW_INTR_TCI | ATW_INTR_TUF | ATW_INTR_TLT |
1335 1.1 dyoung ATW_INTR_TRT;
1336 1.1 dyoung
1337 1.1 dyoung sc->sc_linkint_mask &= sc->sc_inten;
1338 1.1 dyoung sc->sc_rxint_mask &= sc->sc_inten;
1339 1.1 dyoung sc->sc_txint_mask &= sc->sc_inten;
1340 1.1 dyoung
1341 1.1 dyoung ATW_WRITE(sc, ATW_IER, sc->sc_inten);
1342 1.1 dyoung ATW_WRITE(sc, ATW_STSR, 0xffffffff);
1343 1.1 dyoung
1344 1.1 dyoung DPRINTF(sc, ("%s: ATW_IER %08x, inten %08x\n",
1345 1.140 joerg device_xname(sc->sc_dev), ATW_READ(sc, ATW_IER), sc->sc_inten));
1346 1.1 dyoung
1347 1.1 dyoung /*
1348 1.1 dyoung * Give the transmit and receive rings to the ADM8211.
1349 1.1 dyoung */
1350 1.64 dyoung ATW_WRITE(sc, ATW_RDB, ATW_CDRXADDR(sc, sc->sc_rxptr));
1351 1.1 dyoung ATW_WRITE(sc, ATW_TDBD, ATW_CDTXADDR(sc, sc->sc_txnext));
1352 1.64 dyoung
1353 1.64 dyoung sc->sc_txthresh = 0;
1354 1.64 dyoung sc->sc_opmode = ATW_NAR_SR | ATW_NAR_ST |
1355 1.64 dyoung sc->sc_txth[sc->sc_txthresh].txth_opmode;
1356 1.1 dyoung
1357 1.1 dyoung /* common 802.11 configuration */
1358 1.1 dyoung ic->ic_flags &= ~IEEE80211_F_IBSSON;
1359 1.1 dyoung switch (ic->ic_opmode) {
1360 1.1 dyoung case IEEE80211_M_STA:
1361 1.1 dyoung break;
1362 1.1 dyoung case IEEE80211_M_AHDEMO: /* XXX */
1363 1.1 dyoung case IEEE80211_M_IBSS:
1364 1.16 dyoung ic->ic_flags |= IEEE80211_F_IBSSON;
1365 1.16 dyoung /*FALLTHROUGH*/
1366 1.16 dyoung case IEEE80211_M_HOSTAP: /* XXX */
1367 1.1 dyoung break;
1368 1.1 dyoung case IEEE80211_M_MONITOR: /* XXX */
1369 1.1 dyoung break;
1370 1.1 dyoung }
1371 1.1 dyoung
1372 1.1 dyoung switch (ic->ic_opmode) {
1373 1.1 dyoung case IEEE80211_M_AHDEMO:
1374 1.1 dyoung case IEEE80211_M_HOSTAP:
1375 1.87 dyoung #ifndef IEEE80211_NO_HOSTAP
1376 1.3 dyoung ic->ic_bss->ni_intval = ic->ic_lintval;
1377 1.3 dyoung ic->ic_bss->ni_rssi = 0;
1378 1.3 dyoung ic->ic_bss->ni_rstamp = 0;
1379 1.87 dyoung #endif /* !IEEE80211_NO_HOSTAP */
1380 1.1 dyoung break;
1381 1.10 dyoung default: /* XXX */
1382 1.1 dyoung break;
1383 1.1 dyoung }
1384 1.1 dyoung
1385 1.64 dyoung sc->sc_wepctl = 0;
1386 1.64 dyoung
1387 1.1 dyoung atw_write_ssid(sc);
1388 1.1 dyoung atw_write_sup_rates(sc);
1389 1.94 dyoung atw_write_wep(sc);
1390 1.1 dyoung
1391 1.64 dyoung ic->ic_state = IEEE80211_S_INIT;
1392 1.64 dyoung
1393 1.1 dyoung /*
1394 1.1 dyoung * Set the receive filter. This will start the transmit and
1395 1.1 dyoung * receive processes.
1396 1.1 dyoung */
1397 1.1 dyoung atw_filter_setup(sc);
1398 1.1 dyoung
1399 1.1 dyoung /*
1400 1.1 dyoung * Start the receive process.
1401 1.1 dyoung */
1402 1.1 dyoung ATW_WRITE(sc, ATW_RDR, 0x1);
1403 1.1 dyoung
1404 1.1 dyoung /*
1405 1.1 dyoung * Note that the interface is now running.
1406 1.1 dyoung */
1407 1.1 dyoung ifp->if_flags |= IFF_RUNNING;
1408 1.1 dyoung
1409 1.64 dyoung /* send no beacons, yet. */
1410 1.64 dyoung atw_start_beacon(sc, 0);
1411 1.64 dyoung
1412 1.64 dyoung if (ic->ic_opmode == IEEE80211_M_MONITOR)
1413 1.64 dyoung error = ieee80211_new_state(ic, IEEE80211_S_RUN, -1);
1414 1.64 dyoung else
1415 1.10 dyoung error = ieee80211_new_state(ic, IEEE80211_S_SCAN, -1);
1416 1.1 dyoung out:
1417 1.1 dyoung if (error) {
1418 1.145 dyoung ifp->if_flags &= ~IFF_RUNNING;
1419 1.91 dyoung sc->sc_tx_timer = 0;
1420 1.1 dyoung ifp->if_timer = 0;
1421 1.140 joerg printf("%s: interface not running\n", device_xname(sc->sc_dev));
1422 1.1 dyoung }
1423 1.1 dyoung #ifdef ATW_DEBUG
1424 1.1 dyoung atw_print_regs(sc, "end of init");
1425 1.1 dyoung #endif /* ATW_DEBUG */
1426 1.1 dyoung
1427 1.1 dyoung return (error);
1428 1.1 dyoung }
1429 1.1 dyoung
1430 1.1 dyoung /* enable == 1: host control of RF3000/Si4126 through ATW_SYNCTL.
1431 1.1 dyoung * 0: MAC control of RF3000/Si4126.
1432 1.1 dyoung *
1433 1.1 dyoung * Applies power, or selects RF front-end? Sets reset condition.
1434 1.1 dyoung *
1435 1.1 dyoung * TBD support non-RFMD BBP, non-SiLabs synth.
1436 1.1 dyoung */
1437 1.1 dyoung static void
1438 1.59 dyoung atw_bbp_io_enable(struct atw_softc *sc, int enable)
1439 1.1 dyoung {
1440 1.1 dyoung if (enable) {
1441 1.1 dyoung ATW_WRITE(sc, ATW_SYNRF,
1442 1.166 msaitoh ATW_SYNRF_SELRF | ATW_SYNRF_PE1 | ATW_SYNRF_PHYRST);
1443 1.59 dyoung DELAY(atw_bbp_io_enable_delay);
1444 1.1 dyoung } else {
1445 1.1 dyoung ATW_WRITE(sc, ATW_SYNRF, 0);
1446 1.59 dyoung DELAY(atw_bbp_io_disable_delay); /* shorter for some reason */
1447 1.1 dyoung }
1448 1.1 dyoung }
1449 1.1 dyoung
1450 1.1 dyoung static int
1451 1.23 dyoung atw_tune(struct atw_softc *sc)
1452 1.1 dyoung {
1453 1.1 dyoung int rc;
1454 1.59 dyoung u_int chan;
1455 1.1 dyoung struct ieee80211com *ic = &sc->sc_ic;
1456 1.1 dyoung
1457 1.90 skrll chan = ieee80211_chan2ieee(ic, ic->ic_curchan);
1458 1.3 dyoung if (chan == IEEE80211_CHAN_ANY)
1459 1.3 dyoung panic("%s: chan == IEEE80211_CHAN_ANY\n", __func__);
1460 1.3 dyoung
1461 1.3 dyoung if (chan == sc->sc_cur_chan)
1462 1.3 dyoung return 0;
1463 1.1 dyoung
1464 1.140 joerg DPRINTF(sc, ("%s: chan %d -> %d\n", device_xname(sc->sc_dev),
1465 1.1 dyoung sc->sc_cur_chan, chan));
1466 1.1 dyoung
1467 1.166 msaitoh atw_idle(sc, ATW_NAR_SR | ATW_NAR_ST);
1468 1.1 dyoung
1469 1.59 dyoung atw_si4126_tune(sc, chan);
1470 1.59 dyoung if ((rc = atw_rf3000_tune(sc, chan)) != 0)
1471 1.140 joerg printf("%s: failed to tune channel %d\n", device_xname(sc->sc_dev),
1472 1.1 dyoung chan);
1473 1.1 dyoung
1474 1.1 dyoung ATW_WRITE(sc, ATW_NAR, sc->sc_opmode);
1475 1.70 dyoung DELAY(atw_nar_delay);
1476 1.59 dyoung ATW_WRITE(sc, ATW_RDR, 0x1);
1477 1.1 dyoung
1478 1.134 dyoung if (rc == 0) {
1479 1.1 dyoung sc->sc_cur_chan = chan;
1480 1.134 dyoung sc->sc_rxtap.ar_chan_freq = sc->sc_txtap.at_chan_freq =
1481 1.134 dyoung htole16(ic->ic_curchan->ic_freq);
1482 1.134 dyoung sc->sc_rxtap.ar_chan_flags = sc->sc_txtap.at_chan_flags =
1483 1.134 dyoung htole16(ic->ic_curchan->ic_flags);
1484 1.134 dyoung }
1485 1.1 dyoung
1486 1.1 dyoung return rc;
1487 1.1 dyoung }
1488 1.1 dyoung
1489 1.59 dyoung #ifdef ATW_SYNDEBUG
1490 1.1 dyoung static void
1491 1.23 dyoung atw_si4126_print(struct atw_softc *sc)
1492 1.1 dyoung {
1493 1.85 dyoung struct ifnet *ifp = &sc->sc_if;
1494 1.1 dyoung u_int addr, val;
1495 1.1 dyoung
1496 1.118 christos val = 0;
1497 1.118 christos
1498 1.1 dyoung if (atw_debug < 3 || (ifp->if_flags & IFF_DEBUG) == 0)
1499 1.1 dyoung return;
1500 1.1 dyoung
1501 1.1 dyoung for (addr = 0; addr <= 8; addr++) {
1502 1.140 joerg printf("%s: synth[%d] = ", device_xname(sc->sc_dev), addr);
1503 1.1 dyoung if (atw_si4126_read(sc, addr, &val) == 0) {
1504 1.1 dyoung printf("<unknown> (quitting print-out)\n");
1505 1.1 dyoung break;
1506 1.1 dyoung }
1507 1.1 dyoung printf("%05x\n", val);
1508 1.1 dyoung }
1509 1.1 dyoung }
1510 1.59 dyoung #endif /* ATW_SYNDEBUG */
1511 1.1 dyoung
1512 1.1 dyoung /* Tune to channel chan by adjusting the Si4126 RF/IF synthesizer.
1513 1.1 dyoung *
1514 1.1 dyoung * The RF/IF synthesizer produces two reference frequencies for
1515 1.1 dyoung * the RF2948B transceiver. The first frequency the RF2948B requires
1516 1.1 dyoung * is two times the so-called "intermediate frequency" (IF). Since
1517 1.113 lukem * a SAW filter on the radio fixes the IF at 374 MHz, I program the
1518 1.113 lukem * Si4126 to generate IF LO = 374 MHz x 2 = 748 MHz. The second
1519 1.1 dyoung * frequency required by the transceiver is the radio frequency
1520 1.1 dyoung * (RF). This is a superheterodyne transceiver; for f(chan) the
1521 1.1 dyoung * center frequency of the channel we are tuning, RF = f(chan) -
1522 1.1 dyoung * IF.
1523 1.1 dyoung *
1524 1.1 dyoung * XXX I am told by SiLabs that the Si4126 will accept a broader range
1525 1.113 lukem * of XIN than the 2-25 MHz mentioned by the datasheet, even *without*
1526 1.1 dyoung * XINDIV2 = 1. I've tried this (it is necessary to double R) and it
1527 1.1 dyoung * works, but I have still programmed for XINDIV2 = 1 to be safe.
1528 1.1 dyoung */
1529 1.59 dyoung static void
1530 1.59 dyoung atw_si4126_tune(struct atw_softc *sc, u_int chan)
1531 1.1 dyoung {
1532 1.1 dyoung u_int mhz;
1533 1.1 dyoung u_int R;
1534 1.166 msaitoh uint32_t gpio;
1535 1.166 msaitoh uint16_t gain;
1536 1.1 dyoung
1537 1.59 dyoung #ifdef ATW_SYNDEBUG
1538 1.1 dyoung atw_si4126_print(sc);
1539 1.59 dyoung #endif /* ATW_SYNDEBUG */
1540 1.1 dyoung
1541 1.1 dyoung if (chan == 14)
1542 1.1 dyoung mhz = 2484;
1543 1.84 perry else
1544 1.1 dyoung mhz = 2412 + 5 * (chan - 1);
1545 1.1 dyoung
1546 1.113 lukem /* Tune IF to 748 MHz to suit the IF LO input of the
1547 1.1 dyoung * RF2494B, which is 2 x IF. No need to set an IF divider
1548 1.167 msaitoh * because an IF in 526 MHz - 952 MHz is allowed.
1549 1.1 dyoung *
1550 1.113 lukem * XIN is 44.000 MHz, so divide it by two to get allowable
1551 1.113 lukem * range of 2-25 MHz. SiLabs tells me that this is not
1552 1.1 dyoung * strictly necessary.
1553 1.1 dyoung */
1554 1.1 dyoung
1555 1.59 dyoung if (atw_xindiv2)
1556 1.59 dyoung R = 44;
1557 1.59 dyoung else
1558 1.59 dyoung R = 88;
1559 1.1 dyoung
1560 1.59 dyoung /* Power-up RF, IF synthesizers. */
1561 1.59 dyoung atw_si4126_write(sc, SI4126_POWER,
1562 1.166 msaitoh SI4126_POWER_PDIB | SI4126_POWER_PDRB);
1563 1.1 dyoung
1564 1.59 dyoung /* set LPWR, too? */
1565 1.59 dyoung atw_si4126_write(sc, SI4126_MAIN,
1566 1.59 dyoung (atw_xindiv2) ? SI4126_MAIN_XINDIV2 : 0);
1567 1.1 dyoung
1568 1.59 dyoung /* Set the phase-locked loop gain. If RF2 N > 2047, then
1569 1.59 dyoung * set KP2 to 1.
1570 1.59 dyoung *
1571 1.59 dyoung * REFDIF This is different from the reference driver, which
1572 1.59 dyoung * always sets SI4126_GAIN to 0.
1573 1.59 dyoung */
1574 1.119 dyoung gain = __SHIFTIN(((mhz - 374) > 2047) ? 1 : 0, SI4126_GAIN_KP2_MASK);
1575 1.1 dyoung
1576 1.59 dyoung atw_si4126_write(sc, SI4126_GAIN, gain);
1577 1.1 dyoung
1578 1.113 lukem /* XIN = 44 MHz.
1579 1.59 dyoung *
1580 1.59 dyoung * If XINDIV2 = 1, IF = N/(2 * R) * XIN. I choose N = 1496,
1581 1.113 lukem * R = 44 so that 1496/(2 * 44) * 44 MHz = 748 MHz.
1582 1.59 dyoung *
1583 1.59 dyoung * If XINDIV2 = 0, IF = N/R * XIN. I choose N = 1496, R = 88
1584 1.113 lukem * so that 1496/88 * 44 MHz = 748 MHz.
1585 1.1 dyoung */
1586 1.59 dyoung atw_si4126_write(sc, SI4126_IFN, 1496);
1587 1.1 dyoung
1588 1.59 dyoung atw_si4126_write(sc, SI4126_IFR, R);
1589 1.1 dyoung
1590 1.59 dyoung #ifndef ATW_REFSLAVE
1591 1.1 dyoung /* Set RF1 arbitrarily. DO NOT configure RF1 after RF2, because
1592 1.1 dyoung * then RF1 becomes the active RF synthesizer, even on the Si4126,
1593 1.1 dyoung * which has no RF1!
1594 1.1 dyoung */
1595 1.59 dyoung atw_si4126_write(sc, SI4126_RF1R, R);
1596 1.1 dyoung
1597 1.59 dyoung atw_si4126_write(sc, SI4126_RF1N, mhz - 374);
1598 1.59 dyoung #endif
1599 1.1 dyoung
1600 1.113 lukem /* N/R * XIN = RF. XIN = 44 MHz. We desire RF = mhz - IF,
1601 1.113 lukem * where IF = 374 MHz. Let's divide XIN to 1 MHz. So R = 44.
1602 1.1 dyoung * Now let's multiply it to mhz. So mhz - IF = N.
1603 1.1 dyoung */
1604 1.59 dyoung atw_si4126_write(sc, SI4126_RF2R, R);
1605 1.1 dyoung
1606 1.59 dyoung atw_si4126_write(sc, SI4126_RF2N, mhz - 374);
1607 1.1 dyoung
1608 1.1 dyoung /* wait 100us from power-up for RF, IF to settle */
1609 1.1 dyoung DELAY(100);
1610 1.1 dyoung
1611 1.59 dyoung gpio = ATW_READ(sc, ATW_GPIO);
1612 1.166 msaitoh gpio &= ~(ATW_GPIO_EN_MASK | ATW_GPIO_O_MASK | ATW_GPIO_I_MASK);
1613 1.119 dyoung gpio |= __SHIFTIN(1, ATW_GPIO_EN_MASK);
1614 1.59 dyoung
1615 1.59 dyoung if ((sc->sc_if.if_flags & IFF_LINK1) != 0 && chan != 14) {
1616 1.59 dyoung /* Set a Prism RF front-end to a special mode for channel 14?
1617 1.59 dyoung *
1618 1.59 dyoung * Apparently the SMC2635W needs this, although I don't think
1619 1.59 dyoung * it has a Prism RF.
1620 1.59 dyoung */
1621 1.119 dyoung gpio |= __SHIFTIN(1, ATW_GPIO_O_MASK);
1622 1.1 dyoung }
1623 1.59 dyoung ATW_WRITE(sc, ATW_GPIO, gpio);
1624 1.1 dyoung
1625 1.59 dyoung #ifdef ATW_SYNDEBUG
1626 1.1 dyoung atw_si4126_print(sc);
1627 1.59 dyoung #endif /* ATW_SYNDEBUG */
1628 1.1 dyoung }
1629 1.1 dyoung
1630 1.14 dyoung /* Baseline initialization of RF3000 BBP: set CCA mode and enable antenna
1631 1.14 dyoung * diversity.
1632 1.1 dyoung *
1633 1.59 dyoung * !!!
1634 1.59 dyoung * !!! Call this w/ Tx/Rx suspended, atw_idle(, ATW_NAR_ST|ATW_NAR_SR).
1635 1.59 dyoung * !!!
1636 1.1 dyoung */
1637 1.1 dyoung static int
1638 1.23 dyoung atw_rf3000_init(struct atw_softc *sc)
1639 1.1 dyoung {
1640 1.1 dyoung int rc = 0;
1641 1.1 dyoung
1642 1.59 dyoung atw_bbp_io_enable(sc, 1);
1643 1.59 dyoung
1644 1.84 perry /* CCA is acquisition sensitive */
1645 1.59 dyoung rc = atw_rf3000_write(sc, RF3000_CCACTL,
1646 1.119 dyoung __SHIFTIN(RF3000_CCACTL_MODE_BOTH, RF3000_CCACTL_MODE_MASK));
1647 1.1 dyoung
1648 1.59 dyoung if (rc != 0)
1649 1.59 dyoung goto out;
1650 1.1 dyoung
1651 1.1 dyoung /* enable diversity */
1652 1.1 dyoung rc = atw_rf3000_write(sc, RF3000_DIVCTL, RF3000_DIVCTL_ENABLE);
1653 1.1 dyoung
1654 1.1 dyoung if (rc != 0)
1655 1.1 dyoung goto out;
1656 1.1 dyoung
1657 1.1 dyoung /* sensible setting from a binary-only driver */
1658 1.1 dyoung rc = atw_rf3000_write(sc, RF3000_GAINCTL,
1659 1.119 dyoung __SHIFTIN(0x1d, RF3000_GAINCTL_TXVGC_MASK));
1660 1.1 dyoung
1661 1.1 dyoung if (rc != 0)
1662 1.1 dyoung goto out;
1663 1.1 dyoung
1664 1.1 dyoung /* magic from a binary-only driver */
1665 1.1 dyoung rc = atw_rf3000_write(sc, RF3000_LOGAINCAL,
1666 1.119 dyoung __SHIFTIN(0x38, RF3000_LOGAINCAL_CAL_MASK));
1667 1.1 dyoung
1668 1.1 dyoung if (rc != 0)
1669 1.1 dyoung goto out;
1670 1.1 dyoung
1671 1.1 dyoung rc = atw_rf3000_write(sc, RF3000_HIGAINCAL, RF3000_HIGAINCAL_DSSSPAD);
1672 1.1 dyoung
1673 1.1 dyoung if (rc != 0)
1674 1.1 dyoung goto out;
1675 1.1 dyoung
1676 1.59 dyoung /* XXX Reference driver remarks that Abocom sets this to 50.
1677 1.59 dyoung * Meaning 0x50, I think.... 50 = 0x32, which would set a bit
1678 1.59 dyoung * in the "reserved" area of register RF3000_OPTIONS1.
1679 1.59 dyoung */
1680 1.69 dyoung rc = atw_rf3000_write(sc, RF3000_OPTIONS1, sc->sc_rf3000_options1);
1681 1.1 dyoung
1682 1.1 dyoung if (rc != 0)
1683 1.1 dyoung goto out;
1684 1.1 dyoung
1685 1.69 dyoung rc = atw_rf3000_write(sc, RF3000_OPTIONS2, sc->sc_rf3000_options2);
1686 1.1 dyoung
1687 1.1 dyoung if (rc != 0)
1688 1.1 dyoung goto out;
1689 1.1 dyoung
1690 1.1 dyoung out:
1691 1.59 dyoung atw_bbp_io_enable(sc, 0);
1692 1.1 dyoung return rc;
1693 1.1 dyoung }
1694 1.1 dyoung
1695 1.59 dyoung #ifdef ATW_BBPDEBUG
1696 1.1 dyoung static void
1697 1.23 dyoung atw_rf3000_print(struct atw_softc *sc)
1698 1.1 dyoung {
1699 1.85 dyoung struct ifnet *ifp = &sc->sc_if;
1700 1.1 dyoung u_int addr, val;
1701 1.1 dyoung
1702 1.1 dyoung if (atw_debug < 3 || (ifp->if_flags & IFF_DEBUG) == 0)
1703 1.1 dyoung return;
1704 1.1 dyoung
1705 1.1 dyoung for (addr = 0x01; addr <= 0x15; addr++) {
1706 1.140 joerg printf("%s: bbp[%d] = \n", device_xname(sc->sc_dev), addr);
1707 1.1 dyoung if (atw_rf3000_read(sc, addr, &val) != 0) {
1708 1.1 dyoung printf("<unknown> (quitting print-out)\n");
1709 1.1 dyoung break;
1710 1.1 dyoung }
1711 1.1 dyoung printf("%08x\n", val);
1712 1.1 dyoung }
1713 1.1 dyoung }
1714 1.59 dyoung #endif /* ATW_BBPDEBUG */
1715 1.1 dyoung
1716 1.1 dyoung /* Set the power settings on the BBP for channel `chan'. */
1717 1.1 dyoung static int
1718 1.59 dyoung atw_rf3000_tune(struct atw_softc *sc, u_int chan)
1719 1.1 dyoung {
1720 1.1 dyoung int rc = 0;
1721 1.166 msaitoh uint32_t reg;
1722 1.166 msaitoh uint16_t txpower, lpf_cutoff, lna_gs_thresh;
1723 1.1 dyoung
1724 1.1 dyoung txpower = sc->sc_srom[ATW_SR_TXPOWER(chan)];
1725 1.1 dyoung lpf_cutoff = sc->sc_srom[ATW_SR_LPF_CUTOFF(chan)];
1726 1.1 dyoung lna_gs_thresh = sc->sc_srom[ATW_SR_LNA_GS_THRESH(chan)];
1727 1.1 dyoung
1728 1.1 dyoung /* odd channels: LSB, even channels: MSB */
1729 1.1 dyoung if (chan % 2 == 1) {
1730 1.1 dyoung txpower &= 0xFF;
1731 1.1 dyoung lpf_cutoff &= 0xFF;
1732 1.1 dyoung lna_gs_thresh &= 0xFF;
1733 1.1 dyoung } else {
1734 1.1 dyoung txpower >>= 8;
1735 1.1 dyoung lpf_cutoff >>= 8;
1736 1.1 dyoung lna_gs_thresh >>= 8;
1737 1.1 dyoung }
1738 1.1 dyoung
1739 1.84 perry #ifdef ATW_BBPDEBUG
1740 1.1 dyoung atw_rf3000_print(sc);
1741 1.59 dyoung #endif /* ATW_BBPDEBUG */
1742 1.1 dyoung
1743 1.1 dyoung DPRINTF(sc, ("%s: chan %d txpower %02x, lpf_cutoff %02x, "
1744 1.1 dyoung "lna_gs_thresh %02x\n",
1745 1.140 joerg device_xname(sc->sc_dev), chan, txpower, lpf_cutoff, lna_gs_thresh));
1746 1.1 dyoung
1747 1.59 dyoung atw_bbp_io_enable(sc, 1);
1748 1.17 dyoung
1749 1.1 dyoung if ((rc = atw_rf3000_write(sc, RF3000_GAINCTL,
1750 1.119 dyoung __SHIFTIN(txpower, RF3000_GAINCTL_TXVGC_MASK))) != 0)
1751 1.1 dyoung goto out;
1752 1.1 dyoung
1753 1.1 dyoung if ((rc = atw_rf3000_write(sc, RF3000_LOGAINCAL, lpf_cutoff)) != 0)
1754 1.1 dyoung goto out;
1755 1.1 dyoung
1756 1.1 dyoung if ((rc = atw_rf3000_write(sc, RF3000_HIGAINCAL, lna_gs_thresh)) != 0)
1757 1.1 dyoung goto out;
1758 1.1 dyoung
1759 1.59 dyoung rc = atw_rf3000_write(sc, RF3000_OPTIONS1, 0x0);
1760 1.59 dyoung
1761 1.59 dyoung if (rc != 0)
1762 1.59 dyoung goto out;
1763 1.59 dyoung
1764 1.59 dyoung rc = atw_rf3000_write(sc, RF3000_OPTIONS2, RF3000_OPTIONS2_LNAGS_DELAY);
1765 1.59 dyoung
1766 1.59 dyoung if (rc != 0)
1767 1.59 dyoung goto out;
1768 1.59 dyoung
1769 1.84 perry #ifdef ATW_BBPDEBUG
1770 1.59 dyoung atw_rf3000_print(sc);
1771 1.59 dyoung #endif /* ATW_BBPDEBUG */
1772 1.59 dyoung
1773 1.59 dyoung out:
1774 1.59 dyoung atw_bbp_io_enable(sc, 0);
1775 1.59 dyoung
1776 1.59 dyoung /* set beacon, rts, atim transmit power */
1777 1.1 dyoung reg = ATW_READ(sc, ATW_PLCPHD);
1778 1.1 dyoung reg &= ~ATW_PLCPHD_SERVICE_MASK;
1779 1.119 dyoung reg |= __SHIFTIN(__SHIFTIN(txpower, RF3000_GAINCTL_TXVGC_MASK),
1780 1.28 dyoung ATW_PLCPHD_SERVICE_MASK);
1781 1.1 dyoung ATW_WRITE(sc, ATW_PLCPHD, reg);
1782 1.70 dyoung DELAY(atw_plcphd_delay);
1783 1.1 dyoung
1784 1.1 dyoung return rc;
1785 1.1 dyoung }
1786 1.1 dyoung
1787 1.1 dyoung /* Write a register on the RF3000 baseband processor using the
1788 1.1 dyoung * registers provided by the ADM8211 for this purpose.
1789 1.1 dyoung *
1790 1.1 dyoung * Return 0 on success.
1791 1.1 dyoung */
1792 1.1 dyoung static int
1793 1.23 dyoung atw_rf3000_write(struct atw_softc *sc, u_int addr, u_int val)
1794 1.1 dyoung {
1795 1.166 msaitoh uint32_t reg;
1796 1.1 dyoung int i;
1797 1.1 dyoung
1798 1.1 dyoung reg = sc->sc_bbpctl_wr |
1799 1.119 dyoung __SHIFTIN(val & 0xff, ATW_BBPCTL_DATA_MASK) |
1800 1.119 dyoung __SHIFTIN(addr & 0x7f, ATW_BBPCTL_ADDR_MASK);
1801 1.1 dyoung
1802 1.70 dyoung for (i = 20000 / atw_pseudo_milli; --i >= 0; ) {
1803 1.58 dyoung ATW_WRITE(sc, ATW_BBPCTL, reg);
1804 1.70 dyoung DELAY(2 * atw_pseudo_milli);
1805 1.1 dyoung if (ATW_ISSET(sc, ATW_BBPCTL, ATW_BBPCTL_WR) == 0)
1806 1.1 dyoung break;
1807 1.1 dyoung }
1808 1.1 dyoung
1809 1.1 dyoung if (i < 0) {
1810 1.140 joerg printf("%s: BBPCTL still busy\n", device_xname(sc->sc_dev));
1811 1.1 dyoung return ETIMEDOUT;
1812 1.1 dyoung }
1813 1.1 dyoung return 0;
1814 1.1 dyoung }
1815 1.1 dyoung
1816 1.1 dyoung /* Read a register on the RF3000 baseband processor using the registers
1817 1.1 dyoung * the ADM8211 provides for this purpose.
1818 1.1 dyoung *
1819 1.1 dyoung * The 7-bit register address is addr. Record the 8-bit data in the register
1820 1.1 dyoung * in *val.
1821 1.1 dyoung *
1822 1.1 dyoung * Return 0 on success.
1823 1.1 dyoung *
1824 1.1 dyoung * XXX This does not seem to work. The ADM8211 must require more or
1825 1.1 dyoung * different magic to read the chip than to write it. Possibly some
1826 1.1 dyoung * of the magic I have derived from a binary-only driver concerns
1827 1.1 dyoung * the "chip address" (see the RF3000 manual).
1828 1.1 dyoung */
1829 1.84 perry #ifdef ATW_BBPDEBUG
1830 1.1 dyoung static int
1831 1.23 dyoung atw_rf3000_read(struct atw_softc *sc, u_int addr, u_int *val)
1832 1.1 dyoung {
1833 1.166 msaitoh uint32_t reg;
1834 1.1 dyoung int i;
1835 1.1 dyoung
1836 1.1 dyoung for (i = 1000; --i >= 0; ) {
1837 1.166 msaitoh if (ATW_ISSET(sc, ATW_BBPCTL, ATW_BBPCTL_RD | ATW_BBPCTL_WR)
1838 1.166 msaitoh == 0)
1839 1.1 dyoung break;
1840 1.1 dyoung DELAY(100);
1841 1.1 dyoung }
1842 1.1 dyoung
1843 1.1 dyoung if (i < 0) {
1844 1.1 dyoung printf("%s: start atw_rf3000_read, BBPCTL busy\n",
1845 1.140 joerg device_xname(sc->sc_dev));
1846 1.1 dyoung return ETIMEDOUT;
1847 1.1 dyoung }
1848 1.1 dyoung
1849 1.119 dyoung reg = sc->sc_bbpctl_rd | __SHIFTIN(addr & 0x7f, ATW_BBPCTL_ADDR_MASK);
1850 1.1 dyoung
1851 1.1 dyoung ATW_WRITE(sc, ATW_BBPCTL, reg);
1852 1.1 dyoung
1853 1.1 dyoung for (i = 1000; --i >= 0; ) {
1854 1.1 dyoung DELAY(100);
1855 1.1 dyoung if (ATW_ISSET(sc, ATW_BBPCTL, ATW_BBPCTL_RD) == 0)
1856 1.1 dyoung break;
1857 1.1 dyoung }
1858 1.1 dyoung
1859 1.1 dyoung ATW_CLR(sc, ATW_BBPCTL, ATW_BBPCTL_RD);
1860 1.1 dyoung
1861 1.1 dyoung if (i < 0) {
1862 1.1 dyoung printf("%s: atw_rf3000_read wrote %08x; BBPCTL still busy\n",
1863 1.140 joerg device_xname(sc->sc_dev), reg);
1864 1.1 dyoung return ETIMEDOUT;
1865 1.1 dyoung }
1866 1.1 dyoung if (val != NULL)
1867 1.119 dyoung *val = __SHIFTOUT(reg, ATW_BBPCTL_DATA_MASK);
1868 1.1 dyoung return 0;
1869 1.1 dyoung }
1870 1.59 dyoung #endif /* ATW_BBPDEBUG */
1871 1.1 dyoung
1872 1.1 dyoung /* Write a register on the Si4126 RF/IF synthesizer using the registers
1873 1.1 dyoung * provided by the ADM8211 for that purpose.
1874 1.1 dyoung *
1875 1.1 dyoung * val is 18 bits of data, and val is the 4-bit address of the register.
1876 1.1 dyoung *
1877 1.1 dyoung * Return 0 on success.
1878 1.1 dyoung */
1879 1.59 dyoung static void
1880 1.23 dyoung atw_si4126_write(struct atw_softc *sc, u_int addr, u_int val)
1881 1.1 dyoung {
1882 1.59 dyoung uint32_t bits, mask, reg;
1883 1.59 dyoung const int nbits = 22;
1884 1.1 dyoung
1885 1.119 dyoung KASSERT((addr & ~__SHIFTOUT_MASK(SI4126_TWI_ADDR_MASK)) == 0);
1886 1.119 dyoung KASSERT((val & ~__SHIFTOUT_MASK(SI4126_TWI_DATA_MASK)) == 0);
1887 1.24 dyoung
1888 1.119 dyoung bits = __SHIFTIN(val, SI4126_TWI_DATA_MASK) |
1889 1.119 dyoung __SHIFTIN(addr, SI4126_TWI_ADDR_MASK);
1890 1.24 dyoung
1891 1.59 dyoung reg = ATW_SYNRF_SELSYN;
1892 1.59 dyoung /* reference driver: reset Si4126 serial bus to initial
1893 1.59 dyoung * conditions?
1894 1.59 dyoung */
1895 1.59 dyoung ATW_WRITE(sc, ATW_SYNRF, reg | ATW_SYNRF_LEIF);
1896 1.59 dyoung ATW_WRITE(sc, ATW_SYNRF, reg);
1897 1.59 dyoung
1898 1.112 dyoung for (mask = __BIT(nbits - 1); mask != 0; mask >>= 1) {
1899 1.59 dyoung if ((bits & mask) != 0)
1900 1.59 dyoung reg |= ATW_SYNRF_SYNDATA;
1901 1.59 dyoung else
1902 1.59 dyoung reg &= ~ATW_SYNRF_SYNDATA;
1903 1.59 dyoung ATW_WRITE(sc, ATW_SYNRF, reg);
1904 1.59 dyoung ATW_WRITE(sc, ATW_SYNRF, reg | ATW_SYNRF_SYNCLK);
1905 1.59 dyoung ATW_WRITE(sc, ATW_SYNRF, reg);
1906 1.1 dyoung }
1907 1.59 dyoung ATW_WRITE(sc, ATW_SYNRF, reg | ATW_SYNRF_LEIF);
1908 1.59 dyoung ATW_WRITE(sc, ATW_SYNRF, 0x0);
1909 1.1 dyoung }
1910 1.1 dyoung
1911 1.1 dyoung /* Read 18-bit data from the 4-bit address addr in Si4126
1912 1.1 dyoung * RF synthesizer and write the data to *val. Return 0 on success.
1913 1.1 dyoung *
1914 1.1 dyoung * XXX This does not seem to work. The ADM8211 must require more or
1915 1.1 dyoung * different magic to read the chip than to write it.
1916 1.1 dyoung */
1917 1.84 perry #ifdef ATW_SYNDEBUG
1918 1.1 dyoung static int
1919 1.23 dyoung atw_si4126_read(struct atw_softc *sc, u_int addr, u_int *val)
1920 1.1 dyoung {
1921 1.166 msaitoh uint32_t reg;
1922 1.1 dyoung int i;
1923 1.1 dyoung
1924 1.119 dyoung KASSERT((addr & ~__SHIFTOUT_MASK(SI4126_TWI_ADDR_MASK)) == 0);
1925 1.24 dyoung
1926 1.1 dyoung for (i = 1000; --i >= 0; ) {
1927 1.166 msaitoh if (ATW_ISSET(sc, ATW_SYNCTL, ATW_SYNCTL_RD | ATW_SYNCTL_WR)
1928 1.166 msaitoh == 0)
1929 1.1 dyoung break;
1930 1.1 dyoung DELAY(100);
1931 1.1 dyoung }
1932 1.1 dyoung
1933 1.1 dyoung if (i < 0) {
1934 1.1 dyoung printf("%s: start atw_si4126_read, SYNCTL busy\n",
1935 1.140 joerg device_xname(sc->sc_dev));
1936 1.1 dyoung return ETIMEDOUT;
1937 1.1 dyoung }
1938 1.1 dyoung
1939 1.119 dyoung reg = sc->sc_synctl_rd | __SHIFTIN(addr, ATW_SYNCTL_DATA_MASK);
1940 1.1 dyoung
1941 1.1 dyoung ATW_WRITE(sc, ATW_SYNCTL, reg);
1942 1.1 dyoung
1943 1.1 dyoung for (i = 1000; --i >= 0; ) {
1944 1.1 dyoung DELAY(100);
1945 1.1 dyoung if (ATW_ISSET(sc, ATW_SYNCTL, ATW_SYNCTL_RD) == 0)
1946 1.1 dyoung break;
1947 1.1 dyoung }
1948 1.1 dyoung
1949 1.1 dyoung ATW_CLR(sc, ATW_SYNCTL, ATW_SYNCTL_RD);
1950 1.1 dyoung
1951 1.1 dyoung if (i < 0) {
1952 1.59 dyoung printf("%s: atw_si4126_read wrote %#08x, SYNCTL still busy\n",
1953 1.140 joerg device_xname(sc->sc_dev), reg);
1954 1.1 dyoung return ETIMEDOUT;
1955 1.1 dyoung }
1956 1.1 dyoung if (val != NULL)
1957 1.119 dyoung *val = __SHIFTOUT(ATW_READ(sc, ATW_SYNCTL),
1958 1.167 msaitoh ATW_SYNCTL_DATA_MASK);
1959 1.1 dyoung return 0;
1960 1.1 dyoung }
1961 1.59 dyoung #endif /* ATW_SYNDEBUG */
1962 1.1 dyoung
1963 1.1 dyoung /* XXX is the endianness correct? test. */
1964 1.1 dyoung #define atw_calchash(addr) \
1965 1.112 dyoung (ether_crc32_le((addr), IEEE80211_ADDR_LEN) & __BITS(5, 0))
1966 1.1 dyoung
1967 1.1 dyoung /*
1968 1.1 dyoung * atw_filter_setup:
1969 1.1 dyoung *
1970 1.1 dyoung * Set the ADM8211's receive filter.
1971 1.1 dyoung */
1972 1.1 dyoung static void
1973 1.23 dyoung atw_filter_setup(struct atw_softc *sc)
1974 1.1 dyoung {
1975 1.1 dyoung struct ieee80211com *ic = &sc->sc_ic;
1976 1.85 dyoung struct ethercom *ec = &sc->sc_ec;
1977 1.85 dyoung struct ifnet *ifp = &sc->sc_if;
1978 1.1 dyoung int hash;
1979 1.166 msaitoh uint32_t hashes[2];
1980 1.1 dyoung struct ether_multi *enm;
1981 1.1 dyoung struct ether_multistep step;
1982 1.1 dyoung
1983 1.57 dyoung /* According to comments in tlp_al981_filter_setup
1984 1.57 dyoung * (dev/ic/tulip.c) the ADMtek AL981 does not like for its
1985 1.57 dyoung * multicast filter to be set while it is running. Hopefully
1986 1.57 dyoung * the ADM8211 is not the same!
1987 1.1 dyoung */
1988 1.57 dyoung if ((ifp->if_flags & IFF_RUNNING) != 0)
1989 1.1 dyoung atw_idle(sc, ATW_NAR_SR);
1990 1.1 dyoung
1991 1.166 msaitoh sc->sc_opmode &= ~(ATW_NAR_PB | ATW_NAR_PR | ATW_NAR_MM);
1992 1.91 dyoung ifp->if_flags &= ~IFF_ALLMULTI;
1993 1.1 dyoung
1994 1.57 dyoung /* XXX in scan mode, do not filter packets. Maybe this is
1995 1.57 dyoung * unnecessary.
1996 1.57 dyoung */
1997 1.57 dyoung if (ic->ic_state == IEEE80211_S_SCAN ||
1998 1.57 dyoung (ifp->if_flags & IFF_PROMISC) != 0) {
1999 1.134 dyoung sc->sc_opmode |= ATW_NAR_PR | ATW_NAR_PB;
2000 1.57 dyoung goto allmulti;
2001 1.1 dyoung }
2002 1.1 dyoung
2003 1.57 dyoung hashes[0] = hashes[1] = 0x0;
2004 1.57 dyoung
2005 1.1 dyoung /*
2006 1.1 dyoung * Program the 64-bit multicast hash filter.
2007 1.1 dyoung */
2008 1.168 msaitoh ETHER_LOCK(ec);
2009 1.1 dyoung ETHER_FIRST_MULTI(step, ec, enm);
2010 1.1 dyoung while (enm != NULL) {
2011 1.1 dyoung if (memcmp(enm->enm_addrlo, enm->enm_addrhi,
2012 1.168 msaitoh ETHER_ADDR_LEN) != 0) {
2013 1.168 msaitoh ETHER_UNLOCK(ec);
2014 1.1 dyoung goto allmulti;
2015 1.168 msaitoh }
2016 1.1 dyoung
2017 1.1 dyoung hash = atw_calchash(enm->enm_addrlo);
2018 1.1 dyoung hashes[hash >> 5] |= 1 << (hash & 0x1f);
2019 1.1 dyoung ETHER_NEXT_MULTI(step, enm);
2020 1.75 dyoung sc->sc_opmode |= ATW_NAR_MM;
2021 1.1 dyoung }
2022 1.168 msaitoh ETHER_UNLOCK(ec);
2023 1.57 dyoung ifp->if_flags &= ~IFF_ALLMULTI;
2024 1.57 dyoung goto setit;
2025 1.1 dyoung
2026 1.57 dyoung allmulti:
2027 1.75 dyoung sc->sc_opmode |= ATW_NAR_MM;
2028 1.57 dyoung ifp->if_flags |= IFF_ALLMULTI;
2029 1.57 dyoung hashes[0] = hashes[1] = 0xffffffff;
2030 1.1 dyoung
2031 1.57 dyoung setit:
2032 1.1 dyoung ATW_WRITE(sc, ATW_MAR0, hashes[0]);
2033 1.1 dyoung ATW_WRITE(sc, ATW_MAR1, hashes[1]);
2034 1.1 dyoung ATW_WRITE(sc, ATW_NAR, sc->sc_opmode);
2035 1.70 dyoung DELAY(atw_nar_delay);
2036 1.101 dyoung ATW_WRITE(sc, ATW_RDR, 0x1);
2037 1.57 dyoung
2038 1.140 joerg DPRINTF(sc, ("%s: ATW_NAR %08x opmode %08x\n", device_xname(sc->sc_dev),
2039 1.1 dyoung ATW_READ(sc, ATW_NAR), sc->sc_opmode));
2040 1.1 dyoung }
2041 1.1 dyoung
2042 1.1 dyoung /* Tell the ADM8211 our preferred BSSID. The ADM8211 must match
2043 1.1 dyoung * a beacon's BSSID and SSID against the preferred BSSID and SSID
2044 1.1 dyoung * before it will raise ATW_INTR_LINKON. When the ADM8211 receives
2045 1.1 dyoung * no beacon with the preferred BSSID and SSID in the number of
2046 1.1 dyoung * beacon intervals given in ATW_BPLI, then it raises ATW_INTR_LINKOFF.
2047 1.1 dyoung */
2048 1.1 dyoung static void
2049 1.23 dyoung atw_write_bssid(struct atw_softc *sc)
2050 1.1 dyoung {
2051 1.1 dyoung struct ieee80211com *ic = &sc->sc_ic;
2052 1.166 msaitoh uint8_t *bssid;
2053 1.1 dyoung
2054 1.3 dyoung bssid = ic->ic_bss->ni_bssid;
2055 1.1 dyoung
2056 1.52 dyoung ATW_WRITE(sc, ATW_BSSID0,
2057 1.119 dyoung __SHIFTIN(bssid[0], ATW_BSSID0_BSSIDB0_MASK) |
2058 1.119 dyoung __SHIFTIN(bssid[1], ATW_BSSID0_BSSIDB1_MASK) |
2059 1.119 dyoung __SHIFTIN(bssid[2], ATW_BSSID0_BSSIDB2_MASK) |
2060 1.119 dyoung __SHIFTIN(bssid[3], ATW_BSSID0_BSSIDB3_MASK));
2061 1.52 dyoung
2062 1.1 dyoung ATW_WRITE(sc, ATW_ABDA1,
2063 1.1 dyoung (ATW_READ(sc, ATW_ABDA1) &
2064 1.166 msaitoh ~(ATW_ABDA1_BSSIDB4_MASK | ATW_ABDA1_BSSIDB5_MASK)) |
2065 1.119 dyoung __SHIFTIN(bssid[4], ATW_ABDA1_BSSIDB4_MASK) |
2066 1.119 dyoung __SHIFTIN(bssid[5], ATW_ABDA1_BSSIDB5_MASK));
2067 1.1 dyoung
2068 1.140 joerg DPRINTF(sc, ("%s: BSSID %s -> ", device_xname(sc->sc_dev),
2069 1.1 dyoung ether_sprintf(sc->sc_bssid)));
2070 1.1 dyoung DPRINTF(sc, ("%s\n", ether_sprintf(bssid)));
2071 1.1 dyoung
2072 1.1 dyoung memcpy(sc->sc_bssid, bssid, sizeof(sc->sc_bssid));
2073 1.1 dyoung }
2074 1.1 dyoung
2075 1.1 dyoung /* Write buflen bytes from buf to SRAM starting at the SRAM's ofs'th
2076 1.1 dyoung * 16-bit word.
2077 1.1 dyoung */
2078 1.1 dyoung static void
2079 1.166 msaitoh atw_write_sram(struct atw_softc *sc, u_int ofs, uint8_t *buf, u_int buflen)
2080 1.1 dyoung {
2081 1.1 dyoung u_int i;
2082 1.166 msaitoh uint8_t *ptr;
2083 1.1 dyoung
2084 1.1 dyoung memcpy(&sc->sc_sram[ofs], buf, buflen);
2085 1.1 dyoung
2086 1.65 dyoung KASSERT(ofs % 2 == 0 && buflen % 2 == 0);
2087 1.1 dyoung
2088 1.69 dyoung KASSERT(buflen + ofs <= sc->sc_sramlen);
2089 1.1 dyoung
2090 1.1 dyoung ptr = &sc->sc_sram[ofs];
2091 1.1 dyoung
2092 1.1 dyoung for (i = 0; i < buflen; i += 2) {
2093 1.1 dyoung ATW_WRITE(sc, ATW_WEPCTL, ATW_WEPCTL_WR |
2094 1.119 dyoung __SHIFTIN((ofs + i) / 2, ATW_WEPCTL_TBLADD_MASK));
2095 1.1 dyoung DELAY(atw_writewep_delay);
2096 1.1 dyoung
2097 1.1 dyoung ATW_WRITE(sc, ATW_WESK,
2098 1.119 dyoung __SHIFTIN((ptr[i + 1] << 8) | ptr[i], ATW_WESK_DATA_MASK));
2099 1.1 dyoung DELAY(atw_writewep_delay);
2100 1.1 dyoung }
2101 1.1 dyoung ATW_WRITE(sc, ATW_WEPCTL, sc->sc_wepctl); /* restore WEP condition */
2102 1.1 dyoung
2103 1.1 dyoung if (sc->sc_if.if_flags & IFF_DEBUG) {
2104 1.1 dyoung int n_octets = 0;
2105 1.1 dyoung printf("%s: wrote %d bytes at 0x%x wepctl 0x%08x\n",
2106 1.140 joerg device_xname(sc->sc_dev), buflen, ofs, sc->sc_wepctl);
2107 1.1 dyoung for (i = 0; i < buflen; i++) {
2108 1.1 dyoung printf(" %02x", ptr[i]);
2109 1.1 dyoung if (++n_octets % 24 == 0)
2110 1.1 dyoung printf("\n");
2111 1.1 dyoung }
2112 1.1 dyoung if (n_octets % 24 != 0)
2113 1.1 dyoung printf("\n");
2114 1.1 dyoung }
2115 1.1 dyoung }
2116 1.1 dyoung
2117 1.85 dyoung static int
2118 1.85 dyoung atw_key_delete(struct ieee80211com *ic, const struct ieee80211_key *k)
2119 1.85 dyoung {
2120 1.85 dyoung struct atw_softc *sc = ic->ic_ifp->if_softc;
2121 1.85 dyoung u_int keyix = k->wk_keyix;
2122 1.85 dyoung
2123 1.85 dyoung DPRINTF(sc, ("%s: delete key %u\n", __func__, keyix));
2124 1.85 dyoung
2125 1.85 dyoung if (keyix >= IEEE80211_WEP_NKID)
2126 1.85 dyoung return 0;
2127 1.85 dyoung if (k->wk_keylen != 0)
2128 1.85 dyoung sc->sc_flags &= ~ATWF_WEP_SRAM_VALID;
2129 1.85 dyoung
2130 1.85 dyoung return 1;
2131 1.85 dyoung }
2132 1.85 dyoung
2133 1.85 dyoung static int
2134 1.85 dyoung atw_key_set(struct ieee80211com *ic, const struct ieee80211_key *k,
2135 1.166 msaitoh const uint8_t mac[IEEE80211_ADDR_LEN])
2136 1.85 dyoung {
2137 1.85 dyoung struct atw_softc *sc = ic->ic_ifp->if_softc;
2138 1.85 dyoung
2139 1.85 dyoung DPRINTF(sc, ("%s: set key %u\n", __func__, k->wk_keyix));
2140 1.85 dyoung
2141 1.85 dyoung if (k->wk_keyix >= IEEE80211_WEP_NKID)
2142 1.85 dyoung return 0;
2143 1.85 dyoung
2144 1.85 dyoung sc->sc_flags &= ~ATWF_WEP_SRAM_VALID;
2145 1.85 dyoung
2146 1.85 dyoung return 1;
2147 1.85 dyoung }
2148 1.85 dyoung
2149 1.85 dyoung static void
2150 1.124 christos atw_key_update_begin(struct ieee80211com *ic)
2151 1.85 dyoung {
2152 1.85 dyoung #ifdef ATW_DEBUG
2153 1.85 dyoung struct ifnet *ifp = ic->ic_ifp;
2154 1.85 dyoung struct atw_softc *sc = ifp->if_softc;
2155 1.85 dyoung #endif
2156 1.85 dyoung
2157 1.85 dyoung DPRINTF(sc, ("%s:\n", __func__));
2158 1.85 dyoung }
2159 1.85 dyoung
2160 1.85 dyoung static void
2161 1.85 dyoung atw_key_update_end(struct ieee80211com *ic)
2162 1.85 dyoung {
2163 1.85 dyoung struct ifnet *ifp = ic->ic_ifp;
2164 1.85 dyoung struct atw_softc *sc = ifp->if_softc;
2165 1.85 dyoung
2166 1.85 dyoung DPRINTF(sc, ("%s:\n", __func__));
2167 1.85 dyoung
2168 1.85 dyoung if ((sc->sc_flags & ATWF_WEP_SRAM_VALID) != 0)
2169 1.85 dyoung return;
2170 1.146 dyoung if (!device_activation(sc->sc_dev, DEVACT_LEVEL_DRIVER))
2171 1.89 dyoung return;
2172 1.89 dyoung atw_idle(sc, ATW_NAR_SR | ATW_NAR_ST);
2173 1.85 dyoung atw_write_wep(sc);
2174 1.89 dyoung ATW_WRITE(sc, ATW_NAR, sc->sc_opmode);
2175 1.101 dyoung DELAY(atw_nar_delay);
2176 1.101 dyoung ATW_WRITE(sc, ATW_RDR, 0x1);
2177 1.85 dyoung }
2178 1.85 dyoung
2179 1.1 dyoung /* Write WEP keys from the ieee80211com to the ADM8211's SRAM. */
2180 1.1 dyoung static void
2181 1.23 dyoung atw_write_wep(struct atw_softc *sc)
2182 1.1 dyoung {
2183 1.108 dyoung #if 0
2184 1.1 dyoung struct ieee80211com *ic = &sc->sc_ic;
2185 1.166 msaitoh uint32_t reg;
2186 1.108 dyoung int i;
2187 1.108 dyoung #endif
2188 1.1 dyoung /* SRAM shared-key record format: key0 flags key1 ... key12 */
2189 1.166 msaitoh uint8_t buf[IEEE80211_WEP_NKID]
2190 1.167 msaitoh [1 /* key[0] */ + 1 /* flags */ + 12 /* key[1 .. 12] */];
2191 1.1 dyoung
2192 1.1 dyoung sc->sc_wepctl = 0;
2193 1.1 dyoung ATW_WRITE(sc, ATW_WEPCTL, sc->sc_wepctl);
2194 1.1 dyoung
2195 1.1 dyoung memset(&buf[0][0], 0, sizeof(buf));
2196 1.1 dyoung
2197 1.108 dyoung #if 0
2198 1.1 dyoung for (i = 0; i < IEEE80211_WEP_NKID; i++) {
2199 1.85 dyoung if (ic->ic_nw_keys[i].wk_keylen > 5) {
2200 1.1 dyoung buf[i][1] = ATW_WEP_ENABLED | ATW_WEP_104BIT;
2201 1.85 dyoung } else if (ic->ic_nw_keys[i].wk_keylen != 0) {
2202 1.1 dyoung buf[i][1] = ATW_WEP_ENABLED;
2203 1.1 dyoung } else {
2204 1.1 dyoung buf[i][1] = 0;
2205 1.1 dyoung continue;
2206 1.1 dyoung }
2207 1.1 dyoung buf[i][0] = ic->ic_nw_keys[i].wk_key[0];
2208 1.1 dyoung memcpy(&buf[i][2], &ic->ic_nw_keys[i].wk_key[1],
2209 1.85 dyoung ic->ic_nw_keys[i].wk_keylen - 1);
2210 1.1 dyoung }
2211 1.1 dyoung
2212 1.1 dyoung reg = ATW_READ(sc, ATW_MACTEST);
2213 1.1 dyoung reg |= ATW_MACTEST_MMI_USETXCLK | ATW_MACTEST_FORCE_KEYID;
2214 1.1 dyoung reg &= ~ATW_MACTEST_KEYID_MASK;
2215 1.119 dyoung reg |= __SHIFTIN(ic->ic_def_txkey, ATW_MACTEST_KEYID_MASK);
2216 1.1 dyoung ATW_WRITE(sc, ATW_MACTEST, reg);
2217 1.1 dyoung
2218 1.85 dyoung if ((ic->ic_flags & IEEE80211_F_PRIVACY) != 0)
2219 1.85 dyoung sc->sc_wepctl |= ATW_WEPCTL_WEPENABLE;
2220 1.69 dyoung
2221 1.69 dyoung switch (sc->sc_rev) {
2222 1.69 dyoung case ATW_REVISION_AB:
2223 1.69 dyoung case ATW_REVISION_AF:
2224 1.69 dyoung /* Bypass WEP on Rx. */
2225 1.69 dyoung sc->sc_wepctl |= ATW_WEPCTL_WEPRXBYP;
2226 1.69 dyoung break;
2227 1.69 dyoung default:
2228 1.69 dyoung break;
2229 1.69 dyoung }
2230 1.108 dyoung #endif
2231 1.1 dyoung
2232 1.166 msaitoh atw_write_sram(sc, ATW_SRAM_ADDR_SHARED_KEY, (uint8_t*)&buf[0][0],
2233 1.1 dyoung sizeof(buf));
2234 1.85 dyoung
2235 1.85 dyoung sc->sc_flags |= ATWF_WEP_SRAM_VALID;
2236 1.1 dyoung }
2237 1.1 dyoung
2238 1.3 dyoung static void
2239 1.3 dyoung atw_recv_mgmt(struct ieee80211com *ic, struct mbuf *m,
2240 1.166 msaitoh struct ieee80211_node *ni, int subtype, int rssi, uint32_t rstamp)
2241 1.3 dyoung {
2242 1.85 dyoung struct atw_softc *sc = (struct atw_softc *)ic->ic_ifp->if_softc;
2243 1.3 dyoung
2244 1.78 dyoung /* The ADM8211A answers probe requests. TBD ADM8211B/C. */
2245 1.78 dyoung if (subtype == IEEE80211_FC0_SUBTYPE_PROBE_REQ)
2246 1.78 dyoung return;
2247 1.78 dyoung
2248 1.78 dyoung (*sc->sc_recv_mgmt)(ic, m, ni, subtype, rssi, rstamp);
2249 1.78 dyoung
2250 1.3 dyoung switch (subtype) {
2251 1.3 dyoung case IEEE80211_FC0_SUBTYPE_PROBE_RESP:
2252 1.3 dyoung case IEEE80211_FC0_SUBTYPE_BEACON:
2253 1.97 dyoung if (ic->ic_opmode == IEEE80211_M_IBSS &&
2254 1.97 dyoung ic->ic_state == IEEE80211_S_RUN) {
2255 1.97 dyoung if (le64toh(ni->ni_tstamp.tsf) >= atw_get_tsft(sc))
2256 1.97 dyoung (void)ieee80211_ibss_merge(ni);
2257 1.97 dyoung }
2258 1.3 dyoung break;
2259 1.3 dyoung default:
2260 1.3 dyoung break;
2261 1.3 dyoung }
2262 1.3 dyoung return;
2263 1.3 dyoung }
2264 1.3 dyoung
2265 1.1 dyoung /* Write the SSID in the ieee80211com to the SRAM on the ADM8211.
2266 1.1 dyoung * In ad hoc mode, the SSID is written to the beacons sent by the
2267 1.1 dyoung * ADM8211. In both ad hoc and infrastructure mode, beacons received
2268 1.1 dyoung * with matching SSID affect ATW_INTR_LINKON/ATW_INTR_LINKOFF
2269 1.1 dyoung * indications.
2270 1.1 dyoung */
2271 1.1 dyoung static void
2272 1.23 dyoung atw_write_ssid(struct atw_softc *sc)
2273 1.1 dyoung {
2274 1.1 dyoung struct ieee80211com *ic = &sc->sc_ic;
2275 1.53 dyoung /* 34 bytes are reserved in ADM8211 SRAM for the SSID, but
2276 1.53 dyoung * it only expects the element length, not its ID.
2277 1.53 dyoung */
2278 1.166 msaitoh uint8_t buf[roundup(1 /* length */ + IEEE80211_NWID_LEN, 2)];
2279 1.1 dyoung
2280 1.1 dyoung memset(buf, 0, sizeof(buf));
2281 1.3 dyoung buf[0] = ic->ic_bss->ni_esslen;
2282 1.3 dyoung memcpy(&buf[1], ic->ic_bss->ni_essid, ic->ic_bss->ni_esslen);
2283 1.1 dyoung
2284 1.53 dyoung atw_write_sram(sc, ATW_SRAM_ADDR_SSID, buf,
2285 1.53 dyoung roundup(1 + ic->ic_bss->ni_esslen, 2));
2286 1.1 dyoung }
2287 1.1 dyoung
2288 1.1 dyoung /* Write the supported rates in the ieee80211com to the SRAM of the ADM8211.
2289 1.1 dyoung * In ad hoc mode, the supported rates are written to beacons sent by the
2290 1.1 dyoung * ADM8211.
2291 1.1 dyoung */
2292 1.1 dyoung static void
2293 1.23 dyoung atw_write_sup_rates(struct atw_softc *sc)
2294 1.1 dyoung {
2295 1.1 dyoung struct ieee80211com *ic = &sc->sc_ic;
2296 1.1 dyoung /* 14 bytes are probably (XXX) reserved in the ADM8211 SRAM for
2297 1.1 dyoung * supported rates
2298 1.1 dyoung */
2299 1.166 msaitoh uint8_t buf[roundup(1 /* length */ + IEEE80211_RATE_SIZE, 2)];
2300 1.1 dyoung
2301 1.1 dyoung memset(buf, 0, sizeof(buf));
2302 1.1 dyoung
2303 1.3 dyoung buf[0] = ic->ic_bss->ni_rates.rs_nrates;
2304 1.1 dyoung
2305 1.3 dyoung memcpy(&buf[1], ic->ic_bss->ni_rates.rs_rates,
2306 1.3 dyoung ic->ic_bss->ni_rates.rs_nrates);
2307 1.1 dyoung
2308 1.1 dyoung atw_write_sram(sc, ATW_SRAM_ADDR_SUPRATES, buf, sizeof(buf));
2309 1.1 dyoung }
2310 1.1 dyoung
2311 1.1 dyoung /* Start/stop sending beacons. */
2312 1.1 dyoung void
2313 1.1 dyoung atw_start_beacon(struct atw_softc *sc, int start)
2314 1.1 dyoung {
2315 1.1 dyoung struct ieee80211com *ic = &sc->sc_ic;
2316 1.55 dyoung uint16_t chan;
2317 1.55 dyoung uint32_t bcnt, bpli, cap0, cap1, capinfo;
2318 1.55 dyoung size_t len;
2319 1.1 dyoung
2320 1.146 dyoung if (!device_is_active(sc->sc_dev))
2321 1.1 dyoung return;
2322 1.1 dyoung
2323 1.1 dyoung /* start beacons */
2324 1.1 dyoung len = sizeof(struct ieee80211_frame) +
2325 1.1 dyoung 8 /* timestamp */ + 2 /* beacon interval */ +
2326 1.1 dyoung 2 /* capability info */ +
2327 1.3 dyoung 2 + ic->ic_bss->ni_esslen /* SSID element */ +
2328 1.3 dyoung 2 + ic->ic_bss->ni_rates.rs_nrates /* rates element */ +
2329 1.1 dyoung 3 /* DS parameters */ +
2330 1.1 dyoung IEEE80211_CRC_LEN;
2331 1.1 dyoung
2332 1.55 dyoung bcnt = ATW_READ(sc, ATW_BCNT) & ~ATW_BCNT_BCNT_MASK;
2333 1.55 dyoung cap0 = ATW_READ(sc, ATW_CAP0) & ~ATW_CAP0_CHN_MASK;
2334 1.55 dyoung cap1 = ATW_READ(sc, ATW_CAP1) & ~ATW_CAP1_CAPI_MASK;
2335 1.1 dyoung
2336 1.55 dyoung ATW_WRITE(sc, ATW_BCNT, bcnt);
2337 1.55 dyoung ATW_WRITE(sc, ATW_CAP1, cap1);
2338 1.1 dyoung
2339 1.1 dyoung if (!start)
2340 1.1 dyoung return;
2341 1.1 dyoung
2342 1.1 dyoung /* TBD use ni_capinfo */
2343 1.1 dyoung
2344 1.55 dyoung capinfo = 0;
2345 1.145 dyoung if (ic->ic_flags & IEEE80211_F_SHPREAMBLE)
2346 1.1 dyoung capinfo |= IEEE80211_CAPINFO_SHORT_PREAMBLE;
2347 1.71 mycroft if (ic->ic_flags & IEEE80211_F_PRIVACY)
2348 1.1 dyoung capinfo |= IEEE80211_CAPINFO_PRIVACY;
2349 1.1 dyoung
2350 1.1 dyoung switch (ic->ic_opmode) {
2351 1.1 dyoung case IEEE80211_M_IBSS:
2352 1.1 dyoung len += 4; /* IBSS parameters */
2353 1.1 dyoung capinfo |= IEEE80211_CAPINFO_IBSS;
2354 1.1 dyoung break;
2355 1.1 dyoung case IEEE80211_M_HOSTAP:
2356 1.1 dyoung /* XXX 6-byte minimum TIM */
2357 1.1 dyoung len += atw_beacon_len_adjust;
2358 1.1 dyoung capinfo |= IEEE80211_CAPINFO_ESS;
2359 1.1 dyoung break;
2360 1.1 dyoung default:
2361 1.1 dyoung return;
2362 1.1 dyoung }
2363 1.1 dyoung
2364 1.55 dyoung /* set listen interval
2365 1.55 dyoung * XXX do software units agree w/ hardware?
2366 1.55 dyoung */
2367 1.119 dyoung bpli = __SHIFTIN(ic->ic_bss->ni_intval, ATW_BPLI_BP_MASK) |
2368 1.119 dyoung __SHIFTIN(ic->ic_lintval / ic->ic_bss->ni_intval, ATW_BPLI_LI_MASK);
2369 1.55 dyoung
2370 1.90 skrll chan = ieee80211_chan2ieee(ic, ic->ic_curchan);
2371 1.1 dyoung
2372 1.119 dyoung bcnt |= __SHIFTIN(len, ATW_BCNT_BCNT_MASK);
2373 1.119 dyoung cap0 |= __SHIFTIN(chan, ATW_CAP0_CHN_MASK);
2374 1.119 dyoung cap1 |= __SHIFTIN(capinfo, ATW_CAP1_CAPI_MASK);
2375 1.55 dyoung
2376 1.55 dyoung ATW_WRITE(sc, ATW_BCNT, bcnt);
2377 1.55 dyoung ATW_WRITE(sc, ATW_BPLI, bpli);
2378 1.55 dyoung ATW_WRITE(sc, ATW_CAP0, cap0);
2379 1.55 dyoung ATW_WRITE(sc, ATW_CAP1, cap1);
2380 1.1 dyoung
2381 1.1 dyoung DPRINTF(sc, ("%s: atw_start_beacon reg[ATW_BCNT] = %08x\n",
2382 1.140 joerg device_xname(sc->sc_dev), bcnt));
2383 1.1 dyoung
2384 1.1 dyoung DPRINTF(sc, ("%s: atw_start_beacon reg[ATW_CAP1] = %08x\n",
2385 1.140 joerg device_xname(sc->sc_dev), cap1));
2386 1.1 dyoung }
2387 1.1 dyoung
2388 1.56 dyoung /* Return the 32 lsb of the last TSFT divisible by ival. */
2389 1.92 perry static inline uint32_t
2390 1.56 dyoung atw_last_even_tsft(uint32_t tsfth, uint32_t tsftl, uint32_t ival)
2391 1.56 dyoung {
2392 1.56 dyoung /* Following the reference driver's lead, I compute
2393 1.84 perry *
2394 1.56 dyoung * (uint32_t)((((uint64_t)tsfth << 32) | tsftl) % ival)
2395 1.56 dyoung *
2396 1.56 dyoung * without using 64-bit arithmetic, using the following
2397 1.56 dyoung * relationship:
2398 1.56 dyoung *
2399 1.56 dyoung * (0x100000000 * H + L) % m
2400 1.56 dyoung * = ((0x100000000 % m) * H + L) % m
2401 1.56 dyoung * = (((0xffffffff + 1) % m) * H + L) % m
2402 1.56 dyoung * = ((0xffffffff % m + 1 % m) * H + L) % m
2403 1.56 dyoung * = ((0xffffffff % m + 1) * H + L) % m
2404 1.56 dyoung */
2405 1.56 dyoung return ((0xFFFFFFFF % ival + 1) * tsfth + tsftl) % ival;
2406 1.56 dyoung }
2407 1.56 dyoung
2408 1.78 dyoung static uint64_t
2409 1.78 dyoung atw_get_tsft(struct atw_softc *sc)
2410 1.76 dyoung {
2411 1.76 dyoung int i;
2412 1.78 dyoung uint32_t tsfth, tsftl;
2413 1.76 dyoung for (i = 0; i < 2; i++) {
2414 1.78 dyoung tsfth = ATW_READ(sc, ATW_TSFTH);
2415 1.78 dyoung tsftl = ATW_READ(sc, ATW_TSFTL);
2416 1.78 dyoung if (ATW_READ(sc, ATW_TSFTH) == tsfth)
2417 1.76 dyoung break;
2418 1.76 dyoung }
2419 1.78 dyoung return ((uint64_t)tsfth << 32) | tsftl;
2420 1.76 dyoung }
2421 1.76 dyoung
2422 1.1 dyoung /* If we've created an IBSS, write the TSF time in the ADM8211 to
2423 1.1 dyoung * the ieee80211com.
2424 1.1 dyoung *
2425 1.1 dyoung * Predict the next target beacon transmission time (TBTT) and
2426 1.1 dyoung * write it to the ADM8211.
2427 1.1 dyoung */
2428 1.1 dyoung static void
2429 1.76 dyoung atw_predict_beacon(struct atw_softc *sc)
2430 1.1 dyoung {
2431 1.1 dyoung #define TBTTOFS 20 /* TU */
2432 1.1 dyoung
2433 1.1 dyoung struct ieee80211com *ic = &sc->sc_ic;
2434 1.78 dyoung uint64_t tsft;
2435 1.56 dyoung uint32_t ival, past_even, tbtt, tsfth, tsftl;
2436 1.56 dyoung union {
2437 1.78 dyoung uint64_t word;
2438 1.56 dyoung uint8_t tstamp[8];
2439 1.56 dyoung } u;
2440 1.1 dyoung
2441 1.1 dyoung if ((ic->ic_opmode == IEEE80211_M_HOSTAP) ||
2442 1.1 dyoung ((ic->ic_opmode == IEEE80211_M_IBSS) &&
2443 1.1 dyoung (ic->ic_flags & IEEE80211_F_SIBSS))) {
2444 1.78 dyoung tsft = atw_get_tsft(sc);
2445 1.78 dyoung u.word = htole64(tsft);
2446 1.85 dyoung (void)memcpy(&ic->ic_bss->ni_tstamp, &u.tstamp[0],
2447 1.56 dyoung sizeof(ic->ic_bss->ni_tstamp));
2448 1.85 dyoung } else
2449 1.85 dyoung tsft = le64toh(ic->ic_bss->ni_tstamp.tsf);
2450 1.56 dyoung
2451 1.56 dyoung ival = ic->ic_bss->ni_intval * IEEE80211_DUR_TU;
2452 1.56 dyoung
2453 1.78 dyoung tsftl = tsft & 0xFFFFFFFF;
2454 1.78 dyoung tsfth = tsft >> 32;
2455 1.78 dyoung
2456 1.56 dyoung /* We sent/received the last beacon `past' microseconds
2457 1.56 dyoung * after the interval divided the TSF timer.
2458 1.1 dyoung */
2459 1.56 dyoung past_even = tsftl - atw_last_even_tsft(tsfth, tsftl, ival);
2460 1.1 dyoung
2461 1.56 dyoung /* Skip ten beacons so that the TBTT cannot pass before
2462 1.56 dyoung * we've programmed it. Ten is an arbitrary number.
2463 1.56 dyoung */
2464 1.56 dyoung tbtt = past_even + ival * 10;
2465 1.1 dyoung
2466 1.1 dyoung ATW_WRITE(sc, ATW_TOFS1,
2467 1.119 dyoung __SHIFTIN(1, ATW_TOFS1_TSFTOFSR_MASK) |
2468 1.119 dyoung __SHIFTIN(TBTTOFS, ATW_TOFS1_TBTTOFS_MASK) |
2469 1.119 dyoung __SHIFTIN(__SHIFTOUT(tbtt - TBTTOFS * IEEE80211_DUR_TU,
2470 1.167 msaitoh ATW_TBTTPRE_MASK), ATW_TOFS1_TBTTPRE_MASK));
2471 1.1 dyoung #undef TBTTOFS
2472 1.1 dyoung }
2473 1.1 dyoung
2474 1.3 dyoung static void
2475 1.3 dyoung atw_next_scan(void *arg)
2476 1.3 dyoung {
2477 1.3 dyoung struct atw_softc *sc = arg;
2478 1.3 dyoung struct ieee80211com *ic = &sc->sc_ic;
2479 1.3 dyoung int s;
2480 1.3 dyoung
2481 1.3 dyoung /* don't call atw_start w/o network interrupts blocked */
2482 1.3 dyoung s = splnet();
2483 1.3 dyoung if (ic->ic_state == IEEE80211_S_SCAN)
2484 1.73 mycroft ieee80211_next_scan(ic);
2485 1.3 dyoung splx(s);
2486 1.3 dyoung }
2487 1.3 dyoung
2488 1.1 dyoung /* Synchronize the hardware state with the software state. */
2489 1.1 dyoung static int
2490 1.3 dyoung atw_newstate(struct ieee80211com *ic, enum ieee80211_state nstate, int arg)
2491 1.1 dyoung {
2492 1.85 dyoung struct ifnet *ifp = ic->ic_ifp;
2493 1.3 dyoung struct atw_softc *sc = ifp->if_softc;
2494 1.90 skrll int error = 0;
2495 1.1 dyoung
2496 1.90 skrll callout_stop(&sc->sc_scan_ch);
2497 1.3 dyoung
2498 1.1 dyoung switch (nstate) {
2499 1.98 dyoung case IEEE80211_S_AUTH:
2500 1.3 dyoung case IEEE80211_S_ASSOC:
2501 1.106 dyoung atw_write_bssid(sc);
2502 1.90 skrll error = atw_tune(sc);
2503 1.3 dyoung break;
2504 1.1 dyoung case IEEE80211_S_INIT:
2505 1.90 skrll callout_stop(&sc->sc_scan_ch);
2506 1.90 skrll sc->sc_cur_chan = IEEE80211_CHAN_ANY;
2507 1.98 dyoung atw_start_beacon(sc, 0);
2508 1.1 dyoung break;
2509 1.1 dyoung case IEEE80211_S_SCAN:
2510 1.90 skrll error = atw_tune(sc);
2511 1.3 dyoung callout_reset(&sc->sc_scan_ch, atw_dwelltime * hz / 1000,
2512 1.3 dyoung atw_next_scan, sc);
2513 1.90 skrll break;
2514 1.1 dyoung case IEEE80211_S_RUN:
2515 1.90 skrll error = atw_tune(sc);
2516 1.1 dyoung atw_write_bssid(sc);
2517 1.1 dyoung atw_write_ssid(sc);
2518 1.1 dyoung atw_write_sup_rates(sc);
2519 1.1 dyoung
2520 1.3 dyoung if (ic->ic_opmode == IEEE80211_M_AHDEMO ||
2521 1.3 dyoung ic->ic_opmode == IEEE80211_M_MONITOR)
2522 1.3 dyoung break;
2523 1.1 dyoung
2524 1.3 dyoung /* set listen interval
2525 1.3 dyoung * XXX do software units agree w/ hardware?
2526 1.3 dyoung */
2527 1.3 dyoung ATW_WRITE(sc, ATW_BPLI,
2528 1.119 dyoung __SHIFTIN(ic->ic_bss->ni_intval, ATW_BPLI_BP_MASK) |
2529 1.119 dyoung __SHIFTIN(ic->ic_lintval / ic->ic_bss->ni_intval,
2530 1.3 dyoung ATW_BPLI_LI_MASK));
2531 1.1 dyoung
2532 1.140 joerg DPRINTF(sc, ("%s: reg[ATW_BPLI] = %08x\n", device_xname(sc->sc_dev),
2533 1.98 dyoung ATW_READ(sc, ATW_BPLI)));
2534 1.1 dyoung
2535 1.76 dyoung atw_predict_beacon(sc);
2536 1.98 dyoung
2537 1.98 dyoung switch (ic->ic_opmode) {
2538 1.98 dyoung case IEEE80211_M_AHDEMO:
2539 1.98 dyoung case IEEE80211_M_HOSTAP:
2540 1.98 dyoung case IEEE80211_M_IBSS:
2541 1.98 dyoung atw_start_beacon(sc, 1);
2542 1.98 dyoung break;
2543 1.98 dyoung case IEEE80211_M_MONITOR:
2544 1.98 dyoung case IEEE80211_M_STA:
2545 1.98 dyoung break;
2546 1.98 dyoung }
2547 1.98 dyoung
2548 1.1 dyoung break;
2549 1.1 dyoung }
2550 1.90 skrll return (error != 0) ? error : (*sc->sc_newstate)(ic, nstate, arg);
2551 1.1 dyoung }
2552 1.1 dyoung
2553 1.1 dyoung /*
2554 1.1 dyoung * atw_add_rxbuf:
2555 1.1 dyoung *
2556 1.1 dyoung * Add a receive buffer to the indicated descriptor.
2557 1.1 dyoung */
2558 1.1 dyoung int
2559 1.23 dyoung atw_add_rxbuf(struct atw_softc *sc, int idx)
2560 1.1 dyoung {
2561 1.1 dyoung struct atw_rxsoft *rxs = &sc->sc_rxsoft[idx];
2562 1.1 dyoung struct mbuf *m;
2563 1.1 dyoung int error;
2564 1.1 dyoung
2565 1.1 dyoung MGETHDR(m, M_DONTWAIT, MT_DATA);
2566 1.1 dyoung if (m == NULL)
2567 1.1 dyoung return (ENOBUFS);
2568 1.1 dyoung
2569 1.1 dyoung MCLGET(m, M_DONTWAIT);
2570 1.1 dyoung if ((m->m_flags & M_EXT) == 0) {
2571 1.1 dyoung m_freem(m);
2572 1.1 dyoung return (ENOBUFS);
2573 1.1 dyoung }
2574 1.1 dyoung
2575 1.1 dyoung if (rxs->rxs_mbuf != NULL)
2576 1.1 dyoung bus_dmamap_unload(sc->sc_dmat, rxs->rxs_dmamap);
2577 1.1 dyoung
2578 1.1 dyoung rxs->rxs_mbuf = m;
2579 1.1 dyoung
2580 1.1 dyoung error = bus_dmamap_load(sc->sc_dmat, rxs->rxs_dmamap,
2581 1.1 dyoung m->m_ext.ext_buf, m->m_ext.ext_size, NULL,
2582 1.166 msaitoh BUS_DMA_READ | BUS_DMA_NOWAIT);
2583 1.1 dyoung if (error) {
2584 1.140 joerg aprint_error_dev(sc->sc_dev, "can't load rx DMA map %d, error = %d\n",
2585 1.137 cegger idx, error);
2586 1.1 dyoung panic("atw_add_rxbuf"); /* XXX */
2587 1.1 dyoung }
2588 1.1 dyoung
2589 1.1 dyoung bus_dmamap_sync(sc->sc_dmat, rxs->rxs_dmamap, 0,
2590 1.1 dyoung rxs->rxs_dmamap->dm_mapsize, BUS_DMASYNC_PREREAD);
2591 1.1 dyoung
2592 1.132 dyoung atw_init_rxdesc(sc, idx);
2593 1.1 dyoung
2594 1.1 dyoung return (0);
2595 1.1 dyoung }
2596 1.1 dyoung
2597 1.1 dyoung /*
2598 1.36 dyoung * Release any queued transmit buffers.
2599 1.36 dyoung */
2600 1.36 dyoung void
2601 1.36 dyoung atw_txdrain(struct atw_softc *sc)
2602 1.36 dyoung {
2603 1.36 dyoung struct atw_txsoft *txs;
2604 1.36 dyoung
2605 1.36 dyoung while ((txs = SIMPLEQ_FIRST(&sc->sc_txdirtyq)) != NULL) {
2606 1.36 dyoung SIMPLEQ_REMOVE_HEAD(&sc->sc_txdirtyq, txs_q);
2607 1.36 dyoung if (txs->txs_mbuf != NULL) {
2608 1.36 dyoung bus_dmamap_unload(sc->sc_dmat, txs->txs_dmamap);
2609 1.36 dyoung m_freem(txs->txs_mbuf);
2610 1.36 dyoung txs->txs_mbuf = NULL;
2611 1.36 dyoung }
2612 1.36 dyoung SIMPLEQ_INSERT_TAIL(&sc->sc_txfreeq, txs, txs_q);
2613 1.91 dyoung sc->sc_txfree += txs->txs_ndescs;
2614 1.36 dyoung }
2615 1.102 dyoung
2616 1.102 dyoung KASSERT((sc->sc_if.if_flags & IFF_RUNNING) == 0 ||
2617 1.167 msaitoh !(SIMPLEQ_EMPTY(&sc->sc_txfreeq) ||
2618 1.102 dyoung sc->sc_txfree != ATW_NTXDESC));
2619 1.91 dyoung sc->sc_if.if_flags &= ~IFF_OACTIVE;
2620 1.36 dyoung sc->sc_tx_timer = 0;
2621 1.36 dyoung }
2622 1.36 dyoung
2623 1.36 dyoung /*
2624 1.1 dyoung * atw_stop: [ ifnet interface function ]
2625 1.1 dyoung *
2626 1.1 dyoung * Stop transmission on the interface.
2627 1.1 dyoung */
2628 1.1 dyoung void
2629 1.23 dyoung atw_stop(struct ifnet *ifp, int disable)
2630 1.1 dyoung {
2631 1.1 dyoung struct atw_softc *sc = ifp->if_softc;
2632 1.3 dyoung struct ieee80211com *ic = &sc->sc_ic;
2633 1.1 dyoung
2634 1.3 dyoung ieee80211_new_state(ic, IEEE80211_S_INIT, -1);
2635 1.1 dyoung
2636 1.146 dyoung if (device_is_active(sc->sc_dev)) {
2637 1.146 dyoung /* Disable interrupts. */
2638 1.146 dyoung ATW_WRITE(sc, ATW_IER, 0);
2639 1.146 dyoung
2640 1.146 dyoung /* Stop the transmit and receive processes. */
2641 1.146 dyoung ATW_WRITE(sc, ATW_NAR, 0);
2642 1.146 dyoung DELAY(atw_nar_delay);
2643 1.146 dyoung ATW_WRITE(sc, ATW_TDBD, 0);
2644 1.146 dyoung ATW_WRITE(sc, ATW_TDBP, 0);
2645 1.146 dyoung ATW_WRITE(sc, ATW_RDB, 0);
2646 1.146 dyoung }
2647 1.1 dyoung
2648 1.1 dyoung sc->sc_opmode = 0;
2649 1.1 dyoung
2650 1.36 dyoung atw_txdrain(sc);
2651 1.1 dyoung
2652 1.1 dyoung /*
2653 1.1 dyoung * Mark the interface down and cancel the watchdog timer.
2654 1.1 dyoung */
2655 1.145 dyoung ifp->if_flags &= ~IFF_RUNNING;
2656 1.1 dyoung ifp->if_timer = 0;
2657 1.1 dyoung
2658 1.146 dyoung if (disable)
2659 1.146 dyoung pmf_device_suspend(sc->sc_dev, &sc->sc_qual);
2660 1.1 dyoung }
2661 1.1 dyoung
2662 1.1 dyoung /*
2663 1.1 dyoung * atw_rxdrain:
2664 1.1 dyoung *
2665 1.1 dyoung * Drain the receive queue.
2666 1.1 dyoung */
2667 1.1 dyoung void
2668 1.23 dyoung atw_rxdrain(struct atw_softc *sc)
2669 1.1 dyoung {
2670 1.1 dyoung struct atw_rxsoft *rxs;
2671 1.1 dyoung int i;
2672 1.1 dyoung
2673 1.1 dyoung for (i = 0; i < ATW_NRXDESC; i++) {
2674 1.1 dyoung rxs = &sc->sc_rxsoft[i];
2675 1.1 dyoung if (rxs->rxs_mbuf == NULL)
2676 1.1 dyoung continue;
2677 1.1 dyoung bus_dmamap_unload(sc->sc_dmat, rxs->rxs_dmamap);
2678 1.1 dyoung m_freem(rxs->rxs_mbuf);
2679 1.1 dyoung rxs->rxs_mbuf = NULL;
2680 1.1 dyoung }
2681 1.1 dyoung }
2682 1.1 dyoung
2683 1.1 dyoung /*
2684 1.1 dyoung * atw_detach:
2685 1.1 dyoung *
2686 1.1 dyoung * Detach an ADM8211 interface.
2687 1.1 dyoung */
2688 1.1 dyoung int
2689 1.23 dyoung atw_detach(struct atw_softc *sc)
2690 1.1 dyoung {
2691 1.85 dyoung struct ifnet *ifp = &sc->sc_if;
2692 1.1 dyoung struct atw_rxsoft *rxs;
2693 1.1 dyoung struct atw_txsoft *txs;
2694 1.1 dyoung int i;
2695 1.1 dyoung
2696 1.1 dyoung /*
2697 1.1 dyoung * Succeed now if there isn't any work to do.
2698 1.1 dyoung */
2699 1.1 dyoung if ((sc->sc_flags & ATWF_ATTACHED) == 0)
2700 1.1 dyoung return (0);
2701 1.1 dyoung
2702 1.140 joerg pmf_device_deregister(sc->sc_dev);
2703 1.135 dyoung
2704 1.77 dyoung callout_stop(&sc->sc_scan_ch);
2705 1.77 dyoung
2706 1.85 dyoung ieee80211_ifdetach(&sc->sc_ic);
2707 1.1 dyoung if_detach(ifp);
2708 1.1 dyoung
2709 1.1 dyoung for (i = 0; i < ATW_NRXDESC; i++) {
2710 1.1 dyoung rxs = &sc->sc_rxsoft[i];
2711 1.1 dyoung if (rxs->rxs_mbuf != NULL) {
2712 1.1 dyoung bus_dmamap_unload(sc->sc_dmat, rxs->rxs_dmamap);
2713 1.1 dyoung m_freem(rxs->rxs_mbuf);
2714 1.1 dyoung rxs->rxs_mbuf = NULL;
2715 1.1 dyoung }
2716 1.1 dyoung bus_dmamap_destroy(sc->sc_dmat, rxs->rxs_dmamap);
2717 1.1 dyoung }
2718 1.1 dyoung for (i = 0; i < ATW_TXQUEUELEN; i++) {
2719 1.1 dyoung txs = &sc->sc_txsoft[i];
2720 1.1 dyoung if (txs->txs_mbuf != NULL) {
2721 1.1 dyoung bus_dmamap_unload(sc->sc_dmat, txs->txs_dmamap);
2722 1.1 dyoung m_freem(txs->txs_mbuf);
2723 1.1 dyoung txs->txs_mbuf = NULL;
2724 1.1 dyoung }
2725 1.1 dyoung bus_dmamap_destroy(sc->sc_dmat, txs->txs_dmamap);
2726 1.1 dyoung }
2727 1.1 dyoung bus_dmamap_unload(sc->sc_dmat, sc->sc_cddmamap);
2728 1.1 dyoung bus_dmamap_destroy(sc->sc_dmat, sc->sc_cddmamap);
2729 1.126 christos bus_dmamem_unmap(sc->sc_dmat, (void *)sc->sc_control_data,
2730 1.1 dyoung sizeof(struct atw_control_data));
2731 1.1 dyoung bus_dmamem_free(sc->sc_dmat, &sc->sc_cdseg, sc->sc_cdnseg);
2732 1.1 dyoung
2733 1.1 dyoung if (sc->sc_srom)
2734 1.1 dyoung free(sc->sc_srom, M_DEVBUF);
2735 1.1 dyoung
2736 1.134 dyoung atw_evcnt_detach(sc);
2737 1.134 dyoung
2738 1.161 nonaka if (sc->sc_soft_ih != NULL) {
2739 1.161 nonaka softint_disestablish(sc->sc_soft_ih);
2740 1.161 nonaka sc->sc_soft_ih = NULL;
2741 1.161 nonaka }
2742 1.161 nonaka
2743 1.1 dyoung return (0);
2744 1.1 dyoung }
2745 1.1 dyoung
2746 1.1 dyoung /* atw_shutdown: make sure the interface is stopped at reboot time. */
2747 1.135 dyoung bool
2748 1.135 dyoung atw_shutdown(device_t self, int flags)
2749 1.1 dyoung {
2750 1.135 dyoung struct atw_softc *sc = device_private(self);
2751 1.1 dyoung
2752 1.85 dyoung atw_stop(&sc->sc_if, 1);
2753 1.135 dyoung return true;
2754 1.1 dyoung }
2755 1.1 dyoung
2756 1.145 dyoung #if 0
2757 1.145 dyoung static void
2758 1.145 dyoung atw_workaround1(struct atw_softc *sc)
2759 1.145 dyoung {
2760 1.145 dyoung uint32_t test1;
2761 1.145 dyoung
2762 1.145 dyoung test1 = ATW_READ(sc, ATW_TEST1);
2763 1.145 dyoung
2764 1.145 dyoung sc->sc_misc_ev.ev_count++;
2765 1.145 dyoung
2766 1.145 dyoung if ((test1 & ATW_TEST1_RXPKT1IN) != 0) {
2767 1.145 dyoung sc->sc_rxpkt1in_ev.ev_count++;
2768 1.145 dyoung return;
2769 1.145 dyoung }
2770 1.145 dyoung if (__SHIFTOUT(test1, ATW_TEST1_RRA_MASK) ==
2771 1.145 dyoung __SHIFTOUT(test1, ATW_TEST1_RWA_MASK)) {
2772 1.145 dyoung sc->sc_rxamatch_ev.ev_count++;
2773 1.145 dyoung return;
2774 1.145 dyoung }
2775 1.145 dyoung sc->sc_workaround1_ev.ev_count++;
2776 1.145 dyoung (void)atw_init(&sc->sc_if);
2777 1.145 dyoung }
2778 1.145 dyoung #endif
2779 1.145 dyoung
2780 1.1 dyoung int
2781 1.23 dyoung atw_intr(void *arg)
2782 1.1 dyoung {
2783 1.1 dyoung struct atw_softc *sc = arg;
2784 1.85 dyoung struct ifnet *ifp = &sc->sc_if;
2785 1.161 nonaka uint32_t status;
2786 1.1 dyoung
2787 1.1 dyoung #ifdef DEBUG
2788 1.146 dyoung if (!device_activation(sc->sc_dev, DEVACT_LEVEL_DRIVER))
2789 1.140 joerg panic("%s: atw_intr: not enabled", device_xname(sc->sc_dev));
2790 1.1 dyoung #endif
2791 1.1 dyoung
2792 1.1 dyoung /*
2793 1.1 dyoung * If the interface isn't running, the interrupt couldn't
2794 1.1 dyoung * possibly have come from us.
2795 1.1 dyoung */
2796 1.1 dyoung if ((ifp->if_flags & IFF_RUNNING) == 0 ||
2797 1.146 dyoung !device_activation(sc->sc_dev, DEVACT_LEVEL_DRIVER))
2798 1.1 dyoung return (0);
2799 1.1 dyoung
2800 1.161 nonaka status = ATW_READ(sc, ATW_STSR);
2801 1.161 nonaka if (status == 0)
2802 1.161 nonaka return 0;
2803 1.161 nonaka
2804 1.161 nonaka if ((status & sc->sc_inten) == 0) {
2805 1.161 nonaka ATW_WRITE(sc, ATW_STSR, status);
2806 1.161 nonaka return 0;
2807 1.161 nonaka }
2808 1.161 nonaka
2809 1.161 nonaka /* Disable interrupts */
2810 1.161 nonaka ATW_WRITE(sc, ATW_IER, 0);
2811 1.161 nonaka
2812 1.161 nonaka softint_schedule(sc->sc_soft_ih);
2813 1.161 nonaka return 1;
2814 1.161 nonaka }
2815 1.161 nonaka
2816 1.161 nonaka void
2817 1.161 nonaka atw_softintr(void *arg)
2818 1.161 nonaka {
2819 1.161 nonaka struct atw_softc *sc = arg;
2820 1.161 nonaka struct ifnet *ifp = &sc->sc_if;
2821 1.161 nonaka uint32_t status, rxstatus, txstatus, linkstatus;
2822 1.161 nonaka int txthresh, s;
2823 1.161 nonaka
2824 1.161 nonaka if ((ifp->if_flags & IFF_RUNNING) == 0 ||
2825 1.161 nonaka !device_activation(sc->sc_dev, DEVACT_LEVEL_DRIVER))
2826 1.161 nonaka return;
2827 1.161 nonaka
2828 1.1 dyoung for (;;) {
2829 1.1 dyoung status = ATW_READ(sc, ATW_STSR);
2830 1.1 dyoung
2831 1.1 dyoung if (status)
2832 1.1 dyoung ATW_WRITE(sc, ATW_STSR, status);
2833 1.1 dyoung
2834 1.1 dyoung #ifdef ATW_DEBUG
2835 1.1 dyoung #define PRINTINTR(flag) do { \
2836 1.1 dyoung if ((status & flag) != 0) { \
2837 1.1 dyoung printf("%s" #flag, delim); \
2838 1.1 dyoung delim = ","; \
2839 1.1 dyoung } \
2840 1.1 dyoung } while (0)
2841 1.1 dyoung
2842 1.1 dyoung if (atw_debug > 1 && status) {
2843 1.1 dyoung const char *delim = "<";
2844 1.1 dyoung
2845 1.1 dyoung printf("%s: reg[STSR] = %x",
2846 1.140 joerg device_xname(sc->sc_dev), status);
2847 1.1 dyoung
2848 1.1 dyoung PRINTINTR(ATW_INTR_FBE);
2849 1.1 dyoung PRINTINTR(ATW_INTR_LINKOFF);
2850 1.1 dyoung PRINTINTR(ATW_INTR_LINKON);
2851 1.1 dyoung PRINTINTR(ATW_INTR_RCI);
2852 1.1 dyoung PRINTINTR(ATW_INTR_RDU);
2853 1.15 dyoung PRINTINTR(ATW_INTR_REIS);
2854 1.1 dyoung PRINTINTR(ATW_INTR_RPS);
2855 1.1 dyoung PRINTINTR(ATW_INTR_TCI);
2856 1.1 dyoung PRINTINTR(ATW_INTR_TDU);
2857 1.1 dyoung PRINTINTR(ATW_INTR_TLT);
2858 1.1 dyoung PRINTINTR(ATW_INTR_TPS);
2859 1.1 dyoung PRINTINTR(ATW_INTR_TRT);
2860 1.1 dyoung PRINTINTR(ATW_INTR_TUF);
2861 1.1 dyoung PRINTINTR(ATW_INTR_BCNTC);
2862 1.1 dyoung PRINTINTR(ATW_INTR_ATIME);
2863 1.1 dyoung PRINTINTR(ATW_INTR_TBTT);
2864 1.1 dyoung PRINTINTR(ATW_INTR_TSCZ);
2865 1.1 dyoung PRINTINTR(ATW_INTR_TSFTF);
2866 1.1 dyoung printf(">\n");
2867 1.1 dyoung }
2868 1.1 dyoung #undef PRINTINTR
2869 1.1 dyoung #endif /* ATW_DEBUG */
2870 1.1 dyoung
2871 1.1 dyoung if ((status & sc->sc_inten) == 0)
2872 1.1 dyoung break;
2873 1.1 dyoung
2874 1.1 dyoung rxstatus = status & sc->sc_rxint_mask;
2875 1.1 dyoung txstatus = status & sc->sc_txint_mask;
2876 1.1 dyoung linkstatus = status & sc->sc_linkint_mask;
2877 1.1 dyoung
2878 1.1 dyoung if (linkstatus) {
2879 1.1 dyoung atw_linkintr(sc, linkstatus);
2880 1.1 dyoung }
2881 1.1 dyoung
2882 1.1 dyoung if (rxstatus) {
2883 1.1 dyoung /* Grab any new packets. */
2884 1.1 dyoung atw_rxintr(sc);
2885 1.1 dyoung
2886 1.1 dyoung if (rxstatus & ATW_INTR_RDU) {
2887 1.1 dyoung printf("%s: receive ring overrun\n",
2888 1.140 joerg device_xname(sc->sc_dev));
2889 1.1 dyoung /* Get the receive process going again. */
2890 1.1 dyoung ATW_WRITE(sc, ATW_RDR, 0x1);
2891 1.1 dyoung }
2892 1.1 dyoung }
2893 1.1 dyoung
2894 1.1 dyoung if (txstatus) {
2895 1.1 dyoung /* Sweep up transmit descriptors. */
2896 1.145 dyoung atw_txintr(sc, txstatus);
2897 1.1 dyoung
2898 1.121 christos if (txstatus & ATW_INTR_TLT) {
2899 1.1 dyoung DPRINTF(sc, ("%s: tx lifetime exceeded\n",
2900 1.140 joerg device_xname(sc->sc_dev)));
2901 1.145 dyoung (void)atw_init(&sc->sc_if);
2902 1.121 christos }
2903 1.1 dyoung
2904 1.121 christos if (txstatus & ATW_INTR_TRT) {
2905 1.1 dyoung DPRINTF(sc, ("%s: tx retry limit exceeded\n",
2906 1.140 joerg device_xname(sc->sc_dev)));
2907 1.121 christos }
2908 1.1 dyoung
2909 1.1 dyoung /* If Tx under-run, increase our transmit threshold
2910 1.1 dyoung * if another is available.
2911 1.1 dyoung */
2912 1.1 dyoung txthresh = sc->sc_txthresh + 1;
2913 1.1 dyoung if ((txstatus & ATW_INTR_TUF) &&
2914 1.1 dyoung sc->sc_txth[txthresh].txth_name != NULL) {
2915 1.1 dyoung /* Idle the transmit process. */
2916 1.1 dyoung atw_idle(sc, ATW_NAR_ST);
2917 1.1 dyoung
2918 1.1 dyoung sc->sc_txthresh = txthresh;
2919 1.1 dyoung sc->sc_opmode &= ~(ATW_NAR_TR_MASK|ATW_NAR_SF);
2920 1.1 dyoung sc->sc_opmode |=
2921 1.1 dyoung sc->sc_txth[txthresh].txth_opmode;
2922 1.1 dyoung printf("%s: transmit underrun; new "
2923 1.140 joerg "threshold: %s\n", device_xname(sc->sc_dev),
2924 1.1 dyoung sc->sc_txth[txthresh].txth_name);
2925 1.1 dyoung
2926 1.1 dyoung /* Set the new threshold and restart
2927 1.1 dyoung * the transmit process.
2928 1.1 dyoung */
2929 1.1 dyoung ATW_WRITE(sc, ATW_NAR, sc->sc_opmode);
2930 1.70 dyoung DELAY(atw_nar_delay);
2931 1.145 dyoung ATW_WRITE(sc, ATW_TDR, 0x1);
2932 1.1 dyoung /* XXX Log every Nth underrun from
2933 1.1 dyoung * XXX now on?
2934 1.1 dyoung */
2935 1.1 dyoung }
2936 1.1 dyoung }
2937 1.1 dyoung
2938 1.166 msaitoh if (status & (ATW_INTR_TPS | ATW_INTR_RPS)) {
2939 1.1 dyoung if (status & ATW_INTR_TPS)
2940 1.1 dyoung printf("%s: transmit process stopped\n",
2941 1.140 joerg device_xname(sc->sc_dev));
2942 1.1 dyoung if (status & ATW_INTR_RPS)
2943 1.1 dyoung printf("%s: receive process stopped\n",
2944 1.140 joerg device_xname(sc->sc_dev));
2945 1.161 nonaka s = splnet();
2946 1.1 dyoung (void)atw_init(ifp);
2947 1.161 nonaka splx(s);
2948 1.1 dyoung break;
2949 1.1 dyoung }
2950 1.1 dyoung
2951 1.1 dyoung if (status & ATW_INTR_FBE) {
2952 1.140 joerg aprint_error_dev(sc->sc_dev, "fatal bus error\n");
2953 1.161 nonaka s = splnet();
2954 1.1 dyoung (void)atw_init(ifp);
2955 1.161 nonaka splx(s);
2956 1.1 dyoung break;
2957 1.1 dyoung }
2958 1.1 dyoung
2959 1.1 dyoung /*
2960 1.1 dyoung * Not handled:
2961 1.1 dyoung *
2962 1.1 dyoung * Transmit buffer unavailable -- normal
2963 1.1 dyoung * condition, nothing to do, really.
2964 1.1 dyoung *
2965 1.1 dyoung * Early receive interrupt -- not available on
2966 1.1 dyoung * all chips, we just use RI. We also only
2967 1.1 dyoung * use single-segment receive DMA, so this
2968 1.1 dyoung * is mostly useless.
2969 1.1 dyoung *
2970 1.167 msaitoh * TBD others
2971 1.1 dyoung */
2972 1.1 dyoung }
2973 1.1 dyoung
2974 1.1 dyoung /* Try to get more packets going. */
2975 1.161 nonaka s = splnet();
2976 1.1 dyoung atw_start(ifp);
2977 1.161 nonaka splx(s);
2978 1.1 dyoung
2979 1.161 nonaka /* Enable interrupts */
2980 1.161 nonaka ATW_WRITE(sc, ATW_IER, sc->sc_inten);
2981 1.1 dyoung }
2982 1.1 dyoung
2983 1.1 dyoung /*
2984 1.1 dyoung * atw_idle:
2985 1.1 dyoung *
2986 1.1 dyoung * Cause the transmit and/or receive processes to go idle.
2987 1.1 dyoung *
2988 1.167 msaitoh * XXX It seems that the ADM8211 will not signal the end of the Rx/Tx
2989 1.1 dyoung * process in STSR if I clear SR or ST after the process has already
2990 1.1 dyoung * ceased. Fair enough. But the Rx process status bits in ATW_TEST0
2991 1.167 msaitoh * do not seem to be too reliable. Perhaps I have the sense of the
2992 1.1 dyoung * Rx bits switched with the Tx bits?
2993 1.1 dyoung */
2994 1.1 dyoung void
2995 1.166 msaitoh atw_idle(struct atw_softc *sc, uint32_t bits)
2996 1.1 dyoung {
2997 1.166 msaitoh uint32_t ackmask = 0, opmode, stsr, test0;
2998 1.1 dyoung int i, s;
2999 1.1 dyoung
3000 1.84 perry s = splnet();
3001 1.1 dyoung
3002 1.1 dyoung opmode = sc->sc_opmode & ~bits;
3003 1.1 dyoung
3004 1.1 dyoung if (bits & ATW_NAR_SR)
3005 1.1 dyoung ackmask |= ATW_INTR_RPS;
3006 1.1 dyoung
3007 1.1 dyoung if (bits & ATW_NAR_ST) {
3008 1.1 dyoung ackmask |= ATW_INTR_TPS;
3009 1.1 dyoung /* set ATW_NAR_HF to flush TX FIFO. */
3010 1.1 dyoung opmode |= ATW_NAR_HF;
3011 1.1 dyoung }
3012 1.1 dyoung
3013 1.1 dyoung ATW_WRITE(sc, ATW_NAR, opmode);
3014 1.70 dyoung DELAY(atw_nar_delay);
3015 1.1 dyoung
3016 1.70 dyoung for (i = 0; i < 1000; i++) {
3017 1.1 dyoung stsr = ATW_READ(sc, ATW_STSR);
3018 1.1 dyoung if ((stsr & ackmask) == ackmask)
3019 1.1 dyoung break;
3020 1.70 dyoung DELAY(10);
3021 1.1 dyoung }
3022 1.1 dyoung
3023 1.1 dyoung ATW_WRITE(sc, ATW_STSR, stsr & ackmask);
3024 1.1 dyoung
3025 1.1 dyoung if ((stsr & ackmask) == ackmask)
3026 1.1 dyoung goto out;
3027 1.1 dyoung
3028 1.1 dyoung test0 = ATW_READ(sc, ATW_TEST0);
3029 1.1 dyoung
3030 1.1 dyoung if ((bits & ATW_NAR_ST) != 0 && (stsr & ATW_INTR_TPS) == 0 &&
3031 1.1 dyoung (test0 & ATW_TEST0_TS_MASK) != ATW_TEST0_TS_STOPPED) {
3032 1.1 dyoung printf("%s: transmit process not idle [%s]\n",
3033 1.140 joerg device_xname(sc->sc_dev),
3034 1.119 dyoung atw_tx_state[__SHIFTOUT(test0, ATW_TEST0_TS_MASK)]);
3035 1.1 dyoung printf("%s: bits %08x test0 %08x stsr %08x\n",
3036 1.140 joerg device_xname(sc->sc_dev), bits, test0, stsr);
3037 1.1 dyoung }
3038 1.1 dyoung
3039 1.1 dyoung if ((bits & ATW_NAR_SR) != 0 && (stsr & ATW_INTR_RPS) == 0 &&
3040 1.1 dyoung (test0 & ATW_TEST0_RS_MASK) != ATW_TEST0_RS_STOPPED) {
3041 1.1 dyoung DPRINTF2(sc, ("%s: receive process not idle [%s]\n",
3042 1.140 joerg device_xname(sc->sc_dev),
3043 1.119 dyoung atw_rx_state[__SHIFTOUT(test0, ATW_TEST0_RS_MASK)]));
3044 1.1 dyoung DPRINTF2(sc, ("%s: bits %08x test0 %08x stsr %08x\n",
3045 1.140 joerg device_xname(sc->sc_dev), bits, test0, stsr));
3046 1.1 dyoung }
3047 1.1 dyoung out:
3048 1.37 dyoung if ((bits & ATW_NAR_ST) != 0)
3049 1.37 dyoung atw_txdrain(sc);
3050 1.1 dyoung splx(s);
3051 1.1 dyoung return;
3052 1.1 dyoung }
3053 1.1 dyoung
3054 1.1 dyoung /*
3055 1.1 dyoung * atw_linkintr:
3056 1.1 dyoung *
3057 1.1 dyoung * Helper; handle link-status interrupts.
3058 1.1 dyoung */
3059 1.1 dyoung void
3060 1.166 msaitoh atw_linkintr(struct atw_softc *sc, uint32_t linkstatus)
3061 1.1 dyoung {
3062 1.1 dyoung struct ieee80211com *ic = &sc->sc_ic;
3063 1.1 dyoung
3064 1.1 dyoung if (ic->ic_state != IEEE80211_S_RUN)
3065 1.1 dyoung return;
3066 1.1 dyoung
3067 1.1 dyoung if (linkstatus & ATW_INTR_LINKON) {
3068 1.140 joerg DPRINTF(sc, ("%s: link on\n", device_xname(sc->sc_dev)));
3069 1.1 dyoung sc->sc_rescan_timer = 0;
3070 1.1 dyoung } else if (linkstatus & ATW_INTR_LINKOFF) {
3071 1.140 joerg DPRINTF(sc, ("%s: link off\n", device_xname(sc->sc_dev)));
3072 1.32 dyoung if (ic->ic_opmode != IEEE80211_M_STA)
3073 1.16 dyoung return;
3074 1.32 dyoung sc->sc_rescan_timer = 3;
3075 1.85 dyoung sc->sc_if.if_timer = 1;
3076 1.1 dyoung }
3077 1.1 dyoung }
3078 1.1 dyoung
3079 1.154 joerg #if 0
3080 1.92 perry static inline int
3081 1.85 dyoung atw_hw_decrypted(struct atw_softc *sc, struct ieee80211_frame_min *wh)
3082 1.69 dyoung {
3083 1.72 mycroft if ((sc->sc_ic.ic_flags & IEEE80211_F_PRIVACY) == 0)
3084 1.69 dyoung return 0;
3085 1.69 dyoung if ((wh->i_fc[1] & IEEE80211_FC1_WEP) == 0)
3086 1.69 dyoung return 0;
3087 1.69 dyoung return (sc->sc_wepctl & ATW_WEPCTL_WEPRXBYP) == 0;
3088 1.69 dyoung }
3089 1.154 joerg #endif
3090 1.69 dyoung
3091 1.1 dyoung /*
3092 1.1 dyoung * atw_rxintr:
3093 1.1 dyoung *
3094 1.1 dyoung * Helper; handle receive interrupts.
3095 1.1 dyoung */
3096 1.1 dyoung void
3097 1.23 dyoung atw_rxintr(struct atw_softc *sc)
3098 1.1 dyoung {
3099 1.1 dyoung static int rate_tbl[] = {2, 4, 11, 22, 44};
3100 1.3 dyoung struct ieee80211com *ic = &sc->sc_ic;
3101 1.3 dyoung struct ieee80211_node *ni;
3102 1.85 dyoung struct ieee80211_frame_min *wh;
3103 1.85 dyoung struct ifnet *ifp = &sc->sc_if;
3104 1.1 dyoung struct atw_rxsoft *rxs;
3105 1.1 dyoung struct mbuf *m;
3106 1.166 msaitoh uint32_t rxstat;
3107 1.161 nonaka int i, s, len, rate, rate0;
3108 1.166 msaitoh uint32_t rssi, ctlrssi;
3109 1.1 dyoung
3110 1.145 dyoung for (i = sc->sc_rxptr;; i = sc->sc_rxptr) {
3111 1.1 dyoung rxs = &sc->sc_rxsoft[i];
3112 1.1 dyoung
3113 1.166 msaitoh ATW_CDRXSYNC(sc, i,
3114 1.166 msaitoh BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE);
3115 1.1 dyoung
3116 1.1 dyoung rxstat = le32toh(sc->sc_rxdescs[i].ar_stat);
3117 1.133 dyoung ctlrssi = le32toh(sc->sc_rxdescs[i].ar_ctlrssi);
3118 1.119 dyoung rate0 = __SHIFTOUT(rxstat, ATW_RXSTAT_RXDR_MASK);
3119 1.1 dyoung
3120 1.145 dyoung if (rxstat & ATW_RXSTAT_OWN) {
3121 1.145 dyoung ATW_CDRXSYNC(sc, i, BUS_DMASYNC_PREREAD);
3122 1.145 dyoung break;
3123 1.145 dyoung }
3124 1.145 dyoung
3125 1.145 dyoung sc->sc_rxptr = ATW_NEXTRX(i);
3126 1.1 dyoung
3127 1.14 dyoung DPRINTF3(sc,
3128 1.133 dyoung ("%s: rx stat %08x ctlrssi %08x buf1 %08x buf2 %08x\n",
3129 1.140 joerg device_xname(sc->sc_dev),
3130 1.133 dyoung rxstat, ctlrssi,
3131 1.45 dyoung le32toh(sc->sc_rxdescs[i].ar_buf1),
3132 1.45 dyoung le32toh(sc->sc_rxdescs[i].ar_buf2)));
3133 1.1 dyoung
3134 1.1 dyoung /*
3135 1.29 dyoung * Make sure the packet fits in one buffer. This should
3136 1.1 dyoung * always be the case.
3137 1.1 dyoung */
3138 1.166 msaitoh if ((rxstat & (ATW_RXSTAT_FS | ATW_RXSTAT_LS)) !=
3139 1.166 msaitoh (ATW_RXSTAT_FS | ATW_RXSTAT_LS)) {
3140 1.1 dyoung printf("%s: incoming packet spilled, resetting\n",
3141 1.140 joerg device_xname(sc->sc_dev));
3142 1.1 dyoung (void)atw_init(ifp);
3143 1.1 dyoung return;
3144 1.1 dyoung }
3145 1.1 dyoung
3146 1.1 dyoung /*
3147 1.1 dyoung * If an error occurred, update stats, clear the status
3148 1.1 dyoung * word, and leave the packet buffer in place. It will
3149 1.1 dyoung * simply be reused the next time the ring comes around.
3150 1.1 dyoung */
3151 1.134 dyoung if ((rxstat & (ATW_RXSTAT_DE | ATW_RXSTAT_RXTOE)) != 0) {
3152 1.1 dyoung #define PRINTERR(bit, str) \
3153 1.1 dyoung if (rxstat & (bit)) \
3154 1.140 joerg aprint_error_dev(sc->sc_dev, "receive error: %s\n", \
3155 1.137 cegger str)
3156 1.1 dyoung ifp->if_ierrors++;
3157 1.1 dyoung PRINTERR(ATW_RXSTAT_DE, "descriptor error");
3158 1.134 dyoung PRINTERR(ATW_RXSTAT_RXTOE, "time-out");
3159 1.134 dyoung #if 0
3160 1.1 dyoung PRINTERR(ATW_RXSTAT_SFDE, "PLCP SFD error");
3161 1.1 dyoung PRINTERR(ATW_RXSTAT_SIGE, "PLCP signal error");
3162 1.1 dyoung PRINTERR(ATW_RXSTAT_CRC16E, "PLCP CRC16 error");
3163 1.1 dyoung PRINTERR(ATW_RXSTAT_ICVE, "WEP ICV error");
3164 1.134 dyoung #endif
3165 1.1 dyoung #undef PRINTERR
3166 1.132 dyoung atw_init_rxdesc(sc, i);
3167 1.1 dyoung continue;
3168 1.1 dyoung }
3169 1.1 dyoung
3170 1.1 dyoung bus_dmamap_sync(sc->sc_dmat, rxs->rxs_dmamap, 0,
3171 1.1 dyoung rxs->rxs_dmamap->dm_mapsize, BUS_DMASYNC_POSTREAD);
3172 1.1 dyoung
3173 1.1 dyoung /*
3174 1.1 dyoung * No errors; receive the packet. Note the ADM8211
3175 1.1 dyoung * includes the CRC in promiscuous mode.
3176 1.1 dyoung */
3177 1.119 dyoung len = __SHIFTOUT(rxstat, ATW_RXSTAT_FL_MASK);
3178 1.1 dyoung
3179 1.1 dyoung /*
3180 1.1 dyoung * Allocate a new mbuf cluster. If that fails, we are
3181 1.1 dyoung * out of memory, and must drop the packet and recycle
3182 1.1 dyoung * the buffer that's already attached to this descriptor.
3183 1.1 dyoung */
3184 1.1 dyoung m = rxs->rxs_mbuf;
3185 1.1 dyoung if (atw_add_rxbuf(sc, i) != 0) {
3186 1.1 dyoung ifp->if_ierrors++;
3187 1.1 dyoung bus_dmamap_sync(sc->sc_dmat, rxs->rxs_dmamap, 0,
3188 1.1 dyoung rxs->rxs_dmamap->dm_mapsize, BUS_DMASYNC_PREREAD);
3189 1.134 dyoung atw_init_rxdesc(sc, i);
3190 1.1 dyoung continue;
3191 1.1 dyoung }
3192 1.1 dyoung
3193 1.1 dyoung ifp->if_ipackets++;
3194 1.160 ozaki m_set_rcvif(m, ifp);
3195 1.46 dyoung m->m_pkthdr.len = m->m_len = MIN(m->m_ext.ext_size, len);
3196 1.1 dyoung
3197 1.131 dyoung rate = (rate0 < __arraycount(rate_tbl)) ? rate_tbl[rate0] : 0;
3198 1.1 dyoung
3199 1.66 dyoung /* The RSSI comes straight from a register in the
3200 1.66 dyoung * baseband processor. I know that for the RF3000,
3201 1.66 dyoung * the RSSI register also contains the antenna-selection
3202 1.66 dyoung * bits. Mask those off.
3203 1.66 dyoung *
3204 1.66 dyoung * TBD Treat other basebands.
3205 1.132 dyoung * TBD Use short-preamble bit and such in RF3000_RXSTAT.
3206 1.66 dyoung */
3207 1.66 dyoung if (sc->sc_bbptype == ATW_BBPTYPE_RFMD)
3208 1.133 dyoung rssi = ctlrssi & RF3000_RSSI_MASK;
3209 1.66 dyoung else
3210 1.133 dyoung rssi = ctlrssi;
3211 1.66 dyoung
3212 1.161 nonaka s = splnet();
3213 1.161 nonaka
3214 1.12 dyoung /* Pass this up to any BPF listeners. */
3215 1.12 dyoung if (sc->sc_radiobpf != NULL) {
3216 1.12 dyoung struct atw_rx_radiotap_header *tap = &sc->sc_rxtap;
3217 1.12 dyoung
3218 1.12 dyoung tap->ar_rate = rate;
3219 1.12 dyoung
3220 1.12 dyoung /* TBD verify units are dB */
3221 1.20 dyoung tap->ar_antsignal = (int)rssi;
3222 1.134 dyoung if (sc->sc_opmode & ATW_NAR_PR)
3223 1.134 dyoung tap->ar_flags = IEEE80211_RADIOTAP_F_FCS;
3224 1.134 dyoung else
3225 1.134 dyoung tap->ar_flags = 0;
3226 1.134 dyoung
3227 1.134 dyoung if ((rxstat & ATW_RXSTAT_CRC32E) != 0)
3228 1.134 dyoung tap->ar_flags |= IEEE80211_RADIOTAP_F_BADFCS;
3229 1.12 dyoung
3230 1.151 joerg bpf_mtap2(sc->sc_radiobpf, tap, sizeof(sc->sc_rxtapu),
3231 1.164 msaitoh m, BPF_D_IN);
3232 1.167 msaitoh }
3233 1.134 dyoung
3234 1.134 dyoung sc->sc_recv_ev.ev_count++;
3235 1.134 dyoung
3236 1.166 msaitoh if ((rxstat & (ATW_RXSTAT_CRC16E | ATW_RXSTAT_CRC32E |
3237 1.166 msaitoh ATW_RXSTAT_ICVE | ATW_RXSTAT_SFDE | ATW_RXSTAT_SIGE))
3238 1.166 msaitoh != 0) {
3239 1.134 dyoung if (rxstat & ATW_RXSTAT_CRC16E)
3240 1.134 dyoung sc->sc_crc16e_ev.ev_count++;
3241 1.134 dyoung if (rxstat & ATW_RXSTAT_CRC32E)
3242 1.134 dyoung sc->sc_crc32e_ev.ev_count++;
3243 1.134 dyoung if (rxstat & ATW_RXSTAT_ICVE)
3244 1.134 dyoung sc->sc_icve_ev.ev_count++;
3245 1.134 dyoung if (rxstat & ATW_RXSTAT_SFDE)
3246 1.134 dyoung sc->sc_sfde_ev.ev_count++;
3247 1.134 dyoung if (rxstat & ATW_RXSTAT_SIGE)
3248 1.134 dyoung sc->sc_sige_ev.ev_count++;
3249 1.134 dyoung ifp->if_ierrors++;
3250 1.134 dyoung m_freem(m);
3251 1.161 nonaka splx(s);
3252 1.134 dyoung continue;
3253 1.134 dyoung }
3254 1.134 dyoung
3255 1.134 dyoung if (sc->sc_opmode & ATW_NAR_PR)
3256 1.134 dyoung m_adj(m, -IEEE80211_CRC_LEN);
3257 1.1 dyoung
3258 1.85 dyoung wh = mtod(m, struct ieee80211_frame_min *);
3259 1.8 dyoung ni = ieee80211_find_rxnode(ic, wh);
3260 1.108 dyoung #if 0
3261 1.85 dyoung if (atw_hw_decrypted(sc, wh)) {
3262 1.69 dyoung wh->i_fc[1] &= ~IEEE80211_FC1_WEP;
3263 1.85 dyoung DPRINTF(sc, ("%s: hw decrypted\n", __func__));
3264 1.85 dyoung }
3265 1.108 dyoung #endif
3266 1.85 dyoung ieee80211_input(ic, m, ni, (int)rssi, 0);
3267 1.85 dyoung ieee80211_free_node(ni);
3268 1.161 nonaka splx(s);
3269 1.1 dyoung }
3270 1.1 dyoung }
3271 1.1 dyoung
3272 1.1 dyoung /*
3273 1.1 dyoung * atw_txintr:
3274 1.1 dyoung *
3275 1.1 dyoung * Helper; handle transmit interrupts.
3276 1.1 dyoung */
3277 1.1 dyoung void
3278 1.145 dyoung atw_txintr(struct atw_softc *sc, uint32_t status)
3279 1.1 dyoung {
3280 1.133 dyoung static char txstat_buf[sizeof("ffffffff<>" ATW_TXSTAT_FMT)];
3281 1.85 dyoung struct ifnet *ifp = &sc->sc_if;
3282 1.1 dyoung struct atw_txsoft *txs;
3283 1.166 msaitoh uint32_t txstat;
3284 1.161 nonaka int s;
3285 1.1 dyoung
3286 1.1 dyoung DPRINTF3(sc, ("%s: atw_txintr: sc_flags 0x%08x\n",
3287 1.140 joerg device_xname(sc->sc_dev), sc->sc_flags));
3288 1.1 dyoung
3289 1.161 nonaka s = splnet();
3290 1.161 nonaka
3291 1.1 dyoung /*
3292 1.1 dyoung * Go through our Tx list and free mbufs for those
3293 1.1 dyoung * frames that have been transmitted.
3294 1.1 dyoung */
3295 1.1 dyoung while ((txs = SIMPLEQ_FIRST(&sc->sc_txdirtyq)) != NULL) {
3296 1.48 dyoung ATW_CDTXSYNC(sc, txs->txs_lastdesc, 1,
3297 1.166 msaitoh BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE);
3298 1.1 dyoung
3299 1.1 dyoung #ifdef ATW_DEBUG
3300 1.1 dyoung if ((ifp->if_flags & IFF_DEBUG) != 0 && atw_debug > 2) {
3301 1.1 dyoung int i;
3302 1.1 dyoung printf(" txsoft %p transmit chain:\n", txs);
3303 1.48 dyoung ATW_CDTXSYNC(sc, txs->txs_firstdesc,
3304 1.48 dyoung txs->txs_ndescs - 1,
3305 1.166 msaitoh BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE);
3306 1.1 dyoung for (i = txs->txs_firstdesc;; i = ATW_NEXTTX(i)) {
3307 1.1 dyoung printf(" descriptor %d:\n", i);
3308 1.1 dyoung printf(" at_status: 0x%08x\n",
3309 1.1 dyoung le32toh(sc->sc_txdescs[i].at_stat));
3310 1.1 dyoung printf(" at_flags: 0x%08x\n",
3311 1.1 dyoung le32toh(sc->sc_txdescs[i].at_flags));
3312 1.1 dyoung printf(" at_buf1: 0x%08x\n",
3313 1.1 dyoung le32toh(sc->sc_txdescs[i].at_buf1));
3314 1.1 dyoung printf(" at_buf2: 0x%08x\n",
3315 1.1 dyoung le32toh(sc->sc_txdescs[i].at_buf2));
3316 1.1 dyoung if (i == txs->txs_lastdesc)
3317 1.1 dyoung break;
3318 1.1 dyoung }
3319 1.145 dyoung ATW_CDTXSYNC(sc, txs->txs_firstdesc,
3320 1.145 dyoung txs->txs_ndescs - 1, BUS_DMASYNC_PREREAD);
3321 1.1 dyoung }
3322 1.1 dyoung #endif
3323 1.1 dyoung
3324 1.1 dyoung txstat = le32toh(sc->sc_txdescs[txs->txs_lastdesc].at_stat);
3325 1.145 dyoung if (txstat & ATW_TXSTAT_OWN) {
3326 1.145 dyoung ATW_CDTXSYNC(sc, txs->txs_lastdesc, 1,
3327 1.145 dyoung BUS_DMASYNC_PREREAD);
3328 1.1 dyoung break;
3329 1.145 dyoung }
3330 1.1 dyoung
3331 1.1 dyoung SIMPLEQ_REMOVE_HEAD(&sc->sc_txdirtyq, txs_q);
3332 1.1 dyoung
3333 1.1 dyoung bus_dmamap_sync(sc->sc_dmat, txs->txs_dmamap,
3334 1.1 dyoung 0, txs->txs_dmamap->dm_mapsize,
3335 1.1 dyoung BUS_DMASYNC_POSTWRITE);
3336 1.1 dyoung bus_dmamap_unload(sc->sc_dmat, txs->txs_dmamap);
3337 1.1 dyoung m_freem(txs->txs_mbuf);
3338 1.1 dyoung txs->txs_mbuf = NULL;
3339 1.1 dyoung
3340 1.145 dyoung sc->sc_txfree += txs->txs_ndescs;
3341 1.1 dyoung SIMPLEQ_INSERT_TAIL(&sc->sc_txfreeq, txs, txs_q);
3342 1.1 dyoung
3343 1.145 dyoung KASSERT(!SIMPLEQ_EMPTY(&sc->sc_txfreeq) && sc->sc_txfree != 0);
3344 1.145 dyoung sc->sc_tx_timer = 0;
3345 1.91 dyoung ifp->if_flags &= ~IFF_OACTIVE;
3346 1.91 dyoung
3347 1.1 dyoung if ((ifp->if_flags & IFF_DEBUG) != 0 &&
3348 1.133 dyoung (txstat & ATW_TXSTAT_ERRMASK) != 0) {
3349 1.142 christos snprintb(txstat_buf, sizeof(txstat_buf),
3350 1.142 christos ATW_TXSTAT_FMT, txstat & ATW_TXSTAT_ERRMASK);
3351 1.123 dyoung printf("%s: txstat %s %" __PRIuBITS "\n",
3352 1.140 joerg device_xname(sc->sc_dev), txstat_buf,
3353 1.119 dyoung __SHIFTOUT(txstat, ATW_TXSTAT_ARC_MASK));
3354 1.1 dyoung }
3355 1.1 dyoung
3356 1.145 dyoung sc->sc_xmit_ev.ev_count++;
3357 1.145 dyoung
3358 1.1 dyoung /*
3359 1.1 dyoung * Check for errors and collisions.
3360 1.1 dyoung */
3361 1.1 dyoung if (txstat & ATW_TXSTAT_TUF)
3362 1.145 dyoung sc->sc_tuf_ev.ev_count++;
3363 1.1 dyoung if (txstat & ATW_TXSTAT_TLT)
3364 1.145 dyoung sc->sc_tlt_ev.ev_count++;
3365 1.1 dyoung if (txstat & ATW_TXSTAT_TRT)
3366 1.145 dyoung sc->sc_trt_ev.ev_count++;
3367 1.1 dyoung if (txstat & ATW_TXSTAT_TRO)
3368 1.145 dyoung sc->sc_tro_ev.ev_count++;
3369 1.145 dyoung if (txstat & ATW_TXSTAT_SOFBR)
3370 1.145 dyoung sc->sc_sofbr_ev.ev_count++;
3371 1.1 dyoung
3372 1.1 dyoung if ((txstat & ATW_TXSTAT_ES) == 0)
3373 1.1 dyoung ifp->if_collisions +=
3374 1.119 dyoung __SHIFTOUT(txstat, ATW_TXSTAT_ARC_MASK);
3375 1.1 dyoung else
3376 1.1 dyoung ifp->if_oerrors++;
3377 1.1 dyoung
3378 1.1 dyoung ifp->if_opackets++;
3379 1.1 dyoung }
3380 1.1 dyoung
3381 1.145 dyoung KASSERT(txs != NULL || (ifp->if_flags & IFF_OACTIVE) == 0);
3382 1.161 nonaka
3383 1.161 nonaka splx(s);
3384 1.1 dyoung }
3385 1.1 dyoung
3386 1.1 dyoung /*
3387 1.1 dyoung * atw_watchdog: [ifnet interface function]
3388 1.1 dyoung *
3389 1.1 dyoung * Watchdog timer handler.
3390 1.1 dyoung */
3391 1.1 dyoung void
3392 1.23 dyoung atw_watchdog(struct ifnet *ifp)
3393 1.1 dyoung {
3394 1.1 dyoung struct atw_softc *sc = ifp->if_softc;
3395 1.3 dyoung struct ieee80211com *ic = &sc->sc_ic;
3396 1.1 dyoung
3397 1.1 dyoung ifp->if_timer = 0;
3398 1.146 dyoung if (!device_is_active(sc->sc_dev))
3399 1.1 dyoung return;
3400 1.1 dyoung
3401 1.145 dyoung if (sc->sc_rescan_timer != 0 && --sc->sc_rescan_timer == 0)
3402 1.145 dyoung (void)ieee80211_new_state(ic, IEEE80211_S_SCAN, -1);
3403 1.145 dyoung if (sc->sc_tx_timer != 0 && --sc->sc_tx_timer == 0 &&
3404 1.145 dyoung !SIMPLEQ_EMPTY(&sc->sc_txdirtyq)) {
3405 1.145 dyoung printf("%s: transmit timeout\n", ifp->if_xname);
3406 1.145 dyoung ifp->if_oerrors++;
3407 1.145 dyoung (void)atw_init(ifp);
3408 1.145 dyoung atw_start(ifp);
3409 1.1 dyoung }
3410 1.1 dyoung if (sc->sc_tx_timer != 0 || sc->sc_rescan_timer != 0)
3411 1.1 dyoung ifp->if_timer = 1;
3412 1.85 dyoung ieee80211_watchdog(ic);
3413 1.1 dyoung }
3414 1.1 dyoung
3415 1.134 dyoung static void
3416 1.134 dyoung atw_evcnt_detach(struct atw_softc *sc)
3417 1.134 dyoung {
3418 1.134 dyoung evcnt_detach(&sc->sc_sige_ev);
3419 1.134 dyoung evcnt_detach(&sc->sc_sfde_ev);
3420 1.134 dyoung evcnt_detach(&sc->sc_icve_ev);
3421 1.134 dyoung evcnt_detach(&sc->sc_crc32e_ev);
3422 1.134 dyoung evcnt_detach(&sc->sc_crc16e_ev);
3423 1.134 dyoung evcnt_detach(&sc->sc_recv_ev);
3424 1.145 dyoung
3425 1.145 dyoung evcnt_detach(&sc->sc_tuf_ev);
3426 1.145 dyoung evcnt_detach(&sc->sc_tro_ev);
3427 1.145 dyoung evcnt_detach(&sc->sc_trt_ev);
3428 1.145 dyoung evcnt_detach(&sc->sc_tlt_ev);
3429 1.145 dyoung evcnt_detach(&sc->sc_sofbr_ev);
3430 1.145 dyoung evcnt_detach(&sc->sc_xmit_ev);
3431 1.145 dyoung
3432 1.145 dyoung evcnt_detach(&sc->sc_rxpkt1in_ev);
3433 1.145 dyoung evcnt_detach(&sc->sc_rxamatch_ev);
3434 1.145 dyoung evcnt_detach(&sc->sc_workaround1_ev);
3435 1.145 dyoung evcnt_detach(&sc->sc_misc_ev);
3436 1.134 dyoung }
3437 1.134 dyoung
3438 1.134 dyoung static void
3439 1.134 dyoung atw_evcnt_attach(struct atw_softc *sc)
3440 1.134 dyoung {
3441 1.134 dyoung evcnt_attach_dynamic(&sc->sc_recv_ev, EVCNT_TYPE_MISC,
3442 1.134 dyoung NULL, sc->sc_if.if_xname, "recv");
3443 1.134 dyoung evcnt_attach_dynamic(&sc->sc_crc16e_ev, EVCNT_TYPE_MISC,
3444 1.134 dyoung &sc->sc_recv_ev, sc->sc_if.if_xname, "CRC16 error");
3445 1.134 dyoung evcnt_attach_dynamic(&sc->sc_crc32e_ev, EVCNT_TYPE_MISC,
3446 1.134 dyoung &sc->sc_recv_ev, sc->sc_if.if_xname, "CRC32 error");
3447 1.134 dyoung evcnt_attach_dynamic(&sc->sc_icve_ev, EVCNT_TYPE_MISC,
3448 1.134 dyoung &sc->sc_recv_ev, sc->sc_if.if_xname, "ICV error");
3449 1.134 dyoung evcnt_attach_dynamic(&sc->sc_sfde_ev, EVCNT_TYPE_MISC,
3450 1.134 dyoung &sc->sc_recv_ev, sc->sc_if.if_xname, "PLCP SFD error");
3451 1.134 dyoung evcnt_attach_dynamic(&sc->sc_sige_ev, EVCNT_TYPE_MISC,
3452 1.134 dyoung &sc->sc_recv_ev, sc->sc_if.if_xname, "PLCP Signal Field error");
3453 1.145 dyoung
3454 1.145 dyoung evcnt_attach_dynamic(&sc->sc_xmit_ev, EVCNT_TYPE_MISC,
3455 1.145 dyoung NULL, sc->sc_if.if_xname, "xmit");
3456 1.145 dyoung evcnt_attach_dynamic(&sc->sc_tuf_ev, EVCNT_TYPE_MISC,
3457 1.145 dyoung &sc->sc_xmit_ev, sc->sc_if.if_xname, "transmit underflow");
3458 1.145 dyoung evcnt_attach_dynamic(&sc->sc_tro_ev, EVCNT_TYPE_MISC,
3459 1.145 dyoung &sc->sc_xmit_ev, sc->sc_if.if_xname, "transmit overrun");
3460 1.145 dyoung evcnt_attach_dynamic(&sc->sc_trt_ev, EVCNT_TYPE_MISC,
3461 1.145 dyoung &sc->sc_xmit_ev, sc->sc_if.if_xname, "retry count exceeded");
3462 1.145 dyoung evcnt_attach_dynamic(&sc->sc_tlt_ev, EVCNT_TYPE_MISC,
3463 1.145 dyoung &sc->sc_xmit_ev, sc->sc_if.if_xname, "lifetime exceeded");
3464 1.145 dyoung evcnt_attach_dynamic(&sc->sc_sofbr_ev, EVCNT_TYPE_MISC,
3465 1.145 dyoung &sc->sc_xmit_ev, sc->sc_if.if_xname, "packet size mismatch");
3466 1.145 dyoung
3467 1.145 dyoung evcnt_attach_dynamic(&sc->sc_misc_ev, EVCNT_TYPE_MISC,
3468 1.145 dyoung NULL, sc->sc_if.if_xname, "misc");
3469 1.145 dyoung evcnt_attach_dynamic(&sc->sc_workaround1_ev, EVCNT_TYPE_MISC,
3470 1.145 dyoung &sc->sc_misc_ev, sc->sc_if.if_xname, "workaround #1");
3471 1.145 dyoung evcnt_attach_dynamic(&sc->sc_rxamatch_ev, EVCNT_TYPE_MISC,
3472 1.145 dyoung &sc->sc_misc_ev, sc->sc_if.if_xname, "rra equals rwa");
3473 1.145 dyoung evcnt_attach_dynamic(&sc->sc_rxpkt1in_ev, EVCNT_TYPE_MISC,
3474 1.145 dyoung &sc->sc_misc_ev, sc->sc_if.if_xname, "rxpkt1in set");
3475 1.134 dyoung }
3476 1.134 dyoung
3477 1.1 dyoung #ifdef ATW_DEBUG
3478 1.1 dyoung static void
3479 1.1 dyoung atw_dump_pkt(struct ifnet *ifp, struct mbuf *m0)
3480 1.1 dyoung {
3481 1.1 dyoung struct atw_softc *sc = ifp->if_softc;
3482 1.1 dyoung struct mbuf *m;
3483 1.1 dyoung int i, noctets = 0;
3484 1.1 dyoung
3485 1.140 joerg printf("%s: %d-byte packet\n", device_xname(sc->sc_dev),
3486 1.1 dyoung m0->m_pkthdr.len);
3487 1.1 dyoung
3488 1.1 dyoung for (m = m0; m; m = m->m_next) {
3489 1.1 dyoung if (m->m_len == 0)
3490 1.1 dyoung continue;
3491 1.1 dyoung for (i = 0; i < m->m_len; i++) {
3492 1.166 msaitoh printf(" %02x", ((uint8_t*)m->m_data)[i]);
3493 1.1 dyoung if (++noctets % 24 == 0)
3494 1.1 dyoung printf("\n");
3495 1.1 dyoung }
3496 1.1 dyoung }
3497 1.1 dyoung printf("%s%s: %d bytes emitted\n",
3498 1.140 joerg (noctets % 24 != 0) ? "\n" : "", device_xname(sc->sc_dev), noctets);
3499 1.1 dyoung }
3500 1.1 dyoung #endif /* ATW_DEBUG */
3501 1.1 dyoung
3502 1.1 dyoung /*
3503 1.1 dyoung * atw_start: [ifnet interface function]
3504 1.1 dyoung *
3505 1.1 dyoung * Start packet transmission on the interface.
3506 1.1 dyoung */
3507 1.1 dyoung void
3508 1.23 dyoung atw_start(struct ifnet *ifp)
3509 1.1 dyoung {
3510 1.1 dyoung struct atw_softc *sc = ifp->if_softc;
3511 1.93 dyoung struct ieee80211_key *k;
3512 1.1 dyoung struct ieee80211com *ic = &sc->sc_ic;
3513 1.3 dyoung struct ieee80211_node *ni;
3514 1.93 dyoung struct ieee80211_frame_min *whm;
3515 1.3 dyoung struct ieee80211_frame *wh;
3516 1.1 dyoung struct atw_frame *hh;
3517 1.145 dyoung uint16_t hdrctl;
3518 1.3 dyoung struct mbuf *m0, *m;
3519 1.155 christos struct atw_txsoft *txs;
3520 1.1 dyoung struct atw_txdesc *txd;
3521 1.108 dyoung int npkt, rate;
3522 1.1 dyoung bus_dmamap_t dmamap;
3523 1.117 dyoung int ctl, error, firsttx, nexttx, lasttx, first, ofree, seg;
3524 1.1 dyoung
3525 1.1 dyoung DPRINTF2(sc, ("%s: atw_start: sc_flags 0x%08x, if_flags 0x%08x\n",
3526 1.140 joerg device_xname(sc->sc_dev), sc->sc_flags, ifp->if_flags));
3527 1.1 dyoung
3528 1.166 msaitoh if ((ifp->if_flags & (IFF_RUNNING | IFF_OACTIVE)) != IFF_RUNNING)
3529 1.1 dyoung return;
3530 1.1 dyoung
3531 1.1 dyoung /*
3532 1.1 dyoung * Remember the previous number of free descriptors and
3533 1.1 dyoung * the first descriptor we'll use.
3534 1.1 dyoung */
3535 1.1 dyoung ofree = sc->sc_txfree;
3536 1.117 dyoung firsttx = lasttx = sc->sc_txnext;
3537 1.1 dyoung
3538 1.1 dyoung DPRINTF2(sc, ("%s: atw_start: txfree %d, txnext %d\n",
3539 1.140 joerg device_xname(sc->sc_dev), ofree, firsttx));
3540 1.1 dyoung
3541 1.1 dyoung /*
3542 1.1 dyoung * Loop through the send queue, setting up transmit descriptors
3543 1.1 dyoung * until we drain the queue, or use up all available transmit
3544 1.1 dyoung * descriptors.
3545 1.1 dyoung */
3546 1.1 dyoung while ((txs = SIMPLEQ_FIRST(&sc->sc_txfreeq)) != NULL &&
3547 1.1 dyoung sc->sc_txfree != 0) {
3548 1.1 dyoung
3549 1.145 dyoung hdrctl = htole16(ATW_HDRCTL_UNKNOWN1);
3550 1.145 dyoung
3551 1.1 dyoung /*
3552 1.1 dyoung * Grab a packet off the management queue, if it
3553 1.1 dyoung * is not empty. Otherwise, from the data queue.
3554 1.1 dyoung */
3555 1.3 dyoung IF_DEQUEUE(&ic->ic_mgtq, m0);
3556 1.3 dyoung if (m0 != NULL) {
3557 1.158 ozaki ni = M_GETCTX(m0, struct ieee80211_node *);
3558 1.159 ozaki M_CLEARCTX(m0);
3559 1.99 dyoung } else if (ic->ic_state != IEEE80211_S_RUN)
3560 1.99 dyoung break; /* send no data until associated */
3561 1.99 dyoung else {
3562 1.3 dyoung IFQ_DEQUEUE(&ifp->if_snd, m0);
3563 1.1 dyoung if (m0 == NULL)
3564 1.1 dyoung break;
3565 1.164 msaitoh bpf_mtap(ifp, m0, BPF_D_OUT);
3566 1.85 dyoung ni = ieee80211_find_txnode(ic,
3567 1.85 dyoung mtod(m0, struct ether_header *)->ether_dhost);
3568 1.85 dyoung if (ni == NULL) {
3569 1.85 dyoung ifp->if_oerrors++;
3570 1.85 dyoung break;
3571 1.85 dyoung }
3572 1.85 dyoung if ((m0 = ieee80211_encap(ic, m0, ni)) == NULL) {
3573 1.85 dyoung ieee80211_free_node(ni);
3574 1.1 dyoung ifp->if_oerrors++;
3575 1.3 dyoung break;
3576 1.1 dyoung }
3577 1.1 dyoung }
3578 1.1 dyoung
3579 1.115 dyoung rate = MAX(ieee80211_get_rate(ni), 2);
3580 1.12 dyoung
3581 1.93 dyoung whm = mtod(m0, struct ieee80211_frame_min *);
3582 1.93 dyoung
3583 1.108 dyoung if ((whm->i_fc[1] & IEEE80211_FC1_WEP) == 0)
3584 1.93 dyoung k = NULL;
3585 1.108 dyoung else if ((k = ieee80211_crypto_encap(ic, ni, m0)) == NULL) {
3586 1.108 dyoung m_freem(m0);
3587 1.108 dyoung ieee80211_free_node(ni);
3588 1.108 dyoung ifp->if_oerrors++;
3589 1.108 dyoung break;
3590 1.108 dyoung }
3591 1.145 dyoung #if 0
3592 1.145 dyoung if (IEEE80211_IS_MULTICAST(wh->i_addr1) &&
3593 1.145 dyoung m0->m_pkthdr.len > ic->ic_fragthreshold)
3594 1.145 dyoung hdrctl |= htole16(ATW_HDRCTL_MORE_FRAG);
3595 1.145 dyoung #endif
3596 1.145 dyoung
3597 1.145 dyoung if (m0->m_pkthdr.len + IEEE80211_CRC_LEN >= ic->ic_rtsthreshold)
3598 1.145 dyoung hdrctl |= htole16(ATW_HDRCTL_RTSCTS);
3599 1.93 dyoung
3600 1.93 dyoung if (ieee80211_compute_duration(whm, k, m0->m_pkthdr.len,
3601 1.93 dyoung ic->ic_flags, ic->ic_fragthreshold, rate,
3602 1.93 dyoung &txs->txs_d0, &txs->txs_dn, &npkt, 0) == -1) {
3603 1.93 dyoung DPRINTF2(sc, ("%s: fail compute duration\n", __func__));
3604 1.93 dyoung m_freem(m0);
3605 1.93 dyoung break;
3606 1.93 dyoung }
3607 1.93 dyoung
3608 1.93 dyoung /* XXX Misleading if fragmentation is enabled. Better
3609 1.93 dyoung * to fragment in software?
3610 1.93 dyoung */
3611 1.93 dyoung *(uint16_t *)whm->i_dur = htole16(txs->txs_d0.d_rts_dur);
3612 1.93 dyoung
3613 1.1 dyoung /*
3614 1.1 dyoung * Pass the packet to any BPF listeners.
3615 1.1 dyoung */
3616 1.164 msaitoh bpf_mtap3(ic->ic_rawbpf, m0, BPF_D_OUT);
3617 1.12 dyoung
3618 1.12 dyoung if (sc->sc_radiobpf != NULL) {
3619 1.12 dyoung struct atw_tx_radiotap_header *tap = &sc->sc_txtap;
3620 1.12 dyoung
3621 1.12 dyoung tap->at_rate = rate;
3622 1.12 dyoung
3623 1.151 joerg bpf_mtap2(sc->sc_radiobpf, tap, sizeof(sc->sc_txtapu),
3624 1.164 msaitoh m0, BPF_D_OUT);
3625 1.12 dyoung }
3626 1.1 dyoung
3627 1.1 dyoung M_PREPEND(m0, offsetof(struct atw_frame, atw_ihdr), M_DONTWAIT);
3628 1.1 dyoung
3629 1.79 dyoung if (ni != NULL)
3630 1.85 dyoung ieee80211_free_node(ni);
3631 1.3 dyoung
3632 1.1 dyoung if (m0 == NULL) {
3633 1.1 dyoung ifp->if_oerrors++;
3634 1.3 dyoung break;
3635 1.1 dyoung }
3636 1.1 dyoung
3637 1.1 dyoung /* just to make sure. */
3638 1.1 dyoung m0 = m_pullup(m0, sizeof(struct atw_frame));
3639 1.1 dyoung
3640 1.1 dyoung if (m0 == NULL) {
3641 1.1 dyoung ifp->if_oerrors++;
3642 1.3 dyoung break;
3643 1.1 dyoung }
3644 1.1 dyoung
3645 1.1 dyoung hh = mtod(m0, struct atw_frame *);
3646 1.1 dyoung wh = &hh->atw_ihdr;
3647 1.1 dyoung
3648 1.1 dyoung /* Copy everything we need from the 802.11 header:
3649 1.1 dyoung * Frame Control; address 1, address 3, or addresses
3650 1.1 dyoung * 3 and 4. NIC fills in BSSID, SA.
3651 1.1 dyoung */
3652 1.1 dyoung if (wh->i_fc[1] & IEEE80211_FC1_DIR_TODS) {
3653 1.3 dyoung if (wh->i_fc[1] & IEEE80211_FC1_DIR_FROMDS)
3654 1.3 dyoung panic("%s: illegal WDS frame",
3655 1.140 joerg device_xname(sc->sc_dev));
3656 1.1 dyoung memcpy(hh->atw_dst, wh->i_addr3, IEEE80211_ADDR_LEN);
3657 1.1 dyoung } else
3658 1.1 dyoung memcpy(hh->atw_dst, wh->i_addr1, IEEE80211_ADDR_LEN);
3659 1.1 dyoung
3660 1.166 msaitoh *(uint16_t*)hh->atw_fc = *(uint16_t*)wh->i_fc;
3661 1.1 dyoung
3662 1.3 dyoung /* initialize remaining Tx parameters */
3663 1.3 dyoung memset(&hh->u, 0, sizeof(hh->u));
3664 1.1 dyoung
3665 1.1 dyoung hh->atw_rate = rate * 5;
3666 1.1 dyoung /* XXX this could be incorrect if M_FCS. _encap should
3667 1.1 dyoung * probably strip FCS just in case it sticks around in
3668 1.1 dyoung * bridged packets.
3669 1.1 dyoung */
3670 1.81 mycroft hh->atw_service = 0x00; /* XXX guess */
3671 1.1 dyoung hh->atw_paylen = htole16(m0->m_pkthdr.len -
3672 1.1 dyoung sizeof(struct atw_frame));
3673 1.1 dyoung
3674 1.145 dyoung /* never fragment multicast frames */
3675 1.145 dyoung if (IEEE80211_IS_MULTICAST(hh->atw_dst))
3676 1.145 dyoung hh->atw_fragthr = htole16(IEEE80211_FRAG_MAX);
3677 1.145 dyoung else {
3678 1.145 dyoung if ((ic->ic_flags & IEEE80211_F_SHPREAMBLE) &&
3679 1.145 dyoung (ni->ni_capinfo & IEEE80211_CAPINFO_SHORT_PREAMBLE))
3680 1.145 dyoung hdrctl |= htole16(ATW_HDRCTL_SHORT_PREAMBLE);
3681 1.145 dyoung hh->atw_fragthr = htole16(ic->ic_fragthreshold);
3682 1.145 dyoung }
3683 1.145 dyoung
3684 1.1 dyoung hh->atw_rtylmt = 3;
3685 1.108 dyoung #if 0
3686 1.1 dyoung if (do_encrypt) {
3687 1.145 dyoung hdrctl |= htole16(ATW_HDRCTL_WEP);
3688 1.85 dyoung hh->atw_keyid = ic->ic_def_txkey;
3689 1.1 dyoung }
3690 1.108 dyoung #endif
3691 1.1 dyoung
3692 1.93 dyoung hh->atw_head_plcplen = htole16(txs->txs_d0.d_plcp_len);
3693 1.93 dyoung hh->atw_tail_plcplen = htole16(txs->txs_dn.d_plcp_len);
3694 1.93 dyoung if (txs->txs_d0.d_residue)
3695 1.93 dyoung hh->atw_head_plcplen |= htole16(0x8000);
3696 1.93 dyoung if (txs->txs_dn.d_residue)
3697 1.93 dyoung hh->atw_tail_plcplen |= htole16(0x8000);
3698 1.93 dyoung hh->atw_head_dur = htole16(txs->txs_d0.d_rts_dur);
3699 1.93 dyoung hh->atw_tail_dur = htole16(txs->txs_dn.d_rts_dur);
3700 1.1 dyoung
3701 1.145 dyoung hh->atw_hdrctl = hdrctl;
3702 1.145 dyoung hh->atw_fragnum = npkt << 4;
3703 1.1 dyoung #ifdef ATW_DEBUG
3704 1.1 dyoung
3705 1.1 dyoung if ((ifp->if_flags & IFF_DEBUG) != 0 && atw_debug > 2) {
3706 1.1 dyoung printf("%s: dst = %s, rate = 0x%02x, "
3707 1.1 dyoung "service = 0x%02x, paylen = 0x%04x\n",
3708 1.140 joerg device_xname(sc->sc_dev), ether_sprintf(hh->atw_dst),
3709 1.1 dyoung hh->atw_rate, hh->atw_service, hh->atw_paylen);
3710 1.1 dyoung
3711 1.1 dyoung printf("%s: fc[0] = 0x%02x, fc[1] = 0x%02x, "
3712 1.1 dyoung "dur1 = 0x%04x, dur2 = 0x%04x, "
3713 1.1 dyoung "dur3 = 0x%04x, rts_dur = 0x%04x\n",
3714 1.140 joerg device_xname(sc->sc_dev), hh->atw_fc[0], hh->atw_fc[1],
3715 1.1 dyoung hh->atw_tail_plcplen, hh->atw_head_plcplen,
3716 1.1 dyoung hh->atw_tail_dur, hh->atw_head_dur);
3717 1.1 dyoung
3718 1.1 dyoung printf("%s: hdrctl = 0x%04x, fragthr = 0x%04x, "
3719 1.1 dyoung "fragnum = 0x%02x, rtylmt = 0x%04x\n",
3720 1.140 joerg device_xname(sc->sc_dev), hh->atw_hdrctl,
3721 1.1 dyoung hh->atw_fragthr, hh->atw_fragnum, hh->atw_rtylmt);
3722 1.1 dyoung
3723 1.1 dyoung printf("%s: keyid = %d\n",
3724 1.140 joerg device_xname(sc->sc_dev), hh->atw_keyid);
3725 1.1 dyoung
3726 1.1 dyoung atw_dump_pkt(ifp, m0);
3727 1.1 dyoung }
3728 1.1 dyoung #endif /* ATW_DEBUG */
3729 1.1 dyoung
3730 1.1 dyoung dmamap = txs->txs_dmamap;
3731 1.1 dyoung
3732 1.1 dyoung /*
3733 1.3 dyoung * Load the DMA map. Copy and try (once) again if the packet
3734 1.3 dyoung * didn't fit in the alloted number of segments.
3735 1.1 dyoung */
3736 1.3 dyoung for (first = 1;
3737 1.3 dyoung (error = bus_dmamap_load_mbuf(sc->sc_dmat, dmamap, m0,
3738 1.166 msaitoh BUS_DMA_WRITE | BUS_DMA_NOWAIT)) != 0 && first;
3739 1.3 dyoung first = 0) {
3740 1.1 dyoung MGETHDR(m, M_DONTWAIT, MT_DATA);
3741 1.1 dyoung if (m == NULL) {
3742 1.140 joerg aprint_error_dev(sc->sc_dev, "unable to allocate Tx mbuf\n");
3743 1.1 dyoung break;
3744 1.1 dyoung }
3745 1.1 dyoung if (m0->m_pkthdr.len > MHLEN) {
3746 1.1 dyoung MCLGET(m, M_DONTWAIT);
3747 1.1 dyoung if ((m->m_flags & M_EXT) == 0) {
3748 1.140 joerg aprint_error_dev(sc->sc_dev, "unable to allocate Tx "
3749 1.137 cegger "cluster\n");
3750 1.1 dyoung m_freem(m);
3751 1.1 dyoung break;
3752 1.1 dyoung }
3753 1.1 dyoung }
3754 1.126 christos m_copydata(m0, 0, m0->m_pkthdr.len, mtod(m, void *));
3755 1.1 dyoung m->m_pkthdr.len = m->m_len = m0->m_pkthdr.len;
3756 1.3 dyoung m_freem(m0);
3757 1.3 dyoung m0 = m;
3758 1.3 dyoung m = NULL;
3759 1.3 dyoung }
3760 1.3 dyoung if (error != 0) {
3761 1.140 joerg aprint_error_dev(sc->sc_dev, "unable to load Tx buffer, "
3762 1.137 cegger "error = %d\n", error);
3763 1.3 dyoung m_freem(m0);
3764 1.3 dyoung break;
3765 1.1 dyoung }
3766 1.1 dyoung
3767 1.1 dyoung /*
3768 1.1 dyoung * Ensure we have enough descriptors free to describe
3769 1.1 dyoung * the packet.
3770 1.1 dyoung */
3771 1.1 dyoung if (dmamap->dm_nsegs > sc->sc_txfree) {
3772 1.1 dyoung /*
3773 1.3 dyoung * Not enough free descriptors to transmit
3774 1.3 dyoung * this packet. Unload the DMA map and
3775 1.3 dyoung * drop the packet. Notify the upper layer
3776 1.3 dyoung * that there are no more slots left.
3777 1.1 dyoung *
3778 1.1 dyoung * XXX We could allocate an mbuf and copy, but
3779 1.1 dyoung * XXX it is worth it?
3780 1.1 dyoung */
3781 1.1 dyoung bus_dmamap_unload(sc->sc_dmat, dmamap);
3782 1.3 dyoung m_freem(m0);
3783 1.1 dyoung break;
3784 1.1 dyoung }
3785 1.1 dyoung
3786 1.1 dyoung /*
3787 1.1 dyoung * WE ARE NOW COMMITTED TO TRANSMITTING THE PACKET.
3788 1.1 dyoung */
3789 1.1 dyoung
3790 1.1 dyoung /* Sync the DMA map. */
3791 1.1 dyoung bus_dmamap_sync(sc->sc_dmat, dmamap, 0, dmamap->dm_mapsize,
3792 1.1 dyoung BUS_DMASYNC_PREWRITE);
3793 1.1 dyoung
3794 1.1 dyoung /* XXX arbitrary retry limit; 8 because I have seen it in
3795 1.1 dyoung * use already and maybe 0 means "no tries" !
3796 1.1 dyoung */
3797 1.119 dyoung ctl = htole32(__SHIFTIN(8, ATW_TXCTL_TL_MASK));
3798 1.1 dyoung
3799 1.1 dyoung DPRINTF2(sc, ("%s: TXDR <- max(10, %d)\n",
3800 1.140 joerg device_xname(sc->sc_dev), rate * 5));
3801 1.119 dyoung ctl |= htole32(__SHIFTIN(MAX(10, rate * 5), ATW_TXCTL_TXDR_MASK));
3802 1.1 dyoung
3803 1.1 dyoung /*
3804 1.1 dyoung * Initialize the transmit descriptors.
3805 1.1 dyoung */
3806 1.1 dyoung for (nexttx = sc->sc_txnext, seg = 0;
3807 1.1 dyoung seg < dmamap->dm_nsegs;
3808 1.1 dyoung seg++, nexttx = ATW_NEXTTX(nexttx)) {
3809 1.1 dyoung /*
3810 1.1 dyoung * If this is the first descriptor we're
3811 1.1 dyoung * enqueueing, don't set the OWN bit just
3812 1.1 dyoung * yet. That could cause a race condition.
3813 1.1 dyoung * We'll do it below.
3814 1.1 dyoung */
3815 1.1 dyoung txd = &sc->sc_txdescs[nexttx];
3816 1.1 dyoung txd->at_ctl = ctl |
3817 1.1 dyoung ((nexttx == firsttx) ? 0 : htole32(ATW_TXCTL_OWN));
3818 1.84 perry
3819 1.1 dyoung txd->at_buf1 = htole32(dmamap->dm_segs[seg].ds_addr);
3820 1.1 dyoung txd->at_flags =
3821 1.119 dyoung htole32(__SHIFTIN(dmamap->dm_segs[seg].ds_len,
3822 1.167 msaitoh ATW_TXFLAG_TBS1_MASK)) |
3823 1.1 dyoung ((nexttx == (ATW_NTXDESC - 1))
3824 1.1 dyoung ? htole32(ATW_TXFLAG_TER) : 0);
3825 1.1 dyoung lasttx = nexttx;
3826 1.1 dyoung }
3827 1.1 dyoung
3828 1.1 dyoung /* Set `first segment' and `last segment' appropriately. */
3829 1.1 dyoung sc->sc_txdescs[sc->sc_txnext].at_flags |=
3830 1.1 dyoung htole32(ATW_TXFLAG_FS);
3831 1.1 dyoung sc->sc_txdescs[lasttx].at_flags |= htole32(ATW_TXFLAG_LS);
3832 1.1 dyoung
3833 1.1 dyoung #ifdef ATW_DEBUG
3834 1.1 dyoung if ((ifp->if_flags & IFF_DEBUG) != 0 && atw_debug > 2) {
3835 1.1 dyoung printf(" txsoft %p transmit chain:\n", txs);
3836 1.1 dyoung for (seg = sc->sc_txnext;; seg = ATW_NEXTTX(seg)) {
3837 1.1 dyoung printf(" descriptor %d:\n", seg);
3838 1.1 dyoung printf(" at_ctl: 0x%08x\n",
3839 1.1 dyoung le32toh(sc->sc_txdescs[seg].at_ctl));
3840 1.1 dyoung printf(" at_flags: 0x%08x\n",
3841 1.1 dyoung le32toh(sc->sc_txdescs[seg].at_flags));
3842 1.1 dyoung printf(" at_buf1: 0x%08x\n",
3843 1.1 dyoung le32toh(sc->sc_txdescs[seg].at_buf1));
3844 1.1 dyoung printf(" at_buf2: 0x%08x\n",
3845 1.1 dyoung le32toh(sc->sc_txdescs[seg].at_buf2));
3846 1.1 dyoung if (seg == lasttx)
3847 1.1 dyoung break;
3848 1.1 dyoung }
3849 1.1 dyoung }
3850 1.1 dyoung #endif
3851 1.1 dyoung
3852 1.1 dyoung /* Sync the descriptors we're using. */
3853 1.1 dyoung ATW_CDTXSYNC(sc, sc->sc_txnext, dmamap->dm_nsegs,
3854 1.166 msaitoh BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
3855 1.1 dyoung
3856 1.1 dyoung /*
3857 1.1 dyoung * Store a pointer to the packet so we can free it later,
3858 1.1 dyoung * and remember what txdirty will be once the packet is
3859 1.1 dyoung * done.
3860 1.1 dyoung */
3861 1.1 dyoung txs->txs_mbuf = m0;
3862 1.1 dyoung txs->txs_firstdesc = sc->sc_txnext;
3863 1.1 dyoung txs->txs_lastdesc = lasttx;
3864 1.1 dyoung txs->txs_ndescs = dmamap->dm_nsegs;
3865 1.1 dyoung
3866 1.1 dyoung /* Advance the tx pointer. */
3867 1.1 dyoung sc->sc_txfree -= dmamap->dm_nsegs;
3868 1.1 dyoung sc->sc_txnext = nexttx;
3869 1.1 dyoung
3870 1.1 dyoung SIMPLEQ_REMOVE_HEAD(&sc->sc_txfreeq, txs_q);
3871 1.1 dyoung SIMPLEQ_INSERT_TAIL(&sc->sc_txdirtyq, txs, txs_q);
3872 1.1 dyoung }
3873 1.1 dyoung
3874 1.1 dyoung if (sc->sc_txfree != ofree) {
3875 1.1 dyoung DPRINTF2(sc, ("%s: packets enqueued, IC on %d, OWN on %d\n",
3876 1.140 joerg device_xname(sc->sc_dev), lasttx, firsttx));
3877 1.1 dyoung /*
3878 1.1 dyoung * Cause a transmit interrupt to happen on the
3879 1.1 dyoung * last packet we enqueued.
3880 1.1 dyoung */
3881 1.1 dyoung sc->sc_txdescs[lasttx].at_flags |= htole32(ATW_TXFLAG_IC);
3882 1.1 dyoung ATW_CDTXSYNC(sc, lasttx, 1,
3883 1.166 msaitoh BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
3884 1.1 dyoung
3885 1.1 dyoung /*
3886 1.1 dyoung * The entire packet chain is set up. Give the
3887 1.1 dyoung * first descriptor to the chip now.
3888 1.1 dyoung */
3889 1.1 dyoung sc->sc_txdescs[firsttx].at_ctl |= htole32(ATW_TXCTL_OWN);
3890 1.1 dyoung ATW_CDTXSYNC(sc, firsttx, 1,
3891 1.166 msaitoh BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
3892 1.1 dyoung
3893 1.1 dyoung /* Wake up the transmitter. */
3894 1.1 dyoung ATW_WRITE(sc, ATW_TDR, 0x1);
3895 1.1 dyoung
3896 1.103 dyoung if (txs == NULL || sc->sc_txfree == 0)
3897 1.103 dyoung ifp->if_flags |= IFF_OACTIVE;
3898 1.103 dyoung
3899 1.1 dyoung /* Set a watchdog timer in case the chip flakes out. */
3900 1.1 dyoung sc->sc_tx_timer = 5;
3901 1.1 dyoung ifp->if_timer = 1;
3902 1.1 dyoung }
3903 1.1 dyoung }
3904 1.1 dyoung
3905 1.1 dyoung /*
3906 1.1 dyoung * atw_ioctl: [ifnet interface function]
3907 1.1 dyoung *
3908 1.1 dyoung * Handle control requests from the operator.
3909 1.1 dyoung */
3910 1.1 dyoung int
3911 1.126 christos atw_ioctl(struct ifnet *ifp, u_long cmd, void *data)
3912 1.1 dyoung {
3913 1.1 dyoung struct atw_softc *sc = ifp->if_softc;
3914 1.145 dyoung struct ieee80211req *ireq;
3915 1.1 dyoung int s, error = 0;
3916 1.1 dyoung
3917 1.1 dyoung s = splnet();
3918 1.1 dyoung
3919 1.1 dyoung switch (cmd) {
3920 1.1 dyoung case SIOCSIFFLAGS:
3921 1.141 dyoung if ((error = ifioctl_common(ifp, cmd, data)) != 0)
3922 1.141 dyoung break;
3923 1.166 msaitoh switch (ifp->if_flags & (IFF_UP | IFF_RUNNING)) {
3924 1.166 msaitoh case IFF_UP | IFF_RUNNING:
3925 1.146 dyoung /*
3926 1.146 dyoung * To avoid rescanning another access point,
3927 1.146 dyoung * do not call atw_init() here. Instead,
3928 1.146 dyoung * only reflect media settings.
3929 1.146 dyoung */
3930 1.146 dyoung if (device_activation(sc->sc_dev, DEVACT_LEVEL_DRIVER))
3931 1.1 dyoung atw_filter_setup(sc);
3932 1.146 dyoung break;
3933 1.146 dyoung case IFF_UP:
3934 1.146 dyoung error = atw_init(ifp);
3935 1.146 dyoung break;
3936 1.146 dyoung case IFF_RUNNING:
3937 1.1 dyoung atw_stop(ifp, 1);
3938 1.146 dyoung break;
3939 1.146 dyoung case 0:
3940 1.146 dyoung break;
3941 1.146 dyoung }
3942 1.1 dyoung break;
3943 1.1 dyoung case SIOCADDMULTI:
3944 1.1 dyoung case SIOCDELMULTI:
3945 1.128 dyoung if ((error = ether_ioctl(ifp, cmd, data)) == ENETRESET) {
3946 1.80 thorpej if (ifp->if_flags & IFF_RUNNING)
3947 1.1 dyoung atw_filter_setup(sc); /* do not rescan */
3948 1.1 dyoung error = 0;
3949 1.1 dyoung }
3950 1.1 dyoung break;
3951 1.145 dyoung case SIOCS80211:
3952 1.145 dyoung ireq = data;
3953 1.145 dyoung if (ireq->i_type == IEEE80211_IOC_FRAGTHRESHOLD) {
3954 1.145 dyoung if ((error = kauth_authorize_network(curlwp->l_cred,
3955 1.145 dyoung KAUTH_NETWORK_INTERFACE,
3956 1.145 dyoung KAUTH_REQ_NETWORK_INTERFACE_SETPRIV, ifp,
3957 1.153 mbalmer (void *)cmd, NULL)) != 0)
3958 1.145 dyoung break;
3959 1.145 dyoung if (!(IEEE80211_FRAG_MIN <= ireq->i_val &&
3960 1.145 dyoung ireq->i_val <= IEEE80211_FRAG_MAX))
3961 1.145 dyoung error = EINVAL;
3962 1.145 dyoung else
3963 1.145 dyoung sc->sc_ic.ic_fragthreshold = ireq->i_val;
3964 1.145 dyoung break;
3965 1.145 dyoung }
3966 1.145 dyoung /*FALLTHROUGH*/
3967 1.1 dyoung default:
3968 1.85 dyoung error = ieee80211_ioctl(&sc->sc_ic, cmd, data);
3969 1.104 dyoung if (error == ENETRESET || error == ERESTART) {
3970 1.104 dyoung if (is_running(ifp))
3971 1.1 dyoung error = atw_init(ifp);
3972 1.1 dyoung else
3973 1.1 dyoung error = 0;
3974 1.1 dyoung }
3975 1.1 dyoung break;
3976 1.1 dyoung }
3977 1.1 dyoung
3978 1.1 dyoung /* Try to get more packets going. */
3979 1.146 dyoung if (device_is_active(sc->sc_dev))
3980 1.1 dyoung atw_start(ifp);
3981 1.1 dyoung
3982 1.1 dyoung splx(s);
3983 1.1 dyoung return (error);
3984 1.3 dyoung }
3985 1.3 dyoung
3986 1.3 dyoung static int
3987 1.3 dyoung atw_media_change(struct ifnet *ifp)
3988 1.3 dyoung {
3989 1.3 dyoung int error;
3990 1.3 dyoung
3991 1.3 dyoung error = ieee80211_media_change(ifp);
3992 1.3 dyoung if (error == ENETRESET) {
3993 1.104 dyoung if (is_running(ifp))
3994 1.104 dyoung error = atw_init(ifp);
3995 1.104 dyoung else
3996 1.104 dyoung error = 0;
3997 1.3 dyoung }
3998 1.3 dyoung return error;
3999 1.1 dyoung }
4000