atw.c revision 1.52 1 1.52 dyoung /* $NetBSD: atw.c,v 1.52 2004/07/15 06:50:34 dyoung Exp $ */
2 1.1 dyoung
3 1.1 dyoung /*-
4 1.1 dyoung * Copyright (c) 1998, 1999, 2000, 2002, 2003, 2004 The NetBSD Foundation, Inc.
5 1.1 dyoung * All rights reserved.
6 1.1 dyoung *
7 1.1 dyoung * This code is derived from software contributed to The NetBSD Foundation
8 1.1 dyoung * by David Young, by Jason R. Thorpe, and by Charles M. Hannum.
9 1.1 dyoung *
10 1.1 dyoung * Redistribution and use in source and binary forms, with or without
11 1.1 dyoung * modification, are permitted provided that the following conditions
12 1.1 dyoung * are met:
13 1.1 dyoung * 1. Redistributions of source code must retain the above copyright
14 1.1 dyoung * notice, this list of conditions and the following disclaimer.
15 1.1 dyoung * 2. Redistributions in binary form must reproduce the above copyright
16 1.1 dyoung * notice, this list of conditions and the following disclaimer in the
17 1.1 dyoung * documentation and/or other materials provided with the distribution.
18 1.1 dyoung * 3. All advertising materials mentioning features or use of this software
19 1.1 dyoung * must display the following acknowledgement:
20 1.1 dyoung * This product includes software developed by the NetBSD
21 1.1 dyoung * Foundation, Inc. and its contributors.
22 1.1 dyoung * 4. Neither the name of The NetBSD Foundation nor the names of its
23 1.1 dyoung * contributors may be used to endorse or promote products derived
24 1.1 dyoung * from this software without specific prior written permission.
25 1.1 dyoung *
26 1.1 dyoung * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
27 1.1 dyoung * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
28 1.1 dyoung * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
29 1.1 dyoung * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
30 1.1 dyoung * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
31 1.1 dyoung * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
32 1.1 dyoung * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
33 1.1 dyoung * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
34 1.1 dyoung * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
35 1.1 dyoung * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
36 1.1 dyoung * POSSIBILITY OF SUCH DAMAGE.
37 1.1 dyoung */
38 1.1 dyoung
39 1.1 dyoung /*
40 1.1 dyoung * Device driver for the ADMtek ADM8211 802.11 MAC/BBP.
41 1.1 dyoung */
42 1.1 dyoung
43 1.1 dyoung #include <sys/cdefs.h>
44 1.52 dyoung __KERNEL_RCSID(0, "$NetBSD: atw.c,v 1.52 2004/07/15 06:50:34 dyoung Exp $");
45 1.1 dyoung
46 1.1 dyoung #include "bpfilter.h"
47 1.1 dyoung
48 1.1 dyoung #include <sys/param.h>
49 1.1 dyoung #include <sys/systm.h>
50 1.1 dyoung #include <sys/callout.h>
51 1.1 dyoung #include <sys/mbuf.h>
52 1.1 dyoung #include <sys/malloc.h>
53 1.1 dyoung #include <sys/kernel.h>
54 1.1 dyoung #include <sys/socket.h>
55 1.1 dyoung #include <sys/ioctl.h>
56 1.1 dyoung #include <sys/errno.h>
57 1.1 dyoung #include <sys/device.h>
58 1.1 dyoung #include <sys/time.h>
59 1.1 dyoung
60 1.1 dyoung #include <machine/endian.h>
61 1.1 dyoung
62 1.1 dyoung #include <uvm/uvm_extern.h>
63 1.1 dyoung
64 1.1 dyoung #include <net/if.h>
65 1.1 dyoung #include <net/if_dl.h>
66 1.1 dyoung #include <net/if_media.h>
67 1.1 dyoung #include <net/if_ether.h>
68 1.3 dyoung
69 1.3 dyoung #include <net80211/ieee80211_var.h>
70 1.3 dyoung #include <net80211/ieee80211_compat.h>
71 1.12 dyoung #include <net80211/ieee80211_radiotap.h>
72 1.1 dyoung
73 1.1 dyoung #if NBPFILTER > 0
74 1.1 dyoung #include <net/bpf.h>
75 1.1 dyoung #endif
76 1.1 dyoung
77 1.1 dyoung #include <machine/bus.h>
78 1.1 dyoung #include <machine/intr.h>
79 1.1 dyoung
80 1.1 dyoung #include <dev/ic/atwreg.h>
81 1.24 dyoung #include <dev/ic/rf3000reg.h>
82 1.24 dyoung #include <dev/ic/si4136reg.h>
83 1.1 dyoung #include <dev/ic/atwvar.h>
84 1.1 dyoung #include <dev/ic/smc93cx6var.h>
85 1.1 dyoung
86 1.1 dyoung /* XXX TBD open questions
87 1.1 dyoung *
88 1.1 dyoung *
89 1.1 dyoung * When should I set DSSS PAD in reg 0x15 of RF3000? In 1-2Mbps
90 1.1 dyoung * modes only, or all modes (5.5-11 Mbps CCK modes, too?) Does the MAC
91 1.1 dyoung * handle this for me?
92 1.1 dyoung *
93 1.1 dyoung */
94 1.1 dyoung /* device attachment
95 1.1 dyoung *
96 1.1 dyoung * print TOFS[012]
97 1.1 dyoung *
98 1.1 dyoung * device initialization
99 1.1 dyoung *
100 1.1 dyoung * clear ATW_FRCTL_MAXPSP to disable max power saving
101 1.1 dyoung * set ATW_TXBR_ALCUPDATE to enable ALC
102 1.1 dyoung * set TOFS[012]? (hope not)
103 1.1 dyoung * disable rx/tx
104 1.1 dyoung * set ATW_PAR_SWR (software reset)
105 1.1 dyoung * wait for ATW_PAR_SWR clear
106 1.1 dyoung * disable interrupts
107 1.1 dyoung * ack status register
108 1.1 dyoung * enable interrupts
109 1.1 dyoung *
110 1.1 dyoung * rx/tx initialization
111 1.1 dyoung *
112 1.1 dyoung * disable rx/tx w/ ATW_NAR_SR, ATW_NAR_ST
113 1.1 dyoung * allocate and init descriptor rings
114 1.1 dyoung * write ATW_PAR_DSL (descriptor skip length)
115 1.1 dyoung * write descriptor base addrs: ATW_TDBD, ATW_TDBP, write ATW_RDB
116 1.1 dyoung * write ATW_NAR_SQ for one/both transmit descriptor rings
117 1.1 dyoung * write ATW_NAR_SQ for one/both transmit descriptor rings
118 1.1 dyoung * enable rx/tx w/ ATW_NAR_SR, ATW_NAR_ST
119 1.1 dyoung *
120 1.1 dyoung * rx/tx end
121 1.1 dyoung *
122 1.1 dyoung * stop DMA
123 1.1 dyoung * disable rx/tx w/ ATW_NAR_SR, ATW_NAR_ST
124 1.1 dyoung * flush tx w/ ATW_NAR_HF
125 1.1 dyoung *
126 1.1 dyoung * scan
127 1.1 dyoung *
128 1.1 dyoung * initialize rx/tx
129 1.1 dyoung *
130 1.1 dyoung * BSS join: (re)association response
131 1.1 dyoung *
132 1.1 dyoung * set ATW_FRCTL_AID
133 1.1 dyoung *
134 1.1 dyoung * optimizations ???
135 1.1 dyoung *
136 1.1 dyoung */
137 1.1 dyoung
138 1.1 dyoung #define VOODOO_DUR_11_ROUNDING 0x01 /* necessary */
139 1.1 dyoung #define VOODOO_DUR_2_4_SPECIALCASE 0x02 /* NOT necessary */
140 1.1 dyoung int atw_voodoo = VOODOO_DUR_11_ROUNDING;
141 1.1 dyoung
142 1.1 dyoung int atw_rfio_enable_delay = 20 * 1000;
143 1.1 dyoung int atw_rfio_disable_delay = 2 * 1000;
144 1.1 dyoung int atw_writewep_delay = 5;
145 1.1 dyoung int atw_beacon_len_adjust = 4;
146 1.3 dyoung int atw_dwelltime = 200;
147 1.1 dyoung
148 1.1 dyoung #ifdef ATW_DEBUG
149 1.1 dyoung int atw_debug = 0;
150 1.1 dyoung
151 1.1 dyoung #define ATW_DPRINTF(x) if (atw_debug > 0) printf x
152 1.1 dyoung #define ATW_DPRINTF2(x) if (atw_debug > 1) printf x
153 1.1 dyoung #define ATW_DPRINTF3(x) if (atw_debug > 2) printf x
154 1.1 dyoung #define DPRINTF(sc, x) if ((sc)->sc_ic.ic_if.if_flags & IFF_DEBUG) printf x
155 1.1 dyoung #define DPRINTF2(sc, x) if ((sc)->sc_ic.ic_if.if_flags & IFF_DEBUG) ATW_DPRINTF2(x)
156 1.1 dyoung #define DPRINTF3(sc, x) if ((sc)->sc_ic.ic_if.if_flags & IFF_DEBUG) ATW_DPRINTF3(x)
157 1.39 dyoung
158 1.1 dyoung static void atw_print_regs(struct atw_softc *, const char *);
159 1.39 dyoung static void atw_dump_pkt(struct ifnet *, struct mbuf *);
160 1.39 dyoung
161 1.39 dyoung /* Note well: I never got atw_rf3000_read or atw_si4126_read to work. */
162 1.39 dyoung # ifdef ATW_BBPDEBUG
163 1.39 dyoung static int atw_rf3000_read(struct atw_softc *sc, u_int, u_int *);
164 1.1 dyoung static void atw_rf3000_print(struct atw_softc *);
165 1.39 dyoung # endif /* ATW_BBPDEBUG */
166 1.39 dyoung
167 1.39 dyoung # ifdef ATW_SYNDEBUG
168 1.39 dyoung static int atw_si4126_read(struct atw_softc *, u_int, u_int *);
169 1.1 dyoung static void atw_si4126_print(struct atw_softc *);
170 1.39 dyoung # endif /* ATW_SYNDEBUG */
171 1.39 dyoung
172 1.1 dyoung #else
173 1.1 dyoung #define ATW_DPRINTF(x)
174 1.1 dyoung #define ATW_DPRINTF2(x)
175 1.1 dyoung #define ATW_DPRINTF3(x)
176 1.1 dyoung #define DPRINTF(sc, x) /* nothing */
177 1.1 dyoung #define DPRINTF2(sc, x) /* nothing */
178 1.1 dyoung #define DPRINTF3(sc, x) /* nothing */
179 1.1 dyoung #endif
180 1.1 dyoung
181 1.1 dyoung #ifdef ATW_STATS
182 1.23 dyoung void atw_print_stats(struct atw_softc *);
183 1.1 dyoung #endif
184 1.1 dyoung
185 1.23 dyoung void atw_start(struct ifnet *);
186 1.23 dyoung void atw_watchdog(struct ifnet *);
187 1.23 dyoung int atw_ioctl(struct ifnet *, u_long, caddr_t);
188 1.23 dyoung int atw_init(struct ifnet *);
189 1.36 dyoung void atw_txdrain(struct atw_softc *);
190 1.23 dyoung void atw_stop(struct ifnet *, int);
191 1.23 dyoung
192 1.23 dyoung void atw_reset(struct atw_softc *);
193 1.23 dyoung int atw_read_srom(struct atw_softc *);
194 1.23 dyoung
195 1.23 dyoung void atw_shutdown(void *);
196 1.23 dyoung
197 1.23 dyoung void atw_rxdrain(struct atw_softc *);
198 1.23 dyoung int atw_add_rxbuf(struct atw_softc *, int);
199 1.23 dyoung void atw_idle(struct atw_softc *, u_int32_t);
200 1.23 dyoung
201 1.23 dyoung int atw_enable(struct atw_softc *);
202 1.23 dyoung void atw_disable(struct atw_softc *);
203 1.23 dyoung void atw_power(int, void *);
204 1.23 dyoung
205 1.23 dyoung void atw_rxintr(struct atw_softc *);
206 1.23 dyoung void atw_txintr(struct atw_softc *);
207 1.23 dyoung void atw_linkintr(struct atw_softc *, u_int32_t);
208 1.1 dyoung
209 1.3 dyoung static int atw_newstate(struct ieee80211com *, enum ieee80211_state, int);
210 1.1 dyoung static void atw_tsf(struct atw_softc *);
211 1.1 dyoung static void atw_start_beacon(struct atw_softc *, int);
212 1.1 dyoung static void atw_write_wep(struct atw_softc *);
213 1.1 dyoung static void atw_write_bssid(struct atw_softc *);
214 1.1 dyoung static void atw_write_ssid(struct atw_softc *);
215 1.1 dyoung static void atw_write_sup_rates(struct atw_softc *);
216 1.1 dyoung static void atw_clear_sram(struct atw_softc *);
217 1.1 dyoung static void atw_write_sram(struct atw_softc *, u_int, u_int8_t *, u_int);
218 1.3 dyoung static int atw_media_change(struct ifnet *);
219 1.1 dyoung static void atw_media_status(struct ifnet *, struct ifmediareq *);
220 1.1 dyoung static void atw_filter_setup(struct atw_softc *);
221 1.1 dyoung static void atw_frame_setdurs(struct atw_softc *, struct atw_frame *, int, int);
222 1.1 dyoung static __inline u_int64_t atw_predict_beacon(u_int64_t, u_int32_t);
223 1.3 dyoung static void atw_recv_beacon(struct ieee80211com *, struct mbuf *,
224 1.3 dyoung struct ieee80211_node *, int, int, u_int32_t);
225 1.3 dyoung static void atw_recv_mgmt(struct ieee80211com *, struct mbuf *,
226 1.3 dyoung struct ieee80211_node *, int, int, u_int32_t);
227 1.3 dyoung static void atw_node_free(struct ieee80211com *, struct ieee80211_node *);
228 1.3 dyoung static struct ieee80211_node *atw_node_alloc(struct ieee80211com *);
229 1.1 dyoung
230 1.1 dyoung static int atw_tune(struct atw_softc *);
231 1.1 dyoung
232 1.1 dyoung static void atw_rfio_enable(struct atw_softc *, int);
233 1.1 dyoung
234 1.1 dyoung /* RFMD RF3000 Baseband Processor */
235 1.1 dyoung static int atw_rf3000_init(struct atw_softc *);
236 1.1 dyoung static int atw_rf3000_tune(struct atw_softc *, u_int8_t);
237 1.1 dyoung static int atw_rf3000_write(struct atw_softc *, u_int, u_int);
238 1.1 dyoung #ifdef ATW_DEBUG
239 1.1 dyoung static int atw_rf3000_read(struct atw_softc *sc, u_int, u_int *);
240 1.1 dyoung #endif /* ATW_DEBUG */
241 1.1 dyoung
242 1.1 dyoung /* Silicon Laboratories Si4126 RF/IF Synthesizer */
243 1.1 dyoung static int atw_si4126_tune(struct atw_softc *, u_int8_t);
244 1.1 dyoung static int atw_si4126_write(struct atw_softc *, u_int, u_int);
245 1.1 dyoung #ifdef ATW_DEBUG
246 1.1 dyoung static int atw_si4126_read(struct atw_softc *, u_int, u_int *);
247 1.1 dyoung #endif /* ATW_DEBUG */
248 1.1 dyoung
249 1.1 dyoung const struct atw_txthresh_tab atw_txthresh_tab_lo[] = ATW_TXTHRESH_TAB_LO_RATE;
250 1.1 dyoung const struct atw_txthresh_tab atw_txthresh_tab_hi[] = ATW_TXTHRESH_TAB_HI_RATE;
251 1.1 dyoung
252 1.1 dyoung const char *atw_tx_state[] = {
253 1.1 dyoung "STOPPED",
254 1.26 dyoung "RUNNING - read descriptor",
255 1.26 dyoung "RUNNING - transmitting",
256 1.26 dyoung "RUNNING - filling fifo", /* XXX */
257 1.1 dyoung "SUSPENDED",
258 1.26 dyoung "RUNNING -- write descriptor",
259 1.26 dyoung "RUNNING -- write last descriptor",
260 1.26 dyoung "RUNNING - fifo full"
261 1.1 dyoung };
262 1.1 dyoung
263 1.1 dyoung const char *atw_rx_state[] = {
264 1.1 dyoung "STOPPED",
265 1.26 dyoung "RUNNING - read descriptor",
266 1.26 dyoung "RUNNING - check this packet, pre-fetch next",
267 1.26 dyoung "RUNNING - wait for reception",
268 1.1 dyoung "SUSPENDED",
269 1.26 dyoung "RUNNING - write descriptor",
270 1.26 dyoung "RUNNING - flush fifo",
271 1.26 dyoung "RUNNING - fifo drain"
272 1.1 dyoung };
273 1.1 dyoung
274 1.1 dyoung int
275 1.1 dyoung atw_activate(struct device *self, enum devact act)
276 1.1 dyoung {
277 1.1 dyoung struct atw_softc *sc = (struct atw_softc *)self;
278 1.1 dyoung int rv = 0, s;
279 1.1 dyoung
280 1.1 dyoung s = splnet();
281 1.1 dyoung switch (act) {
282 1.1 dyoung case DVACT_ACTIVATE:
283 1.1 dyoung rv = EOPNOTSUPP;
284 1.1 dyoung break;
285 1.1 dyoung
286 1.1 dyoung case DVACT_DEACTIVATE:
287 1.1 dyoung if_deactivate(&sc->sc_ic.ic_if);
288 1.1 dyoung break;
289 1.1 dyoung }
290 1.1 dyoung splx(s);
291 1.1 dyoung return rv;
292 1.1 dyoung }
293 1.1 dyoung
294 1.1 dyoung /*
295 1.1 dyoung * atw_enable:
296 1.1 dyoung *
297 1.1 dyoung * Enable the ADM8211 chip.
298 1.1 dyoung */
299 1.1 dyoung int
300 1.23 dyoung atw_enable(struct atw_softc *sc)
301 1.1 dyoung {
302 1.1 dyoung
303 1.1 dyoung if (ATW_IS_ENABLED(sc) == 0) {
304 1.1 dyoung if (sc->sc_enable != NULL && (*sc->sc_enable)(sc) != 0) {
305 1.1 dyoung printf("%s: device enable failed\n",
306 1.1 dyoung sc->sc_dev.dv_xname);
307 1.1 dyoung return (EIO);
308 1.1 dyoung }
309 1.1 dyoung sc->sc_flags |= ATWF_ENABLED;
310 1.1 dyoung }
311 1.1 dyoung return (0);
312 1.1 dyoung }
313 1.1 dyoung
314 1.1 dyoung /*
315 1.1 dyoung * atw_disable:
316 1.1 dyoung *
317 1.1 dyoung * Disable the ADM8211 chip.
318 1.1 dyoung */
319 1.1 dyoung void
320 1.23 dyoung atw_disable(struct atw_softc *sc)
321 1.1 dyoung {
322 1.1 dyoung if (!ATW_IS_ENABLED(sc))
323 1.1 dyoung return;
324 1.1 dyoung if (sc->sc_disable != NULL)
325 1.1 dyoung (*sc->sc_disable)(sc);
326 1.1 dyoung sc->sc_flags &= ~ATWF_ENABLED;
327 1.1 dyoung }
328 1.1 dyoung
329 1.1 dyoung /* Returns -1 on failure. */
330 1.1 dyoung int
331 1.1 dyoung atw_read_srom(struct atw_softc *sc)
332 1.1 dyoung {
333 1.1 dyoung struct seeprom_descriptor sd;
334 1.1 dyoung u_int32_t reg;
335 1.1 dyoung
336 1.1 dyoung (void)memset(&sd, 0, sizeof(sd));
337 1.1 dyoung
338 1.1 dyoung reg = ATW_READ(sc, ATW_TEST0);
339 1.1 dyoung
340 1.1 dyoung if ((reg & (ATW_TEST0_EPNE|ATW_TEST0_EPSNM)) != 0) {
341 1.1 dyoung printf("%s: bad or missing/bad SROM\n", sc->sc_dev.dv_xname);
342 1.1 dyoung return -1;
343 1.1 dyoung }
344 1.1 dyoung
345 1.1 dyoung switch (reg & ATW_TEST0_EPTYP_MASK) {
346 1.1 dyoung case ATW_TEST0_EPTYP_93c66:
347 1.1 dyoung ATW_DPRINTF(("%s: 93c66 SROM\n", sc->sc_dev.dv_xname));
348 1.1 dyoung sc->sc_sromsz = 512;
349 1.1 dyoung sd.sd_chip = C56_66;
350 1.1 dyoung break;
351 1.1 dyoung case ATW_TEST0_EPTYP_93c46:
352 1.1 dyoung ATW_DPRINTF(("%s: 93c46 SROM\n", sc->sc_dev.dv_xname));
353 1.1 dyoung sc->sc_sromsz = 128;
354 1.1 dyoung sd.sd_chip = C46;
355 1.1 dyoung break;
356 1.1 dyoung default:
357 1.1 dyoung printf("%s: unknown SROM type %d\n", sc->sc_dev.dv_xname,
358 1.1 dyoung MASK_AND_RSHIFT(reg, ATW_TEST0_EPTYP_MASK));
359 1.1 dyoung return -1;
360 1.1 dyoung }
361 1.1 dyoung
362 1.1 dyoung sc->sc_srom = malloc(sc->sc_sromsz, M_DEVBUF, M_NOWAIT);
363 1.1 dyoung
364 1.1 dyoung if (sc->sc_srom == NULL) {
365 1.1 dyoung printf("%s: unable to allocate SROM buffer\n",
366 1.1 dyoung sc->sc_dev.dv_xname);
367 1.1 dyoung return -1;
368 1.1 dyoung }
369 1.1 dyoung
370 1.1 dyoung (void)memset(sc->sc_srom, 0, sc->sc_sromsz);
371 1.1 dyoung
372 1.1 dyoung /* ADM8211 has a single 32-bit register for controlling the
373 1.1 dyoung * 93cx6 SROM. Bit SRS enables the serial port. There is no
374 1.1 dyoung * "ready" bit. The ADM8211 input/output sense is the reverse
375 1.1 dyoung * of read_seeprom's.
376 1.1 dyoung */
377 1.1 dyoung sd.sd_tag = sc->sc_st;
378 1.1 dyoung sd.sd_bsh = sc->sc_sh;
379 1.1 dyoung sd.sd_regsize = 4;
380 1.1 dyoung sd.sd_control_offset = ATW_SPR;
381 1.1 dyoung sd.sd_status_offset = ATW_SPR;
382 1.1 dyoung sd.sd_dataout_offset = ATW_SPR;
383 1.1 dyoung sd.sd_CK = ATW_SPR_SCLK;
384 1.1 dyoung sd.sd_CS = ATW_SPR_SCS;
385 1.1 dyoung sd.sd_DI = ATW_SPR_SDO;
386 1.1 dyoung sd.sd_DO = ATW_SPR_SDI;
387 1.1 dyoung sd.sd_MS = ATW_SPR_SRS;
388 1.1 dyoung sd.sd_RDY = 0;
389 1.1 dyoung
390 1.1 dyoung if (!read_seeprom(&sd, sc->sc_srom, 0, sc->sc_sromsz/2)) {
391 1.1 dyoung printf("%s: could not read SROM\n", sc->sc_dev.dv_xname);
392 1.1 dyoung free(sc->sc_srom, M_DEVBUF);
393 1.1 dyoung return -1;
394 1.1 dyoung }
395 1.1 dyoung #ifdef ATW_DEBUG
396 1.1 dyoung {
397 1.1 dyoung int i;
398 1.15 dyoung ATW_DPRINTF(("\nSerial EEPROM:\n\t"));
399 1.1 dyoung for (i = 0; i < sc->sc_sromsz/2; i = i + 1) {
400 1.1 dyoung if (((i % 8) == 0) && (i != 0)) {
401 1.15 dyoung ATW_DPRINTF(("\n\t"));
402 1.1 dyoung }
403 1.15 dyoung ATW_DPRINTF((" 0x%x", sc->sc_srom[i]));
404 1.1 dyoung }
405 1.15 dyoung ATW_DPRINTF(("\n"));
406 1.1 dyoung }
407 1.1 dyoung #endif /* ATW_DEBUG */
408 1.1 dyoung return 0;
409 1.1 dyoung }
410 1.1 dyoung
411 1.1 dyoung #ifdef ATW_DEBUG
412 1.1 dyoung static void
413 1.1 dyoung atw_print_regs(struct atw_softc *sc, const char *where)
414 1.1 dyoung {
415 1.1 dyoung #define PRINTREG(sc, reg) \
416 1.1 dyoung ATW_DPRINTF2(("%s: reg[ " #reg " / %03x ] = %08x\n", \
417 1.1 dyoung sc->sc_dev.dv_xname, reg, ATW_READ(sc, reg)))
418 1.1 dyoung
419 1.1 dyoung ATW_DPRINTF2(("%s: %s\n", sc->sc_dev.dv_xname, where));
420 1.1 dyoung
421 1.1 dyoung PRINTREG(sc, ATW_PAR);
422 1.1 dyoung PRINTREG(sc, ATW_FRCTL);
423 1.1 dyoung PRINTREG(sc, ATW_TDR);
424 1.1 dyoung PRINTREG(sc, ATW_WTDP);
425 1.1 dyoung PRINTREG(sc, ATW_RDR);
426 1.1 dyoung PRINTREG(sc, ATW_WRDP);
427 1.1 dyoung PRINTREG(sc, ATW_RDB);
428 1.1 dyoung PRINTREG(sc, ATW_CSR3A);
429 1.1 dyoung PRINTREG(sc, ATW_TDBD);
430 1.1 dyoung PRINTREG(sc, ATW_TDBP);
431 1.1 dyoung PRINTREG(sc, ATW_STSR);
432 1.1 dyoung PRINTREG(sc, ATW_CSR5A);
433 1.1 dyoung PRINTREG(sc, ATW_NAR);
434 1.1 dyoung PRINTREG(sc, ATW_CSR6A);
435 1.1 dyoung PRINTREG(sc, ATW_IER);
436 1.1 dyoung PRINTREG(sc, ATW_CSR7A);
437 1.1 dyoung PRINTREG(sc, ATW_LPC);
438 1.1 dyoung PRINTREG(sc, ATW_TEST1);
439 1.1 dyoung PRINTREG(sc, ATW_SPR);
440 1.1 dyoung PRINTREG(sc, ATW_TEST0);
441 1.1 dyoung PRINTREG(sc, ATW_WCSR);
442 1.1 dyoung PRINTREG(sc, ATW_WPDR);
443 1.1 dyoung PRINTREG(sc, ATW_GPTMR);
444 1.1 dyoung PRINTREG(sc, ATW_GPIO);
445 1.1 dyoung PRINTREG(sc, ATW_BBPCTL);
446 1.1 dyoung PRINTREG(sc, ATW_SYNCTL);
447 1.1 dyoung PRINTREG(sc, ATW_PLCPHD);
448 1.1 dyoung PRINTREG(sc, ATW_MMIWADDR);
449 1.1 dyoung PRINTREG(sc, ATW_MMIRADDR1);
450 1.1 dyoung PRINTREG(sc, ATW_MMIRADDR2);
451 1.1 dyoung PRINTREG(sc, ATW_TXBR);
452 1.1 dyoung PRINTREG(sc, ATW_CSR15A);
453 1.1 dyoung PRINTREG(sc, ATW_ALCSTAT);
454 1.1 dyoung PRINTREG(sc, ATW_TOFS2);
455 1.1 dyoung PRINTREG(sc, ATW_CMDR);
456 1.1 dyoung PRINTREG(sc, ATW_PCIC);
457 1.1 dyoung PRINTREG(sc, ATW_PMCSR);
458 1.1 dyoung PRINTREG(sc, ATW_PAR0);
459 1.1 dyoung PRINTREG(sc, ATW_PAR1);
460 1.1 dyoung PRINTREG(sc, ATW_MAR0);
461 1.1 dyoung PRINTREG(sc, ATW_MAR1);
462 1.1 dyoung PRINTREG(sc, ATW_ATIMDA0);
463 1.1 dyoung PRINTREG(sc, ATW_ABDA1);
464 1.1 dyoung PRINTREG(sc, ATW_BSSID0);
465 1.1 dyoung PRINTREG(sc, ATW_TXLMT);
466 1.1 dyoung PRINTREG(sc, ATW_MIBCNT);
467 1.1 dyoung PRINTREG(sc, ATW_BCNT);
468 1.1 dyoung PRINTREG(sc, ATW_TSFTH);
469 1.1 dyoung PRINTREG(sc, ATW_TSC);
470 1.1 dyoung PRINTREG(sc, ATW_SYNRF);
471 1.1 dyoung PRINTREG(sc, ATW_BPLI);
472 1.1 dyoung PRINTREG(sc, ATW_CAP0);
473 1.1 dyoung PRINTREG(sc, ATW_CAP1);
474 1.1 dyoung PRINTREG(sc, ATW_RMD);
475 1.1 dyoung PRINTREG(sc, ATW_CFPP);
476 1.1 dyoung PRINTREG(sc, ATW_TOFS0);
477 1.1 dyoung PRINTREG(sc, ATW_TOFS1);
478 1.1 dyoung PRINTREG(sc, ATW_IFST);
479 1.1 dyoung PRINTREG(sc, ATW_RSPT);
480 1.1 dyoung PRINTREG(sc, ATW_TSFTL);
481 1.1 dyoung PRINTREG(sc, ATW_WEPCTL);
482 1.1 dyoung PRINTREG(sc, ATW_WESK);
483 1.1 dyoung PRINTREG(sc, ATW_WEPCNT);
484 1.1 dyoung PRINTREG(sc, ATW_MACTEST);
485 1.1 dyoung PRINTREG(sc, ATW_FER);
486 1.1 dyoung PRINTREG(sc, ATW_FEMR);
487 1.1 dyoung PRINTREG(sc, ATW_FPSR);
488 1.1 dyoung PRINTREG(sc, ATW_FFER);
489 1.1 dyoung #undef PRINTREG
490 1.1 dyoung }
491 1.1 dyoung #endif /* ATW_DEBUG */
492 1.1 dyoung
493 1.1 dyoung /*
494 1.1 dyoung * Finish attaching an ADMtek ADM8211 MAC. Called by bus-specific front-end.
495 1.1 dyoung */
496 1.1 dyoung void
497 1.1 dyoung atw_attach(struct atw_softc *sc)
498 1.1 dyoung {
499 1.14 dyoung static const u_int8_t empty_macaddr[IEEE80211_ADDR_LEN] = {
500 1.14 dyoung 0x00, 0x00, 0x00, 0x00, 0x00, 0x00
501 1.14 dyoung };
502 1.1 dyoung struct ieee80211com *ic = &sc->sc_ic;
503 1.1 dyoung struct ifnet *ifp = &ic->ic_if;
504 1.1 dyoung int country_code, error, i, nrate;
505 1.1 dyoung u_int32_t reg;
506 1.1 dyoung static const char *type_strings[] = {"Intersil (not supported)",
507 1.1 dyoung "RFMD", "Marvel (not supported)"};
508 1.1 dyoung
509 1.1 dyoung sc->sc_txth = atw_txthresh_tab_lo;
510 1.1 dyoung
511 1.1 dyoung SIMPLEQ_INIT(&sc->sc_txfreeq);
512 1.1 dyoung SIMPLEQ_INIT(&sc->sc_txdirtyq);
513 1.1 dyoung
514 1.1 dyoung #ifdef ATW_DEBUG
515 1.1 dyoung atw_print_regs(sc, "atw_attach");
516 1.1 dyoung #endif /* ATW_DEBUG */
517 1.1 dyoung
518 1.1 dyoung /*
519 1.1 dyoung * Allocate the control data structures, and create and load the
520 1.1 dyoung * DMA map for it.
521 1.1 dyoung */
522 1.1 dyoung if ((error = bus_dmamem_alloc(sc->sc_dmat,
523 1.1 dyoung sizeof(struct atw_control_data), PAGE_SIZE, 0, &sc->sc_cdseg,
524 1.1 dyoung 1, &sc->sc_cdnseg, 0)) != 0) {
525 1.1 dyoung printf("%s: unable to allocate control data, error = %d\n",
526 1.1 dyoung sc->sc_dev.dv_xname, error);
527 1.1 dyoung goto fail_0;
528 1.1 dyoung }
529 1.1 dyoung
530 1.1 dyoung if ((error = bus_dmamem_map(sc->sc_dmat, &sc->sc_cdseg, sc->sc_cdnseg,
531 1.1 dyoung sizeof(struct atw_control_data), (caddr_t *)&sc->sc_control_data,
532 1.1 dyoung BUS_DMA_COHERENT)) != 0) {
533 1.1 dyoung printf("%s: unable to map control data, error = %d\n",
534 1.1 dyoung sc->sc_dev.dv_xname, error);
535 1.1 dyoung goto fail_1;
536 1.1 dyoung }
537 1.1 dyoung
538 1.1 dyoung if ((error = bus_dmamap_create(sc->sc_dmat,
539 1.1 dyoung sizeof(struct atw_control_data), 1,
540 1.1 dyoung sizeof(struct atw_control_data), 0, 0, &sc->sc_cddmamap)) != 0) {
541 1.1 dyoung printf("%s: unable to create control data DMA map, "
542 1.1 dyoung "error = %d\n", sc->sc_dev.dv_xname, error);
543 1.1 dyoung goto fail_2;
544 1.1 dyoung }
545 1.1 dyoung
546 1.1 dyoung if ((error = bus_dmamap_load(sc->sc_dmat, sc->sc_cddmamap,
547 1.1 dyoung sc->sc_control_data, sizeof(struct atw_control_data), NULL,
548 1.1 dyoung 0)) != 0) {
549 1.1 dyoung printf("%s: unable to load control data DMA map, error = %d\n",
550 1.1 dyoung sc->sc_dev.dv_xname, error);
551 1.1 dyoung goto fail_3;
552 1.1 dyoung }
553 1.1 dyoung
554 1.1 dyoung /*
555 1.1 dyoung * Create the transmit buffer DMA maps.
556 1.1 dyoung */
557 1.1 dyoung sc->sc_ntxsegs = ATW_NTXSEGS;
558 1.1 dyoung for (i = 0; i < ATW_TXQUEUELEN; i++) {
559 1.1 dyoung if ((error = bus_dmamap_create(sc->sc_dmat, MCLBYTES,
560 1.1 dyoung sc->sc_ntxsegs, MCLBYTES, 0, 0,
561 1.1 dyoung &sc->sc_txsoft[i].txs_dmamap)) != 0) {
562 1.1 dyoung printf("%s: unable to create tx DMA map %d, "
563 1.1 dyoung "error = %d\n", sc->sc_dev.dv_xname, i, error);
564 1.1 dyoung goto fail_4;
565 1.1 dyoung }
566 1.1 dyoung }
567 1.1 dyoung
568 1.1 dyoung /*
569 1.1 dyoung * Create the receive buffer DMA maps.
570 1.1 dyoung */
571 1.1 dyoung for (i = 0; i < ATW_NRXDESC; i++) {
572 1.1 dyoung if ((error = bus_dmamap_create(sc->sc_dmat, MCLBYTES, 1,
573 1.1 dyoung MCLBYTES, 0, 0, &sc->sc_rxsoft[i].rxs_dmamap)) != 0) {
574 1.1 dyoung printf("%s: unable to create rx DMA map %d, "
575 1.1 dyoung "error = %d\n", sc->sc_dev.dv_xname, i, error);
576 1.1 dyoung goto fail_5;
577 1.1 dyoung }
578 1.14 dyoung }
579 1.14 dyoung for (i = 0; i < ATW_NRXDESC; i++) {
580 1.1 dyoung sc->sc_rxsoft[i].rxs_mbuf = NULL;
581 1.1 dyoung }
582 1.1 dyoung
583 1.1 dyoung /* Reset the chip to a known state. */
584 1.1 dyoung atw_reset(sc);
585 1.1 dyoung
586 1.1 dyoung if (atw_read_srom(sc) == -1)
587 1.1 dyoung return;
588 1.1 dyoung
589 1.1 dyoung sc->sc_rftype = MASK_AND_RSHIFT(sc->sc_srom[ATW_SR_CSR20],
590 1.1 dyoung ATW_SR_RFTYPE_MASK);
591 1.1 dyoung
592 1.1 dyoung sc->sc_bbptype = MASK_AND_RSHIFT(sc->sc_srom[ATW_SR_CSR20],
593 1.1 dyoung ATW_SR_BBPTYPE_MASK);
594 1.1 dyoung
595 1.1 dyoung if (sc->sc_rftype > sizeof(type_strings)/sizeof(type_strings[0])) {
596 1.1 dyoung printf("%s: unknown RF\n", sc->sc_dev.dv_xname);
597 1.1 dyoung return;
598 1.1 dyoung }
599 1.1 dyoung if (sc->sc_bbptype > sizeof(type_strings)/sizeof(type_strings[0])) {
600 1.1 dyoung printf("%s: unknown BBP\n", sc->sc_dev.dv_xname);
601 1.1 dyoung return;
602 1.1 dyoung }
603 1.1 dyoung
604 1.1 dyoung printf("%s: %s RF, %s BBP", sc->sc_dev.dv_xname,
605 1.1 dyoung type_strings[sc->sc_rftype], type_strings[sc->sc_bbptype]);
606 1.1 dyoung
607 1.1 dyoung /* XXX There exists a Linux driver which seems to use RFType = 0 for
608 1.1 dyoung * MARVEL. My bug, or theirs?
609 1.1 dyoung */
610 1.1 dyoung
611 1.1 dyoung reg = LSHIFT(sc->sc_rftype, ATW_SYNCTL_RFTYPE_MASK);
612 1.1 dyoung
613 1.1 dyoung switch (sc->sc_rftype) {
614 1.1 dyoung case ATW_RFTYPE_INTERSIL:
615 1.1 dyoung reg |= ATW_SYNCTL_CS1;
616 1.1 dyoung break;
617 1.1 dyoung case ATW_RFTYPE_RFMD:
618 1.1 dyoung reg |= ATW_SYNCTL_CS0;
619 1.1 dyoung break;
620 1.1 dyoung case ATW_RFTYPE_MARVEL:
621 1.1 dyoung break;
622 1.1 dyoung }
623 1.1 dyoung
624 1.1 dyoung sc->sc_synctl_rd = reg | ATW_SYNCTL_RD;
625 1.1 dyoung sc->sc_synctl_wr = reg | ATW_SYNCTL_WR;
626 1.1 dyoung
627 1.1 dyoung reg = LSHIFT(sc->sc_bbptype, ATW_BBPCTL_TYPE_MASK);
628 1.1 dyoung
629 1.1 dyoung switch (sc->sc_bbptype) {
630 1.33 dyoung case ATW_BBPTYPE_INTERSIL:
631 1.1 dyoung reg |= ATW_BBPCTL_TWI;
632 1.1 dyoung break;
633 1.33 dyoung case ATW_BBPTYPE_RFMD:
634 1.1 dyoung reg |= ATW_BBPCTL_RF3KADDR_ADDR | ATW_BBPCTL_NEGEDGE_DO |
635 1.1 dyoung ATW_BBPCTL_CCA_ACTLO;
636 1.1 dyoung break;
637 1.33 dyoung case ATW_BBPTYPE_MARVEL:
638 1.1 dyoung break;
639 1.35 dyoung case ATW_C_BBPTYPE_RFMD:
640 1.35 dyoung printf("%s: ADM8211C MAC/RFMD BBP not supported yet.\n",
641 1.35 dyoung sc->sc_dev.dv_xname);
642 1.35 dyoung break;
643 1.1 dyoung }
644 1.1 dyoung
645 1.1 dyoung sc->sc_bbpctl_wr = reg | ATW_BBPCTL_WR;
646 1.1 dyoung sc->sc_bbpctl_rd = reg | ATW_BBPCTL_RD;
647 1.1 dyoung
648 1.1 dyoung /*
649 1.1 dyoung * From this point forward, the attachment cannot fail. A failure
650 1.1 dyoung * before this point releases all resources that may have been
651 1.1 dyoung * allocated.
652 1.1 dyoung */
653 1.1 dyoung sc->sc_flags |= ATWF_ATTACHED /* | ATWF_RTSCTS */;
654 1.1 dyoung
655 1.15 dyoung ATW_DPRINTF((" SROM MAC %04x%04x%04x",
656 1.1 dyoung htole16(sc->sc_srom[ATW_SR_MAC00]),
657 1.1 dyoung htole16(sc->sc_srom[ATW_SR_MAC01]),
658 1.1 dyoung htole16(sc->sc_srom[ATW_SR_MAC10])));
659 1.1 dyoung
660 1.1 dyoung country_code = MASK_AND_RSHIFT(sc->sc_srom[ATW_SR_CTRY_CR29],
661 1.1 dyoung ATW_SR_CTRY_MASK);
662 1.1 dyoung
663 1.3 dyoung #define ADD_CHANNEL(_ic, _chan) do { \
664 1.3 dyoung _ic->ic_channels[_chan].ic_flags = IEEE80211_CHAN_B; \
665 1.3 dyoung _ic->ic_channels[_chan].ic_freq = \
666 1.3 dyoung ieee80211_ieee2mhz(_chan, _ic->ic_channels[_chan].ic_flags);\
667 1.3 dyoung } while (0)
668 1.3 dyoung
669 1.1 dyoung /* Find available channels */
670 1.1 dyoung switch (country_code) {
671 1.1 dyoung case COUNTRY_MMK2: /* 1-14 */
672 1.3 dyoung ADD_CHANNEL(ic, 14);
673 1.2 dyoung /*FALLTHROUGH*/
674 1.1 dyoung case COUNTRY_ETSI: /* 1-13 */
675 1.1 dyoung for (i = 1; i <= 13; i++)
676 1.3 dyoung ADD_CHANNEL(ic, i);
677 1.1 dyoung break;
678 1.1 dyoung case COUNTRY_FCC: /* 1-11 */
679 1.1 dyoung case COUNTRY_IC: /* 1-11 */
680 1.1 dyoung for (i = 1; i <= 11; i++)
681 1.3 dyoung ADD_CHANNEL(ic, i);
682 1.1 dyoung break;
683 1.1 dyoung case COUNTRY_MMK: /* 14 */
684 1.3 dyoung ADD_CHANNEL(ic, 14);
685 1.1 dyoung break;
686 1.1 dyoung case COUNTRY_FRANCE: /* 10-13 */
687 1.1 dyoung for (i = 10; i <= 13; i++)
688 1.3 dyoung ADD_CHANNEL(ic, i);
689 1.1 dyoung break;
690 1.1 dyoung default: /* assume channels 10-11 */
691 1.1 dyoung case COUNTRY_SPAIN: /* 10-11 */
692 1.1 dyoung for (i = 10; i <= 11; i++)
693 1.3 dyoung ADD_CHANNEL(ic, i);
694 1.1 dyoung break;
695 1.1 dyoung }
696 1.1 dyoung
697 1.1 dyoung /* Read the MAC address. */
698 1.1 dyoung reg = ATW_READ(sc, ATW_PAR0);
699 1.1 dyoung ic->ic_myaddr[0] = MASK_AND_RSHIFT(reg, ATW_PAR0_PAB0_MASK);
700 1.1 dyoung ic->ic_myaddr[1] = MASK_AND_RSHIFT(reg, ATW_PAR0_PAB1_MASK);
701 1.1 dyoung ic->ic_myaddr[2] = MASK_AND_RSHIFT(reg, ATW_PAR0_PAB2_MASK);
702 1.1 dyoung ic->ic_myaddr[3] = MASK_AND_RSHIFT(reg, ATW_PAR0_PAB3_MASK);
703 1.1 dyoung reg = ATW_READ(sc, ATW_PAR1);
704 1.1 dyoung ic->ic_myaddr[4] = MASK_AND_RSHIFT(reg, ATW_PAR1_PAB4_MASK);
705 1.1 dyoung ic->ic_myaddr[5] = MASK_AND_RSHIFT(reg, ATW_PAR1_PAB5_MASK);
706 1.1 dyoung
707 1.1 dyoung if (IEEE80211_ADDR_EQ(ic->ic_myaddr, empty_macaddr)) {
708 1.1 dyoung printf(" could not get mac address, attach failed\n");
709 1.1 dyoung return;
710 1.1 dyoung }
711 1.1 dyoung
712 1.1 dyoung printf(" 802.11 address %s\n", ether_sprintf(ic->ic_myaddr));
713 1.1 dyoung
714 1.1 dyoung memcpy(ifp->if_xname, sc->sc_dev.dv_xname, IFNAMSIZ);
715 1.1 dyoung ifp->if_softc = sc;
716 1.1 dyoung ifp->if_flags = IFF_SIMPLEX | IFF_BROADCAST | IFF_MULTICAST |
717 1.1 dyoung IFF_NOTRAILERS;
718 1.1 dyoung ifp->if_ioctl = atw_ioctl;
719 1.1 dyoung ifp->if_start = atw_start;
720 1.1 dyoung ifp->if_watchdog = atw_watchdog;
721 1.1 dyoung ifp->if_init = atw_init;
722 1.1 dyoung ifp->if_stop = atw_stop;
723 1.1 dyoung IFQ_SET_READY(&ifp->if_snd);
724 1.1 dyoung
725 1.1 dyoung ic->ic_phytype = IEEE80211_T_DS;
726 1.1 dyoung ic->ic_opmode = IEEE80211_M_STA;
727 1.3 dyoung ic->ic_caps = IEEE80211_C_PMGT | IEEE80211_C_IBSS |
728 1.3 dyoung IEEE80211_C_HOSTAP | IEEE80211_C_MONITOR | IEEE80211_C_WEP;
729 1.1 dyoung
730 1.1 dyoung nrate = 0;
731 1.3 dyoung ic->ic_sup_rates[IEEE80211_MODE_11B].rs_rates[nrate++] = 2;
732 1.3 dyoung ic->ic_sup_rates[IEEE80211_MODE_11B].rs_rates[nrate++] = 4;
733 1.3 dyoung ic->ic_sup_rates[IEEE80211_MODE_11B].rs_rates[nrate++] = 11;
734 1.3 dyoung ic->ic_sup_rates[IEEE80211_MODE_11B].rs_rates[nrate++] = 22;
735 1.3 dyoung ic->ic_sup_rates[IEEE80211_MODE_11B].rs_nrates = nrate;
736 1.1 dyoung
737 1.1 dyoung /*
738 1.1 dyoung * Call MI attach routines.
739 1.1 dyoung */
740 1.1 dyoung
741 1.1 dyoung if_attach(ifp);
742 1.1 dyoung ieee80211_ifattach(ifp);
743 1.1 dyoung
744 1.3 dyoung sc->sc_newstate = ic->ic_newstate;
745 1.3 dyoung ic->ic_newstate = atw_newstate;
746 1.1 dyoung
747 1.3 dyoung sc->sc_recv_mgmt = ic->ic_recv_mgmt;
748 1.3 dyoung ic->ic_recv_mgmt = atw_recv_mgmt;
749 1.1 dyoung
750 1.3 dyoung sc->sc_node_free = ic->ic_node_free;
751 1.3 dyoung ic->ic_node_free = atw_node_free;
752 1.3 dyoung
753 1.3 dyoung sc->sc_node_alloc = ic->ic_node_alloc;
754 1.3 dyoung ic->ic_node_alloc = atw_node_alloc;
755 1.1 dyoung
756 1.1 dyoung /* possibly we should fill in our own sc_send_prresp, since
757 1.1 dyoung * the ADM8211 is probably sending probe responses in ad hoc
758 1.1 dyoung * mode.
759 1.1 dyoung */
760 1.1 dyoung
761 1.3 dyoung /* complete initialization */
762 1.3 dyoung ieee80211_media_init(ifp, atw_media_change, atw_media_status);
763 1.3 dyoung callout_init(&sc->sc_scan_ch);
764 1.3 dyoung
765 1.1 dyoung #if NBPFILTER > 0
766 1.12 dyoung bpfattach2(ifp, DLT_IEEE802_11_RADIO,
767 1.12 dyoung sizeof(struct ieee80211_frame) + 64, &sc->sc_radiobpf);
768 1.1 dyoung #endif
769 1.1 dyoung
770 1.1 dyoung /*
771 1.1 dyoung * Make sure the interface is shutdown during reboot.
772 1.1 dyoung */
773 1.1 dyoung sc->sc_sdhook = shutdownhook_establish(atw_shutdown, sc);
774 1.1 dyoung if (sc->sc_sdhook == NULL)
775 1.1 dyoung printf("%s: WARNING: unable to establish shutdown hook\n",
776 1.1 dyoung sc->sc_dev.dv_xname);
777 1.1 dyoung
778 1.1 dyoung /*
779 1.1 dyoung * Add a suspend hook to make sure we come back up after a
780 1.1 dyoung * resume.
781 1.1 dyoung */
782 1.1 dyoung sc->sc_powerhook = powerhook_establish(atw_power, sc);
783 1.1 dyoung if (sc->sc_powerhook == NULL)
784 1.1 dyoung printf("%s: WARNING: unable to establish power hook\n",
785 1.1 dyoung sc->sc_dev.dv_xname);
786 1.1 dyoung
787 1.12 dyoung memset(&sc->sc_rxtapu, 0, sizeof(sc->sc_rxtapu));
788 1.12 dyoung sc->sc_rxtap.ar_ihdr.it_len = sizeof(sc->sc_rxtapu);
789 1.12 dyoung sc->sc_rxtap.ar_ihdr.it_present = ATW_RX_RADIOTAP_PRESENT;
790 1.12 dyoung
791 1.12 dyoung memset(&sc->sc_txtapu, 0, sizeof(sc->sc_txtapu));
792 1.12 dyoung sc->sc_txtap.at_ihdr.it_len = sizeof(sc->sc_txtapu);
793 1.12 dyoung sc->sc_txtap.at_ihdr.it_present = ATW_TX_RADIOTAP_PRESENT;
794 1.12 dyoung
795 1.1 dyoung return;
796 1.1 dyoung
797 1.1 dyoung /*
798 1.1 dyoung * Free any resources we've allocated during the failed attach
799 1.1 dyoung * attempt. Do this in reverse order and fall through.
800 1.1 dyoung */
801 1.1 dyoung fail_5:
802 1.1 dyoung for (i = 0; i < ATW_NRXDESC; i++) {
803 1.1 dyoung if (sc->sc_rxsoft[i].rxs_dmamap == NULL)
804 1.1 dyoung continue;
805 1.1 dyoung bus_dmamap_destroy(sc->sc_dmat, sc->sc_rxsoft[i].rxs_dmamap);
806 1.1 dyoung }
807 1.1 dyoung fail_4:
808 1.1 dyoung for (i = 0; i < ATW_TXQUEUELEN; i++) {
809 1.1 dyoung if (sc->sc_txsoft[i].txs_dmamap == NULL)
810 1.1 dyoung continue;
811 1.1 dyoung bus_dmamap_destroy(sc->sc_dmat, sc->sc_txsoft[i].txs_dmamap);
812 1.1 dyoung }
813 1.1 dyoung bus_dmamap_unload(sc->sc_dmat, sc->sc_cddmamap);
814 1.1 dyoung fail_3:
815 1.1 dyoung bus_dmamap_destroy(sc->sc_dmat, sc->sc_cddmamap);
816 1.1 dyoung fail_2:
817 1.1 dyoung bus_dmamem_unmap(sc->sc_dmat, (caddr_t)sc->sc_control_data,
818 1.1 dyoung sizeof(struct atw_control_data));
819 1.1 dyoung fail_1:
820 1.1 dyoung bus_dmamem_free(sc->sc_dmat, &sc->sc_cdseg, sc->sc_cdnseg);
821 1.1 dyoung fail_0:
822 1.1 dyoung return;
823 1.1 dyoung }
824 1.1 dyoung
825 1.3 dyoung static struct ieee80211_node *
826 1.3 dyoung atw_node_alloc(struct ieee80211com *ic)
827 1.3 dyoung {
828 1.3 dyoung struct atw_softc *sc = (struct atw_softc *)ic->ic_if.if_softc;
829 1.3 dyoung struct ieee80211_node *ni = (*sc->sc_node_alloc)(ic);
830 1.3 dyoung
831 1.3 dyoung DPRINTF(sc, ("%s: alloc node %p\n", sc->sc_dev.dv_xname, ni));
832 1.3 dyoung return ni;
833 1.3 dyoung }
834 1.3 dyoung
835 1.3 dyoung static void
836 1.3 dyoung atw_node_free(struct ieee80211com *ic, struct ieee80211_node *ni)
837 1.3 dyoung {
838 1.3 dyoung struct atw_softc *sc = (struct atw_softc *)ic->ic_if.if_softc;
839 1.3 dyoung
840 1.3 dyoung DPRINTF(sc, ("%s: freeing node %p %s\n", sc->sc_dev.dv_xname, ni,
841 1.3 dyoung ether_sprintf(ni->ni_bssid)));
842 1.3 dyoung (*sc->sc_node_free)(ic, ni);
843 1.3 dyoung }
844 1.3 dyoung
845 1.1 dyoung /*
846 1.1 dyoung * atw_reset:
847 1.1 dyoung *
848 1.1 dyoung * Perform a soft reset on the ADM8211.
849 1.1 dyoung */
850 1.1 dyoung void
851 1.23 dyoung atw_reset(struct atw_softc *sc)
852 1.1 dyoung {
853 1.1 dyoung int i;
854 1.1 dyoung
855 1.1 dyoung ATW_WRITE(sc, ATW_PAR, ATW_PAR_SWR);
856 1.1 dyoung
857 1.1 dyoung for (i = 0; i < 10000; i++) {
858 1.1 dyoung if (ATW_ISSET(sc, ATW_PAR, ATW_PAR_SWR) == 0)
859 1.1 dyoung break;
860 1.1 dyoung DELAY(1);
861 1.1 dyoung }
862 1.1 dyoung
863 1.1 dyoung DPRINTF2(sc, ("%s: atw_reset %d iterations\n", sc->sc_dev.dv_xname, i));
864 1.1 dyoung
865 1.1 dyoung if (ATW_ISSET(sc, ATW_PAR, ATW_PAR_SWR))
866 1.1 dyoung printf("%s: reset failed to complete\n", sc->sc_dev.dv_xname);
867 1.1 dyoung
868 1.1 dyoung /* Turn off maximum power saving. */
869 1.1 dyoung ATW_CLR(sc, ATW_FRCTL, ATW_FRCTL_MAXPSP);
870 1.1 dyoung
871 1.1 dyoung /* Recall EEPROM. */
872 1.1 dyoung ATW_SET(sc, ATW_TEST0, ATW_TEST0_EPRLD);
873 1.1 dyoung
874 1.1 dyoung DELAY(10 * 1000);
875 1.1 dyoung
876 1.1 dyoung /* A reset seems to affect the SRAM contents, so put them into
877 1.1 dyoung * a known state.
878 1.1 dyoung */
879 1.1 dyoung atw_clear_sram(sc);
880 1.1 dyoung
881 1.1 dyoung memset(sc->sc_bssid, 0, sizeof(sc->sc_bssid));
882 1.1 dyoung }
883 1.1 dyoung
884 1.1 dyoung static void
885 1.23 dyoung atw_clear_sram(struct atw_softc *sc)
886 1.1 dyoung {
887 1.1 dyoung memset(sc->sc_sram, 0, sizeof(sc->sc_sram));
888 1.1 dyoung /* XXX not for revision 0x20. */
889 1.1 dyoung atw_write_sram(sc, 0, sc->sc_sram, sizeof(sc->sc_sram));
890 1.1 dyoung }
891 1.1 dyoung
892 1.1 dyoung /* TBD atw_init
893 1.1 dyoung *
894 1.3 dyoung * set MAC based on ic->ic_bss->myaddr
895 1.1 dyoung * write WEP keys
896 1.1 dyoung * set TX rate
897 1.1 dyoung */
898 1.1 dyoung
899 1.1 dyoung /*
900 1.1 dyoung * atw_init: [ ifnet interface function ]
901 1.1 dyoung *
902 1.1 dyoung * Initialize the interface. Must be called at splnet().
903 1.1 dyoung */
904 1.1 dyoung int
905 1.23 dyoung atw_init(struct ifnet *ifp)
906 1.1 dyoung {
907 1.1 dyoung struct atw_softc *sc = ifp->if_softc;
908 1.1 dyoung struct ieee80211com *ic = &sc->sc_ic;
909 1.1 dyoung struct atw_txsoft *txs;
910 1.1 dyoung struct atw_rxsoft *rxs;
911 1.1 dyoung u_int32_t reg;
912 1.1 dyoung int i, error = 0;
913 1.1 dyoung
914 1.1 dyoung if ((error = atw_enable(sc)) != 0)
915 1.1 dyoung goto out;
916 1.1 dyoung
917 1.1 dyoung /*
918 1.1 dyoung * Cancel any pending I/O. This also resets.
919 1.1 dyoung */
920 1.1 dyoung atw_stop(ifp, 0);
921 1.1 dyoung
922 1.3 dyoung ic->ic_bss->ni_chan = ic->ic_ibss_chan;
923 1.3 dyoung DPRINTF(sc, ("%s: channel %d freq %d flags 0x%04x\n",
924 1.3 dyoung __func__, ieee80211_chan2ieee(ic, ic->ic_bss->ni_chan),
925 1.3 dyoung ic->ic_bss->ni_chan->ic_freq, ic->ic_bss->ni_chan->ic_flags));
926 1.3 dyoung
927 1.1 dyoung /* Turn off APM??? (A binary-only driver does this.)
928 1.1 dyoung *
929 1.1 dyoung * Set Rx store-and-forward mode.
930 1.1 dyoung */
931 1.1 dyoung reg = ATW_READ(sc, ATW_CMDR);
932 1.1 dyoung reg &= ~ATW_CMDR_APM;
933 1.1 dyoung reg &= ~ATW_CMDR_DRT_MASK;
934 1.1 dyoung reg |= ATW_CMDR_RTE | LSHIFT(0x2, ATW_CMDR_DRT_MASK);
935 1.1 dyoung
936 1.1 dyoung ATW_WRITE(sc, ATW_CMDR, reg);
937 1.1 dyoung
938 1.1 dyoung /* Set data rate for PLCP Signal field, 1Mbps = 10 x 100Kb/s.
939 1.1 dyoung *
940 1.1 dyoung * XXX a binary-only driver sets a different service field than
941 1.1 dyoung * 0. why?
942 1.1 dyoung */
943 1.1 dyoung reg = ATW_READ(sc, ATW_PLCPHD);
944 1.1 dyoung reg &= ~(ATW_PLCPHD_SERVICE_MASK|ATW_PLCPHD_SIGNAL_MASK);
945 1.1 dyoung reg |= LSHIFT(10, ATW_PLCPHD_SIGNAL_MASK) |
946 1.1 dyoung LSHIFT(0xb0, ATW_PLCPHD_SERVICE_MASK);
947 1.1 dyoung ATW_WRITE(sc, ATW_PLCPHD, reg);
948 1.1 dyoung
949 1.14 dyoung /* XXX this magic can probably be figured out from the RFMD docs */
950 1.1 dyoung reg = LSHIFT(4, ATW_TOFS2_PWR1UP_MASK) | /* 8 ms = 4 * 2 ms */
951 1.1 dyoung LSHIFT(13, ATW_TOFS2_PWR0PAPE_MASK) | /* 13 us */
952 1.1 dyoung LSHIFT(8, ATW_TOFS2_PWR1PAPE_MASK) | /* 8 us */
953 1.1 dyoung LSHIFT(5, ATW_TOFS2_PWR0TRSW_MASK) | /* 5 us */
954 1.1 dyoung LSHIFT(12, ATW_TOFS2_PWR1TRSW_MASK) | /* 12 us */
955 1.1 dyoung LSHIFT(13, ATW_TOFS2_PWR0PE2_MASK) | /* 13 us */
956 1.1 dyoung LSHIFT(4, ATW_TOFS2_PWR1PE2_MASK) | /* 4 us */
957 1.1 dyoung LSHIFT(5, ATW_TOFS2_PWR0TXPE_MASK); /* 5 us */
958 1.1 dyoung ATW_WRITE(sc, ATW_TOFS2, reg);
959 1.1 dyoung
960 1.1 dyoung ATW_WRITE(sc, ATW_TXLMT, LSHIFT(512, ATW_TXLMT_MTMLT_MASK) |
961 1.1 dyoung LSHIFT(224, ATW_TXLMT_SRTYLIM_MASK));
962 1.1 dyoung
963 1.1 dyoung /* XXX this resets an Intersil RF front-end? */
964 1.1 dyoung /* TBD condition on Intersil RFType? */
965 1.1 dyoung ATW_WRITE(sc, ATW_SYNRF, ATW_SYNRF_INTERSIL_EN);
966 1.1 dyoung DELAY(10 * 1000);
967 1.1 dyoung ATW_WRITE(sc, ATW_SYNRF, 0);
968 1.1 dyoung DELAY(5 * 1000);
969 1.1 dyoung
970 1.1 dyoung /* 16 TU max duration for contention-free period */
971 1.1 dyoung reg = ATW_READ(sc, ATW_CFPP) & ~ATW_CFPP_CFPMD;
972 1.1 dyoung ATW_WRITE(sc, ATW_CFPP, reg | LSHIFT(16, ATW_CFPP_CFPMD));
973 1.1 dyoung
974 1.1 dyoung /* XXX I guess that the Cardbus clock is 22MHz?
975 1.1 dyoung * I am assuming that the role of ATW_TOFS0_USCNT is
976 1.1 dyoung * to divide the bus clock to get a 1MHz clock---the datasheet is not
977 1.1 dyoung * very clear on this point. It says in the datasheet that it is
978 1.1 dyoung * possible for the ADM8211 to accomodate bus speeds between 22MHz
979 1.1 dyoung * and 33MHz; maybe this is the way? I see a binary-only driver write
980 1.1 dyoung * these values. These values are also the power-on default.
981 1.1 dyoung */
982 1.1 dyoung ATW_WRITE(sc, ATW_TOFS0,
983 1.1 dyoung LSHIFT(22, ATW_TOFS0_USCNT_MASK) |
984 1.1 dyoung ATW_TOFS0_TUCNT_MASK /* set all bits in TUCNT */);
985 1.1 dyoung
986 1.1 dyoung /* Initialize interframe spacing. EIFS=0x64 is used by a binary-only
987 1.14 dyoung * driver. Go figure.
988 1.1 dyoung */
989 1.1 dyoung reg = LSHIFT(IEEE80211_DUR_DS_SLOT, ATW_IFST_SLOT_MASK) |
990 1.1 dyoung LSHIFT(22 * IEEE80211_DUR_DS_SIFS /* # of 22MHz cycles */,
991 1.1 dyoung ATW_IFST_SIFS_MASK) |
992 1.1 dyoung LSHIFT(IEEE80211_DUR_DS_DIFS, ATW_IFST_DIFS_MASK) |
993 1.1 dyoung LSHIFT(0x64 /* IEEE80211_DUR_DS_EIFS */, ATW_IFST_EIFS_MASK);
994 1.1 dyoung
995 1.1 dyoung ATW_WRITE(sc, ATW_IFST, reg);
996 1.1 dyoung
997 1.14 dyoung /* XXX More magic. Might relate to ACK timing. */
998 1.1 dyoung ATW_WRITE(sc, ATW_RSPT, LSHIFT(0xffff, ATW_RSPT_MART_MASK) |
999 1.1 dyoung LSHIFT(0xff, ATW_RSPT_MIRT_MASK));
1000 1.1 dyoung
1001 1.1 dyoung /* Set up the MMI read/write addresses for the BBP.
1002 1.1 dyoung *
1003 1.1 dyoung * TBD find out the Marvel settings.
1004 1.1 dyoung */
1005 1.1 dyoung switch (sc->sc_bbptype) {
1006 1.1 dyoung case ATW_BBPTYPE_INTERSIL:
1007 1.1 dyoung ATW_WRITE(sc, ATW_MMIWADDR, ATW_MMIWADDR_INTERSIL);
1008 1.1 dyoung ATW_WRITE(sc, ATW_MMIRADDR1, ATW_MMIRADDR1_INTERSIL);
1009 1.1 dyoung ATW_WRITE(sc, ATW_MMIRADDR2, ATW_MMIRADDR2_INTERSIL);
1010 1.1 dyoung break;
1011 1.1 dyoung case ATW_BBPTYPE_MARVEL:
1012 1.1 dyoung break;
1013 1.1 dyoung case ATW_BBPTYPE_RFMD:
1014 1.1 dyoung ATW_WRITE(sc, ATW_MMIWADDR, ATW_MMIWADDR_RFMD);
1015 1.1 dyoung ATW_WRITE(sc, ATW_MMIRADDR1, ATW_MMIRADDR1_RFMD);
1016 1.1 dyoung ATW_WRITE(sc, ATW_MMIRADDR2, ATW_MMIRADDR2_RFMD);
1017 1.1 dyoung default:
1018 1.1 dyoung break;
1019 1.1 dyoung }
1020 1.1 dyoung
1021 1.1 dyoung sc->sc_wepctl = 0;
1022 1.1 dyoung ATW_WRITE(sc, ATW_MACTEST, ATW_MACTEST_MMI_USETXCLK);
1023 1.1 dyoung
1024 1.1 dyoung if ((error = atw_rf3000_init(sc)) != 0)
1025 1.1 dyoung goto out;
1026 1.1 dyoung
1027 1.1 dyoung /*
1028 1.1 dyoung * Initialize the PCI Access Register.
1029 1.1 dyoung */
1030 1.1 dyoung sc->sc_busmode = ATW_PAR_BAR; /* XXX what is this? */
1031 1.1 dyoung
1032 1.1 dyoung /*
1033 1.1 dyoung * If we're allowed to do so, use Memory Read Line
1034 1.1 dyoung * and Memory Read Multiple.
1035 1.1 dyoung *
1036 1.1 dyoung * XXX Should we use Memory Write and Invalidate?
1037 1.1 dyoung */
1038 1.1 dyoung if (sc->sc_flags & ATWF_MRL)
1039 1.1 dyoung sc->sc_busmode |= ATW_PAR_MRLE;
1040 1.1 dyoung if (sc->sc_flags & ATWF_MRM)
1041 1.1 dyoung sc->sc_busmode |= ATW_PAR_MRME;
1042 1.1 dyoung if (sc->sc_flags & ATWF_MWI)
1043 1.1 dyoung sc->sc_busmode |= ATW_PAR_MWIE;
1044 1.1 dyoung if (sc->sc_maxburst == 0)
1045 1.1 dyoung sc->sc_maxburst = 8; /* ADM8211 default */
1046 1.1 dyoung
1047 1.1 dyoung switch (sc->sc_cacheline) {
1048 1.1 dyoung default:
1049 1.1 dyoung /* Use burst length. */
1050 1.1 dyoung break;
1051 1.1 dyoung case 8:
1052 1.1 dyoung sc->sc_busmode |= ATW_PAR_CAL_8DW;
1053 1.1 dyoung break;
1054 1.1 dyoung case 16:
1055 1.1 dyoung sc->sc_busmode |= ATW_PAR_CAL_16DW;
1056 1.1 dyoung break;
1057 1.1 dyoung case 32:
1058 1.1 dyoung sc->sc_busmode |= ATW_PAR_CAL_32DW;
1059 1.1 dyoung break;
1060 1.1 dyoung }
1061 1.1 dyoung switch (sc->sc_maxburst) {
1062 1.1 dyoung case 1:
1063 1.1 dyoung sc->sc_busmode |= ATW_PAR_PBL_1DW;
1064 1.1 dyoung break;
1065 1.1 dyoung case 2:
1066 1.1 dyoung sc->sc_busmode |= ATW_PAR_PBL_2DW;
1067 1.1 dyoung break;
1068 1.1 dyoung case 4:
1069 1.1 dyoung sc->sc_busmode |= ATW_PAR_PBL_4DW;
1070 1.1 dyoung break;
1071 1.1 dyoung case 8:
1072 1.1 dyoung sc->sc_busmode |= ATW_PAR_PBL_8DW;
1073 1.1 dyoung break;
1074 1.1 dyoung case 16:
1075 1.1 dyoung sc->sc_busmode |= ATW_PAR_PBL_16DW;
1076 1.1 dyoung break;
1077 1.1 dyoung case 32:
1078 1.1 dyoung sc->sc_busmode |= ATW_PAR_PBL_32DW;
1079 1.1 dyoung break;
1080 1.1 dyoung default:
1081 1.1 dyoung sc->sc_busmode |= ATW_PAR_PBL_8DW;
1082 1.1 dyoung break;
1083 1.1 dyoung }
1084 1.1 dyoung
1085 1.1 dyoung ATW_WRITE(sc, ATW_PAR, sc->sc_busmode);
1086 1.1 dyoung DPRINTF(sc, ("%s: ATW_PAR %08x busmode %08x\n", sc->sc_dev.dv_xname,
1087 1.1 dyoung ATW_READ(sc, ATW_PAR), sc->sc_busmode));
1088 1.1 dyoung
1089 1.1 dyoung /*
1090 1.1 dyoung * Initialize the OPMODE register. We don't write it until
1091 1.1 dyoung * we're ready to begin the transmit and receive processes.
1092 1.1 dyoung */
1093 1.1 dyoung sc->sc_opmode = ATW_NAR_SR | ATW_NAR_ST |
1094 1.1 dyoung sc->sc_txth[sc->sc_txthresh].txth_opmode;
1095 1.1 dyoung
1096 1.1 dyoung /*
1097 1.1 dyoung * Initialize the transmit descriptor ring.
1098 1.1 dyoung */
1099 1.1 dyoung memset(sc->sc_txdescs, 0, sizeof(sc->sc_txdescs));
1100 1.1 dyoung for (i = 0; i < ATW_NTXDESC; i++) {
1101 1.51 dyoung sc->sc_txdescs[i].at_ctl = 0;
1102 1.1 dyoung /* no transmit chaining */
1103 1.51 dyoung sc->sc_txdescs[i].at_flags = 0 /* ATW_TXFLAG_TCH */;
1104 1.1 dyoung sc->sc_txdescs[i].at_buf2 =
1105 1.1 dyoung htole32(ATW_CDTXADDR(sc, ATW_NEXTTX(i)));
1106 1.1 dyoung }
1107 1.1 dyoung /* use ring mode */
1108 1.51 dyoung sc->sc_txdescs[ATW_NTXDESC - 1].at_flags |= htole32(ATW_TXFLAG_TER);
1109 1.1 dyoung ATW_CDTXSYNC(sc, 0, ATW_NTXDESC,
1110 1.1 dyoung BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
1111 1.1 dyoung sc->sc_txfree = ATW_NTXDESC;
1112 1.1 dyoung sc->sc_txnext = 0;
1113 1.1 dyoung
1114 1.1 dyoung /*
1115 1.1 dyoung * Initialize the transmit job descriptors.
1116 1.1 dyoung */
1117 1.1 dyoung SIMPLEQ_INIT(&sc->sc_txfreeq);
1118 1.1 dyoung SIMPLEQ_INIT(&sc->sc_txdirtyq);
1119 1.1 dyoung for (i = 0; i < ATW_TXQUEUELEN; i++) {
1120 1.1 dyoung txs = &sc->sc_txsoft[i];
1121 1.1 dyoung txs->txs_mbuf = NULL;
1122 1.1 dyoung SIMPLEQ_INSERT_TAIL(&sc->sc_txfreeq, txs, txs_q);
1123 1.1 dyoung }
1124 1.1 dyoung
1125 1.1 dyoung /*
1126 1.1 dyoung * Initialize the receive descriptor and receive job
1127 1.1 dyoung * descriptor rings.
1128 1.1 dyoung */
1129 1.1 dyoung for (i = 0; i < ATW_NRXDESC; i++) {
1130 1.1 dyoung rxs = &sc->sc_rxsoft[i];
1131 1.1 dyoung if (rxs->rxs_mbuf == NULL) {
1132 1.1 dyoung if ((error = atw_add_rxbuf(sc, i)) != 0) {
1133 1.1 dyoung printf("%s: unable to allocate or map rx "
1134 1.1 dyoung "buffer %d, error = %d\n",
1135 1.1 dyoung sc->sc_dev.dv_xname, i, error);
1136 1.1 dyoung /*
1137 1.1 dyoung * XXX Should attempt to run with fewer receive
1138 1.1 dyoung * XXX buffers instead of just failing.
1139 1.1 dyoung */
1140 1.1 dyoung atw_rxdrain(sc);
1141 1.1 dyoung goto out;
1142 1.1 dyoung }
1143 1.1 dyoung } else
1144 1.1 dyoung ATW_INIT_RXDESC(sc, i);
1145 1.1 dyoung }
1146 1.1 dyoung sc->sc_rxptr = 0;
1147 1.1 dyoung
1148 1.1 dyoung /* disable all wake-up events */
1149 1.1 dyoung ATW_CLR(sc, ATW_WCSR, ATW_WCSR_WP1E|ATW_WCSR_WP2E|ATW_WCSR_WP3E|
1150 1.1 dyoung ATW_WCSR_WP4E|ATW_WCSR_WP5E|ATW_WCSR_TSFTWE|
1151 1.1 dyoung ATW_WCSR_TIMWE|ATW_WCSR_ATIMWE|ATW_WCSR_KEYWE|
1152 1.1 dyoung ATW_WCSR_WFRE|ATW_WCSR_MPRE|ATW_WCSR_LSOE);
1153 1.1 dyoung
1154 1.1 dyoung /* ack all wake-up events */
1155 1.1 dyoung ATW_SET(sc, ATW_WCSR, 0);
1156 1.1 dyoung
1157 1.1 dyoung /*
1158 1.1 dyoung * Initialize the interrupt mask and enable interrupts.
1159 1.1 dyoung */
1160 1.1 dyoung /* normal interrupts */
1161 1.1 dyoung sc->sc_inten = ATW_INTR_TCI | ATW_INTR_TDU | ATW_INTR_RCI |
1162 1.1 dyoung ATW_INTR_NISS | ATW_INTR_LINKON | ATW_INTR_BCNTC;
1163 1.1 dyoung
1164 1.1 dyoung /* abnormal interrupts */
1165 1.1 dyoung sc->sc_inten |= ATW_INTR_TPS | ATW_INTR_TLT | ATW_INTR_TRT |
1166 1.1 dyoung ATW_INTR_TUF | ATW_INTR_RDU | ATW_INTR_RPS | ATW_INTR_AISS |
1167 1.1 dyoung ATW_INTR_FBE | ATW_INTR_LINKOFF | ATW_INTR_TSFTF | ATW_INTR_TSCZ;
1168 1.1 dyoung
1169 1.1 dyoung sc->sc_linkint_mask = ATW_INTR_LINKON | ATW_INTR_LINKOFF |
1170 1.1 dyoung ATW_INTR_BCNTC | ATW_INTR_TSFTF | ATW_INTR_TSCZ;
1171 1.1 dyoung sc->sc_rxint_mask = ATW_INTR_RCI | ATW_INTR_RDU;
1172 1.1 dyoung sc->sc_txint_mask = ATW_INTR_TCI | ATW_INTR_TUF | ATW_INTR_TLT |
1173 1.1 dyoung ATW_INTR_TRT;
1174 1.1 dyoung
1175 1.1 dyoung sc->sc_linkint_mask &= sc->sc_inten;
1176 1.1 dyoung sc->sc_rxint_mask &= sc->sc_inten;
1177 1.1 dyoung sc->sc_txint_mask &= sc->sc_inten;
1178 1.1 dyoung
1179 1.1 dyoung ATW_WRITE(sc, ATW_IER, sc->sc_inten);
1180 1.1 dyoung ATW_WRITE(sc, ATW_STSR, 0xffffffff);
1181 1.1 dyoung if (sc->sc_intr_ack != NULL)
1182 1.1 dyoung (*sc->sc_intr_ack)(sc);
1183 1.1 dyoung
1184 1.1 dyoung DPRINTF(sc, ("%s: ATW_IER %08x, inten %08x\n",
1185 1.1 dyoung sc->sc_dev.dv_xname, ATW_READ(sc, ATW_IER), sc->sc_inten));
1186 1.1 dyoung
1187 1.1 dyoung /*
1188 1.1 dyoung * Give the transmit and receive rings to the ADM8211.
1189 1.1 dyoung */
1190 1.1 dyoung ATW_WRITE(sc, ATW_TDBD, ATW_CDTXADDR(sc, sc->sc_txnext));
1191 1.1 dyoung ATW_WRITE(sc, ATW_RDB, ATW_CDRXADDR(sc, sc->sc_rxptr));
1192 1.1 dyoung
1193 1.1 dyoung /* common 802.11 configuration */
1194 1.1 dyoung ic->ic_flags &= ~IEEE80211_F_IBSSON;
1195 1.1 dyoung switch (ic->ic_opmode) {
1196 1.1 dyoung case IEEE80211_M_STA:
1197 1.1 dyoung break;
1198 1.1 dyoung case IEEE80211_M_AHDEMO: /* XXX */
1199 1.1 dyoung case IEEE80211_M_IBSS:
1200 1.16 dyoung ic->ic_flags |= IEEE80211_F_IBSSON;
1201 1.16 dyoung /*FALLTHROUGH*/
1202 1.16 dyoung case IEEE80211_M_HOSTAP: /* XXX */
1203 1.1 dyoung break;
1204 1.1 dyoung case IEEE80211_M_MONITOR: /* XXX */
1205 1.1 dyoung break;
1206 1.1 dyoung }
1207 1.1 dyoung
1208 1.1 dyoung atw_start_beacon(sc, 0);
1209 1.1 dyoung
1210 1.1 dyoung switch (ic->ic_opmode) {
1211 1.1 dyoung case IEEE80211_M_AHDEMO:
1212 1.1 dyoung case IEEE80211_M_HOSTAP:
1213 1.3 dyoung ic->ic_bss->ni_intval = ic->ic_lintval;
1214 1.3 dyoung ic->ic_bss->ni_rssi = 0;
1215 1.3 dyoung ic->ic_bss->ni_rstamp = 0;
1216 1.1 dyoung break;
1217 1.10 dyoung default: /* XXX */
1218 1.1 dyoung break;
1219 1.1 dyoung }
1220 1.1 dyoung
1221 1.1 dyoung atw_write_ssid(sc);
1222 1.1 dyoung atw_write_sup_rates(sc);
1223 1.3 dyoung if (ic->ic_caps & IEEE80211_C_WEP)
1224 1.1 dyoung atw_write_wep(sc);
1225 1.1 dyoung
1226 1.1 dyoung /*
1227 1.1 dyoung * Set the receive filter. This will start the transmit and
1228 1.1 dyoung * receive processes.
1229 1.1 dyoung */
1230 1.1 dyoung atw_filter_setup(sc);
1231 1.1 dyoung
1232 1.1 dyoung /*
1233 1.1 dyoung * Start the receive process.
1234 1.1 dyoung */
1235 1.1 dyoung ATW_WRITE(sc, ATW_RDR, 0x1);
1236 1.1 dyoung
1237 1.1 dyoung /*
1238 1.1 dyoung * Note that the interface is now running.
1239 1.1 dyoung */
1240 1.1 dyoung ifp->if_flags |= IFF_RUNNING;
1241 1.1 dyoung ifp->if_flags &= ~IFF_OACTIVE;
1242 1.3 dyoung ic->ic_state = IEEE80211_S_INIT;
1243 1.1 dyoung
1244 1.10 dyoung if (ic->ic_opmode != IEEE80211_M_MONITOR)
1245 1.10 dyoung error = ieee80211_new_state(ic, IEEE80211_S_SCAN, -1);
1246 1.10 dyoung else
1247 1.10 dyoung error = ieee80211_new_state(ic, IEEE80211_S_RUN, -1);
1248 1.1 dyoung out:
1249 1.1 dyoung if (error) {
1250 1.1 dyoung ifp->if_flags &= ~(IFF_RUNNING | IFF_OACTIVE);
1251 1.1 dyoung ifp->if_timer = 0;
1252 1.1 dyoung printf("%s: interface not running\n", sc->sc_dev.dv_xname);
1253 1.1 dyoung }
1254 1.1 dyoung #ifdef ATW_DEBUG
1255 1.1 dyoung atw_print_regs(sc, "end of init");
1256 1.1 dyoung #endif /* ATW_DEBUG */
1257 1.1 dyoung
1258 1.1 dyoung return (error);
1259 1.1 dyoung }
1260 1.1 dyoung
1261 1.1 dyoung /* enable == 1: host control of RF3000/Si4126 through ATW_SYNCTL.
1262 1.1 dyoung * 0: MAC control of RF3000/Si4126.
1263 1.1 dyoung *
1264 1.1 dyoung * Applies power, or selects RF front-end? Sets reset condition.
1265 1.1 dyoung *
1266 1.1 dyoung * TBD support non-RFMD BBP, non-SiLabs synth.
1267 1.1 dyoung */
1268 1.1 dyoung static void
1269 1.1 dyoung atw_rfio_enable(struct atw_softc *sc, int enable)
1270 1.1 dyoung {
1271 1.1 dyoung if (enable) {
1272 1.1 dyoung ATW_WRITE(sc, ATW_SYNRF,
1273 1.1 dyoung ATW_SYNRF_SELRF|ATW_SYNRF_PE1|ATW_SYNRF_PHYRST);
1274 1.1 dyoung DELAY(atw_rfio_enable_delay);
1275 1.1 dyoung } else {
1276 1.1 dyoung ATW_WRITE(sc, ATW_SYNRF, 0);
1277 1.1 dyoung DELAY(atw_rfio_disable_delay); /* shorter for some reason */
1278 1.1 dyoung }
1279 1.1 dyoung }
1280 1.1 dyoung
1281 1.1 dyoung static int
1282 1.23 dyoung atw_tune(struct atw_softc *sc)
1283 1.1 dyoung {
1284 1.1 dyoung int rc;
1285 1.1 dyoung u_int32_t reg;
1286 1.3 dyoung int chan;
1287 1.1 dyoung struct ieee80211com *ic = &sc->sc_ic;
1288 1.1 dyoung
1289 1.3 dyoung chan = ieee80211_chan2ieee(ic, ic->ic_bss->ni_chan);
1290 1.3 dyoung if (chan == IEEE80211_CHAN_ANY)
1291 1.3 dyoung panic("%s: chan == IEEE80211_CHAN_ANY\n", __func__);
1292 1.3 dyoung
1293 1.3 dyoung if (chan == sc->sc_cur_chan)
1294 1.3 dyoung return 0;
1295 1.1 dyoung
1296 1.1 dyoung DPRINTF(sc, ("%s: chan %d -> %d\n", sc->sc_dev.dv_xname,
1297 1.1 dyoung sc->sc_cur_chan, chan));
1298 1.1 dyoung
1299 1.1 dyoung atw_idle(sc, ATW_NAR_SR|ATW_NAR_ST);
1300 1.1 dyoung
1301 1.1 dyoung if ((rc = atw_si4126_tune(sc, chan)) != 0 ||
1302 1.1 dyoung (rc = atw_rf3000_tune(sc, chan)) != 0)
1303 1.1 dyoung printf("%s: failed to tune channel %d\n", sc->sc_dev.dv_xname,
1304 1.1 dyoung chan);
1305 1.1 dyoung
1306 1.1 dyoung reg = ATW_READ(sc, ATW_CAP0) & ~ATW_CAP0_CHN_MASK;
1307 1.1 dyoung ATW_WRITE(sc, ATW_CAP0,
1308 1.1 dyoung reg | LSHIFT(chan, ATW_CAP0_CHN_MASK));
1309 1.1 dyoung
1310 1.1 dyoung ATW_WRITE(sc, ATW_NAR, sc->sc_opmode);
1311 1.1 dyoung
1312 1.1 dyoung if (rc == 0)
1313 1.1 dyoung sc->sc_cur_chan = chan;
1314 1.1 dyoung
1315 1.1 dyoung return rc;
1316 1.1 dyoung }
1317 1.1 dyoung
1318 1.1 dyoung #ifdef ATW_DEBUG
1319 1.1 dyoung static void
1320 1.23 dyoung atw_si4126_print(struct atw_softc *sc)
1321 1.1 dyoung {
1322 1.1 dyoung struct ifnet *ifp = &sc->sc_ic.ic_if;
1323 1.1 dyoung u_int addr, val;
1324 1.1 dyoung
1325 1.1 dyoung if (atw_debug < 3 || (ifp->if_flags & IFF_DEBUG) == 0)
1326 1.1 dyoung return;
1327 1.1 dyoung
1328 1.1 dyoung for (addr = 0; addr <= 8; addr++) {
1329 1.1 dyoung printf("%s: synth[%d] = ", sc->sc_dev.dv_xname, addr);
1330 1.1 dyoung if (atw_si4126_read(sc, addr, &val) == 0) {
1331 1.1 dyoung printf("<unknown> (quitting print-out)\n");
1332 1.1 dyoung break;
1333 1.1 dyoung }
1334 1.1 dyoung printf("%05x\n", val);
1335 1.1 dyoung }
1336 1.1 dyoung }
1337 1.1 dyoung #endif /* ATW_DEBUG */
1338 1.1 dyoung
1339 1.1 dyoung /* Tune to channel chan by adjusting the Si4126 RF/IF synthesizer.
1340 1.1 dyoung *
1341 1.1 dyoung * The RF/IF synthesizer produces two reference frequencies for
1342 1.1 dyoung * the RF2948B transceiver. The first frequency the RF2948B requires
1343 1.1 dyoung * is two times the so-called "intermediate frequency" (IF). Since
1344 1.1 dyoung * a SAW filter on the radio fixes the IF at 374MHz, I program the
1345 1.1 dyoung * Si4126 to generate IF LO = 374MHz x 2 = 748MHz. The second
1346 1.1 dyoung * frequency required by the transceiver is the radio frequency
1347 1.1 dyoung * (RF). This is a superheterodyne transceiver; for f(chan) the
1348 1.1 dyoung * center frequency of the channel we are tuning, RF = f(chan) -
1349 1.1 dyoung * IF.
1350 1.1 dyoung *
1351 1.1 dyoung * XXX I am told by SiLabs that the Si4126 will accept a broader range
1352 1.1 dyoung * of XIN than the 2-25MHz mentioned by the datasheet, even *without*
1353 1.1 dyoung * XINDIV2 = 1. I've tried this (it is necessary to double R) and it
1354 1.1 dyoung * works, but I have still programmed for XINDIV2 = 1 to be safe.
1355 1.1 dyoung */
1356 1.1 dyoung static int
1357 1.23 dyoung atw_si4126_tune(struct atw_softc *sc, u_int8_t chan)
1358 1.1 dyoung {
1359 1.1 dyoung int rc = 0;
1360 1.1 dyoung u_int mhz;
1361 1.1 dyoung u_int R;
1362 1.1 dyoung u_int32_t reg;
1363 1.1 dyoung u_int16_t gain;
1364 1.1 dyoung
1365 1.1 dyoung #ifdef ATW_DEBUG
1366 1.1 dyoung atw_si4126_print(sc);
1367 1.1 dyoung #endif /* ATW_DEBUG */
1368 1.1 dyoung
1369 1.1 dyoung if (chan == 14)
1370 1.1 dyoung mhz = 2484;
1371 1.1 dyoung else
1372 1.1 dyoung mhz = 2412 + 5 * (chan - 1);
1373 1.1 dyoung
1374 1.1 dyoung /* Tune IF to 748MHz to suit the IF LO input of the
1375 1.1 dyoung * RF2494B, which is 2 x IF. No need to set an IF divider
1376 1.1 dyoung * because an IF in 526MHz - 952MHz is allowed.
1377 1.1 dyoung *
1378 1.1 dyoung * XIN is 44.000MHz, so divide it by two to get allowable
1379 1.1 dyoung * range of 2-25MHz. SiLabs tells me that this is not
1380 1.1 dyoung * strictly necessary.
1381 1.1 dyoung */
1382 1.1 dyoung
1383 1.1 dyoung R = 44;
1384 1.1 dyoung
1385 1.1 dyoung atw_rfio_enable(sc, 1);
1386 1.1 dyoung
1387 1.1 dyoung /* Power-up RF, IF synthesizers. */
1388 1.1 dyoung if ((rc = atw_si4126_write(sc, SI4126_POWER,
1389 1.1 dyoung SI4126_POWER_PDIB|SI4126_POWER_PDRB)) != 0)
1390 1.1 dyoung goto out;
1391 1.1 dyoung
1392 1.1 dyoung /* If RF2 N > 2047, then set KP2 to 1. */
1393 1.1 dyoung gain = LSHIFT(((mhz - 374) > 2047) ? 1 : 0, SI4126_GAIN_KP2_MASK);
1394 1.1 dyoung
1395 1.1 dyoung if ((rc = atw_si4126_write(sc, SI4126_GAIN, gain)) != 0)
1396 1.1 dyoung goto out;
1397 1.1 dyoung
1398 1.1 dyoung /* set LPWR, too? */
1399 1.1 dyoung if ((rc = atw_si4126_write(sc, SI4126_MAIN,
1400 1.1 dyoung SI4126_MAIN_XINDIV2)) != 0)
1401 1.1 dyoung goto out;
1402 1.1 dyoung
1403 1.1 dyoung /* We set XINDIV2 = 1, so IF = N/(2 * R) * XIN. XIN = 44MHz.
1404 1.1 dyoung * I choose N = 1496, R = 44 so that 1496/(2 * 44) * 44MHz = 748MHz.
1405 1.1 dyoung */
1406 1.1 dyoung if ((rc = atw_si4126_write(sc, SI4126_IFN, 1496)) != 0)
1407 1.1 dyoung goto out;
1408 1.1 dyoung
1409 1.1 dyoung if ((rc = atw_si4126_write(sc, SI4126_IFR, R)) != 0)
1410 1.1 dyoung goto out;
1411 1.1 dyoung
1412 1.1 dyoung /* Set RF1 arbitrarily. DO NOT configure RF1 after RF2, because
1413 1.1 dyoung * then RF1 becomes the active RF synthesizer, even on the Si4126,
1414 1.1 dyoung * which has no RF1!
1415 1.1 dyoung */
1416 1.1 dyoung if ((rc = atw_si4126_write(sc, SI4126_RF1R, R)) != 0)
1417 1.1 dyoung goto out;
1418 1.1 dyoung
1419 1.1 dyoung if ((rc = atw_si4126_write(sc, SI4126_RF1N, mhz - 374)) != 0)
1420 1.1 dyoung goto out;
1421 1.1 dyoung
1422 1.1 dyoung /* N/R * XIN = RF. XIN = 44MHz. We desire RF = mhz - IF,
1423 1.1 dyoung * where IF = 374MHz. Let's divide XIN to 1MHz. So R = 44.
1424 1.1 dyoung * Now let's multiply it to mhz. So mhz - IF = N.
1425 1.1 dyoung */
1426 1.1 dyoung if ((rc = atw_si4126_write(sc, SI4126_RF2R, R)) != 0)
1427 1.1 dyoung goto out;
1428 1.1 dyoung
1429 1.1 dyoung if ((rc = atw_si4126_write(sc, SI4126_RF2N, mhz - 374)) != 0)
1430 1.1 dyoung goto out;
1431 1.1 dyoung
1432 1.1 dyoung /* wait 100us from power-up for RF, IF to settle */
1433 1.1 dyoung DELAY(100);
1434 1.1 dyoung
1435 1.1 dyoung if ((sc->sc_if.if_flags & IFF_LINK1) == 0 || chan == 14) {
1436 1.1 dyoung /* XXX there is a binary driver which sends
1437 1.1 dyoung * ATW_GPIO_EN_MASK = 1, ATW_GPIO_O_MASK = 1. I had speculated
1438 1.1 dyoung * that this enables the Si4126 by raising its PWDN#, but I
1439 1.1 dyoung * think that it actually sets the Prism RF front-end
1440 1.1 dyoung * to a special mode for channel 14.
1441 1.1 dyoung */
1442 1.1 dyoung reg = ATW_READ(sc, ATW_GPIO);
1443 1.1 dyoung reg &= ~(ATW_GPIO_EN_MASK|ATW_GPIO_O_MASK|ATW_GPIO_I_MASK);
1444 1.1 dyoung reg |= LSHIFT(1, ATW_GPIO_EN_MASK) | LSHIFT(1, ATW_GPIO_O_MASK);
1445 1.1 dyoung ATW_WRITE(sc, ATW_GPIO, reg);
1446 1.1 dyoung }
1447 1.1 dyoung
1448 1.1 dyoung #ifdef ATW_DEBUG
1449 1.1 dyoung atw_si4126_print(sc);
1450 1.1 dyoung #endif /* ATW_DEBUG */
1451 1.1 dyoung
1452 1.1 dyoung out:
1453 1.1 dyoung atw_rfio_enable(sc, 0);
1454 1.1 dyoung
1455 1.1 dyoung return rc;
1456 1.1 dyoung }
1457 1.1 dyoung
1458 1.14 dyoung /* Baseline initialization of RF3000 BBP: set CCA mode and enable antenna
1459 1.14 dyoung * diversity.
1460 1.1 dyoung *
1461 1.1 dyoung * Call this w/ Tx/Rx suspended.
1462 1.1 dyoung */
1463 1.1 dyoung static int
1464 1.23 dyoung atw_rf3000_init(struct atw_softc *sc)
1465 1.1 dyoung {
1466 1.1 dyoung int rc = 0;
1467 1.1 dyoung
1468 1.1 dyoung atw_idle(sc, ATW_NAR_SR|ATW_NAR_ST);
1469 1.1 dyoung
1470 1.1 dyoung atw_rfio_enable(sc, 1);
1471 1.1 dyoung
1472 1.1 dyoung /* enable diversity */
1473 1.1 dyoung rc = atw_rf3000_write(sc, RF3000_DIVCTL, RF3000_DIVCTL_ENABLE);
1474 1.1 dyoung
1475 1.1 dyoung if (rc != 0)
1476 1.1 dyoung goto out;
1477 1.1 dyoung
1478 1.1 dyoung /* sensible setting from a binary-only driver */
1479 1.1 dyoung rc = atw_rf3000_write(sc, RF3000_GAINCTL,
1480 1.1 dyoung LSHIFT(0x1d, RF3000_GAINCTL_TXVGC_MASK));
1481 1.1 dyoung
1482 1.1 dyoung if (rc != 0)
1483 1.1 dyoung goto out;
1484 1.1 dyoung
1485 1.1 dyoung /* magic from a binary-only driver */
1486 1.1 dyoung rc = atw_rf3000_write(sc, RF3000_LOGAINCAL,
1487 1.1 dyoung LSHIFT(0x38, RF3000_LOGAINCAL_CAL_MASK));
1488 1.1 dyoung
1489 1.1 dyoung if (rc != 0)
1490 1.1 dyoung goto out;
1491 1.1 dyoung
1492 1.1 dyoung rc = atw_rf3000_write(sc, RF3000_HIGAINCAL, RF3000_HIGAINCAL_DSSSPAD);
1493 1.1 dyoung
1494 1.1 dyoung if (rc != 0)
1495 1.1 dyoung goto out;
1496 1.1 dyoung
1497 1.13 dyoung rc = atw_rf3000_write(sc, RF3000_OPTIONS1, 0x0);
1498 1.1 dyoung
1499 1.1 dyoung if (rc != 0)
1500 1.1 dyoung goto out;
1501 1.1 dyoung
1502 1.13 dyoung rc = atw_rf3000_write(sc, RF3000_OPTIONS2, RF3000_OPTIONS2_LNAGS_DELAY);
1503 1.1 dyoung
1504 1.1 dyoung if (rc != 0)
1505 1.1 dyoung goto out;
1506 1.1 dyoung
1507 1.1 dyoung /* CCA is acquisition sensitive */
1508 1.1 dyoung rc = atw_rf3000_write(sc, RF3000_CCACTL,
1509 1.1 dyoung LSHIFT(RF3000_CCACTL_MODE_ACQ, RF3000_CCACTL_MODE_MASK));
1510 1.1 dyoung
1511 1.1 dyoung if (rc != 0)
1512 1.1 dyoung goto out;
1513 1.1 dyoung
1514 1.1 dyoung out:
1515 1.1 dyoung atw_rfio_enable(sc, 0);
1516 1.1 dyoung ATW_WRITE(sc, ATW_NAR, sc->sc_opmode);
1517 1.1 dyoung return rc;
1518 1.1 dyoung }
1519 1.1 dyoung
1520 1.1 dyoung #ifdef ATW_DEBUG
1521 1.1 dyoung static void
1522 1.23 dyoung atw_rf3000_print(struct atw_softc *sc)
1523 1.1 dyoung {
1524 1.1 dyoung struct ifnet *ifp = &sc->sc_ic.ic_if;
1525 1.1 dyoung u_int addr, val;
1526 1.1 dyoung
1527 1.1 dyoung if (atw_debug < 3 || (ifp->if_flags & IFF_DEBUG) == 0)
1528 1.1 dyoung return;
1529 1.1 dyoung
1530 1.1 dyoung for (addr = 0x01; addr <= 0x15; addr++) {
1531 1.1 dyoung printf("%s: bbp[%d] = \n", sc->sc_dev.dv_xname, addr);
1532 1.1 dyoung if (atw_rf3000_read(sc, addr, &val) != 0) {
1533 1.1 dyoung printf("<unknown> (quitting print-out)\n");
1534 1.1 dyoung break;
1535 1.1 dyoung }
1536 1.1 dyoung printf("%08x\n", val);
1537 1.1 dyoung }
1538 1.1 dyoung }
1539 1.1 dyoung #endif /* ATW_DEBUG */
1540 1.1 dyoung
1541 1.1 dyoung /* Set the power settings on the BBP for channel `chan'. */
1542 1.1 dyoung static int
1543 1.23 dyoung atw_rf3000_tune(struct atw_softc *sc, u_int8_t chan)
1544 1.1 dyoung {
1545 1.1 dyoung int rc = 0;
1546 1.1 dyoung u_int32_t reg;
1547 1.1 dyoung u_int16_t txpower, lpf_cutoff, lna_gs_thresh;
1548 1.1 dyoung
1549 1.1 dyoung txpower = sc->sc_srom[ATW_SR_TXPOWER(chan)];
1550 1.1 dyoung lpf_cutoff = sc->sc_srom[ATW_SR_LPF_CUTOFF(chan)];
1551 1.1 dyoung lna_gs_thresh = sc->sc_srom[ATW_SR_LNA_GS_THRESH(chan)];
1552 1.1 dyoung
1553 1.1 dyoung /* odd channels: LSB, even channels: MSB */
1554 1.1 dyoung if (chan % 2 == 1) {
1555 1.1 dyoung txpower &= 0xFF;
1556 1.1 dyoung lpf_cutoff &= 0xFF;
1557 1.1 dyoung lna_gs_thresh &= 0xFF;
1558 1.1 dyoung } else {
1559 1.1 dyoung txpower >>= 8;
1560 1.1 dyoung lpf_cutoff >>= 8;
1561 1.1 dyoung lna_gs_thresh >>= 8;
1562 1.1 dyoung }
1563 1.1 dyoung
1564 1.1 dyoung #ifdef ATW_DEBUG
1565 1.1 dyoung atw_rf3000_print(sc);
1566 1.1 dyoung #endif /* ATW_DEBUG */
1567 1.1 dyoung
1568 1.1 dyoung DPRINTF(sc, ("%s: chan %d txpower %02x, lpf_cutoff %02x, "
1569 1.1 dyoung "lna_gs_thresh %02x\n",
1570 1.1 dyoung sc->sc_dev.dv_xname, chan, txpower, lpf_cutoff, lna_gs_thresh));
1571 1.1 dyoung
1572 1.17 dyoung atw_rfio_enable(sc, 1);
1573 1.17 dyoung
1574 1.1 dyoung if ((rc = atw_rf3000_write(sc, RF3000_GAINCTL,
1575 1.1 dyoung LSHIFT(txpower, RF3000_GAINCTL_TXVGC_MASK))) != 0)
1576 1.1 dyoung goto out;
1577 1.1 dyoung
1578 1.1 dyoung if ((rc = atw_rf3000_write(sc, RF3000_LOGAINCAL, lpf_cutoff)) != 0)
1579 1.1 dyoung goto out;
1580 1.1 dyoung
1581 1.1 dyoung if ((rc = atw_rf3000_write(sc, RF3000_HIGAINCAL, lna_gs_thresh)) != 0)
1582 1.1 dyoung goto out;
1583 1.1 dyoung
1584 1.1 dyoung /* from a binary-only driver. */
1585 1.1 dyoung reg = ATW_READ(sc, ATW_PLCPHD);
1586 1.1 dyoung reg &= ~ATW_PLCPHD_SERVICE_MASK;
1587 1.28 dyoung reg |= LSHIFT(LSHIFT(txpower, RF3000_GAINCTL_TXVGC_MASK),
1588 1.28 dyoung ATW_PLCPHD_SERVICE_MASK);
1589 1.1 dyoung ATW_WRITE(sc, ATW_PLCPHD, reg);
1590 1.1 dyoung
1591 1.1 dyoung #ifdef ATW_DEBUG
1592 1.1 dyoung atw_rf3000_print(sc);
1593 1.1 dyoung #endif /* ATW_DEBUG */
1594 1.1 dyoung
1595 1.1 dyoung out:
1596 1.1 dyoung atw_rfio_enable(sc, 0);
1597 1.1 dyoung
1598 1.1 dyoung return rc;
1599 1.1 dyoung }
1600 1.1 dyoung
1601 1.1 dyoung /* Write a register on the RF3000 baseband processor using the
1602 1.1 dyoung * registers provided by the ADM8211 for this purpose.
1603 1.1 dyoung *
1604 1.1 dyoung * Return 0 on success.
1605 1.1 dyoung */
1606 1.1 dyoung static int
1607 1.23 dyoung atw_rf3000_write(struct atw_softc *sc, u_int addr, u_int val)
1608 1.1 dyoung {
1609 1.1 dyoung u_int32_t reg;
1610 1.1 dyoung int i;
1611 1.1 dyoung
1612 1.1 dyoung for (i = 1000; --i >= 0; ) {
1613 1.1 dyoung if (ATW_ISSET(sc, ATW_BBPCTL, ATW_BBPCTL_RD|ATW_BBPCTL_WR) == 0)
1614 1.1 dyoung break;
1615 1.1 dyoung DELAY(100);
1616 1.1 dyoung }
1617 1.1 dyoung
1618 1.1 dyoung if (i < 0) {
1619 1.1 dyoung printf("%s: BBPCTL busy (pre-write)\n", sc->sc_dev.dv_xname);
1620 1.1 dyoung return ETIMEDOUT;
1621 1.1 dyoung }
1622 1.1 dyoung
1623 1.1 dyoung reg = sc->sc_bbpctl_wr |
1624 1.1 dyoung LSHIFT(val & 0xff, ATW_BBPCTL_DATA_MASK) |
1625 1.1 dyoung LSHIFT(addr & 0x7f, ATW_BBPCTL_ADDR_MASK);
1626 1.1 dyoung
1627 1.1 dyoung ATW_WRITE(sc, ATW_BBPCTL, reg);
1628 1.1 dyoung
1629 1.1 dyoung for (i = 1000; --i >= 0; ) {
1630 1.1 dyoung DELAY(100);
1631 1.1 dyoung if (ATW_ISSET(sc, ATW_BBPCTL, ATW_BBPCTL_WR) == 0)
1632 1.1 dyoung break;
1633 1.1 dyoung }
1634 1.1 dyoung
1635 1.1 dyoung ATW_CLR(sc, ATW_BBPCTL, ATW_BBPCTL_WR);
1636 1.1 dyoung
1637 1.1 dyoung if (i < 0) {
1638 1.1 dyoung printf("%s: BBPCTL busy (post-write)\n", sc->sc_dev.dv_xname);
1639 1.1 dyoung return ETIMEDOUT;
1640 1.1 dyoung }
1641 1.1 dyoung return 0;
1642 1.1 dyoung }
1643 1.1 dyoung
1644 1.1 dyoung /* Read a register on the RF3000 baseband processor using the registers
1645 1.1 dyoung * the ADM8211 provides for this purpose.
1646 1.1 dyoung *
1647 1.1 dyoung * The 7-bit register address is addr. Record the 8-bit data in the register
1648 1.1 dyoung * in *val.
1649 1.1 dyoung *
1650 1.1 dyoung * Return 0 on success.
1651 1.1 dyoung *
1652 1.1 dyoung * XXX This does not seem to work. The ADM8211 must require more or
1653 1.1 dyoung * different magic to read the chip than to write it. Possibly some
1654 1.1 dyoung * of the magic I have derived from a binary-only driver concerns
1655 1.1 dyoung * the "chip address" (see the RF3000 manual).
1656 1.1 dyoung */
1657 1.1 dyoung #ifdef ATW_DEBUG
1658 1.1 dyoung static int
1659 1.23 dyoung atw_rf3000_read(struct atw_softc *sc, u_int addr, u_int *val)
1660 1.1 dyoung {
1661 1.1 dyoung u_int32_t reg;
1662 1.1 dyoung int i;
1663 1.1 dyoung
1664 1.1 dyoung for (i = 1000; --i >= 0; ) {
1665 1.1 dyoung if (ATW_ISSET(sc, ATW_BBPCTL, ATW_BBPCTL_RD|ATW_BBPCTL_WR) == 0)
1666 1.1 dyoung break;
1667 1.1 dyoung DELAY(100);
1668 1.1 dyoung }
1669 1.1 dyoung
1670 1.1 dyoung if (i < 0) {
1671 1.1 dyoung printf("%s: start atw_rf3000_read, BBPCTL busy\n",
1672 1.1 dyoung sc->sc_dev.dv_xname);
1673 1.1 dyoung return ETIMEDOUT;
1674 1.1 dyoung }
1675 1.1 dyoung
1676 1.1 dyoung reg = sc->sc_bbpctl_rd | LSHIFT(addr & 0x7f, ATW_BBPCTL_ADDR_MASK);
1677 1.1 dyoung
1678 1.1 dyoung ATW_WRITE(sc, ATW_BBPCTL, reg);
1679 1.1 dyoung
1680 1.1 dyoung for (i = 1000; --i >= 0; ) {
1681 1.1 dyoung DELAY(100);
1682 1.1 dyoung if (ATW_ISSET(sc, ATW_BBPCTL, ATW_BBPCTL_RD) == 0)
1683 1.1 dyoung break;
1684 1.1 dyoung }
1685 1.1 dyoung
1686 1.1 dyoung ATW_CLR(sc, ATW_BBPCTL, ATW_BBPCTL_RD);
1687 1.1 dyoung
1688 1.1 dyoung if (i < 0) {
1689 1.1 dyoung printf("%s: atw_rf3000_read wrote %08x; BBPCTL still busy\n",
1690 1.1 dyoung sc->sc_dev.dv_xname, reg);
1691 1.1 dyoung return ETIMEDOUT;
1692 1.1 dyoung }
1693 1.1 dyoung if (val != NULL)
1694 1.1 dyoung *val = MASK_AND_RSHIFT(reg, ATW_BBPCTL_DATA_MASK);
1695 1.1 dyoung return 0;
1696 1.1 dyoung }
1697 1.1 dyoung #endif /* ATW_DEBUG */
1698 1.1 dyoung
1699 1.1 dyoung /* Write a register on the Si4126 RF/IF synthesizer using the registers
1700 1.1 dyoung * provided by the ADM8211 for that purpose.
1701 1.1 dyoung *
1702 1.1 dyoung * val is 18 bits of data, and val is the 4-bit address of the register.
1703 1.1 dyoung *
1704 1.1 dyoung * Return 0 on success.
1705 1.1 dyoung */
1706 1.1 dyoung static int
1707 1.23 dyoung atw_si4126_write(struct atw_softc *sc, u_int addr, u_int val)
1708 1.1 dyoung {
1709 1.24 dyoung u_int32_t bits, reg;
1710 1.1 dyoung int i;
1711 1.1 dyoung
1712 1.24 dyoung KASSERT((addr & ~PRESHIFT(SI4126_TWI_ADDR_MASK)) == 0);
1713 1.24 dyoung KASSERT((val & ~PRESHIFT(SI4126_TWI_DATA_MASK)) == 0);
1714 1.24 dyoung
1715 1.1 dyoung for (i = 1000; --i >= 0; ) {
1716 1.1 dyoung if (ATW_ISSET(sc, ATW_SYNCTL, ATW_SYNCTL_RD|ATW_SYNCTL_WR) == 0)
1717 1.1 dyoung break;
1718 1.1 dyoung DELAY(100);
1719 1.1 dyoung }
1720 1.1 dyoung
1721 1.1 dyoung if (i < 0) {
1722 1.1 dyoung printf("%s: start atw_si4126_write, SYNCTL busy\n",
1723 1.1 dyoung sc->sc_dev.dv_xname);
1724 1.1 dyoung return ETIMEDOUT;
1725 1.1 dyoung }
1726 1.1 dyoung
1727 1.24 dyoung bits = LSHIFT(val, SI4126_TWI_DATA_MASK) |
1728 1.24 dyoung LSHIFT(addr, SI4126_TWI_ADDR_MASK);
1729 1.24 dyoung
1730 1.24 dyoung reg = sc->sc_synctl_wr | LSHIFT(bits, ATW_SYNCTL_DATA_MASK);
1731 1.1 dyoung
1732 1.1 dyoung ATW_WRITE(sc, ATW_SYNCTL, reg);
1733 1.1 dyoung
1734 1.1 dyoung for (i = 1000; --i >= 0; ) {
1735 1.1 dyoung DELAY(100);
1736 1.1 dyoung if (ATW_ISSET(sc, ATW_SYNCTL, ATW_SYNCTL_WR) == 0)
1737 1.1 dyoung break;
1738 1.1 dyoung }
1739 1.1 dyoung
1740 1.1 dyoung /* restore to acceptable starting condition */
1741 1.1 dyoung ATW_CLR(sc, ATW_SYNCTL, ATW_SYNCTL_WR);
1742 1.1 dyoung
1743 1.1 dyoung if (i < 0) {
1744 1.1 dyoung printf("%s: atw_si4126_write wrote %08x, SYNCTL still busy\n",
1745 1.1 dyoung sc->sc_dev.dv_xname, reg);
1746 1.1 dyoung return ETIMEDOUT;
1747 1.1 dyoung }
1748 1.1 dyoung return 0;
1749 1.1 dyoung }
1750 1.1 dyoung
1751 1.1 dyoung /* Read 18-bit data from the 4-bit address addr in Si4126
1752 1.1 dyoung * RF synthesizer and write the data to *val. Return 0 on success.
1753 1.1 dyoung *
1754 1.1 dyoung * XXX This does not seem to work. The ADM8211 must require more or
1755 1.1 dyoung * different magic to read the chip than to write it.
1756 1.1 dyoung */
1757 1.1 dyoung #ifdef ATW_DEBUG
1758 1.1 dyoung static int
1759 1.23 dyoung atw_si4126_read(struct atw_softc *sc, u_int addr, u_int *val)
1760 1.1 dyoung {
1761 1.1 dyoung u_int32_t reg;
1762 1.1 dyoung int i;
1763 1.1 dyoung
1764 1.24 dyoung KASSERT((addr & ~PRESHIFT(SI4126_TWI_ADDR_MASK)) == 0);
1765 1.24 dyoung
1766 1.1 dyoung for (i = 1000; --i >= 0; ) {
1767 1.1 dyoung if (ATW_ISSET(sc, ATW_SYNCTL, ATW_SYNCTL_RD|ATW_SYNCTL_WR) == 0)
1768 1.1 dyoung break;
1769 1.1 dyoung DELAY(100);
1770 1.1 dyoung }
1771 1.1 dyoung
1772 1.1 dyoung if (i < 0) {
1773 1.1 dyoung printf("%s: start atw_si4126_read, SYNCTL busy\n",
1774 1.1 dyoung sc->sc_dev.dv_xname);
1775 1.1 dyoung return ETIMEDOUT;
1776 1.1 dyoung }
1777 1.1 dyoung
1778 1.24 dyoung reg = sc->sc_synctl_rd | LSHIFT(addr, ATW_SYNCTL_DATA_MASK);
1779 1.1 dyoung
1780 1.1 dyoung ATW_WRITE(sc, ATW_SYNCTL, reg);
1781 1.1 dyoung
1782 1.1 dyoung for (i = 1000; --i >= 0; ) {
1783 1.1 dyoung DELAY(100);
1784 1.1 dyoung if (ATW_ISSET(sc, ATW_SYNCTL, ATW_SYNCTL_RD) == 0)
1785 1.1 dyoung break;
1786 1.1 dyoung }
1787 1.1 dyoung
1788 1.1 dyoung ATW_CLR(sc, ATW_SYNCTL, ATW_SYNCTL_RD);
1789 1.1 dyoung
1790 1.1 dyoung if (i < 0) {
1791 1.1 dyoung printf("%s: atw_si4126_read wrote %08x, SYNCTL still busy\n",
1792 1.1 dyoung sc->sc_dev.dv_xname, reg);
1793 1.1 dyoung return ETIMEDOUT;
1794 1.1 dyoung }
1795 1.1 dyoung if (val != NULL)
1796 1.1 dyoung *val = MASK_AND_RSHIFT(ATW_READ(sc, ATW_SYNCTL),
1797 1.1 dyoung ATW_SYNCTL_DATA_MASK);
1798 1.1 dyoung return 0;
1799 1.1 dyoung }
1800 1.1 dyoung #endif /* ATW_DEBUG */
1801 1.1 dyoung
1802 1.1 dyoung /* XXX is the endianness correct? test. */
1803 1.1 dyoung #define atw_calchash(addr) \
1804 1.1 dyoung (ether_crc32_le((addr), IEEE80211_ADDR_LEN) & BITS(5, 0))
1805 1.1 dyoung
1806 1.1 dyoung /*
1807 1.1 dyoung * atw_filter_setup:
1808 1.1 dyoung *
1809 1.1 dyoung * Set the ADM8211's receive filter.
1810 1.1 dyoung */
1811 1.1 dyoung static void
1812 1.23 dyoung atw_filter_setup(struct atw_softc *sc)
1813 1.1 dyoung {
1814 1.1 dyoung struct ieee80211com *ic = &sc->sc_ic;
1815 1.1 dyoung struct ethercom *ec = &ic->ic_ec;
1816 1.1 dyoung struct ifnet *ifp = &sc->sc_ic.ic_if;
1817 1.1 dyoung int hash;
1818 1.1 dyoung u_int32_t hashes[2] = { 0, 0 };
1819 1.1 dyoung struct ether_multi *enm;
1820 1.1 dyoung struct ether_multistep step;
1821 1.1 dyoung
1822 1.1 dyoung DPRINTF(sc, ("%s: atw_filter_setup: sc_flags 0x%08x\n",
1823 1.1 dyoung sc->sc_dev.dv_xname, sc->sc_flags));
1824 1.1 dyoung
1825 1.1 dyoung /*
1826 1.1 dyoung * If we're running, idle the receive engine. If we're NOT running,
1827 1.1 dyoung * we're being called from atw_init(), and our writing ATW_NAR will
1828 1.1 dyoung * start the transmit and receive processes in motion.
1829 1.1 dyoung */
1830 1.1 dyoung if (ifp->if_flags & IFF_RUNNING)
1831 1.1 dyoung atw_idle(sc, ATW_NAR_SR);
1832 1.1 dyoung
1833 1.1 dyoung sc->sc_opmode &= ~(ATW_NAR_PR|ATW_NAR_MM);
1834 1.1 dyoung
1835 1.1 dyoung ifp->if_flags &= ~IFF_ALLMULTI;
1836 1.1 dyoung
1837 1.1 dyoung if (ifp->if_flags & IFF_PROMISC) {
1838 1.1 dyoung sc->sc_opmode |= ATW_NAR_PR;
1839 1.1 dyoung allmulti:
1840 1.1 dyoung ifp->if_flags |= IFF_ALLMULTI;
1841 1.1 dyoung goto setit;
1842 1.1 dyoung }
1843 1.1 dyoung
1844 1.1 dyoung /*
1845 1.1 dyoung * Program the 64-bit multicast hash filter.
1846 1.1 dyoung */
1847 1.1 dyoung ETHER_FIRST_MULTI(step, ec, enm);
1848 1.1 dyoung while (enm != NULL) {
1849 1.1 dyoung /* XXX */
1850 1.1 dyoung if (memcmp(enm->enm_addrlo, enm->enm_addrhi,
1851 1.1 dyoung ETHER_ADDR_LEN) != 0)
1852 1.1 dyoung goto allmulti;
1853 1.1 dyoung
1854 1.1 dyoung hash = atw_calchash(enm->enm_addrlo);
1855 1.1 dyoung hashes[hash >> 5] |= 1 << (hash & 0x1f);
1856 1.1 dyoung ETHER_NEXT_MULTI(step, enm);
1857 1.1 dyoung }
1858 1.1 dyoung
1859 1.1 dyoung if (ifp->if_flags & IFF_BROADCAST) {
1860 1.1 dyoung hash = atw_calchash(etherbroadcastaddr);
1861 1.1 dyoung hashes[hash >> 5] |= 1 << (hash & 0x1f);
1862 1.1 dyoung }
1863 1.1 dyoung
1864 1.1 dyoung /* all bits set => hash is useless */
1865 1.1 dyoung if (~(hashes[0] & hashes[1]) == 0)
1866 1.1 dyoung goto allmulti;
1867 1.1 dyoung
1868 1.1 dyoung setit:
1869 1.1 dyoung if (ifp->if_flags & IFF_ALLMULTI)
1870 1.1 dyoung sc->sc_opmode |= ATW_NAR_MM;
1871 1.1 dyoung
1872 1.1 dyoung /* XXX in scan mode, do not filter packets. maybe this is
1873 1.1 dyoung * unnecessary.
1874 1.1 dyoung */
1875 1.1 dyoung if (ic->ic_state == IEEE80211_S_SCAN)
1876 1.1 dyoung sc->sc_opmode |= ATW_NAR_PR;
1877 1.1 dyoung
1878 1.1 dyoung ATW_WRITE(sc, ATW_MAR0, hashes[0]);
1879 1.1 dyoung ATW_WRITE(sc, ATW_MAR1, hashes[1]);
1880 1.1 dyoung ATW_WRITE(sc, ATW_NAR, sc->sc_opmode);
1881 1.1 dyoung DPRINTF(sc, ("%s: ATW_NAR %08x opmode %08x\n", sc->sc_dev.dv_xname,
1882 1.1 dyoung ATW_READ(sc, ATW_NAR), sc->sc_opmode));
1883 1.1 dyoung
1884 1.1 dyoung DPRINTF(sc, ("%s: atw_filter_setup: returning\n", sc->sc_dev.dv_xname));
1885 1.1 dyoung }
1886 1.1 dyoung
1887 1.1 dyoung /* Tell the ADM8211 our preferred BSSID. The ADM8211 must match
1888 1.1 dyoung * a beacon's BSSID and SSID against the preferred BSSID and SSID
1889 1.1 dyoung * before it will raise ATW_INTR_LINKON. When the ADM8211 receives
1890 1.1 dyoung * no beacon with the preferred BSSID and SSID in the number of
1891 1.1 dyoung * beacon intervals given in ATW_BPLI, then it raises ATW_INTR_LINKOFF.
1892 1.1 dyoung */
1893 1.1 dyoung static void
1894 1.23 dyoung atw_write_bssid(struct atw_softc *sc)
1895 1.1 dyoung {
1896 1.1 dyoung struct ieee80211com *ic = &sc->sc_ic;
1897 1.1 dyoung u_int8_t *bssid;
1898 1.1 dyoung
1899 1.3 dyoung bssid = ic->ic_bss->ni_bssid;
1900 1.1 dyoung
1901 1.52 dyoung ATW_WRITE(sc, ATW_BSSID0,
1902 1.52 dyoung LSHIFT(bssid[0], ATW_BSSID0_BSSIDB0_MASK) |
1903 1.52 dyoung LSHIFT(bssid[1], ATW_BSSID0_BSSIDB1_MASK) |
1904 1.52 dyoung LSHIFT(bssid[2], ATW_BSSID0_BSSIDB2_MASK) |
1905 1.52 dyoung LSHIFT(bssid[3], ATW_BSSID0_BSSIDB3_MASK));
1906 1.52 dyoung
1907 1.1 dyoung ATW_WRITE(sc, ATW_ABDA1,
1908 1.1 dyoung (ATW_READ(sc, ATW_ABDA1) &
1909 1.1 dyoung ~(ATW_ABDA1_BSSIDB4_MASK|ATW_ABDA1_BSSIDB5_MASK)) |
1910 1.1 dyoung LSHIFT(bssid[4], ATW_ABDA1_BSSIDB4_MASK) |
1911 1.1 dyoung LSHIFT(bssid[5], ATW_ABDA1_BSSIDB5_MASK));
1912 1.1 dyoung
1913 1.1 dyoung DPRINTF(sc, ("%s: BSSID %s -> ", sc->sc_dev.dv_xname,
1914 1.1 dyoung ether_sprintf(sc->sc_bssid)));
1915 1.1 dyoung DPRINTF(sc, ("%s\n", ether_sprintf(bssid)));
1916 1.1 dyoung
1917 1.1 dyoung memcpy(sc->sc_bssid, bssid, sizeof(sc->sc_bssid));
1918 1.1 dyoung }
1919 1.1 dyoung
1920 1.1 dyoung /* Write buflen bytes from buf to SRAM starting at the SRAM's ofs'th
1921 1.1 dyoung * 16-bit word.
1922 1.1 dyoung */
1923 1.1 dyoung static void
1924 1.23 dyoung atw_write_sram(struct atw_softc *sc, u_int ofs, u_int8_t *buf, u_int buflen)
1925 1.1 dyoung {
1926 1.1 dyoung u_int i;
1927 1.1 dyoung u_int8_t *ptr;
1928 1.1 dyoung
1929 1.1 dyoung memcpy(&sc->sc_sram[ofs], buf, buflen);
1930 1.1 dyoung
1931 1.1 dyoung if (ofs % 2 != 0) {
1932 1.1 dyoung ofs--;
1933 1.1 dyoung buflen++;
1934 1.1 dyoung }
1935 1.1 dyoung
1936 1.1 dyoung if (buflen % 2 != 0)
1937 1.1 dyoung buflen++;
1938 1.1 dyoung
1939 1.1 dyoung assert(buflen + ofs <= ATW_SRAM_SIZE);
1940 1.1 dyoung
1941 1.1 dyoung ptr = &sc->sc_sram[ofs];
1942 1.1 dyoung
1943 1.1 dyoung for (i = 0; i < buflen; i += 2) {
1944 1.1 dyoung ATW_WRITE(sc, ATW_WEPCTL, ATW_WEPCTL_WR |
1945 1.1 dyoung LSHIFT((ofs + i) / 2, ATW_WEPCTL_TBLADD_MASK));
1946 1.1 dyoung DELAY(atw_writewep_delay);
1947 1.1 dyoung
1948 1.1 dyoung ATW_WRITE(sc, ATW_WESK,
1949 1.1 dyoung LSHIFT((ptr[i + 1] << 8) | ptr[i], ATW_WESK_DATA_MASK));
1950 1.1 dyoung DELAY(atw_writewep_delay);
1951 1.1 dyoung }
1952 1.1 dyoung ATW_WRITE(sc, ATW_WEPCTL, sc->sc_wepctl); /* restore WEP condition */
1953 1.1 dyoung
1954 1.1 dyoung if (sc->sc_if.if_flags & IFF_DEBUG) {
1955 1.1 dyoung int n_octets = 0;
1956 1.1 dyoung printf("%s: wrote %d bytes at 0x%x wepctl 0x%08x\n",
1957 1.1 dyoung sc->sc_dev.dv_xname, buflen, ofs, sc->sc_wepctl);
1958 1.1 dyoung for (i = 0; i < buflen; i++) {
1959 1.1 dyoung printf(" %02x", ptr[i]);
1960 1.1 dyoung if (++n_octets % 24 == 0)
1961 1.1 dyoung printf("\n");
1962 1.1 dyoung }
1963 1.1 dyoung if (n_octets % 24 != 0)
1964 1.1 dyoung printf("\n");
1965 1.1 dyoung }
1966 1.1 dyoung }
1967 1.1 dyoung
1968 1.1 dyoung /* Write WEP keys from the ieee80211com to the ADM8211's SRAM. */
1969 1.1 dyoung static void
1970 1.23 dyoung atw_write_wep(struct atw_softc *sc)
1971 1.1 dyoung {
1972 1.1 dyoung struct ieee80211com *ic = &sc->sc_ic;
1973 1.1 dyoung /* SRAM shared-key record format: key0 flags key1 ... key12 */
1974 1.1 dyoung u_int8_t buf[IEEE80211_WEP_NKID]
1975 1.1 dyoung [1 /* key[0] */ + 1 /* flags */ + 12 /* key[1 .. 12] */];
1976 1.1 dyoung u_int32_t reg;
1977 1.1 dyoung int i;
1978 1.1 dyoung
1979 1.1 dyoung sc->sc_wepctl = 0;
1980 1.1 dyoung ATW_WRITE(sc, ATW_WEPCTL, sc->sc_wepctl);
1981 1.1 dyoung
1982 1.1 dyoung if ((ic->ic_flags & IEEE80211_F_WEPON) == 0)
1983 1.1 dyoung return;
1984 1.1 dyoung
1985 1.1 dyoung memset(&buf[0][0], 0, sizeof(buf));
1986 1.1 dyoung
1987 1.1 dyoung for (i = 0; i < IEEE80211_WEP_NKID; i++) {
1988 1.1 dyoung if (ic->ic_nw_keys[i].wk_len > 5) {
1989 1.1 dyoung buf[i][1] = ATW_WEP_ENABLED | ATW_WEP_104BIT;
1990 1.1 dyoung } else if (ic->ic_nw_keys[i].wk_len != 0) {
1991 1.1 dyoung buf[i][1] = ATW_WEP_ENABLED;
1992 1.1 dyoung } else {
1993 1.1 dyoung buf[i][1] = 0;
1994 1.1 dyoung continue;
1995 1.1 dyoung }
1996 1.1 dyoung buf[i][0] = ic->ic_nw_keys[i].wk_key[0];
1997 1.1 dyoung memcpy(&buf[i][2], &ic->ic_nw_keys[i].wk_key[1],
1998 1.1 dyoung ic->ic_nw_keys[i].wk_len - 1);
1999 1.1 dyoung }
2000 1.1 dyoung
2001 1.1 dyoung reg = ATW_READ(sc, ATW_MACTEST);
2002 1.1 dyoung reg |= ATW_MACTEST_MMI_USETXCLK | ATW_MACTEST_FORCE_KEYID;
2003 1.1 dyoung reg &= ~ATW_MACTEST_KEYID_MASK;
2004 1.1 dyoung reg |= LSHIFT(ic->ic_wep_txkey, ATW_MACTEST_KEYID_MASK);
2005 1.1 dyoung ATW_WRITE(sc, ATW_MACTEST, reg);
2006 1.1 dyoung
2007 1.1 dyoung /* RX bypass WEP if revision != 0x20. (I assume revision != 0x20
2008 1.1 dyoung * throughout.)
2009 1.1 dyoung */
2010 1.1 dyoung sc->sc_wepctl = ATW_WEPCTL_WEPENABLE | ATW_WEPCTL_WEPRXBYP;
2011 1.1 dyoung if (sc->sc_if.if_flags & IFF_LINK2)
2012 1.1 dyoung sc->sc_wepctl &= ~ATW_WEPCTL_WEPRXBYP;
2013 1.1 dyoung
2014 1.1 dyoung atw_write_sram(sc, ATW_SRAM_ADDR_SHARED_KEY, (u_int8_t*)&buf[0][0],
2015 1.1 dyoung sizeof(buf));
2016 1.1 dyoung }
2017 1.1 dyoung
2018 1.1 dyoung const struct timeval atw_beacon_mininterval = {1, 0}; /* 1s */
2019 1.1 dyoung
2020 1.3 dyoung static void
2021 1.3 dyoung atw_recv_mgmt(struct ieee80211com *ic, struct mbuf *m,
2022 1.3 dyoung struct ieee80211_node *ni, int subtype, int rssi, u_int32_t rstamp)
2023 1.3 dyoung {
2024 1.3 dyoung struct atw_softc *sc = (struct atw_softc*)ic->ic_softc;
2025 1.3 dyoung
2026 1.3 dyoung switch (subtype) {
2027 1.3 dyoung case IEEE80211_FC0_SUBTYPE_PROBE_REQ:
2028 1.3 dyoung /* do nothing: hardware answers probe request */
2029 1.3 dyoung break;
2030 1.3 dyoung case IEEE80211_FC0_SUBTYPE_PROBE_RESP:
2031 1.3 dyoung case IEEE80211_FC0_SUBTYPE_BEACON:
2032 1.3 dyoung atw_recv_beacon(ic, m, ni, subtype, rssi, rstamp);
2033 1.3 dyoung break;
2034 1.3 dyoung default:
2035 1.3 dyoung (*sc->sc_recv_mgmt)(ic, m, ni, subtype, rssi, rstamp);
2036 1.3 dyoung break;
2037 1.3 dyoung }
2038 1.3 dyoung return;
2039 1.3 dyoung }
2040 1.3 dyoung
2041 1.1 dyoung /* In ad hoc mode, atw_recv_beacon is responsible for the coalescence
2042 1.1 dyoung * of IBSSs with like SSID/channel but different BSSID. It joins the
2043 1.1 dyoung * oldest IBSS (i.e., with greatest TSF time), since that is the WECA
2044 1.1 dyoung * convention. Possibly the ADMtek chip does this for us; I will have
2045 1.1 dyoung * to test to find out.
2046 1.1 dyoung *
2047 1.1 dyoung * XXX we should add the duration field of the received beacon to
2048 1.1 dyoung * the TSF time it contains before comparing it with the ADM8211's
2049 1.1 dyoung * TSF.
2050 1.1 dyoung */
2051 1.1 dyoung static void
2052 1.3 dyoung atw_recv_beacon(struct ieee80211com *ic, struct mbuf *m0,
2053 1.3 dyoung struct ieee80211_node *ni, int subtype, int rssi, u_int32_t rstamp)
2054 1.1 dyoung {
2055 1.1 dyoung struct atw_softc *sc;
2056 1.1 dyoung struct ieee80211_frame *wh;
2057 1.1 dyoung u_int64_t tsft, bcn_tsft;
2058 1.1 dyoung u_int32_t tsftl, tsfth;
2059 1.1 dyoung int do_print = 0;
2060 1.1 dyoung
2061 1.1 dyoung sc = (struct atw_softc*)ic->ic_if.if_softc;
2062 1.1 dyoung
2063 1.1 dyoung if (ic->ic_if.if_flags & IFF_DEBUG)
2064 1.1 dyoung do_print = (ic->ic_if.if_flags & IFF_LINK0)
2065 1.27 dyoung ? 1 : ratecheck(&sc->sc_last_beacon,
2066 1.27 dyoung &atw_beacon_mininterval);
2067 1.1 dyoung
2068 1.1 dyoung wh = mtod(m0, struct ieee80211_frame *);
2069 1.1 dyoung
2070 1.3 dyoung (*sc->sc_recv_mgmt)(ic, m0, ni, subtype, rssi, rstamp);
2071 1.1 dyoung
2072 1.1 dyoung if (ic->ic_state != IEEE80211_S_RUN) {
2073 1.1 dyoung if (do_print)
2074 1.1 dyoung printf("%s: atw_recv_beacon: not running\n",
2075 1.1 dyoung sc->sc_dev.dv_xname);
2076 1.1 dyoung return;
2077 1.1 dyoung }
2078 1.1 dyoung
2079 1.3 dyoung if ((ni = ieee80211_lookup_node(ic, wh->i_addr2,
2080 1.3 dyoung ic->ic_bss->ni_chan)) == NULL) {
2081 1.1 dyoung if (do_print)
2082 1.1 dyoung printf("%s: atw_recv_beacon: no node %s\n",
2083 1.1 dyoung sc->sc_dev.dv_xname, ether_sprintf(wh->i_addr2));
2084 1.1 dyoung return;
2085 1.1 dyoung }
2086 1.1 dyoung
2087 1.1 dyoung if (ieee80211_match_bss(ic, ni) != 0) {
2088 1.1 dyoung if (do_print)
2089 1.1 dyoung printf("%s: atw_recv_beacon: ssid mismatch %s\n",
2090 1.1 dyoung sc->sc_dev.dv_xname, ether_sprintf(wh->i_addr2));
2091 1.1 dyoung return;
2092 1.1 dyoung }
2093 1.1 dyoung
2094 1.3 dyoung if (memcmp(ni->ni_bssid, ic->ic_bss->ni_bssid, IEEE80211_ADDR_LEN) == 0)
2095 1.1 dyoung return;
2096 1.1 dyoung
2097 1.1 dyoung if (do_print)
2098 1.1 dyoung printf("%s: atw_recv_beacon: bssid mismatch %s\n",
2099 1.1 dyoung sc->sc_dev.dv_xname, ether_sprintf(ni->ni_bssid));
2100 1.1 dyoung
2101 1.9 dyoung if (ic->ic_opmode != IEEE80211_M_IBSS)
2102 1.1 dyoung return;
2103 1.1 dyoung
2104 1.1 dyoung /* If we read TSFTL right before rollover, we read a TSF timer
2105 1.1 dyoung * that is too high rather than too low. This prevents a spurious
2106 1.1 dyoung * synchronization down the line, however, our IBSS could suffer
2107 1.1 dyoung * from a creeping TSF....
2108 1.1 dyoung */
2109 1.1 dyoung tsftl = ATW_READ(sc, ATW_TSFTL);
2110 1.1 dyoung tsfth = ATW_READ(sc, ATW_TSFTH);
2111 1.1 dyoung
2112 1.1 dyoung tsft = (u_int64_t)tsfth << 32 | tsftl;
2113 1.1 dyoung bcn_tsft = le64toh(*(u_int64_t*)ni->ni_tstamp);
2114 1.1 dyoung
2115 1.1 dyoung if (do_print)
2116 1.1 dyoung printf("%s: my tsft %" PRIu64 " beacon tsft %" PRIu64 "\n",
2117 1.1 dyoung sc->sc_dev.dv_xname, tsft, bcn_tsft);
2118 1.1 dyoung
2119 1.1 dyoung /* we are faster, let the other guy catch up */
2120 1.1 dyoung if (bcn_tsft < tsft)
2121 1.1 dyoung return;
2122 1.1 dyoung
2123 1.1 dyoung if (do_print)
2124 1.1 dyoung printf("%s: sync TSF with %s\n", sc->sc_dev.dv_xname,
2125 1.1 dyoung ether_sprintf(wh->i_addr2));
2126 1.1 dyoung
2127 1.1 dyoung ic->ic_flags &= ~IEEE80211_F_SIBSS;
2128 1.1 dyoung
2129 1.1 dyoung atw_tsf(sc);
2130 1.1 dyoung
2131 1.1 dyoung /* negotiate rates with new IBSS */
2132 1.3 dyoung ieee80211_fix_rate(ic, ni, IEEE80211_F_DOFRATE |
2133 1.1 dyoung IEEE80211_F_DONEGO | IEEE80211_F_DODEL);
2134 1.3 dyoung if (ni->ni_rates.rs_nrates == 0) {
2135 1.1 dyoung printf("%s: rates mismatch, BSSID %s\n", sc->sc_dev.dv_xname,
2136 1.1 dyoung ether_sprintf(ni->ni_bssid));
2137 1.1 dyoung return;
2138 1.1 dyoung }
2139 1.1 dyoung
2140 1.1 dyoung if (do_print) {
2141 1.1 dyoung printf("%s: sync BSSID %s -> ", sc->sc_dev.dv_xname,
2142 1.3 dyoung ether_sprintf(ic->ic_bss->ni_bssid));
2143 1.1 dyoung printf("%s ", ether_sprintf(ni->ni_bssid));
2144 1.1 dyoung printf("(from %s)\n", ether_sprintf(wh->i_addr2));
2145 1.1 dyoung }
2146 1.1 dyoung
2147 1.3 dyoung (*ic->ic_node_copy)(ic, ic->ic_bss, ni);
2148 1.1 dyoung
2149 1.1 dyoung atw_write_bssid(sc);
2150 1.1 dyoung atw_start_beacon(sc, 1);
2151 1.1 dyoung }
2152 1.1 dyoung
2153 1.1 dyoung /* Write the SSID in the ieee80211com to the SRAM on the ADM8211.
2154 1.1 dyoung * In ad hoc mode, the SSID is written to the beacons sent by the
2155 1.1 dyoung * ADM8211. In both ad hoc and infrastructure mode, beacons received
2156 1.1 dyoung * with matching SSID affect ATW_INTR_LINKON/ATW_INTR_LINKOFF
2157 1.1 dyoung * indications.
2158 1.1 dyoung */
2159 1.1 dyoung static void
2160 1.23 dyoung atw_write_ssid(struct atw_softc *sc)
2161 1.1 dyoung {
2162 1.1 dyoung struct ieee80211com *ic = &sc->sc_ic;
2163 1.1 dyoung /* 34 bytes are reserved in ADM8211 SRAM for the SSID */
2164 1.18 dyoung u_int8_t buf[roundup(1 /* length */ + IEEE80211_NWID_LEN, 2)];
2165 1.1 dyoung
2166 1.1 dyoung memset(buf, 0, sizeof(buf));
2167 1.3 dyoung buf[0] = ic->ic_bss->ni_esslen;
2168 1.3 dyoung memcpy(&buf[1], ic->ic_bss->ni_essid, ic->ic_bss->ni_esslen);
2169 1.1 dyoung
2170 1.1 dyoung atw_write_sram(sc, ATW_SRAM_ADDR_SSID, buf, sizeof(buf));
2171 1.1 dyoung }
2172 1.1 dyoung
2173 1.1 dyoung /* Write the supported rates in the ieee80211com to the SRAM of the ADM8211.
2174 1.1 dyoung * In ad hoc mode, the supported rates are written to beacons sent by the
2175 1.1 dyoung * ADM8211.
2176 1.1 dyoung */
2177 1.1 dyoung static void
2178 1.23 dyoung atw_write_sup_rates(struct atw_softc *sc)
2179 1.1 dyoung {
2180 1.1 dyoung struct ieee80211com *ic = &sc->sc_ic;
2181 1.1 dyoung /* 14 bytes are probably (XXX) reserved in the ADM8211 SRAM for
2182 1.1 dyoung * supported rates
2183 1.1 dyoung */
2184 1.18 dyoung u_int8_t buf[roundup(1 /* length */ + IEEE80211_RATE_SIZE, 2)];
2185 1.1 dyoung
2186 1.1 dyoung memset(buf, 0, sizeof(buf));
2187 1.1 dyoung
2188 1.3 dyoung buf[0] = ic->ic_bss->ni_rates.rs_nrates;
2189 1.1 dyoung
2190 1.3 dyoung memcpy(&buf[1], ic->ic_bss->ni_rates.rs_rates,
2191 1.3 dyoung ic->ic_bss->ni_rates.rs_nrates);
2192 1.1 dyoung
2193 1.1 dyoung atw_write_sram(sc, ATW_SRAM_ADDR_SUPRATES, buf, sizeof(buf));
2194 1.1 dyoung }
2195 1.1 dyoung
2196 1.1 dyoung /* Start/stop sending beacons. */
2197 1.1 dyoung void
2198 1.1 dyoung atw_start_beacon(struct atw_softc *sc, int start)
2199 1.1 dyoung {
2200 1.1 dyoung struct ieee80211com *ic = &sc->sc_ic;
2201 1.1 dyoung u_int32_t len, capinfo, reg_bcnt, reg_cap1;
2202 1.1 dyoung
2203 1.1 dyoung if (ATW_IS_ENABLED(sc) == 0)
2204 1.1 dyoung return;
2205 1.1 dyoung
2206 1.1 dyoung len = capinfo = 0;
2207 1.1 dyoung
2208 1.1 dyoung /* start beacons */
2209 1.1 dyoung len = sizeof(struct ieee80211_frame) +
2210 1.1 dyoung 8 /* timestamp */ + 2 /* beacon interval */ +
2211 1.1 dyoung 2 /* capability info */ +
2212 1.3 dyoung 2 + ic->ic_bss->ni_esslen /* SSID element */ +
2213 1.3 dyoung 2 + ic->ic_bss->ni_rates.rs_nrates /* rates element */ +
2214 1.1 dyoung 3 /* DS parameters */ +
2215 1.1 dyoung IEEE80211_CRC_LEN;
2216 1.1 dyoung
2217 1.1 dyoung reg_bcnt = ATW_READ(sc, ATW_BCNT) & ~ATW_BCNT_BCNT_MASK;
2218 1.1 dyoung
2219 1.1 dyoung reg_cap1 = ATW_READ(sc, ATW_CAP1) & ~ATW_CAP1_CAPI_MASK;
2220 1.1 dyoung
2221 1.1 dyoung ATW_WRITE(sc, ATW_BCNT, reg_bcnt);
2222 1.1 dyoung ATW_WRITE(sc, ATW_CAP1, reg_cap1);
2223 1.1 dyoung
2224 1.1 dyoung if (!start)
2225 1.1 dyoung return;
2226 1.1 dyoung
2227 1.1 dyoung /* TBD use ni_capinfo */
2228 1.1 dyoung
2229 1.1 dyoung if (sc->sc_flags & ATWF_SHORT_PREAMBLE)
2230 1.1 dyoung capinfo |= IEEE80211_CAPINFO_SHORT_PREAMBLE;
2231 1.1 dyoung if (ic->ic_flags & IEEE80211_F_WEPON)
2232 1.1 dyoung capinfo |= IEEE80211_CAPINFO_PRIVACY;
2233 1.1 dyoung
2234 1.1 dyoung switch (ic->ic_opmode) {
2235 1.1 dyoung case IEEE80211_M_IBSS:
2236 1.1 dyoung len += 4; /* IBSS parameters */
2237 1.1 dyoung capinfo |= IEEE80211_CAPINFO_IBSS;
2238 1.1 dyoung break;
2239 1.1 dyoung case IEEE80211_M_HOSTAP:
2240 1.1 dyoung /* XXX 6-byte minimum TIM */
2241 1.1 dyoung len += atw_beacon_len_adjust;
2242 1.1 dyoung capinfo |= IEEE80211_CAPINFO_ESS;
2243 1.1 dyoung break;
2244 1.1 dyoung default:
2245 1.1 dyoung return;
2246 1.1 dyoung }
2247 1.1 dyoung
2248 1.1 dyoung reg_bcnt |= LSHIFT(len, ATW_BCNT_BCNT_MASK);
2249 1.1 dyoung reg_cap1 |= LSHIFT(capinfo, ATW_CAP1_CAPI_MASK);
2250 1.1 dyoung
2251 1.1 dyoung ATW_WRITE(sc, ATW_BCNT, reg_bcnt);
2252 1.1 dyoung ATW_WRITE(sc, ATW_CAP1, reg_cap1);
2253 1.1 dyoung
2254 1.1 dyoung DPRINTF(sc, ("%s: atw_start_beacon reg[ATW_BCNT] = %08x\n",
2255 1.1 dyoung sc->sc_dev.dv_xname, reg_bcnt));
2256 1.1 dyoung
2257 1.1 dyoung DPRINTF(sc, ("%s: atw_start_beacon reg[ATW_CAP1] = %08x\n",
2258 1.1 dyoung sc->sc_dev.dv_xname, reg_cap1));
2259 1.1 dyoung }
2260 1.1 dyoung
2261 1.1 dyoung /* First beacon was sent at time 0 microseconds, current time is
2262 1.1 dyoung * tsfth << 32 | tsftl microseconds, and beacon interval is tbtt
2263 1.1 dyoung * microseconds. Return the expected time in microseconds for the
2264 1.1 dyoung * beacon after next.
2265 1.1 dyoung */
2266 1.1 dyoung static __inline u_int64_t
2267 1.1 dyoung atw_predict_beacon(u_int64_t tsft, u_int32_t tbtt)
2268 1.1 dyoung {
2269 1.1 dyoung return tsft + (tbtt - tsft % tbtt);
2270 1.1 dyoung }
2271 1.1 dyoung
2272 1.1 dyoung /* If we've created an IBSS, write the TSF time in the ADM8211 to
2273 1.1 dyoung * the ieee80211com.
2274 1.1 dyoung *
2275 1.1 dyoung * Predict the next target beacon transmission time (TBTT) and
2276 1.1 dyoung * write it to the ADM8211.
2277 1.1 dyoung */
2278 1.1 dyoung static void
2279 1.1 dyoung atw_tsf(struct atw_softc *sc)
2280 1.1 dyoung {
2281 1.1 dyoung #define TBTTOFS 20 /* TU */
2282 1.1 dyoung
2283 1.1 dyoung struct ieee80211com *ic = &sc->sc_ic;
2284 1.1 dyoung u_int64_t tsft, tbtt;
2285 1.1 dyoung
2286 1.1 dyoung if ((ic->ic_opmode == IEEE80211_M_HOSTAP) ||
2287 1.1 dyoung ((ic->ic_opmode == IEEE80211_M_IBSS) &&
2288 1.1 dyoung (ic->ic_flags & IEEE80211_F_SIBSS))) {
2289 1.1 dyoung tsft = ATW_READ(sc, ATW_TSFTH);
2290 1.1 dyoung tsft <<= 32;
2291 1.1 dyoung tsft |= ATW_READ(sc, ATW_TSFTL);
2292 1.3 dyoung *(u_int64_t*)&ic->ic_bss->ni_tstamp[0] = htole64(tsft);
2293 1.1 dyoung } else
2294 1.3 dyoung tsft = le64toh(*(u_int64_t*)&ic->ic_bss->ni_tstamp[0]);
2295 1.1 dyoung
2296 1.1 dyoung tbtt = atw_predict_beacon(tsft,
2297 1.3 dyoung ic->ic_bss->ni_intval * IEEE80211_DUR_TU);
2298 1.1 dyoung
2299 1.1 dyoung /* skip one more beacon so that the TBTT cannot pass before
2300 1.1 dyoung * we've programmed it, and also so that we can subtract a
2301 1.1 dyoung * few TU so that we wake a little before TBTT.
2302 1.1 dyoung */
2303 1.3 dyoung tbtt += ic->ic_bss->ni_intval * IEEE80211_DUR_TU;
2304 1.1 dyoung
2305 1.1 dyoung /* wake up a little early */
2306 1.1 dyoung tbtt -= TBTTOFS * IEEE80211_DUR_TU;
2307 1.1 dyoung
2308 1.1 dyoung DPRINTF(sc, ("%s: tsft %" PRIu64 " tbtt %" PRIu64 "\n",
2309 1.1 dyoung sc->sc_dev.dv_xname, tsft, tbtt));
2310 1.1 dyoung
2311 1.1 dyoung ATW_WRITE(sc, ATW_TOFS1,
2312 1.1 dyoung LSHIFT(1, ATW_TOFS1_TSFTOFSR_MASK) |
2313 1.1 dyoung LSHIFT(TBTTOFS, ATW_TOFS1_TBTTOFS_MASK) |
2314 1.1 dyoung LSHIFT(
2315 1.1 dyoung MASK_AND_RSHIFT((u_int32_t)tbtt, BITS(25, 10)),
2316 1.1 dyoung ATW_TOFS1_TBTTPRE_MASK));
2317 1.1 dyoung #undef TBTTOFS
2318 1.1 dyoung }
2319 1.1 dyoung
2320 1.3 dyoung static void
2321 1.3 dyoung atw_next_scan(void *arg)
2322 1.3 dyoung {
2323 1.3 dyoung struct atw_softc *sc = arg;
2324 1.3 dyoung struct ieee80211com *ic = &sc->sc_ic;
2325 1.3 dyoung struct ifnet *ifp = &ic->ic_if;
2326 1.3 dyoung int s;
2327 1.3 dyoung
2328 1.3 dyoung /* don't call atw_start w/o network interrupts blocked */
2329 1.3 dyoung s = splnet();
2330 1.3 dyoung if (ic->ic_state == IEEE80211_S_SCAN)
2331 1.3 dyoung ieee80211_next_scan(ifp);
2332 1.3 dyoung splx(s);
2333 1.3 dyoung }
2334 1.3 dyoung
2335 1.1 dyoung /* Synchronize the hardware state with the software state. */
2336 1.1 dyoung static int
2337 1.3 dyoung atw_newstate(struct ieee80211com *ic, enum ieee80211_state nstate, int arg)
2338 1.1 dyoung {
2339 1.3 dyoung struct ifnet *ifp = &ic->ic_if;
2340 1.3 dyoung struct atw_softc *sc = ifp->if_softc;
2341 1.1 dyoung enum ieee80211_state ostate;
2342 1.3 dyoung int error;
2343 1.1 dyoung
2344 1.1 dyoung ostate = ic->ic_state;
2345 1.1 dyoung
2346 1.3 dyoung if (nstate == IEEE80211_S_INIT) {
2347 1.3 dyoung callout_stop(&sc->sc_scan_ch);
2348 1.3 dyoung sc->sc_cur_chan = IEEE80211_CHAN_ANY;
2349 1.3 dyoung atw_start_beacon(sc, 0);
2350 1.3 dyoung return (*sc->sc_newstate)(ic, nstate, arg);
2351 1.3 dyoung }
2352 1.3 dyoung
2353 1.3 dyoung if ((error = atw_tune(sc)) != 0)
2354 1.3 dyoung return error;
2355 1.3 dyoung
2356 1.1 dyoung switch (nstate) {
2357 1.3 dyoung case IEEE80211_S_ASSOC:
2358 1.3 dyoung break;
2359 1.1 dyoung case IEEE80211_S_INIT:
2360 1.3 dyoung panic("%s: unexpected state IEEE80211_S_INIT\n", __func__);
2361 1.1 dyoung break;
2362 1.1 dyoung case IEEE80211_S_SCAN:
2363 1.3 dyoung callout_reset(&sc->sc_scan_ch, atw_dwelltime * hz / 1000,
2364 1.3 dyoung atw_next_scan, sc);
2365 1.1 dyoung
2366 1.1 dyoung break;
2367 1.1 dyoung case IEEE80211_S_RUN:
2368 1.1 dyoung if (ic->ic_opmode == IEEE80211_M_STA)
2369 1.1 dyoung break;
2370 1.1 dyoung /*FALLTHROUGH*/
2371 1.1 dyoung case IEEE80211_S_AUTH:
2372 1.1 dyoung atw_write_bssid(sc);
2373 1.1 dyoung atw_write_ssid(sc);
2374 1.1 dyoung atw_write_sup_rates(sc);
2375 1.1 dyoung
2376 1.3 dyoung if (ic->ic_opmode == IEEE80211_M_AHDEMO ||
2377 1.3 dyoung ic->ic_opmode == IEEE80211_M_MONITOR)
2378 1.3 dyoung break;
2379 1.1 dyoung
2380 1.3 dyoung /* set listen interval
2381 1.3 dyoung * XXX do software units agree w/ hardware?
2382 1.3 dyoung */
2383 1.3 dyoung ATW_WRITE(sc, ATW_BPLI,
2384 1.3 dyoung LSHIFT(ic->ic_bss->ni_intval, ATW_BPLI_BP_MASK) |
2385 1.3 dyoung LSHIFT(ic->ic_lintval / ic->ic_bss->ni_intval,
2386 1.3 dyoung ATW_BPLI_LI_MASK));
2387 1.1 dyoung
2388 1.3 dyoung DPRINTF(sc, ("%s: reg[ATW_BPLI] = %08x\n",
2389 1.3 dyoung sc->sc_dev.dv_xname, ATW_READ(sc, ATW_BPLI)));
2390 1.1 dyoung
2391 1.3 dyoung atw_tsf(sc);
2392 1.1 dyoung break;
2393 1.1 dyoung }
2394 1.1 dyoung
2395 1.11 dyoung if (nstate != IEEE80211_S_SCAN)
2396 1.3 dyoung callout_stop(&sc->sc_scan_ch);
2397 1.1 dyoung
2398 1.3 dyoung if (nstate == IEEE80211_S_RUN &&
2399 1.3 dyoung (ic->ic_opmode == IEEE80211_M_HOSTAP ||
2400 1.3 dyoung ic->ic_opmode == IEEE80211_M_IBSS))
2401 1.3 dyoung atw_start_beacon(sc, 1);
2402 1.3 dyoung else
2403 1.3 dyoung atw_start_beacon(sc, 0);
2404 1.1 dyoung
2405 1.43 dyoung error = (*sc->sc_newstate)(ic, nstate, arg);
2406 1.43 dyoung
2407 1.43 dyoung if (ostate == IEEE80211_S_INIT && nstate == IEEE80211_S_SCAN)
2408 1.43 dyoung atw_write_bssid(sc);
2409 1.43 dyoung
2410 1.43 dyoung return error;
2411 1.1 dyoung }
2412 1.1 dyoung
2413 1.1 dyoung /*
2414 1.1 dyoung * atw_add_rxbuf:
2415 1.1 dyoung *
2416 1.1 dyoung * Add a receive buffer to the indicated descriptor.
2417 1.1 dyoung */
2418 1.1 dyoung int
2419 1.23 dyoung atw_add_rxbuf(struct atw_softc *sc, int idx)
2420 1.1 dyoung {
2421 1.1 dyoung struct atw_rxsoft *rxs = &sc->sc_rxsoft[idx];
2422 1.1 dyoung struct mbuf *m;
2423 1.1 dyoung int error;
2424 1.1 dyoung
2425 1.1 dyoung MGETHDR(m, M_DONTWAIT, MT_DATA);
2426 1.1 dyoung if (m == NULL)
2427 1.1 dyoung return (ENOBUFS);
2428 1.1 dyoung
2429 1.1 dyoung MCLGET(m, M_DONTWAIT);
2430 1.1 dyoung if ((m->m_flags & M_EXT) == 0) {
2431 1.1 dyoung m_freem(m);
2432 1.1 dyoung return (ENOBUFS);
2433 1.1 dyoung }
2434 1.1 dyoung
2435 1.1 dyoung if (rxs->rxs_mbuf != NULL)
2436 1.1 dyoung bus_dmamap_unload(sc->sc_dmat, rxs->rxs_dmamap);
2437 1.1 dyoung
2438 1.1 dyoung rxs->rxs_mbuf = m;
2439 1.1 dyoung
2440 1.1 dyoung error = bus_dmamap_load(sc->sc_dmat, rxs->rxs_dmamap,
2441 1.1 dyoung m->m_ext.ext_buf, m->m_ext.ext_size, NULL,
2442 1.1 dyoung BUS_DMA_READ|BUS_DMA_NOWAIT);
2443 1.1 dyoung if (error) {
2444 1.1 dyoung printf("%s: can't load rx DMA map %d, error = %d\n",
2445 1.1 dyoung sc->sc_dev.dv_xname, idx, error);
2446 1.1 dyoung panic("atw_add_rxbuf"); /* XXX */
2447 1.1 dyoung }
2448 1.1 dyoung
2449 1.1 dyoung bus_dmamap_sync(sc->sc_dmat, rxs->rxs_dmamap, 0,
2450 1.1 dyoung rxs->rxs_dmamap->dm_mapsize, BUS_DMASYNC_PREREAD);
2451 1.1 dyoung
2452 1.1 dyoung ATW_INIT_RXDESC(sc, idx);
2453 1.1 dyoung
2454 1.1 dyoung return (0);
2455 1.1 dyoung }
2456 1.1 dyoung
2457 1.1 dyoung /*
2458 1.36 dyoung * Release any queued transmit buffers.
2459 1.36 dyoung */
2460 1.36 dyoung void
2461 1.36 dyoung atw_txdrain(struct atw_softc *sc)
2462 1.36 dyoung {
2463 1.36 dyoung struct atw_txsoft *txs;
2464 1.36 dyoung
2465 1.36 dyoung while ((txs = SIMPLEQ_FIRST(&sc->sc_txdirtyq)) != NULL) {
2466 1.36 dyoung SIMPLEQ_REMOVE_HEAD(&sc->sc_txdirtyq, txs_q);
2467 1.36 dyoung if (txs->txs_mbuf != NULL) {
2468 1.36 dyoung bus_dmamap_unload(sc->sc_dmat, txs->txs_dmamap);
2469 1.36 dyoung m_freem(txs->txs_mbuf);
2470 1.36 dyoung txs->txs_mbuf = NULL;
2471 1.36 dyoung }
2472 1.36 dyoung SIMPLEQ_INSERT_TAIL(&sc->sc_txfreeq, txs, txs_q);
2473 1.36 dyoung }
2474 1.36 dyoung sc->sc_tx_timer = 0;
2475 1.36 dyoung }
2476 1.36 dyoung
2477 1.36 dyoung /*
2478 1.1 dyoung * atw_stop: [ ifnet interface function ]
2479 1.1 dyoung *
2480 1.1 dyoung * Stop transmission on the interface.
2481 1.1 dyoung */
2482 1.1 dyoung void
2483 1.23 dyoung atw_stop(struct ifnet *ifp, int disable)
2484 1.1 dyoung {
2485 1.1 dyoung struct atw_softc *sc = ifp->if_softc;
2486 1.3 dyoung struct ieee80211com *ic = &sc->sc_ic;
2487 1.1 dyoung
2488 1.3 dyoung ieee80211_new_state(ic, IEEE80211_S_INIT, -1);
2489 1.1 dyoung
2490 1.1 dyoung /* Disable interrupts. */
2491 1.1 dyoung ATW_WRITE(sc, ATW_IER, 0);
2492 1.1 dyoung
2493 1.1 dyoung /* Stop the transmit and receive processes. */
2494 1.1 dyoung sc->sc_opmode = 0;
2495 1.1 dyoung ATW_WRITE(sc, ATW_NAR, 0);
2496 1.49 dyoung DELAY(20 * 1000);
2497 1.1 dyoung ATW_WRITE(sc, ATW_TDBD, 0);
2498 1.1 dyoung ATW_WRITE(sc, ATW_TDBP, 0);
2499 1.1 dyoung ATW_WRITE(sc, ATW_RDB, 0);
2500 1.1 dyoung
2501 1.36 dyoung atw_txdrain(sc);
2502 1.1 dyoung
2503 1.1 dyoung if (disable) {
2504 1.1 dyoung atw_rxdrain(sc);
2505 1.1 dyoung atw_disable(sc);
2506 1.1 dyoung }
2507 1.1 dyoung
2508 1.1 dyoung /*
2509 1.1 dyoung * Mark the interface down and cancel the watchdog timer.
2510 1.1 dyoung */
2511 1.1 dyoung ifp->if_flags &= ~(IFF_RUNNING | IFF_OACTIVE);
2512 1.1 dyoung ifp->if_timer = 0;
2513 1.1 dyoung
2514 1.36 dyoung if (!disable)
2515 1.36 dyoung atw_reset(sc);
2516 1.1 dyoung }
2517 1.1 dyoung
2518 1.1 dyoung /*
2519 1.1 dyoung * atw_rxdrain:
2520 1.1 dyoung *
2521 1.1 dyoung * Drain the receive queue.
2522 1.1 dyoung */
2523 1.1 dyoung void
2524 1.23 dyoung atw_rxdrain(struct atw_softc *sc)
2525 1.1 dyoung {
2526 1.1 dyoung struct atw_rxsoft *rxs;
2527 1.1 dyoung int i;
2528 1.1 dyoung
2529 1.1 dyoung for (i = 0; i < ATW_NRXDESC; i++) {
2530 1.1 dyoung rxs = &sc->sc_rxsoft[i];
2531 1.1 dyoung if (rxs->rxs_mbuf == NULL)
2532 1.1 dyoung continue;
2533 1.1 dyoung bus_dmamap_unload(sc->sc_dmat, rxs->rxs_dmamap);
2534 1.1 dyoung m_freem(rxs->rxs_mbuf);
2535 1.1 dyoung rxs->rxs_mbuf = NULL;
2536 1.1 dyoung }
2537 1.1 dyoung }
2538 1.1 dyoung
2539 1.1 dyoung /*
2540 1.1 dyoung * atw_detach:
2541 1.1 dyoung *
2542 1.1 dyoung * Detach an ADM8211 interface.
2543 1.1 dyoung */
2544 1.1 dyoung int
2545 1.23 dyoung atw_detach(struct atw_softc *sc)
2546 1.1 dyoung {
2547 1.1 dyoung struct ifnet *ifp = &sc->sc_ic.ic_if;
2548 1.1 dyoung struct atw_rxsoft *rxs;
2549 1.1 dyoung struct atw_txsoft *txs;
2550 1.1 dyoung int i;
2551 1.1 dyoung
2552 1.1 dyoung /*
2553 1.1 dyoung * Succeed now if there isn't any work to do.
2554 1.1 dyoung */
2555 1.1 dyoung if ((sc->sc_flags & ATWF_ATTACHED) == 0)
2556 1.1 dyoung return (0);
2557 1.1 dyoung
2558 1.1 dyoung ieee80211_ifdetach(ifp);
2559 1.1 dyoung if_detach(ifp);
2560 1.1 dyoung
2561 1.1 dyoung for (i = 0; i < ATW_NRXDESC; i++) {
2562 1.1 dyoung rxs = &sc->sc_rxsoft[i];
2563 1.1 dyoung if (rxs->rxs_mbuf != NULL) {
2564 1.1 dyoung bus_dmamap_unload(sc->sc_dmat, rxs->rxs_dmamap);
2565 1.1 dyoung m_freem(rxs->rxs_mbuf);
2566 1.1 dyoung rxs->rxs_mbuf = NULL;
2567 1.1 dyoung }
2568 1.1 dyoung bus_dmamap_destroy(sc->sc_dmat, rxs->rxs_dmamap);
2569 1.1 dyoung }
2570 1.1 dyoung for (i = 0; i < ATW_TXQUEUELEN; i++) {
2571 1.1 dyoung txs = &sc->sc_txsoft[i];
2572 1.1 dyoung if (txs->txs_mbuf != NULL) {
2573 1.1 dyoung bus_dmamap_unload(sc->sc_dmat, txs->txs_dmamap);
2574 1.1 dyoung m_freem(txs->txs_mbuf);
2575 1.1 dyoung txs->txs_mbuf = NULL;
2576 1.1 dyoung }
2577 1.1 dyoung bus_dmamap_destroy(sc->sc_dmat, txs->txs_dmamap);
2578 1.1 dyoung }
2579 1.1 dyoung bus_dmamap_unload(sc->sc_dmat, sc->sc_cddmamap);
2580 1.1 dyoung bus_dmamap_destroy(sc->sc_dmat, sc->sc_cddmamap);
2581 1.1 dyoung bus_dmamem_unmap(sc->sc_dmat, (caddr_t)sc->sc_control_data,
2582 1.1 dyoung sizeof(struct atw_control_data));
2583 1.1 dyoung bus_dmamem_free(sc->sc_dmat, &sc->sc_cdseg, sc->sc_cdnseg);
2584 1.1 dyoung
2585 1.1 dyoung shutdownhook_disestablish(sc->sc_sdhook);
2586 1.1 dyoung powerhook_disestablish(sc->sc_powerhook);
2587 1.1 dyoung
2588 1.1 dyoung if (sc->sc_srom)
2589 1.1 dyoung free(sc->sc_srom, M_DEVBUF);
2590 1.1 dyoung
2591 1.1 dyoung return (0);
2592 1.1 dyoung }
2593 1.1 dyoung
2594 1.1 dyoung /* atw_shutdown: make sure the interface is stopped at reboot time. */
2595 1.1 dyoung void
2596 1.23 dyoung atw_shutdown(void *arg)
2597 1.1 dyoung {
2598 1.1 dyoung struct atw_softc *sc = arg;
2599 1.1 dyoung
2600 1.1 dyoung atw_stop(&sc->sc_ic.ic_if, 1);
2601 1.1 dyoung }
2602 1.1 dyoung
2603 1.1 dyoung int
2604 1.23 dyoung atw_intr(void *arg)
2605 1.1 dyoung {
2606 1.1 dyoung struct atw_softc *sc = arg;
2607 1.1 dyoung struct ifnet *ifp = &sc->sc_ic.ic_if;
2608 1.1 dyoung u_int32_t status, rxstatus, txstatus, linkstatus;
2609 1.1 dyoung int handled = 0, txthresh;
2610 1.1 dyoung
2611 1.1 dyoung #ifdef DEBUG
2612 1.1 dyoung if (ATW_IS_ENABLED(sc) == 0)
2613 1.1 dyoung panic("%s: atw_intr: not enabled", sc->sc_dev.dv_xname);
2614 1.1 dyoung #endif
2615 1.1 dyoung
2616 1.1 dyoung /*
2617 1.1 dyoung * If the interface isn't running, the interrupt couldn't
2618 1.1 dyoung * possibly have come from us.
2619 1.1 dyoung */
2620 1.1 dyoung if ((ifp->if_flags & IFF_RUNNING) == 0 ||
2621 1.1 dyoung (sc->sc_dev.dv_flags & DVF_ACTIVE) == 0)
2622 1.1 dyoung return (0);
2623 1.1 dyoung
2624 1.1 dyoung for (;;) {
2625 1.1 dyoung status = ATW_READ(sc, ATW_STSR);
2626 1.1 dyoung
2627 1.1 dyoung if (status)
2628 1.1 dyoung ATW_WRITE(sc, ATW_STSR, status);
2629 1.1 dyoung
2630 1.1 dyoung #ifdef ATW_DEBUG
2631 1.1 dyoung #define PRINTINTR(flag) do { \
2632 1.1 dyoung if ((status & flag) != 0) { \
2633 1.1 dyoung printf("%s" #flag, delim); \
2634 1.1 dyoung delim = ","; \
2635 1.1 dyoung } \
2636 1.1 dyoung } while (0)
2637 1.1 dyoung
2638 1.1 dyoung if (atw_debug > 1 && status) {
2639 1.1 dyoung const char *delim = "<";
2640 1.1 dyoung
2641 1.1 dyoung printf("%s: reg[STSR] = %x",
2642 1.1 dyoung sc->sc_dev.dv_xname, status);
2643 1.1 dyoung
2644 1.1 dyoung PRINTINTR(ATW_INTR_FBE);
2645 1.1 dyoung PRINTINTR(ATW_INTR_LINKOFF);
2646 1.1 dyoung PRINTINTR(ATW_INTR_LINKON);
2647 1.1 dyoung PRINTINTR(ATW_INTR_RCI);
2648 1.1 dyoung PRINTINTR(ATW_INTR_RDU);
2649 1.15 dyoung PRINTINTR(ATW_INTR_REIS);
2650 1.1 dyoung PRINTINTR(ATW_INTR_RPS);
2651 1.1 dyoung PRINTINTR(ATW_INTR_TCI);
2652 1.1 dyoung PRINTINTR(ATW_INTR_TDU);
2653 1.1 dyoung PRINTINTR(ATW_INTR_TLT);
2654 1.1 dyoung PRINTINTR(ATW_INTR_TPS);
2655 1.1 dyoung PRINTINTR(ATW_INTR_TRT);
2656 1.1 dyoung PRINTINTR(ATW_INTR_TUF);
2657 1.1 dyoung PRINTINTR(ATW_INTR_BCNTC);
2658 1.1 dyoung PRINTINTR(ATW_INTR_ATIME);
2659 1.1 dyoung PRINTINTR(ATW_INTR_TBTT);
2660 1.1 dyoung PRINTINTR(ATW_INTR_TSCZ);
2661 1.1 dyoung PRINTINTR(ATW_INTR_TSFTF);
2662 1.1 dyoung printf(">\n");
2663 1.1 dyoung }
2664 1.1 dyoung #undef PRINTINTR
2665 1.1 dyoung #endif /* ATW_DEBUG */
2666 1.1 dyoung
2667 1.1 dyoung if ((status & sc->sc_inten) == 0)
2668 1.1 dyoung break;
2669 1.1 dyoung
2670 1.1 dyoung handled = 1;
2671 1.1 dyoung
2672 1.1 dyoung rxstatus = status & sc->sc_rxint_mask;
2673 1.1 dyoung txstatus = status & sc->sc_txint_mask;
2674 1.1 dyoung linkstatus = status & sc->sc_linkint_mask;
2675 1.1 dyoung
2676 1.1 dyoung if (linkstatus) {
2677 1.1 dyoung atw_linkintr(sc, linkstatus);
2678 1.1 dyoung }
2679 1.1 dyoung
2680 1.1 dyoung if (rxstatus) {
2681 1.1 dyoung /* Grab any new packets. */
2682 1.1 dyoung atw_rxintr(sc);
2683 1.1 dyoung
2684 1.1 dyoung if (rxstatus & ATW_INTR_RDU) {
2685 1.1 dyoung printf("%s: receive ring overrun\n",
2686 1.1 dyoung sc->sc_dev.dv_xname);
2687 1.1 dyoung /* Get the receive process going again. */
2688 1.1 dyoung ATW_WRITE(sc, ATW_RDR, 0x1);
2689 1.1 dyoung break;
2690 1.1 dyoung }
2691 1.1 dyoung }
2692 1.1 dyoung
2693 1.1 dyoung if (txstatus) {
2694 1.1 dyoung /* Sweep up transmit descriptors. */
2695 1.1 dyoung atw_txintr(sc);
2696 1.1 dyoung
2697 1.1 dyoung if (txstatus & ATW_INTR_TLT)
2698 1.1 dyoung DPRINTF(sc, ("%s: tx lifetime exceeded\n",
2699 1.1 dyoung sc->sc_dev.dv_xname));
2700 1.1 dyoung
2701 1.1 dyoung if (txstatus & ATW_INTR_TRT)
2702 1.1 dyoung DPRINTF(sc, ("%s: tx retry limit exceeded\n",
2703 1.1 dyoung sc->sc_dev.dv_xname));
2704 1.1 dyoung
2705 1.1 dyoung /* If Tx under-run, increase our transmit threshold
2706 1.1 dyoung * if another is available.
2707 1.1 dyoung */
2708 1.1 dyoung txthresh = sc->sc_txthresh + 1;
2709 1.1 dyoung if ((txstatus & ATW_INTR_TUF) &&
2710 1.1 dyoung sc->sc_txth[txthresh].txth_name != NULL) {
2711 1.1 dyoung /* Idle the transmit process. */
2712 1.1 dyoung atw_idle(sc, ATW_NAR_ST);
2713 1.1 dyoung
2714 1.1 dyoung sc->sc_txthresh = txthresh;
2715 1.1 dyoung sc->sc_opmode &= ~(ATW_NAR_TR_MASK|ATW_NAR_SF);
2716 1.1 dyoung sc->sc_opmode |=
2717 1.1 dyoung sc->sc_txth[txthresh].txth_opmode;
2718 1.1 dyoung printf("%s: transmit underrun; new "
2719 1.1 dyoung "threshold: %s\n", sc->sc_dev.dv_xname,
2720 1.1 dyoung sc->sc_txth[txthresh].txth_name);
2721 1.1 dyoung
2722 1.1 dyoung /* Set the new threshold and restart
2723 1.1 dyoung * the transmit process.
2724 1.1 dyoung */
2725 1.1 dyoung ATW_WRITE(sc, ATW_NAR, sc->sc_opmode);
2726 1.49 dyoung DELAY(20 * 1000);
2727 1.49 dyoung ATW_WRITE(sc, ATW_RDR, 0x1);
2728 1.1 dyoung /* XXX Log every Nth underrun from
2729 1.1 dyoung * XXX now on?
2730 1.1 dyoung */
2731 1.1 dyoung }
2732 1.1 dyoung }
2733 1.1 dyoung
2734 1.1 dyoung if (status & (ATW_INTR_TPS|ATW_INTR_RPS)) {
2735 1.1 dyoung if (status & ATW_INTR_TPS)
2736 1.1 dyoung printf("%s: transmit process stopped\n",
2737 1.1 dyoung sc->sc_dev.dv_xname);
2738 1.1 dyoung if (status & ATW_INTR_RPS)
2739 1.1 dyoung printf("%s: receive process stopped\n",
2740 1.1 dyoung sc->sc_dev.dv_xname);
2741 1.1 dyoung (void)atw_init(ifp);
2742 1.1 dyoung break;
2743 1.1 dyoung }
2744 1.1 dyoung
2745 1.1 dyoung if (status & ATW_INTR_FBE) {
2746 1.1 dyoung printf("%s: fatal bus error\n", sc->sc_dev.dv_xname);
2747 1.1 dyoung (void)atw_init(ifp);
2748 1.1 dyoung break;
2749 1.1 dyoung }
2750 1.1 dyoung
2751 1.1 dyoung /*
2752 1.1 dyoung * Not handled:
2753 1.1 dyoung *
2754 1.1 dyoung * Transmit buffer unavailable -- normal
2755 1.1 dyoung * condition, nothing to do, really.
2756 1.1 dyoung *
2757 1.1 dyoung * Early receive interrupt -- not available on
2758 1.1 dyoung * all chips, we just use RI. We also only
2759 1.1 dyoung * use single-segment receive DMA, so this
2760 1.1 dyoung * is mostly useless.
2761 1.1 dyoung *
2762 1.1 dyoung * TBD others
2763 1.1 dyoung */
2764 1.1 dyoung }
2765 1.1 dyoung
2766 1.1 dyoung /* Try to get more packets going. */
2767 1.1 dyoung atw_start(ifp);
2768 1.1 dyoung
2769 1.1 dyoung return (handled);
2770 1.1 dyoung }
2771 1.1 dyoung
2772 1.1 dyoung /*
2773 1.1 dyoung * atw_idle:
2774 1.1 dyoung *
2775 1.1 dyoung * Cause the transmit and/or receive processes to go idle.
2776 1.1 dyoung *
2777 1.1 dyoung * XXX It seems that the ADM8211 will not signal the end of the Rx/Tx
2778 1.1 dyoung * process in STSR if I clear SR or ST after the process has already
2779 1.1 dyoung * ceased. Fair enough. But the Rx process status bits in ATW_TEST0
2780 1.1 dyoung * do not seem to be too reliable. Perhaps I have the sense of the
2781 1.1 dyoung * Rx bits switched with the Tx bits?
2782 1.1 dyoung */
2783 1.1 dyoung void
2784 1.23 dyoung atw_idle(struct atw_softc *sc, u_int32_t bits)
2785 1.1 dyoung {
2786 1.1 dyoung u_int32_t ackmask = 0, opmode, stsr, test0;
2787 1.1 dyoung int i, s;
2788 1.1 dyoung
2789 1.1 dyoung s = splnet();
2790 1.1 dyoung
2791 1.1 dyoung opmode = sc->sc_opmode & ~bits;
2792 1.1 dyoung
2793 1.1 dyoung if (bits & ATW_NAR_SR)
2794 1.1 dyoung ackmask |= ATW_INTR_RPS;
2795 1.1 dyoung
2796 1.1 dyoung if (bits & ATW_NAR_ST) {
2797 1.1 dyoung ackmask |= ATW_INTR_TPS;
2798 1.1 dyoung /* set ATW_NAR_HF to flush TX FIFO. */
2799 1.1 dyoung opmode |= ATW_NAR_HF;
2800 1.1 dyoung }
2801 1.1 dyoung
2802 1.1 dyoung ATW_WRITE(sc, ATW_NAR, opmode);
2803 1.49 dyoung DELAY(20 * 1000);
2804 1.1 dyoung
2805 1.49 dyoung for (i = 0; i < 10; i++) {
2806 1.1 dyoung stsr = ATW_READ(sc, ATW_STSR);
2807 1.1 dyoung if ((stsr & ackmask) == ackmask)
2808 1.1 dyoung break;
2809 1.49 dyoung DELAY(1000);
2810 1.1 dyoung }
2811 1.1 dyoung
2812 1.1 dyoung ATW_WRITE(sc, ATW_STSR, stsr & ackmask);
2813 1.1 dyoung
2814 1.1 dyoung if ((stsr & ackmask) == ackmask)
2815 1.1 dyoung goto out;
2816 1.1 dyoung
2817 1.1 dyoung test0 = ATW_READ(sc, ATW_TEST0);
2818 1.1 dyoung
2819 1.1 dyoung if ((bits & ATW_NAR_ST) != 0 && (stsr & ATW_INTR_TPS) == 0 &&
2820 1.1 dyoung (test0 & ATW_TEST0_TS_MASK) != ATW_TEST0_TS_STOPPED) {
2821 1.1 dyoung printf("%s: transmit process not idle [%s]\n",
2822 1.1 dyoung sc->sc_dev.dv_xname,
2823 1.1 dyoung atw_tx_state[MASK_AND_RSHIFT(test0, ATW_TEST0_TS_MASK)]);
2824 1.1 dyoung printf("%s: bits %08x test0 %08x stsr %08x\n",
2825 1.1 dyoung sc->sc_dev.dv_xname, bits, test0, stsr);
2826 1.1 dyoung }
2827 1.1 dyoung
2828 1.1 dyoung if ((bits & ATW_NAR_SR) != 0 && (stsr & ATW_INTR_RPS) == 0 &&
2829 1.1 dyoung (test0 & ATW_TEST0_RS_MASK) != ATW_TEST0_RS_STOPPED) {
2830 1.1 dyoung DPRINTF2(sc, ("%s: receive process not idle [%s]\n",
2831 1.1 dyoung sc->sc_dev.dv_xname,
2832 1.1 dyoung atw_rx_state[MASK_AND_RSHIFT(test0, ATW_TEST0_RS_MASK)]));
2833 1.1 dyoung DPRINTF2(sc, ("%s: bits %08x test0 %08x stsr %08x\n",
2834 1.1 dyoung sc->sc_dev.dv_xname, bits, test0, stsr));
2835 1.1 dyoung }
2836 1.1 dyoung out:
2837 1.37 dyoung if ((bits & ATW_NAR_ST) != 0)
2838 1.37 dyoung atw_txdrain(sc);
2839 1.1 dyoung splx(s);
2840 1.1 dyoung return;
2841 1.1 dyoung }
2842 1.1 dyoung
2843 1.1 dyoung /*
2844 1.1 dyoung * atw_linkintr:
2845 1.1 dyoung *
2846 1.1 dyoung * Helper; handle link-status interrupts.
2847 1.1 dyoung */
2848 1.1 dyoung void
2849 1.23 dyoung atw_linkintr(struct atw_softc *sc, u_int32_t linkstatus)
2850 1.1 dyoung {
2851 1.1 dyoung struct ieee80211com *ic = &sc->sc_ic;
2852 1.1 dyoung
2853 1.1 dyoung if (ic->ic_state != IEEE80211_S_RUN)
2854 1.1 dyoung return;
2855 1.1 dyoung
2856 1.1 dyoung if (linkstatus & ATW_INTR_LINKON) {
2857 1.1 dyoung DPRINTF(sc, ("%s: link on\n", sc->sc_dev.dv_xname));
2858 1.1 dyoung sc->sc_rescan_timer = 0;
2859 1.1 dyoung } else if (linkstatus & ATW_INTR_LINKOFF) {
2860 1.1 dyoung DPRINTF(sc, ("%s: link off\n", sc->sc_dev.dv_xname));
2861 1.32 dyoung if (ic->ic_opmode != IEEE80211_M_STA)
2862 1.16 dyoung return;
2863 1.32 dyoung sc->sc_rescan_timer = 3;
2864 1.32 dyoung ic->ic_if.if_timer = 1;
2865 1.1 dyoung }
2866 1.1 dyoung }
2867 1.1 dyoung
2868 1.1 dyoung /*
2869 1.1 dyoung * atw_rxintr:
2870 1.1 dyoung *
2871 1.1 dyoung * Helper; handle receive interrupts.
2872 1.1 dyoung */
2873 1.1 dyoung void
2874 1.23 dyoung atw_rxintr(struct atw_softc *sc)
2875 1.1 dyoung {
2876 1.1 dyoung static int rate_tbl[] = {2, 4, 11, 22, 44};
2877 1.3 dyoung struct ieee80211com *ic = &sc->sc_ic;
2878 1.3 dyoung struct ieee80211_node *ni;
2879 1.3 dyoung struct ieee80211_frame *wh;
2880 1.3 dyoung struct ifnet *ifp = &ic->ic_if;
2881 1.1 dyoung struct atw_rxsoft *rxs;
2882 1.1 dyoung struct mbuf *m;
2883 1.1 dyoung u_int32_t rxstat;
2884 1.20 dyoung int i, len, rate, rate0;
2885 1.20 dyoung u_int32_t rssi;
2886 1.1 dyoung
2887 1.1 dyoung for (i = sc->sc_rxptr;; i = ATW_NEXTRX(i)) {
2888 1.1 dyoung rxs = &sc->sc_rxsoft[i];
2889 1.1 dyoung
2890 1.1 dyoung ATW_CDRXSYNC(sc, i, BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
2891 1.1 dyoung
2892 1.1 dyoung rxstat = le32toh(sc->sc_rxdescs[i].ar_stat);
2893 1.1 dyoung rssi = le32toh(sc->sc_rxdescs[i].ar_rssi);
2894 1.1 dyoung rate0 = MASK_AND_RSHIFT(rxstat, ATW_RXSTAT_RXDR_MASK);
2895 1.1 dyoung
2896 1.4 dyoung if (rxstat & ATW_RXSTAT_OWN)
2897 1.4 dyoung break; /* We have processed all receive buffers. */
2898 1.1 dyoung
2899 1.14 dyoung DPRINTF3(sc,
2900 1.14 dyoung ("%s: rx stat %08x rssi %08x buf1 %08x buf2 %08x\n",
2901 1.14 dyoung sc->sc_dev.dv_xname,
2902 1.45 dyoung le32toh(sc->sc_rxdescs[i].ar_stat),
2903 1.45 dyoung le32toh(sc->sc_rxdescs[i].ar_rssi),
2904 1.45 dyoung le32toh(sc->sc_rxdescs[i].ar_buf1),
2905 1.45 dyoung le32toh(sc->sc_rxdescs[i].ar_buf2)));
2906 1.1 dyoung
2907 1.1 dyoung /*
2908 1.29 dyoung * Make sure the packet fits in one buffer. This should
2909 1.1 dyoung * always be the case.
2910 1.1 dyoung */
2911 1.1 dyoung if ((rxstat & (ATW_RXSTAT_FS|ATW_RXSTAT_LS)) !=
2912 1.1 dyoung (ATW_RXSTAT_FS|ATW_RXSTAT_LS)) {
2913 1.1 dyoung printf("%s: incoming packet spilled, resetting\n",
2914 1.1 dyoung sc->sc_dev.dv_xname);
2915 1.1 dyoung (void)atw_init(ifp);
2916 1.1 dyoung return;
2917 1.1 dyoung }
2918 1.1 dyoung
2919 1.1 dyoung /*
2920 1.1 dyoung * If an error occurred, update stats, clear the status
2921 1.1 dyoung * word, and leave the packet buffer in place. It will
2922 1.1 dyoung * simply be reused the next time the ring comes around.
2923 1.1 dyoung * If 802.1Q VLAN MTU is enabled, ignore the Frame Too Long
2924 1.1 dyoung * error.
2925 1.1 dyoung */
2926 1.1 dyoung
2927 1.1 dyoung if ((rxstat & ATW_RXSTAT_ES) != 0 &&
2928 1.1 dyoung ((sc->sc_ic.ic_ec.ec_capenable & ETHERCAP_VLAN_MTU) == 0 ||
2929 1.1 dyoung (rxstat & (ATW_RXSTAT_DE | ATW_RXSTAT_SFDE |
2930 1.1 dyoung ATW_RXSTAT_SIGE | ATW_RXSTAT_CRC16E |
2931 1.1 dyoung ATW_RXSTAT_RXTOE | ATW_RXSTAT_CRC32E |
2932 1.1 dyoung ATW_RXSTAT_ICVE)) != 0)) {
2933 1.1 dyoung #define PRINTERR(bit, str) \
2934 1.1 dyoung if (rxstat & (bit)) \
2935 1.1 dyoung printf("%s: receive error: %s\n", \
2936 1.1 dyoung sc->sc_dev.dv_xname, str)
2937 1.1 dyoung ifp->if_ierrors++;
2938 1.1 dyoung PRINTERR(ATW_RXSTAT_DE, "descriptor error");
2939 1.1 dyoung PRINTERR(ATW_RXSTAT_SFDE, "PLCP SFD error");
2940 1.1 dyoung PRINTERR(ATW_RXSTAT_SIGE, "PLCP signal error");
2941 1.1 dyoung PRINTERR(ATW_RXSTAT_CRC16E, "PLCP CRC16 error");
2942 1.1 dyoung PRINTERR(ATW_RXSTAT_RXTOE, "time-out");
2943 1.1 dyoung PRINTERR(ATW_RXSTAT_CRC32E, "FCS error");
2944 1.1 dyoung PRINTERR(ATW_RXSTAT_ICVE, "WEP ICV error");
2945 1.1 dyoung #undef PRINTERR
2946 1.1 dyoung ATW_INIT_RXDESC(sc, i);
2947 1.1 dyoung continue;
2948 1.1 dyoung }
2949 1.1 dyoung
2950 1.1 dyoung bus_dmamap_sync(sc->sc_dmat, rxs->rxs_dmamap, 0,
2951 1.1 dyoung rxs->rxs_dmamap->dm_mapsize, BUS_DMASYNC_POSTREAD);
2952 1.1 dyoung
2953 1.1 dyoung /*
2954 1.1 dyoung * No errors; receive the packet. Note the ADM8211
2955 1.1 dyoung * includes the CRC in promiscuous mode.
2956 1.1 dyoung */
2957 1.1 dyoung len = MASK_AND_RSHIFT(rxstat, ATW_RXSTAT_FL_MASK);
2958 1.1 dyoung
2959 1.1 dyoung /*
2960 1.1 dyoung * Allocate a new mbuf cluster. If that fails, we are
2961 1.1 dyoung * out of memory, and must drop the packet and recycle
2962 1.1 dyoung * the buffer that's already attached to this descriptor.
2963 1.1 dyoung */
2964 1.1 dyoung m = rxs->rxs_mbuf;
2965 1.1 dyoung if (atw_add_rxbuf(sc, i) != 0) {
2966 1.1 dyoung ifp->if_ierrors++;
2967 1.1 dyoung ATW_INIT_RXDESC(sc, i);
2968 1.1 dyoung bus_dmamap_sync(sc->sc_dmat, rxs->rxs_dmamap, 0,
2969 1.1 dyoung rxs->rxs_dmamap->dm_mapsize, BUS_DMASYNC_PREREAD);
2970 1.1 dyoung continue;
2971 1.1 dyoung }
2972 1.1 dyoung
2973 1.1 dyoung ifp->if_ipackets++;
2974 1.1 dyoung if (sc->sc_opmode & ATW_NAR_PR)
2975 1.1 dyoung m->m_flags |= M_HASFCS;
2976 1.1 dyoung m->m_pkthdr.rcvif = ifp;
2977 1.46 dyoung m->m_pkthdr.len = m->m_len = MIN(m->m_ext.ext_size, len);
2978 1.1 dyoung
2979 1.1 dyoung if (rate0 >= sizeof(rate_tbl) / sizeof(rate_tbl[0]))
2980 1.1 dyoung rate = 0;
2981 1.1 dyoung else
2982 1.1 dyoung rate = rate_tbl[rate0];
2983 1.1 dyoung
2984 1.12 dyoung #if NBPFILTER > 0
2985 1.12 dyoung /* Pass this up to any BPF listeners. */
2986 1.12 dyoung if (sc->sc_radiobpf != NULL) {
2987 1.12 dyoung struct atw_rx_radiotap_header *tap = &sc->sc_rxtap;
2988 1.12 dyoung
2989 1.12 dyoung tap->ar_rate = rate;
2990 1.12 dyoung tap->ar_chan_freq = ic->ic_bss->ni_chan->ic_freq;
2991 1.12 dyoung tap->ar_chan_flags = ic->ic_bss->ni_chan->ic_flags;
2992 1.12 dyoung
2993 1.12 dyoung /* TBD verify units are dB */
2994 1.20 dyoung tap->ar_antsignal = (int)rssi;
2995 1.12 dyoung /* TBD tap->ar_flags */
2996 1.12 dyoung
2997 1.25 dyoung bpf_mtap2(sc->sc_radiobpf, (caddr_t)tap,
2998 1.25 dyoung tap->ar_ihdr.it_len, m);
2999 1.12 dyoung }
3000 1.12 dyoung #endif /* NPBFILTER > 0 */
3001 1.1 dyoung
3002 1.3 dyoung wh = mtod(m, struct ieee80211_frame *);
3003 1.8 dyoung ni = ieee80211_find_rxnode(ic, wh);
3004 1.31 dyoung ieee80211_input(ifp, m, ni, (int)rssi, 0);
3005 1.3 dyoung /*
3006 1.3 dyoung * The frame may have caused the node to be marked for
3007 1.3 dyoung * reclamation (e.g. in response to a DEAUTH message)
3008 1.3 dyoung * so use free_node here instead of unref_node.
3009 1.3 dyoung */
3010 1.3 dyoung if (ni == ic->ic_bss)
3011 1.3 dyoung ieee80211_unref_node(&ni);
3012 1.3 dyoung else
3013 1.3 dyoung ieee80211_free_node(ic, ni);
3014 1.1 dyoung }
3015 1.1 dyoung
3016 1.1 dyoung /* Update the receive pointer. */
3017 1.1 dyoung sc->sc_rxptr = i;
3018 1.1 dyoung }
3019 1.1 dyoung
3020 1.1 dyoung /*
3021 1.1 dyoung * atw_txintr:
3022 1.1 dyoung *
3023 1.1 dyoung * Helper; handle transmit interrupts.
3024 1.1 dyoung */
3025 1.1 dyoung void
3026 1.23 dyoung atw_txintr(struct atw_softc *sc)
3027 1.1 dyoung {
3028 1.1 dyoung #define TXSTAT_ERRMASK (ATW_TXSTAT_TUF | ATW_TXSTAT_TLT | ATW_TXSTAT_TRT | \
3029 1.1 dyoung ATW_TXSTAT_TRO | ATW_TXSTAT_SOFBR)
3030 1.1 dyoung #define TXSTAT_FMT "\20\31ATW_TXSTAT_SOFBR\32ATW_TXSTAT_TRO\33ATW_TXSTAT_TUF" \
3031 1.1 dyoung "\34ATW_TXSTAT_TRT\35ATW_TXSTAT_TLT"
3032 1.1 dyoung
3033 1.1 dyoung static char txstat_buf[sizeof("ffffffff<>" TXSTAT_FMT)];
3034 1.1 dyoung struct ifnet *ifp = &sc->sc_ic.ic_if;
3035 1.1 dyoung struct atw_txsoft *txs;
3036 1.1 dyoung u_int32_t txstat;
3037 1.1 dyoung
3038 1.1 dyoung DPRINTF3(sc, ("%s: atw_txintr: sc_flags 0x%08x\n",
3039 1.1 dyoung sc->sc_dev.dv_xname, sc->sc_flags));
3040 1.1 dyoung
3041 1.1 dyoung ifp->if_flags &= ~IFF_OACTIVE;
3042 1.1 dyoung
3043 1.1 dyoung /*
3044 1.1 dyoung * Go through our Tx list and free mbufs for those
3045 1.1 dyoung * frames that have been transmitted.
3046 1.1 dyoung */
3047 1.1 dyoung while ((txs = SIMPLEQ_FIRST(&sc->sc_txdirtyq)) != NULL) {
3048 1.48 dyoung ATW_CDTXSYNC(sc, txs->txs_lastdesc, 1,
3049 1.1 dyoung BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
3050 1.1 dyoung
3051 1.1 dyoung #ifdef ATW_DEBUG
3052 1.1 dyoung if ((ifp->if_flags & IFF_DEBUG) != 0 && atw_debug > 2) {
3053 1.1 dyoung int i;
3054 1.1 dyoung printf(" txsoft %p transmit chain:\n", txs);
3055 1.48 dyoung ATW_CDTXSYNC(sc, txs->txs_firstdesc,
3056 1.48 dyoung txs->txs_ndescs - 1,
3057 1.48 dyoung BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
3058 1.1 dyoung for (i = txs->txs_firstdesc;; i = ATW_NEXTTX(i)) {
3059 1.1 dyoung printf(" descriptor %d:\n", i);
3060 1.1 dyoung printf(" at_status: 0x%08x\n",
3061 1.1 dyoung le32toh(sc->sc_txdescs[i].at_stat));
3062 1.1 dyoung printf(" at_flags: 0x%08x\n",
3063 1.1 dyoung le32toh(sc->sc_txdescs[i].at_flags));
3064 1.1 dyoung printf(" at_buf1: 0x%08x\n",
3065 1.1 dyoung le32toh(sc->sc_txdescs[i].at_buf1));
3066 1.1 dyoung printf(" at_buf2: 0x%08x\n",
3067 1.1 dyoung le32toh(sc->sc_txdescs[i].at_buf2));
3068 1.1 dyoung if (i == txs->txs_lastdesc)
3069 1.1 dyoung break;
3070 1.1 dyoung }
3071 1.1 dyoung }
3072 1.1 dyoung #endif
3073 1.1 dyoung
3074 1.1 dyoung txstat = le32toh(sc->sc_txdescs[txs->txs_lastdesc].at_stat);
3075 1.1 dyoung if (txstat & ATW_TXSTAT_OWN)
3076 1.1 dyoung break;
3077 1.1 dyoung
3078 1.1 dyoung SIMPLEQ_REMOVE_HEAD(&sc->sc_txdirtyq, txs_q);
3079 1.1 dyoung
3080 1.1 dyoung sc->sc_txfree += txs->txs_ndescs;
3081 1.1 dyoung
3082 1.1 dyoung bus_dmamap_sync(sc->sc_dmat, txs->txs_dmamap,
3083 1.1 dyoung 0, txs->txs_dmamap->dm_mapsize,
3084 1.1 dyoung BUS_DMASYNC_POSTWRITE);
3085 1.1 dyoung bus_dmamap_unload(sc->sc_dmat, txs->txs_dmamap);
3086 1.1 dyoung m_freem(txs->txs_mbuf);
3087 1.1 dyoung txs->txs_mbuf = NULL;
3088 1.1 dyoung
3089 1.1 dyoung SIMPLEQ_INSERT_TAIL(&sc->sc_txfreeq, txs, txs_q);
3090 1.1 dyoung
3091 1.1 dyoung if ((ifp->if_flags & IFF_DEBUG) != 0 &&
3092 1.1 dyoung (txstat & TXSTAT_ERRMASK) != 0) {
3093 1.1 dyoung bitmask_snprintf(txstat & TXSTAT_ERRMASK, TXSTAT_FMT,
3094 1.1 dyoung txstat_buf, sizeof(txstat_buf));
3095 1.1 dyoung printf("%s: txstat %s %d\n", sc->sc_dev.dv_xname,
3096 1.1 dyoung txstat_buf,
3097 1.1 dyoung MASK_AND_RSHIFT(txstat, ATW_TXSTAT_ARC_MASK));
3098 1.1 dyoung }
3099 1.1 dyoung
3100 1.1 dyoung /*
3101 1.1 dyoung * Check for errors and collisions.
3102 1.1 dyoung */
3103 1.1 dyoung if (txstat & ATW_TXSTAT_TUF)
3104 1.1 dyoung sc->sc_stats.ts_tx_tuf++;
3105 1.1 dyoung if (txstat & ATW_TXSTAT_TLT)
3106 1.1 dyoung sc->sc_stats.ts_tx_tlt++;
3107 1.1 dyoung if (txstat & ATW_TXSTAT_TRT)
3108 1.1 dyoung sc->sc_stats.ts_tx_trt++;
3109 1.1 dyoung if (txstat & ATW_TXSTAT_TRO)
3110 1.1 dyoung sc->sc_stats.ts_tx_tro++;
3111 1.1 dyoung if (txstat & ATW_TXSTAT_SOFBR) {
3112 1.1 dyoung sc->sc_stats.ts_tx_sofbr++;
3113 1.1 dyoung }
3114 1.1 dyoung
3115 1.1 dyoung if ((txstat & ATW_TXSTAT_ES) == 0)
3116 1.1 dyoung ifp->if_collisions +=
3117 1.1 dyoung MASK_AND_RSHIFT(txstat, ATW_TXSTAT_ARC_MASK);
3118 1.1 dyoung else
3119 1.1 dyoung ifp->if_oerrors++;
3120 1.1 dyoung
3121 1.1 dyoung ifp->if_opackets++;
3122 1.1 dyoung }
3123 1.1 dyoung
3124 1.1 dyoung /*
3125 1.1 dyoung * If there are no more pending transmissions, cancel the watchdog
3126 1.1 dyoung * timer.
3127 1.1 dyoung */
3128 1.1 dyoung if (txs == NULL)
3129 1.1 dyoung sc->sc_tx_timer = 0;
3130 1.1 dyoung #undef TXSTAT_ERRMASK
3131 1.1 dyoung #undef TXSTAT_FMT
3132 1.1 dyoung }
3133 1.1 dyoung
3134 1.1 dyoung /*
3135 1.1 dyoung * atw_watchdog: [ifnet interface function]
3136 1.1 dyoung *
3137 1.1 dyoung * Watchdog timer handler.
3138 1.1 dyoung */
3139 1.1 dyoung void
3140 1.23 dyoung atw_watchdog(struct ifnet *ifp)
3141 1.1 dyoung {
3142 1.1 dyoung struct atw_softc *sc = ifp->if_softc;
3143 1.3 dyoung struct ieee80211com *ic = &sc->sc_ic;
3144 1.1 dyoung
3145 1.1 dyoung ifp->if_timer = 0;
3146 1.1 dyoung if (ATW_IS_ENABLED(sc) == 0)
3147 1.1 dyoung return;
3148 1.1 dyoung
3149 1.1 dyoung if (sc->sc_rescan_timer) {
3150 1.1 dyoung if (--sc->sc_rescan_timer == 0)
3151 1.3 dyoung (void)ieee80211_new_state(ic, IEEE80211_S_SCAN, -1);
3152 1.1 dyoung }
3153 1.1 dyoung if (sc->sc_tx_timer) {
3154 1.1 dyoung if (--sc->sc_tx_timer == 0 &&
3155 1.1 dyoung !SIMPLEQ_EMPTY(&sc->sc_txdirtyq)) {
3156 1.1 dyoung printf("%s: transmit timeout\n", ifp->if_xname);
3157 1.1 dyoung ifp->if_oerrors++;
3158 1.1 dyoung (void)atw_init(ifp);
3159 1.1 dyoung atw_start(ifp);
3160 1.1 dyoung }
3161 1.1 dyoung }
3162 1.1 dyoung if (sc->sc_tx_timer != 0 || sc->sc_rescan_timer != 0)
3163 1.1 dyoung ifp->if_timer = 1;
3164 1.1 dyoung ieee80211_watchdog(ifp);
3165 1.1 dyoung }
3166 1.1 dyoung
3167 1.1 dyoung /* Compute the 802.11 Duration field and the PLCP Length fields for
3168 1.1 dyoung * a len-byte frame (HEADER + PAYLOAD + FCS) sent at rate * 500Kbps.
3169 1.1 dyoung * Write the fields to the ADM8211 Tx header, frm.
3170 1.1 dyoung *
3171 1.1 dyoung * TBD use the fragmentation threshold to find the right duration for
3172 1.1 dyoung * the first & last fragments.
3173 1.1 dyoung *
3174 1.1 dyoung * TBD make certain of the duration fields applied by the ADM8211 to each
3175 1.1 dyoung * fragment. I think that the ADM8211 knows how to subtract the CTS
3176 1.1 dyoung * duration when ATW_HDRCTL_RTSCTS is clear; that is why I add it regardless.
3177 1.1 dyoung * I also think that the ADM8211 does *some* arithmetic for us, because
3178 1.1 dyoung * otherwise I think we would have to set a first duration for CTS/first
3179 1.1 dyoung * fragment, a second duration for fragments between the first and the
3180 1.1 dyoung * last, and a third duration for the last fragment.
3181 1.1 dyoung *
3182 1.1 dyoung * TBD make certain that duration fields reflect addition of FCS/WEP
3183 1.1 dyoung * and correct duration arithmetic as necessary.
3184 1.1 dyoung */
3185 1.1 dyoung static void
3186 1.1 dyoung atw_frame_setdurs(struct atw_softc *sc, struct atw_frame *frm, int rate,
3187 1.1 dyoung int len)
3188 1.1 dyoung {
3189 1.1 dyoung int remainder;
3190 1.1 dyoung
3191 1.1 dyoung /* deal also with encrypted fragments */
3192 1.1 dyoung if (frm->atw_hdrctl & htole16(ATW_HDRCTL_WEP)) {
3193 1.1 dyoung DPRINTF2(sc, ("%s: atw_frame_setdurs len += 8\n",
3194 1.1 dyoung sc->sc_dev.dv_xname));
3195 1.1 dyoung len += IEEE80211_WEP_IVLEN + IEEE80211_WEP_KIDLEN +
3196 1.1 dyoung IEEE80211_WEP_CRCLEN;
3197 1.1 dyoung }
3198 1.1 dyoung
3199 1.1 dyoung /* 802.11 Duration Field for CTS/Data/ACK sequence minus FCS & WEP
3200 1.1 dyoung * duration (XXX added by MAC?).
3201 1.1 dyoung */
3202 1.1 dyoung frm->atw_head_dur = (16 * (len - IEEE80211_CRC_LEN)) / rate;
3203 1.1 dyoung remainder = (16 * (len - IEEE80211_CRC_LEN)) % rate;
3204 1.1 dyoung
3205 1.1 dyoung if (rate <= 4)
3206 1.1 dyoung /* 1-2Mbps WLAN: send ACK/CTS at 1Mbps */
3207 1.1 dyoung frm->atw_head_dur += 3 * (IEEE80211_DUR_DS_SIFS +
3208 1.1 dyoung IEEE80211_DUR_DS_SHORT_PREAMBLE +
3209 1.1 dyoung IEEE80211_DUR_DS_FAST_PLCPHDR) +
3210 1.1 dyoung IEEE80211_DUR_DS_SLOW_CTS + IEEE80211_DUR_DS_SLOW_ACK;
3211 1.1 dyoung else
3212 1.1 dyoung /* 5-11Mbps WLAN: send ACK/CTS at 2Mbps */
3213 1.1 dyoung frm->atw_head_dur += 3 * (IEEE80211_DUR_DS_SIFS +
3214 1.1 dyoung IEEE80211_DUR_DS_SHORT_PREAMBLE +
3215 1.1 dyoung IEEE80211_DUR_DS_FAST_PLCPHDR) +
3216 1.1 dyoung IEEE80211_DUR_DS_FAST_CTS + IEEE80211_DUR_DS_FAST_ACK;
3217 1.1 dyoung
3218 1.1 dyoung /* lengthen duration if long preamble */
3219 1.1 dyoung if ((sc->sc_flags & ATWF_SHORT_PREAMBLE) == 0)
3220 1.1 dyoung frm->atw_head_dur +=
3221 1.1 dyoung 3 * (IEEE80211_DUR_DS_LONG_PREAMBLE -
3222 1.1 dyoung IEEE80211_DUR_DS_SHORT_PREAMBLE) +
3223 1.1 dyoung 3 * (IEEE80211_DUR_DS_SLOW_PLCPHDR -
3224 1.1 dyoung IEEE80211_DUR_DS_FAST_PLCPHDR);
3225 1.1 dyoung
3226 1.1 dyoung if (remainder != 0)
3227 1.1 dyoung frm->atw_head_dur++;
3228 1.1 dyoung
3229 1.1 dyoung if ((atw_voodoo & VOODOO_DUR_2_4_SPECIALCASE) &&
3230 1.1 dyoung (rate == 2 || rate == 4)) {
3231 1.1 dyoung /* derived from Linux: how could this be right? */
3232 1.1 dyoung frm->atw_head_plcplen = frm->atw_head_dur;
3233 1.1 dyoung } else {
3234 1.1 dyoung frm->atw_head_plcplen = (16 * len) / rate;
3235 1.1 dyoung remainder = (80 * len) % (rate * 5);
3236 1.1 dyoung
3237 1.1 dyoung if (remainder != 0) {
3238 1.1 dyoung frm->atw_head_plcplen++;
3239 1.1 dyoung
3240 1.1 dyoung /* XXX magic */
3241 1.1 dyoung if ((atw_voodoo & VOODOO_DUR_11_ROUNDING) &&
3242 1.1 dyoung rate == 22 && remainder <= 30)
3243 1.1 dyoung frm->atw_head_plcplen |= 0x8000;
3244 1.1 dyoung }
3245 1.1 dyoung }
3246 1.1 dyoung frm->atw_tail_plcplen = frm->atw_head_plcplen =
3247 1.1 dyoung htole16(frm->atw_head_plcplen);
3248 1.1 dyoung frm->atw_tail_dur = frm->atw_head_dur = htole16(frm->atw_head_dur);
3249 1.1 dyoung }
3250 1.1 dyoung
3251 1.1 dyoung #ifdef ATW_DEBUG
3252 1.1 dyoung static void
3253 1.1 dyoung atw_dump_pkt(struct ifnet *ifp, struct mbuf *m0)
3254 1.1 dyoung {
3255 1.1 dyoung struct atw_softc *sc = ifp->if_softc;
3256 1.1 dyoung struct mbuf *m;
3257 1.1 dyoung int i, noctets = 0;
3258 1.1 dyoung
3259 1.1 dyoung printf("%s: %d-byte packet\n", sc->sc_dev.dv_xname,
3260 1.1 dyoung m0->m_pkthdr.len);
3261 1.1 dyoung
3262 1.1 dyoung for (m = m0; m; m = m->m_next) {
3263 1.1 dyoung if (m->m_len == 0)
3264 1.1 dyoung continue;
3265 1.1 dyoung for (i = 0; i < m->m_len; i++) {
3266 1.1 dyoung printf(" %02x", ((u_int8_t*)m->m_data)[i]);
3267 1.1 dyoung if (++noctets % 24 == 0)
3268 1.1 dyoung printf("\n");
3269 1.1 dyoung }
3270 1.1 dyoung }
3271 1.1 dyoung printf("%s%s: %d bytes emitted\n",
3272 1.1 dyoung (noctets % 24 != 0) ? "\n" : "", sc->sc_dev.dv_xname, noctets);
3273 1.1 dyoung }
3274 1.1 dyoung #endif /* ATW_DEBUG */
3275 1.1 dyoung
3276 1.1 dyoung /*
3277 1.1 dyoung * atw_start: [ifnet interface function]
3278 1.1 dyoung *
3279 1.1 dyoung * Start packet transmission on the interface.
3280 1.1 dyoung */
3281 1.1 dyoung void
3282 1.23 dyoung atw_start(struct ifnet *ifp)
3283 1.1 dyoung {
3284 1.1 dyoung struct atw_softc *sc = ifp->if_softc;
3285 1.1 dyoung struct ieee80211com *ic = &sc->sc_ic;
3286 1.3 dyoung struct ieee80211_node *ni;
3287 1.3 dyoung struct ieee80211_frame *wh;
3288 1.1 dyoung struct atw_frame *hh;
3289 1.3 dyoung struct mbuf *m0, *m;
3290 1.1 dyoung struct atw_txsoft *txs, *last_txs;
3291 1.1 dyoung struct atw_txdesc *txd;
3292 1.3 dyoung int do_encrypt, rate;
3293 1.1 dyoung bus_dmamap_t dmamap;
3294 1.5 christos int ctl, error, firsttx, nexttx, lasttx = -1, first, ofree, seg;
3295 1.1 dyoung
3296 1.1 dyoung DPRINTF2(sc, ("%s: atw_start: sc_flags 0x%08x, if_flags 0x%08x\n",
3297 1.1 dyoung sc->sc_dev.dv_xname, sc->sc_flags, ifp->if_flags));
3298 1.1 dyoung
3299 1.1 dyoung if ((ifp->if_flags & (IFF_RUNNING|IFF_OACTIVE)) != IFF_RUNNING)
3300 1.1 dyoung return;
3301 1.1 dyoung
3302 1.1 dyoung /*
3303 1.1 dyoung * Remember the previous number of free descriptors and
3304 1.1 dyoung * the first descriptor we'll use.
3305 1.1 dyoung */
3306 1.1 dyoung ofree = sc->sc_txfree;
3307 1.1 dyoung firsttx = sc->sc_txnext;
3308 1.1 dyoung
3309 1.1 dyoung DPRINTF2(sc, ("%s: atw_start: txfree %d, txnext %d\n",
3310 1.1 dyoung sc->sc_dev.dv_xname, ofree, firsttx));
3311 1.1 dyoung
3312 1.1 dyoung /*
3313 1.1 dyoung * Loop through the send queue, setting up transmit descriptors
3314 1.1 dyoung * until we drain the queue, or use up all available transmit
3315 1.1 dyoung * descriptors.
3316 1.1 dyoung */
3317 1.1 dyoung while ((txs = SIMPLEQ_FIRST(&sc->sc_txfreeq)) != NULL &&
3318 1.1 dyoung sc->sc_txfree != 0) {
3319 1.1 dyoung
3320 1.1 dyoung /*
3321 1.1 dyoung * Grab a packet off the management queue, if it
3322 1.1 dyoung * is not empty. Otherwise, from the data queue.
3323 1.1 dyoung */
3324 1.3 dyoung IF_DEQUEUE(&ic->ic_mgtq, m0);
3325 1.3 dyoung if (m0 != NULL) {
3326 1.3 dyoung ni = (struct ieee80211_node *)m0->m_pkthdr.rcvif;
3327 1.3 dyoung m0->m_pkthdr.rcvif = NULL;
3328 1.3 dyoung } else {
3329 1.41 dyoung /* send no data packets until we are associated */
3330 1.41 dyoung if (ic->ic_state != IEEE80211_S_RUN)
3331 1.41 dyoung break;
3332 1.3 dyoung IFQ_DEQUEUE(&ifp->if_snd, m0);
3333 1.1 dyoung if (m0 == NULL)
3334 1.1 dyoung break;
3335 1.1 dyoung #if NBPFILTER > 0
3336 1.1 dyoung if (ifp->if_bpf != NULL)
3337 1.1 dyoung bpf_mtap(ifp->if_bpf, m0);
3338 1.1 dyoung #endif /* NBPFILTER > 0 */
3339 1.3 dyoung if ((m0 = ieee80211_encap(ifp, m0, &ni)) == NULL) {
3340 1.1 dyoung ifp->if_oerrors++;
3341 1.3 dyoung break;
3342 1.1 dyoung }
3343 1.1 dyoung }
3344 1.1 dyoung
3345 1.12 dyoung rate = MAX(ieee80211_get_rate(ic), 2);
3346 1.12 dyoung
3347 1.1 dyoung #if NBPFILTER > 0
3348 1.1 dyoung /*
3349 1.1 dyoung * Pass the packet to any BPF listeners.
3350 1.1 dyoung */
3351 1.1 dyoung if (ic->ic_rawbpf != NULL)
3352 1.1 dyoung bpf_mtap((caddr_t)ic->ic_rawbpf, m0);
3353 1.12 dyoung
3354 1.12 dyoung if (sc->sc_radiobpf != NULL) {
3355 1.12 dyoung struct atw_tx_radiotap_header *tap = &sc->sc_txtap;
3356 1.12 dyoung
3357 1.12 dyoung tap->at_rate = rate;
3358 1.12 dyoung tap->at_chan_freq = ic->ic_bss->ni_chan->ic_freq;
3359 1.12 dyoung tap->at_chan_flags = ic->ic_bss->ni_chan->ic_flags;
3360 1.12 dyoung
3361 1.12 dyoung /* TBD tap->at_flags */
3362 1.12 dyoung
3363 1.25 dyoung bpf_mtap2(sc->sc_radiobpf, (caddr_t)tap,
3364 1.25 dyoung tap->at_ihdr.it_len, m0);
3365 1.12 dyoung }
3366 1.1 dyoung #endif /* NBPFILTER > 0 */
3367 1.1 dyoung
3368 1.1 dyoung M_PREPEND(m0, offsetof(struct atw_frame, atw_ihdr), M_DONTWAIT);
3369 1.1 dyoung
3370 1.3 dyoung if (ni != NULL && ni != ic->ic_bss)
3371 1.3 dyoung ieee80211_free_node(ic, ni);
3372 1.3 dyoung
3373 1.1 dyoung if (m0 == NULL) {
3374 1.1 dyoung ifp->if_oerrors++;
3375 1.3 dyoung break;
3376 1.1 dyoung }
3377 1.1 dyoung
3378 1.1 dyoung /* just to make sure. */
3379 1.1 dyoung m0 = m_pullup(m0, sizeof(struct atw_frame));
3380 1.1 dyoung
3381 1.1 dyoung if (m0 == NULL) {
3382 1.1 dyoung ifp->if_oerrors++;
3383 1.3 dyoung break;
3384 1.1 dyoung }
3385 1.1 dyoung
3386 1.1 dyoung hh = mtod(m0, struct atw_frame *);
3387 1.1 dyoung wh = &hh->atw_ihdr;
3388 1.1 dyoung
3389 1.29 dyoung do_encrypt = ((wh->i_fc[1] & IEEE80211_FC1_WEP) != 0) ? 1 : 0;
3390 1.1 dyoung
3391 1.1 dyoung /* Copy everything we need from the 802.11 header:
3392 1.1 dyoung * Frame Control; address 1, address 3, or addresses
3393 1.1 dyoung * 3 and 4. NIC fills in BSSID, SA.
3394 1.1 dyoung */
3395 1.1 dyoung if (wh->i_fc[1] & IEEE80211_FC1_DIR_TODS) {
3396 1.3 dyoung if (wh->i_fc[1] & IEEE80211_FC1_DIR_FROMDS)
3397 1.3 dyoung panic("%s: illegal WDS frame",
3398 1.3 dyoung sc->sc_dev.dv_xname);
3399 1.1 dyoung memcpy(hh->atw_dst, wh->i_addr3, IEEE80211_ADDR_LEN);
3400 1.1 dyoung } else
3401 1.1 dyoung memcpy(hh->atw_dst, wh->i_addr1, IEEE80211_ADDR_LEN);
3402 1.1 dyoung
3403 1.1 dyoung *(u_int16_t*)hh->atw_fc = *(u_int16_t*)wh->i_fc;
3404 1.1 dyoung
3405 1.3 dyoung /* initialize remaining Tx parameters */
3406 1.3 dyoung memset(&hh->u, 0, sizeof(hh->u));
3407 1.1 dyoung
3408 1.1 dyoung hh->atw_rate = rate * 5;
3409 1.1 dyoung /* XXX this could be incorrect if M_FCS. _encap should
3410 1.1 dyoung * probably strip FCS just in case it sticks around in
3411 1.1 dyoung * bridged packets.
3412 1.1 dyoung */
3413 1.1 dyoung hh->atw_service = IEEE80211_PLCP_SERVICE; /* XXX guess */
3414 1.1 dyoung hh->atw_paylen = htole16(m0->m_pkthdr.len -
3415 1.1 dyoung sizeof(struct atw_frame));
3416 1.1 dyoung
3417 1.1 dyoung hh->atw_fragthr = htole16(ATW_FRAGTHR_FRAGTHR_MASK);
3418 1.1 dyoung hh->atw_rtylmt = 3;
3419 1.1 dyoung hh->atw_hdrctl = htole16(ATW_HDRCTL_UNKNOWN1);
3420 1.1 dyoung if (do_encrypt) {
3421 1.1 dyoung hh->atw_hdrctl |= htole16(ATW_HDRCTL_WEP);
3422 1.1 dyoung hh->atw_keyid = ic->ic_wep_txkey;
3423 1.1 dyoung }
3424 1.1 dyoung
3425 1.1 dyoung /* TBD 4-addr frames */
3426 1.1 dyoung atw_frame_setdurs(sc, hh, rate,
3427 1.1 dyoung m0->m_pkthdr.len - sizeof(struct atw_frame) +
3428 1.1 dyoung sizeof(struct ieee80211_frame) + IEEE80211_CRC_LEN);
3429 1.1 dyoung
3430 1.1 dyoung /* never fragment multicast frames */
3431 1.1 dyoung if (IEEE80211_IS_MULTICAST(hh->atw_dst)) {
3432 1.1 dyoung hh->atw_fragthr = htole16(ATW_FRAGTHR_FRAGTHR_MASK);
3433 1.1 dyoung } else if (sc->sc_flags & ATWF_RTSCTS) {
3434 1.1 dyoung hh->atw_hdrctl |= htole16(ATW_HDRCTL_RTSCTS);
3435 1.1 dyoung }
3436 1.1 dyoung
3437 1.1 dyoung #ifdef ATW_DEBUG
3438 1.1 dyoung hh->atw_fragnum = 0;
3439 1.1 dyoung
3440 1.1 dyoung if ((ifp->if_flags & IFF_DEBUG) != 0 && atw_debug > 2) {
3441 1.1 dyoung printf("%s: dst = %s, rate = 0x%02x, "
3442 1.1 dyoung "service = 0x%02x, paylen = 0x%04x\n",
3443 1.1 dyoung sc->sc_dev.dv_xname, ether_sprintf(hh->atw_dst),
3444 1.1 dyoung hh->atw_rate, hh->atw_service, hh->atw_paylen);
3445 1.1 dyoung
3446 1.1 dyoung printf("%s: fc[0] = 0x%02x, fc[1] = 0x%02x, "
3447 1.1 dyoung "dur1 = 0x%04x, dur2 = 0x%04x, "
3448 1.1 dyoung "dur3 = 0x%04x, rts_dur = 0x%04x\n",
3449 1.1 dyoung sc->sc_dev.dv_xname, hh->atw_fc[0], hh->atw_fc[1],
3450 1.1 dyoung hh->atw_tail_plcplen, hh->atw_head_plcplen,
3451 1.1 dyoung hh->atw_tail_dur, hh->atw_head_dur);
3452 1.1 dyoung
3453 1.1 dyoung printf("%s: hdrctl = 0x%04x, fragthr = 0x%04x, "
3454 1.1 dyoung "fragnum = 0x%02x, rtylmt = 0x%04x\n",
3455 1.1 dyoung sc->sc_dev.dv_xname, hh->atw_hdrctl,
3456 1.1 dyoung hh->atw_fragthr, hh->atw_fragnum, hh->atw_rtylmt);
3457 1.1 dyoung
3458 1.1 dyoung printf("%s: keyid = %d\n",
3459 1.1 dyoung sc->sc_dev.dv_xname, hh->atw_keyid);
3460 1.1 dyoung
3461 1.1 dyoung atw_dump_pkt(ifp, m0);
3462 1.1 dyoung }
3463 1.1 dyoung #endif /* ATW_DEBUG */
3464 1.1 dyoung
3465 1.1 dyoung dmamap = txs->txs_dmamap;
3466 1.1 dyoung
3467 1.1 dyoung /*
3468 1.3 dyoung * Load the DMA map. Copy and try (once) again if the packet
3469 1.3 dyoung * didn't fit in the alloted number of segments.
3470 1.1 dyoung */
3471 1.3 dyoung for (first = 1;
3472 1.3 dyoung (error = bus_dmamap_load_mbuf(sc->sc_dmat, dmamap, m0,
3473 1.3 dyoung BUS_DMA_WRITE|BUS_DMA_NOWAIT)) != 0 && first;
3474 1.3 dyoung first = 0) {
3475 1.1 dyoung MGETHDR(m, M_DONTWAIT, MT_DATA);
3476 1.1 dyoung if (m == NULL) {
3477 1.1 dyoung printf("%s: unable to allocate Tx mbuf\n",
3478 1.1 dyoung sc->sc_dev.dv_xname);
3479 1.1 dyoung break;
3480 1.1 dyoung }
3481 1.1 dyoung if (m0->m_pkthdr.len > MHLEN) {
3482 1.1 dyoung MCLGET(m, M_DONTWAIT);
3483 1.1 dyoung if ((m->m_flags & M_EXT) == 0) {
3484 1.1 dyoung printf("%s: unable to allocate Tx "
3485 1.1 dyoung "cluster\n", sc->sc_dev.dv_xname);
3486 1.1 dyoung m_freem(m);
3487 1.1 dyoung break;
3488 1.1 dyoung }
3489 1.1 dyoung }
3490 1.1 dyoung m_copydata(m0, 0, m0->m_pkthdr.len, mtod(m, caddr_t));
3491 1.1 dyoung m->m_pkthdr.len = m->m_len = m0->m_pkthdr.len;
3492 1.3 dyoung m_freem(m0);
3493 1.3 dyoung m0 = m;
3494 1.3 dyoung m = NULL;
3495 1.3 dyoung }
3496 1.3 dyoung if (error != 0) {
3497 1.3 dyoung printf("%s: unable to load Tx buffer, "
3498 1.3 dyoung "error = %d\n", sc->sc_dev.dv_xname, error);
3499 1.3 dyoung m_freem(m0);
3500 1.3 dyoung break;
3501 1.1 dyoung }
3502 1.1 dyoung
3503 1.1 dyoung /*
3504 1.1 dyoung * Ensure we have enough descriptors free to describe
3505 1.1 dyoung * the packet.
3506 1.1 dyoung */
3507 1.1 dyoung if (dmamap->dm_nsegs > sc->sc_txfree) {
3508 1.1 dyoung /*
3509 1.3 dyoung * Not enough free descriptors to transmit
3510 1.3 dyoung * this packet. Unload the DMA map and
3511 1.3 dyoung * drop the packet. Notify the upper layer
3512 1.3 dyoung * that there are no more slots left.
3513 1.1 dyoung *
3514 1.1 dyoung * XXX We could allocate an mbuf and copy, but
3515 1.1 dyoung * XXX it is worth it?
3516 1.1 dyoung */
3517 1.1 dyoung ifp->if_flags |= IFF_OACTIVE;
3518 1.1 dyoung bus_dmamap_unload(sc->sc_dmat, dmamap);
3519 1.3 dyoung m_freem(m0);
3520 1.1 dyoung break;
3521 1.1 dyoung }
3522 1.1 dyoung
3523 1.1 dyoung /*
3524 1.1 dyoung * WE ARE NOW COMMITTED TO TRANSMITTING THE PACKET.
3525 1.1 dyoung */
3526 1.1 dyoung
3527 1.1 dyoung /* Sync the DMA map. */
3528 1.1 dyoung bus_dmamap_sync(sc->sc_dmat, dmamap, 0, dmamap->dm_mapsize,
3529 1.1 dyoung BUS_DMASYNC_PREWRITE);
3530 1.1 dyoung
3531 1.1 dyoung /* XXX arbitrary retry limit; 8 because I have seen it in
3532 1.1 dyoung * use already and maybe 0 means "no tries" !
3533 1.1 dyoung */
3534 1.1 dyoung ctl = htole32(LSHIFT(8, ATW_TXCTL_TL_MASK));
3535 1.1 dyoung
3536 1.1 dyoung DPRINTF2(sc, ("%s: TXDR <- max(10, %d)\n",
3537 1.1 dyoung sc->sc_dev.dv_xname, rate * 5));
3538 1.1 dyoung ctl |= htole32(LSHIFT(MAX(10, rate * 5), ATW_TXCTL_TXDR_MASK));
3539 1.1 dyoung
3540 1.1 dyoung /*
3541 1.1 dyoung * Initialize the transmit descriptors.
3542 1.1 dyoung */
3543 1.1 dyoung for (nexttx = sc->sc_txnext, seg = 0;
3544 1.1 dyoung seg < dmamap->dm_nsegs;
3545 1.1 dyoung seg++, nexttx = ATW_NEXTTX(nexttx)) {
3546 1.1 dyoung /*
3547 1.1 dyoung * If this is the first descriptor we're
3548 1.1 dyoung * enqueueing, don't set the OWN bit just
3549 1.1 dyoung * yet. That could cause a race condition.
3550 1.1 dyoung * We'll do it below.
3551 1.1 dyoung */
3552 1.1 dyoung txd = &sc->sc_txdescs[nexttx];
3553 1.1 dyoung txd->at_ctl = ctl |
3554 1.1 dyoung ((nexttx == firsttx) ? 0 : htole32(ATW_TXCTL_OWN));
3555 1.1 dyoung
3556 1.1 dyoung txd->at_buf1 = htole32(dmamap->dm_segs[seg].ds_addr);
3557 1.1 dyoung txd->at_flags =
3558 1.1 dyoung htole32(LSHIFT(dmamap->dm_segs[seg].ds_len,
3559 1.1 dyoung ATW_TXFLAG_TBS1_MASK)) |
3560 1.1 dyoung ((nexttx == (ATW_NTXDESC - 1))
3561 1.1 dyoung ? htole32(ATW_TXFLAG_TER) : 0);
3562 1.1 dyoung lasttx = nexttx;
3563 1.1 dyoung }
3564 1.1 dyoung
3565 1.19 dyoung IASSERT(lasttx != -1, ("bad lastx"));
3566 1.1 dyoung /* Set `first segment' and `last segment' appropriately. */
3567 1.1 dyoung sc->sc_txdescs[sc->sc_txnext].at_flags |=
3568 1.1 dyoung htole32(ATW_TXFLAG_FS);
3569 1.1 dyoung sc->sc_txdescs[lasttx].at_flags |= htole32(ATW_TXFLAG_LS);
3570 1.1 dyoung
3571 1.1 dyoung #ifdef ATW_DEBUG
3572 1.1 dyoung if ((ifp->if_flags & IFF_DEBUG) != 0 && atw_debug > 2) {
3573 1.1 dyoung printf(" txsoft %p transmit chain:\n", txs);
3574 1.1 dyoung for (seg = sc->sc_txnext;; seg = ATW_NEXTTX(seg)) {
3575 1.1 dyoung printf(" descriptor %d:\n", seg);
3576 1.1 dyoung printf(" at_ctl: 0x%08x\n",
3577 1.1 dyoung le32toh(sc->sc_txdescs[seg].at_ctl));
3578 1.1 dyoung printf(" at_flags: 0x%08x\n",
3579 1.1 dyoung le32toh(sc->sc_txdescs[seg].at_flags));
3580 1.1 dyoung printf(" at_buf1: 0x%08x\n",
3581 1.1 dyoung le32toh(sc->sc_txdescs[seg].at_buf1));
3582 1.1 dyoung printf(" at_buf2: 0x%08x\n",
3583 1.1 dyoung le32toh(sc->sc_txdescs[seg].at_buf2));
3584 1.1 dyoung if (seg == lasttx)
3585 1.1 dyoung break;
3586 1.1 dyoung }
3587 1.1 dyoung }
3588 1.1 dyoung #endif
3589 1.1 dyoung
3590 1.1 dyoung /* Sync the descriptors we're using. */
3591 1.1 dyoung ATW_CDTXSYNC(sc, sc->sc_txnext, dmamap->dm_nsegs,
3592 1.1 dyoung BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
3593 1.1 dyoung
3594 1.1 dyoung /*
3595 1.1 dyoung * Store a pointer to the packet so we can free it later,
3596 1.1 dyoung * and remember what txdirty will be once the packet is
3597 1.1 dyoung * done.
3598 1.1 dyoung */
3599 1.1 dyoung txs->txs_mbuf = m0;
3600 1.1 dyoung txs->txs_firstdesc = sc->sc_txnext;
3601 1.1 dyoung txs->txs_lastdesc = lasttx;
3602 1.1 dyoung txs->txs_ndescs = dmamap->dm_nsegs;
3603 1.1 dyoung
3604 1.1 dyoung /* Advance the tx pointer. */
3605 1.1 dyoung sc->sc_txfree -= dmamap->dm_nsegs;
3606 1.1 dyoung sc->sc_txnext = nexttx;
3607 1.1 dyoung
3608 1.1 dyoung SIMPLEQ_REMOVE_HEAD(&sc->sc_txfreeq, txs_q);
3609 1.1 dyoung SIMPLEQ_INSERT_TAIL(&sc->sc_txdirtyq, txs, txs_q);
3610 1.1 dyoung
3611 1.1 dyoung last_txs = txs;
3612 1.1 dyoung }
3613 1.1 dyoung
3614 1.1 dyoung if (txs == NULL || sc->sc_txfree == 0) {
3615 1.1 dyoung /* No more slots left; notify upper layer. */
3616 1.1 dyoung ifp->if_flags |= IFF_OACTIVE;
3617 1.1 dyoung }
3618 1.1 dyoung
3619 1.1 dyoung if (sc->sc_txfree != ofree) {
3620 1.1 dyoung DPRINTF2(sc, ("%s: packets enqueued, IC on %d, OWN on %d\n",
3621 1.1 dyoung sc->sc_dev.dv_xname, lasttx, firsttx));
3622 1.1 dyoung /*
3623 1.1 dyoung * Cause a transmit interrupt to happen on the
3624 1.1 dyoung * last packet we enqueued.
3625 1.1 dyoung */
3626 1.1 dyoung sc->sc_txdescs[lasttx].at_flags |= htole32(ATW_TXFLAG_IC);
3627 1.1 dyoung ATW_CDTXSYNC(sc, lasttx, 1,
3628 1.1 dyoung BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
3629 1.1 dyoung
3630 1.1 dyoung /*
3631 1.1 dyoung * The entire packet chain is set up. Give the
3632 1.1 dyoung * first descriptor to the chip now.
3633 1.1 dyoung */
3634 1.1 dyoung sc->sc_txdescs[firsttx].at_ctl |= htole32(ATW_TXCTL_OWN);
3635 1.1 dyoung ATW_CDTXSYNC(sc, firsttx, 1,
3636 1.1 dyoung BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
3637 1.1 dyoung
3638 1.1 dyoung /* Wake up the transmitter. */
3639 1.1 dyoung ATW_WRITE(sc, ATW_TDR, 0x1);
3640 1.1 dyoung
3641 1.1 dyoung /* Set a watchdog timer in case the chip flakes out. */
3642 1.1 dyoung sc->sc_tx_timer = 5;
3643 1.1 dyoung ifp->if_timer = 1;
3644 1.1 dyoung }
3645 1.1 dyoung }
3646 1.1 dyoung
3647 1.1 dyoung /*
3648 1.1 dyoung * atw_power:
3649 1.1 dyoung *
3650 1.1 dyoung * Power management (suspend/resume) hook.
3651 1.1 dyoung */
3652 1.1 dyoung void
3653 1.23 dyoung atw_power(int why, void *arg)
3654 1.1 dyoung {
3655 1.1 dyoung struct atw_softc *sc = arg;
3656 1.1 dyoung struct ifnet *ifp = &sc->sc_ic.ic_if;
3657 1.1 dyoung int s;
3658 1.1 dyoung
3659 1.1 dyoung DPRINTF(sc, ("%s: atw_power(%d,)\n", sc->sc_dev.dv_xname, why));
3660 1.1 dyoung
3661 1.1 dyoung s = splnet();
3662 1.1 dyoung switch (why) {
3663 1.1 dyoung case PWR_STANDBY:
3664 1.1 dyoung /* XXX do nothing. */
3665 1.1 dyoung break;
3666 1.1 dyoung case PWR_SUSPEND:
3667 1.1 dyoung atw_stop(ifp, 0);
3668 1.1 dyoung if (sc->sc_power != NULL)
3669 1.1 dyoung (*sc->sc_power)(sc, why);
3670 1.1 dyoung break;
3671 1.1 dyoung case PWR_RESUME:
3672 1.1 dyoung if (ifp->if_flags & IFF_UP) {
3673 1.1 dyoung if (sc->sc_power != NULL)
3674 1.1 dyoung (*sc->sc_power)(sc, why);
3675 1.1 dyoung atw_init(ifp);
3676 1.1 dyoung }
3677 1.1 dyoung break;
3678 1.1 dyoung case PWR_SOFTSUSPEND:
3679 1.1 dyoung case PWR_SOFTSTANDBY:
3680 1.1 dyoung case PWR_SOFTRESUME:
3681 1.1 dyoung break;
3682 1.1 dyoung }
3683 1.1 dyoung splx(s);
3684 1.1 dyoung }
3685 1.1 dyoung
3686 1.1 dyoung /*
3687 1.1 dyoung * atw_ioctl: [ifnet interface function]
3688 1.1 dyoung *
3689 1.1 dyoung * Handle control requests from the operator.
3690 1.1 dyoung */
3691 1.1 dyoung int
3692 1.23 dyoung atw_ioctl(struct ifnet *ifp, u_long cmd, caddr_t data)
3693 1.1 dyoung {
3694 1.1 dyoung struct atw_softc *sc = ifp->if_softc;
3695 1.1 dyoung struct ifreq *ifr = (struct ifreq *)data;
3696 1.1 dyoung int s, error = 0;
3697 1.1 dyoung
3698 1.1 dyoung /* XXX monkey see, monkey do. comes from wi_ioctl. */
3699 1.1 dyoung if ((sc->sc_dev.dv_flags & DVF_ACTIVE) == 0)
3700 1.1 dyoung return ENXIO;
3701 1.1 dyoung
3702 1.1 dyoung s = splnet();
3703 1.1 dyoung
3704 1.1 dyoung switch (cmd) {
3705 1.1 dyoung case SIOCSIFFLAGS:
3706 1.1 dyoung if (ifp->if_flags & IFF_UP) {
3707 1.1 dyoung if (ATW_IS_ENABLED(sc)) {
3708 1.1 dyoung /*
3709 1.1 dyoung * To avoid rescanning another access point,
3710 1.1 dyoung * do not call atw_init() here. Instead,
3711 1.1 dyoung * only reflect media settings.
3712 1.1 dyoung */
3713 1.1 dyoung atw_filter_setup(sc);
3714 1.1 dyoung } else
3715 1.1 dyoung error = atw_init(ifp);
3716 1.1 dyoung } else if (ATW_IS_ENABLED(sc))
3717 1.1 dyoung atw_stop(ifp, 1);
3718 1.1 dyoung break;
3719 1.1 dyoung case SIOCADDMULTI:
3720 1.1 dyoung case SIOCDELMULTI:
3721 1.1 dyoung error = (cmd == SIOCADDMULTI) ?
3722 1.1 dyoung ether_addmulti(ifr, &sc->sc_ic.ic_ec) :
3723 1.1 dyoung ether_delmulti(ifr, &sc->sc_ic.ic_ec);
3724 1.1 dyoung if (error == ENETRESET) {
3725 1.1 dyoung if (ATW_IS_ENABLED(sc))
3726 1.1 dyoung atw_filter_setup(sc); /* do not rescan */
3727 1.1 dyoung error = 0;
3728 1.1 dyoung }
3729 1.1 dyoung break;
3730 1.1 dyoung default:
3731 1.1 dyoung error = ieee80211_ioctl(ifp, cmd, data);
3732 1.1 dyoung if (error == ENETRESET) {
3733 1.1 dyoung if (ATW_IS_ENABLED(sc))
3734 1.1 dyoung error = atw_init(ifp);
3735 1.1 dyoung else
3736 1.1 dyoung error = 0;
3737 1.1 dyoung }
3738 1.1 dyoung break;
3739 1.1 dyoung }
3740 1.1 dyoung
3741 1.1 dyoung /* Try to get more packets going. */
3742 1.1 dyoung if (ATW_IS_ENABLED(sc))
3743 1.1 dyoung atw_start(ifp);
3744 1.1 dyoung
3745 1.1 dyoung splx(s);
3746 1.1 dyoung return (error);
3747 1.3 dyoung }
3748 1.3 dyoung
3749 1.3 dyoung static int
3750 1.3 dyoung atw_media_change(struct ifnet *ifp)
3751 1.3 dyoung {
3752 1.3 dyoung int error;
3753 1.3 dyoung
3754 1.3 dyoung error = ieee80211_media_change(ifp);
3755 1.3 dyoung if (error == ENETRESET) {
3756 1.3 dyoung if ((ifp->if_flags & (IFF_RUNNING|IFF_UP)) ==
3757 1.3 dyoung (IFF_RUNNING|IFF_UP))
3758 1.3 dyoung atw_init(ifp); /* XXX lose error */
3759 1.3 dyoung error = 0;
3760 1.3 dyoung }
3761 1.3 dyoung return error;
3762 1.1 dyoung }
3763 1.1 dyoung
3764 1.1 dyoung static void
3765 1.1 dyoung atw_media_status(struct ifnet *ifp, struct ifmediareq *imr)
3766 1.1 dyoung {
3767 1.1 dyoung struct atw_softc *sc = ifp->if_softc;
3768 1.1 dyoung
3769 1.1 dyoung if (ATW_IS_ENABLED(sc) == 0) {
3770 1.1 dyoung imr->ifm_active = IFM_IEEE80211 | IFM_NONE;
3771 1.1 dyoung imr->ifm_status = 0;
3772 1.1 dyoung return;
3773 1.1 dyoung }
3774 1.1 dyoung ieee80211_media_status(ifp, imr);
3775 1.1 dyoung }
3776