atwreg.h revision 1.10.6.1       1  1.10.6.1    kent /*	$NetBSD: atwreg.h,v 1.10.6.1 2005/04/29 11:28:49 kent Exp $	*/
      2       1.1  dyoung 
      3       1.1  dyoung /*
      4       1.1  dyoung  * Copyright (c) 2003 The NetBSD Foundation, Inc.  All rights reserved.
      5       1.1  dyoung  *
      6       1.1  dyoung  * This code is derived from software contributed to The NetBSD Foundation
      7       1.1  dyoung  * by David Young.
      8       1.1  dyoung  *
      9       1.1  dyoung  * Redistribution and use in source and binary forms, with or without
     10       1.1  dyoung  * modification, are permitted provided that the following conditions
     11       1.1  dyoung  * are met:
     12       1.1  dyoung  * 1. Redistributions of source code must retain the above copyright
     13       1.1  dyoung  *    notice, this list of conditions and the following disclaimer.
     14       1.1  dyoung  * 2. Redistributions in binary form must reproduce the above copyright
     15       1.1  dyoung  *    notice, this list of conditions and the following disclaimer in the
     16       1.1  dyoung  *    documentation and/or other materials provided with the distribution.
     17       1.1  dyoung  * 3. All advertising materials mentioning features or use of this software
     18       1.1  dyoung  *    must display the following acknowledgement:
     19       1.1  dyoung  *	This product includes software developed by the NetBSD
     20       1.1  dyoung  *	Foundation, Inc. and its contributors.
     21       1.1  dyoung  * 4. Neither the name of the author nor the names of any co-contributors
     22       1.1  dyoung  *    may be used to endorse or promote products derived from this software
     23       1.1  dyoung  *    without specific prior written permission.
     24       1.1  dyoung  *
     25       1.1  dyoung  * THIS SOFTWARE IS PROVIDED BY David Young AND CONTRIBUTORS ``AS IS'' AND
     26       1.1  dyoung  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
     27       1.1  dyoung  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
     28       1.1  dyoung  * ARE DISCLAIMED.  IN NO EVENT SHALL David Young
     29       1.1  dyoung  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     30       1.1  dyoung  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     31       1.1  dyoung  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     32       1.1  dyoung  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     33       1.1  dyoung  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     34       1.1  dyoung  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
     35       1.1  dyoung  * THE POSSIBILITY OF SUCH DAMAGE.
     36       1.1  dyoung  */
     37       1.1  dyoung 
     38       1.1  dyoung /* glossary */
     39       1.1  dyoung 
     40       1.1  dyoung /* DTIM   Delivery Traffic Indication Map, sent by AP
     41       1.1  dyoung  * ATIM   Ad Hoc Traffic Indication Map
     42       1.1  dyoung  * TU     1024 microseconds
     43       1.1  dyoung  * TSF    time synchronization function
     44       1.1  dyoung  * TBTT   target beacon transmission time
     45       1.1  dyoung  * DIFS   distributed inter-frame space
     46       1.1  dyoung  * SIFS   short inter-frame space
     47       1.1  dyoung  * EIFS   extended inter-frame space
     48       1.1  dyoung  */
     49       1.1  dyoung 
     50       1.1  dyoung /* Macros for bit twiddling. */
     51       1.1  dyoung 
     52       1.5  dyoung #ifndef _BIT_TWIDDLE
     53       1.5  dyoung #define _BIT_TWIDDLE
     54       1.1  dyoung /* nth bit, BIT(0) == 0x1. */
     55       1.1  dyoung #define BIT(n) (((n) == 32) ? 0 : ((u_int32_t) 1 << (n)))
     56       1.1  dyoung 
     57       1.1  dyoung /* bits m through n, m < n. */
     58       1.1  dyoung #define BITS(m, n) ((BIT(MAX((m), (n)) + 1) - 1) ^ (BIT(MIN((m), (n))) - 1))
     59       1.1  dyoung 
     60       1.1  dyoung /* find least significant bit that is set */
     61       1.1  dyoung #define LOWEST_SET_BIT(x) ((((x) - 1) & (x)) ^ (x))
     62       1.1  dyoung 
     63       1.1  dyoung /* for x a power of two and p a non-negative integer, is x a greater power than 2**p? */
     64       1.1  dyoung #define GTEQ_POWER(x, p) (((u_long)(x) >> (p)) != 0)
     65       1.1  dyoung 
     66       1.3  dyoung #define MASK_TO_SHIFT2(m) (GTEQ_POWER(LOWEST_SET_BIT((m)), 1) ? 1 : 0)
     67       1.3  dyoung 
     68       1.3  dyoung #define MASK_TO_SHIFT4(m) \
     69       1.3  dyoung 	(GTEQ_POWER(LOWEST_SET_BIT((m)), 2) \
     70       1.3  dyoung 	    ? 2 + MASK_TO_SHIFT2((m) >> 2) \
     71       1.3  dyoung 	    : MASK_TO_SHIFT2((m)))
     72       1.3  dyoung 
     73       1.3  dyoung #define MASK_TO_SHIFT8(m) \
     74       1.3  dyoung 	(GTEQ_POWER(LOWEST_SET_BIT((m)), 4) \
     75       1.3  dyoung 	    ? 4 + MASK_TO_SHIFT4((m) >> 4) \
     76       1.3  dyoung 	    : MASK_TO_SHIFT4((m)))
     77       1.3  dyoung 
     78       1.3  dyoung #define MASK_TO_SHIFT16(m) \
     79       1.3  dyoung 	(GTEQ_POWER(LOWEST_SET_BIT((m)), 8) \
     80       1.3  dyoung 	    ? 8 + MASK_TO_SHIFT8((m) >> 8) \
     81       1.3  dyoung 	    : MASK_TO_SHIFT8((m)))
     82       1.3  dyoung 
     83       1.3  dyoung #define MASK_TO_SHIFT(m) \
     84       1.3  dyoung 	(GTEQ_POWER(LOWEST_SET_BIT((m)), 16) \
     85       1.3  dyoung 	    ? 16 + MASK_TO_SHIFT16((m) >> 16) \
     86       1.3  dyoung 	    : MASK_TO_SHIFT16((m)))
     87       1.1  dyoung 
     88       1.1  dyoung #define MASK_AND_RSHIFT(x, mask) (((x) & (mask)) >> MASK_TO_SHIFT(mask))
     89       1.1  dyoung #define LSHIFT(x, mask) ((x) << MASK_TO_SHIFT(mask))
     90       1.1  dyoung #define MASK_AND_REPLACE(reg, val, mask) ((reg & ~mask) | LSHIFT(val, mask))
     91       1.7  dyoung #define PRESHIFT(m) MASK_AND_RSHIFT((m), (m))
     92       1.1  dyoung 
     93       1.5  dyoung #endif /* _BIT_TWIDDLE */
     94       1.5  dyoung 
     95       1.1  dyoung /* ADM8211 Host Control and Status Registers */
     96       1.1  dyoung 
     97       1.1  dyoung #define ATW_PAR		0x00	/* PCI access */
     98       1.1  dyoung #define ATW_FRCTL	0x04	/* Frame control */
     99       1.1  dyoung #define ATW_TDR		0x08	/* Transmit demand */
    100       1.1  dyoung #define ATW_WTDP	0x0C	/* Current transmit descriptor pointer */
    101       1.1  dyoung #define ATW_RDR		0x10	/* Receive demand */
    102       1.1  dyoung #define ATW_WRDP	0x14	/* Current receive descriptor pointer */
    103       1.1  dyoung #define ATW_RDB		0x18	/* Receive descriptor base address */
    104       1.8  dyoung #define ATW_CSR3A	0x1C	/* Unused (on ADM8211A) */
    105       1.8  dyoung #define ATW_C_TDBH	0x1C	/* Transmit descriptor base address,
    106       1.8  dyoung 				 * high-priority packet
    107       1.8  dyoung 				 */
    108       1.1  dyoung #define ATW_TDBD	0x20	/* Transmit descriptor base address, DCF */
    109       1.1  dyoung #define ATW_TDBP	0x24	/* Transmit descriptor base address, PCF */
    110       1.1  dyoung #define ATW_STSR	0x28	/* Status */
    111       1.1  dyoung #define ATW_CSR5A	0x2C	/* Unused */
    112       1.8  dyoung #define ATW_C_TDBB	0x2C	/* Transmit descriptor base address, buffered
    113       1.8  dyoung 				 * broadcast/multicast packet
    114       1.8  dyoung 				 */
    115       1.1  dyoung #define ATW_NAR		0x30	/* Network access */
    116       1.1  dyoung #define ATW_CSR6A	0x34	/* Unused */
    117       1.1  dyoung #define ATW_IER		0x38	/* Interrupt enable */
    118       1.1  dyoung #define ATW_CSR7A	0x3C
    119       1.1  dyoung #define ATW_LPC		0x40	/* Lost packet counter */
    120       1.1  dyoung #define ATW_TEST1	0x44	/* Test register 1 */
    121       1.1  dyoung #define ATW_SPR		0x48	/* Serial port */
    122       1.1  dyoung #define ATW_TEST0	0x4C	/* Test register 0 */
    123       1.1  dyoung #define ATW_WCSR	0x50	/* Wake-up control/status */
    124       1.1  dyoung #define ATW_WPDR	0x54	/* Wake-up pattern data */
    125       1.1  dyoung #define ATW_GPTMR	0x58	/* General purpose timer */
    126       1.1  dyoung #define ATW_GPIO	0x5C	/* GPIO[5:0] configuration and control */
    127       1.1  dyoung #define ATW_BBPCTL	0x60	/* BBP control port */
    128       1.1  dyoung #define ATW_SYNCTL	0x64	/* synthesizer control port */
    129       1.1  dyoung #define ATW_PLCPHD	0x68	/* PLCP header setting */
    130       1.1  dyoung #define ATW_MMIWADDR	0x6C	/* MMI write address */
    131       1.1  dyoung #define ATW_MMIRADDR1	0x70	/* MMI read address 1 */
    132       1.1  dyoung #define ATW_MMIRADDR2	0x74	/* MMI read address 2 */
    133       1.1  dyoung #define ATW_TXBR	0x78	/* Transmit burst counter */
    134       1.1  dyoung #define ATW_CSR15A	0x7C	/* Unused */
    135       1.1  dyoung #define ATW_ALCSTAT	0x80	/* ALC statistics */
    136       1.1  dyoung #define ATW_TOFS2	0x84	/* Timing offset parameter 2, 16b */
    137       1.1  dyoung #define ATW_CMDR	0x88	/* Command */
    138       1.1  dyoung #define ATW_PCIC	0x8C	/* PCI bus performance counter */
    139       1.1  dyoung #define ATW_PMCSR	0x90	/* Power management command and status */
    140       1.1  dyoung #define ATW_PAR0	0x94	/* Local MAC address register 0, 32b */
    141       1.1  dyoung #define ATW_PAR1	0x98	/* Local MAC address register 1, 16b */
    142       1.1  dyoung #define ATW_MAR0	0x9C	/* Multicast address hash table register 0 */
    143       1.1  dyoung #define ATW_MAR1	0xA0	/* Multicast address hash table register 1 */
    144       1.1  dyoung #define ATW_ATIMDA0	0xA4	/* Ad Hoc Traffic Indication Map (ATIM)
    145       1.1  dyoung 				 * frame DA, byte[3:0]
    146       1.1  dyoung 				 */
    147       1.1  dyoung #define ATW_ABDA1	0xA8	/* BSSID address byte[5:4];
    148       1.1  dyoung 				 * ATIM frame DA byte[5:4]
    149       1.1  dyoung 				 */
    150       1.1  dyoung #define ATW_BSSID0	0xAC	/* BSSID  address byte[3:0] */
    151       1.1  dyoung #define ATW_TXLMT	0xB0	/* WLAN retry limit, 8b;
    152       1.1  dyoung 				 * Max TX MSDU lifetime, 16b
    153       1.1  dyoung 				 */
    154       1.1  dyoung #define ATW_MIBCNT	0xB4	/* RTS/ACK/FCS MIB count, 32b */
    155       1.1  dyoung #define ATW_BCNT	0xB8	/* Beacon transmission time, 32b */
    156       1.1  dyoung #define ATW_TSFTH	0xBC	/* TSFT[63:32], 32b */
    157       1.1  dyoung #define ATW_TSC		0xC0	/* TSFT[39:32] down count value */
    158       1.1  dyoung #define ATW_SYNRF	0xC4	/* SYN RF IF direct control */
    159       1.1  dyoung #define ATW_BPLI	0xC8	/* Beacon interval, 16b.
    160       1.1  dyoung 				 * STA listen interval, 16b.
    161       1.1  dyoung 				 */
    162       1.1  dyoung #define ATW_CAP0	0xCC	/* Current channel, 4b. RCVDTIM, 1b. */
    163       1.1  dyoung #define ATW_CAP1	0xD0	/* Capability information, 16b.
    164       1.1  dyoung 				 * ATIM window, 1b.
    165       1.1  dyoung 				 */
    166       1.1  dyoung #define ATW_RMD		0xD4	/* RX max reception duration, 16b */
    167       1.1  dyoung #define ATW_CFPP	0xD8	/* CFP parameter, 32b */
    168       1.1  dyoung #define ATW_TOFS0	0xDC	/* Timing offset parameter 0, 28b */
    169       1.1  dyoung #define ATW_TOFS1	0xE0	/* Timing offset parameter 1, 24b */
    170       1.1  dyoung #define ATW_IFST	0xE4	/* IFS timing parameter 1, 32b */
    171       1.1  dyoung #define ATW_RSPT	0xE8	/* Response time, 24b */
    172       1.1  dyoung #define ATW_TSFTL	0xEC	/* TSFT[31:0], 32b */
    173       1.1  dyoung #define ATW_WEPCTL	0xF0	/* WEP control */
    174       1.1  dyoung #define ATW_WESK	0xF4	/* Write entry for shared/individual key */
    175       1.1  dyoung #define ATW_WEPCNT	0xF8	/* WEP count */
    176       1.1  dyoung #define ATW_MACTEST	0xFC
    177       1.1  dyoung 
    178       1.1  dyoung #define ATW_FER		0x100	/* Function event */
    179       1.1  dyoung #define ATW_FEMR	0x104	/* Function event mask */
    180       1.1  dyoung #define ATW_FPSR	0x108	/* Function present state */
    181       1.1  dyoung #define ATW_FFER	0x10C	/* Function force event */
    182       1.1  dyoung 
    183       1.1  dyoung 
    184       1.1  dyoung #define ATW_PAR_MWIE		BIT(24)		/* memory write and invalidate
    185       1.1  dyoung 						 * enable
    186       1.1  dyoung 						 */
    187       1.1  dyoung #define ATW_PAR_MRLE		BIT(23)		/* memory read line enable */
    188       1.1  dyoung #define ATW_PAR_MRME		BIT(21)		/* memory read multiple
    189       1.1  dyoung 						 * enable
    190       1.1  dyoung 						 */
    191       1.1  dyoung #define ATW_PAR_RAP_MASK	BITS(17, 18)	/* receive auto-polling in
    192       1.1  dyoung 						 * receive suspended state
    193       1.1  dyoung 						 */
    194       1.1  dyoung #define ATW_PAR_CAL_MASK	BITS(14, 15)	/* cache alignment */
    195       1.1  dyoung #define		ATW_PAR_CAL_PBL		0x0
    196       1.1  dyoung 						/* min(8 DW, PBL) */
    197       1.1  dyoung #define		ATW_PAR_CAL_8DW		LSHIFT(0x1, ATW_PAR_CAL_MASK)
    198       1.1  dyoung 						/* min(16 DW, PBL) */
    199       1.1  dyoung #define		ATW_PAR_CAL_16DW	LSHIFT(0x2, ATW_PAR_CAL_MASK)
    200       1.1  dyoung 						/* min(32 DW, PBL) */
    201       1.1  dyoung #define		ATW_PAR_CAL_32DW	LSHIFT(0x3, ATW_PAR_CAL_MASK)
    202       1.1  dyoung #define ATW_PAR_PBL_MASK	BITS(8, 13)	/* programmable burst length */
    203       1.1  dyoung #define		ATW_PAR_PBL_UNLIMITED	0x0
    204       1.1  dyoung #define		ATW_PAR_PBL_1DW		LSHIFT(0x1, ATW_PAR_PBL_MASK)
    205       1.1  dyoung #define		ATW_PAR_PBL_2DW		LSHIFT(0x2, ATW_PAR_PBL_MASK)
    206       1.1  dyoung #define		ATW_PAR_PBL_4DW		LSHIFT(0x4, ATW_PAR_PBL_MASK)
    207       1.1  dyoung #define		ATW_PAR_PBL_8DW		LSHIFT(0x8, ATW_PAR_PBL_MASK)
    208       1.1  dyoung #define		ATW_PAR_PBL_16DW	LSHIFT(0x16, ATW_PAR_PBL_MASK)
    209       1.1  dyoung #define		ATW_PAR_PBL_32DW	LSHIFT(0x32, ATW_PAR_PBL_MASK)
    210       1.1  dyoung #define ATW_PAR_BLE		BIT(7)		/* big/little endian selection */
    211       1.1  dyoung #define ATW_PAR_DSL_MASK	BITS(2, 6)	/* descriptor skip length */
    212       1.1  dyoung #define ATW_PAR_BAR		BIT(1)		/* bus arbitration */
    213       1.1  dyoung #define ATW_PAR_SWR		BIT(0)		/* software reset */
    214       1.1  dyoung 
    215       1.1  dyoung #define ATW_FRCTL_PWRMGMT	BIT(31)		/* power management */
    216       1.1  dyoung #define ATW_FRCTL_VER_MASK	BITS(29, 30)	/* protocol version */
    217       1.1  dyoung #define ATW_FRCTL_ORDER		BIT(28)		/* order bit */
    218       1.1  dyoung #define ATW_FRCTL_MAXPSP	BIT(27)		/* maximum power saving */
    219       1.8  dyoung #define ATW_C_FRCTL_PRSP	BIT(26)		/* 1: driver sends probe
    220       1.8  dyoung 						 *    response
    221       1.8  dyoung 						 * 0: ASIC sends prresp
    222       1.8  dyoung 						 */
    223       1.8  dyoung #define ATW_C_FRCTL_DRVBCON	BIT(25)		/* 1: driver sends beacons
    224       1.8  dyoung 						 * 0: ASIC sends beacons
    225       1.8  dyoung 						 */
    226       1.8  dyoung #define ATW_C_FRCTL_DRVLINKCTRL	BIT(24)		/* 1: driver controls link LED
    227       1.8  dyoung 						 * 0: ASIC controls link LED
    228       1.8  dyoung 						 */
    229       1.8  dyoung #define ATW_C_FRCTL_DRVLINKON	BIT(23)		/* 1: turn on link LED
    230       1.8  dyoung 						 * 0: turn off link LED
    231       1.8  dyoung 						 */
    232       1.8  dyoung #define ATW_C_FRCTL_CTX_DATA	BIT(22)		/* 0: set by CSR28
    233       1.8  dyoung 						 * 1: random
    234       1.8  dyoung 						 */
    235  1.10.6.1    kent #define ATW_C_FRCTL_RSVFRM	BIT(21)		/* 1: receive "reserved"
    236       1.8  dyoung 						 * frames, 0: ignore
    237       1.8  dyoung 						 * reserved frames
    238       1.8  dyoung 						 */
    239       1.8  dyoung #define ATW_C_FRCTL_CFEND	BIT(19)		/* write to send CF_END,
    240       1.8  dyoung 						 * ADM8211C/CR clears
    241       1.8  dyoung 						 */
    242       1.1  dyoung #define ATW_FRCTL_DOZEFRM	BIT(18)		/* select pre-sleep frame */
    243       1.1  dyoung #define ATW_FRCTL_PSAWAKE	BIT(17)		/* MAC is awake (?) */
    244       1.1  dyoung #define ATW_FRCTL_PSMODE	BIT(16)		/* MAC is power-saving (?) */
    245       1.1  dyoung #define ATW_FRCTL_AID_MASK	BITS(0, 15)	/* STA Association ID */
    246       1.1  dyoung 
    247       1.1  dyoung #define ATW_INTR_PCF		BIT(31)		/* started/ended CFP */
    248       1.1  dyoung #define ATW_INTR_BCNTC		BIT(30)		/* transmitted IBSS beacon */
    249       1.1  dyoung #define ATW_INTR_GPINT		BIT(29)		/* GPIO interrupt */
    250       1.1  dyoung #define ATW_INTR_LINKOFF	BIT(28)		/* lost ATW_WCSR_BLN beacons */
    251       1.1  dyoung #define ATW_INTR_ATIMTC		BIT(27)		/* transmitted ATIM */
    252       1.1  dyoung #define ATW_INTR_TSFTF		BIT(26)		/* TSFT out of range */
    253       1.1  dyoung #define ATW_INTR_TSCZ		BIT(25)		/* TSC countdown expired */
    254       1.1  dyoung #define ATW_INTR_LINKON		BIT(24)		/* matched SSID, BSSID */
    255       1.1  dyoung #define ATW_INTR_SQL		BIT(23)		/* Marvel signal quality */
    256       1.1  dyoung #define ATW_INTR_WEPTD		BIT(22)		/* switched WEP table */
    257       1.1  dyoung #define ATW_INTR_ATIME		BIT(21)		/* ended ATIM window */
    258       1.1  dyoung #define ATW_INTR_TBTT		BIT(20)		/* (TBTT) Target Beacon TX Time
    259       1.1  dyoung 						 * passed
    260       1.1  dyoung 						 */
    261       1.1  dyoung #define ATW_INTR_NISS		BIT(16)		/* normal interrupt status
    262       1.1  dyoung 						 * summary: any of 31, 30, 27,
    263       1.1  dyoung 						 * 24, 14, 12, 6, 2, 0.
    264       1.1  dyoung 						 */
    265       1.1  dyoung #define ATW_INTR_AISS		BIT(15)		/* abnormal interrupt status
    266       1.1  dyoung 						 * summary: any of 29, 28, 26,
    267       1.1  dyoung 						 * 25, 23, 22, 13, 11, 8, 7, 5,
    268       1.1  dyoung 						 * 4, 3, 1.
    269       1.1  dyoung 						 */
    270       1.1  dyoung #define ATW_INTR_TEIS		BIT(14)		/* transmit early interrupt
    271       1.1  dyoung 						 * status: moved TX packet to
    272       1.1  dyoung 						 * FIFO
    273       1.1  dyoung 						 */
    274       1.1  dyoung #define ATW_INTR_FBE		BIT(13)		/* fatal bus error */
    275       1.1  dyoung #define ATW_INTR_REIS		BIT(12)		/* receive early interrupt
    276       1.1  dyoung 						 * status: RX packet filled
    277       1.1  dyoung 						 * its first descriptor
    278       1.1  dyoung 						 */
    279       1.1  dyoung #define ATW_INTR_GPTT		BIT(11)		/* general purpose timer expired */
    280       1.1  dyoung #define ATW_INTR_RPS		BIT(8)		/* stopped receive process */
    281       1.1  dyoung #define ATW_INTR_RDU		BIT(7)		/* receive descriptor
    282       1.1  dyoung 						 * unavailable
    283       1.1  dyoung 						 */
    284       1.1  dyoung #define ATW_INTR_RCI		BIT(6)		/* completed packet reception */
    285       1.1  dyoung #define ATW_INTR_TUF		BIT(5)		/* transmit underflow */
    286       1.1  dyoung #define ATW_INTR_TRT		BIT(4)		/* transmit retry count
    287       1.1  dyoung 						 * expired
    288       1.1  dyoung 						 */
    289       1.1  dyoung #define ATW_INTR_TLT		BIT(3)		/* transmit lifetime exceeded */
    290       1.1  dyoung #define ATW_INTR_TDU		BIT(2)		/* transmit descriptor
    291       1.1  dyoung 						 * unavailable
    292       1.1  dyoung 						 */
    293       1.1  dyoung #define ATW_INTR_TPS		BIT(1)		/* stopped transmit process */
    294       1.1  dyoung #define ATW_INTR_TCI		BIT(0)		/* completed transmit */
    295       1.1  dyoung #define ATW_NAR_TXCF		BIT(31)		/* stop process on TX failure */
    296       1.1  dyoung #define ATW_NAR_HF		BIT(30)		/* flush TX FIFO to host (?) */
    297       1.1  dyoung #define ATW_NAR_UTR		BIT(29)		/* select retry count source */
    298       1.1  dyoung #define ATW_NAR_PCF		BIT(28)		/* use one/both transmit
    299       1.1  dyoung 						 * descriptor base addresses
    300       1.1  dyoung 						 */
    301       1.1  dyoung #define ATW_NAR_CFP		BIT(27)		/* indicate more TX data to
    302       1.1  dyoung 						 * point coordinator
    303       1.1  dyoung 						 */
    304       1.8  dyoung #define ATW_C_NAR_APSTA		BIT(26)		/* 0: STA mode
    305       1.8  dyoung 						 * 1: AP mode
    306       1.8  dyoung 						 */
    307       1.8  dyoung #define ATW_C_NAR_TDBBE		BIT(25)		/* 0: disable TDBB
    308       1.8  dyoung 						 * 1: enable TDBB
    309       1.8  dyoung 						 */
    310       1.8  dyoung #define ATW_C_NAR_TDBHE		BIT(24)		/* 0: disable TDBH
    311       1.8  dyoung 						 * 1: enable TDBH
    312       1.8  dyoung 						 */
    313       1.8  dyoung #define ATW_C_NAR_TDBHT		BIT(23)		/* write 1 to make ASIC
    314       1.8  dyoung 						 * poll TDBH once; ASIC clears
    315       1.8  dyoung 						 */
    316       1.1  dyoung #define ATW_NAR_SF		BIT(21)		/* store and forward: ignore
    317       1.1  dyoung 						 * TX threshold
    318       1.1  dyoung 						 */
    319       1.1  dyoung #define ATW_NAR_TR_MASK		BITS(14, 15)	/* TX threshold */
    320       1.1  dyoung #define		ATW_NAR_TR_L64		LSHIFT(0x0, ATW_NAR_TR_MASK)
    321       1.1  dyoung #define		ATW_NAR_TR_L160		LSHIFT(0x2, ATW_NAR_TR_MASK)
    322       1.1  dyoung #define		ATW_NAR_TR_L192		LSHIFT(0x3, ATW_NAR_TR_MASK)
    323       1.1  dyoung #define		ATW_NAR_TR_H96		LSHIFT(0x0, ATW_NAR_TR_MASK)
    324       1.1  dyoung #define		ATW_NAR_TR_H288		LSHIFT(0x2, ATW_NAR_TR_MASK)
    325       1.1  dyoung #define		ATW_NAR_TR_H544		LSHIFT(0x3, ATW_NAR_TR_MASK)
    326       1.1  dyoung #define ATW_NAR_ST		BIT(13)		/* start/stop transmit */
    327       1.1  dyoung #define ATW_NAR_OM_MASK		BITS(10, 11)	/* operating mode */
    328       1.1  dyoung #define		ATW_NAR_OM_NORMAL	0x0
    329       1.1  dyoung #define		ATW_NAR_OM_LOOPBACK	LSHIFT(0x1, ATW_NAR_OM_MASK)
    330       1.1  dyoung #define ATW_NAR_MM		BIT(7)		/* RX any multicast */
    331       1.1  dyoung #define ATW_NAR_PR		BIT(6)		/* promiscuous mode */
    332       1.1  dyoung #define ATW_NAR_EA		BIT(5)		/* match ad hoc packets (?) */
    333       1.8  dyoung #define ATW_NAR_DISPCF		BIT(4)		/* 1: PCF *not* supported
    334       1.8  dyoung 						 * 0: PCF supported
    335       1.8  dyoung 						 */
    336       1.1  dyoung #define ATW_NAR_PB		BIT(3)		/* pass bad packets */
    337       1.1  dyoung #define ATW_NAR_STPDMA		BIT(2)		/* stop DMA, abort packet */
    338       1.1  dyoung #define ATW_NAR_SR		BIT(1)		/* start/stop receive */
    339       1.1  dyoung #define ATW_NAR_CTX		BIT(0)		/* continuous TX mode */
    340       1.1  dyoung 
    341       1.1  dyoung /* IER bits are identical to STSR bits. Use ATW_INTR_*. */
    342       1.1  dyoung #if 0
    343       1.1  dyoung #define ATW_IER_NIE		BIT(16)		/* normal interrupt enable */
    344       1.1  dyoung #define ATW_IER_AIE		BIT(15)		/* abnormal interrupt enable */
    345       1.1  dyoung /* normal interrupts: combine with ATW_IER_NIE */
    346       1.1  dyoung #define ATW_IER_PCFIE		BIT(31)		/* STA entered CFP */
    347       1.1  dyoung #define ATW_IER_BCNTCIE		BIT(30)		/* STA TX'd beacon */
    348       1.1  dyoung #define ATW_IER_ATIMTCIE	BIT(27)		/* transmitted ATIM */
    349       1.1  dyoung #define ATW_IER_LINKONIE	BIT(24)		/* matched beacon */
    350       1.1  dyoung #define ATW_IER_ATIMIE		BIT(21)		/* ended ATIM window */
    351       1.1  dyoung #define ATW_IER_TBTTIE		BIT(20)		/* TBTT */
    352       1.1  dyoung #define ATW_IER_TEIE		BIT(14)		/* moved TX packet to FIFO */
    353       1.1  dyoung #define ATW_IER_REIE		BIT(12)		/* RX packet filled its first
    354       1.1  dyoung 						 * descriptor
    355       1.1  dyoung 						 */
    356  1.10.6.1    kent #define ATW_IER_RCIE		BIT(6)		/* completed RX */
    357       1.1  dyoung #define ATW_IER_TDUIE		BIT(2)		/* transmit descriptor
    358       1.1  dyoung 						 * unavailable
    359       1.1  dyoung 						 */
    360       1.1  dyoung #define ATW_IER_TCIE		BIT(0)		/* completed TX */
    361       1.1  dyoung /* abnormal interrupts: combine with ATW_IER_AIE */
    362       1.1  dyoung #define ATW_IER_GPIE		BIT(29)		/* GPIO interrupt */
    363       1.1  dyoung #define ATW_IER_LINKOFFIE	BIT(28)		/* lost beacon */
    364       1.1  dyoung #define ATW_IER_TSFTFIE		BIT(26)		/* TSFT out of range */
    365       1.1  dyoung #define ATW_IER_TSCIE		BIT(25)		/* TSC countdown expired */
    366       1.1  dyoung #define ATW_IER_SQLIE		BIT(23)		/* signal quality */
    367       1.1  dyoung #define ATW_IER_WEPIE		BIT(22)		/* finished WEP table switch */
    368       1.1  dyoung #define ATW_IER_FBEIE		BIT(13)		/* fatal bus error */
    369       1.1  dyoung #define ATW_IER_GPTIE		BIT(11)		/* general purpose timer expired */
    370       1.1  dyoung #define ATW_IER_RPSIE		BIT(8)		/* stopped receive process */
    371       1.1  dyoung #define ATW_IER_RUIE		BIT(7)		/* receive descriptor unavailable */
    372       1.1  dyoung #define ATW_IER_TUIE		BIT(5)		/* transmit underflow */
    373       1.1  dyoung #define ATW_IER_TRTIE		BIT(4)		/* exceeded transmit retry count */
    374       1.1  dyoung #define ATW_IER_TLTTIE		BIT(3)		/* transmit lifetime exceeded */
    375       1.1  dyoung #define ATW_IER_TPSIE		BIT(1)		/* stopped transmit process */
    376       1.1  dyoung #endif
    377       1.1  dyoung 
    378       1.1  dyoung #define ATW_LPC_LPCO		BIT(16)		/* lost packet counter overflow */
    379       1.1  dyoung #define ATW_LPC_LPC_MASK	BITS(0, 15)	/* lost packet counter */
    380       1.1  dyoung 
    381       1.8  dyoung #define	ATW_TEST1_CONTROL	BIT(31)		/* "0: read from dxfer_control,
    382       1.8  dyoung 						 * 1: read from dxfer_state"
    383       1.8  dyoung 						 */
    384       1.8  dyoung #define	ATW_TEST1_DBGREAD_MASK	BITS(30,28)	/* "control of read data,
    385       1.8  dyoung 						 * debug only"
    386       1.8  dyoung 						 */
    387       1.8  dyoung #define	ATW_TEST1_TXWP_MASK	BITS(27,25)	/* select ATW_WTDP content? */
    388       1.8  dyoung #define	ATW_TEST1_TXWP_TDBD	LSHIFT(0x0, ATW_TEST1_TXWP_MASK)
    389       1.8  dyoung #define	ATW_TEST1_TXWP_TDBH	LSHIFT(0x1, ATW_TEST1_TXWP_MASK)
    390       1.8  dyoung #define	ATW_TEST1_TXWP_TDBB	LSHIFT(0x2, ATW_TEST1_TXWP_MASK)
    391       1.8  dyoung #define	ATW_TEST1_TXWP_TDBP	LSHIFT(0x3, ATW_TEST1_TXWP_MASK)
    392       1.8  dyoung #define	ATW_TEST1_RSVD0_MASK	BITS(24,6)	/* reserved */
    393       1.8  dyoung #define	ATW_TEST1_TESTMODE_MASK	BITS(5,4)
    394      1.10  dyoung /* normal operation */
    395      1.10  dyoung #define	ATW_TEST1_TESTMODE_NORMAL	LSHIFT(0x0, ATW_TEST1_TESTMODE_MASK)
    396      1.10  dyoung /* MAC-only mode */
    397      1.10  dyoung #define	ATW_TEST1_TESTMODE_MACONLY	LSHIFT(0x1, ATW_TEST1_TESTMODE_MASK)
    398      1.10  dyoung /* normal operation */
    399      1.10  dyoung #define	ATW_TEST1_TESTMODE_NORMAL2	LSHIFT(0x2, ATW_TEST1_TESTMODE_MASK)
    400      1.10  dyoung /* monitor mode */
    401      1.10  dyoung #define	ATW_TEST1_TESTMODE_MONITOR	LSHIFT(0x3, ATW_TEST1_TESTMODE_MASK)
    402       1.8  dyoung 
    403       1.8  dyoung #define	ATW_TEST1_DUMP_MASK	BITS(3,0)		/* select dump signal
    404       1.8  dyoung 							 * from dxfer (huh?)
    405       1.8  dyoung 							 */
    406       1.8  dyoung 
    407       1.1  dyoung #define ATW_SPR_SRS		BIT(11)		/* activate SEEPROM access */
    408       1.1  dyoung #define ATW_SPR_SDO		BIT(3)		/* data out of SEEPROM */
    409       1.1  dyoung #define ATW_SPR_SDI		BIT(2)		/* data into SEEPROM */
    410       1.1  dyoung #define ATW_SPR_SCLK		BIT(1)		/* SEEPROM clock */
    411       1.1  dyoung #define ATW_SPR_SCS		BIT(0)		/* SEEPROM chip select */
    412       1.1  dyoung 
    413       1.1  dyoung #define ATW_TEST0_BE_MASK	BITS(31, 29)	/* Bus error state */
    414       1.1  dyoung #define ATW_TEST0_TS_MASK	BITS(28, 26)	/* Transmit process state */
    415       1.1  dyoung 
    416       1.1  dyoung /* Stopped */
    417       1.1  dyoung #define ATW_TEST0_TS_STOPPED		LSHIFT(0, ATW_TEST0_TS_MASK)
    418       1.1  dyoung /* Running - fetch transmit descriptor */
    419       1.1  dyoung #define ATW_TEST0_TS_FETCH		LSHIFT(1, ATW_TEST0_TS_MASK)
    420       1.1  dyoung /* Running - wait for end of transmission */
    421       1.1  dyoung #define ATW_TEST0_TS_WAIT		LSHIFT(2, ATW_TEST0_TS_MASK)
    422       1.1  dyoung /* Running - read buffer from memory and queue into FIFO */
    423       1.1  dyoung #define ATW_TEST0_TS_READING		LSHIFT(3, ATW_TEST0_TS_MASK)
    424       1.1  dyoung #define ATW_TEST0_TS_RESERVED1		LSHIFT(4, ATW_TEST0_TS_MASK)
    425       1.1  dyoung #define ATW_TEST0_TS_RESERVED2		LSHIFT(5, ATW_TEST0_TS_MASK)
    426       1.1  dyoung /* Suspended */
    427       1.1  dyoung #define ATW_TEST0_TS_SUSPENDED		LSHIFT(6, ATW_TEST0_TS_MASK)
    428       1.1  dyoung /* Running - close transmit descriptor */
    429       1.1  dyoung #define ATW_TEST0_TS_CLOSE		LSHIFT(7, ATW_TEST0_TS_MASK)
    430       1.1  dyoung 
    431  1.10.6.1    kent /* ADM8211C/CR registers */
    432       1.8  dyoung /* Suspended */
    433       1.8  dyoung #define ATW_C_TEST0_TS_SUSPENDED	LSHIFT(4, ATW_TEST0_TS_MASK)
    434       1.8  dyoung /* Descriptor write */
    435       1.8  dyoung #define ATW_C_TEST0_TS_CLOSE		LSHIFT(5, ATW_TEST0_TS_MASK)
    436       1.8  dyoung /* Last descriptor write */
    437       1.8  dyoung #define ATW_C_TEST0_TS_CLOSELAST	LSHIFT(6, ATW_TEST0_TS_MASK)
    438       1.8  dyoung /* FIFO full */
    439       1.8  dyoung #define ATW_C_TEST0_TS_FIFOFULL		LSHIFT(7, ATW_TEST0_TS_MASK)
    440       1.8  dyoung 
    441       1.1  dyoung #define ATW_TEST0_RS_MASK	BITS(25, 23)	/* Receive process state */
    442       1.1  dyoung 
    443       1.1  dyoung /* Stopped */
    444       1.1  dyoung #define	ATW_TEST0_RS_STOPPED		LSHIFT(0, ATW_TEST0_RS_MASK)
    445       1.1  dyoung /* Running - fetch receive descriptor */
    446       1.1  dyoung #define	ATW_TEST0_RS_FETCH		LSHIFT(1, ATW_TEST0_RS_MASK)
    447       1.1  dyoung /* Running - check for end of receive */
    448       1.1  dyoung #define	ATW_TEST0_RS_CHECK		LSHIFT(2, ATW_TEST0_RS_MASK)
    449       1.1  dyoung /* Running - wait for packet */
    450       1.1  dyoung #define	ATW_TEST0_RS_WAIT		LSHIFT(3, ATW_TEST0_RS_MASK)
    451       1.1  dyoung /* Suspended */
    452       1.1  dyoung #define	ATW_TEST0_RS_SUSPENDED		LSHIFT(4, ATW_TEST0_RS_MASK)
    453       1.1  dyoung /* Running - close receive descriptor */
    454       1.1  dyoung #define	ATW_TEST0_RS_CLOSE		LSHIFT(5, ATW_TEST0_RS_MASK)
    455       1.1  dyoung /* Running - flush current frame from FIFO */
    456       1.1  dyoung #define	ATW_TEST0_RS_FLUSH		LSHIFT(6, ATW_TEST0_RS_MASK)
    457       1.1  dyoung /* Running - queue current frame from FIFO into buffer */
    458       1.1  dyoung #define	ATW_TEST0_RS_QUEUE		LSHIFT(7, ATW_TEST0_RS_MASK)
    459       1.1  dyoung 
    460       1.1  dyoung #define ATW_TEST0_EPNE		BIT(18)		/* SEEPROM not detected */
    461       1.1  dyoung #define ATW_TEST0_EPSNM		BIT(17)		/* SEEPROM bad signature */
    462       1.1  dyoung #define ATW_TEST0_EPTYP_MASK	BIT(16)		/* SEEPROM type
    463       1.1  dyoung 						 * 1: 93c66,
    464       1.1  dyoung 						 * 0: 93c46
    465       1.1  dyoung 						 */
    466       1.1  dyoung #define	ATW_TEST0_EPTYP_93c66		ATW_TEST0_EPTYP_MASK
    467       1.1  dyoung #define	ATW_TEST0_EPTYP_93c46		0
    468       1.1  dyoung #define ATW_TEST0_EPRLD		BIT(15)		/* recall SEEPROM (write 1) */
    469       1.1  dyoung 
    470       1.1  dyoung #define ATW_WCSR_CRCT		BIT(30)		/* CRC-16 type */
    471       1.1  dyoung #define ATW_WCSR_WP1E		BIT(29)		/* match wake-up pattern 1 */
    472       1.1  dyoung #define ATW_WCSR_WP2E		BIT(28)		/* match wake-up pattern 2 */
    473       1.1  dyoung #define ATW_WCSR_WP3E		BIT(27)		/* match wake-up pattern 3 */
    474       1.1  dyoung #define ATW_WCSR_WP4E		BIT(26)		/* match wake-up pattern 4 */
    475       1.1  dyoung #define ATW_WCSR_WP5E		BIT(25)		/* match wake-up pattern 5 */
    476       1.1  dyoung #define ATW_WCSR_BLN_MASK	BITS(21, 23)	/* lose link after BLN lost
    477       1.1  dyoung 						 * beacons
    478       1.1  dyoung 						 */
    479       1.1  dyoung #define ATW_WCSR_TSFTWE		BIT(20)		/* wake up on TSFT out of
    480       1.1  dyoung 						 * range
    481       1.1  dyoung 						 */
    482       1.1  dyoung #define ATW_WCSR_TIMWE		BIT(19)		/* wake up on TIM */
    483       1.1  dyoung #define ATW_WCSR_ATIMWE		BIT(18)		/* wake up on ATIM */
    484       1.1  dyoung #define ATW_WCSR_KEYWE		BIT(17)		/* wake up on key update */
    485       1.1  dyoung #define ATW_WCSR_WFRE		BIT(10)		/* wake up on wake-up frame */
    486       1.1  dyoung #define ATW_WCSR_MPRE		BIT(9)		/* wake up on magic packet */
    487       1.1  dyoung #define ATW_WCSR_LSOE		BIT(8)		/* wake up on link loss */
    488       1.1  dyoung /* wake-up reasons correspond to enable bits */
    489       1.1  dyoung #define ATW_WCSR_KEYUP		BIT(6)		/* */
    490       1.1  dyoung #define ATW_WCSR_TSFTW		BIT(5)		/* */
    491       1.1  dyoung #define ATW_WCSR_TIMW		BIT(4)		/* */
    492       1.1  dyoung #define ATW_WCSR_ATIMW		BIT(3)		/* */
    493       1.1  dyoung #define ATW_WCSR_WFR		BIT(2)		/* */
    494       1.1  dyoung #define ATW_WCSR_MPR		BIT(1)		/* */
    495       1.1  dyoung #define ATW_WCSR_LSO		BIT(0)		/* */
    496       1.1  dyoung 
    497       1.1  dyoung #define ATW_GPTMR_COM_MASK	BIT(16)		/* continuous operation mode */
    498       1.1  dyoung #define ATW_GPTMR_GTV_MASK	BITS(0, 15)	/* set countdown in 204us ticks */
    499       1.1  dyoung 
    500       1.1  dyoung #define ATW_GPIO_EC1_MASK	BITS(25, 24)	/* GPIO1 event configuration */
    501       1.1  dyoung #define ATW_GPIO_LAT_MASK	BITS(21, 20)	/* input latch */
    502       1.1  dyoung #define ATW_GPIO_INTEN_MASK	BITS(19, 18)	/* interrupt enable */
    503       1.1  dyoung #define ATW_GPIO_EN_MASK	BITS(17, 12)	/* output enable */
    504       1.1  dyoung #define ATW_GPIO_O_MASK		BITS(11, 6)	/* output value */
    505       1.1  dyoung #define ATW_GPIO_I_MASK		BITS(5, 0)	/* pin static input */
    506       1.1  dyoung 
    507       1.1  dyoung #define ATW_BBPCTL_TWI			BIT(31)	/* Intersil 3-wire interface */
    508       1.1  dyoung #define ATW_BBPCTL_RF3KADDR_MASK	BITS(30, 24)	/* Address for RF3000 */
    509       1.1  dyoung #define ATW_BBPCTL_RF3KADDR_ADDR LSHIFT(0x20, ATW_BBPCTL_RF3KADDR_MASK)
    510       1.1  dyoung #define ATW_BBPCTL_NEGEDGE_DO		BIT(23)	/* data-out on negative edge */
    511       1.1  dyoung #define ATW_BBPCTL_NEGEDGE_DI		BIT(22)	/* data-in on negative edge */
    512       1.1  dyoung #define ATW_BBPCTL_CCA_ACTLO		BIT(21)	/* CCA low when busy */
    513       1.1  dyoung #define ATW_BBPCTL_TYPE_MASK		BITS(20, 18)	/* BBP type */
    514       1.1  dyoung #define ATW_BBPCTL_WR			BIT(17)	/* start write; reset on
    515       1.1  dyoung 						 * completion
    516       1.1  dyoung 						 */
    517       1.1  dyoung #define ATW_BBPCTL_RD		BIT(16)		/* start read; reset on
    518       1.1  dyoung 						 * completion
    519       1.1  dyoung 						 */
    520       1.1  dyoung #define ATW_BBPCTL_ADDR_MASK	BITS(15, 8)	/* BBP address */
    521       1.1  dyoung #define ATW_BBPCTL_DATA_MASK	BITS(7, 0)	/* BBP data */
    522       1.1  dyoung 
    523       1.1  dyoung #define ATW_SYNCTL_WR		BIT(31)		/* start write; reset on
    524       1.1  dyoung 						 * completion
    525       1.1  dyoung 						 */
    526       1.1  dyoung #define ATW_SYNCTL_RD		BIT(30)		/* start read; reset on
    527       1.1  dyoung 						 * completion
    528       1.1  dyoung 						 */
    529       1.1  dyoung #define ATW_SYNCTL_CS0		BIT(29)		/* chip select */
    530       1.1  dyoung #define ATW_SYNCTL_CS1		BIT(28)
    531       1.1  dyoung #define ATW_SYNCTL_CAL		BIT(27)		/* generate RF CAL pulse after
    532       1.1  dyoung 						 * Rx
    533       1.1  dyoung 						 */
    534       1.1  dyoung #define ATW_SYNCTL_SELCAL	BIT(26)		/* RF CAL source, 0: CAL bit,
    535       1.1  dyoung 						 * 1: MAC; needed by Intersil
    536       1.1  dyoung 						 * BBP
    537       1.1  dyoung 						 */
    538       1.8  dyoung #define	ATW_C_SYNCTL_MMICE	BIT(25)		/* ADM8211C/CR define this
    539       1.8  dyoung 						 * bit. 0: latch data on
    540       1.8  dyoung 						 * negative edge, 1: positive
    541       1.8  dyoung 						 * edge.
    542       1.8  dyoung 						 */
    543       1.1  dyoung #define ATW_SYNCTL_RFTYPE_MASK	BITS(24, 22)	/* RF type */
    544       1.1  dyoung #define ATW_SYNCTL_DATA_MASK	BITS(21, 0)	/* synthesizer setting */
    545       1.1  dyoung 
    546       1.1  dyoung #define ATW_PLCPHD_SIGNAL_MASK	BITS(31, 24)	/* signal field in PLCP header,
    547       1.1  dyoung 						 * only for beacon, ATIM, and
    548       1.1  dyoung 						 * RTS.
    549       1.1  dyoung 						 */
    550       1.1  dyoung #define ATW_PLCPHD_SERVICE_MASK	BITS(23, 16)	/* service field in PLCP
    551       1.8  dyoung 						 * header; with RFMD BBP,
    552       1.8  dyoung 						 * sets Tx power for beacon,
    553       1.8  dyoung 						 * RTS, ATIM.
    554       1.1  dyoung 						 */
    555       1.1  dyoung #define ATW_PLCPHD_PMBL		BIT(15)		/* 0: long preamble, 1: short */
    556       1.1  dyoung 
    557      1.10  dyoung #define	ATW_MMIWADDR_LENLO_MASK		BITS(31,24)	/* tx: written 4th */
    558      1.10  dyoung #define	ATW_MMIWADDR_LENHI_MASK		BITS(23,16)	/* tx: written 3rd */
    559      1.10  dyoung #define	ATW_MMIWADDR_GAIN_MASK		BITS(15,8)	/* tx: written 2nd */
    560      1.10  dyoung #define	ATW_MMIWADDR_RATE_MASK		BITS(7,0)	/* tx: written 1st */
    561      1.10  dyoung 
    562      1.10  dyoung /* was magic 0x100E0C0A */
    563      1.10  dyoung #define ATW_MMIWADDR_INTERSIL			  \
    564      1.10  dyoung 	(LSHIFT(0x0c, ATW_MMIWADDR_GAIN_MASK)	| \
    565      1.10  dyoung 	 LSHIFT(0x0a, ATW_MMIWADDR_RATE_MASK)	| \
    566      1.10  dyoung 	 LSHIFT(0x0e, ATW_MMIWADDR_LENHI_MASK)	| \
    567      1.10  dyoung 	 LSHIFT(0x10, ATW_MMIWADDR_LENLO_MASK))
    568       1.1  dyoung 
    569      1.10  dyoung /* was magic 0x00009101
    570      1.10  dyoung  *
    571      1.10  dyoung  * ADMtek sets the AI bit on the ATW_MMIWADDR_GAIN_MASK address to
    572      1.10  dyoung  * put the RF3000 into auto-increment mode so that it can write Tx gain,
    573      1.10  dyoung  * Tx length (high) and Tx length (low) registers back-to-back.
    574      1.10  dyoung  */
    575      1.10  dyoung #define ATW_MMIWADDR_RFMD						\
    576      1.10  dyoung 	(LSHIFT(RF3000_TWI_AI|RF3000_GAINCTL, ATW_MMIWADDR_GAIN_MASK) | \
    577      1.10  dyoung 	 LSHIFT(RF3000_CTL, ATW_MMIWADDR_RATE_MASK))
    578      1.10  dyoung 
    579      1.10  dyoung #define	ATW_MMIRADDR1_RSVD_MASK		BITS(31, 24)
    580      1.10  dyoung #define	ATW_MMIRADDR1_PWRLVL_MASK	BITS(23, 16)
    581      1.10  dyoung #define	ATW_MMIRADDR1_RSSI_MASK		BITS(15, 8)
    582      1.10  dyoung #define	ATW_MMIRADDR1_RXSTAT_MASK	BITS(7, 0)
    583       1.1  dyoung 
    584      1.10  dyoung /* was magic 0x00007c7e
    585      1.10  dyoung  *
    586      1.10  dyoung  * TBD document registers for Intersil 3861 baseband
    587      1.10  dyoung  */
    588      1.10  dyoung #define ATW_MMIRADDR1_INTERSIL	\
    589      1.10  dyoung 	(LSHIFT(0x7c, ATW_MMIRADDR1_RSSI_MASK) | \
    590      1.10  dyoung 	 LSHIFT(0x7e, ATW_MMIRADDR1_RXSTAT_MASK))
    591      1.10  dyoung 
    592      1.10  dyoung /* was magic 0x00000301 */
    593      1.10  dyoung #define ATW_MMIRADDR1_RFMD	\
    594      1.10  dyoung 	(LSHIFT(RF3000_RSSI, ATW_MMIRADDR1_RSSI_MASK) | \
    595      1.10  dyoung 	 LSHIFT(RF3000_RXSTAT, ATW_MMIRADDR1_RXSTAT_MASK))
    596      1.10  dyoung 
    597      1.10  dyoung /* was magic 0x00100000 */
    598      1.10  dyoung #define ATW_MMIRADDR2_INTERSIL	\
    599      1.10  dyoung 	(LSHIFT(0x0, ATW_MMIRADDR2_ID_MASK) | \
    600      1.10  dyoung 	 LSHIFT(0x10, ATW_MMIRADDR2_RXPECNT_MASK))
    601      1.10  dyoung 
    602      1.10  dyoung /* was magic 0x7e100000 */
    603      1.10  dyoung #define ATW_MMIRADDR2_RFMD	\
    604      1.10  dyoung 	(LSHIFT(0x7e, ATW_MMIRADDR2_ID_MASK) | \
    605      1.10  dyoung 	 LSHIFT(0x10, ATW_MMIRADDR2_RXPECNT_MASK))
    606      1.10  dyoung 
    607      1.10  dyoung #define	ATW_MMIRADDR2_ID_MASK	BITS(31, 24)	/* 1st element ID in WEP table
    608      1.10  dyoung 						 * for Probe Response (huh?)
    609      1.10  dyoung 						 */
    610      1.10  dyoung /* RXPE is re-asserted after RXPECNT * 22MHz. */
    611      1.10  dyoung #define	ATW_MMIRADDR2_RXPECNT_MASK	BITS(23, 16)
    612      1.10  dyoung #define	ATW_MMIRADDR2_PROREXT		BIT(15)		/* Probe Response
    613      1.10  dyoung 							 * 11Mb/s length
    614      1.10  dyoung 							 * extension.
    615      1.10  dyoung 							 */
    616      1.10  dyoung #define	ATW_MMIRADDR2_PRORLEN_MASK	BITS(14, 0)	/* Probe Response
    617      1.10  dyoung 							 * microsecond length
    618      1.10  dyoung 							 */
    619       1.1  dyoung 
    620       1.1  dyoung #define ATW_TXBR_ALCUPDATE_MASK	BIT(31)		/* auto-update BBP with ALCSET */
    621       1.1  dyoung #define ATW_TXBR_TBCNT_MASK	BITS(16, 20)	/* transmit burst count */
    622       1.1  dyoung #define ATW_TXBR_ALCSET_MASK	BITS(8, 15)	/* TX power level set point */
    623       1.1  dyoung #define ATW_TXBR_ALCREF_MASK	BITS(0, 7)	/* TX power level reference point */
    624       1.1  dyoung 
    625       1.1  dyoung #define ATW_ALCSTAT_MCOV_MASK	BIT(27)		/* MPDU count overflow */
    626       1.1  dyoung #define ATW_ALCSTAT_ESOV_MASK	BIT(26)		/* error sum overflow */
    627       1.1  dyoung #define ATW_ALCSTAT_MCNT_MASK	BITS(16, 25)	/* MPDU count, unsigned integer */
    628       1.1  dyoung #define ATW_ALCSTAT_ERSUM_MASK	BITS(0, 15)	/* power error sum,
    629       1.1  dyoung 						 * 2's complement signed integer
    630       1.1  dyoung 						 */
    631       1.1  dyoung 
    632       1.1  dyoung #define ATW_TOFS2_PWR1UP_MASK	BITS(31, 28)	/* delay of Tx/Rx from PE1,
    633       1.1  dyoung 						 * Radio, PHYRST change after
    634       1.1  dyoung 						 * power-up, in 2ms units
    635       1.1  dyoung 						 */
    636       1.1  dyoung #define ATW_TOFS2_PWR0PAPE_MASK	BITS(27, 24)	/* delay of PAPE going low
    637       1.1  dyoung 						 * after internal data
    638       1.1  dyoung 						 * transmit end, in us
    639       1.1  dyoung 						 */
    640       1.1  dyoung #define ATW_TOFS2_PWR1PAPE_MASK	BITS(23, 20)	/* delay of PAPE going high
    641       1.1  dyoung 						 * after TXPE asserted, in us
    642       1.1  dyoung 						 */
    643       1.1  dyoung #define ATW_TOFS2_PWR0TRSW_MASK	BITS(19, 16)	/* delay of TRSW going low
    644       1.1  dyoung 						 * after internal data transmit
    645       1.1  dyoung 						 * end, in us
    646       1.1  dyoung 						 */
    647       1.1  dyoung #define ATW_TOFS2_PWR1TRSW_MASK	BITS(15, 12)	/* delay of TRSW going high
    648       1.1  dyoung 						 * after TXPE asserted, in us
    649       1.1  dyoung 						 */
    650       1.1  dyoung #define ATW_TOFS2_PWR0PE2_MASK	BITS(11, 8)	/* delay of PE2 going low
    651       1.1  dyoung 						 * after internal data transmit
    652       1.1  dyoung 						 * end, in us
    653       1.1  dyoung 						 */
    654       1.1  dyoung #define ATW_TOFS2_PWR1PE2_MASK	BITS(7, 4)	/* delay of PE2 going high
    655       1.1  dyoung 						 * after TXPE asserted, in us
    656       1.1  dyoung 						 */
    657       1.1  dyoung #define ATW_TOFS2_PWR0TXPE_MASK	BITS(3, 0)	/* delay of TXPE going low
    658       1.1  dyoung 						 * after internal data transmit
    659       1.1  dyoung 						 * end, in us
    660       1.1  dyoung 						 */
    661       1.1  dyoung 
    662       1.1  dyoung #define ATW_CMDR_PM		BIT(19)		/* enables power mgmt
    663       1.1  dyoung 						 * capabilities.
    664       1.1  dyoung 						 */
    665       1.1  dyoung #define ATW_CMDR_APM		BIT(18)		/* APM mode, effective when
    666       1.1  dyoung 						 * PM = 1.
    667       1.1  dyoung 						 */
    668       1.1  dyoung #define ATW_CMDR_RTE		BIT(4)		/* enable Rx FIFO threshold */
    669       1.1  dyoung #define ATW_CMDR_DRT_MASK	BITS(3, 2)	/* drain Rx FIFO threshold */
    670       1.9  dyoung /* 32 bytes */
    671       1.9  dyoung #define ATW_CMDR_DRT_8DW	LSHIFT(0x0, ATW_CMDR_DRT_MASK)
    672       1.9  dyoung /* 64 bytes */
    673       1.9  dyoung #define ATW_CMDR_DRT_16DW	LSHIFT(0x1, ATW_CMDR_DRT_MASK)
    674       1.9  dyoung /* Store & Forward */
    675       1.9  dyoung #define ATW_CMDR_DRT_SF		LSHIFT(0x2, ATW_CMDR_DRT_MASK)
    676       1.9  dyoung /* Reserved */
    677       1.9  dyoung #define ATW_CMDR_DRT_RSVD	LSHIFT(0x3, ATW_CMDR_DRT_MASK)
    678       1.1  dyoung #define ATW_CMDR_SINT_MASK	BIT(1)		/* software interrupt---huh? */
    679       1.1  dyoung 
    680       1.1  dyoung /* TBD PCIC */
    681       1.1  dyoung 
    682       1.1  dyoung /* TBD PMCSR */
    683       1.1  dyoung 
    684       1.1  dyoung 
    685       1.1  dyoung #define ATW_PAR0_PAB0_MASK	BITS(0, 7)	/* MAC address byte 0 */
    686       1.1  dyoung #define ATW_PAR0_PAB1_MASK	BITS(8, 15)	/* MAC address byte 1 */
    687       1.1  dyoung #define ATW_PAR0_PAB2_MASK	BITS(16, 23)	/* MAC address byte 2 */
    688       1.1  dyoung #define ATW_PAR0_PAB3_MASK	BITS(24, 31)	/* MAC address byte 3 */
    689       1.1  dyoung 
    690  1.10.6.1    kent #define	ATW_C_PAR1_CTD		BITS(16,31)	/* Continuous Tx pattern */
    691       1.1  dyoung #define ATW_PAR1_PAB5_MASK	BITS(8, 15)	/* MAC address byte 5 */
    692       1.1  dyoung #define ATW_PAR1_PAB4_MASK	BITS(0, 7)	/* MAC address byte 4 */
    693       1.1  dyoung 
    694       1.1  dyoung #define ATW_MAR0_MAB3_MASK	BITS(31, 24)	/* multicast table bits 31:24 */
    695       1.1  dyoung #define ATW_MAR0_MAB2_MASK	BITS(23, 16)	/* multicast table bits 23:16 */
    696       1.1  dyoung #define ATW_MAR0_MAB1_MASK	BITS(15, 8)	/* multicast table bits 15:8 */
    697       1.1  dyoung #define ATW_MAR0_MAB0_MASK	BITS(7, 0)	/* multicast table bits 7:0 */
    698       1.1  dyoung 
    699       1.1  dyoung #define ATW_MAR1_MAB7_MASK	BITS(31, 24)	/* multicast table bits 63:56 */
    700       1.1  dyoung #define ATW_MAR1_MAB6_MASK	BITS(23, 16)	/* multicast table bits 55:48 */
    701       1.1  dyoung #define ATW_MAR1_MAB5_MASK	BITS(15, 8)	/* multicast table bits 47:40 */
    702       1.1  dyoung #define ATW_MAR1_MAB4_MASK	BITS(7, 0)	/* multicast table bits 39:32 */
    703       1.1  dyoung 
    704       1.1  dyoung /* ATIM destination address */
    705       1.1  dyoung #define ATW_ATIMDA0_ATIMB3_MASK	BITS(31,24)
    706       1.1  dyoung #define ATW_ATIMDA0_ATIMB2_MASK	BITS(23,16)
    707       1.1  dyoung #define ATW_ATIMDA0_ATIMB1_MASK	BITS(15,8)
    708       1.1  dyoung #define ATW_ATIMDA0_ATIMB0_MASK	BITS(7,0)
    709       1.1  dyoung 
    710       1.1  dyoung /* ATIM destination address, BSSID */
    711       1.1  dyoung #define ATW_ABDA1_BSSIDB5_MASK	BITS(31,24)
    712       1.1  dyoung #define ATW_ABDA1_BSSIDB4_MASK	BITS(23,16)
    713       1.1  dyoung #define ATW_ABDA1_ATIMB5_MASK	BITS(15,8)
    714       1.1  dyoung #define ATW_ABDA1_ATIMB4_MASK	BITS(7,0)
    715       1.1  dyoung 
    716       1.1  dyoung /* BSSID */
    717       1.1  dyoung #define ATW_BSSID0_BSSIDB3_MASK	BITS(31,24)
    718       1.1  dyoung #define ATW_BSSID0_BSSIDB2_MASK	BITS(23,16)
    719       1.1  dyoung #define ATW_BSSID0_BSSIDB1_MASK	BITS(15,8)
    720       1.1  dyoung #define ATW_BSSID0_BSSIDB0_MASK	BITS(7,0)
    721       1.1  dyoung 
    722       1.1  dyoung #define ATW_TXLMT_MTMLT_MASK	BITS(31,16)	/* max TX MSDU lifetime in TU */
    723       1.1  dyoung #define ATW_TXLMT_SRTYLIM_MASK	BITS(7,0)	/* short retry limit */
    724       1.1  dyoung 
    725       1.1  dyoung #define ATW_MIBCNT_FFCNT_MASK	BITS(31,24)	/* FCS failure count */
    726       1.1  dyoung #define ATW_MIBCNT_AFCNT_MASK	BITS(23,16)	/* ACK failure count */
    727       1.1  dyoung #define ATW_MIBCNT_RSCNT_MASK	BITS(15,8)	/* RTS success count */
    728       1.1  dyoung #define ATW_MIBCNT_RFCNT_MASK	BITS(7,0)	/* RTS failure count */
    729       1.1  dyoung 
    730       1.1  dyoung #define ATW_BCNT_PLCPH_MASK	BITS(23,16)	/* 11M PLCP length (us) */
    731       1.1  dyoung #define ATW_BCNT_PLCPL_MASK	BITS(15,8)	/* 5.5M PLCP length (us) */
    732       1.1  dyoung #define ATW_BCNT_BCNT_MASK	BITS(7,0)	/* byte count of beacon frame */
    733       1.1  dyoung 
    734       1.8  dyoung /* For ADM8211C/CR */
    735       1.8  dyoung /* ATW_C_TSC_TIMTABSEL = 1 */
    736       1.8  dyoung #define ATW_C_BCNT_EXTEN1	BIT(31)		/* 11M beacon len. extension */
    737       1.8  dyoung #define ATW_C_BCNT_BEANLEN1	BITS(30,16)	/* beacon length in us */
    738       1.8  dyoung /* ATW_C_TSC_TIMTABSEL = 0 */
    739       1.8  dyoung #define ATW_C_BCNT_EXTEN0	BIT(15)		/* 11M beacon len. extension */
    740       1.8  dyoung #define ATW_C_BCNT_BEANLEN0	BIT(14,0)	/* beacon length in us */
    741       1.8  dyoung 
    742       1.8  dyoung #define ATW_C_TSC_TIMOFS	BITS(31,24)	/* I think this is the
    743       1.8  dyoung 						 * SRAM offset for the TIM
    744       1.8  dyoung 						 */
    745       1.8  dyoung #define ATW_C_TSC_TIMLEN	BITS(21,12)	/* length of TIM */
    746       1.8  dyoung #define ATW_C_TSC_TIMTABSEL	BIT(4)		/* select TIM table 0 or 1 */
    747       1.8  dyoung #define ATW_TSC_TSC_MASK	BITS(3,0)	/* TSFT countdown value, 0
    748       1.8  dyoung 						 * disables
    749       1.8  dyoung 						 */
    750       1.1  dyoung 
    751       1.1  dyoung #define ATW_SYNRF_SELSYN	BIT(31)	/* 0: MAC controls SYN IF pins,
    752       1.1  dyoung 					 * 1: ATW_SYNRF controls SYN IF pins.
    753       1.1  dyoung 					 */
    754       1.1  dyoung #define ATW_SYNRF_SELRF		BIT(30)	/* 0: MAC controls RF IF pins,
    755       1.1  dyoung 					 * 1: ATW_SYNRF controls RF IF pins.
    756       1.1  dyoung 					 */
    757       1.1  dyoung #define ATW_SYNRF_LERF		BIT(29)	/* if SELSYN = 1, direct control of
    758       1.1  dyoung 					 * LERF# pin
    759       1.1  dyoung 					 */
    760       1.1  dyoung #define ATW_SYNRF_LEIF		BIT(28)	/* if SELSYN = 1, direct control of
    761       1.1  dyoung 					 * LEIF# pin
    762       1.1  dyoung 					 */
    763       1.1  dyoung #define ATW_SYNRF_SYNCLK	BIT(27)	/* if SELSYN = 1, direct control of
    764       1.1  dyoung 					 * SYNCLK pin
    765       1.1  dyoung 					 */
    766       1.1  dyoung #define ATW_SYNRF_SYNDATA	BIT(26)	/* if SELSYN = 1, direct control of
    767       1.1  dyoung 					 * SYNDATA pin
    768       1.1  dyoung 					 */
    769       1.1  dyoung #define ATW_SYNRF_PE1		BIT(25)	/* if SELRF = 1, direct control of
    770       1.1  dyoung 					 * PE1 pin
    771       1.1  dyoung 					 */
    772       1.1  dyoung #define ATW_SYNRF_PE2		BIT(24)	/* if SELRF = 1, direct control of
    773       1.1  dyoung 					 * PE2 pin
    774       1.1  dyoung 					 */
    775       1.1  dyoung #define ATW_SYNRF_PAPE		BIT(23)	/* if SELRF = 1, direct control of
    776       1.1  dyoung 					 * PAPE pin
    777       1.1  dyoung 					 */
    778       1.8  dyoung #define ATW_C_SYNRF_TRSW	BIT(22)	/* if SELRF = 1, direct control of
    779       1.8  dyoung 					 * TRSW pin
    780       1.8  dyoung 					 */
    781       1.8  dyoung #define ATW_C_SYNRF_TRSWN	BIT(21)	/* if SELRF = 1, direct control of
    782       1.8  dyoung 					 * TRSWn pin
    783       1.8  dyoung 					 */
    784       1.1  dyoung #define ATW_SYNRF_INTERSIL_EN	BIT(20)	/* if SELRF = 1, enables
    785       1.1  dyoung 					 * some signal used by the
    786       1.1  dyoung 					 * Intersil RF front-end?
    787       1.1  dyoung 					 * Undocumented.
    788       1.1  dyoung 					 */
    789       1.1  dyoung #define ATW_SYNRF_PHYRST	BIT(18)	/* if SELRF = 1, direct control of
    790       1.1  dyoung 					 * PHYRST# pin
    791       1.1  dyoung 					 */
    792       1.8  dyoung /* 1: force TXPE = RXPE = 1 if ATW_CMDR[27] = 0. */
    793       1.8  dyoung #define ATW_C_SYNRF_RF2958PD	ATW_SYNRF_PHYRST
    794       1.1  dyoung 
    795       1.1  dyoung #define ATW_BPLI_BP_MASK	BITS(31,16)	/* beacon interval in TU */
    796       1.1  dyoung #define ATW_BPLI_LI_MASK	BITS(15,0)	/* STA listen interval in
    797       1.1  dyoung 						 * beacon intervals
    798       1.1  dyoung 						 */
    799       1.1  dyoung 
    800       1.8  dyoung #define ATW_C_CAP0_TIMLEN1	BITS(31,24)	/* TIM table 1 len in bytes
    801       1.8  dyoung 						 * including TIM ID (XXX huh?)
    802       1.8  dyoung 						 */
    803       1.8  dyoung #define ATW_C_CAP0_TIMLEN0	BITS(23,16)	/* TIM table 0 len in bytes,
    804       1.8  dyoung 						 * including TIM ID (XXX huh?)
    805       1.8  dyoung 						 */
    806       1.8  dyoung #define	ATW_C_CAP0_CWMAX	BITS(11,8)	/* 1 <= CWMAX <= 5 fixes CW?
    807       1.8  dyoung 						 * 5 < CWMAX <= 9 sets max?
    808       1.8  dyoung 						 * 10?
    809       1.8  dyoung 						 * default 0
    810       1.8  dyoung 						 */
    811       1.1  dyoung #define ATW_CAP0_RCVDTIM	BIT(4)		/* receive every DTIM */
    812       1.1  dyoung #define ATW_CAP0_CHN_MASK	BITS(3,0)	/* current DSSS channel */
    813       1.1  dyoung 
    814       1.1  dyoung #define ATW_CAP1_CAPI_MASK	BITS(31,16)	/* capability information */
    815       1.1  dyoung #define ATW_CAP1_ATIMW_MASK	BITS(15,0)	/* ATIM window in TU */
    816       1.1  dyoung 
    817       1.1  dyoung #define ATW_RMD_ATIMST		BIT(31)		/* ATIM frame TX status */
    818       1.1  dyoung #define ATW_RMD_CFP		BIT(30)		/* CFP indicator */
    819       1.1  dyoung #define ATW_RMD_PCNT		BITS(27,16)	/* idle time between
    820       1.9  dyoung 						 * awake/ps mode, in seconds
    821       1.1  dyoung 						 */
    822       1.9  dyoung #define ATW_RMD_RMRD_MASK	BITS(15,0)	/* max RX reception duration
    823       1.1  dyoung 						 * in us
    824       1.1  dyoung 						 */
    825       1.1  dyoung 
    826       1.1  dyoung #define ATW_CFPP_CFPP		BITS(31,24)	/* CFP unit DTIM */
    827       1.1  dyoung #define ATW_CFPP_CFPMD		BITS(23,8)	/* CFP max duration in TU */
    828       1.1  dyoung #define ATW_CFPP_DTIMP		BITS(7,0)	/* DTIM period in beacon
    829       1.1  dyoung 						 * intervals
    830       1.1  dyoung 						 */
    831       1.1  dyoung #define ATW_TOFS0_USCNT_MASK	BITS(29,24)	/* number of system clocks
    832       1.1  dyoung 						 * in 1 microsecond.
    833       1.1  dyoung 						 * Depends PCI bus speed?
    834       1.1  dyoung 						 */
    835       1.8  dyoung #define ATW_C_TOFS0_TUCNT_MASK	BITS(14,10)	/* PIFS (microseconds) */
    836       1.1  dyoung #define ATW_TOFS0_TUCNT_MASK	BITS(9,0)	/* TU counter in microseconds */
    837       1.1  dyoung 
    838       1.1  dyoung /* TBD TOFS1 */
    839       1.1  dyoung #define ATW_TOFS1_TSFTOFSR_MASK	BITS(31,24)	/* RX TSFT offset in
    840       1.1  dyoung 						 * microseconds: RF+BBP
    841       1.1  dyoung 						 * latency
    842       1.1  dyoung 						 */
    843       1.1  dyoung #define ATW_TOFS1_TBTTPRE_MASK	BITS(23,8)	/* prediction time, (next
    844       1.1  dyoung 						 * Nth TBTT - TBTTOFS) in
    845       1.1  dyoung 						 * microseconds (huh?). To
    846       1.1  dyoung 						 * match TSFT[25:10] (huh?).
    847       1.1  dyoung 						 */
    848       1.9  dyoung #define	ATW_TBTTPRE_MASK	BITS(25, 10)
    849       1.1  dyoung #define ATW_TOFS1_TBTTOFS_MASK	BITS(7,0)	/* wake-up time offset before
    850       1.1  dyoung 						 * TBTT in TU
    851       1.1  dyoung 						 */
    852       1.1  dyoung #define ATW_IFST_SLOT_MASK	BITS(27,23)	/* SLOT time in us */
    853       1.1  dyoung #define ATW_IFST_SIFS_MASK	BITS(22,15)	/* SIFS time in us */
    854       1.1  dyoung #define ATW_IFST_DIFS_MASK	BITS(14,9)	/* DIFS time in us */
    855       1.1  dyoung #define ATW_IFST_EIFS_MASK	BITS(8,0)	/* EIFS time in us */
    856       1.1  dyoung 
    857       1.1  dyoung #define ATW_RSPT_MART_MASK	BITS(31,16)	/* max response time in us */
    858       1.1  dyoung #define ATW_RSPT_MIRT_MASK	BITS(15,8)	/* min response time in us */
    859       1.1  dyoung #define ATW_RSPT_TSFTOFST_MASK	BITS(7,0)	/* TX TSFT offset in us */
    860       1.1  dyoung 
    861       1.1  dyoung #define ATW_WEPCTL_WEPENABLE	BIT(31)		/* enable WEP engine */
    862       1.1  dyoung #define ATW_WEPCTL_AUTOSWITCH	BIT(30)		/* auto-switch enable (huh?) */
    863       1.1  dyoung #define ATW_WEPCTL_CURTBL	BIT(29)		/* current table in use */
    864       1.1  dyoung #define ATW_WEPCTL_WR		BIT(28)		/* */
    865       1.1  dyoung #define ATW_WEPCTL_RD		BIT(27)		/* */
    866       1.1  dyoung #define ATW_WEPCTL_WEPRXBYP	BIT(25)		/* bypass WEP on RX */
    867       1.8  dyoung #define ATW_WEPCTL_SHKEY	BIT(24)		/* 1: pass to host if tbl
    868       1.8  dyoung 						 * lookup fails, 0: use
    869       1.8  dyoung 						 * shared-key
    870       1.8  dyoung 						 */
    871       1.1  dyoung #define ATW_WEPCTL_UNKNOWN0	BIT(23)		/* has something to do with
    872       1.1  dyoung 						 * revision 0x20. Possibly
    873       1.1  dyoung 						 * selects a different WEP
    874       1.1  dyoung 						 * table.
    875       1.1  dyoung 						 */
    876       1.1  dyoung #define ATW_WEPCTL_TBLADD_MASK	BITS(8,0)	/* add to table */
    877       1.1  dyoung 
    878       1.1  dyoung /* set these bits in the second byte of a SRAM shared key record to affect
    879       1.1  dyoung  * the use and interpretation of the key in the record.
    880       1.1  dyoung  */
    881       1.1  dyoung #define ATW_WEP_ENABLED	BIT(7)
    882       1.1  dyoung #define ATW_WEP_104BIT	BIT(6)
    883       1.1  dyoung 
    884       1.1  dyoung #define ATW_WESK_DATA_MASK	BITS(15,0)	/* data */
    885       1.1  dyoung #define ATW_WEPCNT_WIEC_MASK	BITS(15,0)	/* WEP ICV error count */
    886       1.1  dyoung 
    887       1.1  dyoung #define ATW_MACTEST_FORCE_IV		BIT(23)
    888       1.1  dyoung #define ATW_MACTEST_FORCE_KEYID		BIT(22)
    889       1.1  dyoung #define ATW_MACTEST_KEYID_MASK		BITS(21,20)
    890       1.1  dyoung #define ATW_MACTEST_MMI_USETXCLK	BIT(11)
    891       1.1  dyoung 
    892       1.1  dyoung /* Function Event/Status registers */
    893       1.1  dyoung 
    894  1.10.6.1    kent #define ATW_FER_INTR		BIT(15)	/* interrupt: set regardless of mask */
    895  1.10.6.1    kent #define ATW_FER_GWAKE		BIT(4)	/* general wake-up: set regardless of mask */
    896       1.1  dyoung 
    897       1.1  dyoung #define ATW_FEMR_INTR_EN	BIT(15)	/* enable INTA# */
    898       1.1  dyoung #define ATW_FEMR_WAKEUP_EN	BIT(14)	/* enable wake-up */
    899       1.1  dyoung #define ATW_FEMR_GWAKE_EN	BIT(4)	/* enable general wake-up */
    900       1.1  dyoung 
    901       1.1  dyoung #define ATW_FPSR_INTR_STATUS	BIT(15)	/* interrupt status */
    902       1.1  dyoung #define ATW_FPSR_WAKEUP_STATUS	BIT(4)	/* CSTSCHG state */
    903       1.1  dyoung #define ATW_FFER_INTA_FORCE	BIT(15)	/* activate INTA (if not masked) */
    904       1.1  dyoung #define ATW_FFER_GWAKE_FORCE	BIT(4)	/* activate CSTSCHG (if not masked) */
    905       1.1  dyoung 
    906       1.1  dyoung /* Serial EEPROM offsets */
    907       1.1  dyoung #define ATW_SR_CLASS_CODE	(0x00/2)
    908       1.1  dyoung #define ATW_SR_FORMAT_VERSION	(0x02/2)
    909      1.10  dyoung #define		ATW_SR_MAJOR_MASK	BITS(7, 0)
    910      1.10  dyoung #define		ATW_SR_MINOR_MASK	BITS(15,8)
    911       1.1  dyoung #define ATW_SR_MAC00		(0x08/2)	/* CSR21 */
    912       1.1  dyoung #define ATW_SR_MAC01		(0x0A/2)	/* CSR21/22 */
    913       1.1  dyoung #define ATW_SR_MAC10		(0x0C/2)	/* CSR22 */
    914       1.1  dyoung #define ATW_SR_CSR20		(0x16/2)
    915       1.1  dyoung #define		ATW_SR_ANT_MASK		BITS(12, 10)
    916       1.1  dyoung #define		ATW_SR_PWRSCALE_MASK	BITS(9, 8)
    917       1.1  dyoung #define		ATW_SR_CLKSAVE_MASK	BITS(7, 6)
    918       1.1  dyoung #define		ATW_SR_RFTYPE_MASK	BITS(5, 3)
    919       1.1  dyoung #define		ATW_SR_BBPTYPE_MASK	BITS(2, 0)
    920       1.1  dyoung #define ATW_SR_CR28_CR03	(0x18/2)
    921      1.10  dyoung #define		ATW_SR_CR28_MASK	BITS(15,8)
    922      1.10  dyoung #define		ATW_SR_CR03_MASK	BITS(7, 0)
    923       1.1  dyoung #define ATW_SR_CTRY_CR29	(0x1A/2)
    924       1.1  dyoung #define		ATW_SR_CTRY_MASK	BITS(15,8)	/* country code */
    925       1.2  dyoung #define			COUNTRY_FCC	0
    926       1.2  dyoung #define			COUNTRY_IC	1
    927       1.2  dyoung #define			COUNTRY_ETSI	2
    928       1.2  dyoung #define			COUNTRY_SPAIN	3
    929       1.2  dyoung #define			COUNTRY_FRANCE	4
    930       1.2  dyoung #define			COUNTRY_MMK	5
    931       1.2  dyoung #define			COUNTRY_MMK2	6
    932      1.10  dyoung #define		ATW_SR_CR29_MASK	BITS(7, 0)
    933       1.1  dyoung #define ATW_SR_PCI_DEVICE	(0x20/2)	/* CR0 */
    934       1.1  dyoung #define ATW_SR_PCI_VENDOR	(0x22/2)	/* CR0 */
    935       1.1  dyoung #define ATW_SR_SUB_DEVICE	(0x24/2)	/* CR11 */
    936       1.1  dyoung #define ATW_SR_SUB_VENDOR	(0x26/2)	/* CR11 */
    937       1.1  dyoung #define ATW_SR_CR15		(0x28/2)
    938       1.1  dyoung #define ATW_SR_LOCISPTR		(0x2A/2)	/* CR10 */
    939       1.1  dyoung #define ATW_SR_HICISPTR		(0x2C/2)	/* CR10 */
    940       1.1  dyoung #define ATW_SR_CSR18		(0x2E/2)
    941       1.1  dyoung #define ATW_SR_D0_D1_PWR	(0x40/2)	/* CR49 */
    942       1.1  dyoung #define ATW_SR_D2_D3_PWR	(0x42/2)	/* CR49 */
    943       1.1  dyoung #define ATW_SR_CIS_WORDS	(0x52/2)
    944       1.1  dyoung /* CR17 of RFMD RF3000 BBP: returns TWO channels */
    945       1.1  dyoung #define ATW_SR_TXPOWER(chnl)		(0x54/2 + ((chnl) - 1)/2)
    946       1.1  dyoung /* CR20 of RFMD RF3000 BBP: returns TWO channels */
    947       1.1  dyoung #define ATW_SR_LPF_CUTOFF(chnl)		(0x62/2 + ((chnl) - 1)/2)
    948       1.1  dyoung /* CR21 of RFMD RF3000 BBP: returns TWO channels */
    949       1.1  dyoung #define ATW_SR_LNA_GS_THRESH(chnl)	(0x70/2 + ((chnl) - 1)/2)
    950       1.1  dyoung #define ATW_SR_CHECKSUM		(0x7e/2)	/* for data 0x00-0x7d */
    951       1.1  dyoung #define ATW_SR_CIS		(0x80/2)	/* Cardbus CIS */
    952       1.1  dyoung 
    953  1.10.6.1    kent /* Tx descriptor */
    954       1.1  dyoung struct atw_txdesc {
    955       1.1  dyoung 	u_int32_t	at_ctl;
    956       1.1  dyoung #define at_stat at_ctl
    957       1.1  dyoung 	u_int32_t	at_flags;
    958       1.1  dyoung 	u_int32_t	at_buf1;
    959       1.1  dyoung 	u_int32_t	at_buf2;
    960       1.1  dyoung };
    961       1.1  dyoung 
    962       1.1  dyoung #define ATW_TXCTL_OWN		BIT(31)		/* 1: ready to transmit */
    963       1.1  dyoung #define ATW_TXCTL_DONE		BIT(30)		/* 0: not processed */
    964       1.1  dyoung #define ATW_TXCTL_TXDR_MASK	BITS(27,20)	/* TX data rate (?) */
    965       1.1  dyoung #define ATW_TXCTL_TL_MASK	BITS(19,0)	/* retry limit, 0 - 255 */
    966       1.1  dyoung 
    967       1.1  dyoung #define ATW_TXSTAT_OWN		ATW_TXCTL_OWN	/* 0: not for transmission */
    968       1.1  dyoung #define ATW_TXSTAT_DONE		ATW_TXCTL_DONE	/* 1: been processed */
    969       1.1  dyoung #define ATW_TXSTAT_ES		BIT(29)		/* 0: TX successful */
    970       1.1  dyoung #define ATW_TXSTAT_TLT		BIT(28)		/* TX lifetime expired */
    971       1.1  dyoung #define ATW_TXSTAT_TRT		BIT(27)		/* TX retry limit expired */
    972       1.1  dyoung #define ATW_TXSTAT_TUF		BIT(26)		/* TX under-run error */
    973       1.1  dyoung #define ATW_TXSTAT_TRO		BIT(25)		/* TX over-run error */
    974       1.1  dyoung #define ATW_TXSTAT_SOFBR	BIT(24)		/* packet size != buffer size
    975       1.1  dyoung 						 * (?)
    976       1.1  dyoung 						 */
    977       1.1  dyoung #define ATW_TXSTAT_ARC_MASK	BITS(11,0)	/* accumulated retry count */
    978       1.1  dyoung 
    979       1.1  dyoung #define ATW_TXFLAG_IC		BIT(31)		/* interrupt on completion */
    980       1.1  dyoung #define ATW_TXFLAG_LS		BIT(30)		/* packet's last descriptor */
    981       1.1  dyoung #define ATW_TXFLAG_FS		BIT(29)		/* packet's first descriptor */
    982       1.1  dyoung #define ATW_TXFLAG_TER		BIT(25)		/* end of ring */
    983       1.1  dyoung #define ATW_TXFLAG_TCH		BIT(24)		/* at_buf2 is 2nd chain */
    984       1.1  dyoung #define ATW_TXFLAG_TBS2_MASK	BITS(23,12)	/* at_buf2 byte count */
    985       1.1  dyoung #define ATW_TXFLAG_TBS1_MASK	BITS(11,0)	/* at_buf1 byte count */
    986       1.1  dyoung 
    987  1.10.6.1    kent /* Rx descriptor */
    988       1.1  dyoung struct atw_rxdesc {
    989       1.1  dyoung     u_int32_t	ar_stat;
    990       1.1  dyoung     u_int32_t	ar_ctl;
    991       1.1  dyoung     u_int32_t	ar_buf1;
    992       1.1  dyoung     u_int32_t	ar_buf2;
    993       1.1  dyoung };
    994       1.1  dyoung 
    995       1.1  dyoung #define	ar_rssi	ar_ctl
    996       1.1  dyoung 
    997       1.1  dyoung #define ATW_RXCTL_RER		BIT(25)		/* end of ring */
    998       1.1  dyoung #define ATW_RXCTL_RCH		BIT(24)		/* ar_buf2 is 2nd chain */
    999       1.1  dyoung #define ATW_RXCTL_RBS2_MASK	BITS(23,12)	/* ar_buf2 byte count */
   1000       1.1  dyoung #define ATW_RXCTL_RBS1_MASK	BITS(11,0)	/* ar_buf1 byte count */
   1001       1.1  dyoung 
   1002       1.1  dyoung #define ATW_RXSTAT_OWN		BIT(31)		/* 1: NIC may fill descriptor */
   1003  1.10.6.1    kent #define ATW_RXSTAT_ES		BIT(30)		/* error summary, 0 on
   1004       1.1  dyoung 						 * success
   1005       1.1  dyoung 						 */
   1006       1.1  dyoung #define ATW_RXSTAT_SQL		BIT(29)		/* has signal quality (?) */
   1007       1.1  dyoung #define ATW_RXSTAT_DE		BIT(28)		/* descriptor error---packet is
   1008       1.1  dyoung 						 * truncated. last descriptor
   1009       1.1  dyoung 						 * only
   1010       1.1  dyoung 						 */
   1011       1.1  dyoung #define ATW_RXSTAT_FS		BIT(27)		/* packet's first descriptor */
   1012       1.1  dyoung #define ATW_RXSTAT_LS		BIT(26)		/* packet's last descriptor */
   1013       1.1  dyoung #define ATW_RXSTAT_PCF		BIT(25)		/* received during CFP */
   1014       1.1  dyoung #define ATW_RXSTAT_SFDE		BIT(24)		/* PLCP SFD error */
   1015       1.1  dyoung #define ATW_RXSTAT_SIGE		BIT(23)		/* PLCP signal error */
   1016       1.1  dyoung #define ATW_RXSTAT_CRC16E	BIT(22)		/* PLCP CRC16 error */
   1017       1.1  dyoung #define ATW_RXSTAT_RXTOE	BIT(21)		/* RX time-out, last descriptor
   1018       1.1  dyoung 						 * only.
   1019       1.1  dyoung 						 */
   1020       1.1  dyoung #define ATW_RXSTAT_CRC32E	BIT(20)		/* CRC32 error */
   1021       1.1  dyoung #define ATW_RXSTAT_ICVE		BIT(19)		/* WEP ICV error */
   1022       1.1  dyoung #define ATW_RXSTAT_DA1		BIT(17)		/* DA bit 1, admin'd address */
   1023       1.1  dyoung #define ATW_RXSTAT_DA0		BIT(16)		/* DA bit 0, group address */
   1024       1.1  dyoung #define ATW_RXSTAT_RXDR_MASK	BITS(15,12)	/* RX data rate */
   1025       1.1  dyoung #define ATW_RXSTAT_FL_MASK	BITS(11,0)	/* RX frame length, last
   1026       1.1  dyoung 						 * descriptor only
   1027       1.1  dyoung 						 */
   1028       1.1  dyoung 
   1029       1.1  dyoung /* Static RAM (contains WEP keys, beacon content). Addresses and size
   1030       1.1  dyoung  * are in 16-bit words.
   1031       1.1  dyoung  */
   1032       1.1  dyoung #define ATW_SRAM_ADDR_INDIVL_KEY	0x0
   1033       1.1  dyoung #define ATW_SRAM_ADDR_SHARED_KEY	(0x160 * 2)
   1034       1.1  dyoung #define ATW_SRAM_ADDR_SSID	(0x180 * 2)
   1035       1.1  dyoung #define ATW_SRAM_ADDR_SUPRATES	(0x191 * 2)
   1036      1.10  dyoung #define ATW_SRAM_MAXSIZE	(0x200 * 2)
   1037      1.10  dyoung #define ATW_SRAM_A_SIZE		ATW_SRAM_MAXSIZE
   1038      1.10  dyoung #define ATW_SRAM_B_SIZE		(0x1c0 * 2)
   1039       1.1  dyoung 
   1040