atwreg.h revision 1.18 1 1.18 dyoung /* $NetBSD: atwreg.h,v 1.18 2007/11/16 04:58:39 dyoung Exp $ */
2 1.1 dyoung
3 1.1 dyoung /*
4 1.1 dyoung * Copyright (c) 2003 The NetBSD Foundation, Inc. All rights reserved.
5 1.1 dyoung *
6 1.1 dyoung * This code is derived from software contributed to The NetBSD Foundation
7 1.1 dyoung * by David Young.
8 1.1 dyoung *
9 1.1 dyoung * Redistribution and use in source and binary forms, with or without
10 1.1 dyoung * modification, are permitted provided that the following conditions
11 1.1 dyoung * are met:
12 1.1 dyoung * 1. Redistributions of source code must retain the above copyright
13 1.1 dyoung * notice, this list of conditions and the following disclaimer.
14 1.1 dyoung * 2. Redistributions in binary form must reproduce the above copyright
15 1.1 dyoung * notice, this list of conditions and the following disclaimer in the
16 1.1 dyoung * documentation and/or other materials provided with the distribution.
17 1.1 dyoung * 3. All advertising materials mentioning features or use of this software
18 1.1 dyoung * must display the following acknowledgement:
19 1.1 dyoung * This product includes software developed by the NetBSD
20 1.1 dyoung * Foundation, Inc. and its contributors.
21 1.1 dyoung * 4. Neither the name of the author nor the names of any co-contributors
22 1.1 dyoung * may be used to endorse or promote products derived from this software
23 1.1 dyoung * without specific prior written permission.
24 1.1 dyoung *
25 1.1 dyoung * THIS SOFTWARE IS PROVIDED BY David Young AND CONTRIBUTORS ``AS IS'' AND
26 1.1 dyoung * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
27 1.1 dyoung * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
28 1.1 dyoung * ARE DISCLAIMED. IN NO EVENT SHALL David Young
29 1.1 dyoung * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
30 1.1 dyoung * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
31 1.1 dyoung * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
32 1.1 dyoung * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
33 1.1 dyoung * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
34 1.1 dyoung * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
35 1.1 dyoung * THE POSSIBILITY OF SUCH DAMAGE.
36 1.1 dyoung */
37 1.1 dyoung
38 1.1 dyoung /* glossary */
39 1.1 dyoung
40 1.1 dyoung /* DTIM Delivery Traffic Indication Map, sent by AP
41 1.1 dyoung * ATIM Ad Hoc Traffic Indication Map
42 1.1 dyoung * TU 1024 microseconds
43 1.1 dyoung * TSF time synchronization function
44 1.1 dyoung * TBTT target beacon transmission time
45 1.1 dyoung * DIFS distributed inter-frame space
46 1.1 dyoung * SIFS short inter-frame space
47 1.1 dyoung * EIFS extended inter-frame space
48 1.1 dyoung */
49 1.1 dyoung
50 1.13 dyoung #include <lib/libkern/libkern.h>
51 1.18 dyoung #include <dev/ic/rf3000reg.h>
52 1.18 dyoung #include <dev/ic/hfa3861areg.h>
53 1.5 dyoung
54 1.1 dyoung /* ADM8211 Host Control and Status Registers */
55 1.1 dyoung
56 1.1 dyoung #define ATW_PAR 0x00 /* PCI access */
57 1.1 dyoung #define ATW_FRCTL 0x04 /* Frame control */
58 1.1 dyoung #define ATW_TDR 0x08 /* Transmit demand */
59 1.1 dyoung #define ATW_WTDP 0x0C /* Current transmit descriptor pointer */
60 1.1 dyoung #define ATW_RDR 0x10 /* Receive demand */
61 1.1 dyoung #define ATW_WRDP 0x14 /* Current receive descriptor pointer */
62 1.1 dyoung #define ATW_RDB 0x18 /* Receive descriptor base address */
63 1.8 dyoung #define ATW_CSR3A 0x1C /* Unused (on ADM8211A) */
64 1.8 dyoung #define ATW_C_TDBH 0x1C /* Transmit descriptor base address,
65 1.8 dyoung * high-priority packet
66 1.8 dyoung */
67 1.1 dyoung #define ATW_TDBD 0x20 /* Transmit descriptor base address, DCF */
68 1.1 dyoung #define ATW_TDBP 0x24 /* Transmit descriptor base address, PCF */
69 1.1 dyoung #define ATW_STSR 0x28 /* Status */
70 1.1 dyoung #define ATW_CSR5A 0x2C /* Unused */
71 1.8 dyoung #define ATW_C_TDBB 0x2C /* Transmit descriptor base address, buffered
72 1.8 dyoung * broadcast/multicast packet
73 1.8 dyoung */
74 1.1 dyoung #define ATW_NAR 0x30 /* Network access */
75 1.1 dyoung #define ATW_CSR6A 0x34 /* Unused */
76 1.1 dyoung #define ATW_IER 0x38 /* Interrupt enable */
77 1.1 dyoung #define ATW_CSR7A 0x3C
78 1.1 dyoung #define ATW_LPC 0x40 /* Lost packet counter */
79 1.1 dyoung #define ATW_TEST1 0x44 /* Test register 1 */
80 1.1 dyoung #define ATW_SPR 0x48 /* Serial port */
81 1.1 dyoung #define ATW_TEST0 0x4C /* Test register 0 */
82 1.1 dyoung #define ATW_WCSR 0x50 /* Wake-up control/status */
83 1.1 dyoung #define ATW_WPDR 0x54 /* Wake-up pattern data */
84 1.1 dyoung #define ATW_GPTMR 0x58 /* General purpose timer */
85 1.1 dyoung #define ATW_GPIO 0x5C /* GPIO[5:0] configuration and control */
86 1.1 dyoung #define ATW_BBPCTL 0x60 /* BBP control port */
87 1.1 dyoung #define ATW_SYNCTL 0x64 /* synthesizer control port */
88 1.1 dyoung #define ATW_PLCPHD 0x68 /* PLCP header setting */
89 1.1 dyoung #define ATW_MMIWADDR 0x6C /* MMI write address */
90 1.1 dyoung #define ATW_MMIRADDR1 0x70 /* MMI read address 1 */
91 1.1 dyoung #define ATW_MMIRADDR2 0x74 /* MMI read address 2 */
92 1.1 dyoung #define ATW_TXBR 0x78 /* Transmit burst counter */
93 1.1 dyoung #define ATW_CSR15A 0x7C /* Unused */
94 1.1 dyoung #define ATW_ALCSTAT 0x80 /* ALC statistics */
95 1.1 dyoung #define ATW_TOFS2 0x84 /* Timing offset parameter 2, 16b */
96 1.1 dyoung #define ATW_CMDR 0x88 /* Command */
97 1.1 dyoung #define ATW_PCIC 0x8C /* PCI bus performance counter */
98 1.1 dyoung #define ATW_PMCSR 0x90 /* Power management command and status */
99 1.1 dyoung #define ATW_PAR0 0x94 /* Local MAC address register 0, 32b */
100 1.1 dyoung #define ATW_PAR1 0x98 /* Local MAC address register 1, 16b */
101 1.1 dyoung #define ATW_MAR0 0x9C /* Multicast address hash table register 0 */
102 1.1 dyoung #define ATW_MAR1 0xA0 /* Multicast address hash table register 1 */
103 1.1 dyoung #define ATW_ATIMDA0 0xA4 /* Ad Hoc Traffic Indication Map (ATIM)
104 1.1 dyoung * frame DA, byte[3:0]
105 1.1 dyoung */
106 1.1 dyoung #define ATW_ABDA1 0xA8 /* BSSID address byte[5:4];
107 1.1 dyoung * ATIM frame DA byte[5:4]
108 1.1 dyoung */
109 1.1 dyoung #define ATW_BSSID0 0xAC /* BSSID address byte[3:0] */
110 1.1 dyoung #define ATW_TXLMT 0xB0 /* WLAN retry limit, 8b;
111 1.1 dyoung * Max TX MSDU lifetime, 16b
112 1.1 dyoung */
113 1.1 dyoung #define ATW_MIBCNT 0xB4 /* RTS/ACK/FCS MIB count, 32b */
114 1.1 dyoung #define ATW_BCNT 0xB8 /* Beacon transmission time, 32b */
115 1.1 dyoung #define ATW_TSFTH 0xBC /* TSFT[63:32], 32b */
116 1.1 dyoung #define ATW_TSC 0xC0 /* TSFT[39:32] down count value */
117 1.1 dyoung #define ATW_SYNRF 0xC4 /* SYN RF IF direct control */
118 1.1 dyoung #define ATW_BPLI 0xC8 /* Beacon interval, 16b.
119 1.1 dyoung * STA listen interval, 16b.
120 1.1 dyoung */
121 1.1 dyoung #define ATW_CAP0 0xCC /* Current channel, 4b. RCVDTIM, 1b. */
122 1.1 dyoung #define ATW_CAP1 0xD0 /* Capability information, 16b.
123 1.1 dyoung * ATIM window, 1b.
124 1.1 dyoung */
125 1.1 dyoung #define ATW_RMD 0xD4 /* RX max reception duration, 16b */
126 1.1 dyoung #define ATW_CFPP 0xD8 /* CFP parameter, 32b */
127 1.1 dyoung #define ATW_TOFS0 0xDC /* Timing offset parameter 0, 28b */
128 1.1 dyoung #define ATW_TOFS1 0xE0 /* Timing offset parameter 1, 24b */
129 1.1 dyoung #define ATW_IFST 0xE4 /* IFS timing parameter 1, 32b */
130 1.1 dyoung #define ATW_RSPT 0xE8 /* Response time, 24b */
131 1.1 dyoung #define ATW_TSFTL 0xEC /* TSFT[31:0], 32b */
132 1.1 dyoung #define ATW_WEPCTL 0xF0 /* WEP control */
133 1.1 dyoung #define ATW_WESK 0xF4 /* Write entry for shared/individual key */
134 1.1 dyoung #define ATW_WEPCNT 0xF8 /* WEP count */
135 1.1 dyoung #define ATW_MACTEST 0xFC
136 1.1 dyoung
137 1.1 dyoung #define ATW_FER 0x100 /* Function event */
138 1.1 dyoung #define ATW_FEMR 0x104 /* Function event mask */
139 1.1 dyoung #define ATW_FPSR 0x108 /* Function present state */
140 1.1 dyoung #define ATW_FFER 0x10C /* Function force event */
141 1.1 dyoung
142 1.1 dyoung
143 1.14 dyoung #define ATW_PAR_MWIE __BIT(24) /* memory write and invalidate
144 1.1 dyoung * enable
145 1.1 dyoung */
146 1.14 dyoung #define ATW_PAR_MRLE __BIT(23) /* memory read line enable */
147 1.14 dyoung #define ATW_PAR_MRME __BIT(21) /* memory read multiple
148 1.1 dyoung * enable
149 1.1 dyoung */
150 1.14 dyoung #define ATW_PAR_RAP_MASK __BITS(17, 18) /* receive auto-polling in
151 1.1 dyoung * receive suspended state
152 1.1 dyoung */
153 1.14 dyoung #define ATW_PAR_CAL_MASK __BITS(14, 15) /* cache alignment */
154 1.1 dyoung #define ATW_PAR_CAL_PBL 0x0
155 1.1 dyoung /* min(8 DW, PBL) */
156 1.15 dyoung #define ATW_PAR_CAL_8DW __SHIFTIN(0x1, ATW_PAR_CAL_MASK)
157 1.1 dyoung /* min(16 DW, PBL) */
158 1.15 dyoung #define ATW_PAR_CAL_16DW __SHIFTIN(0x2, ATW_PAR_CAL_MASK)
159 1.1 dyoung /* min(32 DW, PBL) */
160 1.15 dyoung #define ATW_PAR_CAL_32DW __SHIFTIN(0x3, ATW_PAR_CAL_MASK)
161 1.14 dyoung #define ATW_PAR_PBL_MASK __BITS(8, 13) /* programmable burst length */
162 1.1 dyoung #define ATW_PAR_PBL_UNLIMITED 0x0
163 1.15 dyoung #define ATW_PAR_PBL_1DW __SHIFTIN(0x1, ATW_PAR_PBL_MASK)
164 1.15 dyoung #define ATW_PAR_PBL_2DW __SHIFTIN(0x2, ATW_PAR_PBL_MASK)
165 1.15 dyoung #define ATW_PAR_PBL_4DW __SHIFTIN(0x4, ATW_PAR_PBL_MASK)
166 1.15 dyoung #define ATW_PAR_PBL_8DW __SHIFTIN(0x8, ATW_PAR_PBL_MASK)
167 1.15 dyoung #define ATW_PAR_PBL_16DW __SHIFTIN(0x16, ATW_PAR_PBL_MASK)
168 1.15 dyoung #define ATW_PAR_PBL_32DW __SHIFTIN(0x32, ATW_PAR_PBL_MASK)
169 1.14 dyoung #define ATW_PAR_BLE __BIT(7) /* big/little endian selection */
170 1.14 dyoung #define ATW_PAR_DSL_MASK __BITS(2, 6) /* descriptor skip length */
171 1.14 dyoung #define ATW_PAR_BAR __BIT(1) /* bus arbitration */
172 1.14 dyoung #define ATW_PAR_SWR __BIT(0) /* software reset */
173 1.14 dyoung
174 1.14 dyoung #define ATW_FRCTL_PWRMGMT __BIT(31) /* power management */
175 1.14 dyoung #define ATW_FRCTL_VER_MASK __BITS(29, 30) /* protocol version */
176 1.14 dyoung #define ATW_FRCTL_ORDER __BIT(28) /* order bit */
177 1.14 dyoung #define ATW_FRCTL_MAXPSP __BIT(27) /* maximum power saving */
178 1.14 dyoung #define ATW_C_FRCTL_PRSP __BIT(26) /* 1: driver sends probe
179 1.8 dyoung * response
180 1.8 dyoung * 0: ASIC sends prresp
181 1.8 dyoung */
182 1.14 dyoung #define ATW_C_FRCTL_DRVBCON __BIT(25) /* 1: driver sends beacons
183 1.8 dyoung * 0: ASIC sends beacons
184 1.8 dyoung */
185 1.14 dyoung #define ATW_C_FRCTL_DRVLINKCTRL __BIT(24) /* 1: driver controls link LED
186 1.8 dyoung * 0: ASIC controls link LED
187 1.8 dyoung */
188 1.14 dyoung #define ATW_C_FRCTL_DRVLINKON __BIT(23) /* 1: turn on link LED
189 1.8 dyoung * 0: turn off link LED
190 1.8 dyoung */
191 1.14 dyoung #define ATW_C_FRCTL_CTX_DATA __BIT(22) /* 0: set by CSR28
192 1.8 dyoung * 1: random
193 1.8 dyoung */
194 1.14 dyoung #define ATW_C_FRCTL_RSVFRM __BIT(21) /* 1: receive "reserved"
195 1.8 dyoung * frames, 0: ignore
196 1.8 dyoung * reserved frames
197 1.8 dyoung */
198 1.14 dyoung #define ATW_C_FRCTL_CFEND __BIT(19) /* write to send CF_END,
199 1.8 dyoung * ADM8211C/CR clears
200 1.8 dyoung */
201 1.14 dyoung #define ATW_FRCTL_DOZEFRM __BIT(18) /* select pre-sleep frame */
202 1.14 dyoung #define ATW_FRCTL_PSAWAKE __BIT(17) /* MAC is awake (?) */
203 1.14 dyoung #define ATW_FRCTL_PSMODE __BIT(16) /* MAC is power-saving (?) */
204 1.14 dyoung #define ATW_FRCTL_AID_MASK __BITS(0, 15) /* STA Association ID */
205 1.14 dyoung
206 1.14 dyoung #define ATW_INTR_PCF __BIT(31) /* started/ended CFP */
207 1.14 dyoung #define ATW_INTR_BCNTC __BIT(30) /* transmitted IBSS beacon */
208 1.14 dyoung #define ATW_INTR_GPINT __BIT(29) /* GPIO interrupt */
209 1.14 dyoung #define ATW_INTR_LINKOFF __BIT(28) /* lost ATW_WCSR_BLN beacons */
210 1.14 dyoung #define ATW_INTR_ATIMTC __BIT(27) /* transmitted ATIM */
211 1.14 dyoung #define ATW_INTR_TSFTF __BIT(26) /* TSFT out of range */
212 1.14 dyoung #define ATW_INTR_TSCZ __BIT(25) /* TSC countdown expired */
213 1.14 dyoung #define ATW_INTR_LINKON __BIT(24) /* matched SSID, BSSID */
214 1.14 dyoung #define ATW_INTR_SQL __BIT(23) /* Marvel signal quality */
215 1.14 dyoung #define ATW_INTR_WEPTD __BIT(22) /* switched WEP table */
216 1.14 dyoung #define ATW_INTR_ATIME __BIT(21) /* ended ATIM window */
217 1.14 dyoung #define ATW_INTR_TBTT __BIT(20) /* (TBTT) Target Beacon TX Time
218 1.1 dyoung * passed
219 1.1 dyoung */
220 1.14 dyoung #define ATW_INTR_NISS __BIT(16) /* normal interrupt status
221 1.1 dyoung * summary: any of 31, 30, 27,
222 1.1 dyoung * 24, 14, 12, 6, 2, 0.
223 1.1 dyoung */
224 1.14 dyoung #define ATW_INTR_AISS __BIT(15) /* abnormal interrupt status
225 1.1 dyoung * summary: any of 29, 28, 26,
226 1.1 dyoung * 25, 23, 22, 13, 11, 8, 7, 5,
227 1.1 dyoung * 4, 3, 1.
228 1.1 dyoung */
229 1.14 dyoung #define ATW_INTR_TEIS __BIT(14) /* transmit early interrupt
230 1.1 dyoung * status: moved TX packet to
231 1.1 dyoung * FIFO
232 1.1 dyoung */
233 1.14 dyoung #define ATW_INTR_FBE __BIT(13) /* fatal bus error */
234 1.14 dyoung #define ATW_INTR_REIS __BIT(12) /* receive early interrupt
235 1.1 dyoung * status: RX packet filled
236 1.1 dyoung * its first descriptor
237 1.1 dyoung */
238 1.14 dyoung #define ATW_INTR_GPTT __BIT(11) /* general purpose timer expired */
239 1.14 dyoung #define ATW_INTR_RPS __BIT(8) /* stopped receive process */
240 1.14 dyoung #define ATW_INTR_RDU __BIT(7) /* receive descriptor
241 1.1 dyoung * unavailable
242 1.1 dyoung */
243 1.14 dyoung #define ATW_INTR_RCI __BIT(6) /* completed packet reception */
244 1.14 dyoung #define ATW_INTR_TUF __BIT(5) /* transmit underflow */
245 1.14 dyoung #define ATW_INTR_TRT __BIT(4) /* transmit retry count
246 1.1 dyoung * expired
247 1.1 dyoung */
248 1.14 dyoung #define ATW_INTR_TLT __BIT(3) /* transmit lifetime exceeded */
249 1.14 dyoung #define ATW_INTR_TDU __BIT(2) /* transmit descriptor
250 1.1 dyoung * unavailable
251 1.1 dyoung */
252 1.14 dyoung #define ATW_INTR_TPS __BIT(1) /* stopped transmit process */
253 1.14 dyoung #define ATW_INTR_TCI __BIT(0) /* completed transmit */
254 1.14 dyoung #define ATW_NAR_TXCF __BIT(31) /* stop process on TX failure */
255 1.14 dyoung #define ATW_NAR_HF __BIT(30) /* flush TX FIFO to host (?) */
256 1.14 dyoung #define ATW_NAR_UTR __BIT(29) /* select retry count source */
257 1.14 dyoung #define ATW_NAR_PCF __BIT(28) /* use one/both transmit
258 1.1 dyoung * descriptor base addresses
259 1.1 dyoung */
260 1.14 dyoung #define ATW_NAR_CFP __BIT(27) /* indicate more TX data to
261 1.1 dyoung * point coordinator
262 1.1 dyoung */
263 1.14 dyoung #define ATW_C_NAR_APSTA __BIT(26) /* 0: STA mode
264 1.8 dyoung * 1: AP mode
265 1.8 dyoung */
266 1.14 dyoung #define ATW_C_NAR_TDBBE __BIT(25) /* 0: disable TDBB
267 1.8 dyoung * 1: enable TDBB
268 1.8 dyoung */
269 1.14 dyoung #define ATW_C_NAR_TDBHE __BIT(24) /* 0: disable TDBH
270 1.8 dyoung * 1: enable TDBH
271 1.8 dyoung */
272 1.14 dyoung #define ATW_C_NAR_TDBHT __BIT(23) /* write 1 to make ASIC
273 1.8 dyoung * poll TDBH once; ASIC clears
274 1.8 dyoung */
275 1.14 dyoung #define ATW_NAR_SF __BIT(21) /* store and forward: ignore
276 1.1 dyoung * TX threshold
277 1.1 dyoung */
278 1.14 dyoung #define ATW_NAR_TR_MASK __BITS(14, 15) /* TX threshold */
279 1.15 dyoung #define ATW_NAR_TR_L64 __SHIFTIN(0x0, ATW_NAR_TR_MASK)
280 1.15 dyoung #define ATW_NAR_TR_L160 __SHIFTIN(0x2, ATW_NAR_TR_MASK)
281 1.15 dyoung #define ATW_NAR_TR_L192 __SHIFTIN(0x3, ATW_NAR_TR_MASK)
282 1.15 dyoung #define ATW_NAR_TR_H96 __SHIFTIN(0x0, ATW_NAR_TR_MASK)
283 1.15 dyoung #define ATW_NAR_TR_H288 __SHIFTIN(0x2, ATW_NAR_TR_MASK)
284 1.15 dyoung #define ATW_NAR_TR_H544 __SHIFTIN(0x3, ATW_NAR_TR_MASK)
285 1.14 dyoung #define ATW_NAR_ST __BIT(13) /* start/stop transmit */
286 1.14 dyoung #define ATW_NAR_OM_MASK __BITS(10, 11) /* operating mode */
287 1.1 dyoung #define ATW_NAR_OM_NORMAL 0x0
288 1.15 dyoung #define ATW_NAR_OM_LOOPBACK __SHIFTIN(0x1, ATW_NAR_OM_MASK)
289 1.14 dyoung #define ATW_NAR_MM __BIT(7) /* RX any multicast */
290 1.14 dyoung #define ATW_NAR_PR __BIT(6) /* promiscuous mode */
291 1.14 dyoung #define ATW_NAR_EA __BIT(5) /* match ad hoc packets (?) */
292 1.14 dyoung #define ATW_NAR_DISPCF __BIT(4) /* 1: PCF *not* supported
293 1.8 dyoung * 0: PCF supported
294 1.8 dyoung */
295 1.14 dyoung #define ATW_NAR_PB __BIT(3) /* pass bad packets */
296 1.14 dyoung #define ATW_NAR_STPDMA __BIT(2) /* stop DMA, abort packet */
297 1.14 dyoung #define ATW_NAR_SR __BIT(1) /* start/stop receive */
298 1.14 dyoung #define ATW_NAR_CTX __BIT(0) /* continuous TX mode */
299 1.1 dyoung
300 1.1 dyoung /* IER bits are identical to STSR bits. Use ATW_INTR_*. */
301 1.1 dyoung #if 0
302 1.14 dyoung #define ATW_IER_NIE __BIT(16) /* normal interrupt enable */
303 1.14 dyoung #define ATW_IER_AIE __BIT(15) /* abnormal interrupt enable */
304 1.1 dyoung /* normal interrupts: combine with ATW_IER_NIE */
305 1.14 dyoung #define ATW_IER_PCFIE __BIT(31) /* STA entered CFP */
306 1.14 dyoung #define ATW_IER_BCNTCIE __BIT(30) /* STA TX'd beacon */
307 1.14 dyoung #define ATW_IER_ATIMTCIE __BIT(27) /* transmitted ATIM */
308 1.14 dyoung #define ATW_IER_LINKONIE __BIT(24) /* matched beacon */
309 1.14 dyoung #define ATW_IER_ATIMIE __BIT(21) /* ended ATIM window */
310 1.14 dyoung #define ATW_IER_TBTTIE __BIT(20) /* TBTT */
311 1.14 dyoung #define ATW_IER_TEIE __BIT(14) /* moved TX packet to FIFO */
312 1.14 dyoung #define ATW_IER_REIE __BIT(12) /* RX packet filled its first
313 1.1 dyoung * descriptor
314 1.1 dyoung */
315 1.14 dyoung #define ATW_IER_RCIE __BIT(6) /* completed RX */
316 1.14 dyoung #define ATW_IER_TDUIE __BIT(2) /* transmit descriptor
317 1.1 dyoung * unavailable
318 1.1 dyoung */
319 1.14 dyoung #define ATW_IER_TCIE __BIT(0) /* completed TX */
320 1.1 dyoung /* abnormal interrupts: combine with ATW_IER_AIE */
321 1.14 dyoung #define ATW_IER_GPIE __BIT(29) /* GPIO interrupt */
322 1.14 dyoung #define ATW_IER_LINKOFFIE __BIT(28) /* lost beacon */
323 1.14 dyoung #define ATW_IER_TSFTFIE __BIT(26) /* TSFT out of range */
324 1.14 dyoung #define ATW_IER_TSCIE __BIT(25) /* TSC countdown expired */
325 1.14 dyoung #define ATW_IER_SQLIE __BIT(23) /* signal quality */
326 1.14 dyoung #define ATW_IER_WEPIE __BIT(22) /* finished WEP table switch */
327 1.14 dyoung #define ATW_IER_FBEIE __BIT(13) /* fatal bus error */
328 1.14 dyoung #define ATW_IER_GPTIE __BIT(11) /* general purpose timer expired */
329 1.14 dyoung #define ATW_IER_RPSIE __BIT(8) /* stopped receive process */
330 1.14 dyoung #define ATW_IER_RUIE __BIT(7) /* receive descriptor unavailable */
331 1.14 dyoung #define ATW_IER_TUIE __BIT(5) /* transmit underflow */
332 1.14 dyoung #define ATW_IER_TRTIE __BIT(4) /* exceeded transmit retry count */
333 1.14 dyoung #define ATW_IER_TLTTIE __BIT(3) /* transmit lifetime exceeded */
334 1.14 dyoung #define ATW_IER_TPSIE __BIT(1) /* stopped transmit process */
335 1.1 dyoung #endif
336 1.1 dyoung
337 1.14 dyoung #define ATW_LPC_LPCO __BIT(16) /* lost packet counter overflow */
338 1.14 dyoung #define ATW_LPC_LPC_MASK __BITS(0, 15) /* lost packet counter */
339 1.1 dyoung
340 1.14 dyoung #define ATW_TEST1_CONTROL __BIT(31) /* "0: read from dxfer_control,
341 1.8 dyoung * 1: read from dxfer_state"
342 1.8 dyoung */
343 1.14 dyoung #define ATW_TEST1_DBGREAD_MASK __BITS(30,28) /* "control of read data,
344 1.8 dyoung * debug only"
345 1.8 dyoung */
346 1.14 dyoung #define ATW_TEST1_TXWP_MASK __BITS(27,25) /* select ATW_WTDP content? */
347 1.15 dyoung #define ATW_TEST1_TXWP_TDBD __SHIFTIN(0x0, ATW_TEST1_TXWP_MASK)
348 1.15 dyoung #define ATW_TEST1_TXWP_TDBH __SHIFTIN(0x1, ATW_TEST1_TXWP_MASK)
349 1.15 dyoung #define ATW_TEST1_TXWP_TDBB __SHIFTIN(0x2, ATW_TEST1_TXWP_MASK)
350 1.15 dyoung #define ATW_TEST1_TXWP_TDBP __SHIFTIN(0x3, ATW_TEST1_TXWP_MASK)
351 1.14 dyoung #define ATW_TEST1_RSVD0_MASK __BITS(24,6) /* reserved */
352 1.14 dyoung #define ATW_TEST1_TESTMODE_MASK __BITS(5,4)
353 1.10 dyoung /* normal operation */
354 1.15 dyoung #define ATW_TEST1_TESTMODE_NORMAL __SHIFTIN(0x0, ATW_TEST1_TESTMODE_MASK)
355 1.10 dyoung /* MAC-only mode */
356 1.15 dyoung #define ATW_TEST1_TESTMODE_MACONLY __SHIFTIN(0x1, ATW_TEST1_TESTMODE_MASK)
357 1.10 dyoung /* normal operation */
358 1.15 dyoung #define ATW_TEST1_TESTMODE_NORMAL2 __SHIFTIN(0x2, ATW_TEST1_TESTMODE_MASK)
359 1.10 dyoung /* monitor mode */
360 1.15 dyoung #define ATW_TEST1_TESTMODE_MONITOR __SHIFTIN(0x3, ATW_TEST1_TESTMODE_MASK)
361 1.8 dyoung
362 1.14 dyoung #define ATW_TEST1_DUMP_MASK __BITS(3,0) /* select dump signal
363 1.14 dyoung * from dxfer (huh?)
364 1.14 dyoung */
365 1.8 dyoung
366 1.14 dyoung #define ATW_SPR_SRS __BIT(11) /* activate SEEPROM access */
367 1.14 dyoung #define ATW_SPR_SDO __BIT(3) /* data out of SEEPROM */
368 1.14 dyoung #define ATW_SPR_SDI __BIT(2) /* data into SEEPROM */
369 1.14 dyoung #define ATW_SPR_SCLK __BIT(1) /* SEEPROM clock */
370 1.14 dyoung #define ATW_SPR_SCS __BIT(0) /* SEEPROM chip select */
371 1.1 dyoung
372 1.14 dyoung #define ATW_TEST0_BE_MASK __BITS(31, 29) /* Bus error state */
373 1.14 dyoung #define ATW_TEST0_TS_MASK __BITS(28, 26) /* Transmit process state */
374 1.1 dyoung
375 1.1 dyoung /* Stopped */
376 1.15 dyoung #define ATW_TEST0_TS_STOPPED __SHIFTIN(0, ATW_TEST0_TS_MASK)
377 1.1 dyoung /* Running - fetch transmit descriptor */
378 1.15 dyoung #define ATW_TEST0_TS_FETCH __SHIFTIN(1, ATW_TEST0_TS_MASK)
379 1.1 dyoung /* Running - wait for end of transmission */
380 1.15 dyoung #define ATW_TEST0_TS_WAIT __SHIFTIN(2, ATW_TEST0_TS_MASK)
381 1.1 dyoung /* Running - read buffer from memory and queue into FIFO */
382 1.15 dyoung #define ATW_TEST0_TS_READING __SHIFTIN(3, ATW_TEST0_TS_MASK)
383 1.15 dyoung #define ATW_TEST0_TS_RESERVED1 __SHIFTIN(4, ATW_TEST0_TS_MASK)
384 1.15 dyoung #define ATW_TEST0_TS_RESERVED2 __SHIFTIN(5, ATW_TEST0_TS_MASK)
385 1.1 dyoung /* Suspended */
386 1.15 dyoung #define ATW_TEST0_TS_SUSPENDED __SHIFTIN(6, ATW_TEST0_TS_MASK)
387 1.1 dyoung /* Running - close transmit descriptor */
388 1.15 dyoung #define ATW_TEST0_TS_CLOSE __SHIFTIN(7, ATW_TEST0_TS_MASK)
389 1.1 dyoung
390 1.11 perry /* ADM8211C/CR registers */
391 1.8 dyoung /* Suspended */
392 1.15 dyoung #define ATW_C_TEST0_TS_SUSPENDED __SHIFTIN(4, ATW_TEST0_TS_MASK)
393 1.8 dyoung /* Descriptor write */
394 1.15 dyoung #define ATW_C_TEST0_TS_CLOSE __SHIFTIN(5, ATW_TEST0_TS_MASK)
395 1.8 dyoung /* Last descriptor write */
396 1.15 dyoung #define ATW_C_TEST0_TS_CLOSELAST __SHIFTIN(6, ATW_TEST0_TS_MASK)
397 1.8 dyoung /* FIFO full */
398 1.15 dyoung #define ATW_C_TEST0_TS_FIFOFULL __SHIFTIN(7, ATW_TEST0_TS_MASK)
399 1.8 dyoung
400 1.14 dyoung #define ATW_TEST0_RS_MASK __BITS(25, 23) /* Receive process state */
401 1.1 dyoung
402 1.1 dyoung /* Stopped */
403 1.15 dyoung #define ATW_TEST0_RS_STOPPED __SHIFTIN(0, ATW_TEST0_RS_MASK)
404 1.1 dyoung /* Running - fetch receive descriptor */
405 1.15 dyoung #define ATW_TEST0_RS_FETCH __SHIFTIN(1, ATW_TEST0_RS_MASK)
406 1.1 dyoung /* Running - check for end of receive */
407 1.15 dyoung #define ATW_TEST0_RS_CHECK __SHIFTIN(2, ATW_TEST0_RS_MASK)
408 1.1 dyoung /* Running - wait for packet */
409 1.15 dyoung #define ATW_TEST0_RS_WAIT __SHIFTIN(3, ATW_TEST0_RS_MASK)
410 1.1 dyoung /* Suspended */
411 1.15 dyoung #define ATW_TEST0_RS_SUSPENDED __SHIFTIN(4, ATW_TEST0_RS_MASK)
412 1.1 dyoung /* Running - close receive descriptor */
413 1.15 dyoung #define ATW_TEST0_RS_CLOSE __SHIFTIN(5, ATW_TEST0_RS_MASK)
414 1.1 dyoung /* Running - flush current frame from FIFO */
415 1.15 dyoung #define ATW_TEST0_RS_FLUSH __SHIFTIN(6, ATW_TEST0_RS_MASK)
416 1.1 dyoung /* Running - queue current frame from FIFO into buffer */
417 1.15 dyoung #define ATW_TEST0_RS_QUEUE __SHIFTIN(7, ATW_TEST0_RS_MASK)
418 1.1 dyoung
419 1.14 dyoung #define ATW_TEST0_EPNE __BIT(18) /* SEEPROM not detected */
420 1.14 dyoung #define ATW_TEST0_EPSNM __BIT(17) /* SEEPROM bad signature */
421 1.14 dyoung #define ATW_TEST0_EPTYP_MASK __BIT(16) /* SEEPROM type
422 1.1 dyoung * 1: 93c66,
423 1.1 dyoung * 0: 93c46
424 1.1 dyoung */
425 1.1 dyoung #define ATW_TEST0_EPTYP_93c66 ATW_TEST0_EPTYP_MASK
426 1.1 dyoung #define ATW_TEST0_EPTYP_93c46 0
427 1.14 dyoung #define ATW_TEST0_EPRLD __BIT(15) /* recall SEEPROM (write 1) */
428 1.1 dyoung
429 1.14 dyoung #define ATW_WCSR_CRCT __BIT(30) /* CRC-16 type */
430 1.14 dyoung #define ATW_WCSR_WP1E __BIT(29) /* match wake-up pattern 1 */
431 1.14 dyoung #define ATW_WCSR_WP2E __BIT(28) /* match wake-up pattern 2 */
432 1.14 dyoung #define ATW_WCSR_WP3E __BIT(27) /* match wake-up pattern 3 */
433 1.14 dyoung #define ATW_WCSR_WP4E __BIT(26) /* match wake-up pattern 4 */
434 1.14 dyoung #define ATW_WCSR_WP5E __BIT(25) /* match wake-up pattern 5 */
435 1.14 dyoung #define ATW_WCSR_BLN_MASK __BITS(21, 23) /* lose link after BLN lost
436 1.1 dyoung * beacons
437 1.1 dyoung */
438 1.14 dyoung #define ATW_WCSR_TSFTWE __BIT(20) /* wake up on TSFT out of
439 1.1 dyoung * range
440 1.1 dyoung */
441 1.14 dyoung #define ATW_WCSR_TIMWE __BIT(19) /* wake up on TIM */
442 1.14 dyoung #define ATW_WCSR_ATIMWE __BIT(18) /* wake up on ATIM */
443 1.14 dyoung #define ATW_WCSR_KEYWE __BIT(17) /* wake up on key update */
444 1.14 dyoung #define ATW_WCSR_WFRE __BIT(10) /* wake up on wake-up frame */
445 1.14 dyoung #define ATW_WCSR_MPRE __BIT(9) /* wake up on magic packet */
446 1.14 dyoung #define ATW_WCSR_LSOE __BIT(8) /* wake up on link loss */
447 1.1 dyoung /* wake-up reasons correspond to enable bits */
448 1.14 dyoung #define ATW_WCSR_KEYUP __BIT(6) /* */
449 1.14 dyoung #define ATW_WCSR_TSFTW __BIT(5) /* */
450 1.14 dyoung #define ATW_WCSR_TIMW __BIT(4) /* */
451 1.14 dyoung #define ATW_WCSR_ATIMW __BIT(3) /* */
452 1.14 dyoung #define ATW_WCSR_WFR __BIT(2) /* */
453 1.14 dyoung #define ATW_WCSR_MPR __BIT(1) /* */
454 1.14 dyoung #define ATW_WCSR_LSO __BIT(0) /* */
455 1.14 dyoung
456 1.14 dyoung #define ATW_GPTMR_COM_MASK __BIT(16) /* continuous operation mode */
457 1.14 dyoung #define ATW_GPTMR_GTV_MASK __BITS(0, 15) /* set countdown in 204us ticks */
458 1.14 dyoung
459 1.14 dyoung #define ATW_GPIO_EC1_MASK __BITS(25, 24) /* GPIO1 event configuration */
460 1.14 dyoung #define ATW_GPIO_LAT_MASK __BITS(21, 20) /* input latch */
461 1.14 dyoung #define ATW_GPIO_INTEN_MASK __BITS(19, 18) /* interrupt enable */
462 1.14 dyoung #define ATW_GPIO_EN_MASK __BITS(17, 12) /* output enable */
463 1.14 dyoung #define ATW_GPIO_O_MASK __BITS(11, 6) /* output value */
464 1.14 dyoung #define ATW_GPIO_I_MASK __BITS(5, 0) /* pin static input */
465 1.14 dyoung
466 1.14 dyoung /* Intersil 3-wire interface */
467 1.14 dyoung #define ATW_BBPCTL_TWI __BIT(31)
468 1.14 dyoung #define ATW_BBPCTL_RF3KADDR_MASK __BITS(30, 24) /* Address for RF3000 */
469 1.15 dyoung #define ATW_BBPCTL_RF3KADDR_ADDR __SHIFTIN(0x20, ATW_BBPCTL_RF3KADDR_MASK)
470 1.14 dyoung /* data-out on negative edge */
471 1.14 dyoung #define ATW_BBPCTL_NEGEDGE_DO __BIT(23)
472 1.14 dyoung /* data-in on negative edge */
473 1.14 dyoung #define ATW_BBPCTL_NEGEDGE_DI __BIT(22)
474 1.14 dyoung #define ATW_BBPCTL_CCA_ACTLO __BIT(21) /* CCA low when busy */
475 1.14 dyoung #define ATW_BBPCTL_TYPE_MASK __BITS(20, 18) /* BBP type */
476 1.14 dyoung /* start write; reset on completion */
477 1.14 dyoung #define ATW_BBPCTL_WR __BIT(17)
478 1.14 dyoung #define ATW_BBPCTL_RD __BIT(16) /* start read; reset on
479 1.14 dyoung * completion
480 1.14 dyoung */
481 1.14 dyoung #define ATW_BBPCTL_ADDR_MASK __BITS(15, 8) /* BBP address */
482 1.14 dyoung #define ATW_BBPCTL_DATA_MASK __BITS(7, 0) /* BBP data */
483 1.1 dyoung
484 1.14 dyoung #define ATW_SYNCTL_WR __BIT(31) /* start write; reset on
485 1.1 dyoung * completion
486 1.1 dyoung */
487 1.14 dyoung #define ATW_SYNCTL_RD __BIT(30) /* start read; reset on
488 1.1 dyoung * completion
489 1.1 dyoung */
490 1.14 dyoung #define ATW_SYNCTL_CS0 __BIT(29) /* chip select */
491 1.14 dyoung #define ATW_SYNCTL_CS1 __BIT(28)
492 1.14 dyoung #define ATW_SYNCTL_CAL __BIT(27) /* generate RF CAL pulse after
493 1.1 dyoung * Rx
494 1.1 dyoung */
495 1.14 dyoung #define ATW_SYNCTL_SELCAL __BIT(26) /* RF CAL source, 0: CAL bit,
496 1.1 dyoung * 1: MAC; needed by Intersil
497 1.1 dyoung * BBP
498 1.1 dyoung */
499 1.14 dyoung #define ATW_C_SYNCTL_MMICE __BIT(25) /* ADM8211C/CR define this
500 1.8 dyoung * bit. 0: latch data on
501 1.8 dyoung * negative edge, 1: positive
502 1.8 dyoung * edge.
503 1.8 dyoung */
504 1.14 dyoung #define ATW_SYNCTL_RFTYPE_MASK __BITS(24, 22) /* RF type */
505 1.14 dyoung #define ATW_SYNCTL_DATA_MASK __BITS(21, 0) /* synthesizer setting */
506 1.1 dyoung
507 1.14 dyoung #define ATW_PLCPHD_SIGNAL_MASK __BITS(31, 24) /* signal field in PLCP header,
508 1.1 dyoung * only for beacon, ATIM, and
509 1.1 dyoung * RTS.
510 1.1 dyoung */
511 1.14 dyoung #define ATW_PLCPHD_SERVICE_MASK __BITS(23, 16) /* service field in PLCP
512 1.8 dyoung * header; with RFMD BBP,
513 1.8 dyoung * sets Tx power for beacon,
514 1.8 dyoung * RTS, ATIM.
515 1.1 dyoung */
516 1.14 dyoung #define ATW_PLCPHD_PMBL __BIT(15) /* 0: long preamble, 1: short */
517 1.1 dyoung
518 1.14 dyoung #define ATW_MMIWADDR_LENLO_MASK __BITS(31,24) /* tx: written 4th */
519 1.14 dyoung #define ATW_MMIWADDR_LENHI_MASK __BITS(23,16) /* tx: written 3rd */
520 1.14 dyoung #define ATW_MMIWADDR_GAIN_MASK __BITS(15,8) /* tx: written 2nd */
521 1.14 dyoung #define ATW_MMIWADDR_RATE_MASK __BITS(7,0) /* tx: written 1st */
522 1.10 dyoung
523 1.10 dyoung /* was magic 0x100E0C0A */
524 1.10 dyoung #define ATW_MMIWADDR_INTERSIL \
525 1.18 dyoung (__SHIFTIN(HFA3861A_CR6, ATW_MMIWADDR_GAIN_MASK) | \
526 1.18 dyoung __SHIFTIN(HFA3861A_CR5, ATW_MMIWADDR_RATE_MASK) | \
527 1.18 dyoung __SHIFTIN(HFA3861A_CR7, ATW_MMIWADDR_LENHI_MASK) | \
528 1.18 dyoung __SHIFTIN(HFA3861A_CR8, ATW_MMIWADDR_LENLO_MASK))
529 1.1 dyoung
530 1.10 dyoung /* was magic 0x00009101
531 1.10 dyoung *
532 1.10 dyoung * ADMtek sets the AI bit on the ATW_MMIWADDR_GAIN_MASK address to
533 1.10 dyoung * put the RF3000 into auto-increment mode so that it can write Tx gain,
534 1.10 dyoung * Tx length (high) and Tx length (low) registers back-to-back.
535 1.10 dyoung */
536 1.10 dyoung #define ATW_MMIWADDR_RFMD \
537 1.15 dyoung (__SHIFTIN(RF3000_TWI_AI|RF3000_GAINCTL, ATW_MMIWADDR_GAIN_MASK) | \
538 1.15 dyoung __SHIFTIN(RF3000_CTL, ATW_MMIWADDR_RATE_MASK))
539 1.10 dyoung
540 1.14 dyoung #define ATW_MMIRADDR1_RSVD_MASK __BITS(31, 24)
541 1.14 dyoung #define ATW_MMIRADDR1_PWRLVL_MASK __BITS(23, 16)
542 1.14 dyoung #define ATW_MMIRADDR1_RSSI_MASK __BITS(15, 8)
543 1.14 dyoung #define ATW_MMIRADDR1_RXSTAT_MASK __BITS(7, 0)
544 1.1 dyoung
545 1.18 dyoung /* was magic 0x00007c7e */
546 1.10 dyoung #define ATW_MMIRADDR1_INTERSIL \
547 1.18 dyoung (__SHIFTIN(HFA3861A_CR61, ATW_MMIRADDR1_RSSI_MASK) | \
548 1.18 dyoung __SHIFTIN(HFA3861A_CR62, ATW_MMIRADDR1_RXSTAT_MASK))
549 1.10 dyoung
550 1.10 dyoung /* was magic 0x00000301 */
551 1.10 dyoung #define ATW_MMIRADDR1_RFMD \
552 1.15 dyoung (__SHIFTIN(RF3000_RSSI, ATW_MMIRADDR1_RSSI_MASK) | \
553 1.15 dyoung __SHIFTIN(RF3000_RXSTAT, ATW_MMIRADDR1_RXSTAT_MASK))
554 1.10 dyoung
555 1.10 dyoung /* was magic 0x00100000 */
556 1.10 dyoung #define ATW_MMIRADDR2_INTERSIL \
557 1.15 dyoung (__SHIFTIN(0x0, ATW_MMIRADDR2_ID_MASK) | \
558 1.15 dyoung __SHIFTIN(0x10, ATW_MMIRADDR2_RXPECNT_MASK))
559 1.10 dyoung
560 1.10 dyoung /* was magic 0x7e100000 */
561 1.10 dyoung #define ATW_MMIRADDR2_RFMD \
562 1.15 dyoung (__SHIFTIN(0x7e, ATW_MMIRADDR2_ID_MASK) | \
563 1.15 dyoung __SHIFTIN(0x10, ATW_MMIRADDR2_RXPECNT_MASK))
564 1.10 dyoung
565 1.14 dyoung #define ATW_MMIRADDR2_ID_MASK __BITS(31, 24) /* 1st element ID in WEP table
566 1.10 dyoung * for Probe Response (huh?)
567 1.10 dyoung */
568 1.10 dyoung /* RXPE is re-asserted after RXPECNT * 22MHz. */
569 1.14 dyoung #define ATW_MMIRADDR2_RXPECNT_MASK __BITS(23, 16)
570 1.14 dyoung #define ATW_MMIRADDR2_PROREXT __BIT(15) /* Probe Response
571 1.10 dyoung * 11Mb/s length
572 1.10 dyoung * extension.
573 1.10 dyoung */
574 1.14 dyoung #define ATW_MMIRADDR2_PRORLEN_MASK __BITS(14, 0) /* Probe Response
575 1.10 dyoung * microsecond length
576 1.10 dyoung */
577 1.1 dyoung
578 1.14 dyoung /* auto-update BBP with ALCSET */
579 1.14 dyoung #define ATW_TXBR_ALCUPDATE_MASK __BIT(31)
580 1.14 dyoung #define ATW_TXBR_TBCNT_MASK __BITS(16, 20) /* transmit burst count */
581 1.14 dyoung #define ATW_TXBR_ALCSET_MASK __BITS(8, 15) /* TX power level set point */
582 1.14 dyoung #define ATW_TXBR_ALCREF_MASK __BITS(0, 7) /* TX power level reference point */
583 1.14 dyoung
584 1.14 dyoung #define ATW_ALCSTAT_MCOV_MASK __BIT(27) /* MPDU count overflow */
585 1.14 dyoung #define ATW_ALCSTAT_ESOV_MASK __BIT(26) /* error sum overflow */
586 1.14 dyoung #define ATW_ALCSTAT_MCNT_MASK __BITS(16, 25) /* MPDU count, unsigned integer */
587 1.14 dyoung #define ATW_ALCSTAT_ERSUM_MASK __BITS(0, 15) /* power error sum,
588 1.1 dyoung * 2's complement signed integer
589 1.1 dyoung */
590 1.1 dyoung
591 1.14 dyoung #define ATW_TOFS2_PWR1UP_MASK __BITS(31, 28) /* delay of Tx/Rx from PE1,
592 1.1 dyoung * Radio, PHYRST change after
593 1.1 dyoung * power-up, in 2ms units
594 1.1 dyoung */
595 1.14 dyoung #define ATW_TOFS2_PWR0PAPE_MASK __BITS(27, 24) /* delay of PAPE going low
596 1.1 dyoung * after internal data
597 1.1 dyoung * transmit end, in us
598 1.1 dyoung */
599 1.14 dyoung #define ATW_TOFS2_PWR1PAPE_MASK __BITS(23, 20) /* delay of PAPE going high
600 1.1 dyoung * after TXPE asserted, in us
601 1.1 dyoung */
602 1.14 dyoung #define ATW_TOFS2_PWR0TRSW_MASK __BITS(19, 16) /* delay of TRSW going low
603 1.1 dyoung * after internal data transmit
604 1.1 dyoung * end, in us
605 1.1 dyoung */
606 1.14 dyoung #define ATW_TOFS2_PWR1TRSW_MASK __BITS(15, 12) /* delay of TRSW going high
607 1.1 dyoung * after TXPE asserted, in us
608 1.1 dyoung */
609 1.14 dyoung #define ATW_TOFS2_PWR0PE2_MASK __BITS(11, 8) /* delay of PE2 going low
610 1.1 dyoung * after internal data transmit
611 1.1 dyoung * end, in us
612 1.1 dyoung */
613 1.14 dyoung #define ATW_TOFS2_PWR1PE2_MASK __BITS(7, 4) /* delay of PE2 going high
614 1.1 dyoung * after TXPE asserted, in us
615 1.1 dyoung */
616 1.14 dyoung #define ATW_TOFS2_PWR0TXPE_MASK __BITS(3, 0) /* delay of TXPE going low
617 1.1 dyoung * after internal data transmit
618 1.1 dyoung * end, in us
619 1.1 dyoung */
620 1.1 dyoung
621 1.14 dyoung #define ATW_CMDR_PM __BIT(19) /* enables power mgmt
622 1.1 dyoung * capabilities.
623 1.1 dyoung */
624 1.14 dyoung #define ATW_CMDR_APM __BIT(18) /* APM mode, effective when
625 1.1 dyoung * PM = 1.
626 1.1 dyoung */
627 1.14 dyoung #define ATW_CMDR_RTE __BIT(4) /* enable Rx FIFO threshold */
628 1.14 dyoung #define ATW_CMDR_DRT_MASK __BITS(3, 2) /* drain Rx FIFO threshold */
629 1.9 dyoung /* 32 bytes */
630 1.15 dyoung #define ATW_CMDR_DRT_8DW __SHIFTIN(0x0, ATW_CMDR_DRT_MASK)
631 1.9 dyoung /* 64 bytes */
632 1.15 dyoung #define ATW_CMDR_DRT_16DW __SHIFTIN(0x1, ATW_CMDR_DRT_MASK)
633 1.9 dyoung /* Store & Forward */
634 1.15 dyoung #define ATW_CMDR_DRT_SF __SHIFTIN(0x2, ATW_CMDR_DRT_MASK)
635 1.9 dyoung /* Reserved */
636 1.15 dyoung #define ATW_CMDR_DRT_RSVD __SHIFTIN(0x3, ATW_CMDR_DRT_MASK)
637 1.14 dyoung #define ATW_CMDR_SINT_MASK __BIT(1) /* software interrupt---huh? */
638 1.1 dyoung
639 1.1 dyoung /* TBD PCIC */
640 1.1 dyoung
641 1.1 dyoung /* TBD PMCSR */
642 1.1 dyoung
643 1.1 dyoung
644 1.14 dyoung #define ATW_PAR0_PAB0_MASK __BITS(0, 7) /* MAC address byte 0 */
645 1.14 dyoung #define ATW_PAR0_PAB1_MASK __BITS(8, 15) /* MAC address byte 1 */
646 1.14 dyoung #define ATW_PAR0_PAB2_MASK __BITS(16, 23) /* MAC address byte 2 */
647 1.14 dyoung #define ATW_PAR0_PAB3_MASK __BITS(24, 31) /* MAC address byte 3 */
648 1.14 dyoung
649 1.14 dyoung #define ATW_C_PAR1_CTD __BITS(16,31) /* Continuous Tx pattern */
650 1.14 dyoung #define ATW_PAR1_PAB5_MASK __BITS(8, 15) /* MAC address byte 5 */
651 1.14 dyoung #define ATW_PAR1_PAB4_MASK __BITS(0, 7) /* MAC address byte 4 */
652 1.14 dyoung
653 1.14 dyoung #define ATW_MAR0_MAB3_MASK __BITS(31, 24) /* multicast table bits 31:24 */
654 1.14 dyoung #define ATW_MAR0_MAB2_MASK __BITS(23, 16) /* multicast table bits 23:16 */
655 1.14 dyoung #define ATW_MAR0_MAB1_MASK __BITS(15, 8) /* multicast table bits 15:8 */
656 1.14 dyoung #define ATW_MAR0_MAB0_MASK __BITS(7, 0) /* multicast table bits 7:0 */
657 1.14 dyoung
658 1.14 dyoung #define ATW_MAR1_MAB7_MASK __BITS(31, 24) /* multicast table bits 63:56 */
659 1.14 dyoung #define ATW_MAR1_MAB6_MASK __BITS(23, 16) /* multicast table bits 55:48 */
660 1.14 dyoung #define ATW_MAR1_MAB5_MASK __BITS(15, 8) /* multicast table bits 47:40 */
661 1.14 dyoung #define ATW_MAR1_MAB4_MASK __BITS(7, 0) /* multicast table bits 39:32 */
662 1.1 dyoung
663 1.1 dyoung /* ATIM destination address */
664 1.14 dyoung #define ATW_ATIMDA0_ATIMB3_MASK __BITS(31,24)
665 1.14 dyoung #define ATW_ATIMDA0_ATIMB2_MASK __BITS(23,16)
666 1.14 dyoung #define ATW_ATIMDA0_ATIMB1_MASK __BITS(15,8)
667 1.14 dyoung #define ATW_ATIMDA0_ATIMB0_MASK __BITS(7,0)
668 1.1 dyoung
669 1.1 dyoung /* ATIM destination address, BSSID */
670 1.14 dyoung #define ATW_ABDA1_BSSIDB5_MASK __BITS(31,24)
671 1.14 dyoung #define ATW_ABDA1_BSSIDB4_MASK __BITS(23,16)
672 1.14 dyoung #define ATW_ABDA1_ATIMB5_MASK __BITS(15,8)
673 1.14 dyoung #define ATW_ABDA1_ATIMB4_MASK __BITS(7,0)
674 1.1 dyoung
675 1.1 dyoung /* BSSID */
676 1.14 dyoung #define ATW_BSSID0_BSSIDB3_MASK __BITS(31,24)
677 1.14 dyoung #define ATW_BSSID0_BSSIDB2_MASK __BITS(23,16)
678 1.14 dyoung #define ATW_BSSID0_BSSIDB1_MASK __BITS(15,8)
679 1.14 dyoung #define ATW_BSSID0_BSSIDB0_MASK __BITS(7,0)
680 1.14 dyoung
681 1.14 dyoung #define ATW_TXLMT_MTMLT_MASK __BITS(31,16) /* max TX MSDU lifetime in TU */
682 1.14 dyoung #define ATW_TXLMT_SRTYLIM_MASK __BITS(7,0) /* short retry limit */
683 1.14 dyoung
684 1.14 dyoung #define ATW_MIBCNT_FFCNT_MASK __BITS(31,24) /* FCS failure count */
685 1.14 dyoung #define ATW_MIBCNT_AFCNT_MASK __BITS(23,16) /* ACK failure count */
686 1.14 dyoung #define ATW_MIBCNT_RSCNT_MASK __BITS(15,8) /* RTS success count */
687 1.14 dyoung #define ATW_MIBCNT_RFCNT_MASK __BITS(7,0) /* RTS failure count */
688 1.14 dyoung
689 1.14 dyoung #define ATW_BCNT_PLCPH_MASK __BITS(23,16) /* 11M PLCP length (us) */
690 1.14 dyoung #define ATW_BCNT_PLCPL_MASK __BITS(15,8) /* 5.5M PLCP length (us) */
691 1.14 dyoung #define ATW_BCNT_BCNT_MASK __BITS(7,0) /* byte count of beacon frame */
692 1.1 dyoung
693 1.8 dyoung /* For ADM8211C/CR */
694 1.8 dyoung /* ATW_C_TSC_TIMTABSEL = 1 */
695 1.14 dyoung #define ATW_C_BCNT_EXTEN1 __BIT(31) /* 11M beacon len. extension */
696 1.14 dyoung #define ATW_C_BCNT_BEANLEN1 __BITS(30,16) /* beacon length in us */
697 1.8 dyoung /* ATW_C_TSC_TIMTABSEL = 0 */
698 1.14 dyoung #define ATW_C_BCNT_EXTEN0 __BIT(15) /* 11M beacon len. extension */
699 1.14 dyoung #define ATW_C_BCNT_BEANLEN0 __BIT(14,0) /* beacon length in us */
700 1.8 dyoung
701 1.14 dyoung #define ATW_C_TSC_TIMOFS __BITS(31,24) /* I think this is the
702 1.8 dyoung * SRAM offset for the TIM
703 1.8 dyoung */
704 1.14 dyoung #define ATW_C_TSC_TIMLEN __BITS(21,12) /* length of TIM */
705 1.14 dyoung #define ATW_C_TSC_TIMTABSEL __BIT(4) /* select TIM table 0 or 1 */
706 1.14 dyoung #define ATW_TSC_TSC_MASK __BITS(3,0) /* TSFT countdown value, 0
707 1.8 dyoung * disables
708 1.8 dyoung */
709 1.1 dyoung
710 1.14 dyoung #define ATW_SYNRF_SELSYN __BIT(31) /* 0: MAC controls SYN IF pins,
711 1.14 dyoung * 1: ATW_SYNRF
712 1.14 dyoung * controls SYN IF
713 1.14 dyoung * pins.
714 1.14 dyoung */
715 1.14 dyoung #define ATW_SYNRF_SELRF __BIT(30) /* 0: MAC controls RF IF pins,
716 1.14 dyoung * 1: ATW_SYNRF
717 1.14 dyoung * controls RF IF pins.
718 1.14 dyoung */
719 1.14 dyoung #define ATW_SYNRF_LERF __BIT(29) /* if SELSYN = 1, direct control
720 1.14 dyoung * of LERF# pin
721 1.14 dyoung */
722 1.14 dyoung #define ATW_SYNRF_LEIF __BIT(28) /* if SELSYN = 1, direct control
723 1.14 dyoung * of LEIF# pin
724 1.14 dyoung */
725 1.14 dyoung #define ATW_SYNRF_SYNCLK __BIT(27) /* if SELSYN = 1, direct control
726 1.14 dyoung * of SYNCLK pin
727 1.14 dyoung */
728 1.14 dyoung #define ATW_SYNRF_SYNDATA __BIT(26) /* if SELSYN = 1, direct control
729 1.14 dyoung * of SYNDATA pin
730 1.14 dyoung */
731 1.14 dyoung #define ATW_SYNRF_PE1 __BIT(25) /* if SELRF = 1, direct control
732 1.14 dyoung * of PE1 pin
733 1.14 dyoung */
734 1.14 dyoung #define ATW_SYNRF_PE2 __BIT(24) /* if SELRF = 1, direct control
735 1.14 dyoung * of PE2 pin
736 1.14 dyoung */
737 1.14 dyoung #define ATW_SYNRF_PAPE __BIT(23) /* if SELRF = 1, direct control
738 1.14 dyoung * of PAPE pin
739 1.14 dyoung */
740 1.14 dyoung #define ATW_C_SYNRF_TRSW __BIT(22) /* if SELRF = 1, direct control
741 1.14 dyoung * of TRSW pin
742 1.14 dyoung */
743 1.14 dyoung #define ATW_C_SYNRF_TRSWN __BIT(21) /* if SELRF = 1, direct control
744 1.14 dyoung * of TRSWn pin
745 1.14 dyoung */
746 1.14 dyoung #define ATW_SYNRF_INTERSIL_EN __BIT(20) /* if SELRF = 1, enables
747 1.14 dyoung * some signal used by the
748 1.14 dyoung * Intersil RF front-end?
749 1.14 dyoung * Undocumented.
750 1.14 dyoung */
751 1.14 dyoung #define ATW_SYNRF_PHYRST __BIT(18) /* if SELRF = 1, direct control
752 1.14 dyoung * of PHYRST# pin
753 1.14 dyoung */
754 1.8 dyoung /* 1: force TXPE = RXPE = 1 if ATW_CMDR[27] = 0. */
755 1.8 dyoung #define ATW_C_SYNRF_RF2958PD ATW_SYNRF_PHYRST
756 1.1 dyoung
757 1.14 dyoung #define ATW_BPLI_BP_MASK __BITS(31,16) /* beacon interval in TU */
758 1.14 dyoung #define ATW_BPLI_LI_MASK __BITS(15,0) /* STA listen interval in
759 1.1 dyoung * beacon intervals
760 1.1 dyoung */
761 1.1 dyoung
762 1.14 dyoung #define ATW_C_CAP0_TIMLEN1 __BITS(31,24) /* TIM table 1 len in bytes
763 1.8 dyoung * including TIM ID (XXX huh?)
764 1.8 dyoung */
765 1.14 dyoung #define ATW_C_CAP0_TIMLEN0 __BITS(23,16) /* TIM table 0 len in bytes,
766 1.8 dyoung * including TIM ID (XXX huh?)
767 1.8 dyoung */
768 1.14 dyoung #define ATW_C_CAP0_CWMAX __BITS(11,8) /* 1 <= CWMAX <= 5 fixes CW?
769 1.8 dyoung * 5 < CWMAX <= 9 sets max?
770 1.8 dyoung * 10?
771 1.8 dyoung * default 0
772 1.8 dyoung */
773 1.14 dyoung #define ATW_CAP0_RCVDTIM __BIT(4) /* receive every DTIM */
774 1.14 dyoung #define ATW_CAP0_CHN_MASK __BITS(3,0) /* current DSSS channel */
775 1.1 dyoung
776 1.14 dyoung #define ATW_CAP1_CAPI_MASK __BITS(31,16) /* capability information */
777 1.14 dyoung #define ATW_CAP1_ATIMW_MASK __BITS(15,0) /* ATIM window in TU */
778 1.1 dyoung
779 1.14 dyoung #define ATW_RMD_ATIMST __BIT(31) /* ATIM frame TX status */
780 1.14 dyoung #define ATW_RMD_CFP __BIT(30) /* CFP indicator */
781 1.14 dyoung #define ATW_RMD_PCNT __BITS(27,16) /* idle time between
782 1.9 dyoung * awake/ps mode, in seconds
783 1.1 dyoung */
784 1.14 dyoung #define ATW_RMD_RMRD_MASK __BITS(15,0) /* max RX reception duration
785 1.1 dyoung * in us
786 1.1 dyoung */
787 1.1 dyoung
788 1.14 dyoung #define ATW_CFPP_CFPP __BITS(31,24) /* CFP unit DTIM */
789 1.14 dyoung #define ATW_CFPP_CFPMD __BITS(23,8) /* CFP max duration in TU */
790 1.14 dyoung #define ATW_CFPP_DTIMP __BITS(7,0) /* DTIM period in beacon
791 1.1 dyoung * intervals
792 1.1 dyoung */
793 1.14 dyoung #define ATW_TOFS0_USCNT_MASK __BITS(29,24) /* number of system clocks
794 1.1 dyoung * in 1 microsecond.
795 1.1 dyoung * Depends PCI bus speed?
796 1.1 dyoung */
797 1.14 dyoung #define ATW_C_TOFS0_TUCNT_MASK __BITS(14,10) /* PIFS (microseconds) */
798 1.14 dyoung #define ATW_TOFS0_TUCNT_MASK __BITS(9,0) /* TU counter in microseconds */
799 1.1 dyoung
800 1.1 dyoung /* TBD TOFS1 */
801 1.14 dyoung #define ATW_TOFS1_TSFTOFSR_MASK __BITS(31,24) /* RX TSFT offset in
802 1.1 dyoung * microseconds: RF+BBP
803 1.1 dyoung * latency
804 1.1 dyoung */
805 1.14 dyoung #define ATW_TOFS1_TBTTPRE_MASK __BITS(23,8) /* prediction time, (next
806 1.1 dyoung * Nth TBTT - TBTTOFS) in
807 1.1 dyoung * microseconds (huh?). To
808 1.1 dyoung * match TSFT[25:10] (huh?).
809 1.1 dyoung */
810 1.14 dyoung #define ATW_TBTTPRE_MASK __BITS(25, 10)
811 1.14 dyoung #define ATW_TOFS1_TBTTOFS_MASK __BITS(7,0) /* wake-up time offset before
812 1.1 dyoung * TBTT in TU
813 1.1 dyoung */
814 1.14 dyoung #define ATW_IFST_SLOT_MASK __BITS(27,23) /* SLOT time in us */
815 1.14 dyoung #define ATW_IFST_SIFS_MASK __BITS(22,15) /* SIFS time in us */
816 1.14 dyoung #define ATW_IFST_DIFS_MASK __BITS(14,9) /* DIFS time in us */
817 1.14 dyoung #define ATW_IFST_EIFS_MASK __BITS(8,0) /* EIFS time in us */
818 1.14 dyoung
819 1.14 dyoung #define ATW_RSPT_MART_MASK __BITS(31,16) /* max response time in us */
820 1.14 dyoung #define ATW_RSPT_MIRT_MASK __BITS(15,8) /* min response time in us */
821 1.14 dyoung #define ATW_RSPT_TSFTOFST_MASK __BITS(7,0) /* TX TSFT offset in us */
822 1.14 dyoung
823 1.14 dyoung #define ATW_WEPCTL_WEPENABLE __BIT(31) /* enable WEP engine */
824 1.14 dyoung #define ATW_WEPCTL_AUTOSWITCH __BIT(30) /* auto-switch enable (huh?) */
825 1.14 dyoung #define ATW_WEPCTL_CURTBL __BIT(29) /* current table in use */
826 1.14 dyoung #define ATW_WEPCTL_WR __BIT(28) /* */
827 1.14 dyoung #define ATW_WEPCTL_RD __BIT(27) /* */
828 1.14 dyoung #define ATW_WEPCTL_WEPRXBYP __BIT(25) /* bypass WEP on RX */
829 1.14 dyoung #define ATW_WEPCTL_SHKEY __BIT(24) /* 1: pass to host if tbl
830 1.8 dyoung * lookup fails, 0: use
831 1.8 dyoung * shared-key
832 1.8 dyoung */
833 1.14 dyoung #define ATW_WEPCTL_UNKNOWN0 __BIT(23) /* has something to do with
834 1.1 dyoung * revision 0x20. Possibly
835 1.1 dyoung * selects a different WEP
836 1.1 dyoung * table.
837 1.1 dyoung */
838 1.14 dyoung #define ATW_WEPCTL_TBLADD_MASK __BITS(8,0) /* add to table */
839 1.1 dyoung
840 1.1 dyoung /* set these bits in the second byte of a SRAM shared key record to affect
841 1.1 dyoung * the use and interpretation of the key in the record.
842 1.1 dyoung */
843 1.14 dyoung #define ATW_WEP_ENABLED __BIT(7)
844 1.14 dyoung #define ATW_WEP_104BIT __BIT(6)
845 1.1 dyoung
846 1.14 dyoung #define ATW_WESK_DATA_MASK __BITS(15,0) /* data */
847 1.14 dyoung #define ATW_WEPCNT_WIEC_MASK __BITS(15,0) /* WEP ICV error count */
848 1.1 dyoung
849 1.14 dyoung #define ATW_MACTEST_FORCE_IV __BIT(23)
850 1.14 dyoung #define ATW_MACTEST_FORCE_KEYID __BIT(22)
851 1.14 dyoung #define ATW_MACTEST_KEYID_MASK __BITS(21,20)
852 1.14 dyoung #define ATW_MACTEST_MMI_USETXCLK __BIT(11)
853 1.1 dyoung
854 1.1 dyoung /* Function Event/Status registers */
855 1.1 dyoung
856 1.14 dyoung /* interrupt: set regardless of mask */
857 1.14 dyoung #define ATW_FER_INTR __BIT(15)
858 1.14 dyoung /* general wake-up: set regardless of mask */
859 1.14 dyoung #define ATW_FER_GWAKE __BIT(4)
860 1.14 dyoung
861 1.14 dyoung #define ATW_FEMR_INTR_EN __BIT(15) /* enable INTA# */
862 1.14 dyoung #define ATW_FEMR_WAKEUP_EN __BIT(14) /* enable wake-up */
863 1.14 dyoung #define ATW_FEMR_GWAKE_EN __BIT(4) /* enable general wake-up */
864 1.14 dyoung
865 1.14 dyoung #define ATW_FPSR_INTR_STATUS __BIT(15) /* interrupt status */
866 1.14 dyoung #define ATW_FPSR_WAKEUP_STATUS __BIT(4) /* CSTSCHG state */
867 1.14 dyoung /* activate INTA (if not masked) */
868 1.14 dyoung #define ATW_FFER_INTA_FORCE __BIT(15)
869 1.14 dyoung /* activate CSTSCHG (if not masked) */
870 1.14 dyoung #define ATW_FFER_GWAKE_FORCE __BIT(4)
871 1.1 dyoung
872 1.1 dyoung /* Serial EEPROM offsets */
873 1.1 dyoung #define ATW_SR_CLASS_CODE (0x00/2)
874 1.1 dyoung #define ATW_SR_FORMAT_VERSION (0x02/2)
875 1.14 dyoung #define ATW_SR_MAJOR_MASK __BITS(7, 0)
876 1.14 dyoung #define ATW_SR_MINOR_MASK __BITS(15,8)
877 1.1 dyoung #define ATW_SR_MAC00 (0x08/2) /* CSR21 */
878 1.1 dyoung #define ATW_SR_MAC01 (0x0A/2) /* CSR21/22 */
879 1.1 dyoung #define ATW_SR_MAC10 (0x0C/2) /* CSR22 */
880 1.1 dyoung #define ATW_SR_CSR20 (0x16/2)
881 1.14 dyoung #define ATW_SR_ANT_MASK __BITS(12, 10)
882 1.14 dyoung #define ATW_SR_PWRSCALE_MASK __BITS(9, 8)
883 1.14 dyoung #define ATW_SR_CLKSAVE_MASK __BITS(7, 6)
884 1.14 dyoung #define ATW_SR_RFTYPE_MASK __BITS(5, 3)
885 1.14 dyoung #define ATW_SR_BBPTYPE_MASK __BITS(2, 0)
886 1.1 dyoung #define ATW_SR_CR28_CR03 (0x18/2)
887 1.14 dyoung #define ATW_SR_CR28_MASK __BITS(15,8)
888 1.14 dyoung #define ATW_SR_CR03_MASK __BITS(7, 0)
889 1.1 dyoung #define ATW_SR_CTRY_CR29 (0x1A/2)
890 1.14 dyoung #define ATW_SR_CTRY_MASK __BITS(15,8) /* country code */
891 1.2 dyoung #define COUNTRY_FCC 0
892 1.2 dyoung #define COUNTRY_IC 1
893 1.2 dyoung #define COUNTRY_ETSI 2
894 1.2 dyoung #define COUNTRY_SPAIN 3
895 1.2 dyoung #define COUNTRY_FRANCE 4
896 1.2 dyoung #define COUNTRY_MMK 5
897 1.2 dyoung #define COUNTRY_MMK2 6
898 1.14 dyoung #define ATW_SR_CR29_MASK __BITS(7, 0)
899 1.1 dyoung #define ATW_SR_PCI_DEVICE (0x20/2) /* CR0 */
900 1.1 dyoung #define ATW_SR_PCI_VENDOR (0x22/2) /* CR0 */
901 1.1 dyoung #define ATW_SR_SUB_DEVICE (0x24/2) /* CR11 */
902 1.1 dyoung #define ATW_SR_SUB_VENDOR (0x26/2) /* CR11 */
903 1.1 dyoung #define ATW_SR_CR15 (0x28/2)
904 1.1 dyoung #define ATW_SR_LOCISPTR (0x2A/2) /* CR10 */
905 1.1 dyoung #define ATW_SR_HICISPTR (0x2C/2) /* CR10 */
906 1.1 dyoung #define ATW_SR_CSR18 (0x2E/2)
907 1.1 dyoung #define ATW_SR_D0_D1_PWR (0x40/2) /* CR49 */
908 1.1 dyoung #define ATW_SR_D2_D3_PWR (0x42/2) /* CR49 */
909 1.1 dyoung #define ATW_SR_CIS_WORDS (0x52/2)
910 1.1 dyoung /* CR17 of RFMD RF3000 BBP: returns TWO channels */
911 1.1 dyoung #define ATW_SR_TXPOWER(chnl) (0x54/2 + ((chnl) - 1)/2)
912 1.1 dyoung /* CR20 of RFMD RF3000 BBP: returns TWO channels */
913 1.1 dyoung #define ATW_SR_LPF_CUTOFF(chnl) (0x62/2 + ((chnl) - 1)/2)
914 1.1 dyoung /* CR21 of RFMD RF3000 BBP: returns TWO channels */
915 1.1 dyoung #define ATW_SR_LNA_GS_THRESH(chnl) (0x70/2 + ((chnl) - 1)/2)
916 1.1 dyoung #define ATW_SR_CHECKSUM (0x7e/2) /* for data 0x00-0x7d */
917 1.1 dyoung #define ATW_SR_CIS (0x80/2) /* Cardbus CIS */
918 1.1 dyoung
919 1.11 perry /* Tx descriptor */
920 1.1 dyoung struct atw_txdesc {
921 1.16 dyoung volatile uint32_t at_ctl;
922 1.1 dyoung #define at_stat at_ctl
923 1.16 dyoung volatile uint32_t at_flags;
924 1.16 dyoung volatile uint32_t at_buf1;
925 1.16 dyoung volatile uint32_t at_buf2;
926 1.17 dyoung } __attribute__((__packed__, __aligned__(4)));
927 1.1 dyoung
928 1.14 dyoung #define ATW_TXCTL_OWN __BIT(31) /* 1: ready to transmit */
929 1.14 dyoung #define ATW_TXCTL_DONE __BIT(30) /* 0: not processed */
930 1.14 dyoung #define ATW_TXCTL_TXDR_MASK __BITS(27,20) /* TX data rate (?) */
931 1.14 dyoung #define ATW_TXCTL_TL_MASK __BITS(19,0) /* retry limit, 0 - 255 */
932 1.1 dyoung
933 1.1 dyoung #define ATW_TXSTAT_OWN ATW_TXCTL_OWN /* 0: not for transmission */
934 1.1 dyoung #define ATW_TXSTAT_DONE ATW_TXCTL_DONE /* 1: been processed */
935 1.14 dyoung #define ATW_TXSTAT_ES __BIT(29) /* 0: TX successful */
936 1.14 dyoung #define ATW_TXSTAT_TLT __BIT(28) /* TX lifetime expired */
937 1.14 dyoung #define ATW_TXSTAT_TRT __BIT(27) /* TX retry limit expired */
938 1.14 dyoung #define ATW_TXSTAT_TUF __BIT(26) /* TX under-run error */
939 1.14 dyoung #define ATW_TXSTAT_TRO __BIT(25) /* TX over-run error */
940 1.14 dyoung #define ATW_TXSTAT_SOFBR __BIT(24) /* packet size != buffer size
941 1.1 dyoung * (?)
942 1.1 dyoung */
943 1.14 dyoung #define ATW_TXSTAT_ARC_MASK __BITS(11,0) /* accumulated retry count */
944 1.1 dyoung
945 1.14 dyoung #define ATW_TXFLAG_IC __BIT(31) /* interrupt on completion */
946 1.14 dyoung #define ATW_TXFLAG_LS __BIT(30) /* packet's last descriptor */
947 1.14 dyoung #define ATW_TXFLAG_FS __BIT(29) /* packet's first descriptor */
948 1.14 dyoung #define ATW_TXFLAG_TER __BIT(25) /* end of ring */
949 1.14 dyoung #define ATW_TXFLAG_TCH __BIT(24) /* at_buf2 is 2nd chain */
950 1.14 dyoung #define ATW_TXFLAG_TBS2_MASK __BITS(23,12) /* at_buf2 byte count */
951 1.14 dyoung #define ATW_TXFLAG_TBS1_MASK __BITS(11,0) /* at_buf1 byte count */
952 1.1 dyoung
953 1.11 perry /* Rx descriptor */
954 1.1 dyoung struct atw_rxdesc {
955 1.16 dyoung volatile uint32_t ar_stat;
956 1.18 dyoung volatile uint32_t ar_ctlrssi;
957 1.16 dyoung volatile uint32_t ar_buf1;
958 1.16 dyoung volatile uint32_t ar_buf2;
959 1.17 dyoung } __attribute__((__packed__, __aligned__(4)));
960 1.1 dyoung
961 1.14 dyoung #define ATW_RXCTL_RER __BIT(25) /* end of ring */
962 1.14 dyoung #define ATW_RXCTL_RCH __BIT(24) /* ar_buf2 is 2nd chain */
963 1.14 dyoung #define ATW_RXCTL_RBS2_MASK __BITS(23,12) /* ar_buf2 byte count */
964 1.14 dyoung #define ATW_RXCTL_RBS1_MASK __BITS(11,0) /* ar_buf1 byte count */
965 1.1 dyoung
966 1.14 dyoung #define ATW_RXSTAT_OWN __BIT(31) /* 1: NIC may fill descriptor */
967 1.14 dyoung #define ATW_RXSTAT_ES __BIT(30) /* error summary, 0 on
968 1.1 dyoung * success
969 1.1 dyoung */
970 1.14 dyoung #define ATW_RXSTAT_SQL __BIT(29) /* has signal quality (?) */
971 1.14 dyoung #define ATW_RXSTAT_DE __BIT(28) /* descriptor error---packet is
972 1.1 dyoung * truncated. last descriptor
973 1.1 dyoung * only
974 1.1 dyoung */
975 1.14 dyoung #define ATW_RXSTAT_FS __BIT(27) /* packet's first descriptor */
976 1.14 dyoung #define ATW_RXSTAT_LS __BIT(26) /* packet's last descriptor */
977 1.14 dyoung #define ATW_RXSTAT_PCF __BIT(25) /* received during CFP */
978 1.14 dyoung #define ATW_RXSTAT_SFDE __BIT(24) /* PLCP SFD error */
979 1.14 dyoung #define ATW_RXSTAT_SIGE __BIT(23) /* PLCP signal error */
980 1.14 dyoung #define ATW_RXSTAT_CRC16E __BIT(22) /* PLCP CRC16 error */
981 1.14 dyoung #define ATW_RXSTAT_RXTOE __BIT(21) /* RX time-out, last descriptor
982 1.1 dyoung * only.
983 1.1 dyoung */
984 1.14 dyoung #define ATW_RXSTAT_CRC32E __BIT(20) /* CRC32 error */
985 1.14 dyoung #define ATW_RXSTAT_ICVE __BIT(19) /* WEP ICV error */
986 1.14 dyoung #define ATW_RXSTAT_DA1 __BIT(17) /* DA bit 1, admin'd address */
987 1.14 dyoung #define ATW_RXSTAT_DA0 __BIT(16) /* DA bit 0, group address */
988 1.14 dyoung #define ATW_RXSTAT_RXDR_MASK __BITS(15,12) /* RX data rate */
989 1.14 dyoung #define ATW_RXSTAT_FL_MASK __BITS(11,0) /* RX frame length, last
990 1.1 dyoung * descriptor only
991 1.1 dyoung */
992 1.1 dyoung
993 1.1 dyoung /* Static RAM (contains WEP keys, beacon content). Addresses and size
994 1.1 dyoung * are in 16-bit words.
995 1.1 dyoung */
996 1.1 dyoung #define ATW_SRAM_ADDR_INDIVL_KEY 0x0
997 1.1 dyoung #define ATW_SRAM_ADDR_SHARED_KEY (0x160 * 2)
998 1.1 dyoung #define ATW_SRAM_ADDR_SSID (0x180 * 2)
999 1.1 dyoung #define ATW_SRAM_ADDR_SUPRATES (0x191 * 2)
1000 1.10 dyoung #define ATW_SRAM_MAXSIZE (0x200 * 2)
1001 1.10 dyoung #define ATW_SRAM_A_SIZE ATW_SRAM_MAXSIZE
1002 1.10 dyoung #define ATW_SRAM_B_SIZE (0x1c0 * 2)
1003 1.1 dyoung
1004