Home | History | Annotate | Line # | Download | only in ic
atwvar.h revision 1.24
      1 /*	$NetBSD: atwvar.h,v 1.24 2007/11/16 04:58:39 dyoung Exp $	*/
      2 
      3 /*
      4  * Copyright (c) 2003, 2004 The NetBSD Foundation, Inc.  All rights reserved.
      5  *
      6  * This code is derived from software contributed to The NetBSD Foundation
      7  * by David Young.
      8  *
      9  * Redistribution and use in source and binary forms, with or without
     10  * modification, are permitted provided that the following conditions
     11  * are met:
     12  * 1. Redistributions of source code must retain the above copyright
     13  *    notice, this list of conditions and the following disclaimer.
     14  * 2. Redistributions in binary form must reproduce the above copyright
     15  *    notice, this list of conditions and the following disclaimer in the
     16  *    documentation and/or other materials provided with the distribution.
     17  * 3. All advertising materials mentioning features or use of this software
     18  *    must display the following acknowledgement:
     19  *	This product includes software developed by the NetBSD
     20  *	Foundation, Inc. and its contributors.
     21  * 4. Neither the name of the author nor the names of any co-contributors
     22  *    may be used to endorse or promote products derived from this software
     23  *    without specific prior written permission.
     24  *
     25  * THIS SOFTWARE IS PROVIDED BY David Young AND CONTRIBUTORS ``AS IS'' AND
     26  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
     27  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
     28  * ARE DISCLAIMED.  IN NO EVENT SHALL David Young
     29  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     30  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     31  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     32  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     33  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     34  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
     35  * THE POSSIBILITY OF SUCH DAMAGE.
     36  */
     37 
     38 #ifndef _DEV_IC_ATWVAR_H_
     39 #define	_DEV_IC_ATWVAR_H_
     40 
     41 #include <sys/queue.h>
     42 #include <sys/callout.h>
     43 #include <sys/time.h>
     44 
     45 /*
     46  * Some misc. statics, useful for debugging.
     47  */
     48 struct atw_stats {
     49 	u_long		ts_tx_tuf;	/* transmit underflow errors */
     50 	u_long		ts_tx_tro;	/* transmit jabber timeouts */
     51 	u_long		ts_tx_trt;	/* retry count exceeded */
     52 	u_long		ts_tx_tlt;	/* lifetime exceeded */
     53 	u_long		ts_tx_sofbr;	/* packet size mismatch */
     54 };
     55 
     56 /*
     57  * Transmit descriptor list size.  This is arbitrary, but allocate
     58  * enough descriptors for 64 pending transmissions and 16 segments
     59  * per packet.  Since a descriptor holds 2 buffer addresses, that's
     60  * 8 descriptors per packet.  This MUST work out to a power of 2.
     61  */
     62 #define	ATW_NTXSEGS		16
     63 
     64 #define	ATW_TXQUEUELEN	64
     65 #define	ATW_NTXDESC		(ATW_TXQUEUELEN * ATW_NTXSEGS)
     66 #define	ATW_NTXDESC_MASK	(ATW_NTXDESC - 1)
     67 #define	ATW_NEXTTX(x)		((x + 1) & ATW_NTXDESC_MASK)
     68 
     69 /*
     70  * Receive descriptor list size.  We have one Rx buffer per incoming
     71  * packet, so this logic is a little simpler.
     72  */
     73 #define	ATW_NRXDESC		64
     74 #define	ATW_NRXDESC_MASK	(ATW_NRXDESC - 1)
     75 #define	ATW_NEXTRX(x)		((x + 1) & ATW_NRXDESC_MASK)
     76 
     77 /*
     78  * Control structures are DMA'd to the ADM8211 chip.  We allocate them in
     79  * a single clump that maps to a single DMA segment to make several things
     80  * easier.
     81  */
     82 struct atw_control_data {
     83 	/*
     84 	 * The transmit descriptors.
     85 	 */
     86 	struct atw_txdesc acd_txdescs[ATW_NTXDESC];
     87 
     88 	/*
     89 	 * The receive descriptors.
     90 	 */
     91 	struct atw_rxdesc acd_rxdescs[ATW_NRXDESC];
     92 };
     93 
     94 #define	ATW_CDOFF(x)		offsetof(struct atw_control_data, x)
     95 #define	ATW_CDTXOFF(x)	ATW_CDOFF(acd_txdescs[(x)])
     96 #define	ATW_CDRXOFF(x)	ATW_CDOFF(acd_rxdescs[(x)])
     97 /*
     98  * Software state for transmit jobs.
     99  */
    100 struct atw_txsoft {
    101 	struct mbuf *txs_mbuf;		/* head of our mbuf chain */
    102 	bus_dmamap_t txs_dmamap;	/* our DMA map */
    103 	int txs_firstdesc;		/* first descriptor in packet */
    104 	int txs_lastdesc;		/* last descriptor in packet */
    105 	int txs_ndescs;			/* number of descriptors */
    106 	struct ieee80211_duration	txs_d0;
    107 	struct ieee80211_duration	txs_dn;
    108 	SIMPLEQ_ENTRY(atw_txsoft) txs_q;
    109 };
    110 
    111 SIMPLEQ_HEAD(atw_txsq, atw_txsoft);
    112 
    113 /*
    114  * Software state for receive jobs.
    115  */
    116 struct atw_rxsoft {
    117 	struct mbuf *rxs_mbuf;		/* head of our mbuf chain */
    118 	bus_dmamap_t rxs_dmamap;	/* our DMA map */
    119 };
    120 
    121 /*
    122  * Table which describes the transmit threshold mode.  We generally
    123  * start at index 0.  Whenever we get a transmit underrun, we increment
    124  * our index, falling back if we encounter the NULL terminator.
    125  */
    126 struct atw_txthresh_tab {
    127 	u_int32_t txth_opmode;		/* OPMODE bits */
    128 	const char *txth_name;		/* name of mode */
    129 };
    130 
    131 #define	ATW_TXTHRESH_TAB_LO_RATE {					\
    132 	{ ATW_NAR_TR_L64,	"64 bytes" },				\
    133 	{ ATW_NAR_TR_L160,	"160 bytes" },				\
    134 	{ ATW_NAR_TR_L192,	"192 bytes" },				\
    135 	{ ATW_NAR_SF,		"store and forward" },			\
    136 	{ 0,			NULL },					\
    137 }
    138 
    139 #define	ATW_TXTHRESH_TAB_HI_RATE {					\
    140 	{ ATW_NAR_TR_H96,	"96 bytes" },				\
    141 	{ ATW_NAR_TR_H288,	"288 bytes" },				\
    142 	{ ATW_NAR_TR_H544,	"544 bytes" },				\
    143 	{ ATW_NAR_SF,		"store and forward" },			\
    144 	{ 0,			NULL },					\
    145 }
    146 
    147 enum atw_rftype { ATW_RFTYPE_INTERSIL = 0, ATW_RFTYPE_RFMD  = 1,
    148        ATW_RFTYPE_MARVEL = 2 };
    149 
    150 enum atw_bbptype { ATW_BBPTYPE_INTERSIL = 0, ATW_BBPTYPE_RFMD  = 1,
    151        ATW_BBPTYPE_MARVEL = 2, ATW_C_BBPTYPE_RFMD  = 5 };
    152 
    153 /* Radio capture format for ADMtek. */
    154 
    155 #define ATW_RX_RADIOTAP_PRESENT	\
    156 	((1 << IEEE80211_RADIOTAP_FLAGS) | (1 << IEEE80211_RADIOTAP_RATE) | \
    157 	 (1 << IEEE80211_RADIOTAP_CHANNEL) | \
    158 	 (1 << IEEE80211_RADIOTAP_DB_ANTSIGNAL))
    159 
    160 struct atw_rx_radiotap_header {
    161 	struct ieee80211_radiotap_header	ar_ihdr;
    162 	u_int8_t				ar_flags;
    163 	u_int8_t				ar_rate;
    164 	u_int16_t				ar_chan_freq;
    165 	u_int16_t				ar_chan_flags;
    166 	u_int8_t				ar_antsignal;
    167 } __attribute__((__packed__));
    168 
    169 #define ATW_TX_RADIOTAP_PRESENT	((1 << IEEE80211_RADIOTAP_RATE) | \
    170 				 (1 << IEEE80211_RADIOTAP_CHANNEL))
    171 
    172 struct atw_tx_radiotap_header {
    173 	struct ieee80211_radiotap_header	at_ihdr;
    174 	u_int8_t				at_rate;
    175 	u_int8_t				at_pad;
    176 	u_int16_t				at_chan_freq;
    177 	u_int16_t				at_chan_flags;
    178 } __attribute__((__packed__));
    179 
    180 enum atw_revision {
    181 	ATW_REVISION_AB = 0x11,	/* ADM8211A */
    182 	ATW_REVISION_AF = 0x15,	/* ADM8211A? */
    183 	ATW_REVISION_BA = 0x20,	/* ADM8211B */
    184 	ATW_REVISION_CA = 0x30	/* ADM8211C/CR */
    185 };
    186 
    187 struct atw_softc {
    188 	struct device		sc_dev;
    189 	struct ethercom		sc_ec;
    190 	struct ieee80211com	sc_ic;
    191 	int			(*sc_enable)(struct atw_softc *);
    192 	void			(*sc_disable)(struct atw_softc *);
    193 	void			(*sc_power)(struct atw_softc *, int);
    194 	int			(*sc_newstate)(struct ieee80211com *,
    195 					enum ieee80211_state, int);
    196 	void			(*sc_recv_mgmt)(struct ieee80211com *,
    197 				    struct mbuf *, struct ieee80211_node *,
    198 				    int, int, u_int32_t);
    199 	struct ieee80211_node	*(*sc_node_alloc)(struct ieee80211_node_table*);
    200 	void			(*sc_node_free)(struct ieee80211_node *);
    201 
    202 	struct atw_stats sc_stats;	/* debugging stats */
    203 
    204 	int			sc_tx_timer;
    205 	int			sc_rescan_timer;
    206 
    207 	bus_space_tag_t		sc_st;		/* bus space tag */
    208 	bus_space_handle_t	sc_sh;		/* bus space handle */
    209 	bus_dma_tag_t		sc_dmat;	/* bus dma tag */
    210 	void			*sc_sdhook;	/* shutdown hook */
    211 	void			*sc_powerhook;	/* power management hook */
    212 	u_int32_t		sc_cacheline;	/* cache line size */
    213 	u_int32_t		sc_maxburst;	/* maximum burst length */
    214 
    215 	const struct atw_txthresh_tab	*sc_txth;
    216 	int				sc_txthresh; /* current tx threshold */
    217 
    218 	u_int			sc_cur_chan;	/* current channel */
    219 
    220 	int			sc_flags;
    221 
    222 	u_int16_t		*sc_srom;
    223 	u_int16_t		sc_sromsz;
    224 
    225 	void *			sc_radiobpf;
    226 
    227 	bus_dma_segment_t	sc_cdseg;	/* control data memory */
    228 	int			sc_cdnseg;	/* number of segments */
    229 	bus_dmamap_t		sc_cddmamap;	/* control data DMA map */
    230 #define	sc_cddma	sc_cddmamap->dm_segs[0].ds_addr
    231 
    232 	/*
    233 	 * Software state for transmit and receive descriptors.
    234 	 */
    235 	struct atw_txsoft sc_txsoft[ATW_TXQUEUELEN];
    236 	struct atw_rxsoft sc_rxsoft[ATW_NRXDESC];
    237 
    238 	/*
    239 	 * Control data structures.
    240 	 */
    241 	struct atw_control_data *sc_control_data;
    242 #define	sc_txdescs	sc_control_data->acd_txdescs
    243 #define	sc_rxdescs	sc_control_data->acd_rxdescs
    244 #define	sc_setup_desc	sc_control_data->acd_setup_desc
    245 
    246 	int	sc_txfree;		/* number of free Tx descriptors */
    247 	int	sc_txnext;		/* next ready Tx descriptor */
    248 	int	sc_ntxsegs;		/* number of transmit segs per pkt */
    249 
    250 	struct atw_txsq sc_txfreeq;	/* free Tx descsofts */
    251 	struct atw_txsq sc_txdirtyq;	/* dirty Tx descsofts */
    252 
    253 	int	sc_rxptr;		/* next ready RX descriptor/descsoft */
    254 
    255 	u_int32_t	sc_busmode;	/* copy of ATW_PAR */
    256 	u_int32_t	sc_opmode;	/* copy of ATW_NAR */
    257 	u_int32_t	sc_inten;	/* copy of ATW_IER */
    258 	u_int32_t	sc_wepctl;	/* copy of ATW_WEPCTL */
    259 
    260 	u_int32_t	sc_rxint_mask;	/* mask of Rx interrupts we want */
    261 	u_int32_t	sc_txint_mask;	/* mask of Tx interrupts we want */
    262 	u_int32_t	sc_linkint_mask;/* link-state interrupts mask */
    263 
    264 	/* interrupt acknowledge hook */
    265 	void (*sc_intr_ack)(struct atw_softc *);
    266 
    267 	enum atw_rftype		sc_rftype;
    268 	enum atw_bbptype	sc_bbptype;
    269 	u_int32_t	sc_synctl_rd;
    270 	u_int32_t	sc_synctl_wr;
    271 	u_int32_t	sc_bbpctl_rd;
    272 	u_int32_t	sc_bbpctl_wr;
    273 
    274 	void		(*sc_recv_beacon)(struct ieee80211com *, struct mbuf *,
    275 			    int, u_int32_t);
    276 	void		(*sc_recv_prresp)(struct ieee80211com *, struct mbuf *,
    277 			    int, u_int32_t);
    278 
    279 	/* ADM8211 state variables. */
    280 	u_int8_t	sc_sram[ATW_SRAM_MAXSIZE];
    281 	u_int		sc_sramlen;
    282 	u_int8_t	sc_bssid[IEEE80211_ADDR_LEN];
    283 	uint8_t		sc_rev;
    284 	uint8_t		sc_rf3000_options1;
    285 	uint8_t		sc_rf3000_options2;
    286 
    287 	struct callout	sc_scan_ch;
    288 	union {
    289 		struct atw_rx_radiotap_header	tap;
    290 		u_int8_t			pad[64];
    291 	} sc_rxtapu;
    292 	union {
    293 		struct atw_tx_radiotap_header	tap;
    294 		u_int8_t			pad[64];
    295 	} sc_txtapu;
    296 };
    297 
    298 #define	sc_if		sc_ec.ec_if
    299 #define sc_rxtap	sc_rxtapu.tap
    300 #define sc_txtap	sc_txtapu.tap
    301 
    302 /* XXX this is fragile. try not to introduce any u_int32_t's. */
    303 struct atw_frame {
    304 /*00*/	u_int8_t			atw_dst[IEEE80211_ADDR_LEN];
    305 /*06*/	u_int8_t			atw_rate;	/* TX rate in 100Kbps */
    306 /*07*/	u_int8_t			atw_service;	/* 0 */
    307 /*08*/	u_int16_t			atw_paylen;	/* payload length */
    308 /*0a*/	u_int8_t			atw_fc[2];	/* 802.11 Frame
    309 							 * Control
    310 							 */
    311 	/* 802.11 PLCP Length for first & last fragment */
    312 /*0c*/	u_int16_t			atw_tail_plcplen;
    313 /*0e*/	u_int16_t			atw_head_plcplen;
    314 	/* 802.11 Duration for first & last fragment */
    315 /*10*/	u_int16_t			atw_tail_dur;
    316 /*12*/	u_int16_t			atw_head_dur;
    317 /*14*/	u_int8_t			atw_addr4[IEEE80211_ADDR_LEN];
    318 	union {
    319 		struct {
    320 /*1a*/			u_int16_t	hdrctl;	/*transmission control*/
    321 /*1c*/			u_int16_t	fragthr;/* fragmentation threshold
    322 						 * [0:11], zero [12:15].
    323 						 */
    324 /*1e*/			u_int8_t	fragnum;/* fragment number [4:7],
    325 						 * zero [0:3].
    326 						 */
    327 /*1f*/			u_int8_t	rtylmt;	/* retry limit */
    328 /*20*/			u_int8_t	wepkey0[4];/* ??? */
    329 /*24*/			u_int8_t	wepkey1[4];/* ??? */
    330 /*28*/			u_int8_t	wepkey2[4];/* ??? */
    331 /*2c*/			u_int8_t	wepkey3[4];/* ??? */
    332 /*30*/			u_int8_t	keyid;
    333 /*31*/			u_int8_t	reserved0[7];
    334 		} s1;
    335 		struct {
    336 			u_int8_t		pad[6];
    337 			struct ieee80211_frame	ihdr;
    338 		} s2;
    339 	} u;
    340 } __attribute__((__packed__));
    341 
    342 #define atw_hdrctl	u.s1.hdrctl
    343 #define atw_fragthr	u.s1.fragthr
    344 #define atw_fragnum	u.s1.fragnum
    345 #define atw_rtylmt	u.s1.rtylmt
    346 #define atw_keyid	u.s1.keyid
    347 #define atw_ihdr	u.s2.ihdr
    348 
    349 #define ATW_HDRCTL_SHORT_PREAMBLE	__BIT(0)	/* use short preamble */
    350 #define ATW_HDRCTL_RTSCTS		__BIT(4)	/* send RTS */
    351 #define ATW_HDRCTL_WEP			__BIT(5)
    352 #define ATW_HDRCTL_UNKNOWN1		__BIT(15) /* MAC adds FCS? */
    353 #define ATW_HDRCTL_UNKNOWN2		__BIT(8)
    354 
    355 #define ATW_FRAGTHR_FRAGTHR_MASK	__BITS(0, 11)
    356 #define ATW_FRAGNUM_FRAGNUM_MASK	__BITS(4, 7)
    357 
    358 /* Values for sc_flags. */
    359 #define	ATWF_MRL		0x00000001	/* memory read line okay */
    360 #define	ATWF_MRM		0x00000002	/* memory read multi okay */
    361 #define	ATWF_MWI		0x00000004	/* memory write inval okay */
    362 #define	ATWF_SHORT_PREAMBLE	0x00000008	/* short preamble enabled */
    363 #define	ATWF_RTSCTS		0x00000010	/* RTS/CTS enabled */
    364 #define	ATWF_ATTACHED		0x00000020	/* attach has succeeded */
    365 #define	ATWF_ENABLED		0x00000040	/* chip is enabled */
    366 #define	ATWF_WEP_SRAM_VALID	0x00000080	/* SRAM matches s/w state */
    367 
    368 #define	ATW_IS_ENABLED(sc)	((sc)->sc_flags & ATWF_ENABLED)
    369 
    370 #define	ATW_CDTXADDR(sc, x)	((sc)->sc_cddma + ATW_CDTXOFF((x)))
    371 #define	ATW_CDRXADDR(sc, x)	((sc)->sc_cddma + ATW_CDRXOFF((x)))
    372 
    373 #define	ATW_CDTXSYNC(sc, x, n, ops)					\
    374 do {									\
    375 	int __x, __n;							\
    376 									\
    377 	__x = (x);							\
    378 	__n = (n);							\
    379 									\
    380 	/* If it will wrap around, sync to the end of the ring. */	\
    381 	if ((__x + __n) > ATW_NTXDESC) {				\
    382 		bus_dmamap_sync((sc)->sc_dmat, (sc)->sc_cddmamap,	\
    383 		    ATW_CDTXOFF(__x), sizeof(struct atw_txdesc) *	\
    384 		    (ATW_NTXDESC - __x), (ops));			\
    385 		__n -= (ATW_NTXDESC - __x);				\
    386 		__x = 0;						\
    387 	}								\
    388 									\
    389 	/* Now sync whatever is left. */				\
    390 	bus_dmamap_sync((sc)->sc_dmat, (sc)->sc_cddmamap,		\
    391 	    ATW_CDTXOFF(__x), sizeof(struct atw_txdesc) * __n, (ops)); \
    392 } while (0)
    393 
    394 #define	ATW_CDRXSYNC(sc, x, ops)					\
    395 	bus_dmamap_sync((sc)->sc_dmat, (sc)->sc_cddmamap,		\
    396 	    ATW_CDRXOFF((x)), sizeof(struct atw_rxdesc), (ops))
    397 
    398 /*
    399  * Note we rely on MCLBYTES being a power of two.  Because the `length'
    400  * field is only 11 bits, we must subtract 1 from the length to avoid
    401  * having it truncated to 0!
    402  */
    403 static inline void
    404 atw_init_rxdesc(struct atw_softc *sc, int x)
    405 {
    406 	struct atw_rxsoft *rxs = &sc->sc_rxsoft[x];
    407 	struct atw_rxdesc *rxd = &sc->sc_rxdescs[x];
    408 	struct mbuf *m = rxs->rxs_mbuf;
    409 
    410 	rxd->ar_buf1 =
    411 	    htole32(rxs->rxs_dmamap->dm_segs[0].ds_addr);
    412 	rxd->ar_buf2 =	/* for descriptor chaining */
    413 	    htole32(ATW_CDRXADDR((sc), ATW_NEXTRX(x)));
    414 	rxd->ar_ctlrssi =
    415 	    htole32(__SHIFTIN(((m->m_ext.ext_size - 1) & ~0x3U),
    416 	                   ATW_RXCTL_RBS1_MASK) |
    417 		    0 /* ATW_RXCTL_RCH */ |
    418 	    (x == (ATW_NRXDESC - 1) ? ATW_RXCTL_RER : 0));
    419 	rxd->ar_stat = htole32(ATW_RXSTAT_OWN);
    420 
    421 	ATW_CDRXSYNC((sc), x, BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
    422 }
    423 
    424 /* country codes from ADM8211 SROM */
    425 #define	ATW_COUNTRY_FCC 0		/* USA 1-11 */
    426 #define	ATW_COUNTRY_IC 1		/* Canada 1-11 */
    427 #define	ATW_COUNTRY_ETSI 2		/* European Union (?) 1-13 */
    428 #define	ATW_COUNTRY_SPAIN 3		/* 10-11 */
    429 #define	ATW_COUNTRY_FRANCE 4		/* 10-13 */
    430 #define	ATW_COUNTRY_MKK 5		/* Japan: 14 */
    431 #define	ATW_COUNTRY_MKK2 6		/* Japan: 1-14 */
    432 
    433 /*
    434  * register space access macros
    435  */
    436 #define	ATW_READ(sc, reg)						\
    437 	bus_space_read_4((sc)->sc_st, (sc)->sc_sh, (reg))
    438 
    439 #define	ATW_WRITE(sc, reg, val)					\
    440 	bus_space_write_4((sc)->sc_st, (sc)->sc_sh, (reg), (val))
    441 
    442 #define	ATW_SET(sc, reg, mask)					\
    443 	ATW_WRITE((sc), (reg), ATW_READ((sc), (reg)) | (mask))
    444 
    445 #define	ATW_CLR(sc, reg, mask)					\
    446 	ATW_WRITE((sc), (reg), ATW_READ((sc), (reg)) & ~(mask))
    447 
    448 #define	ATW_ISSET(sc, reg, mask)					\
    449 	(ATW_READ((sc), (reg)) & (mask))
    450 
    451 void	atw_attach(struct atw_softc *);
    452 int	atw_detach(struct atw_softc *);
    453 int	atw_activate(struct device *, enum devact);
    454 int	atw_intr(void *arg);
    455 void	atw_power(int, void *);
    456 void	atw_shutdown(void *);
    457 
    458 #endif /* _DEV_IC_ATWVAR_H_ */
    459