Home | History | Annotate | Line # | Download | only in ic
awireg.h revision 1.7
      1  1.7      onoe /* $NetBSD: awireg.h,v 1.7 2002/09/03 14:54:01 onoe Exp $ */
      2  1.2  sommerfe 
      3  1.1  sommerfe /*-
      4  1.1  sommerfe  * Copyright (c) 1999 The NetBSD Foundation, Inc.
      5  1.1  sommerfe  * All rights reserved.
      6  1.1  sommerfe  *
      7  1.1  sommerfe  * This code is derived from software contributed to The NetBSD Foundation
      8  1.1  sommerfe  * by Bill Sommerfeld
      9  1.1  sommerfe  *
     10  1.1  sommerfe  * Redistribution and use in source and binary forms, with or without
     11  1.1  sommerfe  * modification, are permitted provided that the following conditions
     12  1.1  sommerfe  * are met:
     13  1.1  sommerfe  * 1. Redistributions of source code must retain the above copyright
     14  1.1  sommerfe  *    notice, this list of conditions and the following disclaimer.
     15  1.1  sommerfe  * 2. Redistributions in binary form must reproduce the above copyright
     16  1.1  sommerfe  *    notice, this list of conditions and the following disclaimer in the
     17  1.1  sommerfe  *    documentation and/or other materials provided with the distribution.
     18  1.1  sommerfe  * 3. All advertising materials mentioning features or use of this software
     19  1.1  sommerfe  *    must display the following acknowledgement:
     20  1.1  sommerfe  *        This product includes software developed by the NetBSD
     21  1.1  sommerfe  *        Foundation, Inc. and its contributors.
     22  1.1  sommerfe  * 4. Neither the name of The NetBSD Foundation nor the names of its
     23  1.1  sommerfe  *    contributors may be used to endorse or promote products derived
     24  1.1  sommerfe  *    from this software without specific prior written permission.
     25  1.1  sommerfe  *
     26  1.1  sommerfe  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
     27  1.1  sommerfe  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     28  1.1  sommerfe  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     29  1.1  sommerfe  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
     30  1.1  sommerfe  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     31  1.1  sommerfe  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     32  1.1  sommerfe  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     33  1.1  sommerfe  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     34  1.1  sommerfe  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     35  1.1  sommerfe  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     36  1.1  sommerfe  * POSSIBILITY OF SUCH DAMAGE.
     37  1.1  sommerfe  */
     38  1.1  sommerfe 
     39  1.5      onoe #ifndef _DEV_IC_AWIREG_H
     40  1.5      onoe #define	_DEV_IC_AWIREG_H
     41  1.5      onoe 
     42  1.1  sommerfe /*
     43  1.1  sommerfe  * The firmware typically loaded onto Am79C930-based 802.11 interfaces
     44  1.1  sommerfe  * uses a 32k or larger shared memory buffer to communicate with the
     45  1.1  sommerfe  * host.
     46  1.1  sommerfe  *
     47  1.1  sommerfe  * Depending on the exact configuration of the device, this buffer may
     48  1.1  sommerfe  * either be mapped into PCMCIA memory space, or accessible a byte at
     49  1.1  sommerfe  * a type through PCMCIA I/O space.
     50  1.1  sommerfe  *
     51  1.1  sommerfe  * This header defines offsets into this shared memory.
     52  1.1  sommerfe  */
     53  1.1  sommerfe 
     54  1.1  sommerfe 
     55  1.1  sommerfe /*
     56  1.1  sommerfe  * LAST_TXD block.  5 32-bit words.
     57  1.1  sommerfe  *
     58  1.1  sommerfe  * There are five different output queues; this defines pointers to
     59  1.1  sommerfe  * the last completed descriptor for each one.
     60  1.1  sommerfe  */
     61  1.1  sommerfe #define AWI_LAST_TXD		0x3ec	/* last completed Tx Descr */
     62  1.1  sommerfe 
     63  1.3      onoe #define AWI_LAST_BCAST_TXD		AWI_LAST_TXD+0
     64  1.3      onoe #define AWI_LAST_MGT_TXD		AWI_LAST_TXD+4
     65  1.3      onoe #define AWI_LAST_DATA_TXD		AWI_LAST_TXD+8
     66  1.3      onoe #define AWI_LAST_PS_POLL_TXD		AWI_LAST_TXD+12
     67  1.3      onoe #define AWI_LAST_CF_POLL_TXD		AWI_LAST_TXD+16
     68  1.1  sommerfe 
     69  1.1  sommerfe /*
     70  1.1  sommerfe  * Banner block; null-terminated string.
     71  1.1  sommerfe  *
     72  1.1  sommerfe  * The doc says it contains
     73  1.1  sommerfe  * "PCnetMobile:v2.00 mmddyy APIx.x\0"
     74  1.1  sommerfe  */
     75  1.1  sommerfe 
     76  1.1  sommerfe #define AWI_BANNER		0x480	/* Version string */
     77  1.3      onoe #define AWI_BANNER_LEN			0x20
     78  1.1  sommerfe 
     79  1.1  sommerfe /*
     80  1.1  sommerfe  * Command block protocol:
     81  1.1  sommerfe  * write command byte to a zero value.
     82  1.1  sommerfe  * write command status to a zero value.
     83  1.1  sommerfe  * write arguments to AWI_COMMAND_PARAMS
     84  1.1  sommerfe  * write command byte to a non-zero value.
     85  1.1  sommerfe  * wait for command status to be non-zero.
     86  1.1  sommerfe  * write command byte to a zero value.
     87  1.1  sommerfe  * write command status to a zero value.
     88  1.1  sommerfe  */
     89  1.1  sommerfe 
     90  1.3      onoe #define AWI_CMD			0x4a0	/* Command opcode byte */
     91  1.1  sommerfe 
     92  1.3      onoe #define AWI_CMD_IDLE			0x0
     93  1.3      onoe #define AWI_CMD_NOP			0x1
     94  1.1  sommerfe 
     95  1.3      onoe #define AWI_CMD_SET_MIB			0x2
     96  1.3      onoe #define AWI_CMD_GET_MIB			0x9
     97  1.5      onoe #define AWI_CA_MIB_TYPE			(AWI_CMD_PARAMS + 0x0)
     98  1.5      onoe #define AWI_CA_MIB_SIZE			(AWI_CMD_PARAMS + 0x1)
     99  1.5      onoe #define AWI_CA_MIB_INDEX		(AWI_CMD_PARAMS + 0x2)
    100  1.5      onoe #define AWI_CA_MIB_DATA			(AWI_CMD_PARAMS + 0x4)
    101  1.5      onoe #define AWI_MIB_LOCAL				0
    102  1.5      onoe #define AWI_MIB_ADDR				2
    103  1.5      onoe #define AWI_MIB_MAC				3
    104  1.5      onoe #define AWI_MIB_STAT				4
    105  1.5      onoe #define AWI_MIB_MGT				5
    106  1.5      onoe #define AWI_MIB_DRVR				6
    107  1.5      onoe #define AWI_MIB_PHY				7
    108  1.1  sommerfe 
    109  1.3      onoe #define AWI_CMD_INIT_TX			0x3
    110  1.5      onoe #define AWI_CA_TX_LEN			20
    111  1.5      onoe #define AWI_CA_TX_DATA			(AWI_CMD_PARAMS + 0x0)
    112  1.5      onoe #define AWI_CA_TX_MGT			(AWI_CMD_PARAMS + 0x4)
    113  1.5      onoe #define AWI_CA_TX_BCAST		       	(AWI_CMD_PARAMS + 0x8)
    114  1.5      onoe #define AWI_CA_TX_PS			(AWI_CMD_PARAMS + 0xc)
    115  1.5      onoe #define AWI_CA_TX_CF			(AWI_CMD_PARAMS + 0x10)
    116  1.1  sommerfe 
    117  1.3      onoe #define AWI_CMD_FLUSH_TX		0x4
    118  1.5      onoe #define AWI_CA_FTX_LEN			5
    119  1.5      onoe #define AWI_CA_FTX_DATA			(AWI_CMD_PARAMS + 0x0)
    120  1.5      onoe #define AWI_CA_FTX_MGT			(AWI_CMD_PARAMS + 0x1)
    121  1.5      onoe #define AWI_CA_FTX_BCAST		(AWI_CMD_PARAMS + 0x2)
    122  1.5      onoe #define AWI_CA_FTX_PS			(AWI_CMD_PARAMS + 0x3)
    123  1.5      onoe #define AWI_CA_FTX_CF			(AWI_CMD_PARAMS + 0x4)
    124  1.1  sommerfe 
    125  1.3      onoe #define AWI_CMD_INIT_RX			0x5
    126  1.1  sommerfe #define AWI_CA_IRX_LEN			0x8
    127  1.5      onoe #define AWI_CA_IRX_DATA_DESC		(AWI_CMD_PARAMS + 0x0)	/* return */
    128  1.5      onoe #define AWI_CA_IRX_PS_DESC		(AWI_CMD_PARAMS + 0x4)	/* return */
    129  1.1  sommerfe 
    130  1.3      onoe #define AWI_CMD_KILL_RX			0x6
    131  1.1  sommerfe 
    132  1.3      onoe #define AWI_CMD_SLEEP			0x7
    133  1.5      onoe #define AWI_CA_SLEEP_LEN		8
    134  1.5      onoe #define AWI_CA_WAKEUP			(AWI_CMD_PARAMS + 0x0)	/* uint64 */
    135  1.1  sommerfe 
    136  1.3      onoe #define AWI_CMD_WAKE			0x8
    137  1.1  sommerfe 
    138  1.3      onoe #define AWI_CMD_SCAN			0xa
    139  1.5      onoe #define AWI_CA_SCAN_LEN			6
    140  1.5      onoe #define AWI_CA_SCAN_DURATION		(AWI_CMD_PARAMS + 0x0)
    141  1.5      onoe #define AWI_CA_SCAN_SET			(AWI_CMD_PARAMS + 0x2)
    142  1.5      onoe #define AWI_CA_SCAN_PATTERN		(AWI_CMD_PARAMS + 0x3)
    143  1.5      onoe #define AWI_CA_SCAN_IDX			(AWI_CMD_PARAMS + 0x4)
    144  1.5      onoe #define AWI_CA_SCAN_SUSP		(AWI_CMD_PARAMS + 0x5)
    145  1.1  sommerfe 
    146  1.3      onoe #define AWI_CMD_SYNC			0xb
    147  1.5      onoe #define AWI_CA_SYNC_LEN			20
    148  1.5      onoe #define AWI_CA_SYNC_SET			(AWI_CMD_PARAMS + 0x0)
    149  1.5      onoe #define AWI_CA_SYNC_PATTERN		(AWI_CMD_PARAMS + 0x1)
    150  1.5      onoe #define AWI_CA_SYNC_IDX			(AWI_CMD_PARAMS + 0x2)
    151  1.5      onoe #define AWI_CA_SYNC_STARTBSS		(AWI_CMD_PARAMS + 0x3)
    152  1.5      onoe #define AWI_CA_SYNC_DWELL		(AWI_CMD_PARAMS + 0x4)
    153  1.5      onoe #define AWI_CA_SYNC_MBZ			(AWI_CMD_PARAMS + 0x6)
    154  1.5      onoe #define AWI_CA_SYNC_TIMESTAMP		(AWI_CMD_PARAMS + 0x8)
    155  1.5      onoe #define AWI_CA_SYNC_REFTIME		(AWI_CMD_PARAMS + 0x10)
    156  1.1  sommerfe 
    157  1.3      onoe #define AWI_CMD_RESUME			0xc
    158  1.1  sommerfe 
    159  1.3      onoe #define AWI_CMD_STATUS			0x4a1 	/* Command status */
    160  1.1  sommerfe 
    161  1.3      onoe #define AWI_STAT_IDLE			0x0
    162  1.3      onoe #define AWI_STAT_OK			0x1
    163  1.3      onoe #define AWI_STAT_BADCMD			0x2
    164  1.3      onoe #define AWI_STAT_BADPARM		0x3
    165  1.3      onoe #define AWI_STAT_NOTIMP			0x4
    166  1.3      onoe #define AWI_STAT_BADRES			0x5
    167  1.3      onoe #define AWI_STAT_BADMODE		0x6
    168  1.1  sommerfe 
    169  1.1  sommerfe #define AWI_ERROR_OFFSET	0x4a2 	/* Offset to erroneous parameter */
    170  1.1  sommerfe #define AWI_CMD_PARAMS		0x4a4 	/* Command parameters */
    171  1.1  sommerfe 
    172  1.3      onoe #define AWI_CSB			0x4f0 	/* Control/Status block */
    173  1.1  sommerfe 
    174  1.1  sommerfe #define AWI_SELFTEST		0x4f0
    175  1.1  sommerfe 
    176  1.1  sommerfe #define AWI_SELFTEST_INIT		0x00 /* initial */
    177  1.1  sommerfe #define AWI_SELFTEST_FIRMCKSUM		0x01 /* firmware cksum running */
    178  1.1  sommerfe #define AWI_SELFTEST_HARDWARE		0x02 /* hardware tests running */
    179  1.1  sommerfe #define AWI_SELFTEST_MIB		0x03 /* mib initializing */
    180  1.1  sommerfe 
    181  1.1  sommerfe #define AWI_SELFTEST_MIB_FAIL		0xfa
    182  1.3      onoe #define AWI_SELFTEST_RADIO_FAIL		0xfb
    183  1.1  sommerfe #define AWI_SELFTEST_MAC_FAIL		0xfc
    184  1.3      onoe #define AWI_SELFTEST_FLASH_FAIL		0xfd
    185  1.1  sommerfe #define AWI_SELFTEST_RAM_FAIL		0xfe
    186  1.1  sommerfe #define AWI_SELFTEST_PASSED		0xff
    187  1.1  sommerfe 
    188  1.1  sommerfe #define AWI_STA_STATE		0x4f1
    189  1.1  sommerfe 
    190  1.1  sommerfe #define AWI_STA_AP			0x20 /* acting as AP */
    191  1.1  sommerfe #define AWI_STA_NOPSP			0x10 /* Power Saving disabled */
    192  1.1  sommerfe #define AWI_STA_DOZE			0x08 /* about to go to sleep */
    193  1.1  sommerfe #define AWI_STA_PSP			0x04 /* enable PSP */
    194  1.1  sommerfe #define AWI_STA_RXEN			0x02 /* enable RX */
    195  1.1  sommerfe #define AWI_STA_TXEN			0x01 /* enable TX */
    196  1.1  sommerfe 
    197  1.1  sommerfe #define AWI_INTSTAT		0x4f3
    198  1.1  sommerfe #define AWI_INTMASK		0x4f4
    199  1.1  sommerfe 
    200  1.1  sommerfe /* Bits in AWI_INTSTAT/AWI_INTMASK */
    201  1.1  sommerfe 
    202  1.1  sommerfe #define AWI_INT_GROGGY			0x80 /* about to wake up */
    203  1.1  sommerfe #define AWI_INT_CFP_ENDING		0x40 /* cont. free period ending */
    204  1.1  sommerfe #define AWI_INT_DTIM			0x20 /* beacon outgoing */
    205  1.1  sommerfe #define AWI_INT_CFP_START		0x10 /* cont. free period starting */
    206  1.1  sommerfe #define AWI_INT_SCAN_CMPLT		0x08 /* scan complete */
    207  1.1  sommerfe #define AWI_INT_TX			0x04 /* tx done */
    208  1.1  sommerfe #define AWI_INT_RX			0x02 /* rx done */
    209  1.1  sommerfe #define AWI_INT_CMD			0x01 /* cmd done */
    210  1.1  sommerfe 
    211  1.1  sommerfe /*
    212  1.1  sommerfe  * The following are used to implement a locking protocol between host
    213  1.1  sommerfe  * and MAC to protect the interrupt status and mask fields.
    214  1.1  sommerfe  *
    215  1.1  sommerfe  * driver: read lockout_host byte; if zero, set lockout_mac to non-zero,
    216  1.1  sommerfe  *	then reread lockout_host byte; if still zero, host has lock.
    217  1.1  sommerfe  *	if non-zero, clear lockout_mac, loop.
    218  1.1  sommerfe  */
    219  1.1  sommerfe 
    220  1.3      onoe #define AWI_LOCKOUT_MAC		0x4f5
    221  1.1  sommerfe #define AWI_LOCKOUT_HOST	0x4f6
    222  1.1  sommerfe 
    223  1.1  sommerfe 
    224  1.1  sommerfe #define AWI_INTSTAT2		0x4f7
    225  1.1  sommerfe #define AWI_INTMASK2		0x4fd
    226  1.1  sommerfe 
    227  1.1  sommerfe /* Bits in AWI_INTSTAT2/INTMASK2 */
    228  1.4       wiz #define AWI_INT2_RXMGT			0x80 		/* mgt/ps received */
    229  1.3      onoe #define AWI_INT2_RXDATA			0x40 		/* data received */
    230  1.3      onoe #define AWI_INT2_TXMGT			0x10		/* mgt tx done */
    231  1.3      onoe #define AWI_INT2_TXCF			0x08		/* CF tx done */
    232  1.3      onoe #define AWI_INT2_TXPS			0x04		/* PS tx done */
    233  1.3      onoe #define AWI_INT2_TXBCAST		0x02		/* Broadcast tx done */
    234  1.3      onoe #define AWI_INT2_TXDATA			0x01		/* data tx done */
    235  1.1  sommerfe 
    236  1.1  sommerfe #define AWI_DIS_PWRDN		0x4fc		/* disable powerdown if set */
    237  1.1  sommerfe 
    238  1.3      onoe #define AWI_DRIVERSTATE		0x4fe		/* driver state */
    239  1.1  sommerfe 
    240  1.1  sommerfe #define AWI_DRV_STATEMASK		0x0f
    241  1.1  sommerfe 
    242  1.1  sommerfe #define AWI_DRV_RESET			0x0
    243  1.1  sommerfe #define AWI_DRV_INFSY			0x1 /* inf synced */
    244  1.1  sommerfe #define AWI_DRV_ADHSC			0x2 /* adhoc scan */
    245  1.1  sommerfe #define AWI_DRV_ADHSY			0x3 /* adhoc synced */
    246  1.1  sommerfe #define AWI_DRV_INFSC			0x4 /* inf scanning */
    247  1.3      onoe #define AWI_DRV_INFAUTH			0x5 /* inf authed */
    248  1.1  sommerfe #define AWI_DRV_INFASSOC		0x6 /* inf associated */
    249  1.3      onoe #define AWI_DRV_INFTOSS			0x7 /* inf handoff */
    250  1.1  sommerfe #define AWI_DRV_APNONE			0x8 /* AP activity: no assoc */
    251  1.3      onoe #define AWI_DRV_APQUIET			0xc /* AP: >=one assoc, no traffic */
    252  1.1  sommerfe #define AWI_DRV_APLO			0xd /* AP: >=one assoc, light tfc */
    253  1.1  sommerfe #define AWI_DRV_APMED			0xe /* AP: >=one assoc, mod tfc */
    254  1.1  sommerfe #define AWI_DRV_APHIGH			0xf /* AP: >=one assoc, heavy tfc */
    255  1.1  sommerfe 
    256  1.3      onoe #define AWI_DRV_AUTORXLED		0x10
    257  1.3      onoe #define AWI_DRV_AUTOTXLED		0x20
    258  1.3      onoe #define AWI_DRV_RXLED			0x40
    259  1.3      onoe #define AWI_DRV_TXLED			0x80
    260  1.1  sommerfe 
    261  1.7      onoe #define AWI_VBM_OFFSET		0x500	/* Virtual Bit Map */
    262  1.7      onoe #define AWI_VBM_LENGTH		0x501
    263  1.7      onoe #define AWI_VBM_BITMAP		0x502
    264  1.1  sommerfe 
    265  1.1  sommerfe #define AWI_BUFFERS		0x600	/* Buffers */
    266  1.3      onoe #define	AWI_BUFFERS_END		0x6000
    267  1.1  sommerfe 
    268  1.1  sommerfe /*
    269  1.1  sommerfe  * Receive descriptors; there are a linked list of these chained
    270  1.1  sommerfe  * through the "NEXT" fields, starting from XXX
    271  1.1  sommerfe  */
    272  1.1  sommerfe 
    273  1.3      onoe #define AWI_RXD_SIZE			0x18
    274  1.1  sommerfe 
    275  1.3      onoe #define AWI_RXD_NEXT			0x4
    276  1.3      onoe #define AWI_RXD_NEXT_LAST		0x80000000
    277  1.1  sommerfe 
    278  1.1  sommerfe 
    279  1.3      onoe #define AWI_RXD_HOST_DESC_STATE		0x9
    280  1.1  sommerfe 
    281  1.1  sommerfe #define AWI_RXD_ST_OWN		0x80 /* host owns this */
    282  1.1  sommerfe #define AWI_RXD_ST_CONSUMED	0x40 /* host is done */
    283  1.1  sommerfe #define AWI_RXD_ST_LF		0x20 /* last frag */
    284  1.1  sommerfe #define AWI_RXD_ST_CRC		0x08 /* CRC error */
    285  1.3      onoe #define AWI_RXD_ST_OFLO		0x02 /* possible buffer overrun */
    286  1.1  sommerfe #define AWI_RXD_ST_RXERROR	0x01 /* this frame is borked; discard me */
    287  1.1  sommerfe 
    288  1.1  sommerfe #define AWI_RXD_RSSI		0xa /* 1 byte: radio strength indicator */
    289  1.1  sommerfe #define AWI_RXD_INDEX		0xb /* 1 byte: FH hop index or DS channel */
    290  1.1  sommerfe #define AWI_RXD_LOCALTIME	0xc /* 4 bytes: local time of RX */
    291  1.1  sommerfe #define AWI_RXD_START_FRAME	0x10 /* 4 bytes: ptr to first received byte */
    292  1.1  sommerfe #define AWI_RXD_LEN		0x14 /* 2 bytes: rx len in bytes */
    293  1.1  sommerfe #define AWI_RXD_RATE		0x16 /* 1 byte: rx rate in 1e5 bps */
    294  1.1  sommerfe 
    295  1.1  sommerfe /*
    296  1.1  sommerfe  * Transmit descriptors.
    297  1.1  sommerfe  */
    298  1.1  sommerfe 
    299  1.1  sommerfe #define AWI_TXD_SIZE		0x18
    300  1.1  sommerfe 
    301  1.1  sommerfe #define AWI_TXD_START		0x00 /* pointer to start of frame */
    302  1.1  sommerfe #define AWI_TXD_NEXT		0x04 /* pointer to next TXD */
    303  1.1  sommerfe #define AWI_TXD_LENGTH		0x08 /* length of frame */
    304  1.1  sommerfe #define AWI_TXD_STATE		0x0a /* state */
    305  1.1  sommerfe 
    306  1.3      onoe #define AWI_TXD_ST_OWN		0x80 /* MAC owns this  */
    307  1.1  sommerfe #define AWI_TXD_ST_DONE		0x40 /* MAC is done */
    308  1.3      onoe #define AWI_TXD_ST_REJ		0x20 /* MAC doesn't like */
    309  1.1  sommerfe #define AWI_TXD_ST_MSDU		0x10 /* MSDU timeout */
    310  1.1  sommerfe #define AWI_TXD_ST_ABRT		0x08 /* TX aborted */
    311  1.3      onoe #define AWI_TXD_ST_RETURNED	0x04 /* TX returned */
    312  1.3      onoe #define AWI_TXD_ST_RETRY	0x02 /* TX retries exceeded */
    313  1.3      onoe #define AWI_TXD_ST_ERROR	0x01 /* TX error */
    314  1.1  sommerfe 
    315  1.1  sommerfe #define AWI_TXD_RATE		0x0b /* rate */
    316  1.1  sommerfe 
    317  1.3      onoe #define AWI_RATE_1MBIT		10
    318  1.3      onoe #define AWI_RATE_2MBIT		20
    319  1.1  sommerfe 
    320  1.1  sommerfe #define AWI_TXD_NDA		0x0c /* num DIFS attempts */
    321  1.1  sommerfe #define AWI_TXD_NDF		0x0d /* num DIFS failures */
    322  1.1  sommerfe #define AWI_TXD_NSA		0x0e /* num SIFS attempts */
    323  1.1  sommerfe #define AWI_TXD_NSF		0x0f /* num SIFS failures */
    324  1.1  sommerfe 
    325  1.1  sommerfe #define AWI_TXD_NRA		0x14 /* num RTS attempts */
    326  1.1  sommerfe #define AWI_TXD_NDTA		0x15 /* num data attempts */
    327  1.1  sommerfe #define AWI_TXD_CTL		0x16 /* control */
    328  1.1  sommerfe 
    329  1.3      onoe #define AWI_TXD_CTL_PSN		0x80	/* preserve sequence in MAC frame */
    330  1.1  sommerfe #define AWI_TXD_CTL_BURST	0x02    /* host is doing 802.11 fragmt. */
    331  1.1  sommerfe #define AWI_TXD_CTL_FRAGS	0x01    /* override normal fragmentation */
    332  1.1  sommerfe 
    333  1.1  sommerfe /*
    334  1.1  sommerfe  * MIB structures.
    335  1.1  sommerfe  */
    336  1.1  sommerfe 
    337  1.3      onoe #define	AWI_ESS_ID_SIZE			(IEEE80211_NWID_LEN+2)
    338  1.3      onoe struct awi_mib_local {
    339  1.3      onoe 	u_int8_t	Fragmentation_Dis;
    340  1.3      onoe 	u_int8_t	Add_PLCP_Dis;
    341  1.3      onoe 	u_int8_t	MAC_Hdr_Prsv;
    342  1.3      onoe 	u_int8_t	Rx_Mgmt_Que_En;
    343  1.3      onoe 	u_int8_t	Re_Assembly_Dis;
    344  1.3      onoe 	u_int8_t	Strip_PLCP_Dis;
    345  1.3      onoe 	u_int8_t	Rx_Error_Dis;
    346  1.3      onoe 	u_int8_t	Power_Saving_Mode_Dis;
    347  1.3      onoe 	u_int8_t	Accept_All_Multicast_Dis;
    348  1.3      onoe 	u_int8_t	Check_Seq_Cntl_Dis;
    349  1.3      onoe 	u_int8_t	Flush_CFP_Queue_On_CF_End;
    350  1.3      onoe 	u_int8_t	Network_Mode;
    351  1.3      onoe 	u_int8_t	PWD_Lvl;
    352  1.3      onoe 	u_int8_t	CFP_Mode;
    353  1.3      onoe 	u_int8_t	Tx_Buffer_Offset[4];
    354  1.3      onoe 	u_int8_t	Tx_Buffer_Size[4];
    355  1.3      onoe 	u_int8_t	Rx_Buffer_Offset[4];
    356  1.3      onoe 	u_int8_t	Rx_Buffer_Size[4];
    357  1.3      onoe 	u_int8_t	Acting_as_AP;
    358  1.3      onoe 	u_int8_t	Fill_CFP;
    359  1.5      onoe } __attribute__((__packed__));;
    360  1.1  sommerfe 
    361  1.3      onoe struct awi_mib_mac {
    362  1.3      onoe 	u_int8_t	_Reserved1[2];
    363  1.3      onoe 	u_int8_t	_Reserved2[2];
    364  1.3      onoe 	u_int8_t	aRTS_Threshold[2];
    365  1.3      onoe 	u_int8_t	aCW_max[2];
    366  1.3      onoe 	u_int8_t	aCW_min[2];
    367  1.3      onoe 	u_int8_t	aPromiscuous_Enable;
    368  1.3      onoe 	u_int8_t	_Reserved3;
    369  1.3      onoe 	u_int8_t	_Reserved4[4];
    370  1.3      onoe 	u_int8_t	aShort_Retry_Limit;
    371  1.3      onoe 	u_int8_t	aLong_Retry_Limit;
    372  1.3      onoe 	u_int8_t	aMax_Frame_Length[2];
    373  1.3      onoe 	u_int8_t	aFragmentation_Threshold[2];
    374  1.3      onoe 	u_int8_t	aProbe_Delay[2];
    375  1.3      onoe 	u_int8_t	aMin_Probe_Response_Time[2];
    376  1.3      onoe 	u_int8_t	aMax_Probe_Response_Time[2];
    377  1.3      onoe 	u_int8_t	aMax_Transmit_MSDU_Lifetime[4];
    378  1.3      onoe 	u_int8_t	aMax_Receive_MSDU_Lifetime[4];
    379  1.3      onoe 	u_int8_t	aStation_Basic_Rate[2];
    380  1.3      onoe 	u_int8_t	aDesired_ESS_ID[AWI_ESS_ID_SIZE];
    381  1.5      onoe } __attribute__((__packed__));
    382  1.1  sommerfe 
    383  1.3      onoe struct awi_mib_stat {
    384  1.3      onoe 	u_int8_t	aTransmitted_MPDU_Count[4];
    385  1.3      onoe 	u_int8_t	aTransmitted_MSDU_Count[4];
    386  1.3      onoe 	u_int8_t	aOctets_Transmitted_Cnt[4];
    387  1.3      onoe 	u_int8_t	aMulticast_Transmitted_Frame_Count[2];
    388  1.3      onoe 	u_int8_t	aBroadcast_Transmitted_Frame_Count[2];
    389  1.3      onoe 	u_int8_t	aFailed_Count[4];
    390  1.3      onoe 	u_int8_t	aRetry_Count[4];
    391  1.3      onoe 	u_int8_t	aMultiple_Retry_Count[4];
    392  1.3      onoe 	u_int8_t	aFrame_Duplicate_Count[4];
    393  1.3      onoe 	u_int8_t	aRTS_Success_Count[4];
    394  1.3      onoe 	u_int8_t	aRTS_Failure_Count[4];
    395  1.3      onoe 	u_int8_t	aACK_Failure_Count[4];
    396  1.3      onoe 	u_int8_t	aReceived_Frame_Count [4];
    397  1.3      onoe 	u_int8_t	aOctets_Received_Count[4];
    398  1.3      onoe 	u_int8_t	aMulticast_Received_Count[2];
    399  1.3      onoe 	u_int8_t	aBroadcast_Received_Count[2];
    400  1.3      onoe 	u_int8_t	aFCS_Error_Count[4];
    401  1.3      onoe 	u_int8_t	aError_Count[4];
    402  1.3      onoe 	u_int8_t	aWEP_Undecryptable_Count[4];
    403  1.5      onoe } __attribute__((__packed__));
    404  1.1  sommerfe 
    405  1.3      onoe struct awi_mib_mgt {
    406  1.3      onoe 	u_int8_t	aPower_Mgt_Mode;
    407  1.3      onoe 	u_int8_t	aScan_Mode;
    408  1.3      onoe #define	AWI_SCAN_PASSIVE		0x00
    409  1.3      onoe #define	AWI_SCAN_ACTIVE			0x01
    410  1.3      onoe #define	AWI_SCAN_BACKGROUND		0x02
    411  1.3      onoe 	u_int8_t	aScan_State;
    412  1.3      onoe 	u_int8_t	aDTIM_Period;
    413  1.3      onoe 	u_int8_t	aATIM_Window[2];
    414  1.3      onoe 	u_int8_t	Wep_Required;
    415  1.6      onoe #define	AWI_WEP_ON			0x10
    416  1.6      onoe #define	AWI_WEP_OFF			0x00
    417  1.3      onoe 	u_int8_t	_Reserved1;
    418  1.3      onoe 	u_int8_t	aBeacon_Period[2];
    419  1.3      onoe 	u_int8_t	aPassive_Scan_Duration[2];
    420  1.3      onoe 	u_int8_t	aListen_Interval[2];
    421  1.3      onoe 	u_int8_t	aMedium_Occupancy_Limit[2];
    422  1.3      onoe 	u_int8_t	aMax_MPDU_Time[2];
    423  1.3      onoe 	u_int8_t	aCFP_Max_Duration[2];
    424  1.3      onoe 	u_int8_t	aCFP_Rate;
    425  1.3      onoe 	u_int8_t	Do_Not_Receive_DTIMs;
    426  1.3      onoe 	u_int8_t	aStation_ID[2];
    427  1.3      onoe 	u_int8_t	aCurrent_BSS_ID[ETHER_ADDR_LEN];
    428  1.3      onoe 	u_int8_t	aCurrent_ESS_ID[AWI_ESS_ID_SIZE];
    429  1.5      onoe } __attribute__((__packed__));
    430  1.1  sommerfe 
    431  1.3      onoe #define	AWI_GROUP_ADDR_SIZE	4
    432  1.3      onoe struct awi_mib_addr {
    433  1.3      onoe 	u_int8_t	aMAC_Address[ETHER_ADDR_LEN];
    434  1.3      onoe 	u_int8_t	aGroup_Addresses[AWI_GROUP_ADDR_SIZE][ETHER_ADDR_LEN];
    435  1.3      onoe 	u_int8_t	aTransmit_Enable_Status;
    436  1.3      onoe 	u_int8_t	_Reserved1;
    437  1.5      onoe } __attribute__((__packed__));
    438  1.1  sommerfe 
    439  1.3      onoe #define AWI_PWR_LEVEL_SIZE 4
    440  1.3      onoe struct awi_mib_phy {
    441  1.3      onoe 	u_int8_t	aSlot_Time[2];
    442  1.3      onoe 	u_int8_t	aSIFS[2];
    443  1.3      onoe 	u_int8_t	aMPDU_Maximum[2];
    444  1.3      onoe 	u_int8_t	aHop_Time[2];
    445  1.3      onoe 	u_int8_t	aSuprt_Data_Rates[4];
    446  1.3      onoe 	u_int8_t	aCurrent_Reg_Domain;
    447  1.3      onoe #define	AWI_REG_DOMAIN_US	0x10
    448  1.3      onoe #define	AWI_REG_DOMAIN_CA	0x20
    449  1.3      onoe #define	AWI_REG_DOMAIN_EU	0x30
    450  1.3      onoe #define	AWI_REG_DOMAIN_ES	0x31
    451  1.3      onoe #define	AWI_REG_DOMAIN_FR	0x32
    452  1.3      onoe #define	AWI_REG_DOMAIN_JP	0x40
    453  1.3      onoe 	u_int8_t	aPreamble_Lngth;
    454  1.3      onoe 	u_int8_t	aPLCP_Hdr_Lngth;
    455  1.3      onoe 	u_int8_t	Pwr_Up_Time[AWI_PWR_LEVEL_SIZE][2];
    456  1.3      onoe 	u_int8_t	IEEE_PHY_Type;
    457  1.3      onoe #define	AWI_PHY_TYPE_FH		1
    458  1.3      onoe #define	AWI_PHY_TYPE_DS		2
    459  1.3      onoe #define	AWI_PHY_TYPE_IR		3
    460  1.3      onoe 	u_int8_t	RCR_33A_Bits[8];
    461  1.5      onoe } __attribute__((__packed__));
    462  1.5      onoe 
    463  1.5      onoe #endif /* _DEV_IC_AWIREG_H */
    464