bcmgenet.c revision 1.11 1 1.11 riastrad /* $NetBSD: bcmgenet.c,v 1.11 2021/12/31 14:25:22 riastradh Exp $ */
2 1.1 jmcneill
3 1.1 jmcneill /*-
4 1.1 jmcneill * Copyright (c) 2020 Jared McNeill <jmcneill (at) invisible.ca>
5 1.1 jmcneill * All rights reserved.
6 1.1 jmcneill *
7 1.1 jmcneill * Redistribution and use in source and binary forms, with or without
8 1.1 jmcneill * modification, are permitted provided that the following conditions
9 1.1 jmcneill * are met:
10 1.1 jmcneill * 1. Redistributions of source code must retain the above copyright
11 1.1 jmcneill * notice, this list of conditions and the following disclaimer.
12 1.1 jmcneill * 2. Redistributions in binary form must reproduce the above copyright
13 1.1 jmcneill * notice, this list of conditions and the following disclaimer in the
14 1.1 jmcneill * documentation and/or other materials provided with the distribution.
15 1.1 jmcneill *
16 1.1 jmcneill * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
17 1.1 jmcneill * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
18 1.1 jmcneill * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
19 1.1 jmcneill * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
20 1.1 jmcneill * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING,
21 1.1 jmcneill * BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
22 1.1 jmcneill * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED
23 1.1 jmcneill * AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
24 1.1 jmcneill * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
25 1.1 jmcneill * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
26 1.1 jmcneill * SUCH DAMAGE.
27 1.1 jmcneill */
28 1.1 jmcneill
29 1.1 jmcneill /*
30 1.1 jmcneill * Broadcom GENETv5
31 1.1 jmcneill */
32 1.1 jmcneill
33 1.1 jmcneill #include "opt_net_mpsafe.h"
34 1.1 jmcneill #include "opt_ddb.h"
35 1.1 jmcneill
36 1.1 jmcneill #include <sys/cdefs.h>
37 1.11 riastrad __KERNEL_RCSID(0, "$NetBSD: bcmgenet.c,v 1.11 2021/12/31 14:25:22 riastradh Exp $");
38 1.1 jmcneill
39 1.1 jmcneill #include <sys/param.h>
40 1.1 jmcneill #include <sys/bus.h>
41 1.1 jmcneill #include <sys/device.h>
42 1.1 jmcneill #include <sys/intr.h>
43 1.1 jmcneill #include <sys/systm.h>
44 1.1 jmcneill #include <sys/kernel.h>
45 1.1 jmcneill #include <sys/mutex.h>
46 1.1 jmcneill #include <sys/callout.h>
47 1.1 jmcneill #include <sys/cprng.h>
48 1.1 jmcneill
49 1.9 rin #include <sys/rndsource.h>
50 1.9 rin
51 1.1 jmcneill #include <net/if.h>
52 1.1 jmcneill #include <net/if_dl.h>
53 1.1 jmcneill #include <net/if_ether.h>
54 1.1 jmcneill #include <net/if_media.h>
55 1.1 jmcneill #include <net/bpf.h>
56 1.1 jmcneill
57 1.1 jmcneill #include <dev/mii/miivar.h>
58 1.1 jmcneill
59 1.1 jmcneill #include <dev/ic/bcmgenetreg.h>
60 1.1 jmcneill #include <dev/ic/bcmgenetvar.h>
61 1.1 jmcneill
62 1.1 jmcneill CTASSERT(MCLBYTES == 2048);
63 1.1 jmcneill
64 1.1 jmcneill #ifdef GENET_DEBUG
65 1.1 jmcneill #define DPRINTF(...) printf(##__VA_ARGS__)
66 1.1 jmcneill #else
67 1.1 jmcneill #define DPRINTF(...) ((void)0)
68 1.1 jmcneill #endif
69 1.1 jmcneill
70 1.1 jmcneill #ifdef NET_MPSAFE
71 1.1 jmcneill #define GENET_MPSAFE 1
72 1.1 jmcneill #define CALLOUT_FLAGS CALLOUT_MPSAFE
73 1.1 jmcneill #else
74 1.1 jmcneill #define CALLOUT_FLAGS 0
75 1.1 jmcneill #endif
76 1.1 jmcneill
77 1.1 jmcneill #define TX_MAX_SEGS 128
78 1.8 mlelstv #define TX_DESC_COUNT 256 /* GENET_DMA_DESC_COUNT */
79 1.8 mlelstv #define RX_DESC_COUNT 256 /* GENET_DMA_DESC_COUNT */
80 1.1 jmcneill #define MII_BUSY_RETRY 1000
81 1.2 jmcneill #define GENET_MAX_MDF_FILTER 17
82 1.1 jmcneill
83 1.8 mlelstv #define TX_SKIP(n, o) (((n) + (o)) % TX_DESC_COUNT)
84 1.8 mlelstv #define TX_NEXT(n) TX_SKIP(n, 1)
85 1.8 mlelstv #define RX_NEXT(n) (((n) + 1) % RX_DESC_COUNT)
86 1.8 mlelstv
87 1.1 jmcneill #define GENET_LOCK(sc) mutex_enter(&(sc)->sc_lock)
88 1.1 jmcneill #define GENET_UNLOCK(sc) mutex_exit(&(sc)->sc_lock)
89 1.1 jmcneill #define GENET_ASSERT_LOCKED(sc) KASSERT(mutex_owned(&(sc)->sc_lock))
90 1.1 jmcneill
91 1.8 mlelstv #define GENET_TXLOCK(sc) mutex_enter(&(sc)->sc_txlock)
92 1.8 mlelstv #define GENET_TXUNLOCK(sc) mutex_exit(&(sc)->sc_txlock)
93 1.8 mlelstv #define GENET_ASSERT_TXLOCKED(sc) KASSERT(mutex_owned(&(sc)->sc_txlock))
94 1.8 mlelstv
95 1.1 jmcneill #define RD4(sc, reg) \
96 1.1 jmcneill bus_space_read_4((sc)->sc_bst, (sc)->sc_bsh, (reg))
97 1.1 jmcneill #define WR4(sc, reg, val) \
98 1.1 jmcneill bus_space_write_4((sc)->sc_bst, (sc)->sc_bsh, (reg), (val))
99 1.1 jmcneill
100 1.1 jmcneill static int
101 1.1 jmcneill genet_mii_readreg(device_t dev, int phy, int reg, uint16_t *val)
102 1.1 jmcneill {
103 1.1 jmcneill struct genet_softc *sc = device_private(dev);
104 1.1 jmcneill int retry;
105 1.1 jmcneill
106 1.1 jmcneill WR4(sc, GENET_MDIO_CMD,
107 1.1 jmcneill GENET_MDIO_READ | GENET_MDIO_START_BUSY |
108 1.1 jmcneill __SHIFTIN(phy, GENET_MDIO_PMD) |
109 1.1 jmcneill __SHIFTIN(reg, GENET_MDIO_REG));
110 1.1 jmcneill for (retry = MII_BUSY_RETRY; retry > 0; retry--) {
111 1.1 jmcneill if ((RD4(sc, GENET_MDIO_CMD) & GENET_MDIO_START_BUSY) == 0) {
112 1.1 jmcneill *val = RD4(sc, GENET_MDIO_CMD) & 0xffff;
113 1.1 jmcneill break;
114 1.1 jmcneill }
115 1.1 jmcneill delay(10);
116 1.1 jmcneill }
117 1.1 jmcneill
118 1.1 jmcneill
119 1.1 jmcneill if (retry == 0) {
120 1.1 jmcneill device_printf(dev, "phy read timeout, phy=%d reg=%d\n",
121 1.1 jmcneill phy, reg);
122 1.1 jmcneill return ETIMEDOUT;
123 1.1 jmcneill }
124 1.1 jmcneill
125 1.1 jmcneill return 0;
126 1.1 jmcneill }
127 1.1 jmcneill
128 1.1 jmcneill static int
129 1.1 jmcneill genet_mii_writereg(device_t dev, int phy, int reg, uint16_t val)
130 1.1 jmcneill {
131 1.1 jmcneill struct genet_softc *sc = device_private(dev);
132 1.1 jmcneill int retry;
133 1.1 jmcneill
134 1.1 jmcneill WR4(sc, GENET_MDIO_CMD,
135 1.1 jmcneill val | GENET_MDIO_WRITE | GENET_MDIO_START_BUSY |
136 1.1 jmcneill __SHIFTIN(phy, GENET_MDIO_PMD) |
137 1.1 jmcneill __SHIFTIN(reg, GENET_MDIO_REG));
138 1.1 jmcneill for (retry = MII_BUSY_RETRY; retry > 0; retry--) {
139 1.1 jmcneill if ((RD4(sc, GENET_MDIO_CMD) & GENET_MDIO_START_BUSY) == 0)
140 1.1 jmcneill break;
141 1.1 jmcneill delay(10);
142 1.1 jmcneill }
143 1.1 jmcneill
144 1.1 jmcneill if (retry == 0) {
145 1.1 jmcneill device_printf(dev, "phy write timeout, phy=%d reg=%d\n",
146 1.1 jmcneill phy, reg);
147 1.1 jmcneill return ETIMEDOUT;
148 1.1 jmcneill }
149 1.1 jmcneill
150 1.1 jmcneill return 0;
151 1.1 jmcneill }
152 1.1 jmcneill
153 1.1 jmcneill static void
154 1.1 jmcneill genet_update_link(struct genet_softc *sc)
155 1.1 jmcneill {
156 1.1 jmcneill struct mii_data *mii = &sc->sc_mii;
157 1.1 jmcneill uint32_t val;
158 1.1 jmcneill u_int speed;
159 1.1 jmcneill
160 1.1 jmcneill if (IFM_SUBTYPE(mii->mii_media_active) == IFM_1000_T ||
161 1.1 jmcneill IFM_SUBTYPE(mii->mii_media_active) == IFM_1000_SX)
162 1.1 jmcneill speed = GENET_UMAC_CMD_SPEED_1000;
163 1.1 jmcneill else if (IFM_SUBTYPE(mii->mii_media_active) == IFM_100_TX)
164 1.1 jmcneill speed = GENET_UMAC_CMD_SPEED_100;
165 1.1 jmcneill else
166 1.1 jmcneill speed = GENET_UMAC_CMD_SPEED_10;
167 1.1 jmcneill
168 1.1 jmcneill val = RD4(sc, GENET_EXT_RGMII_OOB_CTRL);
169 1.1 jmcneill val &= ~GENET_EXT_RGMII_OOB_OOB_DISABLE;
170 1.1 jmcneill val |= GENET_EXT_RGMII_OOB_RGMII_LINK;
171 1.1 jmcneill val |= GENET_EXT_RGMII_OOB_RGMII_MODE_EN;
172 1.1 jmcneill if (sc->sc_phy_mode == GENET_PHY_MODE_RGMII)
173 1.1 jmcneill val |= GENET_EXT_RGMII_OOB_ID_MODE_DISABLE;
174 1.6 jmcneill else
175 1.6 jmcneill val &= ~GENET_EXT_RGMII_OOB_ID_MODE_DISABLE;
176 1.1 jmcneill WR4(sc, GENET_EXT_RGMII_OOB_CTRL, val);
177 1.1 jmcneill
178 1.1 jmcneill val = RD4(sc, GENET_UMAC_CMD);
179 1.1 jmcneill val &= ~GENET_UMAC_CMD_SPEED;
180 1.1 jmcneill val |= __SHIFTIN(speed, GENET_UMAC_CMD_SPEED);
181 1.1 jmcneill WR4(sc, GENET_UMAC_CMD, val);
182 1.1 jmcneill }
183 1.1 jmcneill
184 1.1 jmcneill static void
185 1.1 jmcneill genet_mii_statchg(struct ifnet *ifp)
186 1.1 jmcneill {
187 1.1 jmcneill struct genet_softc * const sc = ifp->if_softc;
188 1.1 jmcneill
189 1.1 jmcneill genet_update_link(sc);
190 1.1 jmcneill }
191 1.1 jmcneill
192 1.1 jmcneill static void
193 1.1 jmcneill genet_setup_txdesc(struct genet_softc *sc, int index, int flags,
194 1.1 jmcneill bus_addr_t paddr, u_int len)
195 1.1 jmcneill {
196 1.1 jmcneill uint32_t status;
197 1.1 jmcneill
198 1.1 jmcneill status = flags | __SHIFTIN(len, GENET_TX_DESC_STATUS_BUFLEN);
199 1.1 jmcneill
200 1.1 jmcneill WR4(sc, GENET_TX_DESC_ADDRESS_LO(index), (uint32_t)paddr);
201 1.1 jmcneill WR4(sc, GENET_TX_DESC_ADDRESS_HI(index), (uint32_t)(paddr >> 32));
202 1.1 jmcneill WR4(sc, GENET_TX_DESC_STATUS(index), status);
203 1.1 jmcneill }
204 1.1 jmcneill
205 1.1 jmcneill static int
206 1.1 jmcneill genet_setup_txbuf(struct genet_softc *sc, int index, struct mbuf *m)
207 1.1 jmcneill {
208 1.1 jmcneill bus_dma_segment_t *segs;
209 1.1 jmcneill int error, nsegs, cur, i;
210 1.1 jmcneill uint32_t flags;
211 1.8 mlelstv bool nospace;
212 1.8 mlelstv
213 1.8 mlelstv /* at least one descriptor free ? */
214 1.8 mlelstv if (sc->sc_tx.queued >= TX_DESC_COUNT - 1)
215 1.8 mlelstv return -1;
216 1.1 jmcneill
217 1.1 jmcneill error = bus_dmamap_load_mbuf(sc->sc_tx.buf_tag,
218 1.1 jmcneill sc->sc_tx.buf_map[index].map, m, BUS_DMA_WRITE | BUS_DMA_NOWAIT);
219 1.1 jmcneill if (error == EFBIG) {
220 1.1 jmcneill device_printf(sc->sc_dev,
221 1.1 jmcneill "TX packet needs too many DMA segments, dropping...\n");
222 1.8 mlelstv return -2;
223 1.8 mlelstv }
224 1.8 mlelstv if (error != 0) {
225 1.8 mlelstv device_printf(sc->sc_dev,
226 1.8 mlelstv "TX packet cannot be mapped, retried...\n");
227 1.1 jmcneill return 0;
228 1.1 jmcneill }
229 1.1 jmcneill
230 1.1 jmcneill segs = sc->sc_tx.buf_map[index].map->dm_segs;
231 1.1 jmcneill nsegs = sc->sc_tx.buf_map[index].map->dm_nsegs;
232 1.1 jmcneill
233 1.8 mlelstv nospace = sc->sc_tx.queued >= TX_DESC_COUNT - nsegs;
234 1.8 mlelstv if (nospace) {
235 1.1 jmcneill bus_dmamap_unload(sc->sc_tx.buf_tag,
236 1.1 jmcneill sc->sc_tx.buf_map[index].map);
237 1.8 mlelstv /* XXX coalesce and retry ? */
238 1.1 jmcneill return -1;
239 1.1 jmcneill }
240 1.1 jmcneill
241 1.8 mlelstv bus_dmamap_sync(sc->sc_tx.buf_tag, sc->sc_tx.buf_map[index].map,
242 1.8 mlelstv 0, sc->sc_tx.buf_map[index].map->dm_mapsize, BUS_DMASYNC_PREWRITE);
243 1.8 mlelstv
244 1.8 mlelstv /* stored in same index as loaded map */
245 1.8 mlelstv sc->sc_tx.buf_map[index].mbuf = m;
246 1.8 mlelstv
247 1.1 jmcneill flags = GENET_TX_DESC_STATUS_SOP |
248 1.1 jmcneill GENET_TX_DESC_STATUS_CRC |
249 1.1 jmcneill GENET_TX_DESC_STATUS_QTAG;
250 1.1 jmcneill
251 1.1 jmcneill for (cur = index, i = 0; i < nsegs; i++) {
252 1.1 jmcneill if (i == nsegs - 1)
253 1.1 jmcneill flags |= GENET_TX_DESC_STATUS_EOP;
254 1.1 jmcneill
255 1.1 jmcneill genet_setup_txdesc(sc, cur, flags, segs[i].ds_addr,
256 1.1 jmcneill segs[i].ds_len);
257 1.1 jmcneill
258 1.8 mlelstv if (i == 0)
259 1.1 jmcneill flags &= ~GENET_TX_DESC_STATUS_SOP;
260 1.1 jmcneill cur = TX_NEXT(cur);
261 1.1 jmcneill }
262 1.1 jmcneill
263 1.1 jmcneill return nsegs;
264 1.1 jmcneill }
265 1.1 jmcneill
266 1.1 jmcneill static void
267 1.1 jmcneill genet_setup_rxdesc(struct genet_softc *sc, int index,
268 1.1 jmcneill bus_addr_t paddr, bus_size_t len)
269 1.1 jmcneill {
270 1.1 jmcneill WR4(sc, GENET_RX_DESC_ADDRESS_LO(index), (uint32_t)paddr);
271 1.1 jmcneill WR4(sc, GENET_RX_DESC_ADDRESS_HI(index), (uint32_t)(paddr >> 32));
272 1.1 jmcneill }
273 1.1 jmcneill
274 1.1 jmcneill static int
275 1.1 jmcneill genet_setup_rxbuf(struct genet_softc *sc, int index, struct mbuf *m)
276 1.1 jmcneill {
277 1.1 jmcneill int error;
278 1.1 jmcneill
279 1.1 jmcneill error = bus_dmamap_load_mbuf(sc->sc_rx.buf_tag,
280 1.1 jmcneill sc->sc_rx.buf_map[index].map, m, BUS_DMA_READ | BUS_DMA_NOWAIT);
281 1.1 jmcneill if (error != 0)
282 1.1 jmcneill return error;
283 1.1 jmcneill
284 1.1 jmcneill bus_dmamap_sync(sc->sc_rx.buf_tag, sc->sc_rx.buf_map[index].map,
285 1.1 jmcneill 0, sc->sc_rx.buf_map[index].map->dm_mapsize,
286 1.1 jmcneill BUS_DMASYNC_PREREAD);
287 1.1 jmcneill
288 1.1 jmcneill sc->sc_rx.buf_map[index].mbuf = m;
289 1.1 jmcneill genet_setup_rxdesc(sc, index,
290 1.1 jmcneill sc->sc_rx.buf_map[index].map->dm_segs[0].ds_addr,
291 1.1 jmcneill sc->sc_rx.buf_map[index].map->dm_segs[0].ds_len);
292 1.1 jmcneill
293 1.1 jmcneill return 0;
294 1.1 jmcneill }
295 1.1 jmcneill
296 1.1 jmcneill static struct mbuf *
297 1.1 jmcneill genet_alloc_mbufcl(struct genet_softc *sc)
298 1.1 jmcneill {
299 1.1 jmcneill struct mbuf *m;
300 1.1 jmcneill
301 1.1 jmcneill m = m_getcl(M_NOWAIT, MT_DATA, M_PKTHDR);
302 1.1 jmcneill if (m != NULL)
303 1.1 jmcneill m->m_pkthdr.len = m->m_len = m->m_ext.ext_size;
304 1.1 jmcneill
305 1.1 jmcneill return m;
306 1.1 jmcneill }
307 1.1 jmcneill
308 1.1 jmcneill static void
309 1.1 jmcneill genet_enable_intr(struct genet_softc *sc)
310 1.1 jmcneill {
311 1.1 jmcneill WR4(sc, GENET_INTRL2_CPU_CLEAR_MASK,
312 1.1 jmcneill GENET_IRQ_TXDMA_DONE | GENET_IRQ_RXDMA_DONE);
313 1.1 jmcneill }
314 1.1 jmcneill
315 1.1 jmcneill static void
316 1.1 jmcneill genet_disable_intr(struct genet_softc *sc)
317 1.1 jmcneill {
318 1.1 jmcneill /* Disable interrupts */
319 1.1 jmcneill WR4(sc, GENET_INTRL2_CPU_SET_MASK, 0xffffffff);
320 1.1 jmcneill WR4(sc, GENET_INTRL2_CPU_CLEAR, 0xffffffff);
321 1.1 jmcneill }
322 1.1 jmcneill
323 1.1 jmcneill static void
324 1.1 jmcneill genet_tick(void *softc)
325 1.1 jmcneill {
326 1.1 jmcneill struct genet_softc *sc = softc;
327 1.1 jmcneill struct mii_data *mii = &sc->sc_mii;
328 1.1 jmcneill #ifndef GENET_MPSAFE
329 1.1 jmcneill int s = splnet();
330 1.1 jmcneill #endif
331 1.1 jmcneill
332 1.1 jmcneill GENET_LOCK(sc);
333 1.1 jmcneill mii_tick(mii);
334 1.1 jmcneill callout_schedule(&sc->sc_stat_ch, hz);
335 1.1 jmcneill GENET_UNLOCK(sc);
336 1.1 jmcneill
337 1.1 jmcneill #ifndef GENET_MPSAFE
338 1.1 jmcneill splx(s);
339 1.1 jmcneill #endif
340 1.1 jmcneill }
341 1.1 jmcneill
342 1.1 jmcneill static void
343 1.2 jmcneill genet_setup_rxfilter_mdf(struct genet_softc *sc, u_int n, const uint8_t *ea)
344 1.2 jmcneill {
345 1.2 jmcneill uint32_t addr0 = (ea[0] << 8) | ea[1];
346 1.2 jmcneill uint32_t addr1 = (ea[2] << 24) | (ea[3] << 16) | (ea[4] << 8) | ea[5];
347 1.2 jmcneill
348 1.2 jmcneill WR4(sc, GENET_UMAC_MDF_ADDR0(n), addr0);
349 1.2 jmcneill WR4(sc, GENET_UMAC_MDF_ADDR1(n), addr1);
350 1.2 jmcneill }
351 1.2 jmcneill
352 1.2 jmcneill static void
353 1.1 jmcneill genet_setup_rxfilter(struct genet_softc *sc)
354 1.1 jmcneill {
355 1.2 jmcneill struct ethercom *ec = &sc->sc_ec;
356 1.2 jmcneill struct ifnet *ifp = &ec->ec_if;
357 1.2 jmcneill struct ether_multistep step;
358 1.2 jmcneill struct ether_multi *enm;
359 1.2 jmcneill uint32_t cmd, mdf_ctrl;
360 1.2 jmcneill u_int n;
361 1.1 jmcneill
362 1.1 jmcneill GENET_ASSERT_LOCKED(sc);
363 1.1 jmcneill
364 1.2 jmcneill ETHER_LOCK(ec);
365 1.2 jmcneill
366 1.2 jmcneill cmd = RD4(sc, GENET_UMAC_CMD);
367 1.2 jmcneill
368 1.2 jmcneill /*
369 1.2 jmcneill * Count the required number of hardware filters. We need one
370 1.2 jmcneill * for each multicast address, plus one for our own address and
371 1.2 jmcneill * the broadcast address.
372 1.2 jmcneill */
373 1.2 jmcneill ETHER_FIRST_MULTI(step, ec, enm);
374 1.2 jmcneill for (n = 2; enm != NULL; n++)
375 1.2 jmcneill ETHER_NEXT_MULTI(step, enm);
376 1.2 jmcneill
377 1.2 jmcneill if (n > GENET_MAX_MDF_FILTER)
378 1.2 jmcneill ifp->if_flags |= IFF_ALLMULTI;
379 1.2 jmcneill else
380 1.2 jmcneill ifp->if_flags &= ~IFF_ALLMULTI;
381 1.2 jmcneill
382 1.2 jmcneill if ((ifp->if_flags & (IFF_PROMISC|IFF_ALLMULTI)) != 0) {
383 1.2 jmcneill cmd |= GENET_UMAC_CMD_PROMISC;
384 1.2 jmcneill mdf_ctrl = 0;
385 1.2 jmcneill } else {
386 1.2 jmcneill cmd &= ~GENET_UMAC_CMD_PROMISC;
387 1.2 jmcneill genet_setup_rxfilter_mdf(sc, 0, ifp->if_broadcastaddr);
388 1.2 jmcneill genet_setup_rxfilter_mdf(sc, 1, CLLADDR(ifp->if_sadl));
389 1.2 jmcneill ETHER_FIRST_MULTI(step, ec, enm);
390 1.2 jmcneill for (n = 2; enm != NULL; n++) {
391 1.2 jmcneill genet_setup_rxfilter_mdf(sc, n, enm->enm_addrlo);
392 1.2 jmcneill ETHER_NEXT_MULTI(step, enm);
393 1.2 jmcneill }
394 1.2 jmcneill mdf_ctrl = __BITS(GENET_MAX_MDF_FILTER - 1,
395 1.2 jmcneill GENET_MAX_MDF_FILTER - n);
396 1.2 jmcneill }
397 1.2 jmcneill
398 1.2 jmcneill WR4(sc, GENET_UMAC_CMD, cmd);
399 1.2 jmcneill WR4(sc, GENET_UMAC_MDF_CTRL, mdf_ctrl);
400 1.1 jmcneill
401 1.2 jmcneill ETHER_UNLOCK(ec);
402 1.1 jmcneill }
403 1.1 jmcneill
404 1.1 jmcneill static int
405 1.1 jmcneill genet_reset(struct genet_softc *sc)
406 1.1 jmcneill {
407 1.1 jmcneill uint32_t val;
408 1.1 jmcneill
409 1.1 jmcneill val = RD4(sc, GENET_SYS_RBUF_FLUSH_CTRL);
410 1.1 jmcneill val |= GENET_SYS_RBUF_FLUSH_RESET;
411 1.1 jmcneill WR4(sc, GENET_SYS_RBUF_FLUSH_CTRL, val);
412 1.1 jmcneill delay(10);
413 1.1 jmcneill
414 1.1 jmcneill val &= ~GENET_SYS_RBUF_FLUSH_RESET;
415 1.1 jmcneill WR4(sc, GENET_SYS_RBUF_FLUSH_CTRL, val);
416 1.1 jmcneill delay(10);
417 1.1 jmcneill
418 1.1 jmcneill WR4(sc, GENET_SYS_RBUF_FLUSH_CTRL, 0);
419 1.1 jmcneill delay(10);
420 1.1 jmcneill
421 1.1 jmcneill WR4(sc, GENET_UMAC_CMD, 0);
422 1.1 jmcneill WR4(sc, GENET_UMAC_CMD,
423 1.1 jmcneill GENET_UMAC_CMD_LCL_LOOP_EN | GENET_UMAC_CMD_SW_RESET);
424 1.1 jmcneill delay(10);
425 1.1 jmcneill WR4(sc, GENET_UMAC_CMD, 0);
426 1.1 jmcneill
427 1.1 jmcneill WR4(sc, GENET_UMAC_MIB_CTRL, GENET_UMAC_MIB_RESET_RUNT |
428 1.1 jmcneill GENET_UMAC_MIB_RESET_RX | GENET_UMAC_MIB_RESET_TX);
429 1.1 jmcneill WR4(sc, GENET_UMAC_MIB_CTRL, 0);
430 1.1 jmcneill
431 1.1 jmcneill WR4(sc, GENET_UMAC_MAX_FRAME_LEN, 1536);
432 1.1 jmcneill
433 1.1 jmcneill val = RD4(sc, GENET_RBUF_CTRL);
434 1.1 jmcneill val |= GENET_RBUF_ALIGN_2B;
435 1.1 jmcneill WR4(sc, GENET_RBUF_CTRL, val);
436 1.1 jmcneill
437 1.1 jmcneill WR4(sc, GENET_RBUF_TBUF_SIZE_CTRL, 1);
438 1.1 jmcneill
439 1.1 jmcneill return 0;
440 1.1 jmcneill }
441 1.1 jmcneill
442 1.1 jmcneill static void
443 1.8 mlelstv genet_set_rxthresh(struct genet_softc *sc, int qid, int usecs, int count)
444 1.8 mlelstv {
445 1.8 mlelstv int ticks;
446 1.8 mlelstv uint32_t val;
447 1.8 mlelstv
448 1.8 mlelstv /* convert to 125MHz/1024 ticks */
449 1.8 mlelstv ticks = howmany(usecs * 125, 1024);
450 1.8 mlelstv
451 1.8 mlelstv if (count < 1)
452 1.8 mlelstv count = 1;
453 1.8 mlelstv if (count > GENET_INTR_THRESHOLD_MASK)
454 1.8 mlelstv count = GENET_INTR_THRESHOLD_MASK;
455 1.8 mlelstv if (ticks < 0)
456 1.8 mlelstv ticks = 0;
457 1.8 mlelstv if (ticks > GENET_DMA_RING_TIMEOUT_MASK)
458 1.8 mlelstv ticks = GENET_DMA_RING_TIMEOUT_MASK;
459 1.8 mlelstv
460 1.8 mlelstv WR4(sc, GENET_RX_DMA_MBUF_DONE_THRES(qid), count);
461 1.8 mlelstv
462 1.8 mlelstv val = RD4(sc, GENET_RX_DMA_RING_TIMEOUT(qid));
463 1.8 mlelstv val &= ~GENET_DMA_RING_TIMEOUT_MASK;
464 1.8 mlelstv val |= ticks;
465 1.8 mlelstv WR4(sc, GENET_RX_DMA_RING_TIMEOUT(qid), val);
466 1.8 mlelstv }
467 1.8 mlelstv
468 1.8 mlelstv static void
469 1.8 mlelstv genet_set_txthresh(struct genet_softc *sc, int qid, int count)
470 1.8 mlelstv {
471 1.8 mlelstv if (count < 1)
472 1.8 mlelstv count = 1;
473 1.8 mlelstv if (count > GENET_INTR_THRESHOLD_MASK)
474 1.8 mlelstv count = GENET_INTR_THRESHOLD_MASK;
475 1.8 mlelstv
476 1.8 mlelstv WR4(sc, GENET_TX_DMA_MBUF_DONE_THRES(qid), count);
477 1.8 mlelstv }
478 1.8 mlelstv
479 1.8 mlelstv static void
480 1.1 jmcneill genet_init_rings(struct genet_softc *sc, int qid)
481 1.1 jmcneill {
482 1.1 jmcneill uint32_t val;
483 1.1 jmcneill
484 1.1 jmcneill /* TX ring */
485 1.1 jmcneill
486 1.1 jmcneill sc->sc_tx.queued = 0;
487 1.1 jmcneill sc->sc_tx.cidx = sc->sc_tx.pidx = 0;
488 1.1 jmcneill
489 1.1 jmcneill WR4(sc, GENET_TX_SCB_BURST_SIZE, 0x08);
490 1.1 jmcneill
491 1.1 jmcneill WR4(sc, GENET_TX_DMA_READ_PTR_LO(qid), 0);
492 1.1 jmcneill WR4(sc, GENET_TX_DMA_READ_PTR_HI(qid), 0);
493 1.1 jmcneill WR4(sc, GENET_TX_DMA_CONS_INDEX(qid), 0);
494 1.1 jmcneill WR4(sc, GENET_TX_DMA_PROD_INDEX(qid), 0);
495 1.1 jmcneill WR4(sc, GENET_TX_DMA_RING_BUF_SIZE(qid),
496 1.1 jmcneill __SHIFTIN(TX_DESC_COUNT, GENET_TX_DMA_RING_BUF_SIZE_DESC_COUNT) |
497 1.1 jmcneill __SHIFTIN(MCLBYTES, GENET_TX_DMA_RING_BUF_SIZE_BUF_LENGTH));
498 1.1 jmcneill WR4(sc, GENET_TX_DMA_START_ADDR_LO(qid), 0);
499 1.1 jmcneill WR4(sc, GENET_TX_DMA_START_ADDR_HI(qid), 0);
500 1.1 jmcneill WR4(sc, GENET_TX_DMA_END_ADDR_LO(qid),
501 1.1 jmcneill TX_DESC_COUNT * GENET_DMA_DESC_SIZE / 4 - 1);
502 1.1 jmcneill WR4(sc, GENET_TX_DMA_END_ADDR_HI(qid), 0);
503 1.1 jmcneill WR4(sc, GENET_TX_DMA_FLOW_PERIOD(qid), 0);
504 1.1 jmcneill WR4(sc, GENET_TX_DMA_WRITE_PTR_LO(qid), 0);
505 1.1 jmcneill WR4(sc, GENET_TX_DMA_WRITE_PTR_HI(qid), 0);
506 1.1 jmcneill
507 1.8 mlelstv /* interrupt after 10 packets or when ring empty */
508 1.8 mlelstv genet_set_txthresh(sc, qid, 10);
509 1.8 mlelstv
510 1.1 jmcneill WR4(sc, GENET_TX_DMA_RING_CFG, __BIT(qid)); /* enable */
511 1.1 jmcneill
512 1.1 jmcneill /* Enable transmit DMA */
513 1.1 jmcneill val = RD4(sc, GENET_TX_DMA_CTRL);
514 1.1 jmcneill val |= GENET_TX_DMA_CTRL_EN;
515 1.1 jmcneill val |= GENET_TX_DMA_CTRL_RBUF_EN(GENET_DMA_DEFAULT_QUEUE);
516 1.1 jmcneill WR4(sc, GENET_TX_DMA_CTRL, val);
517 1.1 jmcneill
518 1.1 jmcneill /* RX ring */
519 1.1 jmcneill
520 1.1 jmcneill sc->sc_rx.cidx = sc->sc_rx.pidx = 0;
521 1.1 jmcneill
522 1.1 jmcneill WR4(sc, GENET_RX_SCB_BURST_SIZE, 0x08);
523 1.1 jmcneill
524 1.1 jmcneill WR4(sc, GENET_RX_DMA_WRITE_PTR_LO(qid), 0);
525 1.1 jmcneill WR4(sc, GENET_RX_DMA_WRITE_PTR_HI(qid), 0);
526 1.1 jmcneill WR4(sc, GENET_RX_DMA_PROD_INDEX(qid), 0);
527 1.1 jmcneill WR4(sc, GENET_RX_DMA_CONS_INDEX(qid), 0);
528 1.1 jmcneill WR4(sc, GENET_RX_DMA_RING_BUF_SIZE(qid),
529 1.1 jmcneill __SHIFTIN(RX_DESC_COUNT, GENET_RX_DMA_RING_BUF_SIZE_DESC_COUNT) |
530 1.1 jmcneill __SHIFTIN(MCLBYTES, GENET_RX_DMA_RING_BUF_SIZE_BUF_LENGTH));
531 1.1 jmcneill WR4(sc, GENET_RX_DMA_START_ADDR_LO(qid), 0);
532 1.1 jmcneill WR4(sc, GENET_RX_DMA_START_ADDR_HI(qid), 0);
533 1.1 jmcneill WR4(sc, GENET_RX_DMA_END_ADDR_LO(qid),
534 1.1 jmcneill RX_DESC_COUNT * GENET_DMA_DESC_SIZE / 4 - 1);
535 1.1 jmcneill WR4(sc, GENET_RX_DMA_END_ADDR_HI(qid), 0);
536 1.1 jmcneill WR4(sc, GENET_RX_DMA_XON_XOFF_THRES(qid),
537 1.1 jmcneill __SHIFTIN(5, GENET_RX_DMA_XON_XOFF_THRES_LO) |
538 1.1 jmcneill __SHIFTIN(RX_DESC_COUNT >> 4, GENET_RX_DMA_XON_XOFF_THRES_HI));
539 1.1 jmcneill WR4(sc, GENET_RX_DMA_READ_PTR_LO(qid), 0);
540 1.1 jmcneill WR4(sc, GENET_RX_DMA_READ_PTR_HI(qid), 0);
541 1.1 jmcneill
542 1.8 mlelstv /*
543 1.8 mlelstv * interrupt on first packet,
544 1.8 mlelstv * mitigation timeout timeout 57 us (~84 minimal packets at 1Gbit/s)
545 1.8 mlelstv */
546 1.8 mlelstv genet_set_rxthresh(sc, qid, 57, 10);
547 1.8 mlelstv
548 1.1 jmcneill WR4(sc, GENET_RX_DMA_RING_CFG, __BIT(qid)); /* enable */
549 1.1 jmcneill
550 1.1 jmcneill /* Enable receive DMA */
551 1.1 jmcneill val = RD4(sc, GENET_RX_DMA_CTRL);
552 1.1 jmcneill val |= GENET_RX_DMA_CTRL_EN;
553 1.1 jmcneill val |= GENET_RX_DMA_CTRL_RBUF_EN(GENET_DMA_DEFAULT_QUEUE);
554 1.1 jmcneill WR4(sc, GENET_RX_DMA_CTRL, val);
555 1.1 jmcneill }
556 1.1 jmcneill
557 1.1 jmcneill static int
558 1.1 jmcneill genet_init_locked(struct genet_softc *sc)
559 1.1 jmcneill {
560 1.1 jmcneill struct ifnet *ifp = &sc->sc_ec.ec_if;
561 1.1 jmcneill struct mii_data *mii = &sc->sc_mii;
562 1.1 jmcneill uint32_t val;
563 1.1 jmcneill const uint8_t *enaddr = CLLADDR(ifp->if_sadl);
564 1.1 jmcneill
565 1.1 jmcneill GENET_ASSERT_LOCKED(sc);
566 1.8 mlelstv GENET_ASSERT_TXLOCKED(sc);
567 1.1 jmcneill
568 1.1 jmcneill if ((ifp->if_flags & IFF_RUNNING) != 0)
569 1.1 jmcneill return 0;
570 1.1 jmcneill
571 1.1 jmcneill if (sc->sc_phy_mode == GENET_PHY_MODE_RGMII ||
572 1.6 jmcneill sc->sc_phy_mode == GENET_PHY_MODE_RGMII_ID ||
573 1.6 jmcneill sc->sc_phy_mode == GENET_PHY_MODE_RGMII_RXID ||
574 1.6 jmcneill sc->sc_phy_mode == GENET_PHY_MODE_RGMII_TXID)
575 1.1 jmcneill WR4(sc, GENET_SYS_PORT_CTRL,
576 1.1 jmcneill GENET_SYS_PORT_MODE_EXT_GPHY);
577 1.6 jmcneill else
578 1.6 jmcneill WR4(sc, GENET_SYS_PORT_CTRL, 0);
579 1.1 jmcneill
580 1.1 jmcneill /* Write hardware address */
581 1.2 jmcneill val = enaddr[3] | (enaddr[2] << 8) | (enaddr[1] << 16) |
582 1.2 jmcneill (enaddr[0] << 24);
583 1.1 jmcneill WR4(sc, GENET_UMAC_MAC0, val);
584 1.2 jmcneill val = enaddr[5] | (enaddr[4] << 8);
585 1.1 jmcneill WR4(sc, GENET_UMAC_MAC1, val);
586 1.1 jmcneill
587 1.1 jmcneill /* Setup RX filter */
588 1.1 jmcneill genet_setup_rxfilter(sc);
589 1.1 jmcneill
590 1.1 jmcneill /* Setup TX/RX rings */
591 1.1 jmcneill genet_init_rings(sc, GENET_DMA_DEFAULT_QUEUE);
592 1.1 jmcneill
593 1.1 jmcneill /* Enable transmitter and receiver */
594 1.1 jmcneill val = RD4(sc, GENET_UMAC_CMD);
595 1.1 jmcneill val |= GENET_UMAC_CMD_TXEN;
596 1.1 jmcneill val |= GENET_UMAC_CMD_RXEN;
597 1.1 jmcneill WR4(sc, GENET_UMAC_CMD, val);
598 1.1 jmcneill
599 1.1 jmcneill /* Enable interrupts */
600 1.1 jmcneill genet_enable_intr(sc);
601 1.1 jmcneill
602 1.1 jmcneill ifp->if_flags |= IFF_RUNNING;
603 1.1 jmcneill ifp->if_flags &= ~IFF_OACTIVE;
604 1.1 jmcneill
605 1.1 jmcneill mii_mediachg(mii);
606 1.1 jmcneill callout_schedule(&sc->sc_stat_ch, hz);
607 1.1 jmcneill
608 1.1 jmcneill return 0;
609 1.1 jmcneill }
610 1.1 jmcneill
611 1.1 jmcneill static int
612 1.1 jmcneill genet_init(struct ifnet *ifp)
613 1.1 jmcneill {
614 1.1 jmcneill struct genet_softc *sc = ifp->if_softc;
615 1.1 jmcneill int error;
616 1.1 jmcneill
617 1.1 jmcneill GENET_LOCK(sc);
618 1.8 mlelstv GENET_TXLOCK(sc);
619 1.1 jmcneill error = genet_init_locked(sc);
620 1.8 mlelstv GENET_TXUNLOCK(sc);
621 1.1 jmcneill GENET_UNLOCK(sc);
622 1.1 jmcneill
623 1.1 jmcneill return error;
624 1.1 jmcneill }
625 1.1 jmcneill
626 1.1 jmcneill static void
627 1.1 jmcneill genet_stop_locked(struct genet_softc *sc, int disable)
628 1.1 jmcneill {
629 1.1 jmcneill struct ifnet *ifp = &sc->sc_ec.ec_if;
630 1.1 jmcneill uint32_t val;
631 1.1 jmcneill
632 1.1 jmcneill GENET_ASSERT_LOCKED(sc);
633 1.1 jmcneill
634 1.1 jmcneill callout_stop(&sc->sc_stat_ch);
635 1.1 jmcneill
636 1.1 jmcneill mii_down(&sc->sc_mii);
637 1.1 jmcneill
638 1.1 jmcneill /* Disable receiver */
639 1.1 jmcneill val = RD4(sc, GENET_UMAC_CMD);
640 1.1 jmcneill val &= ~GENET_UMAC_CMD_RXEN;
641 1.1 jmcneill WR4(sc, GENET_UMAC_CMD, val);
642 1.1 jmcneill
643 1.1 jmcneill /* Stop receive DMA */
644 1.1 jmcneill val = RD4(sc, GENET_RX_DMA_CTRL);
645 1.1 jmcneill val &= ~GENET_RX_DMA_CTRL_EN;
646 1.1 jmcneill WR4(sc, GENET_RX_DMA_CTRL, val);
647 1.1 jmcneill
648 1.1 jmcneill /* Stop transmit DMA */
649 1.1 jmcneill val = RD4(sc, GENET_TX_DMA_CTRL);
650 1.1 jmcneill val &= ~GENET_TX_DMA_CTRL_EN;
651 1.1 jmcneill WR4(sc, GENET_TX_DMA_CTRL, val);
652 1.1 jmcneill
653 1.1 jmcneill /* Flush data in the TX FIFO */
654 1.1 jmcneill WR4(sc, GENET_UMAC_TX_FLUSH, 1);
655 1.1 jmcneill delay(10);
656 1.1 jmcneill WR4(sc, GENET_UMAC_TX_FLUSH, 0);
657 1.1 jmcneill
658 1.1 jmcneill /* Disable transmitter */
659 1.1 jmcneill val = RD4(sc, GENET_UMAC_CMD);
660 1.1 jmcneill val &= ~GENET_UMAC_CMD_TXEN;
661 1.1 jmcneill WR4(sc, GENET_UMAC_CMD, val);
662 1.1 jmcneill
663 1.1 jmcneill /* Disable interrupts */
664 1.1 jmcneill genet_disable_intr(sc);
665 1.1 jmcneill
666 1.1 jmcneill ifp->if_flags &= ~(IFF_RUNNING | IFF_OACTIVE);
667 1.1 jmcneill }
668 1.1 jmcneill
669 1.1 jmcneill static void
670 1.1 jmcneill genet_stop(struct ifnet *ifp, int disable)
671 1.1 jmcneill {
672 1.1 jmcneill struct genet_softc * const sc = ifp->if_softc;
673 1.1 jmcneill
674 1.1 jmcneill GENET_LOCK(sc);
675 1.1 jmcneill genet_stop_locked(sc, disable);
676 1.1 jmcneill GENET_UNLOCK(sc);
677 1.1 jmcneill }
678 1.1 jmcneill
679 1.1 jmcneill static void
680 1.1 jmcneill genet_rxintr(struct genet_softc *sc, int qid)
681 1.1 jmcneill {
682 1.1 jmcneill struct ifnet *ifp = &sc->sc_ec.ec_if;
683 1.1 jmcneill int error, index, len, n;
684 1.1 jmcneill struct mbuf *m, *m0;
685 1.1 jmcneill uint32_t status, pidx, total;
686 1.9 rin int pkts = 0;
687 1.1 jmcneill
688 1.1 jmcneill pidx = RD4(sc, GENET_RX_DMA_PROD_INDEX(qid)) & 0xffff;
689 1.1 jmcneill total = (pidx - sc->sc_rx.cidx) & 0xffff;
690 1.1 jmcneill
691 1.1 jmcneill DPRINTF("RX pidx=%08x total=%d\n", pidx, total);
692 1.1 jmcneill
693 1.8 mlelstv index = sc->sc_rx.cidx % RX_DESC_COUNT;
694 1.1 jmcneill for (n = 0; n < total; n++) {
695 1.1 jmcneill status = RD4(sc, GENET_RX_DESC_STATUS(index));
696 1.8 mlelstv
697 1.8 mlelstv if (status & GENET_RX_DESC_STATUS_ALL_ERRS) {
698 1.8 mlelstv if (status & GENET_RX_DESC_STATUS_OVRUN_ERR)
699 1.8 mlelstv device_printf(sc->sc_dev, "overrun\n");
700 1.8 mlelstv if (status & GENET_RX_DESC_STATUS_CRC_ERR)
701 1.8 mlelstv device_printf(sc->sc_dev, "CRC error\n");
702 1.8 mlelstv if (status & GENET_RX_DESC_STATUS_RX_ERR)
703 1.8 mlelstv device_printf(sc->sc_dev, "receive error\n");
704 1.8 mlelstv if (status & GENET_RX_DESC_STATUS_FRAME_ERR)
705 1.8 mlelstv device_printf(sc->sc_dev, "frame error\n");
706 1.8 mlelstv if (status & GENET_RX_DESC_STATUS_LEN_ERR)
707 1.8 mlelstv device_printf(sc->sc_dev, "length error\n");
708 1.8 mlelstv if_statinc(ifp, if_ierrors);
709 1.8 mlelstv goto next;
710 1.8 mlelstv }
711 1.8 mlelstv
712 1.8 mlelstv if (status & GENET_RX_DESC_STATUS_OWN)
713 1.8 mlelstv device_printf(sc->sc_dev, "OWN %d of %d\n",n,total);
714 1.8 mlelstv
715 1.1 jmcneill len = __SHIFTOUT(status, GENET_RX_DESC_STATUS_BUFLEN);
716 1.8 mlelstv if (len < ETHER_ALIGN) {
717 1.8 mlelstv if_statinc(ifp, if_ierrors);
718 1.8 mlelstv goto next;
719 1.8 mlelstv }
720 1.1 jmcneill
721 1.4 jmcneill m = sc->sc_rx.buf_map[index].mbuf;
722 1.4 jmcneill
723 1.4 jmcneill if ((m0 = genet_alloc_mbufcl(sc)) == NULL) {
724 1.4 jmcneill if_statinc(ifp, if_ierrors);
725 1.4 jmcneill goto next;
726 1.4 jmcneill }
727 1.8 mlelstv
728 1.8 mlelstv /* unload map before it gets loaded in setup_rxbuf */
729 1.10 jmcneill if (sc->sc_rx.buf_map[index].map->dm_mapsize > 0) {
730 1.10 jmcneill bus_dmamap_sync(sc->sc_rx.buf_tag, sc->sc_rx.buf_map[index].map,
731 1.10 jmcneill 0, sc->sc_rx.buf_map[index].map->dm_mapsize,
732 1.10 jmcneill BUS_DMASYNC_POSTREAD);
733 1.10 jmcneill }
734 1.8 mlelstv bus_dmamap_unload(sc->sc_rx.buf_tag, sc->sc_rx.buf_map[index].map);
735 1.8 mlelstv sc->sc_rx.buf_map[index].mbuf = NULL;
736 1.8 mlelstv
737 1.4 jmcneill error = genet_setup_rxbuf(sc, index, m0);
738 1.4 jmcneill if (error != 0) {
739 1.8 mlelstv m_freem(m0);
740 1.4 jmcneill if_statinc(ifp, if_ierrors);
741 1.8 mlelstv
742 1.8 mlelstv /* XXX mbuf is unloaded but load failed */
743 1.8 mlelstv m_freem(m);
744 1.8 mlelstv device_printf(sc->sc_dev,
745 1.8 mlelstv "cannot load RX mbuf. panic?\n");
746 1.4 jmcneill goto next;
747 1.4 jmcneill }
748 1.1 jmcneill
749 1.1 jmcneill DPRINTF("RX [#%d] index=%02x status=%08x len=%d adj_len=%d\n",
750 1.1 jmcneill n, index, status, len, len - ETHER_ALIGN);
751 1.1 jmcneill
752 1.8 mlelstv m_set_rcvif(m, ifp);
753 1.8 mlelstv m->m_len = m->m_pkthdr.len = len;
754 1.8 mlelstv m_adj(m, ETHER_ALIGN);
755 1.1 jmcneill
756 1.8 mlelstv if_percpuq_enqueue(ifp->if_percpuq, m);
757 1.9 rin ++pkts;
758 1.1 jmcneill
759 1.4 jmcneill next:
760 1.1 jmcneill index = RX_NEXT(index);
761 1.1 jmcneill
762 1.1 jmcneill sc->sc_rx.cidx = (sc->sc_rx.cidx + 1) & 0xffff;
763 1.1 jmcneill WR4(sc, GENET_RX_DMA_CONS_INDEX(qid), sc->sc_rx.cidx);
764 1.1 jmcneill }
765 1.9 rin
766 1.9 rin if (pkts != 0)
767 1.9 rin rnd_add_uint32(&sc->sc_rndsource, pkts);
768 1.1 jmcneill }
769 1.1 jmcneill
770 1.1 jmcneill static void
771 1.1 jmcneill genet_txintr(struct genet_softc *sc, int qid)
772 1.1 jmcneill {
773 1.1 jmcneill struct ifnet *ifp = &sc->sc_ec.ec_if;
774 1.1 jmcneill struct genet_bufmap *bmap;
775 1.8 mlelstv int cidx, i, pkts = 0;
776 1.1 jmcneill
777 1.1 jmcneill cidx = RD4(sc, GENET_TX_DMA_CONS_INDEX(qid)) & 0xffff;
778 1.8 mlelstv i = sc->sc_tx.cidx % TX_DESC_COUNT;
779 1.8 mlelstv while (sc->sc_tx.cidx != cidx) {
780 1.1 jmcneill bmap = &sc->sc_tx.buf_map[i];
781 1.1 jmcneill if (bmap->mbuf != NULL) {
782 1.8 mlelstv /* XXX first segment already unloads */
783 1.10 jmcneill if (bmap->map->dm_mapsize > 0) {
784 1.10 jmcneill bus_dmamap_sync(sc->sc_tx.buf_tag, bmap->map,
785 1.10 jmcneill 0, bmap->map->dm_mapsize,
786 1.10 jmcneill BUS_DMASYNC_POSTWRITE);
787 1.10 jmcneill }
788 1.1 jmcneill bus_dmamap_unload(sc->sc_tx.buf_tag, bmap->map);
789 1.1 jmcneill m_freem(bmap->mbuf);
790 1.1 jmcneill bmap->mbuf = NULL;
791 1.8 mlelstv ++pkts;
792 1.1 jmcneill }
793 1.1 jmcneill
794 1.10 jmcneill ifp->if_flags &= ~IFF_OACTIVE;
795 1.8 mlelstv i = TX_NEXT(i);
796 1.8 mlelstv sc->sc_tx.cidx = (sc->sc_tx.cidx + 1) & 0xffff;
797 1.1 jmcneill }
798 1.1 jmcneill
799 1.8 mlelstv if_statadd(ifp, if_opackets, pkts);
800 1.9 rin
801 1.9 rin if (pkts != 0)
802 1.9 rin rnd_add_uint32(&sc->sc_rndsource, pkts);
803 1.1 jmcneill }
804 1.1 jmcneill
805 1.1 jmcneill static void
806 1.1 jmcneill genet_start_locked(struct genet_softc *sc)
807 1.1 jmcneill {
808 1.1 jmcneill struct ifnet *ifp = &sc->sc_ec.ec_if;
809 1.1 jmcneill struct mbuf *m;
810 1.1 jmcneill int nsegs, index, cnt;
811 1.1 jmcneill
812 1.8 mlelstv GENET_ASSERT_TXLOCKED(sc);
813 1.1 jmcneill
814 1.1 jmcneill if ((ifp->if_flags & (IFF_RUNNING | IFF_OACTIVE)) != IFF_RUNNING)
815 1.1 jmcneill return;
816 1.1 jmcneill
817 1.1 jmcneill const int qid = GENET_DMA_DEFAULT_QUEUE;
818 1.1 jmcneill
819 1.8 mlelstv index = sc->sc_tx.pidx % TX_DESC_COUNT;
820 1.1 jmcneill cnt = 0;
821 1.1 jmcneill
822 1.8 mlelstv sc->sc_tx.queued = (RD4(sc, GENET_TX_DMA_PROD_INDEX(qid))
823 1.8 mlelstv - RD4(sc, GENET_TX_DMA_CONS_INDEX(qid))) & 0xffff;
824 1.8 mlelstv
825 1.1 jmcneill for (;;) {
826 1.1 jmcneill IFQ_POLL(&ifp->if_snd, m);
827 1.1 jmcneill if (m == NULL)
828 1.1 jmcneill break;
829 1.1 jmcneill
830 1.1 jmcneill nsegs = genet_setup_txbuf(sc, index, m);
831 1.1 jmcneill if (nsegs <= 0) {
832 1.8 mlelstv if (nsegs == -1) {
833 1.1 jmcneill ifp->if_flags |= IFF_OACTIVE;
834 1.8 mlelstv }
835 1.8 mlelstv else if (nsegs == -2) {
836 1.8 mlelstv IFQ_DEQUEUE(&ifp->if_snd, m);
837 1.8 mlelstv m_freem(m);
838 1.8 mlelstv }
839 1.1 jmcneill break;
840 1.1 jmcneill }
841 1.8 mlelstv
842 1.1 jmcneill IFQ_DEQUEUE(&ifp->if_snd, m);
843 1.1 jmcneill bpf_mtap(ifp, m, BPF_D_OUT);
844 1.1 jmcneill
845 1.1 jmcneill index = TX_SKIP(index, nsegs);
846 1.8 mlelstv sc->sc_tx.queued += nsegs;
847 1.1 jmcneill sc->sc_tx.pidx = (sc->sc_tx.pidx + nsegs) & 0xffff;
848 1.1 jmcneill cnt++;
849 1.1 jmcneill }
850 1.1 jmcneill
851 1.1 jmcneill if (cnt != 0)
852 1.1 jmcneill WR4(sc, GENET_TX_DMA_PROD_INDEX(qid), sc->sc_tx.pidx);
853 1.1 jmcneill }
854 1.1 jmcneill
855 1.1 jmcneill static void
856 1.1 jmcneill genet_start(struct ifnet *ifp)
857 1.1 jmcneill {
858 1.1 jmcneill struct genet_softc *sc = ifp->if_softc;
859 1.1 jmcneill
860 1.8 mlelstv GENET_TXLOCK(sc);
861 1.1 jmcneill genet_start_locked(sc);
862 1.8 mlelstv GENET_TXUNLOCK(sc);
863 1.1 jmcneill }
864 1.1 jmcneill
865 1.1 jmcneill int
866 1.1 jmcneill genet_intr(void *arg)
867 1.1 jmcneill {
868 1.1 jmcneill struct genet_softc *sc = arg;
869 1.1 jmcneill struct ifnet *ifp = &sc->sc_ec.ec_if;
870 1.1 jmcneill uint32_t val;
871 1.8 mlelstv bool dotx = false;
872 1.1 jmcneill
873 1.1 jmcneill val = RD4(sc, GENET_INTRL2_CPU_STAT);
874 1.1 jmcneill val &= ~RD4(sc, GENET_INTRL2_CPU_STAT_MASK);
875 1.1 jmcneill WR4(sc, GENET_INTRL2_CPU_CLEAR, val);
876 1.1 jmcneill
877 1.8 mlelstv if (val & GENET_IRQ_RXDMA_DONE) {
878 1.8 mlelstv GENET_LOCK(sc);
879 1.1 jmcneill genet_rxintr(sc, GENET_DMA_DEFAULT_QUEUE);
880 1.8 mlelstv GENET_UNLOCK(sc);
881 1.8 mlelstv }
882 1.1 jmcneill
883 1.1 jmcneill if (val & GENET_IRQ_TXDMA_DONE) {
884 1.1 jmcneill genet_txintr(sc, GENET_DMA_DEFAULT_QUEUE);
885 1.8 mlelstv dotx = true;
886 1.1 jmcneill }
887 1.1 jmcneill
888 1.8 mlelstv if (dotx)
889 1.8 mlelstv if_schedule_deferred_start(ifp);
890 1.1 jmcneill
891 1.1 jmcneill return 1;
892 1.1 jmcneill }
893 1.1 jmcneill
894 1.1 jmcneill static int
895 1.1 jmcneill genet_ioctl(struct ifnet *ifp, u_long cmd, void *data)
896 1.1 jmcneill {
897 1.1 jmcneill struct genet_softc *sc = ifp->if_softc;
898 1.1 jmcneill int error, s;
899 1.1 jmcneill
900 1.1 jmcneill #ifndef GENET_MPSAFE
901 1.1 jmcneill s = splnet();
902 1.1 jmcneill #endif
903 1.1 jmcneill
904 1.1 jmcneill switch (cmd) {
905 1.1 jmcneill default:
906 1.1 jmcneill #ifdef GENET_MPSAFE
907 1.1 jmcneill s = splnet();
908 1.1 jmcneill #endif
909 1.1 jmcneill error = ether_ioctl(ifp, cmd, data);
910 1.1 jmcneill #ifdef GENET_MPSAFE
911 1.1 jmcneill splx(s);
912 1.1 jmcneill #endif
913 1.1 jmcneill if (error != ENETRESET)
914 1.1 jmcneill break;
915 1.1 jmcneill
916 1.1 jmcneill error = 0;
917 1.1 jmcneill
918 1.1 jmcneill if (cmd == SIOCSIFCAP)
919 1.11 riastrad error = if_init(ifp);
920 1.1 jmcneill else if (cmd != SIOCADDMULTI && cmd != SIOCDELMULTI)
921 1.1 jmcneill ;
922 1.1 jmcneill else if ((ifp->if_flags & IFF_RUNNING) != 0) {
923 1.1 jmcneill GENET_LOCK(sc);
924 1.1 jmcneill genet_setup_rxfilter(sc);
925 1.1 jmcneill GENET_UNLOCK(sc);
926 1.1 jmcneill }
927 1.1 jmcneill break;
928 1.1 jmcneill }
929 1.1 jmcneill
930 1.1 jmcneill #ifndef GENET_MPSAFE
931 1.1 jmcneill splx(s);
932 1.1 jmcneill #endif
933 1.1 jmcneill
934 1.1 jmcneill return error;
935 1.1 jmcneill }
936 1.1 jmcneill
937 1.1 jmcneill static void
938 1.1 jmcneill genet_get_eaddr(struct genet_softc *sc, uint8_t *eaddr)
939 1.1 jmcneill {
940 1.1 jmcneill prop_dictionary_t prop = device_properties(sc->sc_dev);
941 1.5 jmcneill uint32_t maclo, machi, val;
942 1.1 jmcneill prop_data_t eaprop;
943 1.1 jmcneill
944 1.1 jmcneill eaprop = prop_dictionary_get(prop, "mac-address");
945 1.5 jmcneill if (eaprop != NULL) {
946 1.1 jmcneill KASSERT(prop_object_type(eaprop) == PROP_TYPE_DATA);
947 1.1 jmcneill KASSERT(prop_data_size(eaprop) == ETHER_ADDR_LEN);
948 1.7 jmcneill memcpy(eaddr, prop_data_value(eaprop),
949 1.1 jmcneill ETHER_ADDR_LEN);
950 1.5 jmcneill return;
951 1.5 jmcneill }
952 1.5 jmcneill
953 1.5 jmcneill maclo = machi = 0;
954 1.5 jmcneill
955 1.5 jmcneill val = RD4(sc, GENET_SYS_RBUF_FLUSH_CTRL);
956 1.5 jmcneill if ((val & GENET_SYS_RBUF_FLUSH_RESET) == 0) {
957 1.5 jmcneill maclo = htobe32(RD4(sc, GENET_UMAC_MAC0));
958 1.5 jmcneill machi = htobe16(RD4(sc, GENET_UMAC_MAC1) & 0xffff);
959 1.5 jmcneill }
960 1.5 jmcneill
961 1.5 jmcneill if (maclo == 0 && machi == 0) {
962 1.5 jmcneill /* Create one */
963 1.5 jmcneill maclo = 0x00f2 | (cprng_strong32() & 0xffff0000);
964 1.5 jmcneill machi = cprng_strong32() & 0xffff;
965 1.1 jmcneill }
966 1.1 jmcneill
967 1.5 jmcneill eaddr[0] = maclo & 0xff;
968 1.5 jmcneill eaddr[1] = (maclo >> 8) & 0xff;
969 1.5 jmcneill eaddr[2] = (maclo >> 16) & 0xff;
970 1.5 jmcneill eaddr[3] = (maclo >> 24) & 0xff;
971 1.5 jmcneill eaddr[4] = machi & 0xff;
972 1.5 jmcneill eaddr[5] = (machi >> 8) & 0xff;
973 1.1 jmcneill }
974 1.1 jmcneill
975 1.1 jmcneill static int
976 1.1 jmcneill genet_setup_dma(struct genet_softc *sc, int qid)
977 1.1 jmcneill {
978 1.1 jmcneill struct mbuf *m;
979 1.1 jmcneill int error, i;
980 1.1 jmcneill
981 1.1 jmcneill /* Setup TX ring */
982 1.1 jmcneill sc->sc_tx.buf_tag = sc->sc_dmat;
983 1.1 jmcneill for (i = 0; i < TX_DESC_COUNT; i++) {
984 1.1 jmcneill error = bus_dmamap_create(sc->sc_tx.buf_tag, MCLBYTES,
985 1.1 jmcneill TX_MAX_SEGS, MCLBYTES, 0, BUS_DMA_WAITOK,
986 1.1 jmcneill &sc->sc_tx.buf_map[i].map);
987 1.1 jmcneill if (error != 0) {
988 1.1 jmcneill device_printf(sc->sc_dev,
989 1.1 jmcneill "cannot create TX buffer map\n");
990 1.1 jmcneill return error;
991 1.1 jmcneill }
992 1.1 jmcneill }
993 1.1 jmcneill
994 1.1 jmcneill /* Setup RX ring */
995 1.1 jmcneill sc->sc_rx.buf_tag = sc->sc_dmat;
996 1.1 jmcneill for (i = 0; i < RX_DESC_COUNT; i++) {
997 1.1 jmcneill error = bus_dmamap_create(sc->sc_rx.buf_tag, MCLBYTES,
998 1.1 jmcneill 1, MCLBYTES, 0, BUS_DMA_WAITOK,
999 1.1 jmcneill &sc->sc_rx.buf_map[i].map);
1000 1.1 jmcneill if (error != 0) {
1001 1.1 jmcneill device_printf(sc->sc_dev,
1002 1.1 jmcneill "cannot create RX buffer map\n");
1003 1.1 jmcneill return error;
1004 1.1 jmcneill }
1005 1.1 jmcneill if ((m = genet_alloc_mbufcl(sc)) == NULL) {
1006 1.1 jmcneill device_printf(sc->sc_dev, "cannot allocate RX mbuf\n");
1007 1.1 jmcneill return ENOMEM;
1008 1.1 jmcneill }
1009 1.1 jmcneill error = genet_setup_rxbuf(sc, i, m);
1010 1.1 jmcneill if (error != 0) {
1011 1.1 jmcneill device_printf(sc->sc_dev, "cannot create RX buffer\n");
1012 1.1 jmcneill return error;
1013 1.1 jmcneill }
1014 1.1 jmcneill }
1015 1.1 jmcneill
1016 1.1 jmcneill return 0;
1017 1.1 jmcneill }
1018 1.1 jmcneill
1019 1.1 jmcneill int
1020 1.1 jmcneill genet_attach(struct genet_softc *sc)
1021 1.1 jmcneill {
1022 1.1 jmcneill struct mii_data *mii = &sc->sc_mii;
1023 1.1 jmcneill struct ifnet *ifp = &sc->sc_ec.ec_if;
1024 1.1 jmcneill uint8_t eaddr[ETHER_ADDR_LEN];
1025 1.1 jmcneill u_int maj, min;
1026 1.6 jmcneill int mii_flags = 0;
1027 1.1 jmcneill
1028 1.1 jmcneill const uint32_t rev = RD4(sc, GENET_SYS_REV_CTRL);
1029 1.1 jmcneill min = __SHIFTOUT(rev, SYS_REV_MINOR);
1030 1.1 jmcneill maj = __SHIFTOUT(rev, SYS_REV_MAJOR);
1031 1.1 jmcneill if (maj == 0)
1032 1.1 jmcneill maj++;
1033 1.1 jmcneill else if (maj == 5 || maj == 6)
1034 1.1 jmcneill maj--;
1035 1.1 jmcneill
1036 1.1 jmcneill if (maj != 5) {
1037 1.1 jmcneill aprint_error(": GENETv%d.%d not supported\n", maj, min);
1038 1.1 jmcneill return ENXIO;
1039 1.1 jmcneill }
1040 1.1 jmcneill
1041 1.6 jmcneill switch (sc->sc_phy_mode) {
1042 1.6 jmcneill case GENET_PHY_MODE_RGMII_TXID:
1043 1.6 jmcneill mii_flags |= MIIF_TXID;
1044 1.6 jmcneill break;
1045 1.6 jmcneill case GENET_PHY_MODE_RGMII_RXID:
1046 1.6 jmcneill mii_flags |= MIIF_RXID;
1047 1.6 jmcneill break;
1048 1.6 jmcneill case GENET_PHY_MODE_RGMII_ID:
1049 1.6 jmcneill mii_flags |= MIIF_RXID | MIIF_TXID;
1050 1.6 jmcneill break;
1051 1.6 jmcneill case GENET_PHY_MODE_RGMII:
1052 1.6 jmcneill default:
1053 1.6 jmcneill break;
1054 1.6 jmcneill }
1055 1.6 jmcneill
1056 1.1 jmcneill aprint_naive("\n");
1057 1.1 jmcneill aprint_normal(": GENETv%d.%d\n", maj, min);
1058 1.1 jmcneill
1059 1.1 jmcneill mutex_init(&sc->sc_lock, MUTEX_DEFAULT, IPL_NET);
1060 1.8 mlelstv mutex_init(&sc->sc_txlock, MUTEX_DEFAULT, IPL_NET);
1061 1.1 jmcneill callout_init(&sc->sc_stat_ch, CALLOUT_FLAGS);
1062 1.1 jmcneill callout_setfunc(&sc->sc_stat_ch, genet_tick, sc);
1063 1.1 jmcneill
1064 1.1 jmcneill genet_get_eaddr(sc, eaddr);
1065 1.1 jmcneill aprint_normal_dev(sc->sc_dev, "Ethernet address %s\n", ether_sprintf(eaddr));
1066 1.1 jmcneill
1067 1.1 jmcneill /* Soft reset EMAC core */
1068 1.1 jmcneill genet_reset(sc);
1069 1.1 jmcneill
1070 1.1 jmcneill /* Setup DMA descriptors */
1071 1.1 jmcneill if (genet_setup_dma(sc, GENET_DMA_DEFAULT_QUEUE) != 0) {
1072 1.1 jmcneill aprint_error_dev(sc->sc_dev, "failed to setup DMA descriptors\n");
1073 1.1 jmcneill return EINVAL;
1074 1.1 jmcneill }
1075 1.1 jmcneill
1076 1.1 jmcneill /* Setup ethernet interface */
1077 1.1 jmcneill ifp->if_softc = sc;
1078 1.3 jmcneill snprintf(ifp->if_xname, IFNAMSIZ, "%s", device_xname(sc->sc_dev));
1079 1.1 jmcneill ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST;
1080 1.1 jmcneill #ifdef GENET_MPSAFE
1081 1.1 jmcneill ifp->if_extflags = IFEF_MPSAFE;
1082 1.1 jmcneill #endif
1083 1.1 jmcneill ifp->if_start = genet_start;
1084 1.1 jmcneill ifp->if_ioctl = genet_ioctl;
1085 1.1 jmcneill ifp->if_init = genet_init;
1086 1.1 jmcneill ifp->if_stop = genet_stop;
1087 1.1 jmcneill ifp->if_capabilities = 0;
1088 1.1 jmcneill ifp->if_capenable = ifp->if_capabilities;
1089 1.1 jmcneill IFQ_SET_MAXLEN(&ifp->if_snd, IFQ_MAXLEN);
1090 1.1 jmcneill IFQ_SET_READY(&ifp->if_snd);
1091 1.1 jmcneill
1092 1.1 jmcneill /* 802.1Q VLAN-sized frames are supported */
1093 1.1 jmcneill sc->sc_ec.ec_capabilities |= ETHERCAP_VLAN_MTU;
1094 1.1 jmcneill
1095 1.1 jmcneill /* Attach MII driver */
1096 1.1 jmcneill sc->sc_ec.ec_mii = mii;
1097 1.1 jmcneill ifmedia_init(&mii->mii_media, 0, ether_mediachange, ether_mediastatus);
1098 1.1 jmcneill mii->mii_ifp = ifp;
1099 1.1 jmcneill mii->mii_readreg = genet_mii_readreg;
1100 1.1 jmcneill mii->mii_writereg = genet_mii_writereg;
1101 1.1 jmcneill mii->mii_statchg = genet_mii_statchg;
1102 1.1 jmcneill mii_attach(sc->sc_dev, mii, 0xffffffff, sc->sc_phy_id, MII_OFFSET_ANY,
1103 1.6 jmcneill mii_flags);
1104 1.1 jmcneill
1105 1.1 jmcneill if (LIST_EMPTY(&mii->mii_phys)) {
1106 1.1 jmcneill aprint_error_dev(sc->sc_dev, "no PHY found!\n");
1107 1.1 jmcneill return ENOENT;
1108 1.1 jmcneill }
1109 1.1 jmcneill ifmedia_set(&mii->mii_media, IFM_ETHER | IFM_AUTO);
1110 1.1 jmcneill
1111 1.1 jmcneill /* Attach interface */
1112 1.1 jmcneill if_attach(ifp);
1113 1.1 jmcneill if_deferred_start_init(ifp, NULL);
1114 1.1 jmcneill
1115 1.1 jmcneill /* Attach ethernet interface */
1116 1.1 jmcneill ether_ifattach(ifp, eaddr);
1117 1.1 jmcneill
1118 1.9 rin rnd_attach_source(&sc->sc_rndsource, ifp->if_xname, RND_TYPE_NET,
1119 1.9 rin RND_FLAG_DEFAULT);
1120 1.9 rin
1121 1.1 jmcneill return 0;
1122 1.1 jmcneill }
1123 1.1 jmcneill
1124 1.1 jmcneill #ifdef DDB
1125 1.1 jmcneill void genet_debug(void);
1126 1.1 jmcneill
1127 1.1 jmcneill void
1128 1.1 jmcneill genet_debug(void)
1129 1.1 jmcneill {
1130 1.1 jmcneill device_t dev = device_find_by_xname("genet0");
1131 1.1 jmcneill if (dev == NULL)
1132 1.1 jmcneill return;
1133 1.1 jmcneill
1134 1.1 jmcneill struct genet_softc * const sc = device_private(dev);
1135 1.1 jmcneill const int qid = GENET_DMA_DEFAULT_QUEUE;
1136 1.1 jmcneill
1137 1.1 jmcneill printf("TX CIDX = %08x (soft)\n", sc->sc_tx.cidx);
1138 1.1 jmcneill printf("TX CIDX = %08x\n", RD4(sc, GENET_TX_DMA_CONS_INDEX(qid)));
1139 1.1 jmcneill printf("TX PIDX = %08x (soft)\n", sc->sc_tx.pidx);
1140 1.1 jmcneill printf("TX PIDX = %08x\n", RD4(sc, GENET_TX_DMA_PROD_INDEX(qid)));
1141 1.1 jmcneill
1142 1.1 jmcneill printf("RX CIDX = %08x (soft)\n", sc->sc_rx.cidx);
1143 1.1 jmcneill printf("RX CIDX = %08x\n", RD4(sc, GENET_RX_DMA_CONS_INDEX(qid)));
1144 1.1 jmcneill printf("RX PIDX = %08x (soft)\n", sc->sc_rx.pidx);
1145 1.1 jmcneill printf("RX PIDX = %08x\n", RD4(sc, GENET_RX_DMA_PROD_INDEX(qid)));
1146 1.1 jmcneill }
1147 1.1 jmcneill #endif
1148