Home | History | Annotate | Line # | Download | only in ic
bcmgenet.c revision 1.19
      1  1.19   mlelstv /* $NetBSD: bcmgenet.c,v 1.19 2024/08/25 12:38:20 mlelstv Exp $ */
      2   1.1  jmcneill 
      3   1.1  jmcneill /*-
      4   1.1  jmcneill  * Copyright (c) 2020 Jared McNeill <jmcneill (at) invisible.ca>
      5   1.1  jmcneill  * All rights reserved.
      6   1.1  jmcneill  *
      7   1.1  jmcneill  * Redistribution and use in source and binary forms, with or without
      8   1.1  jmcneill  * modification, are permitted provided that the following conditions
      9   1.1  jmcneill  * are met:
     10   1.1  jmcneill  * 1. Redistributions of source code must retain the above copyright
     11   1.1  jmcneill  *    notice, this list of conditions and the following disclaimer.
     12   1.1  jmcneill  * 2. Redistributions in binary form must reproduce the above copyright
     13   1.1  jmcneill  *    notice, this list of conditions and the following disclaimer in the
     14   1.1  jmcneill  *    documentation and/or other materials provided with the distribution.
     15   1.1  jmcneill  *
     16   1.1  jmcneill  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     17   1.1  jmcneill  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     18   1.1  jmcneill  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     19   1.1  jmcneill  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     20   1.1  jmcneill  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING,
     21   1.1  jmcneill  * BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
     22   1.1  jmcneill  * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED
     23   1.1  jmcneill  * AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
     24   1.1  jmcneill  * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
     25   1.1  jmcneill  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
     26   1.1  jmcneill  * SUCH DAMAGE.
     27   1.1  jmcneill  */
     28   1.1  jmcneill 
     29   1.1  jmcneill /*
     30   1.1  jmcneill  * Broadcom GENETv5
     31   1.1  jmcneill  */
     32   1.1  jmcneill 
     33   1.1  jmcneill #include "opt_net_mpsafe.h"
     34   1.1  jmcneill #include "opt_ddb.h"
     35   1.1  jmcneill 
     36   1.1  jmcneill #include <sys/cdefs.h>
     37  1.19   mlelstv __KERNEL_RCSID(0, "$NetBSD: bcmgenet.c,v 1.19 2024/08/25 12:38:20 mlelstv Exp $");
     38   1.1  jmcneill 
     39   1.1  jmcneill #include <sys/param.h>
     40   1.1  jmcneill #include <sys/bus.h>
     41   1.1  jmcneill #include <sys/device.h>
     42   1.1  jmcneill #include <sys/intr.h>
     43   1.1  jmcneill #include <sys/systm.h>
     44   1.1  jmcneill #include <sys/kernel.h>
     45   1.1  jmcneill #include <sys/mutex.h>
     46   1.1  jmcneill #include <sys/callout.h>
     47   1.1  jmcneill #include <sys/cprng.h>
     48   1.1  jmcneill 
     49   1.9       rin #include <sys/rndsource.h>
     50   1.9       rin 
     51   1.1  jmcneill #include <net/if.h>
     52   1.1  jmcneill #include <net/if_dl.h>
     53   1.1  jmcneill #include <net/if_ether.h>
     54   1.1  jmcneill #include <net/if_media.h>
     55   1.1  jmcneill #include <net/bpf.h>
     56   1.1  jmcneill 
     57   1.1  jmcneill #include <dev/mii/miivar.h>
     58   1.1  jmcneill 
     59   1.1  jmcneill #include <dev/ic/bcmgenetreg.h>
     60   1.1  jmcneill #include <dev/ic/bcmgenetvar.h>
     61   1.1  jmcneill 
     62   1.1  jmcneill CTASSERT(MCLBYTES == 2048);
     63   1.1  jmcneill 
     64   1.1  jmcneill #ifdef GENET_DEBUG
     65   1.1  jmcneill #define	DPRINTF(...)	printf(##__VA_ARGS__)
     66   1.1  jmcneill #else
     67   1.1  jmcneill #define	DPRINTF(...)	((void)0)
     68   1.1  jmcneill #endif
     69   1.1  jmcneill 
     70   1.1  jmcneill #ifdef NET_MPSAFE
     71   1.1  jmcneill #define	GENET_MPSAFE		1
     72   1.1  jmcneill #define	CALLOUT_FLAGS		CALLOUT_MPSAFE
     73   1.1  jmcneill #else
     74   1.1  jmcneill #define	CALLOUT_FLAGS		0
     75   1.1  jmcneill #endif
     76   1.1  jmcneill 
     77   1.1  jmcneill #define	TX_MAX_SEGS		128
     78   1.8   mlelstv #define	TX_DESC_COUNT		256 /* GENET_DMA_DESC_COUNT */
     79   1.8   mlelstv #define	RX_DESC_COUNT		256 /* GENET_DMA_DESC_COUNT */
     80   1.1  jmcneill #define	MII_BUSY_RETRY		1000
     81   1.2  jmcneill #define	GENET_MAX_MDF_FILTER	17
     82   1.1  jmcneill 
     83   1.8   mlelstv #define	TX_SKIP(n, o)		(((n) + (o)) % TX_DESC_COUNT)
     84   1.8   mlelstv #define	TX_NEXT(n)		TX_SKIP(n, 1)
     85   1.8   mlelstv #define	RX_NEXT(n)		(((n) + 1) % RX_DESC_COUNT)
     86   1.8   mlelstv 
     87   1.1  jmcneill #define	GENET_LOCK(sc)		mutex_enter(&(sc)->sc_lock)
     88   1.1  jmcneill #define	GENET_UNLOCK(sc)	mutex_exit(&(sc)->sc_lock)
     89   1.1  jmcneill #define	GENET_ASSERT_LOCKED(sc)	KASSERT(mutex_owned(&(sc)->sc_lock))
     90   1.1  jmcneill 
     91   1.8   mlelstv #define	GENET_TXLOCK(sc)		mutex_enter(&(sc)->sc_txlock)
     92   1.8   mlelstv #define	GENET_TXUNLOCK(sc)		mutex_exit(&(sc)->sc_txlock)
     93   1.8   mlelstv #define	GENET_ASSERT_TXLOCKED(sc)	KASSERT(mutex_owned(&(sc)->sc_txlock))
     94   1.8   mlelstv 
     95   1.1  jmcneill #define	RD4(sc, reg)			\
     96   1.1  jmcneill 	bus_space_read_4((sc)->sc_bst, (sc)->sc_bsh, (reg))
     97   1.1  jmcneill #define	WR4(sc, reg, val)		\
     98   1.1  jmcneill 	bus_space_write_4((sc)->sc_bst, (sc)->sc_bsh, (reg), (val))
     99   1.1  jmcneill 
    100   1.1  jmcneill static int
    101   1.1  jmcneill genet_mii_readreg(device_t dev, int phy, int reg, uint16_t *val)
    102   1.1  jmcneill {
    103   1.1  jmcneill 	struct genet_softc *sc = device_private(dev);
    104   1.1  jmcneill 	int retry;
    105   1.1  jmcneill 
    106   1.1  jmcneill 	WR4(sc, GENET_MDIO_CMD,
    107   1.1  jmcneill 	    GENET_MDIO_READ | GENET_MDIO_START_BUSY |
    108   1.1  jmcneill 	    __SHIFTIN(phy, GENET_MDIO_PMD) |
    109   1.1  jmcneill 	    __SHIFTIN(reg, GENET_MDIO_REG));
    110   1.1  jmcneill 	for (retry = MII_BUSY_RETRY; retry > 0; retry--) {
    111   1.1  jmcneill 		if ((RD4(sc, GENET_MDIO_CMD) & GENET_MDIO_START_BUSY) == 0) {
    112   1.1  jmcneill 			*val = RD4(sc, GENET_MDIO_CMD) & 0xffff;
    113   1.1  jmcneill 			break;
    114   1.1  jmcneill 		}
    115   1.1  jmcneill 		delay(10);
    116   1.1  jmcneill 	}
    117   1.1  jmcneill 
    118   1.1  jmcneill 	if (retry == 0) {
    119   1.1  jmcneill 		device_printf(dev, "phy read timeout, phy=%d reg=%d\n",
    120   1.1  jmcneill 		    phy, reg);
    121   1.1  jmcneill 		return ETIMEDOUT;
    122   1.1  jmcneill 	}
    123   1.1  jmcneill 
    124   1.1  jmcneill 	return 0;
    125   1.1  jmcneill }
    126   1.1  jmcneill 
    127   1.1  jmcneill static int
    128   1.1  jmcneill genet_mii_writereg(device_t dev, int phy, int reg, uint16_t val)
    129   1.1  jmcneill {
    130   1.1  jmcneill 	struct genet_softc *sc = device_private(dev);
    131   1.1  jmcneill 	int retry;
    132   1.1  jmcneill 
    133   1.1  jmcneill 	WR4(sc, GENET_MDIO_CMD,
    134   1.1  jmcneill 	    val | GENET_MDIO_WRITE | GENET_MDIO_START_BUSY |
    135   1.1  jmcneill 	    __SHIFTIN(phy, GENET_MDIO_PMD) |
    136   1.1  jmcneill 	    __SHIFTIN(reg, GENET_MDIO_REG));
    137   1.1  jmcneill 	for (retry = MII_BUSY_RETRY; retry > 0; retry--) {
    138   1.1  jmcneill 		if ((RD4(sc, GENET_MDIO_CMD) & GENET_MDIO_START_BUSY) == 0)
    139   1.1  jmcneill 			break;
    140   1.1  jmcneill 		delay(10);
    141   1.1  jmcneill 	}
    142   1.1  jmcneill 
    143   1.1  jmcneill 	if (retry == 0) {
    144   1.1  jmcneill 		device_printf(dev, "phy write timeout, phy=%d reg=%d\n",
    145   1.1  jmcneill 		    phy, reg);
    146   1.1  jmcneill 		return ETIMEDOUT;
    147   1.1  jmcneill 	}
    148   1.1  jmcneill 
    149   1.1  jmcneill 	return 0;
    150   1.1  jmcneill }
    151   1.1  jmcneill 
    152   1.1  jmcneill static void
    153   1.1  jmcneill genet_update_link(struct genet_softc *sc)
    154   1.1  jmcneill {
    155   1.1  jmcneill 	struct mii_data *mii = &sc->sc_mii;
    156   1.1  jmcneill 	uint32_t val;
    157   1.1  jmcneill 	u_int speed;
    158   1.1  jmcneill 
    159   1.1  jmcneill 	if (IFM_SUBTYPE(mii->mii_media_active) == IFM_1000_T ||
    160   1.1  jmcneill 	    IFM_SUBTYPE(mii->mii_media_active) == IFM_1000_SX)
    161   1.1  jmcneill 		speed = GENET_UMAC_CMD_SPEED_1000;
    162   1.1  jmcneill 	else if (IFM_SUBTYPE(mii->mii_media_active) == IFM_100_TX)
    163   1.1  jmcneill 		speed = GENET_UMAC_CMD_SPEED_100;
    164   1.1  jmcneill 	else
    165   1.1  jmcneill 		speed = GENET_UMAC_CMD_SPEED_10;
    166   1.1  jmcneill 
    167   1.1  jmcneill 	val = RD4(sc, GENET_EXT_RGMII_OOB_CTRL);
    168   1.1  jmcneill 	val &= ~GENET_EXT_RGMII_OOB_OOB_DISABLE;
    169   1.1  jmcneill 	val |= GENET_EXT_RGMII_OOB_RGMII_LINK;
    170   1.1  jmcneill 	val |= GENET_EXT_RGMII_OOB_RGMII_MODE_EN;
    171   1.1  jmcneill 	if (sc->sc_phy_mode == GENET_PHY_MODE_RGMII)
    172   1.1  jmcneill 		val |= GENET_EXT_RGMII_OOB_ID_MODE_DISABLE;
    173   1.6  jmcneill 	else
    174   1.6  jmcneill 		val &= ~GENET_EXT_RGMII_OOB_ID_MODE_DISABLE;
    175   1.1  jmcneill 	WR4(sc, GENET_EXT_RGMII_OOB_CTRL, val);
    176   1.1  jmcneill 
    177   1.1  jmcneill 	val = RD4(sc, GENET_UMAC_CMD);
    178   1.1  jmcneill 	val &= ~GENET_UMAC_CMD_SPEED;
    179   1.1  jmcneill 	val |= __SHIFTIN(speed, GENET_UMAC_CMD_SPEED);
    180   1.1  jmcneill 	WR4(sc, GENET_UMAC_CMD, val);
    181   1.1  jmcneill }
    182   1.1  jmcneill 
    183   1.1  jmcneill static void
    184   1.1  jmcneill genet_mii_statchg(struct ifnet *ifp)
    185   1.1  jmcneill {
    186   1.1  jmcneill 	struct genet_softc * const sc = ifp->if_softc;
    187   1.1  jmcneill 
    188   1.1  jmcneill 	genet_update_link(sc);
    189   1.1  jmcneill }
    190   1.1  jmcneill 
    191   1.1  jmcneill static void
    192   1.1  jmcneill genet_setup_txdesc(struct genet_softc *sc, int index, int flags,
    193   1.1  jmcneill     bus_addr_t paddr, u_int len)
    194   1.1  jmcneill {
    195   1.1  jmcneill 	uint32_t status;
    196   1.1  jmcneill 
    197   1.1  jmcneill 	status = flags | __SHIFTIN(len, GENET_TX_DESC_STATUS_BUFLEN);
    198   1.1  jmcneill 
    199   1.1  jmcneill 	WR4(sc, GENET_TX_DESC_ADDRESS_LO(index), (uint32_t)paddr);
    200   1.1  jmcneill 	WR4(sc, GENET_TX_DESC_ADDRESS_HI(index), (uint32_t)(paddr >> 32));
    201   1.1  jmcneill 	WR4(sc, GENET_TX_DESC_STATUS(index), status);
    202   1.1  jmcneill }
    203   1.1  jmcneill 
    204   1.1  jmcneill static int
    205   1.1  jmcneill genet_setup_txbuf(struct genet_softc *sc, int index, struct mbuf *m)
    206   1.1  jmcneill {
    207   1.1  jmcneill 	bus_dma_segment_t *segs;
    208   1.1  jmcneill 	int error, nsegs, cur, i;
    209   1.1  jmcneill 	uint32_t flags;
    210   1.8   mlelstv 	bool nospace;
    211   1.8   mlelstv 
    212   1.8   mlelstv 	/* at least one descriptor free ? */
    213   1.8   mlelstv 	if (sc->sc_tx.queued >= TX_DESC_COUNT - 1)
    214   1.8   mlelstv 		return -1;
    215   1.1  jmcneill 
    216   1.1  jmcneill 	error = bus_dmamap_load_mbuf(sc->sc_tx.buf_tag,
    217   1.1  jmcneill 	    sc->sc_tx.buf_map[index].map, m, BUS_DMA_WRITE | BUS_DMA_NOWAIT);
    218   1.1  jmcneill 	if (error == EFBIG) {
    219   1.1  jmcneill 		device_printf(sc->sc_dev,
    220   1.1  jmcneill 		    "TX packet needs too many DMA segments, dropping...\n");
    221   1.8   mlelstv 		return -2;
    222   1.8   mlelstv 	}
    223   1.8   mlelstv 	if (error != 0) {
    224   1.8   mlelstv 		device_printf(sc->sc_dev,
    225   1.8   mlelstv 		    "TX packet cannot be mapped, retried...\n");
    226   1.1  jmcneill 		return 0;
    227   1.1  jmcneill 	}
    228   1.1  jmcneill 
    229   1.1  jmcneill 	segs = sc->sc_tx.buf_map[index].map->dm_segs;
    230   1.1  jmcneill 	nsegs = sc->sc_tx.buf_map[index].map->dm_nsegs;
    231   1.1  jmcneill 
    232   1.8   mlelstv 	nospace = sc->sc_tx.queued >= TX_DESC_COUNT - nsegs;
    233   1.8   mlelstv 	if (nospace) {
    234   1.1  jmcneill 		bus_dmamap_unload(sc->sc_tx.buf_tag,
    235   1.1  jmcneill 		    sc->sc_tx.buf_map[index].map);
    236   1.8   mlelstv 		/* XXX coalesce and retry ? */
    237   1.1  jmcneill 		return -1;
    238   1.1  jmcneill 	}
    239   1.1  jmcneill 
    240   1.8   mlelstv 	bus_dmamap_sync(sc->sc_tx.buf_tag, sc->sc_tx.buf_map[index].map,
    241   1.8   mlelstv 	    0, sc->sc_tx.buf_map[index].map->dm_mapsize, BUS_DMASYNC_PREWRITE);
    242   1.8   mlelstv 
    243   1.8   mlelstv 	/* stored in same index as loaded map */
    244   1.8   mlelstv 	sc->sc_tx.buf_map[index].mbuf = m;
    245   1.8   mlelstv 
    246   1.1  jmcneill 	flags = GENET_TX_DESC_STATUS_SOP |
    247   1.1  jmcneill 		GENET_TX_DESC_STATUS_CRC |
    248   1.1  jmcneill 		GENET_TX_DESC_STATUS_QTAG;
    249   1.1  jmcneill 
    250   1.1  jmcneill 	for (cur = index, i = 0; i < nsegs; i++) {
    251   1.1  jmcneill 		if (i == nsegs - 1)
    252   1.1  jmcneill 			flags |= GENET_TX_DESC_STATUS_EOP;
    253   1.1  jmcneill 
    254   1.1  jmcneill 		genet_setup_txdesc(sc, cur, flags, segs[i].ds_addr,
    255   1.1  jmcneill 		    segs[i].ds_len);
    256   1.1  jmcneill 
    257   1.8   mlelstv 		if (i == 0)
    258   1.1  jmcneill 			flags &= ~GENET_TX_DESC_STATUS_SOP;
    259   1.1  jmcneill 		cur = TX_NEXT(cur);
    260   1.1  jmcneill 	}
    261   1.1  jmcneill 
    262   1.1  jmcneill 	return nsegs;
    263   1.1  jmcneill }
    264   1.1  jmcneill 
    265   1.1  jmcneill static void
    266   1.1  jmcneill genet_setup_rxdesc(struct genet_softc *sc, int index,
    267   1.1  jmcneill     bus_addr_t paddr, bus_size_t len)
    268   1.1  jmcneill {
    269   1.1  jmcneill 	WR4(sc, GENET_RX_DESC_ADDRESS_LO(index), (uint32_t)paddr);
    270   1.1  jmcneill 	WR4(sc, GENET_RX_DESC_ADDRESS_HI(index), (uint32_t)(paddr >> 32));
    271   1.1  jmcneill }
    272   1.1  jmcneill 
    273   1.1  jmcneill static int
    274   1.1  jmcneill genet_setup_rxbuf(struct genet_softc *sc, int index, struct mbuf *m)
    275   1.1  jmcneill {
    276   1.1  jmcneill 	int error;
    277   1.1  jmcneill 
    278   1.1  jmcneill 	error = bus_dmamap_load_mbuf(sc->sc_rx.buf_tag,
    279   1.1  jmcneill 	    sc->sc_rx.buf_map[index].map, m, BUS_DMA_READ | BUS_DMA_NOWAIT);
    280   1.1  jmcneill 	if (error != 0)
    281   1.1  jmcneill 		return error;
    282   1.1  jmcneill 
    283   1.1  jmcneill 	bus_dmamap_sync(sc->sc_rx.buf_tag, sc->sc_rx.buf_map[index].map,
    284   1.1  jmcneill 	    0, sc->sc_rx.buf_map[index].map->dm_mapsize,
    285   1.1  jmcneill 	    BUS_DMASYNC_PREREAD);
    286   1.1  jmcneill 
    287   1.1  jmcneill 	sc->sc_rx.buf_map[index].mbuf = m;
    288   1.1  jmcneill 	genet_setup_rxdesc(sc, index,
    289   1.1  jmcneill 	    sc->sc_rx.buf_map[index].map->dm_segs[0].ds_addr,
    290   1.1  jmcneill 	    sc->sc_rx.buf_map[index].map->dm_segs[0].ds_len);
    291   1.1  jmcneill 
    292   1.1  jmcneill 	return 0;
    293   1.1  jmcneill }
    294   1.1  jmcneill 
    295   1.1  jmcneill static struct mbuf *
    296   1.1  jmcneill genet_alloc_mbufcl(struct genet_softc *sc)
    297   1.1  jmcneill {
    298   1.1  jmcneill 	struct mbuf *m;
    299   1.1  jmcneill 
    300   1.1  jmcneill 	m = m_getcl(M_NOWAIT, MT_DATA, M_PKTHDR);
    301   1.1  jmcneill 	if (m != NULL)
    302   1.1  jmcneill 		m->m_pkthdr.len = m->m_len = m->m_ext.ext_size;
    303   1.1  jmcneill 
    304   1.1  jmcneill 	return m;
    305   1.1  jmcneill }
    306   1.1  jmcneill 
    307   1.1  jmcneill static void
    308   1.1  jmcneill genet_enable_intr(struct genet_softc *sc)
    309   1.1  jmcneill {
    310   1.1  jmcneill 	WR4(sc, GENET_INTRL2_CPU_CLEAR_MASK,
    311   1.1  jmcneill 	    GENET_IRQ_TXDMA_DONE | GENET_IRQ_RXDMA_DONE);
    312   1.1  jmcneill }
    313   1.1  jmcneill 
    314   1.1  jmcneill static void
    315   1.1  jmcneill genet_disable_intr(struct genet_softc *sc)
    316   1.1  jmcneill {
    317   1.1  jmcneill 	/* Disable interrupts */
    318   1.1  jmcneill 	WR4(sc, GENET_INTRL2_CPU_SET_MASK, 0xffffffff);
    319   1.1  jmcneill 	WR4(sc, GENET_INTRL2_CPU_CLEAR, 0xffffffff);
    320   1.1  jmcneill }
    321   1.1  jmcneill 
    322   1.1  jmcneill static void
    323   1.1  jmcneill genet_tick(void *softc)
    324   1.1  jmcneill {
    325   1.1  jmcneill 	struct genet_softc *sc = softc;
    326   1.1  jmcneill 	struct mii_data *mii = &sc->sc_mii;
    327   1.1  jmcneill #ifndef GENET_MPSAFE
    328   1.1  jmcneill 	int s = splnet();
    329   1.1  jmcneill #endif
    330   1.1  jmcneill 
    331   1.1  jmcneill 	GENET_LOCK(sc);
    332   1.1  jmcneill 	mii_tick(mii);
    333   1.1  jmcneill 	callout_schedule(&sc->sc_stat_ch, hz);
    334   1.1  jmcneill 	GENET_UNLOCK(sc);
    335   1.1  jmcneill 
    336   1.1  jmcneill #ifndef GENET_MPSAFE
    337   1.1  jmcneill 	splx(s);
    338   1.1  jmcneill #endif
    339   1.1  jmcneill }
    340   1.1  jmcneill 
    341   1.1  jmcneill static void
    342   1.2  jmcneill genet_setup_rxfilter_mdf(struct genet_softc *sc, u_int n, const uint8_t *ea)
    343   1.2  jmcneill {
    344   1.2  jmcneill 	uint32_t addr0 = (ea[0] << 8) | ea[1];
    345   1.2  jmcneill 	uint32_t addr1 = (ea[2] << 24) | (ea[3] << 16) | (ea[4] << 8) | ea[5];
    346   1.2  jmcneill 
    347   1.2  jmcneill 	WR4(sc, GENET_UMAC_MDF_ADDR0(n), addr0);
    348   1.2  jmcneill 	WR4(sc, GENET_UMAC_MDF_ADDR1(n), addr1);
    349   1.2  jmcneill }
    350   1.2  jmcneill 
    351   1.2  jmcneill static void
    352   1.1  jmcneill genet_setup_rxfilter(struct genet_softc *sc)
    353   1.1  jmcneill {
    354   1.2  jmcneill 	struct ethercom *ec = &sc->sc_ec;
    355   1.2  jmcneill 	struct ifnet *ifp = &ec->ec_if;
    356   1.2  jmcneill 	struct ether_multistep step;
    357   1.2  jmcneill 	struct ether_multi *enm;
    358   1.2  jmcneill 	uint32_t cmd, mdf_ctrl;
    359   1.2  jmcneill 	u_int n;
    360   1.1  jmcneill 
    361   1.1  jmcneill 	GENET_ASSERT_LOCKED(sc);
    362   1.1  jmcneill 
    363   1.2  jmcneill 	ETHER_LOCK(ec);
    364   1.2  jmcneill 
    365   1.2  jmcneill 	cmd = RD4(sc, GENET_UMAC_CMD);
    366   1.2  jmcneill 
    367   1.2  jmcneill 	/*
    368   1.2  jmcneill 	 * Count the required number of hardware filters. We need one
    369   1.2  jmcneill 	 * for each multicast address, plus one for our own address and
    370   1.2  jmcneill 	 * the broadcast address.
    371   1.2  jmcneill 	 */
    372   1.2  jmcneill 	ETHER_FIRST_MULTI(step, ec, enm);
    373   1.2  jmcneill 	for (n = 2; enm != NULL; n++)
    374   1.2  jmcneill 		ETHER_NEXT_MULTI(step, enm);
    375   1.2  jmcneill 
    376   1.2  jmcneill 	if (n > GENET_MAX_MDF_FILTER)
    377   1.2  jmcneill 		ifp->if_flags |= IFF_ALLMULTI;
    378   1.2  jmcneill 	else
    379   1.2  jmcneill 		ifp->if_flags &= ~IFF_ALLMULTI;
    380   1.2  jmcneill 
    381   1.2  jmcneill 	if ((ifp->if_flags & (IFF_PROMISC|IFF_ALLMULTI)) != 0) {
    382   1.2  jmcneill 		cmd |= GENET_UMAC_CMD_PROMISC;
    383   1.2  jmcneill 		mdf_ctrl = 0;
    384   1.2  jmcneill 	} else {
    385   1.2  jmcneill 		cmd &= ~GENET_UMAC_CMD_PROMISC;
    386   1.2  jmcneill 		genet_setup_rxfilter_mdf(sc, 0, ifp->if_broadcastaddr);
    387   1.2  jmcneill 		genet_setup_rxfilter_mdf(sc, 1, CLLADDR(ifp->if_sadl));
    388   1.2  jmcneill 		ETHER_FIRST_MULTI(step, ec, enm);
    389   1.2  jmcneill 		for (n = 2; enm != NULL; n++) {
    390   1.2  jmcneill 			genet_setup_rxfilter_mdf(sc, n, enm->enm_addrlo);
    391   1.2  jmcneill 			ETHER_NEXT_MULTI(step, enm);
    392   1.2  jmcneill 		}
    393   1.2  jmcneill 		mdf_ctrl = __BITS(GENET_MAX_MDF_FILTER - 1,
    394   1.2  jmcneill 				  GENET_MAX_MDF_FILTER - n);
    395   1.2  jmcneill 	}
    396   1.2  jmcneill 
    397   1.2  jmcneill 	WR4(sc, GENET_UMAC_CMD, cmd);
    398   1.2  jmcneill 	WR4(sc, GENET_UMAC_MDF_CTRL, mdf_ctrl);
    399   1.1  jmcneill 
    400   1.2  jmcneill 	ETHER_UNLOCK(ec);
    401   1.1  jmcneill }
    402   1.1  jmcneill 
    403   1.1  jmcneill static int
    404   1.1  jmcneill genet_reset(struct genet_softc *sc)
    405   1.1  jmcneill {
    406   1.1  jmcneill 	uint32_t val;
    407   1.1  jmcneill 
    408   1.1  jmcneill 	val = RD4(sc, GENET_SYS_RBUF_FLUSH_CTRL);
    409   1.1  jmcneill 	val |= GENET_SYS_RBUF_FLUSH_RESET;
    410   1.1  jmcneill 	WR4(sc, GENET_SYS_RBUF_FLUSH_CTRL, val);
    411   1.1  jmcneill 	delay(10);
    412   1.1  jmcneill 
    413   1.1  jmcneill 	val &= ~GENET_SYS_RBUF_FLUSH_RESET;
    414   1.1  jmcneill 	WR4(sc, GENET_SYS_RBUF_FLUSH_CTRL, val);
    415   1.1  jmcneill 	delay(10);
    416   1.1  jmcneill 
    417   1.1  jmcneill 	WR4(sc, GENET_SYS_RBUF_FLUSH_CTRL, 0);
    418   1.1  jmcneill 	delay(10);
    419   1.1  jmcneill 
    420   1.1  jmcneill 	WR4(sc, GENET_UMAC_CMD, 0);
    421   1.1  jmcneill 	WR4(sc, GENET_UMAC_CMD,
    422   1.1  jmcneill 	    GENET_UMAC_CMD_LCL_LOOP_EN | GENET_UMAC_CMD_SW_RESET);
    423   1.1  jmcneill 	delay(10);
    424   1.1  jmcneill 	WR4(sc, GENET_UMAC_CMD, 0);
    425   1.1  jmcneill 
    426   1.1  jmcneill 	WR4(sc, GENET_UMAC_MIB_CTRL, GENET_UMAC_MIB_RESET_RUNT |
    427   1.1  jmcneill 	    GENET_UMAC_MIB_RESET_RX | GENET_UMAC_MIB_RESET_TX);
    428   1.1  jmcneill 	WR4(sc, GENET_UMAC_MIB_CTRL, 0);
    429   1.1  jmcneill 
    430   1.1  jmcneill 	WR4(sc, GENET_UMAC_MAX_FRAME_LEN, 1536);
    431   1.1  jmcneill 
    432   1.1  jmcneill 	val = RD4(sc, GENET_RBUF_CTRL);
    433   1.1  jmcneill 	val |= GENET_RBUF_ALIGN_2B;
    434   1.1  jmcneill 	WR4(sc, GENET_RBUF_CTRL, val);
    435   1.1  jmcneill 
    436   1.1  jmcneill 	WR4(sc, GENET_RBUF_TBUF_SIZE_CTRL, 1);
    437   1.1  jmcneill 
    438   1.1  jmcneill 	return 0;
    439   1.1  jmcneill }
    440   1.1  jmcneill 
    441   1.1  jmcneill static void
    442   1.8   mlelstv genet_set_rxthresh(struct genet_softc *sc, int qid, int usecs, int count)
    443   1.8   mlelstv {
    444   1.8   mlelstv 	int ticks;
    445   1.8   mlelstv 	uint32_t val;
    446   1.8   mlelstv 
    447   1.8   mlelstv 	/* convert to 125MHz/1024 ticks */
    448   1.8   mlelstv 	ticks = howmany(usecs * 125, 1024);
    449   1.8   mlelstv 
    450   1.8   mlelstv 	if (count < 1)
    451   1.8   mlelstv 		count = 1;
    452   1.8   mlelstv 	if (count > GENET_INTR_THRESHOLD_MASK)
    453   1.8   mlelstv 		count = GENET_INTR_THRESHOLD_MASK;
    454   1.8   mlelstv 	if (ticks < 0)
    455   1.8   mlelstv 		ticks = 0;
    456   1.8   mlelstv 	if (ticks > GENET_DMA_RING_TIMEOUT_MASK)
    457   1.8   mlelstv 		ticks = GENET_DMA_RING_TIMEOUT_MASK;
    458   1.8   mlelstv 
    459   1.8   mlelstv 	WR4(sc, GENET_RX_DMA_MBUF_DONE_THRES(qid), count);
    460   1.8   mlelstv 
    461   1.8   mlelstv 	val = RD4(sc, GENET_RX_DMA_RING_TIMEOUT(qid));
    462   1.8   mlelstv 	val &= ~GENET_DMA_RING_TIMEOUT_MASK;
    463   1.8   mlelstv 	val |= ticks;
    464   1.8   mlelstv 	WR4(sc, GENET_RX_DMA_RING_TIMEOUT(qid), val);
    465   1.8   mlelstv }
    466   1.8   mlelstv 
    467   1.8   mlelstv static void
    468   1.8   mlelstv genet_set_txthresh(struct genet_softc *sc, int qid, int count)
    469   1.8   mlelstv {
    470   1.8   mlelstv 	if (count < 1)
    471   1.8   mlelstv 		count = 1;
    472   1.8   mlelstv 	if (count > GENET_INTR_THRESHOLD_MASK)
    473   1.8   mlelstv 		count = GENET_INTR_THRESHOLD_MASK;
    474   1.8   mlelstv 
    475   1.8   mlelstv 	WR4(sc, GENET_TX_DMA_MBUF_DONE_THRES(qid), count);
    476   1.8   mlelstv }
    477   1.8   mlelstv 
    478   1.8   mlelstv static void
    479   1.1  jmcneill genet_init_rings(struct genet_softc *sc, int qid)
    480   1.1  jmcneill {
    481   1.1  jmcneill 	uint32_t val;
    482   1.1  jmcneill 
    483   1.1  jmcneill 	/* TX ring */
    484   1.1  jmcneill 
    485   1.1  jmcneill 	sc->sc_tx.queued = 0;
    486   1.1  jmcneill 	sc->sc_tx.cidx = sc->sc_tx.pidx = 0;
    487   1.1  jmcneill 
    488   1.1  jmcneill 	WR4(sc, GENET_TX_SCB_BURST_SIZE, 0x08);
    489   1.1  jmcneill 
    490   1.1  jmcneill 	WR4(sc, GENET_TX_DMA_READ_PTR_LO(qid), 0);
    491   1.1  jmcneill 	WR4(sc, GENET_TX_DMA_READ_PTR_HI(qid), 0);
    492   1.1  jmcneill 	WR4(sc, GENET_TX_DMA_CONS_INDEX(qid), 0);
    493   1.1  jmcneill 	WR4(sc, GENET_TX_DMA_PROD_INDEX(qid), 0);
    494   1.1  jmcneill 	WR4(sc, GENET_TX_DMA_RING_BUF_SIZE(qid),
    495   1.1  jmcneill 	    __SHIFTIN(TX_DESC_COUNT, GENET_TX_DMA_RING_BUF_SIZE_DESC_COUNT) |
    496   1.1  jmcneill 	    __SHIFTIN(MCLBYTES, GENET_TX_DMA_RING_BUF_SIZE_BUF_LENGTH));
    497   1.1  jmcneill 	WR4(sc, GENET_TX_DMA_START_ADDR_LO(qid), 0);
    498   1.1  jmcneill 	WR4(sc, GENET_TX_DMA_START_ADDR_HI(qid), 0);
    499   1.1  jmcneill 	WR4(sc, GENET_TX_DMA_END_ADDR_LO(qid),
    500   1.1  jmcneill 	    TX_DESC_COUNT * GENET_DMA_DESC_SIZE / 4 - 1);
    501   1.1  jmcneill 	WR4(sc, GENET_TX_DMA_END_ADDR_HI(qid), 0);
    502   1.1  jmcneill 	WR4(sc, GENET_TX_DMA_FLOW_PERIOD(qid), 0);
    503   1.1  jmcneill 	WR4(sc, GENET_TX_DMA_WRITE_PTR_LO(qid), 0);
    504   1.1  jmcneill 	WR4(sc, GENET_TX_DMA_WRITE_PTR_HI(qid), 0);
    505   1.1  jmcneill 
    506   1.8   mlelstv 	/* interrupt after 10 packets or when ring empty */
    507   1.8   mlelstv 	genet_set_txthresh(sc, qid, 10);
    508   1.8   mlelstv 
    509   1.1  jmcneill 	WR4(sc, GENET_TX_DMA_RING_CFG, __BIT(qid));	/* enable */
    510   1.1  jmcneill 
    511   1.1  jmcneill 	/* Enable transmit DMA */
    512   1.1  jmcneill 	val = RD4(sc, GENET_TX_DMA_CTRL);
    513   1.1  jmcneill 	val |= GENET_TX_DMA_CTRL_EN;
    514   1.1  jmcneill 	val |= GENET_TX_DMA_CTRL_RBUF_EN(GENET_DMA_DEFAULT_QUEUE);
    515   1.1  jmcneill 	WR4(sc, GENET_TX_DMA_CTRL, val);
    516   1.1  jmcneill 
    517   1.1  jmcneill 	/* RX ring */
    518   1.1  jmcneill 
    519   1.1  jmcneill 	sc->sc_rx.cidx = sc->sc_rx.pidx = 0;
    520   1.1  jmcneill 
    521   1.1  jmcneill 	WR4(sc, GENET_RX_SCB_BURST_SIZE, 0x08);
    522   1.1  jmcneill 
    523   1.1  jmcneill 	WR4(sc, GENET_RX_DMA_WRITE_PTR_LO(qid), 0);
    524   1.1  jmcneill 	WR4(sc, GENET_RX_DMA_WRITE_PTR_HI(qid), 0);
    525   1.1  jmcneill 	WR4(sc, GENET_RX_DMA_PROD_INDEX(qid), 0);
    526   1.1  jmcneill 	WR4(sc, GENET_RX_DMA_CONS_INDEX(qid), 0);
    527   1.1  jmcneill 	WR4(sc, GENET_RX_DMA_RING_BUF_SIZE(qid),
    528   1.1  jmcneill 	    __SHIFTIN(RX_DESC_COUNT, GENET_RX_DMA_RING_BUF_SIZE_DESC_COUNT) |
    529   1.1  jmcneill 	    __SHIFTIN(MCLBYTES, GENET_RX_DMA_RING_BUF_SIZE_BUF_LENGTH));
    530   1.1  jmcneill 	WR4(sc, GENET_RX_DMA_START_ADDR_LO(qid), 0);
    531   1.1  jmcneill 	WR4(sc, GENET_RX_DMA_START_ADDR_HI(qid), 0);
    532   1.1  jmcneill 	WR4(sc, GENET_RX_DMA_END_ADDR_LO(qid),
    533   1.1  jmcneill 	    RX_DESC_COUNT * GENET_DMA_DESC_SIZE / 4 - 1);
    534   1.1  jmcneill 	WR4(sc, GENET_RX_DMA_END_ADDR_HI(qid), 0);
    535   1.1  jmcneill 	WR4(sc, GENET_RX_DMA_XON_XOFF_THRES(qid),
    536   1.1  jmcneill 	    __SHIFTIN(5, GENET_RX_DMA_XON_XOFF_THRES_LO) |
    537   1.1  jmcneill 	    __SHIFTIN(RX_DESC_COUNT >> 4, GENET_RX_DMA_XON_XOFF_THRES_HI));
    538   1.1  jmcneill 	WR4(sc, GENET_RX_DMA_READ_PTR_LO(qid), 0);
    539   1.1  jmcneill 	WR4(sc, GENET_RX_DMA_READ_PTR_HI(qid), 0);
    540   1.1  jmcneill 
    541   1.8   mlelstv 	/*
    542   1.8   mlelstv 	 * interrupt on first packet,
    543   1.8   mlelstv 	 * mitigation timeout timeout 57 us (~84 minimal packets at 1Gbit/s)
    544   1.8   mlelstv 	 */
    545   1.8   mlelstv 	genet_set_rxthresh(sc, qid, 57, 10);
    546   1.8   mlelstv 
    547   1.1  jmcneill 	WR4(sc, GENET_RX_DMA_RING_CFG, __BIT(qid));	/* enable */
    548   1.1  jmcneill 
    549   1.1  jmcneill 	/* Enable receive DMA */
    550   1.1  jmcneill 	val = RD4(sc, GENET_RX_DMA_CTRL);
    551   1.1  jmcneill 	val |= GENET_RX_DMA_CTRL_EN;
    552   1.1  jmcneill 	val |= GENET_RX_DMA_CTRL_RBUF_EN(GENET_DMA_DEFAULT_QUEUE);
    553   1.1  jmcneill 	WR4(sc, GENET_RX_DMA_CTRL, val);
    554   1.1  jmcneill }
    555   1.1  jmcneill 
    556   1.1  jmcneill static int
    557   1.1  jmcneill genet_init_locked(struct genet_softc *sc)
    558   1.1  jmcneill {
    559   1.1  jmcneill 	struct ifnet *ifp = &sc->sc_ec.ec_if;
    560   1.1  jmcneill 	struct mii_data *mii = &sc->sc_mii;
    561   1.1  jmcneill 	uint32_t val;
    562   1.1  jmcneill 	const uint8_t *enaddr = CLLADDR(ifp->if_sadl);
    563   1.1  jmcneill 
    564   1.1  jmcneill 	GENET_ASSERT_LOCKED(sc);
    565   1.8   mlelstv 	GENET_ASSERT_TXLOCKED(sc);
    566   1.1  jmcneill 
    567   1.1  jmcneill 	if ((ifp->if_flags & IFF_RUNNING) != 0)
    568   1.1  jmcneill 		return 0;
    569   1.1  jmcneill 
    570   1.1  jmcneill 	if (sc->sc_phy_mode == GENET_PHY_MODE_RGMII ||
    571   1.6  jmcneill 	    sc->sc_phy_mode == GENET_PHY_MODE_RGMII_ID ||
    572   1.6  jmcneill 	    sc->sc_phy_mode == GENET_PHY_MODE_RGMII_RXID ||
    573   1.6  jmcneill 	    sc->sc_phy_mode == GENET_PHY_MODE_RGMII_TXID)
    574   1.1  jmcneill 		WR4(sc, GENET_SYS_PORT_CTRL,
    575   1.1  jmcneill 		    GENET_SYS_PORT_MODE_EXT_GPHY);
    576   1.6  jmcneill 	else
    577   1.6  jmcneill 		WR4(sc, GENET_SYS_PORT_CTRL, 0);
    578   1.1  jmcneill 
    579   1.1  jmcneill 	/* Write hardware address */
    580   1.2  jmcneill 	val = enaddr[3] | (enaddr[2] << 8) | (enaddr[1] << 16) |
    581   1.2  jmcneill 	    (enaddr[0] << 24);
    582   1.1  jmcneill 	WR4(sc, GENET_UMAC_MAC0, val);
    583   1.2  jmcneill 	val = enaddr[5] | (enaddr[4] << 8);
    584   1.1  jmcneill 	WR4(sc, GENET_UMAC_MAC1, val);
    585   1.1  jmcneill 
    586   1.1  jmcneill 	/* Setup RX filter */
    587   1.1  jmcneill 	genet_setup_rxfilter(sc);
    588   1.1  jmcneill 
    589   1.1  jmcneill 	/* Setup TX/RX rings */
    590   1.1  jmcneill 	genet_init_rings(sc, GENET_DMA_DEFAULT_QUEUE);
    591   1.1  jmcneill 
    592   1.1  jmcneill 	/* Enable transmitter and receiver */
    593   1.1  jmcneill 	val = RD4(sc, GENET_UMAC_CMD);
    594   1.1  jmcneill 	val |= GENET_UMAC_CMD_TXEN;
    595   1.1  jmcneill 	val |= GENET_UMAC_CMD_RXEN;
    596   1.1  jmcneill 	WR4(sc, GENET_UMAC_CMD, val);
    597   1.1  jmcneill 
    598   1.1  jmcneill 	/* Enable interrupts */
    599   1.1  jmcneill 	genet_enable_intr(sc);
    600   1.1  jmcneill 
    601   1.1  jmcneill 	ifp->if_flags |= IFF_RUNNING;
    602   1.1  jmcneill 
    603   1.1  jmcneill 	mii_mediachg(mii);
    604   1.1  jmcneill 	callout_schedule(&sc->sc_stat_ch, hz);
    605   1.1  jmcneill 
    606   1.1  jmcneill 	return 0;
    607   1.1  jmcneill }
    608   1.1  jmcneill 
    609   1.1  jmcneill static int
    610   1.1  jmcneill genet_init(struct ifnet *ifp)
    611   1.1  jmcneill {
    612   1.1  jmcneill 	struct genet_softc *sc = ifp->if_softc;
    613   1.1  jmcneill 	int error;
    614   1.1  jmcneill 
    615   1.1  jmcneill 	GENET_LOCK(sc);
    616   1.8   mlelstv 	GENET_TXLOCK(sc);
    617   1.1  jmcneill 	error = genet_init_locked(sc);
    618   1.8   mlelstv 	GENET_TXUNLOCK(sc);
    619   1.1  jmcneill 	GENET_UNLOCK(sc);
    620   1.1  jmcneill 
    621   1.1  jmcneill 	return error;
    622   1.1  jmcneill }
    623   1.1  jmcneill 
    624  1.18   mlelstv static int
    625  1.18   mlelstv genet_free_txbuf(struct genet_softc *sc, int index)
    626  1.18   mlelstv {
    627  1.18   mlelstv 	struct genet_bufmap *bmap;
    628  1.18   mlelstv 
    629  1.18   mlelstv 	bmap = &sc->sc_tx.buf_map[index];
    630  1.18   mlelstv 	if (bmap->mbuf == NULL)
    631  1.18   mlelstv 		return 0;
    632  1.18   mlelstv 
    633  1.18   mlelstv 	if (bmap->map->dm_mapsize > 0) {
    634  1.18   mlelstv 		bus_dmamap_sync(sc->sc_tx.buf_tag, bmap->map,
    635  1.18   mlelstv 		    0, bmap->map->dm_mapsize,
    636  1.18   mlelstv 		    BUS_DMASYNC_POSTWRITE);
    637  1.18   mlelstv 	}
    638  1.18   mlelstv 	bus_dmamap_unload(sc->sc_tx.buf_tag, bmap->map);
    639  1.18   mlelstv 	m_freem(bmap->mbuf);
    640  1.18   mlelstv 	bmap->mbuf = NULL;
    641  1.18   mlelstv 
    642  1.18   mlelstv 	return 1;
    643  1.18   mlelstv }
    644  1.18   mlelstv 
    645   1.1  jmcneill static void
    646   1.1  jmcneill genet_stop_locked(struct genet_softc *sc, int disable)
    647   1.1  jmcneill {
    648   1.1  jmcneill 	struct ifnet *ifp = &sc->sc_ec.ec_if;
    649   1.1  jmcneill 	uint32_t val;
    650  1.18   mlelstv 	int i;
    651   1.1  jmcneill 
    652   1.1  jmcneill 	GENET_ASSERT_LOCKED(sc);
    653   1.1  jmcneill 
    654   1.1  jmcneill 	callout_stop(&sc->sc_stat_ch);
    655   1.1  jmcneill 
    656   1.1  jmcneill 	mii_down(&sc->sc_mii);
    657   1.1  jmcneill 
    658   1.1  jmcneill 	/* Disable receiver */
    659   1.1  jmcneill 	val = RD4(sc, GENET_UMAC_CMD);
    660   1.1  jmcneill 	val &= ~GENET_UMAC_CMD_RXEN;
    661   1.1  jmcneill 	WR4(sc, GENET_UMAC_CMD, val);
    662   1.1  jmcneill 
    663   1.1  jmcneill 	/* Stop receive DMA */
    664   1.1  jmcneill 	val = RD4(sc, GENET_RX_DMA_CTRL);
    665   1.1  jmcneill 	val &= ~GENET_RX_DMA_CTRL_EN;
    666   1.1  jmcneill 	WR4(sc, GENET_RX_DMA_CTRL, val);
    667   1.1  jmcneill 
    668   1.1  jmcneill 	/* Stop transmit DMA */
    669   1.1  jmcneill 	val = RD4(sc, GENET_TX_DMA_CTRL);
    670   1.1  jmcneill 	val &= ~GENET_TX_DMA_CTRL_EN;
    671   1.1  jmcneill 	WR4(sc, GENET_TX_DMA_CTRL, val);
    672   1.1  jmcneill 
    673   1.1  jmcneill 	/* Flush data in the TX FIFO */
    674   1.1  jmcneill 	WR4(sc, GENET_UMAC_TX_FLUSH, 1);
    675   1.1  jmcneill 	delay(10);
    676   1.1  jmcneill 	WR4(sc, GENET_UMAC_TX_FLUSH, 0);
    677   1.1  jmcneill 
    678   1.1  jmcneill 	/* Disable transmitter */
    679   1.1  jmcneill 	val = RD4(sc, GENET_UMAC_CMD);
    680   1.1  jmcneill 	val &= ~GENET_UMAC_CMD_TXEN;
    681   1.1  jmcneill 	WR4(sc, GENET_UMAC_CMD, val);
    682   1.1  jmcneill 
    683   1.1  jmcneill 	/* Disable interrupts */
    684   1.1  jmcneill 	genet_disable_intr(sc);
    685   1.1  jmcneill 
    686  1.18   mlelstv 	/* Free TX buffers */
    687  1.19   mlelstv 	for (i=0; i<TX_DESC_COUNT; ++i)
    688  1.18   mlelstv 		genet_free_txbuf(sc, i);
    689  1.18   mlelstv 
    690  1.14   thorpej 	ifp->if_flags &= ~IFF_RUNNING;
    691   1.1  jmcneill }
    692   1.1  jmcneill 
    693   1.1  jmcneill static void
    694   1.1  jmcneill genet_stop(struct ifnet *ifp, int disable)
    695   1.1  jmcneill {
    696   1.1  jmcneill 	struct genet_softc * const sc = ifp->if_softc;
    697   1.1  jmcneill 
    698   1.1  jmcneill 	GENET_LOCK(sc);
    699   1.1  jmcneill 	genet_stop_locked(sc, disable);
    700   1.1  jmcneill 	GENET_UNLOCK(sc);
    701   1.1  jmcneill }
    702   1.1  jmcneill 
    703   1.1  jmcneill static void
    704   1.1  jmcneill genet_rxintr(struct genet_softc *sc, int qid)
    705   1.1  jmcneill {
    706   1.1  jmcneill 	struct ifnet *ifp = &sc->sc_ec.ec_if;
    707   1.1  jmcneill 	int error, index, len, n;
    708   1.1  jmcneill 	struct mbuf *m, *m0;
    709   1.1  jmcneill 	uint32_t status, pidx, total;
    710   1.9       rin 	int pkts = 0;
    711   1.1  jmcneill 
    712   1.1  jmcneill 	pidx = RD4(sc, GENET_RX_DMA_PROD_INDEX(qid)) & 0xffff;
    713   1.1  jmcneill 	total = (pidx - sc->sc_rx.cidx) & 0xffff;
    714   1.1  jmcneill 
    715   1.1  jmcneill 	DPRINTF("RX pidx=%08x total=%d\n", pidx, total);
    716   1.1  jmcneill 
    717   1.8   mlelstv 	index = sc->sc_rx.cidx % RX_DESC_COUNT;
    718   1.1  jmcneill 	for (n = 0; n < total; n++) {
    719   1.1  jmcneill 		status = RD4(sc, GENET_RX_DESC_STATUS(index));
    720   1.8   mlelstv 
    721   1.8   mlelstv 		if (status & GENET_RX_DESC_STATUS_ALL_ERRS) {
    722   1.8   mlelstv 			if (status & GENET_RX_DESC_STATUS_OVRUN_ERR)
    723   1.8   mlelstv 				device_printf(sc->sc_dev, "overrun\n");
    724   1.8   mlelstv 			if (status & GENET_RX_DESC_STATUS_CRC_ERR)
    725   1.8   mlelstv 				device_printf(sc->sc_dev, "CRC error\n");
    726   1.8   mlelstv 			if (status & GENET_RX_DESC_STATUS_RX_ERR)
    727   1.8   mlelstv 				device_printf(sc->sc_dev, "receive error\n");
    728   1.8   mlelstv 			if (status & GENET_RX_DESC_STATUS_FRAME_ERR)
    729   1.8   mlelstv 				device_printf(sc->sc_dev, "frame error\n");
    730   1.8   mlelstv 			if (status & GENET_RX_DESC_STATUS_LEN_ERR)
    731   1.8   mlelstv 				device_printf(sc->sc_dev, "length error\n");
    732   1.8   mlelstv 			if_statinc(ifp, if_ierrors);
    733   1.8   mlelstv 			goto next;
    734   1.8   mlelstv 		}
    735   1.8   mlelstv 
    736   1.8   mlelstv 		if (status & GENET_RX_DESC_STATUS_OWN)
    737   1.8   mlelstv 			device_printf(sc->sc_dev, "OWN %d of %d\n",n,total);
    738   1.8   mlelstv 
    739   1.1  jmcneill 		len = __SHIFTOUT(status, GENET_RX_DESC_STATUS_BUFLEN);
    740   1.8   mlelstv 		if (len < ETHER_ALIGN) {
    741   1.8   mlelstv 			if_statinc(ifp, if_ierrors);
    742   1.8   mlelstv 			goto next;
    743   1.8   mlelstv 		}
    744   1.1  jmcneill 
    745   1.4  jmcneill 		m = sc->sc_rx.buf_map[index].mbuf;
    746   1.4  jmcneill 
    747   1.4  jmcneill 		if ((m0 = genet_alloc_mbufcl(sc)) == NULL) {
    748   1.4  jmcneill 			if_statinc(ifp, if_ierrors);
    749   1.4  jmcneill 			goto next;
    750   1.4  jmcneill 		}
    751  1.17   mlelstv 		MCLAIM(m0, &sc->sc_ec.ec_rx_mowner);
    752   1.8   mlelstv 
    753   1.8   mlelstv 		/* unload map before it gets loaded in setup_rxbuf */
    754  1.10  jmcneill 		if (sc->sc_rx.buf_map[index].map->dm_mapsize > 0) {
    755  1.17   mlelstv 			bus_dmamap_sync(sc->sc_rx.buf_tag,
    756  1.17   mlelstv 			    sc->sc_rx.buf_map[index].map,
    757  1.10  jmcneill 			    0, sc->sc_rx.buf_map[index].map->dm_mapsize,
    758  1.10  jmcneill 			    BUS_DMASYNC_POSTREAD);
    759  1.13   mlelstv 		}
    760   1.8   mlelstv 		bus_dmamap_unload(sc->sc_rx.buf_tag, sc->sc_rx.buf_map[index].map);
    761   1.8   mlelstv 		sc->sc_rx.buf_map[index].mbuf = NULL;
    762   1.8   mlelstv 
    763   1.4  jmcneill 		error = genet_setup_rxbuf(sc, index, m0);
    764   1.4  jmcneill 		if (error != 0) {
    765   1.8   mlelstv 			m_freem(m0);
    766   1.4  jmcneill 			if_statinc(ifp, if_ierrors);
    767   1.8   mlelstv 
    768   1.8   mlelstv 			/* XXX mbuf is unloaded but load failed */
    769   1.8   mlelstv 			m_freem(m);
    770   1.8   mlelstv 			device_printf(sc->sc_dev,
    771   1.8   mlelstv 			    "cannot load RX mbuf. panic?\n");
    772   1.4  jmcneill 			goto next;
    773   1.4  jmcneill 		}
    774   1.1  jmcneill 
    775   1.1  jmcneill 		DPRINTF("RX [#%d] index=%02x status=%08x len=%d adj_len=%d\n",
    776   1.1  jmcneill 		    n, index, status, len, len - ETHER_ALIGN);
    777   1.1  jmcneill 
    778   1.8   mlelstv 		m_set_rcvif(m, ifp);
    779   1.8   mlelstv 		m->m_len = m->m_pkthdr.len = len;
    780   1.8   mlelstv 		m_adj(m, ETHER_ALIGN);
    781   1.1  jmcneill 
    782   1.8   mlelstv 		if_percpuq_enqueue(ifp->if_percpuq, m);
    783   1.9       rin 		++pkts;
    784   1.1  jmcneill 
    785   1.4  jmcneill next:
    786   1.1  jmcneill 		index = RX_NEXT(index);
    787   1.1  jmcneill 
    788   1.1  jmcneill 		sc->sc_rx.cidx = (sc->sc_rx.cidx + 1) & 0xffff;
    789   1.1  jmcneill 		WR4(sc, GENET_RX_DMA_CONS_INDEX(qid), sc->sc_rx.cidx);
    790   1.1  jmcneill 	}
    791   1.9       rin 
    792   1.9       rin 	if (pkts != 0)
    793   1.9       rin 		rnd_add_uint32(&sc->sc_rndsource, pkts);
    794   1.1  jmcneill }
    795   1.1  jmcneill 
    796   1.1  jmcneill static void
    797   1.1  jmcneill genet_txintr(struct genet_softc *sc, int qid)
    798   1.1  jmcneill {
    799   1.1  jmcneill 	struct ifnet *ifp = &sc->sc_ec.ec_if;
    800   1.8   mlelstv 	int cidx, i, pkts = 0;
    801   1.1  jmcneill 
    802   1.1  jmcneill 	cidx = RD4(sc, GENET_TX_DMA_CONS_INDEX(qid)) & 0xffff;
    803   1.8   mlelstv 	i = sc->sc_tx.cidx % TX_DESC_COUNT;
    804   1.8   mlelstv 	while (sc->sc_tx.cidx != cidx) {
    805  1.18   mlelstv 		pkts += genet_free_txbuf(sc, i);
    806   1.8   mlelstv 		i = TX_NEXT(i);
    807   1.8   mlelstv 		sc->sc_tx.cidx = (sc->sc_tx.cidx + 1) & 0xffff;
    808   1.1  jmcneill 	}
    809   1.1  jmcneill 
    810  1.18   mlelstv 	if (pkts != 0) {
    811  1.18   mlelstv 		if_statadd(ifp, if_opackets, pkts);
    812  1.18   mlelstv 		rnd_add_uint32(&sc->sc_rndsource, pkts);
    813  1.18   mlelstv 	}
    814   1.9       rin 
    815  1.18   mlelstv 	if_schedule_deferred_start(ifp);
    816   1.1  jmcneill }
    817   1.1  jmcneill 
    818   1.1  jmcneill static void
    819   1.1  jmcneill genet_start_locked(struct genet_softc *sc)
    820   1.1  jmcneill {
    821   1.1  jmcneill 	struct ifnet *ifp = &sc->sc_ec.ec_if;
    822   1.1  jmcneill 	struct mbuf *m;
    823   1.1  jmcneill 	int nsegs, index, cnt;
    824   1.1  jmcneill 
    825   1.8   mlelstv 	GENET_ASSERT_TXLOCKED(sc);
    826   1.1  jmcneill 
    827  1.14   thorpej 	if ((ifp->if_flags & IFF_RUNNING) == 0)
    828   1.1  jmcneill 		return;
    829   1.1  jmcneill 
    830   1.1  jmcneill 	const int qid = GENET_DMA_DEFAULT_QUEUE;
    831   1.1  jmcneill 
    832   1.8   mlelstv 	index = sc->sc_tx.pidx % TX_DESC_COUNT;
    833   1.1  jmcneill 	cnt = 0;
    834   1.1  jmcneill 
    835   1.8   mlelstv 	sc->sc_tx.queued = (RD4(sc, GENET_TX_DMA_PROD_INDEX(qid))
    836  1.18   mlelstv 	          - sc->sc_tx.cidx) & 0xffff;
    837  1.18   mlelstv 
    838  1.18   mlelstv 	/* At least one descriptor free ? */
    839  1.18   mlelstv 	if (sc->sc_tx.queued >= TX_DESC_COUNT - 1)
    840  1.18   mlelstv 		return;
    841   1.8   mlelstv 
    842   1.1  jmcneill 	for (;;) {
    843   1.1  jmcneill 		IFQ_POLL(&ifp->if_snd, m);
    844   1.1  jmcneill 		if (m == NULL)
    845   1.1  jmcneill 			break;
    846   1.1  jmcneill 
    847   1.1  jmcneill 		nsegs = genet_setup_txbuf(sc, index, m);
    848   1.1  jmcneill 		if (nsegs <= 0) {
    849  1.14   thorpej 			if (nsegs == -2) {
    850   1.8   mlelstv 				IFQ_DEQUEUE(&ifp->if_snd, m);
    851   1.8   mlelstv 				m_freem(m);
    852  1.14   thorpej 				continue;
    853   1.8   mlelstv 			}
    854   1.1  jmcneill 			break;
    855   1.1  jmcneill 		}
    856   1.8   mlelstv 
    857   1.1  jmcneill 		IFQ_DEQUEUE(&ifp->if_snd, m);
    858   1.1  jmcneill 		bpf_mtap(ifp, m, BPF_D_OUT);
    859   1.1  jmcneill 
    860   1.1  jmcneill 		index = TX_SKIP(index, nsegs);
    861   1.8   mlelstv 		sc->sc_tx.queued += nsegs;
    862   1.1  jmcneill 		sc->sc_tx.pidx = (sc->sc_tx.pidx + nsegs) & 0xffff;
    863   1.1  jmcneill 		cnt++;
    864   1.1  jmcneill 	}
    865   1.1  jmcneill 
    866   1.1  jmcneill 	if (cnt != 0)
    867   1.1  jmcneill 		WR4(sc, GENET_TX_DMA_PROD_INDEX(qid), sc->sc_tx.pidx);
    868   1.1  jmcneill }
    869   1.1  jmcneill 
    870   1.1  jmcneill static void
    871   1.1  jmcneill genet_start(struct ifnet *ifp)
    872   1.1  jmcneill {
    873   1.1  jmcneill 	struct genet_softc *sc = ifp->if_softc;
    874   1.1  jmcneill 
    875   1.8   mlelstv 	GENET_TXLOCK(sc);
    876   1.1  jmcneill 	genet_start_locked(sc);
    877   1.8   mlelstv 	GENET_TXUNLOCK(sc);
    878   1.1  jmcneill }
    879   1.1  jmcneill 
    880   1.1  jmcneill int
    881   1.1  jmcneill genet_intr(void *arg)
    882   1.1  jmcneill {
    883   1.1  jmcneill 	struct genet_softc *sc = arg;
    884   1.1  jmcneill 	uint32_t val;
    885   1.1  jmcneill 
    886   1.1  jmcneill 	val = RD4(sc, GENET_INTRL2_CPU_STAT);
    887   1.1  jmcneill 	val &= ~RD4(sc, GENET_INTRL2_CPU_STAT_MASK);
    888   1.1  jmcneill 	WR4(sc, GENET_INTRL2_CPU_CLEAR, val);
    889   1.1  jmcneill 
    890   1.8   mlelstv 	if (val & GENET_IRQ_RXDMA_DONE) {
    891   1.8   mlelstv 		GENET_LOCK(sc);
    892   1.1  jmcneill 		genet_rxintr(sc, GENET_DMA_DEFAULT_QUEUE);
    893   1.8   mlelstv 		GENET_UNLOCK(sc);
    894   1.8   mlelstv 	}
    895   1.1  jmcneill 
    896   1.1  jmcneill 	if (val & GENET_IRQ_TXDMA_DONE) {
    897   1.1  jmcneill 		genet_txintr(sc, GENET_DMA_DEFAULT_QUEUE);
    898   1.1  jmcneill 	}
    899   1.1  jmcneill 
    900   1.1  jmcneill 	return 1;
    901   1.1  jmcneill }
    902   1.1  jmcneill 
    903   1.1  jmcneill static int
    904   1.1  jmcneill genet_ioctl(struct ifnet *ifp, u_long cmd, void *data)
    905   1.1  jmcneill {
    906   1.1  jmcneill 	struct genet_softc *sc = ifp->if_softc;
    907   1.1  jmcneill 	int error, s;
    908   1.1  jmcneill 
    909   1.1  jmcneill #ifndef GENET_MPSAFE
    910   1.1  jmcneill 	s = splnet();
    911   1.1  jmcneill #endif
    912   1.1  jmcneill 
    913   1.1  jmcneill 	switch (cmd) {
    914   1.1  jmcneill 	default:
    915   1.1  jmcneill #ifdef GENET_MPSAFE
    916   1.1  jmcneill 		s = splnet();
    917   1.1  jmcneill #endif
    918   1.1  jmcneill 		error = ether_ioctl(ifp, cmd, data);
    919   1.1  jmcneill #ifdef GENET_MPSAFE
    920   1.1  jmcneill 		splx(s);
    921   1.1  jmcneill #endif
    922   1.1  jmcneill 		if (error != ENETRESET)
    923   1.1  jmcneill 			break;
    924   1.1  jmcneill 
    925   1.1  jmcneill 		error = 0;
    926   1.1  jmcneill 
    927   1.1  jmcneill 		if (cmd == SIOCSIFCAP)
    928  1.11  riastrad 			error = if_init(ifp);
    929   1.1  jmcneill 		else if (cmd != SIOCADDMULTI && cmd != SIOCDELMULTI)
    930   1.1  jmcneill 			;
    931   1.1  jmcneill 		else if ((ifp->if_flags & IFF_RUNNING) != 0) {
    932   1.1  jmcneill 			GENET_LOCK(sc);
    933   1.1  jmcneill 			genet_setup_rxfilter(sc);
    934   1.1  jmcneill 			GENET_UNLOCK(sc);
    935   1.1  jmcneill 		}
    936   1.1  jmcneill 		break;
    937   1.1  jmcneill 	}
    938   1.1  jmcneill 
    939   1.1  jmcneill #ifndef GENET_MPSAFE
    940   1.1  jmcneill 	splx(s);
    941   1.1  jmcneill #endif
    942   1.1  jmcneill 
    943   1.1  jmcneill 	return error;
    944   1.1  jmcneill }
    945   1.1  jmcneill 
    946   1.1  jmcneill static void
    947   1.1  jmcneill genet_get_eaddr(struct genet_softc *sc, uint8_t *eaddr)
    948   1.1  jmcneill {
    949   1.1  jmcneill 	prop_dictionary_t prop = device_properties(sc->sc_dev);
    950   1.5  jmcneill 	uint32_t maclo, machi, val;
    951   1.1  jmcneill 	prop_data_t eaprop;
    952   1.1  jmcneill 
    953   1.1  jmcneill 	eaprop = prop_dictionary_get(prop, "mac-address");
    954   1.5  jmcneill 	if (eaprop != NULL) {
    955   1.1  jmcneill 		KASSERT(prop_object_type(eaprop) == PROP_TYPE_DATA);
    956   1.1  jmcneill 		KASSERT(prop_data_size(eaprop) == ETHER_ADDR_LEN);
    957   1.7  jmcneill 		memcpy(eaddr, prop_data_value(eaprop),
    958   1.1  jmcneill 		    ETHER_ADDR_LEN);
    959   1.5  jmcneill 		return;
    960   1.5  jmcneill 	}
    961   1.5  jmcneill 
    962   1.5  jmcneill 	maclo = machi = 0;
    963   1.5  jmcneill 
    964   1.5  jmcneill 	val = RD4(sc, GENET_SYS_RBUF_FLUSH_CTRL);
    965   1.5  jmcneill 	if ((val & GENET_SYS_RBUF_FLUSH_RESET) == 0) {
    966  1.16   mlelstv 		maclo = RD4(sc, GENET_UMAC_MAC0);
    967  1.16   mlelstv 		machi = RD4(sc, GENET_UMAC_MAC1) & 0xffff;
    968   1.5  jmcneill 	}
    969   1.5  jmcneill 
    970   1.5  jmcneill 	if (maclo == 0 && machi == 0) {
    971   1.5  jmcneill 		/* Create one */
    972   1.5  jmcneill 		maclo = 0x00f2 | (cprng_strong32() & 0xffff0000);
    973   1.5  jmcneill 		machi = cprng_strong32() & 0xffff;
    974   1.1  jmcneill 	}
    975   1.1  jmcneill 
    976  1.16   mlelstv 	eaddr[0] = (maclo >> 24) & 0xff;
    977  1.16   mlelstv 	eaddr[1] = (maclo >> 16) & 0xff;
    978  1.16   mlelstv 	eaddr[2] = (maclo >>  8) & 0xff;
    979  1.16   mlelstv 	eaddr[3] = (maclo >>  0) & 0xff;
    980  1.16   mlelstv 	eaddr[4] = (machi >>  8) & 0xff;
    981  1.16   mlelstv 	eaddr[5] = (machi >>  0) & 0xff;
    982   1.1  jmcneill }
    983   1.1  jmcneill 
    984   1.1  jmcneill static int
    985   1.1  jmcneill genet_setup_dma(struct genet_softc *sc, int qid)
    986   1.1  jmcneill {
    987   1.1  jmcneill 	struct mbuf *m;
    988   1.1  jmcneill 	int error, i;
    989   1.1  jmcneill 
    990   1.1  jmcneill 	/* Setup TX ring */
    991   1.1  jmcneill 	sc->sc_tx.buf_tag = sc->sc_dmat;
    992   1.1  jmcneill 	for (i = 0; i < TX_DESC_COUNT; i++) {
    993   1.1  jmcneill 		error = bus_dmamap_create(sc->sc_tx.buf_tag, MCLBYTES,
    994   1.1  jmcneill 		    TX_MAX_SEGS, MCLBYTES, 0, BUS_DMA_WAITOK,
    995   1.1  jmcneill 		    &sc->sc_tx.buf_map[i].map);
    996   1.1  jmcneill 		if (error != 0) {
    997   1.1  jmcneill 			device_printf(sc->sc_dev,
    998   1.1  jmcneill 			    "cannot create TX buffer map\n");
    999   1.1  jmcneill 			return error;
   1000   1.1  jmcneill 		}
   1001   1.1  jmcneill 	}
   1002   1.1  jmcneill 
   1003   1.1  jmcneill 	/* Setup RX ring */
   1004   1.1  jmcneill 	sc->sc_rx.buf_tag = sc->sc_dmat;
   1005   1.1  jmcneill 	for (i = 0; i < RX_DESC_COUNT; i++) {
   1006   1.1  jmcneill 		error = bus_dmamap_create(sc->sc_rx.buf_tag, MCLBYTES,
   1007   1.1  jmcneill 		    1, MCLBYTES, 0, BUS_DMA_WAITOK,
   1008   1.1  jmcneill 		    &sc->sc_rx.buf_map[i].map);
   1009   1.1  jmcneill 		if (error != 0) {
   1010   1.1  jmcneill 			device_printf(sc->sc_dev,
   1011   1.1  jmcneill 			    "cannot create RX buffer map\n");
   1012   1.1  jmcneill 			return error;
   1013   1.1  jmcneill 		}
   1014   1.1  jmcneill 		if ((m = genet_alloc_mbufcl(sc)) == NULL) {
   1015   1.1  jmcneill 			device_printf(sc->sc_dev, "cannot allocate RX mbuf\n");
   1016   1.1  jmcneill 			return ENOMEM;
   1017   1.1  jmcneill 		}
   1018   1.1  jmcneill 		error = genet_setup_rxbuf(sc, i, m);
   1019   1.1  jmcneill 		if (error != 0) {
   1020   1.1  jmcneill 			device_printf(sc->sc_dev, "cannot create RX buffer\n");
   1021   1.1  jmcneill 			return error;
   1022   1.1  jmcneill 		}
   1023   1.1  jmcneill 	}
   1024   1.1  jmcneill 
   1025   1.1  jmcneill 	return 0;
   1026   1.1  jmcneill }
   1027   1.1  jmcneill 
   1028  1.17   mlelstv static void
   1029  1.17   mlelstv genet_claim_rxring(struct genet_softc *sc, int qid)
   1030  1.17   mlelstv {
   1031  1.17   mlelstv 	struct mbuf *m;
   1032  1.17   mlelstv 	int i;
   1033  1.17   mlelstv 
   1034  1.17   mlelstv 	/* Claim mbufs from RX ring */
   1035  1.17   mlelstv 	for (i = 0; i < RX_DESC_COUNT; i++) {
   1036  1.17   mlelstv 		m = sc->sc_rx.buf_map[i].mbuf;
   1037  1.17   mlelstv 		if (m != NULL) {
   1038  1.17   mlelstv 			MCLAIM(m, &sc->sc_ec.ec_rx_mowner);
   1039  1.17   mlelstv 		}
   1040  1.17   mlelstv 	}
   1041  1.17   mlelstv }
   1042  1.17   mlelstv 
   1043   1.1  jmcneill int
   1044   1.1  jmcneill genet_attach(struct genet_softc *sc)
   1045   1.1  jmcneill {
   1046   1.1  jmcneill 	struct mii_data *mii = &sc->sc_mii;
   1047   1.1  jmcneill 	struct ifnet *ifp = &sc->sc_ec.ec_if;
   1048   1.1  jmcneill 	uint8_t eaddr[ETHER_ADDR_LEN];
   1049   1.1  jmcneill 	u_int maj, min;
   1050   1.6  jmcneill 	int mii_flags = 0;
   1051   1.1  jmcneill 
   1052   1.1  jmcneill 	const uint32_t rev = RD4(sc, GENET_SYS_REV_CTRL);
   1053   1.1  jmcneill 	min = __SHIFTOUT(rev, SYS_REV_MINOR);
   1054   1.1  jmcneill 	maj = __SHIFTOUT(rev, SYS_REV_MAJOR);
   1055   1.1  jmcneill 	if (maj == 0)
   1056   1.1  jmcneill 		maj++;
   1057   1.1  jmcneill 	else if (maj == 5 || maj == 6)
   1058   1.1  jmcneill 		maj--;
   1059   1.1  jmcneill 
   1060   1.1  jmcneill 	if (maj != 5) {
   1061   1.1  jmcneill 		aprint_error(": GENETv%d.%d not supported\n", maj, min);
   1062   1.1  jmcneill 		return ENXIO;
   1063   1.1  jmcneill 	}
   1064   1.1  jmcneill 
   1065   1.6  jmcneill 	switch (sc->sc_phy_mode) {
   1066   1.6  jmcneill 	case GENET_PHY_MODE_RGMII_TXID:
   1067   1.6  jmcneill 		mii_flags |= MIIF_TXID;
   1068   1.6  jmcneill 		break;
   1069   1.6  jmcneill 	case GENET_PHY_MODE_RGMII_RXID:
   1070   1.6  jmcneill 		mii_flags |= MIIF_RXID;
   1071   1.6  jmcneill 		break;
   1072   1.6  jmcneill 	case GENET_PHY_MODE_RGMII_ID:
   1073   1.6  jmcneill 		mii_flags |= MIIF_RXID | MIIF_TXID;
   1074   1.6  jmcneill 		break;
   1075   1.6  jmcneill 	case GENET_PHY_MODE_RGMII:
   1076   1.6  jmcneill 	default:
   1077   1.6  jmcneill 		break;
   1078   1.6  jmcneill 	}
   1079   1.6  jmcneill 
   1080   1.1  jmcneill 	aprint_naive("\n");
   1081   1.1  jmcneill 	aprint_normal(": GENETv%d.%d\n", maj, min);
   1082   1.1  jmcneill 
   1083   1.1  jmcneill 	mutex_init(&sc->sc_lock, MUTEX_DEFAULT, IPL_NET);
   1084   1.8   mlelstv 	mutex_init(&sc->sc_txlock, MUTEX_DEFAULT, IPL_NET);
   1085   1.1  jmcneill 	callout_init(&sc->sc_stat_ch, CALLOUT_FLAGS);
   1086   1.1  jmcneill 	callout_setfunc(&sc->sc_stat_ch, genet_tick, sc);
   1087   1.1  jmcneill 
   1088   1.1  jmcneill 	genet_get_eaddr(sc, eaddr);
   1089   1.1  jmcneill 	aprint_normal_dev(sc->sc_dev, "Ethernet address %s\n", ether_sprintf(eaddr));
   1090   1.1  jmcneill 
   1091   1.1  jmcneill 	/* Soft reset EMAC core */
   1092   1.1  jmcneill 	genet_reset(sc);
   1093   1.1  jmcneill 
   1094   1.1  jmcneill 	/* Setup DMA descriptors */
   1095   1.1  jmcneill 	if (genet_setup_dma(sc, GENET_DMA_DEFAULT_QUEUE) != 0) {
   1096   1.1  jmcneill 		aprint_error_dev(sc->sc_dev, "failed to setup DMA descriptors\n");
   1097   1.1  jmcneill 		return EINVAL;
   1098   1.1  jmcneill 	}
   1099   1.1  jmcneill 
   1100   1.1  jmcneill 	/* Setup ethernet interface */
   1101   1.1  jmcneill 	ifp->if_softc = sc;
   1102   1.3  jmcneill 	snprintf(ifp->if_xname, IFNAMSIZ, "%s", device_xname(sc->sc_dev));
   1103   1.1  jmcneill 	ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST;
   1104   1.1  jmcneill #ifdef GENET_MPSAFE
   1105   1.1  jmcneill 	ifp->if_extflags = IFEF_MPSAFE;
   1106   1.1  jmcneill #endif
   1107   1.1  jmcneill 	ifp->if_start = genet_start;
   1108   1.1  jmcneill 	ifp->if_ioctl = genet_ioctl;
   1109   1.1  jmcneill 	ifp->if_init = genet_init;
   1110   1.1  jmcneill 	ifp->if_stop = genet_stop;
   1111   1.1  jmcneill 	ifp->if_capabilities = 0;
   1112   1.1  jmcneill 	ifp->if_capenable = ifp->if_capabilities;
   1113   1.1  jmcneill 	IFQ_SET_MAXLEN(&ifp->if_snd, IFQ_MAXLEN);
   1114   1.1  jmcneill 	IFQ_SET_READY(&ifp->if_snd);
   1115   1.1  jmcneill 
   1116   1.1  jmcneill 	/* 802.1Q VLAN-sized frames are supported */
   1117   1.1  jmcneill 	sc->sc_ec.ec_capabilities |= ETHERCAP_VLAN_MTU;
   1118   1.1  jmcneill 
   1119   1.1  jmcneill 	/* Attach MII driver */
   1120   1.1  jmcneill 	sc->sc_ec.ec_mii = mii;
   1121   1.1  jmcneill 	ifmedia_init(&mii->mii_media, 0, ether_mediachange, ether_mediastatus);
   1122   1.1  jmcneill 	mii->mii_ifp = ifp;
   1123   1.1  jmcneill 	mii->mii_readreg = genet_mii_readreg;
   1124   1.1  jmcneill 	mii->mii_writereg = genet_mii_writereg;
   1125   1.1  jmcneill 	mii->mii_statchg = genet_mii_statchg;
   1126   1.1  jmcneill 	mii_attach(sc->sc_dev, mii, 0xffffffff, sc->sc_phy_id, MII_OFFSET_ANY,
   1127   1.6  jmcneill 	    mii_flags);
   1128   1.1  jmcneill 
   1129   1.1  jmcneill 	if (LIST_EMPTY(&mii->mii_phys)) {
   1130   1.1  jmcneill 		aprint_error_dev(sc->sc_dev, "no PHY found!\n");
   1131   1.1  jmcneill 		return ENOENT;
   1132   1.1  jmcneill 	}
   1133   1.1  jmcneill 	ifmedia_set(&mii->mii_media, IFM_ETHER | IFM_AUTO);
   1134   1.1  jmcneill 
   1135   1.1  jmcneill 	/* Attach interface */
   1136   1.1  jmcneill 	if_attach(ifp);
   1137   1.1  jmcneill 	if_deferred_start_init(ifp, NULL);
   1138   1.1  jmcneill 
   1139   1.1  jmcneill 	/* Attach ethernet interface */
   1140   1.1  jmcneill 	ether_ifattach(ifp, eaddr);
   1141   1.1  jmcneill 
   1142  1.17   mlelstv 	/* MBUFTRACE */
   1143  1.17   mlelstv 	genet_claim_rxring(sc, GENET_DMA_DEFAULT_QUEUE);
   1144  1.17   mlelstv 
   1145   1.9       rin 	rnd_attach_source(&sc->sc_rndsource, ifp->if_xname, RND_TYPE_NET,
   1146   1.9       rin 	    RND_FLAG_DEFAULT);
   1147   1.9       rin 
   1148   1.1  jmcneill 	return 0;
   1149   1.1  jmcneill }
   1150   1.1  jmcneill 
   1151   1.1  jmcneill #ifdef DDB
   1152   1.1  jmcneill void	genet_debug(void);
   1153   1.1  jmcneill 
   1154   1.1  jmcneill void
   1155   1.1  jmcneill genet_debug(void)
   1156   1.1  jmcneill {
   1157   1.1  jmcneill 	device_t dev = device_find_by_xname("genet0");
   1158   1.1  jmcneill 	if (dev == NULL)
   1159   1.1  jmcneill 		return;
   1160   1.1  jmcneill 
   1161   1.1  jmcneill 	struct genet_softc * const sc = device_private(dev);
   1162   1.1  jmcneill 	const int qid = GENET_DMA_DEFAULT_QUEUE;
   1163   1.1  jmcneill 
   1164   1.1  jmcneill 	printf("TX CIDX = %08x (soft)\n", sc->sc_tx.cidx);
   1165   1.1  jmcneill 	printf("TX CIDX = %08x\n", RD4(sc, GENET_TX_DMA_CONS_INDEX(qid)));
   1166   1.1  jmcneill 	printf("TX PIDX = %08x (soft)\n", sc->sc_tx.pidx);
   1167   1.1  jmcneill 	printf("TX PIDX = %08x\n", RD4(sc, GENET_TX_DMA_PROD_INDEX(qid)));
   1168   1.1  jmcneill 
   1169   1.1  jmcneill 	printf("RX CIDX = %08x (soft)\n", sc->sc_rx.cidx);
   1170   1.1  jmcneill 	printf("RX CIDX = %08x\n", RD4(sc, GENET_RX_DMA_CONS_INDEX(qid)));
   1171   1.1  jmcneill 	printf("RX PIDX = %08x (soft)\n", sc->sc_rx.pidx);
   1172   1.1  jmcneill 	printf("RX PIDX = %08x\n", RD4(sc, GENET_RX_DMA_PROD_INDEX(qid)));
   1173   1.1  jmcneill }
   1174   1.1  jmcneill #endif
   1175