bcmgenet.c revision 1.21 1 1.21 skrll /* $NetBSD: bcmgenet.c,v 1.21 2024/10/04 10:41:58 skrll Exp $ */
2 1.1 jmcneill
3 1.1 jmcneill /*-
4 1.1 jmcneill * Copyright (c) 2020 Jared McNeill <jmcneill (at) invisible.ca>
5 1.1 jmcneill * All rights reserved.
6 1.1 jmcneill *
7 1.1 jmcneill * Redistribution and use in source and binary forms, with or without
8 1.1 jmcneill * modification, are permitted provided that the following conditions
9 1.1 jmcneill * are met:
10 1.1 jmcneill * 1. Redistributions of source code must retain the above copyright
11 1.1 jmcneill * notice, this list of conditions and the following disclaimer.
12 1.1 jmcneill * 2. Redistributions in binary form must reproduce the above copyright
13 1.1 jmcneill * notice, this list of conditions and the following disclaimer in the
14 1.1 jmcneill * documentation and/or other materials provided with the distribution.
15 1.1 jmcneill *
16 1.1 jmcneill * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
17 1.1 jmcneill * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
18 1.1 jmcneill * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
19 1.1 jmcneill * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
20 1.1 jmcneill * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING,
21 1.1 jmcneill * BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
22 1.1 jmcneill * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED
23 1.1 jmcneill * AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
24 1.1 jmcneill * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
25 1.1 jmcneill * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
26 1.1 jmcneill * SUCH DAMAGE.
27 1.1 jmcneill */
28 1.1 jmcneill
29 1.1 jmcneill /*
30 1.1 jmcneill * Broadcom GENETv5
31 1.1 jmcneill */
32 1.1 jmcneill
33 1.1 jmcneill #include "opt_ddb.h"
34 1.1 jmcneill
35 1.1 jmcneill #include <sys/cdefs.h>
36 1.21 skrll __KERNEL_RCSID(0, "$NetBSD: bcmgenet.c,v 1.21 2024/10/04 10:41:58 skrll Exp $");
37 1.1 jmcneill
38 1.1 jmcneill #include <sys/param.h>
39 1.1 jmcneill #include <sys/bus.h>
40 1.1 jmcneill #include <sys/device.h>
41 1.1 jmcneill #include <sys/intr.h>
42 1.1 jmcneill #include <sys/systm.h>
43 1.1 jmcneill #include <sys/kernel.h>
44 1.1 jmcneill #include <sys/mutex.h>
45 1.1 jmcneill #include <sys/callout.h>
46 1.1 jmcneill #include <sys/cprng.h>
47 1.1 jmcneill
48 1.9 rin #include <sys/rndsource.h>
49 1.9 rin
50 1.1 jmcneill #include <net/if.h>
51 1.1 jmcneill #include <net/if_dl.h>
52 1.1 jmcneill #include <net/if_ether.h>
53 1.1 jmcneill #include <net/if_media.h>
54 1.1 jmcneill #include <net/bpf.h>
55 1.1 jmcneill
56 1.1 jmcneill #include <dev/mii/miivar.h>
57 1.1 jmcneill
58 1.1 jmcneill #include <dev/ic/bcmgenetreg.h>
59 1.1 jmcneill #include <dev/ic/bcmgenetvar.h>
60 1.1 jmcneill
61 1.1 jmcneill CTASSERT(MCLBYTES == 2048);
62 1.1 jmcneill
63 1.1 jmcneill #ifdef GENET_DEBUG
64 1.1 jmcneill #define DPRINTF(...) printf(##__VA_ARGS__)
65 1.1 jmcneill #else
66 1.1 jmcneill #define DPRINTF(...) ((void)0)
67 1.1 jmcneill #endif
68 1.1 jmcneill
69 1.1 jmcneill #define TX_MAX_SEGS 128
70 1.8 mlelstv #define TX_DESC_COUNT 256 /* GENET_DMA_DESC_COUNT */
71 1.8 mlelstv #define RX_DESC_COUNT 256 /* GENET_DMA_DESC_COUNT */
72 1.1 jmcneill #define MII_BUSY_RETRY 1000
73 1.2 jmcneill #define GENET_MAX_MDF_FILTER 17
74 1.1 jmcneill
75 1.8 mlelstv #define TX_SKIP(n, o) (((n) + (o)) % TX_DESC_COUNT)
76 1.8 mlelstv #define TX_NEXT(n) TX_SKIP(n, 1)
77 1.8 mlelstv #define RX_NEXT(n) (((n) + 1) % RX_DESC_COUNT)
78 1.8 mlelstv
79 1.20 skrll #define GENET_LOCK(sc) mutex_enter(&(sc)->sc_lock)
80 1.20 skrll #define GENET_UNLOCK(sc) mutex_exit(&(sc)->sc_lock)
81 1.20 skrll #define GENET_ASSERT_LOCKED(sc) KASSERT(mutex_owned(&(sc)->sc_lock))
82 1.1 jmcneill
83 1.8 mlelstv #define GENET_TXLOCK(sc) mutex_enter(&(sc)->sc_txlock)
84 1.8 mlelstv #define GENET_TXUNLOCK(sc) mutex_exit(&(sc)->sc_txlock)
85 1.8 mlelstv #define GENET_ASSERT_TXLOCKED(sc) KASSERT(mutex_owned(&(sc)->sc_txlock))
86 1.8 mlelstv
87 1.1 jmcneill #define RD4(sc, reg) \
88 1.1 jmcneill bus_space_read_4((sc)->sc_bst, (sc)->sc_bsh, (reg))
89 1.1 jmcneill #define WR4(sc, reg, val) \
90 1.1 jmcneill bus_space_write_4((sc)->sc_bst, (sc)->sc_bsh, (reg), (val))
91 1.1 jmcneill
92 1.1 jmcneill static int
93 1.1 jmcneill genet_mii_readreg(device_t dev, int phy, int reg, uint16_t *val)
94 1.1 jmcneill {
95 1.1 jmcneill struct genet_softc *sc = device_private(dev);
96 1.1 jmcneill int retry;
97 1.1 jmcneill
98 1.1 jmcneill WR4(sc, GENET_MDIO_CMD,
99 1.1 jmcneill GENET_MDIO_READ | GENET_MDIO_START_BUSY |
100 1.1 jmcneill __SHIFTIN(phy, GENET_MDIO_PMD) |
101 1.1 jmcneill __SHIFTIN(reg, GENET_MDIO_REG));
102 1.1 jmcneill for (retry = MII_BUSY_RETRY; retry > 0; retry--) {
103 1.1 jmcneill if ((RD4(sc, GENET_MDIO_CMD) & GENET_MDIO_START_BUSY) == 0) {
104 1.1 jmcneill *val = RD4(sc, GENET_MDIO_CMD) & 0xffff;
105 1.1 jmcneill break;
106 1.1 jmcneill }
107 1.1 jmcneill delay(10);
108 1.1 jmcneill }
109 1.1 jmcneill
110 1.1 jmcneill if (retry == 0) {
111 1.1 jmcneill device_printf(dev, "phy read timeout, phy=%d reg=%d\n",
112 1.1 jmcneill phy, reg);
113 1.1 jmcneill return ETIMEDOUT;
114 1.1 jmcneill }
115 1.1 jmcneill
116 1.1 jmcneill return 0;
117 1.1 jmcneill }
118 1.1 jmcneill
119 1.1 jmcneill static int
120 1.1 jmcneill genet_mii_writereg(device_t dev, int phy, int reg, uint16_t val)
121 1.1 jmcneill {
122 1.1 jmcneill struct genet_softc *sc = device_private(dev);
123 1.1 jmcneill int retry;
124 1.1 jmcneill
125 1.1 jmcneill WR4(sc, GENET_MDIO_CMD,
126 1.1 jmcneill val | GENET_MDIO_WRITE | GENET_MDIO_START_BUSY |
127 1.1 jmcneill __SHIFTIN(phy, GENET_MDIO_PMD) |
128 1.1 jmcneill __SHIFTIN(reg, GENET_MDIO_REG));
129 1.1 jmcneill for (retry = MII_BUSY_RETRY; retry > 0; retry--) {
130 1.1 jmcneill if ((RD4(sc, GENET_MDIO_CMD) & GENET_MDIO_START_BUSY) == 0)
131 1.1 jmcneill break;
132 1.1 jmcneill delay(10);
133 1.1 jmcneill }
134 1.1 jmcneill
135 1.1 jmcneill if (retry == 0) {
136 1.1 jmcneill device_printf(dev, "phy write timeout, phy=%d reg=%d\n",
137 1.1 jmcneill phy, reg);
138 1.1 jmcneill return ETIMEDOUT;
139 1.1 jmcneill }
140 1.1 jmcneill
141 1.1 jmcneill return 0;
142 1.1 jmcneill }
143 1.1 jmcneill
144 1.1 jmcneill static void
145 1.1 jmcneill genet_update_link(struct genet_softc *sc)
146 1.1 jmcneill {
147 1.1 jmcneill struct mii_data *mii = &sc->sc_mii;
148 1.1 jmcneill uint32_t val;
149 1.1 jmcneill u_int speed;
150 1.1 jmcneill
151 1.1 jmcneill if (IFM_SUBTYPE(mii->mii_media_active) == IFM_1000_T ||
152 1.1 jmcneill IFM_SUBTYPE(mii->mii_media_active) == IFM_1000_SX)
153 1.1 jmcneill speed = GENET_UMAC_CMD_SPEED_1000;
154 1.1 jmcneill else if (IFM_SUBTYPE(mii->mii_media_active) == IFM_100_TX)
155 1.1 jmcneill speed = GENET_UMAC_CMD_SPEED_100;
156 1.1 jmcneill else
157 1.1 jmcneill speed = GENET_UMAC_CMD_SPEED_10;
158 1.1 jmcneill
159 1.1 jmcneill val = RD4(sc, GENET_EXT_RGMII_OOB_CTRL);
160 1.1 jmcneill val &= ~GENET_EXT_RGMII_OOB_OOB_DISABLE;
161 1.1 jmcneill val |= GENET_EXT_RGMII_OOB_RGMII_LINK;
162 1.1 jmcneill val |= GENET_EXT_RGMII_OOB_RGMII_MODE_EN;
163 1.1 jmcneill if (sc->sc_phy_mode == GENET_PHY_MODE_RGMII)
164 1.1 jmcneill val |= GENET_EXT_RGMII_OOB_ID_MODE_DISABLE;
165 1.6 jmcneill else
166 1.6 jmcneill val &= ~GENET_EXT_RGMII_OOB_ID_MODE_DISABLE;
167 1.1 jmcneill WR4(sc, GENET_EXT_RGMII_OOB_CTRL, val);
168 1.1 jmcneill
169 1.1 jmcneill val = RD4(sc, GENET_UMAC_CMD);
170 1.1 jmcneill val &= ~GENET_UMAC_CMD_SPEED;
171 1.1 jmcneill val |= __SHIFTIN(speed, GENET_UMAC_CMD_SPEED);
172 1.1 jmcneill WR4(sc, GENET_UMAC_CMD, val);
173 1.1 jmcneill }
174 1.1 jmcneill
175 1.1 jmcneill static void
176 1.1 jmcneill genet_mii_statchg(struct ifnet *ifp)
177 1.1 jmcneill {
178 1.1 jmcneill struct genet_softc * const sc = ifp->if_softc;
179 1.1 jmcneill
180 1.1 jmcneill genet_update_link(sc);
181 1.1 jmcneill }
182 1.1 jmcneill
183 1.1 jmcneill static void
184 1.1 jmcneill genet_setup_txdesc(struct genet_softc *sc, int index, int flags,
185 1.1 jmcneill bus_addr_t paddr, u_int len)
186 1.1 jmcneill {
187 1.1 jmcneill uint32_t status;
188 1.1 jmcneill
189 1.1 jmcneill status = flags | __SHIFTIN(len, GENET_TX_DESC_STATUS_BUFLEN);
190 1.1 jmcneill
191 1.1 jmcneill WR4(sc, GENET_TX_DESC_ADDRESS_LO(index), (uint32_t)paddr);
192 1.1 jmcneill WR4(sc, GENET_TX_DESC_ADDRESS_HI(index), (uint32_t)(paddr >> 32));
193 1.1 jmcneill WR4(sc, GENET_TX_DESC_STATUS(index), status);
194 1.1 jmcneill }
195 1.1 jmcneill
196 1.1 jmcneill static int
197 1.1 jmcneill genet_setup_txbuf(struct genet_softc *sc, int index, struct mbuf *m)
198 1.1 jmcneill {
199 1.1 jmcneill bus_dma_segment_t *segs;
200 1.1 jmcneill int error, nsegs, cur, i;
201 1.1 jmcneill uint32_t flags;
202 1.8 mlelstv bool nospace;
203 1.8 mlelstv
204 1.8 mlelstv /* at least one descriptor free ? */
205 1.8 mlelstv if (sc->sc_tx.queued >= TX_DESC_COUNT - 1)
206 1.8 mlelstv return -1;
207 1.1 jmcneill
208 1.1 jmcneill error = bus_dmamap_load_mbuf(sc->sc_tx.buf_tag,
209 1.1 jmcneill sc->sc_tx.buf_map[index].map, m, BUS_DMA_WRITE | BUS_DMA_NOWAIT);
210 1.1 jmcneill if (error == EFBIG) {
211 1.1 jmcneill device_printf(sc->sc_dev,
212 1.1 jmcneill "TX packet needs too many DMA segments, dropping...\n");
213 1.8 mlelstv return -2;
214 1.8 mlelstv }
215 1.8 mlelstv if (error != 0) {
216 1.8 mlelstv device_printf(sc->sc_dev,
217 1.8 mlelstv "TX packet cannot be mapped, retried...\n");
218 1.1 jmcneill return 0;
219 1.1 jmcneill }
220 1.1 jmcneill
221 1.1 jmcneill segs = sc->sc_tx.buf_map[index].map->dm_segs;
222 1.1 jmcneill nsegs = sc->sc_tx.buf_map[index].map->dm_nsegs;
223 1.1 jmcneill
224 1.8 mlelstv nospace = sc->sc_tx.queued >= TX_DESC_COUNT - nsegs;
225 1.8 mlelstv if (nospace) {
226 1.1 jmcneill bus_dmamap_unload(sc->sc_tx.buf_tag,
227 1.1 jmcneill sc->sc_tx.buf_map[index].map);
228 1.8 mlelstv /* XXX coalesce and retry ? */
229 1.1 jmcneill return -1;
230 1.1 jmcneill }
231 1.1 jmcneill
232 1.8 mlelstv bus_dmamap_sync(sc->sc_tx.buf_tag, sc->sc_tx.buf_map[index].map,
233 1.8 mlelstv 0, sc->sc_tx.buf_map[index].map->dm_mapsize, BUS_DMASYNC_PREWRITE);
234 1.8 mlelstv
235 1.8 mlelstv /* stored in same index as loaded map */
236 1.8 mlelstv sc->sc_tx.buf_map[index].mbuf = m;
237 1.8 mlelstv
238 1.1 jmcneill flags = GENET_TX_DESC_STATUS_SOP |
239 1.1 jmcneill GENET_TX_DESC_STATUS_CRC |
240 1.1 jmcneill GENET_TX_DESC_STATUS_QTAG;
241 1.1 jmcneill
242 1.1 jmcneill for (cur = index, i = 0; i < nsegs; i++) {
243 1.1 jmcneill if (i == nsegs - 1)
244 1.1 jmcneill flags |= GENET_TX_DESC_STATUS_EOP;
245 1.1 jmcneill
246 1.1 jmcneill genet_setup_txdesc(sc, cur, flags, segs[i].ds_addr,
247 1.1 jmcneill segs[i].ds_len);
248 1.1 jmcneill
249 1.8 mlelstv if (i == 0)
250 1.1 jmcneill flags &= ~GENET_TX_DESC_STATUS_SOP;
251 1.1 jmcneill cur = TX_NEXT(cur);
252 1.1 jmcneill }
253 1.1 jmcneill
254 1.1 jmcneill return nsegs;
255 1.1 jmcneill }
256 1.1 jmcneill
257 1.1 jmcneill static void
258 1.1 jmcneill genet_setup_rxdesc(struct genet_softc *sc, int index,
259 1.1 jmcneill bus_addr_t paddr, bus_size_t len)
260 1.1 jmcneill {
261 1.1 jmcneill WR4(sc, GENET_RX_DESC_ADDRESS_LO(index), (uint32_t)paddr);
262 1.1 jmcneill WR4(sc, GENET_RX_DESC_ADDRESS_HI(index), (uint32_t)(paddr >> 32));
263 1.1 jmcneill }
264 1.1 jmcneill
265 1.1 jmcneill static int
266 1.1 jmcneill genet_setup_rxbuf(struct genet_softc *sc, int index, struct mbuf *m)
267 1.1 jmcneill {
268 1.1 jmcneill int error;
269 1.1 jmcneill
270 1.1 jmcneill error = bus_dmamap_load_mbuf(sc->sc_rx.buf_tag,
271 1.1 jmcneill sc->sc_rx.buf_map[index].map, m, BUS_DMA_READ | BUS_DMA_NOWAIT);
272 1.1 jmcneill if (error != 0)
273 1.1 jmcneill return error;
274 1.1 jmcneill
275 1.1 jmcneill bus_dmamap_sync(sc->sc_rx.buf_tag, sc->sc_rx.buf_map[index].map,
276 1.1 jmcneill 0, sc->sc_rx.buf_map[index].map->dm_mapsize,
277 1.1 jmcneill BUS_DMASYNC_PREREAD);
278 1.1 jmcneill
279 1.1 jmcneill sc->sc_rx.buf_map[index].mbuf = m;
280 1.1 jmcneill genet_setup_rxdesc(sc, index,
281 1.1 jmcneill sc->sc_rx.buf_map[index].map->dm_segs[0].ds_addr,
282 1.1 jmcneill sc->sc_rx.buf_map[index].map->dm_segs[0].ds_len);
283 1.1 jmcneill
284 1.1 jmcneill return 0;
285 1.1 jmcneill }
286 1.1 jmcneill
287 1.1 jmcneill static struct mbuf *
288 1.1 jmcneill genet_alloc_mbufcl(struct genet_softc *sc)
289 1.1 jmcneill {
290 1.1 jmcneill struct mbuf *m;
291 1.1 jmcneill
292 1.1 jmcneill m = m_getcl(M_NOWAIT, MT_DATA, M_PKTHDR);
293 1.1 jmcneill if (m != NULL)
294 1.1 jmcneill m->m_pkthdr.len = m->m_len = m->m_ext.ext_size;
295 1.1 jmcneill
296 1.1 jmcneill return m;
297 1.1 jmcneill }
298 1.1 jmcneill
299 1.1 jmcneill static void
300 1.1 jmcneill genet_enable_intr(struct genet_softc *sc)
301 1.1 jmcneill {
302 1.1 jmcneill WR4(sc, GENET_INTRL2_CPU_CLEAR_MASK,
303 1.1 jmcneill GENET_IRQ_TXDMA_DONE | GENET_IRQ_RXDMA_DONE);
304 1.1 jmcneill }
305 1.1 jmcneill
306 1.1 jmcneill static void
307 1.1 jmcneill genet_disable_intr(struct genet_softc *sc)
308 1.1 jmcneill {
309 1.1 jmcneill /* Disable interrupts */
310 1.1 jmcneill WR4(sc, GENET_INTRL2_CPU_SET_MASK, 0xffffffff);
311 1.1 jmcneill WR4(sc, GENET_INTRL2_CPU_CLEAR, 0xffffffff);
312 1.1 jmcneill }
313 1.1 jmcneill
314 1.1 jmcneill static void
315 1.1 jmcneill genet_tick(void *softc)
316 1.1 jmcneill {
317 1.1 jmcneill struct genet_softc *sc = softc;
318 1.1 jmcneill struct mii_data *mii = &sc->sc_mii;
319 1.1 jmcneill
320 1.1 jmcneill GENET_LOCK(sc);
321 1.1 jmcneill mii_tick(mii);
322 1.21 skrll if ((sc->sc_if_flags & IFF_RUNNING) != 0)
323 1.20 skrll callout_schedule(&sc->sc_stat_ch, hz);
324 1.1 jmcneill GENET_UNLOCK(sc);
325 1.1 jmcneill }
326 1.1 jmcneill
327 1.1 jmcneill static void
328 1.2 jmcneill genet_setup_rxfilter_mdf(struct genet_softc *sc, u_int n, const uint8_t *ea)
329 1.2 jmcneill {
330 1.2 jmcneill uint32_t addr0 = (ea[0] << 8) | ea[1];
331 1.2 jmcneill uint32_t addr1 = (ea[2] << 24) | (ea[3] << 16) | (ea[4] << 8) | ea[5];
332 1.2 jmcneill
333 1.2 jmcneill WR4(sc, GENET_UMAC_MDF_ADDR0(n), addr0);
334 1.2 jmcneill WR4(sc, GENET_UMAC_MDF_ADDR1(n), addr1);
335 1.2 jmcneill }
336 1.2 jmcneill
337 1.2 jmcneill static void
338 1.1 jmcneill genet_setup_rxfilter(struct genet_softc *sc)
339 1.1 jmcneill {
340 1.2 jmcneill struct ethercom *ec = &sc->sc_ec;
341 1.2 jmcneill struct ifnet *ifp = &ec->ec_if;
342 1.2 jmcneill struct ether_multistep step;
343 1.2 jmcneill struct ether_multi *enm;
344 1.2 jmcneill uint32_t cmd, mdf_ctrl;
345 1.2 jmcneill u_int n;
346 1.1 jmcneill
347 1.1 jmcneill GENET_ASSERT_LOCKED(sc);
348 1.1 jmcneill
349 1.2 jmcneill ETHER_LOCK(ec);
350 1.2 jmcneill
351 1.2 jmcneill cmd = RD4(sc, GENET_UMAC_CMD);
352 1.2 jmcneill
353 1.2 jmcneill /*
354 1.2 jmcneill * Count the required number of hardware filters. We need one
355 1.2 jmcneill * for each multicast address, plus one for our own address and
356 1.2 jmcneill * the broadcast address.
357 1.2 jmcneill */
358 1.2 jmcneill ETHER_FIRST_MULTI(step, ec, enm);
359 1.2 jmcneill for (n = 2; enm != NULL; n++)
360 1.2 jmcneill ETHER_NEXT_MULTI(step, enm);
361 1.2 jmcneill
362 1.2 jmcneill if (n > GENET_MAX_MDF_FILTER)
363 1.2 jmcneill ifp->if_flags |= IFF_ALLMULTI;
364 1.2 jmcneill else
365 1.2 jmcneill ifp->if_flags &= ~IFF_ALLMULTI;
366 1.2 jmcneill
367 1.2 jmcneill if ((ifp->if_flags & (IFF_PROMISC|IFF_ALLMULTI)) != 0) {
368 1.2 jmcneill cmd |= GENET_UMAC_CMD_PROMISC;
369 1.2 jmcneill mdf_ctrl = 0;
370 1.2 jmcneill } else {
371 1.2 jmcneill cmd &= ~GENET_UMAC_CMD_PROMISC;
372 1.2 jmcneill genet_setup_rxfilter_mdf(sc, 0, ifp->if_broadcastaddr);
373 1.2 jmcneill genet_setup_rxfilter_mdf(sc, 1, CLLADDR(ifp->if_sadl));
374 1.2 jmcneill ETHER_FIRST_MULTI(step, ec, enm);
375 1.2 jmcneill for (n = 2; enm != NULL; n++) {
376 1.2 jmcneill genet_setup_rxfilter_mdf(sc, n, enm->enm_addrlo);
377 1.2 jmcneill ETHER_NEXT_MULTI(step, enm);
378 1.2 jmcneill }
379 1.2 jmcneill mdf_ctrl = __BITS(GENET_MAX_MDF_FILTER - 1,
380 1.2 jmcneill GENET_MAX_MDF_FILTER - n);
381 1.2 jmcneill }
382 1.2 jmcneill
383 1.2 jmcneill WR4(sc, GENET_UMAC_CMD, cmd);
384 1.2 jmcneill WR4(sc, GENET_UMAC_MDF_CTRL, mdf_ctrl);
385 1.1 jmcneill
386 1.2 jmcneill ETHER_UNLOCK(ec);
387 1.1 jmcneill }
388 1.1 jmcneill
389 1.1 jmcneill static int
390 1.1 jmcneill genet_reset(struct genet_softc *sc)
391 1.1 jmcneill {
392 1.1 jmcneill uint32_t val;
393 1.1 jmcneill
394 1.1 jmcneill val = RD4(sc, GENET_SYS_RBUF_FLUSH_CTRL);
395 1.1 jmcneill val |= GENET_SYS_RBUF_FLUSH_RESET;
396 1.1 jmcneill WR4(sc, GENET_SYS_RBUF_FLUSH_CTRL, val);
397 1.1 jmcneill delay(10);
398 1.1 jmcneill
399 1.1 jmcneill val &= ~GENET_SYS_RBUF_FLUSH_RESET;
400 1.1 jmcneill WR4(sc, GENET_SYS_RBUF_FLUSH_CTRL, val);
401 1.1 jmcneill delay(10);
402 1.1 jmcneill
403 1.1 jmcneill WR4(sc, GENET_SYS_RBUF_FLUSH_CTRL, 0);
404 1.1 jmcneill delay(10);
405 1.1 jmcneill
406 1.1 jmcneill WR4(sc, GENET_UMAC_CMD, 0);
407 1.1 jmcneill WR4(sc, GENET_UMAC_CMD,
408 1.1 jmcneill GENET_UMAC_CMD_LCL_LOOP_EN | GENET_UMAC_CMD_SW_RESET);
409 1.1 jmcneill delay(10);
410 1.1 jmcneill WR4(sc, GENET_UMAC_CMD, 0);
411 1.1 jmcneill
412 1.1 jmcneill WR4(sc, GENET_UMAC_MIB_CTRL, GENET_UMAC_MIB_RESET_RUNT |
413 1.1 jmcneill GENET_UMAC_MIB_RESET_RX | GENET_UMAC_MIB_RESET_TX);
414 1.1 jmcneill WR4(sc, GENET_UMAC_MIB_CTRL, 0);
415 1.1 jmcneill
416 1.1 jmcneill WR4(sc, GENET_UMAC_MAX_FRAME_LEN, 1536);
417 1.1 jmcneill
418 1.1 jmcneill val = RD4(sc, GENET_RBUF_CTRL);
419 1.1 jmcneill val |= GENET_RBUF_ALIGN_2B;
420 1.1 jmcneill WR4(sc, GENET_RBUF_CTRL, val);
421 1.1 jmcneill
422 1.1 jmcneill WR4(sc, GENET_RBUF_TBUF_SIZE_CTRL, 1);
423 1.1 jmcneill
424 1.1 jmcneill return 0;
425 1.1 jmcneill }
426 1.1 jmcneill
427 1.1 jmcneill static void
428 1.8 mlelstv genet_set_rxthresh(struct genet_softc *sc, int qid, int usecs, int count)
429 1.8 mlelstv {
430 1.8 mlelstv int ticks;
431 1.8 mlelstv uint32_t val;
432 1.8 mlelstv
433 1.8 mlelstv /* convert to 125MHz/1024 ticks */
434 1.8 mlelstv ticks = howmany(usecs * 125, 1024);
435 1.8 mlelstv
436 1.8 mlelstv if (count < 1)
437 1.8 mlelstv count = 1;
438 1.8 mlelstv if (count > GENET_INTR_THRESHOLD_MASK)
439 1.8 mlelstv count = GENET_INTR_THRESHOLD_MASK;
440 1.8 mlelstv if (ticks < 0)
441 1.8 mlelstv ticks = 0;
442 1.8 mlelstv if (ticks > GENET_DMA_RING_TIMEOUT_MASK)
443 1.8 mlelstv ticks = GENET_DMA_RING_TIMEOUT_MASK;
444 1.8 mlelstv
445 1.8 mlelstv WR4(sc, GENET_RX_DMA_MBUF_DONE_THRES(qid), count);
446 1.8 mlelstv
447 1.8 mlelstv val = RD4(sc, GENET_RX_DMA_RING_TIMEOUT(qid));
448 1.8 mlelstv val &= ~GENET_DMA_RING_TIMEOUT_MASK;
449 1.8 mlelstv val |= ticks;
450 1.8 mlelstv WR4(sc, GENET_RX_DMA_RING_TIMEOUT(qid), val);
451 1.8 mlelstv }
452 1.8 mlelstv
453 1.8 mlelstv static void
454 1.8 mlelstv genet_set_txthresh(struct genet_softc *sc, int qid, int count)
455 1.8 mlelstv {
456 1.8 mlelstv if (count < 1)
457 1.8 mlelstv count = 1;
458 1.8 mlelstv if (count > GENET_INTR_THRESHOLD_MASK)
459 1.8 mlelstv count = GENET_INTR_THRESHOLD_MASK;
460 1.8 mlelstv
461 1.8 mlelstv WR4(sc, GENET_TX_DMA_MBUF_DONE_THRES(qid), count);
462 1.8 mlelstv }
463 1.8 mlelstv
464 1.8 mlelstv static void
465 1.1 jmcneill genet_init_rings(struct genet_softc *sc, int qid)
466 1.1 jmcneill {
467 1.1 jmcneill uint32_t val;
468 1.1 jmcneill
469 1.1 jmcneill /* TX ring */
470 1.1 jmcneill
471 1.1 jmcneill sc->sc_tx.queued = 0;
472 1.1 jmcneill sc->sc_tx.cidx = sc->sc_tx.pidx = 0;
473 1.1 jmcneill
474 1.1 jmcneill WR4(sc, GENET_TX_SCB_BURST_SIZE, 0x08);
475 1.1 jmcneill
476 1.1 jmcneill WR4(sc, GENET_TX_DMA_READ_PTR_LO(qid), 0);
477 1.1 jmcneill WR4(sc, GENET_TX_DMA_READ_PTR_HI(qid), 0);
478 1.1 jmcneill WR4(sc, GENET_TX_DMA_CONS_INDEX(qid), 0);
479 1.1 jmcneill WR4(sc, GENET_TX_DMA_PROD_INDEX(qid), 0);
480 1.1 jmcneill WR4(sc, GENET_TX_DMA_RING_BUF_SIZE(qid),
481 1.1 jmcneill __SHIFTIN(TX_DESC_COUNT, GENET_TX_DMA_RING_BUF_SIZE_DESC_COUNT) |
482 1.1 jmcneill __SHIFTIN(MCLBYTES, GENET_TX_DMA_RING_BUF_SIZE_BUF_LENGTH));
483 1.1 jmcneill WR4(sc, GENET_TX_DMA_START_ADDR_LO(qid), 0);
484 1.1 jmcneill WR4(sc, GENET_TX_DMA_START_ADDR_HI(qid), 0);
485 1.1 jmcneill WR4(sc, GENET_TX_DMA_END_ADDR_LO(qid),
486 1.1 jmcneill TX_DESC_COUNT * GENET_DMA_DESC_SIZE / 4 - 1);
487 1.1 jmcneill WR4(sc, GENET_TX_DMA_END_ADDR_HI(qid), 0);
488 1.1 jmcneill WR4(sc, GENET_TX_DMA_FLOW_PERIOD(qid), 0);
489 1.1 jmcneill WR4(sc, GENET_TX_DMA_WRITE_PTR_LO(qid), 0);
490 1.1 jmcneill WR4(sc, GENET_TX_DMA_WRITE_PTR_HI(qid), 0);
491 1.1 jmcneill
492 1.8 mlelstv /* interrupt after 10 packets or when ring empty */
493 1.8 mlelstv genet_set_txthresh(sc, qid, 10);
494 1.8 mlelstv
495 1.1 jmcneill WR4(sc, GENET_TX_DMA_RING_CFG, __BIT(qid)); /* enable */
496 1.1 jmcneill
497 1.1 jmcneill /* Enable transmit DMA */
498 1.1 jmcneill val = RD4(sc, GENET_TX_DMA_CTRL);
499 1.1 jmcneill val |= GENET_TX_DMA_CTRL_EN;
500 1.1 jmcneill val |= GENET_TX_DMA_CTRL_RBUF_EN(GENET_DMA_DEFAULT_QUEUE);
501 1.1 jmcneill WR4(sc, GENET_TX_DMA_CTRL, val);
502 1.1 jmcneill
503 1.1 jmcneill /* RX ring */
504 1.1 jmcneill
505 1.1 jmcneill sc->sc_rx.cidx = sc->sc_rx.pidx = 0;
506 1.1 jmcneill
507 1.1 jmcneill WR4(sc, GENET_RX_SCB_BURST_SIZE, 0x08);
508 1.1 jmcneill
509 1.1 jmcneill WR4(sc, GENET_RX_DMA_WRITE_PTR_LO(qid), 0);
510 1.1 jmcneill WR4(sc, GENET_RX_DMA_WRITE_PTR_HI(qid), 0);
511 1.1 jmcneill WR4(sc, GENET_RX_DMA_PROD_INDEX(qid), 0);
512 1.1 jmcneill WR4(sc, GENET_RX_DMA_CONS_INDEX(qid), 0);
513 1.1 jmcneill WR4(sc, GENET_RX_DMA_RING_BUF_SIZE(qid),
514 1.1 jmcneill __SHIFTIN(RX_DESC_COUNT, GENET_RX_DMA_RING_BUF_SIZE_DESC_COUNT) |
515 1.1 jmcneill __SHIFTIN(MCLBYTES, GENET_RX_DMA_RING_BUF_SIZE_BUF_LENGTH));
516 1.1 jmcneill WR4(sc, GENET_RX_DMA_START_ADDR_LO(qid), 0);
517 1.1 jmcneill WR4(sc, GENET_RX_DMA_START_ADDR_HI(qid), 0);
518 1.1 jmcneill WR4(sc, GENET_RX_DMA_END_ADDR_LO(qid),
519 1.1 jmcneill RX_DESC_COUNT * GENET_DMA_DESC_SIZE / 4 - 1);
520 1.1 jmcneill WR4(sc, GENET_RX_DMA_END_ADDR_HI(qid), 0);
521 1.1 jmcneill WR4(sc, GENET_RX_DMA_XON_XOFF_THRES(qid),
522 1.1 jmcneill __SHIFTIN(5, GENET_RX_DMA_XON_XOFF_THRES_LO) |
523 1.1 jmcneill __SHIFTIN(RX_DESC_COUNT >> 4, GENET_RX_DMA_XON_XOFF_THRES_HI));
524 1.1 jmcneill WR4(sc, GENET_RX_DMA_READ_PTR_LO(qid), 0);
525 1.1 jmcneill WR4(sc, GENET_RX_DMA_READ_PTR_HI(qid), 0);
526 1.1 jmcneill
527 1.8 mlelstv /*
528 1.8 mlelstv * interrupt on first packet,
529 1.8 mlelstv * mitigation timeout timeout 57 us (~84 minimal packets at 1Gbit/s)
530 1.8 mlelstv */
531 1.8 mlelstv genet_set_rxthresh(sc, qid, 57, 10);
532 1.8 mlelstv
533 1.1 jmcneill WR4(sc, GENET_RX_DMA_RING_CFG, __BIT(qid)); /* enable */
534 1.1 jmcneill
535 1.1 jmcneill /* Enable receive DMA */
536 1.1 jmcneill val = RD4(sc, GENET_RX_DMA_CTRL);
537 1.1 jmcneill val |= GENET_RX_DMA_CTRL_EN;
538 1.1 jmcneill val |= GENET_RX_DMA_CTRL_RBUF_EN(GENET_DMA_DEFAULT_QUEUE);
539 1.1 jmcneill WR4(sc, GENET_RX_DMA_CTRL, val);
540 1.1 jmcneill }
541 1.1 jmcneill
542 1.1 jmcneill static int
543 1.1 jmcneill genet_init_locked(struct genet_softc *sc)
544 1.1 jmcneill {
545 1.1 jmcneill struct ifnet *ifp = &sc->sc_ec.ec_if;
546 1.1 jmcneill struct mii_data *mii = &sc->sc_mii;
547 1.1 jmcneill uint32_t val;
548 1.1 jmcneill const uint8_t *enaddr = CLLADDR(ifp->if_sadl);
549 1.1 jmcneill
550 1.1 jmcneill GENET_ASSERT_LOCKED(sc);
551 1.8 mlelstv GENET_ASSERT_TXLOCKED(sc);
552 1.1 jmcneill
553 1.1 jmcneill if ((ifp->if_flags & IFF_RUNNING) != 0)
554 1.1 jmcneill return 0;
555 1.1 jmcneill
556 1.1 jmcneill if (sc->sc_phy_mode == GENET_PHY_MODE_RGMII ||
557 1.6 jmcneill sc->sc_phy_mode == GENET_PHY_MODE_RGMII_ID ||
558 1.6 jmcneill sc->sc_phy_mode == GENET_PHY_MODE_RGMII_RXID ||
559 1.6 jmcneill sc->sc_phy_mode == GENET_PHY_MODE_RGMII_TXID)
560 1.1 jmcneill WR4(sc, GENET_SYS_PORT_CTRL,
561 1.1 jmcneill GENET_SYS_PORT_MODE_EXT_GPHY);
562 1.6 jmcneill else
563 1.6 jmcneill WR4(sc, GENET_SYS_PORT_CTRL, 0);
564 1.1 jmcneill
565 1.1 jmcneill /* Write hardware address */
566 1.2 jmcneill val = enaddr[3] | (enaddr[2] << 8) | (enaddr[1] << 16) |
567 1.2 jmcneill (enaddr[0] << 24);
568 1.1 jmcneill WR4(sc, GENET_UMAC_MAC0, val);
569 1.2 jmcneill val = enaddr[5] | (enaddr[4] << 8);
570 1.1 jmcneill WR4(sc, GENET_UMAC_MAC1, val);
571 1.1 jmcneill
572 1.1 jmcneill /* Setup RX filter */
573 1.21 skrll sc->sc_if_flags = ifp->if_flags;
574 1.1 jmcneill genet_setup_rxfilter(sc);
575 1.1 jmcneill
576 1.1 jmcneill /* Setup TX/RX rings */
577 1.1 jmcneill genet_init_rings(sc, GENET_DMA_DEFAULT_QUEUE);
578 1.1 jmcneill
579 1.1 jmcneill /* Enable transmitter and receiver */
580 1.1 jmcneill val = RD4(sc, GENET_UMAC_CMD);
581 1.1 jmcneill val |= GENET_UMAC_CMD_TXEN;
582 1.1 jmcneill val |= GENET_UMAC_CMD_RXEN;
583 1.1 jmcneill WR4(sc, GENET_UMAC_CMD, val);
584 1.1 jmcneill
585 1.1 jmcneill /* Enable interrupts */
586 1.1 jmcneill genet_enable_intr(sc);
587 1.1 jmcneill
588 1.20 skrll GENET_ASSERT_TXLOCKED(sc);
589 1.20 skrll sc->sc_txrunning = true;
590 1.20 skrll
591 1.1 jmcneill ifp->if_flags |= IFF_RUNNING;
592 1.21 skrll sc->sc_if_flags |= IFF_RUNNING;
593 1.1 jmcneill
594 1.1 jmcneill mii_mediachg(mii);
595 1.1 jmcneill callout_schedule(&sc->sc_stat_ch, hz);
596 1.1 jmcneill
597 1.1 jmcneill return 0;
598 1.1 jmcneill }
599 1.1 jmcneill
600 1.1 jmcneill static int
601 1.1 jmcneill genet_init(struct ifnet *ifp)
602 1.1 jmcneill {
603 1.1 jmcneill struct genet_softc *sc = ifp->if_softc;
604 1.1 jmcneill int error;
605 1.1 jmcneill
606 1.1 jmcneill GENET_LOCK(sc);
607 1.8 mlelstv GENET_TXLOCK(sc);
608 1.1 jmcneill error = genet_init_locked(sc);
609 1.8 mlelstv GENET_TXUNLOCK(sc);
610 1.1 jmcneill GENET_UNLOCK(sc);
611 1.1 jmcneill
612 1.1 jmcneill return error;
613 1.1 jmcneill }
614 1.1 jmcneill
615 1.18 mlelstv static int
616 1.18 mlelstv genet_free_txbuf(struct genet_softc *sc, int index)
617 1.18 mlelstv {
618 1.18 mlelstv struct genet_bufmap *bmap;
619 1.18 mlelstv
620 1.18 mlelstv bmap = &sc->sc_tx.buf_map[index];
621 1.18 mlelstv if (bmap->mbuf == NULL)
622 1.18 mlelstv return 0;
623 1.18 mlelstv
624 1.18 mlelstv if (bmap->map->dm_mapsize > 0) {
625 1.18 mlelstv bus_dmamap_sync(sc->sc_tx.buf_tag, bmap->map,
626 1.18 mlelstv 0, bmap->map->dm_mapsize,
627 1.18 mlelstv BUS_DMASYNC_POSTWRITE);
628 1.18 mlelstv }
629 1.18 mlelstv bus_dmamap_unload(sc->sc_tx.buf_tag, bmap->map);
630 1.18 mlelstv m_freem(bmap->mbuf);
631 1.18 mlelstv bmap->mbuf = NULL;
632 1.18 mlelstv
633 1.18 mlelstv return 1;
634 1.18 mlelstv }
635 1.18 mlelstv
636 1.1 jmcneill static void
637 1.1 jmcneill genet_stop_locked(struct genet_softc *sc, int disable)
638 1.1 jmcneill {
639 1.1 jmcneill struct ifnet *ifp = &sc->sc_ec.ec_if;
640 1.1 jmcneill uint32_t val;
641 1.18 mlelstv int i;
642 1.1 jmcneill
643 1.1 jmcneill GENET_ASSERT_LOCKED(sc);
644 1.1 jmcneill
645 1.20 skrll GENET_TXLOCK(sc);
646 1.20 skrll sc->sc_txrunning = false;
647 1.20 skrll GENET_TXUNLOCK(sc);
648 1.20 skrll
649 1.20 skrll callout_halt(&sc->sc_stat_ch, &sc->sc_lock);
650 1.1 jmcneill
651 1.1 jmcneill mii_down(&sc->sc_mii);
652 1.1 jmcneill
653 1.1 jmcneill /* Disable receiver */
654 1.1 jmcneill val = RD4(sc, GENET_UMAC_CMD);
655 1.1 jmcneill val &= ~GENET_UMAC_CMD_RXEN;
656 1.1 jmcneill WR4(sc, GENET_UMAC_CMD, val);
657 1.1 jmcneill
658 1.1 jmcneill /* Stop receive DMA */
659 1.1 jmcneill val = RD4(sc, GENET_RX_DMA_CTRL);
660 1.1 jmcneill val &= ~GENET_RX_DMA_CTRL_EN;
661 1.1 jmcneill WR4(sc, GENET_RX_DMA_CTRL, val);
662 1.1 jmcneill
663 1.1 jmcneill /* Stop transmit DMA */
664 1.1 jmcneill val = RD4(sc, GENET_TX_DMA_CTRL);
665 1.1 jmcneill val &= ~GENET_TX_DMA_CTRL_EN;
666 1.1 jmcneill WR4(sc, GENET_TX_DMA_CTRL, val);
667 1.1 jmcneill
668 1.1 jmcneill /* Flush data in the TX FIFO */
669 1.1 jmcneill WR4(sc, GENET_UMAC_TX_FLUSH, 1);
670 1.1 jmcneill delay(10);
671 1.1 jmcneill WR4(sc, GENET_UMAC_TX_FLUSH, 0);
672 1.1 jmcneill
673 1.1 jmcneill /* Disable transmitter */
674 1.1 jmcneill val = RD4(sc, GENET_UMAC_CMD);
675 1.1 jmcneill val &= ~GENET_UMAC_CMD_TXEN;
676 1.1 jmcneill WR4(sc, GENET_UMAC_CMD, val);
677 1.1 jmcneill
678 1.1 jmcneill /* Disable interrupts */
679 1.1 jmcneill genet_disable_intr(sc);
680 1.1 jmcneill
681 1.18 mlelstv /* Free TX buffers */
682 1.19 mlelstv for (i=0; i<TX_DESC_COUNT; ++i)
683 1.18 mlelstv genet_free_txbuf(sc, i);
684 1.18 mlelstv
685 1.21 skrll sc->sc_if_flags &= ~IFF_RUNNING;
686 1.14 thorpej ifp->if_flags &= ~IFF_RUNNING;
687 1.1 jmcneill }
688 1.1 jmcneill
689 1.1 jmcneill static void
690 1.1 jmcneill genet_stop(struct ifnet *ifp, int disable)
691 1.1 jmcneill {
692 1.1 jmcneill struct genet_softc * const sc = ifp->if_softc;
693 1.1 jmcneill
694 1.1 jmcneill GENET_LOCK(sc);
695 1.1 jmcneill genet_stop_locked(sc, disable);
696 1.1 jmcneill GENET_UNLOCK(sc);
697 1.1 jmcneill }
698 1.1 jmcneill
699 1.1 jmcneill static void
700 1.1 jmcneill genet_rxintr(struct genet_softc *sc, int qid)
701 1.1 jmcneill {
702 1.1 jmcneill struct ifnet *ifp = &sc->sc_ec.ec_if;
703 1.1 jmcneill int error, index, len, n;
704 1.1 jmcneill struct mbuf *m, *m0;
705 1.1 jmcneill uint32_t status, pidx, total;
706 1.9 rin int pkts = 0;
707 1.1 jmcneill
708 1.1 jmcneill pidx = RD4(sc, GENET_RX_DMA_PROD_INDEX(qid)) & 0xffff;
709 1.1 jmcneill total = (pidx - sc->sc_rx.cidx) & 0xffff;
710 1.1 jmcneill
711 1.1 jmcneill DPRINTF("RX pidx=%08x total=%d\n", pidx, total);
712 1.1 jmcneill
713 1.8 mlelstv index = sc->sc_rx.cidx % RX_DESC_COUNT;
714 1.1 jmcneill for (n = 0; n < total; n++) {
715 1.1 jmcneill status = RD4(sc, GENET_RX_DESC_STATUS(index));
716 1.8 mlelstv
717 1.8 mlelstv if (status & GENET_RX_DESC_STATUS_ALL_ERRS) {
718 1.8 mlelstv if (status & GENET_RX_DESC_STATUS_OVRUN_ERR)
719 1.8 mlelstv device_printf(sc->sc_dev, "overrun\n");
720 1.8 mlelstv if (status & GENET_RX_DESC_STATUS_CRC_ERR)
721 1.8 mlelstv device_printf(sc->sc_dev, "CRC error\n");
722 1.8 mlelstv if (status & GENET_RX_DESC_STATUS_RX_ERR)
723 1.8 mlelstv device_printf(sc->sc_dev, "receive error\n");
724 1.8 mlelstv if (status & GENET_RX_DESC_STATUS_FRAME_ERR)
725 1.8 mlelstv device_printf(sc->sc_dev, "frame error\n");
726 1.8 mlelstv if (status & GENET_RX_DESC_STATUS_LEN_ERR)
727 1.8 mlelstv device_printf(sc->sc_dev, "length error\n");
728 1.8 mlelstv if_statinc(ifp, if_ierrors);
729 1.8 mlelstv goto next;
730 1.8 mlelstv }
731 1.8 mlelstv
732 1.8 mlelstv if (status & GENET_RX_DESC_STATUS_OWN)
733 1.8 mlelstv device_printf(sc->sc_dev, "OWN %d of %d\n",n,total);
734 1.8 mlelstv
735 1.1 jmcneill len = __SHIFTOUT(status, GENET_RX_DESC_STATUS_BUFLEN);
736 1.8 mlelstv if (len < ETHER_ALIGN) {
737 1.8 mlelstv if_statinc(ifp, if_ierrors);
738 1.8 mlelstv goto next;
739 1.8 mlelstv }
740 1.1 jmcneill
741 1.4 jmcneill m = sc->sc_rx.buf_map[index].mbuf;
742 1.4 jmcneill
743 1.4 jmcneill if ((m0 = genet_alloc_mbufcl(sc)) == NULL) {
744 1.4 jmcneill if_statinc(ifp, if_ierrors);
745 1.4 jmcneill goto next;
746 1.4 jmcneill }
747 1.17 mlelstv MCLAIM(m0, &sc->sc_ec.ec_rx_mowner);
748 1.8 mlelstv
749 1.8 mlelstv /* unload map before it gets loaded in setup_rxbuf */
750 1.10 jmcneill if (sc->sc_rx.buf_map[index].map->dm_mapsize > 0) {
751 1.17 mlelstv bus_dmamap_sync(sc->sc_rx.buf_tag,
752 1.17 mlelstv sc->sc_rx.buf_map[index].map,
753 1.10 jmcneill 0, sc->sc_rx.buf_map[index].map->dm_mapsize,
754 1.10 jmcneill BUS_DMASYNC_POSTREAD);
755 1.13 mlelstv }
756 1.8 mlelstv bus_dmamap_unload(sc->sc_rx.buf_tag, sc->sc_rx.buf_map[index].map);
757 1.8 mlelstv sc->sc_rx.buf_map[index].mbuf = NULL;
758 1.8 mlelstv
759 1.4 jmcneill error = genet_setup_rxbuf(sc, index, m0);
760 1.4 jmcneill if (error != 0) {
761 1.8 mlelstv m_freem(m0);
762 1.4 jmcneill if_statinc(ifp, if_ierrors);
763 1.8 mlelstv
764 1.8 mlelstv /* XXX mbuf is unloaded but load failed */
765 1.8 mlelstv m_freem(m);
766 1.8 mlelstv device_printf(sc->sc_dev,
767 1.8 mlelstv "cannot load RX mbuf. panic?\n");
768 1.4 jmcneill goto next;
769 1.4 jmcneill }
770 1.1 jmcneill
771 1.1 jmcneill DPRINTF("RX [#%d] index=%02x status=%08x len=%d adj_len=%d\n",
772 1.1 jmcneill n, index, status, len, len - ETHER_ALIGN);
773 1.1 jmcneill
774 1.8 mlelstv m_set_rcvif(m, ifp);
775 1.8 mlelstv m->m_len = m->m_pkthdr.len = len;
776 1.8 mlelstv m_adj(m, ETHER_ALIGN);
777 1.1 jmcneill
778 1.8 mlelstv if_percpuq_enqueue(ifp->if_percpuq, m);
779 1.9 rin ++pkts;
780 1.1 jmcneill
781 1.4 jmcneill next:
782 1.1 jmcneill index = RX_NEXT(index);
783 1.1 jmcneill
784 1.1 jmcneill sc->sc_rx.cidx = (sc->sc_rx.cidx + 1) & 0xffff;
785 1.1 jmcneill WR4(sc, GENET_RX_DMA_CONS_INDEX(qid), sc->sc_rx.cidx);
786 1.1 jmcneill }
787 1.9 rin
788 1.9 rin if (pkts != 0)
789 1.9 rin rnd_add_uint32(&sc->sc_rndsource, pkts);
790 1.1 jmcneill }
791 1.1 jmcneill
792 1.1 jmcneill static void
793 1.1 jmcneill genet_txintr(struct genet_softc *sc, int qid)
794 1.1 jmcneill {
795 1.1 jmcneill struct ifnet *ifp = &sc->sc_ec.ec_if;
796 1.8 mlelstv int cidx, i, pkts = 0;
797 1.1 jmcneill
798 1.1 jmcneill cidx = RD4(sc, GENET_TX_DMA_CONS_INDEX(qid)) & 0xffff;
799 1.8 mlelstv i = sc->sc_tx.cidx % TX_DESC_COUNT;
800 1.8 mlelstv while (sc->sc_tx.cidx != cidx) {
801 1.18 mlelstv pkts += genet_free_txbuf(sc, i);
802 1.8 mlelstv i = TX_NEXT(i);
803 1.8 mlelstv sc->sc_tx.cidx = (sc->sc_tx.cidx + 1) & 0xffff;
804 1.1 jmcneill }
805 1.1 jmcneill
806 1.18 mlelstv if (pkts != 0) {
807 1.18 mlelstv if_statadd(ifp, if_opackets, pkts);
808 1.18 mlelstv rnd_add_uint32(&sc->sc_rndsource, pkts);
809 1.18 mlelstv }
810 1.9 rin
811 1.18 mlelstv if_schedule_deferred_start(ifp);
812 1.1 jmcneill }
813 1.1 jmcneill
814 1.1 jmcneill static void
815 1.1 jmcneill genet_start_locked(struct genet_softc *sc)
816 1.1 jmcneill {
817 1.1 jmcneill struct ifnet *ifp = &sc->sc_ec.ec_if;
818 1.1 jmcneill struct mbuf *m;
819 1.1 jmcneill int nsegs, index, cnt;
820 1.1 jmcneill
821 1.8 mlelstv GENET_ASSERT_TXLOCKED(sc);
822 1.1 jmcneill
823 1.20 skrll if (!sc->sc_txrunning)
824 1.1 jmcneill return;
825 1.1 jmcneill
826 1.1 jmcneill const int qid = GENET_DMA_DEFAULT_QUEUE;
827 1.1 jmcneill
828 1.8 mlelstv index = sc->sc_tx.pidx % TX_DESC_COUNT;
829 1.1 jmcneill cnt = 0;
830 1.1 jmcneill
831 1.8 mlelstv sc->sc_tx.queued = (RD4(sc, GENET_TX_DMA_PROD_INDEX(qid))
832 1.18 mlelstv - sc->sc_tx.cidx) & 0xffff;
833 1.18 mlelstv
834 1.18 mlelstv /* At least one descriptor free ? */
835 1.18 mlelstv if (sc->sc_tx.queued >= TX_DESC_COUNT - 1)
836 1.18 mlelstv return;
837 1.8 mlelstv
838 1.1 jmcneill for (;;) {
839 1.1 jmcneill IFQ_POLL(&ifp->if_snd, m);
840 1.1 jmcneill if (m == NULL)
841 1.1 jmcneill break;
842 1.1 jmcneill
843 1.1 jmcneill nsegs = genet_setup_txbuf(sc, index, m);
844 1.1 jmcneill if (nsegs <= 0) {
845 1.14 thorpej if (nsegs == -2) {
846 1.8 mlelstv IFQ_DEQUEUE(&ifp->if_snd, m);
847 1.8 mlelstv m_freem(m);
848 1.14 thorpej continue;
849 1.8 mlelstv }
850 1.1 jmcneill break;
851 1.1 jmcneill }
852 1.8 mlelstv
853 1.1 jmcneill IFQ_DEQUEUE(&ifp->if_snd, m);
854 1.1 jmcneill bpf_mtap(ifp, m, BPF_D_OUT);
855 1.1 jmcneill
856 1.1 jmcneill index = TX_SKIP(index, nsegs);
857 1.8 mlelstv sc->sc_tx.queued += nsegs;
858 1.1 jmcneill sc->sc_tx.pidx = (sc->sc_tx.pidx + nsegs) & 0xffff;
859 1.1 jmcneill cnt++;
860 1.1 jmcneill }
861 1.1 jmcneill
862 1.1 jmcneill if (cnt != 0)
863 1.1 jmcneill WR4(sc, GENET_TX_DMA_PROD_INDEX(qid), sc->sc_tx.pidx);
864 1.1 jmcneill }
865 1.1 jmcneill
866 1.1 jmcneill static void
867 1.1 jmcneill genet_start(struct ifnet *ifp)
868 1.1 jmcneill {
869 1.1 jmcneill struct genet_softc *sc = ifp->if_softc;
870 1.1 jmcneill
871 1.8 mlelstv GENET_TXLOCK(sc);
872 1.1 jmcneill genet_start_locked(sc);
873 1.8 mlelstv GENET_TXUNLOCK(sc);
874 1.1 jmcneill }
875 1.1 jmcneill
876 1.1 jmcneill int
877 1.1 jmcneill genet_intr(void *arg)
878 1.1 jmcneill {
879 1.1 jmcneill struct genet_softc *sc = arg;
880 1.1 jmcneill uint32_t val;
881 1.1 jmcneill
882 1.1 jmcneill val = RD4(sc, GENET_INTRL2_CPU_STAT);
883 1.1 jmcneill val &= ~RD4(sc, GENET_INTRL2_CPU_STAT_MASK);
884 1.1 jmcneill WR4(sc, GENET_INTRL2_CPU_CLEAR, val);
885 1.1 jmcneill
886 1.8 mlelstv if (val & GENET_IRQ_RXDMA_DONE) {
887 1.8 mlelstv GENET_LOCK(sc);
888 1.1 jmcneill genet_rxintr(sc, GENET_DMA_DEFAULT_QUEUE);
889 1.8 mlelstv GENET_UNLOCK(sc);
890 1.8 mlelstv }
891 1.1 jmcneill
892 1.1 jmcneill if (val & GENET_IRQ_TXDMA_DONE) {
893 1.1 jmcneill genet_txintr(sc, GENET_DMA_DEFAULT_QUEUE);
894 1.1 jmcneill }
895 1.1 jmcneill
896 1.1 jmcneill return 1;
897 1.1 jmcneill }
898 1.1 jmcneill
899 1.1 jmcneill static int
900 1.1 jmcneill genet_ioctl(struct ifnet *ifp, u_long cmd, void *data)
901 1.1 jmcneill {
902 1.1 jmcneill struct genet_softc *sc = ifp->if_softc;
903 1.20 skrll int error;
904 1.1 jmcneill
905 1.21 skrll switch (cmd) {
906 1.21 skrll case SIOCADDMULTI:
907 1.21 skrll case SIOCDELMULTI:
908 1.21 skrll break;
909 1.21 skrll default:
910 1.21 skrll KASSERT(IFNET_LOCKED(ifp));
911 1.21 skrll }
912 1.21 skrll
913 1.20 skrll const int s = splnet();
914 1.20 skrll error = ether_ioctl(ifp, cmd, data);
915 1.20 skrll splx(s);
916 1.1 jmcneill
917 1.20 skrll if (error != ENETRESET)
918 1.20 skrll return error;
919 1.1 jmcneill
920 1.20 skrll error = 0;
921 1.1 jmcneill
922 1.20 skrll if (cmd == SIOCSIFCAP)
923 1.20 skrll error = if_init(ifp);
924 1.20 skrll else if (cmd == SIOCADDMULTI || cmd == SIOCDELMULTI) {
925 1.20 skrll GENET_LOCK(sc);
926 1.21 skrll if ((sc->sc_if_flags & IFF_RUNNING) != 0)
927 1.1 jmcneill genet_setup_rxfilter(sc);
928 1.20 skrll GENET_UNLOCK(sc);
929 1.1 jmcneill }
930 1.1 jmcneill return error;
931 1.1 jmcneill }
932 1.1 jmcneill
933 1.21 skrll static int
934 1.21 skrll genet_ifflags_cb(struct ethercom *ec)
935 1.21 skrll {
936 1.21 skrll struct ifnet * const ifp = &ec->ec_if;
937 1.21 skrll struct genet_softc * const sc = ifp->if_softc;
938 1.21 skrll int ret = 0;
939 1.21 skrll
940 1.21 skrll KASSERT(IFNET_LOCKED(ifp));
941 1.21 skrll GENET_LOCK(sc);
942 1.21 skrll
943 1.21 skrll u_short change = ifp->if_flags ^ sc->sc_if_flags;
944 1.21 skrll sc->sc_if_flags = ifp->if_flags;
945 1.21 skrll
946 1.21 skrll if ((change & ~(IFF_CANTCHANGE | IFF_DEBUG)) != 0) {
947 1.21 skrll ret = ENETRESET;
948 1.21 skrll } else if ((change & (IFF_PROMISC | IFF_ALLMULTI)) != 0) {
949 1.21 skrll if ((sc->sc_if_flags & IFF_RUNNING) != 0)
950 1.21 skrll genet_setup_rxfilter(sc);
951 1.21 skrll }
952 1.21 skrll GENET_UNLOCK(sc);
953 1.21 skrll
954 1.21 skrll return ret;
955 1.21 skrll }
956 1.21 skrll
957 1.1 jmcneill static void
958 1.1 jmcneill genet_get_eaddr(struct genet_softc *sc, uint8_t *eaddr)
959 1.1 jmcneill {
960 1.1 jmcneill prop_dictionary_t prop = device_properties(sc->sc_dev);
961 1.5 jmcneill uint32_t maclo, machi, val;
962 1.1 jmcneill prop_data_t eaprop;
963 1.1 jmcneill
964 1.1 jmcneill eaprop = prop_dictionary_get(prop, "mac-address");
965 1.5 jmcneill if (eaprop != NULL) {
966 1.1 jmcneill KASSERT(prop_object_type(eaprop) == PROP_TYPE_DATA);
967 1.1 jmcneill KASSERT(prop_data_size(eaprop) == ETHER_ADDR_LEN);
968 1.7 jmcneill memcpy(eaddr, prop_data_value(eaprop),
969 1.1 jmcneill ETHER_ADDR_LEN);
970 1.5 jmcneill return;
971 1.5 jmcneill }
972 1.5 jmcneill
973 1.5 jmcneill maclo = machi = 0;
974 1.5 jmcneill
975 1.5 jmcneill val = RD4(sc, GENET_SYS_RBUF_FLUSH_CTRL);
976 1.5 jmcneill if ((val & GENET_SYS_RBUF_FLUSH_RESET) == 0) {
977 1.16 mlelstv maclo = RD4(sc, GENET_UMAC_MAC0);
978 1.16 mlelstv machi = RD4(sc, GENET_UMAC_MAC1) & 0xffff;
979 1.5 jmcneill }
980 1.5 jmcneill
981 1.5 jmcneill if (maclo == 0 && machi == 0) {
982 1.5 jmcneill /* Create one */
983 1.5 jmcneill maclo = 0x00f2 | (cprng_strong32() & 0xffff0000);
984 1.5 jmcneill machi = cprng_strong32() & 0xffff;
985 1.1 jmcneill }
986 1.1 jmcneill
987 1.16 mlelstv eaddr[0] = (maclo >> 24) & 0xff;
988 1.16 mlelstv eaddr[1] = (maclo >> 16) & 0xff;
989 1.16 mlelstv eaddr[2] = (maclo >> 8) & 0xff;
990 1.16 mlelstv eaddr[3] = (maclo >> 0) & 0xff;
991 1.16 mlelstv eaddr[4] = (machi >> 8) & 0xff;
992 1.16 mlelstv eaddr[5] = (machi >> 0) & 0xff;
993 1.1 jmcneill }
994 1.1 jmcneill
995 1.1 jmcneill static int
996 1.1 jmcneill genet_setup_dma(struct genet_softc *sc, int qid)
997 1.1 jmcneill {
998 1.1 jmcneill struct mbuf *m;
999 1.1 jmcneill int error, i;
1000 1.1 jmcneill
1001 1.1 jmcneill /* Setup TX ring */
1002 1.1 jmcneill sc->sc_tx.buf_tag = sc->sc_dmat;
1003 1.1 jmcneill for (i = 0; i < TX_DESC_COUNT; i++) {
1004 1.1 jmcneill error = bus_dmamap_create(sc->sc_tx.buf_tag, MCLBYTES,
1005 1.1 jmcneill TX_MAX_SEGS, MCLBYTES, 0, BUS_DMA_WAITOK,
1006 1.1 jmcneill &sc->sc_tx.buf_map[i].map);
1007 1.1 jmcneill if (error != 0) {
1008 1.1 jmcneill device_printf(sc->sc_dev,
1009 1.1 jmcneill "cannot create TX buffer map\n");
1010 1.1 jmcneill return error;
1011 1.1 jmcneill }
1012 1.1 jmcneill }
1013 1.1 jmcneill
1014 1.1 jmcneill /* Setup RX ring */
1015 1.1 jmcneill sc->sc_rx.buf_tag = sc->sc_dmat;
1016 1.1 jmcneill for (i = 0; i < RX_DESC_COUNT; i++) {
1017 1.1 jmcneill error = bus_dmamap_create(sc->sc_rx.buf_tag, MCLBYTES,
1018 1.1 jmcneill 1, MCLBYTES, 0, BUS_DMA_WAITOK,
1019 1.1 jmcneill &sc->sc_rx.buf_map[i].map);
1020 1.1 jmcneill if (error != 0) {
1021 1.1 jmcneill device_printf(sc->sc_dev,
1022 1.1 jmcneill "cannot create RX buffer map\n");
1023 1.1 jmcneill return error;
1024 1.1 jmcneill }
1025 1.1 jmcneill if ((m = genet_alloc_mbufcl(sc)) == NULL) {
1026 1.1 jmcneill device_printf(sc->sc_dev, "cannot allocate RX mbuf\n");
1027 1.1 jmcneill return ENOMEM;
1028 1.1 jmcneill }
1029 1.1 jmcneill error = genet_setup_rxbuf(sc, i, m);
1030 1.1 jmcneill if (error != 0) {
1031 1.1 jmcneill device_printf(sc->sc_dev, "cannot create RX buffer\n");
1032 1.1 jmcneill return error;
1033 1.1 jmcneill }
1034 1.1 jmcneill }
1035 1.1 jmcneill
1036 1.1 jmcneill return 0;
1037 1.1 jmcneill }
1038 1.1 jmcneill
1039 1.17 mlelstv static void
1040 1.17 mlelstv genet_claim_rxring(struct genet_softc *sc, int qid)
1041 1.17 mlelstv {
1042 1.17 mlelstv struct mbuf *m;
1043 1.17 mlelstv int i;
1044 1.17 mlelstv
1045 1.17 mlelstv /* Claim mbufs from RX ring */
1046 1.17 mlelstv for (i = 0; i < RX_DESC_COUNT; i++) {
1047 1.17 mlelstv m = sc->sc_rx.buf_map[i].mbuf;
1048 1.17 mlelstv if (m != NULL) {
1049 1.17 mlelstv MCLAIM(m, &sc->sc_ec.ec_rx_mowner);
1050 1.17 mlelstv }
1051 1.17 mlelstv }
1052 1.17 mlelstv }
1053 1.17 mlelstv
1054 1.1 jmcneill int
1055 1.1 jmcneill genet_attach(struct genet_softc *sc)
1056 1.1 jmcneill {
1057 1.1 jmcneill struct mii_data *mii = &sc->sc_mii;
1058 1.1 jmcneill struct ifnet *ifp = &sc->sc_ec.ec_if;
1059 1.1 jmcneill uint8_t eaddr[ETHER_ADDR_LEN];
1060 1.1 jmcneill u_int maj, min;
1061 1.6 jmcneill int mii_flags = 0;
1062 1.1 jmcneill
1063 1.1 jmcneill const uint32_t rev = RD4(sc, GENET_SYS_REV_CTRL);
1064 1.1 jmcneill min = __SHIFTOUT(rev, SYS_REV_MINOR);
1065 1.1 jmcneill maj = __SHIFTOUT(rev, SYS_REV_MAJOR);
1066 1.1 jmcneill if (maj == 0)
1067 1.1 jmcneill maj++;
1068 1.1 jmcneill else if (maj == 5 || maj == 6)
1069 1.1 jmcneill maj--;
1070 1.1 jmcneill
1071 1.1 jmcneill if (maj != 5) {
1072 1.1 jmcneill aprint_error(": GENETv%d.%d not supported\n", maj, min);
1073 1.1 jmcneill return ENXIO;
1074 1.1 jmcneill }
1075 1.1 jmcneill
1076 1.6 jmcneill switch (sc->sc_phy_mode) {
1077 1.6 jmcneill case GENET_PHY_MODE_RGMII_TXID:
1078 1.6 jmcneill mii_flags |= MIIF_TXID;
1079 1.6 jmcneill break;
1080 1.6 jmcneill case GENET_PHY_MODE_RGMII_RXID:
1081 1.6 jmcneill mii_flags |= MIIF_RXID;
1082 1.6 jmcneill break;
1083 1.6 jmcneill case GENET_PHY_MODE_RGMII_ID:
1084 1.6 jmcneill mii_flags |= MIIF_RXID | MIIF_TXID;
1085 1.6 jmcneill break;
1086 1.6 jmcneill case GENET_PHY_MODE_RGMII:
1087 1.6 jmcneill default:
1088 1.6 jmcneill break;
1089 1.6 jmcneill }
1090 1.6 jmcneill
1091 1.1 jmcneill aprint_naive("\n");
1092 1.1 jmcneill aprint_normal(": GENETv%d.%d\n", maj, min);
1093 1.1 jmcneill
1094 1.1 jmcneill mutex_init(&sc->sc_lock, MUTEX_DEFAULT, IPL_NET);
1095 1.8 mlelstv mutex_init(&sc->sc_txlock, MUTEX_DEFAULT, IPL_NET);
1096 1.20 skrll callout_init(&sc->sc_stat_ch, CALLOUT_MPSAFE);
1097 1.1 jmcneill callout_setfunc(&sc->sc_stat_ch, genet_tick, sc);
1098 1.1 jmcneill
1099 1.1 jmcneill genet_get_eaddr(sc, eaddr);
1100 1.1 jmcneill aprint_normal_dev(sc->sc_dev, "Ethernet address %s\n", ether_sprintf(eaddr));
1101 1.1 jmcneill
1102 1.1 jmcneill /* Soft reset EMAC core */
1103 1.1 jmcneill genet_reset(sc);
1104 1.1 jmcneill
1105 1.1 jmcneill /* Setup DMA descriptors */
1106 1.1 jmcneill if (genet_setup_dma(sc, GENET_DMA_DEFAULT_QUEUE) != 0) {
1107 1.1 jmcneill aprint_error_dev(sc->sc_dev, "failed to setup DMA descriptors\n");
1108 1.1 jmcneill return EINVAL;
1109 1.1 jmcneill }
1110 1.1 jmcneill
1111 1.1 jmcneill /* Setup ethernet interface */
1112 1.1 jmcneill ifp->if_softc = sc;
1113 1.3 jmcneill snprintf(ifp->if_xname, IFNAMSIZ, "%s", device_xname(sc->sc_dev));
1114 1.1 jmcneill ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST;
1115 1.1 jmcneill ifp->if_extflags = IFEF_MPSAFE;
1116 1.1 jmcneill ifp->if_start = genet_start;
1117 1.1 jmcneill ifp->if_ioctl = genet_ioctl;
1118 1.1 jmcneill ifp->if_init = genet_init;
1119 1.1 jmcneill ifp->if_stop = genet_stop;
1120 1.1 jmcneill ifp->if_capabilities = 0;
1121 1.1 jmcneill ifp->if_capenable = ifp->if_capabilities;
1122 1.1 jmcneill IFQ_SET_MAXLEN(&ifp->if_snd, IFQ_MAXLEN);
1123 1.1 jmcneill IFQ_SET_READY(&ifp->if_snd);
1124 1.1 jmcneill
1125 1.1 jmcneill /* 802.1Q VLAN-sized frames are supported */
1126 1.1 jmcneill sc->sc_ec.ec_capabilities |= ETHERCAP_VLAN_MTU;
1127 1.1 jmcneill
1128 1.1 jmcneill /* Attach MII driver */
1129 1.1 jmcneill sc->sc_ec.ec_mii = mii;
1130 1.1 jmcneill ifmedia_init(&mii->mii_media, 0, ether_mediachange, ether_mediastatus);
1131 1.1 jmcneill mii->mii_ifp = ifp;
1132 1.1 jmcneill mii->mii_readreg = genet_mii_readreg;
1133 1.1 jmcneill mii->mii_writereg = genet_mii_writereg;
1134 1.1 jmcneill mii->mii_statchg = genet_mii_statchg;
1135 1.1 jmcneill mii_attach(sc->sc_dev, mii, 0xffffffff, sc->sc_phy_id, MII_OFFSET_ANY,
1136 1.6 jmcneill mii_flags);
1137 1.1 jmcneill
1138 1.1 jmcneill if (LIST_EMPTY(&mii->mii_phys)) {
1139 1.1 jmcneill aprint_error_dev(sc->sc_dev, "no PHY found!\n");
1140 1.1 jmcneill return ENOENT;
1141 1.1 jmcneill }
1142 1.1 jmcneill ifmedia_set(&mii->mii_media, IFM_ETHER | IFM_AUTO);
1143 1.1 jmcneill
1144 1.1 jmcneill /* Attach interface */
1145 1.1 jmcneill if_attach(ifp);
1146 1.1 jmcneill if_deferred_start_init(ifp, NULL);
1147 1.1 jmcneill
1148 1.1 jmcneill /* Attach ethernet interface */
1149 1.1 jmcneill ether_ifattach(ifp, eaddr);
1150 1.21 skrll ether_set_ifflags_cb(&sc->sc_ec, genet_ifflags_cb);
1151 1.21 skrll
1152 1.1 jmcneill
1153 1.17 mlelstv /* MBUFTRACE */
1154 1.17 mlelstv genet_claim_rxring(sc, GENET_DMA_DEFAULT_QUEUE);
1155 1.17 mlelstv
1156 1.9 rin rnd_attach_source(&sc->sc_rndsource, ifp->if_xname, RND_TYPE_NET,
1157 1.9 rin RND_FLAG_DEFAULT);
1158 1.9 rin
1159 1.1 jmcneill return 0;
1160 1.1 jmcneill }
1161 1.1 jmcneill
1162 1.1 jmcneill #ifdef DDB
1163 1.1 jmcneill void genet_debug(void);
1164 1.1 jmcneill
1165 1.1 jmcneill void
1166 1.1 jmcneill genet_debug(void)
1167 1.1 jmcneill {
1168 1.1 jmcneill device_t dev = device_find_by_xname("genet0");
1169 1.1 jmcneill if (dev == NULL)
1170 1.1 jmcneill return;
1171 1.1 jmcneill
1172 1.1 jmcneill struct genet_softc * const sc = device_private(dev);
1173 1.1 jmcneill const int qid = GENET_DMA_DEFAULT_QUEUE;
1174 1.1 jmcneill
1175 1.1 jmcneill printf("TX CIDX = %08x (soft)\n", sc->sc_tx.cidx);
1176 1.1 jmcneill printf("TX CIDX = %08x\n", RD4(sc, GENET_TX_DMA_CONS_INDEX(qid)));
1177 1.1 jmcneill printf("TX PIDX = %08x (soft)\n", sc->sc_tx.pidx);
1178 1.1 jmcneill printf("TX PIDX = %08x\n", RD4(sc, GENET_TX_DMA_PROD_INDEX(qid)));
1179 1.1 jmcneill
1180 1.1 jmcneill printf("RX CIDX = %08x (soft)\n", sc->sc_rx.cidx);
1181 1.1 jmcneill printf("RX CIDX = %08x\n", RD4(sc, GENET_RX_DMA_CONS_INDEX(qid)));
1182 1.1 jmcneill printf("RX PIDX = %08x (soft)\n", sc->sc_rx.pidx);
1183 1.1 jmcneill printf("RX PIDX = %08x\n", RD4(sc, GENET_RX_DMA_PROD_INDEX(qid)));
1184 1.1 jmcneill }
1185 1.1 jmcneill #endif
1186