Home | History | Annotate | Line # | Download | only in ic
bcmgenet.c revision 1.8
      1  1.8   mlelstv /* $NetBSD: bcmgenet.c,v 1.8 2021/03/08 13:14:44 mlelstv Exp $ */
      2  1.1  jmcneill 
      3  1.1  jmcneill /*-
      4  1.1  jmcneill  * Copyright (c) 2020 Jared McNeill <jmcneill (at) invisible.ca>
      5  1.1  jmcneill  * All rights reserved.
      6  1.1  jmcneill  *
      7  1.1  jmcneill  * Redistribution and use in source and binary forms, with or without
      8  1.1  jmcneill  * modification, are permitted provided that the following conditions
      9  1.1  jmcneill  * are met:
     10  1.1  jmcneill  * 1. Redistributions of source code must retain the above copyright
     11  1.1  jmcneill  *    notice, this list of conditions and the following disclaimer.
     12  1.1  jmcneill  * 2. Redistributions in binary form must reproduce the above copyright
     13  1.1  jmcneill  *    notice, this list of conditions and the following disclaimer in the
     14  1.1  jmcneill  *    documentation and/or other materials provided with the distribution.
     15  1.1  jmcneill  *
     16  1.1  jmcneill  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     17  1.1  jmcneill  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     18  1.1  jmcneill  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     19  1.1  jmcneill  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     20  1.1  jmcneill  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING,
     21  1.1  jmcneill  * BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
     22  1.1  jmcneill  * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED
     23  1.1  jmcneill  * AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
     24  1.1  jmcneill  * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
     25  1.1  jmcneill  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
     26  1.1  jmcneill  * SUCH DAMAGE.
     27  1.1  jmcneill  */
     28  1.1  jmcneill 
     29  1.1  jmcneill /*
     30  1.1  jmcneill  * Broadcom GENETv5
     31  1.1  jmcneill  */
     32  1.1  jmcneill 
     33  1.1  jmcneill #include "opt_net_mpsafe.h"
     34  1.1  jmcneill #include "opt_ddb.h"
     35  1.1  jmcneill 
     36  1.1  jmcneill #include <sys/cdefs.h>
     37  1.8   mlelstv __KERNEL_RCSID(0, "$NetBSD: bcmgenet.c,v 1.8 2021/03/08 13:14:44 mlelstv Exp $");
     38  1.1  jmcneill 
     39  1.1  jmcneill #include <sys/param.h>
     40  1.1  jmcneill #include <sys/bus.h>
     41  1.1  jmcneill #include <sys/device.h>
     42  1.1  jmcneill #include <sys/intr.h>
     43  1.1  jmcneill #include <sys/systm.h>
     44  1.1  jmcneill #include <sys/kernel.h>
     45  1.1  jmcneill #include <sys/mutex.h>
     46  1.1  jmcneill #include <sys/callout.h>
     47  1.1  jmcneill #include <sys/cprng.h>
     48  1.1  jmcneill 
     49  1.1  jmcneill #include <net/if.h>
     50  1.1  jmcneill #include <net/if_dl.h>
     51  1.1  jmcneill #include <net/if_ether.h>
     52  1.1  jmcneill #include <net/if_media.h>
     53  1.1  jmcneill #include <net/bpf.h>
     54  1.1  jmcneill 
     55  1.1  jmcneill #include <dev/mii/miivar.h>
     56  1.1  jmcneill 
     57  1.1  jmcneill #include <dev/ic/bcmgenetreg.h>
     58  1.1  jmcneill #include <dev/ic/bcmgenetvar.h>
     59  1.1  jmcneill 
     60  1.1  jmcneill CTASSERT(MCLBYTES == 2048);
     61  1.1  jmcneill 
     62  1.1  jmcneill #ifdef GENET_DEBUG
     63  1.1  jmcneill #define	DPRINTF(...)	printf(##__VA_ARGS__)
     64  1.1  jmcneill #else
     65  1.1  jmcneill #define	DPRINTF(...)	((void)0)
     66  1.1  jmcneill #endif
     67  1.1  jmcneill 
     68  1.1  jmcneill #ifdef NET_MPSAFE
     69  1.1  jmcneill #define	GENET_MPSAFE		1
     70  1.1  jmcneill #define	CALLOUT_FLAGS		CALLOUT_MPSAFE
     71  1.1  jmcneill #else
     72  1.1  jmcneill #define	CALLOUT_FLAGS		0
     73  1.1  jmcneill #endif
     74  1.1  jmcneill 
     75  1.1  jmcneill #define	TX_MAX_SEGS		128
     76  1.8   mlelstv #define	TX_DESC_COUNT		256 /* GENET_DMA_DESC_COUNT */
     77  1.8   mlelstv #define	RX_DESC_COUNT		256 /* GENET_DMA_DESC_COUNT */
     78  1.1  jmcneill #define	MII_BUSY_RETRY		1000
     79  1.2  jmcneill #define	GENET_MAX_MDF_FILTER	17
     80  1.1  jmcneill 
     81  1.8   mlelstv #define	TX_SKIP(n, o)		(((n) + (o)) % TX_DESC_COUNT)
     82  1.8   mlelstv #define	TX_NEXT(n)		TX_SKIP(n, 1)
     83  1.8   mlelstv #define	RX_NEXT(n)		(((n) + 1) % RX_DESC_COUNT)
     84  1.8   mlelstv 
     85  1.1  jmcneill #define	GENET_LOCK(sc)		mutex_enter(&(sc)->sc_lock)
     86  1.1  jmcneill #define	GENET_UNLOCK(sc)	mutex_exit(&(sc)->sc_lock)
     87  1.1  jmcneill #define	GENET_ASSERT_LOCKED(sc)	KASSERT(mutex_owned(&(sc)->sc_lock))
     88  1.1  jmcneill 
     89  1.8   mlelstv #define	GENET_TXLOCK(sc)		mutex_enter(&(sc)->sc_txlock)
     90  1.8   mlelstv #define	GENET_TXUNLOCK(sc)		mutex_exit(&(sc)->sc_txlock)
     91  1.8   mlelstv #define	GENET_ASSERT_TXLOCKED(sc)	KASSERT(mutex_owned(&(sc)->sc_txlock))
     92  1.8   mlelstv 
     93  1.1  jmcneill #define	RD4(sc, reg)			\
     94  1.1  jmcneill 	bus_space_read_4((sc)->sc_bst, (sc)->sc_bsh, (reg))
     95  1.1  jmcneill #define	WR4(sc, reg, val)		\
     96  1.1  jmcneill 	bus_space_write_4((sc)->sc_bst, (sc)->sc_bsh, (reg), (val))
     97  1.1  jmcneill 
     98  1.1  jmcneill static int
     99  1.1  jmcneill genet_mii_readreg(device_t dev, int phy, int reg, uint16_t *val)
    100  1.1  jmcneill {
    101  1.1  jmcneill 	struct genet_softc *sc = device_private(dev);
    102  1.1  jmcneill 	int retry;
    103  1.1  jmcneill 
    104  1.1  jmcneill 	WR4(sc, GENET_MDIO_CMD,
    105  1.1  jmcneill 	    GENET_MDIO_READ | GENET_MDIO_START_BUSY |
    106  1.1  jmcneill 	    __SHIFTIN(phy, GENET_MDIO_PMD) |
    107  1.1  jmcneill 	    __SHIFTIN(reg, GENET_MDIO_REG));
    108  1.1  jmcneill 	for (retry = MII_BUSY_RETRY; retry > 0; retry--) {
    109  1.1  jmcneill 		if ((RD4(sc, GENET_MDIO_CMD) & GENET_MDIO_START_BUSY) == 0) {
    110  1.1  jmcneill 			*val = RD4(sc, GENET_MDIO_CMD) & 0xffff;
    111  1.1  jmcneill 			break;
    112  1.1  jmcneill 		}
    113  1.1  jmcneill 		delay(10);
    114  1.1  jmcneill 	}
    115  1.1  jmcneill 
    116  1.1  jmcneill 
    117  1.1  jmcneill 	if (retry == 0) {
    118  1.1  jmcneill 		device_printf(dev, "phy read timeout, phy=%d reg=%d\n",
    119  1.1  jmcneill 		    phy, reg);
    120  1.1  jmcneill 		return ETIMEDOUT;
    121  1.1  jmcneill 	}
    122  1.1  jmcneill 
    123  1.1  jmcneill 	return 0;
    124  1.1  jmcneill }
    125  1.1  jmcneill 
    126  1.1  jmcneill static int
    127  1.1  jmcneill genet_mii_writereg(device_t dev, int phy, int reg, uint16_t val)
    128  1.1  jmcneill {
    129  1.1  jmcneill 	struct genet_softc *sc = device_private(dev);
    130  1.1  jmcneill 	int retry;
    131  1.1  jmcneill 
    132  1.1  jmcneill 	WR4(sc, GENET_MDIO_CMD,
    133  1.1  jmcneill 	    val | GENET_MDIO_WRITE | GENET_MDIO_START_BUSY |
    134  1.1  jmcneill 	    __SHIFTIN(phy, GENET_MDIO_PMD) |
    135  1.1  jmcneill 	    __SHIFTIN(reg, GENET_MDIO_REG));
    136  1.1  jmcneill 	for (retry = MII_BUSY_RETRY; retry > 0; retry--) {
    137  1.1  jmcneill 		if ((RD4(sc, GENET_MDIO_CMD) & GENET_MDIO_START_BUSY) == 0)
    138  1.1  jmcneill 			break;
    139  1.1  jmcneill 		delay(10);
    140  1.1  jmcneill 	}
    141  1.1  jmcneill 
    142  1.1  jmcneill 	if (retry == 0) {
    143  1.1  jmcneill 		device_printf(dev, "phy write timeout, phy=%d reg=%d\n",
    144  1.1  jmcneill 		    phy, reg);
    145  1.1  jmcneill 		return ETIMEDOUT;
    146  1.1  jmcneill 	}
    147  1.1  jmcneill 
    148  1.1  jmcneill 	return 0;
    149  1.1  jmcneill }
    150  1.1  jmcneill 
    151  1.1  jmcneill static void
    152  1.1  jmcneill genet_update_link(struct genet_softc *sc)
    153  1.1  jmcneill {
    154  1.1  jmcneill 	struct mii_data *mii = &sc->sc_mii;
    155  1.1  jmcneill 	uint32_t val;
    156  1.1  jmcneill 	u_int speed;
    157  1.1  jmcneill 
    158  1.1  jmcneill 	if (IFM_SUBTYPE(mii->mii_media_active) == IFM_1000_T ||
    159  1.1  jmcneill 	    IFM_SUBTYPE(mii->mii_media_active) == IFM_1000_SX)
    160  1.1  jmcneill 		speed = GENET_UMAC_CMD_SPEED_1000;
    161  1.1  jmcneill 	else if (IFM_SUBTYPE(mii->mii_media_active) == IFM_100_TX)
    162  1.1  jmcneill 		speed = GENET_UMAC_CMD_SPEED_100;
    163  1.1  jmcneill 	else
    164  1.1  jmcneill 		speed = GENET_UMAC_CMD_SPEED_10;
    165  1.1  jmcneill 
    166  1.1  jmcneill 	val = RD4(sc, GENET_EXT_RGMII_OOB_CTRL);
    167  1.1  jmcneill 	val &= ~GENET_EXT_RGMII_OOB_OOB_DISABLE;
    168  1.1  jmcneill 	val |= GENET_EXT_RGMII_OOB_RGMII_LINK;
    169  1.1  jmcneill 	val |= GENET_EXT_RGMII_OOB_RGMII_MODE_EN;
    170  1.1  jmcneill 	if (sc->sc_phy_mode == GENET_PHY_MODE_RGMII)
    171  1.1  jmcneill 		val |= GENET_EXT_RGMII_OOB_ID_MODE_DISABLE;
    172  1.6  jmcneill 	else
    173  1.6  jmcneill 		val &= ~GENET_EXT_RGMII_OOB_ID_MODE_DISABLE;
    174  1.1  jmcneill 	WR4(sc, GENET_EXT_RGMII_OOB_CTRL, val);
    175  1.1  jmcneill 
    176  1.1  jmcneill 	val = RD4(sc, GENET_UMAC_CMD);
    177  1.1  jmcneill 	val &= ~GENET_UMAC_CMD_SPEED;
    178  1.1  jmcneill 	val |= __SHIFTIN(speed, GENET_UMAC_CMD_SPEED);
    179  1.1  jmcneill 	WR4(sc, GENET_UMAC_CMD, val);
    180  1.1  jmcneill }
    181  1.1  jmcneill 
    182  1.1  jmcneill static void
    183  1.1  jmcneill genet_mii_statchg(struct ifnet *ifp)
    184  1.1  jmcneill {
    185  1.1  jmcneill 	struct genet_softc * const sc = ifp->if_softc;
    186  1.1  jmcneill 
    187  1.1  jmcneill 	genet_update_link(sc);
    188  1.1  jmcneill }
    189  1.1  jmcneill 
    190  1.1  jmcneill static void
    191  1.1  jmcneill genet_setup_txdesc(struct genet_softc *sc, int index, int flags,
    192  1.1  jmcneill     bus_addr_t paddr, u_int len)
    193  1.1  jmcneill {
    194  1.1  jmcneill 	uint32_t status;
    195  1.1  jmcneill 
    196  1.1  jmcneill 	status = flags | __SHIFTIN(len, GENET_TX_DESC_STATUS_BUFLEN);
    197  1.1  jmcneill 
    198  1.1  jmcneill 	WR4(sc, GENET_TX_DESC_ADDRESS_LO(index), (uint32_t)paddr);
    199  1.1  jmcneill 	WR4(sc, GENET_TX_DESC_ADDRESS_HI(index), (uint32_t)(paddr >> 32));
    200  1.1  jmcneill 	WR4(sc, GENET_TX_DESC_STATUS(index), status);
    201  1.1  jmcneill }
    202  1.1  jmcneill 
    203  1.1  jmcneill static int
    204  1.1  jmcneill genet_setup_txbuf(struct genet_softc *sc, int index, struct mbuf *m)
    205  1.1  jmcneill {
    206  1.1  jmcneill 	bus_dma_segment_t *segs;
    207  1.1  jmcneill 	int error, nsegs, cur, i;
    208  1.1  jmcneill 	uint32_t flags;
    209  1.8   mlelstv 	bool nospace;
    210  1.8   mlelstv 
    211  1.8   mlelstv 	/* at least one descriptor free ? */
    212  1.8   mlelstv 	if (sc->sc_tx.queued >= TX_DESC_COUNT - 1)
    213  1.8   mlelstv 		return -1;
    214  1.1  jmcneill 
    215  1.1  jmcneill 	error = bus_dmamap_load_mbuf(sc->sc_tx.buf_tag,
    216  1.1  jmcneill 	    sc->sc_tx.buf_map[index].map, m, BUS_DMA_WRITE | BUS_DMA_NOWAIT);
    217  1.1  jmcneill 	if (error == EFBIG) {
    218  1.1  jmcneill 		device_printf(sc->sc_dev,
    219  1.1  jmcneill 		    "TX packet needs too many DMA segments, dropping...\n");
    220  1.8   mlelstv 		return -2;
    221  1.8   mlelstv 	}
    222  1.8   mlelstv 	if (error != 0) {
    223  1.8   mlelstv 		device_printf(sc->sc_dev,
    224  1.8   mlelstv 		    "TX packet cannot be mapped, retried...\n");
    225  1.1  jmcneill 		return 0;
    226  1.1  jmcneill 	}
    227  1.1  jmcneill 
    228  1.1  jmcneill 	segs = sc->sc_tx.buf_map[index].map->dm_segs;
    229  1.1  jmcneill 	nsegs = sc->sc_tx.buf_map[index].map->dm_nsegs;
    230  1.1  jmcneill 
    231  1.8   mlelstv 	nospace = sc->sc_tx.queued >= TX_DESC_COUNT - nsegs;
    232  1.8   mlelstv 	if (nospace) {
    233  1.1  jmcneill 		bus_dmamap_unload(sc->sc_tx.buf_tag,
    234  1.1  jmcneill 		    sc->sc_tx.buf_map[index].map);
    235  1.8   mlelstv 		/* XXX coalesce and retry ? */
    236  1.1  jmcneill 		return -1;
    237  1.1  jmcneill 	}
    238  1.1  jmcneill 
    239  1.8   mlelstv 	bus_dmamap_sync(sc->sc_tx.buf_tag, sc->sc_tx.buf_map[index].map,
    240  1.8   mlelstv 	    0, sc->sc_tx.buf_map[index].map->dm_mapsize, BUS_DMASYNC_PREWRITE);
    241  1.8   mlelstv 
    242  1.8   mlelstv 	/* stored in same index as loaded map */
    243  1.8   mlelstv 	sc->sc_tx.buf_map[index].mbuf = m;
    244  1.8   mlelstv 
    245  1.1  jmcneill 	flags = GENET_TX_DESC_STATUS_SOP |
    246  1.1  jmcneill 		GENET_TX_DESC_STATUS_CRC |
    247  1.1  jmcneill 		GENET_TX_DESC_STATUS_QTAG;
    248  1.1  jmcneill 
    249  1.1  jmcneill 	for (cur = index, i = 0; i < nsegs; i++) {
    250  1.1  jmcneill 		if (i == nsegs - 1)
    251  1.1  jmcneill 			flags |= GENET_TX_DESC_STATUS_EOP;
    252  1.1  jmcneill 
    253  1.1  jmcneill 		genet_setup_txdesc(sc, cur, flags, segs[i].ds_addr,
    254  1.1  jmcneill 		    segs[i].ds_len);
    255  1.1  jmcneill 
    256  1.8   mlelstv 		if (i == 0)
    257  1.1  jmcneill 			flags &= ~GENET_TX_DESC_STATUS_SOP;
    258  1.1  jmcneill 		cur = TX_NEXT(cur);
    259  1.1  jmcneill 	}
    260  1.1  jmcneill 
    261  1.1  jmcneill 	return nsegs;
    262  1.1  jmcneill }
    263  1.1  jmcneill 
    264  1.1  jmcneill static void
    265  1.1  jmcneill genet_setup_rxdesc(struct genet_softc *sc, int index,
    266  1.1  jmcneill     bus_addr_t paddr, bus_size_t len)
    267  1.1  jmcneill {
    268  1.1  jmcneill 	WR4(sc, GENET_RX_DESC_ADDRESS_LO(index), (uint32_t)paddr);
    269  1.1  jmcneill 	WR4(sc, GENET_RX_DESC_ADDRESS_HI(index), (uint32_t)(paddr >> 32));
    270  1.1  jmcneill }
    271  1.1  jmcneill 
    272  1.1  jmcneill static int
    273  1.1  jmcneill genet_setup_rxbuf(struct genet_softc *sc, int index, struct mbuf *m)
    274  1.1  jmcneill {
    275  1.1  jmcneill 	int error;
    276  1.1  jmcneill 
    277  1.1  jmcneill 	error = bus_dmamap_load_mbuf(sc->sc_rx.buf_tag,
    278  1.1  jmcneill 	    sc->sc_rx.buf_map[index].map, m, BUS_DMA_READ | BUS_DMA_NOWAIT);
    279  1.1  jmcneill 	if (error != 0)
    280  1.1  jmcneill 		return error;
    281  1.1  jmcneill 
    282  1.1  jmcneill 	bus_dmamap_sync(sc->sc_rx.buf_tag, sc->sc_rx.buf_map[index].map,
    283  1.1  jmcneill 	    0, sc->sc_rx.buf_map[index].map->dm_mapsize,
    284  1.1  jmcneill 	    BUS_DMASYNC_PREREAD);
    285  1.1  jmcneill 
    286  1.1  jmcneill 	sc->sc_rx.buf_map[index].mbuf = m;
    287  1.1  jmcneill 	genet_setup_rxdesc(sc, index,
    288  1.1  jmcneill 	    sc->sc_rx.buf_map[index].map->dm_segs[0].ds_addr,
    289  1.1  jmcneill 	    sc->sc_rx.buf_map[index].map->dm_segs[0].ds_len);
    290  1.1  jmcneill 
    291  1.1  jmcneill 	return 0;
    292  1.1  jmcneill }
    293  1.1  jmcneill 
    294  1.1  jmcneill static struct mbuf *
    295  1.1  jmcneill genet_alloc_mbufcl(struct genet_softc *sc)
    296  1.1  jmcneill {
    297  1.1  jmcneill 	struct mbuf *m;
    298  1.1  jmcneill 
    299  1.1  jmcneill 	m = m_getcl(M_NOWAIT, MT_DATA, M_PKTHDR);
    300  1.1  jmcneill 	if (m != NULL)
    301  1.1  jmcneill 		m->m_pkthdr.len = m->m_len = m->m_ext.ext_size;
    302  1.1  jmcneill 
    303  1.1  jmcneill 	return m;
    304  1.1  jmcneill }
    305  1.1  jmcneill 
    306  1.1  jmcneill static void
    307  1.1  jmcneill genet_enable_intr(struct genet_softc *sc)
    308  1.1  jmcneill {
    309  1.1  jmcneill 	WR4(sc, GENET_INTRL2_CPU_CLEAR_MASK,
    310  1.1  jmcneill 	    GENET_IRQ_TXDMA_DONE | GENET_IRQ_RXDMA_DONE);
    311  1.1  jmcneill }
    312  1.1  jmcneill 
    313  1.1  jmcneill static void
    314  1.1  jmcneill genet_disable_intr(struct genet_softc *sc)
    315  1.1  jmcneill {
    316  1.1  jmcneill 	/* Disable interrupts */
    317  1.1  jmcneill 	WR4(sc, GENET_INTRL2_CPU_SET_MASK, 0xffffffff);
    318  1.1  jmcneill 	WR4(sc, GENET_INTRL2_CPU_CLEAR, 0xffffffff);
    319  1.1  jmcneill }
    320  1.1  jmcneill 
    321  1.1  jmcneill static void
    322  1.1  jmcneill genet_tick(void *softc)
    323  1.1  jmcneill {
    324  1.1  jmcneill 	struct genet_softc *sc = softc;
    325  1.1  jmcneill 	struct mii_data *mii = &sc->sc_mii;
    326  1.1  jmcneill #ifndef GENET_MPSAFE
    327  1.1  jmcneill 	int s = splnet();
    328  1.1  jmcneill #endif
    329  1.1  jmcneill 
    330  1.1  jmcneill 	GENET_LOCK(sc);
    331  1.1  jmcneill 	mii_tick(mii);
    332  1.1  jmcneill 	callout_schedule(&sc->sc_stat_ch, hz);
    333  1.1  jmcneill 	GENET_UNLOCK(sc);
    334  1.1  jmcneill 
    335  1.1  jmcneill #ifndef GENET_MPSAFE
    336  1.1  jmcneill 	splx(s);
    337  1.1  jmcneill #endif
    338  1.1  jmcneill }
    339  1.1  jmcneill 
    340  1.1  jmcneill static void
    341  1.2  jmcneill genet_setup_rxfilter_mdf(struct genet_softc *sc, u_int n, const uint8_t *ea)
    342  1.2  jmcneill {
    343  1.2  jmcneill 	uint32_t addr0 = (ea[0] << 8) | ea[1];
    344  1.2  jmcneill 	uint32_t addr1 = (ea[2] << 24) | (ea[3] << 16) | (ea[4] << 8) | ea[5];
    345  1.2  jmcneill 
    346  1.2  jmcneill 	WR4(sc, GENET_UMAC_MDF_ADDR0(n), addr0);
    347  1.2  jmcneill 	WR4(sc, GENET_UMAC_MDF_ADDR1(n), addr1);
    348  1.2  jmcneill }
    349  1.2  jmcneill 
    350  1.2  jmcneill static void
    351  1.1  jmcneill genet_setup_rxfilter(struct genet_softc *sc)
    352  1.1  jmcneill {
    353  1.2  jmcneill 	struct ethercom *ec = &sc->sc_ec;
    354  1.2  jmcneill 	struct ifnet *ifp = &ec->ec_if;
    355  1.2  jmcneill 	struct ether_multistep step;
    356  1.2  jmcneill 	struct ether_multi *enm;
    357  1.2  jmcneill 	uint32_t cmd, mdf_ctrl;
    358  1.2  jmcneill 	u_int n;
    359  1.1  jmcneill 
    360  1.1  jmcneill 	GENET_ASSERT_LOCKED(sc);
    361  1.1  jmcneill 
    362  1.2  jmcneill 	ETHER_LOCK(ec);
    363  1.2  jmcneill 
    364  1.2  jmcneill 	cmd = RD4(sc, GENET_UMAC_CMD);
    365  1.2  jmcneill 
    366  1.2  jmcneill 	/*
    367  1.2  jmcneill 	 * Count the required number of hardware filters. We need one
    368  1.2  jmcneill 	 * for each multicast address, plus one for our own address and
    369  1.2  jmcneill 	 * the broadcast address.
    370  1.2  jmcneill 	 */
    371  1.2  jmcneill 	ETHER_FIRST_MULTI(step, ec, enm);
    372  1.2  jmcneill 	for (n = 2; enm != NULL; n++)
    373  1.2  jmcneill 		ETHER_NEXT_MULTI(step, enm);
    374  1.2  jmcneill 
    375  1.2  jmcneill 	if (n > GENET_MAX_MDF_FILTER)
    376  1.2  jmcneill 		ifp->if_flags |= IFF_ALLMULTI;
    377  1.2  jmcneill 	else
    378  1.2  jmcneill 		ifp->if_flags &= ~IFF_ALLMULTI;
    379  1.2  jmcneill 
    380  1.2  jmcneill 	if ((ifp->if_flags & (IFF_PROMISC|IFF_ALLMULTI)) != 0) {
    381  1.2  jmcneill 		cmd |= GENET_UMAC_CMD_PROMISC;
    382  1.2  jmcneill 		mdf_ctrl = 0;
    383  1.2  jmcneill 	} else {
    384  1.2  jmcneill 		cmd &= ~GENET_UMAC_CMD_PROMISC;
    385  1.2  jmcneill 		genet_setup_rxfilter_mdf(sc, 0, ifp->if_broadcastaddr);
    386  1.2  jmcneill 		genet_setup_rxfilter_mdf(sc, 1, CLLADDR(ifp->if_sadl));
    387  1.2  jmcneill 		ETHER_FIRST_MULTI(step, ec, enm);
    388  1.2  jmcneill 		for (n = 2; enm != NULL; n++) {
    389  1.2  jmcneill 			genet_setup_rxfilter_mdf(sc, n, enm->enm_addrlo);
    390  1.2  jmcneill 			ETHER_NEXT_MULTI(step, enm);
    391  1.2  jmcneill 		}
    392  1.2  jmcneill 		mdf_ctrl = __BITS(GENET_MAX_MDF_FILTER - 1,
    393  1.2  jmcneill 				  GENET_MAX_MDF_FILTER - n);
    394  1.2  jmcneill 	}
    395  1.2  jmcneill 
    396  1.2  jmcneill 	WR4(sc, GENET_UMAC_CMD, cmd);
    397  1.2  jmcneill 	WR4(sc, GENET_UMAC_MDF_CTRL, mdf_ctrl);
    398  1.1  jmcneill 
    399  1.2  jmcneill 	ETHER_UNLOCK(ec);
    400  1.1  jmcneill }
    401  1.1  jmcneill 
    402  1.1  jmcneill static int
    403  1.1  jmcneill genet_reset(struct genet_softc *sc)
    404  1.1  jmcneill {
    405  1.1  jmcneill 	uint32_t val;
    406  1.1  jmcneill 
    407  1.1  jmcneill 	val = RD4(sc, GENET_SYS_RBUF_FLUSH_CTRL);
    408  1.1  jmcneill 	val |= GENET_SYS_RBUF_FLUSH_RESET;
    409  1.1  jmcneill 	WR4(sc, GENET_SYS_RBUF_FLUSH_CTRL, val);
    410  1.1  jmcneill 	delay(10);
    411  1.1  jmcneill 
    412  1.1  jmcneill 	val &= ~GENET_SYS_RBUF_FLUSH_RESET;
    413  1.1  jmcneill 	WR4(sc, GENET_SYS_RBUF_FLUSH_CTRL, val);
    414  1.1  jmcneill 	delay(10);
    415  1.1  jmcneill 
    416  1.1  jmcneill 	WR4(sc, GENET_SYS_RBUF_FLUSH_CTRL, 0);
    417  1.1  jmcneill 	delay(10);
    418  1.1  jmcneill 
    419  1.1  jmcneill 	WR4(sc, GENET_UMAC_CMD, 0);
    420  1.1  jmcneill 	WR4(sc, GENET_UMAC_CMD,
    421  1.1  jmcneill 	    GENET_UMAC_CMD_LCL_LOOP_EN | GENET_UMAC_CMD_SW_RESET);
    422  1.1  jmcneill 	delay(10);
    423  1.1  jmcneill 	WR4(sc, GENET_UMAC_CMD, 0);
    424  1.1  jmcneill 
    425  1.1  jmcneill 	WR4(sc, GENET_UMAC_MIB_CTRL, GENET_UMAC_MIB_RESET_RUNT |
    426  1.1  jmcneill 	    GENET_UMAC_MIB_RESET_RX | GENET_UMAC_MIB_RESET_TX);
    427  1.1  jmcneill 	WR4(sc, GENET_UMAC_MIB_CTRL, 0);
    428  1.1  jmcneill 
    429  1.1  jmcneill 	WR4(sc, GENET_UMAC_MAX_FRAME_LEN, 1536);
    430  1.1  jmcneill 
    431  1.1  jmcneill 	val = RD4(sc, GENET_RBUF_CTRL);
    432  1.1  jmcneill 	val |= GENET_RBUF_ALIGN_2B;
    433  1.1  jmcneill 	WR4(sc, GENET_RBUF_CTRL, val);
    434  1.1  jmcneill 
    435  1.1  jmcneill 	WR4(sc, GENET_RBUF_TBUF_SIZE_CTRL, 1);
    436  1.1  jmcneill 
    437  1.1  jmcneill 	return 0;
    438  1.1  jmcneill }
    439  1.1  jmcneill 
    440  1.1  jmcneill static void
    441  1.8   mlelstv genet_set_rxthresh(struct genet_softc *sc, int qid, int usecs, int count)
    442  1.8   mlelstv {
    443  1.8   mlelstv 	int ticks;
    444  1.8   mlelstv 	uint32_t val;
    445  1.8   mlelstv 
    446  1.8   mlelstv 	/* convert to 125MHz/1024 ticks */
    447  1.8   mlelstv 	ticks = howmany(usecs * 125, 1024);
    448  1.8   mlelstv 
    449  1.8   mlelstv 	if (count < 1)
    450  1.8   mlelstv 		count = 1;
    451  1.8   mlelstv 	if (count > GENET_INTR_THRESHOLD_MASK)
    452  1.8   mlelstv 		count = GENET_INTR_THRESHOLD_MASK;
    453  1.8   mlelstv 	if (ticks < 0)
    454  1.8   mlelstv 		ticks = 0;
    455  1.8   mlelstv 	if (ticks > GENET_DMA_RING_TIMEOUT_MASK)
    456  1.8   mlelstv 		ticks = GENET_DMA_RING_TIMEOUT_MASK;
    457  1.8   mlelstv 
    458  1.8   mlelstv 	WR4(sc, GENET_RX_DMA_MBUF_DONE_THRES(qid), count);
    459  1.8   mlelstv 
    460  1.8   mlelstv 	val = RD4(sc, GENET_RX_DMA_RING_TIMEOUT(qid));
    461  1.8   mlelstv 	val &= ~GENET_DMA_RING_TIMEOUT_MASK;
    462  1.8   mlelstv 	val |= ticks;
    463  1.8   mlelstv 	WR4(sc, GENET_RX_DMA_RING_TIMEOUT(qid), val);
    464  1.8   mlelstv }
    465  1.8   mlelstv 
    466  1.8   mlelstv static void
    467  1.8   mlelstv genet_set_txthresh(struct genet_softc *sc, int qid, int count)
    468  1.8   mlelstv {
    469  1.8   mlelstv 	if (count < 1)
    470  1.8   mlelstv 		count = 1;
    471  1.8   mlelstv 	if (count > GENET_INTR_THRESHOLD_MASK)
    472  1.8   mlelstv 		count = GENET_INTR_THRESHOLD_MASK;
    473  1.8   mlelstv 
    474  1.8   mlelstv 	WR4(sc, GENET_TX_DMA_MBUF_DONE_THRES(qid), count);
    475  1.8   mlelstv }
    476  1.8   mlelstv 
    477  1.8   mlelstv static void
    478  1.1  jmcneill genet_init_rings(struct genet_softc *sc, int qid)
    479  1.1  jmcneill {
    480  1.1  jmcneill 	uint32_t val;
    481  1.1  jmcneill 
    482  1.1  jmcneill 	/* TX ring */
    483  1.1  jmcneill 
    484  1.1  jmcneill 	sc->sc_tx.queued = 0;
    485  1.1  jmcneill 	sc->sc_tx.cidx = sc->sc_tx.pidx = 0;
    486  1.1  jmcneill 
    487  1.1  jmcneill 	WR4(sc, GENET_TX_SCB_BURST_SIZE, 0x08);
    488  1.1  jmcneill 
    489  1.1  jmcneill 	WR4(sc, GENET_TX_DMA_READ_PTR_LO(qid), 0);
    490  1.1  jmcneill 	WR4(sc, GENET_TX_DMA_READ_PTR_HI(qid), 0);
    491  1.1  jmcneill 	WR4(sc, GENET_TX_DMA_CONS_INDEX(qid), 0);
    492  1.1  jmcneill 	WR4(sc, GENET_TX_DMA_PROD_INDEX(qid), 0);
    493  1.1  jmcneill 	WR4(sc, GENET_TX_DMA_RING_BUF_SIZE(qid),
    494  1.1  jmcneill 	    __SHIFTIN(TX_DESC_COUNT, GENET_TX_DMA_RING_BUF_SIZE_DESC_COUNT) |
    495  1.1  jmcneill 	    __SHIFTIN(MCLBYTES, GENET_TX_DMA_RING_BUF_SIZE_BUF_LENGTH));
    496  1.1  jmcneill 	WR4(sc, GENET_TX_DMA_START_ADDR_LO(qid), 0);
    497  1.1  jmcneill 	WR4(sc, GENET_TX_DMA_START_ADDR_HI(qid), 0);
    498  1.1  jmcneill 	WR4(sc, GENET_TX_DMA_END_ADDR_LO(qid),
    499  1.1  jmcneill 	    TX_DESC_COUNT * GENET_DMA_DESC_SIZE / 4 - 1);
    500  1.1  jmcneill 	WR4(sc, GENET_TX_DMA_END_ADDR_HI(qid), 0);
    501  1.1  jmcneill 	WR4(sc, GENET_TX_DMA_FLOW_PERIOD(qid), 0);
    502  1.1  jmcneill 	WR4(sc, GENET_TX_DMA_WRITE_PTR_LO(qid), 0);
    503  1.1  jmcneill 	WR4(sc, GENET_TX_DMA_WRITE_PTR_HI(qid), 0);
    504  1.1  jmcneill 
    505  1.8   mlelstv 	/* interrupt after 10 packets or when ring empty */
    506  1.8   mlelstv 	genet_set_txthresh(sc, qid, 10);
    507  1.8   mlelstv 
    508  1.1  jmcneill 	WR4(sc, GENET_TX_DMA_RING_CFG, __BIT(qid));	/* enable */
    509  1.1  jmcneill 
    510  1.1  jmcneill 	/* Enable transmit DMA */
    511  1.1  jmcneill 	val = RD4(sc, GENET_TX_DMA_CTRL);
    512  1.1  jmcneill 	val |= GENET_TX_DMA_CTRL_EN;
    513  1.1  jmcneill 	val |= GENET_TX_DMA_CTRL_RBUF_EN(GENET_DMA_DEFAULT_QUEUE);
    514  1.1  jmcneill 	WR4(sc, GENET_TX_DMA_CTRL, val);
    515  1.1  jmcneill 
    516  1.1  jmcneill 	/* RX ring */
    517  1.1  jmcneill 
    518  1.1  jmcneill 	sc->sc_rx.cidx = sc->sc_rx.pidx = 0;
    519  1.1  jmcneill 
    520  1.1  jmcneill 	WR4(sc, GENET_RX_SCB_BURST_SIZE, 0x08);
    521  1.1  jmcneill 
    522  1.1  jmcneill 	WR4(sc, GENET_RX_DMA_WRITE_PTR_LO(qid), 0);
    523  1.1  jmcneill 	WR4(sc, GENET_RX_DMA_WRITE_PTR_HI(qid), 0);
    524  1.1  jmcneill 	WR4(sc, GENET_RX_DMA_PROD_INDEX(qid), 0);
    525  1.1  jmcneill 	WR4(sc, GENET_RX_DMA_CONS_INDEX(qid), 0);
    526  1.1  jmcneill 	WR4(sc, GENET_RX_DMA_RING_BUF_SIZE(qid),
    527  1.1  jmcneill 	    __SHIFTIN(RX_DESC_COUNT, GENET_RX_DMA_RING_BUF_SIZE_DESC_COUNT) |
    528  1.1  jmcneill 	    __SHIFTIN(MCLBYTES, GENET_RX_DMA_RING_BUF_SIZE_BUF_LENGTH));
    529  1.1  jmcneill 	WR4(sc, GENET_RX_DMA_START_ADDR_LO(qid), 0);
    530  1.1  jmcneill 	WR4(sc, GENET_RX_DMA_START_ADDR_HI(qid), 0);
    531  1.1  jmcneill 	WR4(sc, GENET_RX_DMA_END_ADDR_LO(qid),
    532  1.1  jmcneill 	    RX_DESC_COUNT * GENET_DMA_DESC_SIZE / 4 - 1);
    533  1.1  jmcneill 	WR4(sc, GENET_RX_DMA_END_ADDR_HI(qid), 0);
    534  1.1  jmcneill 	WR4(sc, GENET_RX_DMA_XON_XOFF_THRES(qid),
    535  1.1  jmcneill 	    __SHIFTIN(5, GENET_RX_DMA_XON_XOFF_THRES_LO) |
    536  1.1  jmcneill 	    __SHIFTIN(RX_DESC_COUNT >> 4, GENET_RX_DMA_XON_XOFF_THRES_HI));
    537  1.1  jmcneill 	WR4(sc, GENET_RX_DMA_READ_PTR_LO(qid), 0);
    538  1.1  jmcneill 	WR4(sc, GENET_RX_DMA_READ_PTR_HI(qid), 0);
    539  1.1  jmcneill 
    540  1.8   mlelstv 	/*
    541  1.8   mlelstv 	 * interrupt on first packet,
    542  1.8   mlelstv 	 * mitigation timeout timeout 57 us (~84 minimal packets at 1Gbit/s)
    543  1.8   mlelstv 	 */
    544  1.8   mlelstv 	genet_set_rxthresh(sc, qid, 57, 10);
    545  1.8   mlelstv 
    546  1.1  jmcneill 	WR4(sc, GENET_RX_DMA_RING_CFG, __BIT(qid));	/* enable */
    547  1.1  jmcneill 
    548  1.1  jmcneill 	/* Enable receive DMA */
    549  1.1  jmcneill 	val = RD4(sc, GENET_RX_DMA_CTRL);
    550  1.1  jmcneill 	val |= GENET_RX_DMA_CTRL_EN;
    551  1.1  jmcneill 	val |= GENET_RX_DMA_CTRL_RBUF_EN(GENET_DMA_DEFAULT_QUEUE);
    552  1.1  jmcneill 	WR4(sc, GENET_RX_DMA_CTRL, val);
    553  1.1  jmcneill }
    554  1.1  jmcneill 
    555  1.1  jmcneill static int
    556  1.1  jmcneill genet_init_locked(struct genet_softc *sc)
    557  1.1  jmcneill {
    558  1.1  jmcneill 	struct ifnet *ifp = &sc->sc_ec.ec_if;
    559  1.1  jmcneill 	struct mii_data *mii = &sc->sc_mii;
    560  1.1  jmcneill 	uint32_t val;
    561  1.1  jmcneill 	const uint8_t *enaddr = CLLADDR(ifp->if_sadl);
    562  1.1  jmcneill 
    563  1.1  jmcneill 	GENET_ASSERT_LOCKED(sc);
    564  1.8   mlelstv 	GENET_ASSERT_TXLOCKED(sc);
    565  1.1  jmcneill 
    566  1.1  jmcneill 	if ((ifp->if_flags & IFF_RUNNING) != 0)
    567  1.1  jmcneill 		return 0;
    568  1.1  jmcneill 
    569  1.1  jmcneill 	if (sc->sc_phy_mode == GENET_PHY_MODE_RGMII ||
    570  1.6  jmcneill 	    sc->sc_phy_mode == GENET_PHY_MODE_RGMII_ID ||
    571  1.6  jmcneill 	    sc->sc_phy_mode == GENET_PHY_MODE_RGMII_RXID ||
    572  1.6  jmcneill 	    sc->sc_phy_mode == GENET_PHY_MODE_RGMII_TXID)
    573  1.1  jmcneill 		WR4(sc, GENET_SYS_PORT_CTRL,
    574  1.1  jmcneill 		    GENET_SYS_PORT_MODE_EXT_GPHY);
    575  1.6  jmcneill 	else
    576  1.6  jmcneill 		WR4(sc, GENET_SYS_PORT_CTRL, 0);
    577  1.1  jmcneill 
    578  1.1  jmcneill 	/* Write hardware address */
    579  1.2  jmcneill 	val = enaddr[3] | (enaddr[2] << 8) | (enaddr[1] << 16) |
    580  1.2  jmcneill 	    (enaddr[0] << 24);
    581  1.1  jmcneill 	WR4(sc, GENET_UMAC_MAC0, val);
    582  1.2  jmcneill 	val = enaddr[5] | (enaddr[4] << 8);
    583  1.1  jmcneill 	WR4(sc, GENET_UMAC_MAC1, val);
    584  1.1  jmcneill 
    585  1.1  jmcneill 	/* Setup RX filter */
    586  1.1  jmcneill 	genet_setup_rxfilter(sc);
    587  1.1  jmcneill 
    588  1.1  jmcneill 	/* Setup TX/RX rings */
    589  1.1  jmcneill 	genet_init_rings(sc, GENET_DMA_DEFAULT_QUEUE);
    590  1.1  jmcneill 
    591  1.1  jmcneill 	/* Enable transmitter and receiver */
    592  1.1  jmcneill 	val = RD4(sc, GENET_UMAC_CMD);
    593  1.1  jmcneill 	val |= GENET_UMAC_CMD_TXEN;
    594  1.1  jmcneill 	val |= GENET_UMAC_CMD_RXEN;
    595  1.1  jmcneill 	WR4(sc, GENET_UMAC_CMD, val);
    596  1.1  jmcneill 
    597  1.1  jmcneill 	/* Enable interrupts */
    598  1.1  jmcneill 	genet_enable_intr(sc);
    599  1.1  jmcneill 
    600  1.1  jmcneill 	ifp->if_flags |= IFF_RUNNING;
    601  1.1  jmcneill 	ifp->if_flags &= ~IFF_OACTIVE;
    602  1.1  jmcneill 
    603  1.1  jmcneill 	mii_mediachg(mii);
    604  1.1  jmcneill 	callout_schedule(&sc->sc_stat_ch, hz);
    605  1.1  jmcneill 
    606  1.1  jmcneill 	return 0;
    607  1.1  jmcneill }
    608  1.1  jmcneill 
    609  1.1  jmcneill static int
    610  1.1  jmcneill genet_init(struct ifnet *ifp)
    611  1.1  jmcneill {
    612  1.1  jmcneill 	struct genet_softc *sc = ifp->if_softc;
    613  1.1  jmcneill 	int error;
    614  1.1  jmcneill 
    615  1.1  jmcneill 	GENET_LOCK(sc);
    616  1.8   mlelstv 	GENET_TXLOCK(sc);
    617  1.1  jmcneill 	error = genet_init_locked(sc);
    618  1.8   mlelstv 	GENET_TXUNLOCK(sc);
    619  1.1  jmcneill 	GENET_UNLOCK(sc);
    620  1.1  jmcneill 
    621  1.1  jmcneill 	return error;
    622  1.1  jmcneill }
    623  1.1  jmcneill 
    624  1.1  jmcneill static void
    625  1.1  jmcneill genet_stop_locked(struct genet_softc *sc, int disable)
    626  1.1  jmcneill {
    627  1.1  jmcneill 	struct ifnet *ifp = &sc->sc_ec.ec_if;
    628  1.1  jmcneill 	uint32_t val;
    629  1.1  jmcneill 
    630  1.1  jmcneill 	GENET_ASSERT_LOCKED(sc);
    631  1.1  jmcneill 
    632  1.1  jmcneill 	callout_stop(&sc->sc_stat_ch);
    633  1.1  jmcneill 
    634  1.1  jmcneill 	mii_down(&sc->sc_mii);
    635  1.1  jmcneill 
    636  1.1  jmcneill 	/* Disable receiver */
    637  1.1  jmcneill 	val = RD4(sc, GENET_UMAC_CMD);
    638  1.1  jmcneill 	val &= ~GENET_UMAC_CMD_RXEN;
    639  1.1  jmcneill 	WR4(sc, GENET_UMAC_CMD, val);
    640  1.1  jmcneill 
    641  1.1  jmcneill 	/* Stop receive DMA */
    642  1.1  jmcneill 	val = RD4(sc, GENET_RX_DMA_CTRL);
    643  1.1  jmcneill 	val &= ~GENET_RX_DMA_CTRL_EN;
    644  1.1  jmcneill 	WR4(sc, GENET_RX_DMA_CTRL, val);
    645  1.1  jmcneill 
    646  1.1  jmcneill 	/* Stop transmit DMA */
    647  1.1  jmcneill 	val = RD4(sc, GENET_TX_DMA_CTRL);
    648  1.1  jmcneill 	val &= ~GENET_TX_DMA_CTRL_EN;
    649  1.1  jmcneill 	WR4(sc, GENET_TX_DMA_CTRL, val);
    650  1.1  jmcneill 
    651  1.1  jmcneill 	/* Flush data in the TX FIFO */
    652  1.1  jmcneill 	WR4(sc, GENET_UMAC_TX_FLUSH, 1);
    653  1.1  jmcneill 	delay(10);
    654  1.1  jmcneill 	WR4(sc, GENET_UMAC_TX_FLUSH, 0);
    655  1.1  jmcneill 
    656  1.1  jmcneill 	/* Disable transmitter */
    657  1.1  jmcneill 	val = RD4(sc, GENET_UMAC_CMD);
    658  1.1  jmcneill 	val &= ~GENET_UMAC_CMD_TXEN;
    659  1.1  jmcneill 	WR4(sc, GENET_UMAC_CMD, val);
    660  1.1  jmcneill 
    661  1.1  jmcneill 	/* Disable interrupts */
    662  1.1  jmcneill 	genet_disable_intr(sc);
    663  1.1  jmcneill 
    664  1.1  jmcneill 	ifp->if_flags &= ~(IFF_RUNNING | IFF_OACTIVE);
    665  1.1  jmcneill }
    666  1.1  jmcneill 
    667  1.1  jmcneill static void
    668  1.1  jmcneill genet_stop(struct ifnet *ifp, int disable)
    669  1.1  jmcneill {
    670  1.1  jmcneill 	struct genet_softc * const sc = ifp->if_softc;
    671  1.1  jmcneill 
    672  1.1  jmcneill 	GENET_LOCK(sc);
    673  1.1  jmcneill 	genet_stop_locked(sc, disable);
    674  1.1  jmcneill 	GENET_UNLOCK(sc);
    675  1.1  jmcneill }
    676  1.1  jmcneill 
    677  1.1  jmcneill static void
    678  1.1  jmcneill genet_rxintr(struct genet_softc *sc, int qid)
    679  1.1  jmcneill {
    680  1.1  jmcneill 	struct ifnet *ifp = &sc->sc_ec.ec_if;
    681  1.1  jmcneill 	int error, index, len, n;
    682  1.1  jmcneill 	struct mbuf *m, *m0;
    683  1.1  jmcneill 	uint32_t status, pidx, total;
    684  1.1  jmcneill 
    685  1.1  jmcneill 	pidx = RD4(sc, GENET_RX_DMA_PROD_INDEX(qid)) & 0xffff;
    686  1.1  jmcneill 	total = (pidx - sc->sc_rx.cidx) & 0xffff;
    687  1.1  jmcneill 
    688  1.1  jmcneill 	DPRINTF("RX pidx=%08x total=%d\n", pidx, total);
    689  1.1  jmcneill 
    690  1.8   mlelstv 	index = sc->sc_rx.cidx % RX_DESC_COUNT;
    691  1.1  jmcneill 	for (n = 0; n < total; n++) {
    692  1.1  jmcneill 		status = RD4(sc, GENET_RX_DESC_STATUS(index));
    693  1.8   mlelstv 
    694  1.8   mlelstv 		if (status & GENET_RX_DESC_STATUS_ALL_ERRS) {
    695  1.8   mlelstv 			if (status & GENET_RX_DESC_STATUS_OVRUN_ERR)
    696  1.8   mlelstv 				device_printf(sc->sc_dev, "overrun\n");
    697  1.8   mlelstv 			if (status & GENET_RX_DESC_STATUS_CRC_ERR)
    698  1.8   mlelstv 				device_printf(sc->sc_dev, "CRC error\n");
    699  1.8   mlelstv 			if (status & GENET_RX_DESC_STATUS_RX_ERR)
    700  1.8   mlelstv 				device_printf(sc->sc_dev, "receive error\n");
    701  1.8   mlelstv 			if (status & GENET_RX_DESC_STATUS_FRAME_ERR)
    702  1.8   mlelstv 				device_printf(sc->sc_dev, "frame error\n");
    703  1.8   mlelstv 			if (status & GENET_RX_DESC_STATUS_LEN_ERR)
    704  1.8   mlelstv 				device_printf(sc->sc_dev, "length error\n");
    705  1.8   mlelstv 			if_statinc(ifp, if_ierrors);
    706  1.8   mlelstv 			goto next;
    707  1.8   mlelstv 		}
    708  1.8   mlelstv 
    709  1.8   mlelstv 		if (status & GENET_RX_DESC_STATUS_OWN)
    710  1.8   mlelstv 			device_printf(sc->sc_dev, "OWN %d of %d\n",n,total);
    711  1.8   mlelstv 
    712  1.1  jmcneill 		len = __SHIFTOUT(status, GENET_RX_DESC_STATUS_BUFLEN);
    713  1.8   mlelstv 		if (len < ETHER_ALIGN) {
    714  1.8   mlelstv 			if_statinc(ifp, if_ierrors);
    715  1.8   mlelstv 			goto next;
    716  1.8   mlelstv 		}
    717  1.1  jmcneill 
    718  1.4  jmcneill 		m = sc->sc_rx.buf_map[index].mbuf;
    719  1.4  jmcneill 
    720  1.4  jmcneill 		if ((m0 = genet_alloc_mbufcl(sc)) == NULL) {
    721  1.4  jmcneill 			if_statinc(ifp, if_ierrors);
    722  1.4  jmcneill 			goto next;
    723  1.4  jmcneill 		}
    724  1.8   mlelstv 
    725  1.8   mlelstv 		/* unload map before it gets loaded in setup_rxbuf */
    726  1.8   mlelstv 		bus_dmamap_sync(sc->sc_rx.buf_tag, sc->sc_rx.buf_map[index].map,
    727  1.8   mlelstv 		    0, sc->sc_rx.buf_map[index].map->dm_mapsize,
    728  1.8   mlelstv 		    BUS_DMASYNC_POSTREAD);
    729  1.8   mlelstv 		bus_dmamap_unload(sc->sc_rx.buf_tag, sc->sc_rx.buf_map[index].map);
    730  1.8   mlelstv 		sc->sc_rx.buf_map[index].mbuf = NULL;
    731  1.8   mlelstv 
    732  1.4  jmcneill 		error = genet_setup_rxbuf(sc, index, m0);
    733  1.4  jmcneill 		if (error != 0) {
    734  1.8   mlelstv 			m_freem(m0);
    735  1.4  jmcneill 			if_statinc(ifp, if_ierrors);
    736  1.8   mlelstv 
    737  1.8   mlelstv 			/* XXX mbuf is unloaded but load failed */
    738  1.8   mlelstv 			m_freem(m);
    739  1.8   mlelstv 			device_printf(sc->sc_dev,
    740  1.8   mlelstv 			    "cannot load RX mbuf. panic?\n");
    741  1.4  jmcneill 			goto next;
    742  1.4  jmcneill 		}
    743  1.1  jmcneill 
    744  1.1  jmcneill 		DPRINTF("RX [#%d] index=%02x status=%08x len=%d adj_len=%d\n",
    745  1.1  jmcneill 		    n, index, status, len, len - ETHER_ALIGN);
    746  1.1  jmcneill 
    747  1.8   mlelstv 		m_set_rcvif(m, ifp);
    748  1.8   mlelstv 		m->m_len = m->m_pkthdr.len = len;
    749  1.8   mlelstv 		m_adj(m, ETHER_ALIGN);
    750  1.1  jmcneill 
    751  1.8   mlelstv 		if_percpuq_enqueue(ifp->if_percpuq, m);
    752  1.1  jmcneill 
    753  1.4  jmcneill next:
    754  1.1  jmcneill 		index = RX_NEXT(index);
    755  1.1  jmcneill 
    756  1.1  jmcneill 		sc->sc_rx.cidx = (sc->sc_rx.cidx + 1) & 0xffff;
    757  1.1  jmcneill 		WR4(sc, GENET_RX_DMA_CONS_INDEX(qid), sc->sc_rx.cidx);
    758  1.1  jmcneill 	}
    759  1.1  jmcneill }
    760  1.1  jmcneill 
    761  1.1  jmcneill static void
    762  1.1  jmcneill genet_txintr(struct genet_softc *sc, int qid)
    763  1.1  jmcneill {
    764  1.1  jmcneill 	struct ifnet *ifp = &sc->sc_ec.ec_if;
    765  1.1  jmcneill 	struct genet_bufmap *bmap;
    766  1.8   mlelstv 	int cidx, i, pkts = 0;
    767  1.1  jmcneill 
    768  1.1  jmcneill 	cidx = RD4(sc, GENET_TX_DMA_CONS_INDEX(qid)) & 0xffff;
    769  1.8   mlelstv 	i = sc->sc_tx.cidx % TX_DESC_COUNT;
    770  1.8   mlelstv 	while (sc->sc_tx.cidx != cidx) {
    771  1.1  jmcneill 		bmap = &sc->sc_tx.buf_map[i];
    772  1.1  jmcneill 		if (bmap->mbuf != NULL) {
    773  1.8   mlelstv 			/* XXX first segment already unloads */
    774  1.1  jmcneill 			bus_dmamap_sync(sc->sc_tx.buf_tag, bmap->map,
    775  1.1  jmcneill 			    0, bmap->map->dm_mapsize,
    776  1.1  jmcneill 			    BUS_DMASYNC_POSTWRITE);
    777  1.1  jmcneill 			bus_dmamap_unload(sc->sc_tx.buf_tag, bmap->map);
    778  1.1  jmcneill 			m_freem(bmap->mbuf);
    779  1.1  jmcneill 			bmap->mbuf = NULL;
    780  1.8   mlelstv 			++pkts;
    781  1.1  jmcneill 		}
    782  1.1  jmcneill 
    783  1.8   mlelstv 		i = TX_NEXT(i);
    784  1.8   mlelstv 		sc->sc_tx.cidx = (sc->sc_tx.cidx + 1) & 0xffff;
    785  1.1  jmcneill 	}
    786  1.1  jmcneill 
    787  1.8   mlelstv 	if_statadd(ifp, if_opackets, pkts);
    788  1.1  jmcneill }
    789  1.1  jmcneill 
    790  1.1  jmcneill static void
    791  1.1  jmcneill genet_start_locked(struct genet_softc *sc)
    792  1.1  jmcneill {
    793  1.1  jmcneill 	struct ifnet *ifp = &sc->sc_ec.ec_if;
    794  1.1  jmcneill 	struct mbuf *m;
    795  1.1  jmcneill 	int nsegs, index, cnt;
    796  1.1  jmcneill 
    797  1.8   mlelstv 	GENET_ASSERT_TXLOCKED(sc);
    798  1.1  jmcneill 
    799  1.1  jmcneill 	if ((ifp->if_flags & (IFF_RUNNING | IFF_OACTIVE)) != IFF_RUNNING)
    800  1.1  jmcneill 		return;
    801  1.1  jmcneill 
    802  1.1  jmcneill 	const int qid = GENET_DMA_DEFAULT_QUEUE;
    803  1.1  jmcneill 
    804  1.8   mlelstv 	index = sc->sc_tx.pidx % TX_DESC_COUNT;
    805  1.1  jmcneill 	cnt = 0;
    806  1.1  jmcneill 
    807  1.8   mlelstv 	sc->sc_tx.queued = (RD4(sc, GENET_TX_DMA_PROD_INDEX(qid))
    808  1.8   mlelstv 	          - RD4(sc, GENET_TX_DMA_CONS_INDEX(qid))) & 0xffff;
    809  1.8   mlelstv 
    810  1.1  jmcneill 	for (;;) {
    811  1.1  jmcneill 		IFQ_POLL(&ifp->if_snd, m);
    812  1.1  jmcneill 		if (m == NULL)
    813  1.1  jmcneill 			break;
    814  1.1  jmcneill 
    815  1.1  jmcneill 		nsegs = genet_setup_txbuf(sc, index, m);
    816  1.1  jmcneill 		if (nsegs <= 0) {
    817  1.8   mlelstv 			if (nsegs == -1) {
    818  1.1  jmcneill 				ifp->if_flags |= IFF_OACTIVE;
    819  1.8   mlelstv 			}
    820  1.8   mlelstv 			else if (nsegs == -2) {
    821  1.8   mlelstv 				IFQ_DEQUEUE(&ifp->if_snd, m);
    822  1.8   mlelstv 				m_freem(m);
    823  1.8   mlelstv 			}
    824  1.1  jmcneill 			break;
    825  1.1  jmcneill 		}
    826  1.8   mlelstv 
    827  1.1  jmcneill 		IFQ_DEQUEUE(&ifp->if_snd, m);
    828  1.1  jmcneill 		bpf_mtap(ifp, m, BPF_D_OUT);
    829  1.1  jmcneill 
    830  1.1  jmcneill 		index = TX_SKIP(index, nsegs);
    831  1.8   mlelstv 		sc->sc_tx.queued += nsegs;
    832  1.1  jmcneill 		sc->sc_tx.pidx = (sc->sc_tx.pidx + nsegs) & 0xffff;
    833  1.1  jmcneill 		cnt++;
    834  1.1  jmcneill 	}
    835  1.1  jmcneill 
    836  1.1  jmcneill 	if (cnt != 0)
    837  1.1  jmcneill 		WR4(sc, GENET_TX_DMA_PROD_INDEX(qid), sc->sc_tx.pidx);
    838  1.1  jmcneill }
    839  1.1  jmcneill 
    840  1.1  jmcneill static void
    841  1.1  jmcneill genet_start(struct ifnet *ifp)
    842  1.1  jmcneill {
    843  1.1  jmcneill 	struct genet_softc *sc = ifp->if_softc;
    844  1.1  jmcneill 
    845  1.8   mlelstv 	GENET_TXLOCK(sc);
    846  1.1  jmcneill 	genet_start_locked(sc);
    847  1.8   mlelstv 	GENET_TXUNLOCK(sc);
    848  1.1  jmcneill }
    849  1.1  jmcneill 
    850  1.1  jmcneill int
    851  1.1  jmcneill genet_intr(void *arg)
    852  1.1  jmcneill {
    853  1.1  jmcneill 	struct genet_softc *sc = arg;
    854  1.1  jmcneill 	struct ifnet *ifp = &sc->sc_ec.ec_if;
    855  1.1  jmcneill 	uint32_t val;
    856  1.8   mlelstv 	bool dotx = false;
    857  1.1  jmcneill 
    858  1.1  jmcneill 	val = RD4(sc, GENET_INTRL2_CPU_STAT);
    859  1.1  jmcneill 	val &= ~RD4(sc, GENET_INTRL2_CPU_STAT_MASK);
    860  1.1  jmcneill 	WR4(sc, GENET_INTRL2_CPU_CLEAR, val);
    861  1.1  jmcneill 
    862  1.8   mlelstv 	if (val & GENET_IRQ_RXDMA_DONE) {
    863  1.8   mlelstv 		GENET_LOCK(sc);
    864  1.1  jmcneill 		genet_rxintr(sc, GENET_DMA_DEFAULT_QUEUE);
    865  1.8   mlelstv 		GENET_UNLOCK(sc);
    866  1.8   mlelstv 	}
    867  1.1  jmcneill 
    868  1.1  jmcneill 	if (val & GENET_IRQ_TXDMA_DONE) {
    869  1.1  jmcneill 		genet_txintr(sc, GENET_DMA_DEFAULT_QUEUE);
    870  1.8   mlelstv 		dotx = true;
    871  1.1  jmcneill 	}
    872  1.1  jmcneill 
    873  1.8   mlelstv 	if (dotx)
    874  1.8   mlelstv 		if_schedule_deferred_start(ifp);
    875  1.1  jmcneill 
    876  1.1  jmcneill 	return 1;
    877  1.1  jmcneill }
    878  1.1  jmcneill 
    879  1.1  jmcneill static int
    880  1.1  jmcneill genet_ioctl(struct ifnet *ifp, u_long cmd, void *data)
    881  1.1  jmcneill {
    882  1.1  jmcneill 	struct genet_softc *sc = ifp->if_softc;
    883  1.1  jmcneill 	int error, s;
    884  1.1  jmcneill 
    885  1.1  jmcneill #ifndef GENET_MPSAFE
    886  1.1  jmcneill 	s = splnet();
    887  1.1  jmcneill #endif
    888  1.1  jmcneill 
    889  1.1  jmcneill 	switch (cmd) {
    890  1.1  jmcneill 	default:
    891  1.1  jmcneill #ifdef GENET_MPSAFE
    892  1.1  jmcneill 		s = splnet();
    893  1.1  jmcneill #endif
    894  1.1  jmcneill 		error = ether_ioctl(ifp, cmd, data);
    895  1.1  jmcneill #ifdef GENET_MPSAFE
    896  1.1  jmcneill 		splx(s);
    897  1.1  jmcneill #endif
    898  1.1  jmcneill 		if (error != ENETRESET)
    899  1.1  jmcneill 			break;
    900  1.1  jmcneill 
    901  1.1  jmcneill 		error = 0;
    902  1.1  jmcneill 
    903  1.1  jmcneill 		if (cmd == SIOCSIFCAP)
    904  1.1  jmcneill 			error = (*ifp->if_init)(ifp);
    905  1.1  jmcneill 		else if (cmd != SIOCADDMULTI && cmd != SIOCDELMULTI)
    906  1.1  jmcneill 			;
    907  1.1  jmcneill 		else if ((ifp->if_flags & IFF_RUNNING) != 0) {
    908  1.1  jmcneill 			GENET_LOCK(sc);
    909  1.1  jmcneill 			genet_setup_rxfilter(sc);
    910  1.1  jmcneill 			GENET_UNLOCK(sc);
    911  1.1  jmcneill 		}
    912  1.1  jmcneill 		break;
    913  1.1  jmcneill 	}
    914  1.1  jmcneill 
    915  1.1  jmcneill #ifndef GENET_MPSAFE
    916  1.1  jmcneill 	splx(s);
    917  1.1  jmcneill #endif
    918  1.1  jmcneill 
    919  1.1  jmcneill 	return error;
    920  1.1  jmcneill }
    921  1.1  jmcneill 
    922  1.1  jmcneill static void
    923  1.1  jmcneill genet_get_eaddr(struct genet_softc *sc, uint8_t *eaddr)
    924  1.1  jmcneill {
    925  1.1  jmcneill 	prop_dictionary_t prop = device_properties(sc->sc_dev);
    926  1.5  jmcneill 	uint32_t maclo, machi, val;
    927  1.1  jmcneill 	prop_data_t eaprop;
    928  1.1  jmcneill 
    929  1.1  jmcneill 	eaprop = prop_dictionary_get(prop, "mac-address");
    930  1.5  jmcneill 	if (eaprop != NULL) {
    931  1.1  jmcneill 		KASSERT(prop_object_type(eaprop) == PROP_TYPE_DATA);
    932  1.1  jmcneill 		KASSERT(prop_data_size(eaprop) == ETHER_ADDR_LEN);
    933  1.7  jmcneill 		memcpy(eaddr, prop_data_value(eaprop),
    934  1.1  jmcneill 		    ETHER_ADDR_LEN);
    935  1.5  jmcneill 		return;
    936  1.5  jmcneill 	}
    937  1.5  jmcneill 
    938  1.5  jmcneill 	maclo = machi = 0;
    939  1.5  jmcneill 
    940  1.5  jmcneill 	val = RD4(sc, GENET_SYS_RBUF_FLUSH_CTRL);
    941  1.5  jmcneill 	if ((val & GENET_SYS_RBUF_FLUSH_RESET) == 0) {
    942  1.5  jmcneill 		maclo = htobe32(RD4(sc, GENET_UMAC_MAC0));
    943  1.5  jmcneill 		machi = htobe16(RD4(sc, GENET_UMAC_MAC1) & 0xffff);
    944  1.5  jmcneill 	}
    945  1.5  jmcneill 
    946  1.5  jmcneill 	if (maclo == 0 && machi == 0) {
    947  1.5  jmcneill 		/* Create one */
    948  1.5  jmcneill 		maclo = 0x00f2 | (cprng_strong32() & 0xffff0000);
    949  1.5  jmcneill 		machi = cprng_strong32() & 0xffff;
    950  1.1  jmcneill 	}
    951  1.1  jmcneill 
    952  1.5  jmcneill 	eaddr[0] = maclo & 0xff;
    953  1.5  jmcneill 	eaddr[1] = (maclo >> 8) & 0xff;
    954  1.5  jmcneill 	eaddr[2] = (maclo >> 16) & 0xff;
    955  1.5  jmcneill 	eaddr[3] = (maclo >> 24) & 0xff;
    956  1.5  jmcneill 	eaddr[4] = machi & 0xff;
    957  1.5  jmcneill 	eaddr[5] = (machi >> 8) & 0xff;
    958  1.1  jmcneill }
    959  1.1  jmcneill 
    960  1.1  jmcneill static int
    961  1.1  jmcneill genet_setup_dma(struct genet_softc *sc, int qid)
    962  1.1  jmcneill {
    963  1.1  jmcneill 	struct mbuf *m;
    964  1.1  jmcneill 	int error, i;
    965  1.1  jmcneill 
    966  1.1  jmcneill 	/* Setup TX ring */
    967  1.1  jmcneill 	sc->sc_tx.buf_tag = sc->sc_dmat;
    968  1.1  jmcneill 	for (i = 0; i < TX_DESC_COUNT; i++) {
    969  1.1  jmcneill 		error = bus_dmamap_create(sc->sc_tx.buf_tag, MCLBYTES,
    970  1.1  jmcneill 		    TX_MAX_SEGS, MCLBYTES, 0, BUS_DMA_WAITOK,
    971  1.1  jmcneill 		    &sc->sc_tx.buf_map[i].map);
    972  1.1  jmcneill 		if (error != 0) {
    973  1.1  jmcneill 			device_printf(sc->sc_dev,
    974  1.1  jmcneill 			    "cannot create TX buffer map\n");
    975  1.1  jmcneill 			return error;
    976  1.1  jmcneill 		}
    977  1.1  jmcneill 	}
    978  1.1  jmcneill 
    979  1.1  jmcneill 	/* Setup RX ring */
    980  1.1  jmcneill 	sc->sc_rx.buf_tag = sc->sc_dmat;
    981  1.1  jmcneill 	for (i = 0; i < RX_DESC_COUNT; i++) {
    982  1.1  jmcneill 		error = bus_dmamap_create(sc->sc_rx.buf_tag, MCLBYTES,
    983  1.1  jmcneill 		    1, MCLBYTES, 0, BUS_DMA_WAITOK,
    984  1.1  jmcneill 		    &sc->sc_rx.buf_map[i].map);
    985  1.1  jmcneill 		if (error != 0) {
    986  1.1  jmcneill 			device_printf(sc->sc_dev,
    987  1.1  jmcneill 			    "cannot create RX buffer map\n");
    988  1.1  jmcneill 			return error;
    989  1.1  jmcneill 		}
    990  1.1  jmcneill 		if ((m = genet_alloc_mbufcl(sc)) == NULL) {
    991  1.1  jmcneill 			device_printf(sc->sc_dev, "cannot allocate RX mbuf\n");
    992  1.1  jmcneill 			return ENOMEM;
    993  1.1  jmcneill 		}
    994  1.1  jmcneill 		error = genet_setup_rxbuf(sc, i, m);
    995  1.1  jmcneill 		if (error != 0) {
    996  1.1  jmcneill 			device_printf(sc->sc_dev, "cannot create RX buffer\n");
    997  1.1  jmcneill 			return error;
    998  1.1  jmcneill 		}
    999  1.1  jmcneill 	}
   1000  1.1  jmcneill 
   1001  1.1  jmcneill 	return 0;
   1002  1.1  jmcneill }
   1003  1.1  jmcneill 
   1004  1.1  jmcneill int
   1005  1.1  jmcneill genet_attach(struct genet_softc *sc)
   1006  1.1  jmcneill {
   1007  1.1  jmcneill 	struct mii_data *mii = &sc->sc_mii;
   1008  1.1  jmcneill 	struct ifnet *ifp = &sc->sc_ec.ec_if;
   1009  1.1  jmcneill 	uint8_t eaddr[ETHER_ADDR_LEN];
   1010  1.1  jmcneill 	u_int maj, min;
   1011  1.6  jmcneill 	int mii_flags = 0;
   1012  1.1  jmcneill 
   1013  1.1  jmcneill 	const uint32_t rev = RD4(sc, GENET_SYS_REV_CTRL);
   1014  1.1  jmcneill 	min = __SHIFTOUT(rev, SYS_REV_MINOR);
   1015  1.1  jmcneill 	maj = __SHIFTOUT(rev, SYS_REV_MAJOR);
   1016  1.1  jmcneill 	if (maj == 0)
   1017  1.1  jmcneill 		maj++;
   1018  1.1  jmcneill 	else if (maj == 5 || maj == 6)
   1019  1.1  jmcneill 		maj--;
   1020  1.1  jmcneill 
   1021  1.1  jmcneill 	if (maj != 5) {
   1022  1.1  jmcneill 		aprint_error(": GENETv%d.%d not supported\n", maj, min);
   1023  1.1  jmcneill 		return ENXIO;
   1024  1.1  jmcneill 	}
   1025  1.1  jmcneill 
   1026  1.6  jmcneill 	switch (sc->sc_phy_mode) {
   1027  1.6  jmcneill 	case GENET_PHY_MODE_RGMII_TXID:
   1028  1.6  jmcneill 		mii_flags |= MIIF_TXID;
   1029  1.6  jmcneill 		break;
   1030  1.6  jmcneill 	case GENET_PHY_MODE_RGMII_RXID:
   1031  1.6  jmcneill 		mii_flags |= MIIF_RXID;
   1032  1.6  jmcneill 		break;
   1033  1.6  jmcneill 	case GENET_PHY_MODE_RGMII_ID:
   1034  1.6  jmcneill 		mii_flags |= MIIF_RXID | MIIF_TXID;
   1035  1.6  jmcneill 		break;
   1036  1.6  jmcneill 	case GENET_PHY_MODE_RGMII:
   1037  1.6  jmcneill 	default:
   1038  1.6  jmcneill 		break;
   1039  1.6  jmcneill 	}
   1040  1.6  jmcneill 
   1041  1.1  jmcneill 	aprint_naive("\n");
   1042  1.1  jmcneill 	aprint_normal(": GENETv%d.%d\n", maj, min);
   1043  1.1  jmcneill 
   1044  1.1  jmcneill 	mutex_init(&sc->sc_lock, MUTEX_DEFAULT, IPL_NET);
   1045  1.8   mlelstv 	mutex_init(&sc->sc_txlock, MUTEX_DEFAULT, IPL_NET);
   1046  1.1  jmcneill 	callout_init(&sc->sc_stat_ch, CALLOUT_FLAGS);
   1047  1.1  jmcneill 	callout_setfunc(&sc->sc_stat_ch, genet_tick, sc);
   1048  1.1  jmcneill 
   1049  1.1  jmcneill 	genet_get_eaddr(sc, eaddr);
   1050  1.1  jmcneill 	aprint_normal_dev(sc->sc_dev, "Ethernet address %s\n", ether_sprintf(eaddr));
   1051  1.1  jmcneill 
   1052  1.1  jmcneill 	/* Soft reset EMAC core */
   1053  1.1  jmcneill 	genet_reset(sc);
   1054  1.1  jmcneill 
   1055  1.1  jmcneill 	/* Setup DMA descriptors */
   1056  1.1  jmcneill 	if (genet_setup_dma(sc, GENET_DMA_DEFAULT_QUEUE) != 0) {
   1057  1.1  jmcneill 		aprint_error_dev(sc->sc_dev, "failed to setup DMA descriptors\n");
   1058  1.1  jmcneill 		return EINVAL;
   1059  1.1  jmcneill 	}
   1060  1.1  jmcneill 
   1061  1.1  jmcneill 	/* Setup ethernet interface */
   1062  1.1  jmcneill 	ifp->if_softc = sc;
   1063  1.3  jmcneill 	snprintf(ifp->if_xname, IFNAMSIZ, "%s", device_xname(sc->sc_dev));
   1064  1.1  jmcneill 	ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST;
   1065  1.1  jmcneill #ifdef GENET_MPSAFE
   1066  1.1  jmcneill 	ifp->if_extflags = IFEF_MPSAFE;
   1067  1.1  jmcneill #endif
   1068  1.1  jmcneill 	ifp->if_start = genet_start;
   1069  1.1  jmcneill 	ifp->if_ioctl = genet_ioctl;
   1070  1.1  jmcneill 	ifp->if_init = genet_init;
   1071  1.1  jmcneill 	ifp->if_stop = genet_stop;
   1072  1.1  jmcneill 	ifp->if_capabilities = 0;
   1073  1.1  jmcneill 	ifp->if_capenable = ifp->if_capabilities;
   1074  1.1  jmcneill 	IFQ_SET_MAXLEN(&ifp->if_snd, IFQ_MAXLEN);
   1075  1.1  jmcneill 	IFQ_SET_READY(&ifp->if_snd);
   1076  1.1  jmcneill 
   1077  1.1  jmcneill 	/* 802.1Q VLAN-sized frames are supported */
   1078  1.1  jmcneill 	sc->sc_ec.ec_capabilities |= ETHERCAP_VLAN_MTU;
   1079  1.1  jmcneill 
   1080  1.1  jmcneill 	/* Attach MII driver */
   1081  1.1  jmcneill 	sc->sc_ec.ec_mii = mii;
   1082  1.1  jmcneill 	ifmedia_init(&mii->mii_media, 0, ether_mediachange, ether_mediastatus);
   1083  1.1  jmcneill 	mii->mii_ifp = ifp;
   1084  1.1  jmcneill 	mii->mii_readreg = genet_mii_readreg;
   1085  1.1  jmcneill 	mii->mii_writereg = genet_mii_writereg;
   1086  1.1  jmcneill 	mii->mii_statchg = genet_mii_statchg;
   1087  1.1  jmcneill 	mii_attach(sc->sc_dev, mii, 0xffffffff, sc->sc_phy_id, MII_OFFSET_ANY,
   1088  1.6  jmcneill 	    mii_flags);
   1089  1.1  jmcneill 
   1090  1.1  jmcneill 	if (LIST_EMPTY(&mii->mii_phys)) {
   1091  1.1  jmcneill 		aprint_error_dev(sc->sc_dev, "no PHY found!\n");
   1092  1.1  jmcneill 		return ENOENT;
   1093  1.1  jmcneill 	}
   1094  1.1  jmcneill 	ifmedia_set(&mii->mii_media, IFM_ETHER | IFM_AUTO);
   1095  1.1  jmcneill 
   1096  1.1  jmcneill 	/* Attach interface */
   1097  1.1  jmcneill 	if_attach(ifp);
   1098  1.1  jmcneill 	if_deferred_start_init(ifp, NULL);
   1099  1.1  jmcneill 
   1100  1.1  jmcneill 	/* Attach ethernet interface */
   1101  1.1  jmcneill 	ether_ifattach(ifp, eaddr);
   1102  1.1  jmcneill 
   1103  1.1  jmcneill 	return 0;
   1104  1.1  jmcneill }
   1105  1.1  jmcneill 
   1106  1.1  jmcneill #ifdef DDB
   1107  1.1  jmcneill void	genet_debug(void);
   1108  1.1  jmcneill 
   1109  1.1  jmcneill void
   1110  1.1  jmcneill genet_debug(void)
   1111  1.1  jmcneill {
   1112  1.1  jmcneill 	device_t dev = device_find_by_xname("genet0");
   1113  1.1  jmcneill 	if (dev == NULL)
   1114  1.1  jmcneill 		return;
   1115  1.1  jmcneill 
   1116  1.1  jmcneill 	struct genet_softc * const sc = device_private(dev);
   1117  1.1  jmcneill 	const int qid = GENET_DMA_DEFAULT_QUEUE;
   1118  1.1  jmcneill 
   1119  1.1  jmcneill 	printf("TX CIDX = %08x (soft)\n", sc->sc_tx.cidx);
   1120  1.1  jmcneill 	printf("TX CIDX = %08x\n", RD4(sc, GENET_TX_DMA_CONS_INDEX(qid)));
   1121  1.1  jmcneill 	printf("TX PIDX = %08x (soft)\n", sc->sc_tx.pidx);
   1122  1.1  jmcneill 	printf("TX PIDX = %08x\n", RD4(sc, GENET_TX_DMA_PROD_INDEX(qid)));
   1123  1.1  jmcneill 
   1124  1.1  jmcneill 	printf("RX CIDX = %08x (soft)\n", sc->sc_rx.cidx);
   1125  1.1  jmcneill 	printf("RX CIDX = %08x\n", RD4(sc, GENET_RX_DMA_CONS_INDEX(qid)));
   1126  1.1  jmcneill 	printf("RX PIDX = %08x (soft)\n", sc->sc_rx.pidx);
   1127  1.1  jmcneill 	printf("RX PIDX = %08x\n", RD4(sc, GENET_RX_DMA_PROD_INDEX(qid)));
   1128  1.1  jmcneill }
   1129  1.1  jmcneill #endif
   1130