bcmgenet.c revision 1.18 1 /* $NetBSD: bcmgenet.c,v 1.18 2024/08/25 08:31:07 mlelstv Exp $ */
2
3 /*-
4 * Copyright (c) 2020 Jared McNeill <jmcneill (at) invisible.ca>
5 * All rights reserved.
6 *
7 * Redistribution and use in source and binary forms, with or without
8 * modification, are permitted provided that the following conditions
9 * are met:
10 * 1. Redistributions of source code must retain the above copyright
11 * notice, this list of conditions and the following disclaimer.
12 * 2. Redistributions in binary form must reproduce the above copyright
13 * notice, this list of conditions and the following disclaimer in the
14 * documentation and/or other materials provided with the distribution.
15 *
16 * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
17 * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
18 * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
19 * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
20 * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING,
21 * BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
22 * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED
23 * AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
24 * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
25 * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
26 * SUCH DAMAGE.
27 */
28
29 /*
30 * Broadcom GENETv5
31 */
32
33 #include "opt_net_mpsafe.h"
34 #include "opt_ddb.h"
35
36 #include <sys/cdefs.h>
37 __KERNEL_RCSID(0, "$NetBSD: bcmgenet.c,v 1.18 2024/08/25 08:31:07 mlelstv Exp $");
38
39 #include <sys/param.h>
40 #include <sys/bus.h>
41 #include <sys/device.h>
42 #include <sys/intr.h>
43 #include <sys/systm.h>
44 #include <sys/kernel.h>
45 #include <sys/mutex.h>
46 #include <sys/callout.h>
47 #include <sys/cprng.h>
48
49 #include <sys/rndsource.h>
50
51 #include <net/if.h>
52 #include <net/if_dl.h>
53 #include <net/if_ether.h>
54 #include <net/if_media.h>
55 #include <net/bpf.h>
56
57 #include <dev/mii/miivar.h>
58
59 #include <dev/ic/bcmgenetreg.h>
60 #include <dev/ic/bcmgenetvar.h>
61
62 CTASSERT(MCLBYTES == 2048);
63
64 #ifdef GENET_DEBUG
65 #define DPRINTF(...) printf(##__VA_ARGS__)
66 #else
67 #define DPRINTF(...) ((void)0)
68 #endif
69
70 #ifdef NET_MPSAFE
71 #define GENET_MPSAFE 1
72 #define CALLOUT_FLAGS CALLOUT_MPSAFE
73 #else
74 #define CALLOUT_FLAGS 0
75 #endif
76
77 #define TX_MAX_SEGS 128
78 #define TX_DESC_COUNT 256 /* GENET_DMA_DESC_COUNT */
79 #define RX_DESC_COUNT 256 /* GENET_DMA_DESC_COUNT */
80 #define MII_BUSY_RETRY 1000
81 #define GENET_MAX_MDF_FILTER 17
82
83 #define TX_SKIP(n, o) (((n) + (o)) % TX_DESC_COUNT)
84 #define TX_NEXT(n) TX_SKIP(n, 1)
85 #define RX_NEXT(n) (((n) + 1) % RX_DESC_COUNT)
86
87 #define GENET_LOCK(sc) mutex_enter(&(sc)->sc_lock)
88 #define GENET_UNLOCK(sc) mutex_exit(&(sc)->sc_lock)
89 #define GENET_ASSERT_LOCKED(sc) KASSERT(mutex_owned(&(sc)->sc_lock))
90
91 #define GENET_TXLOCK(sc) mutex_enter(&(sc)->sc_txlock)
92 #define GENET_TXUNLOCK(sc) mutex_exit(&(sc)->sc_txlock)
93 #define GENET_ASSERT_TXLOCKED(sc) KASSERT(mutex_owned(&(sc)->sc_txlock))
94
95 #define RD4(sc, reg) \
96 bus_space_read_4((sc)->sc_bst, (sc)->sc_bsh, (reg))
97 #define WR4(sc, reg, val) \
98 bus_space_write_4((sc)->sc_bst, (sc)->sc_bsh, (reg), (val))
99
100 static int
101 genet_mii_readreg(device_t dev, int phy, int reg, uint16_t *val)
102 {
103 struct genet_softc *sc = device_private(dev);
104 int retry;
105
106 WR4(sc, GENET_MDIO_CMD,
107 GENET_MDIO_READ | GENET_MDIO_START_BUSY |
108 __SHIFTIN(phy, GENET_MDIO_PMD) |
109 __SHIFTIN(reg, GENET_MDIO_REG));
110 for (retry = MII_BUSY_RETRY; retry > 0; retry--) {
111 if ((RD4(sc, GENET_MDIO_CMD) & GENET_MDIO_START_BUSY) == 0) {
112 *val = RD4(sc, GENET_MDIO_CMD) & 0xffff;
113 break;
114 }
115 delay(10);
116 }
117
118 if (retry == 0) {
119 device_printf(dev, "phy read timeout, phy=%d reg=%d\n",
120 phy, reg);
121 return ETIMEDOUT;
122 }
123
124 return 0;
125 }
126
127 static int
128 genet_mii_writereg(device_t dev, int phy, int reg, uint16_t val)
129 {
130 struct genet_softc *sc = device_private(dev);
131 int retry;
132
133 WR4(sc, GENET_MDIO_CMD,
134 val | GENET_MDIO_WRITE | GENET_MDIO_START_BUSY |
135 __SHIFTIN(phy, GENET_MDIO_PMD) |
136 __SHIFTIN(reg, GENET_MDIO_REG));
137 for (retry = MII_BUSY_RETRY; retry > 0; retry--) {
138 if ((RD4(sc, GENET_MDIO_CMD) & GENET_MDIO_START_BUSY) == 0)
139 break;
140 delay(10);
141 }
142
143 if (retry == 0) {
144 device_printf(dev, "phy write timeout, phy=%d reg=%d\n",
145 phy, reg);
146 return ETIMEDOUT;
147 }
148
149 return 0;
150 }
151
152 static void
153 genet_update_link(struct genet_softc *sc)
154 {
155 struct mii_data *mii = &sc->sc_mii;
156 uint32_t val;
157 u_int speed;
158
159 if (IFM_SUBTYPE(mii->mii_media_active) == IFM_1000_T ||
160 IFM_SUBTYPE(mii->mii_media_active) == IFM_1000_SX)
161 speed = GENET_UMAC_CMD_SPEED_1000;
162 else if (IFM_SUBTYPE(mii->mii_media_active) == IFM_100_TX)
163 speed = GENET_UMAC_CMD_SPEED_100;
164 else
165 speed = GENET_UMAC_CMD_SPEED_10;
166
167 val = RD4(sc, GENET_EXT_RGMII_OOB_CTRL);
168 val &= ~GENET_EXT_RGMII_OOB_OOB_DISABLE;
169 val |= GENET_EXT_RGMII_OOB_RGMII_LINK;
170 val |= GENET_EXT_RGMII_OOB_RGMII_MODE_EN;
171 if (sc->sc_phy_mode == GENET_PHY_MODE_RGMII)
172 val |= GENET_EXT_RGMII_OOB_ID_MODE_DISABLE;
173 else
174 val &= ~GENET_EXT_RGMII_OOB_ID_MODE_DISABLE;
175 WR4(sc, GENET_EXT_RGMII_OOB_CTRL, val);
176
177 val = RD4(sc, GENET_UMAC_CMD);
178 val &= ~GENET_UMAC_CMD_SPEED;
179 val |= __SHIFTIN(speed, GENET_UMAC_CMD_SPEED);
180 WR4(sc, GENET_UMAC_CMD, val);
181 }
182
183 static void
184 genet_mii_statchg(struct ifnet *ifp)
185 {
186 struct genet_softc * const sc = ifp->if_softc;
187
188 genet_update_link(sc);
189 }
190
191 static void
192 genet_setup_txdesc(struct genet_softc *sc, int index, int flags,
193 bus_addr_t paddr, u_int len)
194 {
195 uint32_t status;
196
197 status = flags | __SHIFTIN(len, GENET_TX_DESC_STATUS_BUFLEN);
198
199 WR4(sc, GENET_TX_DESC_ADDRESS_LO(index), (uint32_t)paddr);
200 WR4(sc, GENET_TX_DESC_ADDRESS_HI(index), (uint32_t)(paddr >> 32));
201 WR4(sc, GENET_TX_DESC_STATUS(index), status);
202 }
203
204 static int
205 genet_setup_txbuf(struct genet_softc *sc, int index, struct mbuf *m)
206 {
207 bus_dma_segment_t *segs;
208 int error, nsegs, cur, i;
209 uint32_t flags;
210 bool nospace;
211
212 /* at least one descriptor free ? */
213 if (sc->sc_tx.queued >= TX_DESC_COUNT - 1)
214 return -1;
215
216 error = bus_dmamap_load_mbuf(sc->sc_tx.buf_tag,
217 sc->sc_tx.buf_map[index].map, m, BUS_DMA_WRITE | BUS_DMA_NOWAIT);
218 if (error == EFBIG) {
219 device_printf(sc->sc_dev,
220 "TX packet needs too many DMA segments, dropping...\n");
221 return -2;
222 }
223 if (error != 0) {
224 device_printf(sc->sc_dev,
225 "TX packet cannot be mapped, retried...\n");
226 return 0;
227 }
228
229 segs = sc->sc_tx.buf_map[index].map->dm_segs;
230 nsegs = sc->sc_tx.buf_map[index].map->dm_nsegs;
231
232 nospace = sc->sc_tx.queued >= TX_DESC_COUNT - nsegs;
233 if (nospace) {
234 bus_dmamap_unload(sc->sc_tx.buf_tag,
235 sc->sc_tx.buf_map[index].map);
236 /* XXX coalesce and retry ? */
237 return -1;
238 }
239
240 bus_dmamap_sync(sc->sc_tx.buf_tag, sc->sc_tx.buf_map[index].map,
241 0, sc->sc_tx.buf_map[index].map->dm_mapsize, BUS_DMASYNC_PREWRITE);
242
243 /* stored in same index as loaded map */
244 sc->sc_tx.buf_map[index].mbuf = m;
245
246 flags = GENET_TX_DESC_STATUS_SOP |
247 GENET_TX_DESC_STATUS_CRC |
248 GENET_TX_DESC_STATUS_QTAG;
249
250 for (cur = index, i = 0; i < nsegs; i++) {
251 if (i == nsegs - 1)
252 flags |= GENET_TX_DESC_STATUS_EOP;
253
254 genet_setup_txdesc(sc, cur, flags, segs[i].ds_addr,
255 segs[i].ds_len);
256
257 if (i == 0)
258 flags &= ~GENET_TX_DESC_STATUS_SOP;
259 cur = TX_NEXT(cur);
260 }
261
262 return nsegs;
263 }
264
265 static void
266 genet_setup_rxdesc(struct genet_softc *sc, int index,
267 bus_addr_t paddr, bus_size_t len)
268 {
269 WR4(sc, GENET_RX_DESC_ADDRESS_LO(index), (uint32_t)paddr);
270 WR4(sc, GENET_RX_DESC_ADDRESS_HI(index), (uint32_t)(paddr >> 32));
271 }
272
273 static int
274 genet_setup_rxbuf(struct genet_softc *sc, int index, struct mbuf *m)
275 {
276 int error;
277
278 error = bus_dmamap_load_mbuf(sc->sc_rx.buf_tag,
279 sc->sc_rx.buf_map[index].map, m, BUS_DMA_READ | BUS_DMA_NOWAIT);
280 if (error != 0)
281 return error;
282
283 bus_dmamap_sync(sc->sc_rx.buf_tag, sc->sc_rx.buf_map[index].map,
284 0, sc->sc_rx.buf_map[index].map->dm_mapsize,
285 BUS_DMASYNC_PREREAD);
286
287 sc->sc_rx.buf_map[index].mbuf = m;
288 genet_setup_rxdesc(sc, index,
289 sc->sc_rx.buf_map[index].map->dm_segs[0].ds_addr,
290 sc->sc_rx.buf_map[index].map->dm_segs[0].ds_len);
291
292 return 0;
293 }
294
295 static struct mbuf *
296 genet_alloc_mbufcl(struct genet_softc *sc)
297 {
298 struct mbuf *m;
299
300 m = m_getcl(M_NOWAIT, MT_DATA, M_PKTHDR);
301 if (m != NULL)
302 m->m_pkthdr.len = m->m_len = m->m_ext.ext_size;
303
304 return m;
305 }
306
307 static void
308 genet_enable_intr(struct genet_softc *sc)
309 {
310 WR4(sc, GENET_INTRL2_CPU_CLEAR_MASK,
311 GENET_IRQ_TXDMA_DONE | GENET_IRQ_RXDMA_DONE);
312 }
313
314 static void
315 genet_disable_intr(struct genet_softc *sc)
316 {
317 /* Disable interrupts */
318 WR4(sc, GENET_INTRL2_CPU_SET_MASK, 0xffffffff);
319 WR4(sc, GENET_INTRL2_CPU_CLEAR, 0xffffffff);
320 }
321
322 static void
323 genet_tick(void *softc)
324 {
325 struct genet_softc *sc = softc;
326 struct mii_data *mii = &sc->sc_mii;
327 #ifndef GENET_MPSAFE
328 int s = splnet();
329 #endif
330
331 GENET_LOCK(sc);
332 mii_tick(mii);
333 callout_schedule(&sc->sc_stat_ch, hz);
334 GENET_UNLOCK(sc);
335
336 #ifndef GENET_MPSAFE
337 splx(s);
338 #endif
339 }
340
341 static void
342 genet_setup_rxfilter_mdf(struct genet_softc *sc, u_int n, const uint8_t *ea)
343 {
344 uint32_t addr0 = (ea[0] << 8) | ea[1];
345 uint32_t addr1 = (ea[2] << 24) | (ea[3] << 16) | (ea[4] << 8) | ea[5];
346
347 WR4(sc, GENET_UMAC_MDF_ADDR0(n), addr0);
348 WR4(sc, GENET_UMAC_MDF_ADDR1(n), addr1);
349 }
350
351 static void
352 genet_setup_rxfilter(struct genet_softc *sc)
353 {
354 struct ethercom *ec = &sc->sc_ec;
355 struct ifnet *ifp = &ec->ec_if;
356 struct ether_multistep step;
357 struct ether_multi *enm;
358 uint32_t cmd, mdf_ctrl;
359 u_int n;
360
361 GENET_ASSERT_LOCKED(sc);
362
363 ETHER_LOCK(ec);
364
365 cmd = RD4(sc, GENET_UMAC_CMD);
366
367 /*
368 * Count the required number of hardware filters. We need one
369 * for each multicast address, plus one for our own address and
370 * the broadcast address.
371 */
372 ETHER_FIRST_MULTI(step, ec, enm);
373 for (n = 2; enm != NULL; n++)
374 ETHER_NEXT_MULTI(step, enm);
375
376 if (n > GENET_MAX_MDF_FILTER)
377 ifp->if_flags |= IFF_ALLMULTI;
378 else
379 ifp->if_flags &= ~IFF_ALLMULTI;
380
381 if ((ifp->if_flags & (IFF_PROMISC|IFF_ALLMULTI)) != 0) {
382 cmd |= GENET_UMAC_CMD_PROMISC;
383 mdf_ctrl = 0;
384 } else {
385 cmd &= ~GENET_UMAC_CMD_PROMISC;
386 genet_setup_rxfilter_mdf(sc, 0, ifp->if_broadcastaddr);
387 genet_setup_rxfilter_mdf(sc, 1, CLLADDR(ifp->if_sadl));
388 ETHER_FIRST_MULTI(step, ec, enm);
389 for (n = 2; enm != NULL; n++) {
390 genet_setup_rxfilter_mdf(sc, n, enm->enm_addrlo);
391 ETHER_NEXT_MULTI(step, enm);
392 }
393 mdf_ctrl = __BITS(GENET_MAX_MDF_FILTER - 1,
394 GENET_MAX_MDF_FILTER - n);
395 }
396
397 WR4(sc, GENET_UMAC_CMD, cmd);
398 WR4(sc, GENET_UMAC_MDF_CTRL, mdf_ctrl);
399
400 ETHER_UNLOCK(ec);
401 }
402
403 static int
404 genet_reset(struct genet_softc *sc)
405 {
406 uint32_t val;
407
408 val = RD4(sc, GENET_SYS_RBUF_FLUSH_CTRL);
409 val |= GENET_SYS_RBUF_FLUSH_RESET;
410 WR4(sc, GENET_SYS_RBUF_FLUSH_CTRL, val);
411 delay(10);
412
413 val &= ~GENET_SYS_RBUF_FLUSH_RESET;
414 WR4(sc, GENET_SYS_RBUF_FLUSH_CTRL, val);
415 delay(10);
416
417 WR4(sc, GENET_SYS_RBUF_FLUSH_CTRL, 0);
418 delay(10);
419
420 WR4(sc, GENET_UMAC_CMD, 0);
421 WR4(sc, GENET_UMAC_CMD,
422 GENET_UMAC_CMD_LCL_LOOP_EN | GENET_UMAC_CMD_SW_RESET);
423 delay(10);
424 WR4(sc, GENET_UMAC_CMD, 0);
425
426 WR4(sc, GENET_UMAC_MIB_CTRL, GENET_UMAC_MIB_RESET_RUNT |
427 GENET_UMAC_MIB_RESET_RX | GENET_UMAC_MIB_RESET_TX);
428 WR4(sc, GENET_UMAC_MIB_CTRL, 0);
429
430 WR4(sc, GENET_UMAC_MAX_FRAME_LEN, 1536);
431
432 val = RD4(sc, GENET_RBUF_CTRL);
433 val |= GENET_RBUF_ALIGN_2B;
434 WR4(sc, GENET_RBUF_CTRL, val);
435
436 WR4(sc, GENET_RBUF_TBUF_SIZE_CTRL, 1);
437
438 return 0;
439 }
440
441 static void
442 genet_set_rxthresh(struct genet_softc *sc, int qid, int usecs, int count)
443 {
444 int ticks;
445 uint32_t val;
446
447 /* convert to 125MHz/1024 ticks */
448 ticks = howmany(usecs * 125, 1024);
449
450 if (count < 1)
451 count = 1;
452 if (count > GENET_INTR_THRESHOLD_MASK)
453 count = GENET_INTR_THRESHOLD_MASK;
454 if (ticks < 0)
455 ticks = 0;
456 if (ticks > GENET_DMA_RING_TIMEOUT_MASK)
457 ticks = GENET_DMA_RING_TIMEOUT_MASK;
458
459 WR4(sc, GENET_RX_DMA_MBUF_DONE_THRES(qid), count);
460
461 val = RD4(sc, GENET_RX_DMA_RING_TIMEOUT(qid));
462 val &= ~GENET_DMA_RING_TIMEOUT_MASK;
463 val |= ticks;
464 WR4(sc, GENET_RX_DMA_RING_TIMEOUT(qid), val);
465 }
466
467 static void
468 genet_set_txthresh(struct genet_softc *sc, int qid, int count)
469 {
470 if (count < 1)
471 count = 1;
472 if (count > GENET_INTR_THRESHOLD_MASK)
473 count = GENET_INTR_THRESHOLD_MASK;
474
475 WR4(sc, GENET_TX_DMA_MBUF_DONE_THRES(qid), count);
476 }
477
478 static void
479 genet_init_rings(struct genet_softc *sc, int qid)
480 {
481 uint32_t val;
482
483 /* TX ring */
484
485 sc->sc_tx.queued = 0;
486 sc->sc_tx.cidx = sc->sc_tx.pidx = 0;
487
488 WR4(sc, GENET_TX_SCB_BURST_SIZE, 0x08);
489
490 WR4(sc, GENET_TX_DMA_READ_PTR_LO(qid), 0);
491 WR4(sc, GENET_TX_DMA_READ_PTR_HI(qid), 0);
492 WR4(sc, GENET_TX_DMA_CONS_INDEX(qid), 0);
493 WR4(sc, GENET_TX_DMA_PROD_INDEX(qid), 0);
494 WR4(sc, GENET_TX_DMA_RING_BUF_SIZE(qid),
495 __SHIFTIN(TX_DESC_COUNT, GENET_TX_DMA_RING_BUF_SIZE_DESC_COUNT) |
496 __SHIFTIN(MCLBYTES, GENET_TX_DMA_RING_BUF_SIZE_BUF_LENGTH));
497 WR4(sc, GENET_TX_DMA_START_ADDR_LO(qid), 0);
498 WR4(sc, GENET_TX_DMA_START_ADDR_HI(qid), 0);
499 WR4(sc, GENET_TX_DMA_END_ADDR_LO(qid),
500 TX_DESC_COUNT * GENET_DMA_DESC_SIZE / 4 - 1);
501 WR4(sc, GENET_TX_DMA_END_ADDR_HI(qid), 0);
502 WR4(sc, GENET_TX_DMA_FLOW_PERIOD(qid), 0);
503 WR4(sc, GENET_TX_DMA_WRITE_PTR_LO(qid), 0);
504 WR4(sc, GENET_TX_DMA_WRITE_PTR_HI(qid), 0);
505
506 /* interrupt after 10 packets or when ring empty */
507 genet_set_txthresh(sc, qid, 10);
508
509 WR4(sc, GENET_TX_DMA_RING_CFG, __BIT(qid)); /* enable */
510
511 /* Enable transmit DMA */
512 val = RD4(sc, GENET_TX_DMA_CTRL);
513 val |= GENET_TX_DMA_CTRL_EN;
514 val |= GENET_TX_DMA_CTRL_RBUF_EN(GENET_DMA_DEFAULT_QUEUE);
515 WR4(sc, GENET_TX_DMA_CTRL, val);
516
517 /* RX ring */
518
519 sc->sc_rx.cidx = sc->sc_rx.pidx = 0;
520
521 WR4(sc, GENET_RX_SCB_BURST_SIZE, 0x08);
522
523 WR4(sc, GENET_RX_DMA_WRITE_PTR_LO(qid), 0);
524 WR4(sc, GENET_RX_DMA_WRITE_PTR_HI(qid), 0);
525 WR4(sc, GENET_RX_DMA_PROD_INDEX(qid), 0);
526 WR4(sc, GENET_RX_DMA_CONS_INDEX(qid), 0);
527 WR4(sc, GENET_RX_DMA_RING_BUF_SIZE(qid),
528 __SHIFTIN(RX_DESC_COUNT, GENET_RX_DMA_RING_BUF_SIZE_DESC_COUNT) |
529 __SHIFTIN(MCLBYTES, GENET_RX_DMA_RING_BUF_SIZE_BUF_LENGTH));
530 WR4(sc, GENET_RX_DMA_START_ADDR_LO(qid), 0);
531 WR4(sc, GENET_RX_DMA_START_ADDR_HI(qid), 0);
532 WR4(sc, GENET_RX_DMA_END_ADDR_LO(qid),
533 RX_DESC_COUNT * GENET_DMA_DESC_SIZE / 4 - 1);
534 WR4(sc, GENET_RX_DMA_END_ADDR_HI(qid), 0);
535 WR4(sc, GENET_RX_DMA_XON_XOFF_THRES(qid),
536 __SHIFTIN(5, GENET_RX_DMA_XON_XOFF_THRES_LO) |
537 __SHIFTIN(RX_DESC_COUNT >> 4, GENET_RX_DMA_XON_XOFF_THRES_HI));
538 WR4(sc, GENET_RX_DMA_READ_PTR_LO(qid), 0);
539 WR4(sc, GENET_RX_DMA_READ_PTR_HI(qid), 0);
540
541 /*
542 * interrupt on first packet,
543 * mitigation timeout timeout 57 us (~84 minimal packets at 1Gbit/s)
544 */
545 genet_set_rxthresh(sc, qid, 57, 10);
546
547 WR4(sc, GENET_RX_DMA_RING_CFG, __BIT(qid)); /* enable */
548
549 /* Enable receive DMA */
550 val = RD4(sc, GENET_RX_DMA_CTRL);
551 val |= GENET_RX_DMA_CTRL_EN;
552 val |= GENET_RX_DMA_CTRL_RBUF_EN(GENET_DMA_DEFAULT_QUEUE);
553 WR4(sc, GENET_RX_DMA_CTRL, val);
554 }
555
556 static int
557 genet_init_locked(struct genet_softc *sc)
558 {
559 struct ifnet *ifp = &sc->sc_ec.ec_if;
560 struct mii_data *mii = &sc->sc_mii;
561 uint32_t val;
562 const uint8_t *enaddr = CLLADDR(ifp->if_sadl);
563
564 GENET_ASSERT_LOCKED(sc);
565 GENET_ASSERT_TXLOCKED(sc);
566
567 if ((ifp->if_flags & IFF_RUNNING) != 0)
568 return 0;
569
570 if (sc->sc_phy_mode == GENET_PHY_MODE_RGMII ||
571 sc->sc_phy_mode == GENET_PHY_MODE_RGMII_ID ||
572 sc->sc_phy_mode == GENET_PHY_MODE_RGMII_RXID ||
573 sc->sc_phy_mode == GENET_PHY_MODE_RGMII_TXID)
574 WR4(sc, GENET_SYS_PORT_CTRL,
575 GENET_SYS_PORT_MODE_EXT_GPHY);
576 else
577 WR4(sc, GENET_SYS_PORT_CTRL, 0);
578
579 /* Write hardware address */
580 val = enaddr[3] | (enaddr[2] << 8) | (enaddr[1] << 16) |
581 (enaddr[0] << 24);
582 WR4(sc, GENET_UMAC_MAC0, val);
583 val = enaddr[5] | (enaddr[4] << 8);
584 WR4(sc, GENET_UMAC_MAC1, val);
585
586 /* Setup RX filter */
587 genet_setup_rxfilter(sc);
588
589 /* Setup TX/RX rings */
590 genet_init_rings(sc, GENET_DMA_DEFAULT_QUEUE);
591
592 /* Enable transmitter and receiver */
593 val = RD4(sc, GENET_UMAC_CMD);
594 val |= GENET_UMAC_CMD_TXEN;
595 val |= GENET_UMAC_CMD_RXEN;
596 WR4(sc, GENET_UMAC_CMD, val);
597
598 /* Enable interrupts */
599 genet_enable_intr(sc);
600
601 ifp->if_flags |= IFF_RUNNING;
602
603 mii_mediachg(mii);
604 callout_schedule(&sc->sc_stat_ch, hz);
605
606 return 0;
607 }
608
609 static int
610 genet_init(struct ifnet *ifp)
611 {
612 struct genet_softc *sc = ifp->if_softc;
613 int error;
614
615 GENET_LOCK(sc);
616 GENET_TXLOCK(sc);
617 error = genet_init_locked(sc);
618 GENET_TXUNLOCK(sc);
619 GENET_UNLOCK(sc);
620
621 return error;
622 }
623
624 static int
625 genet_free_txbuf(struct genet_softc *sc, int index)
626 {
627 struct genet_bufmap *bmap;
628
629 bmap = &sc->sc_tx.buf_map[index];
630 if (bmap->mbuf == NULL)
631 return 0;
632
633 if (bmap->map->dm_mapsize > 0) {
634 bus_dmamap_sync(sc->sc_tx.buf_tag, bmap->map,
635 0, bmap->map->dm_mapsize,
636 BUS_DMASYNC_POSTWRITE);
637 }
638 bus_dmamap_unload(sc->sc_tx.buf_tag, bmap->map);
639 m_freem(bmap->mbuf);
640 bmap->mbuf = NULL;
641
642 return 1;
643 }
644
645 static void
646 genet_stop_locked(struct genet_softc *sc, int disable)
647 {
648 struct ifnet *ifp = &sc->sc_ec.ec_if;
649 uint32_t val;
650 int i;
651
652 GENET_ASSERT_LOCKED(sc);
653
654 callout_stop(&sc->sc_stat_ch);
655
656 mii_down(&sc->sc_mii);
657
658 /* Disable receiver */
659 val = RD4(sc, GENET_UMAC_CMD);
660 val &= ~GENET_UMAC_CMD_RXEN;
661 WR4(sc, GENET_UMAC_CMD, val);
662
663 /* Stop receive DMA */
664 val = RD4(sc, GENET_RX_DMA_CTRL);
665 val &= ~GENET_RX_DMA_CTRL_EN;
666 WR4(sc, GENET_RX_DMA_CTRL, val);
667
668 /* Stop transmit DMA */
669 val = RD4(sc, GENET_TX_DMA_CTRL);
670 val &= ~GENET_TX_DMA_CTRL_EN;
671 WR4(sc, GENET_TX_DMA_CTRL, val);
672
673 /* Flush data in the TX FIFO */
674 WR4(sc, GENET_UMAC_TX_FLUSH, 1);
675 delay(10);
676 WR4(sc, GENET_UMAC_TX_FLUSH, 0);
677
678 /* Disable transmitter */
679 val = RD4(sc, GENET_UMAC_CMD);
680 val &= ~GENET_UMAC_CMD_TXEN;
681 WR4(sc, GENET_UMAC_CMD, val);
682
683 /* Disable interrupts */
684 genet_disable_intr(sc);
685
686 /* Free TX buffers */
687 for (i=0; i<=TX_DESC_COUNT; ++i)
688 genet_free_txbuf(sc, i);
689
690 ifp->if_flags &= ~IFF_RUNNING;
691 }
692
693 static void
694 genet_stop(struct ifnet *ifp, int disable)
695 {
696 struct genet_softc * const sc = ifp->if_softc;
697
698 GENET_LOCK(sc);
699 genet_stop_locked(sc, disable);
700 GENET_UNLOCK(sc);
701 }
702
703 static void
704 genet_rxintr(struct genet_softc *sc, int qid)
705 {
706 struct ifnet *ifp = &sc->sc_ec.ec_if;
707 int error, index, len, n;
708 struct mbuf *m, *m0;
709 uint32_t status, pidx, total;
710 int pkts = 0;
711
712 pidx = RD4(sc, GENET_RX_DMA_PROD_INDEX(qid)) & 0xffff;
713 total = (pidx - sc->sc_rx.cidx) & 0xffff;
714
715 DPRINTF("RX pidx=%08x total=%d\n", pidx, total);
716
717 index = sc->sc_rx.cidx % RX_DESC_COUNT;
718 for (n = 0; n < total; n++) {
719 status = RD4(sc, GENET_RX_DESC_STATUS(index));
720
721 if (status & GENET_RX_DESC_STATUS_ALL_ERRS) {
722 if (status & GENET_RX_DESC_STATUS_OVRUN_ERR)
723 device_printf(sc->sc_dev, "overrun\n");
724 if (status & GENET_RX_DESC_STATUS_CRC_ERR)
725 device_printf(sc->sc_dev, "CRC error\n");
726 if (status & GENET_RX_DESC_STATUS_RX_ERR)
727 device_printf(sc->sc_dev, "receive error\n");
728 if (status & GENET_RX_DESC_STATUS_FRAME_ERR)
729 device_printf(sc->sc_dev, "frame error\n");
730 if (status & GENET_RX_DESC_STATUS_LEN_ERR)
731 device_printf(sc->sc_dev, "length error\n");
732 if_statinc(ifp, if_ierrors);
733 goto next;
734 }
735
736 if (status & GENET_RX_DESC_STATUS_OWN)
737 device_printf(sc->sc_dev, "OWN %d of %d\n",n,total);
738
739 len = __SHIFTOUT(status, GENET_RX_DESC_STATUS_BUFLEN);
740 if (len < ETHER_ALIGN) {
741 if_statinc(ifp, if_ierrors);
742 goto next;
743 }
744
745 m = sc->sc_rx.buf_map[index].mbuf;
746
747 if ((m0 = genet_alloc_mbufcl(sc)) == NULL) {
748 if_statinc(ifp, if_ierrors);
749 goto next;
750 }
751 MCLAIM(m0, &sc->sc_ec.ec_rx_mowner);
752
753 /* unload map before it gets loaded in setup_rxbuf */
754 if (sc->sc_rx.buf_map[index].map->dm_mapsize > 0) {
755 bus_dmamap_sync(sc->sc_rx.buf_tag,
756 sc->sc_rx.buf_map[index].map,
757 0, sc->sc_rx.buf_map[index].map->dm_mapsize,
758 BUS_DMASYNC_POSTREAD);
759 }
760 bus_dmamap_unload(sc->sc_rx.buf_tag, sc->sc_rx.buf_map[index].map);
761 sc->sc_rx.buf_map[index].mbuf = NULL;
762
763 error = genet_setup_rxbuf(sc, index, m0);
764 if (error != 0) {
765 m_freem(m0);
766 if_statinc(ifp, if_ierrors);
767
768 /* XXX mbuf is unloaded but load failed */
769 m_freem(m);
770 device_printf(sc->sc_dev,
771 "cannot load RX mbuf. panic?\n");
772 goto next;
773 }
774
775 DPRINTF("RX [#%d] index=%02x status=%08x len=%d adj_len=%d\n",
776 n, index, status, len, len - ETHER_ALIGN);
777
778 m_set_rcvif(m, ifp);
779 m->m_len = m->m_pkthdr.len = len;
780 m_adj(m, ETHER_ALIGN);
781
782 if_percpuq_enqueue(ifp->if_percpuq, m);
783 ++pkts;
784
785 next:
786 index = RX_NEXT(index);
787
788 sc->sc_rx.cidx = (sc->sc_rx.cidx + 1) & 0xffff;
789 WR4(sc, GENET_RX_DMA_CONS_INDEX(qid), sc->sc_rx.cidx);
790 }
791
792 if (pkts != 0)
793 rnd_add_uint32(&sc->sc_rndsource, pkts);
794 }
795
796 static void
797 genet_txintr(struct genet_softc *sc, int qid)
798 {
799 struct ifnet *ifp = &sc->sc_ec.ec_if;
800 int cidx, i, pkts = 0;
801
802 cidx = RD4(sc, GENET_TX_DMA_CONS_INDEX(qid)) & 0xffff;
803 i = sc->sc_tx.cidx % TX_DESC_COUNT;
804 while (sc->sc_tx.cidx != cidx) {
805 pkts += genet_free_txbuf(sc, i);
806 i = TX_NEXT(i);
807 sc->sc_tx.cidx = (sc->sc_tx.cidx + 1) & 0xffff;
808 }
809
810 if (pkts != 0) {
811 if_statadd(ifp, if_opackets, pkts);
812 rnd_add_uint32(&sc->sc_rndsource, pkts);
813 }
814
815 if_schedule_deferred_start(ifp);
816 }
817
818 static void
819 genet_start_locked(struct genet_softc *sc)
820 {
821 struct ifnet *ifp = &sc->sc_ec.ec_if;
822 struct mbuf *m;
823 int nsegs, index, cnt;
824
825 GENET_ASSERT_TXLOCKED(sc);
826
827 if ((ifp->if_flags & IFF_RUNNING) == 0)
828 return;
829
830 const int qid = GENET_DMA_DEFAULT_QUEUE;
831
832 index = sc->sc_tx.pidx % TX_DESC_COUNT;
833 cnt = 0;
834
835 sc->sc_tx.queued = (RD4(sc, GENET_TX_DMA_PROD_INDEX(qid))
836 - sc->sc_tx.cidx) & 0xffff;
837
838 /* At least one descriptor free ? */
839 if (sc->sc_tx.queued >= TX_DESC_COUNT - 1)
840 return;
841
842 for (;;) {
843 IFQ_POLL(&ifp->if_snd, m);
844 if (m == NULL)
845 break;
846
847 nsegs = genet_setup_txbuf(sc, index, m);
848 if (nsegs <= 0) {
849 if (nsegs == -2) {
850 IFQ_DEQUEUE(&ifp->if_snd, m);
851 m_freem(m);
852 continue;
853 }
854 break;
855 }
856
857 IFQ_DEQUEUE(&ifp->if_snd, m);
858 bpf_mtap(ifp, m, BPF_D_OUT);
859
860 index = TX_SKIP(index, nsegs);
861 sc->sc_tx.queued += nsegs;
862 sc->sc_tx.pidx = (sc->sc_tx.pidx + nsegs) & 0xffff;
863 cnt++;
864 }
865
866 if (cnt != 0)
867 WR4(sc, GENET_TX_DMA_PROD_INDEX(qid), sc->sc_tx.pidx);
868 }
869
870 static void
871 genet_start(struct ifnet *ifp)
872 {
873 struct genet_softc *sc = ifp->if_softc;
874
875 GENET_TXLOCK(sc);
876 genet_start_locked(sc);
877 GENET_TXUNLOCK(sc);
878 }
879
880 int
881 genet_intr(void *arg)
882 {
883 struct genet_softc *sc = arg;
884 uint32_t val;
885
886 val = RD4(sc, GENET_INTRL2_CPU_STAT);
887 val &= ~RD4(sc, GENET_INTRL2_CPU_STAT_MASK);
888 WR4(sc, GENET_INTRL2_CPU_CLEAR, val);
889
890 if (val & GENET_IRQ_RXDMA_DONE) {
891 GENET_LOCK(sc);
892 genet_rxintr(sc, GENET_DMA_DEFAULT_QUEUE);
893 GENET_UNLOCK(sc);
894 }
895
896 if (val & GENET_IRQ_TXDMA_DONE) {
897 genet_txintr(sc, GENET_DMA_DEFAULT_QUEUE);
898 }
899
900 return 1;
901 }
902
903 static int
904 genet_ioctl(struct ifnet *ifp, u_long cmd, void *data)
905 {
906 struct genet_softc *sc = ifp->if_softc;
907 int error, s;
908
909 #ifndef GENET_MPSAFE
910 s = splnet();
911 #endif
912
913 switch (cmd) {
914 default:
915 #ifdef GENET_MPSAFE
916 s = splnet();
917 #endif
918 error = ether_ioctl(ifp, cmd, data);
919 #ifdef GENET_MPSAFE
920 splx(s);
921 #endif
922 if (error != ENETRESET)
923 break;
924
925 error = 0;
926
927 if (cmd == SIOCSIFCAP)
928 error = if_init(ifp);
929 else if (cmd != SIOCADDMULTI && cmd != SIOCDELMULTI)
930 ;
931 else if ((ifp->if_flags & IFF_RUNNING) != 0) {
932 GENET_LOCK(sc);
933 genet_setup_rxfilter(sc);
934 GENET_UNLOCK(sc);
935 }
936 break;
937 }
938
939 #ifndef GENET_MPSAFE
940 splx(s);
941 #endif
942
943 return error;
944 }
945
946 static void
947 genet_get_eaddr(struct genet_softc *sc, uint8_t *eaddr)
948 {
949 prop_dictionary_t prop = device_properties(sc->sc_dev);
950 uint32_t maclo, machi, val;
951 prop_data_t eaprop;
952
953 eaprop = prop_dictionary_get(prop, "mac-address");
954 if (eaprop != NULL) {
955 KASSERT(prop_object_type(eaprop) == PROP_TYPE_DATA);
956 KASSERT(prop_data_size(eaprop) == ETHER_ADDR_LEN);
957 memcpy(eaddr, prop_data_value(eaprop),
958 ETHER_ADDR_LEN);
959 return;
960 }
961
962 maclo = machi = 0;
963
964 val = RD4(sc, GENET_SYS_RBUF_FLUSH_CTRL);
965 if ((val & GENET_SYS_RBUF_FLUSH_RESET) == 0) {
966 maclo = RD4(sc, GENET_UMAC_MAC0);
967 machi = RD4(sc, GENET_UMAC_MAC1) & 0xffff;
968 }
969
970 if (maclo == 0 && machi == 0) {
971 /* Create one */
972 maclo = 0x00f2 | (cprng_strong32() & 0xffff0000);
973 machi = cprng_strong32() & 0xffff;
974 }
975
976 eaddr[0] = (maclo >> 24) & 0xff;
977 eaddr[1] = (maclo >> 16) & 0xff;
978 eaddr[2] = (maclo >> 8) & 0xff;
979 eaddr[3] = (maclo >> 0) & 0xff;
980 eaddr[4] = (machi >> 8) & 0xff;
981 eaddr[5] = (machi >> 0) & 0xff;
982 }
983
984 static int
985 genet_setup_dma(struct genet_softc *sc, int qid)
986 {
987 struct mbuf *m;
988 int error, i;
989
990 /* Setup TX ring */
991 sc->sc_tx.buf_tag = sc->sc_dmat;
992 for (i = 0; i < TX_DESC_COUNT; i++) {
993 error = bus_dmamap_create(sc->sc_tx.buf_tag, MCLBYTES,
994 TX_MAX_SEGS, MCLBYTES, 0, BUS_DMA_WAITOK,
995 &sc->sc_tx.buf_map[i].map);
996 if (error != 0) {
997 device_printf(sc->sc_dev,
998 "cannot create TX buffer map\n");
999 return error;
1000 }
1001 }
1002
1003 /* Setup RX ring */
1004 sc->sc_rx.buf_tag = sc->sc_dmat;
1005 for (i = 0; i < RX_DESC_COUNT; i++) {
1006 error = bus_dmamap_create(sc->sc_rx.buf_tag, MCLBYTES,
1007 1, MCLBYTES, 0, BUS_DMA_WAITOK,
1008 &sc->sc_rx.buf_map[i].map);
1009 if (error != 0) {
1010 device_printf(sc->sc_dev,
1011 "cannot create RX buffer map\n");
1012 return error;
1013 }
1014 if ((m = genet_alloc_mbufcl(sc)) == NULL) {
1015 device_printf(sc->sc_dev, "cannot allocate RX mbuf\n");
1016 return ENOMEM;
1017 }
1018 error = genet_setup_rxbuf(sc, i, m);
1019 if (error != 0) {
1020 device_printf(sc->sc_dev, "cannot create RX buffer\n");
1021 return error;
1022 }
1023 }
1024
1025 return 0;
1026 }
1027
1028 static void
1029 genet_claim_rxring(struct genet_softc *sc, int qid)
1030 {
1031 struct mbuf *m;
1032 int i;
1033
1034 /* Claim mbufs from RX ring */
1035 for (i = 0; i < RX_DESC_COUNT; i++) {
1036 m = sc->sc_rx.buf_map[i].mbuf;
1037 if (m != NULL) {
1038 MCLAIM(m, &sc->sc_ec.ec_rx_mowner);
1039 }
1040 }
1041 }
1042
1043 int
1044 genet_attach(struct genet_softc *sc)
1045 {
1046 struct mii_data *mii = &sc->sc_mii;
1047 struct ifnet *ifp = &sc->sc_ec.ec_if;
1048 uint8_t eaddr[ETHER_ADDR_LEN];
1049 u_int maj, min;
1050 int mii_flags = 0;
1051
1052 const uint32_t rev = RD4(sc, GENET_SYS_REV_CTRL);
1053 min = __SHIFTOUT(rev, SYS_REV_MINOR);
1054 maj = __SHIFTOUT(rev, SYS_REV_MAJOR);
1055 if (maj == 0)
1056 maj++;
1057 else if (maj == 5 || maj == 6)
1058 maj--;
1059
1060 if (maj != 5) {
1061 aprint_error(": GENETv%d.%d not supported\n", maj, min);
1062 return ENXIO;
1063 }
1064
1065 switch (sc->sc_phy_mode) {
1066 case GENET_PHY_MODE_RGMII_TXID:
1067 mii_flags |= MIIF_TXID;
1068 break;
1069 case GENET_PHY_MODE_RGMII_RXID:
1070 mii_flags |= MIIF_RXID;
1071 break;
1072 case GENET_PHY_MODE_RGMII_ID:
1073 mii_flags |= MIIF_RXID | MIIF_TXID;
1074 break;
1075 case GENET_PHY_MODE_RGMII:
1076 default:
1077 break;
1078 }
1079
1080 aprint_naive("\n");
1081 aprint_normal(": GENETv%d.%d\n", maj, min);
1082
1083 mutex_init(&sc->sc_lock, MUTEX_DEFAULT, IPL_NET);
1084 mutex_init(&sc->sc_txlock, MUTEX_DEFAULT, IPL_NET);
1085 callout_init(&sc->sc_stat_ch, CALLOUT_FLAGS);
1086 callout_setfunc(&sc->sc_stat_ch, genet_tick, sc);
1087
1088 genet_get_eaddr(sc, eaddr);
1089 aprint_normal_dev(sc->sc_dev, "Ethernet address %s\n", ether_sprintf(eaddr));
1090
1091 /* Soft reset EMAC core */
1092 genet_reset(sc);
1093
1094 /* Setup DMA descriptors */
1095 if (genet_setup_dma(sc, GENET_DMA_DEFAULT_QUEUE) != 0) {
1096 aprint_error_dev(sc->sc_dev, "failed to setup DMA descriptors\n");
1097 return EINVAL;
1098 }
1099
1100 /* Setup ethernet interface */
1101 ifp->if_softc = sc;
1102 snprintf(ifp->if_xname, IFNAMSIZ, "%s", device_xname(sc->sc_dev));
1103 ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST;
1104 #ifdef GENET_MPSAFE
1105 ifp->if_extflags = IFEF_MPSAFE;
1106 #endif
1107 ifp->if_start = genet_start;
1108 ifp->if_ioctl = genet_ioctl;
1109 ifp->if_init = genet_init;
1110 ifp->if_stop = genet_stop;
1111 ifp->if_capabilities = 0;
1112 ifp->if_capenable = ifp->if_capabilities;
1113 IFQ_SET_MAXLEN(&ifp->if_snd, IFQ_MAXLEN);
1114 IFQ_SET_READY(&ifp->if_snd);
1115
1116 /* 802.1Q VLAN-sized frames are supported */
1117 sc->sc_ec.ec_capabilities |= ETHERCAP_VLAN_MTU;
1118
1119 /* Attach MII driver */
1120 sc->sc_ec.ec_mii = mii;
1121 ifmedia_init(&mii->mii_media, 0, ether_mediachange, ether_mediastatus);
1122 mii->mii_ifp = ifp;
1123 mii->mii_readreg = genet_mii_readreg;
1124 mii->mii_writereg = genet_mii_writereg;
1125 mii->mii_statchg = genet_mii_statchg;
1126 mii_attach(sc->sc_dev, mii, 0xffffffff, sc->sc_phy_id, MII_OFFSET_ANY,
1127 mii_flags);
1128
1129 if (LIST_EMPTY(&mii->mii_phys)) {
1130 aprint_error_dev(sc->sc_dev, "no PHY found!\n");
1131 return ENOENT;
1132 }
1133 ifmedia_set(&mii->mii_media, IFM_ETHER | IFM_AUTO);
1134
1135 /* Attach interface */
1136 if_attach(ifp);
1137 if_deferred_start_init(ifp, NULL);
1138
1139 /* Attach ethernet interface */
1140 ether_ifattach(ifp, eaddr);
1141
1142 /* MBUFTRACE */
1143 genet_claim_rxring(sc, GENET_DMA_DEFAULT_QUEUE);
1144
1145 rnd_attach_source(&sc->sc_rndsource, ifp->if_xname, RND_TYPE_NET,
1146 RND_FLAG_DEFAULT);
1147
1148 return 0;
1149 }
1150
1151 #ifdef DDB
1152 void genet_debug(void);
1153
1154 void
1155 genet_debug(void)
1156 {
1157 device_t dev = device_find_by_xname("genet0");
1158 if (dev == NULL)
1159 return;
1160
1161 struct genet_softc * const sc = device_private(dev);
1162 const int qid = GENET_DMA_DEFAULT_QUEUE;
1163
1164 printf("TX CIDX = %08x (soft)\n", sc->sc_tx.cidx);
1165 printf("TX CIDX = %08x\n", RD4(sc, GENET_TX_DMA_CONS_INDEX(qid)));
1166 printf("TX PIDX = %08x (soft)\n", sc->sc_tx.pidx);
1167 printf("TX PIDX = %08x\n", RD4(sc, GENET_TX_DMA_PROD_INDEX(qid)));
1168
1169 printf("RX CIDX = %08x (soft)\n", sc->sc_rx.cidx);
1170 printf("RX CIDX = %08x\n", RD4(sc, GENET_RX_DMA_CONS_INDEX(qid)));
1171 printf("RX PIDX = %08x (soft)\n", sc->sc_rx.pidx);
1172 printf("RX PIDX = %08x\n", RD4(sc, GENET_RX_DMA_PROD_INDEX(qid)));
1173 }
1174 #endif
1175