bcmgenetreg.h revision 1.3.2.1 1 1.3.2.1 thorpej /* $NetBSD: bcmgenetreg.h,v 1.3.2.1 2021/04/03 22:28:44 thorpej Exp $ */
2 1.1 jmcneill
3 1.1 jmcneill /*-
4 1.1 jmcneill * Copyright (c) 2020 Jared McNeill <jmcneill (at) invisible.ca>
5 1.1 jmcneill * All rights reserved.
6 1.1 jmcneill *
7 1.1 jmcneill * Redistribution and use in source and binary forms, with or without
8 1.1 jmcneill * modification, are permitted provided that the following conditions
9 1.1 jmcneill * are met:
10 1.1 jmcneill * 1. Redistributions of source code must retain the above copyright
11 1.1 jmcneill * notice, this list of conditions and the following disclaimer.
12 1.1 jmcneill * 2. Redistributions in binary form must reproduce the above copyright
13 1.1 jmcneill * notice, this list of conditions and the following disclaimer in the
14 1.1 jmcneill * documentation and/or other materials provided with the distribution.
15 1.1 jmcneill *
16 1.1 jmcneill * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
17 1.1 jmcneill * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
18 1.1 jmcneill * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
19 1.1 jmcneill * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
20 1.1 jmcneill * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING,
21 1.1 jmcneill * BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
22 1.1 jmcneill * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED
23 1.1 jmcneill * AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
24 1.1 jmcneill * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
25 1.1 jmcneill * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
26 1.1 jmcneill * SUCH DAMAGE.
27 1.1 jmcneill */
28 1.1 jmcneill
29 1.1 jmcneill /*
30 1.1 jmcneill * Broadcom GENETv5
31 1.1 jmcneill */
32 1.1 jmcneill
33 1.1 jmcneill #ifndef _BCMGENETREG_H
34 1.1 jmcneill #define _BCMGENETREG_H
35 1.1 jmcneill
36 1.1 jmcneill #define GENET_SYS_REV_CTRL 0x000
37 1.1 jmcneill #define SYS_REV_MAJOR __BITS(27,24)
38 1.1 jmcneill #define SYS_REV_MINOR __BITS(19,16)
39 1.1 jmcneill #define GENET_SYS_PORT_CTRL 0x004
40 1.1 jmcneill #define GENET_SYS_PORT_MODE_EXT_GPHY 3
41 1.1 jmcneill #define GENET_SYS_RBUF_FLUSH_CTRL 0x008
42 1.1 jmcneill #define GENET_SYS_RBUF_FLUSH_RESET __BIT(1)
43 1.1 jmcneill #define GENET_SYS_TBUF_FLUSH_CTRL 0x00c
44 1.1 jmcneill #define GENET_EXT_RGMII_OOB_CTRL 0x08c
45 1.1 jmcneill #define GENET_EXT_RGMII_OOB_ID_MODE_DISABLE __BIT(16)
46 1.1 jmcneill #define GENET_EXT_RGMII_OOB_RGMII_MODE_EN __BIT(6)
47 1.1 jmcneill #define GENET_EXT_RGMII_OOB_OOB_DISABLE __BIT(5)
48 1.1 jmcneill #define GENET_EXT_RGMII_OOB_RGMII_LINK __BIT(4)
49 1.1 jmcneill #define GENET_INTRL2_CPU_STAT 0x200
50 1.1 jmcneill #define GENET_INTRL2_CPU_CLEAR 0x208
51 1.1 jmcneill #define GENET_INTRL2_CPU_STAT_MASK 0x20c
52 1.1 jmcneill #define GENET_INTRL2_CPU_SET_MASK 0x210
53 1.1 jmcneill #define GENET_INTRL2_CPU_CLEAR_MASK 0x214
54 1.1 jmcneill #define GENET_IRQ_MDIO_ERROR __BIT(24)
55 1.1 jmcneill #define GENET_IRQ_MDIO_DONE __BIT(23)
56 1.1 jmcneill #define GENET_IRQ_TXDMA_DONE __BIT(16)
57 1.1 jmcneill #define GENET_IRQ_RXDMA_DONE __BIT(13)
58 1.1 jmcneill #define GENET_RBUF_CTRL 0x300
59 1.1 jmcneill #define GENET_RBUF_BAD_DIS __BIT(2)
60 1.1 jmcneill #define GENET_RBUF_ALIGN_2B __BIT(1)
61 1.1 jmcneill #define GENET_RBUF_64B_EN __BIT(0)
62 1.1 jmcneill #define GENET_RBUF_TBUF_SIZE_CTRL 0x3b4
63 1.1 jmcneill #define GENET_UMAC_CMD 0x808
64 1.1 jmcneill #define GENET_UMAC_CMD_LCL_LOOP_EN __BIT(15)
65 1.1 jmcneill #define GENET_UMAC_CMD_SW_RESET __BIT(13)
66 1.1 jmcneill #define GENET_UMAC_CMD_PROMISC __BIT(4)
67 1.1 jmcneill #define GENET_UMAC_CMD_SPEED __BITS(3,2)
68 1.1 jmcneill #define GENET_UMAC_CMD_SPEED_10 0
69 1.1 jmcneill #define GENET_UMAC_CMD_SPEED_100 1
70 1.1 jmcneill #define GENET_UMAC_CMD_SPEED_1000 2
71 1.1 jmcneill #define GENET_UMAC_CMD_RXEN __BIT(1)
72 1.1 jmcneill #define GENET_UMAC_CMD_TXEN __BIT(0)
73 1.1 jmcneill #define GENET_UMAC_MAC0 0x80c
74 1.1 jmcneill #define GENET_UMAC_MAC1 0x810
75 1.1 jmcneill #define GENET_UMAC_MAX_FRAME_LEN 0x814
76 1.1 jmcneill #define GENET_UMAC_TX_FLUSH 0xb34
77 1.1 jmcneill #define GENET_UMAC_MIB_CTRL 0xd80
78 1.1 jmcneill #define GENET_UMAC_MIB_RESET_TX __BIT(2)
79 1.1 jmcneill #define GENET_UMAC_MIB_RESET_RUNT __BIT(1)
80 1.1 jmcneill #define GENET_UMAC_MIB_RESET_RX __BIT(0)
81 1.1 jmcneill #define GENET_MDIO_CMD 0xe14
82 1.1 jmcneill #define GENET_MDIO_START_BUSY __BIT(29)
83 1.1 jmcneill #define GENET_MDIO_READ __BIT(27)
84 1.1 jmcneill #define GENET_MDIO_WRITE __BIT(26)
85 1.1 jmcneill #define GENET_MDIO_PMD __BITS(25,21)
86 1.1 jmcneill #define GENET_MDIO_REG __BITS(20,16)
87 1.1 jmcneill #define GENET_UMAC_MDF_CTRL 0xe50
88 1.2 jmcneill #define GENET_UMAC_MDF_ADDR0(n) (0xe54 + (n) * 0x8)
89 1.2 jmcneill #define GENET_UMAC_MDF_ADDR1(n) (0xe58 + (n) * 0x8)
90 1.1 jmcneill
91 1.1 jmcneill #define GENET_DMA_DESC_COUNT 256
92 1.1 jmcneill #define GENET_DMA_DESC_SIZE 12
93 1.1 jmcneill #define GENET_DMA_DEFAULT_QUEUE 16
94 1.1 jmcneill
95 1.1 jmcneill #define GENET_DMA_RING_SIZE 0x40
96 1.1 jmcneill #define GENET_DMA_RINGS_SIZE (GENET_DMA_RING_SIZE * (GENET_DMA_DEFAULT_QUEUE + 1))
97 1.1 jmcneill
98 1.1 jmcneill #define GENET_RX_BASE 0x2000
99 1.1 jmcneill #define GENET_TX_BASE 0x4000
100 1.1 jmcneill
101 1.1 jmcneill #define GENET_RX_DMA_RINGBASE(qid) (GENET_RX_BASE + 0xc00 + GENET_DMA_RING_SIZE * (qid))
102 1.1 jmcneill #define GENET_RX_DMA_WRITE_PTR_LO(qid) (GENET_RX_DMA_RINGBASE(qid) + 0x00)
103 1.1 jmcneill #define GENET_RX_DMA_WRITE_PTR_HI(qid) (GENET_RX_DMA_RINGBASE(qid) + 0x04)
104 1.1 jmcneill #define GENET_RX_DMA_PROD_INDEX(qid) (GENET_RX_DMA_RINGBASE(qid) + 0x08)
105 1.1 jmcneill #define GENET_RX_DMA_CONS_INDEX(qid) (GENET_RX_DMA_RINGBASE(qid) + 0x0c)
106 1.1 jmcneill #define GENET_RX_DMA_RING_BUF_SIZE(qid) (GENET_RX_DMA_RINGBASE(qid) + 0x10)
107 1.1 jmcneill #define GENET_RX_DMA_RING_BUF_SIZE_DESC_COUNT __BITS(31,16)
108 1.1 jmcneill #define GENET_RX_DMA_RING_BUF_SIZE_BUF_LENGTH __BITS(15,0)
109 1.1 jmcneill #define GENET_RX_DMA_START_ADDR_LO(qid) (GENET_RX_DMA_RINGBASE(qid) + 0x14)
110 1.1 jmcneill #define GENET_RX_DMA_START_ADDR_HI(qid) (GENET_RX_DMA_RINGBASE(qid) + 0x18)
111 1.1 jmcneill #define GENET_RX_DMA_END_ADDR_LO(qid) (GENET_RX_DMA_RINGBASE(qid) + 0x1c)
112 1.1 jmcneill #define GENET_RX_DMA_END_ADDR_HI(qid) (GENET_RX_DMA_RINGBASE(qid) + 0x20)
113 1.3.2.1 thorpej #define GENET_RX_DMA_MBUF_DONE_THRES(qid) (GENET_RX_DMA_RINGBASE(qid) + 0x24)
114 1.1 jmcneill #define GENET_RX_DMA_XON_XOFF_THRES(qid) (GENET_RX_DMA_RINGBASE(qid) + 0x28)
115 1.1 jmcneill #define GENET_RX_DMA_XON_XOFF_THRES_LO __BITS(31,16)
116 1.1 jmcneill #define GENET_RX_DMA_XON_XOFF_THRES_HI __BITS(15,0)
117 1.1 jmcneill #define GENET_RX_DMA_READ_PTR_LO(qid) (GENET_RX_DMA_RINGBASE(qid) + 0x2c)
118 1.1 jmcneill #define GENET_RX_DMA_READ_PTR_HI(qid) (GENET_RX_DMA_RINGBASE(qid) + 0x30)
119 1.1 jmcneill
120 1.1 jmcneill #define GENET_TX_DMA_RINGBASE(qid) (GENET_TX_BASE + 0xc00 + GENET_DMA_RING_SIZE * (qid))
121 1.1 jmcneill #define GENET_TX_DMA_READ_PTR_LO(qid) (GENET_TX_DMA_RINGBASE(qid) + 0x00)
122 1.1 jmcneill #define GENET_TX_DMA_READ_PTR_HI(qid) (GENET_TX_DMA_RINGBASE(qid) + 0x04)
123 1.1 jmcneill #define GENET_TX_DMA_CONS_INDEX(qid) (GENET_TX_DMA_RINGBASE(qid) + 0x08)
124 1.1 jmcneill #define GENET_TX_DMA_PROD_INDEX(qid) (GENET_TX_DMA_RINGBASE(qid) + 0x0c)
125 1.1 jmcneill #define GENET_TX_DMA_RING_BUF_SIZE(qid) (GENET_TX_DMA_RINGBASE(qid) + 0x10)
126 1.1 jmcneill #define GENET_TX_DMA_RING_BUF_SIZE_DESC_COUNT __BITS(31,16)
127 1.1 jmcneill #define GENET_TX_DMA_RING_BUF_SIZE_BUF_LENGTH __BITS(15,0)
128 1.1 jmcneill #define GENET_TX_DMA_START_ADDR_LO(qid) (GENET_TX_DMA_RINGBASE(qid) + 0x14)
129 1.1 jmcneill #define GENET_TX_DMA_START_ADDR_HI(qid) (GENET_TX_DMA_RINGBASE(qid) + 0x18)
130 1.1 jmcneill #define GENET_TX_DMA_END_ADDR_LO(qid) (GENET_TX_DMA_RINGBASE(qid) + 0x1c)
131 1.1 jmcneill #define GENET_TX_DMA_END_ADDR_HI(qid) (GENET_TX_DMA_RINGBASE(qid) + 0x20)
132 1.1 jmcneill #define GENET_TX_DMA_MBUF_DONE_THRES(qid) (GENET_TX_DMA_RINGBASE(qid) + 0x24)
133 1.1 jmcneill #define GENET_TX_DMA_FLOW_PERIOD(qid) (GENET_TX_DMA_RINGBASE(qid) + 0x28)
134 1.1 jmcneill #define GENET_TX_DMA_WRITE_PTR_LO(qid) (GENET_TX_DMA_RINGBASE(qid) + 0x2c)
135 1.1 jmcneill #define GENET_TX_DMA_WRITE_PTR_HI(qid) (GENET_TX_DMA_RINGBASE(qid) + 0x30)
136 1.1 jmcneill
137 1.1 jmcneill #define GENET_RX_DESC_STATUS(idx) (GENET_RX_BASE + GENET_DMA_DESC_SIZE * (idx) + 0x00)
138 1.1 jmcneill #define GENET_RX_DESC_STATUS_BUFLEN __BITS(27,16)
139 1.1 jmcneill #define GENET_RX_DESC_STATUS_OWN __BIT(15)
140 1.1 jmcneill #define GENET_RX_DESC_STATUS_EOP __BIT(14)
141 1.1 jmcneill #define GENET_RX_DESC_STATUS_SOP __BIT(13)
142 1.3 jmcneill #define GENET_RX_DESC_STATUS_ALL_ERRS __BITS(4,0)
143 1.3 jmcneill #define GENET_RX_DESC_STATUS_LEN_ERR __BIT(4)
144 1.3 jmcneill #define GENET_RX_DESC_STATUS_FRAME_ERR __BIT(3)
145 1.3 jmcneill #define GENET_RX_DESC_STATUS_RX_ERR __BIT(2)
146 1.3 jmcneill #define GENET_RX_DESC_STATUS_CRC_ERR __BIT(1)
147 1.3 jmcneill #define GENET_RX_DESC_STATUS_OVRUN_ERR __BIT(0)
148 1.1 jmcneill #define GENET_RX_DESC_ADDRESS_LO(idx) (GENET_RX_BASE + GENET_DMA_DESC_SIZE * (idx) + 0x04)
149 1.1 jmcneill #define GENET_RX_DESC_ADDRESS_HI(idx) (GENET_RX_BASE + GENET_DMA_DESC_SIZE * (idx) + 0x08)
150 1.1 jmcneill
151 1.1 jmcneill #define GENET_TX_DESC_STATUS(idx) (GENET_TX_BASE + GENET_DMA_DESC_SIZE * (idx) + 0x00)
152 1.1 jmcneill #define GENET_TX_DESC_STATUS_BUFLEN __BITS(27,16)
153 1.1 jmcneill #define GENET_TX_DESC_STATUS_OWN __BIT(15)
154 1.1 jmcneill #define GENET_TX_DESC_STATUS_EOP __BIT(14)
155 1.1 jmcneill #define GENET_TX_DESC_STATUS_SOP __BIT(13)
156 1.1 jmcneill #define GENET_TX_DESC_STATUS_QTAG __BITS(12,7)
157 1.1 jmcneill #define GENET_TX_DESC_STATUS_CRC __BIT(6)
158 1.1 jmcneill #define GENET_TX_DESC_ADDRESS_LO(idx) (GENET_TX_BASE + GENET_DMA_DESC_SIZE * (idx) + 0x04)
159 1.1 jmcneill #define GENET_TX_DESC_ADDRESS_HI(idx) (GENET_TX_BASE + GENET_DMA_DESC_SIZE * (idx) + 0x08)
160 1.1 jmcneill
161 1.1 jmcneill #define GENET_RX_DMA_RING_CFG (GENET_RX_BASE + 0x1040 + 0x00)
162 1.1 jmcneill #define GENET_RX_DMA_CTRL (GENET_RX_BASE + 0x1040 + 0x04)
163 1.1 jmcneill #define GENET_RX_DMA_CTRL_RBUF_EN(qid) __BIT((qid) + 1)
164 1.1 jmcneill #define GENET_RX_DMA_CTRL_EN __BIT(0)
165 1.1 jmcneill #define GENET_RX_SCB_BURST_SIZE (GENET_RX_BASE + 0x1040 + 0x0c)
166 1.3.2.1 thorpej #define GENET_RX_DMA_RING_TIMEOUT(qid) (GENET_RX_BASE + 0x1040 + 0x2c + 4 * (qid))
167 1.1 jmcneill
168 1.1 jmcneill #define GENET_TX_DMA_RING_CFG (GENET_TX_BASE + 0x1040 + 0x00)
169 1.1 jmcneill #define GENET_TX_DMA_CTRL (GENET_TX_BASE + 0x1040 + 0x04)
170 1.1 jmcneill #define GENET_TX_DMA_CTRL_RBUF_EN(qid) __BIT((qid) + 1)
171 1.1 jmcneill #define GENET_TX_DMA_CTRL_EN __BIT(0)
172 1.1 jmcneill #define GENET_TX_SCB_BURST_SIZE (GENET_TX_BASE + 0x1040 + 0x0c)
173 1.3.2.1 thorpej #define GENET_TX_DMA_RING_TIMEOUT(qid) (GENET_TX_BASE + 0x1040 + 0x2c + 4 * (qid))
174 1.3.2.1 thorpej
175 1.3.2.1 thorpej /* GENET_RX_DMA_MBUF_DONE_THRES, GENET_TX_DMA_MBUF_DONE_THRES */
176 1.3.2.1 thorpej #define GENET_INTR_THRESHOLD_MASK __BITS(0,8)
177 1.3.2.1 thorpej /* GENET_RX_DMA_RING_TIMEOUT, GENET_TX_DMA_RING_TIMEOUT */
178 1.3.2.1 thorpej #define GENET_DMA_RING_TIMEOUT_MASK __BITS(0,15)
179 1.1 jmcneill
180 1.1 jmcneill #endif /* !_BCMGENETREG_H */
181