Home | History | Annotate | Line # | Download | only in ic
bwi.c revision 1.16
      1  1.16    dyoung /*	$NetBSD: bwi.c,v 1.16 2010/04/16 18:59:51 dyoung Exp $	*/
      2   1.2  macallan /*	$OpenBSD: bwi.c,v 1.74 2008/02/25 21:13:30 mglocker Exp $	*/
      3   1.1  macallan 
      4   1.1  macallan /*
      5   1.1  macallan  * Copyright (c) 2007 The DragonFly Project.  All rights reserved.
      6   1.1  macallan  *
      7   1.1  macallan  * This code is derived from software contributed to The DragonFly Project
      8   1.1  macallan  * by Sepherosa Ziehau <sepherosa (at) gmail.com>
      9   1.1  macallan  *
     10   1.1  macallan  * Redistribution and use in source and binary forms, with or without
     11   1.1  macallan  * modification, are permitted provided that the following conditions
     12   1.1  macallan  * are met:
     13   1.1  macallan  *
     14   1.1  macallan  * 1. Redistributions of source code must retain the above copyright
     15   1.1  macallan  *    notice, this list of conditions and the following disclaimer.
     16   1.1  macallan  * 2. Redistributions in binary form must reproduce the above copyright
     17   1.1  macallan  *    notice, this list of conditions and the following disclaimer in
     18   1.1  macallan  *    the documentation and/or other materials provided with the
     19   1.1  macallan  *    distribution.
     20   1.1  macallan  * 3. Neither the name of The DragonFly Project nor the names of its
     21   1.1  macallan  *    contributors may be used to endorse or promote products derived
     22   1.1  macallan  *    from this software without specific, prior written permission.
     23   1.1  macallan  *
     24   1.1  macallan  * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
     25   1.1  macallan  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
     26   1.1  macallan  * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS
     27   1.1  macallan  * FOR A PARTICULAR PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE
     28   1.1  macallan  * COPYRIGHT HOLDERS OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT,
     29   1.1  macallan  * INCIDENTAL, SPECIAL, EXEMPLARY OR CONSEQUENTIAL DAMAGES (INCLUDING,
     30   1.1  macallan  * BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
     31   1.1  macallan  * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED
     32   1.1  macallan  * AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
     33   1.1  macallan  * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT
     34   1.1  macallan  * OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
     35   1.1  macallan  * SUCH DAMAGE.
     36   1.1  macallan  *
     37   1.1  macallan  * $DragonFly: src/sys/dev/netif/bwi/bwimac.c,v 1.1 2007/09/08 06:15:54 sephe Exp $
     38   1.1  macallan  */
     39   1.1  macallan 
     40   1.2  macallan /*
     41   1.2  macallan  * Broadcom AirForce BCM43xx IEEE 802.11b/g wireless network driver
     42   1.2  macallan  * Generic back end
     43   1.2  macallan  */
     44   1.2  macallan 
     45   1.2  macallan /* [TRC: XXX Names beginning with `bwi_ieee80211_*' are those that I
     46   1.2  macallan    think should be in NetBSD's generic 802.11 code, not in this
     47   1.2  macallan    driver.] */
     48   1.2  macallan 
     49   1.1  macallan 
     50   1.1  macallan #include <sys/cdefs.h>
     51  1.16    dyoung __KERNEL_RCSID(0, "$NetBSD: bwi.c,v 1.16 2010/04/16 18:59:51 dyoung Exp $");
     52   1.2  macallan 
     53   1.1  macallan #include <sys/param.h>
     54   1.2  macallan #include <sys/callout.h>
     55   1.1  macallan #include <sys/device.h>
     56   1.1  macallan #include <sys/kernel.h>
     57   1.1  macallan #include <sys/malloc.h>
     58   1.1  macallan #include <sys/mbuf.h>
     59   1.1  macallan #include <sys/socket.h>
     60   1.1  macallan #include <sys/sockio.h>
     61   1.2  macallan #include <sys/sysctl.h>
     62   1.1  macallan #include <sys/systm.h>
     63  1.16    dyoung #include <sys/bus.h>
     64   1.1  macallan 
     65   1.1  macallan #include <machine/endian.h>
     66   1.2  macallan 
     67   1.2  macallan #include <dev/firmload.h>
     68   1.1  macallan 
     69   1.1  macallan #include <net/if.h>
     70   1.1  macallan #include <net/if_dl.h>
     71   1.2  macallan #include <net/if_ether.h>
     72   1.1  macallan #include <net/if_media.h>
     73   1.1  macallan 
     74   1.1  macallan #include <net/bpf.h>
     75   1.1  macallan 
     76   1.1  macallan #include <net80211/ieee80211_var.h>
     77   1.2  macallan /* [TRC: XXX amrr] */
     78   1.1  macallan #include <net80211/ieee80211_amrr.h>
     79   1.1  macallan #include <net80211/ieee80211_radiotap.h>
     80   1.1  macallan 
     81   1.1  macallan #include <dev/ic/bwireg.h>
     82   1.1  macallan #include <dev/ic/bwivar.h>
     83   1.1  macallan 
     84   1.2  macallan #define BWI_DEBUG 1
     85   1.1  macallan #ifdef BWI_DEBUG
     86   1.2  macallan 
     87   1.2  macallan int bwi_debug = ~BWI_DBG_INTR;
     88   1.2  macallan 
     89   1.2  macallan /* [TRC: XXX I think this is wrong.] */
     90   1.2  macallan 
     91   1.2  macallan #define DPRINTF(sc, dbg, fmt, ...)					\
     92   1.2  macallan do {									\
     93   1.2  macallan 	if ((sc)->sc_debug & (dbg))					\
     94  1.10    cegger 		aprint_debug_dev((sc)->sc_dev, fmt, ##__VA_ARGS__);	\
     95   1.2  macallan } while (0)
     96   1.2  macallan 
     97   1.2  macallan #else	/* !BWI_DEBUG */
     98   1.2  macallan 
     99   1.2  macallan #define DPRINTF(sc, dbg, fmt, ...)	((void)0)
    100   1.2  macallan 
    101   1.2  macallan #endif	/* BWI_DEBUG */
    102   1.1  macallan 
    103   1.1  macallan /* XXX temporary porting goop */
    104   1.1  macallan #include <dev/pci/pcireg.h>
    105   1.1  macallan #include <dev/pci/pcivar.h>
    106   1.1  macallan #include <dev/pci/pcidevs.h>
    107   1.1  macallan 
    108   1.1  macallan /* XXX does not belong here */
    109   1.1  macallan #define IEEE80211_OFDM_PLCP_RATE_MASK	0x0000000f
    110   1.1  macallan #define IEEE80211_OFDM_PLCP_LEN_MASK	0x0001ffe0
    111   1.1  macallan 
    112   1.1  macallan /*
    113   1.2  macallan  * Contention window (slots).  [TRC: dfly/net80211/80211.h]
    114   1.1  macallan  */
    115   1.1  macallan #define IEEE80211_CW_MAX	1023	/* aCWmax */
    116   1.1  macallan #define IEEE80211_CW_MIN_0	31	/* DS/CCK aCWmin, ERP aCWmin(0) */
    117   1.1  macallan #define IEEE80211_CW_MIN_1	15	/* OFDM aCWmin, ERP aCWmin(1) */
    118   1.1  macallan 
    119   1.2  macallan /*
    120   1.2  macallan  * Slot time (microseconds).  [TRC: dfly/net80211/80211.h]
    121   1.2  macallan  */
    122   1.2  macallan #define IEEE80211_DUR_SLOT      20      /* DS/CCK slottime, ERP long slottime */
    123   1.2  macallan #define IEEE80211_DUR_SHSLOT    9       /* ERP short slottime */
    124   1.2  macallan #define IEEE80211_DUR_OFDM_SLOT 9       /* OFDM slottime */
    125   1.2  macallan 
    126   1.1  macallan #define __unused __attribute__((__unused__))
    127   1.1  macallan 
    128   1.1  macallan /* XXX end porting goop */
    129   1.1  macallan 
    130   1.1  macallan /* MAC */
    131   1.1  macallan struct bwi_retry_lim {
    132   1.1  macallan 	uint16_t	shretry;
    133   1.1  macallan 	uint16_t	shretry_fb;
    134   1.1  macallan 	uint16_t	lgretry;
    135   1.1  macallan 	uint16_t	lgretry_fb;
    136   1.1  macallan };
    137   1.1  macallan 
    138   1.1  macallan struct bwi_clock_freq {
    139   1.1  macallan 	uint		clkfreq_min;
    140   1.1  macallan 	uint		clkfreq_max;
    141   1.1  macallan };
    142   1.1  macallan 
    143   1.1  macallan /* XXX does not belong here */
    144   1.1  macallan struct ieee80211_ds_plcp_hdr {
    145   1.1  macallan 	uint8_t		i_signal;
    146   1.1  macallan 	uint8_t		i_service;
    147   1.1  macallan 	uint16_t	i_length;
    148   1.1  macallan 	uint16_t	i_crc;
    149   1.1  macallan } __packed;
    150   1.1  macallan 
    151   1.2  macallan static void	 bwi_sysctlattach(struct bwi_softc *);
    152   1.2  macallan 
    153   1.1  macallan /* MAC */
    154   1.2  macallan static void	 bwi_tmplt_write_4(struct bwi_mac *, uint32_t, uint32_t);
    155   1.2  macallan static void	 bwi_hostflags_write(struct bwi_mac *, uint64_t);
    156   1.2  macallan static uint64_t	 bwi_hostflags_read(struct bwi_mac *);
    157   1.2  macallan static uint16_t	 bwi_memobj_read_2(struct bwi_mac *, uint16_t, uint16_t);
    158   1.2  macallan static uint32_t	 bwi_memobj_read_4(struct bwi_mac *, uint16_t, uint16_t);
    159   1.2  macallan static void	 bwi_memobj_write_2(struct bwi_mac *, uint16_t, uint16_t,
    160   1.1  macallan 		     uint16_t);
    161   1.2  macallan static void	 bwi_memobj_write_4(struct bwi_mac *, uint16_t, uint16_t,
    162   1.1  macallan 		     uint32_t);
    163   1.2  macallan static int	 bwi_mac_lateattach(struct bwi_mac *);
    164   1.2  macallan static int	 bwi_mac_init(struct bwi_mac *);
    165   1.2  macallan static void	 bwi_mac_reset(struct bwi_mac *, int);
    166   1.2  macallan static void	 bwi_mac_set_tpctl_11bg(struct bwi_mac *,
    167   1.1  macallan 		     const struct bwi_tpctl *);
    168   1.2  macallan static int	 bwi_mac_test(struct bwi_mac *);
    169   1.2  macallan static void	 bwi_mac_setup_tpctl(struct bwi_mac *);
    170   1.2  macallan static void	 bwi_mac_dummy_xmit(struct bwi_mac *);
    171   1.2  macallan static void	 bwi_mac_init_tpctl_11bg(struct bwi_mac *);
    172   1.2  macallan static void	 bwi_mac_detach(struct bwi_mac *);
    173   1.2  macallan static int	 bwi_mac_fw_alloc(struct bwi_mac *);
    174   1.2  macallan static void	 bwi_mac_fw_free(struct bwi_mac *);
    175   1.2  macallan static int	 bwi_mac_fw_image_alloc(struct bwi_mac *, const char *,
    176   1.2  macallan     		     int idx, struct bwi_fw_image *, uint8_t);
    177   1.2  macallan static void	 bwi_mac_fw_image_free(struct bwi_mac *, struct bwi_fw_image *);
    178   1.2  macallan static int	 bwi_mac_fw_load(struct bwi_mac *);
    179   1.2  macallan static int	 bwi_mac_gpio_init(struct bwi_mac *);
    180   1.2  macallan static int	 bwi_mac_gpio_fini(struct bwi_mac *);
    181   1.2  macallan static int	 bwi_mac_fw_load_iv(struct bwi_mac *,
    182   1.2  macallan 		     const struct bwi_fw_image *);
    183   1.2  macallan static int	 bwi_mac_fw_init(struct bwi_mac *);
    184   1.2  macallan static void	 bwi_mac_opmode_init(struct bwi_mac *);
    185   1.2  macallan static void	 bwi_mac_hostflags_init(struct bwi_mac *);
    186   1.2  macallan static void	 bwi_mac_bss_param_init(struct bwi_mac *);
    187   1.2  macallan static void	 bwi_mac_set_retry_lim(struct bwi_mac *,
    188   1.1  macallan 		     const struct bwi_retry_lim *);
    189   1.2  macallan static void	 bwi_mac_set_ackrates(struct bwi_mac *,
    190   1.1  macallan 		     const struct ieee80211_rateset *);
    191   1.2  macallan static int	 bwi_mac_start(struct bwi_mac *);
    192   1.2  macallan static int	 bwi_mac_stop(struct bwi_mac *);
    193   1.2  macallan static int	 bwi_mac_config_ps(struct bwi_mac *);
    194   1.2  macallan static void	 bwi_mac_reset_hwkeys(struct bwi_mac *);
    195   1.2  macallan static void	 bwi_mac_shutdown(struct bwi_mac *);
    196   1.2  macallan static int	 bwi_mac_get_property(struct bwi_mac *);
    197   1.2  macallan static void	 bwi_mac_updateslot(struct bwi_mac *, int);
    198   1.2  macallan static int	 bwi_mac_attach(struct bwi_softc *, int, uint8_t);
    199   1.2  macallan static void	 bwi_mac_balance_atten(int *, int *);
    200   1.2  macallan static void	 bwi_mac_adjust_tpctl(struct bwi_mac *, int, int);
    201   1.2  macallan static void	 bwi_mac_calibrate_txpower(struct bwi_mac *,
    202   1.1  macallan 		     enum bwi_txpwrcb_type);
    203   1.2  macallan static void	 bwi_mac_lock(struct bwi_mac *);
    204   1.2  macallan static void	 bwi_mac_unlock(struct bwi_mac *);
    205   1.2  macallan static void	 bwi_mac_set_promisc(struct bwi_mac *, int);
    206   1.1  macallan 
    207   1.1  macallan /* PHY */
    208   1.2  macallan static void	 bwi_phy_write(struct bwi_mac *, uint16_t, uint16_t);
    209   1.2  macallan static uint16_t	 bwi_phy_read(struct bwi_mac *, uint16_t);
    210   1.2  macallan static int	 bwi_phy_attach(struct bwi_mac *);
    211   1.2  macallan static void	 bwi_phy_set_bbp_atten(struct bwi_mac *, uint16_t);
    212   1.2  macallan static int	 bwi_phy_calibrate(struct bwi_mac *);
    213   1.2  macallan static void	 bwi_tbl_write_2(struct bwi_mac *mac, uint16_t, uint16_t);
    214   1.2  macallan static void	 bwi_tbl_write_4(struct bwi_mac *mac, uint16_t, uint32_t);
    215   1.2  macallan static void	 bwi_nrssi_write(struct bwi_mac *, uint16_t, int16_t);
    216   1.2  macallan static int16_t	 bwi_nrssi_read(struct bwi_mac *, uint16_t);
    217   1.2  macallan static void	 bwi_phy_init_11a(struct bwi_mac *);
    218   1.2  macallan static void	 bwi_phy_init_11g(struct bwi_mac *);
    219   1.2  macallan static void	 bwi_phy_init_11b_rev2(struct bwi_mac *);
    220   1.2  macallan static void	 bwi_phy_init_11b_rev4(struct bwi_mac *);
    221   1.2  macallan static void	 bwi_phy_init_11b_rev5(struct bwi_mac *);
    222   1.2  macallan static void	 bwi_phy_init_11b_rev6(struct bwi_mac *);
    223   1.2  macallan static void	 bwi_phy_config_11g(struct bwi_mac *);
    224   1.2  macallan static void	 bwi_phy_config_agc(struct bwi_mac *);
    225   1.2  macallan static void	 bwi_set_gains(struct bwi_mac *, const struct bwi_gains *);
    226   1.2  macallan static void	 bwi_phy_clear_state(struct bwi_phy *);
    227   1.1  macallan 
    228   1.1  macallan /* RF */
    229   1.2  macallan static int16_t	 bwi_nrssi_11g(struct bwi_mac *);
    230   1.2  macallan static struct bwi_rf_lo
    231   1.1  macallan 		*bwi_get_rf_lo(struct bwi_mac *, uint16_t, uint16_t);
    232   1.2  macallan static int	 bwi_rf_lo_isused(struct bwi_mac *, const struct bwi_rf_lo *);
    233   1.2  macallan static void	 bwi_rf_write(struct bwi_mac *, uint16_t, uint16_t);
    234   1.2  macallan static uint16_t	 bwi_rf_read(struct bwi_mac *, uint16_t);
    235   1.2  macallan static int	 bwi_rf_attach(struct bwi_mac *);
    236   1.2  macallan static void	 bwi_rf_set_chan(struct bwi_mac *, uint, int);
    237   1.2  macallan static void	 bwi_rf_get_gains(struct bwi_mac *);
    238   1.2  macallan static void	 bwi_rf_init(struct bwi_mac *);
    239   1.2  macallan static void	 bwi_rf_off_11a(struct bwi_mac *);
    240   1.2  macallan static void	 bwi_rf_off_11bg(struct bwi_mac *);
    241   1.2  macallan static void	 bwi_rf_off_11g_rev5(struct bwi_mac *);
    242   1.2  macallan static void	 bwi_rf_workaround(struct bwi_mac *, uint);
    243   1.2  macallan static struct bwi_rf_lo
    244   1.1  macallan 		*bwi_rf_lo_find(struct bwi_mac *, const struct bwi_tpctl *);
    245   1.2  macallan static void	 bwi_rf_lo_adjust(struct bwi_mac *, const struct bwi_tpctl *);
    246   1.2  macallan static void	 bwi_rf_lo_write(struct bwi_mac *, const struct bwi_rf_lo *);
    247   1.2  macallan static int	 bwi_rf_gain_max_reached(struct bwi_mac *, int);
    248   1.2  macallan static uint16_t	 bwi_bitswap4(uint16_t);
    249   1.2  macallan static uint16_t	 bwi_phy812_value(struct bwi_mac *, uint16_t);
    250   1.2  macallan static void	 bwi_rf_init_bcm2050(struct bwi_mac *);
    251   1.2  macallan static uint16_t	 bwi_rf_calibval(struct bwi_mac *);
    252   1.2  macallan static int32_t	 _bwi_adjust_devide(int32_t, int32_t);
    253   1.2  macallan static int	 bwi_rf_calc_txpower(int8_t *, uint8_t, const int16_t[]);
    254   1.2  macallan static int	 bwi_rf_map_txpower(struct bwi_mac *);
    255   1.2  macallan static void	 bwi_rf_lo_update_11g(struct bwi_mac *);
    256   1.2  macallan static uint32_t	 bwi_rf_lo_devi_measure(struct bwi_mac *, uint16_t);
    257   1.2  macallan static uint16_t	 bwi_rf_get_tp_ctrl2(struct bwi_mac *);
    258   1.2  macallan static uint8_t	 _bwi_rf_lo_update_11g(struct bwi_mac *, uint16_t);
    259   1.2  macallan static void	 bwi_rf_lo_measure_11g(struct bwi_mac *,
    260   1.1  macallan 		     const struct bwi_rf_lo *, struct bwi_rf_lo *, uint8_t);
    261   1.2  macallan static void	 bwi_rf_calc_nrssi_slope_11b(struct bwi_mac *);
    262   1.2  macallan static void	 bwi_rf_set_nrssi_ofs_11g(struct bwi_mac *);
    263   1.2  macallan static void	 bwi_rf_calc_nrssi_slope_11g(struct bwi_mac *);
    264   1.2  macallan static void	 bwi_rf_init_sw_nrssi_table(struct bwi_mac *);
    265   1.2  macallan static void	 bwi_rf_init_hw_nrssi_table(struct bwi_mac *, uint16_t);
    266   1.2  macallan static void	 bwi_rf_set_nrssi_thr_11b(struct bwi_mac *);
    267   1.2  macallan static int32_t	 _nrssi_threshold(const struct bwi_rf *, int32_t);
    268   1.2  macallan static void	 bwi_rf_set_nrssi_thr_11g(struct bwi_mac *);
    269   1.2  macallan static void	 bwi_rf_clear_tssi(struct bwi_mac *);
    270   1.2  macallan static void	 bwi_rf_clear_state(struct bwi_rf *);
    271   1.2  macallan static void	 bwi_rf_on_11a(struct bwi_mac *);
    272   1.2  macallan static void	 bwi_rf_on_11bg(struct bwi_mac *);
    273   1.2  macallan static void	 bwi_rf_set_ant_mode(struct bwi_mac *, int);
    274   1.2  macallan static int	 bwi_rf_get_latest_tssi(struct bwi_mac *, int8_t[], uint16_t);
    275   1.2  macallan static int	 bwi_rf_tssi2dbm(struct bwi_mac *, int8_t, int8_t *);
    276   1.2  macallan static int	 bwi_rf_calc_rssi_bcm2050(struct bwi_mac *,
    277   1.1  macallan 		     const struct bwi_rxbuf_hdr *);
    278   1.2  macallan static int	 bwi_rf_calc_rssi_bcm2053(struct bwi_mac *,
    279   1.1  macallan 		     const struct bwi_rxbuf_hdr *);
    280   1.2  macallan static int	 bwi_rf_calc_rssi_bcm2060(struct bwi_mac *,
    281   1.1  macallan 		     const struct bwi_rxbuf_hdr *);
    282   1.2  macallan static uint16_t	 bwi_rf_lo_measure_11b(struct bwi_mac *);
    283   1.2  macallan static void	 bwi_rf_lo_update_11b(struct bwi_mac *);
    284   1.1  macallan 
    285   1.1  macallan /* INTERFACE */
    286   1.2  macallan static uint16_t	 bwi_read_sprom(struct bwi_softc *, uint16_t);
    287   1.2  macallan static void	 bwi_setup_desc32(struct bwi_softc *, struct bwi_desc32 *, int,
    288   1.1  macallan 		     int, bus_addr_t, int, int);
    289   1.2  macallan static void	 bwi_power_on(struct bwi_softc *, int);
    290   1.2  macallan static int	 bwi_power_off(struct bwi_softc *, int);
    291   1.2  macallan static int	 bwi_regwin_switch(struct bwi_softc *, struct bwi_regwin *,
    292   1.1  macallan 		     struct bwi_regwin **);
    293   1.2  macallan static int	 bwi_regwin_select(struct bwi_softc *, int);
    294   1.2  macallan static void	 bwi_regwin_info(struct bwi_softc *, uint16_t *, uint8_t *);
    295   1.2  macallan static void	 bwi_led_attach(struct bwi_softc *);
    296   1.2  macallan static void	 bwi_led_newstate(struct bwi_softc *, enum ieee80211_state);
    297   1.2  macallan static uint16_t	 bwi_led_onoff(const struct bwi_led *, uint16_t, int);
    298   1.2  macallan static void	 bwi_led_event(struct bwi_softc *, int);
    299   1.2  macallan static void	 bwi_led_blink_start(struct bwi_softc *, int, int);
    300   1.2  macallan static void	 bwi_led_blink_next(void *);
    301   1.2  macallan static void	 bwi_led_blink_end(void *);
    302   1.2  macallan static int	 bwi_bbp_attach(struct bwi_softc *);
    303   1.2  macallan static int	 bwi_bus_init(struct bwi_softc *, struct bwi_mac *);
    304   1.2  macallan static void	 bwi_get_card_flags(struct bwi_softc *);
    305   1.2  macallan static void	 bwi_get_eaddr(struct bwi_softc *, uint16_t, uint8_t *);
    306   1.2  macallan static void	 bwi_get_clock_freq(struct bwi_softc *,
    307   1.1  macallan 		     struct bwi_clock_freq *);
    308   1.2  macallan static int	 bwi_set_clock_mode(struct bwi_softc *, enum bwi_clock_mode);
    309   1.2  macallan static int	 bwi_set_clock_delay(struct bwi_softc *);
    310   1.2  macallan static int	 bwi_init(struct ifnet *);
    311   1.2  macallan static void	 bwi_init_statechg(struct bwi_softc *, int);
    312   1.2  macallan static int	 bwi_ioctl(struct ifnet *, u_long, void *);
    313   1.2  macallan static void	 bwi_start(struct ifnet *);
    314   1.2  macallan static void	 bwi_watchdog(struct ifnet *);
    315   1.2  macallan static void	 bwi_stop(struct ifnet *, int);
    316   1.2  macallan static void	 bwi_newstate_begin(struct bwi_softc *, enum ieee80211_state);
    317   1.2  macallan static int	 bwi_newstate(struct ieee80211com *, enum ieee80211_state, int);
    318   1.2  macallan static int	 bwi_media_change(struct ifnet *);
    319   1.2  macallan /* [TRC: XXX amrr] */
    320   1.2  macallan static void	 bwi_iter_func(void *, struct ieee80211_node *);
    321   1.2  macallan static void	 bwi_amrr_timeout(void *);
    322   1.2  macallan static void	 bwi_newassoc(struct ieee80211_node *, int);
    323   1.2  macallan static struct ieee80211_node *
    324   1.2  macallan 		 bwi_node_alloc(struct ieee80211_node_table *);
    325   1.2  macallan static int	 bwi_dma_alloc(struct bwi_softc *);
    326   1.2  macallan static void	 bwi_dma_free(struct bwi_softc *);
    327   1.2  macallan static void	 bwi_ring_data_free(struct bwi_ring_data *, struct bwi_softc *);
    328   1.2  macallan static int	 bwi_dma_ring_alloc(struct bwi_softc *,
    329   1.1  macallan 		     struct bwi_ring_data *, bus_size_t, uint32_t);
    330   1.2  macallan static int	 bwi_dma_txstats_alloc(struct bwi_softc *, uint32_t,
    331   1.1  macallan 		     bus_size_t);
    332   1.2  macallan static void	 bwi_dma_txstats_free(struct bwi_softc *);
    333   1.2  macallan static int	 bwi_dma_mbuf_create(struct bwi_softc *);
    334   1.2  macallan static void	 bwi_dma_mbuf_destroy(struct bwi_softc *, int, int);
    335   1.2  macallan static void	 bwi_enable_intrs(struct bwi_softc *, uint32_t);
    336   1.2  macallan static void	 bwi_disable_intrs(struct bwi_softc *, uint32_t);
    337   1.2  macallan static int	 bwi_init_tx_ring32(struct bwi_softc *, int);
    338   1.2  macallan static void	 bwi_init_rxdesc_ring32(struct bwi_softc *, uint32_t,
    339   1.1  macallan 		     bus_addr_t, int, int);
    340   1.2  macallan static int	 bwi_init_rx_ring32(struct bwi_softc *);
    341   1.2  macallan static int	 bwi_init_txstats32(struct bwi_softc *);
    342   1.2  macallan static void	 bwi_setup_rx_desc32(struct bwi_softc *, int, bus_addr_t, int);
    343   1.2  macallan static void	 bwi_setup_tx_desc32(struct bwi_softc *, struct bwi_ring_data *,
    344   1.1  macallan 		     int, bus_addr_t, int);
    345   1.2  macallan static int	 bwi_init_tx_ring64(struct bwi_softc *, int);
    346   1.2  macallan static int	 bwi_init_rx_ring64(struct bwi_softc *);
    347   1.2  macallan static int	 bwi_init_txstats64(struct bwi_softc *);
    348   1.2  macallan static void	 bwi_setup_rx_desc64(struct bwi_softc *, int, bus_addr_t, int);
    349   1.2  macallan static void	 bwi_setup_tx_desc64(struct bwi_softc *, struct bwi_ring_data *,
    350   1.1  macallan 		     int, bus_addr_t, int);
    351   1.2  macallan static int	 bwi_newbuf(struct bwi_softc *, int, int);
    352   1.2  macallan static void	 bwi_set_addr_filter(struct bwi_softc *, uint16_t,
    353   1.1  macallan 		     const uint8_t *);
    354   1.2  macallan static int	 bwi_set_chan(struct bwi_softc *, struct ieee80211_channel *);
    355   1.2  macallan static void	 bwi_next_scan(void *);
    356   1.2  macallan static int	 bwi_rxeof(struct bwi_softc *, int);
    357   1.2  macallan static int	 bwi_rxeof32(struct bwi_softc *);
    358   1.2  macallan static int	 bwi_rxeof64(struct bwi_softc *);
    359   1.2  macallan static void	 bwi_reset_rx_ring32(struct bwi_softc *, uint32_t);
    360   1.2  macallan static void	 bwi_free_txstats32(struct bwi_softc *);
    361   1.2  macallan static void	 bwi_free_rx_ring32(struct bwi_softc *);
    362   1.2  macallan static void	 bwi_free_tx_ring32(struct bwi_softc *, int);
    363   1.2  macallan static void	 bwi_free_txstats64(struct bwi_softc *);
    364   1.2  macallan static void	 bwi_free_rx_ring64(struct bwi_softc *);
    365   1.2  macallan static void	 bwi_free_tx_ring64(struct bwi_softc *, int);
    366   1.2  macallan static uint8_t	 bwi_ieee80211_rate2plcp(uint8_t rate, enum ieee80211_phymode);
    367   1.2  macallan static uint8_t	 bwi_ieee80211_plcp2rate(uint8_t rate, enum ieee80211_phymode);
    368   1.2  macallan static enum bwi_ieee80211_modtype
    369   1.2  macallan 		 bwi_ieee80211_rate2modtype(uint8_t rate);
    370   1.2  macallan static uint8_t	 bwi_ofdm_plcp2rate(const uint32_t *);
    371   1.2  macallan static uint8_t	 bwi_ds_plcp2rate(const struct ieee80211_ds_plcp_hdr *);
    372   1.2  macallan static void	 bwi_ofdm_plcp_header(uint32_t *, int, uint8_t);
    373   1.2  macallan static void	 bwi_ds_plcp_header(struct ieee80211_ds_plcp_hdr *, int,
    374   1.1  macallan 		     uint8_t);
    375   1.2  macallan static void	 bwi_plcp_header(void *, int, uint8_t);
    376   1.2  macallan static int	 bwi_encap(struct bwi_softc *, int, struct mbuf *,
    377   1.2  macallan 		     struct ieee80211_node **, int);
    378   1.2  macallan static void	 bwi_start_tx32(struct bwi_softc *, uint32_t, int);
    379   1.2  macallan static void	 bwi_start_tx64(struct bwi_softc *, uint32_t, int);
    380   1.2  macallan static void	 bwi_txeof_status32(struct bwi_softc *);
    381   1.2  macallan static void	 bwi_txeof_status64(struct bwi_softc *);
    382   1.2  macallan static void	 _bwi_txeof(struct bwi_softc *, uint16_t);
    383   1.2  macallan static void	 bwi_txeof_status(struct bwi_softc *, int);
    384   1.2  macallan static void	 bwi_txeof(struct bwi_softc *);
    385   1.2  macallan static int	 bwi_bbp_power_on(struct bwi_softc *, enum bwi_clock_mode);
    386   1.2  macallan static void	 bwi_bbp_power_off(struct bwi_softc *);
    387   1.2  macallan static int	 bwi_get_pwron_delay(struct bwi_softc *sc);
    388   1.2  macallan static int	 bwi_bus_attach(struct bwi_softc *);
    389   1.2  macallan static const char
    390   1.2  macallan 		*bwi_regwin_name(const struct bwi_regwin *);
    391   1.2  macallan static int	 bwi_regwin_is_enabled(struct bwi_softc *, struct bwi_regwin *);
    392   1.2  macallan static uint32_t	 bwi_regwin_disable_bits(struct bwi_softc *);
    393   1.2  macallan static void	 bwi_regwin_enable(struct bwi_softc *, struct bwi_regwin *,
    394   1.1  macallan 		     uint32_t);
    395   1.2  macallan static void	 bwi_regwin_disable(struct bwi_softc *, struct bwi_regwin *,
    396   1.1  macallan 		     uint32_t);
    397   1.2  macallan static void	 bwi_set_bssid(struct bwi_softc *, const uint8_t *);
    398   1.2  macallan static void	 bwi_updateslot(struct ifnet *);
    399   1.2  macallan static void	 bwi_calibrate(void *);
    400   1.2  macallan static int	 bwi_calc_rssi(struct bwi_softc *,
    401   1.1  macallan 		     const struct bwi_rxbuf_hdr *);
    402   1.2  macallan static uint8_t	 bwi_ieee80211_ack_rate(struct ieee80211_node *, uint8_t);
    403   1.2  macallan static uint16_t	 bwi_ieee80211_txtime(struct ieee80211com *,
    404   1.2  macallan 		     struct ieee80211_node *, uint, uint8_t, uint32_t);
    405   1.1  macallan 
    406   1.2  macallan /* MAC */
    407   1.3    cegger static const uint8_t bwi_sup_macrev[] = { 2, 4, 5, 6, 7, 9, 10, 12 };
    408   1.1  macallan 
    409   1.2  macallan /* PHY */
    410   1.1  macallan #define SUP_BPHY(num)	{ .rev = num, .init = bwi_phy_init_11b_rev##num }
    411   1.1  macallan 
    412   1.1  macallan static const struct {
    413   1.1  macallan 	uint8_t	rev;
    414   1.1  macallan 	void	(*init)(struct bwi_mac *);
    415   1.1  macallan } bwi_sup_bphy[] = {
    416   1.1  macallan 	SUP_BPHY(2),
    417   1.1  macallan 	SUP_BPHY(4),
    418   1.1  macallan 	SUP_BPHY(5),
    419   1.1  macallan 	SUP_BPHY(6)
    420   1.1  macallan };
    421   1.1  macallan 
    422   1.1  macallan #undef SUP_BPHY
    423   1.1  macallan 
    424   1.1  macallan #define BWI_PHYTBL_WRSSI	0x1000
    425   1.1  macallan #define BWI_PHYTBL_NOISE_SCALE	0x1400
    426   1.1  macallan #define BWI_PHYTBL_NOISE	0x1800
    427   1.1  macallan #define BWI_PHYTBL_ROTOR	0x2000
    428   1.1  macallan #define BWI_PHYTBL_DELAY	0x2400
    429   1.1  macallan #define BWI_PHYTBL_RSSI		0x4000
    430   1.1  macallan #define BWI_PHYTBL_SIGMA_SQ	0x5000
    431   1.1  macallan #define BWI_PHYTBL_WRSSI_REV1	0x5400
    432   1.1  macallan #define BWI_PHYTBL_FREQ		0x5800
    433   1.1  macallan 
    434   1.1  macallan static const uint16_t	bwi_phy_freq_11g_rev1[] =
    435   1.1  macallan 	{ BWI_PHY_FREQ_11G_REV1 };
    436   1.1  macallan static const uint16_t	bwi_phy_noise_11g_rev1[] =
    437   1.1  macallan 	{ BWI_PHY_NOISE_11G_REV1 };
    438   1.1  macallan static const uint16_t	bwi_phy_noise_11g[] =
    439   1.1  macallan 	{ BWI_PHY_NOISE_11G };
    440   1.1  macallan static const uint32_t	bwi_phy_rotor_11g_rev1[] =
    441   1.1  macallan 	{ BWI_PHY_ROTOR_11G_REV1 };
    442   1.1  macallan static const uint16_t	bwi_phy_noise_scale_11g_rev2[] =
    443   1.1  macallan 	{ BWI_PHY_NOISE_SCALE_11G_REV2 };
    444   1.1  macallan static const uint16_t	bwi_phy_noise_scale_11g_rev7[] =
    445   1.1  macallan 	{ BWI_PHY_NOISE_SCALE_11G_REV7 };
    446   1.1  macallan static const uint16_t	bwi_phy_noise_scale_11g[] =
    447   1.1  macallan 	{ BWI_PHY_NOISE_SCALE_11G };
    448   1.1  macallan static const uint16_t	bwi_phy_sigma_sq_11g_rev2[] =
    449   1.1  macallan 	{ BWI_PHY_SIGMA_SQ_11G_REV2 };
    450   1.1  macallan static const uint16_t	bwi_phy_sigma_sq_11g_rev7[] =
    451   1.1  macallan 	{ BWI_PHY_SIGMA_SQ_11G_REV7 };
    452   1.1  macallan static const uint32_t	bwi_phy_delay_11g_rev1[] =
    453   1.1  macallan 	{ BWI_PHY_DELAY_11G_REV1 };
    454   1.1  macallan 
    455   1.1  macallan /* RF */
    456   1.1  macallan #define RF_LO_WRITE(mac, lo)	bwi_rf_lo_write((mac), (lo))
    457   1.1  macallan 
    458   1.1  macallan #define BWI_RF_2GHZ_CHAN(chan) \
    459   1.1  macallan 	(ieee80211_ieee2mhz((chan), IEEE80211_CHAN_2GHZ) - 2400)
    460   1.1  macallan 
    461   1.1  macallan #define BWI_DEFAULT_IDLE_TSSI	52
    462   1.1  macallan 
    463   1.1  macallan struct rf_saveregs {
    464   1.1  macallan 	uint16_t	phy_01;
    465   1.1  macallan 	uint16_t	phy_03;
    466   1.1  macallan 	uint16_t	phy_0a;
    467   1.1  macallan 	uint16_t	phy_15;
    468   1.1  macallan 	uint16_t	phy_2a;
    469   1.1  macallan 	uint16_t	phy_30;
    470   1.1  macallan 	uint16_t	phy_35;
    471   1.1  macallan 	uint16_t	phy_60;
    472   1.1  macallan 	uint16_t	phy_429;
    473   1.1  macallan 	uint16_t	phy_802;
    474   1.1  macallan 	uint16_t	phy_811;
    475   1.1  macallan 	uint16_t	phy_812;
    476   1.1  macallan 	uint16_t	phy_814;
    477   1.1  macallan 	uint16_t	phy_815;
    478   1.1  macallan 
    479   1.1  macallan 	uint16_t	rf_43;
    480   1.1  macallan 	uint16_t	rf_52;
    481   1.1  macallan 	uint16_t	rf_7a;
    482   1.1  macallan };
    483   1.1  macallan 
    484   1.1  macallan #define SAVE_RF_REG(mac, regs, n)	(regs)->rf_##n = RF_READ((mac), 0x##n)
    485   1.1  macallan #define RESTORE_RF_REG(mac, regs, n)	RF_WRITE((mac), 0x##n, (regs)->rf_##n)
    486   1.1  macallan 
    487   1.1  macallan #define SAVE_PHY_REG(mac, regs, n)	(regs)->phy_##n = PHY_READ((mac), 0x##n)
    488   1.1  macallan #define RESTORE_PHY_REG(mac, regs, n)	PHY_WRITE((mac), 0x##n, (regs)->phy_##n)
    489   1.1  macallan 
    490   1.1  macallan static const int8_t	bwi_txpower_map_11b[BWI_TSSI_MAX] =
    491   1.1  macallan 	{ BWI_TXPOWER_MAP_11B };
    492   1.1  macallan static const int8_t	bwi_txpower_map_11g[BWI_TSSI_MAX] =
    493   1.1  macallan 	{ BWI_TXPOWER_MAP_11G };
    494   1.1  macallan 
    495   1.2  macallan /* INTERFACE */
    496   1.1  macallan 
    497   1.1  macallan struct bwi_myaddr_bssid {
    498   1.1  macallan 	uint8_t		myaddr[IEEE80211_ADDR_LEN];
    499   1.1  macallan 	uint8_t		bssid[IEEE80211_ADDR_LEN];
    500   1.1  macallan } __packed;
    501   1.1  macallan 
    502   1.2  macallan /* [TRC: XXX What are these about?] */
    503   1.2  macallan 
    504   1.1  macallan #define IEEE80211_DS_PLCP_SERVICE_LOCKED	0x04
    505   1.1  macallan #define IEEE80211_DS_PLCL_SERVICE_PBCC		0x08
    506   1.1  macallan #define IEEE80211_DS_PLCP_SERVICE_LENEXT5	0x20
    507   1.1  macallan #define IEEE80211_DS_PLCP_SERVICE_LENEXT6	0x40
    508   1.1  macallan #define IEEE80211_DS_PLCP_SERVICE_LENEXT7	0x80
    509   1.1  macallan 
    510   1.1  macallan static const struct {
    511   1.1  macallan 	uint16_t	did_min;
    512   1.1  macallan 	uint16_t	did_max;
    513   1.1  macallan 	uint16_t	bbp_id;
    514   1.1  macallan } bwi_bbpid_map[] = {
    515   1.1  macallan 	{ 0x4301, 0x4301, 0x4301 },
    516   1.1  macallan 	{ 0x4305, 0x4307, 0x4307 },
    517   1.1  macallan 	{ 0x4403, 0x4403, 0x4402 },
    518   1.1  macallan 	{ 0x4610, 0x4615, 0x4610 },
    519   1.1  macallan 	{ 0x4710, 0x4715, 0x4710 },
    520   1.1  macallan 	{ 0x4720, 0x4725, 0x4309 }
    521   1.1  macallan };
    522   1.1  macallan 
    523   1.1  macallan static const struct {
    524   1.1  macallan 	uint16_t	bbp_id;
    525   1.1  macallan 	int		nregwin;
    526   1.1  macallan } bwi_regwin_count[] = {
    527   1.1  macallan 	{ 0x4301, 5 },
    528   1.1  macallan 	{ 0x4306, 6 },
    529   1.1  macallan 	{ 0x4307, 5 },
    530   1.1  macallan 	{ 0x4310, 8 },
    531   1.1  macallan 	{ 0x4401, 3 },
    532   1.1  macallan 	{ 0x4402, 3 },
    533   1.1  macallan 	{ 0x4610, 9 },
    534   1.1  macallan 	{ 0x4704, 9 },
    535   1.1  macallan 	{ 0x4710, 9 },
    536   1.1  macallan 	{ 0x5365, 7 }
    537   1.1  macallan };
    538   1.1  macallan 
    539   1.1  macallan #define CLKSRC(src) 				\
    540   1.1  macallan [BWI_CLKSRC_ ## src] = {			\
    541   1.1  macallan 	.freq_min = BWI_CLKSRC_ ##src## _FMIN,	\
    542   1.1  macallan 	.freq_max = BWI_CLKSRC_ ##src## _FMAX	\
    543   1.1  macallan }
    544   1.1  macallan 
    545   1.1  macallan static const struct {
    546   1.1  macallan 	uint	freq_min;
    547   1.1  macallan 	uint	freq_max;
    548   1.1  macallan } bwi_clkfreq[BWI_CLKSRC_MAX] = {
    549   1.1  macallan 	CLKSRC(LP_OSC),
    550   1.1  macallan 	CLKSRC(CS_OSC),
    551   1.1  macallan 	CLKSRC(PCI)
    552   1.1  macallan };
    553   1.1  macallan 
    554   1.1  macallan #undef CLKSRC
    555   1.1  macallan 
    556   1.1  macallan #define VENDOR_LED_ACT(vendor)				\
    557   1.1  macallan {							\
    558   1.1  macallan 	.vid = PCI_VENDOR_##vendor,			\
    559   1.1  macallan 	.led_act = { BWI_VENDOR_LED_ACT_##vendor }	\
    560   1.1  macallan }
    561   1.1  macallan 
    562   1.2  macallan static const struct {
    563   1.1  macallan 	uint16_t	vid;
    564   1.1  macallan 	uint8_t		led_act[BWI_LED_MAX];
    565   1.1  macallan } bwi_vendor_led_act[] = {
    566   1.1  macallan 	VENDOR_LED_ACT(COMPAQ),
    567   1.1  macallan 	VENDOR_LED_ACT(LINKSYS)
    568   1.1  macallan };
    569   1.1  macallan 
    570   1.2  macallan static const uint8_t bwi_default_led_act[BWI_LED_MAX] =
    571   1.1  macallan 	{ BWI_VENDOR_LED_ACT_DEFAULT };
    572   1.1  macallan 
    573   1.1  macallan #undef VENDOR_LED_ACT
    574   1.1  macallan 
    575   1.2  macallan static const struct {
    576   1.1  macallan 	int	on_dur;
    577   1.1  macallan 	int	off_dur;
    578   1.1  macallan } bwi_led_duration[109] = {
    579   1.2  macallan 	[0]	= { 400, 100 },
    580   1.2  macallan 	[2]	= { 150, 75 },
    581   1.2  macallan 	[4]	= { 90, 45 },
    582   1.2  macallan 	[11]	= { 66, 34 },
    583   1.2  macallan 	[12]	= { 53, 26 },
    584   1.2  macallan 	[18]	= { 42, 21 },
    585   1.2  macallan 	[22]	= { 35, 17 },
    586   1.2  macallan 	[24]	= { 32, 16 },
    587   1.2  macallan 	[36]	= { 21, 10 },
    588   1.2  macallan 	[48]	= { 16, 8 },
    589   1.2  macallan 	[72]	= { 11, 5 },
    590   1.2  macallan 	[96]	= { 9, 4 },
    591   1.2  macallan 	[108]	= { 7, 3 }
    592   1.1  macallan };
    593   1.1  macallan 
    594   1.2  macallan /* [TRC: XXX Should this be zeroed?] */
    595   1.2  macallan 
    596   1.1  macallan static const uint8_t bwi_zero_addr[IEEE80211_ADDR_LEN];
    597   1.1  macallan 
    598   1.2  macallan /* [TRC: Derived from DragonFly's src/sys/netproto/802_11/_ieee80211.h */
    599   1.1  macallan 
    600   1.2  macallan enum bwi_ieee80211_modtype {
    601   1.1  macallan 	IEEE80211_MODTYPE_DS	= 0,	/* DS/CCK modulation */
    602   1.1  macallan 	IEEE80211_MODTYPE_PBCC	= 1,	/* PBCC modulation */
    603   1.1  macallan 	IEEE80211_MODTYPE_OFDM	= 2	/* OFDM modulation */
    604   1.1  macallan };
    605   1.1  macallan #define IEEE80211_MODTYPE_CCK   IEEE80211_MODTYPE_DS
    606   1.1  macallan 
    607   1.2  macallan /*
    608   1.2  macallan  * Setup sysctl(3) MIB, hw.bwi.* and hw.bwiN.*
    609   1.2  macallan  */
    610   1.2  macallan 
    611   1.2  macallan #ifdef BWI_DEBUG
    612   1.2  macallan SYSCTL_SETUP(sysctl_bwi, "sysctl bwi(4) subtree setup")
    613   1.2  macallan {
    614   1.2  macallan 	int rc;
    615   1.2  macallan 	const struct sysctlnode *rnode;
    616   1.2  macallan 	const struct sysctlnode *cnode;
    617   1.2  macallan 
    618   1.2  macallan 	if ((rc = sysctl_createv(clog, 0, NULL, &rnode,
    619   1.2  macallan 	    CTLFLAG_PERMANENT, CTLTYPE_NODE, "hw", NULL,
    620   1.2  macallan 	    NULL, 0, NULL, 0, CTL_HW, CTL_EOL)) != 0)
    621   1.2  macallan 		goto err;
    622   1.2  macallan 
    623   1.2  macallan 	if ((rc = sysctl_createv(clog, 0, &rnode, &rnode,
    624   1.2  macallan 	    CTLFLAG_PERMANENT, CTLTYPE_NODE, "bwi",
    625   1.2  macallan 	    SYSCTL_DESCR("bwi global controls"),
    626   1.2  macallan 	    NULL, 0, NULL, 0, CTL_CREATE, CTL_EOL)) != 0)
    627   1.2  macallan 		goto err;
    628   1.2  macallan 
    629   1.2  macallan 	if ((rc = sysctl_createv(clog, 0, &rnode, &cnode,
    630   1.2  macallan 	    CTLFLAG_PERMANENT|CTLFLAG_READWRITE, CTLTYPE_INT,
    631   1.2  macallan 	    "debug", SYSCTL_DESCR("default debug flags"),
    632   1.2  macallan 	    NULL, 0, &bwi_debug, 0, CTL_CREATE, CTL_EOL)) != 0)
    633   1.2  macallan 		goto err;
    634   1.2  macallan 
    635   1.2  macallan 	return;
    636   1.2  macallan 
    637   1.2  macallan err:
    638   1.2  macallan 	aprint_error("%s: sysctl_createv failed (rc = %d)\n", __func__, rc);
    639   1.2  macallan }
    640   1.2  macallan #endif	/* BWI_DEBUG */
    641   1.2  macallan 
    642   1.2  macallan static void
    643   1.2  macallan bwi_sysctlattach(struct bwi_softc *sc)
    644   1.2  macallan {
    645   1.2  macallan 	int rc;
    646   1.2  macallan 	const struct sysctlnode *rnode;
    647   1.2  macallan 	const struct sysctlnode *cnode;
    648   1.2  macallan 
    649   1.2  macallan 	struct sysctllog **clog = &sc->sc_sysctllog;
    650   1.2  macallan 
    651   1.2  macallan 	if ((rc = sysctl_createv(clog, 0, NULL, &rnode,
    652   1.2  macallan 	    CTLFLAG_PERMANENT, CTLTYPE_NODE, "hw", NULL,
    653   1.2  macallan 	    NULL, 0, NULL, 0, CTL_HW, CTL_EOL)) != 0)
    654   1.2  macallan 		goto err;
    655   1.2  macallan 
    656   1.2  macallan 	if ((rc = sysctl_createv(clog, 0, &rnode, &rnode,
    657  1.10    cegger 	    CTLFLAG_PERMANENT, CTLTYPE_NODE, device_xname(sc->sc_dev),
    658   1.2  macallan 	    SYSCTL_DESCR("bwi controls and statistics"),
    659   1.2  macallan 	    NULL, 0, NULL, 0, CTL_CREATE, CTL_EOL)) != 0)
    660   1.2  macallan 		goto err;
    661   1.2  macallan 
    662   1.2  macallan 	if ((rc = sysctl_createv(clog, 0, &rnode, &cnode,
    663   1.2  macallan 	    CTLFLAG_PERMANENT|CTLFLAG_READWRITE, CTLTYPE_INT,
    664   1.2  macallan 	    "fw_version", SYSCTL_DESCR("firmware version"),
    665   1.2  macallan 	    NULL, 0, &sc->sc_fw_version, 0, CTL_CREATE, CTL_EOL)) != 0)
    666   1.2  macallan 		goto err;
    667   1.2  macallan 
    668   1.2  macallan 	if ((rc = sysctl_createv(clog, 0, &rnode, &cnode,
    669   1.2  macallan 	    CTLFLAG_PERMANENT|CTLFLAG_READWRITE, CTLTYPE_INT,
    670   1.2  macallan 	    "dwell_time", SYSCTL_DESCR("channel dwell time during scan (msec)"),
    671   1.2  macallan 	    NULL, 0, &sc->sc_dwell_time, 0, CTL_CREATE, CTL_EOL)) != 0)
    672   1.2  macallan 		goto err;
    673   1.2  macallan 
    674   1.2  macallan 	if ((rc = sysctl_createv(clog, 0, &rnode, &cnode,
    675   1.2  macallan 	    CTLFLAG_PERMANENT|CTLFLAG_READWRITE, CTLTYPE_INT,
    676   1.2  macallan 	    "led_idle", SYSCTL_DESCR("# ticks before LED enters idle state"),
    677   1.2  macallan 	    NULL, 0, &sc->sc_led_idle, 0, CTL_CREATE, CTL_EOL)) != 0)
    678   1.2  macallan 		goto err;
    679   1.2  macallan 
    680   1.2  macallan 	if ((rc = sysctl_createv(clog, 0, &rnode, &cnode,
    681   1.2  macallan 	    CTLFLAG_PERMANENT|CTLFLAG_READWRITE, CTLTYPE_INT,
    682   1.2  macallan 	    "led_blink", SYSCTL_DESCR("allow LED to blink"),
    683   1.2  macallan 	    NULL, 0, &sc->sc_led_blink, 0, CTL_CREATE, CTL_EOL)) != 0)
    684   1.2  macallan 		goto err;
    685   1.2  macallan 
    686   1.2  macallan 	if ((rc = sysctl_createv(clog, 0, &rnode, &cnode,
    687   1.2  macallan 	    CTLFLAG_PERMANENT|CTLFLAG_READWRITE, CTLTYPE_INT,
    688   1.2  macallan 	    "txpwr_calib", SYSCTL_DESCR("enable software TX power calibration"),
    689   1.2  macallan 	    NULL, 0, &sc->sc_txpwr_calib, 0, CTL_CREATE, CTL_EOL)) != 0)
    690   1.2  macallan 		goto err;
    691   1.2  macallan 
    692   1.2  macallan #ifdef BWI_DEBUG
    693   1.2  macallan 	if ((rc = sysctl_createv(clog, 0, &rnode, &cnode,
    694   1.2  macallan 	    CTLFLAG_PERMANENT|CTLFLAG_READWRITE, CTLTYPE_INT,
    695   1.2  macallan 	    "debug", SYSCTL_DESCR("debug flags"),
    696   1.2  macallan 	    NULL, 0, &sc->sc_debug, 0, CTL_CREATE, CTL_EOL)) != 0)
    697   1.2  macallan 		goto err;
    698   1.2  macallan #endif
    699   1.2  macallan 
    700   1.2  macallan 	return;
    701   1.2  macallan 
    702   1.2  macallan err:
    703   1.2  macallan 	aprint_error("%s: sysctl_createv failed (rc = %d)\n", __func__, rc);
    704   1.2  macallan }
    705   1.2  macallan 
    706   1.1  macallan /* CODE */
    707   1.1  macallan 
    708   1.1  macallan int
    709   1.2  macallan bwi_intr(void *arg)
    710   1.1  macallan {
    711   1.2  macallan 	struct bwi_softc *sc = arg;
    712   1.1  macallan 	struct bwi_mac *mac;
    713   1.2  macallan 	struct ifnet *ifp = &sc->sc_if;
    714   1.1  macallan 	uint32_t intr_status;
    715   1.1  macallan 	uint32_t txrx_intr_status[BWI_TXRX_NRING];
    716   1.1  macallan 	int i, txrx_error, tx = 0, rx_data = -1;
    717   1.1  macallan 
    718  1.10    cegger 	if (!device_is_active(sc->sc_dev) ||
    719   1.2  macallan 	    (ifp->if_flags & IFF_RUNNING) == 0)
    720   1.1  macallan 		return (0);
    721   1.1  macallan 
    722   1.1  macallan 	/*
    723   1.1  macallan 	 * Get interrupt status
    724   1.1  macallan 	 */
    725   1.1  macallan 	intr_status = CSR_READ_4(sc, BWI_MAC_INTR_STATUS);
    726   1.1  macallan 	if (intr_status == 0xffffffff)	/* Not for us */
    727   1.1  macallan 		return (0);
    728   1.1  macallan 
    729   1.1  macallan 	intr_status &= CSR_READ_4(sc, BWI_MAC_INTR_MASK);
    730   1.1  macallan 	if (intr_status == 0)		/* Nothing is interesting */
    731   1.1  macallan 		return (0);
    732   1.1  macallan 
    733   1.2  macallan 	DPRINTF(sc, BWI_DBG_INTR, "intr status 0x%08x\n", intr_status);
    734   1.1  macallan 
    735   1.1  macallan 	KASSERT(sc->sc_cur_regwin->rw_type == BWI_REGWIN_T_MAC);
    736   1.1  macallan 	mac = (struct bwi_mac *)sc->sc_cur_regwin;
    737   1.1  macallan 
    738   1.1  macallan 	txrx_error = 0;
    739   1.1  macallan 
    740   1.1  macallan 	for (i = 0; i < BWI_TXRX_NRING; ++i) {
    741   1.1  macallan 		uint32_t mask;
    742   1.1  macallan 
    743   1.1  macallan 		if (BWI_TXRX_IS_RX(i))
    744   1.1  macallan 			mask = BWI_TXRX_RX_INTRS;
    745   1.1  macallan 		else
    746   1.1  macallan 			mask = BWI_TXRX_TX_INTRS;
    747   1.1  macallan 
    748   1.1  macallan 		txrx_intr_status[i] =
    749   1.1  macallan 		    CSR_READ_4(sc, BWI_TXRX_INTR_STATUS(i)) & mask;
    750   1.1  macallan 
    751   1.1  macallan 		if (txrx_intr_status[i] & BWI_TXRX_INTR_ERROR) {
    752  1.10    cegger 			aprint_error_dev(sc->sc_dev,
    753   1.2  macallan 			    "intr fatal TX/RX (%d) error 0x%08x\n",
    754   1.2  macallan 			    i, txrx_intr_status[i]);
    755   1.1  macallan 			txrx_error = 1;
    756   1.1  macallan 		}
    757   1.1  macallan 	}
    758   1.1  macallan 
    759   1.1  macallan 	/*
    760   1.1  macallan 	 * Acknowledge interrupt
    761   1.1  macallan 	 */
    762   1.1  macallan 	CSR_WRITE_4(sc, BWI_MAC_INTR_STATUS, intr_status);
    763   1.1  macallan 
    764   1.1  macallan 	for (i = 0; i < BWI_TXRX_NRING; ++i)
    765   1.1  macallan 		CSR_WRITE_4(sc, BWI_TXRX_INTR_STATUS(i), txrx_intr_status[i]);
    766   1.1  macallan 
    767   1.1  macallan 	/* Disable all interrupts */
    768   1.1  macallan 	bwi_disable_intrs(sc, BWI_ALL_INTRS);
    769   1.1  macallan 
    770   1.1  macallan 	if (intr_status & BWI_INTR_PHY_TXERR) {
    771   1.1  macallan 		if (mac->mac_flags & BWI_MAC_F_PHYE_RESET) {
    772  1.10    cegger 			aprint_error_dev(sc->sc_dev, "intr PHY TX error\n");
    773   1.1  macallan 			/* XXX to netisr0? */
    774   1.1  macallan 			bwi_init_statechg(sc, 0);
    775   1.1  macallan 			return (0);
    776   1.1  macallan 		}
    777   1.1  macallan 	}
    778   1.1  macallan 
    779   1.1  macallan 	if (txrx_error) {
    780   1.1  macallan 		/* TODO: reset device */
    781   1.1  macallan 	}
    782   1.1  macallan 
    783   1.1  macallan 	if (intr_status & BWI_INTR_TBTT)
    784   1.1  macallan 		bwi_mac_config_ps(mac);
    785   1.1  macallan 
    786   1.1  macallan 	if (intr_status & BWI_INTR_EO_ATIM)
    787  1.10    cegger 		aprint_normal_dev(sc->sc_dev, "EO_ATIM\n");
    788   1.1  macallan 
    789   1.1  macallan 	if (intr_status & BWI_INTR_PMQ) {
    790   1.1  macallan 		for (;;) {
    791   1.1  macallan 			if ((CSR_READ_4(sc, BWI_MAC_PS_STATUS) & 0x8) == 0)
    792   1.1  macallan 				break;
    793   1.1  macallan 		}
    794   1.1  macallan 		CSR_WRITE_2(sc, BWI_MAC_PS_STATUS, 0x2);
    795   1.1  macallan 	}
    796   1.1  macallan 
    797   1.1  macallan 	if (intr_status & BWI_INTR_NOISE)
    798  1.10    cegger 		aprint_normal_dev(sc->sc_dev, "intr noise\n");
    799   1.1  macallan 
    800   1.1  macallan 	if (txrx_intr_status[0] & BWI_TXRX_INTR_RX)
    801   1.2  macallan 		rx_data = (sc->sc_rxeof)(sc);
    802   1.1  macallan 
    803   1.1  macallan 	if (txrx_intr_status[3] & BWI_TXRX_INTR_RX) {
    804   1.2  macallan 		(sc->sc_txeof_status)(sc);
    805   1.1  macallan 		tx = 1;
    806   1.1  macallan 	}
    807   1.1  macallan 
    808   1.1  macallan 	if (intr_status & BWI_INTR_TX_DONE) {
    809   1.1  macallan 		bwi_txeof(sc);
    810   1.1  macallan 		tx = 1;
    811   1.1  macallan 	}
    812   1.1  macallan 
    813   1.1  macallan 	/* Re-enable interrupts */
    814   1.1  macallan 	bwi_enable_intrs(sc, BWI_INIT_INTRS);
    815   1.1  macallan 
    816   1.1  macallan 	if (sc->sc_blink_led != NULL && sc->sc_led_blink) {
    817   1.1  macallan 		int evt = BWI_LED_EVENT_NONE;
    818   1.1  macallan 
    819   1.1  macallan 		if (tx && rx_data > 0) {
    820   1.1  macallan 			if (sc->sc_rx_rate > sc->sc_tx_rate)
    821   1.1  macallan 				evt = BWI_LED_EVENT_RX;
    822   1.1  macallan 			else
    823   1.1  macallan 				evt = BWI_LED_EVENT_TX;
    824   1.1  macallan 		} else if (tx) {
    825   1.1  macallan 			evt = BWI_LED_EVENT_TX;
    826   1.1  macallan 		} else if (rx_data > 0) {
    827   1.1  macallan 			evt = BWI_LED_EVENT_RX;
    828   1.1  macallan 		} else if (rx_data == 0) {
    829   1.1  macallan 			evt = BWI_LED_EVENT_POLL;
    830   1.1  macallan 		}
    831   1.1  macallan 
    832   1.1  macallan 		if (evt != BWI_LED_EVENT_NONE)
    833   1.1  macallan 			bwi_led_event(sc, evt);
    834   1.1  macallan 	}
    835   1.1  macallan 
    836   1.1  macallan 	return (1);
    837   1.1  macallan }
    838   1.1  macallan 
    839   1.1  macallan int
    840   1.1  macallan bwi_attach(struct bwi_softc *sc)
    841   1.1  macallan {
    842   1.1  macallan 	struct ieee80211com *ic = &sc->sc_ic;
    843   1.2  macallan 	struct ifnet *ifp = &sc->sc_if;
    844   1.1  macallan 	struct bwi_mac *mac;
    845   1.1  macallan 	struct bwi_phy *phy;
    846   1.2  macallan 	int s, i, error;
    847   1.1  macallan 
    848   1.2  macallan 	/* [TRC: XXX Is this necessary?] */
    849   1.2  macallan 	s = splnet();
    850   1.1  macallan 
    851   1.2  macallan 	/*
    852   1.2  macallan 	 * Initialize sysctl variables
    853   1.2  macallan 	 */
    854   1.2  macallan 	sc->sc_fw_version = BWI_FW_VERSION3;
    855   1.2  macallan 	sc->sc_dwell_time = 200;
    856   1.1  macallan 	sc->sc_led_idle = (2350 * hz) / 1000;
    857   1.1  macallan 	sc->sc_led_blink = 1;
    858   1.2  macallan 	sc->sc_txpwr_calib = 1;
    859   1.2  macallan #ifdef BWI_DEBUG
    860   1.2  macallan 	sc->sc_debug = bwi_debug;
    861   1.2  macallan #endif
    862   1.2  macallan 
    863   1.2  macallan 	DPRINTF(sc, BWI_DBG_ATTACH, "%s\n", __func__);
    864   1.1  macallan 
    865   1.2  macallan 	/* [TRC: XXX amrr] */
    866   1.1  macallan 	/* AMRR rate control */
    867   1.1  macallan 	sc->sc_amrr.amrr_min_success_threshold = 1;
    868   1.1  macallan 	sc->sc_amrr.amrr_max_success_threshold = 15;
    869   1.2  macallan 	callout_init(&sc->sc_amrr_ch, 0);
    870   1.2  macallan 	callout_setfunc(&sc->sc_amrr_ch, bwi_amrr_timeout, sc);
    871   1.1  macallan 
    872   1.2  macallan 	callout_init(&sc->sc_scan_ch, 0);
    873   1.2  macallan 	callout_setfunc(&sc->sc_scan_ch, bwi_next_scan, sc);
    874   1.2  macallan 	callout_init(&sc->sc_calib_ch, 0);
    875   1.2  macallan 	callout_setfunc(&sc->sc_calib_ch, bwi_calibrate, sc);
    876   1.2  macallan 
    877   1.2  macallan 	bwi_sysctlattach(sc);
    878   1.1  macallan 
    879   1.1  macallan 	bwi_power_on(sc, 1);
    880   1.1  macallan 
    881   1.1  macallan 	error = bwi_bbp_attach(sc);
    882   1.1  macallan 	if (error)
    883   1.1  macallan 		goto fail;
    884   1.1  macallan 
    885   1.1  macallan 	error = bwi_bbp_power_on(sc, BWI_CLOCK_MODE_FAST);
    886   1.1  macallan 	if (error)
    887   1.1  macallan 		goto fail;
    888   1.1  macallan 
    889   1.1  macallan 	if (BWI_REGWIN_EXIST(&sc->sc_com_regwin)) {
    890   1.1  macallan 		error = bwi_set_clock_delay(sc);
    891   1.1  macallan 		if (error)
    892   1.1  macallan 			goto fail;
    893   1.1  macallan 
    894   1.1  macallan 		error = bwi_set_clock_mode(sc, BWI_CLOCK_MODE_FAST);
    895   1.1  macallan 		if (error)
    896   1.1  macallan 			goto fail;
    897   1.1  macallan 
    898   1.1  macallan 		error = bwi_get_pwron_delay(sc);
    899   1.1  macallan 		if (error)
    900   1.1  macallan 			goto fail;
    901   1.1  macallan 	}
    902   1.1  macallan 
    903   1.1  macallan 	error = bwi_bus_attach(sc);
    904   1.1  macallan 	if (error)
    905   1.1  macallan 		goto fail;
    906   1.1  macallan 
    907   1.1  macallan 	bwi_get_card_flags(sc);
    908   1.1  macallan 
    909   1.1  macallan 	bwi_led_attach(sc);
    910   1.1  macallan 
    911   1.1  macallan 	for (i = 0; i < sc->sc_nmac; ++i) {
    912   1.1  macallan 		struct bwi_regwin *old;
    913   1.1  macallan 
    914   1.1  macallan 		mac = &sc->sc_mac[i];
    915   1.1  macallan 		error = bwi_regwin_switch(sc, &mac->mac_regwin, &old);
    916   1.1  macallan 		if (error)
    917   1.1  macallan 			goto fail;
    918   1.1  macallan 
    919   1.1  macallan 		error = bwi_mac_lateattach(mac);
    920   1.1  macallan 		if (error)
    921   1.1  macallan 			goto fail;
    922   1.1  macallan 
    923   1.1  macallan 		error = bwi_regwin_switch(sc, old, NULL);
    924   1.1  macallan 		if (error)
    925   1.1  macallan 			goto fail;
    926   1.1  macallan 	}
    927   1.1  macallan 
    928   1.1  macallan 	/*
    929   1.1  macallan 	 * XXX First MAC is known to exist
    930   1.1  macallan 	 * TODO2
    931   1.1  macallan 	 */
    932   1.1  macallan 	mac = &sc->sc_mac[0];
    933   1.1  macallan 	phy = &mac->mac_phy;
    934   1.1  macallan 
    935   1.1  macallan 	bwi_bbp_power_off(sc);
    936   1.1  macallan 
    937   1.1  macallan 	error = bwi_dma_alloc(sc);
    938   1.1  macallan 	if (error)
    939   1.1  macallan 		goto fail;
    940   1.1  macallan 
    941   1.1  macallan 	/* setup interface */
    942   1.1  macallan 	ifp->if_softc = sc;
    943   1.1  macallan 	ifp->if_init = bwi_init;
    944   1.1  macallan 	ifp->if_ioctl = bwi_ioctl;
    945   1.1  macallan 	ifp->if_start = bwi_start;
    946   1.1  macallan 	ifp->if_watchdog = bwi_watchdog;
    947   1.2  macallan 	ifp->if_stop = bwi_stop;
    948   1.1  macallan 	ifp->if_flags = IFF_SIMPLEX | IFF_BROADCAST | IFF_MULTICAST;
    949  1.10    cegger 	memcpy(ifp->if_xname, device_xname(sc->sc_dev), IFNAMSIZ);
    950   1.1  macallan 	IFQ_SET_READY(&ifp->if_snd);
    951   1.1  macallan 
    952   1.1  macallan 	/* Get locale */
    953   1.1  macallan 	sc->sc_locale = __SHIFTOUT(bwi_read_sprom(sc, BWI_SPROM_CARD_INFO),
    954   1.1  macallan 	    BWI_SPROM_CARD_INFO_LOCALE);
    955   1.2  macallan 	DPRINTF(sc, BWI_DBG_ATTACH, "locale: %d\n", sc->sc_locale);
    956   1.1  macallan 
    957   1.1  macallan 	/*
    958   1.1  macallan 	 * Setup ratesets, phytype, channels and get MAC address
    959   1.1  macallan 	 */
    960   1.1  macallan 	if (phy->phy_mode == IEEE80211_MODE_11B ||
    961   1.1  macallan 	    phy->phy_mode == IEEE80211_MODE_11G) {
    962   1.2  macallan 		uint16_t chan_flags;
    963   1.1  macallan 
    964   1.1  macallan 		ic->ic_sup_rates[IEEE80211_MODE_11B] =
    965   1.4    cegger 		    ieee80211_std_rateset_11b;
    966   1.1  macallan 
    967   1.1  macallan 		if (phy->phy_mode == IEEE80211_MODE_11B) {
    968   1.1  macallan 			chan_flags = IEEE80211_CHAN_B;
    969   1.1  macallan 			ic->ic_phytype = IEEE80211_T_DS;
    970   1.1  macallan 		} else {
    971   1.1  macallan 			chan_flags = IEEE80211_CHAN_CCK |
    972   1.1  macallan 			    IEEE80211_CHAN_OFDM |
    973   1.1  macallan 			    IEEE80211_CHAN_DYN |
    974   1.1  macallan 			    IEEE80211_CHAN_2GHZ;
    975   1.1  macallan 			ic->ic_phytype = IEEE80211_T_OFDM;
    976   1.1  macallan 			ic->ic_sup_rates[IEEE80211_MODE_11G] =
    977   1.4    cegger 			    ieee80211_std_rateset_11g;
    978   1.1  macallan 		}
    979   1.1  macallan 
    980   1.1  macallan 		/* XXX depend on locale */
    981   1.1  macallan 		for (i = 1; i <= 14; ++i) {
    982   1.1  macallan 			ic->ic_channels[i].ic_freq =
    983   1.2  macallan 			    ieee80211_ieee2mhz(i, IEEE80211_CHAN_2GHZ);
    984   1.1  macallan 			ic->ic_channels[i].ic_flags = chan_flags;
    985   1.1  macallan 		}
    986   1.1  macallan 
    987   1.1  macallan 		bwi_get_eaddr(sc, BWI_SPROM_11BG_EADDR, ic->ic_myaddr);
    988   1.1  macallan 		if (IEEE80211_IS_MULTICAST(ic->ic_myaddr)) {
    989   1.1  macallan 			bwi_get_eaddr(sc, BWI_SPROM_11A_EADDR, ic->ic_myaddr);
    990   1.2  macallan 			if (IEEE80211_IS_MULTICAST(ic->ic_myaddr))
    991  1.10    cegger 				aprint_error_dev(sc->sc_dev,
    992   1.2  macallan 				    "invalid MAC address: %s\n",
    993   1.1  macallan 				    ether_sprintf(ic->ic_myaddr));
    994   1.1  macallan 		}
    995   1.1  macallan 	} else if (phy->phy_mode == IEEE80211_MODE_11A) {
    996   1.1  macallan 		/* TODO: 11A */
    997   1.1  macallan 		error = ENXIO;
    998   1.1  macallan 		goto fail;
    999   1.1  macallan 	} else
   1000   1.1  macallan 		panic("unknown phymode %d\n", phy->phy_mode);
   1001   1.1  macallan 
   1002   1.2  macallan 	ic->ic_ifp = ifp;
   1003   1.1  macallan 	ic->ic_caps = IEEE80211_C_SHSLOT |
   1004   1.1  macallan 	    IEEE80211_C_SHPREAMBLE |
   1005   1.2  macallan 	    IEEE80211_C_IBSS |
   1006   1.2  macallan 	    IEEE80211_C_HOSTAP |
   1007   1.1  macallan 	    IEEE80211_C_MONITOR;
   1008   1.1  macallan 	ic->ic_state = IEEE80211_S_INIT;
   1009   1.1  macallan 	ic->ic_opmode = IEEE80211_M_STA;
   1010   1.1  macallan 
   1011   1.1  macallan 	ic->ic_updateslot = bwi_updateslot;
   1012   1.1  macallan 
   1013   1.1  macallan 	if_attach(ifp);
   1014   1.2  macallan 	ieee80211_ifattach(ic);
   1015   1.2  macallan 
   1016   1.2  macallan 	/* [TRC: XXX Not supported on NetBSD?] */
   1017   1.2  macallan 	/* ic->ic_flags_ext |= IEEE80211_FEXT_SWBMISS; */
   1018   1.1  macallan 
   1019   1.1  macallan 	sc->sc_newstate = ic->ic_newstate;
   1020   1.1  macallan 	ic->ic_newstate = bwi_newstate;
   1021   1.2  macallan 	/* [TRC: XXX amrr] */
   1022   1.1  macallan 	ic->ic_newassoc = bwi_newassoc;
   1023   1.2  macallan 	ic->ic_node_alloc = bwi_node_alloc;
   1024   1.1  macallan 
   1025   1.2  macallan 	ieee80211_media_init(ic, bwi_media_change, ieee80211_media_status);
   1026   1.1  macallan 
   1027  1.15     joerg 	bpf_attach2(ifp, DLT_IEEE802_11_RADIO,
   1028   1.2  macallan 	    sizeof(struct ieee80211_frame) + IEEE80211_RADIOTAP_HDRLEN,
   1029   1.2  macallan 	    &sc->sc_drvbpf);
   1030   1.1  macallan 
   1031   1.2  macallan 	/* [TRC: XXX DragonFlyBSD rounds this up to a multiple of
   1032   1.2  macallan 	   sizeof(uint32_t).  Should we?] */
   1033   1.1  macallan 	sc->sc_rxtap_len = sizeof(sc->sc_rxtapu);
   1034   1.1  macallan 	sc->sc_rxtap.wr_ihdr.it_len = htole16(sc->sc_rxtap_len);
   1035   1.1  macallan 	sc->sc_rxtap.wr_ihdr.it_present = htole32(BWI_RX_RADIOTAP_PRESENT);
   1036   1.1  macallan 
   1037   1.1  macallan 	sc->sc_txtap_len = sizeof(sc->sc_txtapu);
   1038   1.1  macallan 	sc->sc_txtap.wt_ihdr.it_len = htole16(sc->sc_txtap_len);
   1039   1.1  macallan 	sc->sc_txtap.wt_ihdr.it_present = htole32(BWI_TX_RADIOTAP_PRESENT);
   1040   1.1  macallan 
   1041   1.2  macallan 	splx(s);
   1042   1.2  macallan 	ieee80211_announce(ic);
   1043   1.1  macallan 	return (0);
   1044   1.1  macallan fail:
   1045   1.2  macallan 	/* [TRC: XXX DragonFlyBSD detaches the device here.  Should we?] */
   1046   1.1  macallan 	return (error);
   1047   1.1  macallan }
   1048   1.1  macallan 
   1049   1.2  macallan void
   1050   1.2  macallan bwi_detach(struct bwi_softc *sc)
   1051   1.1  macallan {
   1052   1.2  macallan 	struct ifnet *ifp = &sc->sc_if;
   1053   1.2  macallan 	int i, s;
   1054   1.2  macallan 
   1055   1.2  macallan 	s = splnet();
   1056   1.2  macallan 
   1057   1.2  macallan 	bwi_stop(ifp, 1);
   1058   1.2  macallan 
   1059  1.15     joerg 	bpf_detach(ifp);
   1060   1.1  macallan 
   1061   1.2  macallan 	ieee80211_ifdetach(&sc->sc_ic);
   1062   1.1  macallan 	if_detach(ifp);
   1063   1.1  macallan 
   1064   1.1  macallan 	for (i = 0; i < sc->sc_nmac; ++i)
   1065   1.1  macallan 		bwi_mac_detach(&sc->sc_mac[i]);
   1066   1.1  macallan 
   1067   1.2  macallan 	sysctl_teardown(&sc->sc_sysctllog);
   1068   1.2  macallan 
   1069   1.2  macallan 	splx(s);
   1070   1.2  macallan 
   1071   1.1  macallan 	bwi_dma_free(sc);
   1072   1.1  macallan }
   1073   1.1  macallan 
   1074   1.1  macallan /* MAC */
   1075   1.1  macallan 
   1076   1.2  macallan static void
   1077   1.1  macallan bwi_tmplt_write_4(struct bwi_mac *mac, uint32_t ofs, uint32_t val)
   1078   1.1  macallan {
   1079   1.1  macallan 	struct bwi_softc *sc = mac->mac_sc;
   1080   1.1  macallan 
   1081   1.1  macallan 	if (mac->mac_flags & BWI_MAC_F_BSWAP)
   1082   1.2  macallan 		val = bswap32(val);
   1083   1.1  macallan 
   1084   1.1  macallan 	CSR_WRITE_4(sc, BWI_MAC_TMPLT_CTRL, ofs);
   1085   1.1  macallan 	CSR_WRITE_4(sc, BWI_MAC_TMPLT_DATA, val);
   1086   1.1  macallan }
   1087   1.1  macallan 
   1088   1.2  macallan static void
   1089   1.1  macallan bwi_hostflags_write(struct bwi_mac *mac, uint64_t flags)
   1090   1.1  macallan {
   1091   1.1  macallan 	uint64_t val;
   1092   1.1  macallan 
   1093   1.1  macallan 	val = flags & 0xffff;
   1094   1.1  macallan 	MOBJ_WRITE_2(mac, BWI_COMM_MOBJ, BWI_COMM_MOBJ_HFLAGS_LO, val);
   1095   1.1  macallan 
   1096   1.1  macallan 	val = (flags >> 16) & 0xffff;
   1097   1.1  macallan 	MOBJ_WRITE_2(mac, BWI_COMM_MOBJ, BWI_COMM_MOBJ_HFLAGS_MI, val);
   1098   1.1  macallan 
   1099   1.1  macallan 	/* HI has unclear meaning, so leave it as it is */
   1100   1.1  macallan }
   1101   1.1  macallan 
   1102   1.2  macallan static uint64_t
   1103   1.1  macallan bwi_hostflags_read(struct bwi_mac *mac)
   1104   1.1  macallan {
   1105   1.1  macallan 	uint64_t flags, val;
   1106   1.1  macallan 
   1107   1.1  macallan 	/* HI has unclear meaning, so don't touch it */
   1108   1.1  macallan 	flags = 0;
   1109   1.1  macallan 
   1110   1.1  macallan 	val = MOBJ_READ_2(mac, BWI_COMM_MOBJ, BWI_COMM_MOBJ_HFLAGS_MI);
   1111   1.1  macallan 	flags |= val << 16;
   1112   1.1  macallan 
   1113   1.1  macallan 	val = MOBJ_READ_2(mac, BWI_COMM_MOBJ, BWI_COMM_MOBJ_HFLAGS_LO);
   1114   1.1  macallan 	flags |= val;
   1115   1.1  macallan 
   1116   1.1  macallan 	return (flags);
   1117   1.1  macallan }
   1118   1.1  macallan 
   1119   1.2  macallan static uint16_t
   1120   1.1  macallan bwi_memobj_read_2(struct bwi_mac *mac, uint16_t obj_id, uint16_t ofs0)
   1121   1.1  macallan {
   1122   1.1  macallan 	struct bwi_softc *sc = mac->mac_sc;
   1123   1.1  macallan 	uint32_t data_reg;
   1124   1.1  macallan 	int ofs;
   1125   1.1  macallan 
   1126   1.1  macallan 	data_reg = BWI_MOBJ_DATA;
   1127   1.1  macallan 	ofs = ofs0 / 4;
   1128   1.1  macallan 
   1129   1.1  macallan 	if (ofs0 % 4 != 0)
   1130   1.1  macallan 		data_reg = BWI_MOBJ_DATA_UNALIGN;
   1131   1.1  macallan 
   1132   1.1  macallan 	CSR_WRITE_4(sc, BWI_MOBJ_CTRL, BWI_MOBJ_CTRL_VAL(obj_id, ofs));
   1133   1.1  macallan 	return (CSR_READ_2(sc, data_reg));
   1134   1.1  macallan }
   1135   1.1  macallan 
   1136   1.2  macallan static uint32_t
   1137   1.1  macallan bwi_memobj_read_4(struct bwi_mac *mac, uint16_t obj_id, uint16_t ofs0)
   1138   1.1  macallan {
   1139   1.1  macallan 	struct bwi_softc *sc = mac->mac_sc;
   1140   1.1  macallan 	int ofs;
   1141   1.1  macallan 
   1142   1.1  macallan 	ofs = ofs0 / 4;
   1143   1.1  macallan 	if (ofs0 % 4 != 0) {
   1144   1.1  macallan 		uint32_t ret;
   1145   1.1  macallan 
   1146   1.1  macallan 		CSR_WRITE_4(sc, BWI_MOBJ_CTRL, BWI_MOBJ_CTRL_VAL(obj_id, ofs));
   1147   1.1  macallan 		ret = CSR_READ_2(sc, BWI_MOBJ_DATA_UNALIGN);
   1148   1.1  macallan 		ret <<= 16;
   1149   1.1  macallan 
   1150   1.1  macallan 		CSR_WRITE_4(sc, BWI_MOBJ_CTRL,
   1151   1.1  macallan 		    BWI_MOBJ_CTRL_VAL(obj_id, ofs + 1));
   1152   1.1  macallan 		ret |= CSR_READ_2(sc, BWI_MOBJ_DATA);
   1153   1.1  macallan 
   1154   1.1  macallan 		return (ret);
   1155   1.1  macallan 	} else {
   1156   1.1  macallan 		CSR_WRITE_4(sc, BWI_MOBJ_CTRL, BWI_MOBJ_CTRL_VAL(obj_id, ofs));
   1157   1.1  macallan 		return (CSR_READ_4(sc, BWI_MOBJ_DATA));
   1158   1.1  macallan 	}
   1159   1.1  macallan }
   1160   1.1  macallan 
   1161   1.2  macallan static void
   1162   1.1  macallan bwi_memobj_write_2(struct bwi_mac *mac, uint16_t obj_id, uint16_t ofs0,
   1163   1.1  macallan     uint16_t v)
   1164   1.1  macallan {
   1165   1.1  macallan 	struct bwi_softc *sc = mac->mac_sc;
   1166   1.1  macallan 	uint32_t data_reg;
   1167   1.1  macallan 	int ofs;
   1168   1.1  macallan 
   1169   1.1  macallan 	data_reg = BWI_MOBJ_DATA;
   1170   1.1  macallan 	ofs = ofs0 / 4;
   1171   1.1  macallan 
   1172   1.1  macallan 	if (ofs0 % 4 != 0)
   1173   1.1  macallan 		data_reg = BWI_MOBJ_DATA_UNALIGN;
   1174   1.1  macallan 
   1175   1.1  macallan 	CSR_WRITE_4(sc, BWI_MOBJ_CTRL, BWI_MOBJ_CTRL_VAL(obj_id, ofs));
   1176   1.1  macallan 	CSR_WRITE_2(sc, data_reg, v);
   1177   1.1  macallan }
   1178   1.1  macallan 
   1179   1.2  macallan static void
   1180   1.1  macallan bwi_memobj_write_4(struct bwi_mac *mac, uint16_t obj_id, uint16_t ofs0,
   1181   1.1  macallan     uint32_t v)
   1182   1.1  macallan {
   1183   1.1  macallan 	struct bwi_softc *sc = mac->mac_sc;
   1184   1.1  macallan 	int ofs;
   1185   1.1  macallan 
   1186   1.1  macallan 	ofs = ofs0 / 4;
   1187   1.1  macallan 	if (ofs0 % 4 != 0) {
   1188   1.1  macallan 		CSR_WRITE_4(sc, BWI_MOBJ_CTRL, BWI_MOBJ_CTRL_VAL(obj_id, ofs));
   1189   1.1  macallan 		CSR_WRITE_2(sc, BWI_MOBJ_DATA_UNALIGN, v >> 16);
   1190   1.1  macallan 		CSR_WRITE_4(sc, BWI_MOBJ_CTRL,
   1191   1.1  macallan 		    BWI_MOBJ_CTRL_VAL(obj_id, ofs + 1));
   1192   1.1  macallan 		CSR_WRITE_2(sc, BWI_MOBJ_DATA, v & 0xffff);
   1193   1.1  macallan 	} else {
   1194   1.1  macallan 		CSR_WRITE_4(sc, BWI_MOBJ_CTRL, BWI_MOBJ_CTRL_VAL(obj_id, ofs));
   1195   1.1  macallan 		CSR_WRITE_4(sc, BWI_MOBJ_DATA, v);
   1196   1.1  macallan 	}
   1197   1.1  macallan }
   1198   1.1  macallan 
   1199   1.2  macallan static int
   1200   1.1  macallan bwi_mac_lateattach(struct bwi_mac *mac)
   1201   1.1  macallan {
   1202   1.1  macallan 	int error;
   1203   1.1  macallan 
   1204   1.1  macallan 	if (mac->mac_rev >= 5)
   1205   1.1  macallan 		CSR_READ_4(mac->mac_sc, BWI_STATE_HI); /* dummy read */
   1206   1.1  macallan 
   1207   1.1  macallan 	bwi_mac_reset(mac, 1);
   1208   1.1  macallan 
   1209   1.1  macallan 	error = bwi_phy_attach(mac);
   1210   1.1  macallan 	if (error)
   1211   1.1  macallan 		return (error);
   1212   1.1  macallan 
   1213   1.1  macallan 	error = bwi_rf_attach(mac);
   1214   1.1  macallan 	if (error)
   1215   1.1  macallan 		return (error);
   1216   1.1  macallan 
   1217   1.1  macallan 	/* Link 11B/G PHY, unlink 11A PHY */
   1218   1.1  macallan 	if (mac->mac_phy.phy_mode == IEEE80211_MODE_11A)
   1219   1.1  macallan 		bwi_mac_reset(mac, 0);
   1220   1.1  macallan 	else
   1221   1.1  macallan 		bwi_mac_reset(mac, 1);
   1222   1.1  macallan 
   1223   1.1  macallan 	error = bwi_mac_test(mac);
   1224   1.1  macallan 	if (error)
   1225   1.1  macallan 		return (error);
   1226   1.1  macallan 
   1227   1.1  macallan 	error = bwi_mac_get_property(mac);
   1228   1.1  macallan 	if (error)
   1229   1.1  macallan 		return (error);
   1230   1.1  macallan 
   1231   1.1  macallan 	error = bwi_rf_map_txpower(mac);
   1232   1.1  macallan 	if (error)
   1233   1.1  macallan 		return (error);
   1234   1.1  macallan 
   1235   1.1  macallan 	bwi_rf_off(mac);
   1236   1.1  macallan 	CSR_WRITE_2(mac->mac_sc, BWI_BBP_ATTEN, BWI_BBP_ATTEN_MAGIC);
   1237   1.1  macallan 	bwi_regwin_disable(mac->mac_sc, &mac->mac_regwin, 0);
   1238   1.1  macallan 
   1239   1.1  macallan 	return (0);
   1240   1.1  macallan }
   1241   1.1  macallan 
   1242   1.2  macallan static int
   1243   1.1  macallan bwi_mac_init(struct bwi_mac *mac)
   1244   1.1  macallan {
   1245   1.1  macallan 	struct bwi_softc *sc = mac->mac_sc;
   1246   1.1  macallan 	int error, i;
   1247   1.1  macallan 
   1248   1.1  macallan 	/* Clear MAC/PHY/RF states */
   1249   1.1  macallan 	bwi_mac_setup_tpctl(mac);
   1250   1.1  macallan 	bwi_rf_clear_state(&mac->mac_rf);
   1251   1.1  macallan 	bwi_phy_clear_state(&mac->mac_phy);
   1252   1.1  macallan 
   1253   1.1  macallan 	/* Enable MAC and linked it to PHY */
   1254   1.1  macallan 	if (!bwi_regwin_is_enabled(sc, &mac->mac_regwin))
   1255   1.1  macallan 		bwi_mac_reset(mac, 1);
   1256   1.1  macallan 
   1257   1.1  macallan 	/* Initialize backplane */
   1258   1.1  macallan 	error = bwi_bus_init(sc, mac);
   1259   1.1  macallan 	if (error)
   1260   1.1  macallan 		return (error);
   1261   1.1  macallan 
   1262   1.1  macallan 	/* XXX work around for hardware bugs? */
   1263   1.1  macallan 	if (sc->sc_bus_regwin.rw_rev <= 5 &&
   1264   1.1  macallan 	    sc->sc_bus_regwin.rw_type != BWI_REGWIN_T_BUSPCIE) {
   1265   1.1  macallan 		CSR_SETBITS_4(sc, BWI_CONF_LO,
   1266   1.1  macallan 		__SHIFTIN(BWI_CONF_LO_SERVTO, BWI_CONF_LO_SERVTO_MASK) |
   1267   1.1  macallan 		__SHIFTIN(BWI_CONF_LO_REQTO, BWI_CONF_LO_REQTO_MASK));
   1268   1.1  macallan 	}
   1269   1.1  macallan 
   1270   1.1  macallan 	/* Calibrate PHY */
   1271   1.1  macallan 	error = bwi_phy_calibrate(mac);
   1272   1.1  macallan 	if (error) {
   1273  1.10    cegger 		aprint_error_dev(sc->sc_dev, "PHY calibrate failed\n");
   1274   1.1  macallan 		return (error);
   1275   1.1  macallan 	}
   1276   1.1  macallan 
   1277   1.1  macallan 	/* Prepare to initialize firmware */
   1278   1.1  macallan 	CSR_WRITE_4(sc, BWI_MAC_STATUS,
   1279   1.1  macallan 	    BWI_MAC_STATUS_UCODE_JUMP0 |
   1280   1.1  macallan 	    BWI_MAC_STATUS_IHREN);
   1281   1.1  macallan 
   1282   1.1  macallan 	/*
   1283   1.1  macallan 	 * Load and initialize firmwares
   1284   1.1  macallan 	 */
   1285   1.1  macallan 	error = bwi_mac_fw_alloc(mac);
   1286   1.1  macallan 	if (error)
   1287   1.1  macallan 		return (error);
   1288   1.1  macallan 
   1289   1.1  macallan 	error = bwi_mac_fw_load(mac);
   1290   1.1  macallan 	if (error)
   1291   1.1  macallan 		return (error);
   1292   1.1  macallan 
   1293   1.1  macallan 	error = bwi_mac_gpio_init(mac);
   1294   1.1  macallan 	if (error)
   1295   1.1  macallan 		return (error);
   1296   1.1  macallan 
   1297   1.1  macallan 	error = bwi_mac_fw_init(mac);
   1298   1.1  macallan 	if (error)
   1299   1.1  macallan 		return (error);
   1300   1.1  macallan 
   1301   1.1  macallan 	/*
   1302   1.1  macallan 	 * Turn on RF
   1303   1.1  macallan 	 */
   1304   1.1  macallan 	bwi_rf_on(mac);
   1305   1.1  macallan 
   1306   1.1  macallan 	/* TODO: LED, hardware rf enabled is only related to LED setting */
   1307   1.1  macallan 
   1308   1.1  macallan 	/*
   1309   1.1  macallan 	 * Initialize PHY
   1310   1.1  macallan 	 */
   1311   1.1  macallan 	CSR_WRITE_2(sc, BWI_BBP_ATTEN, 0);
   1312   1.1  macallan 	bwi_phy_init(mac);
   1313   1.1  macallan 
   1314   1.1  macallan 	/* TODO: interference mitigation */
   1315   1.1  macallan 
   1316   1.1  macallan 	/*
   1317   1.1  macallan 	 * Setup antenna mode
   1318   1.1  macallan 	 */
   1319   1.1  macallan 	bwi_rf_set_ant_mode(mac, mac->mac_rf.rf_ant_mode);
   1320   1.1  macallan 
   1321   1.1  macallan 	/*
   1322   1.1  macallan 	 * Initialize operation mode (RX configuration)
   1323   1.1  macallan 	 */
   1324   1.1  macallan 	bwi_mac_opmode_init(mac);
   1325   1.1  macallan 
   1326   1.1  macallan 	/* XXX what's these */
   1327   1.1  macallan 	if (mac->mac_rev < 3) {
   1328   1.1  macallan 		CSR_WRITE_2(sc, 0x60e, 0);
   1329   1.1  macallan 		CSR_WRITE_2(sc, 0x610, 0x8000);
   1330   1.1  macallan 		CSR_WRITE_2(sc, 0x604, 0);
   1331   1.1  macallan 		CSR_WRITE_2(sc, 0x606, 0x200);
   1332   1.1  macallan 	} else {
   1333   1.1  macallan 		CSR_WRITE_4(sc, 0x188, 0x80000000);
   1334   1.1  macallan 		CSR_WRITE_4(sc, 0x18c, 0x2000000);
   1335   1.1  macallan 	}
   1336   1.1  macallan 
   1337   1.1  macallan 	/*
   1338   1.1  macallan 	 * Initialize TX/RX interrupts' mask
   1339   1.1  macallan 	 */
   1340   1.1  macallan 	CSR_WRITE_4(sc, BWI_MAC_INTR_STATUS, BWI_INTR_TIMER1);
   1341   1.1  macallan 	for (i = 0; i < BWI_TXRX_NRING; ++i) {
   1342   1.1  macallan 		uint32_t intrs;
   1343   1.1  macallan 
   1344   1.1  macallan 		if (BWI_TXRX_IS_RX(i))
   1345   1.1  macallan 			intrs = BWI_TXRX_RX_INTRS;
   1346   1.1  macallan 		else
   1347   1.1  macallan 			intrs = BWI_TXRX_TX_INTRS;
   1348   1.1  macallan 		CSR_WRITE_4(sc, BWI_TXRX_INTR_MASK(i), intrs);
   1349   1.1  macallan 	}
   1350   1.1  macallan 
   1351   1.1  macallan 	/* XXX what's this */
   1352   1.1  macallan 	CSR_SETBITS_4(sc, BWI_STATE_LO, 0x100000);
   1353   1.1  macallan 
   1354   1.1  macallan 	/* Setup MAC power up delay */
   1355   1.1  macallan 	CSR_WRITE_2(sc, BWI_MAC_POWERUP_DELAY, sc->sc_pwron_delay);
   1356   1.1  macallan 
   1357   1.1  macallan 	/* Set MAC regwin revision */
   1358   1.1  macallan 	MOBJ_WRITE_2(mac, BWI_COMM_MOBJ, BWI_COMM_MOBJ_MACREV, mac->mac_rev);
   1359   1.1  macallan 
   1360   1.1  macallan 	/*
   1361   1.1  macallan 	 * Initialize host flags
   1362   1.1  macallan 	 */
   1363   1.1  macallan 	bwi_mac_hostflags_init(mac);
   1364   1.1  macallan 
   1365   1.1  macallan 	/*
   1366   1.1  macallan 	 * Initialize BSS parameters
   1367   1.1  macallan 	 */
   1368   1.1  macallan 	bwi_mac_bss_param_init(mac);
   1369   1.1  macallan 
   1370   1.1  macallan 	/*
   1371   1.1  macallan 	 * Initialize TX rings
   1372   1.1  macallan 	 */
   1373   1.1  macallan 	for (i = 0; i < BWI_TX_NRING; ++i) {
   1374   1.2  macallan 		error = (sc->sc_init_tx_ring)(sc, i);
   1375   1.1  macallan 		if (error) {
   1376  1.10    cegger 			aprint_error_dev(sc->sc_dev,
   1377   1.2  macallan 			    "can't initialize %dth TX ring\n", i);
   1378   1.1  macallan 			return (error);
   1379   1.1  macallan 		}
   1380   1.1  macallan 	}
   1381   1.1  macallan 
   1382   1.1  macallan 	/*
   1383   1.1  macallan 	 * Initialize RX ring
   1384   1.1  macallan 	 */
   1385   1.2  macallan 	error = (sc->sc_init_rx_ring)(sc);
   1386   1.1  macallan 	if (error) {
   1387  1.10    cegger 		aprint_error_dev(sc->sc_dev, "can't initialize RX ring\n");
   1388   1.1  macallan 		return (error);
   1389   1.1  macallan 	}
   1390   1.1  macallan 
   1391   1.1  macallan 	/*
   1392   1.1  macallan 	 * Initialize TX stats if the current MAC uses that
   1393   1.1  macallan 	 */
   1394   1.1  macallan 	if (mac->mac_flags & BWI_MAC_F_HAS_TXSTATS) {
   1395   1.2  macallan 		error = (sc->sc_init_txstats)(sc);
   1396   1.1  macallan 		if (error) {
   1397  1.10    cegger 			aprint_error_dev(sc->sc_dev,
   1398   1.2  macallan 			    "can't initialize TX stats ring\n");
   1399   1.1  macallan 			return (error);
   1400   1.1  macallan 		}
   1401   1.1  macallan 	}
   1402   1.1  macallan 
   1403   1.1  macallan 	/* XXX what's these */
   1404   1.1  macallan 	CSR_WRITE_2(sc, 0x612, 0x50);	/* Force Pre-TBTT to 80? */
   1405   1.1  macallan 	MOBJ_WRITE_2(mac, BWI_COMM_MOBJ, 0x416, 0x50);
   1406   1.1  macallan 	MOBJ_WRITE_2(mac, BWI_COMM_MOBJ, 0x414, 0x1f4);
   1407   1.1  macallan 
   1408   1.1  macallan 	mac->mac_flags |= BWI_MAC_F_INITED;
   1409   1.1  macallan 
   1410   1.1  macallan 	return (0);
   1411   1.1  macallan }
   1412   1.1  macallan 
   1413   1.2  macallan static void
   1414   1.1  macallan bwi_mac_reset(struct bwi_mac *mac, int link_phy)
   1415   1.1  macallan {
   1416   1.1  macallan 	struct bwi_softc *sc = mac->mac_sc;
   1417   1.1  macallan 	uint32_t flags, state_lo, status;
   1418   1.1  macallan 
   1419   1.1  macallan 	flags = BWI_STATE_LO_FLAG_PHYRST | BWI_STATE_LO_FLAG_PHYCLKEN;
   1420   1.1  macallan 	if (link_phy)
   1421   1.1  macallan 		flags |= BWI_STATE_LO_FLAG_PHYLNK;
   1422   1.1  macallan 	bwi_regwin_enable(sc, &mac->mac_regwin, flags);
   1423   1.1  macallan 	DELAY(2000);
   1424   1.1  macallan 
   1425   1.1  macallan 	state_lo = CSR_READ_4(sc, BWI_STATE_LO);
   1426   1.1  macallan 	state_lo |= BWI_STATE_LO_GATED_CLOCK;
   1427   1.1  macallan 	state_lo &= ~__SHIFTIN(BWI_STATE_LO_FLAG_PHYRST,
   1428   1.1  macallan 			       BWI_STATE_LO_FLAGS_MASK);
   1429   1.1  macallan 	CSR_WRITE_4(sc, BWI_STATE_LO, state_lo);
   1430   1.1  macallan 	/* Flush pending bus write */
   1431   1.1  macallan 	CSR_READ_4(sc, BWI_STATE_LO);
   1432   1.1  macallan 	DELAY(1000);
   1433   1.1  macallan 
   1434   1.1  macallan 	state_lo &= ~BWI_STATE_LO_GATED_CLOCK;
   1435   1.1  macallan 	CSR_WRITE_4(sc, BWI_STATE_LO, state_lo);
   1436   1.1  macallan 	/* Flush pending bus write */
   1437   1.1  macallan 	CSR_READ_4(sc, BWI_STATE_LO);
   1438   1.1  macallan 	DELAY(1000);
   1439   1.1  macallan 
   1440   1.1  macallan 	CSR_WRITE_2(sc, BWI_BBP_ATTEN, 0);
   1441   1.1  macallan 
   1442   1.1  macallan 	status = CSR_READ_4(sc, BWI_MAC_STATUS);
   1443   1.1  macallan 	status |= BWI_MAC_STATUS_IHREN;
   1444   1.1  macallan 	if (link_phy)
   1445   1.1  macallan 		status |= BWI_MAC_STATUS_PHYLNK;
   1446   1.1  macallan 	else
   1447   1.1  macallan 		status &= ~BWI_MAC_STATUS_PHYLNK;
   1448   1.1  macallan 	CSR_WRITE_4(sc, BWI_MAC_STATUS, status);
   1449   1.1  macallan 
   1450   1.1  macallan 	if (link_phy) {
   1451   1.2  macallan 		DPRINTF(sc, BWI_DBG_MAC | BWI_DBG_ATTACH | BWI_DBG_INIT,
   1452   1.2  macallan 		    "%s\n", "PHY is linked");
   1453   1.1  macallan 		mac->mac_phy.phy_flags |= BWI_PHY_F_LINKED;
   1454   1.1  macallan 	} else {
   1455   1.2  macallan 		DPRINTF(sc, BWI_DBG_MAC | BWI_DBG_ATTACH | BWI_DBG_INIT,
   1456   1.2  macallan 		    "%s\n", "PHY is unlinked");
   1457   1.1  macallan 		mac->mac_phy.phy_flags &= ~BWI_PHY_F_LINKED;
   1458   1.1  macallan 	}
   1459   1.1  macallan }
   1460   1.1  macallan 
   1461   1.2  macallan static void
   1462   1.1  macallan bwi_mac_set_tpctl_11bg(struct bwi_mac *mac, const struct bwi_tpctl *new_tpctl)
   1463   1.1  macallan {
   1464   1.1  macallan 	struct bwi_rf *rf = &mac->mac_rf;
   1465   1.1  macallan 	struct bwi_tpctl *tpctl = &mac->mac_tpctl;
   1466   1.1  macallan 
   1467   1.1  macallan 	if (new_tpctl != NULL) {
   1468   1.1  macallan 		KASSERT(new_tpctl->bbp_atten <= BWI_BBP_ATTEN_MAX);
   1469   1.1  macallan 		KASSERT(new_tpctl->rf_atten <=
   1470   1.1  macallan 		    (rf->rf_rev < 6 ? BWI_RF_ATTEN_MAX0
   1471   1.1  macallan 		    : BWI_RF_ATTEN_MAX1));
   1472   1.1  macallan 		KASSERT(new_tpctl->tp_ctrl1 <= BWI_TPCTL1_MAX);
   1473   1.1  macallan 
   1474   1.1  macallan 		tpctl->bbp_atten = new_tpctl->bbp_atten;
   1475   1.1  macallan 		tpctl->rf_atten = new_tpctl->rf_atten;
   1476   1.1  macallan 		tpctl->tp_ctrl1 = new_tpctl->tp_ctrl1;
   1477   1.1  macallan 	}
   1478   1.1  macallan 
   1479   1.1  macallan 	/* Set BBP attenuation */
   1480   1.1  macallan 	bwi_phy_set_bbp_atten(mac, tpctl->bbp_atten);
   1481   1.1  macallan 
   1482   1.1  macallan 	/* Set RF attenuation */
   1483   1.1  macallan 	RF_WRITE(mac, BWI_RFR_ATTEN, tpctl->rf_atten);
   1484   1.1  macallan 	MOBJ_WRITE_2(mac, BWI_COMM_MOBJ, BWI_COMM_MOBJ_RF_ATTEN,
   1485   1.1  macallan 	    tpctl->rf_atten);
   1486   1.1  macallan 
   1487   1.1  macallan 	/* Set TX power */
   1488   1.1  macallan 	if (rf->rf_type == BWI_RF_T_BCM2050) {
   1489   1.1  macallan 		RF_FILT_SETBITS(mac, BWI_RFR_TXPWR, ~BWI_RFR_TXPWR1_MASK,
   1490   1.1  macallan 		    __SHIFTIN(tpctl->tp_ctrl1, BWI_RFR_TXPWR1_MASK));
   1491   1.1  macallan 	}
   1492   1.1  macallan 
   1493   1.1  macallan 	/* Adjust RF Local Oscillator */
   1494   1.1  macallan 	if (mac->mac_phy.phy_mode == IEEE80211_MODE_11G)
   1495   1.1  macallan 		bwi_rf_lo_adjust(mac, tpctl);
   1496   1.1  macallan }
   1497   1.1  macallan 
   1498   1.2  macallan static int
   1499   1.1  macallan bwi_mac_test(struct bwi_mac *mac)
   1500   1.1  macallan {
   1501   1.1  macallan 	struct bwi_softc *sc = mac->mac_sc;
   1502   1.1  macallan 	uint32_t orig_val, val;
   1503   1.1  macallan 
   1504   1.1  macallan #define TEST_VAL1	0xaa5555aa
   1505   1.1  macallan #define TEST_VAL2	0x55aaaa55
   1506   1.1  macallan 	/* Save it for later restoring */
   1507   1.1  macallan 	orig_val = MOBJ_READ_4(mac, BWI_COMM_MOBJ, 0);
   1508   1.1  macallan 
   1509   1.1  macallan 	/* Test 1 */
   1510   1.1  macallan 	MOBJ_WRITE_4(mac, BWI_COMM_MOBJ, 0, TEST_VAL1);
   1511   1.1  macallan 	val = MOBJ_READ_4(mac, BWI_COMM_MOBJ, 0);
   1512   1.1  macallan 	if (val != TEST_VAL1) {
   1513  1.10    cegger 		aprint_error_dev(sc->sc_dev, "TEST1 failed\n");
   1514   1.1  macallan 		return (ENXIO);
   1515   1.1  macallan 	}
   1516   1.1  macallan 
   1517   1.1  macallan 	/* Test 2 */
   1518   1.1  macallan 	MOBJ_WRITE_4(mac, BWI_COMM_MOBJ, 0, TEST_VAL2);
   1519   1.1  macallan 	val = MOBJ_READ_4(mac, BWI_COMM_MOBJ, 0);
   1520   1.1  macallan 	if (val != TEST_VAL2) {
   1521  1.10    cegger 		aprint_error_dev(sc->sc_dev, "TEST2 failed\n");
   1522   1.1  macallan 		return (ENXIO);
   1523   1.1  macallan 	}
   1524   1.1  macallan 
   1525   1.1  macallan 	/* Restore to the original value */
   1526   1.1  macallan 	MOBJ_WRITE_4(mac, BWI_COMM_MOBJ, 0, orig_val);
   1527   1.1  macallan 
   1528   1.1  macallan 	val = CSR_READ_4(sc, BWI_MAC_STATUS);
   1529   1.1  macallan 	if ((val & ~BWI_MAC_STATUS_PHYLNK) != BWI_MAC_STATUS_IHREN) {
   1530  1.10    cegger 		aprint_error_dev(sc->sc_dev, "%s failed, MAC status 0x%08x\n",
   1531   1.2  macallan 		    __func__, val);
   1532   1.1  macallan 		return (ENXIO);
   1533   1.1  macallan 	}
   1534   1.1  macallan 
   1535   1.1  macallan 	val = CSR_READ_4(sc, BWI_MAC_INTR_STATUS);
   1536   1.1  macallan 	if (val != 0) {
   1537  1.10    cegger 		aprint_error_dev(sc->sc_dev, "%s failed, intr status %08x\n",
   1538   1.2  macallan 		    __func__, val);
   1539   1.1  macallan 		return (ENXIO);
   1540   1.1  macallan 	}
   1541   1.1  macallan #undef TEST_VAL2
   1542   1.1  macallan #undef TEST_VAL1
   1543   1.1  macallan 
   1544   1.1  macallan 	return (0);
   1545   1.1  macallan }
   1546   1.1  macallan 
   1547   1.2  macallan static void
   1548   1.1  macallan bwi_mac_setup_tpctl(struct bwi_mac *mac)
   1549   1.1  macallan {
   1550   1.1  macallan 	struct bwi_softc *sc = mac->mac_sc;
   1551   1.1  macallan 	struct bwi_rf *rf = &mac->mac_rf;
   1552   1.1  macallan 	struct bwi_phy *phy = &mac->mac_phy;
   1553   1.1  macallan 	struct bwi_tpctl *tpctl = &mac->mac_tpctl;
   1554   1.1  macallan 
   1555   1.1  macallan 	/* Calc BBP attenuation */
   1556   1.1  macallan 	if (rf->rf_type == BWI_RF_T_BCM2050 && rf->rf_rev < 6)
   1557   1.1  macallan 		tpctl->bbp_atten = 0;
   1558   1.1  macallan 	else
   1559   1.1  macallan 		tpctl->bbp_atten = 2;
   1560   1.1  macallan 
   1561   1.1  macallan 	/* Calc TX power CTRL1?? */
   1562   1.1  macallan 	tpctl->tp_ctrl1 = 0;
   1563   1.1  macallan 	if (rf->rf_type == BWI_RF_T_BCM2050) {
   1564   1.1  macallan 		if (rf->rf_rev == 1)
   1565   1.1  macallan 			tpctl->tp_ctrl1 = 3;
   1566   1.1  macallan 		else if (rf->rf_rev < 6)
   1567   1.1  macallan 			tpctl->tp_ctrl1 = 2;
   1568   1.1  macallan 		else if (rf->rf_rev == 8)
   1569   1.1  macallan 			tpctl->tp_ctrl1 = 1;
   1570   1.1  macallan 	}
   1571   1.1  macallan 
   1572   1.1  macallan 	/* Empty TX power CTRL2?? */
   1573   1.1  macallan 	tpctl->tp_ctrl2 = 0xffff;
   1574   1.1  macallan 
   1575   1.1  macallan 	/*
   1576   1.1  macallan 	 * Calc RF attenuation
   1577   1.1  macallan 	 */
   1578   1.1  macallan 	if (phy->phy_mode == IEEE80211_MODE_11A) {
   1579   1.1  macallan 		tpctl->rf_atten = 0x60;
   1580   1.1  macallan 		goto back;
   1581   1.1  macallan 	}
   1582   1.1  macallan 
   1583   1.1  macallan 	if (BWI_IS_BRCM_BCM4309G(sc) && sc->sc_pci_revid < 0x51) {
   1584   1.1  macallan 		tpctl->rf_atten = sc->sc_pci_revid < 0x43 ? 2 : 3;
   1585   1.1  macallan 		goto back;
   1586   1.1  macallan 	}
   1587   1.1  macallan 
   1588   1.1  macallan 	tpctl->rf_atten = 5;
   1589   1.1  macallan 
   1590   1.1  macallan 	if (rf->rf_type != BWI_RF_T_BCM2050) {
   1591   1.1  macallan 		if (rf->rf_type == BWI_RF_T_BCM2053 && rf->rf_rev == 1)
   1592   1.1  macallan 			tpctl->rf_atten = 6;
   1593   1.1  macallan 		goto back;
   1594   1.1  macallan 	}
   1595   1.1  macallan 
   1596   1.1  macallan 	/*
   1597   1.1  macallan 	 * NB: If we reaches here and the card is BRCM_BCM4309G,
   1598   1.1  macallan 	 *     then the card's PCI revision must >= 0x51
   1599   1.1  macallan 	 */
   1600   1.1  macallan 
   1601   1.1  macallan 	/* BCM2050 RF */
   1602   1.1  macallan 	switch (rf->rf_rev) {
   1603   1.1  macallan 	case 1:
   1604   1.1  macallan 		if (phy->phy_mode == IEEE80211_MODE_11G) {
   1605   1.1  macallan 			if (BWI_IS_BRCM_BCM4309G(sc) || BWI_IS_BRCM_BU4306(sc))
   1606   1.1  macallan 				tpctl->rf_atten = 3;
   1607   1.1  macallan 			else
   1608   1.1  macallan 				tpctl->rf_atten = 1;
   1609   1.1  macallan 		} else {
   1610   1.1  macallan 			if (BWI_IS_BRCM_BCM4309G(sc))
   1611   1.1  macallan 				tpctl->rf_atten = 7;
   1612   1.1  macallan 			else
   1613   1.1  macallan 				tpctl->rf_atten = 6;
   1614   1.1  macallan 		}
   1615   1.1  macallan 		break;
   1616   1.1  macallan 	case 2:
   1617   1.1  macallan 		if (phy->phy_mode == IEEE80211_MODE_11G) {
   1618   1.1  macallan 			/*
   1619   1.1  macallan 			 * NOTE: Order of following conditions is critical
   1620   1.1  macallan 			 */
   1621   1.1  macallan 			if (BWI_IS_BRCM_BCM4309G(sc))
   1622   1.1  macallan 				tpctl->rf_atten = 3;
   1623   1.1  macallan 			else if (BWI_IS_BRCM_BU4306(sc))
   1624   1.1  macallan 				tpctl->rf_atten = 5;
   1625   1.1  macallan 			else if (sc->sc_bbp_id == BWI_BBPID_BCM4320)
   1626   1.1  macallan 				tpctl->rf_atten = 4;
   1627   1.1  macallan 			else
   1628   1.1  macallan 				tpctl->rf_atten = 3;
   1629   1.1  macallan 		} else {
   1630   1.1  macallan 			tpctl->rf_atten = 6;
   1631   1.1  macallan 		}
   1632   1.1  macallan 		break;
   1633   1.1  macallan 	case 4:
   1634   1.1  macallan 	case 5:
   1635   1.1  macallan 		tpctl->rf_atten = 1;
   1636   1.1  macallan 		break;
   1637   1.1  macallan 	case 8:
   1638   1.1  macallan 		tpctl->rf_atten = 0x1a;
   1639   1.1  macallan 		break;
   1640   1.1  macallan 	}
   1641   1.1  macallan back:
   1642   1.2  macallan 	DPRINTF(sc, BWI_DBG_MAC | BWI_DBG_INIT | BWI_DBG_TXPOWER,
   1643   1.2  macallan 	    "bbp atten: %u, rf atten: %u, ctrl1: %u, ctrl2: %u\n",
   1644   1.2  macallan 	    tpctl->bbp_atten, tpctl->rf_atten,
   1645   1.1  macallan 	    tpctl->tp_ctrl1, tpctl->tp_ctrl2);
   1646   1.1  macallan }
   1647   1.1  macallan 
   1648   1.2  macallan static void
   1649   1.1  macallan bwi_mac_dummy_xmit(struct bwi_mac *mac)
   1650   1.1  macallan {
   1651   1.1  macallan #define PACKET_LEN	5
   1652   1.2  macallan 	static const uint32_t	packet_11a[PACKET_LEN] =
   1653   1.2  macallan 	    { 0x000201cc, 0x00d40000, 0x00000000, 0x01000000, 0x00000000 };
   1654   1.2  macallan 	static const uint32_t	packet_11bg[PACKET_LEN] =
   1655   1.2  macallan 	    { 0x000b846e, 0x00d40000, 0x00000000, 0x01000000, 0x00000000 };
   1656   1.2  macallan 
   1657   1.1  macallan 	struct bwi_softc *sc = mac->mac_sc;
   1658   1.1  macallan 	struct bwi_rf *rf = &mac->mac_rf;
   1659   1.1  macallan 	const uint32_t *packet;
   1660   1.1  macallan 	uint16_t val_50c;
   1661   1.1  macallan 	int wait_max, i;
   1662   1.1  macallan 
   1663   1.1  macallan 	if (mac->mac_phy.phy_mode == IEEE80211_MODE_11A) {
   1664   1.1  macallan 		wait_max = 30;
   1665   1.1  macallan 		packet = packet_11a;
   1666   1.1  macallan 		val_50c = 1;
   1667   1.1  macallan 	} else {
   1668   1.1  macallan 		wait_max = 250;
   1669   1.1  macallan 		packet = packet_11bg;
   1670   1.1  macallan 		val_50c = 0;
   1671   1.1  macallan 	}
   1672   1.1  macallan 
   1673   1.1  macallan 	for (i = 0; i < PACKET_LEN; ++i)
   1674   1.1  macallan 		TMPLT_WRITE_4(mac, i * 4, packet[i]);
   1675   1.1  macallan 
   1676   1.1  macallan 	CSR_READ_4(sc, BWI_MAC_STATUS);	/* dummy read */
   1677   1.1  macallan 
   1678   1.1  macallan 	CSR_WRITE_2(sc, 0x568, 0);
   1679   1.1  macallan 	CSR_WRITE_2(sc, 0x7c0, 0);
   1680   1.1  macallan 	CSR_WRITE_2(sc, 0x50c, val_50c);
   1681   1.1  macallan 	CSR_WRITE_2(sc, 0x508, 0);
   1682   1.1  macallan 	CSR_WRITE_2(sc, 0x50a, 0);
   1683   1.1  macallan 	CSR_WRITE_2(sc, 0x54c, 0);
   1684   1.1  macallan 	CSR_WRITE_2(sc, 0x56a, 0x14);
   1685   1.1  macallan 	CSR_WRITE_2(sc, 0x568, 0x826);
   1686   1.1  macallan 	CSR_WRITE_2(sc, 0x500, 0);
   1687   1.1  macallan 	CSR_WRITE_2(sc, 0x502, 0x30);
   1688   1.1  macallan 
   1689   1.1  macallan 	if (rf->rf_type == BWI_RF_T_BCM2050 && rf->rf_rev <= 5)
   1690   1.1  macallan 		RF_WRITE(mac, 0x51, 0x17);
   1691   1.1  macallan 
   1692   1.1  macallan 	for (i = 0; i < wait_max; ++i) {
   1693   1.1  macallan 		if (CSR_READ_2(sc, 0x50e) & 0x80)
   1694   1.1  macallan 			break;
   1695   1.1  macallan 		DELAY(10);
   1696   1.1  macallan 	}
   1697   1.1  macallan 	for (i = 0; i < 10; ++i) {
   1698   1.1  macallan 		if (CSR_READ_2(sc, 0x50e) & 0x400)
   1699   1.1  macallan 			break;
   1700   1.1  macallan 		DELAY(10);
   1701   1.1  macallan 	}
   1702   1.1  macallan 	for (i = 0; i < 10; ++i) {
   1703   1.1  macallan 		if ((CSR_READ_2(sc, 0x690) & 0x100) == 0)
   1704   1.1  macallan 			break;
   1705   1.1  macallan 		DELAY(10);
   1706   1.1  macallan 	}
   1707   1.1  macallan 
   1708   1.1  macallan 	if (rf->rf_type == BWI_RF_T_BCM2050 && rf->rf_rev <= 5)
   1709   1.1  macallan 		RF_WRITE(mac, 0x51, 0x37);
   1710   1.1  macallan #undef PACKET_LEN
   1711   1.1  macallan }
   1712   1.1  macallan 
   1713   1.2  macallan static void
   1714   1.1  macallan bwi_mac_init_tpctl_11bg(struct bwi_mac *mac)
   1715   1.1  macallan {
   1716   1.1  macallan 	struct bwi_softc *sc = mac->mac_sc;
   1717   1.1  macallan 	struct bwi_phy *phy = &mac->mac_phy;
   1718   1.1  macallan 	struct bwi_rf *rf = &mac->mac_rf;
   1719   1.1  macallan 	struct bwi_tpctl tpctl_orig;
   1720   1.1  macallan 	int restore_tpctl = 0;
   1721   1.1  macallan 
   1722   1.1  macallan 	KASSERT(phy->phy_mode != IEEE80211_MODE_11A);
   1723   1.1  macallan 
   1724   1.1  macallan 	if (BWI_IS_BRCM_BU4306(sc))
   1725   1.1  macallan 		return;
   1726   1.1  macallan 
   1727   1.1  macallan 	PHY_WRITE(mac, 0x28, 0x8018);
   1728   1.1  macallan 	CSR_CLRBITS_2(sc, BWI_BBP_ATTEN, 0x20);
   1729   1.1  macallan 
   1730   1.1  macallan 	if (phy->phy_mode == IEEE80211_MODE_11G) {
   1731   1.1  macallan 		if ((phy->phy_flags & BWI_PHY_F_LINKED) == 0)
   1732   1.1  macallan 			return;
   1733   1.1  macallan 		PHY_WRITE(mac, 0x47a, 0xc111);
   1734   1.1  macallan 	}
   1735   1.1  macallan 	if (mac->mac_flags & BWI_MAC_F_TPCTL_INITED)
   1736   1.1  macallan 		return;
   1737   1.1  macallan 
   1738   1.1  macallan 	if (phy->phy_mode == IEEE80211_MODE_11B && phy->phy_rev >= 2 &&
   1739   1.1  macallan 	    rf->rf_type == BWI_RF_T_BCM2050) {
   1740   1.1  macallan 		RF_SETBITS(mac, 0x76, 0x84);
   1741   1.1  macallan 	} else {
   1742   1.1  macallan 		struct bwi_tpctl tpctl;
   1743   1.1  macallan 
   1744   1.1  macallan 		/* Backup original TX power control variables */
   1745   1.8   tsutsui 		memcpy(&tpctl_orig, &mac->mac_tpctl, sizeof(tpctl_orig));
   1746   1.1  macallan 		restore_tpctl = 1;
   1747   1.1  macallan 
   1748   1.8   tsutsui 		memcpy(&tpctl, &mac->mac_tpctl, sizeof(tpctl));
   1749   1.1  macallan 		tpctl.bbp_atten = 11;
   1750   1.1  macallan 		tpctl.tp_ctrl1 = 0;
   1751   1.1  macallan #ifdef notyet
   1752   1.1  macallan 		if (rf->rf_rev >= 6 && rf->rf_rev <= 8)
   1753   1.1  macallan 			tpctl.rf_atten = 31;
   1754   1.1  macallan 		else
   1755   1.1  macallan #endif
   1756   1.1  macallan 			tpctl.rf_atten = 9;
   1757   1.1  macallan 
   1758   1.1  macallan 		bwi_mac_set_tpctl_11bg(mac, &tpctl);
   1759   1.1  macallan 	}
   1760   1.1  macallan 
   1761   1.1  macallan 	bwi_mac_dummy_xmit(mac);
   1762   1.1  macallan 
   1763   1.1  macallan 	mac->mac_flags |= BWI_MAC_F_TPCTL_INITED;
   1764   1.1  macallan 	rf->rf_base_tssi = PHY_READ(mac, 0x29);
   1765   1.2  macallan 	DPRINTF(sc, BWI_DBG_MAC | BWI_DBG_INIT | BWI_DBG_TXPOWER,
   1766   1.2  macallan 	    "base tssi %d\n", rf->rf_base_tssi);
   1767   1.1  macallan 
   1768   1.1  macallan 	if (abs(rf->rf_base_tssi - rf->rf_idle_tssi) >= 20) {
   1769  1.10    cegger 		aprint_error_dev(sc->sc_dev, "base tssi measure failed\n");
   1770   1.1  macallan 		mac->mac_flags |= BWI_MAC_F_TPCTL_ERROR;
   1771   1.1  macallan 	}
   1772   1.1  macallan 
   1773   1.1  macallan 	if (restore_tpctl)
   1774   1.1  macallan 		bwi_mac_set_tpctl_11bg(mac, &tpctl_orig);
   1775   1.1  macallan 	else
   1776   1.1  macallan 		RF_CLRBITS(mac, 0x76, 0x84);
   1777   1.1  macallan 
   1778   1.1  macallan 	bwi_rf_clear_tssi(mac);
   1779   1.1  macallan }
   1780   1.1  macallan 
   1781   1.2  macallan static void
   1782   1.1  macallan bwi_mac_detach(struct bwi_mac *mac)
   1783   1.1  macallan {
   1784   1.1  macallan 	bwi_mac_fw_free(mac);
   1785   1.1  macallan }
   1786   1.1  macallan 
   1787   1.2  macallan static int
   1788   1.2  macallan bwi_mac_fw_alloc(struct bwi_mac *mac)
   1789   1.1  macallan {
   1790   1.2  macallan 	struct bwi_softc *sc = mac->mac_sc;
   1791   1.2  macallan 	int idx, error;
   1792   1.2  macallan 
   1793   1.2  macallan 	error = bwi_mac_fw_image_alloc(mac, BWI_FW_UCODE_PREFIX,
   1794   1.2  macallan 	    mac->mac_rev >= 5 ? 5 : mac->mac_rev, &mac->mac_ucode_fwi,
   1795   1.2  macallan 	    BWI_FW_T_UCODE);
   1796   1.2  macallan 	if (error)
   1797   1.2  macallan 		goto fail_ucode;
   1798   1.1  macallan 
   1799   1.2  macallan 	error = bwi_mac_fw_image_alloc(mac, BWI_FW_PCM_PREFIX,
   1800   1.2  macallan 	    mac->mac_rev >= 5 ? 5 : mac->mac_rev, &mac->mac_pcm_fwi,
   1801   1.2  macallan 	    BWI_FW_T_PCM);
   1802   1.2  macallan 	if (error)
   1803   1.2  macallan 		goto fail_pcm;
   1804   1.2  macallan 
   1805   1.2  macallan 	/* TODO: 11A */
   1806   1.2  macallan 	if (mac->mac_rev == 2 || mac->mac_rev == 4)
   1807   1.2  macallan 		idx = 2;
   1808   1.2  macallan 	else if (mac->mac_rev >= 5 && mac->mac_rev <= 20)
   1809   1.2  macallan 		idx = 5;
   1810   1.2  macallan 	else {
   1811  1.10    cegger 		aprint_error_dev(sc->sc_dev,
   1812   1.2  macallan 		    "no suitable IV for MAC rev %d\n", mac->mac_rev);
   1813   1.2  macallan 		error = ENODEV;
   1814   1.2  macallan 		goto fail_iv;
   1815   1.2  macallan 	}
   1816   1.2  macallan 
   1817   1.2  macallan 	error = bwi_mac_fw_image_alloc(mac, BWI_FW_IV_PREFIX, idx,
   1818   1.2  macallan 	    &mac->mac_iv_fwi, BWI_FW_T_IV);
   1819   1.2  macallan 	if (error)
   1820   1.2  macallan 		goto fail_iv;
   1821   1.1  macallan 
   1822   1.2  macallan 	/* TODO: 11A */
   1823   1.2  macallan 	if (mac->mac_rev == 2 || mac->mac_rev == 4 ||
   1824   1.2  macallan 	    mac->mac_rev >= 11)
   1825   1.2  macallan 		/* No extended IV */
   1826   1.2  macallan 		goto back;
   1827   1.2  macallan 	else if (mac->mac_rev >= 5 && mac->mac_rev <= 10)
   1828   1.2  macallan 		idx = 5;
   1829   1.2  macallan 	else {
   1830  1.10    cegger 		aprint_error_dev(sc->sc_dev,
   1831   1.2  macallan 		    "no suitable ExtIV for MAC rev %d\n", mac->mac_rev);
   1832   1.2  macallan 		error = ENODEV;
   1833   1.2  macallan 		goto fail_iv_ext;
   1834   1.1  macallan 	}
   1835   1.1  macallan 
   1836   1.2  macallan 	error = bwi_mac_fw_image_alloc(mac, BWI_FW_IV_EXT_PREFIX, idx,
   1837   1.2  macallan 	    &mac->mac_iv_ext_fwi, BWI_FW_T_IV);
   1838   1.2  macallan 	if (error)
   1839   1.2  macallan 		goto fail_iv_ext;
   1840   1.2  macallan 
   1841   1.2  macallan back:	return (0);
   1842   1.2  macallan 
   1843   1.2  macallan fail_iv_ext:
   1844   1.2  macallan 	bwi_mac_fw_image_free(mac, &mac->mac_iv_fwi);
   1845   1.2  macallan 
   1846   1.2  macallan fail_iv:
   1847   1.2  macallan 	bwi_mac_fw_image_free(mac, &mac->mac_pcm_fwi);
   1848   1.2  macallan 
   1849   1.2  macallan fail_pcm:
   1850   1.2  macallan 	bwi_mac_fw_image_free(mac, &mac->mac_ucode_fwi);
   1851   1.1  macallan 
   1852   1.2  macallan fail_ucode:
   1853   1.2  macallan 	return (error);
   1854   1.2  macallan }
   1855   1.2  macallan 
   1856   1.2  macallan static void
   1857   1.2  macallan bwi_mac_fw_free(struct bwi_mac *mac)
   1858   1.2  macallan {
   1859   1.2  macallan 	bwi_mac_fw_image_free(mac, &mac->mac_ucode_fwi);
   1860   1.2  macallan 	bwi_mac_fw_image_free(mac, &mac->mac_pcm_fwi);
   1861   1.2  macallan 	bwi_mac_fw_image_free(mac, &mac->mac_iv_fwi);
   1862   1.2  macallan 	bwi_mac_fw_image_free(mac, &mac->mac_iv_ext_fwi);
   1863   1.1  macallan }
   1864   1.1  macallan 
   1865   1.2  macallan static int
   1866   1.2  macallan bwi_mac_fw_image_alloc(struct bwi_mac *mac, const char *prefix, int idx,
   1867   1.2  macallan     struct bwi_fw_image *fwi, uint8_t fw_type)
   1868   1.1  macallan {
   1869   1.2  macallan 	struct bwi_softc *sc = mac->mac_sc;
   1870   1.2  macallan 	char *fw_name = fwi->fwi_name;
   1871   1.2  macallan 	size_t fw_name_size = sizeof(fwi->fwi_name);
   1872   1.2  macallan 	firmware_handle_t fwh;
   1873   1.1  macallan 	const struct bwi_fwhdr *hdr;
   1874   1.2  macallan 	int error;
   1875   1.2  macallan 
   1876   1.2  macallan 	/* [TRC: XXX ???] */
   1877   1.2  macallan 	if (fwi->fwi_data != NULL)
   1878   1.2  macallan 		return (0);
   1879   1.2  macallan 
   1880   1.2  macallan 	snprintf(fw_name, fw_name_size, BWI_FW_NAME_FORMAT, sc->sc_fw_version,
   1881   1.2  macallan 	    prefix, idx);
   1882   1.1  macallan 
   1883   1.2  macallan 	DPRINTF(sc, BWI_DBG_FIRMWARE, "opening firmware %s\n", fw_name);
   1884   1.2  macallan 
   1885   1.2  macallan 	error = firmware_open("bwi", fw_name, &fwh);
   1886   1.2  macallan 	if (error) {
   1887  1.10    cegger 		aprint_error_dev(sc->sc_dev, "firmware_open failed on %s\n",
   1888   1.2  macallan 		    fw_name);
   1889   1.2  macallan 		goto fail;
   1890   1.2  macallan 	}
   1891   1.2  macallan 
   1892   1.2  macallan 	fwi->fwi_size = firmware_get_size(fwh);
   1893   1.2  macallan 	if (fwi->fwi_size < sizeof(struct bwi_fwhdr)) {
   1894  1.10    cegger 		aprint_error_dev(sc->sc_dev,
   1895   1.2  macallan 		    "firmware image %s has no header\n",
   1896   1.2  macallan 		    fw_name);
   1897   1.2  macallan 		error = EIO;
   1898   1.2  macallan 		goto fail;
   1899   1.2  macallan 	}
   1900   1.2  macallan 
   1901   1.2  macallan 	DPRINTF(sc, BWI_DBG_MAC | BWI_DBG_INIT | BWI_DBG_FIRMWARE,
   1902   1.2  macallan 	    "firmware image %s, size %zx\n", fw_name, fwi->fwi_size);
   1903   1.2  macallan 
   1904   1.2  macallan 	fwi->fwi_data = firmware_malloc(fwi->fwi_size);
   1905   1.2  macallan 	if (fwi->fwi_data == NULL) {
   1906   1.2  macallan 		error = ENOMEM;
   1907   1.2  macallan 		firmware_close(fwh);
   1908   1.2  macallan 		goto fail;
   1909   1.1  macallan 	}
   1910   1.1  macallan 
   1911   1.2  macallan 	DPRINTF(sc, BWI_DBG_MAC | BWI_DBG_INIT | BWI_DBG_FIRMWARE,
   1912   1.2  macallan 	    "firmware image %s loaded at %p\n", fw_name, fwi->fwi_data);
   1913   1.2  macallan 
   1914   1.2  macallan 	fwi->fwi_data = firmware_malloc(fwi->fwi_size);
   1915   1.2  macallan 	error = firmware_read(fwh, 0, fwi->fwi_data, fwi->fwi_size);
   1916   1.2  macallan 	firmware_close(fwh);
   1917   1.2  macallan 	if (error)
   1918   1.2  macallan 		goto free_and_fail;
   1919   1.2  macallan 
   1920   1.2  macallan 	hdr = (const struct bwi_fwhdr *)fwi->fwi_data;
   1921   1.1  macallan 
   1922   1.1  macallan 	if (fw_type != BWI_FW_T_IV) {
   1923   1.1  macallan 		/*
   1924   1.1  macallan 		 * Don't verify IV's size, it has different meaning
   1925   1.1  macallan 		 */
   1926   1.2  macallan 		size_t fw_size = (size_t)be32toh(hdr->fw_size);
   1927   1.2  macallan 		if (fw_size != fwi->fwi_size - sizeof(*hdr)) {
   1928  1.10    cegger 			aprint_error_dev(sc->sc_dev, "firmware image %s"
   1929   1.2  macallan 			    " size mismatch, fw %zx, real %zx\n", fw_name,
   1930   1.2  macallan 			    fw_size, fwi->fwi_size - sizeof(*hdr));
   1931   1.2  macallan 			goto invalid;
   1932   1.1  macallan 		}
   1933   1.1  macallan 	}
   1934   1.1  macallan 
   1935   1.1  macallan 	if (hdr->fw_type != fw_type) {
   1936  1.10    cegger 		aprint_error_dev(sc->sc_dev, "firmware image %s"
   1937   1.2  macallan 		    " type mismatch, fw `%c', target `%c'\n", fw_name,
   1938   1.2  macallan 		    hdr->fw_type, fw_type);
   1939   1.2  macallan 		goto invalid;
   1940   1.1  macallan 	}
   1941   1.1  macallan 
   1942   1.1  macallan 	if (hdr->fw_gen != BWI_FW_GEN_1) {
   1943  1.10    cegger 		aprint_error_dev(sc->sc_dev, "firmware image %s"
   1944   1.2  macallan 		    " generation mismatch, fw %d, target %d\n", fw_name,
   1945   1.2  macallan 		    hdr->fw_gen, BWI_FW_GEN_1);
   1946   1.2  macallan 		goto invalid;
   1947   1.1  macallan 	}
   1948   1.1  macallan 
   1949   1.2  macallan 	DPRINTF(sc, BWI_DBG_MAC | BWI_DBG_INIT | BWI_DBG_FIRMWARE,
   1950   1.2  macallan 	    "firmware image %s loaded successfully\n", fw_name);
   1951   1.2  macallan 
   1952   1.1  macallan 	return (0);
   1953   1.1  macallan 
   1954   1.2  macallan invalid:
   1955   1.2  macallan 	error = EINVAL;
   1956   1.1  macallan 
   1957   1.2  macallan free_and_fail:
   1958   1.2  macallan 	firmware_free(fwi->fwi_data, 0);
   1959   1.2  macallan 	fwi->fwi_data = NULL;
   1960   1.2  macallan 	fwi->fwi_size = 0;
   1961   1.1  macallan 
   1962   1.2  macallan fail:
   1963   1.2  macallan 	return (error);
   1964   1.1  macallan }
   1965   1.1  macallan 
   1966   1.2  macallan static void
   1967   1.2  macallan bwi_mac_fw_image_free(struct bwi_mac *mac, struct bwi_fw_image *fwi)
   1968   1.1  macallan {
   1969   1.2  macallan 	if (fwi->fwi_data != NULL) {
   1970   1.2  macallan 		DPRINTF(mac->mac_sc, BWI_DBG_FIRMWARE, "freeing firmware %s\n",
   1971   1.2  macallan 		    fwi->fwi_name);
   1972   1.2  macallan 		firmware_free(fwi->fwi_data, 0);
   1973   1.2  macallan 		fwi->fwi_data = NULL;
   1974   1.2  macallan 		fwi->fwi_size = 0;
   1975   1.1  macallan 	}
   1976   1.1  macallan }
   1977   1.1  macallan 
   1978   1.2  macallan static int
   1979   1.1  macallan bwi_mac_fw_load(struct bwi_mac *mac)
   1980   1.1  macallan {
   1981   1.1  macallan 	struct bwi_softc *sc = mac->mac_sc;
   1982   1.2  macallan 	const uint32_t *fw;
   1983   1.1  macallan 	uint16_t fw_rev;
   1984   1.2  macallan 	size_t fw_len, i;
   1985   1.1  macallan 
   1986   1.2  macallan 	/*
   1987   1.2  macallan 	 * Load ucode image
   1988   1.1  macallan 	 */
   1989   1.1  macallan 	fw = (const uint32_t *)(mac->mac_ucode + BWI_FWHDR_SZ);
   1990   1.1  macallan 	fw_len = (mac->mac_ucode_size - BWI_FWHDR_SZ) / sizeof(uint32_t);
   1991   1.1  macallan 
   1992   1.2  macallan 	DPRINTF(sc, BWI_DBG_MAC | BWI_DBG_INIT | BWI_DBG_FIRMWARE,
   1993   1.2  macallan 	    "loading ucode image at %p, length %zx\n",
   1994   1.2  macallan 	    fw, fw_len);
   1995   1.2  macallan 
   1996   1.1  macallan 	CSR_WRITE_4(sc, BWI_MOBJ_CTRL,
   1997   1.1  macallan 	    BWI_MOBJ_CTRL_VAL(BWI_FW_UCODE_MOBJ | BWI_WR_MOBJ_AUTOINC, 0));
   1998   1.1  macallan 	for (i = 0; i < fw_len; ++i) {
   1999   1.2  macallan 		CSR_WRITE_4(sc, BWI_MOBJ_DATA, be32toh(fw[i]));
   2000   1.1  macallan 		DELAY(10);
   2001   1.1  macallan 	}
   2002   1.1  macallan 
   2003   1.1  macallan 	/*
   2004   1.1  macallan 	 * Load PCM image
   2005   1.1  macallan 	 */
   2006   1.1  macallan 	fw = (const uint32_t *)(mac->mac_pcm + BWI_FWHDR_SZ);
   2007   1.1  macallan 	fw_len = (mac->mac_pcm_size - BWI_FWHDR_SZ) / sizeof(uint32_t);
   2008   1.1  macallan 
   2009   1.2  macallan 	DPRINTF(sc, BWI_DBG_MAC | BWI_DBG_INIT | BWI_DBG_FIRMWARE,
   2010   1.2  macallan 	    "loading PCM image at %p, length %zx\n",
   2011   1.2  macallan 	    fw, fw_len);
   2012   1.2  macallan 
   2013   1.1  macallan 	CSR_WRITE_4(sc, BWI_MOBJ_CTRL,
   2014   1.1  macallan 	    BWI_MOBJ_CTRL_VAL(BWI_FW_PCM_MOBJ, 0x01ea));
   2015   1.1  macallan 	CSR_WRITE_4(sc, BWI_MOBJ_DATA, 0x4000);
   2016   1.1  macallan 
   2017   1.1  macallan 	CSR_WRITE_4(sc, BWI_MOBJ_CTRL,
   2018   1.1  macallan 	    BWI_MOBJ_CTRL_VAL(BWI_FW_PCM_MOBJ, 0x01eb));
   2019   1.1  macallan 	for (i = 0; i < fw_len; ++i) {
   2020   1.2  macallan 		CSR_WRITE_4(sc, BWI_MOBJ_DATA, be32toh(fw[i]));
   2021   1.1  macallan 		DELAY(10);
   2022   1.1  macallan 	}
   2023   1.1  macallan 
   2024   1.1  macallan 	CSR_WRITE_4(sc, BWI_MAC_INTR_STATUS, BWI_ALL_INTRS);
   2025   1.1  macallan 	CSR_WRITE_4(sc, BWI_MAC_STATUS,
   2026   1.1  macallan 	    BWI_MAC_STATUS_UCODE_START |
   2027   1.1  macallan 	    BWI_MAC_STATUS_IHREN |
   2028   1.1  macallan 	    BWI_MAC_STATUS_INFRA);
   2029   1.1  macallan #define NRETRY	200
   2030   1.1  macallan 	for (i = 0; i < NRETRY; ++i) {
   2031   1.1  macallan 		uint32_t intr_status;
   2032   1.1  macallan 
   2033   1.1  macallan 		intr_status = CSR_READ_4(sc, BWI_MAC_INTR_STATUS);
   2034   1.1  macallan 		if (intr_status == BWI_INTR_READY)
   2035   1.1  macallan 			break;
   2036   1.1  macallan 		DELAY(10);
   2037   1.1  macallan 	}
   2038   1.1  macallan 	if (i == NRETRY) {
   2039  1.10    cegger 		aprint_error_dev(sc->sc_dev,
   2040   1.2  macallan 		    "timeout loading ucode & pcm firmware\n");
   2041   1.2  macallan 		return (ETIMEDOUT);
   2042   1.1  macallan 	}
   2043   1.1  macallan #undef NRETRY
   2044   1.1  macallan 
   2045   1.1  macallan 	CSR_READ_4(sc, BWI_MAC_INTR_STATUS);	/* dummy read */
   2046   1.1  macallan 
   2047   1.1  macallan 	fw_rev = MOBJ_READ_2(mac, BWI_COMM_MOBJ, BWI_COMM_MOBJ_FWREV);
   2048   1.1  macallan 	if (fw_rev > BWI_FW_VERSION3_REVMAX) {
   2049  1.10    cegger 		aprint_error_dev(sc->sc_dev,
   2050   1.2  macallan 		    "firmware version 4 is not supported yet\n");
   2051   1.2  macallan 		return (ENODEV);
   2052   1.1  macallan 	}
   2053   1.1  macallan 
   2054  1.10    cegger 	aprint_normal_dev(sc->sc_dev, "firmware rev 0x%04x,"
   2055   1.2  macallan 	    " patch level 0x%04x\n", fw_rev,
   2056   1.1  macallan 	    MOBJ_READ_2(mac, BWI_COMM_MOBJ, BWI_COMM_MOBJ_FWPATCHLV));
   2057   1.1  macallan 
   2058   1.2  macallan 	return (0);
   2059   1.1  macallan }
   2060   1.1  macallan 
   2061   1.2  macallan static int
   2062   1.1  macallan bwi_mac_gpio_init(struct bwi_mac *mac)
   2063   1.1  macallan {
   2064   1.1  macallan 	struct bwi_softc *sc = mac->mac_sc;
   2065   1.1  macallan 	struct bwi_regwin *old, *gpio_rw;
   2066   1.1  macallan 	uint32_t filt, bits;
   2067   1.1  macallan 	int error;
   2068   1.1  macallan 
   2069   1.1  macallan 	CSR_CLRBITS_4(sc, BWI_MAC_STATUS, BWI_MAC_STATUS_GPOSEL_MASK);
   2070   1.1  macallan 	/* TODO: LED */
   2071   1.1  macallan 
   2072   1.1  macallan 	CSR_SETBITS_2(sc, BWI_MAC_GPIO_MASK, 0xf);
   2073   1.1  macallan 
   2074   1.1  macallan 	filt = 0x1f;
   2075   1.1  macallan 	bits = 0xf;
   2076   1.1  macallan 	if (sc->sc_bbp_id == BWI_BBPID_BCM4301) {
   2077   1.1  macallan 		filt |= 0x60;
   2078   1.1  macallan 		bits |= 0x60;
   2079   1.1  macallan 	}
   2080   1.1  macallan 	if (sc->sc_card_flags & BWI_CARD_F_PA_GPIO9) {
   2081   1.1  macallan 		CSR_SETBITS_2(sc, BWI_MAC_GPIO_MASK, 0x200);
   2082   1.1  macallan 		filt |= 0x200;
   2083   1.1  macallan 		bits |= 0x200;
   2084   1.1  macallan 	}
   2085   1.1  macallan 
   2086   1.1  macallan 	gpio_rw = BWI_GPIO_REGWIN(sc);
   2087   1.1  macallan 	error = bwi_regwin_switch(sc, gpio_rw, &old);
   2088   1.1  macallan 	if (error)
   2089   1.1  macallan 		return (error);
   2090   1.1  macallan 
   2091   1.1  macallan 	CSR_FILT_SETBITS_4(sc, BWI_GPIO_CTRL, filt, bits);
   2092   1.1  macallan 
   2093   1.1  macallan 	return (bwi_regwin_switch(sc, old, NULL));
   2094   1.1  macallan }
   2095   1.1  macallan 
   2096   1.2  macallan static int
   2097   1.1  macallan bwi_mac_gpio_fini(struct bwi_mac *mac)
   2098   1.1  macallan {
   2099   1.1  macallan 	struct bwi_softc *sc = mac->mac_sc;
   2100   1.1  macallan 	struct bwi_regwin *old, *gpio_rw;
   2101   1.1  macallan 	int error;
   2102   1.1  macallan 
   2103   1.1  macallan 	gpio_rw = BWI_GPIO_REGWIN(sc);
   2104   1.1  macallan 	error = bwi_regwin_switch(sc, gpio_rw, &old);
   2105   1.1  macallan 	if (error)
   2106   1.1  macallan 		return (error);
   2107   1.1  macallan 
   2108   1.1  macallan 	CSR_WRITE_4(sc, BWI_GPIO_CTRL, 0);
   2109   1.1  macallan 
   2110   1.1  macallan 	return (bwi_regwin_switch(sc, old, NULL));
   2111   1.1  macallan }
   2112   1.1  macallan 
   2113   1.2  macallan static int
   2114   1.2  macallan bwi_mac_fw_load_iv(struct bwi_mac *mac, const struct bwi_fw_image *fwi)
   2115   1.1  macallan {
   2116   1.1  macallan 	struct bwi_softc *sc = mac->mac_sc;
   2117   1.1  macallan 	const struct bwi_fwhdr *hdr;
   2118   1.1  macallan 	const struct bwi_fw_iv *iv;
   2119   1.2  macallan 	size_t iv_img_size;
   2120   1.2  macallan 	int n, i;
   2121   1.2  macallan 
   2122   1.2  macallan 	DPRINTF(sc, BWI_DBG_MAC | BWI_DBG_INIT | BWI_DBG_FIRMWARE,
   2123   1.2  macallan 	    "loading %s at %p\n", fwi->fwi_name, fwi->fwi_data);
   2124   1.1  macallan 
   2125   1.1  macallan 	/* Get the number of IVs in the IV image */
   2126   1.2  macallan 	hdr = (const struct bwi_fwhdr *)fwi->fwi_data;
   2127   1.2  macallan 	n = be32toh(hdr->fw_iv_cnt);
   2128   1.2  macallan 	DPRINTF(sc, BWI_DBG_MAC | BWI_DBG_INIT | BWI_DBG_FIRMWARE,
   2129   1.2  macallan 	    "IV count %d\n", n);
   2130   1.1  macallan 
   2131   1.1  macallan 	/* Calculate the IV image size, for later sanity check */
   2132   1.2  macallan 	iv_img_size = fwi->fwi_size - sizeof(*hdr);
   2133   1.1  macallan 
   2134   1.1  macallan 	/* Locate the first IV */
   2135   1.2  macallan 	iv = (const struct bwi_fw_iv *)(fwi->fwi_data + sizeof(*hdr));
   2136   1.1  macallan 
   2137   1.1  macallan 	for (i = 0; i < n; ++i) {
   2138   1.1  macallan 		uint16_t iv_ofs, ofs;
   2139   1.1  macallan 		int sz = 0;
   2140   1.1  macallan 
   2141   1.1  macallan 		if (iv_img_size < sizeof(iv->iv_ofs)) {
   2142  1.10    cegger 			aprint_error_dev(sc->sc_dev,
   2143   1.2  macallan 			    "invalid IV image, ofs\n");
   2144   1.1  macallan 			return (EINVAL);
   2145   1.1  macallan 		}
   2146   1.1  macallan 		iv_img_size -= sizeof(iv->iv_ofs);
   2147   1.1  macallan 		sz += sizeof(iv->iv_ofs);
   2148   1.1  macallan 
   2149   1.2  macallan 		iv_ofs = be16toh(iv->iv_ofs);
   2150   1.1  macallan 
   2151   1.1  macallan 		ofs = __SHIFTOUT(iv_ofs, BWI_FW_IV_OFS_MASK);
   2152   1.1  macallan 		if (ofs >= 0x1000) {
   2153  1.10    cegger 			aprint_error_dev(sc->sc_dev, "invalid ofs (0x%04x) "
   2154   1.2  macallan 			    "for %dth iv\n", ofs, i);
   2155   1.1  macallan 			return (EINVAL);
   2156   1.1  macallan 		}
   2157   1.1  macallan 
   2158   1.1  macallan 		if (iv_ofs & BWI_FW_IV_IS_32BIT) {
   2159   1.1  macallan 			uint32_t val32;
   2160   1.1  macallan 
   2161   1.1  macallan 			if (iv_img_size < sizeof(iv->iv_val.val32)) {
   2162  1.10    cegger 				aprint_error_dev(sc->sc_dev,
   2163   1.2  macallan 				    "invalid IV image, val32\n");
   2164   1.1  macallan 				return (EINVAL);
   2165   1.1  macallan 			}
   2166   1.1  macallan 			iv_img_size -= sizeof(iv->iv_val.val32);
   2167   1.1  macallan 			sz += sizeof(iv->iv_val.val32);
   2168   1.1  macallan 
   2169   1.2  macallan 			val32 = be32toh(iv->iv_val.val32);
   2170   1.1  macallan 			CSR_WRITE_4(sc, ofs, val32);
   2171   1.1  macallan 		} else {
   2172   1.1  macallan 			uint16_t val16;
   2173   1.1  macallan 
   2174   1.1  macallan 			if (iv_img_size < sizeof(iv->iv_val.val16)) {
   2175  1.10    cegger 				aprint_error_dev(sc->sc_dev,
   2176   1.2  macallan 				    "invalid IV image, val16\n");
   2177   1.1  macallan 				return (EINVAL);
   2178   1.1  macallan 			}
   2179   1.1  macallan 			iv_img_size -= sizeof(iv->iv_val.val16);
   2180   1.1  macallan 			sz += sizeof(iv->iv_val.val16);
   2181   1.1  macallan 
   2182   1.2  macallan 			val16 = be16toh(iv->iv_val.val16);
   2183   1.1  macallan 			CSR_WRITE_2(sc, ofs, val16);
   2184   1.1  macallan 		}
   2185   1.1  macallan 
   2186   1.1  macallan 		iv = (const struct bwi_fw_iv *)((const uint8_t *)iv + sz);
   2187   1.1  macallan 	}
   2188   1.1  macallan 
   2189   1.1  macallan 	if (iv_img_size != 0) {
   2190  1.10    cegger 		aprint_error_dev(sc->sc_dev,
   2191   1.2  macallan 		    "invalid IV image, size left %zx\n", iv_img_size);
   2192   1.1  macallan 		return (EINVAL);
   2193   1.1  macallan 	}
   2194   1.1  macallan 
   2195   1.1  macallan 	return (0);
   2196   1.1  macallan }
   2197   1.1  macallan 
   2198   1.2  macallan static int
   2199   1.1  macallan bwi_mac_fw_init(struct bwi_mac *mac)
   2200   1.1  macallan {
   2201   1.1  macallan 	struct bwi_softc *sc = mac->mac_sc;
   2202   1.1  macallan 	int error;
   2203   1.1  macallan 
   2204   1.2  macallan 	error = bwi_mac_fw_load_iv(mac, &mac->mac_iv_fwi);
   2205   1.1  macallan 	if (error) {
   2206  1.10    cegger 		aprint_error_dev(sc->sc_dev, "load IV failed\n");
   2207   1.1  macallan 		return (error);
   2208   1.1  macallan 	}
   2209   1.1  macallan 
   2210   1.1  macallan 	if (mac->mac_iv_ext != NULL) {
   2211   1.2  macallan 		error = bwi_mac_fw_load_iv(mac, &mac->mac_iv_ext_fwi);
   2212   1.1  macallan 		if (error)
   2213  1.10    cegger 			aprint_error_dev(sc->sc_dev, "load ExtIV failed\n");
   2214   1.1  macallan 	}
   2215   1.1  macallan 
   2216   1.1  macallan 	return (error);
   2217   1.1  macallan }
   2218   1.1  macallan 
   2219   1.2  macallan static void
   2220   1.1  macallan bwi_mac_opmode_init(struct bwi_mac *mac)
   2221   1.1  macallan {
   2222   1.1  macallan 	struct bwi_softc *sc = mac->mac_sc;
   2223   1.1  macallan 	struct ieee80211com *ic = &sc->sc_ic;
   2224   1.1  macallan 	uint32_t mac_status;
   2225   1.1  macallan 	uint16_t pre_tbtt;
   2226   1.1  macallan 
   2227   1.1  macallan 	CSR_CLRBITS_4(sc, BWI_MAC_STATUS, BWI_MAC_STATUS_INFRA);
   2228   1.1  macallan 	CSR_SETBITS_4(sc, BWI_MAC_STATUS, BWI_MAC_STATUS_INFRA);
   2229   1.1  macallan 	CSR_SETBITS_4(sc, BWI_MAC_STATUS, BWI_MAC_STATUS_PASS_BCN);
   2230   1.1  macallan 
   2231   1.1  macallan 	/* Set probe resp timeout to infinite */
   2232   1.1  macallan 	MOBJ_WRITE_2(mac, BWI_COMM_MOBJ, BWI_COMM_MOBJ_PROBE_RESP_TO, 0);
   2233   1.1  macallan 
   2234   1.1  macallan 	/*
   2235   1.1  macallan 	 * TODO: factor out following part
   2236   1.1  macallan 	 */
   2237   1.1  macallan 
   2238   1.1  macallan 	mac_status = CSR_READ_4(sc, BWI_MAC_STATUS);
   2239   1.1  macallan 	mac_status &= ~(BWI_MAC_STATUS_OPMODE_HOSTAP |
   2240   1.1  macallan 	    BWI_MAC_STATUS_PASS_CTL |
   2241   1.1  macallan 	    BWI_MAC_STATUS_PASS_BADPLCP |
   2242   1.1  macallan 	    BWI_MAC_STATUS_PASS_BADFCS |
   2243   1.1  macallan 	    BWI_MAC_STATUS_PROMISC);
   2244   1.1  macallan 	mac_status |= BWI_MAC_STATUS_INFRA;
   2245   1.1  macallan 
   2246   1.1  macallan 	/* Always turn on PROMISC on old hardware */
   2247   1.1  macallan 	if (mac->mac_rev < 5)
   2248   1.1  macallan 		mac_status |= BWI_MAC_STATUS_PROMISC;
   2249   1.1  macallan 
   2250   1.1  macallan 	switch (ic->ic_opmode) {
   2251   1.1  macallan 	case IEEE80211_M_IBSS:
   2252   1.1  macallan 		mac_status &= ~BWI_MAC_STATUS_INFRA;
   2253   1.1  macallan 		break;
   2254   1.1  macallan 	case IEEE80211_M_HOSTAP:
   2255   1.1  macallan 		mac_status |= BWI_MAC_STATUS_OPMODE_HOSTAP;
   2256   1.1  macallan 		break;
   2257   1.1  macallan 	case IEEE80211_M_MONITOR:
   2258   1.1  macallan #if 0
   2259   1.1  macallan 		/* Do you want data from your microwave oven? */
   2260   1.1  macallan 		mac_status |= BWI_MAC_STATUS_PASS_CTL |
   2261   1.1  macallan 			      BWI_MAC_STATUS_PASS_BADPLCP |
   2262   1.1  macallan 			      BWI_MAC_STATUS_PASS_BADFCS;
   2263   1.1  macallan #else
   2264   1.1  macallan 		mac_status |= BWI_MAC_STATUS_PASS_CTL;
   2265   1.1  macallan #endif
   2266   1.1  macallan 		/* Promisc? */
   2267   1.1  macallan 		break;
   2268   1.1  macallan 	default:
   2269   1.1  macallan 		break;
   2270   1.1  macallan 	}
   2271   1.1  macallan 
   2272   1.2  macallan 	if (sc->sc_if.if_flags & IFF_PROMISC)
   2273   1.1  macallan 		mac_status |= BWI_MAC_STATUS_PROMISC;
   2274   1.1  macallan 
   2275   1.1  macallan 	CSR_WRITE_4(sc, BWI_MAC_STATUS, mac_status);
   2276   1.1  macallan 
   2277   1.1  macallan 	if (ic->ic_opmode != IEEE80211_M_IBSS &&
   2278   1.1  macallan 	    ic->ic_opmode != IEEE80211_M_HOSTAP) {
   2279   1.1  macallan 		if (sc->sc_bbp_id == BWI_BBPID_BCM4306 && sc->sc_bbp_rev == 3)
   2280   1.1  macallan 			pre_tbtt = 100;
   2281   1.1  macallan 		else
   2282   1.1  macallan 			pre_tbtt = 50;
   2283   1.1  macallan 	} else
   2284   1.1  macallan 		pre_tbtt = 2;
   2285   1.1  macallan 	CSR_WRITE_2(sc, BWI_MAC_PRE_TBTT, pre_tbtt);
   2286   1.1  macallan }
   2287   1.1  macallan 
   2288   1.2  macallan static void
   2289   1.1  macallan bwi_mac_hostflags_init(struct bwi_mac *mac)
   2290   1.1  macallan {
   2291   1.1  macallan 	struct bwi_softc *sc = mac->mac_sc;
   2292   1.1  macallan 	struct bwi_phy *phy = &mac->mac_phy;
   2293   1.1  macallan 	struct bwi_rf *rf = &mac->mac_rf;
   2294   1.1  macallan 	uint64_t host_flags;
   2295   1.1  macallan 
   2296   1.1  macallan 	if (phy->phy_mode == IEEE80211_MODE_11A)
   2297   1.1  macallan 		return;
   2298   1.1  macallan 
   2299   1.1  macallan 	host_flags = HFLAGS_READ(mac);
   2300   1.1  macallan 	host_flags |= BWI_HFLAG_SYM_WA;
   2301   1.1  macallan 
   2302   1.1  macallan 	if (phy->phy_mode == IEEE80211_MODE_11G) {
   2303   1.1  macallan 		if (phy->phy_rev == 1)
   2304   1.1  macallan 			host_flags |= BWI_HFLAG_GDC_WA;
   2305   1.1  macallan 		if (sc->sc_card_flags & BWI_CARD_F_PA_GPIO9)
   2306   1.1  macallan 			host_flags |= BWI_HFLAG_OFDM_PA;
   2307   1.1  macallan 	} else if (phy->phy_mode == IEEE80211_MODE_11B) {
   2308   1.1  macallan 		if (phy->phy_rev >= 2 && rf->rf_type == BWI_RF_T_BCM2050)
   2309   1.1  macallan 			host_flags &= ~BWI_HFLAG_GDC_WA;
   2310   1.1  macallan 	} else {
   2311   1.1  macallan 		panic("unknown PHY mode %u\n", phy->phy_mode);
   2312   1.1  macallan 	}
   2313   1.1  macallan 
   2314   1.1  macallan 	HFLAGS_WRITE(mac, host_flags);
   2315   1.1  macallan }
   2316   1.1  macallan 
   2317   1.2  macallan static void
   2318   1.1  macallan bwi_mac_bss_param_init(struct bwi_mac *mac)
   2319   1.1  macallan {
   2320   1.1  macallan 	struct bwi_softc *sc = mac->mac_sc;
   2321   1.1  macallan 	struct bwi_phy *phy = &mac->mac_phy;
   2322   1.1  macallan 	struct bwi_retry_lim lim;
   2323   1.1  macallan 	uint16_t cw_min;
   2324   1.1  macallan 
   2325   1.1  macallan 	/*
   2326   1.1  macallan 	 * Set short/long retry limits
   2327   1.1  macallan 	 */
   2328   1.6    cegger 	memset(&lim, 0, sizeof(lim));
   2329   1.1  macallan 	lim.shretry = BWI_SHRETRY;
   2330   1.1  macallan 	lim.shretry_fb = BWI_SHRETRY_FB;
   2331   1.1  macallan 	lim.lgretry = BWI_LGRETRY;
   2332   1.1  macallan 	lim.lgretry_fb = BWI_LGRETRY_FB;
   2333   1.1  macallan 	bwi_mac_set_retry_lim(mac, &lim);
   2334   1.1  macallan 
   2335   1.1  macallan 	/*
   2336   1.1  macallan 	 * Implicitly prevent firmware from sending probe response
   2337   1.1  macallan 	 * by setting its "probe response timeout" to 1us.
   2338   1.1  macallan 	 */
   2339   1.1  macallan 	MOBJ_WRITE_2(mac, BWI_COMM_MOBJ, BWI_COMM_MOBJ_PROBE_RESP_TO, 1);
   2340   1.1  macallan 
   2341   1.1  macallan 	/*
   2342   1.1  macallan 	 * XXX MAC level acknowledge and CW min/max should depend
   2343   1.1  macallan 	 * on the char rateset of the IBSS/BSS to join.
   2344   1.1  macallan 	 */
   2345   1.1  macallan 
   2346   1.1  macallan 	/*
   2347   1.1  macallan 	 * Set MAC level acknowledge rates
   2348   1.1  macallan 	 */
   2349   1.1  macallan 	bwi_mac_set_ackrates(mac, &sc->sc_ic.ic_sup_rates[phy->phy_mode]);
   2350   1.1  macallan 
   2351   1.1  macallan 	/*
   2352   1.1  macallan 	 * Set CW min
   2353   1.1  macallan 	 */
   2354   1.1  macallan 	if (phy->phy_mode == IEEE80211_MODE_11B)
   2355   1.1  macallan 		cw_min = IEEE80211_CW_MIN_0;
   2356   1.1  macallan 	else
   2357   1.1  macallan 		cw_min = IEEE80211_CW_MIN_1;
   2358   1.1  macallan 	MOBJ_WRITE_2(mac, BWI_80211_MOBJ, BWI_80211_MOBJ_CWMIN, cw_min);
   2359   1.1  macallan 
   2360   1.1  macallan 	/*
   2361   1.1  macallan 	 * Set CW max
   2362   1.1  macallan 	 */
   2363   1.1  macallan 	MOBJ_WRITE_2(mac, BWI_80211_MOBJ, BWI_80211_MOBJ_CWMAX,
   2364   1.1  macallan 	    IEEE80211_CW_MAX);
   2365   1.1  macallan }
   2366   1.1  macallan 
   2367   1.2  macallan static void
   2368   1.1  macallan bwi_mac_set_retry_lim(struct bwi_mac *mac, const struct bwi_retry_lim *lim)
   2369   1.1  macallan {
   2370   1.1  macallan 	/* Short/Long retry limit */
   2371   1.1  macallan 	MOBJ_WRITE_2(mac, BWI_80211_MOBJ, BWI_80211_MOBJ_SHRETRY,
   2372   1.1  macallan 	    lim->shretry);
   2373   1.1  macallan 	MOBJ_WRITE_2(mac, BWI_80211_MOBJ, BWI_80211_MOBJ_LGRETRY,
   2374   1.1  macallan 	    lim->lgretry);
   2375   1.1  macallan 
   2376   1.1  macallan 	/* Short/Long retry fallback limit */
   2377   1.1  macallan 	MOBJ_WRITE_2(mac, BWI_COMM_MOBJ, BWI_COMM_MOBJ_SHRETRY_FB,
   2378   1.1  macallan 	    lim->shretry_fb);
   2379   1.1  macallan 	MOBJ_WRITE_2(mac, BWI_COMM_MOBJ, BWI_COMM_MOBJ_LGRETEY_FB,
   2380   1.1  macallan 	    lim->lgretry_fb);
   2381   1.1  macallan }
   2382   1.1  macallan 
   2383   1.2  macallan static void
   2384   1.1  macallan bwi_mac_set_ackrates(struct bwi_mac *mac, const struct ieee80211_rateset *rs)
   2385   1.1  macallan {
   2386   1.1  macallan 	int i;
   2387   1.1  macallan 
   2388   1.1  macallan 	/* XXX not standard conforming */
   2389   1.1  macallan 	for (i = 0; i < rs->rs_nrates; ++i) {
   2390   1.2  macallan 		enum bwi_ieee80211_modtype modtype;
   2391   1.1  macallan 		uint16_t ofs;
   2392   1.1  macallan 
   2393   1.2  macallan 		modtype = bwi_ieee80211_rate2modtype(rs->rs_rates[i]);
   2394   1.1  macallan 		switch (modtype) {
   2395   1.1  macallan 		case IEEE80211_MODTYPE_DS:
   2396   1.1  macallan 			ofs = 0x4c0;
   2397   1.2  macallan 			ofs += (bwi_ieee80211_rate2plcp(rs->rs_rates[i],
   2398   1.1  macallan 			    IEEE80211_MODE_11B) & 0xf) * 2;
   2399   1.1  macallan 			break;
   2400   1.1  macallan 		case IEEE80211_MODTYPE_OFDM:
   2401   1.1  macallan 			ofs = 0x480;
   2402   1.2  macallan 			ofs += (bwi_ieee80211_rate2plcp(rs->rs_rates[i],
   2403   1.1  macallan 			    IEEE80211_MODE_11G) & 0xf) * 2;
   2404   1.1  macallan 			break;
   2405   1.1  macallan 		default:
   2406   1.1  macallan 			panic("unsupported modtype %u\n", modtype);
   2407   1.1  macallan 		}
   2408   1.1  macallan 
   2409   1.1  macallan 		MOBJ_WRITE_2(mac, BWI_COMM_MOBJ, ofs + 0x20,
   2410   1.1  macallan 		    MOBJ_READ_2(mac, BWI_COMM_MOBJ, ofs));
   2411   1.1  macallan 	}
   2412   1.1  macallan }
   2413   1.1  macallan 
   2414   1.2  macallan static int
   2415   1.1  macallan bwi_mac_start(struct bwi_mac *mac)
   2416   1.1  macallan {
   2417   1.1  macallan 	struct bwi_softc *sc = mac->mac_sc;
   2418   1.1  macallan 
   2419   1.1  macallan 	CSR_SETBITS_4(sc, BWI_MAC_STATUS, BWI_MAC_STATUS_ENABLE);
   2420   1.1  macallan 	CSR_WRITE_4(sc, BWI_MAC_INTR_STATUS, BWI_INTR_READY);
   2421   1.1  macallan 
   2422   1.1  macallan 	/* Flush pending bus writes */
   2423   1.1  macallan 	CSR_READ_4(sc, BWI_MAC_STATUS);
   2424   1.1  macallan 	CSR_READ_4(sc, BWI_MAC_INTR_STATUS);
   2425   1.1  macallan 
   2426   1.1  macallan 	return (bwi_mac_config_ps(mac));
   2427   1.1  macallan }
   2428   1.1  macallan 
   2429   1.2  macallan static int
   2430   1.1  macallan bwi_mac_stop(struct bwi_mac *mac)
   2431   1.1  macallan {
   2432   1.1  macallan 	struct bwi_softc *sc = mac->mac_sc;
   2433   1.1  macallan 	int error, i;
   2434   1.1  macallan 
   2435   1.1  macallan 	error = bwi_mac_config_ps(mac);
   2436   1.1  macallan 	if (error)
   2437   1.1  macallan 		return (error);
   2438   1.1  macallan 
   2439   1.1  macallan 	CSR_CLRBITS_4(sc, BWI_MAC_STATUS, BWI_MAC_STATUS_ENABLE);
   2440   1.1  macallan 
   2441   1.1  macallan 	/* Flush pending bus write */
   2442   1.1  macallan 	CSR_READ_4(sc, BWI_MAC_STATUS);
   2443   1.1  macallan 
   2444   1.1  macallan #define NRETRY	10000
   2445   1.1  macallan 	for (i = 0; i < NRETRY; ++i) {
   2446   1.1  macallan 		if (CSR_READ_4(sc, BWI_MAC_INTR_STATUS) & BWI_INTR_READY)
   2447   1.1  macallan 			break;
   2448   1.1  macallan 		DELAY(1);
   2449   1.1  macallan 	}
   2450   1.1  macallan 	if (i == NRETRY) {
   2451  1.10    cegger 		aprint_error_dev(sc->sc_dev, "can't stop MAC\n");
   2452   1.1  macallan 		return (ETIMEDOUT);
   2453   1.1  macallan 	}
   2454   1.1  macallan #undef NRETRY
   2455   1.1  macallan 
   2456   1.1  macallan 	return (0);
   2457   1.1  macallan }
   2458   1.1  macallan 
   2459   1.2  macallan static int
   2460   1.1  macallan bwi_mac_config_ps(struct bwi_mac *mac)
   2461   1.1  macallan {
   2462   1.1  macallan 	struct bwi_softc *sc = mac->mac_sc;
   2463   1.1  macallan 	uint32_t status;
   2464   1.1  macallan 
   2465   1.1  macallan 	status = CSR_READ_4(sc, BWI_MAC_STATUS);
   2466   1.1  macallan 
   2467   1.1  macallan 	status &= ~BWI_MAC_STATUS_HW_PS;
   2468   1.1  macallan 	status |= BWI_MAC_STATUS_WAKEUP;
   2469   1.1  macallan 	CSR_WRITE_4(sc, BWI_MAC_STATUS, status);
   2470   1.1  macallan 
   2471   1.1  macallan 	/* Flush pending bus write */
   2472   1.1  macallan 	CSR_READ_4(sc, BWI_MAC_STATUS);
   2473   1.1  macallan 
   2474   1.1  macallan 	if (mac->mac_rev >= 5) {
   2475   1.1  macallan 		int i;
   2476   1.1  macallan 
   2477   1.1  macallan #define NRETRY	100
   2478   1.1  macallan 		for (i = 0; i < NRETRY; ++i) {
   2479   1.1  macallan 			if (MOBJ_READ_2(mac, BWI_COMM_MOBJ,
   2480   1.1  macallan 			    BWI_COMM_MOBJ_UCODE_STATE) != BWI_UCODE_STATE_PS)
   2481   1.1  macallan 				break;
   2482   1.1  macallan 			DELAY(10);
   2483   1.1  macallan 		}
   2484   1.1  macallan 		if (i == NRETRY) {
   2485  1.10    cegger 			aprint_error_dev(sc->sc_dev, "config PS failed\n");
   2486   1.1  macallan 			return (ETIMEDOUT);
   2487   1.1  macallan 		}
   2488   1.1  macallan #undef NRETRY
   2489   1.1  macallan 	}
   2490   1.1  macallan 	return (0);
   2491   1.1  macallan }
   2492   1.1  macallan 
   2493   1.2  macallan static void
   2494   1.1  macallan bwi_mac_reset_hwkeys(struct bwi_mac *mac)
   2495   1.1  macallan {
   2496   1.1  macallan 	/* TODO: firmware crypto */
   2497   1.1  macallan 	MOBJ_READ_2(mac, BWI_COMM_MOBJ, BWI_COMM_MOBJ_KEYTABLE_OFS);
   2498   1.1  macallan }
   2499   1.1  macallan 
   2500   1.2  macallan static void
   2501   1.1  macallan bwi_mac_shutdown(struct bwi_mac *mac)
   2502   1.1  macallan {
   2503   1.1  macallan 	struct bwi_softc *sc = mac->mac_sc;
   2504   1.1  macallan 	int i;
   2505   1.1  macallan 
   2506   1.1  macallan 	if (mac->mac_flags & BWI_MAC_F_HAS_TXSTATS)
   2507   1.2  macallan 		(sc->sc_free_txstats)(sc);
   2508   1.1  macallan 
   2509   1.2  macallan 	(sc->sc_free_rx_ring)(sc);
   2510   1.1  macallan 
   2511   1.1  macallan 	for (i = 0; i < BWI_TX_NRING; ++i)
   2512   1.2  macallan 		(sc->sc_free_tx_ring)(sc, i);
   2513   1.1  macallan 
   2514   1.1  macallan 	bwi_rf_off(mac);
   2515   1.1  macallan 
   2516   1.1  macallan 	/* TODO: LED */
   2517   1.1  macallan 
   2518   1.1  macallan 	bwi_mac_gpio_fini(mac);
   2519   1.1  macallan 
   2520   1.1  macallan 	bwi_rf_off(mac); /* XXX again */
   2521   1.1  macallan 	CSR_WRITE_2(sc, BWI_BBP_ATTEN, BWI_BBP_ATTEN_MAGIC);
   2522   1.1  macallan 	bwi_regwin_disable(sc, &mac->mac_regwin, 0);
   2523   1.1  macallan 
   2524   1.1  macallan 	mac->mac_flags &= ~BWI_MAC_F_INITED;
   2525   1.1  macallan }
   2526   1.1  macallan 
   2527   1.2  macallan static int
   2528   1.1  macallan bwi_mac_get_property(struct bwi_mac *mac)
   2529   1.1  macallan {
   2530   1.1  macallan 	struct bwi_softc *sc = mac->mac_sc;
   2531   1.1  macallan 	enum bwi_bus_space old_bus_space;
   2532   1.1  macallan 	uint32_t val;
   2533   1.1  macallan 
   2534   1.1  macallan 	/*
   2535   1.1  macallan 	 * Byte swap
   2536   1.1  macallan 	 */
   2537   1.1  macallan 	val = CSR_READ_4(sc, BWI_MAC_STATUS);
   2538   1.1  macallan 	if (val & BWI_MAC_STATUS_BSWAP) {
   2539   1.2  macallan 		DPRINTF(sc, BWI_DBG_MAC | BWI_DBG_ATTACH, "need byte swap\n");
   2540   1.1  macallan 		mac->mac_flags |= BWI_MAC_F_BSWAP;
   2541   1.1  macallan 	}
   2542   1.1  macallan 
   2543   1.1  macallan 	/*
   2544   1.1  macallan 	 * DMA address space
   2545   1.1  macallan 	 */
   2546   1.1  macallan 	old_bus_space = sc->sc_bus_space;
   2547   1.1  macallan 
   2548   1.1  macallan 	val = CSR_READ_4(sc, BWI_STATE_HI);
   2549   1.1  macallan 	if (__SHIFTOUT(val, BWI_STATE_HI_FLAGS_MASK) &
   2550   1.1  macallan 	    BWI_STATE_HI_FLAG_64BIT) {
   2551   1.1  macallan 		/* 64bit address */
   2552   1.1  macallan 		sc->sc_bus_space = BWI_BUS_SPACE_64BIT;
   2553   1.2  macallan 		DPRINTF(sc, BWI_DBG_MAC | BWI_DBG_ATTACH, "64bit bus space\n");
   2554   1.1  macallan 	} else {
   2555   1.1  macallan 		uint32_t txrx_reg = BWI_TXRX_CTRL_BASE + BWI_TX32_CTRL;
   2556   1.1  macallan 
   2557   1.1  macallan 		CSR_WRITE_4(sc, txrx_reg, BWI_TXRX32_CTRL_ADDRHI_MASK);
   2558   1.1  macallan 		if (CSR_READ_4(sc, txrx_reg) & BWI_TXRX32_CTRL_ADDRHI_MASK) {
   2559   1.1  macallan 			/* 32bit address */
   2560   1.1  macallan 			sc->sc_bus_space = BWI_BUS_SPACE_32BIT;
   2561   1.2  macallan 			DPRINTF(sc, BWI_DBG_MAC | BWI_DBG_ATTACH,
   2562   1.2  macallan 			    "32bit bus space\n");
   2563   1.1  macallan 		} else {
   2564   1.1  macallan 			/* 30bit address */
   2565   1.1  macallan 			sc->sc_bus_space = BWI_BUS_SPACE_30BIT;
   2566   1.2  macallan 			DPRINTF(sc, BWI_DBG_MAC | BWI_DBG_ATTACH,
   2567   1.2  macallan 			    "30bit bus space\n");
   2568   1.1  macallan 		}
   2569   1.1  macallan 	}
   2570   1.1  macallan 
   2571   1.1  macallan 	if (old_bus_space != 0 && old_bus_space != sc->sc_bus_space) {
   2572  1.10    cegger 		aprint_error_dev(sc->sc_dev, "MACs bus space mismatch!\n");
   2573   1.1  macallan 		return (ENXIO);
   2574   1.1  macallan 	}
   2575   1.1  macallan 
   2576   1.1  macallan 	return (0);
   2577   1.1  macallan }
   2578   1.1  macallan 
   2579   1.2  macallan static void
   2580   1.1  macallan bwi_mac_updateslot(struct bwi_mac *mac, int shslot)
   2581   1.1  macallan {
   2582   1.1  macallan 	uint16_t slot_time;
   2583   1.1  macallan 
   2584   1.1  macallan 	if (mac->mac_phy.phy_mode == IEEE80211_MODE_11B)
   2585   1.1  macallan 		return;
   2586   1.1  macallan 
   2587   1.1  macallan 	if (shslot)
   2588   1.1  macallan 		slot_time = IEEE80211_DUR_SHSLOT;
   2589   1.1  macallan 	else
   2590   1.1  macallan 		slot_time = IEEE80211_DUR_SLOT;
   2591   1.1  macallan 
   2592   1.1  macallan 	CSR_WRITE_2(mac->mac_sc, BWI_MAC_SLOTTIME,
   2593   1.1  macallan 	    slot_time + BWI_MAC_SLOTTIME_ADJUST);
   2594   1.1  macallan 	MOBJ_WRITE_2(mac, BWI_COMM_MOBJ, BWI_COMM_MOBJ_SLOTTIME, slot_time);
   2595   1.1  macallan }
   2596   1.1  macallan 
   2597   1.2  macallan static int
   2598   1.1  macallan bwi_mac_attach(struct bwi_softc *sc, int id, uint8_t rev)
   2599   1.1  macallan {
   2600   1.1  macallan 	struct bwi_mac *mac;
   2601   1.1  macallan 	int i;
   2602   1.1  macallan 
   2603   1.1  macallan 	KASSERT(sc->sc_nmac <= BWI_MAC_MAX && sc->sc_nmac >= 0);
   2604   1.1  macallan 
   2605   1.1  macallan 	if (sc->sc_nmac == BWI_MAC_MAX) {
   2606  1.10    cegger 		aprint_error_dev(sc->sc_dev, "too many MACs\n");
   2607   1.1  macallan 		return (0);
   2608   1.1  macallan 	}
   2609   1.1  macallan 
   2610   1.1  macallan 	/*
   2611   1.1  macallan 	 * More than one MAC is only supported by BCM4309
   2612   1.1  macallan 	 */
   2613   1.1  macallan 	if (sc->sc_nmac != 0 &&
   2614   1.1  macallan 	    sc->sc_pci_did != PCI_PRODUCT_BROADCOM_BCM4309) {
   2615   1.2  macallan 		DPRINTF(sc, BWI_DBG_MAC | BWI_DBG_ATTACH,
   2616   1.2  macallan 		    "ignore %dth MAC\n", sc->sc_nmac);
   2617   1.1  macallan 		return (0);
   2618   1.1  macallan 	}
   2619   1.1  macallan 
   2620   1.1  macallan 	mac = &sc->sc_mac[sc->sc_nmac];
   2621   1.1  macallan 
   2622   1.1  macallan 	/* XXX will this happen? */
   2623   1.1  macallan 	if (BWI_REGWIN_EXIST(&mac->mac_regwin)) {
   2624  1.10    cegger 		aprint_error_dev(sc->sc_dev, "%dth MAC already attached\n",
   2625   1.2  macallan 		    sc->sc_nmac);
   2626   1.1  macallan 		return (0);
   2627   1.1  macallan 	}
   2628   1.1  macallan 
   2629   1.1  macallan 	/*
   2630   1.1  macallan 	 * Test whether the revision of this MAC is supported
   2631   1.1  macallan 	 */
   2632  1.11    cegger 	for (i = 0; i < __arraycount(bwi_sup_macrev); ++i) {
   2633   1.1  macallan 		if (bwi_sup_macrev[i] == rev)
   2634   1.1  macallan 			break;
   2635   1.1  macallan 	}
   2636  1.11    cegger 	if (i == __arraycount(bwi_sup_macrev)) {
   2637  1.10    cegger 		aprint_error_dev(sc->sc_dev, "MAC rev %u is not supported\n",
   2638   1.2  macallan 		    rev);
   2639   1.1  macallan 		return (ENXIO);
   2640   1.1  macallan 	}
   2641   1.1  macallan 
   2642   1.1  macallan 	BWI_CREATE_MAC(mac, sc, id, rev);
   2643   1.1  macallan 	sc->sc_nmac++;
   2644   1.1  macallan 
   2645   1.1  macallan 	if (mac->mac_rev < 5) {
   2646   1.1  macallan 		mac->mac_flags |= BWI_MAC_F_HAS_TXSTATS;
   2647   1.2  macallan 		DPRINTF(sc, BWI_DBG_MAC | BWI_DBG_ATTACH, "has TX stats\n");
   2648   1.1  macallan 	} else {
   2649   1.1  macallan 		mac->mac_flags |= BWI_MAC_F_PHYE_RESET;
   2650   1.1  macallan 	}
   2651   1.1  macallan 
   2652  1.10    cegger 	aprint_normal_dev(sc->sc_dev, "MAC: rev %u\n", rev);
   2653   1.1  macallan 	return (0);
   2654   1.1  macallan }
   2655   1.1  macallan 
   2656   1.2  macallan static void
   2657   1.1  macallan bwi_mac_balance_atten(int *bbp_atten0, int *rf_atten0)
   2658   1.1  macallan {
   2659   1.1  macallan 	int bbp_atten, rf_atten, rf_atten_lim = -1;
   2660   1.1  macallan 
   2661   1.1  macallan 	bbp_atten = *bbp_atten0;
   2662   1.1  macallan 	rf_atten = *rf_atten0;
   2663   1.1  macallan 
   2664   1.1  macallan 	/*
   2665   1.1  macallan 	 * RF attenuation affects TX power BWI_RF_ATTEN_FACTOR times
   2666   1.1  macallan 	 * as much as BBP attenuation, so we try our best to keep RF
   2667   1.1  macallan 	 * attenuation within range.  BBP attenuation will be clamped
   2668   1.1  macallan 	 * later if it is out of range during balancing.
   2669   1.1  macallan 	 *
   2670   1.1  macallan 	 * BWI_RF_ATTEN_MAX0 is used as RF attenuation upper limit.
   2671   1.1  macallan 	 */
   2672   1.1  macallan 
   2673   1.1  macallan 	/*
   2674   1.1  macallan 	 * Use BBP attenuation to balance RF attenuation
   2675   1.1  macallan 	 */
   2676   1.1  macallan 	if (rf_atten < 0)
   2677   1.1  macallan 		rf_atten_lim = 0;
   2678   1.1  macallan 	else if (rf_atten > BWI_RF_ATTEN_MAX0)
   2679   1.1  macallan 		rf_atten_lim = BWI_RF_ATTEN_MAX0;
   2680   1.1  macallan 
   2681   1.1  macallan 	if (rf_atten_lim >= 0) {
   2682   1.1  macallan 		bbp_atten += (BWI_RF_ATTEN_FACTOR * (rf_atten - rf_atten_lim));
   2683   1.1  macallan 		rf_atten = rf_atten_lim;
   2684   1.1  macallan 	}
   2685   1.1  macallan 
   2686   1.1  macallan 	/*
   2687   1.1  macallan 	 * If possible, use RF attenuation to balance BBP attenuation
   2688   1.1  macallan 	 * NOTE: RF attenuation is still kept within range.
   2689   1.1  macallan 	 */
   2690   1.1  macallan 	while (rf_atten < BWI_RF_ATTEN_MAX0 && bbp_atten > BWI_BBP_ATTEN_MAX) {
   2691   1.1  macallan 		bbp_atten -= BWI_RF_ATTEN_FACTOR;
   2692   1.1  macallan 		++rf_atten;
   2693   1.1  macallan 	}
   2694   1.1  macallan 	while (rf_atten > 0 && bbp_atten < 0) {
   2695   1.1  macallan 		bbp_atten += BWI_RF_ATTEN_FACTOR;
   2696   1.1  macallan 		--rf_atten;
   2697   1.1  macallan 	}
   2698   1.1  macallan 
   2699   1.1  macallan 	/* RF attenuation MUST be within range */
   2700   1.1  macallan 	KASSERT(rf_atten >= 0 && rf_atten <= BWI_RF_ATTEN_MAX0);
   2701   1.1  macallan 
   2702   1.1  macallan 	/*
   2703   1.1  macallan 	 * Clamp BBP attenuation
   2704   1.1  macallan 	 */
   2705   1.1  macallan 	if (bbp_atten < 0)
   2706   1.1  macallan 		bbp_atten = 0;
   2707   1.1  macallan 	else if (bbp_atten > BWI_BBP_ATTEN_MAX)
   2708   1.1  macallan 		bbp_atten = BWI_BBP_ATTEN_MAX;
   2709   1.1  macallan 
   2710   1.1  macallan 	*rf_atten0 = rf_atten;
   2711   1.1  macallan 	*bbp_atten0 = bbp_atten;
   2712   1.1  macallan }
   2713   1.1  macallan 
   2714   1.2  macallan static void
   2715   1.1  macallan bwi_mac_adjust_tpctl(struct bwi_mac *mac, int rf_atten_adj, int bbp_atten_adj)
   2716   1.1  macallan {
   2717   1.1  macallan 	struct bwi_softc *sc = mac->mac_sc;
   2718   1.1  macallan 	struct bwi_rf *rf = &mac->mac_rf;
   2719   1.1  macallan 	struct bwi_tpctl tpctl;
   2720   1.1  macallan 	int bbp_atten, rf_atten, tp_ctrl1;
   2721   1.1  macallan 
   2722   1.8   tsutsui 	memcpy(&tpctl, &mac->mac_tpctl, sizeof(tpctl));
   2723   1.1  macallan 
   2724   1.1  macallan 	/* NOTE: Use signed value to do calulation */
   2725   1.1  macallan 	bbp_atten = tpctl.bbp_atten;
   2726   1.1  macallan 	rf_atten = tpctl.rf_atten;
   2727   1.1  macallan 	tp_ctrl1 = tpctl.tp_ctrl1;
   2728   1.1  macallan 
   2729   1.1  macallan 	bbp_atten += bbp_atten_adj;
   2730   1.1  macallan 	rf_atten += rf_atten_adj;
   2731   1.1  macallan 
   2732   1.1  macallan 	bwi_mac_balance_atten(&bbp_atten, &rf_atten);
   2733   1.1  macallan 
   2734   1.1  macallan 	if (rf->rf_type == BWI_RF_T_BCM2050 && rf->rf_rev == 2) {
   2735   1.1  macallan 		if (rf_atten <= 1) {
   2736   1.1  macallan 			if (tp_ctrl1 == 0) {
   2737   1.1  macallan 				tp_ctrl1 = 3;
   2738   1.1  macallan 				bbp_atten += 2;
   2739   1.1  macallan 				rf_atten += 2;
   2740   1.1  macallan 			} else if (sc->sc_card_flags & BWI_CARD_F_PA_GPIO9) {
   2741   1.1  macallan 				bbp_atten +=
   2742   1.1  macallan 				(BWI_RF_ATTEN_FACTOR * (rf_atten - 2));
   2743   1.1  macallan 				rf_atten = 2;
   2744   1.1  macallan 			}
   2745   1.1  macallan 		} else if (rf_atten > 4 && tp_ctrl1 != 0) {
   2746   1.1  macallan 			tp_ctrl1 = 0;
   2747   1.1  macallan 			if (bbp_atten < 3) {
   2748   1.1  macallan 				bbp_atten += 2;
   2749   1.1  macallan 				rf_atten -= 3;
   2750   1.1  macallan 			} else {
   2751   1.1  macallan 				bbp_atten -= 2;
   2752   1.1  macallan 				rf_atten -= 2;
   2753   1.1  macallan 			}
   2754   1.1  macallan 		}
   2755   1.1  macallan 		bwi_mac_balance_atten(&bbp_atten, &rf_atten);
   2756   1.1  macallan 	}
   2757   1.1  macallan 
   2758   1.1  macallan 	tpctl.bbp_atten = bbp_atten;
   2759   1.1  macallan 	tpctl.rf_atten = rf_atten;
   2760   1.1  macallan 	tpctl.tp_ctrl1 = tp_ctrl1;
   2761   1.1  macallan 
   2762   1.1  macallan 	bwi_mac_lock(mac);
   2763   1.1  macallan 	bwi_mac_set_tpctl_11bg(mac, &tpctl);
   2764   1.1  macallan 	bwi_mac_unlock(mac);
   2765   1.1  macallan }
   2766   1.1  macallan 
   2767   1.1  macallan /*
   2768   1.1  macallan  * http://bcm-specs.sipsolutions.net/RecalculateTransmissionPower
   2769   1.1  macallan  */
   2770   1.2  macallan static void
   2771   1.1  macallan bwi_mac_calibrate_txpower(struct bwi_mac *mac, enum bwi_txpwrcb_type type)
   2772   1.1  macallan {
   2773   1.1  macallan 	struct bwi_softc *sc = mac->mac_sc;
   2774   1.1  macallan 	struct bwi_rf *rf = &mac->mac_rf;
   2775   1.1  macallan 	int8_t tssi[4], tssi_avg, cur_txpwr;
   2776   1.1  macallan 	int error, i, ofdm_tssi;
   2777   1.1  macallan 	int txpwr_diff, rf_atten_adj, bbp_atten_adj;
   2778   1.1  macallan 
   2779   1.2  macallan 	if (!sc->sc_txpwr_calib)
   2780   1.2  macallan 		return;
   2781   1.2  macallan 
   2782   1.1  macallan 	if (mac->mac_flags & BWI_MAC_F_TPCTL_ERROR) {
   2783   1.2  macallan 		DPRINTF(sc, BWI_DBG_MAC | BWI_DBG_TXPOWER,
   2784   1.2  macallan 		    "tpctl error happened, can't set txpower\n");
   2785   1.1  macallan 		return;
   2786   1.1  macallan 	}
   2787   1.1  macallan 
   2788   1.1  macallan 	if (BWI_IS_BRCM_BU4306(sc)) {
   2789   1.2  macallan 		DPRINTF(sc, BWI_DBG_MAC | BWI_DBG_TXPOWER,
   2790   1.2  macallan 		    "BU4306, can't set txpower\n");
   2791   1.1  macallan 		return;
   2792   1.1  macallan 	}
   2793   1.1  macallan 
   2794   1.1  macallan 	/*
   2795   1.1  macallan 	 * Save latest TSSI and reset the related memory objects
   2796   1.1  macallan 	 */
   2797   1.1  macallan 	ofdm_tssi = 0;
   2798   1.1  macallan 	error = bwi_rf_get_latest_tssi(mac, tssi, BWI_COMM_MOBJ_TSSI_DS);
   2799   1.1  macallan 	if (error) {
   2800   1.2  macallan 		DPRINTF(sc, BWI_DBG_MAC | BWI_DBG_TXPOWER, "no DS tssi\n");
   2801   1.1  macallan 
   2802   1.1  macallan 		if (mac->mac_phy.phy_mode == IEEE80211_MODE_11B) {
   2803   1.1  macallan 			if (type == BWI_TXPWR_FORCE) {
   2804   1.1  macallan 				rf_atten_adj = 0;
   2805   1.1  macallan 				bbp_atten_adj = 1;
   2806   1.1  macallan 				goto calib;
   2807   1.1  macallan 			} else {
   2808   1.1  macallan 				return;
   2809   1.1  macallan 			}
   2810   1.1  macallan 		}
   2811   1.1  macallan 
   2812   1.1  macallan 		error = bwi_rf_get_latest_tssi(mac, tssi,
   2813   1.1  macallan 		    BWI_COMM_MOBJ_TSSI_OFDM);
   2814   1.1  macallan 		if (error) {
   2815   1.2  macallan 			DPRINTF(sc, BWI_DBG_MAC | BWI_DBG_TXPOWER,
   2816   1.2  macallan 			    "no OFDM tssi\n");
   2817   1.1  macallan 			if (type == BWI_TXPWR_FORCE) {
   2818   1.1  macallan 				rf_atten_adj = 0;
   2819   1.1  macallan 				bbp_atten_adj = 1;
   2820   1.1  macallan 				goto calib;
   2821   1.1  macallan 			} else {
   2822   1.1  macallan 				return;
   2823   1.1  macallan 			}
   2824   1.1  macallan 		}
   2825   1.1  macallan 
   2826   1.1  macallan 		for (i = 0; i < 4; ++i) {
   2827   1.1  macallan 			tssi[i] += 0x20;
   2828   1.1  macallan 			tssi[i] &= 0x3f;
   2829   1.1  macallan 		}
   2830   1.1  macallan 		ofdm_tssi = 1;
   2831   1.1  macallan 	}
   2832   1.1  macallan 	bwi_rf_clear_tssi(mac);
   2833   1.1  macallan 
   2834   1.2  macallan 	DPRINTF(sc, BWI_DBG_MAC | BWI_DBG_TXPOWER,
   2835   1.2  macallan 	    "tssi0 %d, tssi1 %d, tssi2 %d, tssi3 %d\n",
   2836   1.2  macallan 	    tssi[0], tssi[1], tssi[2], tssi[3]);
   2837   1.1  macallan 
   2838   1.1  macallan 	/*
   2839   1.1  macallan 	 * Calculate RF/BBP attenuation adjustment based on
   2840   1.1  macallan 	 * the difference between desired TX power and sampled
   2841   1.1  macallan 	 * TX power.
   2842   1.1  macallan 	 */
   2843   1.1  macallan 	/* +8 == "each incremented by 1/2" */
   2844   1.1  macallan 	tssi_avg = (tssi[0] + tssi[1] + tssi[2] + tssi[3] + 8) / 4;
   2845   1.1  macallan 	if (ofdm_tssi && (HFLAGS_READ(mac) & BWI_HFLAG_PWR_BOOST_DS))
   2846   1.1  macallan 		tssi_avg -= 13;
   2847   1.1  macallan 
   2848   1.2  macallan 	DPRINTF(sc, BWI_DBG_MAC | BWI_DBG_TXPOWER, "tssi avg %d\n", tssi_avg);
   2849   1.1  macallan 
   2850   1.1  macallan 	error = bwi_rf_tssi2dbm(mac, tssi_avg, &cur_txpwr);
   2851   1.1  macallan 	if (error)
   2852   1.1  macallan 		return;
   2853   1.2  macallan 	DPRINTF(sc, BWI_DBG_MAC | BWI_DBG_TXPOWER, "current txpower %d\n",
   2854   1.2  macallan 	    cur_txpwr);
   2855   1.1  macallan 
   2856   1.1  macallan 	txpwr_diff = rf->rf_txpower_max - cur_txpwr; /* XXX ni_txpower */
   2857   1.1  macallan 
   2858   1.1  macallan 	rf_atten_adj = -howmany(txpwr_diff, 8);
   2859   1.1  macallan 
   2860   1.1  macallan 	if (type == BWI_TXPWR_INIT) {
   2861   1.1  macallan 		/*
   2862   1.1  macallan 		 * Move toward EEPROM max TX power as fast as we can
   2863   1.1  macallan 		 */
   2864   1.1  macallan 		bbp_atten_adj = -txpwr_diff;
   2865   1.1  macallan 	} else {
   2866   1.1  macallan 		bbp_atten_adj = -(txpwr_diff / 2);
   2867   1.1  macallan 	}
   2868   1.1  macallan 	bbp_atten_adj -= (BWI_RF_ATTEN_FACTOR * rf_atten_adj);
   2869   1.1  macallan 
   2870   1.1  macallan 	if (rf_atten_adj == 0 && bbp_atten_adj == 0) {
   2871   1.2  macallan 		DPRINTF(sc, BWI_DBG_MAC | BWI_DBG_TXPOWER, "%s\n",
   2872   1.2  macallan 		    "no need to adjust RF/BBP attenuation");
   2873   1.1  macallan 		/* TODO: LO */
   2874   1.1  macallan 		return;
   2875   1.1  macallan 	}
   2876   1.1  macallan 
   2877   1.1  macallan calib:
   2878   1.2  macallan 	DPRINTF(sc, BWI_DBG_MAC | BWI_DBG_TXPOWER,
   2879   1.2  macallan 	    "rf atten adjust %d, bbp atten adjust %d\n",
   2880   1.2  macallan 	    rf_atten_adj, bbp_atten_adj);
   2881   1.1  macallan 	bwi_mac_adjust_tpctl(mac, rf_atten_adj, bbp_atten_adj);
   2882   1.1  macallan 	/* TODO: LO */
   2883   1.1  macallan }
   2884   1.1  macallan 
   2885   1.2  macallan static void
   2886   1.1  macallan bwi_mac_lock(struct bwi_mac *mac)
   2887   1.1  macallan {
   2888   1.1  macallan 	struct bwi_softc *sc = mac->mac_sc;
   2889   1.1  macallan 	struct ieee80211com *ic = &sc->sc_ic;
   2890   1.1  macallan 
   2891   1.1  macallan 	KASSERT((mac->mac_flags & BWI_MAC_F_LOCKED) == 0);
   2892   1.1  macallan 
   2893   1.1  macallan 	if (mac->mac_rev < 3)
   2894   1.1  macallan 		bwi_mac_stop(mac);
   2895   1.1  macallan 	else if (ic->ic_opmode != IEEE80211_M_HOSTAP)
   2896   1.1  macallan 		bwi_mac_config_ps(mac);
   2897   1.1  macallan 
   2898   1.1  macallan 	CSR_SETBITS_4(sc, BWI_MAC_STATUS, BWI_MAC_STATUS_RFLOCK);
   2899   1.1  macallan 
   2900   1.1  macallan 	/* Flush pending bus write */
   2901   1.1  macallan 	CSR_READ_4(sc, BWI_MAC_STATUS);
   2902   1.1  macallan 	DELAY(10);
   2903   1.1  macallan 
   2904   1.1  macallan 	mac->mac_flags |= BWI_MAC_F_LOCKED;
   2905   1.1  macallan }
   2906   1.1  macallan 
   2907   1.2  macallan static void
   2908   1.1  macallan bwi_mac_unlock(struct bwi_mac *mac)
   2909   1.1  macallan {
   2910   1.1  macallan 	struct bwi_softc *sc = mac->mac_sc;
   2911   1.1  macallan 	struct ieee80211com *ic = &sc->sc_ic;
   2912   1.1  macallan 
   2913   1.1  macallan 	KASSERT(mac->mac_flags & BWI_MAC_F_LOCKED);
   2914   1.1  macallan 
   2915   1.1  macallan 	CSR_READ_2(sc, BWI_PHYINFO); /* dummy read */
   2916   1.1  macallan 
   2917   1.1  macallan 	CSR_CLRBITS_4(sc, BWI_MAC_STATUS, BWI_MAC_STATUS_RFLOCK);
   2918   1.1  macallan 
   2919   1.1  macallan 	if (mac->mac_rev < 3)
   2920   1.1  macallan 		bwi_mac_start(mac);
   2921   1.1  macallan 	else if (ic->ic_opmode != IEEE80211_M_HOSTAP)
   2922   1.1  macallan 		bwi_mac_config_ps(mac);
   2923   1.1  macallan 
   2924   1.1  macallan 	mac->mac_flags &= ~BWI_MAC_F_LOCKED;
   2925   1.1  macallan }
   2926   1.1  macallan 
   2927   1.2  macallan static void
   2928   1.1  macallan bwi_mac_set_promisc(struct bwi_mac *mac, int promisc)
   2929   1.1  macallan {
   2930   1.1  macallan 	struct bwi_softc *sc = mac->mac_sc;
   2931   1.1  macallan 
   2932   1.1  macallan 	if (mac->mac_rev < 5) /* Promisc is always on */
   2933   1.1  macallan 		return;
   2934   1.1  macallan 
   2935   1.1  macallan 	if (promisc)
   2936   1.1  macallan 		CSR_SETBITS_4(sc, BWI_MAC_STATUS, BWI_MAC_STATUS_PROMISC);
   2937   1.1  macallan 	else
   2938   1.1  macallan 		CSR_CLRBITS_4(sc, BWI_MAC_STATUS, BWI_MAC_STATUS_PROMISC);
   2939   1.1  macallan }
   2940   1.1  macallan 
   2941   1.1  macallan /* PHY */
   2942   1.1  macallan 
   2943   1.2  macallan static void
   2944   1.1  macallan bwi_phy_write(struct bwi_mac *mac, uint16_t ctrl, uint16_t data)
   2945   1.1  macallan {
   2946   1.1  macallan 	struct bwi_softc *sc = mac->mac_sc;
   2947   1.1  macallan 
   2948   1.1  macallan 	/* TODO: 11A */
   2949   1.1  macallan 	CSR_WRITE_2(sc, BWI_PHY_CTRL, ctrl);
   2950   1.1  macallan 	CSR_WRITE_2(sc, BWI_PHY_DATA, data);
   2951   1.1  macallan }
   2952   1.1  macallan 
   2953   1.2  macallan static uint16_t
   2954   1.1  macallan bwi_phy_read(struct bwi_mac *mac, uint16_t ctrl)
   2955   1.1  macallan {
   2956   1.1  macallan 	struct bwi_softc *sc = mac->mac_sc;
   2957   1.1  macallan 
   2958   1.1  macallan 	/* TODO: 11A */
   2959   1.1  macallan 	CSR_WRITE_2(sc, BWI_PHY_CTRL, ctrl);
   2960   1.1  macallan 	return (CSR_READ_2(sc, BWI_PHY_DATA));
   2961   1.1  macallan }
   2962   1.1  macallan 
   2963   1.2  macallan static int
   2964   1.1  macallan bwi_phy_attach(struct bwi_mac *mac)
   2965   1.1  macallan {
   2966   1.1  macallan 	struct bwi_softc *sc = mac->mac_sc;
   2967   1.1  macallan 	struct bwi_phy *phy = &mac->mac_phy;
   2968   1.1  macallan 	uint8_t phyrev, phytype, phyver;
   2969   1.1  macallan 	uint16_t val;
   2970   1.1  macallan 	int i;
   2971   1.1  macallan 
   2972   1.1  macallan 	/* Get PHY type/revision/version */
   2973   1.1  macallan 	val = CSR_READ_2(sc, BWI_PHYINFO);
   2974   1.1  macallan 	phyrev = __SHIFTOUT(val, BWI_PHYINFO_REV_MASK);
   2975   1.1  macallan 	phytype = __SHIFTOUT(val, BWI_PHYINFO_TYPE_MASK);
   2976   1.1  macallan 	phyver = __SHIFTOUT(val, BWI_PHYINFO_VER_MASK);
   2977  1.10    cegger 	aprint_normal_dev(sc->sc_dev, "PHY type %d, rev %d, ver %d\n",
   2978   1.2  macallan 	    phytype, phyrev, phyver);
   2979   1.1  macallan 
   2980   1.1  macallan 	/*
   2981   1.1  macallan 	 * Verify whether the revision of the PHY type is supported
   2982   1.1  macallan 	 * Convert PHY type to ieee80211_phymode
   2983   1.1  macallan 	 */
   2984   1.1  macallan 	switch (phytype) {
   2985   1.1  macallan 	case BWI_PHYINFO_TYPE_11A:
   2986   1.1  macallan 		if (phyrev >= 4) {
   2987  1.10    cegger 			aprint_error_dev(sc->sc_dev,
   2988   1.2  macallan 			    "unsupported 11A PHY, rev %u\n",
   2989   1.2  macallan 			    phyrev);
   2990   1.1  macallan 			return (ENXIO);
   2991   1.1  macallan 		}
   2992   1.1  macallan 		phy->phy_init = bwi_phy_init_11a;
   2993   1.1  macallan 		phy->phy_mode = IEEE80211_MODE_11A;
   2994   1.1  macallan 		phy->phy_tbl_ctrl = BWI_PHYR_TBL_CTRL_11A;
   2995   1.1  macallan 		phy->phy_tbl_data_lo = BWI_PHYR_TBL_DATA_LO_11A;
   2996   1.1  macallan 		phy->phy_tbl_data_hi = BWI_PHYR_TBL_DATA_HI_11A;
   2997   1.1  macallan 		break;
   2998   1.1  macallan 	case BWI_PHYINFO_TYPE_11B:
   2999  1.11    cegger 		for (i = 0; i < __arraycount(bwi_sup_bphy); ++i) {
   3000   1.1  macallan 			if (phyrev == bwi_sup_bphy[i].rev) {
   3001   1.1  macallan 				phy->phy_init = bwi_sup_bphy[i].init;
   3002   1.1  macallan 				break;
   3003   1.1  macallan 			}
   3004   1.1  macallan 		}
   3005  1.11    cegger 		if (i == __arraycount(bwi_sup_bphy)) {
   3006  1.10    cegger 			aprint_error_dev(sc->sc_dev,
   3007   1.2  macallan 			    "unsupported 11B PHY, rev %u\n",
   3008   1.2  macallan 			    phyrev);
   3009   1.1  macallan 			return (ENXIO);
   3010   1.1  macallan 		}
   3011   1.1  macallan 		phy->phy_mode = IEEE80211_MODE_11B;
   3012   1.1  macallan 		break;
   3013   1.1  macallan 	case BWI_PHYINFO_TYPE_11G:
   3014   1.1  macallan 		if (phyrev > 8) {
   3015  1.10    cegger 			aprint_error_dev(sc->sc_dev,
   3016   1.2  macallan 			    "unsupported 11G PHY, rev %u\n",
   3017   1.2  macallan 			    phyrev);
   3018   1.1  macallan 			return (ENXIO);
   3019   1.1  macallan 		}
   3020   1.1  macallan 		phy->phy_init = bwi_phy_init_11g;
   3021   1.1  macallan 		phy->phy_mode = IEEE80211_MODE_11G;
   3022   1.1  macallan 		phy->phy_tbl_ctrl = BWI_PHYR_TBL_CTRL_11G;
   3023   1.1  macallan 		phy->phy_tbl_data_lo = BWI_PHYR_TBL_DATA_LO_11G;
   3024   1.1  macallan 		phy->phy_tbl_data_hi = BWI_PHYR_TBL_DATA_HI_11G;
   3025   1.1  macallan 		break;
   3026   1.1  macallan 	default:
   3027  1.10    cegger 		aprint_error_dev(sc->sc_dev, "unsupported PHY type %d\n",
   3028   1.2  macallan 		    phytype);
   3029   1.1  macallan 		return (ENXIO);
   3030   1.1  macallan 	}
   3031   1.1  macallan 	phy->phy_rev = phyrev;
   3032   1.1  macallan 	phy->phy_version = phyver;
   3033   1.1  macallan 
   3034   1.1  macallan 	return (0);
   3035   1.1  macallan }
   3036   1.1  macallan 
   3037   1.2  macallan static void
   3038   1.1  macallan bwi_phy_set_bbp_atten(struct bwi_mac *mac, uint16_t bbp_atten)
   3039   1.1  macallan {
   3040   1.1  macallan 	struct bwi_phy *phy = &mac->mac_phy;
   3041   1.1  macallan 	uint16_t mask = 0x000f;
   3042   1.1  macallan 
   3043   1.1  macallan 	if (phy->phy_version == 0) {
   3044   1.1  macallan 		CSR_FILT_SETBITS_2(mac->mac_sc, BWI_BBP_ATTEN, ~mask,
   3045   1.1  macallan 		    __SHIFTIN(bbp_atten, mask));
   3046   1.1  macallan 	} else {
   3047   1.1  macallan 		if (phy->phy_version > 1)
   3048   1.1  macallan 			mask <<= 2;
   3049   1.1  macallan 		else
   3050   1.1  macallan 			mask <<= 3;
   3051   1.1  macallan 		PHY_FILT_SETBITS(mac, BWI_PHYR_BBP_ATTEN, ~mask,
   3052   1.1  macallan 		    __SHIFTIN(bbp_atten, mask));
   3053   1.1  macallan 	}
   3054   1.1  macallan }
   3055   1.1  macallan 
   3056   1.2  macallan static int
   3057   1.1  macallan bwi_phy_calibrate(struct bwi_mac *mac)
   3058   1.1  macallan {
   3059   1.1  macallan 	struct bwi_phy *phy = &mac->mac_phy;
   3060   1.1  macallan 
   3061   1.1  macallan 	/* Dummy read */
   3062   1.1  macallan 	CSR_READ_4(mac->mac_sc, BWI_MAC_STATUS);
   3063   1.1  macallan 
   3064   1.1  macallan 	/* Don't re-init */
   3065   1.1  macallan 	if (phy->phy_flags & BWI_PHY_F_CALIBRATED)
   3066   1.1  macallan 		return (0);
   3067   1.1  macallan 
   3068   1.1  macallan 	if (phy->phy_mode == IEEE80211_MODE_11G && phy->phy_rev == 1) {
   3069   1.1  macallan 		bwi_mac_reset(mac, 0);
   3070   1.1  macallan 		bwi_phy_init_11g(mac);
   3071   1.1  macallan 		bwi_mac_reset(mac, 1);
   3072   1.1  macallan 	}
   3073   1.1  macallan 
   3074   1.1  macallan 	phy->phy_flags |= BWI_PHY_F_CALIBRATED;
   3075   1.1  macallan 
   3076   1.1  macallan 	return (0);
   3077   1.1  macallan }
   3078   1.1  macallan 
   3079   1.2  macallan static void
   3080   1.1  macallan bwi_tbl_write_2(struct bwi_mac *mac, uint16_t ofs, uint16_t data)
   3081   1.1  macallan {
   3082   1.1  macallan 	struct bwi_phy *phy = &mac->mac_phy;
   3083   1.1  macallan 
   3084   1.1  macallan 	KASSERT(phy->phy_tbl_ctrl != 0 && phy->phy_tbl_data_lo != 0);
   3085   1.1  macallan 	PHY_WRITE(mac, phy->phy_tbl_ctrl, ofs);
   3086   1.1  macallan 	PHY_WRITE(mac, phy->phy_tbl_data_lo, data);
   3087   1.1  macallan }
   3088   1.1  macallan 
   3089   1.2  macallan static void
   3090   1.1  macallan bwi_tbl_write_4(struct bwi_mac *mac, uint16_t ofs, uint32_t data)
   3091   1.1  macallan {
   3092   1.1  macallan 	struct bwi_phy *phy = &mac->mac_phy;
   3093   1.1  macallan 
   3094   1.1  macallan 	KASSERT(phy->phy_tbl_data_lo != 0 && phy->phy_tbl_data_hi != 0 &&
   3095   1.1  macallan 	    phy->phy_tbl_ctrl != 0);
   3096   1.1  macallan 
   3097   1.1  macallan 	PHY_WRITE(mac, phy->phy_tbl_ctrl, ofs);
   3098   1.1  macallan 	PHY_WRITE(mac, phy->phy_tbl_data_hi, data >> 16);
   3099   1.1  macallan 	PHY_WRITE(mac, phy->phy_tbl_data_lo, data & 0xffff);
   3100   1.1  macallan }
   3101   1.1  macallan 
   3102   1.2  macallan static void
   3103   1.1  macallan bwi_nrssi_write(struct bwi_mac *mac, uint16_t ofs, int16_t data)
   3104   1.1  macallan {
   3105   1.1  macallan 	PHY_WRITE(mac, BWI_PHYR_NRSSI_CTRL, ofs);
   3106   1.1  macallan 	PHY_WRITE(mac, BWI_PHYR_NRSSI_DATA, (uint16_t)data);
   3107   1.1  macallan }
   3108   1.1  macallan 
   3109   1.2  macallan static int16_t
   3110   1.1  macallan bwi_nrssi_read(struct bwi_mac *mac, uint16_t ofs)
   3111   1.1  macallan {
   3112   1.1  macallan 	PHY_WRITE(mac, BWI_PHYR_NRSSI_CTRL, ofs);
   3113   1.1  macallan 	return ((int16_t)PHY_READ(mac, BWI_PHYR_NRSSI_DATA));
   3114   1.1  macallan }
   3115   1.1  macallan 
   3116   1.2  macallan static void
   3117   1.1  macallan bwi_phy_init_11a(struct bwi_mac *mac)
   3118   1.1  macallan {
   3119   1.1  macallan 	/* TODO: 11A */
   3120   1.1  macallan }
   3121   1.1  macallan 
   3122   1.2  macallan static void
   3123   1.1  macallan bwi_phy_init_11g(struct bwi_mac *mac)
   3124   1.1  macallan {
   3125   1.1  macallan 	struct bwi_softc *sc = mac->mac_sc;
   3126   1.1  macallan 	struct bwi_phy *phy = &mac->mac_phy;
   3127   1.1  macallan 	struct bwi_rf *rf = &mac->mac_rf;
   3128   1.1  macallan 	const struct bwi_tpctl *tpctl = &mac->mac_tpctl;
   3129   1.1  macallan 
   3130   1.1  macallan 	if (phy->phy_rev == 1)
   3131   1.1  macallan 		bwi_phy_init_11b_rev5(mac);
   3132   1.1  macallan 	else
   3133   1.1  macallan 		bwi_phy_init_11b_rev6(mac);
   3134   1.1  macallan 
   3135   1.1  macallan 	if (phy->phy_rev >= 2 || (phy->phy_flags & BWI_PHY_F_LINKED))
   3136   1.1  macallan 		bwi_phy_config_11g(mac);
   3137   1.1  macallan 
   3138   1.1  macallan 	if (phy->phy_rev >= 2) {
   3139   1.1  macallan 		PHY_WRITE(mac, 0x814, 0);
   3140   1.1  macallan 		PHY_WRITE(mac, 0x815, 0);
   3141   1.1  macallan 
   3142   1.1  macallan 		if (phy->phy_rev == 2) {
   3143   1.1  macallan 			PHY_WRITE(mac, 0x811, 0);
   3144   1.1  macallan 			PHY_WRITE(mac, 0x15, 0xc0);
   3145   1.1  macallan 		} else if (phy->phy_rev > 5) {
   3146   1.1  macallan 			PHY_WRITE(mac, 0x811, 0x400);
   3147   1.1  macallan 			PHY_WRITE(mac, 0x15, 0xc0);
   3148   1.1  macallan 		}
   3149   1.1  macallan 	}
   3150   1.1  macallan 
   3151   1.1  macallan 	if (phy->phy_rev >= 2 || (phy->phy_flags & BWI_PHY_F_LINKED)) {
   3152   1.1  macallan 		uint16_t val;
   3153   1.1  macallan 
   3154   1.1  macallan 		val = PHY_READ(mac, 0x400) & 0xff;
   3155   1.1  macallan 		if (val == 3 || val == 5) {
   3156   1.1  macallan 			PHY_WRITE(mac, 0x4c2, 0x1816);
   3157   1.1  macallan 			PHY_WRITE(mac, 0x4c3, 0x8006);
   3158   1.1  macallan 			if (val == 5) {
   3159   1.1  macallan 				PHY_FILT_SETBITS(mac, 0x4cc,
   3160   1.1  macallan 						 0xff, 0x1f00);
   3161   1.1  macallan 			}
   3162   1.1  macallan 		}
   3163   1.1  macallan 	}
   3164   1.1  macallan 
   3165   1.1  macallan 	if ((phy->phy_rev <= 2 && (phy->phy_flags & BWI_PHY_F_LINKED)) ||
   3166   1.1  macallan 	    phy->phy_rev >= 2)
   3167   1.1  macallan 		PHY_WRITE(mac, 0x47e, 0x78);
   3168   1.1  macallan 
   3169   1.1  macallan 	if (rf->rf_rev == 8) {
   3170   1.1  macallan 		PHY_SETBITS(mac, 0x801, 0x80);
   3171   1.1  macallan 		PHY_SETBITS(mac, 0x43e, 0x4);
   3172   1.1  macallan 	}
   3173   1.1  macallan 
   3174   1.1  macallan 	if (phy->phy_rev >= 2 && (phy->phy_flags & BWI_PHY_F_LINKED))
   3175   1.1  macallan 		bwi_rf_get_gains(mac);
   3176   1.1  macallan 
   3177   1.1  macallan 	if (rf->rf_rev != 8)
   3178   1.1  macallan 		bwi_rf_init(mac);
   3179   1.1  macallan 
   3180   1.1  macallan 	if (tpctl->tp_ctrl2 == 0xffff) {
   3181   1.1  macallan 		bwi_rf_lo_update(mac);
   3182   1.1  macallan 	} else {
   3183   1.1  macallan 		if (rf->rf_type == BWI_RF_T_BCM2050 && rf->rf_rev == 8) {
   3184   1.1  macallan 			RF_WRITE(mac, 0x52,
   3185   1.1  macallan 			    (tpctl->tp_ctrl1 << 4) | tpctl->tp_ctrl2);
   3186   1.1  macallan 		} else {
   3187   1.1  macallan 			RF_FILT_SETBITS(mac, 0x52, 0xfff0, tpctl->tp_ctrl1);
   3188   1.1  macallan 		}
   3189   1.1  macallan 
   3190   1.1  macallan 		if (phy->phy_rev >= 6) {
   3191   1.1  macallan 			PHY_FILT_SETBITS(mac, 0x36, 0xfff,
   3192   1.1  macallan 			    tpctl->tp_ctrl2 << 12);
   3193   1.1  macallan 		}
   3194   1.1  macallan 
   3195   1.1  macallan 		if (sc->sc_card_flags & BWI_CARD_F_PA_GPIO9)
   3196   1.1  macallan 			PHY_WRITE(mac, 0x2e, 0x8075);
   3197   1.1  macallan 		else
   3198   1.1  macallan 			PHY_WRITE(mac, 0x2e, 0x807f);
   3199   1.1  macallan 
   3200   1.1  macallan 		if (phy->phy_rev < 2)
   3201   1.1  macallan 			PHY_WRITE(mac, 0x2f, 0x101);
   3202   1.1  macallan 		else
   3203   1.1  macallan 			PHY_WRITE(mac, 0x2f, 0x202);
   3204   1.1  macallan 	}
   3205   1.1  macallan 
   3206   1.1  macallan 	if ((phy->phy_flags & BWI_PHY_F_LINKED) || phy->phy_rev >= 2) {
   3207   1.1  macallan 		bwi_rf_lo_adjust(mac, tpctl);
   3208   1.1  macallan 		PHY_WRITE(mac, 0x80f, 0x8078);
   3209   1.1  macallan 	}
   3210   1.1  macallan 
   3211   1.1  macallan 	if ((sc->sc_card_flags & BWI_CARD_F_SW_NRSSI) == 0) {
   3212   1.1  macallan 		bwi_rf_init_hw_nrssi_table(mac, 0xffff /* XXX */);
   3213   1.1  macallan 		bwi_rf_set_nrssi_thr(mac);
   3214   1.1  macallan 	} else if ((phy->phy_flags & BWI_PHY_F_LINKED) || phy->phy_rev >= 2) {
   3215   1.1  macallan 		if (rf->rf_nrssi[0] == BWI_INVALID_NRSSI) {
   3216   1.1  macallan 			KASSERT(rf->rf_nrssi[1] == BWI_INVALID_NRSSI);
   3217   1.1  macallan 			bwi_rf_calc_nrssi_slope(mac);
   3218   1.1  macallan 		} else {
   3219   1.1  macallan 			KASSERT(rf->rf_nrssi[1] != BWI_INVALID_NRSSI);
   3220   1.1  macallan 			bwi_rf_set_nrssi_thr(mac);
   3221   1.1  macallan 		}
   3222   1.1  macallan 	}
   3223   1.1  macallan 
   3224   1.1  macallan 	if (rf->rf_rev == 8)
   3225   1.1  macallan 		PHY_WRITE(mac, 0x805, 0x3230);
   3226   1.1  macallan 
   3227   1.1  macallan 	bwi_mac_init_tpctl_11bg(mac);
   3228   1.1  macallan 
   3229   1.1  macallan 	if (sc->sc_bbp_id == BWI_BBPID_BCM4306 && sc->sc_bbp_pkg == 2) {
   3230   1.1  macallan 		PHY_CLRBITS(mac, 0x429, 0x4000);
   3231   1.1  macallan 		PHY_CLRBITS(mac, 0x4c3, 0x8000);
   3232   1.1  macallan 	}
   3233   1.1  macallan }
   3234   1.1  macallan 
   3235   1.2  macallan static void
   3236   1.1  macallan bwi_phy_init_11b_rev2(struct bwi_mac *mac)
   3237   1.1  macallan {
   3238   1.1  macallan 	struct bwi_softc *sc;
   3239   1.1  macallan 
   3240   1.1  macallan 	sc = mac->mac_sc;
   3241   1.1  macallan 
   3242   1.1  macallan 	/* TODO: 11B */
   3243  1.10    cegger 	aprint_error_dev(sc->sc_dev, "%s is not implemented yet\n", __func__);
   3244   1.1  macallan }
   3245   1.1  macallan 
   3246   1.2  macallan static void
   3247   1.1  macallan bwi_phy_init_11b_rev4(struct bwi_mac *mac)
   3248   1.1  macallan {
   3249   1.1  macallan 	struct bwi_softc *sc = mac->mac_sc;
   3250   1.1  macallan 	struct bwi_rf *rf = &mac->mac_rf;
   3251   1.1  macallan 	uint16_t val, ofs;
   3252   1.2  macallan 	uint chan;
   3253   1.1  macallan 
   3254   1.1  macallan 	CSR_WRITE_2(sc, BWI_BPHY_CTRL, BWI_BPHY_CTRL_INIT);
   3255   1.1  macallan 
   3256   1.1  macallan 	PHY_WRITE(mac, 0x20, 0x301c);
   3257   1.1  macallan 	PHY_WRITE(mac, 0x26, 0);
   3258   1.1  macallan 	PHY_WRITE(mac, 0x30, 0xc6);
   3259   1.1  macallan 	PHY_WRITE(mac, 0x88, 0x3e00);
   3260   1.1  macallan 
   3261   1.1  macallan 	for (ofs = 0, val = 0x3c3d; ofs < 30; ++ofs, val -= 0x202)
   3262   1.1  macallan 		PHY_WRITE(mac, 0x89 + ofs, val);
   3263   1.1  macallan 
   3264   1.1  macallan 	CSR_WRITE_2(sc, BWI_PHY_MAGIC_REG1, BWI_PHY_MAGIC_REG1_VAL1);
   3265   1.1  macallan 
   3266   1.1  macallan 	chan = rf->rf_curchan;
   3267   1.1  macallan 	if (chan == IEEE80211_CHAN_ANY)
   3268   1.1  macallan 		chan = 6;	/* Force to channel 6 */
   3269   1.1  macallan 	bwi_rf_set_chan(mac, chan, 0);
   3270   1.1  macallan 
   3271   1.1  macallan 	if (rf->rf_type != BWI_RF_T_BCM2050) {
   3272   1.1  macallan 		RF_WRITE(mac, 0x75, 0x80);
   3273   1.1  macallan 		RF_WRITE(mac, 0x79, 0x81);
   3274   1.1  macallan 	}
   3275   1.1  macallan 
   3276   1.1  macallan 	RF_WRITE(mac, 0x50, 0x20);
   3277   1.1  macallan 	RF_WRITE(mac, 0x50, 0x23);
   3278   1.1  macallan 
   3279   1.1  macallan 	if (rf->rf_type == BWI_RF_T_BCM2050) {
   3280   1.1  macallan 		RF_WRITE(mac, 0x50, 0x20);
   3281   1.1  macallan 		RF_WRITE(mac, 0x5a, 0x70);
   3282   1.1  macallan 		RF_WRITE(mac, 0x5b, 0x7b);
   3283   1.1  macallan 		RF_WRITE(mac, 0x5c, 0xb0);
   3284   1.1  macallan 		RF_WRITE(mac, 0x7a, 0xf);
   3285   1.1  macallan 		PHY_WRITE(mac, 0x38, 0x677);
   3286   1.1  macallan 		bwi_rf_init_bcm2050(mac);
   3287   1.1  macallan 	}
   3288   1.1  macallan 
   3289   1.1  macallan 	PHY_WRITE(mac, 0x14, 0x80);
   3290   1.1  macallan 	PHY_WRITE(mac, 0x32, 0xca);
   3291   1.1  macallan 	if (rf->rf_type == BWI_RF_T_BCM2050)
   3292   1.1  macallan 		PHY_WRITE(mac, 0x32, 0xe0);
   3293   1.1  macallan 	PHY_WRITE(mac, 0x35, 0x7c2);
   3294   1.1  macallan 
   3295   1.1  macallan 	bwi_rf_lo_update(mac);
   3296   1.1  macallan 
   3297   1.1  macallan 	PHY_WRITE(mac, 0x26, 0xcc00);
   3298   1.1  macallan 	if (rf->rf_type == BWI_RF_T_BCM2050)
   3299   1.1  macallan 		PHY_WRITE(mac, 0x26, 0xce00);
   3300   1.1  macallan 
   3301   1.1  macallan 	CSR_WRITE_2(sc, BWI_RF_CHAN_EX, 0x1100);
   3302   1.1  macallan 
   3303   1.1  macallan 	PHY_WRITE(mac, 0x2a, 0x88a3);
   3304   1.1  macallan 	if (rf->rf_type == BWI_RF_T_BCM2050)
   3305   1.1  macallan 		PHY_WRITE(mac, 0x2a, 0x88c2);
   3306   1.1  macallan 
   3307   1.1  macallan 	bwi_mac_set_tpctl_11bg(mac, NULL);
   3308   1.1  macallan 	if (sc->sc_card_flags & BWI_CARD_F_SW_NRSSI) {
   3309   1.1  macallan 		bwi_rf_calc_nrssi_slope(mac);
   3310   1.1  macallan 		bwi_rf_set_nrssi_thr(mac);
   3311   1.1  macallan 	}
   3312   1.1  macallan 	bwi_mac_init_tpctl_11bg(mac);
   3313   1.1  macallan }
   3314   1.1  macallan 
   3315   1.2  macallan static void
   3316   1.1  macallan bwi_phy_init_11b_rev5(struct bwi_mac *mac)
   3317   1.1  macallan {
   3318   1.1  macallan 	struct bwi_softc *sc = mac->mac_sc;
   3319   1.1  macallan 	struct bwi_rf *rf = &mac->mac_rf;
   3320   1.1  macallan 	struct bwi_phy *phy = &mac->mac_phy;
   3321   1.1  macallan 	uint orig_chan;
   3322   1.1  macallan 
   3323   1.1  macallan 	if (phy->phy_version == 1)
   3324   1.1  macallan 		RF_SETBITS(mac, 0x7a, 0x50);
   3325   1.1  macallan 
   3326   1.1  macallan 	if (sc->sc_pci_subvid != PCI_VENDOR_BROADCOM &&
   3327   1.1  macallan 	    sc->sc_pci_subdid != BWI_PCI_SUBDEVICE_BU4306) {
   3328   1.1  macallan 		uint16_t ofs, val;
   3329   1.1  macallan 
   3330   1.1  macallan 		val = 0x2120;
   3331   1.1  macallan 		for (ofs = 0xa8; ofs < 0xc7; ++ofs) {
   3332   1.1  macallan 			PHY_WRITE(mac, ofs, val);
   3333   1.1  macallan 			val += 0x202;
   3334   1.1  macallan 		}
   3335   1.1  macallan 	}
   3336   1.1  macallan 
   3337   1.1  macallan 	PHY_FILT_SETBITS(mac, 0x35, 0xf0ff, 0x700);
   3338   1.1  macallan 
   3339   1.1  macallan 	if (rf->rf_type == BWI_RF_T_BCM2050)
   3340   1.1  macallan 		PHY_WRITE(mac, 0x38, 0x667);
   3341   1.1  macallan 
   3342   1.1  macallan 	if ((phy->phy_flags & BWI_PHY_F_LINKED) || phy->phy_rev >= 2) {
   3343   1.1  macallan 		if (rf->rf_type == BWI_RF_T_BCM2050) {
   3344   1.1  macallan 			RF_SETBITS(mac, 0x7a, 0x20);
   3345   1.1  macallan 			RF_SETBITS(mac, 0x51, 0x4);
   3346   1.1  macallan 		}
   3347   1.1  macallan 
   3348   1.1  macallan 		CSR_WRITE_2(sc, BWI_RF_ANTDIV, 0);
   3349   1.1  macallan 
   3350   1.1  macallan 		PHY_SETBITS(mac, 0x802, 0x100);
   3351   1.1  macallan 		PHY_SETBITS(mac, 0x42b, 0x2000);
   3352   1.1  macallan 		PHY_WRITE(mac, 0x1c, 0x186a);
   3353   1.1  macallan 
   3354   1.1  macallan 		PHY_FILT_SETBITS(mac, 0x13, 0xff, 0x1900);
   3355   1.1  macallan 		PHY_FILT_SETBITS(mac, 0x35, 0xffc0, 0x64);
   3356   1.1  macallan 		PHY_FILT_SETBITS(mac, 0x5d, 0xff80, 0xa);
   3357   1.1  macallan 	}
   3358   1.1  macallan 
   3359   1.1  macallan 	/* TODO: bad_frame_preempt? */
   3360   1.1  macallan 
   3361   1.1  macallan 	if (phy->phy_version == 1) {
   3362   1.1  macallan 	    	PHY_WRITE(mac, 0x26, 0xce00);
   3363   1.1  macallan 		PHY_WRITE(mac, 0x21, 0x3763);
   3364   1.1  macallan 		PHY_WRITE(mac, 0x22, 0x1bc3);
   3365   1.1  macallan 		PHY_WRITE(mac, 0x23, 0x6f9);
   3366   1.1  macallan 		PHY_WRITE(mac, 0x24, 0x37e);
   3367   1.1  macallan 	} else
   3368   1.1  macallan 		PHY_WRITE(mac, 0x26, 0xcc00);
   3369   1.1  macallan 	PHY_WRITE(mac, 0x30, 0xc6);
   3370   1.1  macallan 
   3371   1.1  macallan 	CSR_WRITE_2(sc, BWI_BPHY_CTRL, BWI_BPHY_CTRL_INIT);
   3372   1.1  macallan 
   3373   1.1  macallan 	if (phy->phy_version == 1)
   3374   1.1  macallan 		PHY_WRITE(mac, 0x20, 0x3e1c);
   3375   1.1  macallan 	else
   3376   1.1  macallan 		PHY_WRITE(mac, 0x20, 0x301c);
   3377   1.1  macallan 
   3378   1.1  macallan 	if (phy->phy_version == 0)
   3379   1.1  macallan 		CSR_WRITE_2(sc, BWI_PHY_MAGIC_REG1, BWI_PHY_MAGIC_REG1_VAL1);
   3380   1.1  macallan 
   3381   1.1  macallan 	/* Force to channel 7 */
   3382   1.1  macallan 	orig_chan = rf->rf_curchan;
   3383   1.1  macallan 	bwi_rf_set_chan(mac, 7, 0);
   3384   1.1  macallan 
   3385   1.1  macallan 	if (rf->rf_type != BWI_RF_T_BCM2050) {
   3386   1.1  macallan 		RF_WRITE(mac, 0x75, 0x80);
   3387   1.1  macallan 		RF_WRITE(mac, 0x79, 0x81);
   3388   1.1  macallan 	}
   3389   1.1  macallan 
   3390   1.1  macallan 	RF_WRITE(mac, 0x50, 0x20);
   3391   1.1  macallan 	RF_WRITE(mac, 0x50, 0x23);
   3392   1.1  macallan 
   3393   1.1  macallan 	if (rf->rf_type == BWI_RF_T_BCM2050) {
   3394   1.1  macallan 		RF_WRITE(mac, 0x50, 0x20);
   3395   1.1  macallan 		RF_WRITE(mac, 0x5a, 0x70);
   3396   1.1  macallan 	}
   3397   1.1  macallan 
   3398   1.1  macallan 	RF_WRITE(mac, 0x5b, 0x7b);
   3399   1.1  macallan 	RF_WRITE(mac, 0x5c, 0xb0);
   3400   1.1  macallan 	RF_SETBITS(mac, 0x7a, 0x7);
   3401   1.1  macallan 
   3402   1.1  macallan 	bwi_rf_set_chan(mac, orig_chan, 0);
   3403   1.1  macallan 
   3404   1.1  macallan 	PHY_WRITE(mac, 0x14, 0x80);
   3405   1.1  macallan 	PHY_WRITE(mac, 0x32, 0xca);
   3406   1.1  macallan 	PHY_WRITE(mac, 0x2a, 0x88a3);
   3407   1.1  macallan 
   3408   1.1  macallan 	bwi_mac_set_tpctl_11bg(mac, NULL);
   3409   1.1  macallan 
   3410   1.1  macallan 	if (rf->rf_type == BWI_RF_T_BCM2050)
   3411   1.1  macallan 		RF_WRITE(mac, 0x5d, 0xd);
   3412   1.1  macallan 
   3413   1.1  macallan 	CSR_FILT_SETBITS_2(sc, BWI_PHY_MAGIC_REG1, 0xffc0, 0x4);
   3414   1.1  macallan }
   3415   1.1  macallan 
   3416   1.2  macallan static void
   3417   1.1  macallan bwi_phy_init_11b_rev6(struct bwi_mac *mac)
   3418   1.1  macallan {
   3419   1.1  macallan 	struct bwi_softc *sc = mac->mac_sc;
   3420   1.1  macallan 	struct bwi_rf *rf = &mac->mac_rf;
   3421   1.1  macallan 	struct bwi_phy *phy = &mac->mac_phy;
   3422   1.1  macallan 	uint16_t val, ofs;
   3423   1.1  macallan 	uint orig_chan;
   3424   1.1  macallan 
   3425   1.1  macallan 	PHY_WRITE(mac, 0x3e, 0x817a);
   3426   1.1  macallan 	RF_SETBITS(mac, 0x7a, 0x58);
   3427   1.1  macallan 
   3428   1.1  macallan 	if (rf->rf_rev == 4 || rf->rf_rev == 5) {
   3429   1.1  macallan 		RF_WRITE(mac, 0x51, 0x37);
   3430   1.1  macallan 		RF_WRITE(mac, 0x52, 0x70);
   3431   1.1  macallan 		RF_WRITE(mac, 0x53, 0xb3);
   3432   1.1  macallan 		RF_WRITE(mac, 0x54, 0x9b);
   3433   1.1  macallan 		RF_WRITE(mac, 0x5a, 0x88);
   3434   1.1  macallan 		RF_WRITE(mac, 0x5b, 0x88);
   3435   1.1  macallan 		RF_WRITE(mac, 0x5d, 0x88);
   3436   1.1  macallan 		RF_WRITE(mac, 0x5e, 0x88);
   3437   1.1  macallan 		RF_WRITE(mac, 0x7d, 0x88);
   3438   1.1  macallan 		HFLAGS_SETBITS(mac, BWI_HFLAG_MAGIC1);
   3439   1.1  macallan 	} else if (rf->rf_rev == 8) {
   3440   1.1  macallan 		RF_WRITE(mac, 0x51, 0);
   3441   1.1  macallan 		RF_WRITE(mac, 0x52, 0x40);
   3442   1.1  macallan 		RF_WRITE(mac, 0x53, 0xb7);
   3443   1.1  macallan 		RF_WRITE(mac, 0x54, 0x98);
   3444   1.1  macallan 		RF_WRITE(mac, 0x5a, 0x88);
   3445   1.1  macallan 		RF_WRITE(mac, 0x5b, 0x6b);
   3446   1.1  macallan 		RF_WRITE(mac, 0x5c, 0xf);
   3447   1.1  macallan 		if (sc->sc_card_flags & BWI_CARD_F_ALT_IQ) {
   3448   1.1  macallan 			RF_WRITE(mac, 0x5d, 0xfa);
   3449   1.1  macallan 			RF_WRITE(mac, 0x5e, 0xd8);
   3450   1.1  macallan 		} else {
   3451   1.1  macallan 			RF_WRITE(mac, 0x5d, 0xf5);
   3452   1.1  macallan 			RF_WRITE(mac, 0x5e, 0xb8);
   3453   1.1  macallan 		}
   3454   1.1  macallan 		RF_WRITE(mac, 0x73, 0x3);
   3455   1.1  macallan 		RF_WRITE(mac, 0x7d, 0xa8);
   3456   1.1  macallan 		RF_WRITE(mac, 0x7c, 0x1);
   3457   1.1  macallan 		RF_WRITE(mac, 0x7e, 0x8);
   3458   1.1  macallan 	}
   3459   1.1  macallan 
   3460   1.1  macallan 	val = 0x1e1f;
   3461   1.1  macallan 	for (ofs = 0x88; ofs < 0x98; ++ofs) {
   3462   1.1  macallan 		PHY_WRITE(mac, ofs, val);
   3463   1.1  macallan 		val -= 0x202;
   3464   1.1  macallan 	}
   3465   1.1  macallan 
   3466   1.1  macallan 	val = 0x3e3f;
   3467   1.1  macallan 	for (ofs = 0x98; ofs < 0xa8; ++ofs) {
   3468   1.1  macallan 		PHY_WRITE(mac, ofs, val);
   3469   1.1  macallan 		val -= 0x202;
   3470   1.1  macallan 	}
   3471   1.1  macallan 
   3472   1.1  macallan 	val = 0x2120;
   3473   1.1  macallan 	for (ofs = 0xa8; ofs < 0xc8; ++ofs) {
   3474   1.1  macallan 		PHY_WRITE(mac, ofs, (val & 0x3f3f));
   3475   1.1  macallan 		val += 0x202;
   3476   1.1  macallan 	}
   3477   1.1  macallan 
   3478   1.1  macallan 	if (phy->phy_mode == IEEE80211_MODE_11G) {
   3479   1.1  macallan 		RF_SETBITS(mac, 0x7a, 0x20);
   3480   1.1  macallan 		RF_SETBITS(mac, 0x51, 0x4);
   3481   1.1  macallan 		PHY_SETBITS(mac, 0x802, 0x100);
   3482   1.1  macallan 		PHY_SETBITS(mac, 0x42b, 0x2000);
   3483   1.1  macallan 		PHY_WRITE(mac, 0x5b, 0);
   3484   1.1  macallan 		PHY_WRITE(mac, 0x5c, 0);
   3485   1.1  macallan 	}
   3486   1.1  macallan 
   3487   1.1  macallan 	/* Force to channel 7 */
   3488   1.1  macallan 	orig_chan = rf->rf_curchan;
   3489   1.1  macallan 	if (orig_chan >= 8)
   3490   1.1  macallan 		bwi_rf_set_chan(mac, 1, 0);
   3491   1.1  macallan 	else
   3492   1.1  macallan 		bwi_rf_set_chan(mac, 13, 0);
   3493   1.1  macallan 
   3494   1.1  macallan 	RF_WRITE(mac, 0x50, 0x20);
   3495   1.1  macallan 	RF_WRITE(mac, 0x50, 0x23);
   3496   1.1  macallan 
   3497   1.1  macallan 	DELAY(40);
   3498   1.1  macallan 
   3499   1.1  macallan 	if (rf->rf_rev < 6 || rf->rf_rev == 8) {
   3500   1.1  macallan 		RF_SETBITS(mac, 0x7c, 0x2);
   3501   1.1  macallan 		RF_WRITE(mac, 0x50, 0x20);
   3502   1.1  macallan 	}
   3503   1.1  macallan 	if (rf->rf_rev <= 2) {
   3504   1.1  macallan 		RF_WRITE(mac, 0x7c, 0x20);
   3505   1.1  macallan 		RF_WRITE(mac, 0x5a, 0x70);
   3506   1.1  macallan 		RF_WRITE(mac, 0x5b, 0x7b);
   3507   1.1  macallan 		RF_WRITE(mac, 0x5c, 0xb0);
   3508   1.1  macallan 	}
   3509   1.1  macallan 
   3510   1.1  macallan 	RF_FILT_SETBITS(mac, 0x7a, 0xf8, 0x7);
   3511   1.1  macallan 
   3512   1.1  macallan 	bwi_rf_set_chan(mac, orig_chan, 0);
   3513   1.1  macallan 
   3514   1.1  macallan 	PHY_WRITE(mac, 0x14, 0x200);
   3515   1.1  macallan 	if (rf->rf_rev >= 6)
   3516   1.1  macallan 		PHY_WRITE(mac, 0x2a, 0x88c2);
   3517   1.1  macallan 	else
   3518   1.1  macallan 		PHY_WRITE(mac, 0x2a, 0x8ac0);
   3519   1.1  macallan 	PHY_WRITE(mac, 0x38, 0x668);
   3520   1.1  macallan 
   3521   1.1  macallan 	bwi_mac_set_tpctl_11bg(mac, NULL);
   3522   1.1  macallan 
   3523   1.1  macallan 	if (rf->rf_rev <= 5) {
   3524   1.1  macallan 		PHY_FILT_SETBITS(mac, 0x5d, 0xff80, 0x3);
   3525   1.1  macallan 		if (rf->rf_rev <= 2)
   3526   1.1  macallan 			RF_WRITE(mac, 0x5d, 0xd);
   3527   1.1  macallan 	}
   3528   1.1  macallan 
   3529   1.1  macallan 	if (phy->phy_version == 4) {
   3530   1.1  macallan 		CSR_WRITE_2(sc, BWI_PHY_MAGIC_REG1, BWI_PHY_MAGIC_REG1_VAL2);
   3531   1.1  macallan 		PHY_CLRBITS(mac, 0x61, 0xf000);
   3532   1.1  macallan 	} else {
   3533   1.1  macallan 		PHY_FILT_SETBITS(mac, 0x2, 0xffc0, 0x4);
   3534   1.1  macallan 	}
   3535   1.1  macallan 
   3536   1.1  macallan 	if (phy->phy_mode == IEEE80211_MODE_11B) {
   3537   1.1  macallan 		CSR_WRITE_2(sc, BWI_BBP_ATTEN, BWI_BBP_ATTEN_MAGIC2);
   3538   1.1  macallan 		PHY_WRITE(mac, 0x16, 0x410);
   3539   1.1  macallan 		PHY_WRITE(mac, 0x17, 0x820);
   3540   1.1  macallan 		PHY_WRITE(mac, 0x62, 0x7);
   3541   1.1  macallan 
   3542   1.1  macallan 		bwi_rf_init_bcm2050(mac);
   3543   1.1  macallan 		bwi_rf_lo_update(mac);
   3544   1.1  macallan 		if (sc->sc_card_flags & BWI_CARD_F_SW_NRSSI) {
   3545   1.1  macallan 			bwi_rf_calc_nrssi_slope(mac);
   3546   1.1  macallan 			bwi_rf_set_nrssi_thr(mac);
   3547   1.1  macallan 		}
   3548   1.1  macallan 		bwi_mac_init_tpctl_11bg(mac);
   3549   1.1  macallan 	} else
   3550   1.1  macallan 		CSR_WRITE_2(sc, BWI_BBP_ATTEN, 0);
   3551   1.1  macallan }
   3552   1.1  macallan 
   3553   1.2  macallan static void
   3554   1.1  macallan bwi_phy_config_11g(struct bwi_mac *mac)
   3555   1.1  macallan {
   3556   1.1  macallan 	struct bwi_softc *sc = mac->mac_sc;
   3557   1.1  macallan 	struct bwi_phy *phy = &mac->mac_phy;
   3558   1.1  macallan 	const uint16_t *tbl;
   3559   1.1  macallan 	uint16_t wrd_ofs1, wrd_ofs2;
   3560   1.1  macallan 	int i, n;
   3561   1.1  macallan 
   3562   1.1  macallan 	if (phy->phy_rev == 1) {
   3563   1.1  macallan 		PHY_WRITE(mac, 0x406, 0x4f19);
   3564   1.1  macallan 		PHY_FILT_SETBITS(mac, 0x429, 0xfc3f, 0x340);
   3565   1.1  macallan 		PHY_WRITE(mac, 0x42c, 0x5a);
   3566   1.1  macallan 		PHY_WRITE(mac, 0x427, 0x1a);
   3567   1.1  macallan 
   3568   1.1  macallan 		/* Fill frequency table */
   3569  1.11    cegger 		for (i = 0; i < __arraycount(bwi_phy_freq_11g_rev1); ++i) {
   3570   1.1  macallan 			bwi_tbl_write_2(mac, BWI_PHYTBL_FREQ + i,
   3571   1.1  macallan 			    bwi_phy_freq_11g_rev1[i]);
   3572   1.1  macallan 		}
   3573   1.1  macallan 
   3574   1.1  macallan 		/* Fill noise table */
   3575  1.11    cegger 		for (i = 0; i < __arraycount(bwi_phy_noise_11g_rev1); ++i) {
   3576   1.1  macallan 			bwi_tbl_write_2(mac, BWI_PHYTBL_NOISE + i,
   3577   1.1  macallan 			    bwi_phy_noise_11g_rev1[i]);
   3578   1.1  macallan 		}
   3579   1.1  macallan 
   3580   1.1  macallan 		/* Fill rotor table */
   3581  1.11    cegger 		for (i = 0; i < __arraycount(bwi_phy_rotor_11g_rev1); ++i) {
   3582   1.1  macallan 			/* NB: data length is 4 bytes */
   3583   1.1  macallan 			bwi_tbl_write_4(mac, BWI_PHYTBL_ROTOR + i,
   3584   1.1  macallan 			    bwi_phy_rotor_11g_rev1[i]);
   3585   1.1  macallan 		}
   3586   1.1  macallan 	} else {
   3587   1.1  macallan 		bwi_nrssi_write(mac, 0xba98, (int16_t)0x7654); /* XXX */
   3588   1.1  macallan 
   3589   1.1  macallan 		if (phy->phy_rev == 2) {
   3590   1.1  macallan 			PHY_WRITE(mac, 0x4c0, 0x1861);
   3591   1.1  macallan 			PHY_WRITE(mac, 0x4c1, 0x271);
   3592   1.1  macallan 		} else if (phy->phy_rev > 2) {
   3593   1.1  macallan 			PHY_WRITE(mac, 0x4c0, 0x98);
   3594   1.1  macallan 			PHY_WRITE(mac, 0x4c1, 0x70);
   3595   1.1  macallan 			PHY_WRITE(mac, 0x4c9, 0x80);
   3596   1.1  macallan 		}
   3597   1.1  macallan 		PHY_SETBITS(mac, 0x42b, 0x800);
   3598   1.1  macallan 
   3599   1.1  macallan 		/* Fill RSSI table */
   3600   1.1  macallan 		for (i = 0; i < 64; ++i)
   3601   1.1  macallan 			bwi_tbl_write_2(mac, BWI_PHYTBL_RSSI + i, i);
   3602   1.1  macallan 
   3603   1.1  macallan 		/* Fill noise table */
   3604   1.1  macallan 		for (i = 0; i < sizeof(bwi_phy_noise_11g); ++i) {
   3605   1.1  macallan 			bwi_tbl_write_2(mac, BWI_PHYTBL_NOISE + i,
   3606   1.1  macallan 			    bwi_phy_noise_11g[i]);
   3607   1.1  macallan 		}
   3608   1.1  macallan 	}
   3609   1.1  macallan 
   3610   1.1  macallan 	/*
   3611   1.1  macallan 	 * Fill noise scale table
   3612   1.1  macallan 	 */
   3613   1.1  macallan 	if (phy->phy_rev <= 2) {
   3614   1.1  macallan 		tbl = bwi_phy_noise_scale_11g_rev2;
   3615  1.11    cegger 		n = __arraycount(bwi_phy_noise_scale_11g_rev2);
   3616   1.1  macallan 	} else if (phy->phy_rev >= 7 && (PHY_READ(mac, 0x449) & 0x200)) {
   3617   1.1  macallan 		tbl = bwi_phy_noise_scale_11g_rev7;
   3618  1.11    cegger 		n = __arraycount(bwi_phy_noise_scale_11g_rev7);
   3619   1.1  macallan 	} else {
   3620   1.1  macallan 		tbl = bwi_phy_noise_scale_11g;
   3621  1.11    cegger 		n = __arraycount(bwi_phy_noise_scale_11g);
   3622   1.1  macallan 	}
   3623   1.1  macallan 	for (i = 0; i < n; ++i)
   3624   1.1  macallan 		bwi_tbl_write_2(mac, BWI_PHYTBL_NOISE_SCALE + i, tbl[i]);
   3625   1.1  macallan 
   3626   1.1  macallan 	/*
   3627   1.1  macallan 	 * Fill sigma square table
   3628   1.1  macallan 	 */
   3629   1.1  macallan 	if (phy->phy_rev == 2) {
   3630   1.1  macallan 		tbl = bwi_phy_sigma_sq_11g_rev2;
   3631  1.11    cegger 		n = __arraycount(bwi_phy_sigma_sq_11g_rev2);
   3632   1.1  macallan 	} else if (phy->phy_rev > 2 && phy->phy_rev <= 8) {
   3633   1.1  macallan 		tbl = bwi_phy_sigma_sq_11g_rev7;
   3634  1.11    cegger 		n = __arraycount(bwi_phy_sigma_sq_11g_rev7);
   3635   1.1  macallan 	} else {
   3636   1.1  macallan 		tbl = NULL;
   3637   1.1  macallan 		n = 0;
   3638   1.1  macallan 	}
   3639   1.1  macallan 	for (i = 0; i < n; ++i)
   3640   1.1  macallan 		bwi_tbl_write_2(mac, BWI_PHYTBL_SIGMA_SQ + i, tbl[i]);
   3641   1.1  macallan 
   3642   1.1  macallan 	if (phy->phy_rev == 1) {
   3643   1.1  macallan 		/* Fill delay table */
   3644  1.11    cegger 		for (i = 0; i < __arraycount(bwi_phy_delay_11g_rev1); ++i) {
   3645   1.1  macallan 			bwi_tbl_write_4(mac, BWI_PHYTBL_DELAY + i,
   3646   1.1  macallan 			    bwi_phy_delay_11g_rev1[i]);
   3647   1.1  macallan 		}
   3648   1.1  macallan 
   3649   1.1  macallan 		/* Fill WRSSI (Wide-Band RSSI) table */
   3650   1.1  macallan 		for (i = 4; i < 20; ++i)
   3651   1.1  macallan 			bwi_tbl_write_2(mac, BWI_PHYTBL_WRSSI_REV1 + i, 0x20);
   3652   1.1  macallan 
   3653   1.1  macallan 		bwi_phy_config_agc(mac);
   3654   1.1  macallan 
   3655   1.1  macallan 		wrd_ofs1 = 0x5001;
   3656   1.1  macallan 		wrd_ofs2 = 0x5002;
   3657   1.1  macallan 	} else {
   3658   1.1  macallan 		/* Fill WRSSI (Wide-Band RSSI) table */
   3659   1.1  macallan 		for (i = 0; i < 0x20; ++i)
   3660   1.1  macallan 			bwi_tbl_write_2(mac, BWI_PHYTBL_WRSSI + i, 0x820);
   3661   1.1  macallan 
   3662   1.1  macallan 		bwi_phy_config_agc(mac);
   3663   1.1  macallan 
   3664   1.1  macallan 		PHY_READ(mac, 0x400);	/* Dummy read */
   3665   1.1  macallan 		PHY_WRITE(mac, 0x403, 0x1000);
   3666   1.1  macallan 		bwi_tbl_write_2(mac, 0x3c02, 0xf);
   3667   1.1  macallan 		bwi_tbl_write_2(mac, 0x3c03, 0x14);
   3668   1.1  macallan 
   3669   1.1  macallan 		wrd_ofs1 = 0x401;
   3670   1.1  macallan 		wrd_ofs2 = 0x402;
   3671   1.1  macallan 	}
   3672   1.1  macallan 
   3673   1.1  macallan 	if (!(BWI_IS_BRCM_BU4306(sc) && sc->sc_pci_revid == 0x17)) {
   3674   1.1  macallan 		bwi_tbl_write_2(mac, wrd_ofs1, 0x2);
   3675   1.1  macallan 		bwi_tbl_write_2(mac, wrd_ofs2, 0x1);
   3676   1.1  macallan 	}
   3677   1.1  macallan 
   3678   1.1  macallan 	/* phy->phy_flags & BWI_PHY_F_LINKED ? */
   3679   1.1  macallan 	if (sc->sc_card_flags & BWI_CARD_F_PA_GPIO9)
   3680   1.1  macallan 		PHY_WRITE(mac, 0x46e, 0x3cf);
   3681   1.1  macallan }
   3682   1.1  macallan 
   3683   1.1  macallan /*
   3684   1.1  macallan  * Configure Automatic Gain Controller
   3685   1.1  macallan  */
   3686   1.2  macallan static void
   3687   1.1  macallan bwi_phy_config_agc(struct bwi_mac *mac)
   3688   1.1  macallan {
   3689   1.1  macallan 	struct bwi_phy *phy = &mac->mac_phy;
   3690   1.1  macallan 	uint16_t ofs;
   3691   1.1  macallan 
   3692   1.1  macallan 	ofs = phy->phy_rev == 1 ? 0x4c00 : 0;
   3693   1.1  macallan 
   3694   1.1  macallan 	bwi_tbl_write_2(mac, ofs, 0xfe);
   3695   1.1  macallan 	bwi_tbl_write_2(mac, ofs + 1, 0xd);
   3696   1.1  macallan 	bwi_tbl_write_2(mac, ofs + 2, 0x13);
   3697   1.1  macallan 	bwi_tbl_write_2(mac, ofs + 3, 0x19);
   3698   1.1  macallan 
   3699   1.1  macallan 	if (phy->phy_rev == 1) {
   3700   1.1  macallan 		bwi_tbl_write_2(mac, 0x1800, 0x2710);
   3701   1.1  macallan 		bwi_tbl_write_2(mac, 0x1801, 0x9b83);
   3702   1.1  macallan 		bwi_tbl_write_2(mac, 0x1802, 0x9b83);
   3703   1.1  macallan 		bwi_tbl_write_2(mac, 0x1803, 0xf8d);
   3704   1.1  macallan 		PHY_WRITE(mac, 0x455, 0x4);
   3705   1.1  macallan 	}
   3706   1.1  macallan 
   3707   1.1  macallan 	PHY_FILT_SETBITS(mac, 0x4a5, 0xff, 0x5700);
   3708   1.1  macallan 	PHY_FILT_SETBITS(mac, 0x41a, 0xff80, 0xf);
   3709   1.1  macallan 	PHY_FILT_SETBITS(mac, 0x41a, 0xc07f, 0x2b80);
   3710   1.1  macallan 	PHY_FILT_SETBITS(mac, 0x48c, 0xf0ff, 0x300);
   3711   1.1  macallan 
   3712   1.1  macallan 	RF_SETBITS(mac, 0x7a, 0x8);
   3713   1.1  macallan 
   3714   1.1  macallan 	PHY_FILT_SETBITS(mac, 0x4a0, 0xfff0, 0x8);
   3715   1.1  macallan 	PHY_FILT_SETBITS(mac, 0x4a1, 0xf0ff, 0x600);
   3716   1.1  macallan 	PHY_FILT_SETBITS(mac, 0x4a2, 0xf0ff, 0x700);
   3717   1.1  macallan 	PHY_FILT_SETBITS(mac, 0x4a0, 0xf0ff, 0x100);
   3718   1.1  macallan 
   3719   1.1  macallan 	if (phy->phy_rev == 1)
   3720   1.1  macallan 		PHY_FILT_SETBITS(mac, 0x4a2, 0xfff0, 0x7);
   3721   1.1  macallan 
   3722   1.1  macallan 	PHY_FILT_SETBITS(mac, 0x488, 0xff00, 0x1c);
   3723   1.1  macallan 	PHY_FILT_SETBITS(mac, 0x488, 0xc0ff, 0x200);
   3724   1.1  macallan 	PHY_FILT_SETBITS(mac, 0x496, 0xff00, 0x1c);
   3725   1.1  macallan 	PHY_FILT_SETBITS(mac, 0x489, 0xff00, 0x20);
   3726   1.1  macallan 	PHY_FILT_SETBITS(mac, 0x489, 0xc0ff, 0x200);
   3727   1.1  macallan 	PHY_FILT_SETBITS(mac, 0x482, 0xff00, 0x2e);
   3728   1.1  macallan 	PHY_FILT_SETBITS(mac, 0x496, 0xff, 0x1a00);
   3729   1.1  macallan 	PHY_FILT_SETBITS(mac, 0x481, 0xff00, 0x28);
   3730   1.1  macallan 	PHY_FILT_SETBITS(mac, 0x481, 0xff, 0x2c00);
   3731   1.1  macallan 
   3732   1.1  macallan 	if (phy->phy_rev == 1) {
   3733   1.1  macallan 		PHY_WRITE(mac, 0x430, 0x92b);
   3734   1.1  macallan 		PHY_FILT_SETBITS(mac, 0x41b, 0xffe1, 0x2);
   3735   1.1  macallan 	} else {
   3736   1.1  macallan 		PHY_CLRBITS(mac, 0x41b, 0x1e);
   3737   1.1  macallan 		PHY_WRITE(mac, 0x41f, 0x287a);
   3738   1.1  macallan 		PHY_FILT_SETBITS(mac, 0x420, 0xfff0, 0x4);
   3739   1.1  macallan 
   3740   1.1  macallan 		if (phy->phy_rev >= 6) {
   3741   1.1  macallan 			PHY_WRITE(mac, 0x422, 0x287a);
   3742   1.1  macallan 			PHY_FILT_SETBITS(mac, 0x420, 0xfff, 0x3000);
   3743   1.1  macallan 		}
   3744   1.1  macallan 	}
   3745   1.1  macallan 
   3746   1.1  macallan 	PHY_FILT_SETBITS(mac, 0x4a8, 0x8080, 0x7874);
   3747   1.1  macallan 	PHY_WRITE(mac, 0x48e, 0x1c00);
   3748   1.1  macallan 
   3749   1.1  macallan 	if (phy->phy_rev == 1) {
   3750   1.1  macallan 		PHY_FILT_SETBITS(mac, 0x4ab, 0xf0ff, 0x600);
   3751   1.1  macallan 		PHY_WRITE(mac, 0x48b, 0x5e);
   3752   1.1  macallan 		PHY_FILT_SETBITS(mac, 0x48c, 0xff00, 0x1e);
   3753   1.1  macallan 		PHY_WRITE(mac, 0x48d, 0x2);
   3754   1.1  macallan 	}
   3755   1.1  macallan 
   3756   1.1  macallan 	bwi_tbl_write_2(mac, ofs + 0x800, 0);
   3757   1.1  macallan 	bwi_tbl_write_2(mac, ofs + 0x801, 7);
   3758   1.1  macallan 	bwi_tbl_write_2(mac, ofs + 0x802, 16);
   3759   1.1  macallan 	bwi_tbl_write_2(mac, ofs + 0x803, 28);
   3760   1.1  macallan 
   3761   1.1  macallan 	if (phy->phy_rev >= 6) {
   3762   1.1  macallan 		PHY_CLRBITS(mac, 0x426, 0x3);
   3763   1.1  macallan 		PHY_CLRBITS(mac, 0x426, 0x1000);
   3764   1.1  macallan 	}
   3765   1.1  macallan }
   3766   1.1  macallan 
   3767   1.2  macallan static void
   3768   1.1  macallan bwi_set_gains(struct bwi_mac *mac, const struct bwi_gains *gains)
   3769   1.1  macallan {
   3770   1.1  macallan 	struct bwi_phy *phy = &mac->mac_phy;
   3771   1.1  macallan 	uint16_t tbl_gain_ofs1, tbl_gain_ofs2, tbl_gain;
   3772   1.1  macallan 	int i;
   3773   1.1  macallan 
   3774   1.1  macallan 	if (phy->phy_rev <= 1) {
   3775   1.1  macallan 		tbl_gain_ofs1 = 0x5000;
   3776   1.1  macallan 		tbl_gain_ofs2 = tbl_gain_ofs1 + 16;
   3777   1.1  macallan 	} else {
   3778   1.1  macallan 		tbl_gain_ofs1 = 0x400;
   3779   1.1  macallan 		tbl_gain_ofs2 = tbl_gain_ofs1 + 8;
   3780   1.1  macallan 	}
   3781   1.1  macallan 
   3782   1.1  macallan 	for (i = 0; i < 4; ++i) {
   3783   1.1  macallan 		if (gains != NULL) {
   3784   1.1  macallan 			tbl_gain = gains->tbl_gain1;
   3785   1.1  macallan 		} else {
   3786   1.1  macallan 			/* Bit swap */
   3787   1.1  macallan 			tbl_gain = (i & 0x1) << 1;
   3788   1.1  macallan 			tbl_gain |= (i & 0x2) >> 1;
   3789   1.1  macallan 		}
   3790   1.1  macallan 		bwi_tbl_write_2(mac, tbl_gain_ofs1 + i, tbl_gain);
   3791   1.1  macallan 	}
   3792   1.1  macallan 
   3793   1.1  macallan 	for (i = 0; i < 16; ++i) {
   3794   1.1  macallan 		if (gains != NULL)
   3795   1.1  macallan 			tbl_gain = gains->tbl_gain2;
   3796   1.1  macallan 		else
   3797   1.1  macallan 			tbl_gain = i;
   3798   1.1  macallan 		bwi_tbl_write_2(mac, tbl_gain_ofs2 + i, tbl_gain);
   3799   1.1  macallan 	}
   3800   1.1  macallan 
   3801   1.1  macallan 	if (gains == NULL || (gains != NULL && gains->phy_gain != -1)) {
   3802   1.1  macallan 		uint16_t phy_gain1, phy_gain2;
   3803   1.1  macallan 
   3804   1.1  macallan 		if (gains != NULL) {
   3805   1.1  macallan 			phy_gain1 =
   3806   1.1  macallan 			((uint16_t)gains->phy_gain << 14) |
   3807   1.1  macallan 			((uint16_t)gains->phy_gain << 6);
   3808   1.1  macallan 			phy_gain2 = phy_gain1;
   3809   1.1  macallan 		} else {
   3810   1.1  macallan 			phy_gain1 = 0x4040;
   3811   1.1  macallan 			phy_gain2 = 0x4000;
   3812   1.1  macallan 		}
   3813   1.1  macallan 		PHY_FILT_SETBITS(mac, 0x4a0, 0xbfbf, phy_gain1);
   3814   1.1  macallan 		PHY_FILT_SETBITS(mac, 0x4a1, 0xbfbf, phy_gain1);
   3815   1.1  macallan 		PHY_FILT_SETBITS(mac, 0x4a2, 0xbfbf, phy_gain2);
   3816   1.1  macallan 	}
   3817   1.1  macallan 	bwi_mac_dummy_xmit(mac);
   3818   1.1  macallan }
   3819   1.1  macallan 
   3820   1.2  macallan static void
   3821   1.1  macallan bwi_phy_clear_state(struct bwi_phy *phy)
   3822   1.1  macallan {
   3823   1.1  macallan 	phy->phy_flags &= ~BWI_CLEAR_PHY_FLAGS;
   3824   1.1  macallan }
   3825   1.1  macallan 
   3826   1.1  macallan /* RF */
   3827   1.1  macallan 
   3828   1.2  macallan static int16_t
   3829   1.1  macallan bwi_nrssi_11g(struct bwi_mac *mac)
   3830   1.1  macallan {
   3831   1.1  macallan 	int16_t val;
   3832   1.1  macallan 
   3833   1.1  macallan #define NRSSI_11G_MASK		0x3f00
   3834   1.1  macallan 	val = (int16_t)__SHIFTOUT(PHY_READ(mac, 0x47f), NRSSI_11G_MASK);
   3835   1.1  macallan 	if (val >= 32)
   3836   1.1  macallan 		val -= 64;
   3837   1.1  macallan 
   3838   1.1  macallan 	return (val);
   3839   1.1  macallan #undef NRSSI_11G_MASK
   3840   1.1  macallan }
   3841   1.1  macallan 
   3842   1.2  macallan static struct bwi_rf_lo *
   3843   1.1  macallan bwi_get_rf_lo(struct bwi_mac *mac, uint16_t rf_atten, uint16_t bbp_atten)
   3844   1.1  macallan {
   3845   1.1  macallan 	int n;
   3846   1.1  macallan 
   3847   1.1  macallan 	n = rf_atten + (14 * (bbp_atten / 2));
   3848   1.1  macallan 	KASSERT(n < BWI_RFLO_MAX);
   3849   1.1  macallan 
   3850   1.1  macallan 	return (&mac->mac_rf.rf_lo[n]);
   3851   1.1  macallan }
   3852   1.1  macallan 
   3853   1.2  macallan static int
   3854   1.1  macallan bwi_rf_lo_isused(struct bwi_mac *mac, const struct bwi_rf_lo *lo)
   3855   1.1  macallan {
   3856   1.1  macallan 	struct bwi_rf *rf = &mac->mac_rf;
   3857   1.1  macallan 	int idx;
   3858   1.1  macallan 
   3859   1.1  macallan 	idx = lo - rf->rf_lo;
   3860   1.1  macallan 	KASSERT(idx >= 0 && idx < BWI_RFLO_MAX);
   3861   1.1  macallan 
   3862   1.1  macallan 	return (isset(rf->rf_lo_used, idx));
   3863   1.1  macallan }
   3864   1.1  macallan 
   3865   1.2  macallan static void
   3866   1.1  macallan bwi_rf_write(struct bwi_mac *mac, uint16_t ctrl, uint16_t data)
   3867   1.1  macallan {
   3868   1.1  macallan 	struct bwi_softc *sc = mac->mac_sc;
   3869   1.1  macallan 
   3870   1.1  macallan 	CSR_WRITE_2(sc, BWI_RF_CTRL, ctrl);
   3871   1.1  macallan 	CSR_WRITE_2(sc, BWI_RF_DATA_LO, data);
   3872   1.1  macallan }
   3873   1.1  macallan 
   3874   1.2  macallan static uint16_t
   3875   1.1  macallan bwi_rf_read(struct bwi_mac *mac, uint16_t ctrl)
   3876   1.1  macallan {
   3877   1.1  macallan 	struct bwi_rf *rf = &mac->mac_rf;
   3878   1.1  macallan 	struct bwi_softc *sc = mac->mac_sc;
   3879   1.1  macallan 
   3880   1.1  macallan 	ctrl |= rf->rf_ctrl_rd;
   3881   1.1  macallan 	if (rf->rf_ctrl_adj) {
   3882   1.1  macallan 		/* XXX */
   3883   1.1  macallan 		if (ctrl < 0x70)
   3884   1.1  macallan 			ctrl += 0x80;
   3885   1.1  macallan 		else if (ctrl < 0x80)
   3886   1.1  macallan 			ctrl += 0x70;
   3887   1.1  macallan 	}
   3888   1.1  macallan 
   3889   1.1  macallan 	CSR_WRITE_2(sc, BWI_RF_CTRL, ctrl);
   3890   1.1  macallan 	return (CSR_READ_2(sc, BWI_RF_DATA_LO));
   3891   1.1  macallan }
   3892   1.1  macallan 
   3893   1.2  macallan static int
   3894   1.1  macallan bwi_rf_attach(struct bwi_mac *mac)
   3895   1.1  macallan {
   3896   1.1  macallan 	struct bwi_softc *sc = mac->mac_sc;
   3897   1.1  macallan 	struct bwi_phy *phy = &mac->mac_phy;
   3898   1.1  macallan 	struct bwi_rf *rf = &mac->mac_rf;
   3899   1.1  macallan 	uint16_t type, manu;
   3900   1.1  macallan 	uint8_t rev;
   3901   1.1  macallan 
   3902   1.1  macallan 	/*
   3903   1.1  macallan 	 * Get RF manufacture/type/revision
   3904   1.1  macallan 	 */
   3905   1.1  macallan 	if (sc->sc_bbp_id == BWI_BBPID_BCM4317) {
   3906   1.1  macallan 		/*
   3907   1.1  macallan 		 * Fake a BCM2050 RF
   3908   1.1  macallan 		 */
   3909   1.1  macallan 		manu = BWI_RF_MANUFACT_BCM;
   3910   1.1  macallan 		type = BWI_RF_T_BCM2050;
   3911   1.1  macallan 		if (sc->sc_bbp_rev == 0)
   3912   1.1  macallan 			rev = 3;
   3913   1.1  macallan 		else if (sc->sc_bbp_rev == 1)
   3914   1.1  macallan 			rev = 4;
   3915   1.1  macallan 		else
   3916   1.1  macallan 			rev = 5;
   3917   1.1  macallan 	} else {
   3918   1.1  macallan 		uint32_t val;
   3919   1.1  macallan 
   3920   1.1  macallan 		CSR_WRITE_2(sc, BWI_RF_CTRL, BWI_RF_CTRL_RFINFO);
   3921   1.1  macallan 		val = CSR_READ_2(sc, BWI_RF_DATA_HI);
   3922   1.1  macallan 		val <<= 16;
   3923   1.1  macallan 
   3924   1.1  macallan 		CSR_WRITE_2(sc, BWI_RF_CTRL, BWI_RF_CTRL_RFINFO);
   3925   1.1  macallan 		val |= CSR_READ_2(sc, BWI_RF_DATA_LO);
   3926   1.1  macallan 
   3927   1.1  macallan 		manu = __SHIFTOUT(val, BWI_RFINFO_MANUFACT_MASK);
   3928   1.1  macallan 		type = __SHIFTOUT(val, BWI_RFINFO_TYPE_MASK);
   3929   1.1  macallan 		rev = __SHIFTOUT(val, BWI_RFINFO_REV_MASK);
   3930   1.1  macallan 	}
   3931  1.10    cegger 	aprint_normal_dev(sc->sc_dev, "RF manu 0x%03x, type 0x%04x, rev %u\n",
   3932   1.2  macallan 	    manu, type, rev);
   3933   1.1  macallan 
   3934   1.1  macallan 	/*
   3935   1.1  macallan 	 * Verify whether the RF is supported
   3936   1.1  macallan 	 */
   3937   1.1  macallan 	rf->rf_ctrl_rd = 0;
   3938   1.1  macallan 	rf->rf_ctrl_adj = 0;
   3939   1.1  macallan 	switch (phy->phy_mode) {
   3940   1.1  macallan 	case IEEE80211_MODE_11A:
   3941   1.1  macallan 		if (manu != BWI_RF_MANUFACT_BCM ||
   3942   1.1  macallan 		    type != BWI_RF_T_BCM2060 ||
   3943   1.1  macallan 		    rev != 1) {
   3944  1.10    cegger 			aprint_error_dev(sc->sc_dev,
   3945   1.2  macallan 			    "only BCM2060 rev 1 RF is supported for"
   3946   1.2  macallan 			    " 11A PHY\n");
   3947   1.1  macallan 			return (ENXIO);
   3948   1.1  macallan 		}
   3949   1.1  macallan 		rf->rf_ctrl_rd = BWI_RF_CTRL_RD_11A;
   3950   1.1  macallan 		rf->rf_on = bwi_rf_on_11a;
   3951   1.1  macallan 		rf->rf_off = bwi_rf_off_11a;
   3952   1.1  macallan 		rf->rf_calc_rssi = bwi_rf_calc_rssi_bcm2060;
   3953   1.1  macallan 		break;
   3954   1.1  macallan 	case IEEE80211_MODE_11B:
   3955   1.1  macallan 		if (type == BWI_RF_T_BCM2050) {
   3956   1.1  macallan 			rf->rf_ctrl_rd = BWI_RF_CTRL_RD_11BG;
   3957   1.1  macallan 			rf->rf_calc_rssi = bwi_rf_calc_rssi_bcm2050;
   3958   1.1  macallan 		} else if (type == BWI_RF_T_BCM2053) {
   3959   1.1  macallan 			rf->rf_ctrl_adj = 1;
   3960   1.1  macallan 			rf->rf_calc_rssi = bwi_rf_calc_rssi_bcm2053;
   3961   1.1  macallan 		} else {
   3962  1.10    cegger 			aprint_error_dev(sc->sc_dev,
   3963   1.2  macallan 			    "only BCM2050/BCM2053 RF is supported for"
   3964   1.2  macallan 			    " 11B phy\n");
   3965   1.1  macallan 			return (ENXIO);
   3966   1.1  macallan 		}
   3967   1.1  macallan 		rf->rf_on = bwi_rf_on_11bg;
   3968   1.1  macallan 		rf->rf_off = bwi_rf_off_11bg;
   3969   1.1  macallan 		rf->rf_calc_nrssi_slope = bwi_rf_calc_nrssi_slope_11b;
   3970   1.1  macallan 		rf->rf_set_nrssi_thr = bwi_rf_set_nrssi_thr_11b;
   3971   1.1  macallan 		if (phy->phy_rev == 6)
   3972   1.1  macallan 			rf->rf_lo_update = bwi_rf_lo_update_11g;
   3973   1.1  macallan 		else
   3974   1.1  macallan 			rf->rf_lo_update = bwi_rf_lo_update_11b;
   3975   1.1  macallan 		break;
   3976   1.1  macallan 	case IEEE80211_MODE_11G:
   3977   1.1  macallan 		if (type != BWI_RF_T_BCM2050) {
   3978  1.10    cegger 			aprint_error_dev(sc->sc_dev,
   3979   1.2  macallan 			    "only BCM2050 RF is supported for"
   3980   1.2  macallan 			    " 11G PHY\n");
   3981   1.1  macallan 			return (ENXIO);
   3982   1.1  macallan 		}
   3983   1.1  macallan 		rf->rf_ctrl_rd = BWI_RF_CTRL_RD_11BG;
   3984   1.1  macallan 		rf->rf_on = bwi_rf_on_11bg;
   3985   1.1  macallan 		if (mac->mac_rev >= 5)
   3986   1.1  macallan 			rf->rf_off = bwi_rf_off_11g_rev5;
   3987   1.1  macallan 		else
   3988   1.1  macallan 			rf->rf_off = bwi_rf_off_11bg;
   3989   1.1  macallan 		rf->rf_calc_nrssi_slope = bwi_rf_calc_nrssi_slope_11g;
   3990   1.1  macallan 		rf->rf_set_nrssi_thr = bwi_rf_set_nrssi_thr_11g;
   3991   1.1  macallan 		rf->rf_calc_rssi = bwi_rf_calc_rssi_bcm2050;
   3992   1.1  macallan 		rf->rf_lo_update = bwi_rf_lo_update_11g;
   3993   1.1  macallan 		break;
   3994   1.1  macallan 	default:
   3995  1.10    cegger 		aprint_error_dev(sc->sc_dev, "unsupported PHY mode\n");
   3996   1.1  macallan 		return (ENXIO);
   3997   1.1  macallan 	}
   3998   1.1  macallan 
   3999   1.1  macallan 	rf->rf_type = type;
   4000   1.1  macallan 	rf->rf_rev = rev;
   4001   1.1  macallan 	rf->rf_manu = manu;
   4002   1.1  macallan 	rf->rf_curchan = IEEE80211_CHAN_ANY;
   4003   1.1  macallan 	rf->rf_ant_mode = BWI_ANT_MODE_AUTO;
   4004   1.1  macallan 
   4005   1.1  macallan 	return (0);
   4006   1.1  macallan }
   4007   1.1  macallan 
   4008   1.2  macallan static void
   4009   1.1  macallan bwi_rf_set_chan(struct bwi_mac *mac, uint chan, int work_around)
   4010   1.1  macallan {
   4011   1.1  macallan 	struct bwi_softc *sc = mac->mac_sc;
   4012   1.1  macallan 
   4013   1.1  macallan 	if (chan == IEEE80211_CHAN_ANY)
   4014   1.1  macallan 		return;
   4015   1.1  macallan 
   4016   1.1  macallan 	MOBJ_WRITE_2(mac, BWI_COMM_MOBJ, BWI_COMM_MOBJ_CHAN, chan);
   4017   1.1  macallan 
   4018   1.1  macallan 	/* TODO: 11A */
   4019   1.1  macallan 
   4020   1.1  macallan 	if (work_around)
   4021   1.1  macallan 		bwi_rf_workaround(mac, chan);
   4022   1.1  macallan 
   4023   1.1  macallan 	CSR_WRITE_2(sc, BWI_RF_CHAN, BWI_RF_2GHZ_CHAN(chan));
   4024   1.1  macallan 
   4025   1.1  macallan 	if (chan == 14) {
   4026   1.1  macallan 		if (sc->sc_locale == BWI_SPROM_LOCALE_JAPAN)
   4027   1.1  macallan 			HFLAGS_CLRBITS(mac, BWI_HFLAG_NOT_JAPAN);
   4028   1.1  macallan 		else
   4029   1.1  macallan 			HFLAGS_SETBITS(mac, BWI_HFLAG_NOT_JAPAN);
   4030   1.1  macallan 		CSR_SETBITS_2(sc, BWI_RF_CHAN_EX, (1 << 11)); /* XXX */
   4031   1.1  macallan 	} else {
   4032   1.1  macallan 		CSR_CLRBITS_2(sc, BWI_RF_CHAN_EX, 0x840); /* XXX */
   4033   1.1  macallan 	}
   4034   1.1  macallan 	DELAY(8000);	/* DELAY(2000); */
   4035   1.1  macallan 
   4036   1.1  macallan 	mac->mac_rf.rf_curchan = chan;
   4037   1.1  macallan }
   4038   1.1  macallan 
   4039   1.2  macallan static void
   4040   1.1  macallan bwi_rf_get_gains(struct bwi_mac *mac)
   4041   1.1  macallan {
   4042   1.1  macallan #define SAVE_PHY_MAX	15
   4043   1.1  macallan #define SAVE_RF_MAX	3
   4044   1.1  macallan 	static const uint16_t save_rf_regs[SAVE_RF_MAX] =
   4045   1.1  macallan 	    { 0x52, 0x43, 0x7a };
   4046   1.1  macallan 	static const uint16_t save_phy_regs[SAVE_PHY_MAX] = {
   4047   1.1  macallan 	    0x0429, 0x0001, 0x0811, 0x0812,
   4048   1.1  macallan 	    0x0814, 0x0815, 0x005a, 0x0059,
   4049   1.1  macallan 	    0x0058, 0x000a, 0x0003, 0x080f,
   4050   1.1  macallan 	    0x0810, 0x002b, 0x0015
   4051   1.1  macallan 	};
   4052   1.1  macallan 
   4053   1.2  macallan 	struct bwi_phy *phy = &mac->mac_phy;
   4054   1.2  macallan 	struct bwi_rf *rf = &mac->mac_rf;
   4055   1.2  macallan 	uint16_t save_phy[SAVE_PHY_MAX];
   4056   1.2  macallan 	uint16_t save_rf[SAVE_RF_MAX];
   4057   1.2  macallan 	uint16_t trsw;
   4058   1.2  macallan 	int i, j, loop1_max, loop1, loop2;
   4059   1.1  macallan 
   4060   1.1  macallan 	/*
   4061   1.1  macallan 	 * Save PHY/RF registers for later restoration
   4062   1.1  macallan 	 */
   4063   1.1  macallan 	for (i = 0; i < SAVE_PHY_MAX; ++i)
   4064   1.1  macallan 		save_phy[i] = PHY_READ(mac, save_phy_regs[i]);
   4065   1.1  macallan 	PHY_READ(mac, 0x2d); /* dummy read */
   4066   1.1  macallan 
   4067   1.1  macallan 	for (i = 0; i < SAVE_RF_MAX; ++i)
   4068   1.1  macallan 		save_rf[i] = RF_READ(mac, save_rf_regs[i]);
   4069   1.1  macallan 
   4070   1.1  macallan 	PHY_CLRBITS(mac, 0x429, 0xc000);
   4071   1.1  macallan 	PHY_SETBITS(mac, 0x1, 0x8000);
   4072   1.1  macallan 
   4073   1.1  macallan 	PHY_SETBITS(mac, 0x811, 0x2);
   4074   1.1  macallan 	PHY_CLRBITS(mac, 0x812, 0x2);
   4075   1.1  macallan 	PHY_SETBITS(mac, 0x811, 0x1);
   4076   1.1  macallan 	PHY_CLRBITS(mac, 0x812, 0x1);
   4077   1.1  macallan 
   4078   1.1  macallan 	PHY_SETBITS(mac, 0x814, 0x1);
   4079   1.1  macallan 	PHY_CLRBITS(mac, 0x815, 0x1);
   4080   1.1  macallan 	PHY_SETBITS(mac, 0x814, 0x2);
   4081   1.1  macallan 	PHY_CLRBITS(mac, 0x815, 0x2);
   4082   1.1  macallan 
   4083   1.1  macallan 	PHY_SETBITS(mac, 0x811, 0xc);
   4084   1.1  macallan 	PHY_SETBITS(mac, 0x812, 0xc);
   4085   1.1  macallan 	PHY_SETBITS(mac, 0x811, 0x30);
   4086   1.1  macallan 	PHY_FILT_SETBITS(mac, 0x812, 0xffcf, 0x10);
   4087   1.1  macallan 
   4088   1.1  macallan 	PHY_WRITE(mac, 0x5a, 0x780);
   4089   1.1  macallan 	PHY_WRITE(mac, 0x59, 0xc810);
   4090   1.1  macallan 	PHY_WRITE(mac, 0x58, 0xd);
   4091   1.1  macallan 	PHY_SETBITS(mac, 0xa, 0x2000);
   4092   1.1  macallan 
   4093   1.1  macallan 	PHY_SETBITS(mac, 0x814, 0x4);
   4094   1.1  macallan 	PHY_CLRBITS(mac, 0x815, 0x4);
   4095   1.1  macallan 
   4096   1.1  macallan 	PHY_FILT_SETBITS(mac, 0x3, 0xff9f, 0x40);
   4097   1.1  macallan 
   4098   1.1  macallan 	if (rf->rf_rev == 8) {
   4099   1.1  macallan 		loop1_max = 15;
   4100   1.1  macallan 		RF_WRITE(mac, 0x43, loop1_max);
   4101   1.1  macallan 	} else {
   4102   1.1  macallan 		loop1_max = 9;
   4103   1.1  macallan 	    	RF_WRITE(mac, 0x52, 0x0);
   4104   1.1  macallan 		RF_FILT_SETBITS(mac, 0x43, 0xfff0, loop1_max);
   4105   1.1  macallan 	}
   4106   1.1  macallan 
   4107   1.1  macallan 	bwi_phy_set_bbp_atten(mac, 11);
   4108   1.1  macallan 
   4109   1.1  macallan 	if (phy->phy_rev >= 3)
   4110   1.1  macallan 		PHY_WRITE(mac, 0x80f, 0xc020);
   4111   1.1  macallan 	else
   4112   1.1  macallan 		PHY_WRITE(mac, 0x80f, 0x8020);
   4113   1.1  macallan 	PHY_WRITE(mac, 0x810, 0);
   4114   1.1  macallan 
   4115   1.1  macallan 	PHY_FILT_SETBITS(mac, 0x2b, 0xffc0, 0x1);
   4116   1.1  macallan 	PHY_FILT_SETBITS(mac, 0x2b, 0xc0ff, 0x800);
   4117   1.1  macallan 	PHY_SETBITS(mac, 0x811, 0x100);
   4118   1.1  macallan 	PHY_CLRBITS(mac, 0x812, 0x3000);
   4119   1.1  macallan 
   4120   1.1  macallan 	if ((mac->mac_sc->sc_card_flags & BWI_CARD_F_EXT_LNA) &&
   4121   1.1  macallan 	    phy->phy_rev >= 7) {
   4122   1.1  macallan 		PHY_SETBITS(mac, 0x811, 0x800);
   4123   1.1  macallan 		PHY_SETBITS(mac, 0x812, 0x8000);
   4124   1.1  macallan 	}
   4125   1.1  macallan 	RF_CLRBITS(mac, 0x7a, 0xff08);
   4126   1.1  macallan 
   4127   1.1  macallan 	/*
   4128   1.1  macallan 	 * Find out 'loop1/loop2', which will be used to calculate
   4129   1.1  macallan 	 * max loopback gain later
   4130   1.1  macallan 	 */
   4131   1.1  macallan 	j = 0;
   4132   1.1  macallan 	for (i = 0; i < loop1_max; ++i) {
   4133   1.1  macallan 		for (j = 0; j < 16; ++j) {
   4134   1.1  macallan 			RF_WRITE(mac, 0x43, i);
   4135   1.1  macallan 
   4136   1.1  macallan 			if (bwi_rf_gain_max_reached(mac, j))
   4137   1.1  macallan 				goto loop1_exit;
   4138   1.1  macallan 		}
   4139   1.1  macallan 	}
   4140   1.1  macallan loop1_exit:
   4141   1.1  macallan 	loop1 = i;
   4142   1.1  macallan 	loop2 = j;
   4143   1.1  macallan 
   4144   1.1  macallan 	/*
   4145   1.1  macallan 	 * Find out 'trsw', which will be used to calculate
   4146   1.1  macallan 	 * TRSW(TX/RX switch) RX gain later
   4147   1.1  macallan 	 */
   4148   1.1  macallan 	if (loop2 >= 8) {
   4149   1.1  macallan 		PHY_SETBITS(mac, 0x812, 0x30);
   4150   1.1  macallan 		trsw = 0x1b;
   4151   1.1  macallan 		for (i = loop2 - 8; i < 16; ++i) {
   4152   1.1  macallan 			trsw -= 3;
   4153   1.1  macallan 			if (bwi_rf_gain_max_reached(mac, i))
   4154   1.1  macallan 				break;
   4155   1.1  macallan 		}
   4156   1.1  macallan 	} else {
   4157   1.1  macallan 		trsw = 0x18;
   4158   1.1  macallan 	}
   4159   1.1  macallan 
   4160   1.1  macallan 	/*
   4161   1.1  macallan 	 * Restore saved PHY/RF registers
   4162   1.1  macallan 	 */
   4163   1.1  macallan 	/* First 4 saved PHY registers need special processing */
   4164   1.1  macallan 	for (i = 4; i < SAVE_PHY_MAX; ++i)
   4165   1.1  macallan 		PHY_WRITE(mac, save_phy_regs[i], save_phy[i]);
   4166   1.1  macallan 
   4167   1.1  macallan 	bwi_phy_set_bbp_atten(mac, mac->mac_tpctl.bbp_atten);
   4168   1.1  macallan 
   4169   1.1  macallan 	for (i = 0; i < SAVE_RF_MAX; ++i)
   4170   1.1  macallan 		RF_WRITE(mac, save_rf_regs[i], save_rf[i]);
   4171   1.1  macallan 
   4172   1.1  macallan 	PHY_WRITE(mac, save_phy_regs[2], save_phy[2] | 0x3);
   4173   1.1  macallan 	DELAY(10);
   4174   1.1  macallan 	PHY_WRITE(mac, save_phy_regs[2], save_phy[2]);
   4175   1.1  macallan 	PHY_WRITE(mac, save_phy_regs[3], save_phy[3]);
   4176   1.1  macallan 	PHY_WRITE(mac, save_phy_regs[0], save_phy[0]);
   4177   1.1  macallan 	PHY_WRITE(mac, save_phy_regs[1], save_phy[1]);
   4178   1.1  macallan 
   4179   1.1  macallan 	/*
   4180   1.1  macallan 	 * Calculate gains
   4181   1.1  macallan 	 */
   4182   1.1  macallan 	rf->rf_lo_gain = (loop2 * 6) - (loop1 * 4) - 11;
   4183   1.1  macallan 	rf->rf_rx_gain = trsw * 2;
   4184   1.2  macallan 	DPRINTF(mac->mac_sc, BWI_DBG_RF | BWI_DBG_INIT,
   4185   1.2  macallan 	    "lo gain: %u, rx gain: %u\n",
   4186   1.2  macallan 	    rf->rf_lo_gain, rf->rf_rx_gain);
   4187   1.1  macallan 
   4188   1.1  macallan #undef SAVE_RF_MAX
   4189   1.1  macallan #undef SAVE_PHY_MAX
   4190   1.1  macallan }
   4191   1.1  macallan 
   4192   1.2  macallan static void
   4193   1.1  macallan bwi_rf_init(struct bwi_mac *mac)
   4194   1.1  macallan {
   4195   1.1  macallan 	struct bwi_rf *rf = &mac->mac_rf;
   4196   1.1  macallan 
   4197   1.1  macallan 	if (rf->rf_type == BWI_RF_T_BCM2060) {
   4198   1.1  macallan 		/* TODO: 11A */
   4199   1.1  macallan 	} else {
   4200   1.1  macallan 		if (rf->rf_flags & BWI_RF_F_INITED)
   4201   1.1  macallan 			RF_WRITE(mac, 0x78, rf->rf_calib);
   4202   1.1  macallan 		else
   4203   1.1  macallan 			bwi_rf_init_bcm2050(mac);
   4204   1.1  macallan 	}
   4205   1.1  macallan }
   4206   1.1  macallan 
   4207   1.2  macallan static void
   4208   1.1  macallan bwi_rf_off_11a(struct bwi_mac *mac)
   4209   1.1  macallan {
   4210   1.1  macallan 	RF_WRITE(mac, 0x4, 0xff);
   4211   1.1  macallan 	RF_WRITE(mac, 0x5, 0xfb);
   4212   1.1  macallan 
   4213   1.1  macallan 	PHY_SETBITS(mac, 0x10, 0x8);
   4214   1.1  macallan 	PHY_SETBITS(mac, 0x11, 0x8);
   4215   1.1  macallan 
   4216   1.1  macallan 	PHY_WRITE(mac, 0x15, 0xaa00);
   4217   1.1  macallan }
   4218   1.1  macallan 
   4219   1.2  macallan static void
   4220   1.1  macallan bwi_rf_off_11bg(struct bwi_mac *mac)
   4221   1.1  macallan {
   4222   1.1  macallan 	PHY_WRITE(mac, 0x15, 0xaa00);
   4223   1.1  macallan }
   4224   1.1  macallan 
   4225   1.2  macallan static void
   4226   1.1  macallan bwi_rf_off_11g_rev5(struct bwi_mac *mac)
   4227   1.1  macallan {
   4228   1.1  macallan 	PHY_SETBITS(mac, 0x811, 0x8c);
   4229   1.1  macallan 	PHY_CLRBITS(mac, 0x812, 0x8c);
   4230   1.1  macallan }
   4231   1.1  macallan 
   4232   1.2  macallan static void
   4233   1.1  macallan bwi_rf_workaround(struct bwi_mac *mac, uint chan)
   4234   1.1  macallan {
   4235   1.1  macallan 	struct bwi_softc *sc = mac->mac_sc;
   4236   1.1  macallan 	struct bwi_rf *rf = &mac->mac_rf;
   4237   1.1  macallan 
   4238   1.1  macallan 	if (chan == IEEE80211_CHAN_ANY) {
   4239  1.10    cegger 		aprint_error_dev(sc->sc_dev, "%s invalid channel!\n",
   4240   1.2  macallan 		    __func__);
   4241   1.1  macallan 		return;
   4242   1.1  macallan 	}
   4243   1.1  macallan 
   4244   1.1  macallan 	if (rf->rf_type != BWI_RF_T_BCM2050 || rf->rf_rev >= 6)
   4245   1.1  macallan 		return;
   4246   1.1  macallan 
   4247   1.1  macallan 	if (chan <= 10)
   4248   1.1  macallan 		CSR_WRITE_2(sc, BWI_RF_CHAN, BWI_RF_2GHZ_CHAN(chan + 4));
   4249   1.1  macallan 	else
   4250   1.1  macallan 		CSR_WRITE_2(sc, BWI_RF_CHAN, BWI_RF_2GHZ_CHAN(1));
   4251   1.1  macallan 	DELAY(1000);
   4252   1.1  macallan 	CSR_WRITE_2(sc, BWI_RF_CHAN, BWI_RF_2GHZ_CHAN(chan));
   4253   1.1  macallan }
   4254   1.1  macallan 
   4255   1.2  macallan static struct bwi_rf_lo *
   4256   1.1  macallan bwi_rf_lo_find(struct bwi_mac *mac, const struct bwi_tpctl *tpctl)
   4257   1.1  macallan {
   4258   1.1  macallan 	uint16_t rf_atten, bbp_atten;
   4259   1.1  macallan 	int remap_rf_atten;
   4260   1.1  macallan 
   4261   1.1  macallan 	remap_rf_atten = 1;
   4262   1.1  macallan 	if (tpctl == NULL) {
   4263   1.1  macallan 		bbp_atten = 2;
   4264   1.1  macallan 		rf_atten = 3;
   4265   1.1  macallan 	} else {
   4266   1.1  macallan 		if (tpctl->tp_ctrl1 == 3)
   4267   1.1  macallan 			remap_rf_atten = 0;
   4268   1.1  macallan 
   4269   1.1  macallan 		bbp_atten = tpctl->bbp_atten;
   4270   1.1  macallan 		rf_atten = tpctl->rf_atten;
   4271   1.1  macallan 
   4272   1.1  macallan 		if (bbp_atten > 6)
   4273   1.1  macallan 			bbp_atten = 6;
   4274   1.1  macallan 	}
   4275   1.1  macallan 
   4276   1.1  macallan 	if (remap_rf_atten) {
   4277   1.1  macallan #define MAP_MAX	10
   4278   1.1  macallan 		static const uint16_t map[MAP_MAX] =
   4279   1.2  macallan 		    { 11, 10, 11, 12, 13, 12, 13, 12, 13, 12 };
   4280   1.1  macallan #if 0
   4281   1.1  macallan 		KASSERT(rf_atten < MAP_MAX);
   4282   1.1  macallan 		rf_atten = map[rf_atten];
   4283   1.1  macallan #else
   4284   1.1  macallan 		if (rf_atten >= MAP_MAX) {
   4285   1.1  macallan 			rf_atten = 0;	/* XXX */
   4286   1.1  macallan 		} else {
   4287   1.1  macallan 			rf_atten = map[rf_atten];
   4288   1.1  macallan 		}
   4289   1.1  macallan #endif
   4290   1.1  macallan #undef MAP_MAX
   4291   1.1  macallan 	}
   4292   1.1  macallan 
   4293   1.1  macallan 	return (bwi_get_rf_lo(mac, rf_atten, bbp_atten));
   4294   1.1  macallan }
   4295   1.1  macallan 
   4296   1.2  macallan static void
   4297   1.1  macallan bwi_rf_lo_adjust(struct bwi_mac *mac, const struct bwi_tpctl *tpctl)
   4298   1.1  macallan {
   4299   1.1  macallan 	const struct bwi_rf_lo *lo;
   4300   1.1  macallan 
   4301   1.1  macallan 	lo = bwi_rf_lo_find(mac, tpctl);
   4302   1.1  macallan 	RF_LO_WRITE(mac, lo);
   4303   1.1  macallan }
   4304   1.1  macallan 
   4305   1.2  macallan static void
   4306   1.1  macallan bwi_rf_lo_write(struct bwi_mac *mac, const struct bwi_rf_lo *lo)
   4307   1.1  macallan {
   4308   1.1  macallan 	uint16_t val;
   4309   1.1  macallan 
   4310   1.1  macallan 	val = (uint8_t)lo->ctrl_lo;
   4311   1.1  macallan 	val |= ((uint8_t)lo->ctrl_hi) << 8;
   4312   1.1  macallan 
   4313   1.1  macallan 	PHY_WRITE(mac, BWI_PHYR_RF_LO, val);
   4314   1.1  macallan }
   4315   1.1  macallan 
   4316   1.2  macallan static int
   4317   1.1  macallan bwi_rf_gain_max_reached(struct bwi_mac *mac, int idx)
   4318   1.1  macallan {
   4319   1.1  macallan 	PHY_FILT_SETBITS(mac, 0x812, 0xf0ff, idx << 8);
   4320   1.1  macallan 	PHY_FILT_SETBITS(mac, 0x15, 0xfff, 0xa000);
   4321   1.1  macallan 	PHY_SETBITS(mac, 0x15, 0xf000);
   4322   1.1  macallan 
   4323   1.1  macallan 	DELAY(20);
   4324   1.1  macallan 
   4325   1.1  macallan 	return ((PHY_READ(mac, 0x2d) >= 0xdfc));
   4326   1.1  macallan }
   4327   1.1  macallan 
   4328   1.1  macallan /* XXX use bitmap array */
   4329   1.2  macallan static uint16_t
   4330   1.1  macallan bwi_bitswap4(uint16_t val)
   4331   1.1  macallan {
   4332   1.1  macallan 	uint16_t ret;
   4333   1.1  macallan 
   4334   1.1  macallan 	ret = (val & 0x8) >> 3;
   4335   1.1  macallan 	ret |= (val & 0x4) >> 1;
   4336   1.1  macallan 	ret |= (val & 0x2) << 1;
   4337   1.1  macallan 	ret |= (val & 0x1) << 3;
   4338   1.1  macallan 
   4339   1.1  macallan 	return (ret);
   4340   1.1  macallan }
   4341   1.1  macallan 
   4342   1.2  macallan static uint16_t
   4343   1.1  macallan bwi_phy812_value(struct bwi_mac *mac, uint16_t lpd)
   4344   1.1  macallan {
   4345   1.1  macallan 	struct bwi_softc *sc = mac->mac_sc;
   4346   1.1  macallan 	struct bwi_phy *phy = &mac->mac_phy;
   4347   1.1  macallan 	struct bwi_rf *rf = &mac->mac_rf;
   4348   1.1  macallan 	uint16_t lo_gain, ext_lna, loop;
   4349   1.1  macallan 
   4350   1.1  macallan 	if ((phy->phy_flags & BWI_PHY_F_LINKED) == 0)
   4351   1.1  macallan 		return (0);
   4352   1.1  macallan 
   4353   1.1  macallan 	lo_gain = rf->rf_lo_gain;
   4354   1.1  macallan 	if (rf->rf_rev == 8)
   4355   1.1  macallan 		lo_gain += 0x3e;
   4356   1.1  macallan 	else
   4357   1.1  macallan 		lo_gain += 0x26;
   4358   1.1  macallan 
   4359   1.1  macallan 	if (lo_gain >= 0x46) {
   4360   1.1  macallan 		lo_gain -= 0x46;
   4361   1.1  macallan 		ext_lna = 0x3000;
   4362   1.1  macallan 	} else if (lo_gain >= 0x3a) {
   4363   1.1  macallan 		lo_gain -= 0x3a;
   4364   1.1  macallan 		ext_lna = 0x1000;
   4365   1.1  macallan 	} else if (lo_gain >= 0x2e) {
   4366   1.1  macallan 		lo_gain -= 0x2e;
   4367   1.1  macallan 		ext_lna = 0x2000;
   4368   1.1  macallan 	} else {
   4369   1.1  macallan 		lo_gain -= 0x10;
   4370   1.1  macallan 		ext_lna = 0;
   4371   1.1  macallan 	}
   4372   1.1  macallan 
   4373   1.1  macallan 	for (loop = 0; loop < 16; ++loop) {
   4374   1.1  macallan 		lo_gain -= (6 * loop);
   4375   1.1  macallan 		if (lo_gain < 6)
   4376   1.1  macallan 			break;
   4377   1.1  macallan 	}
   4378   1.1  macallan 
   4379   1.1  macallan 	if (phy->phy_rev >= 7 && (sc->sc_card_flags & BWI_CARD_F_EXT_LNA)) {
   4380   1.1  macallan 		if (ext_lna)
   4381   1.1  macallan 			ext_lna |= 0x8000;
   4382   1.1  macallan 		ext_lna |= (loop << 8);
   4383   1.1  macallan 		switch (lpd) {
   4384   1.1  macallan 		case 0x011:
   4385   1.1  macallan 			return (0x8f92);
   4386   1.1  macallan 		case 0x001:
   4387   1.2  macallan 			return (0x8092 | ext_lna);
   4388   1.1  macallan 		case 0x101:
   4389   1.2  macallan 			return (0x2092 | ext_lna);
   4390   1.1  macallan 		case 0x100:
   4391   1.2  macallan 			return (0x2093 | ext_lna);
   4392   1.1  macallan 		default:
   4393   1.1  macallan 			panic("unsupported lpd\n");
   4394   1.1  macallan 		}
   4395   1.1  macallan 	} else {
   4396   1.1  macallan 		ext_lna |= (loop << 8);
   4397   1.1  macallan 		switch (lpd) {
   4398   1.1  macallan 		case 0x011:
   4399   1.1  macallan 			return (0xf92);
   4400   1.1  macallan 		case 0x001:
   4401   1.1  macallan 		case 0x101:
   4402   1.2  macallan 			return (0x92 | ext_lna);
   4403   1.1  macallan 		case 0x100:
   4404   1.2  macallan 			return (0x93 | ext_lna);
   4405   1.1  macallan 		default:
   4406   1.1  macallan 			panic("unsupported lpd\n");
   4407   1.1  macallan 		}
   4408   1.1  macallan 	}
   4409   1.1  macallan 
   4410   1.1  macallan 	panic("never reached\n");
   4411   1.1  macallan 	return (0);
   4412   1.1  macallan }
   4413   1.1  macallan 
   4414   1.2  macallan static void
   4415   1.1  macallan bwi_rf_init_bcm2050(struct bwi_mac *mac)
   4416   1.1  macallan {
   4417   1.1  macallan #define SAVE_RF_MAX		3
   4418   1.1  macallan #define SAVE_PHY_COMM_MAX	4
   4419   1.1  macallan #define SAVE_PHY_11G_MAX	6
   4420   1.2  macallan 	static const uint16_t save_rf_regs[SAVE_RF_MAX] =
   4421   1.2  macallan 	    { 0x0043, 0x0051, 0x0052 };
   4422   1.2  macallan 	static const uint16_t save_phy_regs_comm[SAVE_PHY_COMM_MAX] =
   4423   1.2  macallan 	    { 0x0015, 0x005a, 0x0059, 0x0058 };
   4424   1.2  macallan 	static const uint16_t save_phy_regs_11g[SAVE_PHY_11G_MAX] =
   4425   1.2  macallan 	    { 0x0811, 0x0812, 0x0814, 0x0815, 0x0429, 0x0802 };
   4426   1.2  macallan 
   4427   1.1  macallan 	uint16_t save_rf[SAVE_RF_MAX];
   4428   1.1  macallan 	uint16_t save_phy_comm[SAVE_PHY_COMM_MAX];
   4429   1.1  macallan 	uint16_t save_phy_11g[SAVE_PHY_11G_MAX];
   4430   1.1  macallan 	uint16_t phyr_35, phyr_30 = 0, rfr_78, phyr_80f = 0, phyr_810 = 0;
   4431   1.1  macallan 	uint16_t bphy_ctrl = 0, bbp_atten, rf_chan_ex;
   4432   1.1  macallan 	uint16_t phy812_val;
   4433   1.1  macallan 	uint16_t calib;
   4434   1.1  macallan 	uint32_t test_lim, test;
   4435   1.1  macallan 	struct bwi_softc *sc = mac->mac_sc;
   4436   1.1  macallan 	struct bwi_phy *phy = &mac->mac_phy;
   4437   1.1  macallan 	struct bwi_rf *rf = &mac->mac_rf;
   4438   1.1  macallan 	int i;
   4439   1.1  macallan 
   4440   1.1  macallan 	/*
   4441   1.1  macallan 	 * Save registers for later restoring
   4442   1.1  macallan 	 */
   4443   1.1  macallan 	for (i = 0; i < SAVE_RF_MAX; ++i)
   4444   1.1  macallan 		save_rf[i] = RF_READ(mac, save_rf_regs[i]);
   4445   1.1  macallan 	for (i = 0; i < SAVE_PHY_COMM_MAX; ++i)
   4446   1.1  macallan 		save_phy_comm[i] = PHY_READ(mac, save_phy_regs_comm[i]);
   4447   1.1  macallan 
   4448   1.1  macallan 	if (phy->phy_mode == IEEE80211_MODE_11B) {
   4449   1.1  macallan 		phyr_30 = PHY_READ(mac, 0x30);
   4450   1.1  macallan 		bphy_ctrl = CSR_READ_2(sc, BWI_BPHY_CTRL);
   4451   1.1  macallan 
   4452   1.1  macallan 		PHY_WRITE(mac, 0x30, 0xff);
   4453   1.1  macallan 		CSR_WRITE_2(sc, BWI_BPHY_CTRL, 0x3f3f);
   4454   1.1  macallan 	} else if ((phy->phy_flags & BWI_PHY_F_LINKED) || phy->phy_rev >= 2) {
   4455   1.1  macallan 		for (i = 0; i < SAVE_PHY_11G_MAX; ++i) {
   4456   1.2  macallan 			save_phy_11g[i] = PHY_READ(mac, save_phy_regs_11g[i]);
   4457   1.1  macallan 		}
   4458   1.1  macallan 
   4459   1.1  macallan 		PHY_SETBITS(mac, 0x814, 0x3);
   4460   1.1  macallan 		PHY_CLRBITS(mac, 0x815, 0x3);
   4461   1.1  macallan 		PHY_CLRBITS(mac, 0x429, 0x8000);
   4462   1.1  macallan 		PHY_CLRBITS(mac, 0x802, 0x3);
   4463   1.1  macallan 
   4464   1.1  macallan 		phyr_80f = PHY_READ(mac, 0x80f);
   4465   1.1  macallan 		phyr_810 = PHY_READ(mac, 0x810);
   4466   1.1  macallan 
   4467   1.1  macallan 		if (phy->phy_rev >= 3)
   4468   1.1  macallan 			PHY_WRITE(mac, 0x80f, 0xc020);
   4469   1.1  macallan 		else
   4470   1.1  macallan 			PHY_WRITE(mac, 0x80f, 0x8020);
   4471   1.1  macallan 		PHY_WRITE(mac, 0x810, 0);
   4472   1.1  macallan 
   4473   1.1  macallan 		phy812_val = bwi_phy812_value(mac, 0x011);
   4474   1.1  macallan 		PHY_WRITE(mac, 0x812, phy812_val);
   4475   1.1  macallan 		if (phy->phy_rev < 7 ||
   4476   1.1  macallan 		    (sc->sc_card_flags & BWI_CARD_F_EXT_LNA) == 0)
   4477   1.1  macallan 			PHY_WRITE(mac, 0x811, 0x1b3);
   4478   1.1  macallan 		else
   4479   1.1  macallan 			PHY_WRITE(mac, 0x811, 0x9b3);
   4480   1.1  macallan 	}
   4481   1.1  macallan 	CSR_SETBITS_2(sc, BWI_RF_ANTDIV, 0x8000);
   4482   1.1  macallan 
   4483   1.1  macallan 	phyr_35 = PHY_READ(mac, 0x35);
   4484   1.1  macallan 	PHY_CLRBITS(mac, 0x35, 0x80);
   4485   1.1  macallan 
   4486   1.1  macallan 	bbp_atten = CSR_READ_2(sc, BWI_BBP_ATTEN);
   4487   1.1  macallan 	rf_chan_ex = CSR_READ_2(sc, BWI_RF_CHAN_EX);
   4488   1.1  macallan 
   4489   1.1  macallan 	if (phy->phy_version == 0) {
   4490   1.1  macallan 		CSR_WRITE_2(sc, BWI_BBP_ATTEN, 0x122);
   4491   1.1  macallan 	} else {
   4492   1.1  macallan 		if (phy->phy_version >= 2)
   4493   1.1  macallan 			PHY_FILT_SETBITS(mac, 0x3, 0xffbf, 0x40);
   4494   1.1  macallan 		CSR_SETBITS_2(sc, BWI_RF_CHAN_EX, 0x2000);
   4495   1.1  macallan 	}
   4496   1.1  macallan 
   4497   1.1  macallan 	calib = bwi_rf_calibval(mac);
   4498   1.1  macallan 
   4499   1.1  macallan 	if (phy->phy_mode == IEEE80211_MODE_11B)
   4500   1.1  macallan 		RF_WRITE(mac, 0x78, 0x26);
   4501   1.1  macallan 
   4502   1.1  macallan 	if ((phy->phy_flags & BWI_PHY_F_LINKED) || phy->phy_rev >= 2) {
   4503   1.1  macallan 		phy812_val = bwi_phy812_value(mac, 0x011);
   4504   1.1  macallan 		PHY_WRITE(mac, 0x812, phy812_val);
   4505   1.1  macallan 	}
   4506   1.1  macallan 
   4507   1.1  macallan 	PHY_WRITE(mac, 0x15, 0xbfaf);
   4508   1.1  macallan 	PHY_WRITE(mac, 0x2b, 0x1403);
   4509   1.1  macallan 
   4510   1.1  macallan 	if ((phy->phy_flags & BWI_PHY_F_LINKED) || phy->phy_rev >= 2) {
   4511   1.1  macallan 		phy812_val = bwi_phy812_value(mac, 0x001);
   4512   1.1  macallan 		PHY_WRITE(mac, 0x812, phy812_val);
   4513   1.1  macallan 	}
   4514   1.1  macallan 
   4515   1.1  macallan 	PHY_WRITE(mac, 0x15, 0xbfa0);
   4516   1.1  macallan 
   4517   1.1  macallan 	RF_SETBITS(mac, 0x51, 0x4);
   4518   1.1  macallan 	if (rf->rf_rev == 8)
   4519   1.1  macallan 		RF_WRITE(mac, 0x43, 0x1f);
   4520   1.1  macallan 	else {
   4521   1.1  macallan 		RF_WRITE(mac, 0x52, 0);
   4522   1.1  macallan 		RF_FILT_SETBITS(mac, 0x43, 0xfff0, 0x9);
   4523   1.1  macallan 	}
   4524   1.1  macallan 
   4525   1.1  macallan 	test_lim = 0;
   4526   1.1  macallan 	PHY_WRITE(mac, 0x58, 0);
   4527   1.1  macallan 	for (i = 0; i < 16; ++i) {
   4528   1.1  macallan 		PHY_WRITE(mac, 0x5a, 0x480);
   4529   1.1  macallan 		PHY_WRITE(mac, 0x59, 0xc810);
   4530   1.1  macallan 
   4531   1.1  macallan 		PHY_WRITE(mac, 0x58, 0xd);
   4532   1.1  macallan 		if ((phy->phy_flags & BWI_PHY_F_LINKED) || phy->phy_rev >= 2) {
   4533   1.1  macallan 			phy812_val = bwi_phy812_value(mac, 0x101);
   4534   1.1  macallan 			PHY_WRITE(mac, 0x812, phy812_val);
   4535   1.1  macallan 		}
   4536   1.1  macallan 		PHY_WRITE(mac, 0x15, 0xafb0);
   4537   1.1  macallan 		DELAY(10);
   4538   1.1  macallan 
   4539   1.1  macallan 		if ((phy->phy_flags & BWI_PHY_F_LINKED) || phy->phy_rev >= 2) {
   4540   1.1  macallan 			phy812_val = bwi_phy812_value(mac, 0x101);
   4541   1.1  macallan 			PHY_WRITE(mac, 0x812, phy812_val);
   4542   1.1  macallan 		}
   4543   1.1  macallan 		PHY_WRITE(mac, 0x15, 0xefb0);
   4544   1.1  macallan 		DELAY(10);
   4545   1.1  macallan 
   4546   1.1  macallan 		if ((phy->phy_flags & BWI_PHY_F_LINKED) || phy->phy_rev >= 2) {
   4547   1.1  macallan 			phy812_val = bwi_phy812_value(mac, 0x100);
   4548   1.1  macallan 			PHY_WRITE(mac, 0x812, phy812_val);
   4549   1.1  macallan 		}
   4550   1.1  macallan 		PHY_WRITE(mac, 0x15, 0xfff0);
   4551   1.1  macallan 		DELAY(20);
   4552   1.1  macallan 
   4553   1.1  macallan 		test_lim += PHY_READ(mac, 0x2d);
   4554   1.1  macallan 
   4555   1.1  macallan 		PHY_WRITE(mac, 0x58, 0);
   4556   1.1  macallan 		if ((phy->phy_flags & BWI_PHY_F_LINKED) || phy->phy_rev >= 2) {
   4557   1.1  macallan 			phy812_val = bwi_phy812_value(mac, 0x101);
   4558   1.1  macallan 			PHY_WRITE(mac, 0x812, phy812_val);
   4559   1.1  macallan 		}
   4560   1.1  macallan 		PHY_WRITE(mac, 0x15, 0xafb0);
   4561   1.1  macallan 	}
   4562   1.1  macallan 	++test_lim;
   4563   1.1  macallan 	test_lim >>= 9;
   4564   1.1  macallan 
   4565   1.1  macallan 	DELAY(10);
   4566   1.1  macallan 
   4567   1.1  macallan 	test = 0;
   4568   1.1  macallan 	PHY_WRITE(mac, 0x58, 0);
   4569   1.1  macallan 	for (i = 0; i < 16; ++i) {
   4570   1.1  macallan 		int j;
   4571   1.1  macallan 
   4572   1.1  macallan 		rfr_78 = (bwi_bitswap4(i) << 1) | 0x20;
   4573   1.1  macallan 		RF_WRITE(mac, 0x78, rfr_78);
   4574   1.1  macallan 		DELAY(10);
   4575   1.1  macallan 
   4576   1.1  macallan 		/* NB: This block is slight different than the above one */
   4577   1.1  macallan 		for (j = 0; j < 16; ++j) {
   4578   1.1  macallan 			PHY_WRITE(mac, 0x5a, 0xd80);
   4579   1.1  macallan 			PHY_WRITE(mac, 0x59, 0xc810);
   4580   1.1  macallan 
   4581   1.1  macallan 			PHY_WRITE(mac, 0x58, 0xd);
   4582   1.1  macallan 			if ((phy->phy_flags & BWI_PHY_F_LINKED) ||
   4583   1.1  macallan 			    phy->phy_rev >= 2) {
   4584   1.1  macallan 				phy812_val = bwi_phy812_value(mac, 0x101);
   4585   1.1  macallan 				PHY_WRITE(mac, 0x812, phy812_val);
   4586   1.1  macallan 			}
   4587   1.1  macallan 			PHY_WRITE(mac, 0x15, 0xafb0);
   4588   1.1  macallan 			DELAY(10);
   4589   1.1  macallan 
   4590   1.1  macallan 			if ((phy->phy_flags & BWI_PHY_F_LINKED) ||
   4591   1.1  macallan 			    phy->phy_rev >= 2) {
   4592   1.1  macallan 				phy812_val = bwi_phy812_value(mac, 0x101);
   4593   1.1  macallan 				PHY_WRITE(mac, 0x812, phy812_val);
   4594   1.1  macallan 			}
   4595   1.1  macallan 			PHY_WRITE(mac, 0x15, 0xefb0);
   4596   1.1  macallan 			DELAY(10);
   4597   1.1  macallan 
   4598   1.1  macallan 			if ((phy->phy_flags & BWI_PHY_F_LINKED) ||
   4599   1.1  macallan 			    phy->phy_rev >= 2) {
   4600   1.1  macallan 				phy812_val = bwi_phy812_value(mac, 0x100);
   4601   1.1  macallan 				PHY_WRITE(mac, 0x812, phy812_val);
   4602   1.1  macallan 			}
   4603   1.1  macallan 			PHY_WRITE(mac, 0x15, 0xfff0);
   4604   1.1  macallan 			DELAY(10);
   4605   1.1  macallan 
   4606   1.1  macallan 			test += PHY_READ(mac, 0x2d);
   4607   1.1  macallan 
   4608   1.1  macallan 			PHY_WRITE(mac, 0x58, 0);
   4609   1.1  macallan 			if ((phy->phy_flags & BWI_PHY_F_LINKED) ||
   4610   1.1  macallan 			    phy->phy_rev >= 2) {
   4611   1.1  macallan 				phy812_val = bwi_phy812_value(mac, 0x101);
   4612   1.1  macallan 				PHY_WRITE(mac, 0x812, phy812_val);
   4613   1.1  macallan 			}
   4614   1.1  macallan 			PHY_WRITE(mac, 0x15, 0xafb0);
   4615   1.1  macallan 		}
   4616   1.1  macallan 
   4617   1.1  macallan 		++test;
   4618   1.1  macallan 		test >>= 8;
   4619   1.1  macallan 
   4620   1.1  macallan 		if (test > test_lim)
   4621   1.1  macallan 			break;
   4622   1.1  macallan 	}
   4623   1.1  macallan 	if (i > 15)
   4624   1.1  macallan 		rf->rf_calib = rfr_78;
   4625   1.1  macallan 	else
   4626   1.1  macallan 		rf->rf_calib = calib;
   4627   1.1  macallan 	if (rf->rf_calib != 0xffff) {
   4628   1.2  macallan 		DPRINTF(sc, BWI_DBG_RF | BWI_DBG_INIT,
   4629   1.2  macallan 		    "RF calibration value: 0x%04x\n", rf->rf_calib);
   4630   1.1  macallan 		rf->rf_flags |= BWI_RF_F_INITED;
   4631   1.1  macallan 	}
   4632   1.1  macallan 
   4633   1.1  macallan 	/*
   4634   1.1  macallan 	 * Restore trashes registers
   4635   1.1  macallan 	 */
   4636   1.1  macallan 	PHY_WRITE(mac, save_phy_regs_comm[0], save_phy_comm[0]);
   4637   1.1  macallan 
   4638   1.1  macallan 	for (i = 0; i < SAVE_RF_MAX; ++i) {
   4639   1.1  macallan 		int pos = (i + 1) % SAVE_RF_MAX;
   4640   1.1  macallan 
   4641   1.1  macallan 		RF_WRITE(mac, save_rf_regs[pos], save_rf[pos]);
   4642   1.1  macallan 	}
   4643   1.1  macallan 	for (i = 1; i < SAVE_PHY_COMM_MAX; ++i)
   4644   1.1  macallan 		PHY_WRITE(mac, save_phy_regs_comm[i], save_phy_comm[i]);
   4645   1.1  macallan 
   4646   1.1  macallan 	CSR_WRITE_2(sc, BWI_BBP_ATTEN, bbp_atten);
   4647   1.1  macallan 	if (phy->phy_version != 0)
   4648   1.1  macallan 		CSR_WRITE_2(sc, BWI_RF_CHAN_EX, rf_chan_ex);
   4649   1.1  macallan 
   4650   1.1  macallan 	PHY_WRITE(mac, 0x35, phyr_35);
   4651   1.1  macallan 	bwi_rf_workaround(mac, rf->rf_curchan);
   4652   1.1  macallan 
   4653   1.1  macallan 	if (phy->phy_mode == IEEE80211_MODE_11B) {
   4654   1.1  macallan 		PHY_WRITE(mac, 0x30, phyr_30);
   4655   1.1  macallan 		CSR_WRITE_2(sc, BWI_BPHY_CTRL, bphy_ctrl);
   4656   1.1  macallan 	} else if ((phy->phy_flags & BWI_PHY_F_LINKED) || phy->phy_rev >= 2) {
   4657   1.1  macallan 		/* XXX Spec only says when PHY is linked (gmode) */
   4658   1.1  macallan 		CSR_CLRBITS_2(sc, BWI_RF_ANTDIV, 0x8000);
   4659   1.1  macallan 
   4660   1.1  macallan 		for (i = 0; i < SAVE_PHY_11G_MAX; ++i) {
   4661   1.1  macallan 			PHY_WRITE(mac, save_phy_regs_11g[i],
   4662   1.2  macallan 			    save_phy_11g[i]);
   4663   1.1  macallan 		}
   4664   1.1  macallan 
   4665   1.1  macallan 		PHY_WRITE(mac, 0x80f, phyr_80f);
   4666   1.1  macallan 		PHY_WRITE(mac, 0x810, phyr_810);
   4667   1.1  macallan 	}
   4668   1.1  macallan 
   4669   1.1  macallan #undef SAVE_PHY_11G_MAX
   4670   1.1  macallan #undef SAVE_PHY_COMM_MAX
   4671   1.1  macallan #undef SAVE_RF_MAX
   4672   1.1  macallan }
   4673   1.1  macallan 
   4674   1.2  macallan static uint16_t
   4675   1.1  macallan bwi_rf_calibval(struct bwi_mac *mac)
   4676   1.1  macallan {
   4677   1.1  macallan 	/* http://bcm-specs.sipsolutions.net/RCCTable */
   4678   1.1  macallan 	static const uint16_t rf_calibvals[] = {
   4679   1.2  macallan 	    0x2, 0x3, 0x1, 0xf, 0x6, 0x7, 0x5, 0xf,
   4680   1.2  macallan 	    0xa, 0xb, 0x9, 0xf, 0xe, 0xf, 0xd, 0xf
   4681   1.1  macallan 	};
   4682   1.1  macallan 
   4683   1.2  macallan 	uint16_t val, calib;
   4684   1.2  macallan 	int idx;
   4685   1.2  macallan 
   4686   1.1  macallan 	val = RF_READ(mac, BWI_RFR_BBP_ATTEN);
   4687   1.1  macallan 	idx = __SHIFTOUT(val, BWI_RFR_BBP_ATTEN_CALIB_IDX);
   4688   1.1  macallan 	KASSERT(idx < (int)(sizeof(rf_calibvals) / sizeof(rf_calibvals[0])));
   4689   1.1  macallan 
   4690   1.1  macallan 	calib = rf_calibvals[idx] << 1;
   4691   1.1  macallan 	if (val & BWI_RFR_BBP_ATTEN_CALIB_BIT)
   4692   1.1  macallan 		calib |= 0x1;
   4693   1.1  macallan 	calib |= 0x20;
   4694   1.1  macallan 
   4695   1.1  macallan 	return (calib);
   4696   1.1  macallan }
   4697   1.1  macallan 
   4698   1.2  macallan static int32_t
   4699   1.1  macallan _bwi_adjust_devide(int32_t num, int32_t den)
   4700   1.1  macallan {
   4701   1.1  macallan 	if (num < 0)
   4702   1.2  macallan 		return (num / den);
   4703   1.1  macallan 	else
   4704   1.1  macallan 		return ((num + den / 2) / den);
   4705   1.1  macallan }
   4706   1.1  macallan 
   4707   1.1  macallan /*
   4708   1.1  macallan  * http://bcm-specs.sipsolutions.net/TSSI_to_DBM_Table
   4709   1.1  macallan  * "calculating table entries"
   4710   1.1  macallan  */
   4711   1.2  macallan static int
   4712   1.1  macallan bwi_rf_calc_txpower(int8_t *txpwr, uint8_t idx, const int16_t pa_params[])
   4713   1.1  macallan {
   4714   1.1  macallan 	int32_t m1, m2, f, dbm;
   4715   1.1  macallan 	int i;
   4716   1.1  macallan 
   4717   1.1  macallan 	m1 = _bwi_adjust_devide(16 * pa_params[0] + idx * pa_params[1], 32);
   4718   1.1  macallan 	m2 = imax(_bwi_adjust_devide(32768 + idx * pa_params[2], 256), 1);
   4719   1.1  macallan 
   4720   1.1  macallan #define ITER_MAX	16
   4721   1.1  macallan 	f = 256;
   4722   1.1  macallan 	for (i = 0; i < ITER_MAX; ++i) {
   4723   1.1  macallan 		int32_t q, d;
   4724   1.1  macallan 
   4725   1.1  macallan 		q = _bwi_adjust_devide(
   4726   1.1  macallan 		    f * 4096 - _bwi_adjust_devide(m2 * f, 16) * f, 2048);
   4727   1.1  macallan 		d = abs(q - f);
   4728   1.1  macallan 		f = q;
   4729   1.1  macallan 
   4730   1.1  macallan 		if (d < 2)
   4731   1.1  macallan 			break;
   4732   1.1  macallan 	}
   4733   1.1  macallan 	if (i == ITER_MAX)
   4734   1.1  macallan 		return (EINVAL);
   4735   1.1  macallan #undef ITER_MAX
   4736   1.1  macallan 
   4737   1.1  macallan 	dbm = _bwi_adjust_devide(m1 * f, 8192);
   4738   1.1  macallan 	if (dbm < -127)
   4739   1.1  macallan 		dbm = -127;
   4740   1.1  macallan 	else if (dbm > 128)
   4741   1.1  macallan 		dbm = 128;
   4742   1.1  macallan 
   4743   1.1  macallan 	*txpwr = dbm;
   4744   1.1  macallan 
   4745   1.1  macallan 	return (0);
   4746   1.1  macallan }
   4747   1.1  macallan 
   4748   1.2  macallan static int
   4749   1.1  macallan bwi_rf_map_txpower(struct bwi_mac *mac)
   4750   1.1  macallan {
   4751   1.1  macallan 	struct bwi_softc *sc = mac->mac_sc;
   4752   1.1  macallan 	struct bwi_rf *rf = &mac->mac_rf;
   4753   1.1  macallan 	struct bwi_phy *phy = &mac->mac_phy;
   4754   1.1  macallan 	uint16_t sprom_ofs, val, mask;
   4755   1.1  macallan 	int16_t pa_params[3];
   4756   1.1  macallan 	int error = 0, i, ant_gain, reg_txpower_max;
   4757   1.2  macallan #ifdef BWI_DEBUG
   4758   1.2  macallan 	int debug = sc->sc_debug &
   4759   1.2  macallan 	    (BWI_DBG_RF | BWI_DBG_TXPOWER | BWI_DBG_ATTACH);
   4760   1.2  macallan #endif
   4761   1.1  macallan 
   4762   1.1  macallan 	/*
   4763   1.1  macallan 	 * Find out max TX power
   4764   1.1  macallan 	 */
   4765   1.1  macallan 	val = bwi_read_sprom(sc, BWI_SPROM_MAX_TXPWR);
   4766   1.1  macallan 	if (phy->phy_mode == IEEE80211_MODE_11A) {
   4767   1.1  macallan 		rf->rf_txpower_max = __SHIFTOUT(val,
   4768   1.1  macallan 		    BWI_SPROM_MAX_TXPWR_MASK_11A);
   4769   1.1  macallan 	} else {
   4770   1.1  macallan 		rf->rf_txpower_max = __SHIFTOUT(val,
   4771   1.1  macallan 		    BWI_SPROM_MAX_TXPWR_MASK_11BG);
   4772   1.1  macallan 
   4773   1.1  macallan 		if ((sc->sc_card_flags & BWI_CARD_F_PA_GPIO9) &&
   4774   1.1  macallan 		    phy->phy_mode == IEEE80211_MODE_11G)
   4775   1.1  macallan 			rf->rf_txpower_max -= 3;
   4776   1.1  macallan 	}
   4777   1.1  macallan 	if (rf->rf_txpower_max <= 0) {
   4778  1.10    cegger 		aprint_error_dev(sc->sc_dev,
   4779   1.2  macallan 		    "invalid max txpower in sprom\n");
   4780   1.1  macallan 		rf->rf_txpower_max = 74;
   4781   1.1  macallan 	}
   4782   1.2  macallan 	DPRINTF(sc, BWI_DBG_RF | BWI_DBG_TXPOWER | BWI_DBG_ATTACH,
   4783   1.2  macallan 	    "max txpower from sprom: %d dBm\n", rf->rf_txpower_max);
   4784   1.1  macallan 
   4785   1.1  macallan 	/*
   4786   1.1  macallan 	 * Find out region/domain max TX power, which is adjusted
   4787   1.1  macallan 	 * by antenna gain and 1.5 dBm fluctuation as mentioned
   4788   1.1  macallan 	 * in v3 spec.
   4789   1.1  macallan 	 */
   4790   1.1  macallan 	val = bwi_read_sprom(sc, BWI_SPROM_ANT_GAIN);
   4791   1.1  macallan 	if (phy->phy_mode == IEEE80211_MODE_11A)
   4792   1.1  macallan 		ant_gain = __SHIFTOUT(val, BWI_SPROM_ANT_GAIN_MASK_11A);
   4793   1.1  macallan 	else
   4794   1.1  macallan 		ant_gain = __SHIFTOUT(val, BWI_SPROM_ANT_GAIN_MASK_11BG);
   4795   1.1  macallan 	if (ant_gain == 0xff) {
   4796   1.1  macallan 		/* XXX why this always invalid? */
   4797  1.10    cegger 		aprint_error_dev(sc->sc_dev,
   4798   1.2  macallan 		    "invalid antenna gain in sprom\n");
   4799   1.1  macallan 		ant_gain = 2;
   4800   1.1  macallan 	}
   4801   1.1  macallan 	ant_gain *= 4;
   4802   1.2  macallan 	DPRINTF(sc, BWI_DBG_RF | BWI_DBG_TXPOWER | BWI_DBG_ATTACH,
   4803   1.2  macallan 	    "ant gain %d dBm\n", ant_gain);
   4804   1.1  macallan 
   4805   1.1  macallan 	reg_txpower_max = 90 - ant_gain - 6;	/* XXX magic number */
   4806   1.2  macallan 	DPRINTF(sc, BWI_DBG_RF | BWI_DBG_TXPOWER | BWI_DBG_ATTACH,
   4807   1.2  macallan 	    "region/domain max txpower %d dBm\n", reg_txpower_max);
   4808   1.1  macallan 
   4809   1.1  macallan 	/*
   4810   1.1  macallan 	 * Force max TX power within region/domain TX power limit
   4811   1.1  macallan 	 */
   4812   1.1  macallan 	if (rf->rf_txpower_max > reg_txpower_max)
   4813   1.1  macallan 		rf->rf_txpower_max = reg_txpower_max;
   4814   1.2  macallan 	DPRINTF(sc, BWI_DBG_RF | BWI_DBG_TXPOWER | BWI_DBG_ATTACH,
   4815   1.2  macallan 	    "max txpower %d dBm\n", rf->rf_txpower_max);
   4816   1.1  macallan 
   4817   1.1  macallan 	/*
   4818   1.1  macallan 	 * Create TSSI to TX power mapping
   4819   1.1  macallan 	 */
   4820   1.1  macallan 
   4821   1.1  macallan 	if (sc->sc_bbp_id == BWI_BBPID_BCM4301 &&
   4822   1.1  macallan 	    rf->rf_type != BWI_RF_T_BCM2050) {
   4823   1.1  macallan 		rf->rf_idle_tssi0 = BWI_DEFAULT_IDLE_TSSI;
   4824   1.8   tsutsui 		memcpy(rf->rf_txpower_map0, bwi_txpower_map_11b,
   4825   1.1  macallan 		      sizeof(rf->rf_txpower_map0));
   4826   1.1  macallan 		goto back;
   4827   1.1  macallan 	}
   4828   1.1  macallan 
   4829   1.1  macallan #define IS_VALID_PA_PARAM(p)	((p) != 0 && (p) != -1)
   4830   1.1  macallan 	/*
   4831   1.1  macallan 	 * Extract PA parameters
   4832   1.1  macallan 	 */
   4833   1.1  macallan 	if (phy->phy_mode == IEEE80211_MODE_11A)
   4834   1.1  macallan 		sprom_ofs = BWI_SPROM_PA_PARAM_11A;
   4835   1.1  macallan 	else
   4836   1.1  macallan 		sprom_ofs = BWI_SPROM_PA_PARAM_11BG;
   4837  1.11    cegger 	for (i = 0; i < __arraycount(pa_params); ++i)
   4838   1.1  macallan 		pa_params[i] = (int16_t)bwi_read_sprom(sc, sprom_ofs + (i * 2));
   4839   1.1  macallan 
   4840  1.11    cegger 	for (i = 0; i < __arraycount(pa_params); ++i) {
   4841   1.1  macallan 		/*
   4842   1.1  macallan 		 * If one of the PA parameters from SPROM is not valid,
   4843   1.1  macallan 		 * fall back to the default values, if there are any.
   4844   1.1  macallan 		 */
   4845   1.1  macallan 		if (!IS_VALID_PA_PARAM(pa_params[i])) {
   4846   1.1  macallan 			const int8_t *txpower_map;
   4847   1.1  macallan 
   4848   1.1  macallan 			if (phy->phy_mode == IEEE80211_MODE_11A) {
   4849  1.10    cegger 				aprint_error_dev(sc->sc_dev,
   4850   1.2  macallan 				    "no tssi2dbm table for 11a PHY\n");
   4851   1.1  macallan 				return (ENXIO);
   4852   1.1  macallan 			}
   4853   1.1  macallan 
   4854   1.1  macallan 			if (phy->phy_mode == IEEE80211_MODE_11G) {
   4855   1.2  macallan 				DPRINTF(sc,
   4856   1.2  macallan 				    BWI_DBG_RF | BWI_DBG_TXPOWER |
   4857   1.2  macallan 					BWI_DBG_ATTACH,
   4858   1.2  macallan 				    "use default 11g TSSI map\n");
   4859   1.1  macallan 				txpower_map = bwi_txpower_map_11g;
   4860   1.1  macallan 			} else {
   4861   1.2  macallan 				DPRINTF(sc,
   4862   1.2  macallan 				    BWI_DBG_RF | BWI_DBG_TXPOWER |
   4863   1.2  macallan 					BWI_DBG_ATTACH,
   4864   1.2  macallan 				    "use default 11b TSSI map\n");
   4865   1.1  macallan 				txpower_map = bwi_txpower_map_11b;
   4866   1.1  macallan 			}
   4867   1.1  macallan 
   4868   1.1  macallan 			rf->rf_idle_tssi0 = BWI_DEFAULT_IDLE_TSSI;
   4869   1.8   tsutsui 			memcpy(rf->rf_txpower_map0, txpower_map,
   4870   1.1  macallan 			      sizeof(rf->rf_txpower_map0));
   4871   1.1  macallan 			goto back;
   4872   1.1  macallan 		}
   4873   1.1  macallan 	}
   4874   1.1  macallan 
   4875   1.1  macallan 	/*
   4876   1.1  macallan 	 * All of the PA parameters from SPROM are valid.
   4877   1.1  macallan 	 */
   4878   1.1  macallan 
   4879   1.1  macallan 	/*
   4880   1.1  macallan 	 * Extract idle TSSI from SPROM.
   4881   1.1  macallan 	 */
   4882   1.1  macallan 	val = bwi_read_sprom(sc, BWI_SPROM_IDLE_TSSI);
   4883   1.2  macallan 	DPRINTF(sc, BWI_DBG_RF | BWI_DBG_TXPOWER | BWI_DBG_ATTACH,
   4884   1.2  macallan 	    "sprom idle tssi: 0x%04x\n", val);
   4885   1.1  macallan 
   4886   1.1  macallan 	if (phy->phy_mode == IEEE80211_MODE_11A)
   4887   1.1  macallan 		mask = BWI_SPROM_IDLE_TSSI_MASK_11A;
   4888   1.1  macallan 	else
   4889   1.1  macallan 		mask = BWI_SPROM_IDLE_TSSI_MASK_11BG;
   4890   1.1  macallan 
   4891   1.1  macallan 	rf->rf_idle_tssi0 = (int)__SHIFTOUT(val, mask);
   4892   1.1  macallan 	if (!IS_VALID_PA_PARAM(rf->rf_idle_tssi0))
   4893   1.1  macallan 		rf->rf_idle_tssi0 = 62;
   4894   1.1  macallan 
   4895   1.1  macallan #undef IS_VALID_PA_PARAM
   4896   1.1  macallan 
   4897   1.1  macallan 	/*
   4898   1.1  macallan 	 * Calculate TX power map, which is indexed by TSSI
   4899   1.1  macallan 	 */
   4900   1.2  macallan 	DPRINTF(sc, BWI_DBG_RF | BWI_DBG_TXPOWER | BWI_DBG_ATTACH,
   4901   1.2  macallan 	    "TSSI-TX power map:\n");
   4902   1.1  macallan 	for (i = 0; i < BWI_TSSI_MAX; ++i) {
   4903   1.1  macallan 		error = bwi_rf_calc_txpower(&rf->rf_txpower_map0[i], i,
   4904   1.1  macallan 					    pa_params);
   4905   1.1  macallan 		if (error) {
   4906  1.10    cegger 			aprint_error_dev(sc->sc_dev,
   4907   1.2  macallan 			    "bwi_rf_calc_txpower failed\n");
   4908   1.1  macallan 			break;
   4909   1.1  macallan 		}
   4910   1.2  macallan #ifdef BWI_DEBUG
   4911   1.2  macallan 		if (debug) {
   4912   1.2  macallan 			if (i % 8 == 0) {
   4913   1.2  macallan 				if (i != 0)
   4914   1.2  macallan 					aprint_debug("\n");
   4915  1.10    cegger 				aprint_debug_dev(sc->sc_dev, "");
   4916   1.2  macallan 			}
   4917   1.2  macallan 			aprint_debug(" %d", rf->rf_txpower_map0[i]);
   4918   1.2  macallan 		}
   4919   1.2  macallan #endif
   4920   1.1  macallan 	}
   4921   1.2  macallan #ifdef BWI_DEBUG
   4922   1.2  macallan 	if (debug)
   4923   1.2  macallan 		aprint_debug("\n");
   4924   1.2  macallan #endif
   4925   1.1  macallan back:
   4926   1.2  macallan 	DPRINTF(sc, BWI_DBG_RF | BWI_DBG_TXPOWER | BWI_DBG_ATTACH,
   4927   1.2  macallan 	    "idle tssi0: %d\n", rf->rf_idle_tssi0);
   4928   1.1  macallan 
   4929   1.1  macallan 	return (error);
   4930   1.1  macallan }
   4931   1.1  macallan 
   4932   1.2  macallan static void
   4933   1.1  macallan bwi_rf_lo_update_11g(struct bwi_mac *mac)
   4934   1.1  macallan {
   4935   1.1  macallan 	struct bwi_softc *sc = mac->mac_sc;
   4936   1.2  macallan 	struct ifnet *ifp = &sc->sc_if;
   4937   1.1  macallan 	struct bwi_rf *rf = &mac->mac_rf;
   4938   1.1  macallan 	struct bwi_phy *phy = &mac->mac_phy;
   4939   1.1  macallan 	struct bwi_tpctl *tpctl = &mac->mac_tpctl;
   4940   1.1  macallan 	struct rf_saveregs regs;
   4941   1.1  macallan 	uint16_t ant_div, chan_ex;
   4942   1.1  macallan 	uint8_t devi_ctrl;
   4943   1.1  macallan 	uint orig_chan;
   4944   1.1  macallan 
   4945   1.2  macallan 	DPRINTF(sc, BWI_DBG_RF | BWI_DBG_INIT, "%s enter\n", __func__);
   4946   1.1  macallan 
   4947   1.1  macallan 	/*
   4948   1.1  macallan 	 * Save RF/PHY registers for later restoration
   4949   1.1  macallan 	 */
   4950   1.1  macallan 	orig_chan = rf->rf_curchan;
   4951   1.6    cegger 	memset(&regs, 0, sizeof(regs));
   4952   1.1  macallan 
   4953   1.1  macallan 	if (phy->phy_flags & BWI_PHY_F_LINKED) {
   4954   1.1  macallan 		SAVE_PHY_REG(mac, &regs, 429);
   4955   1.1  macallan 		SAVE_PHY_REG(mac, &regs, 802);
   4956   1.1  macallan 
   4957   1.1  macallan 		PHY_WRITE(mac, 0x429, regs.phy_429 & 0x7fff);
   4958   1.1  macallan 		PHY_WRITE(mac, 0x802, regs.phy_802 & 0xfffc);
   4959   1.1  macallan 	}
   4960   1.1  macallan 
   4961   1.1  macallan 	ant_div = CSR_READ_2(sc, BWI_RF_ANTDIV);
   4962   1.1  macallan 	CSR_WRITE_2(sc, BWI_RF_ANTDIV, ant_div | 0x8000);
   4963   1.1  macallan 	chan_ex = CSR_READ_2(sc, BWI_RF_CHAN_EX);
   4964   1.1  macallan 
   4965   1.1  macallan 	SAVE_PHY_REG(mac, &regs, 15);
   4966   1.1  macallan 	SAVE_PHY_REG(mac, &regs, 2a);
   4967   1.1  macallan 	SAVE_PHY_REG(mac, &regs, 35);
   4968   1.1  macallan 	SAVE_PHY_REG(mac, &regs, 60);
   4969   1.1  macallan 	SAVE_RF_REG(mac, &regs, 43);
   4970   1.1  macallan 	SAVE_RF_REG(mac, &regs, 7a);
   4971   1.1  macallan 	SAVE_RF_REG(mac, &regs, 52);
   4972   1.1  macallan 	if (phy->phy_flags & BWI_PHY_F_LINKED) {
   4973   1.1  macallan 		SAVE_PHY_REG(mac, &regs, 811);
   4974   1.1  macallan 		SAVE_PHY_REG(mac, &regs, 812);
   4975   1.1  macallan 		SAVE_PHY_REG(mac, &regs, 814);
   4976   1.1  macallan 		SAVE_PHY_REG(mac, &regs, 815);
   4977   1.1  macallan 	}
   4978   1.1  macallan 
   4979   1.1  macallan 	/* Force to channel 6 */
   4980   1.1  macallan 	bwi_rf_set_chan(mac, 6, 0);
   4981   1.1  macallan 
   4982   1.1  macallan 	if (phy->phy_flags & BWI_PHY_F_LINKED) {
   4983   1.1  macallan 		PHY_WRITE(mac, 0x429, regs.phy_429 & 0x7fff);
   4984   1.1  macallan 		PHY_WRITE(mac, 0x802, regs.phy_802 & 0xfffc);
   4985   1.1  macallan 		bwi_mac_dummy_xmit(mac);
   4986   1.1  macallan 	}
   4987   1.1  macallan 	RF_WRITE(mac, 0x43, 0x6);
   4988   1.1  macallan 
   4989   1.1  macallan 	bwi_phy_set_bbp_atten(mac, 2);
   4990   1.1  macallan 
   4991   1.1  macallan 	CSR_WRITE_2(sc, BWI_RF_CHAN_EX, 0);
   4992   1.1  macallan 
   4993   1.1  macallan 	PHY_WRITE(mac, 0x2e, 0x7f);
   4994   1.1  macallan 	PHY_WRITE(mac, 0x80f, 0x78);
   4995   1.1  macallan 	PHY_WRITE(mac, 0x35, regs.phy_35 & 0xff7f);
   4996   1.1  macallan 	RF_WRITE(mac, 0x7a, regs.rf_7a & 0xfff0);
   4997   1.1  macallan 	PHY_WRITE(mac, 0x2b, 0x203);
   4998   1.1  macallan 	PHY_WRITE(mac, 0x2a, 0x8a3);
   4999   1.1  macallan 
   5000   1.1  macallan 	if (phy->phy_flags & BWI_PHY_F_LINKED) {
   5001   1.1  macallan 		PHY_WRITE(mac, 0x814, regs.phy_814 | 0x3);
   5002   1.1  macallan 		PHY_WRITE(mac, 0x815, regs.phy_815 & 0xfffc);
   5003   1.1  macallan 		PHY_WRITE(mac, 0x811, 0x1b3);
   5004   1.1  macallan 		PHY_WRITE(mac, 0x812, 0xb2);
   5005   1.1  macallan 	}
   5006   1.1  macallan 
   5007   1.1  macallan 	if ((ifp->if_flags & IFF_RUNNING) == 0)
   5008   1.1  macallan 		tpctl->tp_ctrl2 = bwi_rf_get_tp_ctrl2(mac);
   5009   1.1  macallan 	PHY_WRITE(mac, 0x80f, 0x8078);
   5010   1.1  macallan 
   5011   1.1  macallan 	/*
   5012   1.1  macallan 	 * Measure all RF LO
   5013   1.1  macallan 	 */
   5014   1.1  macallan 	devi_ctrl = _bwi_rf_lo_update_11g(mac, regs.rf_7a);
   5015   1.1  macallan 
   5016   1.1  macallan 	/*
   5017   1.1  macallan 	 * Restore saved RF/PHY registers
   5018   1.1  macallan 	 */
   5019   1.1  macallan 	if (phy->phy_flags & BWI_PHY_F_LINKED) {
   5020   1.1  macallan 		PHY_WRITE(mac, 0x15, 0xe300);
   5021   1.1  macallan 		PHY_WRITE(mac, 0x812, (devi_ctrl << 8) | 0xa0);
   5022   1.1  macallan 		DELAY(5);
   5023   1.1  macallan 		PHY_WRITE(mac, 0x812, (devi_ctrl << 8) | 0xa2);
   5024   1.1  macallan 		DELAY(2);
   5025   1.1  macallan 		PHY_WRITE(mac, 0x812, (devi_ctrl << 8) | 0xa3);
   5026   1.1  macallan 	} else
   5027   1.1  macallan 		PHY_WRITE(mac, 0x15, devi_ctrl | 0xefa0);
   5028   1.1  macallan 
   5029   1.1  macallan 	if ((ifp->if_flags & IFF_RUNNING) == 0)
   5030   1.1  macallan 		tpctl = NULL;
   5031   1.1  macallan 	bwi_rf_lo_adjust(mac, tpctl);
   5032   1.1  macallan 
   5033   1.1  macallan 	PHY_WRITE(mac, 0x2e, 0x807f);
   5034   1.1  macallan 	if (phy->phy_flags & BWI_PHY_F_LINKED)
   5035   1.1  macallan 		PHY_WRITE(mac, 0x2f, 0x202);
   5036   1.1  macallan 	else
   5037   1.1  macallan 		PHY_WRITE(mac, 0x2f, 0x101);
   5038   1.1  macallan 
   5039   1.1  macallan 	CSR_WRITE_2(sc, BWI_RF_CHAN_EX, chan_ex);
   5040   1.1  macallan 
   5041   1.1  macallan 	RESTORE_PHY_REG(mac, &regs, 15);
   5042   1.1  macallan 	RESTORE_PHY_REG(mac, &regs, 2a);
   5043   1.1  macallan 	RESTORE_PHY_REG(mac, &regs, 35);
   5044   1.1  macallan 	RESTORE_PHY_REG(mac, &regs, 60);
   5045   1.1  macallan 
   5046   1.1  macallan 	RESTORE_RF_REG(mac, &regs, 43);
   5047   1.1  macallan 	RESTORE_RF_REG(mac, &regs, 7a);
   5048   1.1  macallan 
   5049   1.1  macallan 	regs.rf_52 &= 0xf0;
   5050   1.1  macallan 	regs.rf_52 |= (RF_READ(mac, 0x52) & 0xf);
   5051   1.1  macallan 	RF_WRITE(mac, 0x52, regs.rf_52);
   5052   1.1  macallan 
   5053   1.1  macallan 	CSR_WRITE_2(sc, BWI_RF_ANTDIV, ant_div);
   5054   1.1  macallan 
   5055   1.1  macallan 	if (phy->phy_flags & BWI_PHY_F_LINKED) {
   5056   1.1  macallan 		RESTORE_PHY_REG(mac, &regs, 811);
   5057   1.1  macallan 		RESTORE_PHY_REG(mac, &regs, 812);
   5058   1.1  macallan 		RESTORE_PHY_REG(mac, &regs, 814);
   5059   1.1  macallan 		RESTORE_PHY_REG(mac, &regs, 815);
   5060   1.1  macallan 		RESTORE_PHY_REG(mac, &regs, 429);
   5061   1.1  macallan 		RESTORE_PHY_REG(mac, &regs, 802);
   5062   1.1  macallan 	}
   5063   1.1  macallan 
   5064   1.1  macallan 	bwi_rf_set_chan(mac, orig_chan, 1);
   5065   1.1  macallan }
   5066   1.1  macallan 
   5067   1.2  macallan static uint32_t
   5068   1.1  macallan bwi_rf_lo_devi_measure(struct bwi_mac *mac, uint16_t ctrl)
   5069   1.1  macallan {
   5070   1.1  macallan 	struct bwi_phy *phy = &mac->mac_phy;
   5071   1.1  macallan 	uint32_t devi = 0;
   5072   1.1  macallan 	int i;
   5073   1.1  macallan 
   5074   1.1  macallan 	if (phy->phy_flags & BWI_PHY_F_LINKED)
   5075   1.1  macallan 		ctrl <<= 8;
   5076   1.1  macallan 
   5077   1.1  macallan 	for (i = 0; i < 8; ++i) {
   5078   1.1  macallan 		if (phy->phy_flags & BWI_PHY_F_LINKED) {
   5079   1.1  macallan 			PHY_WRITE(mac, 0x15, 0xe300);
   5080   1.1  macallan 			PHY_WRITE(mac, 0x812, ctrl | 0xb0);
   5081   1.1  macallan 			DELAY(5);
   5082   1.1  macallan 			PHY_WRITE(mac, 0x812, ctrl | 0xb2);
   5083   1.1  macallan 			DELAY(2);
   5084   1.1  macallan 			PHY_WRITE(mac, 0x812, ctrl | 0xb3);
   5085   1.1  macallan 			DELAY(4);
   5086   1.1  macallan 			PHY_WRITE(mac, 0x15, 0xf300);
   5087   1.1  macallan 		} else {
   5088   1.1  macallan 			PHY_WRITE(mac, 0x15, ctrl | 0xefa0);
   5089   1.1  macallan 			DELAY(2);
   5090   1.1  macallan 			PHY_WRITE(mac, 0x15, ctrl | 0xefe0);
   5091   1.1  macallan 			DELAY(4);
   5092   1.1  macallan 			PHY_WRITE(mac, 0x15, ctrl | 0xffe0);
   5093   1.1  macallan 		}
   5094   1.1  macallan 		DELAY(8);
   5095   1.1  macallan 		devi += PHY_READ(mac, 0x2d);
   5096   1.1  macallan 	}
   5097   1.1  macallan 
   5098   1.1  macallan 	return (devi);
   5099   1.1  macallan }
   5100   1.1  macallan 
   5101   1.2  macallan static uint16_t
   5102   1.1  macallan bwi_rf_get_tp_ctrl2(struct bwi_mac *mac)
   5103   1.1  macallan {
   5104   1.1  macallan 	uint32_t devi_min;
   5105   1.1  macallan 	uint16_t tp_ctrl2 = 0;
   5106   1.1  macallan 	int i;
   5107   1.1  macallan 
   5108   1.1  macallan 	RF_WRITE(mac, 0x52, 0);
   5109   1.1  macallan 	DELAY(10);
   5110   1.1  macallan 	devi_min = bwi_rf_lo_devi_measure(mac, 0);
   5111   1.1  macallan 
   5112   1.1  macallan 	for (i = 0; i < 16; ++i) {
   5113   1.1  macallan 		uint32_t devi;
   5114   1.1  macallan 
   5115   1.1  macallan 		RF_WRITE(mac, 0x52, i);
   5116   1.1  macallan 		DELAY(10);
   5117   1.1  macallan 		devi = bwi_rf_lo_devi_measure(mac, 0);
   5118   1.1  macallan 
   5119   1.1  macallan 		if (devi < devi_min) {
   5120   1.1  macallan 			devi_min = devi;
   5121   1.1  macallan 			tp_ctrl2 = i;
   5122   1.1  macallan 		}
   5123   1.1  macallan 	}
   5124   1.1  macallan 
   5125   1.1  macallan 	return (tp_ctrl2);
   5126   1.1  macallan }
   5127   1.1  macallan 
   5128   1.2  macallan static uint8_t
   5129   1.1  macallan _bwi_rf_lo_update_11g(struct bwi_mac *mac, uint16_t orig_rf7a)
   5130   1.1  macallan {
   5131   1.1  macallan #define RF_ATTEN_LISTSZ	14
   5132   1.1  macallan #define BBP_ATTEN_MAX	4	/* half */
   5133   1.1  macallan 	static const int rf_atten_list[RF_ATTEN_LISTSZ] =
   5134   1.1  macallan 	    { 3, 1, 5, 7, 9, 2, 0, 4, 6, 8, 1, 2, 3, 4 };
   5135   1.1  macallan 	static const int rf_atten_init_list[RF_ATTEN_LISTSZ] =
   5136   1.1  macallan             { 0, 3, 1, 5, 7, 3, 2, 0, 4, 6, -1, -1, -1, -1 };
   5137   1.1  macallan 	static const int rf_lo_measure_order[RF_ATTEN_LISTSZ] =
   5138   1.1  macallan 	    { 3, 1, 5, 7, 9, 2, 0, 4, 6, 8, 10, 11, 12, 13 };
   5139   1.1  macallan 
   5140   1.2  macallan 	struct ifnet *ifp = &mac->mac_sc->sc_if;
   5141   1.2  macallan 	struct bwi_rf_lo lo_save, *lo;
   5142   1.2  macallan 	uint8_t devi_ctrl = 0;
   5143   1.2  macallan 	int idx, adj_rf7a = 0;
   5144   1.2  macallan 
   5145   1.6    cegger 	memset(&lo_save, 0, sizeof(lo_save));
   5146   1.1  macallan 	for (idx = 0; idx < RF_ATTEN_LISTSZ; ++idx) {
   5147   1.1  macallan 		int init_rf_atten = rf_atten_init_list[idx];
   5148   1.1  macallan 		int rf_atten = rf_atten_list[idx];
   5149   1.1  macallan 		int bbp_atten;
   5150   1.1  macallan 
   5151   1.1  macallan 		for (bbp_atten = 0; bbp_atten < BBP_ATTEN_MAX; ++bbp_atten) {
   5152   1.1  macallan 			uint16_t tp_ctrl2, rf7a;
   5153   1.1  macallan 
   5154   1.1  macallan 			if ((ifp->if_flags & IFF_RUNNING) == 0) {
   5155   1.1  macallan 				if (idx == 0) {
   5156   1.6    cegger 					memset(&lo_save, 0, sizeof(lo_save));
   5157   1.1  macallan 				} else if (init_rf_atten < 0) {
   5158   1.1  macallan 					lo = bwi_get_rf_lo(mac,
   5159   1.1  macallan 					    rf_atten, 2 * bbp_atten);
   5160   1.8   tsutsui 					memcpy(&lo_save, lo, sizeof(lo_save));
   5161   1.1  macallan 				} else {
   5162   1.1  macallan 					lo = bwi_get_rf_lo(mac,
   5163   1.1  macallan 					    init_rf_atten, 0);
   5164   1.8   tsutsui 					memcpy(&lo_save, lo, sizeof(lo_save));
   5165   1.1  macallan 				}
   5166   1.1  macallan 
   5167   1.1  macallan 				devi_ctrl = 0;
   5168   1.1  macallan 				adj_rf7a = 0;
   5169   1.1  macallan 
   5170   1.1  macallan 				/*
   5171   1.1  macallan 				 * XXX
   5172   1.1  macallan 				 * Linux driver overflows 'val'
   5173   1.1  macallan 				 */
   5174   1.1  macallan 				if (init_rf_atten >= 0) {
   5175   1.1  macallan 					int val;
   5176   1.1  macallan 
   5177   1.1  macallan 					val = rf_atten * 2 + bbp_atten;
   5178   1.1  macallan 					if (val > 14) {
   5179   1.1  macallan 						adj_rf7a = 1;
   5180   1.1  macallan 						if (val > 17)
   5181   1.1  macallan 							devi_ctrl = 1;
   5182   1.1  macallan 						if (val > 19)
   5183   1.1  macallan 							devi_ctrl = 2;
   5184   1.1  macallan 					}
   5185   1.1  macallan 				}
   5186   1.1  macallan 			} else {
   5187   1.1  macallan 				lo = bwi_get_rf_lo(mac,
   5188   1.1  macallan 					rf_atten, 2 * bbp_atten);
   5189   1.1  macallan 				if (!bwi_rf_lo_isused(mac, lo))
   5190   1.1  macallan 					continue;
   5191   1.8   tsutsui 				memcpy(&lo_save, lo, sizeof(lo_save));
   5192   1.1  macallan 
   5193   1.1  macallan 				devi_ctrl = 3;
   5194   1.1  macallan 				adj_rf7a = 0;
   5195   1.1  macallan 			}
   5196   1.1  macallan 
   5197   1.1  macallan 			RF_WRITE(mac, BWI_RFR_ATTEN, rf_atten);
   5198   1.1  macallan 
   5199   1.1  macallan 			tp_ctrl2 = mac->mac_tpctl.tp_ctrl2;
   5200   1.1  macallan 			if (init_rf_atten < 0)
   5201   1.1  macallan 				tp_ctrl2 |= (3 << 4);
   5202   1.1  macallan 			RF_WRITE(mac, BWI_RFR_TXPWR, tp_ctrl2);
   5203   1.1  macallan 
   5204   1.1  macallan 			DELAY(10);
   5205   1.1  macallan 
   5206   1.1  macallan 			bwi_phy_set_bbp_atten(mac, bbp_atten * 2);
   5207   1.1  macallan 
   5208   1.1  macallan 			rf7a = orig_rf7a & 0xfff0;
   5209   1.1  macallan 			if (adj_rf7a)
   5210   1.1  macallan 				rf7a |= 0x8;
   5211   1.1  macallan 			RF_WRITE(mac, 0x7a, rf7a);
   5212   1.1  macallan 
   5213   1.1  macallan 			lo = bwi_get_rf_lo(mac,
   5214   1.1  macallan 				rf_lo_measure_order[idx], bbp_atten * 2);
   5215   1.1  macallan 			bwi_rf_lo_measure_11g(mac, &lo_save, lo, devi_ctrl);
   5216   1.1  macallan 		}
   5217   1.1  macallan 	}
   5218   1.1  macallan 
   5219   1.1  macallan 	return (devi_ctrl);
   5220   1.1  macallan 
   5221   1.1  macallan #undef RF_ATTEN_LISTSZ
   5222   1.1  macallan #undef BBP_ATTEN_MAX
   5223   1.1  macallan }
   5224   1.1  macallan 
   5225   1.2  macallan static void
   5226   1.1  macallan bwi_rf_lo_measure_11g(struct bwi_mac *mac, const struct bwi_rf_lo *src_lo,
   5227   1.1  macallan     struct bwi_rf_lo *dst_lo, uint8_t devi_ctrl)
   5228   1.1  macallan {
   5229   1.1  macallan #define LO_ADJUST_MIN	1
   5230   1.1  macallan #define LO_ADJUST_MAX	8
   5231   1.1  macallan #define LO_ADJUST(hi, lo)	{ .ctrl_hi = hi, .ctrl_lo = lo }
   5232   1.1  macallan 	static const struct bwi_rf_lo rf_lo_adjust[LO_ADJUST_MAX] = {
   5233   1.1  macallan 		LO_ADJUST(1,	1),
   5234   1.1  macallan 		LO_ADJUST(1,	0),
   5235   1.1  macallan 		LO_ADJUST(1,	-1),
   5236   1.1  macallan 		LO_ADJUST(0,	-1),
   5237   1.1  macallan 		LO_ADJUST(-1,	-1),
   5238   1.1  macallan 		LO_ADJUST(-1,	0),
   5239   1.1  macallan 		LO_ADJUST(-1,	1),
   5240   1.1  macallan 		LO_ADJUST(0,	1)
   5241   1.1  macallan 	};
   5242   1.1  macallan #undef LO_ADJUST
   5243   1.1  macallan 
   5244   1.1  macallan 	struct bwi_rf_lo lo_min;
   5245   1.1  macallan 	uint32_t devi_min;
   5246   1.1  macallan 	int found, loop_count, adjust_state;
   5247   1.1  macallan 
   5248   1.8   tsutsui 	memcpy(&lo_min, src_lo, sizeof(lo_min));
   5249   1.1  macallan 	RF_LO_WRITE(mac, &lo_min);
   5250   1.1  macallan 	devi_min = bwi_rf_lo_devi_measure(mac, devi_ctrl);
   5251   1.1  macallan 
   5252   1.1  macallan 	loop_count = 12;	/* XXX */
   5253   1.1  macallan 	adjust_state = 0;
   5254   1.1  macallan 	do {
   5255   1.1  macallan 		struct bwi_rf_lo lo_base;
   5256   1.1  macallan 		int i, fin;
   5257   1.1  macallan 
   5258   1.1  macallan 		found = 0;
   5259   1.1  macallan 		if (adjust_state == 0) {
   5260   1.1  macallan 			i = LO_ADJUST_MIN;
   5261   1.1  macallan 			fin = LO_ADJUST_MAX;
   5262   1.1  macallan 		} else if (adjust_state % 2 == 0) {
   5263   1.1  macallan 			i = adjust_state - 1;
   5264   1.1  macallan 			fin = adjust_state + 1;
   5265   1.1  macallan 		} else {
   5266   1.1  macallan 			i = adjust_state - 2;
   5267   1.1  macallan 			fin = adjust_state + 2;
   5268   1.1  macallan 		}
   5269   1.1  macallan 
   5270   1.1  macallan 		if (i < LO_ADJUST_MIN)
   5271   1.1  macallan 			i += LO_ADJUST_MAX;
   5272   1.1  macallan 		KASSERT(i <= LO_ADJUST_MAX && i >= LO_ADJUST_MIN);
   5273   1.1  macallan 
   5274   1.1  macallan 		if (fin > LO_ADJUST_MAX)
   5275   1.1  macallan 			fin -= LO_ADJUST_MAX;
   5276   1.1  macallan 		KASSERT(fin <= LO_ADJUST_MAX && fin >= LO_ADJUST_MIN);
   5277   1.1  macallan 
   5278   1.8   tsutsui 		memcpy(&lo_base, &lo_min, sizeof(lo_base));
   5279   1.1  macallan 		for (;;) {
   5280   1.1  macallan 			struct bwi_rf_lo lo;
   5281   1.1  macallan 
   5282   1.1  macallan 			lo.ctrl_hi = lo_base.ctrl_hi +
   5283   1.1  macallan 				rf_lo_adjust[i - 1].ctrl_hi;
   5284   1.1  macallan 			lo.ctrl_lo = lo_base.ctrl_lo +
   5285   1.1  macallan 				rf_lo_adjust[i - 1].ctrl_lo;
   5286   1.1  macallan 
   5287   1.1  macallan 			if (abs(lo.ctrl_lo) < 9 && abs(lo.ctrl_hi) < 9) {
   5288   1.1  macallan 				uint32_t devi;
   5289   1.1  macallan 
   5290   1.1  macallan 				RF_LO_WRITE(mac, &lo);
   5291   1.1  macallan 				devi = bwi_rf_lo_devi_measure(mac, devi_ctrl);
   5292   1.1  macallan 				if (devi < devi_min) {
   5293   1.1  macallan 					devi_min = devi;
   5294   1.1  macallan 					adjust_state = i;
   5295   1.1  macallan 					found = 1;
   5296   1.8   tsutsui 					memcpy(&lo_min, &lo, sizeof(lo_min));
   5297   1.1  macallan 				}
   5298   1.1  macallan 			}
   5299   1.1  macallan 			if (i == fin)
   5300   1.1  macallan 				break;
   5301   1.1  macallan 			if (i == LO_ADJUST_MAX)
   5302   1.1  macallan 				i = LO_ADJUST_MIN;
   5303   1.1  macallan 			else
   5304   1.1  macallan 				++i;
   5305   1.1  macallan 		}
   5306   1.1  macallan 	} while (loop_count-- && found);
   5307   1.1  macallan 
   5308   1.8   tsutsui 	memcpy(dst_lo, &lo_min, sizeof(*dst_lo));
   5309   1.1  macallan 
   5310   1.1  macallan #undef LO_ADJUST_MIN
   5311   1.1  macallan #undef LO_ADJUST_MAX
   5312   1.1  macallan }
   5313   1.1  macallan 
   5314   1.2  macallan static void
   5315   1.1  macallan bwi_rf_calc_nrssi_slope_11b(struct bwi_mac *mac)
   5316   1.1  macallan {
   5317   1.1  macallan #define SAVE_RF_MAX	3
   5318   1.1  macallan #define SAVE_PHY_MAX	8
   5319   1.2  macallan 	static const uint16_t save_rf_regs[SAVE_RF_MAX] =
   5320   1.2  macallan 	    { 0x7a, 0x52, 0x43 };
   5321   1.2  macallan 	static const uint16_t save_phy_regs[SAVE_PHY_MAX] =
   5322   1.2  macallan 	    { 0x30, 0x26, 0x15, 0x2a, 0x20, 0x5a, 0x59, 0x58 };
   5323   1.2  macallan 
   5324   1.1  macallan 	struct bwi_softc *sc = mac->mac_sc;
   5325   1.1  macallan 	struct bwi_rf *rf = &mac->mac_rf;
   5326   1.1  macallan 	struct bwi_phy *phy = &mac->mac_phy;
   5327   1.1  macallan 	uint16_t save_rf[SAVE_RF_MAX];
   5328   1.1  macallan 	uint16_t save_phy[SAVE_PHY_MAX];
   5329   1.1  macallan 	uint16_t ant_div, bbp_atten, chan_ex;
   5330   1.1  macallan 	int16_t nrssi[2];
   5331   1.1  macallan 	int i;
   5332   1.1  macallan 
   5333   1.1  macallan 	/*
   5334   1.1  macallan 	 * Save RF/PHY registers for later restoration
   5335   1.1  macallan 	 */
   5336   1.1  macallan 	for (i = 0; i < SAVE_RF_MAX; ++i)
   5337   1.1  macallan 		save_rf[i] = RF_READ(mac, save_rf_regs[i]);
   5338   1.1  macallan 	for (i = 0; i < SAVE_PHY_MAX; ++i)
   5339   1.1  macallan 		save_phy[i] = PHY_READ(mac, save_phy_regs[i]);
   5340   1.1  macallan 
   5341   1.1  macallan 	ant_div = CSR_READ_2(sc, BWI_RF_ANTDIV);
   5342   1.1  macallan 	bbp_atten = CSR_READ_2(sc, BWI_BBP_ATTEN);
   5343   1.1  macallan 	chan_ex = CSR_READ_2(sc, BWI_RF_CHAN_EX);
   5344   1.1  macallan 
   5345   1.1  macallan 	/*
   5346   1.1  macallan 	 * Calculate nrssi0
   5347   1.1  macallan 	 */
   5348   1.1  macallan 	if (phy->phy_rev >= 5)
   5349   1.1  macallan 		RF_CLRBITS(mac, 0x7a, 0xff80);
   5350   1.1  macallan 	else
   5351   1.1  macallan 		RF_CLRBITS(mac, 0x7a, 0xfff0);
   5352   1.1  macallan 	PHY_WRITE(mac, 0x30, 0xff);
   5353   1.1  macallan 
   5354   1.1  macallan 	CSR_WRITE_2(sc, BWI_BPHY_CTRL, 0x7f7f);
   5355   1.1  macallan 
   5356   1.1  macallan 	PHY_WRITE(mac, 0x26, 0);
   5357   1.1  macallan 	PHY_SETBITS(mac, 0x15, 0x20);
   5358   1.1  macallan 	PHY_WRITE(mac, 0x2a, 0x8a3);
   5359   1.1  macallan 	RF_SETBITS(mac, 0x7a, 0x80);
   5360   1.1  macallan 
   5361   1.1  macallan 	nrssi[0] = (int16_t)PHY_READ(mac, 0x27);
   5362   1.1  macallan 
   5363   1.1  macallan 	/*
   5364   1.1  macallan 	 * Calculate nrssi1
   5365   1.1  macallan 	 */
   5366   1.1  macallan 	RF_CLRBITS(mac, 0x7a, 0xff80);
   5367   1.1  macallan 	if (phy->phy_version >= 2)
   5368   1.1  macallan 		CSR_WRITE_2(sc, BWI_BBP_ATTEN, 0x40);
   5369   1.1  macallan 	else if (phy->phy_version == 0)
   5370   1.1  macallan 		CSR_WRITE_2(sc, BWI_BBP_ATTEN, 0x122);
   5371   1.1  macallan 	else
   5372   1.1  macallan 		CSR_CLRBITS_2(sc, BWI_RF_CHAN_EX, 0xdfff);
   5373   1.1  macallan 
   5374   1.1  macallan 	PHY_WRITE(mac, 0x20, 0x3f3f);
   5375   1.1  macallan 	PHY_WRITE(mac, 0x15, 0xf330);
   5376   1.1  macallan 
   5377   1.1  macallan 	RF_WRITE(mac, 0x5a, 0x60);
   5378   1.1  macallan 	RF_CLRBITS(mac, 0x43, 0xff0f);
   5379   1.1  macallan 
   5380   1.1  macallan 	PHY_WRITE(mac, 0x5a, 0x480);
   5381   1.1  macallan 	PHY_WRITE(mac, 0x59, 0x810);
   5382   1.1  macallan 	PHY_WRITE(mac, 0x58, 0xd);
   5383   1.1  macallan 
   5384   1.1  macallan 	DELAY(20);
   5385   1.1  macallan 
   5386   1.1  macallan 	nrssi[1] = (int16_t)PHY_READ(mac, 0x27);
   5387   1.1  macallan 
   5388   1.1  macallan 	/*
   5389   1.1  macallan 	 * Restore saved RF/PHY registers
   5390   1.1  macallan 	 */
   5391   1.1  macallan 	PHY_WRITE(mac, save_phy_regs[0], save_phy[0]);
   5392   1.1  macallan 	RF_WRITE(mac, save_rf_regs[0], save_rf[0]);
   5393   1.1  macallan 
   5394   1.1  macallan 	CSR_WRITE_2(sc, BWI_RF_ANTDIV, ant_div);
   5395   1.1  macallan 
   5396   1.1  macallan 	for (i = 1; i < 4; ++i)
   5397   1.1  macallan 		PHY_WRITE(mac, save_phy_regs[i], save_phy[i]);
   5398   1.1  macallan 
   5399   1.1  macallan 	bwi_rf_workaround(mac, rf->rf_curchan);
   5400   1.1  macallan 
   5401   1.1  macallan 	if (phy->phy_version != 0)
   5402   1.1  macallan 		CSR_WRITE_2(sc, BWI_RF_CHAN_EX, chan_ex);
   5403   1.1  macallan 
   5404   1.1  macallan 	for (; i < SAVE_PHY_MAX; ++i)
   5405   1.1  macallan 		PHY_WRITE(mac, save_phy_regs[i], save_phy[i]);
   5406   1.1  macallan 
   5407   1.1  macallan 	for (i = 1; i < SAVE_RF_MAX; ++i)
   5408   1.1  macallan 		RF_WRITE(mac, save_rf_regs[i], save_rf[i]);
   5409   1.1  macallan 
   5410   1.1  macallan 	/*
   5411   1.1  macallan 	 * Install calculated narrow RSSI values
   5412   1.1  macallan 	 */
   5413   1.1  macallan 	if (nrssi[0] == nrssi[1])
   5414   1.1  macallan 		rf->rf_nrssi_slope = 0x10000;
   5415   1.1  macallan 	else
   5416   1.1  macallan 		rf->rf_nrssi_slope = 0x400000 / (nrssi[0] - nrssi[1]);
   5417   1.1  macallan 	if (nrssi[0] <= -4) {
   5418   1.1  macallan 		rf->rf_nrssi[0] = nrssi[0];
   5419   1.1  macallan 		rf->rf_nrssi[1] = nrssi[1];
   5420   1.1  macallan 	}
   5421   1.1  macallan 
   5422   1.1  macallan #undef SAVE_RF_MAX
   5423   1.1  macallan #undef SAVE_PHY_MAX
   5424   1.1  macallan }
   5425   1.1  macallan 
   5426   1.2  macallan static void
   5427   1.1  macallan bwi_rf_set_nrssi_ofs_11g(struct bwi_mac *mac)
   5428   1.1  macallan {
   5429   1.1  macallan #define SAVE_RF_MAX		2
   5430   1.1  macallan #define SAVE_PHY_COMM_MAX	10
   5431   1.1  macallan #define SAVE_PHY6_MAX		8
   5432   1.1  macallan 	static const uint16_t save_rf_regs[SAVE_RF_MAX] = { 0x7a, 0x43 };
   5433   1.1  macallan 	static const uint16_t save_phy_comm_regs[SAVE_PHY_COMM_MAX] = {
   5434   1.1  macallan 		0x0001, 0x0811, 0x0812, 0x0814,
   5435   1.1  macallan 		0x0815, 0x005a, 0x0059, 0x0058,
   5436   1.1  macallan 		0x000a, 0x0003
   5437   1.1  macallan 	};
   5438   1.1  macallan 	static const uint16_t save_phy6_regs[SAVE_PHY6_MAX] = {
   5439   1.1  macallan 		0x002e, 0x002f, 0x080f, 0x0810,
   5440   1.1  macallan 		0x0801, 0x0060, 0x0014, 0x0478
   5441   1.1  macallan 	};
   5442   1.1  macallan 
   5443   1.2  macallan 	struct bwi_phy *phy = &mac->mac_phy;
   5444   1.2  macallan 	uint16_t save_rf[SAVE_RF_MAX];
   5445   1.2  macallan 	uint16_t save_phy_comm[SAVE_PHY_COMM_MAX];
   5446   1.2  macallan 	uint16_t save_phy6[SAVE_PHY6_MAX];
   5447   1.2  macallan 	uint16_t rf7b = 0xffff;
   5448   1.2  macallan 	int16_t nrssi;
   5449   1.2  macallan 	int i, phy6_idx = 0;
   5450   1.2  macallan 
   5451   1.1  macallan 	for (i = 0; i < SAVE_PHY_COMM_MAX; ++i)
   5452   1.1  macallan 		save_phy_comm[i] = PHY_READ(mac, save_phy_comm_regs[i]);
   5453   1.1  macallan 	for (i = 0; i < SAVE_RF_MAX; ++i)
   5454   1.1  macallan 		save_rf[i] = RF_READ(mac, save_rf_regs[i]);
   5455   1.1  macallan 
   5456   1.1  macallan 	PHY_CLRBITS(mac, 0x429, 0x8000);
   5457   1.1  macallan 	PHY_FILT_SETBITS(mac, 0x1, 0x3fff, 0x4000);
   5458   1.1  macallan 	PHY_SETBITS(mac, 0x811, 0xc);
   5459   1.1  macallan 	PHY_FILT_SETBITS(mac, 0x812, 0xfff3, 0x4);
   5460   1.1  macallan 	PHY_CLRBITS(mac, 0x802, 0x3);
   5461   1.1  macallan 
   5462   1.1  macallan 	if (phy->phy_rev >= 6) {
   5463   1.1  macallan 		for (i = 0; i < SAVE_PHY6_MAX; ++i)
   5464   1.1  macallan 			save_phy6[i] = PHY_READ(mac, save_phy6_regs[i]);
   5465   1.1  macallan 
   5466   1.1  macallan 		PHY_WRITE(mac, 0x2e, 0);
   5467   1.1  macallan 		PHY_WRITE(mac, 0x2f, 0);
   5468   1.1  macallan 		PHY_WRITE(mac, 0x80f, 0);
   5469   1.1  macallan 		PHY_WRITE(mac, 0x810, 0);
   5470   1.1  macallan 		PHY_SETBITS(mac, 0x478, 0x100);
   5471   1.1  macallan 		PHY_SETBITS(mac, 0x801, 0x40);
   5472   1.1  macallan 		PHY_SETBITS(mac, 0x60, 0x40);
   5473   1.1  macallan 		PHY_SETBITS(mac, 0x14, 0x200);
   5474   1.1  macallan 	}
   5475   1.1  macallan 
   5476   1.1  macallan 	RF_SETBITS(mac, 0x7a, 0x70);
   5477   1.1  macallan 	RF_SETBITS(mac, 0x7a, 0x80);
   5478   1.1  macallan 
   5479   1.1  macallan 	DELAY(30);
   5480   1.1  macallan 
   5481   1.1  macallan 	nrssi = bwi_nrssi_11g(mac);
   5482   1.1  macallan 	if (nrssi == 31) {
   5483   1.1  macallan 		for (i = 7; i >= 4; --i) {
   5484   1.1  macallan 			RF_WRITE(mac, 0x7b, i);
   5485   1.1  macallan 			DELAY(20);
   5486   1.1  macallan 			nrssi = bwi_nrssi_11g(mac);
   5487   1.1  macallan 			if (nrssi < 31 && rf7b == 0xffff)
   5488   1.1  macallan 				rf7b = i;
   5489   1.1  macallan 		}
   5490   1.1  macallan 		if (rf7b == 0xffff)
   5491   1.1  macallan 			rf7b = 4;
   5492   1.1  macallan 	} else {
   5493   1.1  macallan 		struct bwi_gains gains;
   5494   1.1  macallan 
   5495   1.1  macallan 		RF_CLRBITS(mac, 0x7a, 0xff80);
   5496   1.1  macallan 
   5497   1.1  macallan 		PHY_SETBITS(mac, 0x814, 0x1);
   5498   1.1  macallan 		PHY_CLRBITS(mac, 0x815, 0x1);
   5499   1.1  macallan 		PHY_SETBITS(mac, 0x811, 0xc);
   5500   1.1  macallan 		PHY_SETBITS(mac, 0x812, 0xc);
   5501   1.1  macallan 		PHY_SETBITS(mac, 0x811, 0x30);
   5502   1.1  macallan 		PHY_SETBITS(mac, 0x812, 0x30);
   5503   1.1  macallan 		PHY_WRITE(mac, 0x5a, 0x480);
   5504   1.1  macallan 		PHY_WRITE(mac, 0x59, 0x810);
   5505   1.1  macallan 		PHY_WRITE(mac, 0x58, 0xd);
   5506   1.1  macallan 		if (phy->phy_version == 0)
   5507   1.1  macallan 			PHY_WRITE(mac, 0x3, 0x122);
   5508   1.1  macallan 		else
   5509   1.1  macallan 			PHY_SETBITS(mac, 0xa, 0x2000);
   5510   1.1  macallan 		PHY_SETBITS(mac, 0x814, 0x4);
   5511   1.1  macallan 		PHY_CLRBITS(mac, 0x815, 0x4);
   5512   1.1  macallan 		PHY_FILT_SETBITS(mac, 0x3, 0xff9f, 0x40);
   5513   1.1  macallan 		RF_SETBITS(mac, 0x7a, 0xf);
   5514   1.1  macallan 
   5515   1.6    cegger 		memset(&gains, 0, sizeof(gains));
   5516   1.1  macallan 		gains.tbl_gain1 = 3;
   5517   1.1  macallan 		gains.tbl_gain2 = 0;
   5518   1.1  macallan 		gains.phy_gain = 1;
   5519   1.1  macallan 		bwi_set_gains(mac, &gains);
   5520   1.1  macallan 
   5521   1.1  macallan 		RF_FILT_SETBITS(mac, 0x43, 0xf0, 0xf);
   5522   1.1  macallan 		DELAY(30);
   5523   1.1  macallan 
   5524   1.1  macallan 		nrssi = bwi_nrssi_11g(mac);
   5525   1.1  macallan 		if (nrssi == -32) {
   5526   1.1  macallan 			for (i = 0; i < 4; ++i) {
   5527   1.1  macallan 				RF_WRITE(mac, 0x7b, i);
   5528   1.1  macallan 				DELAY(20);
   5529   1.1  macallan 				nrssi = bwi_nrssi_11g(mac);
   5530   1.1  macallan 				if (nrssi > -31 && rf7b == 0xffff)
   5531   1.1  macallan 					rf7b = i;
   5532   1.1  macallan 			}
   5533   1.1  macallan 			if (rf7b == 0xffff)
   5534   1.1  macallan 				rf7b = 3;
   5535   1.1  macallan 		} else {
   5536   1.1  macallan 			rf7b = 0;
   5537   1.1  macallan 		}
   5538   1.1  macallan 	}
   5539   1.1  macallan 	RF_WRITE(mac, 0x7b, rf7b);
   5540   1.1  macallan 
   5541   1.1  macallan 	/*
   5542   1.1  macallan 	 * Restore saved RF/PHY registers
   5543   1.1  macallan 	 */
   5544   1.1  macallan 	if (phy->phy_rev >= 6) {
   5545   1.1  macallan 		for (phy6_idx = 0; phy6_idx < 4; ++phy6_idx) {
   5546   1.1  macallan 			PHY_WRITE(mac, save_phy6_regs[phy6_idx],
   5547   1.1  macallan 			    save_phy6[phy6_idx]);
   5548   1.1  macallan 		}
   5549   1.1  macallan 	}
   5550   1.1  macallan 
   5551   1.1  macallan 	/* Saved PHY registers 0, 1, 2 are handled later */
   5552   1.1  macallan 	for (i = 3; i < SAVE_PHY_COMM_MAX; ++i)
   5553   1.1  macallan 		PHY_WRITE(mac, save_phy_comm_regs[i], save_phy_comm[i]);
   5554   1.1  macallan 
   5555   1.1  macallan 	for (i = SAVE_RF_MAX - 1; i >= 0; --i)
   5556   1.1  macallan 		RF_WRITE(mac, save_rf_regs[i], save_rf[i]);
   5557   1.1  macallan 
   5558   1.1  macallan 	PHY_SETBITS(mac, 0x802, 0x3);
   5559   1.1  macallan 	PHY_SETBITS(mac, 0x429, 0x8000);
   5560   1.1  macallan 
   5561   1.1  macallan 	bwi_set_gains(mac, NULL);
   5562   1.1  macallan 
   5563   1.1  macallan 	if (phy->phy_rev >= 6) {
   5564   1.1  macallan 		for (; phy6_idx < SAVE_PHY6_MAX; ++phy6_idx) {
   5565   1.1  macallan 			PHY_WRITE(mac, save_phy6_regs[phy6_idx],
   5566   1.1  macallan 			    save_phy6[phy6_idx]);
   5567   1.1  macallan 		}
   5568   1.1  macallan 	}
   5569   1.1  macallan 
   5570   1.1  macallan 	PHY_WRITE(mac, save_phy_comm_regs[0], save_phy_comm[0]);
   5571   1.1  macallan 	PHY_WRITE(mac, save_phy_comm_regs[2], save_phy_comm[2]);
   5572   1.1  macallan 	PHY_WRITE(mac, save_phy_comm_regs[1], save_phy_comm[1]);
   5573   1.1  macallan 
   5574   1.1  macallan #undef SAVE_RF_MAX
   5575   1.1  macallan #undef SAVE_PHY_COMM_MAX
   5576   1.1  macallan #undef SAVE_PHY6_MAX
   5577   1.1  macallan }
   5578   1.1  macallan 
   5579   1.2  macallan static void
   5580   1.1  macallan bwi_rf_calc_nrssi_slope_11g(struct bwi_mac *mac)
   5581   1.1  macallan {
   5582   1.1  macallan #define SAVE_RF_MAX		3
   5583   1.1  macallan #define SAVE_PHY_COMM_MAX	4
   5584   1.1  macallan #define SAVE_PHY3_MAX		8
   5585   1.2  macallan 	static const uint16_t save_rf_regs[SAVE_RF_MAX] =
   5586   1.2  macallan 	    { 0x7a, 0x52, 0x43 };
   5587   1.2  macallan 	static const uint16_t save_phy_comm_regs[SAVE_PHY_COMM_MAX] =
   5588   1.2  macallan 	    { 0x15, 0x5a, 0x59, 0x58 };
   5589   1.2  macallan 	static const uint16_t save_phy3_regs[SAVE_PHY3_MAX] = {
   5590   1.2  macallan 		0x002e, 0x002f, 0x080f, 0x0810,
   5591   1.2  macallan 		0x0801, 0x0060, 0x0014, 0x0478
   5592   1.2  macallan 	};
   5593   1.2  macallan 
   5594   1.1  macallan 	struct bwi_softc *sc = mac->mac_sc;
   5595   1.1  macallan 	struct bwi_phy *phy = &mac->mac_phy;
   5596   1.1  macallan 	struct bwi_rf *rf = &mac->mac_rf;
   5597   1.1  macallan 	uint16_t save_rf[SAVE_RF_MAX];
   5598   1.1  macallan 	uint16_t save_phy_comm[SAVE_PHY_COMM_MAX];
   5599   1.1  macallan 	uint16_t save_phy3[SAVE_PHY3_MAX];
   5600   1.1  macallan 	uint16_t ant_div, bbp_atten, chan_ex;
   5601   1.1  macallan 	struct bwi_gains gains;
   5602   1.1  macallan 	int16_t nrssi[2];
   5603   1.1  macallan 	int i, phy3_idx = 0;
   5604   1.1  macallan 
   5605   1.1  macallan 	if (rf->rf_rev >= 9)
   5606   1.1  macallan 		return;
   5607   1.1  macallan 	else if (rf->rf_rev == 8)
   5608   1.1  macallan 		bwi_rf_set_nrssi_ofs_11g(mac);
   5609   1.1  macallan 
   5610   1.1  macallan 	PHY_CLRBITS(mac, 0x429, 0x8000);
   5611   1.1  macallan 	PHY_CLRBITS(mac, 0x802, 0x3);
   5612   1.1  macallan 
   5613   1.1  macallan 	/*
   5614   1.1  macallan 	 * Save RF/PHY registers for later restoration
   5615   1.1  macallan 	 */
   5616   1.1  macallan 	ant_div = CSR_READ_2(sc, BWI_RF_ANTDIV);
   5617   1.1  macallan 	CSR_SETBITS_2(sc, BWI_RF_ANTDIV, 0x8000);
   5618   1.1  macallan 
   5619   1.1  macallan 	for (i = 0; i < SAVE_RF_MAX; ++i)
   5620   1.1  macallan 		save_rf[i] = RF_READ(mac, save_rf_regs[i]);
   5621   1.1  macallan 	for (i = 0; i < SAVE_PHY_COMM_MAX; ++i)
   5622   1.1  macallan 		save_phy_comm[i] = PHY_READ(mac, save_phy_comm_regs[i]);
   5623   1.1  macallan 
   5624   1.1  macallan 	bbp_atten = CSR_READ_2(sc, BWI_BBP_ATTEN);
   5625   1.1  macallan 	chan_ex = CSR_READ_2(sc, BWI_RF_CHAN_EX);
   5626   1.1  macallan 
   5627   1.1  macallan 	if (phy->phy_rev >= 3) {
   5628   1.1  macallan 		for (i = 0; i < SAVE_PHY3_MAX; ++i)
   5629   1.1  macallan 			save_phy3[i] = PHY_READ(mac, save_phy3_regs[i]);
   5630   1.1  macallan 
   5631   1.1  macallan 		PHY_WRITE(mac, 0x2e, 0);
   5632   1.1  macallan 		PHY_WRITE(mac, 0x810, 0);
   5633   1.1  macallan 
   5634   1.1  macallan 		if (phy->phy_rev == 4 || phy->phy_rev == 6 ||
   5635   1.1  macallan 		    phy->phy_rev == 7) {
   5636   1.1  macallan 			PHY_SETBITS(mac, 0x478, 0x100);
   5637   1.1  macallan 			PHY_SETBITS(mac, 0x810, 0x40);
   5638   1.1  macallan 		} else if (phy->phy_rev == 3 || phy->phy_rev == 5)
   5639   1.1  macallan 			PHY_CLRBITS(mac, 0x810, 0x40);
   5640   1.1  macallan 
   5641   1.1  macallan 		PHY_SETBITS(mac, 0x60, 0x40);
   5642   1.1  macallan 		PHY_SETBITS(mac, 0x14, 0x200);
   5643   1.1  macallan 	}
   5644   1.1  macallan 
   5645   1.1  macallan 	/*
   5646   1.1  macallan 	 * Calculate nrssi0
   5647   1.1  macallan 	 */
   5648   1.1  macallan 	RF_SETBITS(mac, 0x7a, 0x70);
   5649   1.1  macallan 
   5650   1.6    cegger 	memset(&gains, 0, sizeof(gains));
   5651   1.1  macallan 	gains.tbl_gain1 = 0;
   5652   1.1  macallan 	gains.tbl_gain2 = 8;
   5653   1.1  macallan 	gains.phy_gain = 0;
   5654   1.1  macallan 	bwi_set_gains(mac, &gains);
   5655   1.1  macallan 
   5656   1.1  macallan 	RF_CLRBITS(mac, 0x7a, 0xff08);
   5657   1.1  macallan 	if (phy->phy_rev >= 2) {
   5658   1.1  macallan 		PHY_FILT_SETBITS(mac, 0x811, 0xffcf, 0x30);
   5659   1.1  macallan 		PHY_FILT_SETBITS(mac, 0x812, 0xffcf, 0x10);
   5660   1.1  macallan 	}
   5661   1.1  macallan 
   5662   1.1  macallan 	RF_SETBITS(mac, 0x7a, 0x80);
   5663   1.1  macallan 	DELAY(20);
   5664   1.1  macallan 	nrssi[0] = bwi_nrssi_11g(mac);
   5665   1.1  macallan 
   5666   1.1  macallan 	/*
   5667   1.1  macallan 	 * Calculate nrssi1
   5668   1.1  macallan 	 */
   5669   1.1  macallan 	RF_CLRBITS(mac, 0x7a, 0xff80);
   5670   1.1  macallan 	if (phy->phy_version >= 2)
   5671   1.1  macallan 		PHY_FILT_SETBITS(mac, 0x3, 0xff9f, 0x40);
   5672   1.1  macallan 	CSR_SETBITS_2(sc, BWI_RF_CHAN_EX, 0x2000);
   5673   1.1  macallan 
   5674   1.1  macallan 	RF_SETBITS(mac, 0x7a, 0xf);
   5675   1.1  macallan 	PHY_WRITE(mac, 0x15, 0xf330);
   5676   1.1  macallan 	if (phy->phy_rev >= 2) {
   5677   1.1  macallan 		PHY_FILT_SETBITS(mac, 0x812, 0xffcf, 0x20);
   5678   1.1  macallan 		PHY_FILT_SETBITS(mac, 0x811, 0xffcf, 0x20);
   5679   1.1  macallan 	}
   5680   1.1  macallan 
   5681   1.6    cegger 	memset(&gains, 0, sizeof(gains));
   5682   1.1  macallan 	gains.tbl_gain1 = 3;
   5683   1.1  macallan 	gains.tbl_gain2 = 0;
   5684   1.1  macallan 	gains.phy_gain = 1;
   5685   1.1  macallan 	bwi_set_gains(mac, &gains);
   5686   1.1  macallan 
   5687   1.1  macallan 	if (rf->rf_rev == 8) {
   5688   1.1  macallan 		RF_WRITE(mac, 0x43, 0x1f);
   5689   1.1  macallan 	} else {
   5690   1.1  macallan 		RF_FILT_SETBITS(mac, 0x52, 0xff0f, 0x60);
   5691   1.1  macallan 		RF_FILT_SETBITS(mac, 0x43, 0xfff0, 0x9);
   5692   1.1  macallan 	}
   5693   1.1  macallan 	PHY_WRITE(mac, 0x5a, 0x480);
   5694   1.1  macallan 	PHY_WRITE(mac, 0x59, 0x810);
   5695   1.1  macallan 	PHY_WRITE(mac, 0x58, 0xd);
   5696   1.1  macallan 	DELAY(20);
   5697   1.1  macallan 
   5698   1.1  macallan 	nrssi[1] = bwi_nrssi_11g(mac);
   5699   1.1  macallan 
   5700   1.1  macallan 	/*
   5701   1.1  macallan 	 * Install calculated narrow RSSI values
   5702   1.1  macallan 	 */
   5703   1.1  macallan 	if (nrssi[1] == nrssi[0])
   5704   1.1  macallan 		rf->rf_nrssi_slope = 0x10000;
   5705   1.1  macallan 	else
   5706   1.1  macallan 		rf->rf_nrssi_slope = 0x400000 / (nrssi[0] - nrssi[1]);
   5707   1.1  macallan 	if (nrssi[0] >= -4) {
   5708   1.1  macallan 		rf->rf_nrssi[0] = nrssi[1];
   5709   1.1  macallan 		rf->rf_nrssi[1] = nrssi[0];
   5710   1.1  macallan 	}
   5711   1.1  macallan 
   5712   1.1  macallan 	/*
   5713   1.1  macallan 	 * Restore saved RF/PHY registers
   5714   1.1  macallan 	 */
   5715   1.1  macallan 	if (phy->phy_rev >= 3) {
   5716   1.1  macallan 		for (phy3_idx = 0; phy3_idx < 4; ++phy3_idx) {
   5717   1.1  macallan 			PHY_WRITE(mac, save_phy3_regs[phy3_idx],
   5718   1.1  macallan 				  save_phy3[phy3_idx]);
   5719   1.1  macallan 		}
   5720   1.1  macallan 	}
   5721   1.1  macallan 	if (phy->phy_rev >= 2) {
   5722   1.1  macallan 		PHY_CLRBITS(mac, 0x812, 0x30);
   5723   1.1  macallan 		PHY_CLRBITS(mac, 0x811, 0x30);
   5724   1.1  macallan 	}
   5725   1.1  macallan 
   5726   1.1  macallan 	for (i = 0; i < SAVE_RF_MAX; ++i)
   5727   1.1  macallan 		RF_WRITE(mac, save_rf_regs[i], save_rf[i]);
   5728   1.1  macallan 
   5729   1.1  macallan 	CSR_WRITE_2(sc, BWI_RF_ANTDIV, ant_div);
   5730   1.1  macallan 	CSR_WRITE_2(sc, BWI_BBP_ATTEN, bbp_atten);
   5731   1.1  macallan 	CSR_WRITE_2(sc, BWI_RF_CHAN_EX, chan_ex);
   5732   1.1  macallan 
   5733   1.1  macallan 	for (i = 0; i < SAVE_PHY_COMM_MAX; ++i)
   5734   1.1  macallan 		PHY_WRITE(mac, save_phy_comm_regs[i], save_phy_comm[i]);
   5735   1.1  macallan 
   5736   1.1  macallan 	bwi_rf_workaround(mac, rf->rf_curchan);
   5737   1.1  macallan 	PHY_SETBITS(mac, 0x802, 0x3);
   5738   1.1  macallan 	bwi_set_gains(mac, NULL);
   5739   1.1  macallan 	PHY_SETBITS(mac, 0x429, 0x8000);
   5740   1.1  macallan 
   5741   1.1  macallan 	if (phy->phy_rev >= 3) {
   5742   1.1  macallan 		for (; phy3_idx < SAVE_PHY3_MAX; ++phy3_idx) {
   5743   1.1  macallan 			PHY_WRITE(mac, save_phy3_regs[phy3_idx],
   5744   1.1  macallan 			    save_phy3[phy3_idx]);
   5745   1.1  macallan 		}
   5746   1.1  macallan 	}
   5747   1.1  macallan 
   5748   1.1  macallan 	bwi_rf_init_sw_nrssi_table(mac);
   5749   1.1  macallan 	bwi_rf_set_nrssi_thr_11g(mac);
   5750   1.1  macallan 
   5751   1.1  macallan #undef SAVE_RF_MAX
   5752   1.1  macallan #undef SAVE_PHY_COMM_MAX
   5753   1.1  macallan #undef SAVE_PHY3_MAX
   5754   1.1  macallan }
   5755   1.1  macallan 
   5756   1.2  macallan static void
   5757   1.1  macallan bwi_rf_init_sw_nrssi_table(struct bwi_mac *mac)
   5758   1.1  macallan {
   5759   1.1  macallan 	struct bwi_rf *rf = &mac->mac_rf;
   5760   1.1  macallan 	int d, i;
   5761   1.1  macallan 
   5762   1.1  macallan 	d = 0x1f - rf->rf_nrssi[0];
   5763   1.1  macallan 	for (i = 0; i < BWI_NRSSI_TBLSZ; ++i) {
   5764   1.1  macallan 		int val;
   5765   1.1  macallan 
   5766   1.1  macallan 		val = (((i - d) * rf->rf_nrssi_slope) / 0x10000) + 0x3a;
   5767   1.1  macallan 		if (val < 0)
   5768   1.1  macallan 			val = 0;
   5769   1.1  macallan 		else if (val > 0x3f)
   5770   1.1  macallan 			val = 0x3f;
   5771   1.1  macallan 
   5772   1.1  macallan 		rf->rf_nrssi_table[i] = val;
   5773   1.1  macallan 	}
   5774   1.1  macallan }
   5775   1.1  macallan 
   5776   1.2  macallan static void
   5777   1.1  macallan bwi_rf_init_hw_nrssi_table(struct bwi_mac *mac, uint16_t adjust)
   5778   1.1  macallan {
   5779   1.1  macallan 	int i;
   5780   1.1  macallan 
   5781   1.1  macallan 	for (i = 0; i < BWI_NRSSI_TBLSZ; ++i) {
   5782   1.1  macallan 		int16_t val;
   5783   1.1  macallan 
   5784   1.1  macallan 		val = bwi_nrssi_read(mac, i);
   5785   1.1  macallan 
   5786   1.1  macallan 		val -= adjust;
   5787   1.1  macallan 		if (val < -32)
   5788   1.1  macallan 			val = -32;
   5789   1.2  macallan 		else if (val > 31)
   5790   1.1  macallan 			val = 31;
   5791   1.1  macallan 
   5792   1.1  macallan 		bwi_nrssi_write(mac, i, val);
   5793   1.1  macallan 	}
   5794   1.1  macallan }
   5795   1.1  macallan 
   5796   1.2  macallan static void
   5797   1.1  macallan bwi_rf_set_nrssi_thr_11b(struct bwi_mac *mac)
   5798   1.1  macallan {
   5799   1.1  macallan 	struct bwi_rf *rf = &mac->mac_rf;
   5800   1.1  macallan 	int32_t thr;
   5801   1.1  macallan 
   5802   1.1  macallan 	if (rf->rf_type != BWI_RF_T_BCM2050 ||
   5803   1.1  macallan 	    (mac->mac_sc->sc_card_flags & BWI_CARD_F_SW_NRSSI) == 0)
   5804   1.1  macallan 		return;
   5805   1.1  macallan 
   5806   1.1  macallan 	/*
   5807   1.1  macallan 	 * Calculate nrssi threshold
   5808   1.1  macallan 	 */
   5809   1.1  macallan 	if (rf->rf_rev >= 6) {
   5810   1.1  macallan 		thr = (rf->rf_nrssi[1] - rf->rf_nrssi[0]) * 32;
   5811   1.1  macallan 		thr += 20 * (rf->rf_nrssi[0] + 1);
   5812   1.1  macallan 		thr /= 40;
   5813   1.1  macallan 	} else {
   5814   1.1  macallan 		thr = rf->rf_nrssi[1] - 5;
   5815   1.1  macallan 	}
   5816   1.1  macallan 	if (thr < 0)
   5817   1.1  macallan 		thr = 0;
   5818   1.1  macallan 	else if (thr > 0x3e)
   5819   1.1  macallan 		thr = 0x3e;
   5820   1.1  macallan 
   5821   1.1  macallan 	PHY_READ(mac, BWI_PHYR_NRSSI_THR_11B);	/* dummy read */
   5822   1.1  macallan 	PHY_WRITE(mac, BWI_PHYR_NRSSI_THR_11B, (((uint16_t)thr) << 8) | 0x1c);
   5823   1.1  macallan 
   5824   1.1  macallan 	if (rf->rf_rev >= 6) {
   5825   1.1  macallan 		PHY_WRITE(mac, 0x87, 0xe0d);
   5826   1.1  macallan 		PHY_WRITE(mac, 0x86, 0xc0b);
   5827   1.1  macallan 		PHY_WRITE(mac, 0x85, 0xa09);
   5828   1.1  macallan 		PHY_WRITE(mac, 0x84, 0x808);
   5829   1.1  macallan 		PHY_WRITE(mac, 0x83, 0x808);
   5830   1.1  macallan 		PHY_WRITE(mac, 0x82, 0x604);
   5831   1.1  macallan 		PHY_WRITE(mac, 0x81, 0x302);
   5832   1.1  macallan 		PHY_WRITE(mac, 0x80, 0x100);
   5833   1.1  macallan 	}
   5834   1.1  macallan }
   5835   1.1  macallan 
   5836   1.2  macallan static int32_t
   5837   1.1  macallan _nrssi_threshold(const struct bwi_rf *rf, int32_t val)
   5838   1.1  macallan {
   5839   1.1  macallan 	val *= (rf->rf_nrssi[1] - rf->rf_nrssi[0]);
   5840   1.1  macallan 	val += (rf->rf_nrssi[0] << 6);
   5841   1.1  macallan 	if (val < 32)
   5842   1.1  macallan 		val += 31;
   5843   1.1  macallan 	else
   5844   1.1  macallan 		val += 32;
   5845   1.1  macallan 	val >>= 6;
   5846   1.1  macallan 	if (val < -31)
   5847   1.1  macallan 		val = -31;
   5848   1.1  macallan 	else if (val > 31)
   5849   1.1  macallan 		val = 31;
   5850   1.1  macallan 
   5851   1.1  macallan 	return (val);
   5852   1.1  macallan }
   5853   1.1  macallan 
   5854   1.2  macallan static void
   5855   1.1  macallan bwi_rf_set_nrssi_thr_11g(struct bwi_mac *mac)
   5856   1.1  macallan {
   5857   1.1  macallan 	int32_t thr1, thr2;
   5858   1.1  macallan 	uint16_t thr;
   5859   1.1  macallan 
   5860   1.1  macallan 	/*
   5861   1.1  macallan 	 * Find the two nrssi thresholds
   5862   1.1  macallan 	 */
   5863   1.1  macallan 	if ((mac->mac_phy.phy_flags & BWI_PHY_F_LINKED) == 0 ||
   5864   1.1  macallan 	    (mac->mac_sc->sc_card_flags & BWI_CARD_F_SW_NRSSI) == 0) {
   5865   1.1  macallan 	    	int16_t nrssi;
   5866   1.1  macallan 
   5867   1.1  macallan 		nrssi = bwi_nrssi_read(mac, 0x20);
   5868   1.1  macallan 		if (nrssi >= 32)
   5869   1.1  macallan 			nrssi -= 64;
   5870   1.1  macallan 
   5871   1.1  macallan 		if (nrssi < 3) {
   5872   1.1  macallan 			thr1 = 0x2b;
   5873   1.1  macallan 			thr2 = 0x27;
   5874   1.1  macallan 		} else {
   5875   1.1  macallan 			thr1 = 0x2d;
   5876   1.1  macallan 			thr2 = 0x2b;
   5877   1.1  macallan 		}
   5878   1.1  macallan 	} else {
   5879   1.1  macallan 		/* TODO Interfere mode */
   5880   1.1  macallan 		thr1 = _nrssi_threshold(&mac->mac_rf, 0x11);
   5881   1.1  macallan 		thr2 = _nrssi_threshold(&mac->mac_rf, 0xe);
   5882   1.1  macallan 	}
   5883   1.1  macallan 
   5884   1.1  macallan #define NRSSI_THR1_MASK		0x003f
   5885   1.1  macallan #define NRSSI_THR2_MASK		0x0fc0
   5886   1.1  macallan 	thr = __SHIFTIN((uint32_t)thr1, NRSSI_THR1_MASK) |
   5887   1.1  macallan 	    __SHIFTIN((uint32_t)thr2, NRSSI_THR2_MASK);
   5888   1.1  macallan 	PHY_FILT_SETBITS(mac, BWI_PHYR_NRSSI_THR_11G, 0xf000, thr);
   5889   1.1  macallan #undef NRSSI_THR1_MASK
   5890   1.1  macallan #undef NRSSI_THR2_MASK
   5891   1.1  macallan }
   5892   1.1  macallan 
   5893   1.2  macallan static void
   5894   1.1  macallan bwi_rf_clear_tssi(struct bwi_mac *mac)
   5895   1.1  macallan {
   5896   1.1  macallan 	/* XXX use function pointer */
   5897   1.1  macallan 	if (mac->mac_phy.phy_mode == IEEE80211_MODE_11A) {
   5898   1.1  macallan 		/* TODO: 11A */
   5899   1.1  macallan 	} else {
   5900   1.1  macallan 		uint16_t val;
   5901   1.1  macallan 		int i;
   5902   1.1  macallan 
   5903   1.1  macallan 		val = __SHIFTIN(BWI_INVALID_TSSI, BWI_LO_TSSI_MASK) |
   5904   1.1  macallan 		    __SHIFTIN(BWI_INVALID_TSSI, BWI_HI_TSSI_MASK);
   5905   1.1  macallan 
   5906   1.1  macallan 		for (i = 0; i < 2; ++i) {
   5907   1.1  macallan 			MOBJ_WRITE_2(mac, BWI_COMM_MOBJ,
   5908   1.1  macallan 			    BWI_COMM_MOBJ_TSSI_DS + (i * 2), val);
   5909   1.1  macallan 		}
   5910   1.1  macallan 
   5911   1.1  macallan 		for (i = 0; i < 2; ++i) {
   5912   1.1  macallan 			MOBJ_WRITE_2(mac, BWI_COMM_MOBJ,
   5913   1.1  macallan 			    BWI_COMM_MOBJ_TSSI_OFDM + (i * 2), val);
   5914   1.1  macallan 		}
   5915   1.1  macallan 	}
   5916   1.1  macallan }
   5917   1.1  macallan 
   5918   1.2  macallan static void
   5919   1.1  macallan bwi_rf_clear_state(struct bwi_rf *rf)
   5920   1.1  macallan {
   5921   1.1  macallan 	int i;
   5922   1.1  macallan 
   5923   1.1  macallan 	rf->rf_flags &= ~BWI_RF_CLEAR_FLAGS;
   5924   1.6    cegger 	memset(rf->rf_lo, 0, sizeof(rf->rf_lo));
   5925   1.6    cegger 	memset(rf->rf_lo_used, 0, sizeof(rf->rf_lo_used));
   5926   1.1  macallan 
   5927   1.1  macallan 	rf->rf_nrssi_slope = 0;
   5928   1.1  macallan 	rf->rf_nrssi[0] = BWI_INVALID_NRSSI;
   5929   1.1  macallan 	rf->rf_nrssi[1] = BWI_INVALID_NRSSI;
   5930   1.1  macallan 
   5931   1.1  macallan 	for (i = 0; i < BWI_NRSSI_TBLSZ; ++i)
   5932   1.1  macallan 		rf->rf_nrssi_table[i] = i;
   5933   1.1  macallan 
   5934   1.1  macallan 	rf->rf_lo_gain = 0;
   5935   1.1  macallan 	rf->rf_rx_gain = 0;
   5936   1.1  macallan 
   5937   1.8   tsutsui 	memcpy(rf->rf_txpower_map, rf->rf_txpower_map0,
   5938   1.1  macallan 	      sizeof(rf->rf_txpower_map));
   5939   1.1  macallan 	rf->rf_idle_tssi = rf->rf_idle_tssi0;
   5940   1.1  macallan }
   5941   1.1  macallan 
   5942   1.2  macallan static void
   5943   1.1  macallan bwi_rf_on_11a(struct bwi_mac *mac)
   5944   1.1  macallan {
   5945   1.1  macallan 	/* TODO: 11A */
   5946   1.1  macallan }
   5947   1.1  macallan 
   5948   1.2  macallan static void
   5949   1.1  macallan bwi_rf_on_11bg(struct bwi_mac *mac)
   5950   1.1  macallan {
   5951   1.1  macallan 	struct bwi_phy *phy = &mac->mac_phy;
   5952   1.1  macallan 
   5953   1.1  macallan 	PHY_WRITE(mac, 0x15, 0x8000);
   5954   1.1  macallan 	PHY_WRITE(mac, 0x15, 0xcc00);
   5955   1.1  macallan 	if (phy->phy_flags & BWI_PHY_F_LINKED)
   5956   1.1  macallan 		PHY_WRITE(mac, 0x15, 0xc0);
   5957   1.1  macallan 	else
   5958   1.1  macallan 		PHY_WRITE(mac, 0x15, 0);
   5959   1.1  macallan 
   5960   1.1  macallan 	bwi_rf_set_chan(mac, 6 /* XXX */, 1);
   5961   1.1  macallan }
   5962   1.1  macallan 
   5963   1.2  macallan static void
   5964   1.1  macallan bwi_rf_set_ant_mode(struct bwi_mac *mac, int ant_mode)
   5965   1.1  macallan {
   5966   1.1  macallan 	struct bwi_softc *sc = mac->mac_sc;
   5967   1.1  macallan 	struct bwi_phy *phy = &mac->mac_phy;
   5968   1.1  macallan 	uint16_t val;
   5969   1.1  macallan 
   5970   1.1  macallan 	KASSERT(ant_mode == BWI_ANT_MODE_0 ||
   5971   1.1  macallan 	    ant_mode == BWI_ANT_MODE_1 ||
   5972   1.1  macallan 	    ant_mode == BWI_ANT_MODE_AUTO);
   5973   1.1  macallan 
   5974   1.1  macallan 	HFLAGS_CLRBITS(mac, BWI_HFLAG_AUTO_ANTDIV);
   5975   1.1  macallan 
   5976   1.1  macallan 	if (phy->phy_mode == IEEE80211_MODE_11B) {
   5977   1.1  macallan 		/* NOTE: v4/v3 conflicts, take v3 */
   5978   1.1  macallan 		if (mac->mac_rev == 2)
   5979   1.1  macallan 			val = BWI_ANT_MODE_AUTO;
   5980   1.1  macallan 		else
   5981   1.1  macallan 			val = ant_mode;
   5982   1.1  macallan 		val <<= 7;
   5983   1.1  macallan 		PHY_FILT_SETBITS(mac, 0x3e2, 0xfe7f, val);
   5984   1.1  macallan 	} else {	/* 11a/g */
   5985   1.1  macallan 		/* XXX reg/value naming */
   5986   1.1  macallan 		val = ant_mode << 7;
   5987   1.1  macallan 		PHY_FILT_SETBITS(mac, 0x401, 0x7e7f, val);
   5988   1.1  macallan 
   5989   1.1  macallan 		if (ant_mode == BWI_ANT_MODE_AUTO)
   5990   1.1  macallan 			PHY_CLRBITS(mac, 0x42b, 0x100);
   5991   1.1  macallan 
   5992   1.1  macallan 		if (phy->phy_mode == IEEE80211_MODE_11A) {
   5993   1.1  macallan 			/* TODO: 11A */
   5994   1.1  macallan 		} else {	/* 11g */
   5995   1.1  macallan 			if (ant_mode == BWI_ANT_MODE_AUTO)
   5996   1.1  macallan 				PHY_SETBITS(mac, 0x48c, 0x2000);
   5997   1.1  macallan 			else
   5998   1.1  macallan 				PHY_CLRBITS(mac, 0x48c, 0x2000);
   5999   1.1  macallan 
   6000   1.1  macallan 			if (phy->phy_rev >= 2) {
   6001   1.1  macallan 				PHY_SETBITS(mac, 0x461, 0x10);
   6002   1.1  macallan 				PHY_FILT_SETBITS(mac, 0x4ad, 0xff00, 0x15);
   6003   1.1  macallan 				if (phy->phy_rev == 2) {
   6004   1.1  macallan 					PHY_WRITE(mac, 0x427, 0x8);
   6005   1.1  macallan 				} else {
   6006   1.1  macallan 					PHY_FILT_SETBITS(mac, 0x427,
   6007   1.1  macallan 							 0xff00, 0x8);
   6008   1.1  macallan 				}
   6009   1.1  macallan 
   6010   1.1  macallan 				if (phy->phy_rev >= 6)
   6011   1.1  macallan 					PHY_WRITE(mac, 0x49b, 0xdc);
   6012   1.1  macallan 			}
   6013   1.1  macallan 		}
   6014   1.1  macallan 	}
   6015   1.1  macallan 
   6016   1.1  macallan 	/* XXX v4 set AUTO_ANTDIV unconditionally */
   6017   1.1  macallan 	if (ant_mode == BWI_ANT_MODE_AUTO)
   6018   1.1  macallan 		HFLAGS_SETBITS(mac, BWI_HFLAG_AUTO_ANTDIV);
   6019   1.1  macallan 
   6020   1.1  macallan 	val = ant_mode << 8;
   6021   1.1  macallan 	MOBJ_FILT_SETBITS_2(mac, BWI_COMM_MOBJ, BWI_COMM_MOBJ_TX_BEACON,
   6022   1.1  macallan 	    0xfc3f, val);
   6023   1.1  macallan 	MOBJ_FILT_SETBITS_2(mac, BWI_COMM_MOBJ, BWI_COMM_MOBJ_TX_ACK,
   6024   1.1  macallan 	    0xfc3f, val);
   6025   1.1  macallan 	MOBJ_FILT_SETBITS_2(mac, BWI_COMM_MOBJ, BWI_COMM_MOBJ_TX_PROBE_RESP,
   6026   1.1  macallan 	    0xfc3f, val);
   6027   1.1  macallan 
   6028   1.1  macallan 	/* XXX what's these */
   6029   1.1  macallan 	if (phy->phy_mode == IEEE80211_MODE_11B)
   6030   1.1  macallan 		CSR_SETBITS_2(sc, 0x5e, 0x4);
   6031   1.1  macallan 
   6032   1.1  macallan 	CSR_WRITE_4(sc, 0x100, 0x1000000);
   6033   1.1  macallan 	if (mac->mac_rev < 5)
   6034   1.1  macallan 		CSR_WRITE_4(sc, 0x10c, 0x1000000);
   6035   1.1  macallan 
   6036   1.1  macallan 	mac->mac_rf.rf_ant_mode = ant_mode;
   6037   1.1  macallan }
   6038   1.1  macallan 
   6039   1.2  macallan static int
   6040   1.1  macallan bwi_rf_get_latest_tssi(struct bwi_mac *mac, int8_t tssi[], uint16_t ofs)
   6041   1.1  macallan {
   6042   1.1  macallan 	int i;
   6043   1.1  macallan 
   6044   1.1  macallan 	for (i = 0; i < 4; ) {
   6045   1.1  macallan 		uint16_t val;
   6046   1.1  macallan 
   6047   1.1  macallan 		val = MOBJ_READ_2(mac, BWI_COMM_MOBJ, ofs + i);
   6048   1.1  macallan 		tssi[i++] = (int8_t)__SHIFTOUT(val, BWI_LO_TSSI_MASK);
   6049   1.1  macallan 		tssi[i++] = (int8_t)__SHIFTOUT(val, BWI_HI_TSSI_MASK);
   6050   1.1  macallan 	}
   6051   1.1  macallan 
   6052   1.1  macallan 	for (i = 0; i < 4; ++i) {
   6053   1.1  macallan 		if (tssi[i] == BWI_INVALID_TSSI)
   6054   1.1  macallan 			return (EINVAL);
   6055   1.1  macallan 	}
   6056   1.1  macallan 
   6057   1.1  macallan 	return (0);
   6058   1.1  macallan }
   6059   1.1  macallan 
   6060   1.2  macallan static int
   6061   1.1  macallan bwi_rf_tssi2dbm(struct bwi_mac *mac, int8_t tssi, int8_t *txpwr)
   6062   1.1  macallan {
   6063   1.1  macallan 	struct bwi_rf *rf = &mac->mac_rf;
   6064   1.1  macallan 	int pwr_idx;
   6065   1.1  macallan 
   6066   1.1  macallan 	pwr_idx = rf->rf_idle_tssi + (int)tssi - rf->rf_base_tssi;
   6067   1.1  macallan #if 0
   6068   1.1  macallan 	if (pwr_idx < 0 || pwr_idx >= BWI_TSSI_MAX)
   6069   1.2  macallan 		return (EINVAL);
   6070   1.1  macallan #else
   6071   1.1  macallan 	if (pwr_idx < 0)
   6072   1.1  macallan 		pwr_idx = 0;
   6073   1.1  macallan 	else if (pwr_idx >= BWI_TSSI_MAX)
   6074   1.1  macallan 		pwr_idx = BWI_TSSI_MAX - 1;
   6075   1.1  macallan #endif
   6076   1.1  macallan 	*txpwr = rf->rf_txpower_map[pwr_idx];
   6077   1.1  macallan 
   6078   1.1  macallan 	return (0);
   6079   1.1  macallan }
   6080   1.1  macallan 
   6081   1.2  macallan static int
   6082   1.1  macallan bwi_rf_calc_rssi_bcm2050(struct bwi_mac *mac, const struct bwi_rxbuf_hdr *hdr)
   6083   1.1  macallan {
   6084   1.1  macallan 	uint16_t flags1, flags3;
   6085   1.1  macallan 	int rssi, lna_gain;
   6086   1.1  macallan 
   6087   1.1  macallan 	rssi = hdr->rxh_rssi;
   6088   1.2  macallan 	flags1 = le16toh(hdr->rxh_flags1);
   6089   1.2  macallan 	flags3 = le16toh(hdr->rxh_flags3);
   6090   1.1  macallan 
   6091   1.1  macallan #define NEW_BCM2050_RSSI
   6092   1.1  macallan #ifdef NEW_BCM2050_RSSI
   6093   1.1  macallan 	if (flags1 & BWI_RXH_F1_OFDM) {
   6094   1.1  macallan 		if (rssi > 127)
   6095   1.1  macallan 			rssi -= 256;
   6096   1.1  macallan 		if (flags3 & BWI_RXH_F3_BCM2050_RSSI)
   6097   1.1  macallan 			rssi += 17;
   6098   1.1  macallan 		else
   6099   1.1  macallan 			rssi -= 4;
   6100   1.1  macallan 		return (rssi);
   6101   1.1  macallan 	}
   6102   1.1  macallan 
   6103   1.1  macallan 	if (mac->mac_sc->sc_card_flags & BWI_CARD_F_SW_NRSSI) {
   6104   1.1  macallan 		struct bwi_rf *rf = &mac->mac_rf;
   6105   1.1  macallan 
   6106   1.1  macallan 		if (rssi >= BWI_NRSSI_TBLSZ)
   6107   1.1  macallan 			rssi = BWI_NRSSI_TBLSZ - 1;
   6108   1.1  macallan 
   6109   1.1  macallan 		rssi = ((31 - (int)rf->rf_nrssi_table[rssi]) * -131) / 128;
   6110   1.1  macallan 		rssi -= 67;
   6111   1.1  macallan 	} else {
   6112   1.1  macallan 		rssi = ((31 - rssi) * -149) / 128;
   6113   1.1  macallan 		rssi -= 68;
   6114   1.1  macallan 	}
   6115   1.1  macallan 
   6116   1.1  macallan 	if (mac->mac_phy.phy_mode != IEEE80211_MODE_11G)
   6117   1.1  macallan 		return (rssi);
   6118   1.1  macallan 
   6119   1.1  macallan 	if (flags3 & BWI_RXH_F3_BCM2050_RSSI)
   6120   1.1  macallan 		rssi += 20;
   6121   1.1  macallan 
   6122   1.2  macallan 	lna_gain = __SHIFTOUT(le16toh(hdr->rxh_phyinfo),
   6123   1.1  macallan 	    BWI_RXH_PHYINFO_LNAGAIN);
   6124   1.2  macallan /*	[TRC: XXX This causes some seriously verbose output.  I hope it
   6125   1.2  macallan 	just verbose and not actually a symptom of a problem.]
   6126   1.2  macallan 
   6127   1.2  macallan 	DPRINTF(mac->mac_sc, BWI_DBG_RF | BWI_DBG_RX,
   6128   1.2  macallan 	    "lna_gain %d, phyinfo 0x%04x\n",
   6129   1.2  macallan 	    lna_gain, le16toh(hdr->rxh_phyinfo));
   6130   1.2  macallan */
   6131   1.1  macallan 	switch (lna_gain) {
   6132   1.1  macallan 	case 0:
   6133   1.1  macallan 		rssi += 27;
   6134   1.1  macallan 		break;
   6135   1.1  macallan 	case 1:
   6136   1.1  macallan 		rssi += 6;
   6137   1.1  macallan 		break;
   6138   1.1  macallan 	case 2:
   6139   1.1  macallan 		rssi += 12;
   6140   1.1  macallan 		break;
   6141   1.1  macallan 	case 3:
   6142   1.1  macallan 		/*
   6143   1.1  macallan 		 * XXX
   6144   1.1  macallan 		 * According to v3 spec, we should do _nothing_ here,
   6145   1.1  macallan 		 * but it seems that the result RSSI will be too low
   6146   1.1  macallan 		 * (relative to what ath(4) says).  Raise it a little
   6147   1.1  macallan 		 * bit.
   6148   1.1  macallan 		 */
   6149   1.1  macallan 		rssi += 5;
   6150   1.1  macallan 		break;
   6151   1.1  macallan 	default:
   6152   1.1  macallan 		panic("impossible lna gain %d", lna_gain);
   6153   1.1  macallan 	}
   6154   1.1  macallan #else	/* !NEW_BCM2050_RSSI */
   6155   1.1  macallan 	lna_gain = 0; /* shut up gcc warning */
   6156   1.1  macallan 
   6157   1.1  macallan 	if (flags1 & BWI_RXH_F1_OFDM) {
   6158   1.1  macallan 		if (rssi > 127)
   6159   1.1  macallan 			rssi -= 256;
   6160   1.1  macallan 		rssi = (rssi * 73) / 64;
   6161   1.1  macallan 
   6162   1.1  macallan 		if (flags3 & BWI_RXH_F3_BCM2050_RSSI)
   6163   1.1  macallan 			rssi += 25;
   6164   1.1  macallan 		else
   6165   1.1  macallan 			rssi -= 3;
   6166   1.1  macallan 		return (rssi);
   6167   1.1  macallan 	}
   6168   1.1  macallan 
   6169   1.1  macallan 	if (mac->mac_sc->sc_card_flags & BWI_CARD_F_SW_NRSSI) {
   6170   1.1  macallan 		struct bwi_rf *rf = &mac->mac_rf;
   6171   1.1  macallan 
   6172   1.1  macallan 		if (rssi >= BWI_NRSSI_TBLSZ)
   6173   1.1  macallan 			rssi = BWI_NRSSI_TBLSZ - 1;
   6174   1.1  macallan 
   6175   1.1  macallan 		rssi = ((31 - (int)rf->rf_nrssi_table[rssi]) * -131) / 128;
   6176   1.1  macallan 		rssi -= 57;
   6177   1.1  macallan 	} else {
   6178   1.1  macallan 		rssi = ((31 - rssi) * -149) / 128;
   6179   1.1  macallan 		rssi -= 68;
   6180   1.1  macallan 	}
   6181   1.1  macallan 
   6182   1.1  macallan 	if (mac->mac_phy.phy_mode != IEEE80211_MODE_11G)
   6183   1.1  macallan 		return (rssi);
   6184   1.1  macallan 
   6185   1.1  macallan 	if (flags3 & BWI_RXH_F3_BCM2050_RSSI)
   6186   1.1  macallan 		rssi += 25;
   6187   1.1  macallan #endif	/* NEW_BCM2050_RSSI */
   6188   1.1  macallan 	return (rssi);
   6189   1.1  macallan }
   6190   1.1  macallan 
   6191   1.2  macallan static int
   6192   1.1  macallan bwi_rf_calc_rssi_bcm2053(struct bwi_mac *mac, const struct bwi_rxbuf_hdr *hdr)
   6193   1.1  macallan {
   6194   1.1  macallan 	uint16_t flags1;
   6195   1.1  macallan 	int rssi;
   6196   1.1  macallan 
   6197   1.1  macallan 	rssi = (((int)hdr->rxh_rssi - 11) * 103) / 64;
   6198   1.1  macallan 
   6199   1.2  macallan 	flags1 = le16toh(hdr->rxh_flags1);
   6200   1.1  macallan 	if (flags1 & BWI_RXH_F1_BCM2053_RSSI)
   6201   1.1  macallan 		rssi -= 109;
   6202   1.1  macallan 	else
   6203   1.1  macallan 		rssi -= 83;
   6204   1.1  macallan 
   6205   1.1  macallan 	return (rssi);
   6206   1.1  macallan }
   6207   1.1  macallan 
   6208   1.2  macallan static int
   6209   1.1  macallan bwi_rf_calc_rssi_bcm2060(struct bwi_mac *mac, const struct bwi_rxbuf_hdr *hdr)
   6210   1.1  macallan {
   6211   1.1  macallan 	int rssi;
   6212   1.1  macallan 
   6213   1.1  macallan 	rssi = hdr->rxh_rssi;
   6214   1.1  macallan 	if (rssi > 127)
   6215   1.1  macallan 		rssi -= 256;
   6216   1.1  macallan 
   6217   1.1  macallan 	return (rssi);
   6218   1.1  macallan }
   6219   1.1  macallan 
   6220   1.2  macallan static uint16_t
   6221   1.1  macallan bwi_rf_lo_measure_11b(struct bwi_mac *mac)
   6222   1.1  macallan {
   6223   1.1  macallan 	uint16_t val;
   6224   1.1  macallan 	int i;
   6225   1.1  macallan 
   6226   1.1  macallan 	val = 0;
   6227   1.1  macallan 	for (i = 0; i < 10; ++i) {
   6228   1.1  macallan 		PHY_WRITE(mac, 0x15, 0xafa0);
   6229   1.1  macallan 		DELAY(1);
   6230   1.1  macallan 		PHY_WRITE(mac, 0x15, 0xefa0);
   6231   1.1  macallan 		DELAY(10);
   6232   1.1  macallan 		PHY_WRITE(mac, 0x15, 0xffa0);
   6233   1.1  macallan 		DELAY(40);
   6234   1.1  macallan 
   6235   1.1  macallan 		val += PHY_READ(mac, 0x2c);
   6236   1.1  macallan 	}
   6237   1.1  macallan 
   6238   1.1  macallan 	return (val);
   6239   1.1  macallan }
   6240   1.1  macallan 
   6241   1.2  macallan static void
   6242   1.1  macallan bwi_rf_lo_update_11b(struct bwi_mac *mac)
   6243   1.1  macallan {
   6244   1.1  macallan 	struct bwi_softc *sc = mac->mac_sc;
   6245   1.1  macallan 	struct bwi_rf *rf = &mac->mac_rf;
   6246   1.1  macallan 	struct rf_saveregs regs;
   6247   1.1  macallan 	uint16_t rf_val, phy_val, min_val, val;
   6248   1.1  macallan 	uint16_t rf52, bphy_ctrl;
   6249   1.1  macallan 	int i;
   6250   1.1  macallan 
   6251   1.2  macallan 	DPRINTF(sc, BWI_DBG_RF | BWI_DBG_INIT, "%s enter\n", __func__);
   6252   1.1  macallan 
   6253   1.6    cegger 	memset(&regs, 0, sizeof(regs));
   6254   1.1  macallan 	bphy_ctrl = 0;
   6255   1.1  macallan 
   6256   1.1  macallan 	/*
   6257   1.1  macallan 	 * Save RF/PHY registers for later restoration
   6258   1.1  macallan 	 */
   6259   1.1  macallan 	SAVE_PHY_REG(mac, &regs, 15);
   6260   1.1  macallan 	rf52 = RF_READ(mac, 0x52) & 0xfff0;
   6261   1.1  macallan 	if (rf->rf_type == BWI_RF_T_BCM2050) {
   6262   1.1  macallan 		SAVE_PHY_REG(mac, &regs, 0a);
   6263   1.1  macallan 		SAVE_PHY_REG(mac, &regs, 2a);
   6264   1.1  macallan 		SAVE_PHY_REG(mac, &regs, 35);
   6265   1.1  macallan 		SAVE_PHY_REG(mac, &regs, 03);
   6266   1.1  macallan 		SAVE_PHY_REG(mac, &regs, 01);
   6267   1.1  macallan 		SAVE_PHY_REG(mac, &regs, 30);
   6268   1.1  macallan 
   6269   1.1  macallan 		SAVE_RF_REG(mac, &regs, 43);
   6270   1.1  macallan 		SAVE_RF_REG(mac, &regs, 7a);
   6271   1.1  macallan 
   6272   1.1  macallan 		bphy_ctrl = CSR_READ_2(sc, BWI_BPHY_CTRL);
   6273   1.1  macallan 
   6274   1.1  macallan 		SAVE_RF_REG(mac, &regs, 52);
   6275   1.1  macallan 		regs.rf_52 &= 0xf0;
   6276   1.1  macallan 
   6277   1.1  macallan 		PHY_WRITE(mac, 0x30, 0xff);
   6278   1.1  macallan 		CSR_WRITE_2(sc, BWI_PHY_CTRL, 0x3f3f);
   6279   1.1  macallan 		PHY_WRITE(mac, 0x35, regs.phy_35 & 0xff7f);
   6280   1.1  macallan 		RF_WRITE(mac, 0x7a, regs.rf_7a & 0xfff0);
   6281   1.1  macallan 	}
   6282   1.1  macallan 
   6283   1.1  macallan 	PHY_WRITE(mac, 0x15, 0xb000);
   6284   1.1  macallan 
   6285   1.1  macallan 	if (rf->rf_type == BWI_RF_T_BCM2050) {
   6286   1.1  macallan 		PHY_WRITE(mac, 0x2b, 0x203);
   6287   1.2  macallan 		PHY_WRITE(mac, 0x2a, 0x8a3);
   6288   1.2  macallan 	} else {
   6289   1.1  macallan 		PHY_WRITE(mac, 0x2b, 0x1402);
   6290   1.1  macallan 	}
   6291   1.1  macallan 
   6292   1.1  macallan 	/*
   6293   1.1  macallan 	 * Setup RF signal
   6294   1.1  macallan 	 */
   6295   1.1  macallan 	rf_val = 0;
   6296   1.2  macallan 	min_val = UINT16_MAX;
   6297   1.1  macallan 
   6298   1.1  macallan 	for (i = 0; i < 4; ++i) {
   6299   1.1  macallan 		RF_WRITE(mac, 0x52, rf52 | i);
   6300   1.1  macallan 		bwi_rf_lo_measure_11b(mac);	/* Ignore return value */
   6301   1.1  macallan 	}
   6302   1.1  macallan 	for (i = 0; i < 10; ++i) {
   6303   1.2  macallan 		RF_WRITE(mac, 0x52, rf52 | i);
   6304   1.1  macallan 
   6305   1.2  macallan 		val = bwi_rf_lo_measure_11b(mac) / 10;
   6306   1.1  macallan 		if (val < min_val) {
   6307   1.1  macallan 			min_val = val;
   6308   1.1  macallan 			rf_val = i;
   6309   1.1  macallan 		}
   6310   1.1  macallan 	}
   6311   1.1  macallan 	RF_WRITE(mac, 0x52, rf52 | rf_val);
   6312   1.1  macallan 
   6313   1.1  macallan 	/*
   6314   1.1  macallan 	 * Setup PHY signal
   6315   1.2  macallan 	 */
   6316   1.1  macallan 	phy_val = 0;
   6317   1.2  macallan 	min_val = UINT16_MAX;
   6318   1.1  macallan 
   6319   1.1  macallan 	for (i = -4; i < 5; i += 2) {
   6320   1.1  macallan 		int j;
   6321   1.1  macallan 
   6322   1.1  macallan 		for (j = -4; j < 5; j += 2) {
   6323   1.1  macallan 			uint16_t phy2f;
   6324   1.1  macallan 
   6325   1.1  macallan 			phy2f = (0x100 * i) + j;
   6326   1.1  macallan 			if (j < 0)
   6327   1.1  macallan 				phy2f += 0x100;
   6328   1.1  macallan 			PHY_WRITE(mac, 0x2f, phy2f);
   6329   1.1  macallan 
   6330   1.1  macallan 			val = bwi_rf_lo_measure_11b(mac) / 10;
   6331   1.1  macallan 			if (val < min_val) {
   6332   1.1  macallan 				min_val = val;
   6333   1.1  macallan 				phy_val = phy2f;
   6334   1.1  macallan 			}
   6335   1.1  macallan 		}
   6336   1.1  macallan 	}
   6337   1.1  macallan 	PHY_WRITE(mac, 0x2f, phy_val + 0x101);
   6338   1.1  macallan 
   6339   1.1  macallan 	/*
   6340   1.1  macallan 	 * Restore saved RF/PHY registers
   6341   1.1  macallan 	 */
   6342   1.1  macallan 	if (rf->rf_type == BWI_RF_T_BCM2050) {
   6343   1.1  macallan 		RESTORE_PHY_REG(mac, &regs, 0a);
   6344   1.1  macallan 		RESTORE_PHY_REG(mac, &regs, 2a);
   6345   1.1  macallan 		RESTORE_PHY_REG(mac, &regs, 35);
   6346   1.1  macallan 		RESTORE_PHY_REG(mac, &regs, 03);
   6347   1.1  macallan 		RESTORE_PHY_REG(mac, &regs, 01);
   6348   1.1  macallan 		RESTORE_PHY_REG(mac, &regs, 30);
   6349   1.1  macallan 
   6350   1.1  macallan 		RESTORE_RF_REG(mac, &regs, 43);
   6351   1.1  macallan 		RESTORE_RF_REG(mac, &regs, 7a);
   6352   1.1  macallan 
   6353   1.1  macallan 		RF_FILT_SETBITS(mac, 0x52, 0xf, regs.rf_52);
   6354   1.1  macallan 
   6355   1.1  macallan 		CSR_WRITE_2(sc, BWI_BPHY_CTRL, bphy_ctrl);
   6356   1.1  macallan 	}
   6357   1.1  macallan 	RESTORE_PHY_REG(mac, &regs, 15);
   6358   1.1  macallan 
   6359   1.1  macallan 	bwi_rf_workaround(mac, rf->rf_curchan);
   6360   1.1  macallan }
   6361   1.1  macallan 
   6362   1.1  macallan /* INTERFACE */
   6363   1.1  macallan 
   6364   1.2  macallan static uint16_t
   6365   1.1  macallan bwi_read_sprom(struct bwi_softc *sc, uint16_t ofs)
   6366   1.1  macallan {
   6367   1.1  macallan 	return (CSR_READ_2(sc, ofs + BWI_SPROM_START));
   6368   1.1  macallan }
   6369   1.1  macallan 
   6370   1.2  macallan static void
   6371   1.1  macallan bwi_setup_desc32(struct bwi_softc *sc, struct bwi_desc32 *desc_array,
   6372   1.1  macallan     int ndesc, int desc_idx, bus_addr_t paddr, int buf_len, int tx)
   6373   1.1  macallan {
   6374   1.1  macallan 	struct bwi_desc32 *desc = &desc_array[desc_idx];
   6375   1.1  macallan 	uint32_t ctrl, addr, addr_hi, addr_lo;
   6376   1.1  macallan 
   6377   1.1  macallan 	addr_lo = __SHIFTOUT(paddr, BWI_DESC32_A_ADDR_MASK);
   6378   1.1  macallan 	addr_hi = __SHIFTOUT(paddr, BWI_DESC32_A_FUNC_MASK);
   6379   1.1  macallan 
   6380   1.1  macallan 	addr = __SHIFTIN(addr_lo, BWI_DESC32_A_ADDR_MASK) |
   6381   1.1  macallan 	    __SHIFTIN(BWI_DESC32_A_FUNC_TXRX, BWI_DESC32_A_FUNC_MASK);
   6382   1.1  macallan 
   6383   1.1  macallan 	ctrl = __SHIFTIN(buf_len, BWI_DESC32_C_BUFLEN_MASK) |
   6384   1.1  macallan 	     __SHIFTIN(addr_hi, BWI_DESC32_C_ADDRHI_MASK);
   6385   1.1  macallan 	if (desc_idx == ndesc - 1)
   6386   1.1  macallan 		ctrl |= BWI_DESC32_C_EOR;
   6387   1.1  macallan 	if (tx) {
   6388   1.1  macallan 		/* XXX */
   6389   1.1  macallan 		ctrl |= BWI_DESC32_C_FRAME_START |
   6390   1.1  macallan 		    BWI_DESC32_C_FRAME_END |
   6391   1.1  macallan 		    BWI_DESC32_C_INTR;
   6392   1.1  macallan 	}
   6393   1.1  macallan 
   6394   1.1  macallan 	desc->addr = htole32(addr);
   6395   1.1  macallan 	desc->ctrl = htole32(ctrl);
   6396   1.1  macallan }
   6397   1.1  macallan 
   6398   1.2  macallan static void
   6399   1.1  macallan bwi_power_on(struct bwi_softc *sc, int with_pll)
   6400   1.1  macallan {
   6401   1.1  macallan 	uint32_t gpio_in, gpio_out, gpio_en, status;
   6402   1.1  macallan 
   6403   1.2  macallan 	DPRINTF(sc, BWI_DBG_MISC, "%s\n", __func__);
   6404   1.1  macallan 
   6405   1.1  macallan 	gpio_in = (sc->sc_conf_read)(sc, BWI_PCIR_GPIO_IN);
   6406   1.1  macallan 	if (gpio_in & BWI_PCIM_GPIO_PWR_ON)
   6407   1.1  macallan 		goto back;
   6408   1.1  macallan 
   6409   1.1  macallan 	gpio_out = (sc->sc_conf_read)(sc, BWI_PCIR_GPIO_OUT);
   6410   1.1  macallan 	gpio_en = (sc->sc_conf_read)(sc, BWI_PCIR_GPIO_ENABLE);
   6411   1.1  macallan 
   6412   1.1  macallan 	gpio_out |= BWI_PCIM_GPIO_PWR_ON;
   6413   1.1  macallan 	gpio_en |= BWI_PCIM_GPIO_PWR_ON;
   6414   1.1  macallan 	if (with_pll) {
   6415   1.1  macallan 		/* Turn off PLL first */
   6416   1.1  macallan 		gpio_out |= BWI_PCIM_GPIO_PLL_PWR_OFF;
   6417   1.1  macallan 		gpio_en |= BWI_PCIM_GPIO_PLL_PWR_OFF;
   6418   1.1  macallan 	}
   6419   1.1  macallan 
   6420   1.1  macallan 	(sc->sc_conf_write)(sc, BWI_PCIR_GPIO_OUT, gpio_out);
   6421   1.1  macallan 	(sc->sc_conf_write)(sc, BWI_PCIR_GPIO_ENABLE, gpio_en);
   6422   1.1  macallan 	DELAY(1000);
   6423   1.1  macallan 
   6424   1.1  macallan 	if (with_pll) {
   6425   1.1  macallan 		/* Turn on PLL */
   6426   1.1  macallan 		gpio_out &= ~BWI_PCIM_GPIO_PLL_PWR_OFF;
   6427   1.1  macallan 		(sc->sc_conf_write)(sc, BWI_PCIR_GPIO_OUT, gpio_out);
   6428   1.1  macallan 		DELAY(5000);
   6429   1.1  macallan 	}
   6430   1.1  macallan 
   6431   1.1  macallan back:
   6432   1.2  macallan 	/* [TRC: XXX This looks totally wrong -- what's PCI doing in here?] */
   6433   1.1  macallan 	/* Clear "Signaled Target Abort" */
   6434   1.1  macallan 	status = (sc->sc_conf_read)(sc, PCI_COMMAND_STATUS_REG);
   6435   1.1  macallan 	status &= ~PCI_STATUS_TARGET_TARGET_ABORT;
   6436   1.1  macallan 	(sc->sc_conf_write)(sc, PCI_COMMAND_STATUS_REG, status);
   6437   1.1  macallan }
   6438   1.1  macallan 
   6439   1.2  macallan static int
   6440   1.1  macallan bwi_power_off(struct bwi_softc *sc, int with_pll)
   6441   1.1  macallan {
   6442   1.1  macallan 	uint32_t gpio_out, gpio_en;
   6443   1.1  macallan 
   6444   1.2  macallan 	DPRINTF(sc, BWI_DBG_MISC, "%s\n", __func__);
   6445   1.1  macallan 
   6446   1.1  macallan 	(sc->sc_conf_read)(sc, BWI_PCIR_GPIO_IN); /* dummy read */
   6447   1.1  macallan 	gpio_out = (sc->sc_conf_read)(sc, BWI_PCIR_GPIO_OUT);
   6448   1.1  macallan 	gpio_en = (sc->sc_conf_read)(sc, BWI_PCIR_GPIO_ENABLE);
   6449   1.1  macallan 
   6450   1.1  macallan 	gpio_out &= ~BWI_PCIM_GPIO_PWR_ON;
   6451   1.1  macallan 	gpio_en |= BWI_PCIM_GPIO_PWR_ON;
   6452   1.1  macallan 	if (with_pll) {
   6453   1.1  macallan 		gpio_out |= BWI_PCIM_GPIO_PLL_PWR_OFF;
   6454   1.1  macallan 		gpio_en |= BWI_PCIM_GPIO_PLL_PWR_OFF;
   6455   1.1  macallan 	}
   6456   1.1  macallan 
   6457   1.1  macallan 	(sc->sc_conf_write)(sc, BWI_PCIR_GPIO_OUT, gpio_out);
   6458   1.1  macallan 	(sc->sc_conf_write)(sc, BWI_PCIR_GPIO_ENABLE, gpio_en);
   6459   1.1  macallan 
   6460   1.1  macallan 	return (0);
   6461   1.1  macallan }
   6462   1.1  macallan 
   6463   1.2  macallan static int
   6464   1.1  macallan bwi_regwin_switch(struct bwi_softc *sc, struct bwi_regwin *rw,
   6465   1.1  macallan     struct bwi_regwin **old_rw)
   6466   1.1  macallan {
   6467   1.1  macallan 	int error;
   6468   1.1  macallan 
   6469   1.1  macallan 	if (old_rw != NULL)
   6470   1.1  macallan 		*old_rw = NULL;
   6471   1.1  macallan 
   6472   1.1  macallan 	if (!BWI_REGWIN_EXIST(rw))
   6473   1.1  macallan 		return (EINVAL);
   6474   1.1  macallan 
   6475   1.1  macallan 	if (sc->sc_cur_regwin != rw) {
   6476   1.1  macallan 		error = bwi_regwin_select(sc, rw->rw_id);
   6477   1.1  macallan 		if (error) {
   6478  1.10    cegger 			aprint_error_dev(sc->sc_dev,
   6479   1.2  macallan 			    "can't select regwin %d\n", rw->rw_id);
   6480   1.1  macallan 			return (error);
   6481   1.1  macallan 		}
   6482   1.1  macallan 	}
   6483   1.1  macallan 
   6484   1.1  macallan 	if (old_rw != NULL)
   6485   1.1  macallan 		*old_rw = sc->sc_cur_regwin;
   6486   1.1  macallan 	sc->sc_cur_regwin = rw;
   6487   1.1  macallan 
   6488   1.1  macallan 	return (0);
   6489   1.1  macallan }
   6490   1.1  macallan 
   6491   1.2  macallan static int
   6492   1.1  macallan bwi_regwin_select(struct bwi_softc *sc, int id)
   6493   1.1  macallan {
   6494   1.1  macallan 	uint32_t win = BWI_PCIM_REGWIN(id);
   6495   1.1  macallan 	int i;
   6496   1.1  macallan 
   6497   1.1  macallan #define RETRY_MAX	50
   6498   1.1  macallan 	for (i = 0; i < RETRY_MAX; ++i) {
   6499   1.1  macallan 		(sc->sc_conf_write)(sc, BWI_PCIR_SEL_REGWIN, win);
   6500   1.1  macallan 		if ((sc->sc_conf_read)(sc, BWI_PCIR_SEL_REGWIN) == win)
   6501   1.1  macallan 			return (0);
   6502   1.1  macallan 		DELAY(10);
   6503   1.1  macallan 	}
   6504   1.1  macallan #undef RETRY_MAX
   6505   1.1  macallan 
   6506   1.1  macallan 	return (ENXIO);
   6507   1.1  macallan }
   6508   1.1  macallan 
   6509   1.2  macallan static void
   6510   1.1  macallan bwi_regwin_info(struct bwi_softc *sc, uint16_t *type, uint8_t *rev)
   6511   1.1  macallan {
   6512   1.1  macallan 	uint32_t val;
   6513   1.1  macallan 
   6514   1.1  macallan 	val = CSR_READ_4(sc, BWI_ID_HI);
   6515   1.1  macallan 	*type = BWI_ID_HI_REGWIN_TYPE(val);
   6516   1.1  macallan 	*rev = BWI_ID_HI_REGWIN_REV(val);
   6517   1.1  macallan 
   6518   1.2  macallan 	DPRINTF(sc, BWI_DBG_ATTACH, "regwin: type 0x%03x, rev %d,"
   6519   1.2  macallan 	    " vendor 0x%04x\n", *type, *rev,
   6520   1.2  macallan 	    __SHIFTOUT(val, BWI_ID_HI_REGWIN_VENDOR_MASK));
   6521   1.1  macallan }
   6522   1.1  macallan 
   6523   1.2  macallan static void
   6524   1.1  macallan bwi_led_attach(struct bwi_softc *sc)
   6525   1.1  macallan {
   6526   1.1  macallan 	const uint8_t *led_act = NULL;
   6527   1.1  macallan 	uint16_t gpio, val[BWI_LED_MAX];
   6528   1.1  macallan 	int i;
   6529   1.1  macallan 
   6530  1.11    cegger 	for (i = 0; i < __arraycount(bwi_vendor_led_act); ++i) {
   6531   1.1  macallan 		if (sc->sc_pci_subvid == bwi_vendor_led_act[i].vid) {
   6532   1.1  macallan 			led_act = bwi_vendor_led_act[i].led_act;
   6533   1.2  macallan 			break;
   6534   1.1  macallan 		}
   6535   1.1  macallan 	}
   6536   1.1  macallan 	if (led_act == NULL)
   6537   1.1  macallan 		led_act = bwi_default_led_act;
   6538   1.1  macallan 
   6539   1.1  macallan 	gpio = bwi_read_sprom(sc, BWI_SPROM_GPIO01);
   6540   1.1  macallan 	val[0] = __SHIFTOUT(gpio, BWI_SPROM_GPIO_0);
   6541   1.1  macallan 	val[1] = __SHIFTOUT(gpio, BWI_SPROM_GPIO_1);
   6542   1.1  macallan 
   6543   1.1  macallan 	gpio = bwi_read_sprom(sc, BWI_SPROM_GPIO23);
   6544   1.1  macallan 	val[2] = __SHIFTOUT(gpio, BWI_SPROM_GPIO_2);
   6545   1.1  macallan 	val[3] = __SHIFTOUT(gpio, BWI_SPROM_GPIO_3);
   6546   1.1  macallan 
   6547   1.1  macallan 	for (i = 0; i < BWI_LED_MAX; ++i) {
   6548   1.1  macallan 		struct bwi_led *led = &sc->sc_leds[i];
   6549   1.1  macallan 
   6550   1.1  macallan 		if (val[i] == 0xff) {
   6551   1.1  macallan 			led->l_act = led_act[i];
   6552   1.1  macallan 		} else {
   6553   1.1  macallan 			if (val[i] & BWI_LED_ACT_LOW)
   6554   1.1  macallan 				led->l_flags |= BWI_LED_F_ACTLOW;
   6555   1.1  macallan 			led->l_act = __SHIFTOUT(val[i], BWI_LED_ACT_MASK);
   6556   1.1  macallan 		}
   6557   1.1  macallan 		led->l_mask = (1 << i);
   6558   1.1  macallan 
   6559   1.1  macallan 		if (led->l_act == BWI_LED_ACT_BLINK_SLOW ||
   6560   1.1  macallan 		    led->l_act == BWI_LED_ACT_BLINK_POLL ||
   6561   1.1  macallan 		    led->l_act == BWI_LED_ACT_BLINK) {
   6562   1.2  macallan 			led->l_flags |= BWI_LED_F_BLINK;
   6563   1.1  macallan 			if (led->l_act == BWI_LED_ACT_BLINK_POLL)
   6564   1.1  macallan 				led->l_flags |= BWI_LED_F_POLLABLE;
   6565   1.1  macallan 			else if (led->l_act == BWI_LED_ACT_BLINK_SLOW)
   6566   1.1  macallan 				led->l_flags |= BWI_LED_F_SLOW;
   6567   1.1  macallan 
   6568   1.1  macallan 			if (sc->sc_blink_led == NULL) {
   6569   1.1  macallan 				sc->sc_blink_led = led;
   6570   1.1  macallan 				if (led->l_flags & BWI_LED_F_SLOW)
   6571   1.1  macallan 					BWI_LED_SLOWDOWN(sc->sc_led_idle);
   6572   1.1  macallan 			}
   6573   1.1  macallan 		}
   6574   1.1  macallan 
   6575   1.2  macallan 		DPRINTF(sc, BWI_DBG_LED | BWI_DBG_ATTACH,
   6576   1.2  macallan 		    "%dth led, act %d, lowact %d\n", i, led->l_act,
   6577   1.1  macallan 		    led->l_flags & BWI_LED_F_ACTLOW);
   6578   1.1  macallan 	}
   6579   1.2  macallan 	callout_init(&sc->sc_led_blink_ch, 0);
   6580   1.1  macallan }
   6581   1.1  macallan 
   6582   1.2  macallan static uint16_t
   6583   1.2  macallan bwi_led_onoff(const struct bwi_led *led, uint16_t val, int on)
   6584   1.1  macallan {
   6585   1.1  macallan 	if (led->l_flags & BWI_LED_F_ACTLOW)
   6586   1.1  macallan 		on = !on;
   6587   1.1  macallan 	if (on)
   6588   1.1  macallan 		val |= led->l_mask;
   6589   1.1  macallan 	else
   6590   1.1  macallan 		val &= ~led->l_mask;
   6591   1.1  macallan 
   6592   1.1  macallan 	return (val);
   6593   1.1  macallan }
   6594   1.1  macallan 
   6595   1.2  macallan static void
   6596   1.1  macallan bwi_led_newstate(struct bwi_softc *sc, enum ieee80211_state nstate)
   6597   1.1  macallan {
   6598   1.1  macallan 	struct ieee80211com *ic = &sc->sc_ic;
   6599   1.2  macallan 	struct ifnet *ifp = &sc->sc_if;
   6600   1.1  macallan 	uint16_t val;
   6601   1.1  macallan 	int i;
   6602   1.1  macallan 
   6603   1.1  macallan 	if (nstate == IEEE80211_S_INIT) {
   6604   1.2  macallan 		callout_stop(&sc->sc_led_blink_ch);
   6605   1.1  macallan 		sc->sc_led_blinking = 0;
   6606   1.1  macallan 	}
   6607   1.1  macallan 
   6608   1.2  macallan 	if ((ifp->if_flags & IFF_RUNNING) == 0)
   6609   1.1  macallan 		return;
   6610   1.1  macallan 
   6611   1.1  macallan 	val = CSR_READ_2(sc, BWI_MAC_GPIO_CTRL);
   6612   1.1  macallan 	for (i = 0; i < BWI_LED_MAX; ++i) {
   6613   1.1  macallan 		struct bwi_led *led = &sc->sc_leds[i];
   6614   1.1  macallan 		int on;
   6615   1.1  macallan 
   6616   1.1  macallan 		if (led->l_act == BWI_LED_ACT_UNKN ||
   6617   1.1  macallan 		    led->l_act == BWI_LED_ACT_NULL)
   6618   1.1  macallan 			continue;
   6619   1.1  macallan 
   6620   1.1  macallan 		if ((led->l_flags & BWI_LED_F_BLINK) &&
   6621   1.2  macallan 		    nstate != IEEE80211_S_INIT)
   6622   1.1  macallan 			continue;
   6623   1.1  macallan 
   6624   1.1  macallan 		switch (led->l_act) {
   6625   1.1  macallan 		case BWI_LED_ACT_ON:	/* Always on */
   6626   1.1  macallan 			on = 1;
   6627   1.1  macallan 			break;
   6628   1.1  macallan 		case BWI_LED_ACT_OFF:	/* Always off */
   6629   1.1  macallan 		case BWI_LED_ACT_5GHZ:	/* TODO: 11A */
   6630   1.1  macallan 			on = 0;
   6631   1.1  macallan 			break;
   6632   1.1  macallan 		default:
   6633   1.1  macallan 			on = 1;
   6634   1.1  macallan 			switch (nstate) {
   6635   1.1  macallan 			case IEEE80211_S_INIT:
   6636   1.1  macallan 				on = 0;
   6637   1.1  macallan 				break;
   6638   1.1  macallan 			case IEEE80211_S_RUN:
   6639   1.1  macallan 				if (led->l_act == BWI_LED_ACT_11G &&
   6640   1.1  macallan 				    ic->ic_curmode != IEEE80211_MODE_11G)
   6641   1.1  macallan 					on = 0;
   6642   1.1  macallan 				break;
   6643   1.1  macallan 			default:
   6644   1.1  macallan 				if (led->l_act == BWI_LED_ACT_ASSOC)
   6645   1.1  macallan 					on = 0;
   6646   1.1  macallan 				break;
   6647   1.1  macallan 			}
   6648   1.1  macallan 			break;
   6649   1.1  macallan 		}
   6650   1.1  macallan 
   6651   1.1  macallan 		val = bwi_led_onoff(led, val, on);
   6652   1.1  macallan 	}
   6653   1.1  macallan 	CSR_WRITE_2(sc, BWI_MAC_GPIO_CTRL, val);
   6654   1.1  macallan }
   6655   1.1  macallan 
   6656   1.2  macallan static void
   6657   1.1  macallan bwi_led_event(struct bwi_softc *sc, int event)
   6658   1.1  macallan {
   6659   1.1  macallan 	struct bwi_led *led = sc->sc_blink_led;
   6660   1.1  macallan 	int rate;
   6661   1.1  macallan 
   6662   1.1  macallan 	if (event == BWI_LED_EVENT_POLL) {
   6663   1.1  macallan 		if ((led->l_flags & BWI_LED_F_POLLABLE) == 0)
   6664   1.1  macallan 			return;
   6665   1.1  macallan 		if (ticks - sc->sc_led_ticks < sc->sc_led_idle)
   6666   1.1  macallan 			return;
   6667   1.1  macallan 	}
   6668   1.1  macallan 
   6669   1.1  macallan 	sc->sc_led_ticks = ticks;
   6670   1.1  macallan 	if (sc->sc_led_blinking)
   6671   1.1  macallan 		return;
   6672   1.1  macallan 
   6673   1.1  macallan 	switch (event) {
   6674   1.1  macallan 	case BWI_LED_EVENT_RX:
   6675   1.1  macallan 		rate = sc->sc_rx_rate;
   6676   1.1  macallan 		break;
   6677   1.1  macallan 	case BWI_LED_EVENT_TX:
   6678   1.1  macallan 		rate = sc->sc_tx_rate;
   6679   1.1  macallan 		break;
   6680   1.1  macallan 	case BWI_LED_EVENT_POLL:
   6681   1.1  macallan 		rate = 0;
   6682   1.1  macallan 		break;
   6683   1.1  macallan 	default:
   6684   1.1  macallan 		panic("unknown LED event %d\n", event);
   6685   1.1  macallan 		break;
   6686   1.1  macallan 	}
   6687   1.1  macallan 	bwi_led_blink_start(sc, bwi_led_duration[rate].on_dur,
   6688   1.1  macallan 	    bwi_led_duration[rate].off_dur);
   6689   1.1  macallan }
   6690   1.1  macallan 
   6691   1.2  macallan static void
   6692   1.1  macallan bwi_led_blink_start(struct bwi_softc *sc, int on_dur, int off_dur)
   6693   1.1  macallan {
   6694   1.1  macallan 	struct bwi_led *led = sc->sc_blink_led;
   6695   1.1  macallan 	uint16_t val;
   6696   1.1  macallan 
   6697   1.1  macallan 	val = CSR_READ_2(sc, BWI_MAC_GPIO_CTRL);
   6698   1.1  macallan 	val = bwi_led_onoff(led, val, 1);
   6699   1.1  macallan 	CSR_WRITE_2(sc, BWI_MAC_GPIO_CTRL, val);
   6700   1.1  macallan 
   6701   1.1  macallan 	if (led->l_flags & BWI_LED_F_SLOW) {
   6702   1.1  macallan 		BWI_LED_SLOWDOWN(on_dur);
   6703   1.1  macallan 		BWI_LED_SLOWDOWN(off_dur);
   6704   1.1  macallan 	}
   6705   1.1  macallan 
   6706   1.1  macallan 	sc->sc_led_blinking = 1;
   6707   1.1  macallan 	sc->sc_led_blink_offdur = off_dur;
   6708   1.1  macallan 
   6709   1.2  macallan 	callout_reset(&sc->sc_led_blink_ch, on_dur, bwi_led_blink_next, sc);
   6710   1.1  macallan }
   6711   1.1  macallan 
   6712   1.2  macallan static void
   6713   1.1  macallan bwi_led_blink_next(void *xsc)
   6714   1.1  macallan {
   6715   1.1  macallan 	struct bwi_softc *sc = xsc;
   6716   1.1  macallan 	uint16_t val;
   6717   1.1  macallan 
   6718   1.1  macallan 	val = CSR_READ_2(sc, BWI_MAC_GPIO_CTRL);
   6719   1.1  macallan 	val = bwi_led_onoff(sc->sc_blink_led, val, 0);
   6720   1.1  macallan 	CSR_WRITE_2(sc, BWI_MAC_GPIO_CTRL, val);
   6721   1.1  macallan 
   6722   1.2  macallan 	callout_reset(&sc->sc_led_blink_ch, sc->sc_led_blink_offdur,
   6723   1.2  macallan 	    bwi_led_blink_end, sc);
   6724   1.1  macallan }
   6725   1.1  macallan 
   6726   1.2  macallan static void
   6727   1.1  macallan bwi_led_blink_end(void *xsc)
   6728   1.1  macallan {
   6729   1.1  macallan 	struct bwi_softc *sc = xsc;
   6730   1.1  macallan 
   6731   1.1  macallan 	sc->sc_led_blinking = 0;
   6732   1.1  macallan }
   6733   1.1  macallan 
   6734   1.2  macallan static int
   6735   1.1  macallan bwi_bbp_attach(struct bwi_softc *sc)
   6736   1.1  macallan {
   6737   1.1  macallan 	uint16_t bbp_id, rw_type;
   6738   1.1  macallan 	uint8_t rw_rev;
   6739   1.1  macallan 	uint32_t info;
   6740   1.1  macallan 	int error, nregwin, i;
   6741   1.1  macallan 
   6742   1.1  macallan 	/*
   6743   1.1  macallan 	 * Get 0th regwin information
   6744   1.1  macallan 	 * NOTE: 0th regwin should exist
   6745   1.1  macallan 	 */
   6746   1.1  macallan 	error = bwi_regwin_select(sc, 0);
   6747   1.1  macallan 	if (error) {
   6748  1.10    cegger 		aprint_error_dev(sc->sc_dev, "can't select regwin 0\n");
   6749   1.1  macallan 		return (error);
   6750   1.1  macallan 	}
   6751   1.1  macallan 	bwi_regwin_info(sc, &rw_type, &rw_rev);
   6752   1.1  macallan 
   6753   1.1  macallan 	/*
   6754   1.1  macallan 	 * Find out BBP id
   6755   1.1  macallan 	 */
   6756   1.1  macallan 	bbp_id = 0;
   6757   1.1  macallan 	info = 0;
   6758   1.1  macallan 	if (rw_type == BWI_REGWIN_T_COM) {
   6759   1.1  macallan 		info = CSR_READ_4(sc, BWI_INFO);
   6760   1.1  macallan 		bbp_id = __SHIFTOUT(info, BWI_INFO_BBPID_MASK);
   6761   1.1  macallan 
   6762   1.1  macallan 		BWI_CREATE_REGWIN(&sc->sc_com_regwin, 0, rw_type, rw_rev);
   6763   1.1  macallan 
   6764   1.1  macallan 		sc->sc_cap = CSR_READ_4(sc, BWI_CAPABILITY);
   6765   1.1  macallan 	} else {
   6766   1.1  macallan 		uint16_t did = sc->sc_pci_did;
   6767   1.1  macallan 		uint8_t revid = sc->sc_pci_revid;
   6768   1.1  macallan 
   6769  1.11    cegger 		for (i = 0; i < __arraycount(bwi_bbpid_map); ++i) {
   6770   1.1  macallan 			if (did >= bwi_bbpid_map[i].did_min &&
   6771   1.1  macallan 			    did <= bwi_bbpid_map[i].did_max) {
   6772   1.1  macallan 				bbp_id = bwi_bbpid_map[i].bbp_id;
   6773   1.1  macallan 				break;
   6774   1.1  macallan 			}
   6775   1.1  macallan 		}
   6776   1.1  macallan 		if (bbp_id == 0) {
   6777  1.10    cegger 			aprint_error_dev(sc->sc_dev, "no BBP id for device id"
   6778   1.2  macallan 			    " 0x%04x\n", did);
   6779   1.1  macallan 			return (ENXIO);
   6780   1.1  macallan 		}
   6781   1.1  macallan 
   6782   1.1  macallan 		info = __SHIFTIN(revid, BWI_INFO_BBPREV_MASK) |
   6783   1.1  macallan 		    __SHIFTIN(0, BWI_INFO_BBPPKG_MASK);
   6784   1.1  macallan 	}
   6785   1.1  macallan 
   6786   1.1  macallan 	/*
   6787   1.1  macallan 	 * Find out number of regwins
   6788   1.1  macallan 	 */
   6789   1.1  macallan 	nregwin = 0;
   6790   1.1  macallan 	if (rw_type == BWI_REGWIN_T_COM && rw_rev >= 4) {
   6791   1.1  macallan 		nregwin = __SHIFTOUT(info, BWI_INFO_NREGWIN_MASK);
   6792   1.1  macallan 	} else {
   6793  1.11    cegger 		for (i = 0; i < __arraycount(bwi_regwin_count); ++i) {
   6794   1.1  macallan 			if (bwi_regwin_count[i].bbp_id == bbp_id) {
   6795   1.1  macallan 				nregwin = bwi_regwin_count[i].nregwin;
   6796   1.1  macallan 				break;
   6797   1.1  macallan 			}
   6798   1.1  macallan 		}
   6799   1.1  macallan 		if (nregwin == 0) {
   6800  1.10    cegger 			aprint_error_dev(sc->sc_dev, "no number of win for"
   6801   1.2  macallan 			    " BBP id 0x%04x\n", bbp_id);
   6802   1.1  macallan 			return (ENXIO);
   6803   1.1  macallan 		}
   6804   1.1  macallan 	}
   6805   1.1  macallan 
   6806   1.1  macallan 	/* Record BBP id/rev for later using */
   6807   1.1  macallan 	sc->sc_bbp_id = bbp_id;
   6808   1.1  macallan 	sc->sc_bbp_rev = __SHIFTOUT(info, BWI_INFO_BBPREV_MASK);
   6809   1.1  macallan 	sc->sc_bbp_pkg = __SHIFTOUT(info, BWI_INFO_BBPPKG_MASK);
   6810  1.10    cegger 	aprint_normal_dev(sc->sc_dev,
   6811   1.2  macallan 	    "BBP id 0x%04x, BBP rev 0x%x, BBP pkg %d\n",
   6812   1.2  macallan 	    sc->sc_bbp_id, sc->sc_bbp_rev, sc->sc_bbp_pkg);
   6813   1.2  macallan 	DPRINTF(sc, BWI_DBG_ATTACH, "nregwin %d, cap 0x%08x\n",
   6814   1.2  macallan 	    nregwin, sc->sc_cap);
   6815   1.1  macallan 
   6816   1.1  macallan 	/*
   6817   1.1  macallan 	 * Create rest of the regwins
   6818   1.1  macallan 	 */
   6819   1.1  macallan 
   6820   1.1  macallan 	/* Don't re-create common regwin, if it is already created */
   6821   1.1  macallan 	i = BWI_REGWIN_EXIST(&sc->sc_com_regwin) ? 1 : 0;
   6822   1.1  macallan 
   6823   1.1  macallan 	for (; i < nregwin; ++i) {
   6824   1.1  macallan 		/*
   6825   1.1  macallan 		 * Get regwin information
   6826   1.1  macallan 		 */
   6827   1.1  macallan 		error = bwi_regwin_select(sc, i);
   6828   1.1  macallan 		if (error) {
   6829  1.10    cegger 			aprint_error_dev(sc->sc_dev, "can't select regwin"
   6830   1.2  macallan 			    " %d\n", i);
   6831   1.1  macallan 			return (error);
   6832   1.1  macallan 		}
   6833   1.1  macallan 		bwi_regwin_info(sc, &rw_type, &rw_rev);
   6834   1.1  macallan 
   6835   1.1  macallan 		/*
   6836   1.1  macallan 		 * Try attach:
   6837   1.1  macallan 		 * 1) Bus (PCI/PCIE) regwin
   6838   1.1  macallan 		 * 2) MAC regwin
   6839   1.1  macallan 		 * Ignore rest types of regwin
   6840   1.1  macallan 		 */
   6841   1.1  macallan 		if (rw_type == BWI_REGWIN_T_BUSPCI ||
   6842   1.1  macallan 		    rw_type == BWI_REGWIN_T_BUSPCIE) {
   6843   1.1  macallan 			if (BWI_REGWIN_EXIST(&sc->sc_bus_regwin)) {
   6844  1.10    cegger 				aprint_error_dev(sc->sc_dev,
   6845   1.2  macallan 				    "bus regwin already exists\n");
   6846   1.1  macallan 			} else {
   6847   1.1  macallan 				BWI_CREATE_REGWIN(&sc->sc_bus_regwin, i,
   6848   1.1  macallan 				    rw_type, rw_rev);
   6849   1.1  macallan 			}
   6850   1.1  macallan 		} else if (rw_type == BWI_REGWIN_T_MAC) {
   6851   1.1  macallan 			/* XXX ignore return value */
   6852   1.1  macallan 			bwi_mac_attach(sc, i, rw_rev);
   6853   1.1  macallan 		}
   6854   1.1  macallan 	}
   6855   1.1  macallan 
   6856   1.1  macallan 	/* At least one MAC shold exist */
   6857   1.1  macallan 	if (!BWI_REGWIN_EXIST(&sc->sc_mac[0].mac_regwin)) {
   6858  1.10    cegger 		aprint_error_dev(sc->sc_dev, "no MAC was found\n");
   6859   1.1  macallan 		return (ENXIO);
   6860   1.1  macallan 	}
   6861   1.1  macallan 	KASSERT(sc->sc_nmac > 0);
   6862   1.1  macallan 
   6863   1.1  macallan 	/* Bus regwin must exist */
   6864   1.1  macallan 	if (!BWI_REGWIN_EXIST(&sc->sc_bus_regwin)) {
   6865  1.10    cegger 		aprint_error_dev(sc->sc_dev, "no bus regwin was found\n");
   6866   1.1  macallan 		return (ENXIO);
   6867   1.1  macallan 	}
   6868   1.1  macallan 
   6869   1.1  macallan 	/* Start with first MAC */
   6870   1.1  macallan 	error = bwi_regwin_switch(sc, &sc->sc_mac[0].mac_regwin, NULL);
   6871   1.1  macallan 	if (error)
   6872   1.1  macallan 		return (error);
   6873   1.1  macallan 
   6874   1.1  macallan 	return (0);
   6875   1.1  macallan }
   6876   1.1  macallan 
   6877   1.2  macallan static int
   6878   1.1  macallan bwi_bus_init(struct bwi_softc *sc, struct bwi_mac *mac)
   6879   1.1  macallan {
   6880   1.1  macallan 	struct bwi_regwin *old, *bus;
   6881   1.1  macallan 	uint32_t val;
   6882   1.1  macallan 	int error;
   6883   1.1  macallan 
   6884   1.1  macallan 	bus = &sc->sc_bus_regwin;
   6885   1.1  macallan 	KASSERT(sc->sc_cur_regwin == &mac->mac_regwin);
   6886   1.1  macallan 
   6887   1.1  macallan 	/*
   6888   1.1  macallan 	 * Tell bus to generate requested interrupts
   6889   1.1  macallan 	 */
   6890   1.1  macallan 	if (bus->rw_rev < 6 && bus->rw_type == BWI_REGWIN_T_BUSPCI) {
   6891   1.1  macallan 		/*
   6892   1.1  macallan 		 * NOTE: Read BWI_FLAGS from MAC regwin
   6893   1.1  macallan 		 */
   6894   1.1  macallan 		val = CSR_READ_4(sc, BWI_FLAGS);
   6895   1.1  macallan 
   6896   1.1  macallan 		error = bwi_regwin_switch(sc, bus, &old);
   6897   1.1  macallan 		if (error)
   6898   1.1  macallan 			return (error);
   6899   1.1  macallan 
   6900   1.1  macallan 		CSR_SETBITS_4(sc, BWI_INTRVEC, (val & BWI_FLAGS_INTR_MASK));
   6901   1.1  macallan 	} else {
   6902   1.1  macallan 		uint32_t mac_mask;
   6903   1.1  macallan 
   6904   1.1  macallan 		mac_mask = 1 << mac->mac_id;
   6905   1.1  macallan 
   6906   1.1  macallan 		error = bwi_regwin_switch(sc, bus, &old);
   6907   1.1  macallan 		if (error)
   6908   1.1  macallan 			return (error);
   6909   1.1  macallan 
   6910   1.1  macallan 		val = (sc->sc_conf_read)(sc, BWI_PCIR_INTCTL);
   6911   1.1  macallan 		val |= mac_mask << 8;
   6912   1.1  macallan 		(sc->sc_conf_write)(sc, BWI_PCIR_INTCTL, val);
   6913   1.1  macallan 	}
   6914   1.1  macallan 
   6915   1.1  macallan 	if (sc->sc_flags & BWI_F_BUS_INITED)
   6916   1.1  macallan 		goto back;
   6917   1.1  macallan 
   6918   1.1  macallan 	if (bus->rw_type == BWI_REGWIN_T_BUSPCI) {
   6919   1.1  macallan 		/*
   6920   1.1  macallan 		 * Enable prefetch and burst
   6921   1.1  macallan 		 */
   6922   1.1  macallan 		CSR_SETBITS_4(sc, BWI_BUS_CONFIG,
   6923   1.1  macallan 		    BWI_BUS_CONFIG_PREFETCH | BWI_BUS_CONFIG_BURST);
   6924   1.1  macallan 
   6925   1.1  macallan 		if (bus->rw_rev < 5) {
   6926   1.1  macallan 			struct bwi_regwin *com = &sc->sc_com_regwin;
   6927   1.1  macallan 
   6928   1.1  macallan 			/*
   6929   1.1  macallan 			 * Configure timeouts for bus operation
   6930   1.1  macallan 			 */
   6931   1.1  macallan 
   6932   1.1  macallan 			/*
   6933   1.1  macallan 			 * Set service timeout and request timeout
   6934   1.1  macallan 			 */
   6935   1.1  macallan 			CSR_SETBITS_4(sc, BWI_CONF_LO,
   6936   1.1  macallan 			    __SHIFTIN(BWI_CONF_LO_SERVTO,
   6937   1.2  macallan 				BWI_CONF_LO_SERVTO_MASK) |
   6938   1.1  macallan 			    __SHIFTIN(BWI_CONF_LO_REQTO,
   6939   1.2  macallan 				BWI_CONF_LO_REQTO_MASK));
   6940   1.1  macallan 
   6941   1.1  macallan 			/*
   6942   1.1  macallan 			 * If there is common regwin, we switch to that regwin
   6943   1.1  macallan 			 * and switch back to bus regwin once we have done.
   6944   1.1  macallan 			 */
   6945   1.1  macallan 			if (BWI_REGWIN_EXIST(com)) {
   6946   1.1  macallan 				error = bwi_regwin_switch(sc, com, NULL);
   6947   1.1  macallan 				if (error)
   6948   1.1  macallan 					return (error);
   6949   1.1  macallan 			}
   6950   1.1  macallan 
   6951   1.1  macallan 			/* Let bus know what we have changed */
   6952   1.1  macallan 			CSR_WRITE_4(sc, BWI_BUS_ADDR, BWI_BUS_ADDR_MAGIC);
   6953   1.1  macallan 			CSR_READ_4(sc, BWI_BUS_ADDR); /* Flush */
   6954   1.1  macallan 			CSR_WRITE_4(sc, BWI_BUS_DATA, 0);
   6955   1.1  macallan 			CSR_READ_4(sc, BWI_BUS_DATA); /* Flush */
   6956   1.1  macallan 
   6957   1.1  macallan 			if (BWI_REGWIN_EXIST(com)) {
   6958   1.1  macallan 				error = bwi_regwin_switch(sc, bus, NULL);
   6959   1.1  macallan 				if (error)
   6960   1.1  macallan 					return (error);
   6961   1.1  macallan 			}
   6962   1.1  macallan 		} else if (bus->rw_rev >= 11) {
   6963   1.1  macallan 			/*
   6964   1.1  macallan 			 * Enable memory read multiple
   6965   1.1  macallan 			 */
   6966   1.1  macallan 			CSR_SETBITS_4(sc, BWI_BUS_CONFIG, BWI_BUS_CONFIG_MRM);
   6967   1.1  macallan 		}
   6968   1.1  macallan 	} else {
   6969   1.1  macallan 		/* TODO: PCIE */
   6970   1.1  macallan 	}
   6971   1.1  macallan 
   6972   1.1  macallan 	sc->sc_flags |= BWI_F_BUS_INITED;
   6973   1.1  macallan back:
   6974   1.1  macallan 	return (bwi_regwin_switch(sc, old, NULL));
   6975   1.1  macallan }
   6976   1.1  macallan 
   6977   1.2  macallan static void
   6978   1.1  macallan bwi_get_card_flags(struct bwi_softc *sc)
   6979   1.1  macallan {
   6980   1.1  macallan 	sc->sc_card_flags = bwi_read_sprom(sc, BWI_SPROM_CARD_FLAGS);
   6981   1.1  macallan 	if (sc->sc_card_flags == 0xffff)
   6982   1.1  macallan 		sc->sc_card_flags = 0;
   6983   1.1  macallan 
   6984   1.1  macallan 	if (sc->sc_pci_subvid == PCI_VENDOR_APPLE &&
   6985   1.1  macallan 	    sc->sc_pci_subdid == 0x4e && /* XXX */
   6986   1.1  macallan 	    sc->sc_pci_revid > 0x40)
   6987   1.1  macallan 		sc->sc_card_flags |= BWI_CARD_F_PA_GPIO9;
   6988   1.1  macallan 
   6989   1.2  macallan 	DPRINTF(sc, BWI_DBG_ATTACH, "card flags 0x%04x\n", sc->sc_card_flags);
   6990   1.1  macallan }
   6991   1.1  macallan 
   6992   1.2  macallan static void
   6993   1.1  macallan bwi_get_eaddr(struct bwi_softc *sc, uint16_t eaddr_ofs, uint8_t *eaddr)
   6994   1.1  macallan {
   6995   1.1  macallan 	int i;
   6996   1.1  macallan 
   6997   1.1  macallan 	for (i = 0; i < 3; ++i) {
   6998   1.1  macallan 		*((uint16_t *)eaddr + i) =
   6999   1.1  macallan 		    htobe16(bwi_read_sprom(sc, eaddr_ofs + 2 * i));
   7000   1.1  macallan 	}
   7001   1.1  macallan }
   7002   1.1  macallan 
   7003   1.2  macallan static void
   7004   1.1  macallan bwi_get_clock_freq(struct bwi_softc *sc, struct bwi_clock_freq *freq)
   7005   1.1  macallan {
   7006   1.1  macallan 	struct bwi_regwin *com;
   7007   1.1  macallan 	uint32_t val;
   7008   1.1  macallan 	uint div;
   7009   1.1  macallan 	int src;
   7010   1.1  macallan 
   7011   1.6    cegger 	memset(freq, 0, sizeof(*freq));
   7012   1.1  macallan 	com = &sc->sc_com_regwin;
   7013   1.1  macallan 
   7014   1.1  macallan 	KASSERT(BWI_REGWIN_EXIST(com));
   7015   1.1  macallan 	KASSERT(sc->sc_cur_regwin == com);
   7016   1.1  macallan 	KASSERT(sc->sc_cap & BWI_CAP_CLKMODE);
   7017   1.1  macallan 
   7018   1.1  macallan 	/*
   7019   1.1  macallan 	 * Calculate clock frequency
   7020   1.1  macallan 	 */
   7021   1.1  macallan 	src = -1;
   7022   1.1  macallan 	div = 0;
   7023   1.1  macallan 	if (com->rw_rev < 6) {
   7024   1.1  macallan 		val = (sc->sc_conf_read)(sc, BWI_PCIR_GPIO_OUT);
   7025   1.1  macallan 		if (val & BWI_PCIM_GPIO_OUT_CLKSRC) {
   7026   1.1  macallan 			src = BWI_CLKSRC_PCI;
   7027   1.1  macallan 			div = 64;
   7028   1.1  macallan 		} else {
   7029   1.1  macallan 			src = BWI_CLKSRC_CS_OSC;
   7030   1.1  macallan 			div = 32;
   7031   1.1  macallan 		}
   7032   1.1  macallan 	} else if (com->rw_rev < 10) {
   7033   1.1  macallan 		val = CSR_READ_4(sc, BWI_CLOCK_CTRL);
   7034   1.1  macallan 
   7035   1.1  macallan 		src = __SHIFTOUT(val, BWI_CLOCK_CTRL_CLKSRC);
   7036   1.1  macallan 		if (src == BWI_CLKSRC_LP_OSC)
   7037   1.1  macallan 			div = 1;
   7038   1.1  macallan 		else {
   7039   1.1  macallan 			div = (__SHIFTOUT(val, BWI_CLOCK_CTRL_FDIV) + 1) << 2;
   7040   1.1  macallan 
   7041   1.1  macallan 			/* Unknown source */
   7042   1.1  macallan 			if (src >= BWI_CLKSRC_MAX)
   7043   1.1  macallan 				src = BWI_CLKSRC_CS_OSC;
   7044   1.1  macallan 		}
   7045   1.1  macallan 	} else {
   7046   1.1  macallan 		val = CSR_READ_4(sc, BWI_CLOCK_INFO);
   7047   1.1  macallan 
   7048   1.1  macallan 		src = BWI_CLKSRC_CS_OSC;
   7049   1.1  macallan 		div = (__SHIFTOUT(val, BWI_CLOCK_INFO_FDIV) + 1) << 2;
   7050   1.1  macallan 	}
   7051   1.1  macallan 
   7052   1.1  macallan 	KASSERT(src >= 0 && src < BWI_CLKSRC_MAX);
   7053   1.1  macallan 	KASSERT(div != 0);
   7054   1.1  macallan 
   7055   1.2  macallan 	DPRINTF(sc, BWI_DBG_ATTACH, "clksrc %s\n",
   7056   1.1  macallan 	    src == BWI_CLKSRC_PCI ? "PCI" :
   7057   1.1  macallan 	    (src == BWI_CLKSRC_LP_OSC ? "LP_OSC" : "CS_OSC"));
   7058   1.1  macallan 
   7059   1.1  macallan 	freq->clkfreq_min = bwi_clkfreq[src].freq_min / div;
   7060   1.1  macallan 	freq->clkfreq_max = bwi_clkfreq[src].freq_max / div;
   7061   1.1  macallan 
   7062   1.2  macallan 	DPRINTF(sc, BWI_DBG_ATTACH, "clkfreq min %u, max %u\n",
   7063   1.2  macallan 	    freq->clkfreq_min, freq->clkfreq_max);
   7064   1.1  macallan }
   7065   1.1  macallan 
   7066   1.2  macallan static int
   7067   1.1  macallan bwi_set_clock_mode(struct bwi_softc *sc, enum bwi_clock_mode clk_mode)
   7068   1.1  macallan {
   7069   1.1  macallan 	struct bwi_regwin *old, *com;
   7070   1.1  macallan 	uint32_t clk_ctrl, clk_src;
   7071   1.1  macallan 	int error, pwr_off = 0;
   7072   1.1  macallan 
   7073   1.1  macallan 	com = &sc->sc_com_regwin;
   7074   1.1  macallan 	if (!BWI_REGWIN_EXIST(com))
   7075   1.1  macallan 		return (0);
   7076   1.1  macallan 
   7077   1.1  macallan 	if (com->rw_rev >= 10 || com->rw_rev < 6)
   7078   1.1  macallan 		return (0);
   7079   1.1  macallan 
   7080   1.1  macallan 	/*
   7081   1.1  macallan 	 * For common regwin whose rev is [6, 10), the chip
   7082   1.1  macallan 	 * must be capable to change clock mode.
   7083   1.1  macallan 	 */
   7084   1.1  macallan 	if ((sc->sc_cap & BWI_CAP_CLKMODE) == 0)
   7085   1.1  macallan 		return (0);
   7086   1.1  macallan 
   7087   1.1  macallan 	error = bwi_regwin_switch(sc, com, &old);
   7088   1.1  macallan 	if (error)
   7089   1.1  macallan 		return (error);
   7090   1.1  macallan 
   7091   1.1  macallan 	if (clk_mode == BWI_CLOCK_MODE_FAST)
   7092   1.1  macallan 		bwi_power_on(sc, 0);	/* Don't turn on PLL */
   7093   1.1  macallan 
   7094   1.1  macallan 	clk_ctrl = CSR_READ_4(sc, BWI_CLOCK_CTRL);
   7095   1.1  macallan 	clk_src = __SHIFTOUT(clk_ctrl, BWI_CLOCK_CTRL_CLKSRC);
   7096   1.1  macallan 
   7097   1.1  macallan 	switch (clk_mode) {
   7098   1.1  macallan 	case BWI_CLOCK_MODE_FAST:
   7099   1.1  macallan 		clk_ctrl &= ~BWI_CLOCK_CTRL_SLOW;
   7100   1.1  macallan 		clk_ctrl |= BWI_CLOCK_CTRL_IGNPLL;
   7101   1.1  macallan 		break;
   7102   1.1  macallan 	case BWI_CLOCK_MODE_SLOW:
   7103   1.1  macallan 		clk_ctrl |= BWI_CLOCK_CTRL_SLOW;
   7104   1.1  macallan 		break;
   7105   1.1  macallan 	case BWI_CLOCK_MODE_DYN:
   7106   1.1  macallan 		clk_ctrl &= ~(BWI_CLOCK_CTRL_SLOW |
   7107   1.1  macallan 		    BWI_CLOCK_CTRL_IGNPLL |
   7108   1.1  macallan 		    BWI_CLOCK_CTRL_NODYN);
   7109   1.1  macallan 		if (clk_src != BWI_CLKSRC_CS_OSC) {
   7110   1.1  macallan 			clk_ctrl |= BWI_CLOCK_CTRL_NODYN;
   7111   1.1  macallan 			pwr_off = 1;
   7112   1.1  macallan 		}
   7113   1.1  macallan 		break;
   7114   1.1  macallan 	}
   7115   1.1  macallan 	CSR_WRITE_4(sc, BWI_CLOCK_CTRL, clk_ctrl);
   7116   1.1  macallan 
   7117   1.1  macallan 	if (pwr_off)
   7118   1.1  macallan 		bwi_power_off(sc, 0);	/* Leave PLL as it is */
   7119   1.1  macallan 
   7120   1.1  macallan 	return (bwi_regwin_switch(sc, old, NULL));
   7121   1.1  macallan }
   7122   1.1  macallan 
   7123   1.2  macallan static int
   7124   1.1  macallan bwi_set_clock_delay(struct bwi_softc *sc)
   7125   1.1  macallan {
   7126   1.1  macallan 	struct bwi_regwin *old, *com;
   7127   1.1  macallan 	int error;
   7128   1.1  macallan 
   7129   1.1  macallan 	com = &sc->sc_com_regwin;
   7130   1.1  macallan 	if (!BWI_REGWIN_EXIST(com))
   7131   1.1  macallan 		return (0);
   7132   1.1  macallan 
   7133   1.1  macallan 	error = bwi_regwin_switch(sc, com, &old);
   7134   1.1  macallan 	if (error)
   7135   1.1  macallan 		return (error);
   7136   1.1  macallan 
   7137   1.1  macallan 	if (sc->sc_bbp_id == BWI_BBPID_BCM4321) {
   7138   1.1  macallan 		if (sc->sc_bbp_rev == 0)
   7139   1.1  macallan 			CSR_WRITE_4(sc, BWI_CONTROL, BWI_CONTROL_MAGIC0);
   7140   1.1  macallan 		else if (sc->sc_bbp_rev == 1)
   7141   1.1  macallan 			CSR_WRITE_4(sc, BWI_CONTROL, BWI_CONTROL_MAGIC1);
   7142   1.1  macallan 	}
   7143   1.1  macallan 
   7144   1.1  macallan 	if (sc->sc_cap & BWI_CAP_CLKMODE) {
   7145   1.1  macallan 		if (com->rw_rev >= 10)
   7146   1.1  macallan 			CSR_FILT_SETBITS_4(sc, BWI_CLOCK_INFO, 0xffff, 0x40000);
   7147   1.1  macallan 		else {
   7148   1.1  macallan 			struct bwi_clock_freq freq;
   7149   1.1  macallan 
   7150   1.1  macallan 			bwi_get_clock_freq(sc, &freq);
   7151   1.1  macallan 			CSR_WRITE_4(sc, BWI_PLL_ON_DELAY,
   7152   1.1  macallan 			    howmany(freq.clkfreq_max * 150, 1000000));
   7153   1.1  macallan 			CSR_WRITE_4(sc, BWI_FREQ_SEL_DELAY,
   7154   1.1  macallan 			    howmany(freq.clkfreq_max * 15, 1000000));
   7155   1.1  macallan 		}
   7156   1.1  macallan 	}
   7157   1.1  macallan 
   7158   1.1  macallan 	return (bwi_regwin_switch(sc, old, NULL));
   7159   1.1  macallan }
   7160   1.1  macallan 
   7161   1.2  macallan static int
   7162   1.1  macallan bwi_init(struct ifnet *ifp)
   7163   1.1  macallan {
   7164   1.1  macallan 	struct bwi_softc *sc = ifp->if_softc;
   7165   1.1  macallan 
   7166   1.1  macallan 	bwi_init_statechg(sc, 1);
   7167   1.1  macallan 
   7168   1.1  macallan 	return (0);
   7169   1.1  macallan }
   7170   1.1  macallan 
   7171   1.2  macallan static void
   7172   1.1  macallan bwi_init_statechg(struct bwi_softc *sc, int statechg)
   7173   1.1  macallan {
   7174   1.1  macallan 	struct ieee80211com *ic = &sc->sc_ic;
   7175   1.2  macallan 	struct ifnet *ifp = &sc->sc_if;
   7176   1.1  macallan 	struct bwi_mac *mac;
   7177   1.1  macallan 	int error;
   7178   1.1  macallan 
   7179   1.2  macallan 	DPRINTF(sc, BWI_DBG_MISC, "%s\n", __func__);
   7180   1.1  macallan 
   7181   1.2  macallan 	bwi_stop(ifp, statechg);
   7182   1.1  macallan 
   7183   1.1  macallan 	/* power on cardbus socket */
   7184   1.1  macallan 	if (sc->sc_enable != NULL)
   7185   1.2  macallan 		(sc->sc_enable)(sc);
   7186   1.1  macallan 
   7187   1.1  macallan 	bwi_bbp_power_on(sc, BWI_CLOCK_MODE_FAST);
   7188   1.1  macallan 
   7189   1.1  macallan 	/* TODO: 2 MAC */
   7190   1.1  macallan 
   7191   1.1  macallan 	mac = &sc->sc_mac[0];
   7192   1.1  macallan 	error = bwi_regwin_switch(sc, &mac->mac_regwin, NULL);
   7193   1.1  macallan 	if (error)
   7194   1.1  macallan 		goto back;
   7195   1.1  macallan 
   7196   1.1  macallan 	error = bwi_mac_init(mac);
   7197   1.1  macallan 	if (error)
   7198   1.1  macallan 		goto back;
   7199   1.1  macallan 
   7200   1.1  macallan 	bwi_bbp_power_on(sc, BWI_CLOCK_MODE_DYN);
   7201   1.1  macallan 
   7202   1.2  macallan 	IEEE80211_ADDR_COPY(ic->ic_myaddr, CLLADDR(ifp->if_sadl));
   7203   1.1  macallan 
   7204   1.1  macallan 	bwi_set_bssid(sc, bwi_zero_addr);	/* Clear BSSID */
   7205   1.1  macallan 	bwi_set_addr_filter(sc, BWI_ADDR_FILTER_MYADDR, ic->ic_myaddr);
   7206   1.1  macallan 
   7207   1.1  macallan 	bwi_mac_reset_hwkeys(mac);
   7208   1.1  macallan 
   7209   1.1  macallan 	if ((mac->mac_flags & BWI_MAC_F_HAS_TXSTATS) == 0) {
   7210   1.1  macallan 		int i;
   7211   1.1  macallan 
   7212   1.1  macallan #define NRETRY	1000
   7213   1.1  macallan 		/*
   7214   1.1  macallan 		 * Drain any possible pending TX status
   7215   1.1  macallan 		 */
   7216   1.1  macallan 		for (i = 0; i < NRETRY; ++i) {
   7217   1.1  macallan 			if ((CSR_READ_4(sc, BWI_TXSTATUS_0) &
   7218   1.1  macallan 			     BWI_TXSTATUS_0_MORE) == 0)
   7219   1.1  macallan 				break;
   7220   1.1  macallan 			CSR_READ_4(sc, BWI_TXSTATUS_1);
   7221   1.1  macallan 		}
   7222   1.1  macallan 		if (i == NRETRY)
   7223  1.10    cegger 			aprint_error_dev(sc->sc_dev,
   7224   1.2  macallan 			    "can't drain TX status\n");
   7225   1.1  macallan #undef NRETRY
   7226   1.1  macallan 	}
   7227   1.1  macallan 
   7228   1.1  macallan 	if (mac->mac_phy.phy_mode == IEEE80211_MODE_11G)
   7229   1.1  macallan 		bwi_mac_updateslot(mac, 1);
   7230   1.1  macallan 
   7231   1.1  macallan 	/* Start MAC */
   7232   1.1  macallan 	error = bwi_mac_start(mac);
   7233   1.1  macallan 	if (error)
   7234   1.1  macallan 		goto back;
   7235   1.1  macallan 
   7236   1.1  macallan 	/* Enable intrs */
   7237   1.1  macallan 	bwi_enable_intrs(sc, BWI_INIT_INTRS);
   7238   1.1  macallan 
   7239   1.1  macallan 	ifp->if_flags |= IFF_RUNNING;
   7240   1.1  macallan 	ifp->if_flags &= ~IFF_OACTIVE;
   7241   1.1  macallan 
   7242   1.1  macallan 	if (statechg) {
   7243   1.1  macallan 		if (ic->ic_opmode != IEEE80211_M_MONITOR) {
   7244   1.2  macallan 			/* [TRC: XXX OpenBSD omits this conditional.] */
   7245   1.2  macallan 			if (ic->ic_roaming != IEEE80211_ROAMING_MANUAL)
   7246   1.2  macallan 				ieee80211_new_state(ic, IEEE80211_S_SCAN, -1);
   7247   1.1  macallan 		} else {
   7248   1.1  macallan 			ieee80211_new_state(ic, IEEE80211_S_RUN, -1);
   7249   1.1  macallan 		}
   7250   1.1  macallan 	} else {
   7251   1.1  macallan 		ieee80211_new_state(ic, ic->ic_state, -1);
   7252   1.1  macallan 	}
   7253   1.1  macallan 
   7254   1.1  macallan back:
   7255   1.1  macallan 	if (error)
   7256   1.2  macallan 		bwi_stop(ifp, 1);
   7257   1.1  macallan 	else
   7258   1.2  macallan 		/* [TRC: XXX DragonFlyBD uses ifp->if_start(ifp).] */
   7259   1.1  macallan 		bwi_start(ifp);
   7260   1.1  macallan }
   7261   1.1  macallan 
   7262   1.2  macallan static int
   7263   1.1  macallan bwi_ioctl(struct ifnet *ifp, u_long cmd, void *data)
   7264   1.1  macallan {
   7265   1.1  macallan 	struct bwi_softc *sc = ifp->if_softc;
   7266   1.1  macallan 	struct ieee80211com *ic = &sc->sc_ic;
   7267   1.1  macallan 	int s, error = 0;
   7268   1.2  macallan 
   7269   1.2  macallan 	/* [TRC: XXX Superstitiously cargo-culted from wi(4).] */
   7270  1.10    cegger 	if (!device_is_active(sc->sc_dev))
   7271   1.2  macallan 		return (ENXIO);
   7272   1.1  macallan 
   7273   1.1  macallan 	s = splnet();
   7274   1.1  macallan 
   7275   1.1  macallan 	switch (cmd) {
   7276   1.1  macallan 	case SIOCSIFFLAGS:
   7277   1.5      cube 		if ((error = ifioctl_common(ifp, cmd, data)) != 0)
   7278   1.5      cube 			break;
   7279   1.2  macallan 		if ((ifp->if_flags & (IFF_UP | IFF_RUNNING)) ==
   7280   1.2  macallan 		    (IFF_UP | IFF_RUNNING)) {
   7281   1.2  macallan 			struct bwi_mac *mac;
   7282   1.2  macallan 			int promisc = -1;
   7283   1.2  macallan 
   7284   1.2  macallan 			KASSERT(sc->sc_cur_regwin->rw_type ==
   7285   1.2  macallan 			    BWI_REGWIN_T_MAC);
   7286   1.2  macallan 			mac = (struct bwi_mac *)sc->sc_cur_regwin;
   7287   1.2  macallan 
   7288   1.2  macallan 			if ((ifp->if_flags & IFF_PROMISC) &&
   7289   1.2  macallan 			    (sc->sc_flags & BWI_F_PROMISC) == 0) {
   7290   1.2  macallan 				promisc = 1;
   7291   1.2  macallan 				sc->sc_flags |= BWI_F_PROMISC;
   7292   1.2  macallan 			} else if ((ifp->if_flags & IFF_PROMISC) == 0 &&
   7293   1.2  macallan 				   (sc->sc_flags & BWI_F_PROMISC)) {
   7294   1.2  macallan 				promisc = 0;
   7295   1.2  macallan 				sc->sc_flags &= ~BWI_F_PROMISC;
   7296   1.2  macallan 			}
   7297   1.2  macallan 
   7298   1.2  macallan 			if (promisc >= 0)
   7299   1.2  macallan 				bwi_mac_set_promisc(mac, promisc);
   7300   1.2  macallan 		}
   7301   1.2  macallan 
   7302   1.1  macallan 		if (ifp->if_flags & IFF_UP) {
   7303   1.2  macallan 			if (!(ifp->if_flags & IFF_RUNNING))
   7304   1.1  macallan 				bwi_init(ifp);
   7305   1.1  macallan 		} else {
   7306   1.1  macallan 			if (ifp->if_flags & IFF_RUNNING)
   7307   1.2  macallan 				bwi_stop(ifp, 1);
   7308   1.1  macallan 		}
   7309   1.1  macallan 		break;
   7310   1.1  macallan 
   7311   1.2  macallan 	case SIOCADDMULTI:
   7312   1.2  macallan 	case SIOCDELMULTI:
   7313   1.2  macallan 		/* [TRC: Several other drivers appear to have this
   7314   1.2  macallan 		   copied & pasted, so I'm following suit.] */
   7315   1.2  macallan 		/* XXX no h/w multicast filter? --dyoung */
   7316   1.2  macallan 		if ((error = ether_ioctl(ifp, cmd, data)) == ENETRESET) {
   7317   1.2  macallan 			/* setup multicast filter, etc */
   7318   1.1  macallan 			error = 0;
   7319   1.2  macallan 		}
   7320   1.1  macallan 		break;
   7321   1.2  macallan 
   7322   1.1  macallan 	case SIOCS80211CHANNEL:
   7323   1.2  macallan 		/* [TRC: Pilfered from OpenBSD.  No clue whether it works.] */
   7324   1.1  macallan 		/* allow fast channel switching in monitor mode */
   7325   1.2  macallan 		error = ieee80211_ioctl(ic, cmd, data);
   7326   1.1  macallan 		if (error == ENETRESET &&
   7327   1.1  macallan 		    ic->ic_opmode == IEEE80211_M_MONITOR) {
   7328   1.1  macallan 			if ((ifp->if_flags & (IFF_UP | IFF_RUNNING)) ==
   7329   1.1  macallan 			    (IFF_UP | IFF_RUNNING)) {
   7330   1.2  macallan 				/* [TRC: XXX ????] */
   7331   1.1  macallan 				ic->ic_bss->ni_chan = ic->ic_ibss_chan;
   7332   1.2  macallan 				ic->ic_curchan = ic->ic_ibss_chan;
   7333   1.2  macallan 				bwi_set_chan(sc, ic->ic_bss->ni_chan);
   7334   1.1  macallan 			}
   7335   1.1  macallan 			error = 0;
   7336   1.1  macallan 		}
   7337   1.1  macallan 		break;
   7338   1.2  macallan 
   7339   1.1  macallan 	default:
   7340   1.2  macallan 		error = ieee80211_ioctl(ic, cmd, data);
   7341   1.1  macallan 		break;
   7342   1.1  macallan 	}
   7343   1.1  macallan 
   7344   1.1  macallan 	if (error == ENETRESET) {
   7345   1.1  macallan 		if ((ifp->if_flags & (IFF_UP | IFF_RUNNING)) ==
   7346   1.2  macallan 		    (IFF_UP | IFF_RUNNING) &&
   7347   1.2  macallan 		    /* [TRC: XXX Superstitiously cargo-culted from iwi(4). */
   7348   1.2  macallan 		    (ic->ic_roaming != IEEE80211_ROAMING_MANUAL))
   7349   1.1  macallan 			bwi_init(ifp);
   7350   1.1  macallan 		error = 0;
   7351   1.1  macallan 	}
   7352   1.1  macallan 
   7353   1.1  macallan 	splx(s);
   7354   1.1  macallan 
   7355   1.1  macallan 	return (error);
   7356   1.1  macallan }
   7357   1.1  macallan 
   7358   1.2  macallan static void
   7359   1.1  macallan bwi_start(struct ifnet *ifp)
   7360   1.1  macallan {
   7361   1.1  macallan 	struct bwi_softc *sc = ifp->if_softc;
   7362   1.1  macallan 	struct ieee80211com *ic = &sc->sc_ic;
   7363   1.1  macallan 	struct bwi_txbuf_data *tbd = &sc->sc_tx_bdata[BWI_TX_DATA_RING];
   7364   1.1  macallan 	int trans, idx;
   7365   1.1  macallan 
   7366   1.2  macallan 	/* [TRC: XXX I'm not sure under which conditions we're actually
   7367   1.2  macallan 	   supposed to refuse to start, so I'm copying what OpenBSD and
   7368   1.2  macallan 	   DragonFlyBSD do, even if no one else on NetBSD does it. */
   7369   1.2  macallan 	if ((ifp->if_flags & IFF_OACTIVE) ||
   7370   1.2  macallan 	    (ifp->if_flags & IFF_RUNNING) == 0)
   7371   1.1  macallan 		return;
   7372   1.1  macallan 
   7373   1.1  macallan 	trans = 0;
   7374   1.1  macallan 	idx = tbd->tbd_idx;
   7375   1.1  macallan 
   7376   1.1  macallan 	while (tbd->tbd_buf[idx].tb_mbuf == NULL) {
   7377   1.1  macallan 		struct ieee80211_frame *wh;
   7378   1.1  macallan 		struct ieee80211_node *ni;
   7379   1.1  macallan 		struct mbuf *m;
   7380   1.1  macallan 		int mgt_pkt = 0;
   7381   1.1  macallan 
   7382   1.2  macallan 		IF_DEQUEUE(&ic->ic_mgtq, m);
   7383   1.1  macallan 		if (m != NULL) {
   7384   1.1  macallan 			ni = (struct ieee80211_node *)m->m_pkthdr.rcvif;
   7385   1.1  macallan 			m->m_pkthdr.rcvif = NULL;
   7386   1.1  macallan 
   7387   1.1  macallan 			mgt_pkt = 1;
   7388   1.1  macallan 		} else {
   7389   1.1  macallan 			struct ether_header *eh;
   7390   1.1  macallan 
   7391   1.1  macallan 			if (ic->ic_state != IEEE80211_S_RUN)
   7392   1.1  macallan 				break;
   7393   1.1  macallan 
   7394   1.2  macallan 			IFQ_DEQUEUE(&ifp->if_snd, m);
   7395   1.1  macallan 			if (m == NULL)
   7396   1.1  macallan 				break;
   7397   1.1  macallan 
   7398   1.1  macallan 			if (m->m_len < sizeof(*eh)) {
   7399   1.1  macallan 				m = m_pullup(m, sizeof(*eh));
   7400   1.1  macallan 				if (m == NULL) {
   7401   1.1  macallan 					ifp->if_oerrors++;
   7402   1.1  macallan 					continue;
   7403   1.1  macallan 				}
   7404   1.1  macallan 			}
   7405   1.1  macallan 			eh = mtod(m, struct ether_header *);
   7406   1.1  macallan 
   7407   1.1  macallan 			ni = ieee80211_find_txnode(ic, eh->ether_dhost);
   7408   1.1  macallan 			if (ni == NULL) {
   7409   1.2  macallan 				ifp->if_oerrors++;
   7410   1.1  macallan 				m_freem(m);
   7411   1.2  macallan 				continue;
   7412   1.2  macallan 			}
   7413   1.2  macallan 
   7414   1.2  macallan 			/* [TRC: XXX Superstitiously cargo-culted from
   7415   1.2  macallan 			   ath(4) and wi(4).] */
   7416   1.2  macallan 			if ((ni->ni_flags & IEEE80211_NODE_PWR_MGT) &&
   7417   1.2  macallan 			    (m->m_flags & M_PWR_SAV) == 0) {
   7418   1.2  macallan 				ieee80211_pwrsave(ic, ni, m);
   7419   1.2  macallan 				ieee80211_free_node(ni);
   7420   1.2  macallan 				continue;
   7421   1.2  macallan 			}
   7422   1.2  macallan 
   7423   1.2  macallan 			/* [TRC: XXX I *think* we're supposed to do
   7424   1.2  macallan 			   this, but honestly I have no clue.  We don't
   7425   1.2  macallan 			   use M_WME_GETAC, so...] */
   7426   1.2  macallan 			if (ieee80211_classify(ic, m, ni)) {
   7427   1.2  macallan 				/* [TRC: XXX What debug flag?] */
   7428   1.2  macallan 				DPRINTF(sc, BWI_DBG_MISC,
   7429   1.2  macallan 				    "%s: discard, classification failure\n",
   7430   1.2  macallan 				    __func__);
   7431   1.1  macallan 				ifp->if_oerrors++;
   7432   1.2  macallan 				m_freem(m);
   7433   1.2  macallan 				ieee80211_free_node(ni);
   7434   1.1  macallan 				continue;
   7435   1.1  macallan 			}
   7436   1.1  macallan 
   7437   1.2  macallan 			/* [TRC: XXX wi(4) and awi(4) do this; iwi(4)
   7438   1.2  macallan 			   doesn't.] */
   7439   1.2  macallan 			ifp->if_opackets++;
   7440   1.2  macallan 
   7441   1.2  macallan 			/* [TRC: XXX When should the packet be
   7442   1.2  macallan 			   filtered?  Different drivers appear to do it
   7443   1.2  macallan 			   at different times.] */
   7444   1.1  macallan 			/* TODO: PS */
   7445  1.15     joerg 			bpf_mtap(ifp, m);
   7446   1.2  macallan 			m = ieee80211_encap(ic, m, ni);
   7447   1.2  macallan 			if (m == NULL) {
   7448   1.2  macallan 				ifp->if_oerrors++;
   7449   1.2  macallan 				ieee80211_free_node(ni);
   7450   1.1  macallan 				continue;
   7451   1.2  macallan 			}
   7452   1.1  macallan 		}
   7453  1.15     joerg 		bpf_mtap3(ic->ic_rawbpf, m);
   7454   1.2  macallan 
   7455   1.1  macallan 		wh = mtod(m, struct ieee80211_frame *);
   7456   1.2  macallan 		/* [TRC: XXX What about ic->ic_flags & IEEE80211_F_PRIVACY?] */
   7457   1.2  macallan 		if (wh->i_fc[1] & IEEE80211_FC1_WEP) {
   7458   1.2  macallan 			if (ieee80211_crypto_encap(ic, ni, m) == NULL) {
   7459   1.2  macallan 				ifp->if_oerrors++;
   7460   1.2  macallan 				m_freem(m);
   7461   1.2  macallan 				ieee80211_free_node(ni);
   7462   1.2  macallan 				continue;
   7463   1.2  macallan 			}
   7464   1.1  macallan 		}
   7465   1.2  macallan 		wh = NULL;	/* [TRC: XXX Huh?] */
   7466   1.1  macallan 
   7467   1.2  macallan 		if (bwi_encap(sc, idx, m, &ni, mgt_pkt) != 0) {
   7468   1.1  macallan 			/* 'm' is freed in bwi_encap() if we reach here */
   7469   1.2  macallan 			ifp->if_oerrors++;
   7470   1.1  macallan 			if (ni != NULL)
   7471   1.2  macallan 				ieee80211_free_node(ni);
   7472   1.1  macallan 			continue;
   7473   1.1  macallan 		}
   7474   1.1  macallan 
   7475   1.1  macallan 		trans = 1;
   7476   1.1  macallan 		tbd->tbd_used++;
   7477   1.1  macallan 		idx = (idx + 1) % BWI_TX_NDESC;
   7478   1.1  macallan 
   7479   1.1  macallan 		if (tbd->tbd_used + BWI_TX_NSPRDESC >= BWI_TX_NDESC) {
   7480   1.1  macallan 			ifp->if_flags |= IFF_OACTIVE;
   7481   1.1  macallan 			break;
   7482   1.1  macallan 		}
   7483   1.1  macallan 	}
   7484   1.1  macallan 	tbd->tbd_idx = idx;
   7485   1.1  macallan 
   7486   1.1  macallan 	if (trans)
   7487   1.1  macallan 		sc->sc_tx_timer = 5;
   7488   1.1  macallan 	ifp->if_timer = 1;
   7489   1.1  macallan }
   7490   1.1  macallan 
   7491   1.2  macallan static void
   7492   1.1  macallan bwi_watchdog(struct ifnet *ifp)
   7493   1.1  macallan {
   7494   1.1  macallan 	struct bwi_softc *sc = ifp->if_softc;
   7495   1.1  macallan 
   7496   1.1  macallan 	ifp->if_timer = 0;
   7497   1.1  macallan 
   7498   1.2  macallan 	if ((ifp->if_flags & IFF_RUNNING) == 0 ||
   7499  1.10    cegger 	    !device_is_active(sc->sc_dev))
   7500   1.1  macallan 		return;
   7501   1.1  macallan 
   7502   1.1  macallan 	if (sc->sc_tx_timer) {
   7503   1.1  macallan 		if (--sc->sc_tx_timer == 0) {
   7504  1.10    cegger 			aprint_error_dev(sc->sc_dev, "device timeout\n");
   7505   1.1  macallan 			ifp->if_oerrors++;
   7506   1.1  macallan 			/* TODO */
   7507   1.2  macallan 			/* [TRC: XXX TODO what?  Stop the device?
   7508   1.2  macallan 			   Bring it down?  iwi(4) does this.] */
   7509   1.1  macallan 		} else
   7510   1.1  macallan 			ifp->if_timer = 1;
   7511   1.1  macallan 	}
   7512   1.1  macallan 
   7513   1.2  macallan 	ieee80211_watchdog(&sc->sc_ic);
   7514   1.1  macallan }
   7515   1.1  macallan 
   7516   1.2  macallan static void
   7517   1.2  macallan bwi_stop(struct ifnet *ifp, int state_chg)
   7518   1.1  macallan {
   7519   1.2  macallan 	struct bwi_softc *sc = ifp->if_softc;
   7520   1.1  macallan 	struct ieee80211com *ic = &sc->sc_ic;
   7521   1.1  macallan 	struct bwi_mac *mac;
   7522   1.1  macallan 	int i, error, pwr_off = 0;
   7523   1.1  macallan 
   7524   1.2  macallan 	DPRINTF(sc, BWI_DBG_MISC, "%s\n", __func__);
   7525   1.1  macallan 
   7526   1.1  macallan 	if (state_chg)
   7527   1.1  macallan 		ieee80211_new_state(ic, IEEE80211_S_INIT, -1);
   7528   1.1  macallan 	else
   7529   1.1  macallan 		bwi_newstate_begin(sc, IEEE80211_S_INIT);
   7530   1.1  macallan 
   7531   1.1  macallan 	if (ifp->if_flags & IFF_RUNNING) {
   7532   1.1  macallan 		KASSERT(sc->sc_cur_regwin->rw_type == BWI_REGWIN_T_MAC);
   7533   1.1  macallan 		mac = (struct bwi_mac *)sc->sc_cur_regwin;
   7534   1.1  macallan 
   7535   1.1  macallan 		bwi_disable_intrs(sc, BWI_ALL_INTRS);
   7536   1.1  macallan 		CSR_READ_4(sc, BWI_MAC_INTR_MASK);
   7537   1.1  macallan 		bwi_mac_stop(mac);
   7538   1.1  macallan 	}
   7539   1.1  macallan 
   7540   1.1  macallan 	for (i = 0; i < sc->sc_nmac; ++i) {
   7541   1.1  macallan 		struct bwi_regwin *old_rw;
   7542   1.1  macallan 
   7543   1.1  macallan 		mac = &sc->sc_mac[i];
   7544   1.1  macallan 		if ((mac->mac_flags & BWI_MAC_F_INITED) == 0)
   7545   1.1  macallan 			continue;
   7546   1.1  macallan 
   7547   1.1  macallan 		error = bwi_regwin_switch(sc, &mac->mac_regwin, &old_rw);
   7548   1.1  macallan 		if (error)
   7549   1.1  macallan 			continue;
   7550   1.1  macallan 
   7551   1.1  macallan 		bwi_mac_shutdown(mac);
   7552   1.1  macallan 		pwr_off = 1;
   7553   1.1  macallan 
   7554   1.1  macallan 		bwi_regwin_switch(sc, old_rw, NULL);
   7555   1.1  macallan 	}
   7556   1.1  macallan 
   7557   1.1  macallan 	if (pwr_off)
   7558   1.1  macallan 		bwi_bbp_power_off(sc);
   7559   1.1  macallan 
   7560   1.1  macallan 	sc->sc_tx_timer = 0;
   7561   1.1  macallan 	ifp->if_timer = 0;
   7562   1.1  macallan 	ifp->if_flags &= ~(IFF_RUNNING | IFF_OACTIVE);
   7563   1.1  macallan 
   7564   1.1  macallan 	/* power off cardbus socket */
   7565   1.1  macallan 	if (sc->sc_disable)
   7566   1.2  macallan 		(sc->sc_disable)(sc);
   7567   1.2  macallan 
   7568   1.2  macallan 	return;
   7569   1.2  macallan }
   7570   1.2  macallan 
   7571   1.2  macallan static void
   7572   1.2  macallan bwi_newstate_begin(struct bwi_softc *sc, enum ieee80211_state nstate)
   7573   1.2  macallan {
   7574   1.2  macallan 	callout_stop(&sc->sc_scan_ch);
   7575   1.2  macallan 	callout_stop(&sc->sc_calib_ch);
   7576   1.1  macallan 
   7577   1.2  macallan 	bwi_led_newstate(sc, nstate);
   7578   1.2  macallan 
   7579   1.2  macallan 	if (nstate == IEEE80211_S_INIT)
   7580   1.2  macallan 		sc->sc_txpwrcb_type = BWI_TXPWR_INIT;
   7581   1.1  macallan }
   7582   1.1  macallan 
   7583   1.2  macallan static int
   7584   1.1  macallan bwi_newstate(struct ieee80211com *ic, enum ieee80211_state nstate, int arg)
   7585   1.1  macallan {
   7586   1.1  macallan 	struct bwi_softc *sc = ic->ic_ifp->if_softc;
   7587   1.1  macallan 	struct ieee80211_node *ni;
   7588   1.1  macallan 	int error;
   7589   1.1  macallan 
   7590   1.2  macallan 	/* [TRC: XXX amrr] */
   7591   1.2  macallan 	callout_stop(&sc->sc_amrr_ch);
   7592   1.1  macallan 
   7593   1.1  macallan 	bwi_newstate_begin(sc, nstate);
   7594   1.1  macallan 
   7595   1.1  macallan 	if (nstate == IEEE80211_S_INIT)
   7596   1.1  macallan 		goto back;
   7597   1.1  macallan 
   7598   1.2  macallan 	/* [TRC: XXX What channel do we set this to? */
   7599   1.2  macallan 	error = bwi_set_chan(sc, ic->ic_curchan);
   7600   1.1  macallan 	if (error) {
   7601  1.10    cegger 		aprint_error_dev(sc->sc_dev, "can't set channel to %u\n",
   7602   1.2  macallan 		    ieee80211_chan2ieee(ic, ic->ic_curchan));
   7603   1.1  macallan 		return (error);
   7604   1.1  macallan 	}
   7605   1.1  macallan 
   7606   1.1  macallan 	if (ic->ic_opmode == IEEE80211_M_MONITOR) {
   7607   1.1  macallan 		/* Nothing to do */
   7608   1.1  macallan 	} else if (nstate == IEEE80211_S_RUN) {
   7609   1.1  macallan 		struct bwi_mac *mac;
   7610   1.1  macallan 
   7611   1.1  macallan 		ni = ic->ic_bss;
   7612   1.1  macallan 
   7613   1.1  macallan 		bwi_set_bssid(sc, ic->ic_bss->ni_bssid);
   7614   1.1  macallan 
   7615   1.1  macallan 		KASSERT(sc->sc_cur_regwin->rw_type == BWI_REGWIN_T_MAC);
   7616   1.1  macallan 		mac = (struct bwi_mac *)sc->sc_cur_regwin;
   7617   1.1  macallan 
   7618   1.1  macallan 		/* Initial TX power calibration */
   7619   1.1  macallan 		bwi_mac_calibrate_txpower(mac, BWI_TXPWR_INIT);
   7620   1.1  macallan #ifdef notyet
   7621   1.1  macallan 		sc->sc_txpwrcb_type = BWI_TXPWR_FORCE;
   7622   1.1  macallan #else
   7623   1.1  macallan 		sc->sc_txpwrcb_type = BWI_TXPWR_CALIB;
   7624   1.1  macallan #endif
   7625   1.2  macallan 		/* [TRC: XXX amrr] */
   7626   1.1  macallan 		if (ic->ic_opmode == IEEE80211_M_STA) {
   7627   1.1  macallan 			/* fake a join to init the tx rate */
   7628   1.2  macallan 			bwi_newassoc(ni, 1);
   7629   1.1  macallan 		}
   7630   1.1  macallan 
   7631   1.1  macallan 		if (ic->ic_opmode != IEEE80211_M_MONITOR) {
   7632   1.1  macallan 			/* start automatic rate control timer */
   7633   1.1  macallan 			if (ic->ic_fixed_rate == -1)
   7634   1.2  macallan 				callout_schedule(&sc->sc_amrr_ch, hz / 2);
   7635   1.1  macallan 		}
   7636   1.1  macallan 	} else
   7637   1.1  macallan 		bwi_set_bssid(sc, bwi_zero_addr);
   7638   1.1  macallan 
   7639   1.1  macallan back:
   7640   1.2  macallan 	error = (sc->sc_newstate)(ic, nstate, arg);
   7641   1.1  macallan 
   7642   1.1  macallan 	if (nstate == IEEE80211_S_SCAN) {
   7643   1.2  macallan 		callout_schedule(&sc->sc_scan_ch,
   7644   1.2  macallan 		    (sc->sc_dwell_time * hz) / 1000);
   7645   1.1  macallan 	} else if (nstate == IEEE80211_S_RUN) {
   7646   1.1  macallan 		/* XXX 15 seconds */
   7647   1.2  macallan 		callout_schedule(&sc->sc_calib_ch, hz);
   7648   1.1  macallan 	}
   7649   1.1  macallan 
   7650   1.1  macallan 	return (error);
   7651   1.1  macallan }
   7652   1.1  macallan 
   7653   1.2  macallan static int
   7654   1.1  macallan bwi_media_change(struct ifnet *ifp)
   7655   1.1  macallan {
   7656   1.1  macallan 	int error;
   7657   1.1  macallan 
   7658   1.1  macallan 	error = ieee80211_media_change(ifp);
   7659   1.1  macallan 	if (error != ENETRESET)
   7660   1.1  macallan 		return (error);
   7661   1.1  macallan 
   7662   1.1  macallan 	if ((ifp->if_flags & (IFF_UP | IFF_RUNNING)) == (IFF_UP | IFF_RUNNING))
   7663   1.1  macallan 		bwi_init(ifp);
   7664   1.1  macallan 
   7665   1.1  macallan 	return (0);
   7666   1.1  macallan }
   7667   1.1  macallan 
   7668   1.2  macallan /* [TRC: XXX amrr] */
   7669   1.2  macallan static void
   7670   1.1  macallan bwi_iter_func(void *arg, struct ieee80211_node *ni)
   7671   1.1  macallan {
   7672   1.1  macallan 	struct bwi_softc *sc = arg;
   7673   1.1  macallan 	struct bwi_node *bn = (struct bwi_node *)ni;
   7674   1.1  macallan 
   7675   1.1  macallan 	ieee80211_amrr_choose(&sc->sc_amrr, ni, &bn->amn);
   7676   1.1  macallan }
   7677   1.1  macallan 
   7678   1.2  macallan static void
   7679   1.1  macallan bwi_amrr_timeout(void *arg)
   7680   1.1  macallan {
   7681   1.1  macallan 	struct bwi_softc *sc = arg;
   7682   1.1  macallan 	struct ieee80211com *ic = &sc->sc_ic;
   7683   1.1  macallan 
   7684   1.1  macallan 	if (ic->ic_opmode == IEEE80211_M_STA)
   7685   1.1  macallan 		bwi_iter_func(sc, ic->ic_bss);
   7686   1.1  macallan 	else
   7687   1.2  macallan 		/* [TRC: XXX I'm making a wild guess about what to
   7688   1.2  macallan 		   supply for the node table.] */
   7689   1.2  macallan 		ieee80211_iterate_nodes(&ic->ic_sta, bwi_iter_func, sc);
   7690   1.1  macallan 
   7691   1.2  macallan 	callout_schedule(&sc->sc_amrr_ch, hz / 2);
   7692   1.1  macallan }
   7693   1.1  macallan 
   7694   1.2  macallan static void
   7695   1.2  macallan bwi_newassoc(struct ieee80211_node *ni, int isnew)
   7696   1.1  macallan {
   7697   1.2  macallan 	struct ieee80211com *ic = ni->ni_ic;
   7698   1.2  macallan 	struct bwi_softc *sc = ic->ic_ifp->if_softc;
   7699   1.1  macallan 	int i;
   7700   1.1  macallan 
   7701   1.2  macallan 	DPRINTF(sc, BWI_DBG_STATION, "%s\n", __func__);
   7702   1.1  macallan 
   7703   1.1  macallan 	ieee80211_amrr_node_init(&sc->sc_amrr, &((struct bwi_node *)ni)->amn);
   7704   1.1  macallan 
   7705   1.1  macallan 	/* set rate to some reasonable initial value */
   7706   1.1  macallan 	for (i = ni->ni_rates.rs_nrates - 1;
   7707   1.1  macallan 	    i > 0 && (ni->ni_rates.rs_rates[i] & IEEE80211_RATE_VAL) > 72;
   7708   1.1  macallan 	    i--);
   7709   1.1  macallan 
   7710   1.1  macallan 	ni->ni_txrate = i;
   7711   1.1  macallan }
   7712   1.1  macallan 
   7713   1.2  macallan static struct ieee80211_node *
   7714   1.2  macallan bwi_node_alloc(struct ieee80211_node_table *nt)
   7715   1.2  macallan {
   7716   1.2  macallan 	struct bwi_node *bn;
   7717   1.2  macallan 
   7718   1.2  macallan 	bn = malloc(sizeof(struct bwi_node), M_80211_NODE, M_NOWAIT | M_ZERO);
   7719   1.2  macallan 
   7720   1.2  macallan 	return ((struct ieee80211_node *)bn);
   7721   1.2  macallan }
   7722   1.2  macallan /* [TRC: XXX amrr end] */
   7723   1.2  macallan 
   7724   1.2  macallan static int
   7725   1.1  macallan bwi_dma_alloc(struct bwi_softc *sc)
   7726   1.1  macallan {
   7727   1.1  macallan 	int error, i, has_txstats;
   7728   1.2  macallan 	/* [TRC: XXX DragonFlyBSD adjusts the low address for different
   7729   1.2  macallan 	   bus spaces.  Should we?] */
   7730   1.1  macallan 	bus_size_t tx_ring_sz, rx_ring_sz, desc_sz = 0;
   7731   1.1  macallan 	uint32_t txrx_ctrl_step = 0;
   7732   1.1  macallan 
   7733   1.1  macallan 	has_txstats = 0;
   7734   1.1  macallan 	for (i = 0; i < sc->sc_nmac; ++i) {
   7735   1.1  macallan 		if (sc->sc_mac[i].mac_flags & BWI_MAC_F_HAS_TXSTATS) {
   7736   1.1  macallan 			has_txstats = 1;
   7737   1.1  macallan 			break;
   7738   1.1  macallan 		}
   7739   1.1  macallan 	}
   7740   1.1  macallan 
   7741   1.1  macallan 	switch (sc->sc_bus_space) {
   7742   1.1  macallan 	case BWI_BUS_SPACE_30BIT:
   7743   1.1  macallan 	case BWI_BUS_SPACE_32BIT:
   7744   1.1  macallan 		desc_sz = sizeof(struct bwi_desc32);
   7745   1.1  macallan 		txrx_ctrl_step = 0x20;
   7746   1.1  macallan 
   7747   1.1  macallan 		sc->sc_init_tx_ring = bwi_init_tx_ring32;
   7748   1.1  macallan 		sc->sc_free_tx_ring = bwi_free_tx_ring32;
   7749   1.1  macallan 		sc->sc_init_rx_ring = bwi_init_rx_ring32;
   7750   1.1  macallan 		sc->sc_free_rx_ring = bwi_free_rx_ring32;
   7751   1.1  macallan 		sc->sc_setup_rxdesc = bwi_setup_rx_desc32;
   7752   1.1  macallan 		sc->sc_setup_txdesc = bwi_setup_tx_desc32;
   7753   1.1  macallan 		sc->sc_rxeof = bwi_rxeof32;
   7754   1.1  macallan 		sc->sc_start_tx = bwi_start_tx32;
   7755   1.1  macallan 		if (has_txstats) {
   7756   1.1  macallan 			sc->sc_init_txstats = bwi_init_txstats32;
   7757   1.1  macallan 			sc->sc_free_txstats = bwi_free_txstats32;
   7758   1.1  macallan 			sc->sc_txeof_status = bwi_txeof_status32;
   7759   1.1  macallan 		}
   7760   1.1  macallan 		break;
   7761   1.1  macallan 
   7762   1.1  macallan 	case BWI_BUS_SPACE_64BIT:
   7763   1.1  macallan 		desc_sz = sizeof(struct bwi_desc64);
   7764   1.1  macallan 		txrx_ctrl_step = 0x40;
   7765   1.1  macallan 
   7766   1.1  macallan 		sc->sc_init_tx_ring = bwi_init_tx_ring64;
   7767   1.1  macallan 		sc->sc_free_tx_ring = bwi_free_tx_ring64;
   7768   1.1  macallan 		sc->sc_init_rx_ring = bwi_init_rx_ring64;
   7769   1.1  macallan 		sc->sc_free_rx_ring = bwi_free_rx_ring64;
   7770   1.1  macallan 		sc->sc_setup_rxdesc = bwi_setup_rx_desc64;
   7771   1.1  macallan 		sc->sc_setup_txdesc = bwi_setup_tx_desc64;
   7772   1.1  macallan 		sc->sc_rxeof = bwi_rxeof64;
   7773   1.1  macallan 		sc->sc_start_tx = bwi_start_tx64;
   7774   1.1  macallan 		if (has_txstats) {
   7775   1.1  macallan 			sc->sc_init_txstats = bwi_init_txstats64;
   7776   1.1  macallan 			sc->sc_free_txstats = bwi_free_txstats64;
   7777   1.1  macallan 			sc->sc_txeof_status = bwi_txeof_status64;
   7778   1.1  macallan 		}
   7779   1.1  macallan 		break;
   7780   1.1  macallan 	}
   7781   1.1  macallan 
   7782   1.1  macallan 	KASSERT(desc_sz != 0);
   7783   1.1  macallan 	KASSERT(txrx_ctrl_step != 0);
   7784   1.1  macallan 
   7785   1.1  macallan 	tx_ring_sz = roundup(desc_sz * BWI_TX_NDESC, BWI_RING_ALIGN);
   7786   1.1  macallan 	rx_ring_sz = roundup(desc_sz * BWI_RX_NDESC, BWI_RING_ALIGN);
   7787   1.1  macallan 
   7788   1.2  macallan 	/* [TRC: XXX Using OpenBSD's code, which is rather different
   7789   1.2  macallan 	   from DragonFlyBSD's.] */
   7790   1.1  macallan #define TXRX_CTRL(idx)	(BWI_TXRX_CTRL_BASE + (idx) * txrx_ctrl_step)
   7791   1.1  macallan 	/*
   7792   1.1  macallan 	 * Create TX ring DMA stuffs
   7793   1.1  macallan 	 */
   7794   1.1  macallan 	for (i = 0; i < BWI_TX_NRING; ++i) {
   7795   1.1  macallan 		error = bus_dmamap_create(sc->sc_dmat, tx_ring_sz, 1,
   7796   1.1  macallan 		    tx_ring_sz, 0, BUS_DMA_NOWAIT,
   7797   1.1  macallan 		    &sc->sc_tx_rdata[i].rdata_dmap);
   7798   1.1  macallan 		if (error) {
   7799  1.10    cegger 			aprint_error_dev(sc->sc_dev,
   7800   1.2  macallan 			    "%dth TX ring DMA create failed\n", i);
   7801   1.1  macallan 			return (error);
   7802   1.1  macallan 		}
   7803   1.1  macallan 		error = bwi_dma_ring_alloc(sc,
   7804   1.1  macallan 		    &sc->sc_tx_rdata[i], tx_ring_sz, TXRX_CTRL(i));
   7805   1.1  macallan 		if (error) {
   7806  1.10    cegger 			aprint_error_dev(sc->sc_dev,
   7807   1.2  macallan 			    "%dth TX ring DMA alloc failed\n", i);
   7808   1.1  macallan 			return (error);
   7809   1.1  macallan 		}
   7810   1.1  macallan 	}
   7811   1.1  macallan 
   7812   1.1  macallan 	/*
   7813   1.1  macallan 	 * Create RX ring DMA stuffs
   7814   1.1  macallan 	 */
   7815   1.1  macallan 	error = bus_dmamap_create(sc->sc_dmat, rx_ring_sz, 1,
   7816   1.1  macallan 	    rx_ring_sz, 0, BUS_DMA_NOWAIT,
   7817   1.1  macallan 	    &sc->sc_rx_rdata.rdata_dmap);
   7818   1.1  macallan 	if (error) {
   7819  1.10    cegger 		aprint_error_dev(sc->sc_dev, "RX ring DMA create failed\n");
   7820   1.1  macallan 		return (error);
   7821   1.1  macallan 	}
   7822   1.1  macallan 
   7823   1.1  macallan 	error = bwi_dma_ring_alloc(sc, &sc->sc_rx_rdata,
   7824   1.1  macallan 	    rx_ring_sz, TXRX_CTRL(0));
   7825   1.1  macallan 	if (error) {
   7826  1.10    cegger 		aprint_error_dev(sc->sc_dev, "RX ring DMA alloc failed\n");
   7827   1.1  macallan 		return (error);
   7828   1.1  macallan 	}
   7829   1.1  macallan 
   7830   1.1  macallan 	if (has_txstats) {
   7831   1.1  macallan 		error = bwi_dma_txstats_alloc(sc, TXRX_CTRL(3), desc_sz);
   7832   1.1  macallan 		if (error) {
   7833  1.10    cegger 			aprint_error_dev(sc->sc_dev,
   7834   1.2  macallan 			    "TX stats DMA alloc failed\n");
   7835   1.1  macallan 			return (error);
   7836   1.1  macallan 		}
   7837   1.1  macallan 	}
   7838   1.1  macallan #undef TXRX_CTRL
   7839   1.1  macallan 
   7840   1.1  macallan 	return (bwi_dma_mbuf_create(sc));
   7841   1.1  macallan }
   7842   1.1  macallan 
   7843   1.2  macallan static void
   7844   1.1  macallan bwi_dma_free(struct bwi_softc *sc)
   7845   1.1  macallan {
   7846   1.1  macallan 	int i;
   7847   1.1  macallan 
   7848   1.2  macallan 	for (i = 0; i < BWI_TX_NRING; ++i)
   7849   1.2  macallan 		bwi_ring_data_free(&sc->sc_tx_rdata[i], sc);
   7850   1.1  macallan 
   7851   1.2  macallan 	bwi_ring_data_free(&sc->sc_rx_rdata, sc);
   7852   1.2  macallan 	bwi_dma_txstats_free(sc);
   7853   1.2  macallan 	bwi_dma_mbuf_destroy(sc, BWI_TX_NRING, 1);
   7854   1.2  macallan }
   7855   1.1  macallan 
   7856   1.2  macallan static void
   7857   1.2  macallan bwi_ring_data_free(struct bwi_ring_data *rd, struct bwi_softc *sc)
   7858   1.2  macallan {
   7859   1.1  macallan 	if (rd->rdata_desc != NULL) {
   7860   1.1  macallan 		bus_dmamap_unload(sc->sc_dmat, rd->rdata_dmap);
   7861   1.1  macallan 		bus_dmamem_free(sc->sc_dmat, &rd->rdata_seg, 1);
   7862   1.1  macallan 	}
   7863   1.1  macallan }
   7864   1.1  macallan 
   7865   1.2  macallan static int
   7866   1.1  macallan bwi_dma_ring_alloc(struct bwi_softc *sc,
   7867   1.1  macallan     struct bwi_ring_data *rd, bus_size_t size, uint32_t txrx_ctrl)
   7868   1.1  macallan {
   7869   1.1  macallan 	int error, nsegs;
   7870   1.1  macallan 
   7871   1.1  macallan 	error = bus_dmamem_alloc(sc->sc_dmat, size, BWI_ALIGN, 0,
   7872   1.1  macallan 	    &rd->rdata_seg, 1, &nsegs, BUS_DMA_NOWAIT);
   7873   1.1  macallan 	if (error) {
   7874  1.10    cegger 		aprint_error_dev(sc->sc_dev, "can't allocate DMA mem\n");
   7875   1.1  macallan 		return (error);
   7876   1.1  macallan 	}
   7877   1.1  macallan 
   7878   1.1  macallan 	error = bus_dmamem_map(sc->sc_dmat, &rd->rdata_seg, nsegs,
   7879   1.1  macallan 	    size, (void **)&rd->rdata_desc, BUS_DMA_NOWAIT);
   7880   1.1  macallan 	if (error) {
   7881  1.10    cegger 		aprint_error_dev(sc->sc_dev, "can't map DMA mem\n");
   7882   1.1  macallan 		return (error);
   7883   1.1  macallan 	}
   7884   1.1  macallan 
   7885   1.1  macallan 	error = bus_dmamap_load(sc->sc_dmat, rd->rdata_dmap, rd->rdata_desc,
   7886   1.1  macallan 	    size, NULL, BUS_DMA_WAITOK);
   7887   1.1  macallan 	if (error) {
   7888  1.10    cegger 		aprint_error_dev(sc->sc_dev, "can't load DMA mem\n");
   7889   1.1  macallan 		bus_dmamem_free(sc->sc_dmat, &rd->rdata_seg, nsegs);
   7890   1.1  macallan 		rd->rdata_desc = NULL;
   7891   1.1  macallan 		return (error);
   7892   1.1  macallan 	}
   7893   1.1  macallan 
   7894   1.1  macallan 	rd->rdata_paddr = rd->rdata_dmap->dm_segs[0].ds_addr;
   7895   1.1  macallan 	rd->rdata_txrx_ctrl = txrx_ctrl;
   7896   1.1  macallan 
   7897   1.1  macallan 	return (0);
   7898   1.1  macallan }
   7899   1.1  macallan 
   7900   1.2  macallan static int
   7901   1.1  macallan bwi_dma_txstats_alloc(struct bwi_softc *sc, uint32_t ctrl_base,
   7902   1.1  macallan     bus_size_t desc_sz)
   7903   1.1  macallan {
   7904   1.1  macallan 	struct bwi_txstats_data *st;
   7905   1.1  macallan 	bus_size_t dma_size;
   7906   1.1  macallan 	int error, nsegs;
   7907   1.1  macallan 
   7908   1.1  macallan 	st = malloc(sizeof(*st), M_DEVBUF, M_WAITOK | M_ZERO);
   7909   1.1  macallan 	sc->sc_txstats = st;
   7910   1.1  macallan 
   7911   1.1  macallan 	/*
   7912   1.1  macallan 	 * Create TX stats descriptor DMA stuffs
   7913   1.1  macallan 	 */
   7914   1.1  macallan 	dma_size = roundup(desc_sz * BWI_TXSTATS_NDESC, BWI_RING_ALIGN);
   7915   1.1  macallan 
   7916   1.1  macallan 	error = bus_dmamap_create(sc->sc_dmat, dma_size, 1, dma_size, 0,
   7917   1.1  macallan 	    BUS_DMA_NOWAIT, &st->stats_ring_dmap);
   7918   1.1  macallan 	if (error) {
   7919  1.10    cegger 		aprint_error_dev(sc->sc_dev,
   7920   1.2  macallan 		    "can't create txstats ring DMA mem\n");
   7921   1.2  macallan 		return (error);
   7922   1.2  macallan 	}
   7923   1.2  macallan 
   7924   1.2  macallan 	/*
   7925   1.2  macallan 	 * Create TX stats descriptor DMA stuffs
   7926   1.2  macallan 	 */
   7927   1.2  macallan 	dma_size = roundup(desc_sz * BWI_TXSTATS_NDESC, BWI_RING_ALIGN);
   7928   1.2  macallan 
   7929   1.2  macallan 	error = bus_dmamap_create(sc->sc_dmat, dma_size, 1, dma_size, 0,
   7930   1.2  macallan 	    BUS_DMA_NOWAIT, &st->stats_ring_dmap);
   7931   1.2  macallan 	if (error) {
   7932  1.10    cegger 		aprint_error_dev(sc->sc_dev,
   7933   1.2  macallan 		    "can't create txstats ring DMA mem\n");
   7934   1.1  macallan 		return (error);
   7935   1.1  macallan 	}
   7936   1.1  macallan 
   7937   1.1  macallan 	error = bus_dmamem_alloc(sc->sc_dmat, dma_size, BWI_RING_ALIGN, 0,
   7938   1.1  macallan 	     &st->stats_ring_seg, 1, &nsegs, BUS_DMA_NOWAIT);
   7939   1.1  macallan 	if (error) {
   7940  1.10    cegger 		aprint_error_dev(sc->sc_dev,
   7941   1.2  macallan 		    "can't allocate txstats ring DMA mem\n");
   7942   1.1  macallan 		return (error);
   7943   1.1  macallan 	}
   7944   1.1  macallan 
   7945   1.1  macallan 	error = bus_dmamem_map(sc->sc_dmat, &st->stats_ring_seg, nsegs,
   7946   1.1  macallan 	    dma_size, (void **)&st->stats_ring, BUS_DMA_NOWAIT);
   7947   1.1  macallan 	if (error) {
   7948  1.10    cegger 		aprint_error_dev(sc->sc_dev,
   7949   1.2  macallan 		    "can't map txstats ring DMA mem\n");
   7950   1.1  macallan 		return (error);
   7951   1.1  macallan 	}
   7952   1.1  macallan 
   7953   1.1  macallan 	error = bus_dmamap_load(sc->sc_dmat, st->stats_ring_dmap,
   7954   1.1  macallan 	    st->stats_ring, dma_size, NULL, BUS_DMA_WAITOK);
   7955   1.1  macallan 	if (error) {
   7956  1.10    cegger 		aprint_error_dev(sc->sc_dev,
   7957   1.2  macallan 		    "can't load txstats ring DMA mem\n");
   7958   1.1  macallan 		bus_dmamem_free(sc->sc_dmat, &st->stats_ring_seg, nsegs);
   7959   1.1  macallan 		return (error);
   7960   1.1  macallan 	}
   7961   1.1  macallan 
   7962   1.6    cegger 	memset(st->stats_ring, 0, dma_size);
   7963   1.1  macallan 	st->stats_ring_paddr = st->stats_ring_dmap->dm_segs[0].ds_addr;
   7964   1.1  macallan 
   7965   1.1  macallan 	/*
   7966   1.1  macallan 	 * Create TX stats DMA stuffs
   7967   1.1  macallan 	 */
   7968   1.1  macallan 	dma_size = roundup(sizeof(struct bwi_txstats) * BWI_TXSTATS_NDESC,
   7969   1.1  macallan 	    BWI_ALIGN);
   7970   1.1  macallan 
   7971   1.1  macallan 	error = bus_dmamap_create(sc->sc_dmat, dma_size, 1, dma_size, 0,
   7972   1.1  macallan 	    BUS_DMA_NOWAIT, &st->stats_dmap);
   7973   1.1  macallan 	if (error) {
   7974  1.10    cegger 		aprint_error_dev(sc->sc_dev,
   7975   1.2  macallan 		    "can't create txstats ring DMA mem\n");
   7976   1.1  macallan 		return (error);
   7977   1.1  macallan 	}
   7978   1.2  macallan 
   7979   1.1  macallan 	error = bus_dmamem_alloc(sc->sc_dmat, dma_size, BWI_ALIGN, 0,
   7980   1.1  macallan 	    &st->stats_seg, 1, &nsegs, BUS_DMA_NOWAIT);
   7981   1.1  macallan 	if (error) {
   7982  1.10    cegger 		aprint_error_dev(sc->sc_dev,
   7983   1.2  macallan 		    "can't allocate txstats DMA mem\n");
   7984   1.1  macallan 		return (error);
   7985   1.1  macallan 	}
   7986   1.1  macallan 
   7987   1.1  macallan 	error = bus_dmamem_map(sc->sc_dmat, &st->stats_seg, nsegs,
   7988   1.1  macallan 	    dma_size, (void **)&st->stats, BUS_DMA_NOWAIT);
   7989   1.1  macallan 	if (error) {
   7990  1.10    cegger 		aprint_error_dev(sc->sc_dev, "can't map txstats DMA mem\n");
   7991   1.1  macallan 		return (error);
   7992   1.1  macallan 	}
   7993   1.1  macallan 
   7994   1.1  macallan 	error = bus_dmamap_load(sc->sc_dmat, st->stats_dmap, st->stats,
   7995   1.1  macallan 	    dma_size, NULL, BUS_DMA_WAITOK);
   7996   1.1  macallan 	if (error) {
   7997  1.10    cegger 		aprint_error_dev(sc->sc_dev, "can't load txstats DMA mem\n");
   7998   1.1  macallan 		bus_dmamem_free(sc->sc_dmat, &st->stats_seg, nsegs);
   7999   1.1  macallan 		return (error);
   8000   1.1  macallan 	}
   8001   1.1  macallan 
   8002   1.6    cegger 	memset(st->stats, 0, dma_size);
   8003   1.1  macallan 	st->stats_paddr = st->stats_dmap->dm_segs[0].ds_addr;
   8004   1.1  macallan 	st->stats_ctrl_base = ctrl_base;
   8005   1.1  macallan 
   8006   1.1  macallan 	return (0);
   8007   1.1  macallan }
   8008   1.1  macallan 
   8009   1.2  macallan static void
   8010   1.1  macallan bwi_dma_txstats_free(struct bwi_softc *sc)
   8011   1.1  macallan {
   8012   1.1  macallan 	struct bwi_txstats_data *st;
   8013   1.1  macallan 
   8014   1.1  macallan 	if (sc->sc_txstats == NULL)
   8015   1.1  macallan 		return;
   8016   1.1  macallan 	st = sc->sc_txstats;
   8017   1.1  macallan 
   8018   1.1  macallan 	bus_dmamap_unload(sc->sc_dmat, st->stats_ring_dmap);
   8019   1.1  macallan 	bus_dmamem_free(sc->sc_dmat, &st->stats_ring_seg, 1);
   8020   1.1  macallan 
   8021   1.1  macallan 	bus_dmamap_unload(sc->sc_dmat, st->stats_dmap);
   8022   1.1  macallan 	bus_dmamem_free(sc->sc_dmat, &st->stats_seg, 1);
   8023   1.1  macallan 
   8024   1.1  macallan 	free(st, M_DEVBUF);
   8025   1.1  macallan }
   8026   1.1  macallan 
   8027   1.2  macallan static int
   8028   1.1  macallan bwi_dma_mbuf_create(struct bwi_softc *sc)
   8029   1.1  macallan {
   8030   1.1  macallan 	struct bwi_rxbuf_data *rbd = &sc->sc_rx_bdata;
   8031   1.1  macallan 	int i, j, k, ntx, error;
   8032   1.1  macallan 
   8033   1.1  macallan 	ntx = 0;
   8034   1.1  macallan 
   8035   1.1  macallan 	/*
   8036   1.1  macallan 	 * Create TX mbuf DMA map
   8037   1.1  macallan 	 */
   8038   1.1  macallan 	for (i = 0; i < BWI_TX_NRING; ++i) {
   8039   1.1  macallan 		struct bwi_txbuf_data *tbd = &sc->sc_tx_bdata[i];
   8040   1.1  macallan 
   8041   1.1  macallan 		for (j = 0; j < BWI_TX_NDESC; ++j) {
   8042   1.1  macallan 			error = bus_dmamap_create(sc->sc_dmat, MCLBYTES, 1, MCLBYTES,
   8043   1.1  macallan 			    0, BUS_DMA_NOWAIT, &tbd->tbd_buf[j].tb_dmap);
   8044   1.1  macallan 			if (error) {
   8045  1.10    cegger 				aprint_error_dev(sc->sc_dev,
   8046   1.2  macallan 				    "can't create %dth tbd, %dth DMA map\n",
   8047   1.2  macallan 				    i, j);
   8048   1.1  macallan 				ntx = i;
   8049   1.1  macallan 				for (k = 0; k < j; ++k) {
   8050   1.1  macallan 					bus_dmamap_destroy(sc->sc_dmat,
   8051   1.1  macallan 					    tbd->tbd_buf[k].tb_dmap);
   8052   1.1  macallan 				}
   8053   1.1  macallan 				goto fail;
   8054   1.1  macallan 			}
   8055   1.1  macallan 		}
   8056   1.1  macallan 	}
   8057   1.1  macallan 	ntx = BWI_TX_NRING;
   8058   1.1  macallan 
   8059   1.1  macallan 	/*
   8060   1.1  macallan 	 * Create RX mbuf DMA map and a spare DMA map
   8061   1.1  macallan 	 */
   8062   1.1  macallan 	error = bus_dmamap_create(sc->sc_dmat, MCLBYTES, 1, MCLBYTES, 0,
   8063   1.1  macallan 	    BUS_DMA_NOWAIT, &rbd->rbd_tmp_dmap);
   8064   1.1  macallan 	if (error) {
   8065  1.10    cegger 		aprint_error_dev(sc->sc_dev,
   8066   1.2  macallan 		    "can't create spare RX buf DMA map\n");
   8067   1.1  macallan 		goto fail;
   8068   1.1  macallan 	}
   8069   1.1  macallan 
   8070   1.1  macallan 	for (j = 0; j < BWI_RX_NDESC; ++j) {
   8071   1.1  macallan 		error = bus_dmamap_create(sc->sc_dmat, MCLBYTES, 1, MCLBYTES, 0,
   8072   1.1  macallan 		    BUS_DMA_NOWAIT, &rbd->rbd_buf[j].rb_dmap);
   8073   1.1  macallan 		if (error) {
   8074  1.10    cegger 			aprint_error_dev(sc->sc_dev,
   8075   1.2  macallan 			    "can't create %dth RX buf DMA map\n", j);
   8076   1.1  macallan 
   8077   1.1  macallan 			for (k = 0; k < j; ++k) {
   8078   1.1  macallan 				bus_dmamap_destroy(sc->sc_dmat,
   8079   1.1  macallan 				    rbd->rbd_buf[j].rb_dmap);
   8080   1.1  macallan 			}
   8081   1.1  macallan 			bus_dmamap_destroy(sc->sc_dmat,
   8082   1.1  macallan 			    rbd->rbd_tmp_dmap);
   8083   1.1  macallan 			goto fail;
   8084   1.1  macallan 		}
   8085   1.1  macallan 	}
   8086   1.1  macallan 
   8087   1.2  macallan 	return (0);
   8088   1.1  macallan fail:
   8089   1.1  macallan 	bwi_dma_mbuf_destroy(sc, ntx, 0);
   8090   1.1  macallan 
   8091   1.1  macallan 	return (error);
   8092   1.1  macallan }
   8093   1.1  macallan 
   8094   1.2  macallan static void
   8095   1.1  macallan bwi_dma_mbuf_destroy(struct bwi_softc *sc, int ntx, int nrx)
   8096   1.1  macallan {
   8097   1.1  macallan 	int i, j;
   8098   1.1  macallan 
   8099   1.1  macallan 	for (i = 0; i < ntx; ++i) {
   8100   1.1  macallan 		struct bwi_txbuf_data *tbd = &sc->sc_tx_bdata[i];
   8101   1.1  macallan 
   8102   1.1  macallan 		for (j = 0; j < BWI_TX_NDESC; ++j) {
   8103   1.1  macallan 			struct bwi_txbuf *tb = &tbd->tbd_buf[j];
   8104   1.1  macallan 
   8105   1.1  macallan 			if (tb->tb_mbuf != NULL) {
   8106   1.1  macallan 				bus_dmamap_unload(sc->sc_dmat,
   8107   1.1  macallan 				    tb->tb_dmap);
   8108   1.1  macallan 				m_freem(tb->tb_mbuf);
   8109   1.1  macallan 			}
   8110   1.1  macallan 			if (tb->tb_ni != NULL)
   8111   1.2  macallan 				ieee80211_free_node(tb->tb_ni);
   8112   1.1  macallan 			bus_dmamap_destroy(sc->sc_dmat, tb->tb_dmap);
   8113   1.1  macallan 		}
   8114   1.1  macallan 	}
   8115   1.1  macallan 
   8116   1.1  macallan 	if (nrx) {
   8117   1.1  macallan 		struct bwi_rxbuf_data *rbd = &sc->sc_rx_bdata;
   8118   1.1  macallan 
   8119   1.1  macallan 		bus_dmamap_destroy(sc->sc_dmat, rbd->rbd_tmp_dmap);
   8120   1.1  macallan 		for (j = 0; j < BWI_RX_NDESC; ++j) {
   8121   1.1  macallan 			struct bwi_rxbuf *rb = &rbd->rbd_buf[j];
   8122   1.1  macallan 
   8123   1.1  macallan 			if (rb->rb_mbuf != NULL) {
   8124   1.1  macallan 				bus_dmamap_unload(sc->sc_dmat,
   8125   1.1  macallan 						  rb->rb_dmap);
   8126   1.1  macallan 				m_freem(rb->rb_mbuf);
   8127   1.1  macallan 			}
   8128   1.1  macallan 			bus_dmamap_destroy(sc->sc_dmat, rb->rb_dmap);
   8129   1.1  macallan 		}
   8130   1.1  macallan 	}
   8131   1.1  macallan }
   8132   1.1  macallan 
   8133   1.2  macallan static void
   8134   1.1  macallan bwi_enable_intrs(struct bwi_softc *sc, uint32_t enable_intrs)
   8135   1.1  macallan {
   8136   1.1  macallan 	CSR_SETBITS_4(sc, BWI_MAC_INTR_MASK, enable_intrs);
   8137   1.1  macallan }
   8138   1.1  macallan 
   8139   1.2  macallan static void
   8140   1.1  macallan bwi_disable_intrs(struct bwi_softc *sc, uint32_t disable_intrs)
   8141   1.1  macallan {
   8142   1.1  macallan 	CSR_CLRBITS_4(sc, BWI_MAC_INTR_MASK, disable_intrs);
   8143   1.1  macallan }
   8144   1.1  macallan 
   8145   1.2  macallan static int
   8146   1.1  macallan bwi_init_tx_ring32(struct bwi_softc *sc, int ring_idx)
   8147   1.1  macallan {
   8148   1.1  macallan 	struct bwi_ring_data *rd;
   8149   1.1  macallan 	struct bwi_txbuf_data *tbd;
   8150   1.1  macallan 	uint32_t val, addr_hi, addr_lo;
   8151   1.1  macallan 
   8152   1.1  macallan 	KASSERT(ring_idx < BWI_TX_NRING);
   8153   1.1  macallan 	rd = &sc->sc_tx_rdata[ring_idx];
   8154   1.1  macallan 	tbd = &sc->sc_tx_bdata[ring_idx];
   8155   1.1  macallan 
   8156   1.1  macallan 	tbd->tbd_idx = 0;
   8157   1.1  macallan 	tbd->tbd_used = 0;
   8158   1.1  macallan 
   8159   1.6    cegger 	memset(rd->rdata_desc, 0, sizeof(struct bwi_desc32) * BWI_TX_NDESC);
   8160   1.1  macallan 	bus_dmamap_sync(sc->sc_dmat, rd->rdata_dmap, 0,
   8161   1.1  macallan 	    rd->rdata_dmap->dm_mapsize, BUS_DMASYNC_PREWRITE);
   8162   1.1  macallan 
   8163   1.1  macallan 	addr_lo = __SHIFTOUT(rd->rdata_paddr, BWI_TXRX32_RINGINFO_ADDR_MASK);
   8164   1.1  macallan 	addr_hi = __SHIFTOUT(rd->rdata_paddr, BWI_TXRX32_RINGINFO_FUNC_MASK);
   8165   1.1  macallan 
   8166   1.1  macallan 	val = __SHIFTIN(addr_lo, BWI_TXRX32_RINGINFO_ADDR_MASK) |
   8167   1.1  macallan 	    __SHIFTIN(BWI_TXRX32_RINGINFO_FUNC_TXRX,
   8168   1.1  macallan 	    BWI_TXRX32_RINGINFO_FUNC_MASK);
   8169   1.1  macallan 	CSR_WRITE_4(sc, rd->rdata_txrx_ctrl + BWI_TX32_RINGINFO, val);
   8170   1.1  macallan 
   8171   1.1  macallan 	val = __SHIFTIN(addr_hi, BWI_TXRX32_CTRL_ADDRHI_MASK) |
   8172   1.1  macallan 	      BWI_TXRX32_CTRL_ENABLE;
   8173   1.1  macallan 	CSR_WRITE_4(sc, rd->rdata_txrx_ctrl + BWI_TX32_CTRL, val);
   8174   1.1  macallan 
   8175   1.1  macallan 	return (0);
   8176   1.1  macallan }
   8177   1.1  macallan 
   8178   1.2  macallan static void
   8179   1.1  macallan bwi_init_rxdesc_ring32(struct bwi_softc *sc, uint32_t ctrl_base,
   8180   1.1  macallan     bus_addr_t paddr, int hdr_size, int ndesc)
   8181   1.1  macallan {
   8182   1.1  macallan 	uint32_t val, addr_hi, addr_lo;
   8183   1.1  macallan 
   8184   1.1  macallan 	addr_lo = __SHIFTOUT(paddr, BWI_TXRX32_RINGINFO_ADDR_MASK);
   8185   1.1  macallan 	addr_hi = __SHIFTOUT(paddr, BWI_TXRX32_RINGINFO_FUNC_MASK);
   8186   1.1  macallan 
   8187   1.1  macallan 	val = __SHIFTIN(addr_lo, BWI_TXRX32_RINGINFO_ADDR_MASK) |
   8188   1.1  macallan 	    __SHIFTIN(BWI_TXRX32_RINGINFO_FUNC_TXRX,
   8189   1.1  macallan 	      		BWI_TXRX32_RINGINFO_FUNC_MASK);
   8190   1.1  macallan 	CSR_WRITE_4(sc, ctrl_base + BWI_RX32_RINGINFO, val);
   8191   1.1  macallan 
   8192   1.1  macallan 	val = __SHIFTIN(hdr_size, BWI_RX32_CTRL_HDRSZ_MASK) |
   8193   1.1  macallan 	    __SHIFTIN(addr_hi, BWI_TXRX32_CTRL_ADDRHI_MASK) |
   8194   1.1  macallan 	    BWI_TXRX32_CTRL_ENABLE;
   8195   1.1  macallan 	CSR_WRITE_4(sc, ctrl_base + BWI_RX32_CTRL, val);
   8196   1.1  macallan 
   8197   1.1  macallan 	CSR_WRITE_4(sc, ctrl_base + BWI_RX32_INDEX,
   8198   1.1  macallan 	    (ndesc - 1) * sizeof(struct bwi_desc32));
   8199   1.1  macallan }
   8200   1.1  macallan 
   8201   1.2  macallan static int
   8202   1.1  macallan bwi_init_rx_ring32(struct bwi_softc *sc)
   8203   1.1  macallan {
   8204   1.1  macallan 	struct bwi_ring_data *rd = &sc->sc_rx_rdata;
   8205   1.1  macallan 	int i, error;
   8206   1.1  macallan 
   8207   1.1  macallan 	sc->sc_rx_bdata.rbd_idx = 0;
   8208   1.1  macallan 
   8209   1.1  macallan 	for (i = 0; i < BWI_RX_NDESC; ++i) {
   8210   1.1  macallan 		error = bwi_newbuf(sc, i, 1);
   8211   1.1  macallan 		if (error) {
   8212  1.10    cegger 			aprint_error_dev(sc->sc_dev,
   8213   1.2  macallan 			    "can't allocate %dth RX buffer\n", i);
   8214   1.1  macallan 			return (error);
   8215   1.1  macallan 		}
   8216   1.1  macallan 	}
   8217   1.1  macallan 	bus_dmamap_sync(sc->sc_dmat, rd->rdata_dmap, 0,
   8218   1.1  macallan 	    rd->rdata_dmap->dm_mapsize, BUS_DMASYNC_PREWRITE);
   8219   1.1  macallan 
   8220   1.1  macallan 	bwi_init_rxdesc_ring32(sc, rd->rdata_txrx_ctrl, rd->rdata_paddr,
   8221   1.1  macallan 	    sizeof(struct bwi_rxbuf_hdr), BWI_RX_NDESC);
   8222   1.1  macallan 	return (0);
   8223   1.1  macallan }
   8224   1.1  macallan 
   8225   1.2  macallan static int
   8226   1.1  macallan bwi_init_txstats32(struct bwi_softc *sc)
   8227   1.1  macallan {
   8228   1.1  macallan 	struct bwi_txstats_data *st = sc->sc_txstats;
   8229   1.1  macallan 	bus_addr_t stats_paddr;
   8230   1.1  macallan 	int i;
   8231   1.1  macallan 
   8232   1.6    cegger 	memset(st->stats, 0, BWI_TXSTATS_NDESC * sizeof(struct bwi_txstats));
   8233   1.1  macallan 	bus_dmamap_sync(sc->sc_dmat, st->stats_dmap, 0,
   8234   1.1  macallan 	    st->stats_dmap->dm_mapsize, BUS_DMASYNC_PREWRITE);
   8235   1.1  macallan 
   8236   1.1  macallan 	st->stats_idx = 0;
   8237   1.1  macallan 
   8238   1.1  macallan 	stats_paddr = st->stats_paddr;
   8239   1.1  macallan 	for (i = 0; i < BWI_TXSTATS_NDESC; ++i) {
   8240   1.1  macallan 		bwi_setup_desc32(sc, st->stats_ring, BWI_TXSTATS_NDESC, i,
   8241   1.1  macallan 				 stats_paddr, sizeof(struct bwi_txstats), 0);
   8242   1.1  macallan 		stats_paddr += sizeof(struct bwi_txstats);
   8243   1.1  macallan 	}
   8244   1.1  macallan 	bus_dmamap_sync(sc->sc_dmat, st->stats_ring_dmap, 0,
   8245   1.1  macallan 	    st->stats_ring_dmap->dm_mapsize, BUS_DMASYNC_PREWRITE);
   8246   1.1  macallan 
   8247   1.1  macallan 	bwi_init_rxdesc_ring32(sc, st->stats_ctrl_base,
   8248   1.1  macallan 	    st->stats_ring_paddr, 0, BWI_TXSTATS_NDESC);
   8249   1.1  macallan 
   8250   1.1  macallan 	return (0);
   8251   1.1  macallan }
   8252   1.1  macallan 
   8253   1.2  macallan static void
   8254   1.1  macallan bwi_setup_rx_desc32(struct bwi_softc *sc, int buf_idx, bus_addr_t paddr,
   8255   1.1  macallan     int buf_len)
   8256   1.1  macallan {
   8257   1.1  macallan 	struct bwi_ring_data *rd = &sc->sc_rx_rdata;
   8258   1.1  macallan 
   8259   1.1  macallan 	KASSERT(buf_idx < BWI_RX_NDESC);
   8260   1.1  macallan 	bwi_setup_desc32(sc, rd->rdata_desc, BWI_RX_NDESC, buf_idx,
   8261   1.1  macallan 	    paddr, buf_len, 0);
   8262   1.1  macallan }
   8263   1.1  macallan 
   8264   1.2  macallan static void
   8265   1.1  macallan bwi_setup_tx_desc32(struct bwi_softc *sc, struct bwi_ring_data *rd,
   8266   1.1  macallan     int buf_idx, bus_addr_t paddr, int buf_len)
   8267   1.1  macallan {
   8268   1.1  macallan 	KASSERT(buf_idx < BWI_TX_NDESC);
   8269   1.1  macallan 	bwi_setup_desc32(sc, rd->rdata_desc, BWI_TX_NDESC, buf_idx,
   8270   1.1  macallan 	    paddr, buf_len, 1);
   8271   1.1  macallan }
   8272   1.2  macallan static int
   8273   1.1  macallan bwi_init_tx_ring64(struct bwi_softc *sc, int ring_idx)
   8274   1.1  macallan {
   8275   1.1  macallan 	/* TODO: 64 */
   8276   1.1  macallan 	return (EOPNOTSUPP);
   8277   1.1  macallan }
   8278   1.1  macallan 
   8279   1.2  macallan static int
   8280   1.1  macallan bwi_init_rx_ring64(struct bwi_softc *sc)
   8281   1.1  macallan {
   8282   1.1  macallan 	/* TODO: 64 */
   8283   1.1  macallan 	return (EOPNOTSUPP);
   8284   1.1  macallan }
   8285   1.1  macallan 
   8286   1.2  macallan static int
   8287   1.1  macallan bwi_init_txstats64(struct bwi_softc *sc)
   8288   1.1  macallan {
   8289   1.1  macallan 	/* TODO: 64 */
   8290   1.1  macallan 	return (EOPNOTSUPP);
   8291   1.1  macallan }
   8292   1.1  macallan 
   8293   1.2  macallan static void
   8294   1.1  macallan bwi_setup_rx_desc64(struct bwi_softc *sc, int buf_idx, bus_addr_t paddr,
   8295   1.1  macallan     int buf_len)
   8296   1.1  macallan {
   8297   1.1  macallan 	/* TODO: 64 */
   8298   1.1  macallan }
   8299   1.1  macallan 
   8300   1.2  macallan static void
   8301   1.1  macallan bwi_setup_tx_desc64(struct bwi_softc *sc, struct bwi_ring_data *rd,
   8302   1.1  macallan     int buf_idx, bus_addr_t paddr, int buf_len)
   8303   1.1  macallan {
   8304   1.1  macallan 	/* TODO: 64 */
   8305   1.1  macallan }
   8306   1.1  macallan 
   8307   1.2  macallan static int
   8308   1.1  macallan bwi_newbuf(struct bwi_softc *sc, int buf_idx, int init)
   8309   1.1  macallan {
   8310   1.1  macallan 	struct bwi_rxbuf_data *rbd = &sc->sc_rx_bdata;
   8311   1.1  macallan 	struct bwi_rxbuf *rxbuf = &rbd->rbd_buf[buf_idx];
   8312   1.1  macallan 	struct bwi_rxbuf_hdr *hdr;
   8313   1.1  macallan 	bus_dmamap_t map;
   8314   1.1  macallan 	bus_addr_t paddr;
   8315   1.1  macallan 	struct mbuf *m;
   8316   1.1  macallan 	int error;
   8317   1.1  macallan 
   8318   1.1  macallan 	KASSERT(buf_idx < BWI_RX_NDESC);
   8319   1.1  macallan 
   8320   1.1  macallan 	MGETHDR(m, init ? M_WAITOK : M_DONTWAIT, MT_DATA);
   8321   1.1  macallan 	if (m == NULL)
   8322   1.1  macallan 		return (ENOBUFS);
   8323   1.1  macallan 	MCLGET(m, init ? M_WAITOK : M_DONTWAIT);
   8324   1.1  macallan 	if (m == NULL) {
   8325   1.1  macallan 		error = ENOBUFS;
   8326   1.1  macallan 
   8327   1.1  macallan 		/*
   8328   1.1  macallan 		 * If the NIC is up and running, we need to:
   8329   1.1  macallan 		 * - Clear RX buffer's header.
   8330   1.1  macallan 		 * - Restore RX descriptor settings.
   8331   1.1  macallan 		 */
   8332   1.1  macallan 		if (init)
   8333   1.1  macallan 			return error;
   8334   1.1  macallan 		else
   8335   1.1  macallan 			goto back;
   8336   1.1  macallan 	}
   8337   1.1  macallan 	m->m_len = m->m_pkthdr.len = MCLBYTES;
   8338   1.1  macallan 
   8339   1.1  macallan 	/*
   8340   1.1  macallan 	 * Try to load RX buf into temporary DMA map
   8341   1.1  macallan 	 */
   8342   1.1  macallan 	error = bus_dmamap_load_mbuf(sc->sc_dmat, rbd->rbd_tmp_dmap, m,
   8343   1.1  macallan 	    init ? BUS_DMA_WAITOK : BUS_DMA_NOWAIT);
   8344   1.1  macallan 	if (error) {
   8345   1.1  macallan 		m_freem(m);
   8346   1.1  macallan 
   8347   1.1  macallan 		/*
   8348   1.1  macallan 		 * See the comment above
   8349   1.1  macallan 		 */
   8350   1.1  macallan 		if (init)
   8351   1.1  macallan 			return error;
   8352   1.1  macallan 		else
   8353   1.1  macallan 			goto back;
   8354   1.1  macallan 	}
   8355   1.1  macallan 
   8356   1.1  macallan 	if (!init)
   8357   1.1  macallan 		bus_dmamap_unload(sc->sc_dmat, rxbuf->rb_dmap);
   8358   1.1  macallan 	rxbuf->rb_mbuf = m;
   8359   1.1  macallan 
   8360   1.1  macallan 	/*
   8361   1.1  macallan 	 * Swap RX buf's DMA map with the loaded temporary one
   8362   1.1  macallan 	 */
   8363   1.1  macallan 	map = rxbuf->rb_dmap;
   8364   1.1  macallan 	rxbuf->rb_dmap = rbd->rbd_tmp_dmap;
   8365   1.1  macallan 	rbd->rbd_tmp_dmap = map;
   8366   1.1  macallan 	paddr = rxbuf->rb_dmap->dm_segs[0].ds_addr;
   8367   1.1  macallan 	rxbuf->rb_paddr = paddr;
   8368   1.1  macallan 
   8369   1.1  macallan back:
   8370   1.1  macallan 	/*
   8371   1.1  macallan 	 * Clear RX buf header
   8372   1.1  macallan 	 */
   8373   1.1  macallan 	hdr = mtod(rxbuf->rb_mbuf, struct bwi_rxbuf_hdr *);
   8374   1.6    cegger 	memset(hdr, 0, sizeof(*hdr));
   8375   1.1  macallan 	bus_dmamap_sync(sc->sc_dmat, rxbuf->rb_dmap, 0,
   8376   1.1  macallan 	    rxbuf->rb_dmap->dm_mapsize, BUS_DMASYNC_PREWRITE);
   8377   1.1  macallan 
   8378   1.1  macallan 	/*
   8379   1.1  macallan 	 * Setup RX buf descriptor
   8380   1.1  macallan 	 */
   8381   1.2  macallan 	(sc->sc_setup_rxdesc)(sc, buf_idx, rxbuf->rb_paddr,
   8382   1.1  macallan 	    rxbuf->rb_mbuf->m_len - sizeof(*hdr));
   8383   1.1  macallan 	return error;
   8384   1.1  macallan }
   8385   1.1  macallan 
   8386   1.2  macallan static void
   8387   1.1  macallan bwi_set_addr_filter(struct bwi_softc *sc, uint16_t addr_ofs,
   8388   1.1  macallan     const uint8_t *addr)
   8389   1.1  macallan {
   8390   1.1  macallan 	int i;
   8391   1.1  macallan 
   8392   1.1  macallan 	CSR_WRITE_2(sc, BWI_ADDR_FILTER_CTRL,
   8393   1.1  macallan 	    BWI_ADDR_FILTER_CTRL_SET | addr_ofs);
   8394   1.1  macallan 
   8395   1.1  macallan 	for (i = 0; i < (IEEE80211_ADDR_LEN / 2); ++i) {
   8396   1.1  macallan 		uint16_t addr_val;
   8397   1.1  macallan 
   8398   1.1  macallan 		addr_val = (uint16_t)addr[i * 2] |
   8399   1.1  macallan 		    (((uint16_t)addr[(i * 2) + 1]) << 8);
   8400   1.1  macallan 		CSR_WRITE_2(sc, BWI_ADDR_FILTER_DATA, addr_val);
   8401   1.1  macallan 	}
   8402   1.1  macallan }
   8403   1.1  macallan 
   8404   1.2  macallan static int
   8405   1.2  macallan bwi_set_chan(struct bwi_softc *sc, struct ieee80211_channel *c)
   8406   1.1  macallan {
   8407   1.2  macallan 	struct ieee80211com *ic = &sc->sc_ic;
   8408   1.1  macallan 	struct bwi_mac *mac;
   8409   1.2  macallan 	/* uint16_t flags; */ /* [TRC: XXX See below.] */
   8410   1.2  macallan 	uint chan;
   8411   1.1  macallan 
   8412   1.1  macallan 	KASSERT(sc->sc_cur_regwin->rw_type == BWI_REGWIN_T_MAC);
   8413   1.1  macallan 	mac = (struct bwi_mac *)sc->sc_cur_regwin;
   8414   1.1  macallan 
   8415   1.2  macallan 	chan = ieee80211_chan2ieee(ic, c);
   8416   1.2  macallan 
   8417   1.1  macallan 	bwi_rf_set_chan(mac, chan, 0);
   8418   1.1  macallan 
   8419   1.2  macallan 	/* [TRC: XXX DragonFlyBSD sets up radio tap channel frequency
   8420   1.2  macallan 	   and flags here.  OpenBSD does not, and appears to do so
   8421   1.2  macallan 	   later (in bwi_rxeof and bwi_encap).] */
   8422   1.2  macallan 
   8423   1.1  macallan 	return (0);
   8424   1.1  macallan }
   8425   1.1  macallan 
   8426   1.2  macallan static void
   8427   1.1  macallan bwi_next_scan(void *xsc)
   8428   1.1  macallan {
   8429   1.1  macallan 	struct bwi_softc *sc = xsc;
   8430   1.1  macallan 	struct ieee80211com *ic = &sc->sc_ic;
   8431   1.1  macallan 	int s;
   8432   1.1  macallan 
   8433   1.1  macallan 	s = splnet();
   8434   1.1  macallan 
   8435   1.1  macallan 	if (ic->ic_state == IEEE80211_S_SCAN)
   8436   1.2  macallan 		ieee80211_next_scan(ic);
   8437   1.1  macallan 
   8438   1.1  macallan 	splx(s);
   8439   1.1  macallan }
   8440   1.1  macallan 
   8441   1.2  macallan static int
   8442   1.1  macallan bwi_rxeof(struct bwi_softc *sc, int end_idx)
   8443   1.1  macallan {
   8444   1.1  macallan 	struct bwi_ring_data *rd = &sc->sc_rx_rdata;
   8445   1.1  macallan 	struct bwi_rxbuf_data *rbd = &sc->sc_rx_bdata;
   8446   1.1  macallan 	struct ieee80211com *ic = &sc->sc_ic;
   8447   1.2  macallan 	struct ifnet *ifp = &sc->sc_if;
   8448   1.1  macallan 	int idx, rx_data = 0;
   8449   1.1  macallan 
   8450   1.1  macallan 	idx = rbd->rbd_idx;
   8451   1.1  macallan 	while (idx != end_idx) {
   8452   1.1  macallan 		struct bwi_rxbuf *rb = &rbd->rbd_buf[idx];
   8453   1.1  macallan 		struct bwi_rxbuf_hdr *hdr;
   8454   1.2  macallan 		struct ieee80211_frame_min *wh;
   8455   1.1  macallan 		struct ieee80211_node *ni;
   8456   1.1  macallan 		struct mbuf *m;
   8457   1.2  macallan 		const void *plcp;
   8458   1.1  macallan 		uint16_t flags2;
   8459   1.1  macallan 		int buflen, wh_ofs, hdr_extra, rssi, type, rate;
   8460   1.1  macallan 
   8461   1.1  macallan 		m = rb->rb_mbuf;
   8462   1.1  macallan 		bus_dmamap_sync(sc->sc_dmat, rb->rb_dmap, 0,
   8463   1.1  macallan 		    rb->rb_dmap->dm_mapsize, BUS_DMASYNC_POSTREAD);
   8464   1.1  macallan 
   8465   1.1  macallan 		if (bwi_newbuf(sc, idx, 0)) {
   8466   1.1  macallan 			ifp->if_ierrors++;
   8467   1.1  macallan 			goto next;
   8468   1.1  macallan 		}
   8469   1.1  macallan 
   8470   1.1  macallan 		hdr = mtod(m, struct bwi_rxbuf_hdr *);
   8471   1.2  macallan 		flags2 = le16toh(hdr->rxh_flags2);
   8472   1.1  macallan 
   8473   1.1  macallan 		hdr_extra = 0;
   8474   1.1  macallan 		if (flags2 & BWI_RXH_F2_TYPE2FRAME)
   8475   1.1  macallan 			hdr_extra = 2;
   8476   1.2  macallan 		wh_ofs = hdr_extra + 6; /* XXX magic number */
   8477   1.1  macallan 
   8478   1.2  macallan 		buflen = le16toh(hdr->rxh_buflen);
   8479   1.2  macallan 		if (buflen < BWI_FRAME_MIN_LEN(wh_ofs)) {
   8480  1.10    cegger 			aprint_error_dev(sc->sc_dev, "short frame %d,"
   8481   1.2  macallan 			    " hdr_extra %d\n", buflen, hdr_extra);
   8482   1.1  macallan 			ifp->if_ierrors++;
   8483   1.1  macallan 			m_freem(m);
   8484   1.1  macallan 			goto next;
   8485   1.1  macallan 		}
   8486   1.1  macallan 
   8487   1.2  macallan 		plcp = ((const uint8_t *)(hdr + 1) + hdr_extra);
   8488   1.1  macallan 		rssi = bwi_calc_rssi(sc, hdr);
   8489   1.1  macallan 
   8490   1.1  macallan 		m->m_pkthdr.rcvif = ifp;
   8491   1.1  macallan 		m->m_len = m->m_pkthdr.len = buflen + sizeof(*hdr);
   8492   1.1  macallan 		m_adj(m, sizeof(*hdr) + wh_ofs);
   8493   1.1  macallan 
   8494   1.1  macallan 		if (htole16(hdr->rxh_flags1) & BWI_RXH_F1_OFDM)
   8495   1.1  macallan 			rate = bwi_ofdm_plcp2rate(plcp);
   8496   1.1  macallan 		else
   8497   1.1  macallan 			rate = bwi_ds_plcp2rate(plcp);
   8498   1.1  macallan 
   8499   1.1  macallan 		/* RX radio tap */
   8500   1.1  macallan 		if (sc->sc_drvbpf != NULL) {
   8501   1.1  macallan 			struct mbuf mb;
   8502   1.1  macallan 			struct bwi_rx_radiotap_hdr *tap = &sc->sc_rxtap;
   8503   1.1  macallan 
   8504   1.1  macallan 			tap->wr_tsf = hdr->rxh_tsf;
   8505   1.1  macallan 			tap->wr_flags = 0;
   8506   1.1  macallan 			tap->wr_rate = rate;
   8507   1.1  macallan 			tap->wr_chan_freq =
   8508   1.1  macallan 			    htole16(ic->ic_bss->ni_chan->ic_freq);
   8509   1.1  macallan 			tap->wr_chan_flags =
   8510   1.1  macallan 			    htole16(ic->ic_bss->ni_chan->ic_flags);
   8511   1.1  macallan 			tap->wr_antsignal = rssi;
   8512   1.1  macallan 			tap->wr_antnoise = BWI_NOISE_FLOOR;
   8513   1.1  macallan 
   8514   1.1  macallan 			mb.m_data = (void *)tap;
   8515   1.1  macallan 			mb.m_len = sc->sc_rxtap_len;
   8516   1.1  macallan 			mb.m_next = m;
   8517   1.1  macallan 			mb.m_nextpkt = NULL;
   8518   1.1  macallan 			mb.m_type = 0;
   8519   1.1  macallan 			mb.m_flags = 0;
   8520  1.15     joerg 			bpf_mtap3(sc->sc_drvbpf, &mb);
   8521   1.1  macallan 		}
   8522   1.1  macallan 
   8523   1.1  macallan 		m_adj(m, -IEEE80211_CRC_LEN);
   8524   1.1  macallan 
   8525   1.2  macallan 		wh = mtod(m, struct ieee80211_frame_min *);
   8526   1.1  macallan 		ni = ieee80211_find_rxnode(ic, wh);
   8527   1.1  macallan 		type = wh->i_fc[0] & IEEE80211_FC0_TYPE_MASK;
   8528   1.1  macallan 
   8529   1.2  macallan 		ieee80211_input(ic, m, ni, hdr->rxh_rssi,
   8530   1.2  macallan 		    le16toh(hdr->rxh_tsf));
   8531   1.1  macallan 
   8532   1.2  macallan 		ieee80211_free_node(ni);
   8533   1.1  macallan 
   8534   1.1  macallan 		if (type == IEEE80211_FC0_TYPE_DATA) {
   8535   1.1  macallan 			rx_data = 1;
   8536   1.1  macallan 			sc->sc_rx_rate = rate;
   8537   1.1  macallan 		}
   8538   1.1  macallan next:
   8539   1.1  macallan 		idx = (idx + 1) % BWI_RX_NDESC;
   8540   1.1  macallan 	}
   8541   1.1  macallan 
   8542   1.1  macallan 	rbd->rbd_idx = idx;
   8543   1.1  macallan 	bus_dmamap_sync(sc->sc_dmat, rd->rdata_dmap, 0,
   8544   1.1  macallan 	    rd->rdata_dmap->dm_mapsize, BUS_DMASYNC_PREWRITE);
   8545   1.1  macallan 
   8546   1.1  macallan 	return (rx_data);
   8547   1.1  macallan }
   8548   1.1  macallan 
   8549   1.2  macallan static int
   8550   1.1  macallan bwi_rxeof32(struct bwi_softc *sc)
   8551   1.1  macallan {
   8552   1.1  macallan 	uint32_t val, rx_ctrl;
   8553   1.1  macallan 	int end_idx, rx_data;
   8554   1.1  macallan 
   8555   1.1  macallan 	rx_ctrl = sc->sc_rx_rdata.rdata_txrx_ctrl;
   8556   1.1  macallan 
   8557   1.1  macallan 	val = CSR_READ_4(sc, rx_ctrl + BWI_RX32_STATUS);
   8558   1.1  macallan 	end_idx = __SHIFTOUT(val, BWI_RX32_STATUS_INDEX_MASK) /
   8559   1.1  macallan 	    sizeof(struct bwi_desc32);
   8560   1.1  macallan 
   8561   1.1  macallan 	rx_data = bwi_rxeof(sc, end_idx);
   8562   1.1  macallan 
   8563   1.1  macallan 	CSR_WRITE_4(sc, rx_ctrl + BWI_RX32_INDEX,
   8564   1.1  macallan 	    end_idx * sizeof(struct bwi_desc32));
   8565   1.1  macallan 
   8566   1.1  macallan 	return (rx_data);
   8567   1.1  macallan }
   8568   1.1  macallan 
   8569   1.2  macallan static int
   8570   1.1  macallan bwi_rxeof64(struct bwi_softc *sc)
   8571   1.1  macallan {
   8572   1.1  macallan 	/* TODO: 64 */
   8573   1.1  macallan 	return (0);
   8574   1.1  macallan }
   8575   1.1  macallan 
   8576   1.2  macallan static void
   8577   1.1  macallan bwi_reset_rx_ring32(struct bwi_softc *sc, uint32_t rx_ctrl)
   8578   1.1  macallan {
   8579   1.1  macallan 	int i;
   8580   1.1  macallan 
   8581   1.1  macallan 	CSR_WRITE_4(sc, rx_ctrl + BWI_RX32_CTRL, 0);
   8582   1.1  macallan 
   8583   1.1  macallan #define NRETRY 10
   8584   1.1  macallan 	for (i = 0; i < NRETRY; ++i) {
   8585   1.1  macallan 		uint32_t status;
   8586   1.1  macallan 
   8587   1.1  macallan 		status = CSR_READ_4(sc, rx_ctrl + BWI_RX32_STATUS);
   8588   1.1  macallan 		if (__SHIFTOUT(status, BWI_RX32_STATUS_STATE_MASK) ==
   8589   1.1  macallan 		    BWI_RX32_STATUS_STATE_DISABLED)
   8590   1.1  macallan 			break;
   8591   1.1  macallan 
   8592   1.1  macallan 		DELAY(1000);
   8593   1.1  macallan 	}
   8594   1.1  macallan 	if (i == NRETRY)
   8595  1.10    cegger 		aprint_error_dev(sc->sc_dev, "reset rx ring timedout\n");
   8596   1.1  macallan #undef NRETRY
   8597   1.1  macallan 
   8598   1.1  macallan 	CSR_WRITE_4(sc, rx_ctrl + BWI_RX32_RINGINFO, 0);
   8599   1.1  macallan }
   8600   1.1  macallan 
   8601   1.2  macallan static void
   8602   1.1  macallan bwi_free_txstats32(struct bwi_softc *sc)
   8603   1.1  macallan {
   8604   1.1  macallan 	bwi_reset_rx_ring32(sc, sc->sc_txstats->stats_ctrl_base);
   8605   1.1  macallan }
   8606   1.1  macallan 
   8607   1.2  macallan static void
   8608   1.1  macallan bwi_free_rx_ring32(struct bwi_softc *sc)
   8609   1.1  macallan {
   8610   1.1  macallan 	struct bwi_ring_data *rd = &sc->sc_rx_rdata;
   8611   1.1  macallan 	struct bwi_rxbuf_data *rbd = &sc->sc_rx_bdata;
   8612   1.1  macallan 	int i;
   8613   1.1  macallan 
   8614   1.1  macallan 	bwi_reset_rx_ring32(sc, rd->rdata_txrx_ctrl);
   8615   1.1  macallan 
   8616   1.1  macallan 	for (i = 0; i < BWI_RX_NDESC; ++i) {
   8617   1.1  macallan 		struct bwi_rxbuf *rb = &rbd->rbd_buf[i];
   8618   1.1  macallan 
   8619   1.1  macallan 		if (rb->rb_mbuf != NULL) {
   8620   1.1  macallan 			bus_dmamap_unload(sc->sc_dmat, rb->rb_dmap);
   8621   1.1  macallan 			m_freem(rb->rb_mbuf);
   8622   1.1  macallan 			rb->rb_mbuf = NULL;
   8623   1.1  macallan 		}
   8624   1.1  macallan 	}
   8625   1.1  macallan }
   8626   1.1  macallan 
   8627   1.2  macallan static void
   8628   1.1  macallan bwi_free_tx_ring32(struct bwi_softc *sc, int ring_idx)
   8629   1.1  macallan {
   8630   1.1  macallan 	struct bwi_ring_data *rd;
   8631   1.1  macallan 	struct bwi_txbuf_data *tbd;
   8632   1.1  macallan 	uint32_t state, val;
   8633   1.1  macallan 	int i;
   8634   1.1  macallan 
   8635   1.1  macallan 	KASSERT(ring_idx < BWI_TX_NRING);
   8636   1.1  macallan 	rd = &sc->sc_tx_rdata[ring_idx];
   8637   1.1  macallan 	tbd = &sc->sc_tx_bdata[ring_idx];
   8638   1.1  macallan 
   8639   1.1  macallan #define NRETRY 10
   8640   1.1  macallan 	for (i = 0; i < NRETRY; ++i) {
   8641   1.1  macallan 		val = CSR_READ_4(sc, rd->rdata_txrx_ctrl + BWI_TX32_STATUS);
   8642   1.1  macallan 		state = __SHIFTOUT(val, BWI_TX32_STATUS_STATE_MASK);
   8643   1.1  macallan 		if (state == BWI_TX32_STATUS_STATE_DISABLED ||
   8644   1.1  macallan 		    state == BWI_TX32_STATUS_STATE_IDLE ||
   8645   1.1  macallan 		    state == BWI_TX32_STATUS_STATE_STOPPED)
   8646   1.1  macallan 			break;
   8647   1.1  macallan 
   8648   1.1  macallan 		DELAY(1000);
   8649   1.1  macallan 	}
   8650   1.2  macallan 	if (i == NRETRY)
   8651  1.10    cegger 		aprint_error_dev(sc->sc_dev,
   8652   1.2  macallan 		    "wait for TX ring(%d) stable timed out\n", ring_idx);
   8653   1.1  macallan 
   8654   1.1  macallan 	CSR_WRITE_4(sc, rd->rdata_txrx_ctrl + BWI_TX32_CTRL, 0);
   8655   1.1  macallan 	for (i = 0; i < NRETRY; ++i) {
   8656   1.1  macallan 		val = CSR_READ_4(sc, rd->rdata_txrx_ctrl + BWI_TX32_STATUS);
   8657   1.1  macallan 		state = __SHIFTOUT(val, BWI_TX32_STATUS_STATE_MASK);
   8658   1.1  macallan 		if (state == BWI_TX32_STATUS_STATE_DISABLED)
   8659   1.1  macallan 			break;
   8660   1.1  macallan 
   8661   1.1  macallan 		DELAY(1000);
   8662   1.1  macallan 	}
   8663   1.1  macallan 	if (i == NRETRY)
   8664  1.10    cegger 		aprint_error_dev(sc->sc_dev, "reset TX ring (%d) timed out\n",
   8665   1.2  macallan 		    ring_idx);
   8666   1.1  macallan #undef NRETRY
   8667   1.1  macallan 
   8668   1.1  macallan 	DELAY(1000);
   8669   1.1  macallan 
   8670   1.1  macallan 	CSR_WRITE_4(sc, rd->rdata_txrx_ctrl + BWI_TX32_RINGINFO, 0);
   8671   1.1  macallan 
   8672   1.1  macallan 	for (i = 0; i < BWI_TX_NDESC; ++i) {
   8673   1.1  macallan 		struct bwi_txbuf *tb = &tbd->tbd_buf[i];
   8674   1.1  macallan 
   8675   1.1  macallan 		if (tb->tb_mbuf != NULL) {
   8676   1.1  macallan 			bus_dmamap_unload(sc->sc_dmat, tb->tb_dmap);
   8677   1.1  macallan 			m_freem(tb->tb_mbuf);
   8678   1.1  macallan 			tb->tb_mbuf = NULL;
   8679   1.1  macallan 		}
   8680   1.1  macallan 		if (tb->tb_ni != NULL) {
   8681   1.2  macallan 			ieee80211_free_node(tb->tb_ni);
   8682   1.1  macallan 			tb->tb_ni = NULL;
   8683   1.1  macallan 		}
   8684   1.1  macallan 	}
   8685   1.1  macallan }
   8686   1.1  macallan 
   8687   1.2  macallan static void
   8688   1.1  macallan bwi_free_txstats64(struct bwi_softc *sc)
   8689   1.1  macallan {
   8690   1.1  macallan 	/* TODO: 64 */
   8691   1.1  macallan }
   8692   1.1  macallan 
   8693   1.2  macallan static void
   8694   1.1  macallan bwi_free_rx_ring64(struct bwi_softc *sc)
   8695   1.1  macallan {
   8696   1.1  macallan 	/* TODO: 64 */
   8697   1.1  macallan }
   8698   1.1  macallan 
   8699   1.2  macallan static void
   8700   1.1  macallan bwi_free_tx_ring64(struct bwi_softc *sc, int ring_idx)
   8701   1.1  macallan {
   8702   1.1  macallan 	/* TODO: 64 */
   8703   1.1  macallan }
   8704   1.1  macallan 
   8705   1.2  macallan /* XXX does not belong here */
   8706   1.2  macallan /* [TRC: Begin pilferage from OpenBSD.] */
   8707   1.2  macallan 
   8708   1.2  macallan /*
   8709   1.2  macallan  * Convert bit rate (in 0.5Mbps units) to PLCP signal (R4-R1) and vice versa.
   8710   1.2  macallan  */
   8711   1.1  macallan uint8_t
   8712   1.2  macallan bwi_ieee80211_rate2plcp(u_int8_t rate, enum ieee80211_phymode mode)
   8713   1.2  macallan {
   8714   1.2  macallan 	rate &= IEEE80211_RATE_VAL;
   8715   1.2  macallan 
   8716   1.2  macallan 	if (mode == IEEE80211_MODE_11B) {
   8717   1.2  macallan 		/* IEEE Std 802.11b-1999 page 15, subclause 18.2.3.3 */
   8718   1.2  macallan 		switch (rate) {
   8719   1.2  macallan 		case 2:		return 10;
   8720   1.2  macallan 		case 4:		return 20;
   8721   1.2  macallan 		case 11:	return 55;
   8722   1.2  macallan 		case 22:	return 110;
   8723   1.2  macallan 		/* IEEE Std 802.11g-2003 page 19, subclause 19.3.2.1 */
   8724   1.2  macallan 		case 44:	return 220;
   8725   1.2  macallan 		}
   8726   1.2  macallan 	} else if (mode == IEEE80211_MODE_11G || mode == IEEE80211_MODE_11A) {
   8727   1.2  macallan 		/* IEEE Std 802.11a-1999 page 14, subclause 17.3.4.1 */
   8728   1.2  macallan 		switch (rate) {
   8729   1.2  macallan 		case 12:	return 0x0b;
   8730   1.2  macallan 		case 18:	return 0x0f;
   8731   1.2  macallan 		case 24:	return 0x0a;
   8732   1.2  macallan 		case 36:	return 0x0e;
   8733   1.2  macallan 		case 48:	return 0x09;
   8734   1.2  macallan 		case 72:	return 0x0d;
   8735   1.2  macallan 		case 96:	return 0x08;
   8736   1.2  macallan 		case 108:	return 0x0c;
   8737   1.2  macallan 		}
   8738   1.2  macallan         } else
   8739   1.2  macallan 		panic("Unexpected mode %u", mode);
   8740   1.2  macallan 
   8741   1.2  macallan 	return 0;
   8742   1.2  macallan }
   8743   1.2  macallan 
   8744   1.2  macallan static uint8_t
   8745   1.2  macallan bwi_ieee80211_plcp2rate(uint8_t plcp, enum ieee80211_phymode mode)
   8746   1.2  macallan {
   8747   1.2  macallan 	if (mode == IEEE80211_MODE_11B) {
   8748   1.2  macallan 		/* IEEE Std 802.11g-2003 page 19, subclause 19.3.2.1 */
   8749   1.2  macallan 		switch (plcp) {
   8750   1.2  macallan 		case 10:	return 2;
   8751   1.2  macallan 		case 20:	return 4;
   8752   1.2  macallan 		case 55:	return 11;
   8753   1.2  macallan 		case 110:	return 22;
   8754   1.2  macallan 		/* IEEE Std 802.11g-2003 page 19, subclause 19.3.2.1 */
   8755   1.2  macallan 		case 220:	return 44;
   8756   1.2  macallan 		}
   8757   1.2  macallan 	} else if (mode == IEEE80211_MODE_11G || mode == IEEE80211_MODE_11A) {
   8758   1.2  macallan 		/* IEEE Std 802.11a-1999 page 14, subclause 17.3.4.1 */
   8759   1.2  macallan 		switch (plcp) {
   8760   1.2  macallan 		case 0x0b:	return 12;
   8761   1.2  macallan 		case 0x0f:	return 18;
   8762   1.2  macallan 		case 0x0a:	return 24;
   8763   1.2  macallan 		case 0x0e:	return 36;
   8764   1.2  macallan 		case 0x09:	return 48;
   8765   1.2  macallan 		case 0x0d:	return 72;
   8766   1.2  macallan 		case 0x08:	return 96;
   8767   1.2  macallan 		case 0x0c:	return 108;
   8768   1.2  macallan 		}
   8769   1.2  macallan 	} else
   8770   1.2  macallan 		panic("Unexpected mode %u", mode);
   8771   1.2  macallan 
   8772   1.2  macallan 	return 0;
   8773   1.2  macallan }
   8774   1.2  macallan /* [TRC: End pilferage from OpenBSD.] */
   8775   1.2  macallan 
   8776   1.2  macallan static enum bwi_ieee80211_modtype
   8777   1.2  macallan bwi_ieee80211_rate2modtype(uint8_t rate)
   8778   1.2  macallan {
   8779   1.2  macallan 	rate &= IEEE80211_RATE_VAL;
   8780   1.2  macallan 
   8781   1.2  macallan 	if (rate == 44)
   8782   1.2  macallan 		return (IEEE80211_MODTYPE_PBCC);
   8783   1.2  macallan 	else if (rate == 22 || rate < 12)
   8784   1.2  macallan 		return (IEEE80211_MODTYPE_DS);
   8785   1.2  macallan 	else
   8786   1.2  macallan 		return (IEEE80211_MODTYPE_OFDM);
   8787   1.2  macallan }
   8788   1.2  macallan 
   8789   1.2  macallan static uint8_t
   8790   1.2  macallan bwi_ofdm_plcp2rate(const uint32_t *plcp0)
   8791   1.1  macallan {
   8792   1.1  macallan 	uint32_t plcp;
   8793   1.1  macallan 	uint8_t plcp_rate;
   8794   1.1  macallan 
   8795   1.2  macallan 	plcp = le32toh(*plcp0);
   8796   1.1  macallan 	plcp_rate = __SHIFTOUT(plcp, IEEE80211_OFDM_PLCP_RATE_MASK);
   8797   1.1  macallan 
   8798   1.2  macallan 	return (bwi_ieee80211_plcp2rate(plcp_rate, IEEE80211_MODE_11G));
   8799   1.1  macallan }
   8800   1.1  macallan 
   8801   1.2  macallan static uint8_t
   8802   1.2  macallan bwi_ds_plcp2rate(const struct ieee80211_ds_plcp_hdr *hdr)
   8803   1.1  macallan {
   8804   1.2  macallan 	return (bwi_ieee80211_plcp2rate(hdr->i_signal, IEEE80211_MODE_11B));
   8805   1.1  macallan }
   8806   1.1  macallan 
   8807   1.2  macallan static void
   8808   1.1  macallan bwi_ofdm_plcp_header(uint32_t *plcp0, int pkt_len, uint8_t rate)
   8809   1.1  macallan {
   8810   1.1  macallan 	uint32_t plcp;
   8811   1.1  macallan 
   8812   1.2  macallan 	plcp = __SHIFTIN(bwi_ieee80211_rate2plcp(rate, IEEE80211_MODE_11G),
   8813   1.1  macallan 	    IEEE80211_OFDM_PLCP_RATE_MASK) |
   8814   1.1  macallan 	    __SHIFTIN(pkt_len, IEEE80211_OFDM_PLCP_LEN_MASK);
   8815   1.1  macallan 	*plcp0 = htole32(plcp);
   8816   1.1  macallan }
   8817   1.1  macallan 
   8818   1.2  macallan static void
   8819   1.1  macallan bwi_ds_plcp_header(struct ieee80211_ds_plcp_hdr *plcp, int pkt_len,
   8820   1.1  macallan     uint8_t rate)
   8821   1.1  macallan {
   8822   1.1  macallan 	int len, service, pkt_bitlen;
   8823   1.1  macallan 
   8824   1.1  macallan 	pkt_bitlen = pkt_len * NBBY;
   8825   1.1  macallan 	len = howmany(pkt_bitlen * 2, rate);
   8826   1.1  macallan 
   8827   1.1  macallan 	service = IEEE80211_DS_PLCP_SERVICE_LOCKED;
   8828   1.1  macallan 	if (rate == (11 * 2)) {
   8829   1.1  macallan 		int pkt_bitlen1;
   8830   1.1  macallan 
   8831   1.1  macallan 		/*
   8832   1.1  macallan 		 * PLCP service field needs to be adjusted,
   8833   1.1  macallan 		 * if TX rate is 11Mbytes/s
   8834   1.1  macallan 		 */
   8835   1.1  macallan 		pkt_bitlen1 = len * 11;
   8836   1.1  macallan 		if (pkt_bitlen1 - pkt_bitlen >= NBBY)
   8837   1.1  macallan 			service |= IEEE80211_DS_PLCP_SERVICE_LENEXT7;
   8838   1.1  macallan 	}
   8839   1.1  macallan 
   8840   1.2  macallan 	plcp->i_signal = bwi_ieee80211_rate2plcp(rate, IEEE80211_MODE_11B);
   8841   1.1  macallan 	plcp->i_service = service;
   8842   1.1  macallan 	plcp->i_length = htole16(len);
   8843   1.1  macallan 	/* NOTE: do NOT touch i_crc */
   8844   1.1  macallan }
   8845   1.1  macallan 
   8846   1.2  macallan static void
   8847   1.1  macallan bwi_plcp_header(void *plcp, int pkt_len, uint8_t rate)
   8848   1.1  macallan {
   8849   1.2  macallan 	enum bwi_ieee80211_modtype modtype;
   8850   1.1  macallan 
   8851   1.1  macallan 	/*
   8852   1.1  macallan 	 * Assume caller has zeroed 'plcp'
   8853   1.1  macallan 	 */
   8854   1.1  macallan 
   8855   1.2  macallan 	modtype = bwi_ieee80211_rate2modtype(rate);
   8856   1.1  macallan 	if (modtype == IEEE80211_MODTYPE_OFDM)
   8857   1.1  macallan 		bwi_ofdm_plcp_header(plcp, pkt_len, rate);
   8858   1.1  macallan 	else if (modtype == IEEE80211_MODTYPE_DS)
   8859   1.1  macallan 		bwi_ds_plcp_header(plcp, pkt_len, rate);
   8860   1.1  macallan 	else
   8861   1.1  macallan 		panic("unsupport modulation type %u\n", modtype);
   8862   1.1  macallan }
   8863   1.1  macallan 
   8864   1.2  macallan static uint8_t
   8865   1.2  macallan bwi_ieee80211_ack_rate(struct ieee80211_node *ni, uint8_t rate)
   8866   1.1  macallan {
   8867   1.1  macallan 	const struct ieee80211_rateset *rs = &ni->ni_rates;
   8868   1.1  macallan 	uint8_t ack_rate = 0;
   8869   1.2  macallan 	enum bwi_ieee80211_modtype modtype;
   8870   1.1  macallan 	int i;
   8871   1.1  macallan 
   8872   1.1  macallan 	rate &= IEEE80211_RATE_VAL;
   8873   1.1  macallan 
   8874   1.2  macallan 	modtype = bwi_ieee80211_rate2modtype(rate);
   8875   1.1  macallan 
   8876   1.1  macallan 	for (i = 0; i < rs->rs_nrates; ++i) {
   8877   1.1  macallan 		uint8_t rate1 = rs->rs_rates[i] & IEEE80211_RATE_VAL;
   8878   1.1  macallan 
   8879   1.1  macallan 		if (rate1 > rate) {
   8880   1.1  macallan 			if (ack_rate != 0)
   8881   1.2  macallan 				return (ack_rate);
   8882   1.1  macallan 			else
   8883   1.1  macallan 				break;
   8884   1.1  macallan 		}
   8885   1.1  macallan 
   8886   1.1  macallan 		if ((rs->rs_rates[i] & IEEE80211_RATE_BASIC) &&
   8887   1.2  macallan 		    bwi_ieee80211_rate2modtype(rate1) == modtype)
   8888   1.1  macallan 			ack_rate = rate1;
   8889   1.1  macallan 	}
   8890   1.1  macallan 
   8891   1.1  macallan 	switch (rate) {
   8892   1.1  macallan 	/* CCK */
   8893   1.1  macallan 	case 2:
   8894   1.1  macallan 	case 4:
   8895   1.1  macallan 	case 11:
   8896   1.1  macallan 	case 22:
   8897   1.1  macallan 		ack_rate = rate;
   8898   1.1  macallan 		break;
   8899   1.1  macallan 	/* PBCC */
   8900   1.1  macallan 	case 44:
   8901   1.1  macallan 		ack_rate = 22;
   8902   1.1  macallan 		break;
   8903   1.1  macallan 
   8904   1.1  macallan 	/* OFDM */
   8905   1.1  macallan 	case 12:
   8906   1.1  macallan 	case 18:
   8907   1.1  macallan 		ack_rate = 12;
   8908   1.1  macallan 		break;
   8909   1.1  macallan 	case 24:
   8910   1.1  macallan 	case 36:
   8911   1.1  macallan 		ack_rate = 24;
   8912   1.1  macallan 		break;
   8913   1.1  macallan 	case 48:
   8914   1.1  macallan 	case 72:
   8915   1.1  macallan 	case 96:
   8916   1.1  macallan 	case 108:
   8917   1.1  macallan 		ack_rate = 48;
   8918   1.1  macallan 		break;
   8919   1.1  macallan 	default:
   8920   1.1  macallan 		panic("unsupported rate %d\n", rate);
   8921   1.1  macallan 	}
   8922   1.2  macallan 	return (ack_rate);
   8923   1.1  macallan }
   8924   1.1  macallan 
   8925   1.2  macallan /* [TRC: XXX does not belong here] */
   8926   1.2  macallan 
   8927   1.1  macallan #define IEEE80211_OFDM_TXTIME(kbps, frmlen)	\
   8928   1.1  macallan 	(IEEE80211_OFDM_PREAMBLE_TIME +		\
   8929   1.1  macallan 	 IEEE80211_OFDM_SIGNAL_TIME +		\
   8930   1.1  macallan 	(IEEE80211_OFDM_NSYMS((kbps), (frmlen)) * IEEE80211_OFDM_SYM_TIME))
   8931   1.1  macallan 
   8932   1.1  macallan #define IEEE80211_OFDM_SYM_TIME			4
   8933   1.1  macallan #define IEEE80211_OFDM_PREAMBLE_TIME		16
   8934   1.1  macallan #define IEEE80211_OFDM_SIGNAL_EXT_TIME		6
   8935   1.1  macallan #define IEEE80211_OFDM_SIGNAL_TIME		4
   8936   1.1  macallan 
   8937   1.1  macallan #define IEEE80211_OFDM_PLCP_SERVICE_NBITS	16
   8938   1.1  macallan #define IEEE80211_OFDM_TAIL_NBITS		6
   8939   1.1  macallan 
   8940   1.1  macallan #define IEEE80211_OFDM_NBITS(frmlen)		\
   8941   1.1  macallan 	(IEEE80211_OFDM_PLCP_SERVICE_NBITS +	\
   8942   1.1  macallan 	 ((frmlen) * NBBY) +			\
   8943   1.1  macallan 	 IEEE80211_OFDM_TAIL_NBITS)
   8944   1.1  macallan 
   8945   1.1  macallan #define IEEE80211_OFDM_NBITS_PER_SYM(kbps)	\
   8946   1.1  macallan 	(((kbps) * IEEE80211_OFDM_SYM_TIME) / 1000)
   8947   1.1  macallan 
   8948   1.1  macallan #define IEEE80211_OFDM_NSYMS(kbps, frmlen)	\
   8949   1.1  macallan 	howmany(IEEE80211_OFDM_NBITS((frmlen)),	\
   8950   1.1  macallan 	IEEE80211_OFDM_NBITS_PER_SYM((kbps)))
   8951   1.1  macallan 
   8952   1.1  macallan #define IEEE80211_CCK_TXTIME(kbps, frmlen)	\
   8953   1.1  macallan 	(((IEEE80211_CCK_NBITS((frmlen)) * 1000) + (kbps) - 1) / (kbps))
   8954   1.1  macallan 
   8955   1.1  macallan #define IEEE80211_CCK_PREAMBLE_LEN		144
   8956   1.1  macallan #define IEEE80211_CCK_PLCP_HDR_TIME		48
   8957   1.1  macallan #define IEEE80211_CCK_SHPREAMBLE_LEN		72
   8958   1.1  macallan #define IEEE80211_CCK_SHPLCP_HDR_TIME		24
   8959   1.1  macallan 
   8960   1.1  macallan #define IEEE80211_CCK_NBITS(frmlen)		((frmlen) * NBBY)
   8961   1.1  macallan 
   8962   1.2  macallan static uint16_t
   8963   1.2  macallan bwi_ieee80211_txtime(struct ieee80211com *ic, struct ieee80211_node *ni,
   8964   1.2  macallan     uint len, uint8_t rs_rate, uint32_t flags)
   8965   1.1  macallan {
   8966   1.2  macallan 	enum bwi_ieee80211_modtype modtype;
   8967   1.1  macallan 	uint16_t txtime;
   8968   1.1  macallan 	int rate;
   8969   1.1  macallan 
   8970   1.1  macallan 	rs_rate &= IEEE80211_RATE_VAL;
   8971   1.1  macallan 
   8972   1.1  macallan 	rate = rs_rate * 500;	/* ieee80211 rate -> kbps */
   8973   1.1  macallan 
   8974   1.2  macallan 	modtype = bwi_ieee80211_rate2modtype(rs_rate);
   8975   1.1  macallan 	if (modtype == IEEE80211_MODTYPE_OFDM) {
   8976   1.1  macallan 		/*
   8977   1.1  macallan 		 * IEEE Std 802.11a-1999, page 37, equation (29)
   8978   1.1  macallan 		 * IEEE Std 802.11g-2003, page 44, equation (42)
   8979   1.1  macallan 		 */
   8980   1.1  macallan 		txtime = IEEE80211_OFDM_TXTIME(rate, len);
   8981   1.1  macallan 		if (ic->ic_curmode == IEEE80211_MODE_11G)
   8982   1.1  macallan 			txtime += IEEE80211_OFDM_SIGNAL_EXT_TIME;
   8983   1.1  macallan 	} else {
   8984   1.1  macallan 		/*
   8985   1.1  macallan 		 * IEEE Std 802.11b-1999, page 28, subclause 18.3.4
   8986   1.1  macallan 		 * IEEE Std 802.11g-2003, page 45, equation (43)
   8987   1.1  macallan 		 */
   8988   1.1  macallan 		if (modtype == IEEE80211_MODTYPE_PBCC)
   8989   1.1  macallan 			++len;
   8990   1.1  macallan 		txtime = IEEE80211_CCK_TXTIME(rate, len);
   8991   1.1  macallan 
   8992   1.1  macallan 		/*
   8993   1.1  macallan 		 * Short preamble is not applicable for DS 1Mbits/s
   8994   1.1  macallan 		 */
   8995   1.1  macallan 		if (rs_rate != 2 && (flags & IEEE80211_F_SHPREAMBLE)) {
   8996   1.1  macallan 			txtime += IEEE80211_CCK_SHPREAMBLE_LEN +
   8997   1.1  macallan 				  IEEE80211_CCK_SHPLCP_HDR_TIME;
   8998   1.1  macallan 		} else {
   8999   1.1  macallan 			txtime += IEEE80211_CCK_PREAMBLE_LEN +
   9000   1.1  macallan 				  IEEE80211_CCK_PLCP_HDR_TIME;
   9001   1.1  macallan 		}
   9002   1.1  macallan 	}
   9003   1.2  macallan 	return (txtime);
   9004   1.1  macallan }
   9005   1.1  macallan 
   9006   1.2  macallan static int
   9007   1.1  macallan bwi_encap(struct bwi_softc *sc, int idx, struct mbuf *m,
   9008   1.2  macallan     struct ieee80211_node **nip, int mgt_pkt)
   9009   1.1  macallan {
   9010   1.1  macallan 	struct ieee80211com *ic = &sc->sc_ic;
   9011   1.2  macallan 	struct ieee80211_node *ni = *nip;
   9012   1.1  macallan 	struct bwi_ring_data *rd = &sc->sc_tx_rdata[BWI_TX_DATA_RING];
   9013   1.1  macallan 	struct bwi_txbuf_data *tbd = &sc->sc_tx_bdata[BWI_TX_DATA_RING];
   9014   1.1  macallan 	struct bwi_txbuf *tb = &tbd->tbd_buf[idx];
   9015   1.1  macallan 	struct bwi_mac *mac;
   9016   1.1  macallan 	struct bwi_txbuf_hdr *hdr;
   9017   1.1  macallan 	struct ieee80211_frame *wh;
   9018   1.2  macallan 	uint8_t rate;		/* [TRC: XXX Use a fallback rate?] */
   9019   1.1  macallan 	uint32_t mac_ctrl;
   9020   1.1  macallan 	uint16_t phy_ctrl;
   9021   1.1  macallan 	bus_addr_t paddr;
   9022   1.2  macallan 	int pkt_len, error, mcast_pkt = 0;
   9023   1.1  macallan #if 0
   9024   1.1  macallan 	const uint8_t *p;
   9025   1.1  macallan 	int i;
   9026   1.1  macallan #endif
   9027   1.1  macallan 
   9028   1.2  macallan 	KASSERT(ni != NULL);
   9029   1.1  macallan 	KASSERT(sc->sc_cur_regwin->rw_type == BWI_REGWIN_T_MAC);
   9030   1.1  macallan 	mac = (struct bwi_mac *)sc->sc_cur_regwin;
   9031   1.1  macallan 
   9032   1.1  macallan 	wh = mtod(m, struct ieee80211_frame *);
   9033   1.1  macallan 
   9034   1.1  macallan 	/* Get 802.11 frame len before prepending TX header */
   9035   1.1  macallan 	pkt_len = m->m_pkthdr.len + IEEE80211_CRC_LEN;
   9036   1.1  macallan 
   9037   1.1  macallan 	/*
   9038   1.1  macallan 	 * Find TX rate
   9039   1.1  macallan 	 */
   9040   1.6    cegger 	memset(tb->tb_rate_idx, 0, sizeof(tb->tb_rate_idx));
   9041   1.2  macallan 	if (!mgt_pkt) {
   9042   1.1  macallan 		if (ic->ic_fixed_rate != -1) {
   9043   1.1  macallan 			rate = ic->ic_sup_rates[ic->ic_curmode].
   9044   1.1  macallan 			    rs_rates[ic->ic_fixed_rate];
   9045   1.2  macallan 			/* [TRC: XXX Set fallback rate.] */
   9046   1.1  macallan 		} else {
   9047   1.1  macallan 			/* AMRR rate control */
   9048   1.2  macallan 			/* [TRC: XXX amrr] */
   9049   1.2  macallan 			/* rate = ni->ni_rates.rs_rates[ni->ni_txrate]; */
   9050   1.2  macallan 			rate = (1 * 2);
   9051   1.2  macallan 			/* [TRC: XXX Set fallback rate.] */
   9052   1.1  macallan 		}
   9053   1.1  macallan 	} else {
   9054   1.2  macallan 		/* Fixed at 1Mbits/s for mgt frames */
   9055   1.2  macallan 		/* [TRC: XXX Set fallback rate.] */
   9056   1.1  macallan 		rate = (1 * 2);
   9057   1.1  macallan 	}
   9058   1.1  macallan 
   9059   1.1  macallan 	rate &= IEEE80211_RATE_VAL;
   9060   1.1  macallan 
   9061   1.2  macallan 	if (IEEE80211_IS_MULTICAST(wh->i_addr1)) {
   9062   1.2  macallan 		/* [TRC: XXX Set fallback rate.] */
   9063   1.2  macallan 		rate = ic->ic_mcast_rate;
   9064   1.2  macallan 		mcast_pkt = 1;
   9065   1.2  macallan 	}
   9066   1.1  macallan 
   9067   1.2  macallan 	/* [TRC: XXX Check fallback rate.] */
   9068   1.1  macallan 	if (rate == 0) {
   9069  1.10    cegger 		aprint_error_dev(sc->sc_dev, "invalid rate %u", rate);
   9070   1.2  macallan 		/* [TRC: In the margin of the following line,
   9071   1.2  macallan 		   DragonFlyBSD writes `Force 1Mbits/s', whereas
   9072   1.2  macallan 		   OpenBSD writes `Force 1Mbytes/s'.] */
   9073   1.2  macallan 		rate = (1 * 2);
   9074   1.2  macallan 		/* [TRC: XXX Set fallback rate.] */
   9075   1.1  macallan 	}
   9076   1.1  macallan 	sc->sc_tx_rate = rate;
   9077   1.1  macallan 
   9078   1.1  macallan 	/* TX radio tap */
   9079   1.1  macallan 	if (sc->sc_drvbpf != NULL) {
   9080   1.1  macallan 		struct mbuf mb;
   9081   1.1  macallan 		struct bwi_tx_radiotap_hdr *tap = &sc->sc_txtap;
   9082   1.1  macallan 
   9083   1.1  macallan 		tap->wt_flags = 0;
   9084   1.1  macallan 		tap->wt_rate = rate;
   9085   1.1  macallan 		tap->wt_chan_freq =
   9086   1.1  macallan 		    htole16(ic->ic_bss->ni_chan->ic_freq);
   9087   1.1  macallan 		tap->wt_chan_flags =
   9088   1.1  macallan 		    htole16(ic->ic_bss->ni_chan->ic_flags);
   9089   1.1  macallan 
   9090   1.1  macallan 		mb.m_data = (void *)tap;
   9091   1.1  macallan 		mb.m_len = sc->sc_txtap_len;
   9092   1.1  macallan 		mb.m_next = m;
   9093   1.1  macallan 		mb.m_nextpkt = NULL;
   9094   1.1  macallan 		mb.m_type = 0;
   9095   1.1  macallan 		mb.m_flags = 0;
   9096  1.15     joerg 		bpf_mtap3(sc->sc_drvbpf, &mb);
   9097   1.1  macallan 	}
   9098   1.1  macallan 
   9099   1.1  macallan 	/*
   9100   1.1  macallan 	 * Setup the embedded TX header
   9101   1.1  macallan 	 */
   9102   1.1  macallan 	M_PREPEND(m, sizeof(*hdr), M_DONTWAIT);
   9103   1.1  macallan 	if (m == NULL) {
   9104  1.10    cegger 		aprint_error_dev(sc->sc_dev, "prepend TX header failed\n");
   9105   1.1  macallan 		return (ENOBUFS);
   9106   1.1  macallan 	}
   9107   1.1  macallan 	hdr = mtod(m, struct bwi_txbuf_hdr *);
   9108   1.1  macallan 
   9109   1.6    cegger 	memset(hdr, 0, sizeof(*hdr));
   9110   1.1  macallan 
   9111   1.8   tsutsui 	memcpy(hdr->txh_fc, wh->i_fc, sizeof(hdr->txh_fc));
   9112   1.8   tsutsui 	memcpy(hdr->txh_addr1, wh->i_addr1, sizeof(hdr->txh_addr1));
   9113   1.1  macallan 
   9114   1.2  macallan 	if (!mcast_pkt) {
   9115   1.1  macallan 		uint16_t dur;
   9116   1.1  macallan 		uint8_t ack_rate;
   9117   1.1  macallan 
   9118   1.2  macallan 		/* [TRC: XXX Set fallback rate.] */
   9119   1.2  macallan 		ack_rate = bwi_ieee80211_ack_rate(ni, rate);
   9120   1.2  macallan 		dur = bwi_ieee80211_txtime(ic, ni,
   9121   1.1  macallan 		    sizeof(struct ieee80211_frame_ack) + IEEE80211_CRC_LEN,
   9122   1.1  macallan 		    ack_rate, ic->ic_flags & IEEE80211_F_SHPREAMBLE);
   9123   1.1  macallan 
   9124   1.1  macallan 		hdr->txh_fb_duration = htole16(dur);
   9125   1.1  macallan 	}
   9126   1.1  macallan 
   9127   1.1  macallan 	hdr->txh_id = __SHIFTIN(BWI_TX_DATA_RING, BWI_TXH_ID_RING_MASK) |
   9128   1.1  macallan 	    __SHIFTIN(idx, BWI_TXH_ID_IDX_MASK);
   9129   1.1  macallan 
   9130   1.1  macallan 	bwi_plcp_header(hdr->txh_plcp, pkt_len, rate);
   9131   1.2  macallan 	/* [TRC: XXX Use fallback rate.] */
   9132   1.1  macallan 	bwi_plcp_header(hdr->txh_fb_plcp, pkt_len, rate);
   9133   1.1  macallan 
   9134   1.1  macallan 	phy_ctrl = __SHIFTIN(mac->mac_rf.rf_ant_mode,
   9135   1.1  macallan 	    BWI_TXH_PHY_C_ANTMODE_MASK);
   9136   1.2  macallan 	if (bwi_ieee80211_rate2modtype(rate) == IEEE80211_MODTYPE_OFDM)
   9137   1.1  macallan 		phy_ctrl |= BWI_TXH_PHY_C_OFDM;
   9138   1.1  macallan 	else if ((ic->ic_flags & IEEE80211_F_SHPREAMBLE) && rate != (2 * 1))
   9139   1.1  macallan 		phy_ctrl |= BWI_TXH_PHY_C_SHPREAMBLE;
   9140   1.1  macallan 
   9141   1.1  macallan 	mac_ctrl = BWI_TXH_MAC_C_HWSEQ | BWI_TXH_MAC_C_FIRST_FRAG;
   9142   1.1  macallan 	if (!IEEE80211_IS_MULTICAST(wh->i_addr1))
   9143   1.1  macallan 		mac_ctrl |= BWI_TXH_MAC_C_ACK;
   9144   1.2  macallan 	if (bwi_ieee80211_rate2modtype(rate) == IEEE80211_MODTYPE_OFDM)
   9145   1.1  macallan 		mac_ctrl |= BWI_TXH_MAC_C_FB_OFDM;
   9146   1.1  macallan 
   9147   1.1  macallan 	hdr->txh_mac_ctrl = htole32(mac_ctrl);
   9148   1.1  macallan 	hdr->txh_phy_ctrl = htole16(phy_ctrl);
   9149   1.1  macallan 
   9150   1.1  macallan 	/* Catch any further usage */
   9151   1.1  macallan 	hdr = NULL;
   9152   1.1  macallan 	wh = NULL;
   9153   1.1  macallan 
   9154   1.1  macallan 	/* DMA load */
   9155   1.1  macallan 	error = bus_dmamap_load_mbuf(sc->sc_dmat, tb->tb_dmap, m,
   9156   1.1  macallan 	    BUS_DMA_NOWAIT);
   9157   1.1  macallan 	if (error && error != EFBIG) {
   9158  1.10    cegger 		aprint_error_dev(sc->sc_dev, "can't load TX buffer (1) %d\n",
   9159   1.2  macallan 		    error);
   9160   1.1  macallan 		goto back;
   9161   1.1  macallan 	}
   9162   1.1  macallan 
   9163   1.1  macallan 	if (error) {	/* error == EFBIG */
   9164   1.1  macallan 		struct mbuf *m_new;
   9165   1.1  macallan 
   9166   1.1  macallan 		error = 0;
   9167   1.1  macallan 
   9168   1.1  macallan 		MGETHDR(m_new, M_DONTWAIT, MT_DATA);
   9169   1.1  macallan 		if (m_new == NULL) {
   9170   1.1  macallan 			m_freem(m);
   9171   1.1  macallan 			error = ENOBUFS;
   9172  1.10    cegger 			aprint_error_dev(sc->sc_dev,
   9173   1.2  macallan 			    "can't defrag TX buffer (1)\n");
   9174   1.1  macallan 			goto back;
   9175   1.1  macallan 		}
   9176   1.1  macallan 
   9177   1.2  macallan 		M_COPY_PKTHDR(m_new, m);
   9178   1.1  macallan 		if (m->m_pkthdr.len > MHLEN) {
   9179   1.1  macallan 			MCLGET(m_new, M_DONTWAIT);
   9180   1.1  macallan 			if (!(m_new->m_flags & M_EXT)) {
   9181   1.1  macallan 				m_freem(m);
   9182   1.1  macallan 				m_freem(m_new);
   9183   1.1  macallan 				error = ENOBUFS;
   9184   1.1  macallan 			}
   9185   1.1  macallan 		}
   9186   1.1  macallan 
   9187   1.1  macallan 		if (error) {
   9188  1.10    cegger 			aprint_error_dev(sc->sc_dev,
   9189   1.2  macallan 			    "can't defrag TX buffer (2)\n");
   9190   1.1  macallan 			goto back;
   9191   1.1  macallan 		}
   9192   1.1  macallan 
   9193   1.1  macallan 		m_copydata(m, 0, m->m_pkthdr.len, mtod(m_new, void *));
   9194   1.1  macallan 		m_freem(m);
   9195   1.1  macallan 		m_new->m_len = m_new->m_pkthdr.len;
   9196   1.1  macallan 		m = m_new;
   9197   1.1  macallan 
   9198   1.1  macallan 		error = bus_dmamap_load_mbuf(sc->sc_dmat, tb->tb_dmap, m,
   9199   1.1  macallan 		    BUS_DMA_NOWAIT);
   9200   1.1  macallan 		if (error) {
   9201  1.10    cegger 			aprint_error_dev(sc->sc_dev,
   9202   1.2  macallan 			    "can't load TX buffer (2) %d\n", error);
   9203   1.1  macallan 			goto back;
   9204   1.1  macallan 		}
   9205   1.1  macallan 	}
   9206   1.1  macallan 	error = 0;
   9207   1.1  macallan 
   9208   1.1  macallan 	bus_dmamap_sync(sc->sc_dmat, tb->tb_dmap, 0,
   9209   1.1  macallan 	    tb->tb_dmap->dm_mapsize, BUS_DMASYNC_PREWRITE);
   9210   1.1  macallan 
   9211   1.2  macallan 	if (mgt_pkt || mcast_pkt) {
   9212   1.2  macallan 		/* Don't involve mcast/mgt packets into TX rate control */
   9213   1.2  macallan 		ieee80211_free_node(ni);
   9214   1.2  macallan 		*nip = ni = NULL;
   9215   1.2  macallan 	}
   9216   1.2  macallan 
   9217   1.1  macallan 	tb->tb_mbuf = m;
   9218   1.1  macallan 	tb->tb_ni = ni;
   9219   1.1  macallan 
   9220   1.1  macallan #if 0
   9221   1.1  macallan 	p = mtod(m, const uint8_t *);
   9222   1.1  macallan 	for (i = 0; i < m->m_pkthdr.len; ++i) {
   9223   1.2  macallan 		if (i % 8 == 0) {
   9224   1.2  macallan 			if (i != 0)
   9225   1.2  macallan 				aprint_debug("\n");
   9226  1.10    cegger 			aprint_debug_dev(sc->sc_dev, "");
   9227   1.2  macallan 		}
   9228   1.2  macallan 		aprint_debug(" %02x", p[i]);
   9229   1.1  macallan 	}
   9230   1.2  macallan 	aprint_debug("\n");
   9231   1.2  macallan #endif
   9232   1.1  macallan 
   9233   1.2  macallan 	DPRINTF(sc, BWI_DBG_TX, "idx %d, pkt_len %d, buflen %d\n",
   9234   1.2  macallan 	    idx, pkt_len, m->m_pkthdr.len);
   9235   1.1  macallan 
   9236   1.1  macallan 	/* Setup TX descriptor */
   9237   1.1  macallan 	paddr = tb->tb_dmap->dm_segs[0].ds_addr;
   9238   1.2  macallan 	(sc->sc_setup_txdesc)(sc, rd, idx, paddr, m->m_pkthdr.len);
   9239   1.1  macallan 	bus_dmamap_sync(sc->sc_dmat, rd->rdata_dmap, 0,
   9240   1.1  macallan 	    rd->rdata_dmap->dm_mapsize, BUS_DMASYNC_PREWRITE);
   9241   1.1  macallan 
   9242   1.1  macallan 	/* Kick start */
   9243   1.2  macallan 	(sc->sc_start_tx)(sc, rd->rdata_txrx_ctrl, idx);
   9244   1.1  macallan 
   9245   1.1  macallan back:
   9246   1.1  macallan 	if (error)
   9247   1.1  macallan 		m_freem(m);
   9248   1.1  macallan 	return (error);
   9249   1.1  macallan }
   9250   1.1  macallan 
   9251   1.2  macallan static void
   9252   1.1  macallan bwi_start_tx32(struct bwi_softc *sc, uint32_t tx_ctrl, int idx)
   9253   1.1  macallan {
   9254   1.1  macallan 	idx = (idx + 1) % BWI_TX_NDESC;
   9255   1.1  macallan 	CSR_WRITE_4(sc, tx_ctrl + BWI_TX32_INDEX,
   9256   1.1  macallan 	    idx * sizeof(struct bwi_desc32));
   9257   1.1  macallan }
   9258   1.1  macallan 
   9259   1.2  macallan static void
   9260   1.1  macallan bwi_start_tx64(struct bwi_softc *sc, uint32_t tx_ctrl, int idx)
   9261   1.1  macallan {
   9262   1.1  macallan 	/* TODO: 64 */
   9263   1.1  macallan }
   9264   1.1  macallan 
   9265   1.2  macallan static void
   9266   1.1  macallan bwi_txeof_status32(struct bwi_softc *sc)
   9267   1.1  macallan {
   9268   1.2  macallan 	struct ifnet *ifp = &sc->sc_if;
   9269   1.1  macallan 	uint32_t val, ctrl_base;
   9270   1.1  macallan 	int end_idx;
   9271   1.1  macallan 
   9272   1.1  macallan 	ctrl_base = sc->sc_txstats->stats_ctrl_base;
   9273   1.1  macallan 
   9274   1.1  macallan 	val = CSR_READ_4(sc, ctrl_base + BWI_RX32_STATUS);
   9275   1.1  macallan 	end_idx = __SHIFTOUT(val, BWI_RX32_STATUS_INDEX_MASK) /
   9276   1.1  macallan 	    sizeof(struct bwi_desc32);
   9277   1.1  macallan 
   9278   1.1  macallan 	bwi_txeof_status(sc, end_idx);
   9279   1.1  macallan 
   9280   1.1  macallan 	CSR_WRITE_4(sc, ctrl_base + BWI_RX32_INDEX,
   9281   1.1  macallan 	    end_idx * sizeof(struct bwi_desc32));
   9282   1.1  macallan 
   9283   1.1  macallan 	if ((ifp->if_flags & IFF_OACTIVE) == 0)
   9284   1.2  macallan 		ifp->if_start(ifp); /* [TRC: XXX Why not bwi_start?] */
   9285   1.1  macallan }
   9286   1.1  macallan 
   9287   1.2  macallan static void
   9288   1.1  macallan bwi_txeof_status64(struct bwi_softc *sc)
   9289   1.1  macallan {
   9290   1.1  macallan 	/* TODO: 64 */
   9291   1.1  macallan }
   9292   1.1  macallan 
   9293   1.2  macallan static void
   9294   1.1  macallan _bwi_txeof(struct bwi_softc *sc, uint16_t tx_id)
   9295   1.1  macallan {
   9296   1.2  macallan 	struct ifnet *ifp = &sc->sc_if;
   9297   1.1  macallan 	struct bwi_txbuf_data *tbd;
   9298   1.1  macallan 	struct bwi_txbuf *tb;
   9299   1.1  macallan 	int ring_idx, buf_idx;
   9300   1.1  macallan 
   9301   1.1  macallan 	if (tx_id == 0) {
   9302   1.2  macallan 		/* [TRC: XXX What is the severity of this message?] */
   9303  1.10    cegger 		aprint_normal_dev(sc->sc_dev, "zero tx id\n");
   9304   1.1  macallan 		return;
   9305   1.1  macallan 	}
   9306   1.1  macallan 
   9307   1.1  macallan 	ring_idx = __SHIFTOUT(tx_id, BWI_TXH_ID_RING_MASK);
   9308   1.1  macallan 	buf_idx = __SHIFTOUT(tx_id, BWI_TXH_ID_IDX_MASK);
   9309   1.1  macallan 
   9310   1.1  macallan 	KASSERT(ring_idx == BWI_TX_DATA_RING);
   9311   1.1  macallan 	KASSERT(buf_idx < BWI_TX_NDESC);
   9312   1.1  macallan 	tbd = &sc->sc_tx_bdata[ring_idx];
   9313   1.1  macallan 	KASSERT(tbd->tbd_used > 0);
   9314   1.1  macallan 	tbd->tbd_used--;
   9315   1.1  macallan 
   9316   1.1  macallan 	tb = &tbd->tbd_buf[buf_idx];
   9317   1.1  macallan 
   9318   1.1  macallan 	bus_dmamap_unload(sc->sc_dmat, tb->tb_dmap);
   9319   1.1  macallan 	m_freem(tb->tb_mbuf);
   9320   1.1  macallan 	tb->tb_mbuf = NULL;
   9321   1.1  macallan 
   9322   1.1  macallan 	if (tb->tb_ni != NULL) {
   9323   1.2  macallan 		ieee80211_free_node(tb->tb_ni);
   9324   1.1  macallan 		tb->tb_ni = NULL;
   9325   1.1  macallan 	}
   9326   1.1  macallan 
   9327   1.1  macallan 	if (tbd->tbd_used == 0)
   9328   1.1  macallan 		sc->sc_tx_timer = 0;
   9329   1.1  macallan 
   9330   1.1  macallan 	ifp->if_flags &= ~IFF_OACTIVE;
   9331   1.1  macallan }
   9332   1.1  macallan 
   9333   1.2  macallan static void
   9334   1.1  macallan bwi_txeof_status(struct bwi_softc *sc, int end_idx)
   9335   1.1  macallan {
   9336   1.1  macallan 	struct bwi_txstats_data *st = sc->sc_txstats;
   9337   1.1  macallan 	int idx;
   9338   1.1  macallan 
   9339   1.1  macallan 	bus_dmamap_sync(sc->sc_dmat, st->stats_dmap, 0,
   9340   1.1  macallan 	    st->stats_dmap->dm_mapsize, BUS_DMASYNC_POSTREAD);
   9341   1.1  macallan 
   9342   1.1  macallan 	idx = st->stats_idx;
   9343   1.1  macallan 	while (idx != end_idx) {
   9344   1.2  macallan 		/* [TRC: XXX Filter this out if it is not pending; see
   9345   1.2  macallan 		   DragonFlyBSD's revision 1.5. */
   9346   1.2  macallan 		/* [TRC: XXX be16toh is wrong, probably due to the
   9347   1.2  macallan 		   build environment] */
   9348   1.2  macallan 		_bwi_txeof(sc, be16toh(st->stats[idx].txs_id));
   9349   1.1  macallan 		idx = (idx + 1) % BWI_TXSTATS_NDESC;
   9350   1.1  macallan 	}
   9351   1.1  macallan 	st->stats_idx = idx;
   9352   1.1  macallan }
   9353   1.1  macallan 
   9354   1.2  macallan static void
   9355   1.1  macallan bwi_txeof(struct bwi_softc *sc)
   9356   1.1  macallan {
   9357   1.2  macallan 	struct ifnet *ifp = &sc->sc_if;
   9358   1.1  macallan 
   9359   1.1  macallan 	for (;;) {
   9360   1.1  macallan 		uint32_t tx_status0, tx_status1;
   9361   1.1  macallan 		uint16_t tx_id, tx_info;
   9362   1.1  macallan 
   9363   1.1  macallan 		tx_status0 = CSR_READ_4(sc, BWI_TXSTATUS_0);
   9364   1.1  macallan 		if (tx_status0 == 0)
   9365   1.1  macallan 			break;
   9366   1.1  macallan 		tx_status1 = CSR_READ_4(sc, BWI_TXSTATUS_1);
   9367   1.1  macallan 
   9368   1.1  macallan 		tx_id = __SHIFTOUT(tx_status0, BWI_TXSTATUS_0_TXID_MASK);
   9369   1.1  macallan 		tx_info = BWI_TXSTATUS_0_INFO(tx_status0);
   9370   1.1  macallan 
   9371   1.1  macallan 		if (tx_info & 0x30) /* XXX */
   9372   1.1  macallan 			continue;
   9373   1.1  macallan 
   9374   1.2  macallan 		_bwi_txeof(sc, le16toh(tx_id));
   9375   1.1  macallan 
   9376   1.1  macallan 		ifp->if_opackets++;
   9377   1.1  macallan 	}
   9378   1.1  macallan 
   9379   1.1  macallan 	if ((ifp->if_flags & IFF_OACTIVE) == 0)
   9380   1.1  macallan 		ifp->if_start(ifp);
   9381   1.1  macallan }
   9382   1.1  macallan 
   9383   1.2  macallan static int
   9384   1.1  macallan bwi_bbp_power_on(struct bwi_softc *sc, enum bwi_clock_mode clk_mode)
   9385   1.1  macallan {
   9386   1.1  macallan 	bwi_power_on(sc, 1);
   9387   1.1  macallan 
   9388   1.1  macallan 	return (bwi_set_clock_mode(sc, clk_mode));
   9389   1.1  macallan }
   9390   1.1  macallan 
   9391   1.2  macallan static void
   9392   1.1  macallan bwi_bbp_power_off(struct bwi_softc *sc)
   9393   1.1  macallan {
   9394   1.1  macallan 	bwi_set_clock_mode(sc, BWI_CLOCK_MODE_SLOW);
   9395   1.1  macallan 	bwi_power_off(sc, 1);
   9396   1.1  macallan }
   9397   1.1  macallan 
   9398   1.2  macallan static int
   9399   1.1  macallan bwi_get_pwron_delay(struct bwi_softc *sc)
   9400   1.1  macallan {
   9401   1.1  macallan 	struct bwi_regwin *com, *old;
   9402   1.1  macallan 	struct bwi_clock_freq freq;
   9403   1.1  macallan 	uint32_t val;
   9404   1.1  macallan 	int error;
   9405   1.1  macallan 
   9406   1.1  macallan 	com = &sc->sc_com_regwin;
   9407   1.1  macallan 	KASSERT(BWI_REGWIN_EXIST(com));
   9408   1.1  macallan 
   9409   1.1  macallan 	if ((sc->sc_cap & BWI_CAP_CLKMODE) == 0)
   9410   1.1  macallan 		return (0);
   9411   1.1  macallan 
   9412   1.1  macallan 	error = bwi_regwin_switch(sc, com, &old);
   9413   1.1  macallan 	if (error)
   9414   1.1  macallan 		return (error);
   9415   1.1  macallan 
   9416   1.1  macallan 	bwi_get_clock_freq(sc, &freq);
   9417   1.1  macallan 
   9418   1.1  macallan 	val = CSR_READ_4(sc, BWI_PLL_ON_DELAY);
   9419   1.1  macallan 	sc->sc_pwron_delay = howmany((val + 2) * 1000000, freq.clkfreq_min);
   9420   1.2  macallan 	DPRINTF(sc, BWI_DBG_ATTACH, "power on delay %u\n", sc->sc_pwron_delay);
   9421   1.1  macallan 
   9422   1.1  macallan 	return (bwi_regwin_switch(sc, old, NULL));
   9423   1.1  macallan }
   9424   1.1  macallan 
   9425   1.2  macallan static int
   9426   1.1  macallan bwi_bus_attach(struct bwi_softc *sc)
   9427   1.1  macallan {
   9428   1.1  macallan 	struct bwi_regwin *bus, *old;
   9429   1.1  macallan 	int error;
   9430   1.1  macallan 
   9431   1.1  macallan 	bus = &sc->sc_bus_regwin;
   9432   1.1  macallan 
   9433   1.1  macallan 	error = bwi_regwin_switch(sc, bus, &old);
   9434   1.1  macallan 	if (error)
   9435   1.1  macallan 		return (error);
   9436   1.1  macallan 
   9437   1.1  macallan 	if (!bwi_regwin_is_enabled(sc, bus))
   9438   1.1  macallan 		bwi_regwin_enable(sc, bus, 0);
   9439   1.1  macallan 
   9440   1.1  macallan 	/* Disable interripts */
   9441   1.1  macallan 	CSR_WRITE_4(sc, BWI_INTRVEC, 0);
   9442   1.1  macallan 
   9443   1.1  macallan 	return (bwi_regwin_switch(sc, old, NULL));
   9444   1.1  macallan }
   9445   1.1  macallan 
   9446   1.2  macallan static const char *
   9447   1.1  macallan bwi_regwin_name(const struct bwi_regwin *rw)
   9448   1.1  macallan {
   9449   1.1  macallan 	switch (rw->rw_type) {
   9450   1.1  macallan 	case BWI_REGWIN_T_COM:
   9451   1.1  macallan 		return ("COM");
   9452   1.1  macallan 	case BWI_REGWIN_T_BUSPCI:
   9453   1.1  macallan 		return ("PCI");
   9454   1.1  macallan 	case BWI_REGWIN_T_MAC:
   9455   1.1  macallan 		return ("MAC");
   9456   1.1  macallan 	case BWI_REGWIN_T_BUSPCIE:
   9457   1.1  macallan 		return ("PCIE");
   9458   1.1  macallan 	}
   9459   1.1  macallan 	panic("unknown regwin type 0x%04x\n", rw->rw_type);
   9460   1.1  macallan 
   9461   1.1  macallan 	return (NULL);
   9462   1.1  macallan }
   9463   1.1  macallan 
   9464   1.2  macallan static uint32_t
   9465   1.1  macallan bwi_regwin_disable_bits(struct bwi_softc *sc)
   9466   1.1  macallan {
   9467   1.1  macallan 	uint32_t busrev;
   9468   1.1  macallan 
   9469   1.1  macallan 	/* XXX cache this */
   9470   1.1  macallan 	busrev = __SHIFTOUT(CSR_READ_4(sc, BWI_ID_LO), BWI_ID_LO_BUSREV_MASK);
   9471   1.2  macallan 	DPRINTF(sc, BWI_DBG_ATTACH | BWI_DBG_INIT | BWI_DBG_MISC,
   9472   1.2  macallan 	    "bus rev %u\n", busrev);
   9473   1.1  macallan 
   9474   1.1  macallan 	if (busrev == BWI_BUSREV_0)
   9475   1.1  macallan 		return (BWI_STATE_LO_DISABLE1);
   9476   1.1  macallan 	else if (busrev == BWI_BUSREV_1)
   9477   1.1  macallan 		return (BWI_STATE_LO_DISABLE2);
   9478   1.1  macallan 	else
   9479   1.2  macallan 		return (BWI_STATE_LO_DISABLE1 | BWI_STATE_LO_DISABLE2);
   9480   1.1  macallan }
   9481   1.1  macallan 
   9482   1.2  macallan static int
   9483   1.1  macallan bwi_regwin_is_enabled(struct bwi_softc *sc, struct bwi_regwin *rw)
   9484   1.1  macallan {
   9485   1.1  macallan 	uint32_t val, disable_bits;
   9486   1.1  macallan 
   9487   1.1  macallan 	disable_bits = bwi_regwin_disable_bits(sc);
   9488   1.1  macallan 	val = CSR_READ_4(sc, BWI_STATE_LO);
   9489   1.1  macallan 
   9490   1.1  macallan 	if ((val & (BWI_STATE_LO_CLOCK |
   9491   1.2  macallan 		    BWI_STATE_LO_RESET |
   9492   1.2  macallan 		    disable_bits)) == BWI_STATE_LO_CLOCK) {
   9493   1.2  macallan 		DPRINTF(sc, BWI_DBG_ATTACH | BWI_DBG_INIT, "%s is enabled\n",
   9494   1.2  macallan 		    bwi_regwin_name(rw));
   9495   1.1  macallan 		return (1);
   9496   1.1  macallan 	} else {
   9497   1.2  macallan 		DPRINTF(sc, BWI_DBG_ATTACH | BWI_DBG_INIT, "%s is disabled\n",
   9498   1.2  macallan 		    bwi_regwin_name(rw));
   9499   1.1  macallan 		return (0);
   9500   1.1  macallan 	}
   9501   1.1  macallan }
   9502   1.1  macallan 
   9503   1.2  macallan static void
   9504   1.1  macallan bwi_regwin_disable(struct bwi_softc *sc, struct bwi_regwin *rw, uint32_t flags)
   9505   1.1  macallan {
   9506   1.1  macallan 	uint32_t state_lo, disable_bits;
   9507   1.1  macallan 	int i;
   9508   1.1  macallan 
   9509   1.1  macallan 	state_lo = CSR_READ_4(sc, BWI_STATE_LO);
   9510   1.1  macallan 
   9511   1.1  macallan 	/*
   9512   1.1  macallan 	 * If current regwin is in 'reset' state, it was already disabled.
   9513   1.1  macallan 	 */
   9514   1.1  macallan 	if (state_lo & BWI_STATE_LO_RESET) {
   9515   1.2  macallan 		DPRINTF(sc, BWI_DBG_ATTACH | BWI_DBG_INIT,
   9516   1.2  macallan 		    "%s was already disabled\n", bwi_regwin_name(rw));
   9517   1.1  macallan 		return;
   9518   1.1  macallan 	}
   9519   1.1  macallan 
   9520   1.1  macallan 	disable_bits = bwi_regwin_disable_bits(sc);
   9521   1.1  macallan 
   9522   1.1  macallan 	/*
   9523   1.1  macallan 	 * Disable normal clock
   9524   1.1  macallan 	 */
   9525   1.1  macallan 	state_lo = BWI_STATE_LO_CLOCK | disable_bits;
   9526   1.1  macallan 	CSR_WRITE_4(sc, BWI_STATE_LO, state_lo);
   9527   1.1  macallan 
   9528   1.1  macallan 	/*
   9529   1.1  macallan 	 * Wait until normal clock is disabled
   9530   1.1  macallan 	 */
   9531   1.1  macallan #define NRETRY	1000
   9532   1.1  macallan 	for (i = 0; i < NRETRY; ++i) {
   9533   1.1  macallan 		state_lo = CSR_READ_4(sc, BWI_STATE_LO);
   9534   1.1  macallan 		if (state_lo & disable_bits)
   9535   1.1  macallan 			break;
   9536   1.1  macallan 		DELAY(10);
   9537   1.1  macallan 	}
   9538   1.1  macallan 	if (i == NRETRY) {
   9539  1.10    cegger 		aprint_error_dev(sc->sc_dev, "%s disable clock timeout\n",
   9540   1.2  macallan 		    bwi_regwin_name(rw));
   9541   1.1  macallan 	}
   9542   1.1  macallan 
   9543   1.1  macallan 	for (i = 0; i < NRETRY; ++i) {
   9544   1.1  macallan 		uint32_t state_hi;
   9545   1.1  macallan 
   9546   1.1  macallan 		state_hi = CSR_READ_4(sc, BWI_STATE_HI);
   9547   1.1  macallan 		if ((state_hi & BWI_STATE_HI_BUSY) == 0)
   9548   1.1  macallan 			break;
   9549   1.1  macallan 		DELAY(10);
   9550   1.1  macallan 	}
   9551   1.1  macallan 	if (i == NRETRY) {
   9552  1.10    cegger 		aprint_error_dev(sc->sc_dev, "%s wait BUSY unset timeout\n",
   9553   1.2  macallan 		    bwi_regwin_name(rw));
   9554   1.1  macallan 	}
   9555   1.1  macallan #undef NRETRY
   9556   1.1  macallan 
   9557   1.1  macallan 	/*
   9558   1.1  macallan 	 * Reset and disable regwin with gated clock
   9559   1.1  macallan 	 */
   9560   1.1  macallan 	state_lo = BWI_STATE_LO_RESET | disable_bits |
   9561   1.1  macallan 	    BWI_STATE_LO_CLOCK | BWI_STATE_LO_GATED_CLOCK |
   9562   1.1  macallan 	    __SHIFTIN(flags, BWI_STATE_LO_FLAGS_MASK);
   9563   1.1  macallan 	CSR_WRITE_4(sc, BWI_STATE_LO, state_lo);
   9564   1.1  macallan 
   9565   1.1  macallan 	/* Flush pending bus write */
   9566   1.1  macallan 	CSR_READ_4(sc, BWI_STATE_LO);
   9567   1.1  macallan 	DELAY(1);
   9568   1.1  macallan 
   9569   1.1  macallan 	/* Reset and disable regwin */
   9570   1.1  macallan 	state_lo = BWI_STATE_LO_RESET | disable_bits |
   9571   1.1  macallan 		   __SHIFTIN(flags, BWI_STATE_LO_FLAGS_MASK);
   9572   1.1  macallan 	CSR_WRITE_4(sc, BWI_STATE_LO, state_lo);
   9573   1.1  macallan 
   9574   1.1  macallan 	/* Flush pending bus write */
   9575   1.1  macallan 	CSR_READ_4(sc, BWI_STATE_LO);
   9576   1.1  macallan 	DELAY(1);
   9577   1.1  macallan }
   9578   1.1  macallan 
   9579   1.2  macallan static void
   9580   1.1  macallan bwi_regwin_enable(struct bwi_softc *sc, struct bwi_regwin *rw, uint32_t flags)
   9581   1.1  macallan {
   9582   1.1  macallan 	uint32_t state_lo, state_hi, imstate;
   9583   1.1  macallan 
   9584   1.1  macallan 	bwi_regwin_disable(sc, rw, flags);
   9585   1.1  macallan 
   9586   1.1  macallan 	/* Reset regwin with gated clock */
   9587   1.1  macallan 	state_lo = BWI_STATE_LO_RESET |
   9588   1.1  macallan 	    BWI_STATE_LO_CLOCK |
   9589   1.1  macallan 	    BWI_STATE_LO_GATED_CLOCK |
   9590   1.1  macallan 	    __SHIFTIN(flags, BWI_STATE_LO_FLAGS_MASK);
   9591   1.1  macallan 	CSR_WRITE_4(sc, BWI_STATE_LO, state_lo);
   9592   1.1  macallan 
   9593   1.1  macallan 	/* Flush pending bus write */
   9594   1.1  macallan 	CSR_READ_4(sc, BWI_STATE_LO);
   9595   1.1  macallan 	DELAY(1);
   9596   1.1  macallan 
   9597   1.1  macallan 	state_hi = CSR_READ_4(sc, BWI_STATE_HI);
   9598   1.1  macallan 	if (state_hi & BWI_STATE_HI_SERROR)
   9599   1.1  macallan 		CSR_WRITE_4(sc, BWI_STATE_HI, 0);
   9600   1.1  macallan 
   9601   1.1  macallan 	imstate = CSR_READ_4(sc, BWI_IMSTATE);
   9602   1.1  macallan 	if (imstate & (BWI_IMSTATE_INBAND_ERR | BWI_IMSTATE_TIMEOUT)) {
   9603   1.1  macallan 		imstate &= ~(BWI_IMSTATE_INBAND_ERR | BWI_IMSTATE_TIMEOUT);
   9604   1.1  macallan 		CSR_WRITE_4(sc, BWI_IMSTATE, imstate);
   9605   1.1  macallan 	}
   9606   1.1  macallan 
   9607   1.1  macallan 	/* Enable regwin with gated clock */
   9608   1.1  macallan 	state_lo = BWI_STATE_LO_CLOCK |
   9609   1.1  macallan 	    BWI_STATE_LO_GATED_CLOCK |
   9610   1.1  macallan 	    __SHIFTIN(flags, BWI_STATE_LO_FLAGS_MASK);
   9611   1.1  macallan 	CSR_WRITE_4(sc, BWI_STATE_LO, state_lo);
   9612   1.1  macallan 
   9613   1.1  macallan 	/* Flush pending bus write */
   9614   1.1  macallan 	CSR_READ_4(sc, BWI_STATE_LO);
   9615   1.1  macallan 	DELAY(1);
   9616   1.1  macallan 
   9617   1.1  macallan 	/* Enable regwin with normal clock */
   9618   1.1  macallan 	state_lo = BWI_STATE_LO_CLOCK |
   9619   1.1  macallan 	    __SHIFTIN(flags, BWI_STATE_LO_FLAGS_MASK);
   9620   1.1  macallan 	CSR_WRITE_4(sc, BWI_STATE_LO, state_lo);
   9621   1.1  macallan 
   9622   1.1  macallan 	/* Flush pending bus write */
   9623   1.1  macallan 	CSR_READ_4(sc, BWI_STATE_LO);
   9624   1.1  macallan 	DELAY(1);
   9625   1.1  macallan }
   9626   1.1  macallan 
   9627   1.2  macallan static void
   9628   1.1  macallan bwi_set_bssid(struct bwi_softc *sc, const uint8_t *bssid)
   9629   1.1  macallan {
   9630   1.1  macallan 	struct ieee80211com *ic = &sc->sc_ic;
   9631   1.1  macallan 	struct bwi_mac *mac;
   9632   1.1  macallan 	struct bwi_myaddr_bssid buf;
   9633   1.1  macallan 	const uint8_t *p;
   9634   1.1  macallan 	uint32_t val;
   9635   1.1  macallan 	int n, i;
   9636   1.1  macallan 
   9637   1.1  macallan 	KASSERT(sc->sc_cur_regwin->rw_type == BWI_REGWIN_T_MAC);
   9638   1.1  macallan 	mac = (struct bwi_mac *)sc->sc_cur_regwin;
   9639   1.1  macallan 
   9640   1.1  macallan 	bwi_set_addr_filter(sc, BWI_ADDR_FILTER_BSSID, bssid);
   9641   1.1  macallan 
   9642   1.8   tsutsui 	memcpy(buf.myaddr, ic->ic_myaddr, sizeof(buf.myaddr));
   9643   1.8   tsutsui 	memcpy(buf.bssid, bssid, sizeof(buf.bssid));
   9644   1.1  macallan 
   9645   1.1  macallan 	n = sizeof(buf) / sizeof(val);
   9646   1.1  macallan 	p = (const uint8_t *)&buf;
   9647   1.1  macallan 	for (i = 0; i < n; ++i) {
   9648   1.1  macallan 		int j;
   9649   1.1  macallan 
   9650   1.1  macallan 		val = 0;
   9651   1.1  macallan 		for (j = 0; j < sizeof(val); ++j)
   9652   1.1  macallan 			val |= ((uint32_t)(*p++)) << (j * 8);
   9653   1.1  macallan 
   9654   1.1  macallan 		TMPLT_WRITE_4(mac, 0x20 + (i * sizeof(val)), val);
   9655   1.1  macallan 	}
   9656   1.1  macallan }
   9657   1.1  macallan 
   9658   1.2  macallan static void
   9659   1.2  macallan bwi_updateslot(struct ifnet *ifp)
   9660   1.1  macallan {
   9661   1.2  macallan 	struct bwi_softc *sc = ifp->if_softc;
   9662   1.2  macallan 	struct ieee80211com *ic = &sc->sc_ic;
   9663   1.1  macallan 	struct bwi_mac *mac;
   9664   1.1  macallan 
   9665   1.1  macallan 	if ((ifp->if_flags & IFF_RUNNING) == 0)
   9666   1.1  macallan 		return;
   9667   1.1  macallan 
   9668   1.2  macallan 	DPRINTF(sc, BWI_DBG_80211, "%s\n", __func__);
   9669   1.1  macallan 
   9670   1.1  macallan 	KASSERT(sc->sc_cur_regwin->rw_type == BWI_REGWIN_T_MAC);
   9671   1.1  macallan 	mac = (struct bwi_mac *)sc->sc_cur_regwin;
   9672   1.1  macallan 
   9673   1.1  macallan 	bwi_mac_updateslot(mac, (ic->ic_flags & IEEE80211_F_SHSLOT));
   9674   1.1  macallan }
   9675   1.1  macallan 
   9676   1.2  macallan static void
   9677   1.1  macallan bwi_calibrate(void *xsc)
   9678   1.1  macallan {
   9679   1.1  macallan 	struct bwi_softc *sc = xsc;
   9680   1.1  macallan 	struct ieee80211com *ic = &sc->sc_ic;
   9681   1.1  macallan 	int s;
   9682   1.1  macallan 
   9683   1.1  macallan 	s = splnet();
   9684   1.1  macallan 
   9685   1.1  macallan 	if (ic->ic_state == IEEE80211_S_RUN) {
   9686   1.1  macallan 		struct bwi_mac *mac;
   9687   1.1  macallan 
   9688   1.1  macallan 		KASSERT(sc->sc_cur_regwin->rw_type == BWI_REGWIN_T_MAC);
   9689   1.1  macallan 		mac = (struct bwi_mac *)sc->sc_cur_regwin;
   9690   1.1  macallan 
   9691   1.1  macallan 		if (ic->ic_opmode != IEEE80211_M_MONITOR) {
   9692   1.1  macallan 			bwi_mac_calibrate_txpower(mac, sc->sc_txpwrcb_type);
   9693   1.1  macallan 			sc->sc_txpwrcb_type = BWI_TXPWR_CALIB;
   9694   1.1  macallan 		}
   9695   1.1  macallan 
   9696   1.1  macallan 		/* XXX 15 seconds */
   9697   1.2  macallan 		callout_schedule(&sc->sc_calib_ch, hz * 15);
   9698   1.1  macallan 	}
   9699   1.1  macallan 
   9700   1.1  macallan 	splx(s);
   9701   1.1  macallan }
   9702   1.1  macallan 
   9703   1.2  macallan static int
   9704   1.1  macallan bwi_calc_rssi(struct bwi_softc *sc, const struct bwi_rxbuf_hdr *hdr)
   9705   1.1  macallan {
   9706   1.1  macallan 	struct bwi_mac *mac;
   9707   1.1  macallan 
   9708   1.1  macallan 	KASSERT(sc->sc_cur_regwin->rw_type == BWI_REGWIN_T_MAC);
   9709   1.1  macallan 	mac = (struct bwi_mac *)sc->sc_cur_regwin;
   9710   1.1  macallan 
   9711   1.1  macallan 	return (bwi_rf_calc_rssi(mac, hdr));
   9712   1.1  macallan }
   9713   1.9    kefren 
   9714   1.9    kefren bool
   9715  1.14    dyoung bwi_suspend(device_t dv, const pmf_qual_t *qual)
   9716   1.9    kefren {
   9717   1.9    kefren 	struct bwi_softc *sc = device_private(dv);
   9718   1.9    kefren 
   9719   1.9    kefren 	bwi_power_off(sc, 0);
   9720   1.9    kefren 
   9721   1.9    kefren 	return true;
   9722   1.9    kefren }
   9723   1.9    kefren 
   9724   1.9    kefren bool
   9725  1.14    dyoung bwi_resume(device_t dv, const pmf_qual_t *qual)
   9726   1.9    kefren {
   9727   1.9    kefren 	struct bwi_softc *sc = device_private(dv);
   9728   1.9    kefren 
   9729   1.9    kefren 	bwi_power_on(sc, 1);
   9730   1.9    kefren 
   9731   1.9    kefren 	return true;
   9732   1.9    kefren }
   9733