Home | History | Annotate | Line # | Download | only in ic
bwi.c revision 1.22
      1  1.22  nakayama /*	$NetBSD: bwi.c,v 1.22 2012/04/25 05:14:05 nakayama Exp $	*/
      2   1.2  macallan /*	$OpenBSD: bwi.c,v 1.74 2008/02/25 21:13:30 mglocker Exp $	*/
      3   1.1  macallan 
      4   1.1  macallan /*
      5   1.1  macallan  * Copyright (c) 2007 The DragonFly Project.  All rights reserved.
      6   1.1  macallan  *
      7   1.1  macallan  * This code is derived from software contributed to The DragonFly Project
      8   1.1  macallan  * by Sepherosa Ziehau <sepherosa (at) gmail.com>
      9   1.1  macallan  *
     10   1.1  macallan  * Redistribution and use in source and binary forms, with or without
     11   1.1  macallan  * modification, are permitted provided that the following conditions
     12   1.1  macallan  * are met:
     13   1.1  macallan  *
     14   1.1  macallan  * 1. Redistributions of source code must retain the above copyright
     15   1.1  macallan  *    notice, this list of conditions and the following disclaimer.
     16   1.1  macallan  * 2. Redistributions in binary form must reproduce the above copyright
     17   1.1  macallan  *    notice, this list of conditions and the following disclaimer in
     18   1.1  macallan  *    the documentation and/or other materials provided with the
     19   1.1  macallan  *    distribution.
     20   1.1  macallan  * 3. Neither the name of The DragonFly Project nor the names of its
     21   1.1  macallan  *    contributors may be used to endorse or promote products derived
     22   1.1  macallan  *    from this software without specific, prior written permission.
     23   1.1  macallan  *
     24   1.1  macallan  * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
     25   1.1  macallan  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
     26   1.1  macallan  * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS
     27   1.1  macallan  * FOR A PARTICULAR PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE
     28   1.1  macallan  * COPYRIGHT HOLDERS OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT,
     29   1.1  macallan  * INCIDENTAL, SPECIAL, EXEMPLARY OR CONSEQUENTIAL DAMAGES (INCLUDING,
     30   1.1  macallan  * BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
     31   1.1  macallan  * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED
     32   1.1  macallan  * AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
     33   1.1  macallan  * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT
     34   1.1  macallan  * OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
     35   1.1  macallan  * SUCH DAMAGE.
     36   1.1  macallan  *
     37   1.1  macallan  * $DragonFly: src/sys/dev/netif/bwi/bwimac.c,v 1.1 2007/09/08 06:15:54 sephe Exp $
     38   1.1  macallan  */
     39   1.1  macallan 
     40   1.2  macallan /*
     41   1.2  macallan  * Broadcom AirForce BCM43xx IEEE 802.11b/g wireless network driver
     42   1.2  macallan  * Generic back end
     43   1.2  macallan  */
     44   1.2  macallan 
     45   1.2  macallan /* [TRC: XXX Names beginning with `bwi_ieee80211_*' are those that I
     46   1.2  macallan    think should be in NetBSD's generic 802.11 code, not in this
     47   1.2  macallan    driver.] */
     48   1.2  macallan 
     49   1.1  macallan 
     50   1.1  macallan #include <sys/cdefs.h>
     51  1.22  nakayama __KERNEL_RCSID(0, "$NetBSD: bwi.c,v 1.22 2012/04/25 05:14:05 nakayama Exp $");
     52   1.2  macallan 
     53   1.1  macallan #include <sys/param.h>
     54   1.2  macallan #include <sys/callout.h>
     55   1.1  macallan #include <sys/device.h>
     56   1.1  macallan #include <sys/kernel.h>
     57   1.1  macallan #include <sys/malloc.h>
     58   1.1  macallan #include <sys/mbuf.h>
     59   1.1  macallan #include <sys/socket.h>
     60   1.1  macallan #include <sys/sockio.h>
     61   1.2  macallan #include <sys/sysctl.h>
     62   1.1  macallan #include <sys/systm.h>
     63  1.16    dyoung #include <sys/bus.h>
     64   1.1  macallan 
     65   1.1  macallan #include <machine/endian.h>
     66   1.2  macallan 
     67   1.2  macallan #include <dev/firmload.h>
     68   1.1  macallan 
     69   1.1  macallan #include <net/if.h>
     70   1.1  macallan #include <net/if_dl.h>
     71   1.2  macallan #include <net/if_ether.h>
     72   1.1  macallan #include <net/if_media.h>
     73   1.1  macallan 
     74   1.1  macallan #include <net/bpf.h>
     75   1.1  macallan 
     76   1.1  macallan #include <net80211/ieee80211_var.h>
     77   1.2  macallan /* [TRC: XXX amrr] */
     78   1.1  macallan #include <net80211/ieee80211_amrr.h>
     79   1.1  macallan #include <net80211/ieee80211_radiotap.h>
     80   1.1  macallan 
     81   1.1  macallan #include <dev/ic/bwireg.h>
     82   1.1  macallan #include <dev/ic/bwivar.h>
     83   1.1  macallan 
     84   1.1  macallan #ifdef BWI_DEBUG
     85  1.17     pooka int bwi_debug = 0;
     86   1.2  macallan 
     87   1.2  macallan #define DPRINTF(sc, dbg, fmt, ...)					\
     88   1.2  macallan do {									\
     89   1.2  macallan 	if ((sc)->sc_debug & (dbg))					\
     90  1.10    cegger 		aprint_debug_dev((sc)->sc_dev, fmt, ##__VA_ARGS__);	\
     91   1.2  macallan } while (0)
     92   1.2  macallan 
     93   1.2  macallan #else	/* !BWI_DEBUG */
     94   1.2  macallan 
     95   1.2  macallan #define DPRINTF(sc, dbg, fmt, ...)	((void)0)
     96   1.2  macallan 
     97   1.2  macallan #endif	/* BWI_DEBUG */
     98   1.1  macallan 
     99   1.1  macallan /* XXX temporary porting goop */
    100   1.1  macallan #include <dev/pci/pcireg.h>
    101   1.1  macallan #include <dev/pci/pcivar.h>
    102   1.1  macallan #include <dev/pci/pcidevs.h>
    103   1.1  macallan 
    104   1.1  macallan /* XXX does not belong here */
    105   1.1  macallan #define IEEE80211_OFDM_PLCP_RATE_MASK	0x0000000f
    106   1.1  macallan #define IEEE80211_OFDM_PLCP_LEN_MASK	0x0001ffe0
    107   1.1  macallan 
    108   1.1  macallan /*
    109   1.2  macallan  * Contention window (slots).  [TRC: dfly/net80211/80211.h]
    110   1.1  macallan  */
    111   1.1  macallan #define IEEE80211_CW_MAX	1023	/* aCWmax */
    112   1.1  macallan #define IEEE80211_CW_MIN_0	31	/* DS/CCK aCWmin, ERP aCWmin(0) */
    113   1.1  macallan #define IEEE80211_CW_MIN_1	15	/* OFDM aCWmin, ERP aCWmin(1) */
    114   1.1  macallan 
    115   1.2  macallan /*
    116   1.2  macallan  * Slot time (microseconds).  [TRC: dfly/net80211/80211.h]
    117   1.2  macallan  */
    118   1.2  macallan #define IEEE80211_DUR_SLOT      20      /* DS/CCK slottime, ERP long slottime */
    119   1.2  macallan #define IEEE80211_DUR_SHSLOT    9       /* ERP short slottime */
    120   1.2  macallan #define IEEE80211_DUR_OFDM_SLOT 9       /* OFDM slottime */
    121   1.2  macallan 
    122   1.1  macallan /* XXX end porting goop */
    123   1.1  macallan 
    124   1.1  macallan /* MAC */
    125   1.1  macallan struct bwi_retry_lim {
    126   1.1  macallan 	uint16_t	shretry;
    127   1.1  macallan 	uint16_t	shretry_fb;
    128   1.1  macallan 	uint16_t	lgretry;
    129   1.1  macallan 	uint16_t	lgretry_fb;
    130   1.1  macallan };
    131   1.1  macallan 
    132   1.1  macallan struct bwi_clock_freq {
    133   1.1  macallan 	uint		clkfreq_min;
    134   1.1  macallan 	uint		clkfreq_max;
    135   1.1  macallan };
    136   1.1  macallan 
    137   1.1  macallan /* XXX does not belong here */
    138   1.1  macallan struct ieee80211_ds_plcp_hdr {
    139   1.1  macallan 	uint8_t		i_signal;
    140   1.1  macallan 	uint8_t		i_service;
    141   1.1  macallan 	uint16_t	i_length;
    142   1.1  macallan 	uint16_t	i_crc;
    143   1.1  macallan } __packed;
    144   1.1  macallan 
    145   1.2  macallan static void	 bwi_sysctlattach(struct bwi_softc *);
    146   1.2  macallan 
    147   1.1  macallan /* MAC */
    148   1.2  macallan static void	 bwi_tmplt_write_4(struct bwi_mac *, uint32_t, uint32_t);
    149   1.2  macallan static void	 bwi_hostflags_write(struct bwi_mac *, uint64_t);
    150   1.2  macallan static uint64_t	 bwi_hostflags_read(struct bwi_mac *);
    151   1.2  macallan static uint16_t	 bwi_memobj_read_2(struct bwi_mac *, uint16_t, uint16_t);
    152   1.2  macallan static uint32_t	 bwi_memobj_read_4(struct bwi_mac *, uint16_t, uint16_t);
    153   1.2  macallan static void	 bwi_memobj_write_2(struct bwi_mac *, uint16_t, uint16_t,
    154   1.1  macallan 		     uint16_t);
    155   1.2  macallan static void	 bwi_memobj_write_4(struct bwi_mac *, uint16_t, uint16_t,
    156   1.1  macallan 		     uint32_t);
    157   1.2  macallan static int	 bwi_mac_lateattach(struct bwi_mac *);
    158   1.2  macallan static int	 bwi_mac_init(struct bwi_mac *);
    159   1.2  macallan static void	 bwi_mac_reset(struct bwi_mac *, int);
    160   1.2  macallan static void	 bwi_mac_set_tpctl_11bg(struct bwi_mac *,
    161   1.1  macallan 		     const struct bwi_tpctl *);
    162   1.2  macallan static int	 bwi_mac_test(struct bwi_mac *);
    163   1.2  macallan static void	 bwi_mac_setup_tpctl(struct bwi_mac *);
    164   1.2  macallan static void	 bwi_mac_dummy_xmit(struct bwi_mac *);
    165   1.2  macallan static void	 bwi_mac_init_tpctl_11bg(struct bwi_mac *);
    166   1.2  macallan static void	 bwi_mac_detach(struct bwi_mac *);
    167   1.2  macallan static int	 bwi_mac_fw_alloc(struct bwi_mac *);
    168   1.2  macallan static void	 bwi_mac_fw_free(struct bwi_mac *);
    169   1.2  macallan static int	 bwi_mac_fw_image_alloc(struct bwi_mac *, const char *,
    170   1.2  macallan     		     int idx, struct bwi_fw_image *, uint8_t);
    171   1.2  macallan static void	 bwi_mac_fw_image_free(struct bwi_mac *, struct bwi_fw_image *);
    172   1.2  macallan static int	 bwi_mac_fw_load(struct bwi_mac *);
    173   1.2  macallan static int	 bwi_mac_gpio_init(struct bwi_mac *);
    174   1.2  macallan static int	 bwi_mac_gpio_fini(struct bwi_mac *);
    175   1.2  macallan static int	 bwi_mac_fw_load_iv(struct bwi_mac *,
    176   1.2  macallan 		     const struct bwi_fw_image *);
    177   1.2  macallan static int	 bwi_mac_fw_init(struct bwi_mac *);
    178   1.2  macallan static void	 bwi_mac_opmode_init(struct bwi_mac *);
    179   1.2  macallan static void	 bwi_mac_hostflags_init(struct bwi_mac *);
    180   1.2  macallan static void	 bwi_mac_bss_param_init(struct bwi_mac *);
    181   1.2  macallan static void	 bwi_mac_set_retry_lim(struct bwi_mac *,
    182   1.1  macallan 		     const struct bwi_retry_lim *);
    183   1.2  macallan static void	 bwi_mac_set_ackrates(struct bwi_mac *,
    184   1.1  macallan 		     const struct ieee80211_rateset *);
    185   1.2  macallan static int	 bwi_mac_start(struct bwi_mac *);
    186   1.2  macallan static int	 bwi_mac_stop(struct bwi_mac *);
    187   1.2  macallan static int	 bwi_mac_config_ps(struct bwi_mac *);
    188   1.2  macallan static void	 bwi_mac_reset_hwkeys(struct bwi_mac *);
    189   1.2  macallan static void	 bwi_mac_shutdown(struct bwi_mac *);
    190   1.2  macallan static int	 bwi_mac_get_property(struct bwi_mac *);
    191   1.2  macallan static void	 bwi_mac_updateslot(struct bwi_mac *, int);
    192   1.2  macallan static int	 bwi_mac_attach(struct bwi_softc *, int, uint8_t);
    193   1.2  macallan static void	 bwi_mac_balance_atten(int *, int *);
    194   1.2  macallan static void	 bwi_mac_adjust_tpctl(struct bwi_mac *, int, int);
    195   1.2  macallan static void	 bwi_mac_calibrate_txpower(struct bwi_mac *,
    196   1.1  macallan 		     enum bwi_txpwrcb_type);
    197   1.2  macallan static void	 bwi_mac_lock(struct bwi_mac *);
    198   1.2  macallan static void	 bwi_mac_unlock(struct bwi_mac *);
    199   1.2  macallan static void	 bwi_mac_set_promisc(struct bwi_mac *, int);
    200   1.1  macallan 
    201   1.1  macallan /* PHY */
    202   1.2  macallan static void	 bwi_phy_write(struct bwi_mac *, uint16_t, uint16_t);
    203   1.2  macallan static uint16_t	 bwi_phy_read(struct bwi_mac *, uint16_t);
    204   1.2  macallan static int	 bwi_phy_attach(struct bwi_mac *);
    205   1.2  macallan static void	 bwi_phy_set_bbp_atten(struct bwi_mac *, uint16_t);
    206   1.2  macallan static int	 bwi_phy_calibrate(struct bwi_mac *);
    207   1.2  macallan static void	 bwi_tbl_write_2(struct bwi_mac *mac, uint16_t, uint16_t);
    208   1.2  macallan static void	 bwi_tbl_write_4(struct bwi_mac *mac, uint16_t, uint32_t);
    209   1.2  macallan static void	 bwi_nrssi_write(struct bwi_mac *, uint16_t, int16_t);
    210   1.2  macallan static int16_t	 bwi_nrssi_read(struct bwi_mac *, uint16_t);
    211   1.2  macallan static void	 bwi_phy_init_11a(struct bwi_mac *);
    212   1.2  macallan static void	 bwi_phy_init_11g(struct bwi_mac *);
    213   1.2  macallan static void	 bwi_phy_init_11b_rev2(struct bwi_mac *);
    214   1.2  macallan static void	 bwi_phy_init_11b_rev4(struct bwi_mac *);
    215   1.2  macallan static void	 bwi_phy_init_11b_rev5(struct bwi_mac *);
    216   1.2  macallan static void	 bwi_phy_init_11b_rev6(struct bwi_mac *);
    217   1.2  macallan static void	 bwi_phy_config_11g(struct bwi_mac *);
    218   1.2  macallan static void	 bwi_phy_config_agc(struct bwi_mac *);
    219   1.2  macallan static void	 bwi_set_gains(struct bwi_mac *, const struct bwi_gains *);
    220   1.2  macallan static void	 bwi_phy_clear_state(struct bwi_phy *);
    221   1.1  macallan 
    222   1.1  macallan /* RF */
    223   1.2  macallan static int16_t	 bwi_nrssi_11g(struct bwi_mac *);
    224   1.2  macallan static struct bwi_rf_lo
    225   1.1  macallan 		*bwi_get_rf_lo(struct bwi_mac *, uint16_t, uint16_t);
    226   1.2  macallan static int	 bwi_rf_lo_isused(struct bwi_mac *, const struct bwi_rf_lo *);
    227   1.2  macallan static void	 bwi_rf_write(struct bwi_mac *, uint16_t, uint16_t);
    228   1.2  macallan static uint16_t	 bwi_rf_read(struct bwi_mac *, uint16_t);
    229   1.2  macallan static int	 bwi_rf_attach(struct bwi_mac *);
    230   1.2  macallan static void	 bwi_rf_set_chan(struct bwi_mac *, uint, int);
    231   1.2  macallan static void	 bwi_rf_get_gains(struct bwi_mac *);
    232   1.2  macallan static void	 bwi_rf_init(struct bwi_mac *);
    233   1.2  macallan static void	 bwi_rf_off_11a(struct bwi_mac *);
    234   1.2  macallan static void	 bwi_rf_off_11bg(struct bwi_mac *);
    235   1.2  macallan static void	 bwi_rf_off_11g_rev5(struct bwi_mac *);
    236   1.2  macallan static void	 bwi_rf_workaround(struct bwi_mac *, uint);
    237   1.2  macallan static struct bwi_rf_lo
    238   1.1  macallan 		*bwi_rf_lo_find(struct bwi_mac *, const struct bwi_tpctl *);
    239   1.2  macallan static void	 bwi_rf_lo_adjust(struct bwi_mac *, const struct bwi_tpctl *);
    240   1.2  macallan static void	 bwi_rf_lo_write(struct bwi_mac *, const struct bwi_rf_lo *);
    241   1.2  macallan static int	 bwi_rf_gain_max_reached(struct bwi_mac *, int);
    242   1.2  macallan static uint16_t	 bwi_bitswap4(uint16_t);
    243   1.2  macallan static uint16_t	 bwi_phy812_value(struct bwi_mac *, uint16_t);
    244   1.2  macallan static void	 bwi_rf_init_bcm2050(struct bwi_mac *);
    245   1.2  macallan static uint16_t	 bwi_rf_calibval(struct bwi_mac *);
    246   1.2  macallan static int32_t	 _bwi_adjust_devide(int32_t, int32_t);
    247   1.2  macallan static int	 bwi_rf_calc_txpower(int8_t *, uint8_t, const int16_t[]);
    248   1.2  macallan static int	 bwi_rf_map_txpower(struct bwi_mac *);
    249   1.2  macallan static void	 bwi_rf_lo_update_11g(struct bwi_mac *);
    250   1.2  macallan static uint32_t	 bwi_rf_lo_devi_measure(struct bwi_mac *, uint16_t);
    251   1.2  macallan static uint16_t	 bwi_rf_get_tp_ctrl2(struct bwi_mac *);
    252   1.2  macallan static uint8_t	 _bwi_rf_lo_update_11g(struct bwi_mac *, uint16_t);
    253   1.2  macallan static void	 bwi_rf_lo_measure_11g(struct bwi_mac *,
    254   1.1  macallan 		     const struct bwi_rf_lo *, struct bwi_rf_lo *, uint8_t);
    255   1.2  macallan static void	 bwi_rf_calc_nrssi_slope_11b(struct bwi_mac *);
    256   1.2  macallan static void	 bwi_rf_set_nrssi_ofs_11g(struct bwi_mac *);
    257   1.2  macallan static void	 bwi_rf_calc_nrssi_slope_11g(struct bwi_mac *);
    258   1.2  macallan static void	 bwi_rf_init_sw_nrssi_table(struct bwi_mac *);
    259   1.2  macallan static void	 bwi_rf_init_hw_nrssi_table(struct bwi_mac *, uint16_t);
    260   1.2  macallan static void	 bwi_rf_set_nrssi_thr_11b(struct bwi_mac *);
    261   1.2  macallan static int32_t	 _nrssi_threshold(const struct bwi_rf *, int32_t);
    262   1.2  macallan static void	 bwi_rf_set_nrssi_thr_11g(struct bwi_mac *);
    263   1.2  macallan static void	 bwi_rf_clear_tssi(struct bwi_mac *);
    264   1.2  macallan static void	 bwi_rf_clear_state(struct bwi_rf *);
    265   1.2  macallan static void	 bwi_rf_on_11a(struct bwi_mac *);
    266   1.2  macallan static void	 bwi_rf_on_11bg(struct bwi_mac *);
    267   1.2  macallan static void	 bwi_rf_set_ant_mode(struct bwi_mac *, int);
    268   1.2  macallan static int	 bwi_rf_get_latest_tssi(struct bwi_mac *, int8_t[], uint16_t);
    269   1.2  macallan static int	 bwi_rf_tssi2dbm(struct bwi_mac *, int8_t, int8_t *);
    270   1.2  macallan static int	 bwi_rf_calc_rssi_bcm2050(struct bwi_mac *,
    271   1.1  macallan 		     const struct bwi_rxbuf_hdr *);
    272   1.2  macallan static int	 bwi_rf_calc_rssi_bcm2053(struct bwi_mac *,
    273   1.1  macallan 		     const struct bwi_rxbuf_hdr *);
    274   1.2  macallan static int	 bwi_rf_calc_rssi_bcm2060(struct bwi_mac *,
    275   1.1  macallan 		     const struct bwi_rxbuf_hdr *);
    276   1.2  macallan static uint16_t	 bwi_rf_lo_measure_11b(struct bwi_mac *);
    277   1.2  macallan static void	 bwi_rf_lo_update_11b(struct bwi_mac *);
    278   1.1  macallan 
    279   1.1  macallan /* INTERFACE */
    280   1.2  macallan static uint16_t	 bwi_read_sprom(struct bwi_softc *, uint16_t);
    281   1.2  macallan static void	 bwi_setup_desc32(struct bwi_softc *, struct bwi_desc32 *, int,
    282   1.1  macallan 		     int, bus_addr_t, int, int);
    283   1.2  macallan static void	 bwi_power_on(struct bwi_softc *, int);
    284   1.2  macallan static int	 bwi_power_off(struct bwi_softc *, int);
    285   1.2  macallan static int	 bwi_regwin_switch(struct bwi_softc *, struct bwi_regwin *,
    286   1.1  macallan 		     struct bwi_regwin **);
    287   1.2  macallan static int	 bwi_regwin_select(struct bwi_softc *, int);
    288   1.2  macallan static void	 bwi_regwin_info(struct bwi_softc *, uint16_t *, uint8_t *);
    289   1.2  macallan static void	 bwi_led_attach(struct bwi_softc *);
    290   1.2  macallan static void	 bwi_led_newstate(struct bwi_softc *, enum ieee80211_state);
    291   1.2  macallan static uint16_t	 bwi_led_onoff(const struct bwi_led *, uint16_t, int);
    292   1.2  macallan static void	 bwi_led_event(struct bwi_softc *, int);
    293   1.2  macallan static void	 bwi_led_blink_start(struct bwi_softc *, int, int);
    294   1.2  macallan static void	 bwi_led_blink_next(void *);
    295   1.2  macallan static void	 bwi_led_blink_end(void *);
    296   1.2  macallan static int	 bwi_bbp_attach(struct bwi_softc *);
    297   1.2  macallan static int	 bwi_bus_init(struct bwi_softc *, struct bwi_mac *);
    298   1.2  macallan static void	 bwi_get_card_flags(struct bwi_softc *);
    299   1.2  macallan static void	 bwi_get_eaddr(struct bwi_softc *, uint16_t, uint8_t *);
    300   1.2  macallan static void	 bwi_get_clock_freq(struct bwi_softc *,
    301   1.1  macallan 		     struct bwi_clock_freq *);
    302   1.2  macallan static int	 bwi_set_clock_mode(struct bwi_softc *, enum bwi_clock_mode);
    303   1.2  macallan static int	 bwi_set_clock_delay(struct bwi_softc *);
    304   1.2  macallan static int	 bwi_init(struct ifnet *);
    305   1.2  macallan static void	 bwi_init_statechg(struct bwi_softc *, int);
    306   1.2  macallan static int	 bwi_ioctl(struct ifnet *, u_long, void *);
    307   1.2  macallan static void	 bwi_start(struct ifnet *);
    308   1.2  macallan static void	 bwi_watchdog(struct ifnet *);
    309   1.2  macallan static void	 bwi_stop(struct ifnet *, int);
    310   1.2  macallan static void	 bwi_newstate_begin(struct bwi_softc *, enum ieee80211_state);
    311   1.2  macallan static int	 bwi_newstate(struct ieee80211com *, enum ieee80211_state, int);
    312   1.2  macallan static int	 bwi_media_change(struct ifnet *);
    313   1.2  macallan /* [TRC: XXX amrr] */
    314   1.2  macallan static void	 bwi_iter_func(void *, struct ieee80211_node *);
    315   1.2  macallan static void	 bwi_amrr_timeout(void *);
    316   1.2  macallan static void	 bwi_newassoc(struct ieee80211_node *, int);
    317   1.2  macallan static struct ieee80211_node *
    318   1.2  macallan 		 bwi_node_alloc(struct ieee80211_node_table *);
    319   1.2  macallan static int	 bwi_dma_alloc(struct bwi_softc *);
    320   1.2  macallan static void	 bwi_dma_free(struct bwi_softc *);
    321   1.2  macallan static void	 bwi_ring_data_free(struct bwi_ring_data *, struct bwi_softc *);
    322   1.2  macallan static int	 bwi_dma_ring_alloc(struct bwi_softc *,
    323   1.1  macallan 		     struct bwi_ring_data *, bus_size_t, uint32_t);
    324   1.2  macallan static int	 bwi_dma_txstats_alloc(struct bwi_softc *, uint32_t,
    325   1.1  macallan 		     bus_size_t);
    326   1.2  macallan static void	 bwi_dma_txstats_free(struct bwi_softc *);
    327   1.2  macallan static int	 bwi_dma_mbuf_create(struct bwi_softc *);
    328   1.2  macallan static void	 bwi_dma_mbuf_destroy(struct bwi_softc *, int, int);
    329   1.2  macallan static void	 bwi_enable_intrs(struct bwi_softc *, uint32_t);
    330   1.2  macallan static void	 bwi_disable_intrs(struct bwi_softc *, uint32_t);
    331   1.2  macallan static int	 bwi_init_tx_ring32(struct bwi_softc *, int);
    332   1.2  macallan static void	 bwi_init_rxdesc_ring32(struct bwi_softc *, uint32_t,
    333   1.1  macallan 		     bus_addr_t, int, int);
    334   1.2  macallan static int	 bwi_init_rx_ring32(struct bwi_softc *);
    335   1.2  macallan static int	 bwi_init_txstats32(struct bwi_softc *);
    336   1.2  macallan static void	 bwi_setup_rx_desc32(struct bwi_softc *, int, bus_addr_t, int);
    337   1.2  macallan static void	 bwi_setup_tx_desc32(struct bwi_softc *, struct bwi_ring_data *,
    338   1.1  macallan 		     int, bus_addr_t, int);
    339   1.2  macallan static int	 bwi_init_tx_ring64(struct bwi_softc *, int);
    340   1.2  macallan static int	 bwi_init_rx_ring64(struct bwi_softc *);
    341   1.2  macallan static int	 bwi_init_txstats64(struct bwi_softc *);
    342   1.2  macallan static void	 bwi_setup_rx_desc64(struct bwi_softc *, int, bus_addr_t, int);
    343   1.2  macallan static void	 bwi_setup_tx_desc64(struct bwi_softc *, struct bwi_ring_data *,
    344   1.1  macallan 		     int, bus_addr_t, int);
    345   1.2  macallan static int	 bwi_newbuf(struct bwi_softc *, int, int);
    346   1.2  macallan static void	 bwi_set_addr_filter(struct bwi_softc *, uint16_t,
    347   1.1  macallan 		     const uint8_t *);
    348   1.2  macallan static int	 bwi_set_chan(struct bwi_softc *, struct ieee80211_channel *);
    349   1.2  macallan static void	 bwi_next_scan(void *);
    350   1.2  macallan static int	 bwi_rxeof(struct bwi_softc *, int);
    351   1.2  macallan static int	 bwi_rxeof32(struct bwi_softc *);
    352   1.2  macallan static int	 bwi_rxeof64(struct bwi_softc *);
    353   1.2  macallan static void	 bwi_reset_rx_ring32(struct bwi_softc *, uint32_t);
    354   1.2  macallan static void	 bwi_free_txstats32(struct bwi_softc *);
    355   1.2  macallan static void	 bwi_free_rx_ring32(struct bwi_softc *);
    356   1.2  macallan static void	 bwi_free_tx_ring32(struct bwi_softc *, int);
    357   1.2  macallan static void	 bwi_free_txstats64(struct bwi_softc *);
    358   1.2  macallan static void	 bwi_free_rx_ring64(struct bwi_softc *);
    359   1.2  macallan static void	 bwi_free_tx_ring64(struct bwi_softc *, int);
    360   1.2  macallan static uint8_t	 bwi_ieee80211_rate2plcp(uint8_t rate, enum ieee80211_phymode);
    361   1.2  macallan static uint8_t	 bwi_ieee80211_plcp2rate(uint8_t rate, enum ieee80211_phymode);
    362   1.2  macallan static enum bwi_ieee80211_modtype
    363   1.2  macallan 		 bwi_ieee80211_rate2modtype(uint8_t rate);
    364  1.22  nakayama static uint8_t	 bwi_ofdm_plcp2rate(const void *);
    365   1.2  macallan static uint8_t	 bwi_ds_plcp2rate(const struct ieee80211_ds_plcp_hdr *);
    366   1.2  macallan static void	 bwi_ofdm_plcp_header(uint32_t *, int, uint8_t);
    367   1.2  macallan static void	 bwi_ds_plcp_header(struct ieee80211_ds_plcp_hdr *, int,
    368   1.1  macallan 		     uint8_t);
    369   1.2  macallan static void	 bwi_plcp_header(void *, int, uint8_t);
    370   1.2  macallan static int	 bwi_encap(struct bwi_softc *, int, struct mbuf *,
    371   1.2  macallan 		     struct ieee80211_node **, int);
    372   1.2  macallan static void	 bwi_start_tx32(struct bwi_softc *, uint32_t, int);
    373   1.2  macallan static void	 bwi_start_tx64(struct bwi_softc *, uint32_t, int);
    374   1.2  macallan static void	 bwi_txeof_status32(struct bwi_softc *);
    375   1.2  macallan static void	 bwi_txeof_status64(struct bwi_softc *);
    376   1.2  macallan static void	 _bwi_txeof(struct bwi_softc *, uint16_t);
    377   1.2  macallan static void	 bwi_txeof_status(struct bwi_softc *, int);
    378   1.2  macallan static void	 bwi_txeof(struct bwi_softc *);
    379   1.2  macallan static int	 bwi_bbp_power_on(struct bwi_softc *, enum bwi_clock_mode);
    380   1.2  macallan static void	 bwi_bbp_power_off(struct bwi_softc *);
    381   1.2  macallan static int	 bwi_get_pwron_delay(struct bwi_softc *sc);
    382   1.2  macallan static int	 bwi_bus_attach(struct bwi_softc *);
    383   1.2  macallan static const char
    384   1.2  macallan 		*bwi_regwin_name(const struct bwi_regwin *);
    385   1.2  macallan static int	 bwi_regwin_is_enabled(struct bwi_softc *, struct bwi_regwin *);
    386   1.2  macallan static uint32_t	 bwi_regwin_disable_bits(struct bwi_softc *);
    387   1.2  macallan static void	 bwi_regwin_enable(struct bwi_softc *, struct bwi_regwin *,
    388   1.1  macallan 		     uint32_t);
    389   1.2  macallan static void	 bwi_regwin_disable(struct bwi_softc *, struct bwi_regwin *,
    390   1.1  macallan 		     uint32_t);
    391   1.2  macallan static void	 bwi_set_bssid(struct bwi_softc *, const uint8_t *);
    392   1.2  macallan static void	 bwi_updateslot(struct ifnet *);
    393   1.2  macallan static void	 bwi_calibrate(void *);
    394   1.2  macallan static int	 bwi_calc_rssi(struct bwi_softc *,
    395   1.1  macallan 		     const struct bwi_rxbuf_hdr *);
    396   1.2  macallan static uint8_t	 bwi_ieee80211_ack_rate(struct ieee80211_node *, uint8_t);
    397   1.2  macallan static uint16_t	 bwi_ieee80211_txtime(struct ieee80211com *,
    398   1.2  macallan 		     struct ieee80211_node *, uint, uint8_t, uint32_t);
    399   1.1  macallan 
    400   1.2  macallan /* MAC */
    401   1.3    cegger static const uint8_t bwi_sup_macrev[] = { 2, 4, 5, 6, 7, 9, 10, 12 };
    402   1.1  macallan 
    403   1.2  macallan /* PHY */
    404   1.1  macallan #define SUP_BPHY(num)	{ .rev = num, .init = bwi_phy_init_11b_rev##num }
    405   1.1  macallan 
    406   1.1  macallan static const struct {
    407   1.1  macallan 	uint8_t	rev;
    408   1.1  macallan 	void	(*init)(struct bwi_mac *);
    409   1.1  macallan } bwi_sup_bphy[] = {
    410   1.1  macallan 	SUP_BPHY(2),
    411   1.1  macallan 	SUP_BPHY(4),
    412   1.1  macallan 	SUP_BPHY(5),
    413   1.1  macallan 	SUP_BPHY(6)
    414   1.1  macallan };
    415   1.1  macallan 
    416   1.1  macallan #undef SUP_BPHY
    417   1.1  macallan 
    418   1.1  macallan #define BWI_PHYTBL_WRSSI	0x1000
    419   1.1  macallan #define BWI_PHYTBL_NOISE_SCALE	0x1400
    420   1.1  macallan #define BWI_PHYTBL_NOISE	0x1800
    421   1.1  macallan #define BWI_PHYTBL_ROTOR	0x2000
    422   1.1  macallan #define BWI_PHYTBL_DELAY	0x2400
    423   1.1  macallan #define BWI_PHYTBL_RSSI		0x4000
    424   1.1  macallan #define BWI_PHYTBL_SIGMA_SQ	0x5000
    425   1.1  macallan #define BWI_PHYTBL_WRSSI_REV1	0x5400
    426   1.1  macallan #define BWI_PHYTBL_FREQ		0x5800
    427   1.1  macallan 
    428   1.1  macallan static const uint16_t	bwi_phy_freq_11g_rev1[] =
    429   1.1  macallan 	{ BWI_PHY_FREQ_11G_REV1 };
    430   1.1  macallan static const uint16_t	bwi_phy_noise_11g_rev1[] =
    431   1.1  macallan 	{ BWI_PHY_NOISE_11G_REV1 };
    432   1.1  macallan static const uint16_t	bwi_phy_noise_11g[] =
    433   1.1  macallan 	{ BWI_PHY_NOISE_11G };
    434   1.1  macallan static const uint32_t	bwi_phy_rotor_11g_rev1[] =
    435   1.1  macallan 	{ BWI_PHY_ROTOR_11G_REV1 };
    436   1.1  macallan static const uint16_t	bwi_phy_noise_scale_11g_rev2[] =
    437   1.1  macallan 	{ BWI_PHY_NOISE_SCALE_11G_REV2 };
    438   1.1  macallan static const uint16_t	bwi_phy_noise_scale_11g_rev7[] =
    439   1.1  macallan 	{ BWI_PHY_NOISE_SCALE_11G_REV7 };
    440   1.1  macallan static const uint16_t	bwi_phy_noise_scale_11g[] =
    441   1.1  macallan 	{ BWI_PHY_NOISE_SCALE_11G };
    442   1.1  macallan static const uint16_t	bwi_phy_sigma_sq_11g_rev2[] =
    443   1.1  macallan 	{ BWI_PHY_SIGMA_SQ_11G_REV2 };
    444   1.1  macallan static const uint16_t	bwi_phy_sigma_sq_11g_rev7[] =
    445   1.1  macallan 	{ BWI_PHY_SIGMA_SQ_11G_REV7 };
    446   1.1  macallan static const uint32_t	bwi_phy_delay_11g_rev1[] =
    447   1.1  macallan 	{ BWI_PHY_DELAY_11G_REV1 };
    448   1.1  macallan 
    449   1.1  macallan /* RF */
    450   1.1  macallan #define RF_LO_WRITE(mac, lo)	bwi_rf_lo_write((mac), (lo))
    451   1.1  macallan 
    452   1.1  macallan #define BWI_RF_2GHZ_CHAN(chan) \
    453   1.1  macallan 	(ieee80211_ieee2mhz((chan), IEEE80211_CHAN_2GHZ) - 2400)
    454   1.1  macallan 
    455   1.1  macallan #define BWI_DEFAULT_IDLE_TSSI	52
    456   1.1  macallan 
    457   1.1  macallan struct rf_saveregs {
    458   1.1  macallan 	uint16_t	phy_01;
    459   1.1  macallan 	uint16_t	phy_03;
    460   1.1  macallan 	uint16_t	phy_0a;
    461   1.1  macallan 	uint16_t	phy_15;
    462   1.1  macallan 	uint16_t	phy_2a;
    463   1.1  macallan 	uint16_t	phy_30;
    464   1.1  macallan 	uint16_t	phy_35;
    465   1.1  macallan 	uint16_t	phy_60;
    466   1.1  macallan 	uint16_t	phy_429;
    467   1.1  macallan 	uint16_t	phy_802;
    468   1.1  macallan 	uint16_t	phy_811;
    469   1.1  macallan 	uint16_t	phy_812;
    470   1.1  macallan 	uint16_t	phy_814;
    471   1.1  macallan 	uint16_t	phy_815;
    472   1.1  macallan 
    473   1.1  macallan 	uint16_t	rf_43;
    474   1.1  macallan 	uint16_t	rf_52;
    475   1.1  macallan 	uint16_t	rf_7a;
    476   1.1  macallan };
    477   1.1  macallan 
    478   1.1  macallan #define SAVE_RF_REG(mac, regs, n)	(regs)->rf_##n = RF_READ((mac), 0x##n)
    479   1.1  macallan #define RESTORE_RF_REG(mac, regs, n)	RF_WRITE((mac), 0x##n, (regs)->rf_##n)
    480   1.1  macallan 
    481   1.1  macallan #define SAVE_PHY_REG(mac, regs, n)	(regs)->phy_##n = PHY_READ((mac), 0x##n)
    482   1.1  macallan #define RESTORE_PHY_REG(mac, regs, n)	PHY_WRITE((mac), 0x##n, (regs)->phy_##n)
    483   1.1  macallan 
    484   1.1  macallan static const int8_t	bwi_txpower_map_11b[BWI_TSSI_MAX] =
    485   1.1  macallan 	{ BWI_TXPOWER_MAP_11B };
    486   1.1  macallan static const int8_t	bwi_txpower_map_11g[BWI_TSSI_MAX] =
    487   1.1  macallan 	{ BWI_TXPOWER_MAP_11G };
    488   1.1  macallan 
    489   1.2  macallan /* INTERFACE */
    490   1.1  macallan 
    491   1.1  macallan struct bwi_myaddr_bssid {
    492   1.1  macallan 	uint8_t		myaddr[IEEE80211_ADDR_LEN];
    493   1.1  macallan 	uint8_t		bssid[IEEE80211_ADDR_LEN];
    494   1.1  macallan } __packed;
    495   1.1  macallan 
    496   1.2  macallan /* [TRC: XXX What are these about?] */
    497   1.2  macallan 
    498   1.1  macallan #define IEEE80211_DS_PLCP_SERVICE_LOCKED	0x04
    499   1.1  macallan #define IEEE80211_DS_PLCL_SERVICE_PBCC		0x08
    500   1.1  macallan #define IEEE80211_DS_PLCP_SERVICE_LENEXT5	0x20
    501   1.1  macallan #define IEEE80211_DS_PLCP_SERVICE_LENEXT6	0x40
    502   1.1  macallan #define IEEE80211_DS_PLCP_SERVICE_LENEXT7	0x80
    503   1.1  macallan 
    504   1.1  macallan static const struct {
    505   1.1  macallan 	uint16_t	did_min;
    506   1.1  macallan 	uint16_t	did_max;
    507   1.1  macallan 	uint16_t	bbp_id;
    508   1.1  macallan } bwi_bbpid_map[] = {
    509   1.1  macallan 	{ 0x4301, 0x4301, 0x4301 },
    510   1.1  macallan 	{ 0x4305, 0x4307, 0x4307 },
    511   1.1  macallan 	{ 0x4403, 0x4403, 0x4402 },
    512   1.1  macallan 	{ 0x4610, 0x4615, 0x4610 },
    513   1.1  macallan 	{ 0x4710, 0x4715, 0x4710 },
    514   1.1  macallan 	{ 0x4720, 0x4725, 0x4309 }
    515   1.1  macallan };
    516   1.1  macallan 
    517   1.1  macallan static const struct {
    518   1.1  macallan 	uint16_t	bbp_id;
    519   1.1  macallan 	int		nregwin;
    520   1.1  macallan } bwi_regwin_count[] = {
    521   1.1  macallan 	{ 0x4301, 5 },
    522   1.1  macallan 	{ 0x4306, 6 },
    523   1.1  macallan 	{ 0x4307, 5 },
    524   1.1  macallan 	{ 0x4310, 8 },
    525   1.1  macallan 	{ 0x4401, 3 },
    526   1.1  macallan 	{ 0x4402, 3 },
    527   1.1  macallan 	{ 0x4610, 9 },
    528   1.1  macallan 	{ 0x4704, 9 },
    529   1.1  macallan 	{ 0x4710, 9 },
    530   1.1  macallan 	{ 0x5365, 7 }
    531   1.1  macallan };
    532   1.1  macallan 
    533   1.1  macallan #define CLKSRC(src) 				\
    534   1.1  macallan [BWI_CLKSRC_ ## src] = {			\
    535   1.1  macallan 	.freq_min = BWI_CLKSRC_ ##src## _FMIN,	\
    536   1.1  macallan 	.freq_max = BWI_CLKSRC_ ##src## _FMAX	\
    537   1.1  macallan }
    538   1.1  macallan 
    539   1.1  macallan static const struct {
    540   1.1  macallan 	uint	freq_min;
    541   1.1  macallan 	uint	freq_max;
    542   1.1  macallan } bwi_clkfreq[BWI_CLKSRC_MAX] = {
    543   1.1  macallan 	CLKSRC(LP_OSC),
    544   1.1  macallan 	CLKSRC(CS_OSC),
    545   1.1  macallan 	CLKSRC(PCI)
    546   1.1  macallan };
    547   1.1  macallan 
    548   1.1  macallan #undef CLKSRC
    549   1.1  macallan 
    550   1.1  macallan #define VENDOR_LED_ACT(vendor)				\
    551   1.1  macallan {							\
    552   1.1  macallan 	.vid = PCI_VENDOR_##vendor,			\
    553   1.1  macallan 	.led_act = { BWI_VENDOR_LED_ACT_##vendor }	\
    554   1.1  macallan }
    555   1.1  macallan 
    556   1.2  macallan static const struct {
    557   1.1  macallan 	uint16_t	vid;
    558   1.1  macallan 	uint8_t		led_act[BWI_LED_MAX];
    559   1.1  macallan } bwi_vendor_led_act[] = {
    560   1.1  macallan 	VENDOR_LED_ACT(COMPAQ),
    561   1.1  macallan 	VENDOR_LED_ACT(LINKSYS)
    562   1.1  macallan };
    563   1.1  macallan 
    564   1.2  macallan static const uint8_t bwi_default_led_act[BWI_LED_MAX] =
    565   1.1  macallan 	{ BWI_VENDOR_LED_ACT_DEFAULT };
    566   1.1  macallan 
    567   1.1  macallan #undef VENDOR_LED_ACT
    568   1.1  macallan 
    569   1.2  macallan static const struct {
    570   1.1  macallan 	int	on_dur;
    571   1.1  macallan 	int	off_dur;
    572   1.1  macallan } bwi_led_duration[109] = {
    573   1.2  macallan 	[0]	= { 400, 100 },
    574   1.2  macallan 	[2]	= { 150, 75 },
    575   1.2  macallan 	[4]	= { 90, 45 },
    576   1.2  macallan 	[11]	= { 66, 34 },
    577   1.2  macallan 	[12]	= { 53, 26 },
    578   1.2  macallan 	[18]	= { 42, 21 },
    579   1.2  macallan 	[22]	= { 35, 17 },
    580   1.2  macallan 	[24]	= { 32, 16 },
    581   1.2  macallan 	[36]	= { 21, 10 },
    582   1.2  macallan 	[48]	= { 16, 8 },
    583   1.2  macallan 	[72]	= { 11, 5 },
    584   1.2  macallan 	[96]	= { 9, 4 },
    585   1.2  macallan 	[108]	= { 7, 3 }
    586   1.1  macallan };
    587   1.1  macallan 
    588   1.2  macallan /* [TRC: XXX Should this be zeroed?] */
    589   1.2  macallan 
    590   1.1  macallan static const uint8_t bwi_zero_addr[IEEE80211_ADDR_LEN];
    591   1.1  macallan 
    592   1.2  macallan /* [TRC: Derived from DragonFly's src/sys/netproto/802_11/_ieee80211.h */
    593   1.1  macallan 
    594   1.2  macallan enum bwi_ieee80211_modtype {
    595   1.1  macallan 	IEEE80211_MODTYPE_DS	= 0,	/* DS/CCK modulation */
    596   1.1  macallan 	IEEE80211_MODTYPE_PBCC	= 1,	/* PBCC modulation */
    597   1.1  macallan 	IEEE80211_MODTYPE_OFDM	= 2	/* OFDM modulation */
    598   1.1  macallan };
    599   1.1  macallan #define IEEE80211_MODTYPE_CCK   IEEE80211_MODTYPE_DS
    600   1.1  macallan 
    601   1.2  macallan /*
    602   1.2  macallan  * Setup sysctl(3) MIB, hw.bwi.* and hw.bwiN.*
    603   1.2  macallan  */
    604   1.2  macallan 
    605   1.2  macallan #ifdef BWI_DEBUG
    606   1.2  macallan SYSCTL_SETUP(sysctl_bwi, "sysctl bwi(4) subtree setup")
    607   1.2  macallan {
    608   1.2  macallan 	int rc;
    609   1.2  macallan 	const struct sysctlnode *rnode;
    610   1.2  macallan 	const struct sysctlnode *cnode;
    611   1.2  macallan 
    612   1.2  macallan 	if ((rc = sysctl_createv(clog, 0, NULL, &rnode,
    613   1.2  macallan 	    CTLFLAG_PERMANENT, CTLTYPE_NODE, "hw", NULL,
    614   1.2  macallan 	    NULL, 0, NULL, 0, CTL_HW, CTL_EOL)) != 0)
    615   1.2  macallan 		goto err;
    616   1.2  macallan 
    617   1.2  macallan 	if ((rc = sysctl_createv(clog, 0, &rnode, &rnode,
    618   1.2  macallan 	    CTLFLAG_PERMANENT, CTLTYPE_NODE, "bwi",
    619   1.2  macallan 	    SYSCTL_DESCR("bwi global controls"),
    620   1.2  macallan 	    NULL, 0, NULL, 0, CTL_CREATE, CTL_EOL)) != 0)
    621   1.2  macallan 		goto err;
    622   1.2  macallan 
    623   1.2  macallan 	if ((rc = sysctl_createv(clog, 0, &rnode, &cnode,
    624   1.2  macallan 	    CTLFLAG_PERMANENT|CTLFLAG_READWRITE, CTLTYPE_INT,
    625   1.2  macallan 	    "debug", SYSCTL_DESCR("default debug flags"),
    626   1.2  macallan 	    NULL, 0, &bwi_debug, 0, CTL_CREATE, CTL_EOL)) != 0)
    627   1.2  macallan 		goto err;
    628   1.2  macallan 
    629   1.2  macallan 	return;
    630   1.2  macallan 
    631   1.2  macallan err:
    632   1.2  macallan 	aprint_error("%s: sysctl_createv failed (rc = %d)\n", __func__, rc);
    633   1.2  macallan }
    634   1.2  macallan #endif	/* BWI_DEBUG */
    635   1.2  macallan 
    636   1.2  macallan static void
    637   1.2  macallan bwi_sysctlattach(struct bwi_softc *sc)
    638   1.2  macallan {
    639   1.2  macallan 	int rc;
    640   1.2  macallan 	const struct sysctlnode *rnode;
    641   1.2  macallan 	const struct sysctlnode *cnode;
    642   1.2  macallan 
    643   1.2  macallan 	struct sysctllog **clog = &sc->sc_sysctllog;
    644   1.2  macallan 
    645   1.2  macallan 	if ((rc = sysctl_createv(clog, 0, NULL, &rnode,
    646   1.2  macallan 	    CTLFLAG_PERMANENT, CTLTYPE_NODE, "hw", NULL,
    647   1.2  macallan 	    NULL, 0, NULL, 0, CTL_HW, CTL_EOL)) != 0)
    648   1.2  macallan 		goto err;
    649   1.2  macallan 
    650   1.2  macallan 	if ((rc = sysctl_createv(clog, 0, &rnode, &rnode,
    651  1.10    cegger 	    CTLFLAG_PERMANENT, CTLTYPE_NODE, device_xname(sc->sc_dev),
    652   1.2  macallan 	    SYSCTL_DESCR("bwi controls and statistics"),
    653   1.2  macallan 	    NULL, 0, NULL, 0, CTL_CREATE, CTL_EOL)) != 0)
    654   1.2  macallan 		goto err;
    655   1.2  macallan 
    656   1.2  macallan 	if ((rc = sysctl_createv(clog, 0, &rnode, &cnode,
    657   1.2  macallan 	    CTLFLAG_PERMANENT|CTLFLAG_READWRITE, CTLTYPE_INT,
    658   1.2  macallan 	    "fw_version", SYSCTL_DESCR("firmware version"),
    659   1.2  macallan 	    NULL, 0, &sc->sc_fw_version, 0, CTL_CREATE, CTL_EOL)) != 0)
    660   1.2  macallan 		goto err;
    661   1.2  macallan 
    662   1.2  macallan 	if ((rc = sysctl_createv(clog, 0, &rnode, &cnode,
    663   1.2  macallan 	    CTLFLAG_PERMANENT|CTLFLAG_READWRITE, CTLTYPE_INT,
    664   1.2  macallan 	    "dwell_time", SYSCTL_DESCR("channel dwell time during scan (msec)"),
    665   1.2  macallan 	    NULL, 0, &sc->sc_dwell_time, 0, CTL_CREATE, CTL_EOL)) != 0)
    666   1.2  macallan 		goto err;
    667   1.2  macallan 
    668   1.2  macallan 	if ((rc = sysctl_createv(clog, 0, &rnode, &cnode,
    669   1.2  macallan 	    CTLFLAG_PERMANENT|CTLFLAG_READWRITE, CTLTYPE_INT,
    670   1.2  macallan 	    "led_idle", SYSCTL_DESCR("# ticks before LED enters idle state"),
    671   1.2  macallan 	    NULL, 0, &sc->sc_led_idle, 0, CTL_CREATE, CTL_EOL)) != 0)
    672   1.2  macallan 		goto err;
    673   1.2  macallan 
    674   1.2  macallan 	if ((rc = sysctl_createv(clog, 0, &rnode, &cnode,
    675   1.2  macallan 	    CTLFLAG_PERMANENT|CTLFLAG_READWRITE, CTLTYPE_INT,
    676   1.2  macallan 	    "led_blink", SYSCTL_DESCR("allow LED to blink"),
    677   1.2  macallan 	    NULL, 0, &sc->sc_led_blink, 0, CTL_CREATE, CTL_EOL)) != 0)
    678   1.2  macallan 		goto err;
    679   1.2  macallan 
    680   1.2  macallan 	if ((rc = sysctl_createv(clog, 0, &rnode, &cnode,
    681   1.2  macallan 	    CTLFLAG_PERMANENT|CTLFLAG_READWRITE, CTLTYPE_INT,
    682   1.2  macallan 	    "txpwr_calib", SYSCTL_DESCR("enable software TX power calibration"),
    683   1.2  macallan 	    NULL, 0, &sc->sc_txpwr_calib, 0, CTL_CREATE, CTL_EOL)) != 0)
    684   1.2  macallan 		goto err;
    685   1.2  macallan 
    686   1.2  macallan #ifdef BWI_DEBUG
    687   1.2  macallan 	if ((rc = sysctl_createv(clog, 0, &rnode, &cnode,
    688   1.2  macallan 	    CTLFLAG_PERMANENT|CTLFLAG_READWRITE, CTLTYPE_INT,
    689   1.2  macallan 	    "debug", SYSCTL_DESCR("debug flags"),
    690   1.2  macallan 	    NULL, 0, &sc->sc_debug, 0, CTL_CREATE, CTL_EOL)) != 0)
    691   1.2  macallan 		goto err;
    692   1.2  macallan #endif
    693   1.2  macallan 
    694   1.2  macallan 	return;
    695   1.2  macallan 
    696   1.2  macallan err:
    697   1.2  macallan 	aprint_error("%s: sysctl_createv failed (rc = %d)\n", __func__, rc);
    698   1.2  macallan }
    699   1.2  macallan 
    700   1.1  macallan /* CODE */
    701   1.1  macallan 
    702   1.1  macallan int
    703   1.2  macallan bwi_intr(void *arg)
    704   1.1  macallan {
    705   1.2  macallan 	struct bwi_softc *sc = arg;
    706   1.1  macallan 	struct bwi_mac *mac;
    707   1.2  macallan 	struct ifnet *ifp = &sc->sc_if;
    708   1.1  macallan 	uint32_t intr_status;
    709   1.1  macallan 	uint32_t txrx_intr_status[BWI_TXRX_NRING];
    710   1.1  macallan 	int i, txrx_error, tx = 0, rx_data = -1;
    711   1.1  macallan 
    712  1.10    cegger 	if (!device_is_active(sc->sc_dev) ||
    713   1.2  macallan 	    (ifp->if_flags & IFF_RUNNING) == 0)
    714   1.1  macallan 		return (0);
    715   1.1  macallan 
    716   1.1  macallan 	/*
    717   1.1  macallan 	 * Get interrupt status
    718   1.1  macallan 	 */
    719   1.1  macallan 	intr_status = CSR_READ_4(sc, BWI_MAC_INTR_STATUS);
    720   1.1  macallan 	if (intr_status == 0xffffffff)	/* Not for us */
    721   1.1  macallan 		return (0);
    722   1.1  macallan 
    723   1.1  macallan 	intr_status &= CSR_READ_4(sc, BWI_MAC_INTR_MASK);
    724   1.1  macallan 	if (intr_status == 0)		/* Nothing is interesting */
    725   1.1  macallan 		return (0);
    726   1.1  macallan 
    727   1.2  macallan 	DPRINTF(sc, BWI_DBG_INTR, "intr status 0x%08x\n", intr_status);
    728   1.1  macallan 
    729   1.1  macallan 	KASSERT(sc->sc_cur_regwin->rw_type == BWI_REGWIN_T_MAC);
    730   1.1  macallan 	mac = (struct bwi_mac *)sc->sc_cur_regwin;
    731   1.1  macallan 
    732   1.1  macallan 	txrx_error = 0;
    733   1.1  macallan 
    734   1.1  macallan 	for (i = 0; i < BWI_TXRX_NRING; ++i) {
    735   1.1  macallan 		uint32_t mask;
    736   1.1  macallan 
    737   1.1  macallan 		if (BWI_TXRX_IS_RX(i))
    738   1.1  macallan 			mask = BWI_TXRX_RX_INTRS;
    739   1.1  macallan 		else
    740   1.1  macallan 			mask = BWI_TXRX_TX_INTRS;
    741   1.1  macallan 
    742   1.1  macallan 		txrx_intr_status[i] =
    743   1.1  macallan 		    CSR_READ_4(sc, BWI_TXRX_INTR_STATUS(i)) & mask;
    744   1.1  macallan 
    745   1.1  macallan 		if (txrx_intr_status[i] & BWI_TXRX_INTR_ERROR) {
    746  1.10    cegger 			aprint_error_dev(sc->sc_dev,
    747   1.2  macallan 			    "intr fatal TX/RX (%d) error 0x%08x\n",
    748   1.2  macallan 			    i, txrx_intr_status[i]);
    749   1.1  macallan 			txrx_error = 1;
    750   1.1  macallan 		}
    751   1.1  macallan 	}
    752   1.1  macallan 
    753   1.1  macallan 	/*
    754   1.1  macallan 	 * Acknowledge interrupt
    755   1.1  macallan 	 */
    756   1.1  macallan 	CSR_WRITE_4(sc, BWI_MAC_INTR_STATUS, intr_status);
    757   1.1  macallan 
    758   1.1  macallan 	for (i = 0; i < BWI_TXRX_NRING; ++i)
    759   1.1  macallan 		CSR_WRITE_4(sc, BWI_TXRX_INTR_STATUS(i), txrx_intr_status[i]);
    760   1.1  macallan 
    761   1.1  macallan 	/* Disable all interrupts */
    762   1.1  macallan 	bwi_disable_intrs(sc, BWI_ALL_INTRS);
    763   1.1  macallan 
    764   1.1  macallan 	if (intr_status & BWI_INTR_PHY_TXERR) {
    765   1.1  macallan 		if (mac->mac_flags & BWI_MAC_F_PHYE_RESET) {
    766  1.10    cegger 			aprint_error_dev(sc->sc_dev, "intr PHY TX error\n");
    767   1.1  macallan 			/* XXX to netisr0? */
    768   1.1  macallan 			bwi_init_statechg(sc, 0);
    769   1.1  macallan 			return (0);
    770   1.1  macallan 		}
    771   1.1  macallan 	}
    772   1.1  macallan 
    773   1.1  macallan 	if (txrx_error) {
    774   1.1  macallan 		/* TODO: reset device */
    775   1.1  macallan 	}
    776   1.1  macallan 
    777   1.1  macallan 	if (intr_status & BWI_INTR_TBTT)
    778   1.1  macallan 		bwi_mac_config_ps(mac);
    779   1.1  macallan 
    780   1.1  macallan 	if (intr_status & BWI_INTR_EO_ATIM)
    781  1.10    cegger 		aprint_normal_dev(sc->sc_dev, "EO_ATIM\n");
    782   1.1  macallan 
    783   1.1  macallan 	if (intr_status & BWI_INTR_PMQ) {
    784   1.1  macallan 		for (;;) {
    785   1.1  macallan 			if ((CSR_READ_4(sc, BWI_MAC_PS_STATUS) & 0x8) == 0)
    786   1.1  macallan 				break;
    787   1.1  macallan 		}
    788   1.1  macallan 		CSR_WRITE_2(sc, BWI_MAC_PS_STATUS, 0x2);
    789   1.1  macallan 	}
    790   1.1  macallan 
    791   1.1  macallan 	if (intr_status & BWI_INTR_NOISE)
    792  1.10    cegger 		aprint_normal_dev(sc->sc_dev, "intr noise\n");
    793   1.1  macallan 
    794   1.1  macallan 	if (txrx_intr_status[0] & BWI_TXRX_INTR_RX)
    795   1.2  macallan 		rx_data = (sc->sc_rxeof)(sc);
    796   1.1  macallan 
    797   1.1  macallan 	if (txrx_intr_status[3] & BWI_TXRX_INTR_RX) {
    798   1.2  macallan 		(sc->sc_txeof_status)(sc);
    799   1.1  macallan 		tx = 1;
    800   1.1  macallan 	}
    801   1.1  macallan 
    802   1.1  macallan 	if (intr_status & BWI_INTR_TX_DONE) {
    803   1.1  macallan 		bwi_txeof(sc);
    804   1.1  macallan 		tx = 1;
    805   1.1  macallan 	}
    806   1.1  macallan 
    807   1.1  macallan 	/* Re-enable interrupts */
    808   1.1  macallan 	bwi_enable_intrs(sc, BWI_INIT_INTRS);
    809   1.1  macallan 
    810   1.1  macallan 	if (sc->sc_blink_led != NULL && sc->sc_led_blink) {
    811   1.1  macallan 		int evt = BWI_LED_EVENT_NONE;
    812   1.1  macallan 
    813   1.1  macallan 		if (tx && rx_data > 0) {
    814   1.1  macallan 			if (sc->sc_rx_rate > sc->sc_tx_rate)
    815   1.1  macallan 				evt = BWI_LED_EVENT_RX;
    816   1.1  macallan 			else
    817   1.1  macallan 				evt = BWI_LED_EVENT_TX;
    818   1.1  macallan 		} else if (tx) {
    819   1.1  macallan 			evt = BWI_LED_EVENT_TX;
    820   1.1  macallan 		} else if (rx_data > 0) {
    821   1.1  macallan 			evt = BWI_LED_EVENT_RX;
    822   1.1  macallan 		} else if (rx_data == 0) {
    823   1.1  macallan 			evt = BWI_LED_EVENT_POLL;
    824   1.1  macallan 		}
    825   1.1  macallan 
    826   1.1  macallan 		if (evt != BWI_LED_EVENT_NONE)
    827   1.1  macallan 			bwi_led_event(sc, evt);
    828   1.1  macallan 	}
    829   1.1  macallan 
    830   1.1  macallan 	return (1);
    831   1.1  macallan }
    832   1.1  macallan 
    833   1.1  macallan int
    834   1.1  macallan bwi_attach(struct bwi_softc *sc)
    835   1.1  macallan {
    836   1.1  macallan 	struct ieee80211com *ic = &sc->sc_ic;
    837   1.2  macallan 	struct ifnet *ifp = &sc->sc_if;
    838   1.1  macallan 	struct bwi_mac *mac;
    839   1.1  macallan 	struct bwi_phy *phy;
    840   1.2  macallan 	int s, i, error;
    841   1.1  macallan 
    842   1.2  macallan 	/* [TRC: XXX Is this necessary?] */
    843   1.2  macallan 	s = splnet();
    844   1.1  macallan 
    845   1.2  macallan 	/*
    846   1.2  macallan 	 * Initialize sysctl variables
    847   1.2  macallan 	 */
    848   1.2  macallan 	sc->sc_fw_version = BWI_FW_VERSION3;
    849   1.2  macallan 	sc->sc_dwell_time = 200;
    850   1.1  macallan 	sc->sc_led_idle = (2350 * hz) / 1000;
    851   1.1  macallan 	sc->sc_led_blink = 1;
    852   1.2  macallan 	sc->sc_txpwr_calib = 1;
    853   1.2  macallan #ifdef BWI_DEBUG
    854   1.2  macallan 	sc->sc_debug = bwi_debug;
    855   1.2  macallan #endif
    856   1.2  macallan 
    857   1.2  macallan 	DPRINTF(sc, BWI_DBG_ATTACH, "%s\n", __func__);
    858   1.1  macallan 
    859   1.2  macallan 	/* [TRC: XXX amrr] */
    860   1.1  macallan 	/* AMRR rate control */
    861   1.1  macallan 	sc->sc_amrr.amrr_min_success_threshold = 1;
    862   1.1  macallan 	sc->sc_amrr.amrr_max_success_threshold = 15;
    863   1.2  macallan 	callout_init(&sc->sc_amrr_ch, 0);
    864   1.2  macallan 	callout_setfunc(&sc->sc_amrr_ch, bwi_amrr_timeout, sc);
    865   1.1  macallan 
    866   1.2  macallan 	callout_init(&sc->sc_scan_ch, 0);
    867   1.2  macallan 	callout_setfunc(&sc->sc_scan_ch, bwi_next_scan, sc);
    868   1.2  macallan 	callout_init(&sc->sc_calib_ch, 0);
    869   1.2  macallan 	callout_setfunc(&sc->sc_calib_ch, bwi_calibrate, sc);
    870   1.2  macallan 
    871   1.2  macallan 	bwi_sysctlattach(sc);
    872   1.1  macallan 
    873   1.1  macallan 	bwi_power_on(sc, 1);
    874   1.1  macallan 
    875   1.1  macallan 	error = bwi_bbp_attach(sc);
    876   1.1  macallan 	if (error)
    877   1.1  macallan 		goto fail;
    878   1.1  macallan 
    879   1.1  macallan 	error = bwi_bbp_power_on(sc, BWI_CLOCK_MODE_FAST);
    880   1.1  macallan 	if (error)
    881   1.1  macallan 		goto fail;
    882   1.1  macallan 
    883   1.1  macallan 	if (BWI_REGWIN_EXIST(&sc->sc_com_regwin)) {
    884   1.1  macallan 		error = bwi_set_clock_delay(sc);
    885   1.1  macallan 		if (error)
    886   1.1  macallan 			goto fail;
    887   1.1  macallan 
    888   1.1  macallan 		error = bwi_set_clock_mode(sc, BWI_CLOCK_MODE_FAST);
    889   1.1  macallan 		if (error)
    890   1.1  macallan 			goto fail;
    891   1.1  macallan 
    892   1.1  macallan 		error = bwi_get_pwron_delay(sc);
    893   1.1  macallan 		if (error)
    894   1.1  macallan 			goto fail;
    895   1.1  macallan 	}
    896   1.1  macallan 
    897   1.1  macallan 	error = bwi_bus_attach(sc);
    898   1.1  macallan 	if (error)
    899   1.1  macallan 		goto fail;
    900   1.1  macallan 
    901   1.1  macallan 	bwi_get_card_flags(sc);
    902   1.1  macallan 
    903   1.1  macallan 	bwi_led_attach(sc);
    904   1.1  macallan 
    905   1.1  macallan 	for (i = 0; i < sc->sc_nmac; ++i) {
    906   1.1  macallan 		struct bwi_regwin *old;
    907   1.1  macallan 
    908   1.1  macallan 		mac = &sc->sc_mac[i];
    909   1.1  macallan 		error = bwi_regwin_switch(sc, &mac->mac_regwin, &old);
    910   1.1  macallan 		if (error)
    911   1.1  macallan 			goto fail;
    912   1.1  macallan 
    913   1.1  macallan 		error = bwi_mac_lateattach(mac);
    914   1.1  macallan 		if (error)
    915   1.1  macallan 			goto fail;
    916   1.1  macallan 
    917   1.1  macallan 		error = bwi_regwin_switch(sc, old, NULL);
    918   1.1  macallan 		if (error)
    919   1.1  macallan 			goto fail;
    920   1.1  macallan 	}
    921   1.1  macallan 
    922   1.1  macallan 	/*
    923   1.1  macallan 	 * XXX First MAC is known to exist
    924   1.1  macallan 	 * TODO2
    925   1.1  macallan 	 */
    926   1.1  macallan 	mac = &sc->sc_mac[0];
    927   1.1  macallan 	phy = &mac->mac_phy;
    928   1.1  macallan 
    929   1.1  macallan 	bwi_bbp_power_off(sc);
    930   1.1  macallan 
    931   1.1  macallan 	error = bwi_dma_alloc(sc);
    932   1.1  macallan 	if (error)
    933   1.1  macallan 		goto fail;
    934   1.1  macallan 
    935   1.1  macallan 	/* setup interface */
    936   1.1  macallan 	ifp->if_softc = sc;
    937   1.1  macallan 	ifp->if_init = bwi_init;
    938   1.1  macallan 	ifp->if_ioctl = bwi_ioctl;
    939   1.1  macallan 	ifp->if_start = bwi_start;
    940   1.1  macallan 	ifp->if_watchdog = bwi_watchdog;
    941   1.2  macallan 	ifp->if_stop = bwi_stop;
    942   1.1  macallan 	ifp->if_flags = IFF_SIMPLEX | IFF_BROADCAST | IFF_MULTICAST;
    943  1.10    cegger 	memcpy(ifp->if_xname, device_xname(sc->sc_dev), IFNAMSIZ);
    944   1.1  macallan 	IFQ_SET_READY(&ifp->if_snd);
    945   1.1  macallan 
    946   1.1  macallan 	/* Get locale */
    947   1.1  macallan 	sc->sc_locale = __SHIFTOUT(bwi_read_sprom(sc, BWI_SPROM_CARD_INFO),
    948   1.1  macallan 	    BWI_SPROM_CARD_INFO_LOCALE);
    949   1.2  macallan 	DPRINTF(sc, BWI_DBG_ATTACH, "locale: %d\n", sc->sc_locale);
    950   1.1  macallan 
    951   1.1  macallan 	/*
    952   1.1  macallan 	 * Setup ratesets, phytype, channels and get MAC address
    953   1.1  macallan 	 */
    954   1.1  macallan 	if (phy->phy_mode == IEEE80211_MODE_11B ||
    955   1.1  macallan 	    phy->phy_mode == IEEE80211_MODE_11G) {
    956   1.2  macallan 		uint16_t chan_flags;
    957   1.1  macallan 
    958   1.1  macallan 		ic->ic_sup_rates[IEEE80211_MODE_11B] =
    959   1.4    cegger 		    ieee80211_std_rateset_11b;
    960   1.1  macallan 
    961   1.1  macallan 		if (phy->phy_mode == IEEE80211_MODE_11B) {
    962   1.1  macallan 			chan_flags = IEEE80211_CHAN_B;
    963   1.1  macallan 			ic->ic_phytype = IEEE80211_T_DS;
    964   1.1  macallan 		} else {
    965   1.1  macallan 			chan_flags = IEEE80211_CHAN_CCK |
    966   1.1  macallan 			    IEEE80211_CHAN_OFDM |
    967   1.1  macallan 			    IEEE80211_CHAN_DYN |
    968   1.1  macallan 			    IEEE80211_CHAN_2GHZ;
    969   1.1  macallan 			ic->ic_phytype = IEEE80211_T_OFDM;
    970   1.1  macallan 			ic->ic_sup_rates[IEEE80211_MODE_11G] =
    971   1.4    cegger 			    ieee80211_std_rateset_11g;
    972   1.1  macallan 		}
    973   1.1  macallan 
    974   1.1  macallan 		/* XXX depend on locale */
    975   1.1  macallan 		for (i = 1; i <= 14; ++i) {
    976   1.1  macallan 			ic->ic_channels[i].ic_freq =
    977   1.2  macallan 			    ieee80211_ieee2mhz(i, IEEE80211_CHAN_2GHZ);
    978   1.1  macallan 			ic->ic_channels[i].ic_flags = chan_flags;
    979   1.1  macallan 		}
    980   1.1  macallan 
    981   1.1  macallan 		bwi_get_eaddr(sc, BWI_SPROM_11BG_EADDR, ic->ic_myaddr);
    982   1.1  macallan 		if (IEEE80211_IS_MULTICAST(ic->ic_myaddr)) {
    983   1.1  macallan 			bwi_get_eaddr(sc, BWI_SPROM_11A_EADDR, ic->ic_myaddr);
    984   1.2  macallan 			if (IEEE80211_IS_MULTICAST(ic->ic_myaddr))
    985  1.10    cegger 				aprint_error_dev(sc->sc_dev,
    986   1.2  macallan 				    "invalid MAC address: %s\n",
    987   1.1  macallan 				    ether_sprintf(ic->ic_myaddr));
    988   1.1  macallan 		}
    989   1.1  macallan 	} else if (phy->phy_mode == IEEE80211_MODE_11A) {
    990   1.1  macallan 		/* TODO: 11A */
    991   1.1  macallan 		error = ENXIO;
    992   1.1  macallan 		goto fail;
    993   1.1  macallan 	} else
    994   1.1  macallan 		panic("unknown phymode %d\n", phy->phy_mode);
    995   1.1  macallan 
    996   1.2  macallan 	ic->ic_ifp = ifp;
    997   1.1  macallan 	ic->ic_caps = IEEE80211_C_SHSLOT |
    998   1.1  macallan 	    IEEE80211_C_SHPREAMBLE |
    999   1.2  macallan 	    IEEE80211_C_IBSS |
   1000   1.2  macallan 	    IEEE80211_C_HOSTAP |
   1001   1.1  macallan 	    IEEE80211_C_MONITOR;
   1002   1.1  macallan 	ic->ic_state = IEEE80211_S_INIT;
   1003   1.1  macallan 	ic->ic_opmode = IEEE80211_M_STA;
   1004   1.1  macallan 
   1005   1.1  macallan 	ic->ic_updateslot = bwi_updateslot;
   1006   1.1  macallan 
   1007   1.1  macallan 	if_attach(ifp);
   1008   1.2  macallan 	ieee80211_ifattach(ic);
   1009   1.2  macallan 
   1010   1.2  macallan 	/* [TRC: XXX Not supported on NetBSD?] */
   1011   1.2  macallan 	/* ic->ic_flags_ext |= IEEE80211_FEXT_SWBMISS; */
   1012   1.1  macallan 
   1013   1.1  macallan 	sc->sc_newstate = ic->ic_newstate;
   1014   1.1  macallan 	ic->ic_newstate = bwi_newstate;
   1015   1.2  macallan 	/* [TRC: XXX amrr] */
   1016   1.1  macallan 	ic->ic_newassoc = bwi_newassoc;
   1017   1.2  macallan 	ic->ic_node_alloc = bwi_node_alloc;
   1018   1.1  macallan 
   1019   1.2  macallan 	ieee80211_media_init(ic, bwi_media_change, ieee80211_media_status);
   1020   1.1  macallan 
   1021  1.15     joerg 	bpf_attach2(ifp, DLT_IEEE802_11_RADIO,
   1022   1.2  macallan 	    sizeof(struct ieee80211_frame) + IEEE80211_RADIOTAP_HDRLEN,
   1023   1.2  macallan 	    &sc->sc_drvbpf);
   1024   1.1  macallan 
   1025   1.2  macallan 	/* [TRC: XXX DragonFlyBSD rounds this up to a multiple of
   1026   1.2  macallan 	   sizeof(uint32_t).  Should we?] */
   1027   1.1  macallan 	sc->sc_rxtap_len = sizeof(sc->sc_rxtapu);
   1028   1.1  macallan 	sc->sc_rxtap.wr_ihdr.it_len = htole16(sc->sc_rxtap_len);
   1029   1.1  macallan 	sc->sc_rxtap.wr_ihdr.it_present = htole32(BWI_RX_RADIOTAP_PRESENT);
   1030   1.1  macallan 
   1031   1.1  macallan 	sc->sc_txtap_len = sizeof(sc->sc_txtapu);
   1032   1.1  macallan 	sc->sc_txtap.wt_ihdr.it_len = htole16(sc->sc_txtap_len);
   1033   1.1  macallan 	sc->sc_txtap.wt_ihdr.it_present = htole32(BWI_TX_RADIOTAP_PRESENT);
   1034   1.1  macallan 
   1035   1.2  macallan 	splx(s);
   1036   1.2  macallan 	ieee80211_announce(ic);
   1037   1.1  macallan 	return (0);
   1038   1.1  macallan fail:
   1039   1.2  macallan 	/* [TRC: XXX DragonFlyBSD detaches the device here.  Should we?] */
   1040   1.1  macallan 	return (error);
   1041   1.1  macallan }
   1042   1.1  macallan 
   1043   1.2  macallan void
   1044   1.2  macallan bwi_detach(struct bwi_softc *sc)
   1045   1.1  macallan {
   1046   1.2  macallan 	struct ifnet *ifp = &sc->sc_if;
   1047   1.2  macallan 	int i, s;
   1048   1.2  macallan 
   1049   1.2  macallan 	s = splnet();
   1050   1.2  macallan 
   1051   1.2  macallan 	bwi_stop(ifp, 1);
   1052   1.2  macallan 
   1053  1.15     joerg 	bpf_detach(ifp);
   1054   1.1  macallan 
   1055   1.2  macallan 	ieee80211_ifdetach(&sc->sc_ic);
   1056   1.1  macallan 	if_detach(ifp);
   1057   1.1  macallan 
   1058   1.1  macallan 	for (i = 0; i < sc->sc_nmac; ++i)
   1059   1.1  macallan 		bwi_mac_detach(&sc->sc_mac[i]);
   1060   1.1  macallan 
   1061   1.2  macallan 	sysctl_teardown(&sc->sc_sysctllog);
   1062   1.2  macallan 
   1063   1.2  macallan 	splx(s);
   1064   1.2  macallan 
   1065   1.1  macallan 	bwi_dma_free(sc);
   1066   1.1  macallan }
   1067   1.1  macallan 
   1068   1.1  macallan /* MAC */
   1069   1.1  macallan 
   1070   1.2  macallan static void
   1071   1.1  macallan bwi_tmplt_write_4(struct bwi_mac *mac, uint32_t ofs, uint32_t val)
   1072   1.1  macallan {
   1073   1.1  macallan 	struct bwi_softc *sc = mac->mac_sc;
   1074   1.1  macallan 
   1075   1.1  macallan 	if (mac->mac_flags & BWI_MAC_F_BSWAP)
   1076   1.2  macallan 		val = bswap32(val);
   1077   1.1  macallan 
   1078   1.1  macallan 	CSR_WRITE_4(sc, BWI_MAC_TMPLT_CTRL, ofs);
   1079   1.1  macallan 	CSR_WRITE_4(sc, BWI_MAC_TMPLT_DATA, val);
   1080   1.1  macallan }
   1081   1.1  macallan 
   1082   1.2  macallan static void
   1083   1.1  macallan bwi_hostflags_write(struct bwi_mac *mac, uint64_t flags)
   1084   1.1  macallan {
   1085   1.1  macallan 	uint64_t val;
   1086   1.1  macallan 
   1087   1.1  macallan 	val = flags & 0xffff;
   1088   1.1  macallan 	MOBJ_WRITE_2(mac, BWI_COMM_MOBJ, BWI_COMM_MOBJ_HFLAGS_LO, val);
   1089   1.1  macallan 
   1090   1.1  macallan 	val = (flags >> 16) & 0xffff;
   1091   1.1  macallan 	MOBJ_WRITE_2(mac, BWI_COMM_MOBJ, BWI_COMM_MOBJ_HFLAGS_MI, val);
   1092   1.1  macallan 
   1093   1.1  macallan 	/* HI has unclear meaning, so leave it as it is */
   1094   1.1  macallan }
   1095   1.1  macallan 
   1096   1.2  macallan static uint64_t
   1097   1.1  macallan bwi_hostflags_read(struct bwi_mac *mac)
   1098   1.1  macallan {
   1099   1.1  macallan 	uint64_t flags, val;
   1100   1.1  macallan 
   1101   1.1  macallan 	/* HI has unclear meaning, so don't touch it */
   1102   1.1  macallan 	flags = 0;
   1103   1.1  macallan 
   1104   1.1  macallan 	val = MOBJ_READ_2(mac, BWI_COMM_MOBJ, BWI_COMM_MOBJ_HFLAGS_MI);
   1105   1.1  macallan 	flags |= val << 16;
   1106   1.1  macallan 
   1107   1.1  macallan 	val = MOBJ_READ_2(mac, BWI_COMM_MOBJ, BWI_COMM_MOBJ_HFLAGS_LO);
   1108   1.1  macallan 	flags |= val;
   1109   1.1  macallan 
   1110   1.1  macallan 	return (flags);
   1111   1.1  macallan }
   1112   1.1  macallan 
   1113   1.2  macallan static uint16_t
   1114   1.1  macallan bwi_memobj_read_2(struct bwi_mac *mac, uint16_t obj_id, uint16_t ofs0)
   1115   1.1  macallan {
   1116   1.1  macallan 	struct bwi_softc *sc = mac->mac_sc;
   1117   1.1  macallan 	uint32_t data_reg;
   1118   1.1  macallan 	int ofs;
   1119   1.1  macallan 
   1120   1.1  macallan 	data_reg = BWI_MOBJ_DATA;
   1121   1.1  macallan 	ofs = ofs0 / 4;
   1122   1.1  macallan 
   1123   1.1  macallan 	if (ofs0 % 4 != 0)
   1124   1.1  macallan 		data_reg = BWI_MOBJ_DATA_UNALIGN;
   1125   1.1  macallan 
   1126   1.1  macallan 	CSR_WRITE_4(sc, BWI_MOBJ_CTRL, BWI_MOBJ_CTRL_VAL(obj_id, ofs));
   1127   1.1  macallan 	return (CSR_READ_2(sc, data_reg));
   1128   1.1  macallan }
   1129   1.1  macallan 
   1130   1.2  macallan static uint32_t
   1131   1.1  macallan bwi_memobj_read_4(struct bwi_mac *mac, uint16_t obj_id, uint16_t ofs0)
   1132   1.1  macallan {
   1133   1.1  macallan 	struct bwi_softc *sc = mac->mac_sc;
   1134   1.1  macallan 	int ofs;
   1135   1.1  macallan 
   1136   1.1  macallan 	ofs = ofs0 / 4;
   1137   1.1  macallan 	if (ofs0 % 4 != 0) {
   1138   1.1  macallan 		uint32_t ret;
   1139   1.1  macallan 
   1140   1.1  macallan 		CSR_WRITE_4(sc, BWI_MOBJ_CTRL, BWI_MOBJ_CTRL_VAL(obj_id, ofs));
   1141   1.1  macallan 		ret = CSR_READ_2(sc, BWI_MOBJ_DATA_UNALIGN);
   1142   1.1  macallan 		ret <<= 16;
   1143   1.1  macallan 
   1144   1.1  macallan 		CSR_WRITE_4(sc, BWI_MOBJ_CTRL,
   1145   1.1  macallan 		    BWI_MOBJ_CTRL_VAL(obj_id, ofs + 1));
   1146   1.1  macallan 		ret |= CSR_READ_2(sc, BWI_MOBJ_DATA);
   1147   1.1  macallan 
   1148   1.1  macallan 		return (ret);
   1149   1.1  macallan 	} else {
   1150   1.1  macallan 		CSR_WRITE_4(sc, BWI_MOBJ_CTRL, BWI_MOBJ_CTRL_VAL(obj_id, ofs));
   1151   1.1  macallan 		return (CSR_READ_4(sc, BWI_MOBJ_DATA));
   1152   1.1  macallan 	}
   1153   1.1  macallan }
   1154   1.1  macallan 
   1155   1.2  macallan static void
   1156   1.1  macallan bwi_memobj_write_2(struct bwi_mac *mac, uint16_t obj_id, uint16_t ofs0,
   1157   1.1  macallan     uint16_t v)
   1158   1.1  macallan {
   1159   1.1  macallan 	struct bwi_softc *sc = mac->mac_sc;
   1160   1.1  macallan 	uint32_t data_reg;
   1161   1.1  macallan 	int ofs;
   1162   1.1  macallan 
   1163   1.1  macallan 	data_reg = BWI_MOBJ_DATA;
   1164   1.1  macallan 	ofs = ofs0 / 4;
   1165   1.1  macallan 
   1166   1.1  macallan 	if (ofs0 % 4 != 0)
   1167   1.1  macallan 		data_reg = BWI_MOBJ_DATA_UNALIGN;
   1168   1.1  macallan 
   1169   1.1  macallan 	CSR_WRITE_4(sc, BWI_MOBJ_CTRL, BWI_MOBJ_CTRL_VAL(obj_id, ofs));
   1170   1.1  macallan 	CSR_WRITE_2(sc, data_reg, v);
   1171   1.1  macallan }
   1172   1.1  macallan 
   1173   1.2  macallan static void
   1174   1.1  macallan bwi_memobj_write_4(struct bwi_mac *mac, uint16_t obj_id, uint16_t ofs0,
   1175   1.1  macallan     uint32_t v)
   1176   1.1  macallan {
   1177   1.1  macallan 	struct bwi_softc *sc = mac->mac_sc;
   1178   1.1  macallan 	int ofs;
   1179   1.1  macallan 
   1180   1.1  macallan 	ofs = ofs0 / 4;
   1181   1.1  macallan 	if (ofs0 % 4 != 0) {
   1182   1.1  macallan 		CSR_WRITE_4(sc, BWI_MOBJ_CTRL, BWI_MOBJ_CTRL_VAL(obj_id, ofs));
   1183   1.1  macallan 		CSR_WRITE_2(sc, BWI_MOBJ_DATA_UNALIGN, v >> 16);
   1184   1.1  macallan 		CSR_WRITE_4(sc, BWI_MOBJ_CTRL,
   1185   1.1  macallan 		    BWI_MOBJ_CTRL_VAL(obj_id, ofs + 1));
   1186   1.1  macallan 		CSR_WRITE_2(sc, BWI_MOBJ_DATA, v & 0xffff);
   1187   1.1  macallan 	} else {
   1188   1.1  macallan 		CSR_WRITE_4(sc, BWI_MOBJ_CTRL, BWI_MOBJ_CTRL_VAL(obj_id, ofs));
   1189   1.1  macallan 		CSR_WRITE_4(sc, BWI_MOBJ_DATA, v);
   1190   1.1  macallan 	}
   1191   1.1  macallan }
   1192   1.1  macallan 
   1193   1.2  macallan static int
   1194   1.1  macallan bwi_mac_lateattach(struct bwi_mac *mac)
   1195   1.1  macallan {
   1196   1.1  macallan 	int error;
   1197   1.1  macallan 
   1198   1.1  macallan 	if (mac->mac_rev >= 5)
   1199   1.1  macallan 		CSR_READ_4(mac->mac_sc, BWI_STATE_HI); /* dummy read */
   1200   1.1  macallan 
   1201   1.1  macallan 	bwi_mac_reset(mac, 1);
   1202   1.1  macallan 
   1203   1.1  macallan 	error = bwi_phy_attach(mac);
   1204   1.1  macallan 	if (error)
   1205   1.1  macallan 		return (error);
   1206   1.1  macallan 
   1207   1.1  macallan 	error = bwi_rf_attach(mac);
   1208   1.1  macallan 	if (error)
   1209   1.1  macallan 		return (error);
   1210   1.1  macallan 
   1211   1.1  macallan 	/* Link 11B/G PHY, unlink 11A PHY */
   1212   1.1  macallan 	if (mac->mac_phy.phy_mode == IEEE80211_MODE_11A)
   1213   1.1  macallan 		bwi_mac_reset(mac, 0);
   1214   1.1  macallan 	else
   1215   1.1  macallan 		bwi_mac_reset(mac, 1);
   1216   1.1  macallan 
   1217   1.1  macallan 	error = bwi_mac_test(mac);
   1218   1.1  macallan 	if (error)
   1219   1.1  macallan 		return (error);
   1220   1.1  macallan 
   1221   1.1  macallan 	error = bwi_mac_get_property(mac);
   1222   1.1  macallan 	if (error)
   1223   1.1  macallan 		return (error);
   1224   1.1  macallan 
   1225   1.1  macallan 	error = bwi_rf_map_txpower(mac);
   1226   1.1  macallan 	if (error)
   1227   1.1  macallan 		return (error);
   1228   1.1  macallan 
   1229   1.1  macallan 	bwi_rf_off(mac);
   1230   1.1  macallan 	CSR_WRITE_2(mac->mac_sc, BWI_BBP_ATTEN, BWI_BBP_ATTEN_MAGIC);
   1231   1.1  macallan 	bwi_regwin_disable(mac->mac_sc, &mac->mac_regwin, 0);
   1232   1.1  macallan 
   1233   1.1  macallan 	return (0);
   1234   1.1  macallan }
   1235   1.1  macallan 
   1236   1.2  macallan static int
   1237   1.1  macallan bwi_mac_init(struct bwi_mac *mac)
   1238   1.1  macallan {
   1239   1.1  macallan 	struct bwi_softc *sc = mac->mac_sc;
   1240   1.1  macallan 	int error, i;
   1241   1.1  macallan 
   1242   1.1  macallan 	/* Clear MAC/PHY/RF states */
   1243   1.1  macallan 	bwi_mac_setup_tpctl(mac);
   1244   1.1  macallan 	bwi_rf_clear_state(&mac->mac_rf);
   1245   1.1  macallan 	bwi_phy_clear_state(&mac->mac_phy);
   1246   1.1  macallan 
   1247   1.1  macallan 	/* Enable MAC and linked it to PHY */
   1248   1.1  macallan 	if (!bwi_regwin_is_enabled(sc, &mac->mac_regwin))
   1249   1.1  macallan 		bwi_mac_reset(mac, 1);
   1250   1.1  macallan 
   1251   1.1  macallan 	/* Initialize backplane */
   1252   1.1  macallan 	error = bwi_bus_init(sc, mac);
   1253   1.1  macallan 	if (error)
   1254   1.1  macallan 		return (error);
   1255   1.1  macallan 
   1256   1.1  macallan 	/* XXX work around for hardware bugs? */
   1257   1.1  macallan 	if (sc->sc_bus_regwin.rw_rev <= 5 &&
   1258   1.1  macallan 	    sc->sc_bus_regwin.rw_type != BWI_REGWIN_T_BUSPCIE) {
   1259   1.1  macallan 		CSR_SETBITS_4(sc, BWI_CONF_LO,
   1260   1.1  macallan 		__SHIFTIN(BWI_CONF_LO_SERVTO, BWI_CONF_LO_SERVTO_MASK) |
   1261   1.1  macallan 		__SHIFTIN(BWI_CONF_LO_REQTO, BWI_CONF_LO_REQTO_MASK));
   1262   1.1  macallan 	}
   1263   1.1  macallan 
   1264   1.1  macallan 	/* Calibrate PHY */
   1265   1.1  macallan 	error = bwi_phy_calibrate(mac);
   1266   1.1  macallan 	if (error) {
   1267  1.10    cegger 		aprint_error_dev(sc->sc_dev, "PHY calibrate failed\n");
   1268   1.1  macallan 		return (error);
   1269   1.1  macallan 	}
   1270   1.1  macallan 
   1271   1.1  macallan 	/* Prepare to initialize firmware */
   1272   1.1  macallan 	CSR_WRITE_4(sc, BWI_MAC_STATUS,
   1273   1.1  macallan 	    BWI_MAC_STATUS_UCODE_JUMP0 |
   1274   1.1  macallan 	    BWI_MAC_STATUS_IHREN);
   1275   1.1  macallan 
   1276   1.1  macallan 	/*
   1277   1.1  macallan 	 * Load and initialize firmwares
   1278   1.1  macallan 	 */
   1279   1.1  macallan 	error = bwi_mac_fw_alloc(mac);
   1280   1.1  macallan 	if (error)
   1281   1.1  macallan 		return (error);
   1282   1.1  macallan 
   1283   1.1  macallan 	error = bwi_mac_fw_load(mac);
   1284   1.1  macallan 	if (error)
   1285   1.1  macallan 		return (error);
   1286   1.1  macallan 
   1287   1.1  macallan 	error = bwi_mac_gpio_init(mac);
   1288   1.1  macallan 	if (error)
   1289   1.1  macallan 		return (error);
   1290   1.1  macallan 
   1291   1.1  macallan 	error = bwi_mac_fw_init(mac);
   1292   1.1  macallan 	if (error)
   1293   1.1  macallan 		return (error);
   1294   1.1  macallan 
   1295   1.1  macallan 	/*
   1296   1.1  macallan 	 * Turn on RF
   1297   1.1  macallan 	 */
   1298   1.1  macallan 	bwi_rf_on(mac);
   1299   1.1  macallan 
   1300   1.1  macallan 	/* TODO: LED, hardware rf enabled is only related to LED setting */
   1301   1.1  macallan 
   1302   1.1  macallan 	/*
   1303   1.1  macallan 	 * Initialize PHY
   1304   1.1  macallan 	 */
   1305   1.1  macallan 	CSR_WRITE_2(sc, BWI_BBP_ATTEN, 0);
   1306   1.1  macallan 	bwi_phy_init(mac);
   1307   1.1  macallan 
   1308   1.1  macallan 	/* TODO: interference mitigation */
   1309   1.1  macallan 
   1310   1.1  macallan 	/*
   1311   1.1  macallan 	 * Setup antenna mode
   1312   1.1  macallan 	 */
   1313   1.1  macallan 	bwi_rf_set_ant_mode(mac, mac->mac_rf.rf_ant_mode);
   1314   1.1  macallan 
   1315   1.1  macallan 	/*
   1316   1.1  macallan 	 * Initialize operation mode (RX configuration)
   1317   1.1  macallan 	 */
   1318   1.1  macallan 	bwi_mac_opmode_init(mac);
   1319   1.1  macallan 
   1320   1.1  macallan 	/* XXX what's these */
   1321   1.1  macallan 	if (mac->mac_rev < 3) {
   1322   1.1  macallan 		CSR_WRITE_2(sc, 0x60e, 0);
   1323   1.1  macallan 		CSR_WRITE_2(sc, 0x610, 0x8000);
   1324   1.1  macallan 		CSR_WRITE_2(sc, 0x604, 0);
   1325   1.1  macallan 		CSR_WRITE_2(sc, 0x606, 0x200);
   1326   1.1  macallan 	} else {
   1327   1.1  macallan 		CSR_WRITE_4(sc, 0x188, 0x80000000);
   1328   1.1  macallan 		CSR_WRITE_4(sc, 0x18c, 0x2000000);
   1329   1.1  macallan 	}
   1330   1.1  macallan 
   1331   1.1  macallan 	/*
   1332   1.1  macallan 	 * Initialize TX/RX interrupts' mask
   1333   1.1  macallan 	 */
   1334   1.1  macallan 	CSR_WRITE_4(sc, BWI_MAC_INTR_STATUS, BWI_INTR_TIMER1);
   1335   1.1  macallan 	for (i = 0; i < BWI_TXRX_NRING; ++i) {
   1336   1.1  macallan 		uint32_t intrs;
   1337   1.1  macallan 
   1338   1.1  macallan 		if (BWI_TXRX_IS_RX(i))
   1339   1.1  macallan 			intrs = BWI_TXRX_RX_INTRS;
   1340   1.1  macallan 		else
   1341   1.1  macallan 			intrs = BWI_TXRX_TX_INTRS;
   1342   1.1  macallan 		CSR_WRITE_4(sc, BWI_TXRX_INTR_MASK(i), intrs);
   1343   1.1  macallan 	}
   1344   1.1  macallan 
   1345   1.1  macallan 	/* XXX what's this */
   1346   1.1  macallan 	CSR_SETBITS_4(sc, BWI_STATE_LO, 0x100000);
   1347   1.1  macallan 
   1348   1.1  macallan 	/* Setup MAC power up delay */
   1349   1.1  macallan 	CSR_WRITE_2(sc, BWI_MAC_POWERUP_DELAY, sc->sc_pwron_delay);
   1350   1.1  macallan 
   1351   1.1  macallan 	/* Set MAC regwin revision */
   1352   1.1  macallan 	MOBJ_WRITE_2(mac, BWI_COMM_MOBJ, BWI_COMM_MOBJ_MACREV, mac->mac_rev);
   1353   1.1  macallan 
   1354   1.1  macallan 	/*
   1355   1.1  macallan 	 * Initialize host flags
   1356   1.1  macallan 	 */
   1357   1.1  macallan 	bwi_mac_hostflags_init(mac);
   1358   1.1  macallan 
   1359   1.1  macallan 	/*
   1360   1.1  macallan 	 * Initialize BSS parameters
   1361   1.1  macallan 	 */
   1362   1.1  macallan 	bwi_mac_bss_param_init(mac);
   1363   1.1  macallan 
   1364   1.1  macallan 	/*
   1365   1.1  macallan 	 * Initialize TX rings
   1366   1.1  macallan 	 */
   1367   1.1  macallan 	for (i = 0; i < BWI_TX_NRING; ++i) {
   1368   1.2  macallan 		error = (sc->sc_init_tx_ring)(sc, i);
   1369   1.1  macallan 		if (error) {
   1370  1.10    cegger 			aprint_error_dev(sc->sc_dev,
   1371   1.2  macallan 			    "can't initialize %dth TX ring\n", i);
   1372   1.1  macallan 			return (error);
   1373   1.1  macallan 		}
   1374   1.1  macallan 	}
   1375   1.1  macallan 
   1376   1.1  macallan 	/*
   1377   1.1  macallan 	 * Initialize RX ring
   1378   1.1  macallan 	 */
   1379   1.2  macallan 	error = (sc->sc_init_rx_ring)(sc);
   1380   1.1  macallan 	if (error) {
   1381  1.10    cegger 		aprint_error_dev(sc->sc_dev, "can't initialize RX ring\n");
   1382   1.1  macallan 		return (error);
   1383   1.1  macallan 	}
   1384   1.1  macallan 
   1385   1.1  macallan 	/*
   1386   1.1  macallan 	 * Initialize TX stats if the current MAC uses that
   1387   1.1  macallan 	 */
   1388   1.1  macallan 	if (mac->mac_flags & BWI_MAC_F_HAS_TXSTATS) {
   1389   1.2  macallan 		error = (sc->sc_init_txstats)(sc);
   1390   1.1  macallan 		if (error) {
   1391  1.10    cegger 			aprint_error_dev(sc->sc_dev,
   1392   1.2  macallan 			    "can't initialize TX stats ring\n");
   1393   1.1  macallan 			return (error);
   1394   1.1  macallan 		}
   1395   1.1  macallan 	}
   1396   1.1  macallan 
   1397   1.1  macallan 	/* XXX what's these */
   1398   1.1  macallan 	CSR_WRITE_2(sc, 0x612, 0x50);	/* Force Pre-TBTT to 80? */
   1399   1.1  macallan 	MOBJ_WRITE_2(mac, BWI_COMM_MOBJ, 0x416, 0x50);
   1400   1.1  macallan 	MOBJ_WRITE_2(mac, BWI_COMM_MOBJ, 0x414, 0x1f4);
   1401   1.1  macallan 
   1402   1.1  macallan 	mac->mac_flags |= BWI_MAC_F_INITED;
   1403   1.1  macallan 
   1404   1.1  macallan 	return (0);
   1405   1.1  macallan }
   1406   1.1  macallan 
   1407   1.2  macallan static void
   1408   1.1  macallan bwi_mac_reset(struct bwi_mac *mac, int link_phy)
   1409   1.1  macallan {
   1410   1.1  macallan 	struct bwi_softc *sc = mac->mac_sc;
   1411   1.1  macallan 	uint32_t flags, state_lo, status;
   1412   1.1  macallan 
   1413   1.1  macallan 	flags = BWI_STATE_LO_FLAG_PHYRST | BWI_STATE_LO_FLAG_PHYCLKEN;
   1414   1.1  macallan 	if (link_phy)
   1415   1.1  macallan 		flags |= BWI_STATE_LO_FLAG_PHYLNK;
   1416   1.1  macallan 	bwi_regwin_enable(sc, &mac->mac_regwin, flags);
   1417   1.1  macallan 	DELAY(2000);
   1418   1.1  macallan 
   1419   1.1  macallan 	state_lo = CSR_READ_4(sc, BWI_STATE_LO);
   1420   1.1  macallan 	state_lo |= BWI_STATE_LO_GATED_CLOCK;
   1421   1.1  macallan 	state_lo &= ~__SHIFTIN(BWI_STATE_LO_FLAG_PHYRST,
   1422   1.1  macallan 			       BWI_STATE_LO_FLAGS_MASK);
   1423   1.1  macallan 	CSR_WRITE_4(sc, BWI_STATE_LO, state_lo);
   1424   1.1  macallan 	/* Flush pending bus write */
   1425   1.1  macallan 	CSR_READ_4(sc, BWI_STATE_LO);
   1426   1.1  macallan 	DELAY(1000);
   1427   1.1  macallan 
   1428   1.1  macallan 	state_lo &= ~BWI_STATE_LO_GATED_CLOCK;
   1429   1.1  macallan 	CSR_WRITE_4(sc, BWI_STATE_LO, state_lo);
   1430   1.1  macallan 	/* Flush pending bus write */
   1431   1.1  macallan 	CSR_READ_4(sc, BWI_STATE_LO);
   1432   1.1  macallan 	DELAY(1000);
   1433   1.1  macallan 
   1434   1.1  macallan 	CSR_WRITE_2(sc, BWI_BBP_ATTEN, 0);
   1435   1.1  macallan 
   1436   1.1  macallan 	status = CSR_READ_4(sc, BWI_MAC_STATUS);
   1437   1.1  macallan 	status |= BWI_MAC_STATUS_IHREN;
   1438   1.1  macallan 	if (link_phy)
   1439   1.1  macallan 		status |= BWI_MAC_STATUS_PHYLNK;
   1440   1.1  macallan 	else
   1441   1.1  macallan 		status &= ~BWI_MAC_STATUS_PHYLNK;
   1442   1.1  macallan 	CSR_WRITE_4(sc, BWI_MAC_STATUS, status);
   1443   1.1  macallan 
   1444   1.1  macallan 	if (link_phy) {
   1445   1.2  macallan 		DPRINTF(sc, BWI_DBG_MAC | BWI_DBG_ATTACH | BWI_DBG_INIT,
   1446   1.2  macallan 		    "%s\n", "PHY is linked");
   1447   1.1  macallan 		mac->mac_phy.phy_flags |= BWI_PHY_F_LINKED;
   1448   1.1  macallan 	} else {
   1449   1.2  macallan 		DPRINTF(sc, BWI_DBG_MAC | BWI_DBG_ATTACH | BWI_DBG_INIT,
   1450   1.2  macallan 		    "%s\n", "PHY is unlinked");
   1451   1.1  macallan 		mac->mac_phy.phy_flags &= ~BWI_PHY_F_LINKED;
   1452   1.1  macallan 	}
   1453   1.1  macallan }
   1454   1.1  macallan 
   1455   1.2  macallan static void
   1456   1.1  macallan bwi_mac_set_tpctl_11bg(struct bwi_mac *mac, const struct bwi_tpctl *new_tpctl)
   1457   1.1  macallan {
   1458   1.1  macallan 	struct bwi_rf *rf = &mac->mac_rf;
   1459   1.1  macallan 	struct bwi_tpctl *tpctl = &mac->mac_tpctl;
   1460   1.1  macallan 
   1461   1.1  macallan 	if (new_tpctl != NULL) {
   1462   1.1  macallan 		KASSERT(new_tpctl->bbp_atten <= BWI_BBP_ATTEN_MAX);
   1463   1.1  macallan 		KASSERT(new_tpctl->rf_atten <=
   1464   1.1  macallan 		    (rf->rf_rev < 6 ? BWI_RF_ATTEN_MAX0
   1465   1.1  macallan 		    : BWI_RF_ATTEN_MAX1));
   1466   1.1  macallan 		KASSERT(new_tpctl->tp_ctrl1 <= BWI_TPCTL1_MAX);
   1467   1.1  macallan 
   1468   1.1  macallan 		tpctl->bbp_atten = new_tpctl->bbp_atten;
   1469   1.1  macallan 		tpctl->rf_atten = new_tpctl->rf_atten;
   1470   1.1  macallan 		tpctl->tp_ctrl1 = new_tpctl->tp_ctrl1;
   1471   1.1  macallan 	}
   1472   1.1  macallan 
   1473   1.1  macallan 	/* Set BBP attenuation */
   1474   1.1  macallan 	bwi_phy_set_bbp_atten(mac, tpctl->bbp_atten);
   1475   1.1  macallan 
   1476   1.1  macallan 	/* Set RF attenuation */
   1477   1.1  macallan 	RF_WRITE(mac, BWI_RFR_ATTEN, tpctl->rf_atten);
   1478   1.1  macallan 	MOBJ_WRITE_2(mac, BWI_COMM_MOBJ, BWI_COMM_MOBJ_RF_ATTEN,
   1479   1.1  macallan 	    tpctl->rf_atten);
   1480   1.1  macallan 
   1481   1.1  macallan 	/* Set TX power */
   1482   1.1  macallan 	if (rf->rf_type == BWI_RF_T_BCM2050) {
   1483   1.1  macallan 		RF_FILT_SETBITS(mac, BWI_RFR_TXPWR, ~BWI_RFR_TXPWR1_MASK,
   1484   1.1  macallan 		    __SHIFTIN(tpctl->tp_ctrl1, BWI_RFR_TXPWR1_MASK));
   1485   1.1  macallan 	}
   1486   1.1  macallan 
   1487   1.1  macallan 	/* Adjust RF Local Oscillator */
   1488   1.1  macallan 	if (mac->mac_phy.phy_mode == IEEE80211_MODE_11G)
   1489   1.1  macallan 		bwi_rf_lo_adjust(mac, tpctl);
   1490   1.1  macallan }
   1491   1.1  macallan 
   1492   1.2  macallan static int
   1493   1.1  macallan bwi_mac_test(struct bwi_mac *mac)
   1494   1.1  macallan {
   1495   1.1  macallan 	struct bwi_softc *sc = mac->mac_sc;
   1496   1.1  macallan 	uint32_t orig_val, val;
   1497   1.1  macallan 
   1498   1.1  macallan #define TEST_VAL1	0xaa5555aa
   1499   1.1  macallan #define TEST_VAL2	0x55aaaa55
   1500   1.1  macallan 	/* Save it for later restoring */
   1501   1.1  macallan 	orig_val = MOBJ_READ_4(mac, BWI_COMM_MOBJ, 0);
   1502   1.1  macallan 
   1503   1.1  macallan 	/* Test 1 */
   1504   1.1  macallan 	MOBJ_WRITE_4(mac, BWI_COMM_MOBJ, 0, TEST_VAL1);
   1505   1.1  macallan 	val = MOBJ_READ_4(mac, BWI_COMM_MOBJ, 0);
   1506   1.1  macallan 	if (val != TEST_VAL1) {
   1507  1.10    cegger 		aprint_error_dev(sc->sc_dev, "TEST1 failed\n");
   1508   1.1  macallan 		return (ENXIO);
   1509   1.1  macallan 	}
   1510   1.1  macallan 
   1511   1.1  macallan 	/* Test 2 */
   1512   1.1  macallan 	MOBJ_WRITE_4(mac, BWI_COMM_MOBJ, 0, TEST_VAL2);
   1513   1.1  macallan 	val = MOBJ_READ_4(mac, BWI_COMM_MOBJ, 0);
   1514   1.1  macallan 	if (val != TEST_VAL2) {
   1515  1.10    cegger 		aprint_error_dev(sc->sc_dev, "TEST2 failed\n");
   1516   1.1  macallan 		return (ENXIO);
   1517   1.1  macallan 	}
   1518   1.1  macallan 
   1519   1.1  macallan 	/* Restore to the original value */
   1520   1.1  macallan 	MOBJ_WRITE_4(mac, BWI_COMM_MOBJ, 0, orig_val);
   1521   1.1  macallan 
   1522   1.1  macallan 	val = CSR_READ_4(sc, BWI_MAC_STATUS);
   1523   1.1  macallan 	if ((val & ~BWI_MAC_STATUS_PHYLNK) != BWI_MAC_STATUS_IHREN) {
   1524  1.10    cegger 		aprint_error_dev(sc->sc_dev, "%s failed, MAC status 0x%08x\n",
   1525   1.2  macallan 		    __func__, val);
   1526   1.1  macallan 		return (ENXIO);
   1527   1.1  macallan 	}
   1528   1.1  macallan 
   1529   1.1  macallan 	val = CSR_READ_4(sc, BWI_MAC_INTR_STATUS);
   1530   1.1  macallan 	if (val != 0) {
   1531  1.10    cegger 		aprint_error_dev(sc->sc_dev, "%s failed, intr status %08x\n",
   1532   1.2  macallan 		    __func__, val);
   1533   1.1  macallan 		return (ENXIO);
   1534   1.1  macallan 	}
   1535   1.1  macallan #undef TEST_VAL2
   1536   1.1  macallan #undef TEST_VAL1
   1537   1.1  macallan 
   1538   1.1  macallan 	return (0);
   1539   1.1  macallan }
   1540   1.1  macallan 
   1541   1.2  macallan static void
   1542   1.1  macallan bwi_mac_setup_tpctl(struct bwi_mac *mac)
   1543   1.1  macallan {
   1544   1.1  macallan 	struct bwi_softc *sc = mac->mac_sc;
   1545   1.1  macallan 	struct bwi_rf *rf = &mac->mac_rf;
   1546   1.1  macallan 	struct bwi_phy *phy = &mac->mac_phy;
   1547   1.1  macallan 	struct bwi_tpctl *tpctl = &mac->mac_tpctl;
   1548   1.1  macallan 
   1549   1.1  macallan 	/* Calc BBP attenuation */
   1550   1.1  macallan 	if (rf->rf_type == BWI_RF_T_BCM2050 && rf->rf_rev < 6)
   1551   1.1  macallan 		tpctl->bbp_atten = 0;
   1552   1.1  macallan 	else
   1553   1.1  macallan 		tpctl->bbp_atten = 2;
   1554   1.1  macallan 
   1555   1.1  macallan 	/* Calc TX power CTRL1?? */
   1556   1.1  macallan 	tpctl->tp_ctrl1 = 0;
   1557   1.1  macallan 	if (rf->rf_type == BWI_RF_T_BCM2050) {
   1558   1.1  macallan 		if (rf->rf_rev == 1)
   1559   1.1  macallan 			tpctl->tp_ctrl1 = 3;
   1560   1.1  macallan 		else if (rf->rf_rev < 6)
   1561   1.1  macallan 			tpctl->tp_ctrl1 = 2;
   1562   1.1  macallan 		else if (rf->rf_rev == 8)
   1563   1.1  macallan 			tpctl->tp_ctrl1 = 1;
   1564   1.1  macallan 	}
   1565   1.1  macallan 
   1566   1.1  macallan 	/* Empty TX power CTRL2?? */
   1567   1.1  macallan 	tpctl->tp_ctrl2 = 0xffff;
   1568   1.1  macallan 
   1569   1.1  macallan 	/*
   1570   1.1  macallan 	 * Calc RF attenuation
   1571   1.1  macallan 	 */
   1572   1.1  macallan 	if (phy->phy_mode == IEEE80211_MODE_11A) {
   1573   1.1  macallan 		tpctl->rf_atten = 0x60;
   1574   1.1  macallan 		goto back;
   1575   1.1  macallan 	}
   1576   1.1  macallan 
   1577   1.1  macallan 	if (BWI_IS_BRCM_BCM4309G(sc) && sc->sc_pci_revid < 0x51) {
   1578   1.1  macallan 		tpctl->rf_atten = sc->sc_pci_revid < 0x43 ? 2 : 3;
   1579   1.1  macallan 		goto back;
   1580   1.1  macallan 	}
   1581   1.1  macallan 
   1582   1.1  macallan 	tpctl->rf_atten = 5;
   1583   1.1  macallan 
   1584   1.1  macallan 	if (rf->rf_type != BWI_RF_T_BCM2050) {
   1585   1.1  macallan 		if (rf->rf_type == BWI_RF_T_BCM2053 && rf->rf_rev == 1)
   1586   1.1  macallan 			tpctl->rf_atten = 6;
   1587   1.1  macallan 		goto back;
   1588   1.1  macallan 	}
   1589   1.1  macallan 
   1590   1.1  macallan 	/*
   1591   1.1  macallan 	 * NB: If we reaches here and the card is BRCM_BCM4309G,
   1592   1.1  macallan 	 *     then the card's PCI revision must >= 0x51
   1593   1.1  macallan 	 */
   1594   1.1  macallan 
   1595   1.1  macallan 	/* BCM2050 RF */
   1596   1.1  macallan 	switch (rf->rf_rev) {
   1597   1.1  macallan 	case 1:
   1598   1.1  macallan 		if (phy->phy_mode == IEEE80211_MODE_11G) {
   1599   1.1  macallan 			if (BWI_IS_BRCM_BCM4309G(sc) || BWI_IS_BRCM_BU4306(sc))
   1600   1.1  macallan 				tpctl->rf_atten = 3;
   1601   1.1  macallan 			else
   1602   1.1  macallan 				tpctl->rf_atten = 1;
   1603   1.1  macallan 		} else {
   1604   1.1  macallan 			if (BWI_IS_BRCM_BCM4309G(sc))
   1605   1.1  macallan 				tpctl->rf_atten = 7;
   1606   1.1  macallan 			else
   1607   1.1  macallan 				tpctl->rf_atten = 6;
   1608   1.1  macallan 		}
   1609   1.1  macallan 		break;
   1610   1.1  macallan 	case 2:
   1611   1.1  macallan 		if (phy->phy_mode == IEEE80211_MODE_11G) {
   1612   1.1  macallan 			/*
   1613   1.1  macallan 			 * NOTE: Order of following conditions is critical
   1614   1.1  macallan 			 */
   1615   1.1  macallan 			if (BWI_IS_BRCM_BCM4309G(sc))
   1616   1.1  macallan 				tpctl->rf_atten = 3;
   1617   1.1  macallan 			else if (BWI_IS_BRCM_BU4306(sc))
   1618   1.1  macallan 				tpctl->rf_atten = 5;
   1619   1.1  macallan 			else if (sc->sc_bbp_id == BWI_BBPID_BCM4320)
   1620   1.1  macallan 				tpctl->rf_atten = 4;
   1621   1.1  macallan 			else
   1622   1.1  macallan 				tpctl->rf_atten = 3;
   1623   1.1  macallan 		} else {
   1624   1.1  macallan 			tpctl->rf_atten = 6;
   1625   1.1  macallan 		}
   1626   1.1  macallan 		break;
   1627   1.1  macallan 	case 4:
   1628   1.1  macallan 	case 5:
   1629   1.1  macallan 		tpctl->rf_atten = 1;
   1630   1.1  macallan 		break;
   1631   1.1  macallan 	case 8:
   1632   1.1  macallan 		tpctl->rf_atten = 0x1a;
   1633   1.1  macallan 		break;
   1634   1.1  macallan 	}
   1635   1.1  macallan back:
   1636   1.2  macallan 	DPRINTF(sc, BWI_DBG_MAC | BWI_DBG_INIT | BWI_DBG_TXPOWER,
   1637   1.2  macallan 	    "bbp atten: %u, rf atten: %u, ctrl1: %u, ctrl2: %u\n",
   1638   1.2  macallan 	    tpctl->bbp_atten, tpctl->rf_atten,
   1639   1.1  macallan 	    tpctl->tp_ctrl1, tpctl->tp_ctrl2);
   1640   1.1  macallan }
   1641   1.1  macallan 
   1642   1.2  macallan static void
   1643   1.1  macallan bwi_mac_dummy_xmit(struct bwi_mac *mac)
   1644   1.1  macallan {
   1645   1.1  macallan #define PACKET_LEN	5
   1646   1.2  macallan 	static const uint32_t	packet_11a[PACKET_LEN] =
   1647   1.2  macallan 	    { 0x000201cc, 0x00d40000, 0x00000000, 0x01000000, 0x00000000 };
   1648   1.2  macallan 	static const uint32_t	packet_11bg[PACKET_LEN] =
   1649   1.2  macallan 	    { 0x000b846e, 0x00d40000, 0x00000000, 0x01000000, 0x00000000 };
   1650   1.2  macallan 
   1651   1.1  macallan 	struct bwi_softc *sc = mac->mac_sc;
   1652   1.1  macallan 	struct bwi_rf *rf = &mac->mac_rf;
   1653   1.1  macallan 	const uint32_t *packet;
   1654   1.1  macallan 	uint16_t val_50c;
   1655   1.1  macallan 	int wait_max, i;
   1656   1.1  macallan 
   1657   1.1  macallan 	if (mac->mac_phy.phy_mode == IEEE80211_MODE_11A) {
   1658   1.1  macallan 		wait_max = 30;
   1659   1.1  macallan 		packet = packet_11a;
   1660   1.1  macallan 		val_50c = 1;
   1661   1.1  macallan 	} else {
   1662   1.1  macallan 		wait_max = 250;
   1663   1.1  macallan 		packet = packet_11bg;
   1664   1.1  macallan 		val_50c = 0;
   1665   1.1  macallan 	}
   1666   1.1  macallan 
   1667   1.1  macallan 	for (i = 0; i < PACKET_LEN; ++i)
   1668   1.1  macallan 		TMPLT_WRITE_4(mac, i * 4, packet[i]);
   1669   1.1  macallan 
   1670   1.1  macallan 	CSR_READ_4(sc, BWI_MAC_STATUS);	/* dummy read */
   1671   1.1  macallan 
   1672   1.1  macallan 	CSR_WRITE_2(sc, 0x568, 0);
   1673   1.1  macallan 	CSR_WRITE_2(sc, 0x7c0, 0);
   1674   1.1  macallan 	CSR_WRITE_2(sc, 0x50c, val_50c);
   1675   1.1  macallan 	CSR_WRITE_2(sc, 0x508, 0);
   1676   1.1  macallan 	CSR_WRITE_2(sc, 0x50a, 0);
   1677   1.1  macallan 	CSR_WRITE_2(sc, 0x54c, 0);
   1678   1.1  macallan 	CSR_WRITE_2(sc, 0x56a, 0x14);
   1679   1.1  macallan 	CSR_WRITE_2(sc, 0x568, 0x826);
   1680   1.1  macallan 	CSR_WRITE_2(sc, 0x500, 0);
   1681   1.1  macallan 	CSR_WRITE_2(sc, 0x502, 0x30);
   1682   1.1  macallan 
   1683   1.1  macallan 	if (rf->rf_type == BWI_RF_T_BCM2050 && rf->rf_rev <= 5)
   1684   1.1  macallan 		RF_WRITE(mac, 0x51, 0x17);
   1685   1.1  macallan 
   1686   1.1  macallan 	for (i = 0; i < wait_max; ++i) {
   1687   1.1  macallan 		if (CSR_READ_2(sc, 0x50e) & 0x80)
   1688   1.1  macallan 			break;
   1689   1.1  macallan 		DELAY(10);
   1690   1.1  macallan 	}
   1691   1.1  macallan 	for (i = 0; i < 10; ++i) {
   1692   1.1  macallan 		if (CSR_READ_2(sc, 0x50e) & 0x400)
   1693   1.1  macallan 			break;
   1694   1.1  macallan 		DELAY(10);
   1695   1.1  macallan 	}
   1696   1.1  macallan 	for (i = 0; i < 10; ++i) {
   1697   1.1  macallan 		if ((CSR_READ_2(sc, 0x690) & 0x100) == 0)
   1698   1.1  macallan 			break;
   1699   1.1  macallan 		DELAY(10);
   1700   1.1  macallan 	}
   1701   1.1  macallan 
   1702   1.1  macallan 	if (rf->rf_type == BWI_RF_T_BCM2050 && rf->rf_rev <= 5)
   1703   1.1  macallan 		RF_WRITE(mac, 0x51, 0x37);
   1704   1.1  macallan #undef PACKET_LEN
   1705   1.1  macallan }
   1706   1.1  macallan 
   1707   1.2  macallan static void
   1708   1.1  macallan bwi_mac_init_tpctl_11bg(struct bwi_mac *mac)
   1709   1.1  macallan {
   1710   1.1  macallan 	struct bwi_softc *sc = mac->mac_sc;
   1711   1.1  macallan 	struct bwi_phy *phy = &mac->mac_phy;
   1712   1.1  macallan 	struct bwi_rf *rf = &mac->mac_rf;
   1713   1.1  macallan 	struct bwi_tpctl tpctl_orig;
   1714   1.1  macallan 	int restore_tpctl = 0;
   1715   1.1  macallan 
   1716   1.1  macallan 	KASSERT(phy->phy_mode != IEEE80211_MODE_11A);
   1717   1.1  macallan 
   1718   1.1  macallan 	if (BWI_IS_BRCM_BU4306(sc))
   1719   1.1  macallan 		return;
   1720   1.1  macallan 
   1721   1.1  macallan 	PHY_WRITE(mac, 0x28, 0x8018);
   1722   1.1  macallan 	CSR_CLRBITS_2(sc, BWI_BBP_ATTEN, 0x20);
   1723   1.1  macallan 
   1724   1.1  macallan 	if (phy->phy_mode == IEEE80211_MODE_11G) {
   1725   1.1  macallan 		if ((phy->phy_flags & BWI_PHY_F_LINKED) == 0)
   1726   1.1  macallan 			return;
   1727   1.1  macallan 		PHY_WRITE(mac, 0x47a, 0xc111);
   1728   1.1  macallan 	}
   1729   1.1  macallan 	if (mac->mac_flags & BWI_MAC_F_TPCTL_INITED)
   1730   1.1  macallan 		return;
   1731   1.1  macallan 
   1732   1.1  macallan 	if (phy->phy_mode == IEEE80211_MODE_11B && phy->phy_rev >= 2 &&
   1733   1.1  macallan 	    rf->rf_type == BWI_RF_T_BCM2050) {
   1734   1.1  macallan 		RF_SETBITS(mac, 0x76, 0x84);
   1735   1.1  macallan 	} else {
   1736   1.1  macallan 		struct bwi_tpctl tpctl;
   1737   1.1  macallan 
   1738   1.1  macallan 		/* Backup original TX power control variables */
   1739   1.8   tsutsui 		memcpy(&tpctl_orig, &mac->mac_tpctl, sizeof(tpctl_orig));
   1740   1.1  macallan 		restore_tpctl = 1;
   1741   1.1  macallan 
   1742   1.8   tsutsui 		memcpy(&tpctl, &mac->mac_tpctl, sizeof(tpctl));
   1743   1.1  macallan 		tpctl.bbp_atten = 11;
   1744   1.1  macallan 		tpctl.tp_ctrl1 = 0;
   1745   1.1  macallan #ifdef notyet
   1746   1.1  macallan 		if (rf->rf_rev >= 6 && rf->rf_rev <= 8)
   1747   1.1  macallan 			tpctl.rf_atten = 31;
   1748   1.1  macallan 		else
   1749   1.1  macallan #endif
   1750   1.1  macallan 			tpctl.rf_atten = 9;
   1751   1.1  macallan 
   1752   1.1  macallan 		bwi_mac_set_tpctl_11bg(mac, &tpctl);
   1753   1.1  macallan 	}
   1754   1.1  macallan 
   1755   1.1  macallan 	bwi_mac_dummy_xmit(mac);
   1756   1.1  macallan 
   1757   1.1  macallan 	mac->mac_flags |= BWI_MAC_F_TPCTL_INITED;
   1758   1.1  macallan 	rf->rf_base_tssi = PHY_READ(mac, 0x29);
   1759   1.2  macallan 	DPRINTF(sc, BWI_DBG_MAC | BWI_DBG_INIT | BWI_DBG_TXPOWER,
   1760   1.2  macallan 	    "base tssi %d\n", rf->rf_base_tssi);
   1761   1.1  macallan 
   1762   1.1  macallan 	if (abs(rf->rf_base_tssi - rf->rf_idle_tssi) >= 20) {
   1763  1.10    cegger 		aprint_error_dev(sc->sc_dev, "base tssi measure failed\n");
   1764   1.1  macallan 		mac->mac_flags |= BWI_MAC_F_TPCTL_ERROR;
   1765   1.1  macallan 	}
   1766   1.1  macallan 
   1767   1.1  macallan 	if (restore_tpctl)
   1768   1.1  macallan 		bwi_mac_set_tpctl_11bg(mac, &tpctl_orig);
   1769   1.1  macallan 	else
   1770   1.1  macallan 		RF_CLRBITS(mac, 0x76, 0x84);
   1771   1.1  macallan 
   1772   1.1  macallan 	bwi_rf_clear_tssi(mac);
   1773   1.1  macallan }
   1774   1.1  macallan 
   1775   1.2  macallan static void
   1776   1.1  macallan bwi_mac_detach(struct bwi_mac *mac)
   1777   1.1  macallan {
   1778   1.1  macallan 	bwi_mac_fw_free(mac);
   1779   1.1  macallan }
   1780   1.1  macallan 
   1781   1.2  macallan static int
   1782   1.2  macallan bwi_mac_fw_alloc(struct bwi_mac *mac)
   1783   1.1  macallan {
   1784   1.2  macallan 	struct bwi_softc *sc = mac->mac_sc;
   1785   1.2  macallan 	int idx, error;
   1786   1.2  macallan 
   1787   1.2  macallan 	error = bwi_mac_fw_image_alloc(mac, BWI_FW_UCODE_PREFIX,
   1788   1.2  macallan 	    mac->mac_rev >= 5 ? 5 : mac->mac_rev, &mac->mac_ucode_fwi,
   1789   1.2  macallan 	    BWI_FW_T_UCODE);
   1790   1.2  macallan 	if (error)
   1791   1.2  macallan 		goto fail_ucode;
   1792   1.1  macallan 
   1793   1.2  macallan 	error = bwi_mac_fw_image_alloc(mac, BWI_FW_PCM_PREFIX,
   1794   1.2  macallan 	    mac->mac_rev >= 5 ? 5 : mac->mac_rev, &mac->mac_pcm_fwi,
   1795   1.2  macallan 	    BWI_FW_T_PCM);
   1796   1.2  macallan 	if (error)
   1797   1.2  macallan 		goto fail_pcm;
   1798   1.2  macallan 
   1799   1.2  macallan 	/* TODO: 11A */
   1800   1.2  macallan 	if (mac->mac_rev == 2 || mac->mac_rev == 4)
   1801   1.2  macallan 		idx = 2;
   1802   1.2  macallan 	else if (mac->mac_rev >= 5 && mac->mac_rev <= 20)
   1803   1.2  macallan 		idx = 5;
   1804   1.2  macallan 	else {
   1805  1.10    cegger 		aprint_error_dev(sc->sc_dev,
   1806   1.2  macallan 		    "no suitable IV for MAC rev %d\n", mac->mac_rev);
   1807   1.2  macallan 		error = ENODEV;
   1808   1.2  macallan 		goto fail_iv;
   1809   1.2  macallan 	}
   1810   1.2  macallan 
   1811   1.2  macallan 	error = bwi_mac_fw_image_alloc(mac, BWI_FW_IV_PREFIX, idx,
   1812   1.2  macallan 	    &mac->mac_iv_fwi, BWI_FW_T_IV);
   1813   1.2  macallan 	if (error)
   1814   1.2  macallan 		goto fail_iv;
   1815   1.1  macallan 
   1816   1.2  macallan 	/* TODO: 11A */
   1817   1.2  macallan 	if (mac->mac_rev == 2 || mac->mac_rev == 4 ||
   1818   1.2  macallan 	    mac->mac_rev >= 11)
   1819   1.2  macallan 		/* No extended IV */
   1820   1.2  macallan 		goto back;
   1821   1.2  macallan 	else if (mac->mac_rev >= 5 && mac->mac_rev <= 10)
   1822   1.2  macallan 		idx = 5;
   1823   1.2  macallan 	else {
   1824  1.10    cegger 		aprint_error_dev(sc->sc_dev,
   1825   1.2  macallan 		    "no suitable ExtIV for MAC rev %d\n", mac->mac_rev);
   1826   1.2  macallan 		error = ENODEV;
   1827   1.2  macallan 		goto fail_iv_ext;
   1828   1.1  macallan 	}
   1829   1.1  macallan 
   1830   1.2  macallan 	error = bwi_mac_fw_image_alloc(mac, BWI_FW_IV_EXT_PREFIX, idx,
   1831   1.2  macallan 	    &mac->mac_iv_ext_fwi, BWI_FW_T_IV);
   1832   1.2  macallan 	if (error)
   1833   1.2  macallan 		goto fail_iv_ext;
   1834   1.2  macallan 
   1835   1.2  macallan back:	return (0);
   1836   1.2  macallan 
   1837   1.2  macallan fail_iv_ext:
   1838   1.2  macallan 	bwi_mac_fw_image_free(mac, &mac->mac_iv_fwi);
   1839   1.2  macallan 
   1840   1.2  macallan fail_iv:
   1841   1.2  macallan 	bwi_mac_fw_image_free(mac, &mac->mac_pcm_fwi);
   1842   1.2  macallan 
   1843   1.2  macallan fail_pcm:
   1844   1.2  macallan 	bwi_mac_fw_image_free(mac, &mac->mac_ucode_fwi);
   1845   1.1  macallan 
   1846   1.2  macallan fail_ucode:
   1847   1.2  macallan 	return (error);
   1848   1.2  macallan }
   1849   1.2  macallan 
   1850   1.2  macallan static void
   1851   1.2  macallan bwi_mac_fw_free(struct bwi_mac *mac)
   1852   1.2  macallan {
   1853   1.2  macallan 	bwi_mac_fw_image_free(mac, &mac->mac_ucode_fwi);
   1854   1.2  macallan 	bwi_mac_fw_image_free(mac, &mac->mac_pcm_fwi);
   1855   1.2  macallan 	bwi_mac_fw_image_free(mac, &mac->mac_iv_fwi);
   1856   1.2  macallan 	bwi_mac_fw_image_free(mac, &mac->mac_iv_ext_fwi);
   1857   1.1  macallan }
   1858   1.1  macallan 
   1859   1.2  macallan static int
   1860   1.2  macallan bwi_mac_fw_image_alloc(struct bwi_mac *mac, const char *prefix, int idx,
   1861   1.2  macallan     struct bwi_fw_image *fwi, uint8_t fw_type)
   1862   1.1  macallan {
   1863   1.2  macallan 	struct bwi_softc *sc = mac->mac_sc;
   1864   1.2  macallan 	char *fw_name = fwi->fwi_name;
   1865   1.2  macallan 	size_t fw_name_size = sizeof(fwi->fwi_name);
   1866   1.2  macallan 	firmware_handle_t fwh;
   1867   1.1  macallan 	const struct bwi_fwhdr *hdr;
   1868   1.2  macallan 	int error;
   1869   1.2  macallan 
   1870   1.2  macallan 	/* [TRC: XXX ???] */
   1871   1.2  macallan 	if (fwi->fwi_data != NULL)
   1872   1.2  macallan 		return (0);
   1873   1.2  macallan 
   1874   1.2  macallan 	snprintf(fw_name, fw_name_size, BWI_FW_NAME_FORMAT, sc->sc_fw_version,
   1875   1.2  macallan 	    prefix, idx);
   1876   1.1  macallan 
   1877   1.2  macallan 	DPRINTF(sc, BWI_DBG_FIRMWARE, "opening firmware %s\n", fw_name);
   1878   1.2  macallan 
   1879   1.2  macallan 	error = firmware_open("bwi", fw_name, &fwh);
   1880   1.2  macallan 	if (error) {
   1881  1.10    cegger 		aprint_error_dev(sc->sc_dev, "firmware_open failed on %s\n",
   1882   1.2  macallan 		    fw_name);
   1883   1.2  macallan 		goto fail;
   1884   1.2  macallan 	}
   1885   1.2  macallan 
   1886   1.2  macallan 	fwi->fwi_size = firmware_get_size(fwh);
   1887   1.2  macallan 	if (fwi->fwi_size < sizeof(struct bwi_fwhdr)) {
   1888  1.10    cegger 		aprint_error_dev(sc->sc_dev,
   1889   1.2  macallan 		    "firmware image %s has no header\n",
   1890   1.2  macallan 		    fw_name);
   1891   1.2  macallan 		error = EIO;
   1892   1.2  macallan 		goto fail;
   1893   1.2  macallan 	}
   1894   1.2  macallan 
   1895   1.2  macallan 	DPRINTF(sc, BWI_DBG_MAC | BWI_DBG_INIT | BWI_DBG_FIRMWARE,
   1896   1.2  macallan 	    "firmware image %s, size %zx\n", fw_name, fwi->fwi_size);
   1897   1.2  macallan 
   1898   1.2  macallan 	fwi->fwi_data = firmware_malloc(fwi->fwi_size);
   1899   1.2  macallan 	if (fwi->fwi_data == NULL) {
   1900   1.2  macallan 		error = ENOMEM;
   1901   1.2  macallan 		firmware_close(fwh);
   1902   1.2  macallan 		goto fail;
   1903   1.1  macallan 	}
   1904   1.1  macallan 
   1905   1.2  macallan 	DPRINTF(sc, BWI_DBG_MAC | BWI_DBG_INIT | BWI_DBG_FIRMWARE,
   1906   1.2  macallan 	    "firmware image %s loaded at %p\n", fw_name, fwi->fwi_data);
   1907   1.2  macallan 
   1908   1.2  macallan 	fwi->fwi_data = firmware_malloc(fwi->fwi_size);
   1909   1.2  macallan 	error = firmware_read(fwh, 0, fwi->fwi_data, fwi->fwi_size);
   1910   1.2  macallan 	firmware_close(fwh);
   1911   1.2  macallan 	if (error)
   1912   1.2  macallan 		goto free_and_fail;
   1913   1.2  macallan 
   1914   1.2  macallan 	hdr = (const struct bwi_fwhdr *)fwi->fwi_data;
   1915   1.1  macallan 
   1916   1.1  macallan 	if (fw_type != BWI_FW_T_IV) {
   1917   1.1  macallan 		/*
   1918   1.1  macallan 		 * Don't verify IV's size, it has different meaning
   1919   1.1  macallan 		 */
   1920   1.2  macallan 		size_t fw_size = (size_t)be32toh(hdr->fw_size);
   1921   1.2  macallan 		if (fw_size != fwi->fwi_size - sizeof(*hdr)) {
   1922  1.10    cegger 			aprint_error_dev(sc->sc_dev, "firmware image %s"
   1923   1.2  macallan 			    " size mismatch, fw %zx, real %zx\n", fw_name,
   1924   1.2  macallan 			    fw_size, fwi->fwi_size - sizeof(*hdr));
   1925   1.2  macallan 			goto invalid;
   1926   1.1  macallan 		}
   1927   1.1  macallan 	}
   1928   1.1  macallan 
   1929   1.1  macallan 	if (hdr->fw_type != fw_type) {
   1930  1.10    cegger 		aprint_error_dev(sc->sc_dev, "firmware image %s"
   1931   1.2  macallan 		    " type mismatch, fw `%c', target `%c'\n", fw_name,
   1932   1.2  macallan 		    hdr->fw_type, fw_type);
   1933   1.2  macallan 		goto invalid;
   1934   1.1  macallan 	}
   1935   1.1  macallan 
   1936   1.1  macallan 	if (hdr->fw_gen != BWI_FW_GEN_1) {
   1937  1.10    cegger 		aprint_error_dev(sc->sc_dev, "firmware image %s"
   1938   1.2  macallan 		    " generation mismatch, fw %d, target %d\n", fw_name,
   1939   1.2  macallan 		    hdr->fw_gen, BWI_FW_GEN_1);
   1940   1.2  macallan 		goto invalid;
   1941   1.1  macallan 	}
   1942   1.1  macallan 
   1943   1.2  macallan 	DPRINTF(sc, BWI_DBG_MAC | BWI_DBG_INIT | BWI_DBG_FIRMWARE,
   1944   1.2  macallan 	    "firmware image %s loaded successfully\n", fw_name);
   1945   1.2  macallan 
   1946   1.1  macallan 	return (0);
   1947   1.1  macallan 
   1948   1.2  macallan invalid:
   1949   1.2  macallan 	error = EINVAL;
   1950   1.1  macallan 
   1951   1.2  macallan free_and_fail:
   1952   1.2  macallan 	firmware_free(fwi->fwi_data, 0);
   1953   1.2  macallan 	fwi->fwi_data = NULL;
   1954   1.2  macallan 	fwi->fwi_size = 0;
   1955   1.1  macallan 
   1956   1.2  macallan fail:
   1957   1.2  macallan 	return (error);
   1958   1.1  macallan }
   1959   1.1  macallan 
   1960   1.2  macallan static void
   1961   1.2  macallan bwi_mac_fw_image_free(struct bwi_mac *mac, struct bwi_fw_image *fwi)
   1962   1.1  macallan {
   1963   1.2  macallan 	if (fwi->fwi_data != NULL) {
   1964   1.2  macallan 		DPRINTF(mac->mac_sc, BWI_DBG_FIRMWARE, "freeing firmware %s\n",
   1965   1.2  macallan 		    fwi->fwi_name);
   1966   1.2  macallan 		firmware_free(fwi->fwi_data, 0);
   1967   1.2  macallan 		fwi->fwi_data = NULL;
   1968   1.2  macallan 		fwi->fwi_size = 0;
   1969   1.1  macallan 	}
   1970   1.1  macallan }
   1971   1.1  macallan 
   1972   1.2  macallan static int
   1973   1.1  macallan bwi_mac_fw_load(struct bwi_mac *mac)
   1974   1.1  macallan {
   1975   1.1  macallan 	struct bwi_softc *sc = mac->mac_sc;
   1976   1.2  macallan 	const uint32_t *fw;
   1977   1.1  macallan 	uint16_t fw_rev;
   1978   1.2  macallan 	size_t fw_len, i;
   1979   1.1  macallan 
   1980   1.2  macallan 	/*
   1981   1.2  macallan 	 * Load ucode image
   1982   1.1  macallan 	 */
   1983   1.1  macallan 	fw = (const uint32_t *)(mac->mac_ucode + BWI_FWHDR_SZ);
   1984   1.1  macallan 	fw_len = (mac->mac_ucode_size - BWI_FWHDR_SZ) / sizeof(uint32_t);
   1985   1.1  macallan 
   1986   1.2  macallan 	DPRINTF(sc, BWI_DBG_MAC | BWI_DBG_INIT | BWI_DBG_FIRMWARE,
   1987   1.2  macallan 	    "loading ucode image at %p, length %zx\n",
   1988   1.2  macallan 	    fw, fw_len);
   1989   1.2  macallan 
   1990   1.1  macallan 	CSR_WRITE_4(sc, BWI_MOBJ_CTRL,
   1991   1.1  macallan 	    BWI_MOBJ_CTRL_VAL(BWI_FW_UCODE_MOBJ | BWI_WR_MOBJ_AUTOINC, 0));
   1992   1.1  macallan 	for (i = 0; i < fw_len; ++i) {
   1993   1.2  macallan 		CSR_WRITE_4(sc, BWI_MOBJ_DATA, be32toh(fw[i]));
   1994   1.1  macallan 		DELAY(10);
   1995   1.1  macallan 	}
   1996   1.1  macallan 
   1997   1.1  macallan 	/*
   1998   1.1  macallan 	 * Load PCM image
   1999   1.1  macallan 	 */
   2000   1.1  macallan 	fw = (const uint32_t *)(mac->mac_pcm + BWI_FWHDR_SZ);
   2001   1.1  macallan 	fw_len = (mac->mac_pcm_size - BWI_FWHDR_SZ) / sizeof(uint32_t);
   2002   1.1  macallan 
   2003   1.2  macallan 	DPRINTF(sc, BWI_DBG_MAC | BWI_DBG_INIT | BWI_DBG_FIRMWARE,
   2004   1.2  macallan 	    "loading PCM image at %p, length %zx\n",
   2005   1.2  macallan 	    fw, fw_len);
   2006   1.2  macallan 
   2007   1.1  macallan 	CSR_WRITE_4(sc, BWI_MOBJ_CTRL,
   2008   1.1  macallan 	    BWI_MOBJ_CTRL_VAL(BWI_FW_PCM_MOBJ, 0x01ea));
   2009   1.1  macallan 	CSR_WRITE_4(sc, BWI_MOBJ_DATA, 0x4000);
   2010   1.1  macallan 
   2011   1.1  macallan 	CSR_WRITE_4(sc, BWI_MOBJ_CTRL,
   2012   1.1  macallan 	    BWI_MOBJ_CTRL_VAL(BWI_FW_PCM_MOBJ, 0x01eb));
   2013   1.1  macallan 	for (i = 0; i < fw_len; ++i) {
   2014   1.2  macallan 		CSR_WRITE_4(sc, BWI_MOBJ_DATA, be32toh(fw[i]));
   2015   1.1  macallan 		DELAY(10);
   2016   1.1  macallan 	}
   2017   1.1  macallan 
   2018   1.1  macallan 	CSR_WRITE_4(sc, BWI_MAC_INTR_STATUS, BWI_ALL_INTRS);
   2019   1.1  macallan 	CSR_WRITE_4(sc, BWI_MAC_STATUS,
   2020   1.1  macallan 	    BWI_MAC_STATUS_UCODE_START |
   2021   1.1  macallan 	    BWI_MAC_STATUS_IHREN |
   2022   1.1  macallan 	    BWI_MAC_STATUS_INFRA);
   2023   1.1  macallan #define NRETRY	200
   2024   1.1  macallan 	for (i = 0; i < NRETRY; ++i) {
   2025   1.1  macallan 		uint32_t intr_status;
   2026   1.1  macallan 
   2027   1.1  macallan 		intr_status = CSR_READ_4(sc, BWI_MAC_INTR_STATUS);
   2028   1.1  macallan 		if (intr_status == BWI_INTR_READY)
   2029   1.1  macallan 			break;
   2030   1.1  macallan 		DELAY(10);
   2031   1.1  macallan 	}
   2032   1.1  macallan 	if (i == NRETRY) {
   2033  1.10    cegger 		aprint_error_dev(sc->sc_dev,
   2034   1.2  macallan 		    "timeout loading ucode & pcm firmware\n");
   2035   1.2  macallan 		return (ETIMEDOUT);
   2036   1.1  macallan 	}
   2037   1.1  macallan #undef NRETRY
   2038   1.1  macallan 
   2039   1.1  macallan 	CSR_READ_4(sc, BWI_MAC_INTR_STATUS);	/* dummy read */
   2040   1.1  macallan 
   2041   1.1  macallan 	fw_rev = MOBJ_READ_2(mac, BWI_COMM_MOBJ, BWI_COMM_MOBJ_FWREV);
   2042   1.1  macallan 	if (fw_rev > BWI_FW_VERSION3_REVMAX) {
   2043  1.10    cegger 		aprint_error_dev(sc->sc_dev,
   2044   1.2  macallan 		    "firmware version 4 is not supported yet\n");
   2045   1.2  macallan 		return (ENODEV);
   2046   1.1  macallan 	}
   2047   1.1  macallan 
   2048  1.10    cegger 	aprint_normal_dev(sc->sc_dev, "firmware rev 0x%04x,"
   2049   1.2  macallan 	    " patch level 0x%04x\n", fw_rev,
   2050   1.1  macallan 	    MOBJ_READ_2(mac, BWI_COMM_MOBJ, BWI_COMM_MOBJ_FWPATCHLV));
   2051   1.1  macallan 
   2052   1.2  macallan 	return (0);
   2053   1.1  macallan }
   2054   1.1  macallan 
   2055   1.2  macallan static int
   2056   1.1  macallan bwi_mac_gpio_init(struct bwi_mac *mac)
   2057   1.1  macallan {
   2058   1.1  macallan 	struct bwi_softc *sc = mac->mac_sc;
   2059   1.1  macallan 	struct bwi_regwin *old, *gpio_rw;
   2060   1.1  macallan 	uint32_t filt, bits;
   2061   1.1  macallan 	int error;
   2062   1.1  macallan 
   2063   1.1  macallan 	CSR_CLRBITS_4(sc, BWI_MAC_STATUS, BWI_MAC_STATUS_GPOSEL_MASK);
   2064   1.1  macallan 	/* TODO: LED */
   2065   1.1  macallan 
   2066   1.1  macallan 	CSR_SETBITS_2(sc, BWI_MAC_GPIO_MASK, 0xf);
   2067   1.1  macallan 
   2068   1.1  macallan 	filt = 0x1f;
   2069   1.1  macallan 	bits = 0xf;
   2070   1.1  macallan 	if (sc->sc_bbp_id == BWI_BBPID_BCM4301) {
   2071   1.1  macallan 		filt |= 0x60;
   2072   1.1  macallan 		bits |= 0x60;
   2073   1.1  macallan 	}
   2074   1.1  macallan 	if (sc->sc_card_flags & BWI_CARD_F_PA_GPIO9) {
   2075   1.1  macallan 		CSR_SETBITS_2(sc, BWI_MAC_GPIO_MASK, 0x200);
   2076   1.1  macallan 		filt |= 0x200;
   2077   1.1  macallan 		bits |= 0x200;
   2078   1.1  macallan 	}
   2079   1.1  macallan 
   2080   1.1  macallan 	gpio_rw = BWI_GPIO_REGWIN(sc);
   2081   1.1  macallan 	error = bwi_regwin_switch(sc, gpio_rw, &old);
   2082   1.1  macallan 	if (error)
   2083   1.1  macallan 		return (error);
   2084   1.1  macallan 
   2085   1.1  macallan 	CSR_FILT_SETBITS_4(sc, BWI_GPIO_CTRL, filt, bits);
   2086   1.1  macallan 
   2087   1.1  macallan 	return (bwi_regwin_switch(sc, old, NULL));
   2088   1.1  macallan }
   2089   1.1  macallan 
   2090   1.2  macallan static int
   2091   1.1  macallan bwi_mac_gpio_fini(struct bwi_mac *mac)
   2092   1.1  macallan {
   2093   1.1  macallan 	struct bwi_softc *sc = mac->mac_sc;
   2094   1.1  macallan 	struct bwi_regwin *old, *gpio_rw;
   2095   1.1  macallan 	int error;
   2096   1.1  macallan 
   2097   1.1  macallan 	gpio_rw = BWI_GPIO_REGWIN(sc);
   2098   1.1  macallan 	error = bwi_regwin_switch(sc, gpio_rw, &old);
   2099   1.1  macallan 	if (error)
   2100   1.1  macallan 		return (error);
   2101   1.1  macallan 
   2102   1.1  macallan 	CSR_WRITE_4(sc, BWI_GPIO_CTRL, 0);
   2103   1.1  macallan 
   2104   1.1  macallan 	return (bwi_regwin_switch(sc, old, NULL));
   2105   1.1  macallan }
   2106   1.1  macallan 
   2107   1.2  macallan static int
   2108   1.2  macallan bwi_mac_fw_load_iv(struct bwi_mac *mac, const struct bwi_fw_image *fwi)
   2109   1.1  macallan {
   2110   1.1  macallan 	struct bwi_softc *sc = mac->mac_sc;
   2111   1.1  macallan 	const struct bwi_fwhdr *hdr;
   2112   1.1  macallan 	const struct bwi_fw_iv *iv;
   2113   1.2  macallan 	size_t iv_img_size;
   2114   1.2  macallan 	int n, i;
   2115   1.2  macallan 
   2116   1.2  macallan 	DPRINTF(sc, BWI_DBG_MAC | BWI_DBG_INIT | BWI_DBG_FIRMWARE,
   2117   1.2  macallan 	    "loading %s at %p\n", fwi->fwi_name, fwi->fwi_data);
   2118   1.1  macallan 
   2119   1.1  macallan 	/* Get the number of IVs in the IV image */
   2120   1.2  macallan 	hdr = (const struct bwi_fwhdr *)fwi->fwi_data;
   2121   1.2  macallan 	n = be32toh(hdr->fw_iv_cnt);
   2122   1.2  macallan 	DPRINTF(sc, BWI_DBG_MAC | BWI_DBG_INIT | BWI_DBG_FIRMWARE,
   2123   1.2  macallan 	    "IV count %d\n", n);
   2124   1.1  macallan 
   2125   1.1  macallan 	/* Calculate the IV image size, for later sanity check */
   2126   1.2  macallan 	iv_img_size = fwi->fwi_size - sizeof(*hdr);
   2127   1.1  macallan 
   2128   1.1  macallan 	/* Locate the first IV */
   2129   1.2  macallan 	iv = (const struct bwi_fw_iv *)(fwi->fwi_data + sizeof(*hdr));
   2130   1.1  macallan 
   2131   1.1  macallan 	for (i = 0; i < n; ++i) {
   2132   1.1  macallan 		uint16_t iv_ofs, ofs;
   2133   1.1  macallan 		int sz = 0;
   2134   1.1  macallan 
   2135   1.1  macallan 		if (iv_img_size < sizeof(iv->iv_ofs)) {
   2136  1.10    cegger 			aprint_error_dev(sc->sc_dev,
   2137   1.2  macallan 			    "invalid IV image, ofs\n");
   2138   1.1  macallan 			return (EINVAL);
   2139   1.1  macallan 		}
   2140   1.1  macallan 		iv_img_size -= sizeof(iv->iv_ofs);
   2141   1.1  macallan 		sz += sizeof(iv->iv_ofs);
   2142   1.1  macallan 
   2143   1.2  macallan 		iv_ofs = be16toh(iv->iv_ofs);
   2144   1.1  macallan 
   2145   1.1  macallan 		ofs = __SHIFTOUT(iv_ofs, BWI_FW_IV_OFS_MASK);
   2146   1.1  macallan 		if (ofs >= 0x1000) {
   2147  1.10    cegger 			aprint_error_dev(sc->sc_dev, "invalid ofs (0x%04x) "
   2148   1.2  macallan 			    "for %dth iv\n", ofs, i);
   2149   1.1  macallan 			return (EINVAL);
   2150   1.1  macallan 		}
   2151   1.1  macallan 
   2152   1.1  macallan 		if (iv_ofs & BWI_FW_IV_IS_32BIT) {
   2153   1.1  macallan 			uint32_t val32;
   2154   1.1  macallan 
   2155   1.1  macallan 			if (iv_img_size < sizeof(iv->iv_val.val32)) {
   2156  1.10    cegger 				aprint_error_dev(sc->sc_dev,
   2157   1.2  macallan 				    "invalid IV image, val32\n");
   2158   1.1  macallan 				return (EINVAL);
   2159   1.1  macallan 			}
   2160   1.1  macallan 			iv_img_size -= sizeof(iv->iv_val.val32);
   2161   1.1  macallan 			sz += sizeof(iv->iv_val.val32);
   2162   1.1  macallan 
   2163   1.2  macallan 			val32 = be32toh(iv->iv_val.val32);
   2164   1.1  macallan 			CSR_WRITE_4(sc, ofs, val32);
   2165   1.1  macallan 		} else {
   2166   1.1  macallan 			uint16_t val16;
   2167   1.1  macallan 
   2168   1.1  macallan 			if (iv_img_size < sizeof(iv->iv_val.val16)) {
   2169  1.10    cegger 				aprint_error_dev(sc->sc_dev,
   2170   1.2  macallan 				    "invalid IV image, val16\n");
   2171   1.1  macallan 				return (EINVAL);
   2172   1.1  macallan 			}
   2173   1.1  macallan 			iv_img_size -= sizeof(iv->iv_val.val16);
   2174   1.1  macallan 			sz += sizeof(iv->iv_val.val16);
   2175   1.1  macallan 
   2176   1.2  macallan 			val16 = be16toh(iv->iv_val.val16);
   2177   1.1  macallan 			CSR_WRITE_2(sc, ofs, val16);
   2178   1.1  macallan 		}
   2179   1.1  macallan 
   2180   1.1  macallan 		iv = (const struct bwi_fw_iv *)((const uint8_t *)iv + sz);
   2181   1.1  macallan 	}
   2182   1.1  macallan 
   2183   1.1  macallan 	if (iv_img_size != 0) {
   2184  1.10    cegger 		aprint_error_dev(sc->sc_dev,
   2185   1.2  macallan 		    "invalid IV image, size left %zx\n", iv_img_size);
   2186   1.1  macallan 		return (EINVAL);
   2187   1.1  macallan 	}
   2188   1.1  macallan 
   2189   1.1  macallan 	return (0);
   2190   1.1  macallan }
   2191   1.1  macallan 
   2192   1.2  macallan static int
   2193   1.1  macallan bwi_mac_fw_init(struct bwi_mac *mac)
   2194   1.1  macallan {
   2195   1.1  macallan 	struct bwi_softc *sc = mac->mac_sc;
   2196   1.1  macallan 	int error;
   2197   1.1  macallan 
   2198   1.2  macallan 	error = bwi_mac_fw_load_iv(mac, &mac->mac_iv_fwi);
   2199   1.1  macallan 	if (error) {
   2200  1.10    cegger 		aprint_error_dev(sc->sc_dev, "load IV failed\n");
   2201   1.1  macallan 		return (error);
   2202   1.1  macallan 	}
   2203   1.1  macallan 
   2204   1.1  macallan 	if (mac->mac_iv_ext != NULL) {
   2205   1.2  macallan 		error = bwi_mac_fw_load_iv(mac, &mac->mac_iv_ext_fwi);
   2206   1.1  macallan 		if (error)
   2207  1.10    cegger 			aprint_error_dev(sc->sc_dev, "load ExtIV failed\n");
   2208   1.1  macallan 	}
   2209   1.1  macallan 
   2210   1.1  macallan 	return (error);
   2211   1.1  macallan }
   2212   1.1  macallan 
   2213   1.2  macallan static void
   2214   1.1  macallan bwi_mac_opmode_init(struct bwi_mac *mac)
   2215   1.1  macallan {
   2216   1.1  macallan 	struct bwi_softc *sc = mac->mac_sc;
   2217   1.1  macallan 	struct ieee80211com *ic = &sc->sc_ic;
   2218   1.1  macallan 	uint32_t mac_status;
   2219   1.1  macallan 	uint16_t pre_tbtt;
   2220   1.1  macallan 
   2221   1.1  macallan 	CSR_CLRBITS_4(sc, BWI_MAC_STATUS, BWI_MAC_STATUS_INFRA);
   2222   1.1  macallan 	CSR_SETBITS_4(sc, BWI_MAC_STATUS, BWI_MAC_STATUS_INFRA);
   2223   1.1  macallan 	CSR_SETBITS_4(sc, BWI_MAC_STATUS, BWI_MAC_STATUS_PASS_BCN);
   2224   1.1  macallan 
   2225   1.1  macallan 	/* Set probe resp timeout to infinite */
   2226   1.1  macallan 	MOBJ_WRITE_2(mac, BWI_COMM_MOBJ, BWI_COMM_MOBJ_PROBE_RESP_TO, 0);
   2227   1.1  macallan 
   2228   1.1  macallan 	/*
   2229   1.1  macallan 	 * TODO: factor out following part
   2230   1.1  macallan 	 */
   2231   1.1  macallan 
   2232   1.1  macallan 	mac_status = CSR_READ_4(sc, BWI_MAC_STATUS);
   2233   1.1  macallan 	mac_status &= ~(BWI_MAC_STATUS_OPMODE_HOSTAP |
   2234   1.1  macallan 	    BWI_MAC_STATUS_PASS_CTL |
   2235   1.1  macallan 	    BWI_MAC_STATUS_PASS_BADPLCP |
   2236   1.1  macallan 	    BWI_MAC_STATUS_PASS_BADFCS |
   2237   1.1  macallan 	    BWI_MAC_STATUS_PROMISC);
   2238   1.1  macallan 	mac_status |= BWI_MAC_STATUS_INFRA;
   2239   1.1  macallan 
   2240   1.1  macallan 	/* Always turn on PROMISC on old hardware */
   2241   1.1  macallan 	if (mac->mac_rev < 5)
   2242   1.1  macallan 		mac_status |= BWI_MAC_STATUS_PROMISC;
   2243   1.1  macallan 
   2244   1.1  macallan 	switch (ic->ic_opmode) {
   2245   1.1  macallan 	case IEEE80211_M_IBSS:
   2246   1.1  macallan 		mac_status &= ~BWI_MAC_STATUS_INFRA;
   2247   1.1  macallan 		break;
   2248   1.1  macallan 	case IEEE80211_M_HOSTAP:
   2249   1.1  macallan 		mac_status |= BWI_MAC_STATUS_OPMODE_HOSTAP;
   2250   1.1  macallan 		break;
   2251   1.1  macallan 	case IEEE80211_M_MONITOR:
   2252   1.1  macallan #if 0
   2253   1.1  macallan 		/* Do you want data from your microwave oven? */
   2254   1.1  macallan 		mac_status |= BWI_MAC_STATUS_PASS_CTL |
   2255   1.1  macallan 			      BWI_MAC_STATUS_PASS_BADPLCP |
   2256   1.1  macallan 			      BWI_MAC_STATUS_PASS_BADFCS;
   2257   1.1  macallan #else
   2258   1.1  macallan 		mac_status |= BWI_MAC_STATUS_PASS_CTL;
   2259   1.1  macallan #endif
   2260   1.1  macallan 		/* Promisc? */
   2261   1.1  macallan 		break;
   2262   1.1  macallan 	default:
   2263   1.1  macallan 		break;
   2264   1.1  macallan 	}
   2265   1.1  macallan 
   2266   1.2  macallan 	if (sc->sc_if.if_flags & IFF_PROMISC)
   2267   1.1  macallan 		mac_status |= BWI_MAC_STATUS_PROMISC;
   2268   1.1  macallan 
   2269   1.1  macallan 	CSR_WRITE_4(sc, BWI_MAC_STATUS, mac_status);
   2270   1.1  macallan 
   2271   1.1  macallan 	if (ic->ic_opmode != IEEE80211_M_IBSS &&
   2272   1.1  macallan 	    ic->ic_opmode != IEEE80211_M_HOSTAP) {
   2273   1.1  macallan 		if (sc->sc_bbp_id == BWI_BBPID_BCM4306 && sc->sc_bbp_rev == 3)
   2274   1.1  macallan 			pre_tbtt = 100;
   2275   1.1  macallan 		else
   2276   1.1  macallan 			pre_tbtt = 50;
   2277   1.1  macallan 	} else
   2278   1.1  macallan 		pre_tbtt = 2;
   2279   1.1  macallan 	CSR_WRITE_2(sc, BWI_MAC_PRE_TBTT, pre_tbtt);
   2280   1.1  macallan }
   2281   1.1  macallan 
   2282   1.2  macallan static void
   2283   1.1  macallan bwi_mac_hostflags_init(struct bwi_mac *mac)
   2284   1.1  macallan {
   2285   1.1  macallan 	struct bwi_softc *sc = mac->mac_sc;
   2286   1.1  macallan 	struct bwi_phy *phy = &mac->mac_phy;
   2287   1.1  macallan 	struct bwi_rf *rf = &mac->mac_rf;
   2288   1.1  macallan 	uint64_t host_flags;
   2289   1.1  macallan 
   2290   1.1  macallan 	if (phy->phy_mode == IEEE80211_MODE_11A)
   2291   1.1  macallan 		return;
   2292   1.1  macallan 
   2293   1.1  macallan 	host_flags = HFLAGS_READ(mac);
   2294   1.1  macallan 	host_flags |= BWI_HFLAG_SYM_WA;
   2295   1.1  macallan 
   2296   1.1  macallan 	if (phy->phy_mode == IEEE80211_MODE_11G) {
   2297   1.1  macallan 		if (phy->phy_rev == 1)
   2298   1.1  macallan 			host_flags |= BWI_HFLAG_GDC_WA;
   2299   1.1  macallan 		if (sc->sc_card_flags & BWI_CARD_F_PA_GPIO9)
   2300   1.1  macallan 			host_flags |= BWI_HFLAG_OFDM_PA;
   2301   1.1  macallan 	} else if (phy->phy_mode == IEEE80211_MODE_11B) {
   2302   1.1  macallan 		if (phy->phy_rev >= 2 && rf->rf_type == BWI_RF_T_BCM2050)
   2303   1.1  macallan 			host_flags &= ~BWI_HFLAG_GDC_WA;
   2304   1.1  macallan 	} else {
   2305   1.1  macallan 		panic("unknown PHY mode %u\n", phy->phy_mode);
   2306   1.1  macallan 	}
   2307   1.1  macallan 
   2308   1.1  macallan 	HFLAGS_WRITE(mac, host_flags);
   2309   1.1  macallan }
   2310   1.1  macallan 
   2311   1.2  macallan static void
   2312   1.1  macallan bwi_mac_bss_param_init(struct bwi_mac *mac)
   2313   1.1  macallan {
   2314   1.1  macallan 	struct bwi_softc *sc = mac->mac_sc;
   2315   1.1  macallan 	struct bwi_phy *phy = &mac->mac_phy;
   2316   1.1  macallan 	struct bwi_retry_lim lim;
   2317   1.1  macallan 	uint16_t cw_min;
   2318   1.1  macallan 
   2319   1.1  macallan 	/*
   2320   1.1  macallan 	 * Set short/long retry limits
   2321   1.1  macallan 	 */
   2322   1.6    cegger 	memset(&lim, 0, sizeof(lim));
   2323   1.1  macallan 	lim.shretry = BWI_SHRETRY;
   2324   1.1  macallan 	lim.shretry_fb = BWI_SHRETRY_FB;
   2325   1.1  macallan 	lim.lgretry = BWI_LGRETRY;
   2326   1.1  macallan 	lim.lgretry_fb = BWI_LGRETRY_FB;
   2327   1.1  macallan 	bwi_mac_set_retry_lim(mac, &lim);
   2328   1.1  macallan 
   2329   1.1  macallan 	/*
   2330   1.1  macallan 	 * Implicitly prevent firmware from sending probe response
   2331   1.1  macallan 	 * by setting its "probe response timeout" to 1us.
   2332   1.1  macallan 	 */
   2333   1.1  macallan 	MOBJ_WRITE_2(mac, BWI_COMM_MOBJ, BWI_COMM_MOBJ_PROBE_RESP_TO, 1);
   2334   1.1  macallan 
   2335   1.1  macallan 	/*
   2336   1.1  macallan 	 * XXX MAC level acknowledge and CW min/max should depend
   2337   1.1  macallan 	 * on the char rateset of the IBSS/BSS to join.
   2338   1.1  macallan 	 */
   2339   1.1  macallan 
   2340   1.1  macallan 	/*
   2341   1.1  macallan 	 * Set MAC level acknowledge rates
   2342   1.1  macallan 	 */
   2343   1.1  macallan 	bwi_mac_set_ackrates(mac, &sc->sc_ic.ic_sup_rates[phy->phy_mode]);
   2344   1.1  macallan 
   2345   1.1  macallan 	/*
   2346   1.1  macallan 	 * Set CW min
   2347   1.1  macallan 	 */
   2348   1.1  macallan 	if (phy->phy_mode == IEEE80211_MODE_11B)
   2349   1.1  macallan 		cw_min = IEEE80211_CW_MIN_0;
   2350   1.1  macallan 	else
   2351   1.1  macallan 		cw_min = IEEE80211_CW_MIN_1;
   2352   1.1  macallan 	MOBJ_WRITE_2(mac, BWI_80211_MOBJ, BWI_80211_MOBJ_CWMIN, cw_min);
   2353   1.1  macallan 
   2354   1.1  macallan 	/*
   2355   1.1  macallan 	 * Set CW max
   2356   1.1  macallan 	 */
   2357   1.1  macallan 	MOBJ_WRITE_2(mac, BWI_80211_MOBJ, BWI_80211_MOBJ_CWMAX,
   2358   1.1  macallan 	    IEEE80211_CW_MAX);
   2359   1.1  macallan }
   2360   1.1  macallan 
   2361   1.2  macallan static void
   2362   1.1  macallan bwi_mac_set_retry_lim(struct bwi_mac *mac, const struct bwi_retry_lim *lim)
   2363   1.1  macallan {
   2364   1.1  macallan 	/* Short/Long retry limit */
   2365   1.1  macallan 	MOBJ_WRITE_2(mac, BWI_80211_MOBJ, BWI_80211_MOBJ_SHRETRY,
   2366   1.1  macallan 	    lim->shretry);
   2367   1.1  macallan 	MOBJ_WRITE_2(mac, BWI_80211_MOBJ, BWI_80211_MOBJ_LGRETRY,
   2368   1.1  macallan 	    lim->lgretry);
   2369   1.1  macallan 
   2370   1.1  macallan 	/* Short/Long retry fallback limit */
   2371   1.1  macallan 	MOBJ_WRITE_2(mac, BWI_COMM_MOBJ, BWI_COMM_MOBJ_SHRETRY_FB,
   2372   1.1  macallan 	    lim->shretry_fb);
   2373   1.1  macallan 	MOBJ_WRITE_2(mac, BWI_COMM_MOBJ, BWI_COMM_MOBJ_LGRETEY_FB,
   2374   1.1  macallan 	    lim->lgretry_fb);
   2375   1.1  macallan }
   2376   1.1  macallan 
   2377   1.2  macallan static void
   2378   1.1  macallan bwi_mac_set_ackrates(struct bwi_mac *mac, const struct ieee80211_rateset *rs)
   2379   1.1  macallan {
   2380   1.1  macallan 	int i;
   2381   1.1  macallan 
   2382   1.1  macallan 	/* XXX not standard conforming */
   2383   1.1  macallan 	for (i = 0; i < rs->rs_nrates; ++i) {
   2384   1.2  macallan 		enum bwi_ieee80211_modtype modtype;
   2385   1.1  macallan 		uint16_t ofs;
   2386   1.1  macallan 
   2387   1.2  macallan 		modtype = bwi_ieee80211_rate2modtype(rs->rs_rates[i]);
   2388   1.1  macallan 		switch (modtype) {
   2389   1.1  macallan 		case IEEE80211_MODTYPE_DS:
   2390   1.1  macallan 			ofs = 0x4c0;
   2391   1.2  macallan 			ofs += (bwi_ieee80211_rate2plcp(rs->rs_rates[i],
   2392   1.1  macallan 			    IEEE80211_MODE_11B) & 0xf) * 2;
   2393   1.1  macallan 			break;
   2394   1.1  macallan 		case IEEE80211_MODTYPE_OFDM:
   2395   1.1  macallan 			ofs = 0x480;
   2396   1.2  macallan 			ofs += (bwi_ieee80211_rate2plcp(rs->rs_rates[i],
   2397   1.1  macallan 			    IEEE80211_MODE_11G) & 0xf) * 2;
   2398   1.1  macallan 			break;
   2399   1.1  macallan 		default:
   2400   1.1  macallan 			panic("unsupported modtype %u\n", modtype);
   2401   1.1  macallan 		}
   2402   1.1  macallan 
   2403   1.1  macallan 		MOBJ_WRITE_2(mac, BWI_COMM_MOBJ, ofs + 0x20,
   2404   1.1  macallan 		    MOBJ_READ_2(mac, BWI_COMM_MOBJ, ofs));
   2405   1.1  macallan 	}
   2406   1.1  macallan }
   2407   1.1  macallan 
   2408   1.2  macallan static int
   2409   1.1  macallan bwi_mac_start(struct bwi_mac *mac)
   2410   1.1  macallan {
   2411   1.1  macallan 	struct bwi_softc *sc = mac->mac_sc;
   2412   1.1  macallan 
   2413   1.1  macallan 	CSR_SETBITS_4(sc, BWI_MAC_STATUS, BWI_MAC_STATUS_ENABLE);
   2414   1.1  macallan 	CSR_WRITE_4(sc, BWI_MAC_INTR_STATUS, BWI_INTR_READY);
   2415   1.1  macallan 
   2416   1.1  macallan 	/* Flush pending bus writes */
   2417   1.1  macallan 	CSR_READ_4(sc, BWI_MAC_STATUS);
   2418   1.1  macallan 	CSR_READ_4(sc, BWI_MAC_INTR_STATUS);
   2419   1.1  macallan 
   2420   1.1  macallan 	return (bwi_mac_config_ps(mac));
   2421   1.1  macallan }
   2422   1.1  macallan 
   2423   1.2  macallan static int
   2424   1.1  macallan bwi_mac_stop(struct bwi_mac *mac)
   2425   1.1  macallan {
   2426   1.1  macallan 	struct bwi_softc *sc = mac->mac_sc;
   2427   1.1  macallan 	int error, i;
   2428   1.1  macallan 
   2429   1.1  macallan 	error = bwi_mac_config_ps(mac);
   2430   1.1  macallan 	if (error)
   2431   1.1  macallan 		return (error);
   2432   1.1  macallan 
   2433   1.1  macallan 	CSR_CLRBITS_4(sc, BWI_MAC_STATUS, BWI_MAC_STATUS_ENABLE);
   2434   1.1  macallan 
   2435   1.1  macallan 	/* Flush pending bus write */
   2436   1.1  macallan 	CSR_READ_4(sc, BWI_MAC_STATUS);
   2437   1.1  macallan 
   2438   1.1  macallan #define NRETRY	10000
   2439   1.1  macallan 	for (i = 0; i < NRETRY; ++i) {
   2440   1.1  macallan 		if (CSR_READ_4(sc, BWI_MAC_INTR_STATUS) & BWI_INTR_READY)
   2441   1.1  macallan 			break;
   2442   1.1  macallan 		DELAY(1);
   2443   1.1  macallan 	}
   2444   1.1  macallan 	if (i == NRETRY) {
   2445  1.10    cegger 		aprint_error_dev(sc->sc_dev, "can't stop MAC\n");
   2446   1.1  macallan 		return (ETIMEDOUT);
   2447   1.1  macallan 	}
   2448   1.1  macallan #undef NRETRY
   2449   1.1  macallan 
   2450   1.1  macallan 	return (0);
   2451   1.1  macallan }
   2452   1.1  macallan 
   2453   1.2  macallan static int
   2454   1.1  macallan bwi_mac_config_ps(struct bwi_mac *mac)
   2455   1.1  macallan {
   2456   1.1  macallan 	struct bwi_softc *sc = mac->mac_sc;
   2457   1.1  macallan 	uint32_t status;
   2458   1.1  macallan 
   2459   1.1  macallan 	status = CSR_READ_4(sc, BWI_MAC_STATUS);
   2460   1.1  macallan 
   2461   1.1  macallan 	status &= ~BWI_MAC_STATUS_HW_PS;
   2462   1.1  macallan 	status |= BWI_MAC_STATUS_WAKEUP;
   2463   1.1  macallan 	CSR_WRITE_4(sc, BWI_MAC_STATUS, status);
   2464   1.1  macallan 
   2465   1.1  macallan 	/* Flush pending bus write */
   2466   1.1  macallan 	CSR_READ_4(sc, BWI_MAC_STATUS);
   2467   1.1  macallan 
   2468   1.1  macallan 	if (mac->mac_rev >= 5) {
   2469   1.1  macallan 		int i;
   2470   1.1  macallan 
   2471   1.1  macallan #define NRETRY	100
   2472   1.1  macallan 		for (i = 0; i < NRETRY; ++i) {
   2473   1.1  macallan 			if (MOBJ_READ_2(mac, BWI_COMM_MOBJ,
   2474   1.1  macallan 			    BWI_COMM_MOBJ_UCODE_STATE) != BWI_UCODE_STATE_PS)
   2475   1.1  macallan 				break;
   2476   1.1  macallan 			DELAY(10);
   2477   1.1  macallan 		}
   2478   1.1  macallan 		if (i == NRETRY) {
   2479  1.10    cegger 			aprint_error_dev(sc->sc_dev, "config PS failed\n");
   2480   1.1  macallan 			return (ETIMEDOUT);
   2481   1.1  macallan 		}
   2482   1.1  macallan #undef NRETRY
   2483   1.1  macallan 	}
   2484   1.1  macallan 	return (0);
   2485   1.1  macallan }
   2486   1.1  macallan 
   2487   1.2  macallan static void
   2488   1.1  macallan bwi_mac_reset_hwkeys(struct bwi_mac *mac)
   2489   1.1  macallan {
   2490   1.1  macallan 	/* TODO: firmware crypto */
   2491   1.1  macallan 	MOBJ_READ_2(mac, BWI_COMM_MOBJ, BWI_COMM_MOBJ_KEYTABLE_OFS);
   2492   1.1  macallan }
   2493   1.1  macallan 
   2494   1.2  macallan static void
   2495   1.1  macallan bwi_mac_shutdown(struct bwi_mac *mac)
   2496   1.1  macallan {
   2497   1.1  macallan 	struct bwi_softc *sc = mac->mac_sc;
   2498   1.1  macallan 	int i;
   2499   1.1  macallan 
   2500   1.1  macallan 	if (mac->mac_flags & BWI_MAC_F_HAS_TXSTATS)
   2501   1.2  macallan 		(sc->sc_free_txstats)(sc);
   2502   1.1  macallan 
   2503   1.2  macallan 	(sc->sc_free_rx_ring)(sc);
   2504   1.1  macallan 
   2505   1.1  macallan 	for (i = 0; i < BWI_TX_NRING; ++i)
   2506   1.2  macallan 		(sc->sc_free_tx_ring)(sc, i);
   2507   1.1  macallan 
   2508   1.1  macallan 	bwi_rf_off(mac);
   2509   1.1  macallan 
   2510   1.1  macallan 	/* TODO: LED */
   2511   1.1  macallan 
   2512   1.1  macallan 	bwi_mac_gpio_fini(mac);
   2513   1.1  macallan 
   2514   1.1  macallan 	bwi_rf_off(mac); /* XXX again */
   2515   1.1  macallan 	CSR_WRITE_2(sc, BWI_BBP_ATTEN, BWI_BBP_ATTEN_MAGIC);
   2516   1.1  macallan 	bwi_regwin_disable(sc, &mac->mac_regwin, 0);
   2517   1.1  macallan 
   2518   1.1  macallan 	mac->mac_flags &= ~BWI_MAC_F_INITED;
   2519   1.1  macallan }
   2520   1.1  macallan 
   2521   1.2  macallan static int
   2522   1.1  macallan bwi_mac_get_property(struct bwi_mac *mac)
   2523   1.1  macallan {
   2524   1.1  macallan 	struct bwi_softc *sc = mac->mac_sc;
   2525   1.1  macallan 	enum bwi_bus_space old_bus_space;
   2526   1.1  macallan 	uint32_t val;
   2527   1.1  macallan 
   2528   1.1  macallan 	/*
   2529   1.1  macallan 	 * Byte swap
   2530   1.1  macallan 	 */
   2531   1.1  macallan 	val = CSR_READ_4(sc, BWI_MAC_STATUS);
   2532   1.1  macallan 	if (val & BWI_MAC_STATUS_BSWAP) {
   2533   1.2  macallan 		DPRINTF(sc, BWI_DBG_MAC | BWI_DBG_ATTACH, "need byte swap\n");
   2534   1.1  macallan 		mac->mac_flags |= BWI_MAC_F_BSWAP;
   2535   1.1  macallan 	}
   2536   1.1  macallan 
   2537   1.1  macallan 	/*
   2538   1.1  macallan 	 * DMA address space
   2539   1.1  macallan 	 */
   2540   1.1  macallan 	old_bus_space = sc->sc_bus_space;
   2541   1.1  macallan 
   2542   1.1  macallan 	val = CSR_READ_4(sc, BWI_STATE_HI);
   2543   1.1  macallan 	if (__SHIFTOUT(val, BWI_STATE_HI_FLAGS_MASK) &
   2544   1.1  macallan 	    BWI_STATE_HI_FLAG_64BIT) {
   2545   1.1  macallan 		/* 64bit address */
   2546   1.1  macallan 		sc->sc_bus_space = BWI_BUS_SPACE_64BIT;
   2547   1.2  macallan 		DPRINTF(sc, BWI_DBG_MAC | BWI_DBG_ATTACH, "64bit bus space\n");
   2548   1.1  macallan 	} else {
   2549   1.1  macallan 		uint32_t txrx_reg = BWI_TXRX_CTRL_BASE + BWI_TX32_CTRL;
   2550   1.1  macallan 
   2551   1.1  macallan 		CSR_WRITE_4(sc, txrx_reg, BWI_TXRX32_CTRL_ADDRHI_MASK);
   2552   1.1  macallan 		if (CSR_READ_4(sc, txrx_reg) & BWI_TXRX32_CTRL_ADDRHI_MASK) {
   2553   1.1  macallan 			/* 32bit address */
   2554   1.1  macallan 			sc->sc_bus_space = BWI_BUS_SPACE_32BIT;
   2555   1.2  macallan 			DPRINTF(sc, BWI_DBG_MAC | BWI_DBG_ATTACH,
   2556   1.2  macallan 			    "32bit bus space\n");
   2557   1.1  macallan 		} else {
   2558   1.1  macallan 			/* 30bit address */
   2559   1.1  macallan 			sc->sc_bus_space = BWI_BUS_SPACE_30BIT;
   2560   1.2  macallan 			DPRINTF(sc, BWI_DBG_MAC | BWI_DBG_ATTACH,
   2561   1.2  macallan 			    "30bit bus space\n");
   2562   1.1  macallan 		}
   2563   1.1  macallan 	}
   2564   1.1  macallan 
   2565   1.1  macallan 	if (old_bus_space != 0 && old_bus_space != sc->sc_bus_space) {
   2566  1.10    cegger 		aprint_error_dev(sc->sc_dev, "MACs bus space mismatch!\n");
   2567   1.1  macallan 		return (ENXIO);
   2568   1.1  macallan 	}
   2569   1.1  macallan 
   2570   1.1  macallan 	return (0);
   2571   1.1  macallan }
   2572   1.1  macallan 
   2573   1.2  macallan static void
   2574   1.1  macallan bwi_mac_updateslot(struct bwi_mac *mac, int shslot)
   2575   1.1  macallan {
   2576   1.1  macallan 	uint16_t slot_time;
   2577   1.1  macallan 
   2578   1.1  macallan 	if (mac->mac_phy.phy_mode == IEEE80211_MODE_11B)
   2579   1.1  macallan 		return;
   2580   1.1  macallan 
   2581   1.1  macallan 	if (shslot)
   2582   1.1  macallan 		slot_time = IEEE80211_DUR_SHSLOT;
   2583   1.1  macallan 	else
   2584   1.1  macallan 		slot_time = IEEE80211_DUR_SLOT;
   2585   1.1  macallan 
   2586   1.1  macallan 	CSR_WRITE_2(mac->mac_sc, BWI_MAC_SLOTTIME,
   2587   1.1  macallan 	    slot_time + BWI_MAC_SLOTTIME_ADJUST);
   2588   1.1  macallan 	MOBJ_WRITE_2(mac, BWI_COMM_MOBJ, BWI_COMM_MOBJ_SLOTTIME, slot_time);
   2589   1.1  macallan }
   2590   1.1  macallan 
   2591   1.2  macallan static int
   2592   1.1  macallan bwi_mac_attach(struct bwi_softc *sc, int id, uint8_t rev)
   2593   1.1  macallan {
   2594   1.1  macallan 	struct bwi_mac *mac;
   2595   1.1  macallan 	int i;
   2596   1.1  macallan 
   2597   1.1  macallan 	KASSERT(sc->sc_nmac <= BWI_MAC_MAX && sc->sc_nmac >= 0);
   2598   1.1  macallan 
   2599   1.1  macallan 	if (sc->sc_nmac == BWI_MAC_MAX) {
   2600  1.10    cegger 		aprint_error_dev(sc->sc_dev, "too many MACs\n");
   2601   1.1  macallan 		return (0);
   2602   1.1  macallan 	}
   2603   1.1  macallan 
   2604   1.1  macallan 	/*
   2605   1.1  macallan 	 * More than one MAC is only supported by BCM4309
   2606   1.1  macallan 	 */
   2607   1.1  macallan 	if (sc->sc_nmac != 0 &&
   2608   1.1  macallan 	    sc->sc_pci_did != PCI_PRODUCT_BROADCOM_BCM4309) {
   2609   1.2  macallan 		DPRINTF(sc, BWI_DBG_MAC | BWI_DBG_ATTACH,
   2610   1.2  macallan 		    "ignore %dth MAC\n", sc->sc_nmac);
   2611   1.1  macallan 		return (0);
   2612   1.1  macallan 	}
   2613   1.1  macallan 
   2614   1.1  macallan 	mac = &sc->sc_mac[sc->sc_nmac];
   2615   1.1  macallan 
   2616   1.1  macallan 	/* XXX will this happen? */
   2617   1.1  macallan 	if (BWI_REGWIN_EXIST(&mac->mac_regwin)) {
   2618  1.10    cegger 		aprint_error_dev(sc->sc_dev, "%dth MAC already attached\n",
   2619   1.2  macallan 		    sc->sc_nmac);
   2620   1.1  macallan 		return (0);
   2621   1.1  macallan 	}
   2622   1.1  macallan 
   2623   1.1  macallan 	/*
   2624   1.1  macallan 	 * Test whether the revision of this MAC is supported
   2625   1.1  macallan 	 */
   2626  1.11    cegger 	for (i = 0; i < __arraycount(bwi_sup_macrev); ++i) {
   2627   1.1  macallan 		if (bwi_sup_macrev[i] == rev)
   2628   1.1  macallan 			break;
   2629   1.1  macallan 	}
   2630  1.11    cegger 	if (i == __arraycount(bwi_sup_macrev)) {
   2631  1.10    cegger 		aprint_error_dev(sc->sc_dev, "MAC rev %u is not supported\n",
   2632   1.2  macallan 		    rev);
   2633   1.1  macallan 		return (ENXIO);
   2634   1.1  macallan 	}
   2635   1.1  macallan 
   2636   1.1  macallan 	BWI_CREATE_MAC(mac, sc, id, rev);
   2637   1.1  macallan 	sc->sc_nmac++;
   2638   1.1  macallan 
   2639   1.1  macallan 	if (mac->mac_rev < 5) {
   2640   1.1  macallan 		mac->mac_flags |= BWI_MAC_F_HAS_TXSTATS;
   2641   1.2  macallan 		DPRINTF(sc, BWI_DBG_MAC | BWI_DBG_ATTACH, "has TX stats\n");
   2642   1.1  macallan 	} else {
   2643   1.1  macallan 		mac->mac_flags |= BWI_MAC_F_PHYE_RESET;
   2644   1.1  macallan 	}
   2645   1.1  macallan 
   2646  1.10    cegger 	aprint_normal_dev(sc->sc_dev, "MAC: rev %u\n", rev);
   2647   1.1  macallan 	return (0);
   2648   1.1  macallan }
   2649   1.1  macallan 
   2650   1.2  macallan static void
   2651   1.1  macallan bwi_mac_balance_atten(int *bbp_atten0, int *rf_atten0)
   2652   1.1  macallan {
   2653   1.1  macallan 	int bbp_atten, rf_atten, rf_atten_lim = -1;
   2654   1.1  macallan 
   2655   1.1  macallan 	bbp_atten = *bbp_atten0;
   2656   1.1  macallan 	rf_atten = *rf_atten0;
   2657   1.1  macallan 
   2658   1.1  macallan 	/*
   2659   1.1  macallan 	 * RF attenuation affects TX power BWI_RF_ATTEN_FACTOR times
   2660   1.1  macallan 	 * as much as BBP attenuation, so we try our best to keep RF
   2661   1.1  macallan 	 * attenuation within range.  BBP attenuation will be clamped
   2662   1.1  macallan 	 * later if it is out of range during balancing.
   2663   1.1  macallan 	 *
   2664   1.1  macallan 	 * BWI_RF_ATTEN_MAX0 is used as RF attenuation upper limit.
   2665   1.1  macallan 	 */
   2666   1.1  macallan 
   2667   1.1  macallan 	/*
   2668   1.1  macallan 	 * Use BBP attenuation to balance RF attenuation
   2669   1.1  macallan 	 */
   2670   1.1  macallan 	if (rf_atten < 0)
   2671   1.1  macallan 		rf_atten_lim = 0;
   2672   1.1  macallan 	else if (rf_atten > BWI_RF_ATTEN_MAX0)
   2673   1.1  macallan 		rf_atten_lim = BWI_RF_ATTEN_MAX0;
   2674   1.1  macallan 
   2675   1.1  macallan 	if (rf_atten_lim >= 0) {
   2676   1.1  macallan 		bbp_atten += (BWI_RF_ATTEN_FACTOR * (rf_atten - rf_atten_lim));
   2677   1.1  macallan 		rf_atten = rf_atten_lim;
   2678   1.1  macallan 	}
   2679   1.1  macallan 
   2680   1.1  macallan 	/*
   2681   1.1  macallan 	 * If possible, use RF attenuation to balance BBP attenuation
   2682   1.1  macallan 	 * NOTE: RF attenuation is still kept within range.
   2683   1.1  macallan 	 */
   2684   1.1  macallan 	while (rf_atten < BWI_RF_ATTEN_MAX0 && bbp_atten > BWI_BBP_ATTEN_MAX) {
   2685   1.1  macallan 		bbp_atten -= BWI_RF_ATTEN_FACTOR;
   2686   1.1  macallan 		++rf_atten;
   2687   1.1  macallan 	}
   2688   1.1  macallan 	while (rf_atten > 0 && bbp_atten < 0) {
   2689   1.1  macallan 		bbp_atten += BWI_RF_ATTEN_FACTOR;
   2690   1.1  macallan 		--rf_atten;
   2691   1.1  macallan 	}
   2692   1.1  macallan 
   2693   1.1  macallan 	/* RF attenuation MUST be within range */
   2694   1.1  macallan 	KASSERT(rf_atten >= 0 && rf_atten <= BWI_RF_ATTEN_MAX0);
   2695   1.1  macallan 
   2696   1.1  macallan 	/*
   2697   1.1  macallan 	 * Clamp BBP attenuation
   2698   1.1  macallan 	 */
   2699   1.1  macallan 	if (bbp_atten < 0)
   2700   1.1  macallan 		bbp_atten = 0;
   2701   1.1  macallan 	else if (bbp_atten > BWI_BBP_ATTEN_MAX)
   2702   1.1  macallan 		bbp_atten = BWI_BBP_ATTEN_MAX;
   2703   1.1  macallan 
   2704   1.1  macallan 	*rf_atten0 = rf_atten;
   2705   1.1  macallan 	*bbp_atten0 = bbp_atten;
   2706   1.1  macallan }
   2707   1.1  macallan 
   2708   1.2  macallan static void
   2709   1.1  macallan bwi_mac_adjust_tpctl(struct bwi_mac *mac, int rf_atten_adj, int bbp_atten_adj)
   2710   1.1  macallan {
   2711   1.1  macallan 	struct bwi_softc *sc = mac->mac_sc;
   2712   1.1  macallan 	struct bwi_rf *rf = &mac->mac_rf;
   2713   1.1  macallan 	struct bwi_tpctl tpctl;
   2714   1.1  macallan 	int bbp_atten, rf_atten, tp_ctrl1;
   2715   1.1  macallan 
   2716   1.8   tsutsui 	memcpy(&tpctl, &mac->mac_tpctl, sizeof(tpctl));
   2717   1.1  macallan 
   2718   1.1  macallan 	/* NOTE: Use signed value to do calulation */
   2719   1.1  macallan 	bbp_atten = tpctl.bbp_atten;
   2720   1.1  macallan 	rf_atten = tpctl.rf_atten;
   2721   1.1  macallan 	tp_ctrl1 = tpctl.tp_ctrl1;
   2722   1.1  macallan 
   2723   1.1  macallan 	bbp_atten += bbp_atten_adj;
   2724   1.1  macallan 	rf_atten += rf_atten_adj;
   2725   1.1  macallan 
   2726   1.1  macallan 	bwi_mac_balance_atten(&bbp_atten, &rf_atten);
   2727   1.1  macallan 
   2728   1.1  macallan 	if (rf->rf_type == BWI_RF_T_BCM2050 && rf->rf_rev == 2) {
   2729   1.1  macallan 		if (rf_atten <= 1) {
   2730   1.1  macallan 			if (tp_ctrl1 == 0) {
   2731   1.1  macallan 				tp_ctrl1 = 3;
   2732   1.1  macallan 				bbp_atten += 2;
   2733   1.1  macallan 				rf_atten += 2;
   2734   1.1  macallan 			} else if (sc->sc_card_flags & BWI_CARD_F_PA_GPIO9) {
   2735   1.1  macallan 				bbp_atten +=
   2736   1.1  macallan 				(BWI_RF_ATTEN_FACTOR * (rf_atten - 2));
   2737   1.1  macallan 				rf_atten = 2;
   2738   1.1  macallan 			}
   2739   1.1  macallan 		} else if (rf_atten > 4 && tp_ctrl1 != 0) {
   2740   1.1  macallan 			tp_ctrl1 = 0;
   2741   1.1  macallan 			if (bbp_atten < 3) {
   2742   1.1  macallan 				bbp_atten += 2;
   2743   1.1  macallan 				rf_atten -= 3;
   2744   1.1  macallan 			} else {
   2745   1.1  macallan 				bbp_atten -= 2;
   2746   1.1  macallan 				rf_atten -= 2;
   2747   1.1  macallan 			}
   2748   1.1  macallan 		}
   2749   1.1  macallan 		bwi_mac_balance_atten(&bbp_atten, &rf_atten);
   2750   1.1  macallan 	}
   2751   1.1  macallan 
   2752   1.1  macallan 	tpctl.bbp_atten = bbp_atten;
   2753   1.1  macallan 	tpctl.rf_atten = rf_atten;
   2754   1.1  macallan 	tpctl.tp_ctrl1 = tp_ctrl1;
   2755   1.1  macallan 
   2756   1.1  macallan 	bwi_mac_lock(mac);
   2757   1.1  macallan 	bwi_mac_set_tpctl_11bg(mac, &tpctl);
   2758   1.1  macallan 	bwi_mac_unlock(mac);
   2759   1.1  macallan }
   2760   1.1  macallan 
   2761   1.1  macallan /*
   2762   1.1  macallan  * http://bcm-specs.sipsolutions.net/RecalculateTransmissionPower
   2763   1.1  macallan  */
   2764   1.2  macallan static void
   2765   1.1  macallan bwi_mac_calibrate_txpower(struct bwi_mac *mac, enum bwi_txpwrcb_type type)
   2766   1.1  macallan {
   2767   1.1  macallan 	struct bwi_softc *sc = mac->mac_sc;
   2768   1.1  macallan 	struct bwi_rf *rf = &mac->mac_rf;
   2769   1.1  macallan 	int8_t tssi[4], tssi_avg, cur_txpwr;
   2770   1.1  macallan 	int error, i, ofdm_tssi;
   2771   1.1  macallan 	int txpwr_diff, rf_atten_adj, bbp_atten_adj;
   2772   1.1  macallan 
   2773   1.2  macallan 	if (!sc->sc_txpwr_calib)
   2774   1.2  macallan 		return;
   2775   1.2  macallan 
   2776   1.1  macallan 	if (mac->mac_flags & BWI_MAC_F_TPCTL_ERROR) {
   2777   1.2  macallan 		DPRINTF(sc, BWI_DBG_MAC | BWI_DBG_TXPOWER,
   2778   1.2  macallan 		    "tpctl error happened, can't set txpower\n");
   2779   1.1  macallan 		return;
   2780   1.1  macallan 	}
   2781   1.1  macallan 
   2782   1.1  macallan 	if (BWI_IS_BRCM_BU4306(sc)) {
   2783   1.2  macallan 		DPRINTF(sc, BWI_DBG_MAC | BWI_DBG_TXPOWER,
   2784   1.2  macallan 		    "BU4306, can't set txpower\n");
   2785   1.1  macallan 		return;
   2786   1.1  macallan 	}
   2787   1.1  macallan 
   2788   1.1  macallan 	/*
   2789   1.1  macallan 	 * Save latest TSSI and reset the related memory objects
   2790   1.1  macallan 	 */
   2791   1.1  macallan 	ofdm_tssi = 0;
   2792   1.1  macallan 	error = bwi_rf_get_latest_tssi(mac, tssi, BWI_COMM_MOBJ_TSSI_DS);
   2793   1.1  macallan 	if (error) {
   2794   1.2  macallan 		DPRINTF(sc, BWI_DBG_MAC | BWI_DBG_TXPOWER, "no DS tssi\n");
   2795   1.1  macallan 
   2796   1.1  macallan 		if (mac->mac_phy.phy_mode == IEEE80211_MODE_11B) {
   2797   1.1  macallan 			if (type == BWI_TXPWR_FORCE) {
   2798   1.1  macallan 				rf_atten_adj = 0;
   2799   1.1  macallan 				bbp_atten_adj = 1;
   2800   1.1  macallan 				goto calib;
   2801   1.1  macallan 			} else {
   2802   1.1  macallan 				return;
   2803   1.1  macallan 			}
   2804   1.1  macallan 		}
   2805   1.1  macallan 
   2806   1.1  macallan 		error = bwi_rf_get_latest_tssi(mac, tssi,
   2807   1.1  macallan 		    BWI_COMM_MOBJ_TSSI_OFDM);
   2808   1.1  macallan 		if (error) {
   2809   1.2  macallan 			DPRINTF(sc, BWI_DBG_MAC | BWI_DBG_TXPOWER,
   2810   1.2  macallan 			    "no OFDM tssi\n");
   2811   1.1  macallan 			if (type == BWI_TXPWR_FORCE) {
   2812   1.1  macallan 				rf_atten_adj = 0;
   2813   1.1  macallan 				bbp_atten_adj = 1;
   2814   1.1  macallan 				goto calib;
   2815   1.1  macallan 			} else {
   2816   1.1  macallan 				return;
   2817   1.1  macallan 			}
   2818   1.1  macallan 		}
   2819   1.1  macallan 
   2820   1.1  macallan 		for (i = 0; i < 4; ++i) {
   2821   1.1  macallan 			tssi[i] += 0x20;
   2822   1.1  macallan 			tssi[i] &= 0x3f;
   2823   1.1  macallan 		}
   2824   1.1  macallan 		ofdm_tssi = 1;
   2825   1.1  macallan 	}
   2826   1.1  macallan 	bwi_rf_clear_tssi(mac);
   2827   1.1  macallan 
   2828   1.2  macallan 	DPRINTF(sc, BWI_DBG_MAC | BWI_DBG_TXPOWER,
   2829   1.2  macallan 	    "tssi0 %d, tssi1 %d, tssi2 %d, tssi3 %d\n",
   2830   1.2  macallan 	    tssi[0], tssi[1], tssi[2], tssi[3]);
   2831   1.1  macallan 
   2832   1.1  macallan 	/*
   2833   1.1  macallan 	 * Calculate RF/BBP attenuation adjustment based on
   2834   1.1  macallan 	 * the difference between desired TX power and sampled
   2835   1.1  macallan 	 * TX power.
   2836   1.1  macallan 	 */
   2837   1.1  macallan 	/* +8 == "each incremented by 1/2" */
   2838   1.1  macallan 	tssi_avg = (tssi[0] + tssi[1] + tssi[2] + tssi[3] + 8) / 4;
   2839   1.1  macallan 	if (ofdm_tssi && (HFLAGS_READ(mac) & BWI_HFLAG_PWR_BOOST_DS))
   2840   1.1  macallan 		tssi_avg -= 13;
   2841   1.1  macallan 
   2842   1.2  macallan 	DPRINTF(sc, BWI_DBG_MAC | BWI_DBG_TXPOWER, "tssi avg %d\n", tssi_avg);
   2843   1.1  macallan 
   2844   1.1  macallan 	error = bwi_rf_tssi2dbm(mac, tssi_avg, &cur_txpwr);
   2845   1.1  macallan 	if (error)
   2846   1.1  macallan 		return;
   2847   1.2  macallan 	DPRINTF(sc, BWI_DBG_MAC | BWI_DBG_TXPOWER, "current txpower %d\n",
   2848   1.2  macallan 	    cur_txpwr);
   2849   1.1  macallan 
   2850   1.1  macallan 	txpwr_diff = rf->rf_txpower_max - cur_txpwr; /* XXX ni_txpower */
   2851   1.1  macallan 
   2852   1.1  macallan 	rf_atten_adj = -howmany(txpwr_diff, 8);
   2853   1.1  macallan 
   2854   1.1  macallan 	if (type == BWI_TXPWR_INIT) {
   2855   1.1  macallan 		/*
   2856   1.1  macallan 		 * Move toward EEPROM max TX power as fast as we can
   2857   1.1  macallan 		 */
   2858   1.1  macallan 		bbp_atten_adj = -txpwr_diff;
   2859   1.1  macallan 	} else {
   2860   1.1  macallan 		bbp_atten_adj = -(txpwr_diff / 2);
   2861   1.1  macallan 	}
   2862   1.1  macallan 	bbp_atten_adj -= (BWI_RF_ATTEN_FACTOR * rf_atten_adj);
   2863   1.1  macallan 
   2864   1.1  macallan 	if (rf_atten_adj == 0 && bbp_atten_adj == 0) {
   2865   1.2  macallan 		DPRINTF(sc, BWI_DBG_MAC | BWI_DBG_TXPOWER, "%s\n",
   2866   1.2  macallan 		    "no need to adjust RF/BBP attenuation");
   2867   1.1  macallan 		/* TODO: LO */
   2868   1.1  macallan 		return;
   2869   1.1  macallan 	}
   2870   1.1  macallan 
   2871   1.1  macallan calib:
   2872   1.2  macallan 	DPRINTF(sc, BWI_DBG_MAC | BWI_DBG_TXPOWER,
   2873   1.2  macallan 	    "rf atten adjust %d, bbp atten adjust %d\n",
   2874   1.2  macallan 	    rf_atten_adj, bbp_atten_adj);
   2875   1.1  macallan 	bwi_mac_adjust_tpctl(mac, rf_atten_adj, bbp_atten_adj);
   2876   1.1  macallan 	/* TODO: LO */
   2877   1.1  macallan }
   2878   1.1  macallan 
   2879   1.2  macallan static void
   2880   1.1  macallan bwi_mac_lock(struct bwi_mac *mac)
   2881   1.1  macallan {
   2882   1.1  macallan 	struct bwi_softc *sc = mac->mac_sc;
   2883   1.1  macallan 	struct ieee80211com *ic = &sc->sc_ic;
   2884   1.1  macallan 
   2885   1.1  macallan 	KASSERT((mac->mac_flags & BWI_MAC_F_LOCKED) == 0);
   2886   1.1  macallan 
   2887   1.1  macallan 	if (mac->mac_rev < 3)
   2888   1.1  macallan 		bwi_mac_stop(mac);
   2889   1.1  macallan 	else if (ic->ic_opmode != IEEE80211_M_HOSTAP)
   2890   1.1  macallan 		bwi_mac_config_ps(mac);
   2891   1.1  macallan 
   2892   1.1  macallan 	CSR_SETBITS_4(sc, BWI_MAC_STATUS, BWI_MAC_STATUS_RFLOCK);
   2893   1.1  macallan 
   2894   1.1  macallan 	/* Flush pending bus write */
   2895   1.1  macallan 	CSR_READ_4(sc, BWI_MAC_STATUS);
   2896   1.1  macallan 	DELAY(10);
   2897   1.1  macallan 
   2898   1.1  macallan 	mac->mac_flags |= BWI_MAC_F_LOCKED;
   2899   1.1  macallan }
   2900   1.1  macallan 
   2901   1.2  macallan static void
   2902   1.1  macallan bwi_mac_unlock(struct bwi_mac *mac)
   2903   1.1  macallan {
   2904   1.1  macallan 	struct bwi_softc *sc = mac->mac_sc;
   2905   1.1  macallan 	struct ieee80211com *ic = &sc->sc_ic;
   2906   1.1  macallan 
   2907   1.1  macallan 	KASSERT(mac->mac_flags & BWI_MAC_F_LOCKED);
   2908   1.1  macallan 
   2909   1.1  macallan 	CSR_READ_2(sc, BWI_PHYINFO); /* dummy read */
   2910   1.1  macallan 
   2911   1.1  macallan 	CSR_CLRBITS_4(sc, BWI_MAC_STATUS, BWI_MAC_STATUS_RFLOCK);
   2912   1.1  macallan 
   2913   1.1  macallan 	if (mac->mac_rev < 3)
   2914   1.1  macallan 		bwi_mac_start(mac);
   2915   1.1  macallan 	else if (ic->ic_opmode != IEEE80211_M_HOSTAP)
   2916   1.1  macallan 		bwi_mac_config_ps(mac);
   2917   1.1  macallan 
   2918   1.1  macallan 	mac->mac_flags &= ~BWI_MAC_F_LOCKED;
   2919   1.1  macallan }
   2920   1.1  macallan 
   2921   1.2  macallan static void
   2922   1.1  macallan bwi_mac_set_promisc(struct bwi_mac *mac, int promisc)
   2923   1.1  macallan {
   2924   1.1  macallan 	struct bwi_softc *sc = mac->mac_sc;
   2925   1.1  macallan 
   2926   1.1  macallan 	if (mac->mac_rev < 5) /* Promisc is always on */
   2927   1.1  macallan 		return;
   2928   1.1  macallan 
   2929   1.1  macallan 	if (promisc)
   2930   1.1  macallan 		CSR_SETBITS_4(sc, BWI_MAC_STATUS, BWI_MAC_STATUS_PROMISC);
   2931   1.1  macallan 	else
   2932   1.1  macallan 		CSR_CLRBITS_4(sc, BWI_MAC_STATUS, BWI_MAC_STATUS_PROMISC);
   2933   1.1  macallan }
   2934   1.1  macallan 
   2935   1.1  macallan /* PHY */
   2936   1.1  macallan 
   2937   1.2  macallan static void
   2938   1.1  macallan bwi_phy_write(struct bwi_mac *mac, uint16_t ctrl, uint16_t data)
   2939   1.1  macallan {
   2940   1.1  macallan 	struct bwi_softc *sc = mac->mac_sc;
   2941   1.1  macallan 
   2942   1.1  macallan 	/* TODO: 11A */
   2943   1.1  macallan 	CSR_WRITE_2(sc, BWI_PHY_CTRL, ctrl);
   2944   1.1  macallan 	CSR_WRITE_2(sc, BWI_PHY_DATA, data);
   2945   1.1  macallan }
   2946   1.1  macallan 
   2947   1.2  macallan static uint16_t
   2948   1.1  macallan bwi_phy_read(struct bwi_mac *mac, uint16_t ctrl)
   2949   1.1  macallan {
   2950   1.1  macallan 	struct bwi_softc *sc = mac->mac_sc;
   2951   1.1  macallan 
   2952   1.1  macallan 	/* TODO: 11A */
   2953   1.1  macallan 	CSR_WRITE_2(sc, BWI_PHY_CTRL, ctrl);
   2954   1.1  macallan 	return (CSR_READ_2(sc, BWI_PHY_DATA));
   2955   1.1  macallan }
   2956   1.1  macallan 
   2957   1.2  macallan static int
   2958   1.1  macallan bwi_phy_attach(struct bwi_mac *mac)
   2959   1.1  macallan {
   2960   1.1  macallan 	struct bwi_softc *sc = mac->mac_sc;
   2961   1.1  macallan 	struct bwi_phy *phy = &mac->mac_phy;
   2962   1.1  macallan 	uint8_t phyrev, phytype, phyver;
   2963   1.1  macallan 	uint16_t val;
   2964   1.1  macallan 	int i;
   2965   1.1  macallan 
   2966   1.1  macallan 	/* Get PHY type/revision/version */
   2967   1.1  macallan 	val = CSR_READ_2(sc, BWI_PHYINFO);
   2968   1.1  macallan 	phyrev = __SHIFTOUT(val, BWI_PHYINFO_REV_MASK);
   2969   1.1  macallan 	phytype = __SHIFTOUT(val, BWI_PHYINFO_TYPE_MASK);
   2970   1.1  macallan 	phyver = __SHIFTOUT(val, BWI_PHYINFO_VER_MASK);
   2971  1.10    cegger 	aprint_normal_dev(sc->sc_dev, "PHY type %d, rev %d, ver %d\n",
   2972   1.2  macallan 	    phytype, phyrev, phyver);
   2973   1.1  macallan 
   2974   1.1  macallan 	/*
   2975   1.1  macallan 	 * Verify whether the revision of the PHY type is supported
   2976   1.1  macallan 	 * Convert PHY type to ieee80211_phymode
   2977   1.1  macallan 	 */
   2978   1.1  macallan 	switch (phytype) {
   2979   1.1  macallan 	case BWI_PHYINFO_TYPE_11A:
   2980   1.1  macallan 		if (phyrev >= 4) {
   2981  1.10    cegger 			aprint_error_dev(sc->sc_dev,
   2982   1.2  macallan 			    "unsupported 11A PHY, rev %u\n",
   2983   1.2  macallan 			    phyrev);
   2984   1.1  macallan 			return (ENXIO);
   2985   1.1  macallan 		}
   2986   1.1  macallan 		phy->phy_init = bwi_phy_init_11a;
   2987   1.1  macallan 		phy->phy_mode = IEEE80211_MODE_11A;
   2988   1.1  macallan 		phy->phy_tbl_ctrl = BWI_PHYR_TBL_CTRL_11A;
   2989   1.1  macallan 		phy->phy_tbl_data_lo = BWI_PHYR_TBL_DATA_LO_11A;
   2990   1.1  macallan 		phy->phy_tbl_data_hi = BWI_PHYR_TBL_DATA_HI_11A;
   2991   1.1  macallan 		break;
   2992   1.1  macallan 	case BWI_PHYINFO_TYPE_11B:
   2993  1.11    cegger 		for (i = 0; i < __arraycount(bwi_sup_bphy); ++i) {
   2994   1.1  macallan 			if (phyrev == bwi_sup_bphy[i].rev) {
   2995   1.1  macallan 				phy->phy_init = bwi_sup_bphy[i].init;
   2996   1.1  macallan 				break;
   2997   1.1  macallan 			}
   2998   1.1  macallan 		}
   2999  1.11    cegger 		if (i == __arraycount(bwi_sup_bphy)) {
   3000  1.10    cegger 			aprint_error_dev(sc->sc_dev,
   3001   1.2  macallan 			    "unsupported 11B PHY, rev %u\n",
   3002   1.2  macallan 			    phyrev);
   3003   1.1  macallan 			return (ENXIO);
   3004   1.1  macallan 		}
   3005   1.1  macallan 		phy->phy_mode = IEEE80211_MODE_11B;
   3006   1.1  macallan 		break;
   3007   1.1  macallan 	case BWI_PHYINFO_TYPE_11G:
   3008   1.1  macallan 		if (phyrev > 8) {
   3009  1.10    cegger 			aprint_error_dev(sc->sc_dev,
   3010   1.2  macallan 			    "unsupported 11G PHY, rev %u\n",
   3011   1.2  macallan 			    phyrev);
   3012   1.1  macallan 			return (ENXIO);
   3013   1.1  macallan 		}
   3014   1.1  macallan 		phy->phy_init = bwi_phy_init_11g;
   3015   1.1  macallan 		phy->phy_mode = IEEE80211_MODE_11G;
   3016   1.1  macallan 		phy->phy_tbl_ctrl = BWI_PHYR_TBL_CTRL_11G;
   3017   1.1  macallan 		phy->phy_tbl_data_lo = BWI_PHYR_TBL_DATA_LO_11G;
   3018   1.1  macallan 		phy->phy_tbl_data_hi = BWI_PHYR_TBL_DATA_HI_11G;
   3019   1.1  macallan 		break;
   3020   1.1  macallan 	default:
   3021  1.10    cegger 		aprint_error_dev(sc->sc_dev, "unsupported PHY type %d\n",
   3022   1.2  macallan 		    phytype);
   3023   1.1  macallan 		return (ENXIO);
   3024   1.1  macallan 	}
   3025   1.1  macallan 	phy->phy_rev = phyrev;
   3026   1.1  macallan 	phy->phy_version = phyver;
   3027   1.1  macallan 
   3028   1.1  macallan 	return (0);
   3029   1.1  macallan }
   3030   1.1  macallan 
   3031   1.2  macallan static void
   3032   1.1  macallan bwi_phy_set_bbp_atten(struct bwi_mac *mac, uint16_t bbp_atten)
   3033   1.1  macallan {
   3034   1.1  macallan 	struct bwi_phy *phy = &mac->mac_phy;
   3035   1.1  macallan 	uint16_t mask = 0x000f;
   3036   1.1  macallan 
   3037   1.1  macallan 	if (phy->phy_version == 0) {
   3038   1.1  macallan 		CSR_FILT_SETBITS_2(mac->mac_sc, BWI_BBP_ATTEN, ~mask,
   3039   1.1  macallan 		    __SHIFTIN(bbp_atten, mask));
   3040   1.1  macallan 	} else {
   3041   1.1  macallan 		if (phy->phy_version > 1)
   3042   1.1  macallan 			mask <<= 2;
   3043   1.1  macallan 		else
   3044   1.1  macallan 			mask <<= 3;
   3045   1.1  macallan 		PHY_FILT_SETBITS(mac, BWI_PHYR_BBP_ATTEN, ~mask,
   3046   1.1  macallan 		    __SHIFTIN(bbp_atten, mask));
   3047   1.1  macallan 	}
   3048   1.1  macallan }
   3049   1.1  macallan 
   3050   1.2  macallan static int
   3051   1.1  macallan bwi_phy_calibrate(struct bwi_mac *mac)
   3052   1.1  macallan {
   3053   1.1  macallan 	struct bwi_phy *phy = &mac->mac_phy;
   3054   1.1  macallan 
   3055   1.1  macallan 	/* Dummy read */
   3056   1.1  macallan 	CSR_READ_4(mac->mac_sc, BWI_MAC_STATUS);
   3057   1.1  macallan 
   3058   1.1  macallan 	/* Don't re-init */
   3059   1.1  macallan 	if (phy->phy_flags & BWI_PHY_F_CALIBRATED)
   3060   1.1  macallan 		return (0);
   3061   1.1  macallan 
   3062   1.1  macallan 	if (phy->phy_mode == IEEE80211_MODE_11G && phy->phy_rev == 1) {
   3063   1.1  macallan 		bwi_mac_reset(mac, 0);
   3064   1.1  macallan 		bwi_phy_init_11g(mac);
   3065   1.1  macallan 		bwi_mac_reset(mac, 1);
   3066   1.1  macallan 	}
   3067   1.1  macallan 
   3068   1.1  macallan 	phy->phy_flags |= BWI_PHY_F_CALIBRATED;
   3069   1.1  macallan 
   3070   1.1  macallan 	return (0);
   3071   1.1  macallan }
   3072   1.1  macallan 
   3073   1.2  macallan static void
   3074   1.1  macallan bwi_tbl_write_2(struct bwi_mac *mac, uint16_t ofs, uint16_t data)
   3075   1.1  macallan {
   3076   1.1  macallan 	struct bwi_phy *phy = &mac->mac_phy;
   3077   1.1  macallan 
   3078   1.1  macallan 	KASSERT(phy->phy_tbl_ctrl != 0 && phy->phy_tbl_data_lo != 0);
   3079   1.1  macallan 	PHY_WRITE(mac, phy->phy_tbl_ctrl, ofs);
   3080   1.1  macallan 	PHY_WRITE(mac, phy->phy_tbl_data_lo, data);
   3081   1.1  macallan }
   3082   1.1  macallan 
   3083   1.2  macallan static void
   3084   1.1  macallan bwi_tbl_write_4(struct bwi_mac *mac, uint16_t ofs, uint32_t data)
   3085   1.1  macallan {
   3086   1.1  macallan 	struct bwi_phy *phy = &mac->mac_phy;
   3087   1.1  macallan 
   3088   1.1  macallan 	KASSERT(phy->phy_tbl_data_lo != 0 && phy->phy_tbl_data_hi != 0 &&
   3089   1.1  macallan 	    phy->phy_tbl_ctrl != 0);
   3090   1.1  macallan 
   3091   1.1  macallan 	PHY_WRITE(mac, phy->phy_tbl_ctrl, ofs);
   3092   1.1  macallan 	PHY_WRITE(mac, phy->phy_tbl_data_hi, data >> 16);
   3093   1.1  macallan 	PHY_WRITE(mac, phy->phy_tbl_data_lo, data & 0xffff);
   3094   1.1  macallan }
   3095   1.1  macallan 
   3096   1.2  macallan static void
   3097   1.1  macallan bwi_nrssi_write(struct bwi_mac *mac, uint16_t ofs, int16_t data)
   3098   1.1  macallan {
   3099   1.1  macallan 	PHY_WRITE(mac, BWI_PHYR_NRSSI_CTRL, ofs);
   3100   1.1  macallan 	PHY_WRITE(mac, BWI_PHYR_NRSSI_DATA, (uint16_t)data);
   3101   1.1  macallan }
   3102   1.1  macallan 
   3103   1.2  macallan static int16_t
   3104   1.1  macallan bwi_nrssi_read(struct bwi_mac *mac, uint16_t ofs)
   3105   1.1  macallan {
   3106   1.1  macallan 	PHY_WRITE(mac, BWI_PHYR_NRSSI_CTRL, ofs);
   3107   1.1  macallan 	return ((int16_t)PHY_READ(mac, BWI_PHYR_NRSSI_DATA));
   3108   1.1  macallan }
   3109   1.1  macallan 
   3110   1.2  macallan static void
   3111   1.1  macallan bwi_phy_init_11a(struct bwi_mac *mac)
   3112   1.1  macallan {
   3113   1.1  macallan 	/* TODO: 11A */
   3114   1.1  macallan }
   3115   1.1  macallan 
   3116   1.2  macallan static void
   3117   1.1  macallan bwi_phy_init_11g(struct bwi_mac *mac)
   3118   1.1  macallan {
   3119   1.1  macallan 	struct bwi_softc *sc = mac->mac_sc;
   3120   1.1  macallan 	struct bwi_phy *phy = &mac->mac_phy;
   3121   1.1  macallan 	struct bwi_rf *rf = &mac->mac_rf;
   3122   1.1  macallan 	const struct bwi_tpctl *tpctl = &mac->mac_tpctl;
   3123   1.1  macallan 
   3124   1.1  macallan 	if (phy->phy_rev == 1)
   3125   1.1  macallan 		bwi_phy_init_11b_rev5(mac);
   3126   1.1  macallan 	else
   3127   1.1  macallan 		bwi_phy_init_11b_rev6(mac);
   3128   1.1  macallan 
   3129   1.1  macallan 	if (phy->phy_rev >= 2 || (phy->phy_flags & BWI_PHY_F_LINKED))
   3130   1.1  macallan 		bwi_phy_config_11g(mac);
   3131   1.1  macallan 
   3132   1.1  macallan 	if (phy->phy_rev >= 2) {
   3133   1.1  macallan 		PHY_WRITE(mac, 0x814, 0);
   3134   1.1  macallan 		PHY_WRITE(mac, 0x815, 0);
   3135   1.1  macallan 
   3136   1.1  macallan 		if (phy->phy_rev == 2) {
   3137   1.1  macallan 			PHY_WRITE(mac, 0x811, 0);
   3138   1.1  macallan 			PHY_WRITE(mac, 0x15, 0xc0);
   3139   1.1  macallan 		} else if (phy->phy_rev > 5) {
   3140   1.1  macallan 			PHY_WRITE(mac, 0x811, 0x400);
   3141   1.1  macallan 			PHY_WRITE(mac, 0x15, 0xc0);
   3142   1.1  macallan 		}
   3143   1.1  macallan 	}
   3144   1.1  macallan 
   3145   1.1  macallan 	if (phy->phy_rev >= 2 || (phy->phy_flags & BWI_PHY_F_LINKED)) {
   3146   1.1  macallan 		uint16_t val;
   3147   1.1  macallan 
   3148   1.1  macallan 		val = PHY_READ(mac, 0x400) & 0xff;
   3149   1.1  macallan 		if (val == 3 || val == 5) {
   3150   1.1  macallan 			PHY_WRITE(mac, 0x4c2, 0x1816);
   3151   1.1  macallan 			PHY_WRITE(mac, 0x4c3, 0x8006);
   3152   1.1  macallan 			if (val == 5) {
   3153   1.1  macallan 				PHY_FILT_SETBITS(mac, 0x4cc,
   3154   1.1  macallan 						 0xff, 0x1f00);
   3155   1.1  macallan 			}
   3156   1.1  macallan 		}
   3157   1.1  macallan 	}
   3158   1.1  macallan 
   3159   1.1  macallan 	if ((phy->phy_rev <= 2 && (phy->phy_flags & BWI_PHY_F_LINKED)) ||
   3160   1.1  macallan 	    phy->phy_rev >= 2)
   3161   1.1  macallan 		PHY_WRITE(mac, 0x47e, 0x78);
   3162   1.1  macallan 
   3163   1.1  macallan 	if (rf->rf_rev == 8) {
   3164   1.1  macallan 		PHY_SETBITS(mac, 0x801, 0x80);
   3165   1.1  macallan 		PHY_SETBITS(mac, 0x43e, 0x4);
   3166   1.1  macallan 	}
   3167   1.1  macallan 
   3168   1.1  macallan 	if (phy->phy_rev >= 2 && (phy->phy_flags & BWI_PHY_F_LINKED))
   3169   1.1  macallan 		bwi_rf_get_gains(mac);
   3170   1.1  macallan 
   3171   1.1  macallan 	if (rf->rf_rev != 8)
   3172   1.1  macallan 		bwi_rf_init(mac);
   3173   1.1  macallan 
   3174   1.1  macallan 	if (tpctl->tp_ctrl2 == 0xffff) {
   3175   1.1  macallan 		bwi_rf_lo_update(mac);
   3176   1.1  macallan 	} else {
   3177   1.1  macallan 		if (rf->rf_type == BWI_RF_T_BCM2050 && rf->rf_rev == 8) {
   3178   1.1  macallan 			RF_WRITE(mac, 0x52,
   3179   1.1  macallan 			    (tpctl->tp_ctrl1 << 4) | tpctl->tp_ctrl2);
   3180   1.1  macallan 		} else {
   3181  1.22  nakayama 			RF_FILT_SETBITS(mac, 0x52, 0xfff0, tpctl->tp_ctrl2);
   3182   1.1  macallan 		}
   3183   1.1  macallan 
   3184   1.1  macallan 		if (phy->phy_rev >= 6) {
   3185   1.1  macallan 			PHY_FILT_SETBITS(mac, 0x36, 0xfff,
   3186   1.1  macallan 			    tpctl->tp_ctrl2 << 12);
   3187   1.1  macallan 		}
   3188   1.1  macallan 
   3189   1.1  macallan 		if (sc->sc_card_flags & BWI_CARD_F_PA_GPIO9)
   3190   1.1  macallan 			PHY_WRITE(mac, 0x2e, 0x8075);
   3191   1.1  macallan 		else
   3192   1.1  macallan 			PHY_WRITE(mac, 0x2e, 0x807f);
   3193   1.1  macallan 
   3194   1.1  macallan 		if (phy->phy_rev < 2)
   3195   1.1  macallan 			PHY_WRITE(mac, 0x2f, 0x101);
   3196   1.1  macallan 		else
   3197   1.1  macallan 			PHY_WRITE(mac, 0x2f, 0x202);
   3198   1.1  macallan 	}
   3199   1.1  macallan 
   3200   1.1  macallan 	if ((phy->phy_flags & BWI_PHY_F_LINKED) || phy->phy_rev >= 2) {
   3201   1.1  macallan 		bwi_rf_lo_adjust(mac, tpctl);
   3202   1.1  macallan 		PHY_WRITE(mac, 0x80f, 0x8078);
   3203   1.1  macallan 	}
   3204   1.1  macallan 
   3205   1.1  macallan 	if ((sc->sc_card_flags & BWI_CARD_F_SW_NRSSI) == 0) {
   3206   1.1  macallan 		bwi_rf_init_hw_nrssi_table(mac, 0xffff /* XXX */);
   3207   1.1  macallan 		bwi_rf_set_nrssi_thr(mac);
   3208   1.1  macallan 	} else if ((phy->phy_flags & BWI_PHY_F_LINKED) || phy->phy_rev >= 2) {
   3209   1.1  macallan 		if (rf->rf_nrssi[0] == BWI_INVALID_NRSSI) {
   3210   1.1  macallan 			KASSERT(rf->rf_nrssi[1] == BWI_INVALID_NRSSI);
   3211   1.1  macallan 			bwi_rf_calc_nrssi_slope(mac);
   3212   1.1  macallan 		} else {
   3213   1.1  macallan 			KASSERT(rf->rf_nrssi[1] != BWI_INVALID_NRSSI);
   3214   1.1  macallan 			bwi_rf_set_nrssi_thr(mac);
   3215   1.1  macallan 		}
   3216   1.1  macallan 	}
   3217   1.1  macallan 
   3218   1.1  macallan 	if (rf->rf_rev == 8)
   3219   1.1  macallan 		PHY_WRITE(mac, 0x805, 0x3230);
   3220   1.1  macallan 
   3221   1.1  macallan 	bwi_mac_init_tpctl_11bg(mac);
   3222   1.1  macallan 
   3223   1.1  macallan 	if (sc->sc_bbp_id == BWI_BBPID_BCM4306 && sc->sc_bbp_pkg == 2) {
   3224   1.1  macallan 		PHY_CLRBITS(mac, 0x429, 0x4000);
   3225   1.1  macallan 		PHY_CLRBITS(mac, 0x4c3, 0x8000);
   3226   1.1  macallan 	}
   3227   1.1  macallan }
   3228   1.1  macallan 
   3229   1.2  macallan static void
   3230   1.1  macallan bwi_phy_init_11b_rev2(struct bwi_mac *mac)
   3231   1.1  macallan {
   3232   1.1  macallan 	struct bwi_softc *sc;
   3233   1.1  macallan 
   3234   1.1  macallan 	sc = mac->mac_sc;
   3235   1.1  macallan 
   3236   1.1  macallan 	/* TODO: 11B */
   3237  1.10    cegger 	aprint_error_dev(sc->sc_dev, "%s is not implemented yet\n", __func__);
   3238   1.1  macallan }
   3239   1.1  macallan 
   3240   1.2  macallan static void
   3241   1.1  macallan bwi_phy_init_11b_rev4(struct bwi_mac *mac)
   3242   1.1  macallan {
   3243   1.1  macallan 	struct bwi_softc *sc = mac->mac_sc;
   3244   1.1  macallan 	struct bwi_rf *rf = &mac->mac_rf;
   3245   1.1  macallan 	uint16_t val, ofs;
   3246   1.2  macallan 	uint chan;
   3247   1.1  macallan 
   3248   1.1  macallan 	CSR_WRITE_2(sc, BWI_BPHY_CTRL, BWI_BPHY_CTRL_INIT);
   3249   1.1  macallan 
   3250   1.1  macallan 	PHY_WRITE(mac, 0x20, 0x301c);
   3251   1.1  macallan 	PHY_WRITE(mac, 0x26, 0);
   3252   1.1  macallan 	PHY_WRITE(mac, 0x30, 0xc6);
   3253   1.1  macallan 	PHY_WRITE(mac, 0x88, 0x3e00);
   3254   1.1  macallan 
   3255   1.1  macallan 	for (ofs = 0, val = 0x3c3d; ofs < 30; ++ofs, val -= 0x202)
   3256   1.1  macallan 		PHY_WRITE(mac, 0x89 + ofs, val);
   3257   1.1  macallan 
   3258   1.1  macallan 	CSR_WRITE_2(sc, BWI_PHY_MAGIC_REG1, BWI_PHY_MAGIC_REG1_VAL1);
   3259   1.1  macallan 
   3260   1.1  macallan 	chan = rf->rf_curchan;
   3261   1.1  macallan 	if (chan == IEEE80211_CHAN_ANY)
   3262   1.1  macallan 		chan = 6;	/* Force to channel 6 */
   3263   1.1  macallan 	bwi_rf_set_chan(mac, chan, 0);
   3264   1.1  macallan 
   3265   1.1  macallan 	if (rf->rf_type != BWI_RF_T_BCM2050) {
   3266   1.1  macallan 		RF_WRITE(mac, 0x75, 0x80);
   3267   1.1  macallan 		RF_WRITE(mac, 0x79, 0x81);
   3268   1.1  macallan 	}
   3269   1.1  macallan 
   3270   1.1  macallan 	RF_WRITE(mac, 0x50, 0x20);
   3271   1.1  macallan 	RF_WRITE(mac, 0x50, 0x23);
   3272   1.1  macallan 
   3273   1.1  macallan 	if (rf->rf_type == BWI_RF_T_BCM2050) {
   3274   1.1  macallan 		RF_WRITE(mac, 0x50, 0x20);
   3275   1.1  macallan 		RF_WRITE(mac, 0x5a, 0x70);
   3276   1.1  macallan 		RF_WRITE(mac, 0x5b, 0x7b);
   3277   1.1  macallan 		RF_WRITE(mac, 0x5c, 0xb0);
   3278   1.1  macallan 		RF_WRITE(mac, 0x7a, 0xf);
   3279   1.1  macallan 		PHY_WRITE(mac, 0x38, 0x677);
   3280   1.1  macallan 		bwi_rf_init_bcm2050(mac);
   3281   1.1  macallan 	}
   3282   1.1  macallan 
   3283   1.1  macallan 	PHY_WRITE(mac, 0x14, 0x80);
   3284   1.1  macallan 	PHY_WRITE(mac, 0x32, 0xca);
   3285   1.1  macallan 	if (rf->rf_type == BWI_RF_T_BCM2050)
   3286   1.1  macallan 		PHY_WRITE(mac, 0x32, 0xe0);
   3287   1.1  macallan 	PHY_WRITE(mac, 0x35, 0x7c2);
   3288   1.1  macallan 
   3289   1.1  macallan 	bwi_rf_lo_update(mac);
   3290   1.1  macallan 
   3291   1.1  macallan 	PHY_WRITE(mac, 0x26, 0xcc00);
   3292   1.1  macallan 	if (rf->rf_type == BWI_RF_T_BCM2050)
   3293   1.1  macallan 		PHY_WRITE(mac, 0x26, 0xce00);
   3294   1.1  macallan 
   3295   1.1  macallan 	CSR_WRITE_2(sc, BWI_RF_CHAN_EX, 0x1100);
   3296   1.1  macallan 
   3297   1.1  macallan 	PHY_WRITE(mac, 0x2a, 0x88a3);
   3298   1.1  macallan 	if (rf->rf_type == BWI_RF_T_BCM2050)
   3299   1.1  macallan 		PHY_WRITE(mac, 0x2a, 0x88c2);
   3300   1.1  macallan 
   3301   1.1  macallan 	bwi_mac_set_tpctl_11bg(mac, NULL);
   3302   1.1  macallan 	if (sc->sc_card_flags & BWI_CARD_F_SW_NRSSI) {
   3303   1.1  macallan 		bwi_rf_calc_nrssi_slope(mac);
   3304   1.1  macallan 		bwi_rf_set_nrssi_thr(mac);
   3305   1.1  macallan 	}
   3306   1.1  macallan 	bwi_mac_init_tpctl_11bg(mac);
   3307   1.1  macallan }
   3308   1.1  macallan 
   3309   1.2  macallan static void
   3310   1.1  macallan bwi_phy_init_11b_rev5(struct bwi_mac *mac)
   3311   1.1  macallan {
   3312   1.1  macallan 	struct bwi_softc *sc = mac->mac_sc;
   3313   1.1  macallan 	struct bwi_rf *rf = &mac->mac_rf;
   3314   1.1  macallan 	struct bwi_phy *phy = &mac->mac_phy;
   3315   1.1  macallan 	uint orig_chan;
   3316   1.1  macallan 
   3317   1.1  macallan 	if (phy->phy_version == 1)
   3318   1.1  macallan 		RF_SETBITS(mac, 0x7a, 0x50);
   3319   1.1  macallan 
   3320   1.1  macallan 	if (sc->sc_pci_subvid != PCI_VENDOR_BROADCOM &&
   3321   1.1  macallan 	    sc->sc_pci_subdid != BWI_PCI_SUBDEVICE_BU4306) {
   3322   1.1  macallan 		uint16_t ofs, val;
   3323   1.1  macallan 
   3324   1.1  macallan 		val = 0x2120;
   3325   1.1  macallan 		for (ofs = 0xa8; ofs < 0xc7; ++ofs) {
   3326   1.1  macallan 			PHY_WRITE(mac, ofs, val);
   3327   1.1  macallan 			val += 0x202;
   3328   1.1  macallan 		}
   3329   1.1  macallan 	}
   3330   1.1  macallan 
   3331   1.1  macallan 	PHY_FILT_SETBITS(mac, 0x35, 0xf0ff, 0x700);
   3332   1.1  macallan 
   3333   1.1  macallan 	if (rf->rf_type == BWI_RF_T_BCM2050)
   3334   1.1  macallan 		PHY_WRITE(mac, 0x38, 0x667);
   3335   1.1  macallan 
   3336   1.1  macallan 	if ((phy->phy_flags & BWI_PHY_F_LINKED) || phy->phy_rev >= 2) {
   3337   1.1  macallan 		if (rf->rf_type == BWI_RF_T_BCM2050) {
   3338   1.1  macallan 			RF_SETBITS(mac, 0x7a, 0x20);
   3339   1.1  macallan 			RF_SETBITS(mac, 0x51, 0x4);
   3340   1.1  macallan 		}
   3341   1.1  macallan 
   3342   1.1  macallan 		CSR_WRITE_2(sc, BWI_RF_ANTDIV, 0);
   3343   1.1  macallan 
   3344   1.1  macallan 		PHY_SETBITS(mac, 0x802, 0x100);
   3345   1.1  macallan 		PHY_SETBITS(mac, 0x42b, 0x2000);
   3346   1.1  macallan 		PHY_WRITE(mac, 0x1c, 0x186a);
   3347   1.1  macallan 
   3348   1.1  macallan 		PHY_FILT_SETBITS(mac, 0x13, 0xff, 0x1900);
   3349   1.1  macallan 		PHY_FILT_SETBITS(mac, 0x35, 0xffc0, 0x64);
   3350   1.1  macallan 		PHY_FILT_SETBITS(mac, 0x5d, 0xff80, 0xa);
   3351   1.1  macallan 	}
   3352   1.1  macallan 
   3353   1.1  macallan 	/* TODO: bad_frame_preempt? */
   3354   1.1  macallan 
   3355   1.1  macallan 	if (phy->phy_version == 1) {
   3356   1.1  macallan 	    	PHY_WRITE(mac, 0x26, 0xce00);
   3357   1.1  macallan 		PHY_WRITE(mac, 0x21, 0x3763);
   3358   1.1  macallan 		PHY_WRITE(mac, 0x22, 0x1bc3);
   3359   1.1  macallan 		PHY_WRITE(mac, 0x23, 0x6f9);
   3360   1.1  macallan 		PHY_WRITE(mac, 0x24, 0x37e);
   3361   1.1  macallan 	} else
   3362   1.1  macallan 		PHY_WRITE(mac, 0x26, 0xcc00);
   3363   1.1  macallan 	PHY_WRITE(mac, 0x30, 0xc6);
   3364   1.1  macallan 
   3365   1.1  macallan 	CSR_WRITE_2(sc, BWI_BPHY_CTRL, BWI_BPHY_CTRL_INIT);
   3366   1.1  macallan 
   3367   1.1  macallan 	if (phy->phy_version == 1)
   3368   1.1  macallan 		PHY_WRITE(mac, 0x20, 0x3e1c);
   3369   1.1  macallan 	else
   3370   1.1  macallan 		PHY_WRITE(mac, 0x20, 0x301c);
   3371   1.1  macallan 
   3372   1.1  macallan 	if (phy->phy_version == 0)
   3373   1.1  macallan 		CSR_WRITE_2(sc, BWI_PHY_MAGIC_REG1, BWI_PHY_MAGIC_REG1_VAL1);
   3374   1.1  macallan 
   3375   1.1  macallan 	/* Force to channel 7 */
   3376   1.1  macallan 	orig_chan = rf->rf_curchan;
   3377   1.1  macallan 	bwi_rf_set_chan(mac, 7, 0);
   3378   1.1  macallan 
   3379   1.1  macallan 	if (rf->rf_type != BWI_RF_T_BCM2050) {
   3380   1.1  macallan 		RF_WRITE(mac, 0x75, 0x80);
   3381   1.1  macallan 		RF_WRITE(mac, 0x79, 0x81);
   3382   1.1  macallan 	}
   3383   1.1  macallan 
   3384   1.1  macallan 	RF_WRITE(mac, 0x50, 0x20);
   3385   1.1  macallan 	RF_WRITE(mac, 0x50, 0x23);
   3386   1.1  macallan 
   3387   1.1  macallan 	if (rf->rf_type == BWI_RF_T_BCM2050) {
   3388   1.1  macallan 		RF_WRITE(mac, 0x50, 0x20);
   3389   1.1  macallan 		RF_WRITE(mac, 0x5a, 0x70);
   3390   1.1  macallan 	}
   3391   1.1  macallan 
   3392   1.1  macallan 	RF_WRITE(mac, 0x5b, 0x7b);
   3393   1.1  macallan 	RF_WRITE(mac, 0x5c, 0xb0);
   3394   1.1  macallan 	RF_SETBITS(mac, 0x7a, 0x7);
   3395   1.1  macallan 
   3396   1.1  macallan 	bwi_rf_set_chan(mac, orig_chan, 0);
   3397   1.1  macallan 
   3398   1.1  macallan 	PHY_WRITE(mac, 0x14, 0x80);
   3399   1.1  macallan 	PHY_WRITE(mac, 0x32, 0xca);
   3400   1.1  macallan 	PHY_WRITE(mac, 0x2a, 0x88a3);
   3401   1.1  macallan 
   3402   1.1  macallan 	bwi_mac_set_tpctl_11bg(mac, NULL);
   3403   1.1  macallan 
   3404   1.1  macallan 	if (rf->rf_type == BWI_RF_T_BCM2050)
   3405   1.1  macallan 		RF_WRITE(mac, 0x5d, 0xd);
   3406   1.1  macallan 
   3407   1.1  macallan 	CSR_FILT_SETBITS_2(sc, BWI_PHY_MAGIC_REG1, 0xffc0, 0x4);
   3408   1.1  macallan }
   3409   1.1  macallan 
   3410   1.2  macallan static void
   3411   1.1  macallan bwi_phy_init_11b_rev6(struct bwi_mac *mac)
   3412   1.1  macallan {
   3413   1.1  macallan 	struct bwi_softc *sc = mac->mac_sc;
   3414   1.1  macallan 	struct bwi_rf *rf = &mac->mac_rf;
   3415   1.1  macallan 	struct bwi_phy *phy = &mac->mac_phy;
   3416   1.1  macallan 	uint16_t val, ofs;
   3417   1.1  macallan 	uint orig_chan;
   3418   1.1  macallan 
   3419   1.1  macallan 	PHY_WRITE(mac, 0x3e, 0x817a);
   3420   1.1  macallan 	RF_SETBITS(mac, 0x7a, 0x58);
   3421   1.1  macallan 
   3422   1.1  macallan 	if (rf->rf_rev == 4 || rf->rf_rev == 5) {
   3423   1.1  macallan 		RF_WRITE(mac, 0x51, 0x37);
   3424   1.1  macallan 		RF_WRITE(mac, 0x52, 0x70);
   3425   1.1  macallan 		RF_WRITE(mac, 0x53, 0xb3);
   3426   1.1  macallan 		RF_WRITE(mac, 0x54, 0x9b);
   3427   1.1  macallan 		RF_WRITE(mac, 0x5a, 0x88);
   3428   1.1  macallan 		RF_WRITE(mac, 0x5b, 0x88);
   3429   1.1  macallan 		RF_WRITE(mac, 0x5d, 0x88);
   3430   1.1  macallan 		RF_WRITE(mac, 0x5e, 0x88);
   3431   1.1  macallan 		RF_WRITE(mac, 0x7d, 0x88);
   3432   1.1  macallan 		HFLAGS_SETBITS(mac, BWI_HFLAG_MAGIC1);
   3433   1.1  macallan 	} else if (rf->rf_rev == 8) {
   3434   1.1  macallan 		RF_WRITE(mac, 0x51, 0);
   3435   1.1  macallan 		RF_WRITE(mac, 0x52, 0x40);
   3436   1.1  macallan 		RF_WRITE(mac, 0x53, 0xb7);
   3437   1.1  macallan 		RF_WRITE(mac, 0x54, 0x98);
   3438   1.1  macallan 		RF_WRITE(mac, 0x5a, 0x88);
   3439   1.1  macallan 		RF_WRITE(mac, 0x5b, 0x6b);
   3440   1.1  macallan 		RF_WRITE(mac, 0x5c, 0xf);
   3441   1.1  macallan 		if (sc->sc_card_flags & BWI_CARD_F_ALT_IQ) {
   3442   1.1  macallan 			RF_WRITE(mac, 0x5d, 0xfa);
   3443   1.1  macallan 			RF_WRITE(mac, 0x5e, 0xd8);
   3444   1.1  macallan 		} else {
   3445   1.1  macallan 			RF_WRITE(mac, 0x5d, 0xf5);
   3446   1.1  macallan 			RF_WRITE(mac, 0x5e, 0xb8);
   3447   1.1  macallan 		}
   3448   1.1  macallan 		RF_WRITE(mac, 0x73, 0x3);
   3449   1.1  macallan 		RF_WRITE(mac, 0x7d, 0xa8);
   3450   1.1  macallan 		RF_WRITE(mac, 0x7c, 0x1);
   3451   1.1  macallan 		RF_WRITE(mac, 0x7e, 0x8);
   3452   1.1  macallan 	}
   3453   1.1  macallan 
   3454   1.1  macallan 	val = 0x1e1f;
   3455   1.1  macallan 	for (ofs = 0x88; ofs < 0x98; ++ofs) {
   3456   1.1  macallan 		PHY_WRITE(mac, ofs, val);
   3457   1.1  macallan 		val -= 0x202;
   3458   1.1  macallan 	}
   3459   1.1  macallan 
   3460   1.1  macallan 	val = 0x3e3f;
   3461   1.1  macallan 	for (ofs = 0x98; ofs < 0xa8; ++ofs) {
   3462   1.1  macallan 		PHY_WRITE(mac, ofs, val);
   3463   1.1  macallan 		val -= 0x202;
   3464   1.1  macallan 	}
   3465   1.1  macallan 
   3466   1.1  macallan 	val = 0x2120;
   3467   1.1  macallan 	for (ofs = 0xa8; ofs < 0xc8; ++ofs) {
   3468   1.1  macallan 		PHY_WRITE(mac, ofs, (val & 0x3f3f));
   3469   1.1  macallan 		val += 0x202;
   3470   1.1  macallan 	}
   3471   1.1  macallan 
   3472   1.1  macallan 	if (phy->phy_mode == IEEE80211_MODE_11G) {
   3473   1.1  macallan 		RF_SETBITS(mac, 0x7a, 0x20);
   3474   1.1  macallan 		RF_SETBITS(mac, 0x51, 0x4);
   3475   1.1  macallan 		PHY_SETBITS(mac, 0x802, 0x100);
   3476   1.1  macallan 		PHY_SETBITS(mac, 0x42b, 0x2000);
   3477   1.1  macallan 		PHY_WRITE(mac, 0x5b, 0);
   3478   1.1  macallan 		PHY_WRITE(mac, 0x5c, 0);
   3479   1.1  macallan 	}
   3480   1.1  macallan 
   3481   1.1  macallan 	/* Force to channel 7 */
   3482   1.1  macallan 	orig_chan = rf->rf_curchan;
   3483   1.1  macallan 	if (orig_chan >= 8)
   3484   1.1  macallan 		bwi_rf_set_chan(mac, 1, 0);
   3485   1.1  macallan 	else
   3486   1.1  macallan 		bwi_rf_set_chan(mac, 13, 0);
   3487   1.1  macallan 
   3488   1.1  macallan 	RF_WRITE(mac, 0x50, 0x20);
   3489   1.1  macallan 	RF_WRITE(mac, 0x50, 0x23);
   3490   1.1  macallan 
   3491   1.1  macallan 	DELAY(40);
   3492   1.1  macallan 
   3493   1.1  macallan 	if (rf->rf_rev < 6 || rf->rf_rev == 8) {
   3494   1.1  macallan 		RF_SETBITS(mac, 0x7c, 0x2);
   3495   1.1  macallan 		RF_WRITE(mac, 0x50, 0x20);
   3496   1.1  macallan 	}
   3497   1.1  macallan 	if (rf->rf_rev <= 2) {
   3498   1.1  macallan 		RF_WRITE(mac, 0x7c, 0x20);
   3499   1.1  macallan 		RF_WRITE(mac, 0x5a, 0x70);
   3500   1.1  macallan 		RF_WRITE(mac, 0x5b, 0x7b);
   3501   1.1  macallan 		RF_WRITE(mac, 0x5c, 0xb0);
   3502   1.1  macallan 	}
   3503   1.1  macallan 
   3504   1.1  macallan 	RF_FILT_SETBITS(mac, 0x7a, 0xf8, 0x7);
   3505   1.1  macallan 
   3506   1.1  macallan 	bwi_rf_set_chan(mac, orig_chan, 0);
   3507   1.1  macallan 
   3508   1.1  macallan 	PHY_WRITE(mac, 0x14, 0x200);
   3509   1.1  macallan 	if (rf->rf_rev >= 6)
   3510   1.1  macallan 		PHY_WRITE(mac, 0x2a, 0x88c2);
   3511   1.1  macallan 	else
   3512   1.1  macallan 		PHY_WRITE(mac, 0x2a, 0x8ac0);
   3513   1.1  macallan 	PHY_WRITE(mac, 0x38, 0x668);
   3514   1.1  macallan 
   3515   1.1  macallan 	bwi_mac_set_tpctl_11bg(mac, NULL);
   3516   1.1  macallan 
   3517   1.1  macallan 	if (rf->rf_rev <= 5) {
   3518   1.1  macallan 		PHY_FILT_SETBITS(mac, 0x5d, 0xff80, 0x3);
   3519   1.1  macallan 		if (rf->rf_rev <= 2)
   3520   1.1  macallan 			RF_WRITE(mac, 0x5d, 0xd);
   3521   1.1  macallan 	}
   3522   1.1  macallan 
   3523   1.1  macallan 	if (phy->phy_version == 4) {
   3524   1.1  macallan 		CSR_WRITE_2(sc, BWI_PHY_MAGIC_REG1, BWI_PHY_MAGIC_REG1_VAL2);
   3525   1.1  macallan 		PHY_CLRBITS(mac, 0x61, 0xf000);
   3526   1.1  macallan 	} else {
   3527   1.1  macallan 		PHY_FILT_SETBITS(mac, 0x2, 0xffc0, 0x4);
   3528   1.1  macallan 	}
   3529   1.1  macallan 
   3530   1.1  macallan 	if (phy->phy_mode == IEEE80211_MODE_11B) {
   3531   1.1  macallan 		CSR_WRITE_2(sc, BWI_BBP_ATTEN, BWI_BBP_ATTEN_MAGIC2);
   3532   1.1  macallan 		PHY_WRITE(mac, 0x16, 0x410);
   3533   1.1  macallan 		PHY_WRITE(mac, 0x17, 0x820);
   3534   1.1  macallan 		PHY_WRITE(mac, 0x62, 0x7);
   3535   1.1  macallan 
   3536   1.1  macallan 		bwi_rf_init_bcm2050(mac);
   3537   1.1  macallan 		bwi_rf_lo_update(mac);
   3538   1.1  macallan 		if (sc->sc_card_flags & BWI_CARD_F_SW_NRSSI) {
   3539   1.1  macallan 			bwi_rf_calc_nrssi_slope(mac);
   3540   1.1  macallan 			bwi_rf_set_nrssi_thr(mac);
   3541   1.1  macallan 		}
   3542   1.1  macallan 		bwi_mac_init_tpctl_11bg(mac);
   3543   1.1  macallan 	} else
   3544   1.1  macallan 		CSR_WRITE_2(sc, BWI_BBP_ATTEN, 0);
   3545   1.1  macallan }
   3546   1.1  macallan 
   3547   1.2  macallan static void
   3548   1.1  macallan bwi_phy_config_11g(struct bwi_mac *mac)
   3549   1.1  macallan {
   3550   1.1  macallan 	struct bwi_softc *sc = mac->mac_sc;
   3551   1.1  macallan 	struct bwi_phy *phy = &mac->mac_phy;
   3552   1.1  macallan 	const uint16_t *tbl;
   3553   1.1  macallan 	uint16_t wrd_ofs1, wrd_ofs2;
   3554   1.1  macallan 	int i, n;
   3555   1.1  macallan 
   3556   1.1  macallan 	if (phy->phy_rev == 1) {
   3557   1.1  macallan 		PHY_WRITE(mac, 0x406, 0x4f19);
   3558   1.1  macallan 		PHY_FILT_SETBITS(mac, 0x429, 0xfc3f, 0x340);
   3559   1.1  macallan 		PHY_WRITE(mac, 0x42c, 0x5a);
   3560   1.1  macallan 		PHY_WRITE(mac, 0x427, 0x1a);
   3561   1.1  macallan 
   3562   1.1  macallan 		/* Fill frequency table */
   3563  1.11    cegger 		for (i = 0; i < __arraycount(bwi_phy_freq_11g_rev1); ++i) {
   3564   1.1  macallan 			bwi_tbl_write_2(mac, BWI_PHYTBL_FREQ + i,
   3565   1.1  macallan 			    bwi_phy_freq_11g_rev1[i]);
   3566   1.1  macallan 		}
   3567   1.1  macallan 
   3568   1.1  macallan 		/* Fill noise table */
   3569  1.11    cegger 		for (i = 0; i < __arraycount(bwi_phy_noise_11g_rev1); ++i) {
   3570   1.1  macallan 			bwi_tbl_write_2(mac, BWI_PHYTBL_NOISE + i,
   3571   1.1  macallan 			    bwi_phy_noise_11g_rev1[i]);
   3572   1.1  macallan 		}
   3573   1.1  macallan 
   3574   1.1  macallan 		/* Fill rotor table */
   3575  1.11    cegger 		for (i = 0; i < __arraycount(bwi_phy_rotor_11g_rev1); ++i) {
   3576   1.1  macallan 			/* NB: data length is 4 bytes */
   3577   1.1  macallan 			bwi_tbl_write_4(mac, BWI_PHYTBL_ROTOR + i,
   3578   1.1  macallan 			    bwi_phy_rotor_11g_rev1[i]);
   3579   1.1  macallan 		}
   3580   1.1  macallan 	} else {
   3581   1.1  macallan 		bwi_nrssi_write(mac, 0xba98, (int16_t)0x7654); /* XXX */
   3582   1.1  macallan 
   3583   1.1  macallan 		if (phy->phy_rev == 2) {
   3584   1.1  macallan 			PHY_WRITE(mac, 0x4c0, 0x1861);
   3585   1.1  macallan 			PHY_WRITE(mac, 0x4c1, 0x271);
   3586   1.1  macallan 		} else if (phy->phy_rev > 2) {
   3587   1.1  macallan 			PHY_WRITE(mac, 0x4c0, 0x98);
   3588   1.1  macallan 			PHY_WRITE(mac, 0x4c1, 0x70);
   3589   1.1  macallan 			PHY_WRITE(mac, 0x4c9, 0x80);
   3590   1.1  macallan 		}
   3591   1.1  macallan 		PHY_SETBITS(mac, 0x42b, 0x800);
   3592   1.1  macallan 
   3593   1.1  macallan 		/* Fill RSSI table */
   3594   1.1  macallan 		for (i = 0; i < 64; ++i)
   3595   1.1  macallan 			bwi_tbl_write_2(mac, BWI_PHYTBL_RSSI + i, i);
   3596   1.1  macallan 
   3597   1.1  macallan 		/* Fill noise table */
   3598  1.19    bouyer 		for (i = 0; i < __arraycount(bwi_phy_noise_11g); ++i) {
   3599   1.1  macallan 			bwi_tbl_write_2(mac, BWI_PHYTBL_NOISE + i,
   3600   1.1  macallan 			    bwi_phy_noise_11g[i]);
   3601   1.1  macallan 		}
   3602   1.1  macallan 	}
   3603   1.1  macallan 
   3604   1.1  macallan 	/*
   3605   1.1  macallan 	 * Fill noise scale table
   3606   1.1  macallan 	 */
   3607   1.1  macallan 	if (phy->phy_rev <= 2) {
   3608   1.1  macallan 		tbl = bwi_phy_noise_scale_11g_rev2;
   3609  1.11    cegger 		n = __arraycount(bwi_phy_noise_scale_11g_rev2);
   3610   1.1  macallan 	} else if (phy->phy_rev >= 7 && (PHY_READ(mac, 0x449) & 0x200)) {
   3611   1.1  macallan 		tbl = bwi_phy_noise_scale_11g_rev7;
   3612  1.11    cegger 		n = __arraycount(bwi_phy_noise_scale_11g_rev7);
   3613   1.1  macallan 	} else {
   3614   1.1  macallan 		tbl = bwi_phy_noise_scale_11g;
   3615  1.11    cegger 		n = __arraycount(bwi_phy_noise_scale_11g);
   3616   1.1  macallan 	}
   3617   1.1  macallan 	for (i = 0; i < n; ++i)
   3618   1.1  macallan 		bwi_tbl_write_2(mac, BWI_PHYTBL_NOISE_SCALE + i, tbl[i]);
   3619   1.1  macallan 
   3620   1.1  macallan 	/*
   3621   1.1  macallan 	 * Fill sigma square table
   3622   1.1  macallan 	 */
   3623   1.1  macallan 	if (phy->phy_rev == 2) {
   3624   1.1  macallan 		tbl = bwi_phy_sigma_sq_11g_rev2;
   3625  1.11    cegger 		n = __arraycount(bwi_phy_sigma_sq_11g_rev2);
   3626   1.1  macallan 	} else if (phy->phy_rev > 2 && phy->phy_rev <= 8) {
   3627   1.1  macallan 		tbl = bwi_phy_sigma_sq_11g_rev7;
   3628  1.11    cegger 		n = __arraycount(bwi_phy_sigma_sq_11g_rev7);
   3629   1.1  macallan 	} else {
   3630   1.1  macallan 		tbl = NULL;
   3631   1.1  macallan 		n = 0;
   3632   1.1  macallan 	}
   3633   1.1  macallan 	for (i = 0; i < n; ++i)
   3634   1.1  macallan 		bwi_tbl_write_2(mac, BWI_PHYTBL_SIGMA_SQ + i, tbl[i]);
   3635   1.1  macallan 
   3636   1.1  macallan 	if (phy->phy_rev == 1) {
   3637   1.1  macallan 		/* Fill delay table */
   3638  1.11    cegger 		for (i = 0; i < __arraycount(bwi_phy_delay_11g_rev1); ++i) {
   3639   1.1  macallan 			bwi_tbl_write_4(mac, BWI_PHYTBL_DELAY + i,
   3640   1.1  macallan 			    bwi_phy_delay_11g_rev1[i]);
   3641   1.1  macallan 		}
   3642   1.1  macallan 
   3643   1.1  macallan 		/* Fill WRSSI (Wide-Band RSSI) table */
   3644   1.1  macallan 		for (i = 4; i < 20; ++i)
   3645   1.1  macallan 			bwi_tbl_write_2(mac, BWI_PHYTBL_WRSSI_REV1 + i, 0x20);
   3646   1.1  macallan 
   3647   1.1  macallan 		bwi_phy_config_agc(mac);
   3648   1.1  macallan 
   3649   1.1  macallan 		wrd_ofs1 = 0x5001;
   3650   1.1  macallan 		wrd_ofs2 = 0x5002;
   3651   1.1  macallan 	} else {
   3652   1.1  macallan 		/* Fill WRSSI (Wide-Band RSSI) table */
   3653   1.1  macallan 		for (i = 0; i < 0x20; ++i)
   3654   1.1  macallan 			bwi_tbl_write_2(mac, BWI_PHYTBL_WRSSI + i, 0x820);
   3655   1.1  macallan 
   3656   1.1  macallan 		bwi_phy_config_agc(mac);
   3657   1.1  macallan 
   3658   1.1  macallan 		PHY_READ(mac, 0x400);	/* Dummy read */
   3659   1.1  macallan 		PHY_WRITE(mac, 0x403, 0x1000);
   3660   1.1  macallan 		bwi_tbl_write_2(mac, 0x3c02, 0xf);
   3661   1.1  macallan 		bwi_tbl_write_2(mac, 0x3c03, 0x14);
   3662   1.1  macallan 
   3663   1.1  macallan 		wrd_ofs1 = 0x401;
   3664   1.1  macallan 		wrd_ofs2 = 0x402;
   3665   1.1  macallan 	}
   3666   1.1  macallan 
   3667   1.1  macallan 	if (!(BWI_IS_BRCM_BU4306(sc) && sc->sc_pci_revid == 0x17)) {
   3668   1.1  macallan 		bwi_tbl_write_2(mac, wrd_ofs1, 0x2);
   3669   1.1  macallan 		bwi_tbl_write_2(mac, wrd_ofs2, 0x1);
   3670   1.1  macallan 	}
   3671   1.1  macallan 
   3672   1.1  macallan 	/* phy->phy_flags & BWI_PHY_F_LINKED ? */
   3673   1.1  macallan 	if (sc->sc_card_flags & BWI_CARD_F_PA_GPIO9)
   3674   1.1  macallan 		PHY_WRITE(mac, 0x46e, 0x3cf);
   3675   1.1  macallan }
   3676   1.1  macallan 
   3677   1.1  macallan /*
   3678   1.1  macallan  * Configure Automatic Gain Controller
   3679   1.1  macallan  */
   3680   1.2  macallan static void
   3681   1.1  macallan bwi_phy_config_agc(struct bwi_mac *mac)
   3682   1.1  macallan {
   3683   1.1  macallan 	struct bwi_phy *phy = &mac->mac_phy;
   3684   1.1  macallan 	uint16_t ofs;
   3685   1.1  macallan 
   3686   1.1  macallan 	ofs = phy->phy_rev == 1 ? 0x4c00 : 0;
   3687   1.1  macallan 
   3688   1.1  macallan 	bwi_tbl_write_2(mac, ofs, 0xfe);
   3689   1.1  macallan 	bwi_tbl_write_2(mac, ofs + 1, 0xd);
   3690   1.1  macallan 	bwi_tbl_write_2(mac, ofs + 2, 0x13);
   3691   1.1  macallan 	bwi_tbl_write_2(mac, ofs + 3, 0x19);
   3692   1.1  macallan 
   3693   1.1  macallan 	if (phy->phy_rev == 1) {
   3694   1.1  macallan 		bwi_tbl_write_2(mac, 0x1800, 0x2710);
   3695   1.1  macallan 		bwi_tbl_write_2(mac, 0x1801, 0x9b83);
   3696   1.1  macallan 		bwi_tbl_write_2(mac, 0x1802, 0x9b83);
   3697   1.1  macallan 		bwi_tbl_write_2(mac, 0x1803, 0xf8d);
   3698   1.1  macallan 		PHY_WRITE(mac, 0x455, 0x4);
   3699   1.1  macallan 	}
   3700   1.1  macallan 
   3701   1.1  macallan 	PHY_FILT_SETBITS(mac, 0x4a5, 0xff, 0x5700);
   3702   1.1  macallan 	PHY_FILT_SETBITS(mac, 0x41a, 0xff80, 0xf);
   3703   1.1  macallan 	PHY_FILT_SETBITS(mac, 0x41a, 0xc07f, 0x2b80);
   3704   1.1  macallan 	PHY_FILT_SETBITS(mac, 0x48c, 0xf0ff, 0x300);
   3705   1.1  macallan 
   3706   1.1  macallan 	RF_SETBITS(mac, 0x7a, 0x8);
   3707   1.1  macallan 
   3708   1.1  macallan 	PHY_FILT_SETBITS(mac, 0x4a0, 0xfff0, 0x8);
   3709   1.1  macallan 	PHY_FILT_SETBITS(mac, 0x4a1, 0xf0ff, 0x600);
   3710   1.1  macallan 	PHY_FILT_SETBITS(mac, 0x4a2, 0xf0ff, 0x700);
   3711   1.1  macallan 	PHY_FILT_SETBITS(mac, 0x4a0, 0xf0ff, 0x100);
   3712   1.1  macallan 
   3713   1.1  macallan 	if (phy->phy_rev == 1)
   3714   1.1  macallan 		PHY_FILT_SETBITS(mac, 0x4a2, 0xfff0, 0x7);
   3715   1.1  macallan 
   3716   1.1  macallan 	PHY_FILT_SETBITS(mac, 0x488, 0xff00, 0x1c);
   3717   1.1  macallan 	PHY_FILT_SETBITS(mac, 0x488, 0xc0ff, 0x200);
   3718   1.1  macallan 	PHY_FILT_SETBITS(mac, 0x496, 0xff00, 0x1c);
   3719   1.1  macallan 	PHY_FILT_SETBITS(mac, 0x489, 0xff00, 0x20);
   3720   1.1  macallan 	PHY_FILT_SETBITS(mac, 0x489, 0xc0ff, 0x200);
   3721   1.1  macallan 	PHY_FILT_SETBITS(mac, 0x482, 0xff00, 0x2e);
   3722   1.1  macallan 	PHY_FILT_SETBITS(mac, 0x496, 0xff, 0x1a00);
   3723   1.1  macallan 	PHY_FILT_SETBITS(mac, 0x481, 0xff00, 0x28);
   3724   1.1  macallan 	PHY_FILT_SETBITS(mac, 0x481, 0xff, 0x2c00);
   3725   1.1  macallan 
   3726   1.1  macallan 	if (phy->phy_rev == 1) {
   3727   1.1  macallan 		PHY_WRITE(mac, 0x430, 0x92b);
   3728   1.1  macallan 		PHY_FILT_SETBITS(mac, 0x41b, 0xffe1, 0x2);
   3729   1.1  macallan 	} else {
   3730   1.1  macallan 		PHY_CLRBITS(mac, 0x41b, 0x1e);
   3731   1.1  macallan 		PHY_WRITE(mac, 0x41f, 0x287a);
   3732   1.1  macallan 		PHY_FILT_SETBITS(mac, 0x420, 0xfff0, 0x4);
   3733   1.1  macallan 
   3734   1.1  macallan 		if (phy->phy_rev >= 6) {
   3735   1.1  macallan 			PHY_WRITE(mac, 0x422, 0x287a);
   3736   1.1  macallan 			PHY_FILT_SETBITS(mac, 0x420, 0xfff, 0x3000);
   3737   1.1  macallan 		}
   3738   1.1  macallan 	}
   3739   1.1  macallan 
   3740   1.1  macallan 	PHY_FILT_SETBITS(mac, 0x4a8, 0x8080, 0x7874);
   3741   1.1  macallan 	PHY_WRITE(mac, 0x48e, 0x1c00);
   3742   1.1  macallan 
   3743   1.1  macallan 	if (phy->phy_rev == 1) {
   3744   1.1  macallan 		PHY_FILT_SETBITS(mac, 0x4ab, 0xf0ff, 0x600);
   3745   1.1  macallan 		PHY_WRITE(mac, 0x48b, 0x5e);
   3746   1.1  macallan 		PHY_FILT_SETBITS(mac, 0x48c, 0xff00, 0x1e);
   3747   1.1  macallan 		PHY_WRITE(mac, 0x48d, 0x2);
   3748   1.1  macallan 	}
   3749   1.1  macallan 
   3750   1.1  macallan 	bwi_tbl_write_2(mac, ofs + 0x800, 0);
   3751   1.1  macallan 	bwi_tbl_write_2(mac, ofs + 0x801, 7);
   3752   1.1  macallan 	bwi_tbl_write_2(mac, ofs + 0x802, 16);
   3753   1.1  macallan 	bwi_tbl_write_2(mac, ofs + 0x803, 28);
   3754   1.1  macallan 
   3755   1.1  macallan 	if (phy->phy_rev >= 6) {
   3756   1.1  macallan 		PHY_CLRBITS(mac, 0x426, 0x3);
   3757   1.1  macallan 		PHY_CLRBITS(mac, 0x426, 0x1000);
   3758   1.1  macallan 	}
   3759   1.1  macallan }
   3760   1.1  macallan 
   3761   1.2  macallan static void
   3762   1.1  macallan bwi_set_gains(struct bwi_mac *mac, const struct bwi_gains *gains)
   3763   1.1  macallan {
   3764   1.1  macallan 	struct bwi_phy *phy = &mac->mac_phy;
   3765   1.1  macallan 	uint16_t tbl_gain_ofs1, tbl_gain_ofs2, tbl_gain;
   3766   1.1  macallan 	int i;
   3767   1.1  macallan 
   3768   1.1  macallan 	if (phy->phy_rev <= 1) {
   3769   1.1  macallan 		tbl_gain_ofs1 = 0x5000;
   3770   1.1  macallan 		tbl_gain_ofs2 = tbl_gain_ofs1 + 16;
   3771   1.1  macallan 	} else {
   3772   1.1  macallan 		tbl_gain_ofs1 = 0x400;
   3773   1.1  macallan 		tbl_gain_ofs2 = tbl_gain_ofs1 + 8;
   3774   1.1  macallan 	}
   3775   1.1  macallan 
   3776   1.1  macallan 	for (i = 0; i < 4; ++i) {
   3777   1.1  macallan 		if (gains != NULL) {
   3778   1.1  macallan 			tbl_gain = gains->tbl_gain1;
   3779   1.1  macallan 		} else {
   3780   1.1  macallan 			/* Bit swap */
   3781   1.1  macallan 			tbl_gain = (i & 0x1) << 1;
   3782   1.1  macallan 			tbl_gain |= (i & 0x2) >> 1;
   3783   1.1  macallan 		}
   3784   1.1  macallan 		bwi_tbl_write_2(mac, tbl_gain_ofs1 + i, tbl_gain);
   3785   1.1  macallan 	}
   3786   1.1  macallan 
   3787   1.1  macallan 	for (i = 0; i < 16; ++i) {
   3788   1.1  macallan 		if (gains != NULL)
   3789   1.1  macallan 			tbl_gain = gains->tbl_gain2;
   3790   1.1  macallan 		else
   3791   1.1  macallan 			tbl_gain = i;
   3792   1.1  macallan 		bwi_tbl_write_2(mac, tbl_gain_ofs2 + i, tbl_gain);
   3793   1.1  macallan 	}
   3794   1.1  macallan 
   3795   1.1  macallan 	if (gains == NULL || (gains != NULL && gains->phy_gain != -1)) {
   3796   1.1  macallan 		uint16_t phy_gain1, phy_gain2;
   3797   1.1  macallan 
   3798   1.1  macallan 		if (gains != NULL) {
   3799   1.1  macallan 			phy_gain1 =
   3800   1.1  macallan 			((uint16_t)gains->phy_gain << 14) |
   3801   1.1  macallan 			((uint16_t)gains->phy_gain << 6);
   3802   1.1  macallan 			phy_gain2 = phy_gain1;
   3803   1.1  macallan 		} else {
   3804   1.1  macallan 			phy_gain1 = 0x4040;
   3805   1.1  macallan 			phy_gain2 = 0x4000;
   3806   1.1  macallan 		}
   3807   1.1  macallan 		PHY_FILT_SETBITS(mac, 0x4a0, 0xbfbf, phy_gain1);
   3808   1.1  macallan 		PHY_FILT_SETBITS(mac, 0x4a1, 0xbfbf, phy_gain1);
   3809   1.1  macallan 		PHY_FILT_SETBITS(mac, 0x4a2, 0xbfbf, phy_gain2);
   3810   1.1  macallan 	}
   3811   1.1  macallan 	bwi_mac_dummy_xmit(mac);
   3812   1.1  macallan }
   3813   1.1  macallan 
   3814   1.2  macallan static void
   3815   1.1  macallan bwi_phy_clear_state(struct bwi_phy *phy)
   3816   1.1  macallan {
   3817   1.1  macallan 	phy->phy_flags &= ~BWI_CLEAR_PHY_FLAGS;
   3818   1.1  macallan }
   3819   1.1  macallan 
   3820   1.1  macallan /* RF */
   3821   1.1  macallan 
   3822   1.2  macallan static int16_t
   3823   1.1  macallan bwi_nrssi_11g(struct bwi_mac *mac)
   3824   1.1  macallan {
   3825   1.1  macallan 	int16_t val;
   3826   1.1  macallan 
   3827   1.1  macallan #define NRSSI_11G_MASK		0x3f00
   3828   1.1  macallan 	val = (int16_t)__SHIFTOUT(PHY_READ(mac, 0x47f), NRSSI_11G_MASK);
   3829   1.1  macallan 	if (val >= 32)
   3830   1.1  macallan 		val -= 64;
   3831   1.1  macallan 
   3832   1.1  macallan 	return (val);
   3833   1.1  macallan #undef NRSSI_11G_MASK
   3834   1.1  macallan }
   3835   1.1  macallan 
   3836   1.2  macallan static struct bwi_rf_lo *
   3837   1.1  macallan bwi_get_rf_lo(struct bwi_mac *mac, uint16_t rf_atten, uint16_t bbp_atten)
   3838   1.1  macallan {
   3839   1.1  macallan 	int n;
   3840   1.1  macallan 
   3841   1.1  macallan 	n = rf_atten + (14 * (bbp_atten / 2));
   3842   1.1  macallan 	KASSERT(n < BWI_RFLO_MAX);
   3843   1.1  macallan 
   3844   1.1  macallan 	return (&mac->mac_rf.rf_lo[n]);
   3845   1.1  macallan }
   3846   1.1  macallan 
   3847   1.2  macallan static int
   3848   1.1  macallan bwi_rf_lo_isused(struct bwi_mac *mac, const struct bwi_rf_lo *lo)
   3849   1.1  macallan {
   3850   1.1  macallan 	struct bwi_rf *rf = &mac->mac_rf;
   3851   1.1  macallan 	int idx;
   3852   1.1  macallan 
   3853   1.1  macallan 	idx = lo - rf->rf_lo;
   3854   1.1  macallan 	KASSERT(idx >= 0 && idx < BWI_RFLO_MAX);
   3855   1.1  macallan 
   3856   1.1  macallan 	return (isset(rf->rf_lo_used, idx));
   3857   1.1  macallan }
   3858   1.1  macallan 
   3859   1.2  macallan static void
   3860   1.1  macallan bwi_rf_write(struct bwi_mac *mac, uint16_t ctrl, uint16_t data)
   3861   1.1  macallan {
   3862   1.1  macallan 	struct bwi_softc *sc = mac->mac_sc;
   3863   1.1  macallan 
   3864   1.1  macallan 	CSR_WRITE_2(sc, BWI_RF_CTRL, ctrl);
   3865   1.1  macallan 	CSR_WRITE_2(sc, BWI_RF_DATA_LO, data);
   3866   1.1  macallan }
   3867   1.1  macallan 
   3868   1.2  macallan static uint16_t
   3869   1.1  macallan bwi_rf_read(struct bwi_mac *mac, uint16_t ctrl)
   3870   1.1  macallan {
   3871   1.1  macallan 	struct bwi_rf *rf = &mac->mac_rf;
   3872   1.1  macallan 	struct bwi_softc *sc = mac->mac_sc;
   3873   1.1  macallan 
   3874   1.1  macallan 	ctrl |= rf->rf_ctrl_rd;
   3875   1.1  macallan 	if (rf->rf_ctrl_adj) {
   3876   1.1  macallan 		/* XXX */
   3877   1.1  macallan 		if (ctrl < 0x70)
   3878   1.1  macallan 			ctrl += 0x80;
   3879   1.1  macallan 		else if (ctrl < 0x80)
   3880   1.1  macallan 			ctrl += 0x70;
   3881   1.1  macallan 	}
   3882   1.1  macallan 
   3883   1.1  macallan 	CSR_WRITE_2(sc, BWI_RF_CTRL, ctrl);
   3884   1.1  macallan 	return (CSR_READ_2(sc, BWI_RF_DATA_LO));
   3885   1.1  macallan }
   3886   1.1  macallan 
   3887   1.2  macallan static int
   3888   1.1  macallan bwi_rf_attach(struct bwi_mac *mac)
   3889   1.1  macallan {
   3890   1.1  macallan 	struct bwi_softc *sc = mac->mac_sc;
   3891   1.1  macallan 	struct bwi_phy *phy = &mac->mac_phy;
   3892   1.1  macallan 	struct bwi_rf *rf = &mac->mac_rf;
   3893   1.1  macallan 	uint16_t type, manu;
   3894   1.1  macallan 	uint8_t rev;
   3895   1.1  macallan 
   3896   1.1  macallan 	/*
   3897   1.1  macallan 	 * Get RF manufacture/type/revision
   3898   1.1  macallan 	 */
   3899   1.1  macallan 	if (sc->sc_bbp_id == BWI_BBPID_BCM4317) {
   3900   1.1  macallan 		/*
   3901   1.1  macallan 		 * Fake a BCM2050 RF
   3902   1.1  macallan 		 */
   3903   1.1  macallan 		manu = BWI_RF_MANUFACT_BCM;
   3904   1.1  macallan 		type = BWI_RF_T_BCM2050;
   3905   1.1  macallan 		if (sc->sc_bbp_rev == 0)
   3906   1.1  macallan 			rev = 3;
   3907   1.1  macallan 		else if (sc->sc_bbp_rev == 1)
   3908   1.1  macallan 			rev = 4;
   3909   1.1  macallan 		else
   3910   1.1  macallan 			rev = 5;
   3911   1.1  macallan 	} else {
   3912   1.1  macallan 		uint32_t val;
   3913   1.1  macallan 
   3914   1.1  macallan 		CSR_WRITE_2(sc, BWI_RF_CTRL, BWI_RF_CTRL_RFINFO);
   3915   1.1  macallan 		val = CSR_READ_2(sc, BWI_RF_DATA_HI);
   3916   1.1  macallan 		val <<= 16;
   3917   1.1  macallan 
   3918   1.1  macallan 		CSR_WRITE_2(sc, BWI_RF_CTRL, BWI_RF_CTRL_RFINFO);
   3919   1.1  macallan 		val |= CSR_READ_2(sc, BWI_RF_DATA_LO);
   3920   1.1  macallan 
   3921   1.1  macallan 		manu = __SHIFTOUT(val, BWI_RFINFO_MANUFACT_MASK);
   3922   1.1  macallan 		type = __SHIFTOUT(val, BWI_RFINFO_TYPE_MASK);
   3923   1.1  macallan 		rev = __SHIFTOUT(val, BWI_RFINFO_REV_MASK);
   3924   1.1  macallan 	}
   3925  1.10    cegger 	aprint_normal_dev(sc->sc_dev, "RF manu 0x%03x, type 0x%04x, rev %u\n",
   3926   1.2  macallan 	    manu, type, rev);
   3927   1.1  macallan 
   3928   1.1  macallan 	/*
   3929   1.1  macallan 	 * Verify whether the RF is supported
   3930   1.1  macallan 	 */
   3931   1.1  macallan 	rf->rf_ctrl_rd = 0;
   3932   1.1  macallan 	rf->rf_ctrl_adj = 0;
   3933   1.1  macallan 	switch (phy->phy_mode) {
   3934   1.1  macallan 	case IEEE80211_MODE_11A:
   3935   1.1  macallan 		if (manu != BWI_RF_MANUFACT_BCM ||
   3936   1.1  macallan 		    type != BWI_RF_T_BCM2060 ||
   3937   1.1  macallan 		    rev != 1) {
   3938  1.10    cegger 			aprint_error_dev(sc->sc_dev,
   3939   1.2  macallan 			    "only BCM2060 rev 1 RF is supported for"
   3940   1.2  macallan 			    " 11A PHY\n");
   3941   1.1  macallan 			return (ENXIO);
   3942   1.1  macallan 		}
   3943   1.1  macallan 		rf->rf_ctrl_rd = BWI_RF_CTRL_RD_11A;
   3944   1.1  macallan 		rf->rf_on = bwi_rf_on_11a;
   3945   1.1  macallan 		rf->rf_off = bwi_rf_off_11a;
   3946   1.1  macallan 		rf->rf_calc_rssi = bwi_rf_calc_rssi_bcm2060;
   3947   1.1  macallan 		break;
   3948   1.1  macallan 	case IEEE80211_MODE_11B:
   3949   1.1  macallan 		if (type == BWI_RF_T_BCM2050) {
   3950   1.1  macallan 			rf->rf_ctrl_rd = BWI_RF_CTRL_RD_11BG;
   3951   1.1  macallan 			rf->rf_calc_rssi = bwi_rf_calc_rssi_bcm2050;
   3952   1.1  macallan 		} else if (type == BWI_RF_T_BCM2053) {
   3953   1.1  macallan 			rf->rf_ctrl_adj = 1;
   3954   1.1  macallan 			rf->rf_calc_rssi = bwi_rf_calc_rssi_bcm2053;
   3955   1.1  macallan 		} else {
   3956  1.10    cegger 			aprint_error_dev(sc->sc_dev,
   3957   1.2  macallan 			    "only BCM2050/BCM2053 RF is supported for"
   3958   1.2  macallan 			    " 11B phy\n");
   3959   1.1  macallan 			return (ENXIO);
   3960   1.1  macallan 		}
   3961   1.1  macallan 		rf->rf_on = bwi_rf_on_11bg;
   3962   1.1  macallan 		rf->rf_off = bwi_rf_off_11bg;
   3963   1.1  macallan 		rf->rf_calc_nrssi_slope = bwi_rf_calc_nrssi_slope_11b;
   3964   1.1  macallan 		rf->rf_set_nrssi_thr = bwi_rf_set_nrssi_thr_11b;
   3965   1.1  macallan 		if (phy->phy_rev == 6)
   3966   1.1  macallan 			rf->rf_lo_update = bwi_rf_lo_update_11g;
   3967   1.1  macallan 		else
   3968   1.1  macallan 			rf->rf_lo_update = bwi_rf_lo_update_11b;
   3969   1.1  macallan 		break;
   3970   1.1  macallan 	case IEEE80211_MODE_11G:
   3971   1.1  macallan 		if (type != BWI_RF_T_BCM2050) {
   3972  1.10    cegger 			aprint_error_dev(sc->sc_dev,
   3973   1.2  macallan 			    "only BCM2050 RF is supported for"
   3974   1.2  macallan 			    " 11G PHY\n");
   3975   1.1  macallan 			return (ENXIO);
   3976   1.1  macallan 		}
   3977   1.1  macallan 		rf->rf_ctrl_rd = BWI_RF_CTRL_RD_11BG;
   3978   1.1  macallan 		rf->rf_on = bwi_rf_on_11bg;
   3979   1.1  macallan 		if (mac->mac_rev >= 5)
   3980   1.1  macallan 			rf->rf_off = bwi_rf_off_11g_rev5;
   3981   1.1  macallan 		else
   3982   1.1  macallan 			rf->rf_off = bwi_rf_off_11bg;
   3983   1.1  macallan 		rf->rf_calc_nrssi_slope = bwi_rf_calc_nrssi_slope_11g;
   3984   1.1  macallan 		rf->rf_set_nrssi_thr = bwi_rf_set_nrssi_thr_11g;
   3985   1.1  macallan 		rf->rf_calc_rssi = bwi_rf_calc_rssi_bcm2050;
   3986   1.1  macallan 		rf->rf_lo_update = bwi_rf_lo_update_11g;
   3987   1.1  macallan 		break;
   3988   1.1  macallan 	default:
   3989  1.10    cegger 		aprint_error_dev(sc->sc_dev, "unsupported PHY mode\n");
   3990   1.1  macallan 		return (ENXIO);
   3991   1.1  macallan 	}
   3992   1.1  macallan 
   3993   1.1  macallan 	rf->rf_type = type;
   3994   1.1  macallan 	rf->rf_rev = rev;
   3995   1.1  macallan 	rf->rf_manu = manu;
   3996   1.1  macallan 	rf->rf_curchan = IEEE80211_CHAN_ANY;
   3997   1.1  macallan 	rf->rf_ant_mode = BWI_ANT_MODE_AUTO;
   3998   1.1  macallan 
   3999   1.1  macallan 	return (0);
   4000   1.1  macallan }
   4001   1.1  macallan 
   4002   1.2  macallan static void
   4003   1.1  macallan bwi_rf_set_chan(struct bwi_mac *mac, uint chan, int work_around)
   4004   1.1  macallan {
   4005   1.1  macallan 	struct bwi_softc *sc = mac->mac_sc;
   4006   1.1  macallan 
   4007   1.1  macallan 	if (chan == IEEE80211_CHAN_ANY)
   4008   1.1  macallan 		return;
   4009   1.1  macallan 
   4010   1.1  macallan 	MOBJ_WRITE_2(mac, BWI_COMM_MOBJ, BWI_COMM_MOBJ_CHAN, chan);
   4011   1.1  macallan 
   4012   1.1  macallan 	/* TODO: 11A */
   4013   1.1  macallan 
   4014   1.1  macallan 	if (work_around)
   4015   1.1  macallan 		bwi_rf_workaround(mac, chan);
   4016   1.1  macallan 
   4017   1.1  macallan 	CSR_WRITE_2(sc, BWI_RF_CHAN, BWI_RF_2GHZ_CHAN(chan));
   4018   1.1  macallan 
   4019   1.1  macallan 	if (chan == 14) {
   4020   1.1  macallan 		if (sc->sc_locale == BWI_SPROM_LOCALE_JAPAN)
   4021   1.1  macallan 			HFLAGS_CLRBITS(mac, BWI_HFLAG_NOT_JAPAN);
   4022   1.1  macallan 		else
   4023   1.1  macallan 			HFLAGS_SETBITS(mac, BWI_HFLAG_NOT_JAPAN);
   4024   1.1  macallan 		CSR_SETBITS_2(sc, BWI_RF_CHAN_EX, (1 << 11)); /* XXX */
   4025   1.1  macallan 	} else {
   4026   1.1  macallan 		CSR_CLRBITS_2(sc, BWI_RF_CHAN_EX, 0x840); /* XXX */
   4027   1.1  macallan 	}
   4028   1.1  macallan 	DELAY(8000);	/* DELAY(2000); */
   4029   1.1  macallan 
   4030   1.1  macallan 	mac->mac_rf.rf_curchan = chan;
   4031   1.1  macallan }
   4032   1.1  macallan 
   4033   1.2  macallan static void
   4034   1.1  macallan bwi_rf_get_gains(struct bwi_mac *mac)
   4035   1.1  macallan {
   4036   1.1  macallan #define SAVE_PHY_MAX	15
   4037   1.1  macallan #define SAVE_RF_MAX	3
   4038   1.1  macallan 	static const uint16_t save_rf_regs[SAVE_RF_MAX] =
   4039   1.1  macallan 	    { 0x52, 0x43, 0x7a };
   4040   1.1  macallan 	static const uint16_t save_phy_regs[SAVE_PHY_MAX] = {
   4041   1.1  macallan 	    0x0429, 0x0001, 0x0811, 0x0812,
   4042   1.1  macallan 	    0x0814, 0x0815, 0x005a, 0x0059,
   4043   1.1  macallan 	    0x0058, 0x000a, 0x0003, 0x080f,
   4044   1.1  macallan 	    0x0810, 0x002b, 0x0015
   4045   1.1  macallan 	};
   4046   1.1  macallan 
   4047   1.2  macallan 	struct bwi_phy *phy = &mac->mac_phy;
   4048   1.2  macallan 	struct bwi_rf *rf = &mac->mac_rf;
   4049   1.2  macallan 	uint16_t save_phy[SAVE_PHY_MAX];
   4050   1.2  macallan 	uint16_t save_rf[SAVE_RF_MAX];
   4051   1.2  macallan 	uint16_t trsw;
   4052   1.2  macallan 	int i, j, loop1_max, loop1, loop2;
   4053   1.1  macallan 
   4054   1.1  macallan 	/*
   4055   1.1  macallan 	 * Save PHY/RF registers for later restoration
   4056   1.1  macallan 	 */
   4057   1.1  macallan 	for (i = 0; i < SAVE_PHY_MAX; ++i)
   4058   1.1  macallan 		save_phy[i] = PHY_READ(mac, save_phy_regs[i]);
   4059   1.1  macallan 	PHY_READ(mac, 0x2d); /* dummy read */
   4060   1.1  macallan 
   4061   1.1  macallan 	for (i = 0; i < SAVE_RF_MAX; ++i)
   4062   1.1  macallan 		save_rf[i] = RF_READ(mac, save_rf_regs[i]);
   4063   1.1  macallan 
   4064   1.1  macallan 	PHY_CLRBITS(mac, 0x429, 0xc000);
   4065   1.1  macallan 	PHY_SETBITS(mac, 0x1, 0x8000);
   4066   1.1  macallan 
   4067   1.1  macallan 	PHY_SETBITS(mac, 0x811, 0x2);
   4068   1.1  macallan 	PHY_CLRBITS(mac, 0x812, 0x2);
   4069   1.1  macallan 	PHY_SETBITS(mac, 0x811, 0x1);
   4070   1.1  macallan 	PHY_CLRBITS(mac, 0x812, 0x1);
   4071   1.1  macallan 
   4072   1.1  macallan 	PHY_SETBITS(mac, 0x814, 0x1);
   4073   1.1  macallan 	PHY_CLRBITS(mac, 0x815, 0x1);
   4074   1.1  macallan 	PHY_SETBITS(mac, 0x814, 0x2);
   4075   1.1  macallan 	PHY_CLRBITS(mac, 0x815, 0x2);
   4076   1.1  macallan 
   4077   1.1  macallan 	PHY_SETBITS(mac, 0x811, 0xc);
   4078   1.1  macallan 	PHY_SETBITS(mac, 0x812, 0xc);
   4079   1.1  macallan 	PHY_SETBITS(mac, 0x811, 0x30);
   4080   1.1  macallan 	PHY_FILT_SETBITS(mac, 0x812, 0xffcf, 0x10);
   4081   1.1  macallan 
   4082   1.1  macallan 	PHY_WRITE(mac, 0x5a, 0x780);
   4083   1.1  macallan 	PHY_WRITE(mac, 0x59, 0xc810);
   4084   1.1  macallan 	PHY_WRITE(mac, 0x58, 0xd);
   4085   1.1  macallan 	PHY_SETBITS(mac, 0xa, 0x2000);
   4086   1.1  macallan 
   4087   1.1  macallan 	PHY_SETBITS(mac, 0x814, 0x4);
   4088   1.1  macallan 	PHY_CLRBITS(mac, 0x815, 0x4);
   4089   1.1  macallan 
   4090   1.1  macallan 	PHY_FILT_SETBITS(mac, 0x3, 0xff9f, 0x40);
   4091   1.1  macallan 
   4092   1.1  macallan 	if (rf->rf_rev == 8) {
   4093   1.1  macallan 		loop1_max = 15;
   4094   1.1  macallan 		RF_WRITE(mac, 0x43, loop1_max);
   4095   1.1  macallan 	} else {
   4096   1.1  macallan 		loop1_max = 9;
   4097   1.1  macallan 	    	RF_WRITE(mac, 0x52, 0x0);
   4098   1.1  macallan 		RF_FILT_SETBITS(mac, 0x43, 0xfff0, loop1_max);
   4099   1.1  macallan 	}
   4100   1.1  macallan 
   4101   1.1  macallan 	bwi_phy_set_bbp_atten(mac, 11);
   4102   1.1  macallan 
   4103   1.1  macallan 	if (phy->phy_rev >= 3)
   4104   1.1  macallan 		PHY_WRITE(mac, 0x80f, 0xc020);
   4105   1.1  macallan 	else
   4106   1.1  macallan 		PHY_WRITE(mac, 0x80f, 0x8020);
   4107   1.1  macallan 	PHY_WRITE(mac, 0x810, 0);
   4108   1.1  macallan 
   4109   1.1  macallan 	PHY_FILT_SETBITS(mac, 0x2b, 0xffc0, 0x1);
   4110   1.1  macallan 	PHY_FILT_SETBITS(mac, 0x2b, 0xc0ff, 0x800);
   4111   1.1  macallan 	PHY_SETBITS(mac, 0x811, 0x100);
   4112   1.1  macallan 	PHY_CLRBITS(mac, 0x812, 0x3000);
   4113   1.1  macallan 
   4114   1.1  macallan 	if ((mac->mac_sc->sc_card_flags & BWI_CARD_F_EXT_LNA) &&
   4115   1.1  macallan 	    phy->phy_rev >= 7) {
   4116   1.1  macallan 		PHY_SETBITS(mac, 0x811, 0x800);
   4117   1.1  macallan 		PHY_SETBITS(mac, 0x812, 0x8000);
   4118   1.1  macallan 	}
   4119   1.1  macallan 	RF_CLRBITS(mac, 0x7a, 0xff08);
   4120   1.1  macallan 
   4121   1.1  macallan 	/*
   4122   1.1  macallan 	 * Find out 'loop1/loop2', which will be used to calculate
   4123   1.1  macallan 	 * max loopback gain later
   4124   1.1  macallan 	 */
   4125   1.1  macallan 	j = 0;
   4126   1.1  macallan 	for (i = 0; i < loop1_max; ++i) {
   4127   1.1  macallan 		for (j = 0; j < 16; ++j) {
   4128   1.1  macallan 			RF_WRITE(mac, 0x43, i);
   4129   1.1  macallan 
   4130   1.1  macallan 			if (bwi_rf_gain_max_reached(mac, j))
   4131   1.1  macallan 				goto loop1_exit;
   4132   1.1  macallan 		}
   4133   1.1  macallan 	}
   4134   1.1  macallan loop1_exit:
   4135   1.1  macallan 	loop1 = i;
   4136   1.1  macallan 	loop2 = j;
   4137   1.1  macallan 
   4138   1.1  macallan 	/*
   4139   1.1  macallan 	 * Find out 'trsw', which will be used to calculate
   4140   1.1  macallan 	 * TRSW(TX/RX switch) RX gain later
   4141   1.1  macallan 	 */
   4142   1.1  macallan 	if (loop2 >= 8) {
   4143   1.1  macallan 		PHY_SETBITS(mac, 0x812, 0x30);
   4144   1.1  macallan 		trsw = 0x1b;
   4145   1.1  macallan 		for (i = loop2 - 8; i < 16; ++i) {
   4146   1.1  macallan 			trsw -= 3;
   4147   1.1  macallan 			if (bwi_rf_gain_max_reached(mac, i))
   4148   1.1  macallan 				break;
   4149   1.1  macallan 		}
   4150   1.1  macallan 	} else {
   4151   1.1  macallan 		trsw = 0x18;
   4152   1.1  macallan 	}
   4153   1.1  macallan 
   4154   1.1  macallan 	/*
   4155   1.1  macallan 	 * Restore saved PHY/RF registers
   4156   1.1  macallan 	 */
   4157   1.1  macallan 	/* First 4 saved PHY registers need special processing */
   4158   1.1  macallan 	for (i = 4; i < SAVE_PHY_MAX; ++i)
   4159   1.1  macallan 		PHY_WRITE(mac, save_phy_regs[i], save_phy[i]);
   4160   1.1  macallan 
   4161   1.1  macallan 	bwi_phy_set_bbp_atten(mac, mac->mac_tpctl.bbp_atten);
   4162   1.1  macallan 
   4163   1.1  macallan 	for (i = 0; i < SAVE_RF_MAX; ++i)
   4164   1.1  macallan 		RF_WRITE(mac, save_rf_regs[i], save_rf[i]);
   4165   1.1  macallan 
   4166   1.1  macallan 	PHY_WRITE(mac, save_phy_regs[2], save_phy[2] | 0x3);
   4167   1.1  macallan 	DELAY(10);
   4168   1.1  macallan 	PHY_WRITE(mac, save_phy_regs[2], save_phy[2]);
   4169   1.1  macallan 	PHY_WRITE(mac, save_phy_regs[3], save_phy[3]);
   4170   1.1  macallan 	PHY_WRITE(mac, save_phy_regs[0], save_phy[0]);
   4171   1.1  macallan 	PHY_WRITE(mac, save_phy_regs[1], save_phy[1]);
   4172   1.1  macallan 
   4173   1.1  macallan 	/*
   4174   1.1  macallan 	 * Calculate gains
   4175   1.1  macallan 	 */
   4176   1.1  macallan 	rf->rf_lo_gain = (loop2 * 6) - (loop1 * 4) - 11;
   4177   1.1  macallan 	rf->rf_rx_gain = trsw * 2;
   4178   1.2  macallan 	DPRINTF(mac->mac_sc, BWI_DBG_RF | BWI_DBG_INIT,
   4179   1.2  macallan 	    "lo gain: %u, rx gain: %u\n",
   4180   1.2  macallan 	    rf->rf_lo_gain, rf->rf_rx_gain);
   4181   1.1  macallan 
   4182   1.1  macallan #undef SAVE_RF_MAX
   4183   1.1  macallan #undef SAVE_PHY_MAX
   4184   1.1  macallan }
   4185   1.1  macallan 
   4186   1.2  macallan static void
   4187   1.1  macallan bwi_rf_init(struct bwi_mac *mac)
   4188   1.1  macallan {
   4189   1.1  macallan 	struct bwi_rf *rf = &mac->mac_rf;
   4190   1.1  macallan 
   4191   1.1  macallan 	if (rf->rf_type == BWI_RF_T_BCM2060) {
   4192   1.1  macallan 		/* TODO: 11A */
   4193   1.1  macallan 	} else {
   4194   1.1  macallan 		if (rf->rf_flags & BWI_RF_F_INITED)
   4195   1.1  macallan 			RF_WRITE(mac, 0x78, rf->rf_calib);
   4196   1.1  macallan 		else
   4197   1.1  macallan 			bwi_rf_init_bcm2050(mac);
   4198   1.1  macallan 	}
   4199   1.1  macallan }
   4200   1.1  macallan 
   4201   1.2  macallan static void
   4202   1.1  macallan bwi_rf_off_11a(struct bwi_mac *mac)
   4203   1.1  macallan {
   4204   1.1  macallan 	RF_WRITE(mac, 0x4, 0xff);
   4205   1.1  macallan 	RF_WRITE(mac, 0x5, 0xfb);
   4206   1.1  macallan 
   4207   1.1  macallan 	PHY_SETBITS(mac, 0x10, 0x8);
   4208   1.1  macallan 	PHY_SETBITS(mac, 0x11, 0x8);
   4209   1.1  macallan 
   4210   1.1  macallan 	PHY_WRITE(mac, 0x15, 0xaa00);
   4211   1.1  macallan }
   4212   1.1  macallan 
   4213   1.2  macallan static void
   4214   1.1  macallan bwi_rf_off_11bg(struct bwi_mac *mac)
   4215   1.1  macallan {
   4216   1.1  macallan 	PHY_WRITE(mac, 0x15, 0xaa00);
   4217   1.1  macallan }
   4218   1.1  macallan 
   4219   1.2  macallan static void
   4220   1.1  macallan bwi_rf_off_11g_rev5(struct bwi_mac *mac)
   4221   1.1  macallan {
   4222   1.1  macallan 	PHY_SETBITS(mac, 0x811, 0x8c);
   4223   1.1  macallan 	PHY_CLRBITS(mac, 0x812, 0x8c);
   4224   1.1  macallan }
   4225   1.1  macallan 
   4226   1.2  macallan static void
   4227   1.1  macallan bwi_rf_workaround(struct bwi_mac *mac, uint chan)
   4228   1.1  macallan {
   4229   1.1  macallan 	struct bwi_softc *sc = mac->mac_sc;
   4230   1.1  macallan 	struct bwi_rf *rf = &mac->mac_rf;
   4231   1.1  macallan 
   4232   1.1  macallan 	if (chan == IEEE80211_CHAN_ANY) {
   4233  1.10    cegger 		aprint_error_dev(sc->sc_dev, "%s invalid channel!\n",
   4234   1.2  macallan 		    __func__);
   4235   1.1  macallan 		return;
   4236   1.1  macallan 	}
   4237   1.1  macallan 
   4238   1.1  macallan 	if (rf->rf_type != BWI_RF_T_BCM2050 || rf->rf_rev >= 6)
   4239   1.1  macallan 		return;
   4240   1.1  macallan 
   4241   1.1  macallan 	if (chan <= 10)
   4242   1.1  macallan 		CSR_WRITE_2(sc, BWI_RF_CHAN, BWI_RF_2GHZ_CHAN(chan + 4));
   4243   1.1  macallan 	else
   4244   1.1  macallan 		CSR_WRITE_2(sc, BWI_RF_CHAN, BWI_RF_2GHZ_CHAN(1));
   4245   1.1  macallan 	DELAY(1000);
   4246   1.1  macallan 	CSR_WRITE_2(sc, BWI_RF_CHAN, BWI_RF_2GHZ_CHAN(chan));
   4247   1.1  macallan }
   4248   1.1  macallan 
   4249   1.2  macallan static struct bwi_rf_lo *
   4250   1.1  macallan bwi_rf_lo_find(struct bwi_mac *mac, const struct bwi_tpctl *tpctl)
   4251   1.1  macallan {
   4252   1.1  macallan 	uint16_t rf_atten, bbp_atten;
   4253   1.1  macallan 	int remap_rf_atten;
   4254   1.1  macallan 
   4255   1.1  macallan 	remap_rf_atten = 1;
   4256   1.1  macallan 	if (tpctl == NULL) {
   4257   1.1  macallan 		bbp_atten = 2;
   4258   1.1  macallan 		rf_atten = 3;
   4259   1.1  macallan 	} else {
   4260   1.1  macallan 		if (tpctl->tp_ctrl1 == 3)
   4261   1.1  macallan 			remap_rf_atten = 0;
   4262   1.1  macallan 
   4263   1.1  macallan 		bbp_atten = tpctl->bbp_atten;
   4264   1.1  macallan 		rf_atten = tpctl->rf_atten;
   4265   1.1  macallan 
   4266   1.1  macallan 		if (bbp_atten > 6)
   4267   1.1  macallan 			bbp_atten = 6;
   4268   1.1  macallan 	}
   4269   1.1  macallan 
   4270   1.1  macallan 	if (remap_rf_atten) {
   4271   1.1  macallan #define MAP_MAX	10
   4272   1.1  macallan 		static const uint16_t map[MAP_MAX] =
   4273   1.2  macallan 		    { 11, 10, 11, 12, 13, 12, 13, 12, 13, 12 };
   4274   1.1  macallan #if 0
   4275   1.1  macallan 		KASSERT(rf_atten < MAP_MAX);
   4276   1.1  macallan 		rf_atten = map[rf_atten];
   4277   1.1  macallan #else
   4278   1.1  macallan 		if (rf_atten >= MAP_MAX) {
   4279   1.1  macallan 			rf_atten = 0;	/* XXX */
   4280   1.1  macallan 		} else {
   4281   1.1  macallan 			rf_atten = map[rf_atten];
   4282   1.1  macallan 		}
   4283   1.1  macallan #endif
   4284   1.1  macallan #undef MAP_MAX
   4285   1.1  macallan 	}
   4286   1.1  macallan 
   4287   1.1  macallan 	return (bwi_get_rf_lo(mac, rf_atten, bbp_atten));
   4288   1.1  macallan }
   4289   1.1  macallan 
   4290   1.2  macallan static void
   4291   1.1  macallan bwi_rf_lo_adjust(struct bwi_mac *mac, const struct bwi_tpctl *tpctl)
   4292   1.1  macallan {
   4293   1.1  macallan 	const struct bwi_rf_lo *lo;
   4294   1.1  macallan 
   4295   1.1  macallan 	lo = bwi_rf_lo_find(mac, tpctl);
   4296   1.1  macallan 	RF_LO_WRITE(mac, lo);
   4297   1.1  macallan }
   4298   1.1  macallan 
   4299   1.2  macallan static void
   4300   1.1  macallan bwi_rf_lo_write(struct bwi_mac *mac, const struct bwi_rf_lo *lo)
   4301   1.1  macallan {
   4302   1.1  macallan 	uint16_t val;
   4303   1.1  macallan 
   4304   1.1  macallan 	val = (uint8_t)lo->ctrl_lo;
   4305   1.1  macallan 	val |= ((uint8_t)lo->ctrl_hi) << 8;
   4306   1.1  macallan 
   4307   1.1  macallan 	PHY_WRITE(mac, BWI_PHYR_RF_LO, val);
   4308   1.1  macallan }
   4309   1.1  macallan 
   4310   1.2  macallan static int
   4311   1.1  macallan bwi_rf_gain_max_reached(struct bwi_mac *mac, int idx)
   4312   1.1  macallan {
   4313   1.1  macallan 	PHY_FILT_SETBITS(mac, 0x812, 0xf0ff, idx << 8);
   4314   1.1  macallan 	PHY_FILT_SETBITS(mac, 0x15, 0xfff, 0xa000);
   4315   1.1  macallan 	PHY_SETBITS(mac, 0x15, 0xf000);
   4316   1.1  macallan 
   4317   1.1  macallan 	DELAY(20);
   4318   1.1  macallan 
   4319   1.1  macallan 	return ((PHY_READ(mac, 0x2d) >= 0xdfc));
   4320   1.1  macallan }
   4321   1.1  macallan 
   4322   1.1  macallan /* XXX use bitmap array */
   4323   1.2  macallan static uint16_t
   4324   1.1  macallan bwi_bitswap4(uint16_t val)
   4325   1.1  macallan {
   4326   1.1  macallan 	uint16_t ret;
   4327   1.1  macallan 
   4328   1.1  macallan 	ret = (val & 0x8) >> 3;
   4329   1.1  macallan 	ret |= (val & 0x4) >> 1;
   4330   1.1  macallan 	ret |= (val & 0x2) << 1;
   4331   1.1  macallan 	ret |= (val & 0x1) << 3;
   4332   1.1  macallan 
   4333   1.1  macallan 	return (ret);
   4334   1.1  macallan }
   4335   1.1  macallan 
   4336   1.2  macallan static uint16_t
   4337   1.1  macallan bwi_phy812_value(struct bwi_mac *mac, uint16_t lpd)
   4338   1.1  macallan {
   4339   1.1  macallan 	struct bwi_softc *sc = mac->mac_sc;
   4340   1.1  macallan 	struct bwi_phy *phy = &mac->mac_phy;
   4341   1.1  macallan 	struct bwi_rf *rf = &mac->mac_rf;
   4342   1.1  macallan 	uint16_t lo_gain, ext_lna, loop;
   4343   1.1  macallan 
   4344   1.1  macallan 	if ((phy->phy_flags & BWI_PHY_F_LINKED) == 0)
   4345   1.1  macallan 		return (0);
   4346   1.1  macallan 
   4347   1.1  macallan 	lo_gain = rf->rf_lo_gain;
   4348   1.1  macallan 	if (rf->rf_rev == 8)
   4349   1.1  macallan 		lo_gain += 0x3e;
   4350   1.1  macallan 	else
   4351   1.1  macallan 		lo_gain += 0x26;
   4352   1.1  macallan 
   4353   1.1  macallan 	if (lo_gain >= 0x46) {
   4354   1.1  macallan 		lo_gain -= 0x46;
   4355   1.1  macallan 		ext_lna = 0x3000;
   4356   1.1  macallan 	} else if (lo_gain >= 0x3a) {
   4357   1.1  macallan 		lo_gain -= 0x3a;
   4358   1.1  macallan 		ext_lna = 0x1000;
   4359   1.1  macallan 	} else if (lo_gain >= 0x2e) {
   4360   1.1  macallan 		lo_gain -= 0x2e;
   4361   1.1  macallan 		ext_lna = 0x2000;
   4362   1.1  macallan 	} else {
   4363   1.1  macallan 		lo_gain -= 0x10;
   4364   1.1  macallan 		ext_lna = 0;
   4365   1.1  macallan 	}
   4366   1.1  macallan 
   4367   1.1  macallan 	for (loop = 0; loop < 16; ++loop) {
   4368   1.1  macallan 		lo_gain -= (6 * loop);
   4369   1.1  macallan 		if (lo_gain < 6)
   4370   1.1  macallan 			break;
   4371   1.1  macallan 	}
   4372   1.1  macallan 
   4373   1.1  macallan 	if (phy->phy_rev >= 7 && (sc->sc_card_flags & BWI_CARD_F_EXT_LNA)) {
   4374   1.1  macallan 		if (ext_lna)
   4375   1.1  macallan 			ext_lna |= 0x8000;
   4376   1.1  macallan 		ext_lna |= (loop << 8);
   4377   1.1  macallan 		switch (lpd) {
   4378   1.1  macallan 		case 0x011:
   4379   1.1  macallan 			return (0x8f92);
   4380   1.1  macallan 		case 0x001:
   4381   1.2  macallan 			return (0x8092 | ext_lna);
   4382   1.1  macallan 		case 0x101:
   4383   1.2  macallan 			return (0x2092 | ext_lna);
   4384   1.1  macallan 		case 0x100:
   4385   1.2  macallan 			return (0x2093 | ext_lna);
   4386   1.1  macallan 		default:
   4387   1.1  macallan 			panic("unsupported lpd\n");
   4388   1.1  macallan 		}
   4389   1.1  macallan 	} else {
   4390   1.1  macallan 		ext_lna |= (loop << 8);
   4391   1.1  macallan 		switch (lpd) {
   4392   1.1  macallan 		case 0x011:
   4393   1.1  macallan 			return (0xf92);
   4394   1.1  macallan 		case 0x001:
   4395   1.1  macallan 		case 0x101:
   4396   1.2  macallan 			return (0x92 | ext_lna);
   4397   1.1  macallan 		case 0x100:
   4398   1.2  macallan 			return (0x93 | ext_lna);
   4399   1.1  macallan 		default:
   4400   1.1  macallan 			panic("unsupported lpd\n");
   4401   1.1  macallan 		}
   4402   1.1  macallan 	}
   4403   1.1  macallan 
   4404   1.1  macallan 	panic("never reached\n");
   4405   1.1  macallan 	return (0);
   4406   1.1  macallan }
   4407   1.1  macallan 
   4408   1.2  macallan static void
   4409   1.1  macallan bwi_rf_init_bcm2050(struct bwi_mac *mac)
   4410   1.1  macallan {
   4411   1.1  macallan #define SAVE_RF_MAX		3
   4412   1.1  macallan #define SAVE_PHY_COMM_MAX	4
   4413   1.1  macallan #define SAVE_PHY_11G_MAX	6
   4414   1.2  macallan 	static const uint16_t save_rf_regs[SAVE_RF_MAX] =
   4415   1.2  macallan 	    { 0x0043, 0x0051, 0x0052 };
   4416   1.2  macallan 	static const uint16_t save_phy_regs_comm[SAVE_PHY_COMM_MAX] =
   4417   1.2  macallan 	    { 0x0015, 0x005a, 0x0059, 0x0058 };
   4418   1.2  macallan 	static const uint16_t save_phy_regs_11g[SAVE_PHY_11G_MAX] =
   4419   1.2  macallan 	    { 0x0811, 0x0812, 0x0814, 0x0815, 0x0429, 0x0802 };
   4420   1.2  macallan 
   4421   1.1  macallan 	uint16_t save_rf[SAVE_RF_MAX];
   4422   1.1  macallan 	uint16_t save_phy_comm[SAVE_PHY_COMM_MAX];
   4423   1.1  macallan 	uint16_t save_phy_11g[SAVE_PHY_11G_MAX];
   4424   1.1  macallan 	uint16_t phyr_35, phyr_30 = 0, rfr_78, phyr_80f = 0, phyr_810 = 0;
   4425   1.1  macallan 	uint16_t bphy_ctrl = 0, bbp_atten, rf_chan_ex;
   4426   1.1  macallan 	uint16_t phy812_val;
   4427   1.1  macallan 	uint16_t calib;
   4428   1.1  macallan 	uint32_t test_lim, test;
   4429   1.1  macallan 	struct bwi_softc *sc = mac->mac_sc;
   4430   1.1  macallan 	struct bwi_phy *phy = &mac->mac_phy;
   4431   1.1  macallan 	struct bwi_rf *rf = &mac->mac_rf;
   4432   1.1  macallan 	int i;
   4433   1.1  macallan 
   4434   1.1  macallan 	/*
   4435   1.1  macallan 	 * Save registers for later restoring
   4436   1.1  macallan 	 */
   4437   1.1  macallan 	for (i = 0; i < SAVE_RF_MAX; ++i)
   4438   1.1  macallan 		save_rf[i] = RF_READ(mac, save_rf_regs[i]);
   4439   1.1  macallan 	for (i = 0; i < SAVE_PHY_COMM_MAX; ++i)
   4440   1.1  macallan 		save_phy_comm[i] = PHY_READ(mac, save_phy_regs_comm[i]);
   4441   1.1  macallan 
   4442   1.1  macallan 	if (phy->phy_mode == IEEE80211_MODE_11B) {
   4443   1.1  macallan 		phyr_30 = PHY_READ(mac, 0x30);
   4444   1.1  macallan 		bphy_ctrl = CSR_READ_2(sc, BWI_BPHY_CTRL);
   4445   1.1  macallan 
   4446   1.1  macallan 		PHY_WRITE(mac, 0x30, 0xff);
   4447   1.1  macallan 		CSR_WRITE_2(sc, BWI_BPHY_CTRL, 0x3f3f);
   4448   1.1  macallan 	} else if ((phy->phy_flags & BWI_PHY_F_LINKED) || phy->phy_rev >= 2) {
   4449   1.1  macallan 		for (i = 0; i < SAVE_PHY_11G_MAX; ++i) {
   4450   1.2  macallan 			save_phy_11g[i] = PHY_READ(mac, save_phy_regs_11g[i]);
   4451   1.1  macallan 		}
   4452   1.1  macallan 
   4453   1.1  macallan 		PHY_SETBITS(mac, 0x814, 0x3);
   4454   1.1  macallan 		PHY_CLRBITS(mac, 0x815, 0x3);
   4455   1.1  macallan 		PHY_CLRBITS(mac, 0x429, 0x8000);
   4456   1.1  macallan 		PHY_CLRBITS(mac, 0x802, 0x3);
   4457   1.1  macallan 
   4458   1.1  macallan 		phyr_80f = PHY_READ(mac, 0x80f);
   4459   1.1  macallan 		phyr_810 = PHY_READ(mac, 0x810);
   4460   1.1  macallan 
   4461   1.1  macallan 		if (phy->phy_rev >= 3)
   4462   1.1  macallan 			PHY_WRITE(mac, 0x80f, 0xc020);
   4463   1.1  macallan 		else
   4464   1.1  macallan 			PHY_WRITE(mac, 0x80f, 0x8020);
   4465   1.1  macallan 		PHY_WRITE(mac, 0x810, 0);
   4466   1.1  macallan 
   4467   1.1  macallan 		phy812_val = bwi_phy812_value(mac, 0x011);
   4468   1.1  macallan 		PHY_WRITE(mac, 0x812, phy812_val);
   4469   1.1  macallan 		if (phy->phy_rev < 7 ||
   4470   1.1  macallan 		    (sc->sc_card_flags & BWI_CARD_F_EXT_LNA) == 0)
   4471   1.1  macallan 			PHY_WRITE(mac, 0x811, 0x1b3);
   4472   1.1  macallan 		else
   4473   1.1  macallan 			PHY_WRITE(mac, 0x811, 0x9b3);
   4474   1.1  macallan 	}
   4475   1.1  macallan 	CSR_SETBITS_2(sc, BWI_RF_ANTDIV, 0x8000);
   4476   1.1  macallan 
   4477   1.1  macallan 	phyr_35 = PHY_READ(mac, 0x35);
   4478   1.1  macallan 	PHY_CLRBITS(mac, 0x35, 0x80);
   4479   1.1  macallan 
   4480   1.1  macallan 	bbp_atten = CSR_READ_2(sc, BWI_BBP_ATTEN);
   4481   1.1  macallan 	rf_chan_ex = CSR_READ_2(sc, BWI_RF_CHAN_EX);
   4482   1.1  macallan 
   4483   1.1  macallan 	if (phy->phy_version == 0) {
   4484   1.1  macallan 		CSR_WRITE_2(sc, BWI_BBP_ATTEN, 0x122);
   4485   1.1  macallan 	} else {
   4486   1.1  macallan 		if (phy->phy_version >= 2)
   4487   1.1  macallan 			PHY_FILT_SETBITS(mac, 0x3, 0xffbf, 0x40);
   4488   1.1  macallan 		CSR_SETBITS_2(sc, BWI_RF_CHAN_EX, 0x2000);
   4489   1.1  macallan 	}
   4490   1.1  macallan 
   4491   1.1  macallan 	calib = bwi_rf_calibval(mac);
   4492   1.1  macallan 
   4493   1.1  macallan 	if (phy->phy_mode == IEEE80211_MODE_11B)
   4494   1.1  macallan 		RF_WRITE(mac, 0x78, 0x26);
   4495   1.1  macallan 
   4496   1.1  macallan 	if ((phy->phy_flags & BWI_PHY_F_LINKED) || phy->phy_rev >= 2) {
   4497   1.1  macallan 		phy812_val = bwi_phy812_value(mac, 0x011);
   4498   1.1  macallan 		PHY_WRITE(mac, 0x812, phy812_val);
   4499   1.1  macallan 	}
   4500   1.1  macallan 
   4501   1.1  macallan 	PHY_WRITE(mac, 0x15, 0xbfaf);
   4502   1.1  macallan 	PHY_WRITE(mac, 0x2b, 0x1403);
   4503   1.1  macallan 
   4504   1.1  macallan 	if ((phy->phy_flags & BWI_PHY_F_LINKED) || phy->phy_rev >= 2) {
   4505   1.1  macallan 		phy812_val = bwi_phy812_value(mac, 0x001);
   4506   1.1  macallan 		PHY_WRITE(mac, 0x812, phy812_val);
   4507   1.1  macallan 	}
   4508   1.1  macallan 
   4509   1.1  macallan 	PHY_WRITE(mac, 0x15, 0xbfa0);
   4510   1.1  macallan 
   4511   1.1  macallan 	RF_SETBITS(mac, 0x51, 0x4);
   4512   1.1  macallan 	if (rf->rf_rev == 8)
   4513   1.1  macallan 		RF_WRITE(mac, 0x43, 0x1f);
   4514   1.1  macallan 	else {
   4515   1.1  macallan 		RF_WRITE(mac, 0x52, 0);
   4516   1.1  macallan 		RF_FILT_SETBITS(mac, 0x43, 0xfff0, 0x9);
   4517   1.1  macallan 	}
   4518   1.1  macallan 
   4519   1.1  macallan 	test_lim = 0;
   4520   1.1  macallan 	PHY_WRITE(mac, 0x58, 0);
   4521   1.1  macallan 	for (i = 0; i < 16; ++i) {
   4522   1.1  macallan 		PHY_WRITE(mac, 0x5a, 0x480);
   4523   1.1  macallan 		PHY_WRITE(mac, 0x59, 0xc810);
   4524   1.1  macallan 
   4525   1.1  macallan 		PHY_WRITE(mac, 0x58, 0xd);
   4526   1.1  macallan 		if ((phy->phy_flags & BWI_PHY_F_LINKED) || phy->phy_rev >= 2) {
   4527   1.1  macallan 			phy812_val = bwi_phy812_value(mac, 0x101);
   4528   1.1  macallan 			PHY_WRITE(mac, 0x812, phy812_val);
   4529   1.1  macallan 		}
   4530   1.1  macallan 		PHY_WRITE(mac, 0x15, 0xafb0);
   4531   1.1  macallan 		DELAY(10);
   4532   1.1  macallan 
   4533   1.1  macallan 		if ((phy->phy_flags & BWI_PHY_F_LINKED) || phy->phy_rev >= 2) {
   4534   1.1  macallan 			phy812_val = bwi_phy812_value(mac, 0x101);
   4535   1.1  macallan 			PHY_WRITE(mac, 0x812, phy812_val);
   4536   1.1  macallan 		}
   4537   1.1  macallan 		PHY_WRITE(mac, 0x15, 0xefb0);
   4538   1.1  macallan 		DELAY(10);
   4539   1.1  macallan 
   4540   1.1  macallan 		if ((phy->phy_flags & BWI_PHY_F_LINKED) || phy->phy_rev >= 2) {
   4541   1.1  macallan 			phy812_val = bwi_phy812_value(mac, 0x100);
   4542   1.1  macallan 			PHY_WRITE(mac, 0x812, phy812_val);
   4543   1.1  macallan 		}
   4544   1.1  macallan 		PHY_WRITE(mac, 0x15, 0xfff0);
   4545   1.1  macallan 		DELAY(20);
   4546   1.1  macallan 
   4547   1.1  macallan 		test_lim += PHY_READ(mac, 0x2d);
   4548   1.1  macallan 
   4549   1.1  macallan 		PHY_WRITE(mac, 0x58, 0);
   4550   1.1  macallan 		if ((phy->phy_flags & BWI_PHY_F_LINKED) || phy->phy_rev >= 2) {
   4551   1.1  macallan 			phy812_val = bwi_phy812_value(mac, 0x101);
   4552   1.1  macallan 			PHY_WRITE(mac, 0x812, phy812_val);
   4553   1.1  macallan 		}
   4554   1.1  macallan 		PHY_WRITE(mac, 0x15, 0xafb0);
   4555   1.1  macallan 	}
   4556   1.1  macallan 	++test_lim;
   4557   1.1  macallan 	test_lim >>= 9;
   4558   1.1  macallan 
   4559   1.1  macallan 	DELAY(10);
   4560   1.1  macallan 
   4561   1.1  macallan 	test = 0;
   4562   1.1  macallan 	PHY_WRITE(mac, 0x58, 0);
   4563   1.1  macallan 	for (i = 0; i < 16; ++i) {
   4564   1.1  macallan 		int j;
   4565   1.1  macallan 
   4566   1.1  macallan 		rfr_78 = (bwi_bitswap4(i) << 1) | 0x20;
   4567   1.1  macallan 		RF_WRITE(mac, 0x78, rfr_78);
   4568   1.1  macallan 		DELAY(10);
   4569   1.1  macallan 
   4570   1.1  macallan 		/* NB: This block is slight different than the above one */
   4571   1.1  macallan 		for (j = 0; j < 16; ++j) {
   4572   1.1  macallan 			PHY_WRITE(mac, 0x5a, 0xd80);
   4573   1.1  macallan 			PHY_WRITE(mac, 0x59, 0xc810);
   4574   1.1  macallan 
   4575   1.1  macallan 			PHY_WRITE(mac, 0x58, 0xd);
   4576   1.1  macallan 			if ((phy->phy_flags & BWI_PHY_F_LINKED) ||
   4577   1.1  macallan 			    phy->phy_rev >= 2) {
   4578   1.1  macallan 				phy812_val = bwi_phy812_value(mac, 0x101);
   4579   1.1  macallan 				PHY_WRITE(mac, 0x812, phy812_val);
   4580   1.1  macallan 			}
   4581   1.1  macallan 			PHY_WRITE(mac, 0x15, 0xafb0);
   4582   1.1  macallan 			DELAY(10);
   4583   1.1  macallan 
   4584   1.1  macallan 			if ((phy->phy_flags & BWI_PHY_F_LINKED) ||
   4585   1.1  macallan 			    phy->phy_rev >= 2) {
   4586   1.1  macallan 				phy812_val = bwi_phy812_value(mac, 0x101);
   4587   1.1  macallan 				PHY_WRITE(mac, 0x812, phy812_val);
   4588   1.1  macallan 			}
   4589   1.1  macallan 			PHY_WRITE(mac, 0x15, 0xefb0);
   4590   1.1  macallan 			DELAY(10);
   4591   1.1  macallan 
   4592   1.1  macallan 			if ((phy->phy_flags & BWI_PHY_F_LINKED) ||
   4593   1.1  macallan 			    phy->phy_rev >= 2) {
   4594   1.1  macallan 				phy812_val = bwi_phy812_value(mac, 0x100);
   4595   1.1  macallan 				PHY_WRITE(mac, 0x812, phy812_val);
   4596   1.1  macallan 			}
   4597   1.1  macallan 			PHY_WRITE(mac, 0x15, 0xfff0);
   4598   1.1  macallan 			DELAY(10);
   4599   1.1  macallan 
   4600   1.1  macallan 			test += PHY_READ(mac, 0x2d);
   4601   1.1  macallan 
   4602   1.1  macallan 			PHY_WRITE(mac, 0x58, 0);
   4603   1.1  macallan 			if ((phy->phy_flags & BWI_PHY_F_LINKED) ||
   4604   1.1  macallan 			    phy->phy_rev >= 2) {
   4605   1.1  macallan 				phy812_val = bwi_phy812_value(mac, 0x101);
   4606   1.1  macallan 				PHY_WRITE(mac, 0x812, phy812_val);
   4607   1.1  macallan 			}
   4608   1.1  macallan 			PHY_WRITE(mac, 0x15, 0xafb0);
   4609   1.1  macallan 		}
   4610   1.1  macallan 
   4611   1.1  macallan 		++test;
   4612   1.1  macallan 		test >>= 8;
   4613   1.1  macallan 
   4614   1.1  macallan 		if (test > test_lim)
   4615   1.1  macallan 			break;
   4616   1.1  macallan 	}
   4617   1.1  macallan 	if (i > 15)
   4618   1.1  macallan 		rf->rf_calib = rfr_78;
   4619   1.1  macallan 	else
   4620   1.1  macallan 		rf->rf_calib = calib;
   4621   1.1  macallan 	if (rf->rf_calib != 0xffff) {
   4622   1.2  macallan 		DPRINTF(sc, BWI_DBG_RF | BWI_DBG_INIT,
   4623   1.2  macallan 		    "RF calibration value: 0x%04x\n", rf->rf_calib);
   4624   1.1  macallan 		rf->rf_flags |= BWI_RF_F_INITED;
   4625   1.1  macallan 	}
   4626   1.1  macallan 
   4627   1.1  macallan 	/*
   4628   1.1  macallan 	 * Restore trashes registers
   4629   1.1  macallan 	 */
   4630   1.1  macallan 	PHY_WRITE(mac, save_phy_regs_comm[0], save_phy_comm[0]);
   4631   1.1  macallan 
   4632   1.1  macallan 	for (i = 0; i < SAVE_RF_MAX; ++i) {
   4633   1.1  macallan 		int pos = (i + 1) % SAVE_RF_MAX;
   4634   1.1  macallan 
   4635   1.1  macallan 		RF_WRITE(mac, save_rf_regs[pos], save_rf[pos]);
   4636   1.1  macallan 	}
   4637   1.1  macallan 	for (i = 1; i < SAVE_PHY_COMM_MAX; ++i)
   4638   1.1  macallan 		PHY_WRITE(mac, save_phy_regs_comm[i], save_phy_comm[i]);
   4639   1.1  macallan 
   4640   1.1  macallan 	CSR_WRITE_2(sc, BWI_BBP_ATTEN, bbp_atten);
   4641   1.1  macallan 	if (phy->phy_version != 0)
   4642   1.1  macallan 		CSR_WRITE_2(sc, BWI_RF_CHAN_EX, rf_chan_ex);
   4643   1.1  macallan 
   4644   1.1  macallan 	PHY_WRITE(mac, 0x35, phyr_35);
   4645   1.1  macallan 	bwi_rf_workaround(mac, rf->rf_curchan);
   4646   1.1  macallan 
   4647   1.1  macallan 	if (phy->phy_mode == IEEE80211_MODE_11B) {
   4648   1.1  macallan 		PHY_WRITE(mac, 0x30, phyr_30);
   4649   1.1  macallan 		CSR_WRITE_2(sc, BWI_BPHY_CTRL, bphy_ctrl);
   4650   1.1  macallan 	} else if ((phy->phy_flags & BWI_PHY_F_LINKED) || phy->phy_rev >= 2) {
   4651   1.1  macallan 		/* XXX Spec only says when PHY is linked (gmode) */
   4652   1.1  macallan 		CSR_CLRBITS_2(sc, BWI_RF_ANTDIV, 0x8000);
   4653   1.1  macallan 
   4654   1.1  macallan 		for (i = 0; i < SAVE_PHY_11G_MAX; ++i) {
   4655   1.1  macallan 			PHY_WRITE(mac, save_phy_regs_11g[i],
   4656   1.2  macallan 			    save_phy_11g[i]);
   4657   1.1  macallan 		}
   4658   1.1  macallan 
   4659   1.1  macallan 		PHY_WRITE(mac, 0x80f, phyr_80f);
   4660   1.1  macallan 		PHY_WRITE(mac, 0x810, phyr_810);
   4661   1.1  macallan 	}
   4662   1.1  macallan 
   4663   1.1  macallan #undef SAVE_PHY_11G_MAX
   4664   1.1  macallan #undef SAVE_PHY_COMM_MAX
   4665   1.1  macallan #undef SAVE_RF_MAX
   4666   1.1  macallan }
   4667   1.1  macallan 
   4668   1.2  macallan static uint16_t
   4669   1.1  macallan bwi_rf_calibval(struct bwi_mac *mac)
   4670   1.1  macallan {
   4671   1.1  macallan 	/* http://bcm-specs.sipsolutions.net/RCCTable */
   4672   1.1  macallan 	static const uint16_t rf_calibvals[] = {
   4673   1.2  macallan 	    0x2, 0x3, 0x1, 0xf, 0x6, 0x7, 0x5, 0xf,
   4674   1.2  macallan 	    0xa, 0xb, 0x9, 0xf, 0xe, 0xf, 0xd, 0xf
   4675   1.1  macallan 	};
   4676   1.1  macallan 
   4677   1.2  macallan 	uint16_t val, calib;
   4678   1.2  macallan 	int idx;
   4679   1.2  macallan 
   4680   1.1  macallan 	val = RF_READ(mac, BWI_RFR_BBP_ATTEN);
   4681   1.1  macallan 	idx = __SHIFTOUT(val, BWI_RFR_BBP_ATTEN_CALIB_IDX);
   4682   1.1  macallan 	KASSERT(idx < (int)(sizeof(rf_calibvals) / sizeof(rf_calibvals[0])));
   4683   1.1  macallan 
   4684   1.1  macallan 	calib = rf_calibvals[idx] << 1;
   4685   1.1  macallan 	if (val & BWI_RFR_BBP_ATTEN_CALIB_BIT)
   4686   1.1  macallan 		calib |= 0x1;
   4687   1.1  macallan 	calib |= 0x20;
   4688   1.1  macallan 
   4689   1.1  macallan 	return (calib);
   4690   1.1  macallan }
   4691   1.1  macallan 
   4692   1.2  macallan static int32_t
   4693   1.1  macallan _bwi_adjust_devide(int32_t num, int32_t den)
   4694   1.1  macallan {
   4695   1.1  macallan 	if (num < 0)
   4696   1.2  macallan 		return (num / den);
   4697   1.1  macallan 	else
   4698   1.1  macallan 		return ((num + den / 2) / den);
   4699   1.1  macallan }
   4700   1.1  macallan 
   4701   1.1  macallan /*
   4702   1.1  macallan  * http://bcm-specs.sipsolutions.net/TSSI_to_DBM_Table
   4703   1.1  macallan  * "calculating table entries"
   4704   1.1  macallan  */
   4705   1.2  macallan static int
   4706   1.1  macallan bwi_rf_calc_txpower(int8_t *txpwr, uint8_t idx, const int16_t pa_params[])
   4707   1.1  macallan {
   4708   1.1  macallan 	int32_t m1, m2, f, dbm;
   4709   1.1  macallan 	int i;
   4710   1.1  macallan 
   4711   1.1  macallan 	m1 = _bwi_adjust_devide(16 * pa_params[0] + idx * pa_params[1], 32);
   4712   1.1  macallan 	m2 = imax(_bwi_adjust_devide(32768 + idx * pa_params[2], 256), 1);
   4713   1.1  macallan 
   4714   1.1  macallan #define ITER_MAX	16
   4715   1.1  macallan 	f = 256;
   4716   1.1  macallan 	for (i = 0; i < ITER_MAX; ++i) {
   4717   1.1  macallan 		int32_t q, d;
   4718   1.1  macallan 
   4719   1.1  macallan 		q = _bwi_adjust_devide(
   4720   1.1  macallan 		    f * 4096 - _bwi_adjust_devide(m2 * f, 16) * f, 2048);
   4721   1.1  macallan 		d = abs(q - f);
   4722   1.1  macallan 		f = q;
   4723   1.1  macallan 
   4724   1.1  macallan 		if (d < 2)
   4725   1.1  macallan 			break;
   4726   1.1  macallan 	}
   4727   1.1  macallan 	if (i == ITER_MAX)
   4728   1.1  macallan 		return (EINVAL);
   4729   1.1  macallan #undef ITER_MAX
   4730   1.1  macallan 
   4731   1.1  macallan 	dbm = _bwi_adjust_devide(m1 * f, 8192);
   4732   1.1  macallan 	if (dbm < -127)
   4733   1.1  macallan 		dbm = -127;
   4734   1.1  macallan 	else if (dbm > 128)
   4735   1.1  macallan 		dbm = 128;
   4736   1.1  macallan 
   4737   1.1  macallan 	*txpwr = dbm;
   4738   1.1  macallan 
   4739   1.1  macallan 	return (0);
   4740   1.1  macallan }
   4741   1.1  macallan 
   4742   1.2  macallan static int
   4743   1.1  macallan bwi_rf_map_txpower(struct bwi_mac *mac)
   4744   1.1  macallan {
   4745   1.1  macallan 	struct bwi_softc *sc = mac->mac_sc;
   4746   1.1  macallan 	struct bwi_rf *rf = &mac->mac_rf;
   4747   1.1  macallan 	struct bwi_phy *phy = &mac->mac_phy;
   4748   1.1  macallan 	uint16_t sprom_ofs, val, mask;
   4749   1.1  macallan 	int16_t pa_params[3];
   4750   1.1  macallan 	int error = 0, i, ant_gain, reg_txpower_max;
   4751   1.2  macallan #ifdef BWI_DEBUG
   4752   1.2  macallan 	int debug = sc->sc_debug &
   4753   1.2  macallan 	    (BWI_DBG_RF | BWI_DBG_TXPOWER | BWI_DBG_ATTACH);
   4754   1.2  macallan #endif
   4755   1.1  macallan 
   4756   1.1  macallan 	/*
   4757   1.1  macallan 	 * Find out max TX power
   4758   1.1  macallan 	 */
   4759   1.1  macallan 	val = bwi_read_sprom(sc, BWI_SPROM_MAX_TXPWR);
   4760   1.1  macallan 	if (phy->phy_mode == IEEE80211_MODE_11A) {
   4761   1.1  macallan 		rf->rf_txpower_max = __SHIFTOUT(val,
   4762   1.1  macallan 		    BWI_SPROM_MAX_TXPWR_MASK_11A);
   4763   1.1  macallan 	} else {
   4764   1.1  macallan 		rf->rf_txpower_max = __SHIFTOUT(val,
   4765   1.1  macallan 		    BWI_SPROM_MAX_TXPWR_MASK_11BG);
   4766   1.1  macallan 
   4767   1.1  macallan 		if ((sc->sc_card_flags & BWI_CARD_F_PA_GPIO9) &&
   4768   1.1  macallan 		    phy->phy_mode == IEEE80211_MODE_11G)
   4769   1.1  macallan 			rf->rf_txpower_max -= 3;
   4770   1.1  macallan 	}
   4771   1.1  macallan 	if (rf->rf_txpower_max <= 0) {
   4772  1.10    cegger 		aprint_error_dev(sc->sc_dev,
   4773   1.2  macallan 		    "invalid max txpower in sprom\n");
   4774   1.1  macallan 		rf->rf_txpower_max = 74;
   4775   1.1  macallan 	}
   4776   1.2  macallan 	DPRINTF(sc, BWI_DBG_RF | BWI_DBG_TXPOWER | BWI_DBG_ATTACH,
   4777   1.2  macallan 	    "max txpower from sprom: %d dBm\n", rf->rf_txpower_max);
   4778   1.1  macallan 
   4779   1.1  macallan 	/*
   4780   1.1  macallan 	 * Find out region/domain max TX power, which is adjusted
   4781   1.1  macallan 	 * by antenna gain and 1.5 dBm fluctuation as mentioned
   4782   1.1  macallan 	 * in v3 spec.
   4783   1.1  macallan 	 */
   4784   1.1  macallan 	val = bwi_read_sprom(sc, BWI_SPROM_ANT_GAIN);
   4785   1.1  macallan 	if (phy->phy_mode == IEEE80211_MODE_11A)
   4786   1.1  macallan 		ant_gain = __SHIFTOUT(val, BWI_SPROM_ANT_GAIN_MASK_11A);
   4787   1.1  macallan 	else
   4788   1.1  macallan 		ant_gain = __SHIFTOUT(val, BWI_SPROM_ANT_GAIN_MASK_11BG);
   4789   1.1  macallan 	if (ant_gain == 0xff) {
   4790   1.1  macallan 		/* XXX why this always invalid? */
   4791  1.10    cegger 		aprint_error_dev(sc->sc_dev,
   4792   1.2  macallan 		    "invalid antenna gain in sprom\n");
   4793   1.1  macallan 		ant_gain = 2;
   4794   1.1  macallan 	}
   4795   1.1  macallan 	ant_gain *= 4;
   4796   1.2  macallan 	DPRINTF(sc, BWI_DBG_RF | BWI_DBG_TXPOWER | BWI_DBG_ATTACH,
   4797   1.2  macallan 	    "ant gain %d dBm\n", ant_gain);
   4798   1.1  macallan 
   4799   1.1  macallan 	reg_txpower_max = 90 - ant_gain - 6;	/* XXX magic number */
   4800   1.2  macallan 	DPRINTF(sc, BWI_DBG_RF | BWI_DBG_TXPOWER | BWI_DBG_ATTACH,
   4801   1.2  macallan 	    "region/domain max txpower %d dBm\n", reg_txpower_max);
   4802   1.1  macallan 
   4803   1.1  macallan 	/*
   4804   1.1  macallan 	 * Force max TX power within region/domain TX power limit
   4805   1.1  macallan 	 */
   4806   1.1  macallan 	if (rf->rf_txpower_max > reg_txpower_max)
   4807   1.1  macallan 		rf->rf_txpower_max = reg_txpower_max;
   4808   1.2  macallan 	DPRINTF(sc, BWI_DBG_RF | BWI_DBG_TXPOWER | BWI_DBG_ATTACH,
   4809   1.2  macallan 	    "max txpower %d dBm\n", rf->rf_txpower_max);
   4810   1.1  macallan 
   4811   1.1  macallan 	/*
   4812   1.1  macallan 	 * Create TSSI to TX power mapping
   4813   1.1  macallan 	 */
   4814   1.1  macallan 
   4815   1.1  macallan 	if (sc->sc_bbp_id == BWI_BBPID_BCM4301 &&
   4816   1.1  macallan 	    rf->rf_type != BWI_RF_T_BCM2050) {
   4817   1.1  macallan 		rf->rf_idle_tssi0 = BWI_DEFAULT_IDLE_TSSI;
   4818   1.8   tsutsui 		memcpy(rf->rf_txpower_map0, bwi_txpower_map_11b,
   4819   1.1  macallan 		      sizeof(rf->rf_txpower_map0));
   4820   1.1  macallan 		goto back;
   4821   1.1  macallan 	}
   4822   1.1  macallan 
   4823   1.1  macallan #define IS_VALID_PA_PARAM(p)	((p) != 0 && (p) != -1)
   4824   1.1  macallan 	/*
   4825   1.1  macallan 	 * Extract PA parameters
   4826   1.1  macallan 	 */
   4827   1.1  macallan 	if (phy->phy_mode == IEEE80211_MODE_11A)
   4828   1.1  macallan 		sprom_ofs = BWI_SPROM_PA_PARAM_11A;
   4829   1.1  macallan 	else
   4830   1.1  macallan 		sprom_ofs = BWI_SPROM_PA_PARAM_11BG;
   4831  1.11    cegger 	for (i = 0; i < __arraycount(pa_params); ++i)
   4832   1.1  macallan 		pa_params[i] = (int16_t)bwi_read_sprom(sc, sprom_ofs + (i * 2));
   4833   1.1  macallan 
   4834  1.11    cegger 	for (i = 0; i < __arraycount(pa_params); ++i) {
   4835   1.1  macallan 		/*
   4836   1.1  macallan 		 * If one of the PA parameters from SPROM is not valid,
   4837   1.1  macallan 		 * fall back to the default values, if there are any.
   4838   1.1  macallan 		 */
   4839   1.1  macallan 		if (!IS_VALID_PA_PARAM(pa_params[i])) {
   4840   1.1  macallan 			const int8_t *txpower_map;
   4841   1.1  macallan 
   4842   1.1  macallan 			if (phy->phy_mode == IEEE80211_MODE_11A) {
   4843  1.10    cegger 				aprint_error_dev(sc->sc_dev,
   4844   1.2  macallan 				    "no tssi2dbm table for 11a PHY\n");
   4845   1.1  macallan 				return (ENXIO);
   4846   1.1  macallan 			}
   4847   1.1  macallan 
   4848   1.1  macallan 			if (phy->phy_mode == IEEE80211_MODE_11G) {
   4849   1.2  macallan 				DPRINTF(sc,
   4850   1.2  macallan 				    BWI_DBG_RF | BWI_DBG_TXPOWER |
   4851   1.2  macallan 					BWI_DBG_ATTACH,
   4852   1.2  macallan 				    "use default 11g TSSI map\n");
   4853   1.1  macallan 				txpower_map = bwi_txpower_map_11g;
   4854   1.1  macallan 			} else {
   4855   1.2  macallan 				DPRINTF(sc,
   4856   1.2  macallan 				    BWI_DBG_RF | BWI_DBG_TXPOWER |
   4857   1.2  macallan 					BWI_DBG_ATTACH,
   4858   1.2  macallan 				    "use default 11b TSSI map\n");
   4859   1.1  macallan 				txpower_map = bwi_txpower_map_11b;
   4860   1.1  macallan 			}
   4861   1.1  macallan 
   4862   1.1  macallan 			rf->rf_idle_tssi0 = BWI_DEFAULT_IDLE_TSSI;
   4863   1.8   tsutsui 			memcpy(rf->rf_txpower_map0, txpower_map,
   4864   1.1  macallan 			      sizeof(rf->rf_txpower_map0));
   4865   1.1  macallan 			goto back;
   4866   1.1  macallan 		}
   4867   1.1  macallan 	}
   4868   1.1  macallan 
   4869   1.1  macallan 	/*
   4870   1.1  macallan 	 * All of the PA parameters from SPROM are valid.
   4871   1.1  macallan 	 */
   4872   1.1  macallan 
   4873   1.1  macallan 	/*
   4874   1.1  macallan 	 * Extract idle TSSI from SPROM.
   4875   1.1  macallan 	 */
   4876   1.1  macallan 	val = bwi_read_sprom(sc, BWI_SPROM_IDLE_TSSI);
   4877   1.2  macallan 	DPRINTF(sc, BWI_DBG_RF | BWI_DBG_TXPOWER | BWI_DBG_ATTACH,
   4878   1.2  macallan 	    "sprom idle tssi: 0x%04x\n", val);
   4879   1.1  macallan 
   4880   1.1  macallan 	if (phy->phy_mode == IEEE80211_MODE_11A)
   4881   1.1  macallan 		mask = BWI_SPROM_IDLE_TSSI_MASK_11A;
   4882   1.1  macallan 	else
   4883   1.1  macallan 		mask = BWI_SPROM_IDLE_TSSI_MASK_11BG;
   4884   1.1  macallan 
   4885   1.1  macallan 	rf->rf_idle_tssi0 = (int)__SHIFTOUT(val, mask);
   4886   1.1  macallan 	if (!IS_VALID_PA_PARAM(rf->rf_idle_tssi0))
   4887   1.1  macallan 		rf->rf_idle_tssi0 = 62;
   4888   1.1  macallan 
   4889   1.1  macallan #undef IS_VALID_PA_PARAM
   4890   1.1  macallan 
   4891   1.1  macallan 	/*
   4892   1.1  macallan 	 * Calculate TX power map, which is indexed by TSSI
   4893   1.1  macallan 	 */
   4894   1.2  macallan 	DPRINTF(sc, BWI_DBG_RF | BWI_DBG_TXPOWER | BWI_DBG_ATTACH,
   4895   1.2  macallan 	    "TSSI-TX power map:\n");
   4896   1.1  macallan 	for (i = 0; i < BWI_TSSI_MAX; ++i) {
   4897   1.1  macallan 		error = bwi_rf_calc_txpower(&rf->rf_txpower_map0[i], i,
   4898   1.1  macallan 					    pa_params);
   4899   1.1  macallan 		if (error) {
   4900  1.10    cegger 			aprint_error_dev(sc->sc_dev,
   4901   1.2  macallan 			    "bwi_rf_calc_txpower failed\n");
   4902   1.1  macallan 			break;
   4903   1.1  macallan 		}
   4904   1.2  macallan #ifdef BWI_DEBUG
   4905   1.2  macallan 		if (debug) {
   4906   1.2  macallan 			if (i % 8 == 0) {
   4907   1.2  macallan 				if (i != 0)
   4908   1.2  macallan 					aprint_debug("\n");
   4909  1.10    cegger 				aprint_debug_dev(sc->sc_dev, "");
   4910   1.2  macallan 			}
   4911   1.2  macallan 			aprint_debug(" %d", rf->rf_txpower_map0[i]);
   4912   1.2  macallan 		}
   4913   1.2  macallan #endif
   4914   1.1  macallan 	}
   4915   1.2  macallan #ifdef BWI_DEBUG
   4916   1.2  macallan 	if (debug)
   4917   1.2  macallan 		aprint_debug("\n");
   4918   1.2  macallan #endif
   4919   1.1  macallan back:
   4920   1.2  macallan 	DPRINTF(sc, BWI_DBG_RF | BWI_DBG_TXPOWER | BWI_DBG_ATTACH,
   4921   1.2  macallan 	    "idle tssi0: %d\n", rf->rf_idle_tssi0);
   4922   1.1  macallan 
   4923   1.1  macallan 	return (error);
   4924   1.1  macallan }
   4925   1.1  macallan 
   4926   1.2  macallan static void
   4927   1.1  macallan bwi_rf_lo_update_11g(struct bwi_mac *mac)
   4928   1.1  macallan {
   4929   1.1  macallan 	struct bwi_softc *sc = mac->mac_sc;
   4930   1.2  macallan 	struct ifnet *ifp = &sc->sc_if;
   4931   1.1  macallan 	struct bwi_rf *rf = &mac->mac_rf;
   4932   1.1  macallan 	struct bwi_phy *phy = &mac->mac_phy;
   4933   1.1  macallan 	struct bwi_tpctl *tpctl = &mac->mac_tpctl;
   4934   1.1  macallan 	struct rf_saveregs regs;
   4935   1.1  macallan 	uint16_t ant_div, chan_ex;
   4936   1.1  macallan 	uint8_t devi_ctrl;
   4937   1.1  macallan 	uint orig_chan;
   4938   1.1  macallan 
   4939   1.2  macallan 	DPRINTF(sc, BWI_DBG_RF | BWI_DBG_INIT, "%s enter\n", __func__);
   4940   1.1  macallan 
   4941   1.1  macallan 	/*
   4942   1.1  macallan 	 * Save RF/PHY registers for later restoration
   4943   1.1  macallan 	 */
   4944   1.1  macallan 	orig_chan = rf->rf_curchan;
   4945   1.6    cegger 	memset(&regs, 0, sizeof(regs));
   4946   1.1  macallan 
   4947   1.1  macallan 	if (phy->phy_flags & BWI_PHY_F_LINKED) {
   4948   1.1  macallan 		SAVE_PHY_REG(mac, &regs, 429);
   4949   1.1  macallan 		SAVE_PHY_REG(mac, &regs, 802);
   4950   1.1  macallan 
   4951   1.1  macallan 		PHY_WRITE(mac, 0x429, regs.phy_429 & 0x7fff);
   4952   1.1  macallan 		PHY_WRITE(mac, 0x802, regs.phy_802 & 0xfffc);
   4953   1.1  macallan 	}
   4954   1.1  macallan 
   4955   1.1  macallan 	ant_div = CSR_READ_2(sc, BWI_RF_ANTDIV);
   4956   1.1  macallan 	CSR_WRITE_2(sc, BWI_RF_ANTDIV, ant_div | 0x8000);
   4957   1.1  macallan 	chan_ex = CSR_READ_2(sc, BWI_RF_CHAN_EX);
   4958   1.1  macallan 
   4959   1.1  macallan 	SAVE_PHY_REG(mac, &regs, 15);
   4960   1.1  macallan 	SAVE_PHY_REG(mac, &regs, 2a);
   4961   1.1  macallan 	SAVE_PHY_REG(mac, &regs, 35);
   4962   1.1  macallan 	SAVE_PHY_REG(mac, &regs, 60);
   4963   1.1  macallan 	SAVE_RF_REG(mac, &regs, 43);
   4964   1.1  macallan 	SAVE_RF_REG(mac, &regs, 7a);
   4965   1.1  macallan 	SAVE_RF_REG(mac, &regs, 52);
   4966   1.1  macallan 	if (phy->phy_flags & BWI_PHY_F_LINKED) {
   4967   1.1  macallan 		SAVE_PHY_REG(mac, &regs, 811);
   4968   1.1  macallan 		SAVE_PHY_REG(mac, &regs, 812);
   4969   1.1  macallan 		SAVE_PHY_REG(mac, &regs, 814);
   4970   1.1  macallan 		SAVE_PHY_REG(mac, &regs, 815);
   4971   1.1  macallan 	}
   4972   1.1  macallan 
   4973   1.1  macallan 	/* Force to channel 6 */
   4974   1.1  macallan 	bwi_rf_set_chan(mac, 6, 0);
   4975   1.1  macallan 
   4976   1.1  macallan 	if (phy->phy_flags & BWI_PHY_F_LINKED) {
   4977   1.1  macallan 		PHY_WRITE(mac, 0x429, regs.phy_429 & 0x7fff);
   4978   1.1  macallan 		PHY_WRITE(mac, 0x802, regs.phy_802 & 0xfffc);
   4979   1.1  macallan 		bwi_mac_dummy_xmit(mac);
   4980   1.1  macallan 	}
   4981   1.1  macallan 	RF_WRITE(mac, 0x43, 0x6);
   4982   1.1  macallan 
   4983   1.1  macallan 	bwi_phy_set_bbp_atten(mac, 2);
   4984   1.1  macallan 
   4985   1.1  macallan 	CSR_WRITE_2(sc, BWI_RF_CHAN_EX, 0);
   4986   1.1  macallan 
   4987   1.1  macallan 	PHY_WRITE(mac, 0x2e, 0x7f);
   4988   1.1  macallan 	PHY_WRITE(mac, 0x80f, 0x78);
   4989   1.1  macallan 	PHY_WRITE(mac, 0x35, regs.phy_35 & 0xff7f);
   4990   1.1  macallan 	RF_WRITE(mac, 0x7a, regs.rf_7a & 0xfff0);
   4991   1.1  macallan 	PHY_WRITE(mac, 0x2b, 0x203);
   4992   1.1  macallan 	PHY_WRITE(mac, 0x2a, 0x8a3);
   4993   1.1  macallan 
   4994   1.1  macallan 	if (phy->phy_flags & BWI_PHY_F_LINKED) {
   4995   1.1  macallan 		PHY_WRITE(mac, 0x814, regs.phy_814 | 0x3);
   4996   1.1  macallan 		PHY_WRITE(mac, 0x815, regs.phy_815 & 0xfffc);
   4997   1.1  macallan 		PHY_WRITE(mac, 0x811, 0x1b3);
   4998   1.1  macallan 		PHY_WRITE(mac, 0x812, 0xb2);
   4999   1.1  macallan 	}
   5000   1.1  macallan 
   5001   1.1  macallan 	if ((ifp->if_flags & IFF_RUNNING) == 0)
   5002   1.1  macallan 		tpctl->tp_ctrl2 = bwi_rf_get_tp_ctrl2(mac);
   5003   1.1  macallan 	PHY_WRITE(mac, 0x80f, 0x8078);
   5004   1.1  macallan 
   5005   1.1  macallan 	/*
   5006   1.1  macallan 	 * Measure all RF LO
   5007   1.1  macallan 	 */
   5008   1.1  macallan 	devi_ctrl = _bwi_rf_lo_update_11g(mac, regs.rf_7a);
   5009   1.1  macallan 
   5010   1.1  macallan 	/*
   5011   1.1  macallan 	 * Restore saved RF/PHY registers
   5012   1.1  macallan 	 */
   5013   1.1  macallan 	if (phy->phy_flags & BWI_PHY_F_LINKED) {
   5014   1.1  macallan 		PHY_WRITE(mac, 0x15, 0xe300);
   5015   1.1  macallan 		PHY_WRITE(mac, 0x812, (devi_ctrl << 8) | 0xa0);
   5016   1.1  macallan 		DELAY(5);
   5017   1.1  macallan 		PHY_WRITE(mac, 0x812, (devi_ctrl << 8) | 0xa2);
   5018   1.1  macallan 		DELAY(2);
   5019   1.1  macallan 		PHY_WRITE(mac, 0x812, (devi_ctrl << 8) | 0xa3);
   5020   1.1  macallan 	} else
   5021   1.1  macallan 		PHY_WRITE(mac, 0x15, devi_ctrl | 0xefa0);
   5022   1.1  macallan 
   5023   1.1  macallan 	if ((ifp->if_flags & IFF_RUNNING) == 0)
   5024   1.1  macallan 		tpctl = NULL;
   5025   1.1  macallan 	bwi_rf_lo_adjust(mac, tpctl);
   5026   1.1  macallan 
   5027   1.1  macallan 	PHY_WRITE(mac, 0x2e, 0x807f);
   5028   1.1  macallan 	if (phy->phy_flags & BWI_PHY_F_LINKED)
   5029   1.1  macallan 		PHY_WRITE(mac, 0x2f, 0x202);
   5030   1.1  macallan 	else
   5031   1.1  macallan 		PHY_WRITE(mac, 0x2f, 0x101);
   5032   1.1  macallan 
   5033   1.1  macallan 	CSR_WRITE_2(sc, BWI_RF_CHAN_EX, chan_ex);
   5034   1.1  macallan 
   5035   1.1  macallan 	RESTORE_PHY_REG(mac, &regs, 15);
   5036   1.1  macallan 	RESTORE_PHY_REG(mac, &regs, 2a);
   5037   1.1  macallan 	RESTORE_PHY_REG(mac, &regs, 35);
   5038   1.1  macallan 	RESTORE_PHY_REG(mac, &regs, 60);
   5039   1.1  macallan 
   5040   1.1  macallan 	RESTORE_RF_REG(mac, &regs, 43);
   5041   1.1  macallan 	RESTORE_RF_REG(mac, &regs, 7a);
   5042   1.1  macallan 
   5043   1.1  macallan 	regs.rf_52 &= 0xf0;
   5044   1.1  macallan 	regs.rf_52 |= (RF_READ(mac, 0x52) & 0xf);
   5045   1.1  macallan 	RF_WRITE(mac, 0x52, regs.rf_52);
   5046   1.1  macallan 
   5047   1.1  macallan 	CSR_WRITE_2(sc, BWI_RF_ANTDIV, ant_div);
   5048   1.1  macallan 
   5049   1.1  macallan 	if (phy->phy_flags & BWI_PHY_F_LINKED) {
   5050   1.1  macallan 		RESTORE_PHY_REG(mac, &regs, 811);
   5051   1.1  macallan 		RESTORE_PHY_REG(mac, &regs, 812);
   5052   1.1  macallan 		RESTORE_PHY_REG(mac, &regs, 814);
   5053   1.1  macallan 		RESTORE_PHY_REG(mac, &regs, 815);
   5054   1.1  macallan 		RESTORE_PHY_REG(mac, &regs, 429);
   5055   1.1  macallan 		RESTORE_PHY_REG(mac, &regs, 802);
   5056   1.1  macallan 	}
   5057   1.1  macallan 
   5058   1.1  macallan 	bwi_rf_set_chan(mac, orig_chan, 1);
   5059   1.1  macallan }
   5060   1.1  macallan 
   5061   1.2  macallan static uint32_t
   5062   1.1  macallan bwi_rf_lo_devi_measure(struct bwi_mac *mac, uint16_t ctrl)
   5063   1.1  macallan {
   5064   1.1  macallan 	struct bwi_phy *phy = &mac->mac_phy;
   5065   1.1  macallan 	uint32_t devi = 0;
   5066   1.1  macallan 	int i;
   5067   1.1  macallan 
   5068   1.1  macallan 	if (phy->phy_flags & BWI_PHY_F_LINKED)
   5069   1.1  macallan 		ctrl <<= 8;
   5070   1.1  macallan 
   5071   1.1  macallan 	for (i = 0; i < 8; ++i) {
   5072   1.1  macallan 		if (phy->phy_flags & BWI_PHY_F_LINKED) {
   5073   1.1  macallan 			PHY_WRITE(mac, 0x15, 0xe300);
   5074   1.1  macallan 			PHY_WRITE(mac, 0x812, ctrl | 0xb0);
   5075   1.1  macallan 			DELAY(5);
   5076   1.1  macallan 			PHY_WRITE(mac, 0x812, ctrl | 0xb2);
   5077   1.1  macallan 			DELAY(2);
   5078   1.1  macallan 			PHY_WRITE(mac, 0x812, ctrl | 0xb3);
   5079   1.1  macallan 			DELAY(4);
   5080   1.1  macallan 			PHY_WRITE(mac, 0x15, 0xf300);
   5081   1.1  macallan 		} else {
   5082   1.1  macallan 			PHY_WRITE(mac, 0x15, ctrl | 0xefa0);
   5083   1.1  macallan 			DELAY(2);
   5084   1.1  macallan 			PHY_WRITE(mac, 0x15, ctrl | 0xefe0);
   5085   1.1  macallan 			DELAY(4);
   5086   1.1  macallan 			PHY_WRITE(mac, 0x15, ctrl | 0xffe0);
   5087   1.1  macallan 		}
   5088   1.1  macallan 		DELAY(8);
   5089   1.1  macallan 		devi += PHY_READ(mac, 0x2d);
   5090   1.1  macallan 	}
   5091   1.1  macallan 
   5092   1.1  macallan 	return (devi);
   5093   1.1  macallan }
   5094   1.1  macallan 
   5095   1.2  macallan static uint16_t
   5096   1.1  macallan bwi_rf_get_tp_ctrl2(struct bwi_mac *mac)
   5097   1.1  macallan {
   5098   1.1  macallan 	uint32_t devi_min;
   5099   1.1  macallan 	uint16_t tp_ctrl2 = 0;
   5100   1.1  macallan 	int i;
   5101   1.1  macallan 
   5102   1.1  macallan 	RF_WRITE(mac, 0x52, 0);
   5103   1.1  macallan 	DELAY(10);
   5104   1.1  macallan 	devi_min = bwi_rf_lo_devi_measure(mac, 0);
   5105   1.1  macallan 
   5106   1.1  macallan 	for (i = 0; i < 16; ++i) {
   5107   1.1  macallan 		uint32_t devi;
   5108   1.1  macallan 
   5109   1.1  macallan 		RF_WRITE(mac, 0x52, i);
   5110   1.1  macallan 		DELAY(10);
   5111   1.1  macallan 		devi = bwi_rf_lo_devi_measure(mac, 0);
   5112   1.1  macallan 
   5113   1.1  macallan 		if (devi < devi_min) {
   5114   1.1  macallan 			devi_min = devi;
   5115   1.1  macallan 			tp_ctrl2 = i;
   5116   1.1  macallan 		}
   5117   1.1  macallan 	}
   5118   1.1  macallan 
   5119   1.1  macallan 	return (tp_ctrl2);
   5120   1.1  macallan }
   5121   1.1  macallan 
   5122   1.2  macallan static uint8_t
   5123   1.1  macallan _bwi_rf_lo_update_11g(struct bwi_mac *mac, uint16_t orig_rf7a)
   5124   1.1  macallan {
   5125   1.1  macallan #define RF_ATTEN_LISTSZ	14
   5126   1.1  macallan #define BBP_ATTEN_MAX	4	/* half */
   5127   1.1  macallan 	static const int rf_atten_list[RF_ATTEN_LISTSZ] =
   5128   1.1  macallan 	    { 3, 1, 5, 7, 9, 2, 0, 4, 6, 8, 1, 2, 3, 4 };
   5129   1.1  macallan 	static const int rf_atten_init_list[RF_ATTEN_LISTSZ] =
   5130   1.1  macallan             { 0, 3, 1, 5, 7, 3, 2, 0, 4, 6, -1, -1, -1, -1 };
   5131   1.1  macallan 	static const int rf_lo_measure_order[RF_ATTEN_LISTSZ] =
   5132   1.1  macallan 	    { 3, 1, 5, 7, 9, 2, 0, 4, 6, 8, 10, 11, 12, 13 };
   5133   1.1  macallan 
   5134   1.2  macallan 	struct ifnet *ifp = &mac->mac_sc->sc_if;
   5135   1.2  macallan 	struct bwi_rf_lo lo_save, *lo;
   5136   1.2  macallan 	uint8_t devi_ctrl = 0;
   5137   1.2  macallan 	int idx, adj_rf7a = 0;
   5138   1.2  macallan 
   5139   1.6    cegger 	memset(&lo_save, 0, sizeof(lo_save));
   5140   1.1  macallan 	for (idx = 0; idx < RF_ATTEN_LISTSZ; ++idx) {
   5141   1.1  macallan 		int init_rf_atten = rf_atten_init_list[idx];
   5142   1.1  macallan 		int rf_atten = rf_atten_list[idx];
   5143   1.1  macallan 		int bbp_atten;
   5144   1.1  macallan 
   5145   1.1  macallan 		for (bbp_atten = 0; bbp_atten < BBP_ATTEN_MAX; ++bbp_atten) {
   5146   1.1  macallan 			uint16_t tp_ctrl2, rf7a;
   5147   1.1  macallan 
   5148   1.1  macallan 			if ((ifp->if_flags & IFF_RUNNING) == 0) {
   5149   1.1  macallan 				if (idx == 0) {
   5150   1.6    cegger 					memset(&lo_save, 0, sizeof(lo_save));
   5151   1.1  macallan 				} else if (init_rf_atten < 0) {
   5152   1.1  macallan 					lo = bwi_get_rf_lo(mac,
   5153   1.1  macallan 					    rf_atten, 2 * bbp_atten);
   5154   1.8   tsutsui 					memcpy(&lo_save, lo, sizeof(lo_save));
   5155   1.1  macallan 				} else {
   5156   1.1  macallan 					lo = bwi_get_rf_lo(mac,
   5157   1.1  macallan 					    init_rf_atten, 0);
   5158   1.8   tsutsui 					memcpy(&lo_save, lo, sizeof(lo_save));
   5159   1.1  macallan 				}
   5160   1.1  macallan 
   5161   1.1  macallan 				devi_ctrl = 0;
   5162   1.1  macallan 				adj_rf7a = 0;
   5163   1.1  macallan 
   5164   1.1  macallan 				/*
   5165   1.1  macallan 				 * XXX
   5166   1.1  macallan 				 * Linux driver overflows 'val'
   5167   1.1  macallan 				 */
   5168   1.1  macallan 				if (init_rf_atten >= 0) {
   5169   1.1  macallan 					int val;
   5170   1.1  macallan 
   5171   1.1  macallan 					val = rf_atten * 2 + bbp_atten;
   5172   1.1  macallan 					if (val > 14) {
   5173   1.1  macallan 						adj_rf7a = 1;
   5174   1.1  macallan 						if (val > 17)
   5175   1.1  macallan 							devi_ctrl = 1;
   5176   1.1  macallan 						if (val > 19)
   5177   1.1  macallan 							devi_ctrl = 2;
   5178   1.1  macallan 					}
   5179   1.1  macallan 				}
   5180   1.1  macallan 			} else {
   5181   1.1  macallan 				lo = bwi_get_rf_lo(mac,
   5182   1.1  macallan 					rf_atten, 2 * bbp_atten);
   5183   1.1  macallan 				if (!bwi_rf_lo_isused(mac, lo))
   5184   1.1  macallan 					continue;
   5185   1.8   tsutsui 				memcpy(&lo_save, lo, sizeof(lo_save));
   5186   1.1  macallan 
   5187   1.1  macallan 				devi_ctrl = 3;
   5188   1.1  macallan 				adj_rf7a = 0;
   5189   1.1  macallan 			}
   5190   1.1  macallan 
   5191   1.1  macallan 			RF_WRITE(mac, BWI_RFR_ATTEN, rf_atten);
   5192   1.1  macallan 
   5193   1.1  macallan 			tp_ctrl2 = mac->mac_tpctl.tp_ctrl2;
   5194   1.1  macallan 			if (init_rf_atten < 0)
   5195   1.1  macallan 				tp_ctrl2 |= (3 << 4);
   5196   1.1  macallan 			RF_WRITE(mac, BWI_RFR_TXPWR, tp_ctrl2);
   5197   1.1  macallan 
   5198   1.1  macallan 			DELAY(10);
   5199   1.1  macallan 
   5200   1.1  macallan 			bwi_phy_set_bbp_atten(mac, bbp_atten * 2);
   5201   1.1  macallan 
   5202   1.1  macallan 			rf7a = orig_rf7a & 0xfff0;
   5203   1.1  macallan 			if (adj_rf7a)
   5204   1.1  macallan 				rf7a |= 0x8;
   5205   1.1  macallan 			RF_WRITE(mac, 0x7a, rf7a);
   5206   1.1  macallan 
   5207   1.1  macallan 			lo = bwi_get_rf_lo(mac,
   5208   1.1  macallan 				rf_lo_measure_order[idx], bbp_atten * 2);
   5209   1.1  macallan 			bwi_rf_lo_measure_11g(mac, &lo_save, lo, devi_ctrl);
   5210   1.1  macallan 		}
   5211   1.1  macallan 	}
   5212   1.1  macallan 
   5213   1.1  macallan 	return (devi_ctrl);
   5214   1.1  macallan 
   5215   1.1  macallan #undef RF_ATTEN_LISTSZ
   5216   1.1  macallan #undef BBP_ATTEN_MAX
   5217   1.1  macallan }
   5218   1.1  macallan 
   5219   1.2  macallan static void
   5220   1.1  macallan bwi_rf_lo_measure_11g(struct bwi_mac *mac, const struct bwi_rf_lo *src_lo,
   5221   1.1  macallan     struct bwi_rf_lo *dst_lo, uint8_t devi_ctrl)
   5222   1.1  macallan {
   5223   1.1  macallan #define LO_ADJUST_MIN	1
   5224   1.1  macallan #define LO_ADJUST_MAX	8
   5225   1.1  macallan #define LO_ADJUST(hi, lo)	{ .ctrl_hi = hi, .ctrl_lo = lo }
   5226   1.1  macallan 	static const struct bwi_rf_lo rf_lo_adjust[LO_ADJUST_MAX] = {
   5227   1.1  macallan 		LO_ADJUST(1,	1),
   5228   1.1  macallan 		LO_ADJUST(1,	0),
   5229   1.1  macallan 		LO_ADJUST(1,	-1),
   5230   1.1  macallan 		LO_ADJUST(0,	-1),
   5231   1.1  macallan 		LO_ADJUST(-1,	-1),
   5232   1.1  macallan 		LO_ADJUST(-1,	0),
   5233   1.1  macallan 		LO_ADJUST(-1,	1),
   5234   1.1  macallan 		LO_ADJUST(0,	1)
   5235   1.1  macallan 	};
   5236   1.1  macallan #undef LO_ADJUST
   5237   1.1  macallan 
   5238   1.1  macallan 	struct bwi_rf_lo lo_min;
   5239   1.1  macallan 	uint32_t devi_min;
   5240   1.1  macallan 	int found, loop_count, adjust_state;
   5241   1.1  macallan 
   5242   1.8   tsutsui 	memcpy(&lo_min, src_lo, sizeof(lo_min));
   5243   1.1  macallan 	RF_LO_WRITE(mac, &lo_min);
   5244   1.1  macallan 	devi_min = bwi_rf_lo_devi_measure(mac, devi_ctrl);
   5245   1.1  macallan 
   5246   1.1  macallan 	loop_count = 12;	/* XXX */
   5247   1.1  macallan 	adjust_state = 0;
   5248   1.1  macallan 	do {
   5249   1.1  macallan 		struct bwi_rf_lo lo_base;
   5250   1.1  macallan 		int i, fin;
   5251   1.1  macallan 
   5252   1.1  macallan 		found = 0;
   5253   1.1  macallan 		if (adjust_state == 0) {
   5254   1.1  macallan 			i = LO_ADJUST_MIN;
   5255   1.1  macallan 			fin = LO_ADJUST_MAX;
   5256   1.1  macallan 		} else if (adjust_state % 2 == 0) {
   5257   1.1  macallan 			i = adjust_state - 1;
   5258   1.1  macallan 			fin = adjust_state + 1;
   5259   1.1  macallan 		} else {
   5260   1.1  macallan 			i = adjust_state - 2;
   5261   1.1  macallan 			fin = adjust_state + 2;
   5262   1.1  macallan 		}
   5263   1.1  macallan 
   5264   1.1  macallan 		if (i < LO_ADJUST_MIN)
   5265   1.1  macallan 			i += LO_ADJUST_MAX;
   5266   1.1  macallan 		KASSERT(i <= LO_ADJUST_MAX && i >= LO_ADJUST_MIN);
   5267   1.1  macallan 
   5268   1.1  macallan 		if (fin > LO_ADJUST_MAX)
   5269   1.1  macallan 			fin -= LO_ADJUST_MAX;
   5270   1.1  macallan 		KASSERT(fin <= LO_ADJUST_MAX && fin >= LO_ADJUST_MIN);
   5271   1.1  macallan 
   5272   1.8   tsutsui 		memcpy(&lo_base, &lo_min, sizeof(lo_base));
   5273   1.1  macallan 		for (;;) {
   5274   1.1  macallan 			struct bwi_rf_lo lo;
   5275   1.1  macallan 
   5276   1.1  macallan 			lo.ctrl_hi = lo_base.ctrl_hi +
   5277   1.1  macallan 				rf_lo_adjust[i - 1].ctrl_hi;
   5278   1.1  macallan 			lo.ctrl_lo = lo_base.ctrl_lo +
   5279   1.1  macallan 				rf_lo_adjust[i - 1].ctrl_lo;
   5280   1.1  macallan 
   5281   1.1  macallan 			if (abs(lo.ctrl_lo) < 9 && abs(lo.ctrl_hi) < 9) {
   5282   1.1  macallan 				uint32_t devi;
   5283   1.1  macallan 
   5284   1.1  macallan 				RF_LO_WRITE(mac, &lo);
   5285   1.1  macallan 				devi = bwi_rf_lo_devi_measure(mac, devi_ctrl);
   5286   1.1  macallan 				if (devi < devi_min) {
   5287   1.1  macallan 					devi_min = devi;
   5288   1.1  macallan 					adjust_state = i;
   5289   1.1  macallan 					found = 1;
   5290   1.8   tsutsui 					memcpy(&lo_min, &lo, sizeof(lo_min));
   5291   1.1  macallan 				}
   5292   1.1  macallan 			}
   5293   1.1  macallan 			if (i == fin)
   5294   1.1  macallan 				break;
   5295   1.1  macallan 			if (i == LO_ADJUST_MAX)
   5296   1.1  macallan 				i = LO_ADJUST_MIN;
   5297   1.1  macallan 			else
   5298   1.1  macallan 				++i;
   5299   1.1  macallan 		}
   5300   1.1  macallan 	} while (loop_count-- && found);
   5301   1.1  macallan 
   5302   1.8   tsutsui 	memcpy(dst_lo, &lo_min, sizeof(*dst_lo));
   5303   1.1  macallan 
   5304   1.1  macallan #undef LO_ADJUST_MIN
   5305   1.1  macallan #undef LO_ADJUST_MAX
   5306   1.1  macallan }
   5307   1.1  macallan 
   5308   1.2  macallan static void
   5309   1.1  macallan bwi_rf_calc_nrssi_slope_11b(struct bwi_mac *mac)
   5310   1.1  macallan {
   5311   1.1  macallan #define SAVE_RF_MAX	3
   5312   1.1  macallan #define SAVE_PHY_MAX	8
   5313   1.2  macallan 	static const uint16_t save_rf_regs[SAVE_RF_MAX] =
   5314   1.2  macallan 	    { 0x7a, 0x52, 0x43 };
   5315   1.2  macallan 	static const uint16_t save_phy_regs[SAVE_PHY_MAX] =
   5316   1.2  macallan 	    { 0x30, 0x26, 0x15, 0x2a, 0x20, 0x5a, 0x59, 0x58 };
   5317   1.2  macallan 
   5318   1.1  macallan 	struct bwi_softc *sc = mac->mac_sc;
   5319   1.1  macallan 	struct bwi_rf *rf = &mac->mac_rf;
   5320   1.1  macallan 	struct bwi_phy *phy = &mac->mac_phy;
   5321   1.1  macallan 	uint16_t save_rf[SAVE_RF_MAX];
   5322   1.1  macallan 	uint16_t save_phy[SAVE_PHY_MAX];
   5323   1.1  macallan 	uint16_t ant_div, bbp_atten, chan_ex;
   5324   1.1  macallan 	int16_t nrssi[2];
   5325   1.1  macallan 	int i;
   5326   1.1  macallan 
   5327   1.1  macallan 	/*
   5328   1.1  macallan 	 * Save RF/PHY registers for later restoration
   5329   1.1  macallan 	 */
   5330   1.1  macallan 	for (i = 0; i < SAVE_RF_MAX; ++i)
   5331   1.1  macallan 		save_rf[i] = RF_READ(mac, save_rf_regs[i]);
   5332   1.1  macallan 	for (i = 0; i < SAVE_PHY_MAX; ++i)
   5333   1.1  macallan 		save_phy[i] = PHY_READ(mac, save_phy_regs[i]);
   5334   1.1  macallan 
   5335   1.1  macallan 	ant_div = CSR_READ_2(sc, BWI_RF_ANTDIV);
   5336   1.1  macallan 	bbp_atten = CSR_READ_2(sc, BWI_BBP_ATTEN);
   5337   1.1  macallan 	chan_ex = CSR_READ_2(sc, BWI_RF_CHAN_EX);
   5338   1.1  macallan 
   5339   1.1  macallan 	/*
   5340   1.1  macallan 	 * Calculate nrssi0
   5341   1.1  macallan 	 */
   5342   1.1  macallan 	if (phy->phy_rev >= 5)
   5343   1.1  macallan 		RF_CLRBITS(mac, 0x7a, 0xff80);
   5344   1.1  macallan 	else
   5345   1.1  macallan 		RF_CLRBITS(mac, 0x7a, 0xfff0);
   5346   1.1  macallan 	PHY_WRITE(mac, 0x30, 0xff);
   5347   1.1  macallan 
   5348   1.1  macallan 	CSR_WRITE_2(sc, BWI_BPHY_CTRL, 0x7f7f);
   5349   1.1  macallan 
   5350   1.1  macallan 	PHY_WRITE(mac, 0x26, 0);
   5351   1.1  macallan 	PHY_SETBITS(mac, 0x15, 0x20);
   5352   1.1  macallan 	PHY_WRITE(mac, 0x2a, 0x8a3);
   5353   1.1  macallan 	RF_SETBITS(mac, 0x7a, 0x80);
   5354   1.1  macallan 
   5355   1.1  macallan 	nrssi[0] = (int16_t)PHY_READ(mac, 0x27);
   5356   1.1  macallan 
   5357   1.1  macallan 	/*
   5358   1.1  macallan 	 * Calculate nrssi1
   5359   1.1  macallan 	 */
   5360   1.1  macallan 	RF_CLRBITS(mac, 0x7a, 0xff80);
   5361   1.1  macallan 	if (phy->phy_version >= 2)
   5362   1.1  macallan 		CSR_WRITE_2(sc, BWI_BBP_ATTEN, 0x40);
   5363   1.1  macallan 	else if (phy->phy_version == 0)
   5364   1.1  macallan 		CSR_WRITE_2(sc, BWI_BBP_ATTEN, 0x122);
   5365   1.1  macallan 	else
   5366   1.1  macallan 		CSR_CLRBITS_2(sc, BWI_RF_CHAN_EX, 0xdfff);
   5367   1.1  macallan 
   5368   1.1  macallan 	PHY_WRITE(mac, 0x20, 0x3f3f);
   5369   1.1  macallan 	PHY_WRITE(mac, 0x15, 0xf330);
   5370   1.1  macallan 
   5371   1.1  macallan 	RF_WRITE(mac, 0x5a, 0x60);
   5372   1.1  macallan 	RF_CLRBITS(mac, 0x43, 0xff0f);
   5373   1.1  macallan 
   5374   1.1  macallan 	PHY_WRITE(mac, 0x5a, 0x480);
   5375   1.1  macallan 	PHY_WRITE(mac, 0x59, 0x810);
   5376   1.1  macallan 	PHY_WRITE(mac, 0x58, 0xd);
   5377   1.1  macallan 
   5378   1.1  macallan 	DELAY(20);
   5379   1.1  macallan 
   5380   1.1  macallan 	nrssi[1] = (int16_t)PHY_READ(mac, 0x27);
   5381   1.1  macallan 
   5382   1.1  macallan 	/*
   5383   1.1  macallan 	 * Restore saved RF/PHY registers
   5384   1.1  macallan 	 */
   5385   1.1  macallan 	PHY_WRITE(mac, save_phy_regs[0], save_phy[0]);
   5386   1.1  macallan 	RF_WRITE(mac, save_rf_regs[0], save_rf[0]);
   5387   1.1  macallan 
   5388   1.1  macallan 	CSR_WRITE_2(sc, BWI_RF_ANTDIV, ant_div);
   5389   1.1  macallan 
   5390   1.1  macallan 	for (i = 1; i < 4; ++i)
   5391   1.1  macallan 		PHY_WRITE(mac, save_phy_regs[i], save_phy[i]);
   5392   1.1  macallan 
   5393   1.1  macallan 	bwi_rf_workaround(mac, rf->rf_curchan);
   5394   1.1  macallan 
   5395   1.1  macallan 	if (phy->phy_version != 0)
   5396   1.1  macallan 		CSR_WRITE_2(sc, BWI_RF_CHAN_EX, chan_ex);
   5397   1.1  macallan 
   5398   1.1  macallan 	for (; i < SAVE_PHY_MAX; ++i)
   5399   1.1  macallan 		PHY_WRITE(mac, save_phy_regs[i], save_phy[i]);
   5400   1.1  macallan 
   5401   1.1  macallan 	for (i = 1; i < SAVE_RF_MAX; ++i)
   5402   1.1  macallan 		RF_WRITE(mac, save_rf_regs[i], save_rf[i]);
   5403   1.1  macallan 
   5404   1.1  macallan 	/*
   5405   1.1  macallan 	 * Install calculated narrow RSSI values
   5406   1.1  macallan 	 */
   5407   1.1  macallan 	if (nrssi[0] == nrssi[1])
   5408   1.1  macallan 		rf->rf_nrssi_slope = 0x10000;
   5409   1.1  macallan 	else
   5410   1.1  macallan 		rf->rf_nrssi_slope = 0x400000 / (nrssi[0] - nrssi[1]);
   5411   1.1  macallan 	if (nrssi[0] <= -4) {
   5412   1.1  macallan 		rf->rf_nrssi[0] = nrssi[0];
   5413   1.1  macallan 		rf->rf_nrssi[1] = nrssi[1];
   5414   1.1  macallan 	}
   5415   1.1  macallan 
   5416   1.1  macallan #undef SAVE_RF_MAX
   5417   1.1  macallan #undef SAVE_PHY_MAX
   5418   1.1  macallan }
   5419   1.1  macallan 
   5420   1.2  macallan static void
   5421   1.1  macallan bwi_rf_set_nrssi_ofs_11g(struct bwi_mac *mac)
   5422   1.1  macallan {
   5423   1.1  macallan #define SAVE_RF_MAX		2
   5424   1.1  macallan #define SAVE_PHY_COMM_MAX	10
   5425   1.1  macallan #define SAVE_PHY6_MAX		8
   5426   1.1  macallan 	static const uint16_t save_rf_regs[SAVE_RF_MAX] = { 0x7a, 0x43 };
   5427   1.1  macallan 	static const uint16_t save_phy_comm_regs[SAVE_PHY_COMM_MAX] = {
   5428   1.1  macallan 		0x0001, 0x0811, 0x0812, 0x0814,
   5429   1.1  macallan 		0x0815, 0x005a, 0x0059, 0x0058,
   5430   1.1  macallan 		0x000a, 0x0003
   5431   1.1  macallan 	};
   5432   1.1  macallan 	static const uint16_t save_phy6_regs[SAVE_PHY6_MAX] = {
   5433   1.1  macallan 		0x002e, 0x002f, 0x080f, 0x0810,
   5434   1.1  macallan 		0x0801, 0x0060, 0x0014, 0x0478
   5435   1.1  macallan 	};
   5436   1.1  macallan 
   5437   1.2  macallan 	struct bwi_phy *phy = &mac->mac_phy;
   5438   1.2  macallan 	uint16_t save_rf[SAVE_RF_MAX];
   5439   1.2  macallan 	uint16_t save_phy_comm[SAVE_PHY_COMM_MAX];
   5440   1.2  macallan 	uint16_t save_phy6[SAVE_PHY6_MAX];
   5441   1.2  macallan 	uint16_t rf7b = 0xffff;
   5442   1.2  macallan 	int16_t nrssi;
   5443   1.2  macallan 	int i, phy6_idx = 0;
   5444   1.2  macallan 
   5445   1.1  macallan 	for (i = 0; i < SAVE_PHY_COMM_MAX; ++i)
   5446   1.1  macallan 		save_phy_comm[i] = PHY_READ(mac, save_phy_comm_regs[i]);
   5447   1.1  macallan 	for (i = 0; i < SAVE_RF_MAX; ++i)
   5448   1.1  macallan 		save_rf[i] = RF_READ(mac, save_rf_regs[i]);
   5449   1.1  macallan 
   5450   1.1  macallan 	PHY_CLRBITS(mac, 0x429, 0x8000);
   5451   1.1  macallan 	PHY_FILT_SETBITS(mac, 0x1, 0x3fff, 0x4000);
   5452   1.1  macallan 	PHY_SETBITS(mac, 0x811, 0xc);
   5453   1.1  macallan 	PHY_FILT_SETBITS(mac, 0x812, 0xfff3, 0x4);
   5454   1.1  macallan 	PHY_CLRBITS(mac, 0x802, 0x3);
   5455   1.1  macallan 
   5456   1.1  macallan 	if (phy->phy_rev >= 6) {
   5457   1.1  macallan 		for (i = 0; i < SAVE_PHY6_MAX; ++i)
   5458   1.1  macallan 			save_phy6[i] = PHY_READ(mac, save_phy6_regs[i]);
   5459   1.1  macallan 
   5460   1.1  macallan 		PHY_WRITE(mac, 0x2e, 0);
   5461   1.1  macallan 		PHY_WRITE(mac, 0x2f, 0);
   5462   1.1  macallan 		PHY_WRITE(mac, 0x80f, 0);
   5463   1.1  macallan 		PHY_WRITE(mac, 0x810, 0);
   5464   1.1  macallan 		PHY_SETBITS(mac, 0x478, 0x100);
   5465   1.1  macallan 		PHY_SETBITS(mac, 0x801, 0x40);
   5466   1.1  macallan 		PHY_SETBITS(mac, 0x60, 0x40);
   5467   1.1  macallan 		PHY_SETBITS(mac, 0x14, 0x200);
   5468   1.1  macallan 	}
   5469   1.1  macallan 
   5470   1.1  macallan 	RF_SETBITS(mac, 0x7a, 0x70);
   5471   1.1  macallan 	RF_SETBITS(mac, 0x7a, 0x80);
   5472   1.1  macallan 
   5473   1.1  macallan 	DELAY(30);
   5474   1.1  macallan 
   5475   1.1  macallan 	nrssi = bwi_nrssi_11g(mac);
   5476   1.1  macallan 	if (nrssi == 31) {
   5477   1.1  macallan 		for (i = 7; i >= 4; --i) {
   5478   1.1  macallan 			RF_WRITE(mac, 0x7b, i);
   5479   1.1  macallan 			DELAY(20);
   5480   1.1  macallan 			nrssi = bwi_nrssi_11g(mac);
   5481   1.1  macallan 			if (nrssi < 31 && rf7b == 0xffff)
   5482   1.1  macallan 				rf7b = i;
   5483   1.1  macallan 		}
   5484   1.1  macallan 		if (rf7b == 0xffff)
   5485   1.1  macallan 			rf7b = 4;
   5486   1.1  macallan 	} else {
   5487   1.1  macallan 		struct bwi_gains gains;
   5488   1.1  macallan 
   5489   1.1  macallan 		RF_CLRBITS(mac, 0x7a, 0xff80);
   5490   1.1  macallan 
   5491   1.1  macallan 		PHY_SETBITS(mac, 0x814, 0x1);
   5492   1.1  macallan 		PHY_CLRBITS(mac, 0x815, 0x1);
   5493   1.1  macallan 		PHY_SETBITS(mac, 0x811, 0xc);
   5494   1.1  macallan 		PHY_SETBITS(mac, 0x812, 0xc);
   5495   1.1  macallan 		PHY_SETBITS(mac, 0x811, 0x30);
   5496   1.1  macallan 		PHY_SETBITS(mac, 0x812, 0x30);
   5497   1.1  macallan 		PHY_WRITE(mac, 0x5a, 0x480);
   5498   1.1  macallan 		PHY_WRITE(mac, 0x59, 0x810);
   5499   1.1  macallan 		PHY_WRITE(mac, 0x58, 0xd);
   5500   1.1  macallan 		if (phy->phy_version == 0)
   5501   1.1  macallan 			PHY_WRITE(mac, 0x3, 0x122);
   5502   1.1  macallan 		else
   5503   1.1  macallan 			PHY_SETBITS(mac, 0xa, 0x2000);
   5504   1.1  macallan 		PHY_SETBITS(mac, 0x814, 0x4);
   5505   1.1  macallan 		PHY_CLRBITS(mac, 0x815, 0x4);
   5506   1.1  macallan 		PHY_FILT_SETBITS(mac, 0x3, 0xff9f, 0x40);
   5507   1.1  macallan 		RF_SETBITS(mac, 0x7a, 0xf);
   5508   1.1  macallan 
   5509   1.6    cegger 		memset(&gains, 0, sizeof(gains));
   5510   1.1  macallan 		gains.tbl_gain1 = 3;
   5511   1.1  macallan 		gains.tbl_gain2 = 0;
   5512   1.1  macallan 		gains.phy_gain = 1;
   5513   1.1  macallan 		bwi_set_gains(mac, &gains);
   5514   1.1  macallan 
   5515   1.1  macallan 		RF_FILT_SETBITS(mac, 0x43, 0xf0, 0xf);
   5516   1.1  macallan 		DELAY(30);
   5517   1.1  macallan 
   5518   1.1  macallan 		nrssi = bwi_nrssi_11g(mac);
   5519   1.1  macallan 		if (nrssi == -32) {
   5520   1.1  macallan 			for (i = 0; i < 4; ++i) {
   5521   1.1  macallan 				RF_WRITE(mac, 0x7b, i);
   5522   1.1  macallan 				DELAY(20);
   5523   1.1  macallan 				nrssi = bwi_nrssi_11g(mac);
   5524   1.1  macallan 				if (nrssi > -31 && rf7b == 0xffff)
   5525   1.1  macallan 					rf7b = i;
   5526   1.1  macallan 			}
   5527   1.1  macallan 			if (rf7b == 0xffff)
   5528   1.1  macallan 				rf7b = 3;
   5529   1.1  macallan 		} else {
   5530   1.1  macallan 			rf7b = 0;
   5531   1.1  macallan 		}
   5532   1.1  macallan 	}
   5533   1.1  macallan 	RF_WRITE(mac, 0x7b, rf7b);
   5534   1.1  macallan 
   5535   1.1  macallan 	/*
   5536   1.1  macallan 	 * Restore saved RF/PHY registers
   5537   1.1  macallan 	 */
   5538   1.1  macallan 	if (phy->phy_rev >= 6) {
   5539   1.1  macallan 		for (phy6_idx = 0; phy6_idx < 4; ++phy6_idx) {
   5540   1.1  macallan 			PHY_WRITE(mac, save_phy6_regs[phy6_idx],
   5541   1.1  macallan 			    save_phy6[phy6_idx]);
   5542   1.1  macallan 		}
   5543   1.1  macallan 	}
   5544   1.1  macallan 
   5545   1.1  macallan 	/* Saved PHY registers 0, 1, 2 are handled later */
   5546   1.1  macallan 	for (i = 3; i < SAVE_PHY_COMM_MAX; ++i)
   5547   1.1  macallan 		PHY_WRITE(mac, save_phy_comm_regs[i], save_phy_comm[i]);
   5548   1.1  macallan 
   5549   1.1  macallan 	for (i = SAVE_RF_MAX - 1; i >= 0; --i)
   5550   1.1  macallan 		RF_WRITE(mac, save_rf_regs[i], save_rf[i]);
   5551   1.1  macallan 
   5552   1.1  macallan 	PHY_SETBITS(mac, 0x802, 0x3);
   5553   1.1  macallan 	PHY_SETBITS(mac, 0x429, 0x8000);
   5554   1.1  macallan 
   5555   1.1  macallan 	bwi_set_gains(mac, NULL);
   5556   1.1  macallan 
   5557   1.1  macallan 	if (phy->phy_rev >= 6) {
   5558   1.1  macallan 		for (; phy6_idx < SAVE_PHY6_MAX; ++phy6_idx) {
   5559   1.1  macallan 			PHY_WRITE(mac, save_phy6_regs[phy6_idx],
   5560   1.1  macallan 			    save_phy6[phy6_idx]);
   5561   1.1  macallan 		}
   5562   1.1  macallan 	}
   5563   1.1  macallan 
   5564   1.1  macallan 	PHY_WRITE(mac, save_phy_comm_regs[0], save_phy_comm[0]);
   5565   1.1  macallan 	PHY_WRITE(mac, save_phy_comm_regs[2], save_phy_comm[2]);
   5566   1.1  macallan 	PHY_WRITE(mac, save_phy_comm_regs[1], save_phy_comm[1]);
   5567   1.1  macallan 
   5568   1.1  macallan #undef SAVE_RF_MAX
   5569   1.1  macallan #undef SAVE_PHY_COMM_MAX
   5570   1.1  macallan #undef SAVE_PHY6_MAX
   5571   1.1  macallan }
   5572   1.1  macallan 
   5573   1.2  macallan static void
   5574   1.1  macallan bwi_rf_calc_nrssi_slope_11g(struct bwi_mac *mac)
   5575   1.1  macallan {
   5576   1.1  macallan #define SAVE_RF_MAX		3
   5577   1.1  macallan #define SAVE_PHY_COMM_MAX	4
   5578   1.1  macallan #define SAVE_PHY3_MAX		8
   5579   1.2  macallan 	static const uint16_t save_rf_regs[SAVE_RF_MAX] =
   5580   1.2  macallan 	    { 0x7a, 0x52, 0x43 };
   5581   1.2  macallan 	static const uint16_t save_phy_comm_regs[SAVE_PHY_COMM_MAX] =
   5582   1.2  macallan 	    { 0x15, 0x5a, 0x59, 0x58 };
   5583   1.2  macallan 	static const uint16_t save_phy3_regs[SAVE_PHY3_MAX] = {
   5584   1.2  macallan 		0x002e, 0x002f, 0x080f, 0x0810,
   5585   1.2  macallan 		0x0801, 0x0060, 0x0014, 0x0478
   5586   1.2  macallan 	};
   5587   1.2  macallan 
   5588   1.1  macallan 	struct bwi_softc *sc = mac->mac_sc;
   5589   1.1  macallan 	struct bwi_phy *phy = &mac->mac_phy;
   5590   1.1  macallan 	struct bwi_rf *rf = &mac->mac_rf;
   5591   1.1  macallan 	uint16_t save_rf[SAVE_RF_MAX];
   5592   1.1  macallan 	uint16_t save_phy_comm[SAVE_PHY_COMM_MAX];
   5593   1.1  macallan 	uint16_t save_phy3[SAVE_PHY3_MAX];
   5594   1.1  macallan 	uint16_t ant_div, bbp_atten, chan_ex;
   5595   1.1  macallan 	struct bwi_gains gains;
   5596   1.1  macallan 	int16_t nrssi[2];
   5597   1.1  macallan 	int i, phy3_idx = 0;
   5598   1.1  macallan 
   5599   1.1  macallan 	if (rf->rf_rev >= 9)
   5600   1.1  macallan 		return;
   5601   1.1  macallan 	else if (rf->rf_rev == 8)
   5602   1.1  macallan 		bwi_rf_set_nrssi_ofs_11g(mac);
   5603   1.1  macallan 
   5604   1.1  macallan 	PHY_CLRBITS(mac, 0x429, 0x8000);
   5605   1.1  macallan 	PHY_CLRBITS(mac, 0x802, 0x3);
   5606   1.1  macallan 
   5607   1.1  macallan 	/*
   5608   1.1  macallan 	 * Save RF/PHY registers for later restoration
   5609   1.1  macallan 	 */
   5610   1.1  macallan 	ant_div = CSR_READ_2(sc, BWI_RF_ANTDIV);
   5611   1.1  macallan 	CSR_SETBITS_2(sc, BWI_RF_ANTDIV, 0x8000);
   5612   1.1  macallan 
   5613   1.1  macallan 	for (i = 0; i < SAVE_RF_MAX; ++i)
   5614   1.1  macallan 		save_rf[i] = RF_READ(mac, save_rf_regs[i]);
   5615   1.1  macallan 	for (i = 0; i < SAVE_PHY_COMM_MAX; ++i)
   5616   1.1  macallan 		save_phy_comm[i] = PHY_READ(mac, save_phy_comm_regs[i]);
   5617   1.1  macallan 
   5618   1.1  macallan 	bbp_atten = CSR_READ_2(sc, BWI_BBP_ATTEN);
   5619   1.1  macallan 	chan_ex = CSR_READ_2(sc, BWI_RF_CHAN_EX);
   5620   1.1  macallan 
   5621   1.1  macallan 	if (phy->phy_rev >= 3) {
   5622   1.1  macallan 		for (i = 0; i < SAVE_PHY3_MAX; ++i)
   5623   1.1  macallan 			save_phy3[i] = PHY_READ(mac, save_phy3_regs[i]);
   5624   1.1  macallan 
   5625   1.1  macallan 		PHY_WRITE(mac, 0x2e, 0);
   5626   1.1  macallan 		PHY_WRITE(mac, 0x810, 0);
   5627   1.1  macallan 
   5628   1.1  macallan 		if (phy->phy_rev == 4 || phy->phy_rev == 6 ||
   5629   1.1  macallan 		    phy->phy_rev == 7) {
   5630   1.1  macallan 			PHY_SETBITS(mac, 0x478, 0x100);
   5631   1.1  macallan 			PHY_SETBITS(mac, 0x810, 0x40);
   5632   1.1  macallan 		} else if (phy->phy_rev == 3 || phy->phy_rev == 5)
   5633   1.1  macallan 			PHY_CLRBITS(mac, 0x810, 0x40);
   5634   1.1  macallan 
   5635   1.1  macallan 		PHY_SETBITS(mac, 0x60, 0x40);
   5636   1.1  macallan 		PHY_SETBITS(mac, 0x14, 0x200);
   5637   1.1  macallan 	}
   5638   1.1  macallan 
   5639   1.1  macallan 	/*
   5640   1.1  macallan 	 * Calculate nrssi0
   5641   1.1  macallan 	 */
   5642   1.1  macallan 	RF_SETBITS(mac, 0x7a, 0x70);
   5643   1.1  macallan 
   5644   1.6    cegger 	memset(&gains, 0, sizeof(gains));
   5645   1.1  macallan 	gains.tbl_gain1 = 0;
   5646   1.1  macallan 	gains.tbl_gain2 = 8;
   5647   1.1  macallan 	gains.phy_gain = 0;
   5648   1.1  macallan 	bwi_set_gains(mac, &gains);
   5649   1.1  macallan 
   5650   1.1  macallan 	RF_CLRBITS(mac, 0x7a, 0xff08);
   5651   1.1  macallan 	if (phy->phy_rev >= 2) {
   5652   1.1  macallan 		PHY_FILT_SETBITS(mac, 0x811, 0xffcf, 0x30);
   5653   1.1  macallan 		PHY_FILT_SETBITS(mac, 0x812, 0xffcf, 0x10);
   5654   1.1  macallan 	}
   5655   1.1  macallan 
   5656   1.1  macallan 	RF_SETBITS(mac, 0x7a, 0x80);
   5657   1.1  macallan 	DELAY(20);
   5658   1.1  macallan 	nrssi[0] = bwi_nrssi_11g(mac);
   5659   1.1  macallan 
   5660   1.1  macallan 	/*
   5661   1.1  macallan 	 * Calculate nrssi1
   5662   1.1  macallan 	 */
   5663   1.1  macallan 	RF_CLRBITS(mac, 0x7a, 0xff80);
   5664   1.1  macallan 	if (phy->phy_version >= 2)
   5665   1.1  macallan 		PHY_FILT_SETBITS(mac, 0x3, 0xff9f, 0x40);
   5666   1.1  macallan 	CSR_SETBITS_2(sc, BWI_RF_CHAN_EX, 0x2000);
   5667   1.1  macallan 
   5668   1.1  macallan 	RF_SETBITS(mac, 0x7a, 0xf);
   5669   1.1  macallan 	PHY_WRITE(mac, 0x15, 0xf330);
   5670   1.1  macallan 	if (phy->phy_rev >= 2) {
   5671   1.1  macallan 		PHY_FILT_SETBITS(mac, 0x812, 0xffcf, 0x20);
   5672   1.1  macallan 		PHY_FILT_SETBITS(mac, 0x811, 0xffcf, 0x20);
   5673   1.1  macallan 	}
   5674   1.1  macallan 
   5675   1.6    cegger 	memset(&gains, 0, sizeof(gains));
   5676   1.1  macallan 	gains.tbl_gain1 = 3;
   5677   1.1  macallan 	gains.tbl_gain2 = 0;
   5678   1.1  macallan 	gains.phy_gain = 1;
   5679   1.1  macallan 	bwi_set_gains(mac, &gains);
   5680   1.1  macallan 
   5681   1.1  macallan 	if (rf->rf_rev == 8) {
   5682   1.1  macallan 		RF_WRITE(mac, 0x43, 0x1f);
   5683   1.1  macallan 	} else {
   5684   1.1  macallan 		RF_FILT_SETBITS(mac, 0x52, 0xff0f, 0x60);
   5685   1.1  macallan 		RF_FILT_SETBITS(mac, 0x43, 0xfff0, 0x9);
   5686   1.1  macallan 	}
   5687   1.1  macallan 	PHY_WRITE(mac, 0x5a, 0x480);
   5688   1.1  macallan 	PHY_WRITE(mac, 0x59, 0x810);
   5689   1.1  macallan 	PHY_WRITE(mac, 0x58, 0xd);
   5690   1.1  macallan 	DELAY(20);
   5691   1.1  macallan 
   5692   1.1  macallan 	nrssi[1] = bwi_nrssi_11g(mac);
   5693   1.1  macallan 
   5694   1.1  macallan 	/*
   5695   1.1  macallan 	 * Install calculated narrow RSSI values
   5696   1.1  macallan 	 */
   5697   1.1  macallan 	if (nrssi[1] == nrssi[0])
   5698   1.1  macallan 		rf->rf_nrssi_slope = 0x10000;
   5699   1.1  macallan 	else
   5700   1.1  macallan 		rf->rf_nrssi_slope = 0x400000 / (nrssi[0] - nrssi[1]);
   5701   1.1  macallan 	if (nrssi[0] >= -4) {
   5702   1.1  macallan 		rf->rf_nrssi[0] = nrssi[1];
   5703   1.1  macallan 		rf->rf_nrssi[1] = nrssi[0];
   5704   1.1  macallan 	}
   5705   1.1  macallan 
   5706   1.1  macallan 	/*
   5707   1.1  macallan 	 * Restore saved RF/PHY registers
   5708   1.1  macallan 	 */
   5709   1.1  macallan 	if (phy->phy_rev >= 3) {
   5710   1.1  macallan 		for (phy3_idx = 0; phy3_idx < 4; ++phy3_idx) {
   5711   1.1  macallan 			PHY_WRITE(mac, save_phy3_regs[phy3_idx],
   5712   1.1  macallan 				  save_phy3[phy3_idx]);
   5713   1.1  macallan 		}
   5714   1.1  macallan 	}
   5715   1.1  macallan 	if (phy->phy_rev >= 2) {
   5716   1.1  macallan 		PHY_CLRBITS(mac, 0x812, 0x30);
   5717   1.1  macallan 		PHY_CLRBITS(mac, 0x811, 0x30);
   5718   1.1  macallan 	}
   5719   1.1  macallan 
   5720   1.1  macallan 	for (i = 0; i < SAVE_RF_MAX; ++i)
   5721   1.1  macallan 		RF_WRITE(mac, save_rf_regs[i], save_rf[i]);
   5722   1.1  macallan 
   5723   1.1  macallan 	CSR_WRITE_2(sc, BWI_RF_ANTDIV, ant_div);
   5724   1.1  macallan 	CSR_WRITE_2(sc, BWI_BBP_ATTEN, bbp_atten);
   5725   1.1  macallan 	CSR_WRITE_2(sc, BWI_RF_CHAN_EX, chan_ex);
   5726   1.1  macallan 
   5727   1.1  macallan 	for (i = 0; i < SAVE_PHY_COMM_MAX; ++i)
   5728   1.1  macallan 		PHY_WRITE(mac, save_phy_comm_regs[i], save_phy_comm[i]);
   5729   1.1  macallan 
   5730   1.1  macallan 	bwi_rf_workaround(mac, rf->rf_curchan);
   5731   1.1  macallan 	PHY_SETBITS(mac, 0x802, 0x3);
   5732   1.1  macallan 	bwi_set_gains(mac, NULL);
   5733   1.1  macallan 	PHY_SETBITS(mac, 0x429, 0x8000);
   5734   1.1  macallan 
   5735   1.1  macallan 	if (phy->phy_rev >= 3) {
   5736   1.1  macallan 		for (; phy3_idx < SAVE_PHY3_MAX; ++phy3_idx) {
   5737   1.1  macallan 			PHY_WRITE(mac, save_phy3_regs[phy3_idx],
   5738   1.1  macallan 			    save_phy3[phy3_idx]);
   5739   1.1  macallan 		}
   5740   1.1  macallan 	}
   5741   1.1  macallan 
   5742   1.1  macallan 	bwi_rf_init_sw_nrssi_table(mac);
   5743   1.1  macallan 	bwi_rf_set_nrssi_thr_11g(mac);
   5744   1.1  macallan 
   5745   1.1  macallan #undef SAVE_RF_MAX
   5746   1.1  macallan #undef SAVE_PHY_COMM_MAX
   5747   1.1  macallan #undef SAVE_PHY3_MAX
   5748   1.1  macallan }
   5749   1.1  macallan 
   5750   1.2  macallan static void
   5751   1.1  macallan bwi_rf_init_sw_nrssi_table(struct bwi_mac *mac)
   5752   1.1  macallan {
   5753   1.1  macallan 	struct bwi_rf *rf = &mac->mac_rf;
   5754   1.1  macallan 	int d, i;
   5755   1.1  macallan 
   5756   1.1  macallan 	d = 0x1f - rf->rf_nrssi[0];
   5757   1.1  macallan 	for (i = 0; i < BWI_NRSSI_TBLSZ; ++i) {
   5758   1.1  macallan 		int val;
   5759   1.1  macallan 
   5760   1.1  macallan 		val = (((i - d) * rf->rf_nrssi_slope) / 0x10000) + 0x3a;
   5761   1.1  macallan 		if (val < 0)
   5762   1.1  macallan 			val = 0;
   5763   1.1  macallan 		else if (val > 0x3f)
   5764   1.1  macallan 			val = 0x3f;
   5765   1.1  macallan 
   5766   1.1  macallan 		rf->rf_nrssi_table[i] = val;
   5767   1.1  macallan 	}
   5768   1.1  macallan }
   5769   1.1  macallan 
   5770   1.2  macallan static void
   5771   1.1  macallan bwi_rf_init_hw_nrssi_table(struct bwi_mac *mac, uint16_t adjust)
   5772   1.1  macallan {
   5773   1.1  macallan 	int i;
   5774   1.1  macallan 
   5775   1.1  macallan 	for (i = 0; i < BWI_NRSSI_TBLSZ; ++i) {
   5776   1.1  macallan 		int16_t val;
   5777   1.1  macallan 
   5778   1.1  macallan 		val = bwi_nrssi_read(mac, i);
   5779   1.1  macallan 
   5780   1.1  macallan 		val -= adjust;
   5781   1.1  macallan 		if (val < -32)
   5782   1.1  macallan 			val = -32;
   5783   1.2  macallan 		else if (val > 31)
   5784   1.1  macallan 			val = 31;
   5785   1.1  macallan 
   5786   1.1  macallan 		bwi_nrssi_write(mac, i, val);
   5787   1.1  macallan 	}
   5788   1.1  macallan }
   5789   1.1  macallan 
   5790   1.2  macallan static void
   5791   1.1  macallan bwi_rf_set_nrssi_thr_11b(struct bwi_mac *mac)
   5792   1.1  macallan {
   5793   1.1  macallan 	struct bwi_rf *rf = &mac->mac_rf;
   5794   1.1  macallan 	int32_t thr;
   5795   1.1  macallan 
   5796   1.1  macallan 	if (rf->rf_type != BWI_RF_T_BCM2050 ||
   5797   1.1  macallan 	    (mac->mac_sc->sc_card_flags & BWI_CARD_F_SW_NRSSI) == 0)
   5798   1.1  macallan 		return;
   5799   1.1  macallan 
   5800   1.1  macallan 	/*
   5801   1.1  macallan 	 * Calculate nrssi threshold
   5802   1.1  macallan 	 */
   5803   1.1  macallan 	if (rf->rf_rev >= 6) {
   5804   1.1  macallan 		thr = (rf->rf_nrssi[1] - rf->rf_nrssi[0]) * 32;
   5805   1.1  macallan 		thr += 20 * (rf->rf_nrssi[0] + 1);
   5806   1.1  macallan 		thr /= 40;
   5807   1.1  macallan 	} else {
   5808   1.1  macallan 		thr = rf->rf_nrssi[1] - 5;
   5809   1.1  macallan 	}
   5810   1.1  macallan 	if (thr < 0)
   5811   1.1  macallan 		thr = 0;
   5812   1.1  macallan 	else if (thr > 0x3e)
   5813   1.1  macallan 		thr = 0x3e;
   5814   1.1  macallan 
   5815   1.1  macallan 	PHY_READ(mac, BWI_PHYR_NRSSI_THR_11B);	/* dummy read */
   5816   1.1  macallan 	PHY_WRITE(mac, BWI_PHYR_NRSSI_THR_11B, (((uint16_t)thr) << 8) | 0x1c);
   5817   1.1  macallan 
   5818   1.1  macallan 	if (rf->rf_rev >= 6) {
   5819   1.1  macallan 		PHY_WRITE(mac, 0x87, 0xe0d);
   5820   1.1  macallan 		PHY_WRITE(mac, 0x86, 0xc0b);
   5821   1.1  macallan 		PHY_WRITE(mac, 0x85, 0xa09);
   5822   1.1  macallan 		PHY_WRITE(mac, 0x84, 0x808);
   5823   1.1  macallan 		PHY_WRITE(mac, 0x83, 0x808);
   5824   1.1  macallan 		PHY_WRITE(mac, 0x82, 0x604);
   5825   1.1  macallan 		PHY_WRITE(mac, 0x81, 0x302);
   5826   1.1  macallan 		PHY_WRITE(mac, 0x80, 0x100);
   5827   1.1  macallan 	}
   5828   1.1  macallan }
   5829   1.1  macallan 
   5830   1.2  macallan static int32_t
   5831   1.1  macallan _nrssi_threshold(const struct bwi_rf *rf, int32_t val)
   5832   1.1  macallan {
   5833   1.1  macallan 	val *= (rf->rf_nrssi[1] - rf->rf_nrssi[0]);
   5834   1.1  macallan 	val += (rf->rf_nrssi[0] << 6);
   5835   1.1  macallan 	if (val < 32)
   5836   1.1  macallan 		val += 31;
   5837   1.1  macallan 	else
   5838   1.1  macallan 		val += 32;
   5839   1.1  macallan 	val >>= 6;
   5840   1.1  macallan 	if (val < -31)
   5841   1.1  macallan 		val = -31;
   5842   1.1  macallan 	else if (val > 31)
   5843   1.1  macallan 		val = 31;
   5844   1.1  macallan 
   5845   1.1  macallan 	return (val);
   5846   1.1  macallan }
   5847   1.1  macallan 
   5848   1.2  macallan static void
   5849   1.1  macallan bwi_rf_set_nrssi_thr_11g(struct bwi_mac *mac)
   5850   1.1  macallan {
   5851   1.1  macallan 	int32_t thr1, thr2;
   5852   1.1  macallan 	uint16_t thr;
   5853   1.1  macallan 
   5854   1.1  macallan 	/*
   5855   1.1  macallan 	 * Find the two nrssi thresholds
   5856   1.1  macallan 	 */
   5857   1.1  macallan 	if ((mac->mac_phy.phy_flags & BWI_PHY_F_LINKED) == 0 ||
   5858   1.1  macallan 	    (mac->mac_sc->sc_card_flags & BWI_CARD_F_SW_NRSSI) == 0) {
   5859   1.1  macallan 	    	int16_t nrssi;
   5860   1.1  macallan 
   5861   1.1  macallan 		nrssi = bwi_nrssi_read(mac, 0x20);
   5862   1.1  macallan 		if (nrssi >= 32)
   5863   1.1  macallan 			nrssi -= 64;
   5864   1.1  macallan 
   5865   1.1  macallan 		if (nrssi < 3) {
   5866   1.1  macallan 			thr1 = 0x2b;
   5867   1.1  macallan 			thr2 = 0x27;
   5868   1.1  macallan 		} else {
   5869   1.1  macallan 			thr1 = 0x2d;
   5870   1.1  macallan 			thr2 = 0x2b;
   5871   1.1  macallan 		}
   5872   1.1  macallan 	} else {
   5873   1.1  macallan 		/* TODO Interfere mode */
   5874   1.1  macallan 		thr1 = _nrssi_threshold(&mac->mac_rf, 0x11);
   5875   1.1  macallan 		thr2 = _nrssi_threshold(&mac->mac_rf, 0xe);
   5876   1.1  macallan 	}
   5877   1.1  macallan 
   5878   1.1  macallan #define NRSSI_THR1_MASK		0x003f
   5879   1.1  macallan #define NRSSI_THR2_MASK		0x0fc0
   5880   1.1  macallan 	thr = __SHIFTIN((uint32_t)thr1, NRSSI_THR1_MASK) |
   5881   1.1  macallan 	    __SHIFTIN((uint32_t)thr2, NRSSI_THR2_MASK);
   5882   1.1  macallan 	PHY_FILT_SETBITS(mac, BWI_PHYR_NRSSI_THR_11G, 0xf000, thr);
   5883   1.1  macallan #undef NRSSI_THR1_MASK
   5884   1.1  macallan #undef NRSSI_THR2_MASK
   5885   1.1  macallan }
   5886   1.1  macallan 
   5887   1.2  macallan static void
   5888   1.1  macallan bwi_rf_clear_tssi(struct bwi_mac *mac)
   5889   1.1  macallan {
   5890   1.1  macallan 	/* XXX use function pointer */
   5891   1.1  macallan 	if (mac->mac_phy.phy_mode == IEEE80211_MODE_11A) {
   5892   1.1  macallan 		/* TODO: 11A */
   5893   1.1  macallan 	} else {
   5894   1.1  macallan 		uint16_t val;
   5895   1.1  macallan 		int i;
   5896   1.1  macallan 
   5897   1.1  macallan 		val = __SHIFTIN(BWI_INVALID_TSSI, BWI_LO_TSSI_MASK) |
   5898   1.1  macallan 		    __SHIFTIN(BWI_INVALID_TSSI, BWI_HI_TSSI_MASK);
   5899   1.1  macallan 
   5900   1.1  macallan 		for (i = 0; i < 2; ++i) {
   5901   1.1  macallan 			MOBJ_WRITE_2(mac, BWI_COMM_MOBJ,
   5902   1.1  macallan 			    BWI_COMM_MOBJ_TSSI_DS + (i * 2), val);
   5903   1.1  macallan 		}
   5904   1.1  macallan 
   5905   1.1  macallan 		for (i = 0; i < 2; ++i) {
   5906   1.1  macallan 			MOBJ_WRITE_2(mac, BWI_COMM_MOBJ,
   5907   1.1  macallan 			    BWI_COMM_MOBJ_TSSI_OFDM + (i * 2), val);
   5908   1.1  macallan 		}
   5909   1.1  macallan 	}
   5910   1.1  macallan }
   5911   1.1  macallan 
   5912   1.2  macallan static void
   5913   1.1  macallan bwi_rf_clear_state(struct bwi_rf *rf)
   5914   1.1  macallan {
   5915   1.1  macallan 	int i;
   5916   1.1  macallan 
   5917   1.1  macallan 	rf->rf_flags &= ~BWI_RF_CLEAR_FLAGS;
   5918   1.6    cegger 	memset(rf->rf_lo, 0, sizeof(rf->rf_lo));
   5919   1.6    cegger 	memset(rf->rf_lo_used, 0, sizeof(rf->rf_lo_used));
   5920   1.1  macallan 
   5921   1.1  macallan 	rf->rf_nrssi_slope = 0;
   5922   1.1  macallan 	rf->rf_nrssi[0] = BWI_INVALID_NRSSI;
   5923   1.1  macallan 	rf->rf_nrssi[1] = BWI_INVALID_NRSSI;
   5924   1.1  macallan 
   5925   1.1  macallan 	for (i = 0; i < BWI_NRSSI_TBLSZ; ++i)
   5926   1.1  macallan 		rf->rf_nrssi_table[i] = i;
   5927   1.1  macallan 
   5928   1.1  macallan 	rf->rf_lo_gain = 0;
   5929   1.1  macallan 	rf->rf_rx_gain = 0;
   5930   1.1  macallan 
   5931   1.8   tsutsui 	memcpy(rf->rf_txpower_map, rf->rf_txpower_map0,
   5932   1.1  macallan 	      sizeof(rf->rf_txpower_map));
   5933   1.1  macallan 	rf->rf_idle_tssi = rf->rf_idle_tssi0;
   5934   1.1  macallan }
   5935   1.1  macallan 
   5936   1.2  macallan static void
   5937   1.1  macallan bwi_rf_on_11a(struct bwi_mac *mac)
   5938   1.1  macallan {
   5939   1.1  macallan 	/* TODO: 11A */
   5940   1.1  macallan }
   5941   1.1  macallan 
   5942   1.2  macallan static void
   5943   1.1  macallan bwi_rf_on_11bg(struct bwi_mac *mac)
   5944   1.1  macallan {
   5945   1.1  macallan 	struct bwi_phy *phy = &mac->mac_phy;
   5946   1.1  macallan 
   5947   1.1  macallan 	PHY_WRITE(mac, 0x15, 0x8000);
   5948   1.1  macallan 	PHY_WRITE(mac, 0x15, 0xcc00);
   5949   1.1  macallan 	if (phy->phy_flags & BWI_PHY_F_LINKED)
   5950   1.1  macallan 		PHY_WRITE(mac, 0x15, 0xc0);
   5951   1.1  macallan 	else
   5952   1.1  macallan 		PHY_WRITE(mac, 0x15, 0);
   5953   1.1  macallan 
   5954   1.1  macallan 	bwi_rf_set_chan(mac, 6 /* XXX */, 1);
   5955   1.1  macallan }
   5956   1.1  macallan 
   5957   1.2  macallan static void
   5958   1.1  macallan bwi_rf_set_ant_mode(struct bwi_mac *mac, int ant_mode)
   5959   1.1  macallan {
   5960   1.1  macallan 	struct bwi_softc *sc = mac->mac_sc;
   5961   1.1  macallan 	struct bwi_phy *phy = &mac->mac_phy;
   5962   1.1  macallan 	uint16_t val;
   5963   1.1  macallan 
   5964   1.1  macallan 	KASSERT(ant_mode == BWI_ANT_MODE_0 ||
   5965   1.1  macallan 	    ant_mode == BWI_ANT_MODE_1 ||
   5966   1.1  macallan 	    ant_mode == BWI_ANT_MODE_AUTO);
   5967   1.1  macallan 
   5968   1.1  macallan 	HFLAGS_CLRBITS(mac, BWI_HFLAG_AUTO_ANTDIV);
   5969   1.1  macallan 
   5970   1.1  macallan 	if (phy->phy_mode == IEEE80211_MODE_11B) {
   5971   1.1  macallan 		/* NOTE: v4/v3 conflicts, take v3 */
   5972   1.1  macallan 		if (mac->mac_rev == 2)
   5973   1.1  macallan 			val = BWI_ANT_MODE_AUTO;
   5974   1.1  macallan 		else
   5975   1.1  macallan 			val = ant_mode;
   5976   1.1  macallan 		val <<= 7;
   5977   1.1  macallan 		PHY_FILT_SETBITS(mac, 0x3e2, 0xfe7f, val);
   5978   1.1  macallan 	} else {	/* 11a/g */
   5979   1.1  macallan 		/* XXX reg/value naming */
   5980   1.1  macallan 		val = ant_mode << 7;
   5981   1.1  macallan 		PHY_FILT_SETBITS(mac, 0x401, 0x7e7f, val);
   5982   1.1  macallan 
   5983   1.1  macallan 		if (ant_mode == BWI_ANT_MODE_AUTO)
   5984   1.1  macallan 			PHY_CLRBITS(mac, 0x42b, 0x100);
   5985   1.1  macallan 
   5986   1.1  macallan 		if (phy->phy_mode == IEEE80211_MODE_11A) {
   5987   1.1  macallan 			/* TODO: 11A */
   5988   1.1  macallan 		} else {	/* 11g */
   5989   1.1  macallan 			if (ant_mode == BWI_ANT_MODE_AUTO)
   5990   1.1  macallan 				PHY_SETBITS(mac, 0x48c, 0x2000);
   5991   1.1  macallan 			else
   5992   1.1  macallan 				PHY_CLRBITS(mac, 0x48c, 0x2000);
   5993   1.1  macallan 
   5994   1.1  macallan 			if (phy->phy_rev >= 2) {
   5995   1.1  macallan 				PHY_SETBITS(mac, 0x461, 0x10);
   5996   1.1  macallan 				PHY_FILT_SETBITS(mac, 0x4ad, 0xff00, 0x15);
   5997   1.1  macallan 				if (phy->phy_rev == 2) {
   5998   1.1  macallan 					PHY_WRITE(mac, 0x427, 0x8);
   5999   1.1  macallan 				} else {
   6000   1.1  macallan 					PHY_FILT_SETBITS(mac, 0x427,
   6001   1.1  macallan 							 0xff00, 0x8);
   6002   1.1  macallan 				}
   6003   1.1  macallan 
   6004   1.1  macallan 				if (phy->phy_rev >= 6)
   6005   1.1  macallan 					PHY_WRITE(mac, 0x49b, 0xdc);
   6006   1.1  macallan 			}
   6007   1.1  macallan 		}
   6008   1.1  macallan 	}
   6009   1.1  macallan 
   6010   1.1  macallan 	/* XXX v4 set AUTO_ANTDIV unconditionally */
   6011   1.1  macallan 	if (ant_mode == BWI_ANT_MODE_AUTO)
   6012   1.1  macallan 		HFLAGS_SETBITS(mac, BWI_HFLAG_AUTO_ANTDIV);
   6013   1.1  macallan 
   6014   1.1  macallan 	val = ant_mode << 8;
   6015   1.1  macallan 	MOBJ_FILT_SETBITS_2(mac, BWI_COMM_MOBJ, BWI_COMM_MOBJ_TX_BEACON,
   6016   1.1  macallan 	    0xfc3f, val);
   6017   1.1  macallan 	MOBJ_FILT_SETBITS_2(mac, BWI_COMM_MOBJ, BWI_COMM_MOBJ_TX_ACK,
   6018   1.1  macallan 	    0xfc3f, val);
   6019   1.1  macallan 	MOBJ_FILT_SETBITS_2(mac, BWI_COMM_MOBJ, BWI_COMM_MOBJ_TX_PROBE_RESP,
   6020   1.1  macallan 	    0xfc3f, val);
   6021   1.1  macallan 
   6022   1.1  macallan 	/* XXX what's these */
   6023   1.1  macallan 	if (phy->phy_mode == IEEE80211_MODE_11B)
   6024   1.1  macallan 		CSR_SETBITS_2(sc, 0x5e, 0x4);
   6025   1.1  macallan 
   6026   1.1  macallan 	CSR_WRITE_4(sc, 0x100, 0x1000000);
   6027   1.1  macallan 	if (mac->mac_rev < 5)
   6028   1.1  macallan 		CSR_WRITE_4(sc, 0x10c, 0x1000000);
   6029   1.1  macallan 
   6030   1.1  macallan 	mac->mac_rf.rf_ant_mode = ant_mode;
   6031   1.1  macallan }
   6032   1.1  macallan 
   6033   1.2  macallan static int
   6034   1.1  macallan bwi_rf_get_latest_tssi(struct bwi_mac *mac, int8_t tssi[], uint16_t ofs)
   6035   1.1  macallan {
   6036   1.1  macallan 	int i;
   6037   1.1  macallan 
   6038   1.1  macallan 	for (i = 0; i < 4; ) {
   6039   1.1  macallan 		uint16_t val;
   6040   1.1  macallan 
   6041   1.1  macallan 		val = MOBJ_READ_2(mac, BWI_COMM_MOBJ, ofs + i);
   6042   1.1  macallan 		tssi[i++] = (int8_t)__SHIFTOUT(val, BWI_LO_TSSI_MASK);
   6043   1.1  macallan 		tssi[i++] = (int8_t)__SHIFTOUT(val, BWI_HI_TSSI_MASK);
   6044   1.1  macallan 	}
   6045   1.1  macallan 
   6046   1.1  macallan 	for (i = 0; i < 4; ++i) {
   6047   1.1  macallan 		if (tssi[i] == BWI_INVALID_TSSI)
   6048   1.1  macallan 			return (EINVAL);
   6049   1.1  macallan 	}
   6050   1.1  macallan 
   6051   1.1  macallan 	return (0);
   6052   1.1  macallan }
   6053   1.1  macallan 
   6054   1.2  macallan static int
   6055   1.1  macallan bwi_rf_tssi2dbm(struct bwi_mac *mac, int8_t tssi, int8_t *txpwr)
   6056   1.1  macallan {
   6057   1.1  macallan 	struct bwi_rf *rf = &mac->mac_rf;
   6058   1.1  macallan 	int pwr_idx;
   6059   1.1  macallan 
   6060   1.1  macallan 	pwr_idx = rf->rf_idle_tssi + (int)tssi - rf->rf_base_tssi;
   6061   1.1  macallan #if 0
   6062   1.1  macallan 	if (pwr_idx < 0 || pwr_idx >= BWI_TSSI_MAX)
   6063   1.2  macallan 		return (EINVAL);
   6064   1.1  macallan #else
   6065   1.1  macallan 	if (pwr_idx < 0)
   6066   1.1  macallan 		pwr_idx = 0;
   6067   1.1  macallan 	else if (pwr_idx >= BWI_TSSI_MAX)
   6068   1.1  macallan 		pwr_idx = BWI_TSSI_MAX - 1;
   6069   1.1  macallan #endif
   6070   1.1  macallan 	*txpwr = rf->rf_txpower_map[pwr_idx];
   6071   1.1  macallan 
   6072   1.1  macallan 	return (0);
   6073   1.1  macallan }
   6074   1.1  macallan 
   6075   1.2  macallan static int
   6076   1.1  macallan bwi_rf_calc_rssi_bcm2050(struct bwi_mac *mac, const struct bwi_rxbuf_hdr *hdr)
   6077   1.1  macallan {
   6078   1.1  macallan 	uint16_t flags1, flags3;
   6079   1.1  macallan 	int rssi, lna_gain;
   6080   1.1  macallan 
   6081   1.1  macallan 	rssi = hdr->rxh_rssi;
   6082   1.2  macallan 	flags1 = le16toh(hdr->rxh_flags1);
   6083   1.2  macallan 	flags3 = le16toh(hdr->rxh_flags3);
   6084   1.1  macallan 
   6085   1.1  macallan #define NEW_BCM2050_RSSI
   6086   1.1  macallan #ifdef NEW_BCM2050_RSSI
   6087   1.1  macallan 	if (flags1 & BWI_RXH_F1_OFDM) {
   6088   1.1  macallan 		if (rssi > 127)
   6089   1.1  macallan 			rssi -= 256;
   6090   1.1  macallan 		if (flags3 & BWI_RXH_F3_BCM2050_RSSI)
   6091   1.1  macallan 			rssi += 17;
   6092   1.1  macallan 		else
   6093   1.1  macallan 			rssi -= 4;
   6094   1.1  macallan 		return (rssi);
   6095   1.1  macallan 	}
   6096   1.1  macallan 
   6097   1.1  macallan 	if (mac->mac_sc->sc_card_flags & BWI_CARD_F_SW_NRSSI) {
   6098   1.1  macallan 		struct bwi_rf *rf = &mac->mac_rf;
   6099   1.1  macallan 
   6100   1.1  macallan 		if (rssi >= BWI_NRSSI_TBLSZ)
   6101   1.1  macallan 			rssi = BWI_NRSSI_TBLSZ - 1;
   6102   1.1  macallan 
   6103   1.1  macallan 		rssi = ((31 - (int)rf->rf_nrssi_table[rssi]) * -131) / 128;
   6104   1.1  macallan 		rssi -= 67;
   6105   1.1  macallan 	} else {
   6106   1.1  macallan 		rssi = ((31 - rssi) * -149) / 128;
   6107   1.1  macallan 		rssi -= 68;
   6108   1.1  macallan 	}
   6109   1.1  macallan 
   6110   1.1  macallan 	if (mac->mac_phy.phy_mode != IEEE80211_MODE_11G)
   6111   1.1  macallan 		return (rssi);
   6112   1.1  macallan 
   6113   1.1  macallan 	if (flags3 & BWI_RXH_F3_BCM2050_RSSI)
   6114   1.1  macallan 		rssi += 20;
   6115   1.1  macallan 
   6116   1.2  macallan 	lna_gain = __SHIFTOUT(le16toh(hdr->rxh_phyinfo),
   6117   1.1  macallan 	    BWI_RXH_PHYINFO_LNAGAIN);
   6118   1.2  macallan /*	[TRC: XXX This causes some seriously verbose output.  I hope it
   6119   1.2  macallan 	just verbose and not actually a symptom of a problem.]
   6120   1.2  macallan 
   6121   1.2  macallan 	DPRINTF(mac->mac_sc, BWI_DBG_RF | BWI_DBG_RX,
   6122   1.2  macallan 	    "lna_gain %d, phyinfo 0x%04x\n",
   6123   1.2  macallan 	    lna_gain, le16toh(hdr->rxh_phyinfo));
   6124   1.2  macallan */
   6125   1.1  macallan 	switch (lna_gain) {
   6126   1.1  macallan 	case 0:
   6127   1.1  macallan 		rssi += 27;
   6128   1.1  macallan 		break;
   6129   1.1  macallan 	case 1:
   6130   1.1  macallan 		rssi += 6;
   6131   1.1  macallan 		break;
   6132   1.1  macallan 	case 2:
   6133   1.1  macallan 		rssi += 12;
   6134   1.1  macallan 		break;
   6135   1.1  macallan 	case 3:
   6136   1.1  macallan 		/*
   6137   1.1  macallan 		 * XXX
   6138   1.1  macallan 		 * According to v3 spec, we should do _nothing_ here,
   6139   1.1  macallan 		 * but it seems that the result RSSI will be too low
   6140   1.1  macallan 		 * (relative to what ath(4) says).  Raise it a little
   6141   1.1  macallan 		 * bit.
   6142   1.1  macallan 		 */
   6143   1.1  macallan 		rssi += 5;
   6144   1.1  macallan 		break;
   6145   1.1  macallan 	default:
   6146   1.1  macallan 		panic("impossible lna gain %d", lna_gain);
   6147   1.1  macallan 	}
   6148   1.1  macallan #else	/* !NEW_BCM2050_RSSI */
   6149   1.1  macallan 	lna_gain = 0; /* shut up gcc warning */
   6150   1.1  macallan 
   6151   1.1  macallan 	if (flags1 & BWI_RXH_F1_OFDM) {
   6152   1.1  macallan 		if (rssi > 127)
   6153   1.1  macallan 			rssi -= 256;
   6154   1.1  macallan 		rssi = (rssi * 73) / 64;
   6155   1.1  macallan 
   6156   1.1  macallan 		if (flags3 & BWI_RXH_F3_BCM2050_RSSI)
   6157   1.1  macallan 			rssi += 25;
   6158   1.1  macallan 		else
   6159   1.1  macallan 			rssi -= 3;
   6160   1.1  macallan 		return (rssi);
   6161   1.1  macallan 	}
   6162   1.1  macallan 
   6163   1.1  macallan 	if (mac->mac_sc->sc_card_flags & BWI_CARD_F_SW_NRSSI) {
   6164   1.1  macallan 		struct bwi_rf *rf = &mac->mac_rf;
   6165   1.1  macallan 
   6166   1.1  macallan 		if (rssi >= BWI_NRSSI_TBLSZ)
   6167   1.1  macallan 			rssi = BWI_NRSSI_TBLSZ - 1;
   6168   1.1  macallan 
   6169   1.1  macallan 		rssi = ((31 - (int)rf->rf_nrssi_table[rssi]) * -131) / 128;
   6170   1.1  macallan 		rssi -= 57;
   6171   1.1  macallan 	} else {
   6172   1.1  macallan 		rssi = ((31 - rssi) * -149) / 128;
   6173   1.1  macallan 		rssi -= 68;
   6174   1.1  macallan 	}
   6175   1.1  macallan 
   6176   1.1  macallan 	if (mac->mac_phy.phy_mode != IEEE80211_MODE_11G)
   6177   1.1  macallan 		return (rssi);
   6178   1.1  macallan 
   6179   1.1  macallan 	if (flags3 & BWI_RXH_F3_BCM2050_RSSI)
   6180   1.1  macallan 		rssi += 25;
   6181   1.1  macallan #endif	/* NEW_BCM2050_RSSI */
   6182   1.1  macallan 	return (rssi);
   6183   1.1  macallan }
   6184   1.1  macallan 
   6185   1.2  macallan static int
   6186   1.1  macallan bwi_rf_calc_rssi_bcm2053(struct bwi_mac *mac, const struct bwi_rxbuf_hdr *hdr)
   6187   1.1  macallan {
   6188   1.1  macallan 	uint16_t flags1;
   6189   1.1  macallan 	int rssi;
   6190   1.1  macallan 
   6191   1.1  macallan 	rssi = (((int)hdr->rxh_rssi - 11) * 103) / 64;
   6192   1.1  macallan 
   6193   1.2  macallan 	flags1 = le16toh(hdr->rxh_flags1);
   6194   1.1  macallan 	if (flags1 & BWI_RXH_F1_BCM2053_RSSI)
   6195   1.1  macallan 		rssi -= 109;
   6196   1.1  macallan 	else
   6197   1.1  macallan 		rssi -= 83;
   6198   1.1  macallan 
   6199   1.1  macallan 	return (rssi);
   6200   1.1  macallan }
   6201   1.1  macallan 
   6202   1.2  macallan static int
   6203   1.1  macallan bwi_rf_calc_rssi_bcm2060(struct bwi_mac *mac, const struct bwi_rxbuf_hdr *hdr)
   6204   1.1  macallan {
   6205   1.1  macallan 	int rssi;
   6206   1.1  macallan 
   6207   1.1  macallan 	rssi = hdr->rxh_rssi;
   6208   1.1  macallan 	if (rssi > 127)
   6209   1.1  macallan 		rssi -= 256;
   6210   1.1  macallan 
   6211   1.1  macallan 	return (rssi);
   6212   1.1  macallan }
   6213   1.1  macallan 
   6214   1.2  macallan static uint16_t
   6215   1.1  macallan bwi_rf_lo_measure_11b(struct bwi_mac *mac)
   6216   1.1  macallan {
   6217   1.1  macallan 	uint16_t val;
   6218   1.1  macallan 	int i;
   6219   1.1  macallan 
   6220   1.1  macallan 	val = 0;
   6221   1.1  macallan 	for (i = 0; i < 10; ++i) {
   6222   1.1  macallan 		PHY_WRITE(mac, 0x15, 0xafa0);
   6223   1.1  macallan 		DELAY(1);
   6224   1.1  macallan 		PHY_WRITE(mac, 0x15, 0xefa0);
   6225   1.1  macallan 		DELAY(10);
   6226   1.1  macallan 		PHY_WRITE(mac, 0x15, 0xffa0);
   6227   1.1  macallan 		DELAY(40);
   6228   1.1  macallan 
   6229   1.1  macallan 		val += PHY_READ(mac, 0x2c);
   6230   1.1  macallan 	}
   6231   1.1  macallan 
   6232   1.1  macallan 	return (val);
   6233   1.1  macallan }
   6234   1.1  macallan 
   6235   1.2  macallan static void
   6236   1.1  macallan bwi_rf_lo_update_11b(struct bwi_mac *mac)
   6237   1.1  macallan {
   6238   1.1  macallan 	struct bwi_softc *sc = mac->mac_sc;
   6239   1.1  macallan 	struct bwi_rf *rf = &mac->mac_rf;
   6240   1.1  macallan 	struct rf_saveregs regs;
   6241   1.1  macallan 	uint16_t rf_val, phy_val, min_val, val;
   6242   1.1  macallan 	uint16_t rf52, bphy_ctrl;
   6243   1.1  macallan 	int i;
   6244   1.1  macallan 
   6245   1.2  macallan 	DPRINTF(sc, BWI_DBG_RF | BWI_DBG_INIT, "%s enter\n", __func__);
   6246   1.1  macallan 
   6247   1.6    cegger 	memset(&regs, 0, sizeof(regs));
   6248   1.1  macallan 	bphy_ctrl = 0;
   6249   1.1  macallan 
   6250   1.1  macallan 	/*
   6251   1.1  macallan 	 * Save RF/PHY registers for later restoration
   6252   1.1  macallan 	 */
   6253   1.1  macallan 	SAVE_PHY_REG(mac, &regs, 15);
   6254   1.1  macallan 	rf52 = RF_READ(mac, 0x52) & 0xfff0;
   6255   1.1  macallan 	if (rf->rf_type == BWI_RF_T_BCM2050) {
   6256   1.1  macallan 		SAVE_PHY_REG(mac, &regs, 0a);
   6257   1.1  macallan 		SAVE_PHY_REG(mac, &regs, 2a);
   6258   1.1  macallan 		SAVE_PHY_REG(mac, &regs, 35);
   6259   1.1  macallan 		SAVE_PHY_REG(mac, &regs, 03);
   6260   1.1  macallan 		SAVE_PHY_REG(mac, &regs, 01);
   6261   1.1  macallan 		SAVE_PHY_REG(mac, &regs, 30);
   6262   1.1  macallan 
   6263   1.1  macallan 		SAVE_RF_REG(mac, &regs, 43);
   6264   1.1  macallan 		SAVE_RF_REG(mac, &regs, 7a);
   6265   1.1  macallan 
   6266   1.1  macallan 		bphy_ctrl = CSR_READ_2(sc, BWI_BPHY_CTRL);
   6267   1.1  macallan 
   6268   1.1  macallan 		SAVE_RF_REG(mac, &regs, 52);
   6269   1.1  macallan 		regs.rf_52 &= 0xf0;
   6270   1.1  macallan 
   6271   1.1  macallan 		PHY_WRITE(mac, 0x30, 0xff);
   6272   1.1  macallan 		CSR_WRITE_2(sc, BWI_PHY_CTRL, 0x3f3f);
   6273   1.1  macallan 		PHY_WRITE(mac, 0x35, regs.phy_35 & 0xff7f);
   6274   1.1  macallan 		RF_WRITE(mac, 0x7a, regs.rf_7a & 0xfff0);
   6275   1.1  macallan 	}
   6276   1.1  macallan 
   6277   1.1  macallan 	PHY_WRITE(mac, 0x15, 0xb000);
   6278   1.1  macallan 
   6279   1.1  macallan 	if (rf->rf_type == BWI_RF_T_BCM2050) {
   6280   1.1  macallan 		PHY_WRITE(mac, 0x2b, 0x203);
   6281   1.2  macallan 		PHY_WRITE(mac, 0x2a, 0x8a3);
   6282   1.2  macallan 	} else {
   6283   1.1  macallan 		PHY_WRITE(mac, 0x2b, 0x1402);
   6284   1.1  macallan 	}
   6285   1.1  macallan 
   6286   1.1  macallan 	/*
   6287   1.1  macallan 	 * Setup RF signal
   6288   1.1  macallan 	 */
   6289   1.1  macallan 	rf_val = 0;
   6290   1.2  macallan 	min_val = UINT16_MAX;
   6291   1.1  macallan 
   6292   1.1  macallan 	for (i = 0; i < 4; ++i) {
   6293   1.1  macallan 		RF_WRITE(mac, 0x52, rf52 | i);
   6294   1.1  macallan 		bwi_rf_lo_measure_11b(mac);	/* Ignore return value */
   6295   1.1  macallan 	}
   6296   1.1  macallan 	for (i = 0; i < 10; ++i) {
   6297   1.2  macallan 		RF_WRITE(mac, 0x52, rf52 | i);
   6298   1.1  macallan 
   6299   1.2  macallan 		val = bwi_rf_lo_measure_11b(mac) / 10;
   6300   1.1  macallan 		if (val < min_val) {
   6301   1.1  macallan 			min_val = val;
   6302   1.1  macallan 			rf_val = i;
   6303   1.1  macallan 		}
   6304   1.1  macallan 	}
   6305   1.1  macallan 	RF_WRITE(mac, 0x52, rf52 | rf_val);
   6306   1.1  macallan 
   6307   1.1  macallan 	/*
   6308   1.1  macallan 	 * Setup PHY signal
   6309   1.2  macallan 	 */
   6310   1.1  macallan 	phy_val = 0;
   6311   1.2  macallan 	min_val = UINT16_MAX;
   6312   1.1  macallan 
   6313   1.1  macallan 	for (i = -4; i < 5; i += 2) {
   6314   1.1  macallan 		int j;
   6315   1.1  macallan 
   6316   1.1  macallan 		for (j = -4; j < 5; j += 2) {
   6317   1.1  macallan 			uint16_t phy2f;
   6318   1.1  macallan 
   6319   1.1  macallan 			phy2f = (0x100 * i) + j;
   6320   1.1  macallan 			if (j < 0)
   6321   1.1  macallan 				phy2f += 0x100;
   6322   1.1  macallan 			PHY_WRITE(mac, 0x2f, phy2f);
   6323   1.1  macallan 
   6324   1.1  macallan 			val = bwi_rf_lo_measure_11b(mac) / 10;
   6325   1.1  macallan 			if (val < min_val) {
   6326   1.1  macallan 				min_val = val;
   6327   1.1  macallan 				phy_val = phy2f;
   6328   1.1  macallan 			}
   6329   1.1  macallan 		}
   6330   1.1  macallan 	}
   6331   1.1  macallan 	PHY_WRITE(mac, 0x2f, phy_val + 0x101);
   6332   1.1  macallan 
   6333   1.1  macallan 	/*
   6334   1.1  macallan 	 * Restore saved RF/PHY registers
   6335   1.1  macallan 	 */
   6336   1.1  macallan 	if (rf->rf_type == BWI_RF_T_BCM2050) {
   6337   1.1  macallan 		RESTORE_PHY_REG(mac, &regs, 0a);
   6338   1.1  macallan 		RESTORE_PHY_REG(mac, &regs, 2a);
   6339   1.1  macallan 		RESTORE_PHY_REG(mac, &regs, 35);
   6340   1.1  macallan 		RESTORE_PHY_REG(mac, &regs, 03);
   6341   1.1  macallan 		RESTORE_PHY_REG(mac, &regs, 01);
   6342   1.1  macallan 		RESTORE_PHY_REG(mac, &regs, 30);
   6343   1.1  macallan 
   6344   1.1  macallan 		RESTORE_RF_REG(mac, &regs, 43);
   6345   1.1  macallan 		RESTORE_RF_REG(mac, &regs, 7a);
   6346   1.1  macallan 
   6347   1.1  macallan 		RF_FILT_SETBITS(mac, 0x52, 0xf, regs.rf_52);
   6348   1.1  macallan 
   6349   1.1  macallan 		CSR_WRITE_2(sc, BWI_BPHY_CTRL, bphy_ctrl);
   6350   1.1  macallan 	}
   6351   1.1  macallan 	RESTORE_PHY_REG(mac, &regs, 15);
   6352   1.1  macallan 
   6353   1.1  macallan 	bwi_rf_workaround(mac, rf->rf_curchan);
   6354   1.1  macallan }
   6355   1.1  macallan 
   6356   1.1  macallan /* INTERFACE */
   6357   1.1  macallan 
   6358   1.2  macallan static uint16_t
   6359   1.1  macallan bwi_read_sprom(struct bwi_softc *sc, uint16_t ofs)
   6360   1.1  macallan {
   6361   1.1  macallan 	return (CSR_READ_2(sc, ofs + BWI_SPROM_START));
   6362   1.1  macallan }
   6363   1.1  macallan 
   6364   1.2  macallan static void
   6365   1.1  macallan bwi_setup_desc32(struct bwi_softc *sc, struct bwi_desc32 *desc_array,
   6366   1.1  macallan     int ndesc, int desc_idx, bus_addr_t paddr, int buf_len, int tx)
   6367   1.1  macallan {
   6368   1.1  macallan 	struct bwi_desc32 *desc = &desc_array[desc_idx];
   6369   1.1  macallan 	uint32_t ctrl, addr, addr_hi, addr_lo;
   6370   1.1  macallan 
   6371   1.1  macallan 	addr_lo = __SHIFTOUT(paddr, BWI_DESC32_A_ADDR_MASK);
   6372   1.1  macallan 	addr_hi = __SHIFTOUT(paddr, BWI_DESC32_A_FUNC_MASK);
   6373   1.1  macallan 
   6374   1.1  macallan 	addr = __SHIFTIN(addr_lo, BWI_DESC32_A_ADDR_MASK) |
   6375   1.1  macallan 	    __SHIFTIN(BWI_DESC32_A_FUNC_TXRX, BWI_DESC32_A_FUNC_MASK);
   6376   1.1  macallan 
   6377   1.1  macallan 	ctrl = __SHIFTIN(buf_len, BWI_DESC32_C_BUFLEN_MASK) |
   6378   1.1  macallan 	     __SHIFTIN(addr_hi, BWI_DESC32_C_ADDRHI_MASK);
   6379   1.1  macallan 	if (desc_idx == ndesc - 1)
   6380   1.1  macallan 		ctrl |= BWI_DESC32_C_EOR;
   6381   1.1  macallan 	if (tx) {
   6382   1.1  macallan 		/* XXX */
   6383   1.1  macallan 		ctrl |= BWI_DESC32_C_FRAME_START |
   6384   1.1  macallan 		    BWI_DESC32_C_FRAME_END |
   6385   1.1  macallan 		    BWI_DESC32_C_INTR;
   6386   1.1  macallan 	}
   6387   1.1  macallan 
   6388   1.1  macallan 	desc->addr = htole32(addr);
   6389   1.1  macallan 	desc->ctrl = htole32(ctrl);
   6390   1.1  macallan }
   6391   1.1  macallan 
   6392   1.2  macallan static void
   6393   1.1  macallan bwi_power_on(struct bwi_softc *sc, int with_pll)
   6394   1.1  macallan {
   6395   1.1  macallan 	uint32_t gpio_in, gpio_out, gpio_en, status;
   6396   1.1  macallan 
   6397   1.2  macallan 	DPRINTF(sc, BWI_DBG_MISC, "%s\n", __func__);
   6398   1.1  macallan 
   6399   1.1  macallan 	gpio_in = (sc->sc_conf_read)(sc, BWI_PCIR_GPIO_IN);
   6400   1.1  macallan 	if (gpio_in & BWI_PCIM_GPIO_PWR_ON)
   6401   1.1  macallan 		goto back;
   6402   1.1  macallan 
   6403   1.1  macallan 	gpio_out = (sc->sc_conf_read)(sc, BWI_PCIR_GPIO_OUT);
   6404   1.1  macallan 	gpio_en = (sc->sc_conf_read)(sc, BWI_PCIR_GPIO_ENABLE);
   6405   1.1  macallan 
   6406   1.1  macallan 	gpio_out |= BWI_PCIM_GPIO_PWR_ON;
   6407   1.1  macallan 	gpio_en |= BWI_PCIM_GPIO_PWR_ON;
   6408   1.1  macallan 	if (with_pll) {
   6409   1.1  macallan 		/* Turn off PLL first */
   6410   1.1  macallan 		gpio_out |= BWI_PCIM_GPIO_PLL_PWR_OFF;
   6411   1.1  macallan 		gpio_en |= BWI_PCIM_GPIO_PLL_PWR_OFF;
   6412   1.1  macallan 	}
   6413   1.1  macallan 
   6414   1.1  macallan 	(sc->sc_conf_write)(sc, BWI_PCIR_GPIO_OUT, gpio_out);
   6415   1.1  macallan 	(sc->sc_conf_write)(sc, BWI_PCIR_GPIO_ENABLE, gpio_en);
   6416   1.1  macallan 	DELAY(1000);
   6417   1.1  macallan 
   6418   1.1  macallan 	if (with_pll) {
   6419   1.1  macallan 		/* Turn on PLL */
   6420   1.1  macallan 		gpio_out &= ~BWI_PCIM_GPIO_PLL_PWR_OFF;
   6421   1.1  macallan 		(sc->sc_conf_write)(sc, BWI_PCIR_GPIO_OUT, gpio_out);
   6422   1.1  macallan 		DELAY(5000);
   6423   1.1  macallan 	}
   6424   1.1  macallan 
   6425   1.1  macallan back:
   6426   1.2  macallan 	/* [TRC: XXX This looks totally wrong -- what's PCI doing in here?] */
   6427   1.1  macallan 	/* Clear "Signaled Target Abort" */
   6428   1.1  macallan 	status = (sc->sc_conf_read)(sc, PCI_COMMAND_STATUS_REG);
   6429   1.1  macallan 	status &= ~PCI_STATUS_TARGET_TARGET_ABORT;
   6430   1.1  macallan 	(sc->sc_conf_write)(sc, PCI_COMMAND_STATUS_REG, status);
   6431   1.1  macallan }
   6432   1.1  macallan 
   6433   1.2  macallan static int
   6434   1.1  macallan bwi_power_off(struct bwi_softc *sc, int with_pll)
   6435   1.1  macallan {
   6436   1.1  macallan 	uint32_t gpio_out, gpio_en;
   6437   1.1  macallan 
   6438   1.2  macallan 	DPRINTF(sc, BWI_DBG_MISC, "%s\n", __func__);
   6439   1.1  macallan 
   6440   1.1  macallan 	(sc->sc_conf_read)(sc, BWI_PCIR_GPIO_IN); /* dummy read */
   6441   1.1  macallan 	gpio_out = (sc->sc_conf_read)(sc, BWI_PCIR_GPIO_OUT);
   6442   1.1  macallan 	gpio_en = (sc->sc_conf_read)(sc, BWI_PCIR_GPIO_ENABLE);
   6443   1.1  macallan 
   6444   1.1  macallan 	gpio_out &= ~BWI_PCIM_GPIO_PWR_ON;
   6445   1.1  macallan 	gpio_en |= BWI_PCIM_GPIO_PWR_ON;
   6446   1.1  macallan 	if (with_pll) {
   6447   1.1  macallan 		gpio_out |= BWI_PCIM_GPIO_PLL_PWR_OFF;
   6448   1.1  macallan 		gpio_en |= BWI_PCIM_GPIO_PLL_PWR_OFF;
   6449   1.1  macallan 	}
   6450   1.1  macallan 
   6451   1.1  macallan 	(sc->sc_conf_write)(sc, BWI_PCIR_GPIO_OUT, gpio_out);
   6452   1.1  macallan 	(sc->sc_conf_write)(sc, BWI_PCIR_GPIO_ENABLE, gpio_en);
   6453   1.1  macallan 
   6454   1.1  macallan 	return (0);
   6455   1.1  macallan }
   6456   1.1  macallan 
   6457   1.2  macallan static int
   6458   1.1  macallan bwi_regwin_switch(struct bwi_softc *sc, struct bwi_regwin *rw,
   6459   1.1  macallan     struct bwi_regwin **old_rw)
   6460   1.1  macallan {
   6461   1.1  macallan 	int error;
   6462   1.1  macallan 
   6463   1.1  macallan 	if (old_rw != NULL)
   6464   1.1  macallan 		*old_rw = NULL;
   6465   1.1  macallan 
   6466   1.1  macallan 	if (!BWI_REGWIN_EXIST(rw))
   6467   1.1  macallan 		return (EINVAL);
   6468   1.1  macallan 
   6469   1.1  macallan 	if (sc->sc_cur_regwin != rw) {
   6470   1.1  macallan 		error = bwi_regwin_select(sc, rw->rw_id);
   6471   1.1  macallan 		if (error) {
   6472  1.10    cegger 			aprint_error_dev(sc->sc_dev,
   6473   1.2  macallan 			    "can't select regwin %d\n", rw->rw_id);
   6474   1.1  macallan 			return (error);
   6475   1.1  macallan 		}
   6476   1.1  macallan 	}
   6477   1.1  macallan 
   6478   1.1  macallan 	if (old_rw != NULL)
   6479   1.1  macallan 		*old_rw = sc->sc_cur_regwin;
   6480   1.1  macallan 	sc->sc_cur_regwin = rw;
   6481   1.1  macallan 
   6482   1.1  macallan 	return (0);
   6483   1.1  macallan }
   6484   1.1  macallan 
   6485   1.2  macallan static int
   6486   1.1  macallan bwi_regwin_select(struct bwi_softc *sc, int id)
   6487   1.1  macallan {
   6488   1.1  macallan 	uint32_t win = BWI_PCIM_REGWIN(id);
   6489   1.1  macallan 	int i;
   6490   1.1  macallan 
   6491   1.1  macallan #define RETRY_MAX	50
   6492   1.1  macallan 	for (i = 0; i < RETRY_MAX; ++i) {
   6493   1.1  macallan 		(sc->sc_conf_write)(sc, BWI_PCIR_SEL_REGWIN, win);
   6494   1.1  macallan 		if ((sc->sc_conf_read)(sc, BWI_PCIR_SEL_REGWIN) == win)
   6495   1.1  macallan 			return (0);
   6496   1.1  macallan 		DELAY(10);
   6497   1.1  macallan 	}
   6498   1.1  macallan #undef RETRY_MAX
   6499   1.1  macallan 
   6500   1.1  macallan 	return (ENXIO);
   6501   1.1  macallan }
   6502   1.1  macallan 
   6503   1.2  macallan static void
   6504   1.1  macallan bwi_regwin_info(struct bwi_softc *sc, uint16_t *type, uint8_t *rev)
   6505   1.1  macallan {
   6506   1.1  macallan 	uint32_t val;
   6507   1.1  macallan 
   6508   1.1  macallan 	val = CSR_READ_4(sc, BWI_ID_HI);
   6509   1.1  macallan 	*type = BWI_ID_HI_REGWIN_TYPE(val);
   6510   1.1  macallan 	*rev = BWI_ID_HI_REGWIN_REV(val);
   6511   1.1  macallan 
   6512   1.2  macallan 	DPRINTF(sc, BWI_DBG_ATTACH, "regwin: type 0x%03x, rev %d,"
   6513   1.2  macallan 	    " vendor 0x%04x\n", *type, *rev,
   6514   1.2  macallan 	    __SHIFTOUT(val, BWI_ID_HI_REGWIN_VENDOR_MASK));
   6515   1.1  macallan }
   6516   1.1  macallan 
   6517   1.2  macallan static void
   6518   1.1  macallan bwi_led_attach(struct bwi_softc *sc)
   6519   1.1  macallan {
   6520   1.1  macallan 	const uint8_t *led_act = NULL;
   6521   1.1  macallan 	uint16_t gpio, val[BWI_LED_MAX];
   6522   1.1  macallan 	int i;
   6523   1.1  macallan 
   6524  1.11    cegger 	for (i = 0; i < __arraycount(bwi_vendor_led_act); ++i) {
   6525   1.1  macallan 		if (sc->sc_pci_subvid == bwi_vendor_led_act[i].vid) {
   6526   1.1  macallan 			led_act = bwi_vendor_led_act[i].led_act;
   6527   1.2  macallan 			break;
   6528   1.1  macallan 		}
   6529   1.1  macallan 	}
   6530   1.1  macallan 	if (led_act == NULL)
   6531   1.1  macallan 		led_act = bwi_default_led_act;
   6532   1.1  macallan 
   6533   1.1  macallan 	gpio = bwi_read_sprom(sc, BWI_SPROM_GPIO01);
   6534   1.1  macallan 	val[0] = __SHIFTOUT(gpio, BWI_SPROM_GPIO_0);
   6535   1.1  macallan 	val[1] = __SHIFTOUT(gpio, BWI_SPROM_GPIO_1);
   6536   1.1  macallan 
   6537   1.1  macallan 	gpio = bwi_read_sprom(sc, BWI_SPROM_GPIO23);
   6538   1.1  macallan 	val[2] = __SHIFTOUT(gpio, BWI_SPROM_GPIO_2);
   6539   1.1  macallan 	val[3] = __SHIFTOUT(gpio, BWI_SPROM_GPIO_3);
   6540   1.1  macallan 
   6541   1.1  macallan 	for (i = 0; i < BWI_LED_MAX; ++i) {
   6542   1.1  macallan 		struct bwi_led *led = &sc->sc_leds[i];
   6543   1.1  macallan 
   6544   1.1  macallan 		if (val[i] == 0xff) {
   6545   1.1  macallan 			led->l_act = led_act[i];
   6546   1.1  macallan 		} else {
   6547   1.1  macallan 			if (val[i] & BWI_LED_ACT_LOW)
   6548   1.1  macallan 				led->l_flags |= BWI_LED_F_ACTLOW;
   6549   1.1  macallan 			led->l_act = __SHIFTOUT(val[i], BWI_LED_ACT_MASK);
   6550   1.1  macallan 		}
   6551   1.1  macallan 		led->l_mask = (1 << i);
   6552   1.1  macallan 
   6553   1.1  macallan 		if (led->l_act == BWI_LED_ACT_BLINK_SLOW ||
   6554   1.1  macallan 		    led->l_act == BWI_LED_ACT_BLINK_POLL ||
   6555   1.1  macallan 		    led->l_act == BWI_LED_ACT_BLINK) {
   6556   1.2  macallan 			led->l_flags |= BWI_LED_F_BLINK;
   6557   1.1  macallan 			if (led->l_act == BWI_LED_ACT_BLINK_POLL)
   6558   1.1  macallan 				led->l_flags |= BWI_LED_F_POLLABLE;
   6559   1.1  macallan 			else if (led->l_act == BWI_LED_ACT_BLINK_SLOW)
   6560   1.1  macallan 				led->l_flags |= BWI_LED_F_SLOW;
   6561   1.1  macallan 
   6562   1.1  macallan 			if (sc->sc_blink_led == NULL) {
   6563   1.1  macallan 				sc->sc_blink_led = led;
   6564   1.1  macallan 				if (led->l_flags & BWI_LED_F_SLOW)
   6565   1.1  macallan 					BWI_LED_SLOWDOWN(sc->sc_led_idle);
   6566   1.1  macallan 			}
   6567   1.1  macallan 		}
   6568   1.1  macallan 
   6569   1.2  macallan 		DPRINTF(sc, BWI_DBG_LED | BWI_DBG_ATTACH,
   6570   1.2  macallan 		    "%dth led, act %d, lowact %d\n", i, led->l_act,
   6571   1.1  macallan 		    led->l_flags & BWI_LED_F_ACTLOW);
   6572   1.1  macallan 	}
   6573   1.2  macallan 	callout_init(&sc->sc_led_blink_ch, 0);
   6574   1.1  macallan }
   6575   1.1  macallan 
   6576   1.2  macallan static uint16_t
   6577   1.2  macallan bwi_led_onoff(const struct bwi_led *led, uint16_t val, int on)
   6578   1.1  macallan {
   6579   1.1  macallan 	if (led->l_flags & BWI_LED_F_ACTLOW)
   6580   1.1  macallan 		on = !on;
   6581   1.1  macallan 	if (on)
   6582   1.1  macallan 		val |= led->l_mask;
   6583   1.1  macallan 	else
   6584   1.1  macallan 		val &= ~led->l_mask;
   6585   1.1  macallan 
   6586   1.1  macallan 	return (val);
   6587   1.1  macallan }
   6588   1.1  macallan 
   6589   1.2  macallan static void
   6590   1.1  macallan bwi_led_newstate(struct bwi_softc *sc, enum ieee80211_state nstate)
   6591   1.1  macallan {
   6592   1.1  macallan 	struct ieee80211com *ic = &sc->sc_ic;
   6593   1.2  macallan 	struct ifnet *ifp = &sc->sc_if;
   6594   1.1  macallan 	uint16_t val;
   6595   1.1  macallan 	int i;
   6596   1.1  macallan 
   6597   1.1  macallan 	if (nstate == IEEE80211_S_INIT) {
   6598   1.2  macallan 		callout_stop(&sc->sc_led_blink_ch);
   6599   1.1  macallan 		sc->sc_led_blinking = 0;
   6600   1.1  macallan 	}
   6601   1.1  macallan 
   6602   1.2  macallan 	if ((ifp->if_flags & IFF_RUNNING) == 0)
   6603   1.1  macallan 		return;
   6604   1.1  macallan 
   6605   1.1  macallan 	val = CSR_READ_2(sc, BWI_MAC_GPIO_CTRL);
   6606   1.1  macallan 	for (i = 0; i < BWI_LED_MAX; ++i) {
   6607   1.1  macallan 		struct bwi_led *led = &sc->sc_leds[i];
   6608   1.1  macallan 		int on;
   6609   1.1  macallan 
   6610   1.1  macallan 		if (led->l_act == BWI_LED_ACT_UNKN ||
   6611   1.1  macallan 		    led->l_act == BWI_LED_ACT_NULL)
   6612   1.1  macallan 			continue;
   6613   1.1  macallan 
   6614   1.1  macallan 		if ((led->l_flags & BWI_LED_F_BLINK) &&
   6615   1.2  macallan 		    nstate != IEEE80211_S_INIT)
   6616   1.1  macallan 			continue;
   6617   1.1  macallan 
   6618   1.1  macallan 		switch (led->l_act) {
   6619   1.1  macallan 		case BWI_LED_ACT_ON:	/* Always on */
   6620   1.1  macallan 			on = 1;
   6621   1.1  macallan 			break;
   6622   1.1  macallan 		case BWI_LED_ACT_OFF:	/* Always off */
   6623   1.1  macallan 		case BWI_LED_ACT_5GHZ:	/* TODO: 11A */
   6624   1.1  macallan 			on = 0;
   6625   1.1  macallan 			break;
   6626   1.1  macallan 		default:
   6627   1.1  macallan 			on = 1;
   6628   1.1  macallan 			switch (nstate) {
   6629   1.1  macallan 			case IEEE80211_S_INIT:
   6630   1.1  macallan 				on = 0;
   6631   1.1  macallan 				break;
   6632   1.1  macallan 			case IEEE80211_S_RUN:
   6633   1.1  macallan 				if (led->l_act == BWI_LED_ACT_11G &&
   6634   1.1  macallan 				    ic->ic_curmode != IEEE80211_MODE_11G)
   6635   1.1  macallan 					on = 0;
   6636   1.1  macallan 				break;
   6637   1.1  macallan 			default:
   6638   1.1  macallan 				if (led->l_act == BWI_LED_ACT_ASSOC)
   6639   1.1  macallan 					on = 0;
   6640   1.1  macallan 				break;
   6641   1.1  macallan 			}
   6642   1.1  macallan 			break;
   6643   1.1  macallan 		}
   6644   1.1  macallan 
   6645   1.1  macallan 		val = bwi_led_onoff(led, val, on);
   6646   1.1  macallan 	}
   6647   1.1  macallan 	CSR_WRITE_2(sc, BWI_MAC_GPIO_CTRL, val);
   6648   1.1  macallan }
   6649   1.1  macallan 
   6650   1.2  macallan static void
   6651   1.1  macallan bwi_led_event(struct bwi_softc *sc, int event)
   6652   1.1  macallan {
   6653   1.1  macallan 	struct bwi_led *led = sc->sc_blink_led;
   6654   1.1  macallan 	int rate;
   6655   1.1  macallan 
   6656   1.1  macallan 	if (event == BWI_LED_EVENT_POLL) {
   6657   1.1  macallan 		if ((led->l_flags & BWI_LED_F_POLLABLE) == 0)
   6658   1.1  macallan 			return;
   6659   1.1  macallan 		if (ticks - sc->sc_led_ticks < sc->sc_led_idle)
   6660   1.1  macallan 			return;
   6661   1.1  macallan 	}
   6662   1.1  macallan 
   6663   1.1  macallan 	sc->sc_led_ticks = ticks;
   6664   1.1  macallan 	if (sc->sc_led_blinking)
   6665   1.1  macallan 		return;
   6666   1.1  macallan 
   6667   1.1  macallan 	switch (event) {
   6668   1.1  macallan 	case BWI_LED_EVENT_RX:
   6669   1.1  macallan 		rate = sc->sc_rx_rate;
   6670   1.1  macallan 		break;
   6671   1.1  macallan 	case BWI_LED_EVENT_TX:
   6672   1.1  macallan 		rate = sc->sc_tx_rate;
   6673   1.1  macallan 		break;
   6674   1.1  macallan 	case BWI_LED_EVENT_POLL:
   6675   1.1  macallan 		rate = 0;
   6676   1.1  macallan 		break;
   6677   1.1  macallan 	default:
   6678   1.1  macallan 		panic("unknown LED event %d\n", event);
   6679   1.1  macallan 		break;
   6680   1.1  macallan 	}
   6681   1.1  macallan 	bwi_led_blink_start(sc, bwi_led_duration[rate].on_dur,
   6682   1.1  macallan 	    bwi_led_duration[rate].off_dur);
   6683   1.1  macallan }
   6684   1.1  macallan 
   6685   1.2  macallan static void
   6686   1.1  macallan bwi_led_blink_start(struct bwi_softc *sc, int on_dur, int off_dur)
   6687   1.1  macallan {
   6688   1.1  macallan 	struct bwi_led *led = sc->sc_blink_led;
   6689   1.1  macallan 	uint16_t val;
   6690   1.1  macallan 
   6691   1.1  macallan 	val = CSR_READ_2(sc, BWI_MAC_GPIO_CTRL);
   6692   1.1  macallan 	val = bwi_led_onoff(led, val, 1);
   6693   1.1  macallan 	CSR_WRITE_2(sc, BWI_MAC_GPIO_CTRL, val);
   6694   1.1  macallan 
   6695   1.1  macallan 	if (led->l_flags & BWI_LED_F_SLOW) {
   6696   1.1  macallan 		BWI_LED_SLOWDOWN(on_dur);
   6697   1.1  macallan 		BWI_LED_SLOWDOWN(off_dur);
   6698   1.1  macallan 	}
   6699   1.1  macallan 
   6700   1.1  macallan 	sc->sc_led_blinking = 1;
   6701   1.1  macallan 	sc->sc_led_blink_offdur = off_dur;
   6702   1.1  macallan 
   6703   1.2  macallan 	callout_reset(&sc->sc_led_blink_ch, on_dur, bwi_led_blink_next, sc);
   6704   1.1  macallan }
   6705   1.1  macallan 
   6706   1.2  macallan static void
   6707   1.1  macallan bwi_led_blink_next(void *xsc)
   6708   1.1  macallan {
   6709   1.1  macallan 	struct bwi_softc *sc = xsc;
   6710   1.1  macallan 	uint16_t val;
   6711   1.1  macallan 
   6712   1.1  macallan 	val = CSR_READ_2(sc, BWI_MAC_GPIO_CTRL);
   6713   1.1  macallan 	val = bwi_led_onoff(sc->sc_blink_led, val, 0);
   6714   1.1  macallan 	CSR_WRITE_2(sc, BWI_MAC_GPIO_CTRL, val);
   6715   1.1  macallan 
   6716   1.2  macallan 	callout_reset(&sc->sc_led_blink_ch, sc->sc_led_blink_offdur,
   6717   1.2  macallan 	    bwi_led_blink_end, sc);
   6718   1.1  macallan }
   6719   1.1  macallan 
   6720   1.2  macallan static void
   6721   1.1  macallan bwi_led_blink_end(void *xsc)
   6722   1.1  macallan {
   6723   1.1  macallan 	struct bwi_softc *sc = xsc;
   6724   1.1  macallan 
   6725   1.1  macallan 	sc->sc_led_blinking = 0;
   6726   1.1  macallan }
   6727   1.1  macallan 
   6728   1.2  macallan static int
   6729   1.1  macallan bwi_bbp_attach(struct bwi_softc *sc)
   6730   1.1  macallan {
   6731   1.1  macallan 	uint16_t bbp_id, rw_type;
   6732   1.1  macallan 	uint8_t rw_rev;
   6733   1.1  macallan 	uint32_t info;
   6734   1.1  macallan 	int error, nregwin, i;
   6735   1.1  macallan 
   6736   1.1  macallan 	/*
   6737   1.1  macallan 	 * Get 0th regwin information
   6738   1.1  macallan 	 * NOTE: 0th regwin should exist
   6739   1.1  macallan 	 */
   6740   1.1  macallan 	error = bwi_regwin_select(sc, 0);
   6741   1.1  macallan 	if (error) {
   6742  1.10    cegger 		aprint_error_dev(sc->sc_dev, "can't select regwin 0\n");
   6743   1.1  macallan 		return (error);
   6744   1.1  macallan 	}
   6745   1.1  macallan 	bwi_regwin_info(sc, &rw_type, &rw_rev);
   6746   1.1  macallan 
   6747   1.1  macallan 	/*
   6748   1.1  macallan 	 * Find out BBP id
   6749   1.1  macallan 	 */
   6750   1.1  macallan 	bbp_id = 0;
   6751   1.1  macallan 	info = 0;
   6752   1.1  macallan 	if (rw_type == BWI_REGWIN_T_COM) {
   6753   1.1  macallan 		info = CSR_READ_4(sc, BWI_INFO);
   6754   1.1  macallan 		bbp_id = __SHIFTOUT(info, BWI_INFO_BBPID_MASK);
   6755   1.1  macallan 
   6756   1.1  macallan 		BWI_CREATE_REGWIN(&sc->sc_com_regwin, 0, rw_type, rw_rev);
   6757   1.1  macallan 
   6758   1.1  macallan 		sc->sc_cap = CSR_READ_4(sc, BWI_CAPABILITY);
   6759   1.1  macallan 	} else {
   6760   1.1  macallan 		uint16_t did = sc->sc_pci_did;
   6761   1.1  macallan 		uint8_t revid = sc->sc_pci_revid;
   6762   1.1  macallan 
   6763  1.11    cegger 		for (i = 0; i < __arraycount(bwi_bbpid_map); ++i) {
   6764   1.1  macallan 			if (did >= bwi_bbpid_map[i].did_min &&
   6765   1.1  macallan 			    did <= bwi_bbpid_map[i].did_max) {
   6766   1.1  macallan 				bbp_id = bwi_bbpid_map[i].bbp_id;
   6767   1.1  macallan 				break;
   6768   1.1  macallan 			}
   6769   1.1  macallan 		}
   6770   1.1  macallan 		if (bbp_id == 0) {
   6771  1.10    cegger 			aprint_error_dev(sc->sc_dev, "no BBP id for device id"
   6772   1.2  macallan 			    " 0x%04x\n", did);
   6773   1.1  macallan 			return (ENXIO);
   6774   1.1  macallan 		}
   6775   1.1  macallan 
   6776   1.1  macallan 		info = __SHIFTIN(revid, BWI_INFO_BBPREV_MASK) |
   6777   1.1  macallan 		    __SHIFTIN(0, BWI_INFO_BBPPKG_MASK);
   6778   1.1  macallan 	}
   6779   1.1  macallan 
   6780   1.1  macallan 	/*
   6781   1.1  macallan 	 * Find out number of regwins
   6782   1.1  macallan 	 */
   6783   1.1  macallan 	nregwin = 0;
   6784   1.1  macallan 	if (rw_type == BWI_REGWIN_T_COM && rw_rev >= 4) {
   6785   1.1  macallan 		nregwin = __SHIFTOUT(info, BWI_INFO_NREGWIN_MASK);
   6786   1.1  macallan 	} else {
   6787  1.11    cegger 		for (i = 0; i < __arraycount(bwi_regwin_count); ++i) {
   6788   1.1  macallan 			if (bwi_regwin_count[i].bbp_id == bbp_id) {
   6789   1.1  macallan 				nregwin = bwi_regwin_count[i].nregwin;
   6790   1.1  macallan 				break;
   6791   1.1  macallan 			}
   6792   1.1  macallan 		}
   6793   1.1  macallan 		if (nregwin == 0) {
   6794  1.10    cegger 			aprint_error_dev(sc->sc_dev, "no number of win for"
   6795   1.2  macallan 			    " BBP id 0x%04x\n", bbp_id);
   6796   1.1  macallan 			return (ENXIO);
   6797   1.1  macallan 		}
   6798   1.1  macallan 	}
   6799   1.1  macallan 
   6800   1.1  macallan 	/* Record BBP id/rev for later using */
   6801   1.1  macallan 	sc->sc_bbp_id = bbp_id;
   6802   1.1  macallan 	sc->sc_bbp_rev = __SHIFTOUT(info, BWI_INFO_BBPREV_MASK);
   6803   1.1  macallan 	sc->sc_bbp_pkg = __SHIFTOUT(info, BWI_INFO_BBPPKG_MASK);
   6804  1.10    cegger 	aprint_normal_dev(sc->sc_dev,
   6805   1.2  macallan 	    "BBP id 0x%04x, BBP rev 0x%x, BBP pkg %d\n",
   6806   1.2  macallan 	    sc->sc_bbp_id, sc->sc_bbp_rev, sc->sc_bbp_pkg);
   6807   1.2  macallan 	DPRINTF(sc, BWI_DBG_ATTACH, "nregwin %d, cap 0x%08x\n",
   6808   1.2  macallan 	    nregwin, sc->sc_cap);
   6809   1.1  macallan 
   6810   1.1  macallan 	/*
   6811   1.1  macallan 	 * Create rest of the regwins
   6812   1.1  macallan 	 */
   6813   1.1  macallan 
   6814   1.1  macallan 	/* Don't re-create common regwin, if it is already created */
   6815   1.1  macallan 	i = BWI_REGWIN_EXIST(&sc->sc_com_regwin) ? 1 : 0;
   6816   1.1  macallan 
   6817   1.1  macallan 	for (; i < nregwin; ++i) {
   6818   1.1  macallan 		/*
   6819   1.1  macallan 		 * Get regwin information
   6820   1.1  macallan 		 */
   6821   1.1  macallan 		error = bwi_regwin_select(sc, i);
   6822   1.1  macallan 		if (error) {
   6823  1.10    cegger 			aprint_error_dev(sc->sc_dev, "can't select regwin"
   6824   1.2  macallan 			    " %d\n", i);
   6825   1.1  macallan 			return (error);
   6826   1.1  macallan 		}
   6827   1.1  macallan 		bwi_regwin_info(sc, &rw_type, &rw_rev);
   6828   1.1  macallan 
   6829   1.1  macallan 		/*
   6830   1.1  macallan 		 * Try attach:
   6831   1.1  macallan 		 * 1) Bus (PCI/PCIE) regwin
   6832   1.1  macallan 		 * 2) MAC regwin
   6833   1.1  macallan 		 * Ignore rest types of regwin
   6834   1.1  macallan 		 */
   6835   1.1  macallan 		if (rw_type == BWI_REGWIN_T_BUSPCI ||
   6836   1.1  macallan 		    rw_type == BWI_REGWIN_T_BUSPCIE) {
   6837   1.1  macallan 			if (BWI_REGWIN_EXIST(&sc->sc_bus_regwin)) {
   6838  1.10    cegger 				aprint_error_dev(sc->sc_dev,
   6839   1.2  macallan 				    "bus regwin already exists\n");
   6840   1.1  macallan 			} else {
   6841   1.1  macallan 				BWI_CREATE_REGWIN(&sc->sc_bus_regwin, i,
   6842   1.1  macallan 				    rw_type, rw_rev);
   6843   1.1  macallan 			}
   6844   1.1  macallan 		} else if (rw_type == BWI_REGWIN_T_MAC) {
   6845   1.1  macallan 			/* XXX ignore return value */
   6846   1.1  macallan 			bwi_mac_attach(sc, i, rw_rev);
   6847   1.1  macallan 		}
   6848   1.1  macallan 	}
   6849   1.1  macallan 
   6850   1.1  macallan 	/* At least one MAC shold exist */
   6851   1.1  macallan 	if (!BWI_REGWIN_EXIST(&sc->sc_mac[0].mac_regwin)) {
   6852  1.10    cegger 		aprint_error_dev(sc->sc_dev, "no MAC was found\n");
   6853   1.1  macallan 		return (ENXIO);
   6854   1.1  macallan 	}
   6855   1.1  macallan 	KASSERT(sc->sc_nmac > 0);
   6856   1.1  macallan 
   6857   1.1  macallan 	/* Bus regwin must exist */
   6858   1.1  macallan 	if (!BWI_REGWIN_EXIST(&sc->sc_bus_regwin)) {
   6859  1.10    cegger 		aprint_error_dev(sc->sc_dev, "no bus regwin was found\n");
   6860   1.1  macallan 		return (ENXIO);
   6861   1.1  macallan 	}
   6862   1.1  macallan 
   6863   1.1  macallan 	/* Start with first MAC */
   6864   1.1  macallan 	error = bwi_regwin_switch(sc, &sc->sc_mac[0].mac_regwin, NULL);
   6865   1.1  macallan 	if (error)
   6866   1.1  macallan 		return (error);
   6867   1.1  macallan 
   6868   1.1  macallan 	return (0);
   6869   1.1  macallan }
   6870   1.1  macallan 
   6871   1.2  macallan static int
   6872   1.1  macallan bwi_bus_init(struct bwi_softc *sc, struct bwi_mac *mac)
   6873   1.1  macallan {
   6874   1.1  macallan 	struct bwi_regwin *old, *bus;
   6875   1.1  macallan 	uint32_t val;
   6876   1.1  macallan 	int error;
   6877   1.1  macallan 
   6878   1.1  macallan 	bus = &sc->sc_bus_regwin;
   6879   1.1  macallan 	KASSERT(sc->sc_cur_regwin == &mac->mac_regwin);
   6880   1.1  macallan 
   6881   1.1  macallan 	/*
   6882   1.1  macallan 	 * Tell bus to generate requested interrupts
   6883   1.1  macallan 	 */
   6884   1.1  macallan 	if (bus->rw_rev < 6 && bus->rw_type == BWI_REGWIN_T_BUSPCI) {
   6885   1.1  macallan 		/*
   6886   1.1  macallan 		 * NOTE: Read BWI_FLAGS from MAC regwin
   6887   1.1  macallan 		 */
   6888   1.1  macallan 		val = CSR_READ_4(sc, BWI_FLAGS);
   6889   1.1  macallan 
   6890   1.1  macallan 		error = bwi_regwin_switch(sc, bus, &old);
   6891   1.1  macallan 		if (error)
   6892   1.1  macallan 			return (error);
   6893   1.1  macallan 
   6894   1.1  macallan 		CSR_SETBITS_4(sc, BWI_INTRVEC, (val & BWI_FLAGS_INTR_MASK));
   6895   1.1  macallan 	} else {
   6896   1.1  macallan 		uint32_t mac_mask;
   6897   1.1  macallan 
   6898   1.1  macallan 		mac_mask = 1 << mac->mac_id;
   6899   1.1  macallan 
   6900   1.1  macallan 		error = bwi_regwin_switch(sc, bus, &old);
   6901   1.1  macallan 		if (error)
   6902   1.1  macallan 			return (error);
   6903   1.1  macallan 
   6904   1.1  macallan 		val = (sc->sc_conf_read)(sc, BWI_PCIR_INTCTL);
   6905   1.1  macallan 		val |= mac_mask << 8;
   6906   1.1  macallan 		(sc->sc_conf_write)(sc, BWI_PCIR_INTCTL, val);
   6907   1.1  macallan 	}
   6908   1.1  macallan 
   6909   1.1  macallan 	if (sc->sc_flags & BWI_F_BUS_INITED)
   6910   1.1  macallan 		goto back;
   6911   1.1  macallan 
   6912   1.1  macallan 	if (bus->rw_type == BWI_REGWIN_T_BUSPCI) {
   6913   1.1  macallan 		/*
   6914   1.1  macallan 		 * Enable prefetch and burst
   6915   1.1  macallan 		 */
   6916   1.1  macallan 		CSR_SETBITS_4(sc, BWI_BUS_CONFIG,
   6917   1.1  macallan 		    BWI_BUS_CONFIG_PREFETCH | BWI_BUS_CONFIG_BURST);
   6918   1.1  macallan 
   6919   1.1  macallan 		if (bus->rw_rev < 5) {
   6920   1.1  macallan 			struct bwi_regwin *com = &sc->sc_com_regwin;
   6921   1.1  macallan 
   6922   1.1  macallan 			/*
   6923   1.1  macallan 			 * Configure timeouts for bus operation
   6924   1.1  macallan 			 */
   6925   1.1  macallan 
   6926   1.1  macallan 			/*
   6927   1.1  macallan 			 * Set service timeout and request timeout
   6928   1.1  macallan 			 */
   6929   1.1  macallan 			CSR_SETBITS_4(sc, BWI_CONF_LO,
   6930   1.1  macallan 			    __SHIFTIN(BWI_CONF_LO_SERVTO,
   6931   1.2  macallan 				BWI_CONF_LO_SERVTO_MASK) |
   6932   1.1  macallan 			    __SHIFTIN(BWI_CONF_LO_REQTO,
   6933   1.2  macallan 				BWI_CONF_LO_REQTO_MASK));
   6934   1.1  macallan 
   6935   1.1  macallan 			/*
   6936   1.1  macallan 			 * If there is common regwin, we switch to that regwin
   6937   1.1  macallan 			 * and switch back to bus regwin once we have done.
   6938   1.1  macallan 			 */
   6939   1.1  macallan 			if (BWI_REGWIN_EXIST(com)) {
   6940   1.1  macallan 				error = bwi_regwin_switch(sc, com, NULL);
   6941   1.1  macallan 				if (error)
   6942   1.1  macallan 					return (error);
   6943   1.1  macallan 			}
   6944   1.1  macallan 
   6945   1.1  macallan 			/* Let bus know what we have changed */
   6946   1.1  macallan 			CSR_WRITE_4(sc, BWI_BUS_ADDR, BWI_BUS_ADDR_MAGIC);
   6947   1.1  macallan 			CSR_READ_4(sc, BWI_BUS_ADDR); /* Flush */
   6948   1.1  macallan 			CSR_WRITE_4(sc, BWI_BUS_DATA, 0);
   6949   1.1  macallan 			CSR_READ_4(sc, BWI_BUS_DATA); /* Flush */
   6950   1.1  macallan 
   6951   1.1  macallan 			if (BWI_REGWIN_EXIST(com)) {
   6952   1.1  macallan 				error = bwi_regwin_switch(sc, bus, NULL);
   6953   1.1  macallan 				if (error)
   6954   1.1  macallan 					return (error);
   6955   1.1  macallan 			}
   6956   1.1  macallan 		} else if (bus->rw_rev >= 11) {
   6957   1.1  macallan 			/*
   6958   1.1  macallan 			 * Enable memory read multiple
   6959   1.1  macallan 			 */
   6960   1.1  macallan 			CSR_SETBITS_4(sc, BWI_BUS_CONFIG, BWI_BUS_CONFIG_MRM);
   6961   1.1  macallan 		}
   6962   1.1  macallan 	} else {
   6963   1.1  macallan 		/* TODO: PCIE */
   6964   1.1  macallan 	}
   6965   1.1  macallan 
   6966   1.1  macallan 	sc->sc_flags |= BWI_F_BUS_INITED;
   6967   1.1  macallan back:
   6968   1.1  macallan 	return (bwi_regwin_switch(sc, old, NULL));
   6969   1.1  macallan }
   6970   1.1  macallan 
   6971   1.2  macallan static void
   6972   1.1  macallan bwi_get_card_flags(struct bwi_softc *sc)
   6973   1.1  macallan {
   6974   1.1  macallan 	sc->sc_card_flags = bwi_read_sprom(sc, BWI_SPROM_CARD_FLAGS);
   6975   1.1  macallan 	if (sc->sc_card_flags == 0xffff)
   6976   1.1  macallan 		sc->sc_card_flags = 0;
   6977   1.1  macallan 
   6978   1.1  macallan 	if (sc->sc_pci_subvid == PCI_VENDOR_APPLE &&
   6979   1.1  macallan 	    sc->sc_pci_subdid == 0x4e && /* XXX */
   6980   1.1  macallan 	    sc->sc_pci_revid > 0x40)
   6981   1.1  macallan 		sc->sc_card_flags |= BWI_CARD_F_PA_GPIO9;
   6982   1.1  macallan 
   6983   1.2  macallan 	DPRINTF(sc, BWI_DBG_ATTACH, "card flags 0x%04x\n", sc->sc_card_flags);
   6984   1.1  macallan }
   6985   1.1  macallan 
   6986   1.2  macallan static void
   6987   1.1  macallan bwi_get_eaddr(struct bwi_softc *sc, uint16_t eaddr_ofs, uint8_t *eaddr)
   6988   1.1  macallan {
   6989   1.1  macallan 	int i;
   6990   1.1  macallan 
   6991   1.1  macallan 	for (i = 0; i < 3; ++i) {
   6992   1.1  macallan 		*((uint16_t *)eaddr + i) =
   6993   1.1  macallan 		    htobe16(bwi_read_sprom(sc, eaddr_ofs + 2 * i));
   6994   1.1  macallan 	}
   6995   1.1  macallan }
   6996   1.1  macallan 
   6997   1.2  macallan static void
   6998   1.1  macallan bwi_get_clock_freq(struct bwi_softc *sc, struct bwi_clock_freq *freq)
   6999   1.1  macallan {
   7000   1.1  macallan 	struct bwi_regwin *com;
   7001   1.1  macallan 	uint32_t val;
   7002   1.1  macallan 	uint div;
   7003   1.1  macallan 	int src;
   7004   1.1  macallan 
   7005   1.6    cegger 	memset(freq, 0, sizeof(*freq));
   7006   1.1  macallan 	com = &sc->sc_com_regwin;
   7007   1.1  macallan 
   7008   1.1  macallan 	KASSERT(BWI_REGWIN_EXIST(com));
   7009   1.1  macallan 	KASSERT(sc->sc_cur_regwin == com);
   7010   1.1  macallan 	KASSERT(sc->sc_cap & BWI_CAP_CLKMODE);
   7011   1.1  macallan 
   7012   1.1  macallan 	/*
   7013   1.1  macallan 	 * Calculate clock frequency
   7014   1.1  macallan 	 */
   7015   1.1  macallan 	src = -1;
   7016   1.1  macallan 	div = 0;
   7017   1.1  macallan 	if (com->rw_rev < 6) {
   7018   1.1  macallan 		val = (sc->sc_conf_read)(sc, BWI_PCIR_GPIO_OUT);
   7019   1.1  macallan 		if (val & BWI_PCIM_GPIO_OUT_CLKSRC) {
   7020   1.1  macallan 			src = BWI_CLKSRC_PCI;
   7021   1.1  macallan 			div = 64;
   7022   1.1  macallan 		} else {
   7023   1.1  macallan 			src = BWI_CLKSRC_CS_OSC;
   7024   1.1  macallan 			div = 32;
   7025   1.1  macallan 		}
   7026   1.1  macallan 	} else if (com->rw_rev < 10) {
   7027   1.1  macallan 		val = CSR_READ_4(sc, BWI_CLOCK_CTRL);
   7028   1.1  macallan 
   7029   1.1  macallan 		src = __SHIFTOUT(val, BWI_CLOCK_CTRL_CLKSRC);
   7030   1.1  macallan 		if (src == BWI_CLKSRC_LP_OSC)
   7031   1.1  macallan 			div = 1;
   7032   1.1  macallan 		else {
   7033   1.1  macallan 			div = (__SHIFTOUT(val, BWI_CLOCK_CTRL_FDIV) + 1) << 2;
   7034   1.1  macallan 
   7035   1.1  macallan 			/* Unknown source */
   7036   1.1  macallan 			if (src >= BWI_CLKSRC_MAX)
   7037   1.1  macallan 				src = BWI_CLKSRC_CS_OSC;
   7038   1.1  macallan 		}
   7039   1.1  macallan 	} else {
   7040   1.1  macallan 		val = CSR_READ_4(sc, BWI_CLOCK_INFO);
   7041   1.1  macallan 
   7042   1.1  macallan 		src = BWI_CLKSRC_CS_OSC;
   7043   1.1  macallan 		div = (__SHIFTOUT(val, BWI_CLOCK_INFO_FDIV) + 1) << 2;
   7044   1.1  macallan 	}
   7045   1.1  macallan 
   7046   1.1  macallan 	KASSERT(src >= 0 && src < BWI_CLKSRC_MAX);
   7047   1.1  macallan 	KASSERT(div != 0);
   7048   1.1  macallan 
   7049   1.2  macallan 	DPRINTF(sc, BWI_DBG_ATTACH, "clksrc %s\n",
   7050   1.1  macallan 	    src == BWI_CLKSRC_PCI ? "PCI" :
   7051   1.1  macallan 	    (src == BWI_CLKSRC_LP_OSC ? "LP_OSC" : "CS_OSC"));
   7052   1.1  macallan 
   7053   1.1  macallan 	freq->clkfreq_min = bwi_clkfreq[src].freq_min / div;
   7054   1.1  macallan 	freq->clkfreq_max = bwi_clkfreq[src].freq_max / div;
   7055   1.1  macallan 
   7056   1.2  macallan 	DPRINTF(sc, BWI_DBG_ATTACH, "clkfreq min %u, max %u\n",
   7057   1.2  macallan 	    freq->clkfreq_min, freq->clkfreq_max);
   7058   1.1  macallan }
   7059   1.1  macallan 
   7060   1.2  macallan static int
   7061   1.1  macallan bwi_set_clock_mode(struct bwi_softc *sc, enum bwi_clock_mode clk_mode)
   7062   1.1  macallan {
   7063   1.1  macallan 	struct bwi_regwin *old, *com;
   7064   1.1  macallan 	uint32_t clk_ctrl, clk_src;
   7065   1.1  macallan 	int error, pwr_off = 0;
   7066   1.1  macallan 
   7067   1.1  macallan 	com = &sc->sc_com_regwin;
   7068   1.1  macallan 	if (!BWI_REGWIN_EXIST(com))
   7069   1.1  macallan 		return (0);
   7070   1.1  macallan 
   7071   1.1  macallan 	if (com->rw_rev >= 10 || com->rw_rev < 6)
   7072   1.1  macallan 		return (0);
   7073   1.1  macallan 
   7074   1.1  macallan 	/*
   7075   1.1  macallan 	 * For common regwin whose rev is [6, 10), the chip
   7076   1.1  macallan 	 * must be capable to change clock mode.
   7077   1.1  macallan 	 */
   7078   1.1  macallan 	if ((sc->sc_cap & BWI_CAP_CLKMODE) == 0)
   7079   1.1  macallan 		return (0);
   7080   1.1  macallan 
   7081   1.1  macallan 	error = bwi_regwin_switch(sc, com, &old);
   7082   1.1  macallan 	if (error)
   7083   1.1  macallan 		return (error);
   7084   1.1  macallan 
   7085   1.1  macallan 	if (clk_mode == BWI_CLOCK_MODE_FAST)
   7086   1.1  macallan 		bwi_power_on(sc, 0);	/* Don't turn on PLL */
   7087   1.1  macallan 
   7088   1.1  macallan 	clk_ctrl = CSR_READ_4(sc, BWI_CLOCK_CTRL);
   7089   1.1  macallan 	clk_src = __SHIFTOUT(clk_ctrl, BWI_CLOCK_CTRL_CLKSRC);
   7090   1.1  macallan 
   7091   1.1  macallan 	switch (clk_mode) {
   7092   1.1  macallan 	case BWI_CLOCK_MODE_FAST:
   7093   1.1  macallan 		clk_ctrl &= ~BWI_CLOCK_CTRL_SLOW;
   7094   1.1  macallan 		clk_ctrl |= BWI_CLOCK_CTRL_IGNPLL;
   7095   1.1  macallan 		break;
   7096   1.1  macallan 	case BWI_CLOCK_MODE_SLOW:
   7097   1.1  macallan 		clk_ctrl |= BWI_CLOCK_CTRL_SLOW;
   7098   1.1  macallan 		break;
   7099   1.1  macallan 	case BWI_CLOCK_MODE_DYN:
   7100   1.1  macallan 		clk_ctrl &= ~(BWI_CLOCK_CTRL_SLOW |
   7101   1.1  macallan 		    BWI_CLOCK_CTRL_IGNPLL |
   7102   1.1  macallan 		    BWI_CLOCK_CTRL_NODYN);
   7103   1.1  macallan 		if (clk_src != BWI_CLKSRC_CS_OSC) {
   7104   1.1  macallan 			clk_ctrl |= BWI_CLOCK_CTRL_NODYN;
   7105   1.1  macallan 			pwr_off = 1;
   7106   1.1  macallan 		}
   7107   1.1  macallan 		break;
   7108   1.1  macallan 	}
   7109   1.1  macallan 	CSR_WRITE_4(sc, BWI_CLOCK_CTRL, clk_ctrl);
   7110   1.1  macallan 
   7111   1.1  macallan 	if (pwr_off)
   7112   1.1  macallan 		bwi_power_off(sc, 0);	/* Leave PLL as it is */
   7113   1.1  macallan 
   7114   1.1  macallan 	return (bwi_regwin_switch(sc, old, NULL));
   7115   1.1  macallan }
   7116   1.1  macallan 
   7117   1.2  macallan static int
   7118   1.1  macallan bwi_set_clock_delay(struct bwi_softc *sc)
   7119   1.1  macallan {
   7120   1.1  macallan 	struct bwi_regwin *old, *com;
   7121   1.1  macallan 	int error;
   7122   1.1  macallan 
   7123   1.1  macallan 	com = &sc->sc_com_regwin;
   7124   1.1  macallan 	if (!BWI_REGWIN_EXIST(com))
   7125   1.1  macallan 		return (0);
   7126   1.1  macallan 
   7127   1.1  macallan 	error = bwi_regwin_switch(sc, com, &old);
   7128   1.1  macallan 	if (error)
   7129   1.1  macallan 		return (error);
   7130   1.1  macallan 
   7131   1.1  macallan 	if (sc->sc_bbp_id == BWI_BBPID_BCM4321) {
   7132   1.1  macallan 		if (sc->sc_bbp_rev == 0)
   7133   1.1  macallan 			CSR_WRITE_4(sc, BWI_CONTROL, BWI_CONTROL_MAGIC0);
   7134   1.1  macallan 		else if (sc->sc_bbp_rev == 1)
   7135   1.1  macallan 			CSR_WRITE_4(sc, BWI_CONTROL, BWI_CONTROL_MAGIC1);
   7136   1.1  macallan 	}
   7137   1.1  macallan 
   7138   1.1  macallan 	if (sc->sc_cap & BWI_CAP_CLKMODE) {
   7139   1.1  macallan 		if (com->rw_rev >= 10)
   7140   1.1  macallan 			CSR_FILT_SETBITS_4(sc, BWI_CLOCK_INFO, 0xffff, 0x40000);
   7141   1.1  macallan 		else {
   7142   1.1  macallan 			struct bwi_clock_freq freq;
   7143   1.1  macallan 
   7144   1.1  macallan 			bwi_get_clock_freq(sc, &freq);
   7145   1.1  macallan 			CSR_WRITE_4(sc, BWI_PLL_ON_DELAY,
   7146   1.1  macallan 			    howmany(freq.clkfreq_max * 150, 1000000));
   7147   1.1  macallan 			CSR_WRITE_4(sc, BWI_FREQ_SEL_DELAY,
   7148   1.1  macallan 			    howmany(freq.clkfreq_max * 15, 1000000));
   7149   1.1  macallan 		}
   7150   1.1  macallan 	}
   7151   1.1  macallan 
   7152   1.1  macallan 	return (bwi_regwin_switch(sc, old, NULL));
   7153   1.1  macallan }
   7154   1.1  macallan 
   7155   1.2  macallan static int
   7156   1.1  macallan bwi_init(struct ifnet *ifp)
   7157   1.1  macallan {
   7158   1.1  macallan 	struct bwi_softc *sc = ifp->if_softc;
   7159   1.1  macallan 
   7160   1.1  macallan 	bwi_init_statechg(sc, 1);
   7161   1.1  macallan 
   7162   1.1  macallan 	return (0);
   7163   1.1  macallan }
   7164   1.1  macallan 
   7165   1.2  macallan static void
   7166   1.1  macallan bwi_init_statechg(struct bwi_softc *sc, int statechg)
   7167   1.1  macallan {
   7168   1.1  macallan 	struct ieee80211com *ic = &sc->sc_ic;
   7169   1.2  macallan 	struct ifnet *ifp = &sc->sc_if;
   7170   1.1  macallan 	struct bwi_mac *mac;
   7171   1.1  macallan 	int error;
   7172   1.1  macallan 
   7173   1.2  macallan 	DPRINTF(sc, BWI_DBG_MISC, "%s\n", __func__);
   7174   1.1  macallan 
   7175   1.2  macallan 	bwi_stop(ifp, statechg);
   7176   1.1  macallan 
   7177   1.1  macallan 	/* power on cardbus socket */
   7178   1.1  macallan 	if (sc->sc_enable != NULL)
   7179  1.20  nakayama 		(sc->sc_enable)(sc, 0);
   7180   1.1  macallan 
   7181   1.1  macallan 	bwi_bbp_power_on(sc, BWI_CLOCK_MODE_FAST);
   7182   1.1  macallan 
   7183   1.1  macallan 	/* TODO: 2 MAC */
   7184   1.1  macallan 
   7185   1.1  macallan 	mac = &sc->sc_mac[0];
   7186   1.1  macallan 	error = bwi_regwin_switch(sc, &mac->mac_regwin, NULL);
   7187   1.1  macallan 	if (error)
   7188   1.1  macallan 		goto back;
   7189   1.1  macallan 
   7190   1.1  macallan 	error = bwi_mac_init(mac);
   7191   1.1  macallan 	if (error)
   7192   1.1  macallan 		goto back;
   7193   1.1  macallan 
   7194   1.1  macallan 	bwi_bbp_power_on(sc, BWI_CLOCK_MODE_DYN);
   7195   1.1  macallan 
   7196   1.2  macallan 	IEEE80211_ADDR_COPY(ic->ic_myaddr, CLLADDR(ifp->if_sadl));
   7197   1.1  macallan 
   7198   1.1  macallan 	bwi_set_bssid(sc, bwi_zero_addr);	/* Clear BSSID */
   7199   1.1  macallan 	bwi_set_addr_filter(sc, BWI_ADDR_FILTER_MYADDR, ic->ic_myaddr);
   7200   1.1  macallan 
   7201   1.1  macallan 	bwi_mac_reset_hwkeys(mac);
   7202   1.1  macallan 
   7203   1.1  macallan 	if ((mac->mac_flags & BWI_MAC_F_HAS_TXSTATS) == 0) {
   7204   1.1  macallan 		int i;
   7205   1.1  macallan 
   7206   1.1  macallan #define NRETRY	1000
   7207   1.1  macallan 		/*
   7208   1.1  macallan 		 * Drain any possible pending TX status
   7209   1.1  macallan 		 */
   7210   1.1  macallan 		for (i = 0; i < NRETRY; ++i) {
   7211   1.1  macallan 			if ((CSR_READ_4(sc, BWI_TXSTATUS_0) &
   7212   1.1  macallan 			     BWI_TXSTATUS_0_MORE) == 0)
   7213   1.1  macallan 				break;
   7214   1.1  macallan 			CSR_READ_4(sc, BWI_TXSTATUS_1);
   7215   1.1  macallan 		}
   7216   1.1  macallan 		if (i == NRETRY)
   7217  1.10    cegger 			aprint_error_dev(sc->sc_dev,
   7218   1.2  macallan 			    "can't drain TX status\n");
   7219   1.1  macallan #undef NRETRY
   7220   1.1  macallan 	}
   7221   1.1  macallan 
   7222   1.1  macallan 	if (mac->mac_phy.phy_mode == IEEE80211_MODE_11G)
   7223   1.1  macallan 		bwi_mac_updateslot(mac, 1);
   7224   1.1  macallan 
   7225   1.1  macallan 	/* Start MAC */
   7226   1.1  macallan 	error = bwi_mac_start(mac);
   7227   1.1  macallan 	if (error)
   7228   1.1  macallan 		goto back;
   7229   1.1  macallan 
   7230   1.1  macallan 	/* Enable intrs */
   7231   1.1  macallan 	bwi_enable_intrs(sc, BWI_INIT_INTRS);
   7232   1.1  macallan 
   7233   1.1  macallan 	ifp->if_flags |= IFF_RUNNING;
   7234   1.1  macallan 	ifp->if_flags &= ~IFF_OACTIVE;
   7235   1.1  macallan 
   7236   1.1  macallan 	if (statechg) {
   7237   1.1  macallan 		if (ic->ic_opmode != IEEE80211_M_MONITOR) {
   7238   1.2  macallan 			/* [TRC: XXX OpenBSD omits this conditional.] */
   7239   1.2  macallan 			if (ic->ic_roaming != IEEE80211_ROAMING_MANUAL)
   7240   1.2  macallan 				ieee80211_new_state(ic, IEEE80211_S_SCAN, -1);
   7241   1.1  macallan 		} else {
   7242   1.1  macallan 			ieee80211_new_state(ic, IEEE80211_S_RUN, -1);
   7243   1.1  macallan 		}
   7244   1.1  macallan 	} else {
   7245   1.1  macallan 		ieee80211_new_state(ic, ic->ic_state, -1);
   7246   1.1  macallan 	}
   7247   1.1  macallan 
   7248   1.1  macallan back:
   7249   1.1  macallan 	if (error)
   7250   1.2  macallan 		bwi_stop(ifp, 1);
   7251   1.1  macallan 	else
   7252   1.2  macallan 		/* [TRC: XXX DragonFlyBD uses ifp->if_start(ifp).] */
   7253   1.1  macallan 		bwi_start(ifp);
   7254   1.1  macallan }
   7255   1.1  macallan 
   7256   1.2  macallan static int
   7257   1.1  macallan bwi_ioctl(struct ifnet *ifp, u_long cmd, void *data)
   7258   1.1  macallan {
   7259   1.1  macallan 	struct bwi_softc *sc = ifp->if_softc;
   7260   1.1  macallan 	struct ieee80211com *ic = &sc->sc_ic;
   7261   1.1  macallan 	int s, error = 0;
   7262   1.2  macallan 
   7263   1.2  macallan 	/* [TRC: XXX Superstitiously cargo-culted from wi(4).] */
   7264  1.10    cegger 	if (!device_is_active(sc->sc_dev))
   7265   1.2  macallan 		return (ENXIO);
   7266   1.1  macallan 
   7267   1.1  macallan 	s = splnet();
   7268   1.1  macallan 
   7269   1.1  macallan 	switch (cmd) {
   7270   1.1  macallan 	case SIOCSIFFLAGS:
   7271   1.5      cube 		if ((error = ifioctl_common(ifp, cmd, data)) != 0)
   7272   1.5      cube 			break;
   7273   1.2  macallan 		if ((ifp->if_flags & (IFF_UP | IFF_RUNNING)) ==
   7274   1.2  macallan 		    (IFF_UP | IFF_RUNNING)) {
   7275   1.2  macallan 			struct bwi_mac *mac;
   7276   1.2  macallan 			int promisc = -1;
   7277   1.2  macallan 
   7278   1.2  macallan 			KASSERT(sc->sc_cur_regwin->rw_type ==
   7279   1.2  macallan 			    BWI_REGWIN_T_MAC);
   7280   1.2  macallan 			mac = (struct bwi_mac *)sc->sc_cur_regwin;
   7281   1.2  macallan 
   7282   1.2  macallan 			if ((ifp->if_flags & IFF_PROMISC) &&
   7283   1.2  macallan 			    (sc->sc_flags & BWI_F_PROMISC) == 0) {
   7284   1.2  macallan 				promisc = 1;
   7285   1.2  macallan 				sc->sc_flags |= BWI_F_PROMISC;
   7286   1.2  macallan 			} else if ((ifp->if_flags & IFF_PROMISC) == 0 &&
   7287   1.2  macallan 				   (sc->sc_flags & BWI_F_PROMISC)) {
   7288   1.2  macallan 				promisc = 0;
   7289   1.2  macallan 				sc->sc_flags &= ~BWI_F_PROMISC;
   7290   1.2  macallan 			}
   7291   1.2  macallan 
   7292   1.2  macallan 			if (promisc >= 0)
   7293   1.2  macallan 				bwi_mac_set_promisc(mac, promisc);
   7294   1.2  macallan 		}
   7295   1.2  macallan 
   7296   1.1  macallan 		if (ifp->if_flags & IFF_UP) {
   7297   1.2  macallan 			if (!(ifp->if_flags & IFF_RUNNING))
   7298   1.1  macallan 				bwi_init(ifp);
   7299   1.1  macallan 		} else {
   7300   1.1  macallan 			if (ifp->if_flags & IFF_RUNNING)
   7301   1.2  macallan 				bwi_stop(ifp, 1);
   7302   1.1  macallan 		}
   7303   1.1  macallan 		break;
   7304   1.1  macallan 
   7305   1.2  macallan 	case SIOCADDMULTI:
   7306   1.2  macallan 	case SIOCDELMULTI:
   7307   1.2  macallan 		/* [TRC: Several other drivers appear to have this
   7308   1.2  macallan 		   copied & pasted, so I'm following suit.] */
   7309   1.2  macallan 		/* XXX no h/w multicast filter? --dyoung */
   7310   1.2  macallan 		if ((error = ether_ioctl(ifp, cmd, data)) == ENETRESET) {
   7311   1.2  macallan 			/* setup multicast filter, etc */
   7312   1.1  macallan 			error = 0;
   7313   1.2  macallan 		}
   7314   1.1  macallan 		break;
   7315   1.2  macallan 
   7316   1.1  macallan 	case SIOCS80211CHANNEL:
   7317   1.2  macallan 		/* [TRC: Pilfered from OpenBSD.  No clue whether it works.] */
   7318   1.1  macallan 		/* allow fast channel switching in monitor mode */
   7319   1.2  macallan 		error = ieee80211_ioctl(ic, cmd, data);
   7320   1.1  macallan 		if (error == ENETRESET &&
   7321   1.1  macallan 		    ic->ic_opmode == IEEE80211_M_MONITOR) {
   7322   1.1  macallan 			if ((ifp->if_flags & (IFF_UP | IFF_RUNNING)) ==
   7323   1.1  macallan 			    (IFF_UP | IFF_RUNNING)) {
   7324   1.2  macallan 				/* [TRC: XXX ????] */
   7325   1.1  macallan 				ic->ic_bss->ni_chan = ic->ic_ibss_chan;
   7326   1.2  macallan 				ic->ic_curchan = ic->ic_ibss_chan;
   7327   1.2  macallan 				bwi_set_chan(sc, ic->ic_bss->ni_chan);
   7328   1.1  macallan 			}
   7329   1.1  macallan 			error = 0;
   7330   1.1  macallan 		}
   7331   1.1  macallan 		break;
   7332   1.2  macallan 
   7333   1.1  macallan 	default:
   7334   1.2  macallan 		error = ieee80211_ioctl(ic, cmd, data);
   7335   1.1  macallan 		break;
   7336   1.1  macallan 	}
   7337   1.1  macallan 
   7338   1.1  macallan 	if (error == ENETRESET) {
   7339   1.1  macallan 		if ((ifp->if_flags & (IFF_UP | IFF_RUNNING)) ==
   7340   1.2  macallan 		    (IFF_UP | IFF_RUNNING) &&
   7341   1.2  macallan 		    /* [TRC: XXX Superstitiously cargo-culted from iwi(4). */
   7342   1.2  macallan 		    (ic->ic_roaming != IEEE80211_ROAMING_MANUAL))
   7343   1.1  macallan 			bwi_init(ifp);
   7344   1.1  macallan 		error = 0;
   7345   1.1  macallan 	}
   7346   1.1  macallan 
   7347   1.1  macallan 	splx(s);
   7348   1.1  macallan 
   7349   1.1  macallan 	return (error);
   7350   1.1  macallan }
   7351   1.1  macallan 
   7352   1.2  macallan static void
   7353   1.1  macallan bwi_start(struct ifnet *ifp)
   7354   1.1  macallan {
   7355   1.1  macallan 	struct bwi_softc *sc = ifp->if_softc;
   7356   1.1  macallan 	struct ieee80211com *ic = &sc->sc_ic;
   7357   1.1  macallan 	struct bwi_txbuf_data *tbd = &sc->sc_tx_bdata[BWI_TX_DATA_RING];
   7358   1.1  macallan 	int trans, idx;
   7359   1.1  macallan 
   7360   1.2  macallan 	/* [TRC: XXX I'm not sure under which conditions we're actually
   7361   1.2  macallan 	   supposed to refuse to start, so I'm copying what OpenBSD and
   7362   1.2  macallan 	   DragonFlyBSD do, even if no one else on NetBSD does it. */
   7363   1.2  macallan 	if ((ifp->if_flags & IFF_OACTIVE) ||
   7364   1.2  macallan 	    (ifp->if_flags & IFF_RUNNING) == 0)
   7365   1.1  macallan 		return;
   7366   1.1  macallan 
   7367   1.1  macallan 	trans = 0;
   7368   1.1  macallan 	idx = tbd->tbd_idx;
   7369   1.1  macallan 
   7370   1.1  macallan 	while (tbd->tbd_buf[idx].tb_mbuf == NULL) {
   7371   1.1  macallan 		struct ieee80211_frame *wh;
   7372   1.1  macallan 		struct ieee80211_node *ni;
   7373   1.1  macallan 		struct mbuf *m;
   7374   1.1  macallan 		int mgt_pkt = 0;
   7375   1.1  macallan 
   7376   1.2  macallan 		IF_DEQUEUE(&ic->ic_mgtq, m);
   7377   1.1  macallan 		if (m != NULL) {
   7378   1.1  macallan 			ni = (struct ieee80211_node *)m->m_pkthdr.rcvif;
   7379   1.1  macallan 			m->m_pkthdr.rcvif = NULL;
   7380   1.1  macallan 
   7381   1.1  macallan 			mgt_pkt = 1;
   7382   1.1  macallan 		} else {
   7383   1.1  macallan 			struct ether_header *eh;
   7384   1.1  macallan 
   7385   1.1  macallan 			if (ic->ic_state != IEEE80211_S_RUN)
   7386   1.1  macallan 				break;
   7387   1.1  macallan 
   7388   1.2  macallan 			IFQ_DEQUEUE(&ifp->if_snd, m);
   7389   1.1  macallan 			if (m == NULL)
   7390   1.1  macallan 				break;
   7391   1.1  macallan 
   7392   1.1  macallan 			if (m->m_len < sizeof(*eh)) {
   7393   1.1  macallan 				m = m_pullup(m, sizeof(*eh));
   7394   1.1  macallan 				if (m == NULL) {
   7395   1.1  macallan 					ifp->if_oerrors++;
   7396   1.1  macallan 					continue;
   7397   1.1  macallan 				}
   7398   1.1  macallan 			}
   7399   1.1  macallan 			eh = mtod(m, struct ether_header *);
   7400   1.1  macallan 
   7401   1.1  macallan 			ni = ieee80211_find_txnode(ic, eh->ether_dhost);
   7402   1.1  macallan 			if (ni == NULL) {
   7403   1.2  macallan 				ifp->if_oerrors++;
   7404   1.1  macallan 				m_freem(m);
   7405   1.2  macallan 				continue;
   7406   1.2  macallan 			}
   7407   1.2  macallan 
   7408   1.2  macallan 			/* [TRC: XXX Superstitiously cargo-culted from
   7409   1.2  macallan 			   ath(4) and wi(4).] */
   7410   1.2  macallan 			if ((ni->ni_flags & IEEE80211_NODE_PWR_MGT) &&
   7411   1.2  macallan 			    (m->m_flags & M_PWR_SAV) == 0) {
   7412   1.2  macallan 				ieee80211_pwrsave(ic, ni, m);
   7413   1.2  macallan 				ieee80211_free_node(ni);
   7414   1.2  macallan 				continue;
   7415   1.2  macallan 			}
   7416   1.2  macallan 
   7417   1.2  macallan 			/* [TRC: XXX I *think* we're supposed to do
   7418   1.2  macallan 			   this, but honestly I have no clue.  We don't
   7419   1.2  macallan 			   use M_WME_GETAC, so...] */
   7420   1.2  macallan 			if (ieee80211_classify(ic, m, ni)) {
   7421   1.2  macallan 				/* [TRC: XXX What debug flag?] */
   7422   1.2  macallan 				DPRINTF(sc, BWI_DBG_MISC,
   7423   1.2  macallan 				    "%s: discard, classification failure\n",
   7424   1.2  macallan 				    __func__);
   7425   1.1  macallan 				ifp->if_oerrors++;
   7426   1.2  macallan 				m_freem(m);
   7427   1.2  macallan 				ieee80211_free_node(ni);
   7428   1.1  macallan 				continue;
   7429   1.1  macallan 			}
   7430   1.1  macallan 
   7431   1.2  macallan 			/* [TRC: XXX wi(4) and awi(4) do this; iwi(4)
   7432   1.2  macallan 			   doesn't.] */
   7433   1.2  macallan 			ifp->if_opackets++;
   7434   1.2  macallan 
   7435   1.2  macallan 			/* [TRC: XXX When should the packet be
   7436   1.2  macallan 			   filtered?  Different drivers appear to do it
   7437   1.2  macallan 			   at different times.] */
   7438   1.1  macallan 			/* TODO: PS */
   7439  1.15     joerg 			bpf_mtap(ifp, m);
   7440   1.2  macallan 			m = ieee80211_encap(ic, m, ni);
   7441   1.2  macallan 			if (m == NULL) {
   7442   1.2  macallan 				ifp->if_oerrors++;
   7443   1.2  macallan 				ieee80211_free_node(ni);
   7444   1.1  macallan 				continue;
   7445   1.2  macallan 			}
   7446   1.1  macallan 		}
   7447  1.15     joerg 		bpf_mtap3(ic->ic_rawbpf, m);
   7448   1.2  macallan 
   7449   1.1  macallan 		wh = mtod(m, struct ieee80211_frame *);
   7450   1.2  macallan 		/* [TRC: XXX What about ic->ic_flags & IEEE80211_F_PRIVACY?] */
   7451   1.2  macallan 		if (wh->i_fc[1] & IEEE80211_FC1_WEP) {
   7452   1.2  macallan 			if (ieee80211_crypto_encap(ic, ni, m) == NULL) {
   7453   1.2  macallan 				ifp->if_oerrors++;
   7454   1.2  macallan 				m_freem(m);
   7455   1.2  macallan 				ieee80211_free_node(ni);
   7456   1.2  macallan 				continue;
   7457   1.2  macallan 			}
   7458   1.1  macallan 		}
   7459   1.2  macallan 		wh = NULL;	/* [TRC: XXX Huh?] */
   7460   1.1  macallan 
   7461   1.2  macallan 		if (bwi_encap(sc, idx, m, &ni, mgt_pkt) != 0) {
   7462   1.1  macallan 			/* 'm' is freed in bwi_encap() if we reach here */
   7463   1.2  macallan 			ifp->if_oerrors++;
   7464   1.1  macallan 			if (ni != NULL)
   7465   1.2  macallan 				ieee80211_free_node(ni);
   7466   1.1  macallan 			continue;
   7467   1.1  macallan 		}
   7468   1.1  macallan 
   7469   1.1  macallan 		trans = 1;
   7470   1.1  macallan 		tbd->tbd_used++;
   7471   1.1  macallan 		idx = (idx + 1) % BWI_TX_NDESC;
   7472   1.1  macallan 
   7473   1.1  macallan 		if (tbd->tbd_used + BWI_TX_NSPRDESC >= BWI_TX_NDESC) {
   7474   1.1  macallan 			ifp->if_flags |= IFF_OACTIVE;
   7475   1.1  macallan 			break;
   7476   1.1  macallan 		}
   7477   1.1  macallan 	}
   7478   1.1  macallan 	tbd->tbd_idx = idx;
   7479   1.1  macallan 
   7480   1.1  macallan 	if (trans)
   7481   1.1  macallan 		sc->sc_tx_timer = 5;
   7482   1.1  macallan 	ifp->if_timer = 1;
   7483   1.1  macallan }
   7484   1.1  macallan 
   7485   1.2  macallan static void
   7486   1.1  macallan bwi_watchdog(struct ifnet *ifp)
   7487   1.1  macallan {
   7488   1.1  macallan 	struct bwi_softc *sc = ifp->if_softc;
   7489   1.1  macallan 
   7490   1.1  macallan 	ifp->if_timer = 0;
   7491   1.1  macallan 
   7492   1.2  macallan 	if ((ifp->if_flags & IFF_RUNNING) == 0 ||
   7493  1.10    cegger 	    !device_is_active(sc->sc_dev))
   7494   1.1  macallan 		return;
   7495   1.1  macallan 
   7496   1.1  macallan 	if (sc->sc_tx_timer) {
   7497   1.1  macallan 		if (--sc->sc_tx_timer == 0) {
   7498  1.10    cegger 			aprint_error_dev(sc->sc_dev, "device timeout\n");
   7499   1.1  macallan 			ifp->if_oerrors++;
   7500   1.1  macallan 			/* TODO */
   7501   1.2  macallan 			/* [TRC: XXX TODO what?  Stop the device?
   7502   1.2  macallan 			   Bring it down?  iwi(4) does this.] */
   7503   1.1  macallan 		} else
   7504   1.1  macallan 			ifp->if_timer = 1;
   7505   1.1  macallan 	}
   7506   1.1  macallan 
   7507   1.2  macallan 	ieee80211_watchdog(&sc->sc_ic);
   7508   1.1  macallan }
   7509   1.1  macallan 
   7510   1.2  macallan static void
   7511   1.2  macallan bwi_stop(struct ifnet *ifp, int state_chg)
   7512   1.1  macallan {
   7513   1.2  macallan 	struct bwi_softc *sc = ifp->if_softc;
   7514   1.1  macallan 	struct ieee80211com *ic = &sc->sc_ic;
   7515   1.1  macallan 	struct bwi_mac *mac;
   7516   1.1  macallan 	int i, error, pwr_off = 0;
   7517   1.1  macallan 
   7518   1.2  macallan 	DPRINTF(sc, BWI_DBG_MISC, "%s\n", __func__);
   7519   1.1  macallan 
   7520   1.1  macallan 	if (state_chg)
   7521   1.1  macallan 		ieee80211_new_state(ic, IEEE80211_S_INIT, -1);
   7522   1.1  macallan 	else
   7523   1.1  macallan 		bwi_newstate_begin(sc, IEEE80211_S_INIT);
   7524   1.1  macallan 
   7525   1.1  macallan 	if (ifp->if_flags & IFF_RUNNING) {
   7526   1.1  macallan 		KASSERT(sc->sc_cur_regwin->rw_type == BWI_REGWIN_T_MAC);
   7527   1.1  macallan 		mac = (struct bwi_mac *)sc->sc_cur_regwin;
   7528   1.1  macallan 
   7529   1.1  macallan 		bwi_disable_intrs(sc, BWI_ALL_INTRS);
   7530   1.1  macallan 		CSR_READ_4(sc, BWI_MAC_INTR_MASK);
   7531   1.1  macallan 		bwi_mac_stop(mac);
   7532   1.1  macallan 	}
   7533   1.1  macallan 
   7534   1.1  macallan 	for (i = 0; i < sc->sc_nmac; ++i) {
   7535   1.1  macallan 		struct bwi_regwin *old_rw;
   7536   1.1  macallan 
   7537   1.1  macallan 		mac = &sc->sc_mac[i];
   7538   1.1  macallan 		if ((mac->mac_flags & BWI_MAC_F_INITED) == 0)
   7539   1.1  macallan 			continue;
   7540   1.1  macallan 
   7541   1.1  macallan 		error = bwi_regwin_switch(sc, &mac->mac_regwin, &old_rw);
   7542   1.1  macallan 		if (error)
   7543   1.1  macallan 			continue;
   7544   1.1  macallan 
   7545   1.1  macallan 		bwi_mac_shutdown(mac);
   7546   1.1  macallan 		pwr_off = 1;
   7547   1.1  macallan 
   7548   1.1  macallan 		bwi_regwin_switch(sc, old_rw, NULL);
   7549   1.1  macallan 	}
   7550   1.1  macallan 
   7551   1.1  macallan 	if (pwr_off)
   7552   1.1  macallan 		bwi_bbp_power_off(sc);
   7553   1.1  macallan 
   7554   1.1  macallan 	sc->sc_tx_timer = 0;
   7555   1.1  macallan 	ifp->if_timer = 0;
   7556   1.1  macallan 	ifp->if_flags &= ~(IFF_RUNNING | IFF_OACTIVE);
   7557   1.1  macallan 
   7558   1.1  macallan 	/* power off cardbus socket */
   7559  1.20  nakayama 	if (sc->sc_disable != NULL)
   7560  1.20  nakayama 		(sc->sc_disable)(sc, 0);
   7561   1.2  macallan 
   7562   1.2  macallan 	return;
   7563   1.2  macallan }
   7564   1.2  macallan 
   7565   1.2  macallan static void
   7566   1.2  macallan bwi_newstate_begin(struct bwi_softc *sc, enum ieee80211_state nstate)
   7567   1.2  macallan {
   7568   1.2  macallan 	callout_stop(&sc->sc_scan_ch);
   7569   1.2  macallan 	callout_stop(&sc->sc_calib_ch);
   7570   1.1  macallan 
   7571   1.2  macallan 	bwi_led_newstate(sc, nstate);
   7572   1.2  macallan 
   7573   1.2  macallan 	if (nstate == IEEE80211_S_INIT)
   7574   1.2  macallan 		sc->sc_txpwrcb_type = BWI_TXPWR_INIT;
   7575   1.1  macallan }
   7576   1.1  macallan 
   7577   1.2  macallan static int
   7578   1.1  macallan bwi_newstate(struct ieee80211com *ic, enum ieee80211_state nstate, int arg)
   7579   1.1  macallan {
   7580   1.1  macallan 	struct bwi_softc *sc = ic->ic_ifp->if_softc;
   7581   1.1  macallan 	struct ieee80211_node *ni;
   7582   1.1  macallan 	int error;
   7583   1.1  macallan 
   7584   1.2  macallan 	/* [TRC: XXX amrr] */
   7585   1.2  macallan 	callout_stop(&sc->sc_amrr_ch);
   7586   1.1  macallan 
   7587   1.1  macallan 	bwi_newstate_begin(sc, nstate);
   7588   1.1  macallan 
   7589   1.1  macallan 	if (nstate == IEEE80211_S_INIT)
   7590   1.1  macallan 		goto back;
   7591   1.1  macallan 
   7592   1.2  macallan 	/* [TRC: XXX What channel do we set this to? */
   7593   1.2  macallan 	error = bwi_set_chan(sc, ic->ic_curchan);
   7594   1.1  macallan 	if (error) {
   7595  1.10    cegger 		aprint_error_dev(sc->sc_dev, "can't set channel to %u\n",
   7596   1.2  macallan 		    ieee80211_chan2ieee(ic, ic->ic_curchan));
   7597   1.1  macallan 		return (error);
   7598   1.1  macallan 	}
   7599   1.1  macallan 
   7600   1.1  macallan 	if (ic->ic_opmode == IEEE80211_M_MONITOR) {
   7601   1.1  macallan 		/* Nothing to do */
   7602   1.1  macallan 	} else if (nstate == IEEE80211_S_RUN) {
   7603   1.1  macallan 		struct bwi_mac *mac;
   7604   1.1  macallan 
   7605   1.1  macallan 		ni = ic->ic_bss;
   7606   1.1  macallan 
   7607   1.1  macallan 		bwi_set_bssid(sc, ic->ic_bss->ni_bssid);
   7608   1.1  macallan 
   7609   1.1  macallan 		KASSERT(sc->sc_cur_regwin->rw_type == BWI_REGWIN_T_MAC);
   7610   1.1  macallan 		mac = (struct bwi_mac *)sc->sc_cur_regwin;
   7611   1.1  macallan 
   7612   1.1  macallan 		/* Initial TX power calibration */
   7613   1.1  macallan 		bwi_mac_calibrate_txpower(mac, BWI_TXPWR_INIT);
   7614   1.1  macallan #ifdef notyet
   7615   1.1  macallan 		sc->sc_txpwrcb_type = BWI_TXPWR_FORCE;
   7616   1.1  macallan #else
   7617   1.1  macallan 		sc->sc_txpwrcb_type = BWI_TXPWR_CALIB;
   7618   1.1  macallan #endif
   7619   1.2  macallan 		/* [TRC: XXX amrr] */
   7620   1.1  macallan 		if (ic->ic_opmode == IEEE80211_M_STA) {
   7621   1.1  macallan 			/* fake a join to init the tx rate */
   7622   1.2  macallan 			bwi_newassoc(ni, 1);
   7623   1.1  macallan 		}
   7624   1.1  macallan 
   7625   1.1  macallan 		if (ic->ic_opmode != IEEE80211_M_MONITOR) {
   7626   1.1  macallan 			/* start automatic rate control timer */
   7627   1.1  macallan 			if (ic->ic_fixed_rate == -1)
   7628   1.2  macallan 				callout_schedule(&sc->sc_amrr_ch, hz / 2);
   7629   1.1  macallan 		}
   7630   1.1  macallan 	} else
   7631   1.1  macallan 		bwi_set_bssid(sc, bwi_zero_addr);
   7632   1.1  macallan 
   7633   1.1  macallan back:
   7634   1.2  macallan 	error = (sc->sc_newstate)(ic, nstate, arg);
   7635   1.1  macallan 
   7636   1.1  macallan 	if (nstate == IEEE80211_S_SCAN) {
   7637   1.2  macallan 		callout_schedule(&sc->sc_scan_ch,
   7638   1.2  macallan 		    (sc->sc_dwell_time * hz) / 1000);
   7639   1.1  macallan 	} else if (nstate == IEEE80211_S_RUN) {
   7640   1.1  macallan 		/* XXX 15 seconds */
   7641   1.2  macallan 		callout_schedule(&sc->sc_calib_ch, hz);
   7642   1.1  macallan 	}
   7643   1.1  macallan 
   7644   1.1  macallan 	return (error);
   7645   1.1  macallan }
   7646   1.1  macallan 
   7647   1.2  macallan static int
   7648   1.1  macallan bwi_media_change(struct ifnet *ifp)
   7649   1.1  macallan {
   7650   1.1  macallan 	int error;
   7651   1.1  macallan 
   7652   1.1  macallan 	error = ieee80211_media_change(ifp);
   7653   1.1  macallan 	if (error != ENETRESET)
   7654   1.1  macallan 		return (error);
   7655   1.1  macallan 
   7656   1.1  macallan 	if ((ifp->if_flags & (IFF_UP | IFF_RUNNING)) == (IFF_UP | IFF_RUNNING))
   7657   1.1  macallan 		bwi_init(ifp);
   7658   1.1  macallan 
   7659   1.1  macallan 	return (0);
   7660   1.1  macallan }
   7661   1.1  macallan 
   7662   1.2  macallan /* [TRC: XXX amrr] */
   7663   1.2  macallan static void
   7664   1.1  macallan bwi_iter_func(void *arg, struct ieee80211_node *ni)
   7665   1.1  macallan {
   7666   1.1  macallan 	struct bwi_softc *sc = arg;
   7667   1.1  macallan 	struct bwi_node *bn = (struct bwi_node *)ni;
   7668   1.1  macallan 
   7669   1.1  macallan 	ieee80211_amrr_choose(&sc->sc_amrr, ni, &bn->amn);
   7670   1.1  macallan }
   7671   1.1  macallan 
   7672   1.2  macallan static void
   7673   1.1  macallan bwi_amrr_timeout(void *arg)
   7674   1.1  macallan {
   7675   1.1  macallan 	struct bwi_softc *sc = arg;
   7676   1.1  macallan 	struct ieee80211com *ic = &sc->sc_ic;
   7677   1.1  macallan 
   7678   1.1  macallan 	if (ic->ic_opmode == IEEE80211_M_STA)
   7679   1.1  macallan 		bwi_iter_func(sc, ic->ic_bss);
   7680   1.1  macallan 	else
   7681   1.2  macallan 		/* [TRC: XXX I'm making a wild guess about what to
   7682   1.2  macallan 		   supply for the node table.] */
   7683   1.2  macallan 		ieee80211_iterate_nodes(&ic->ic_sta, bwi_iter_func, sc);
   7684   1.1  macallan 
   7685   1.2  macallan 	callout_schedule(&sc->sc_amrr_ch, hz / 2);
   7686   1.1  macallan }
   7687   1.1  macallan 
   7688   1.2  macallan static void
   7689   1.2  macallan bwi_newassoc(struct ieee80211_node *ni, int isnew)
   7690   1.1  macallan {
   7691   1.2  macallan 	struct ieee80211com *ic = ni->ni_ic;
   7692   1.2  macallan 	struct bwi_softc *sc = ic->ic_ifp->if_softc;
   7693   1.1  macallan 	int i;
   7694   1.1  macallan 
   7695   1.2  macallan 	DPRINTF(sc, BWI_DBG_STATION, "%s\n", __func__);
   7696   1.1  macallan 
   7697   1.1  macallan 	ieee80211_amrr_node_init(&sc->sc_amrr, &((struct bwi_node *)ni)->amn);
   7698   1.1  macallan 
   7699   1.1  macallan 	/* set rate to some reasonable initial value */
   7700   1.1  macallan 	for (i = ni->ni_rates.rs_nrates - 1;
   7701   1.1  macallan 	    i > 0 && (ni->ni_rates.rs_rates[i] & IEEE80211_RATE_VAL) > 72;
   7702   1.1  macallan 	    i--);
   7703   1.1  macallan 
   7704   1.1  macallan 	ni->ni_txrate = i;
   7705   1.1  macallan }
   7706   1.1  macallan 
   7707   1.2  macallan static struct ieee80211_node *
   7708   1.2  macallan bwi_node_alloc(struct ieee80211_node_table *nt)
   7709   1.2  macallan {
   7710   1.2  macallan 	struct bwi_node *bn;
   7711   1.2  macallan 
   7712   1.2  macallan 	bn = malloc(sizeof(struct bwi_node), M_80211_NODE, M_NOWAIT | M_ZERO);
   7713   1.2  macallan 
   7714   1.2  macallan 	return ((struct ieee80211_node *)bn);
   7715   1.2  macallan }
   7716   1.2  macallan /* [TRC: XXX amrr end] */
   7717   1.2  macallan 
   7718   1.2  macallan static int
   7719   1.1  macallan bwi_dma_alloc(struct bwi_softc *sc)
   7720   1.1  macallan {
   7721   1.1  macallan 	int error, i, has_txstats;
   7722   1.2  macallan 	/* [TRC: XXX DragonFlyBSD adjusts the low address for different
   7723   1.2  macallan 	   bus spaces.  Should we?] */
   7724   1.1  macallan 	bus_size_t tx_ring_sz, rx_ring_sz, desc_sz = 0;
   7725   1.1  macallan 	uint32_t txrx_ctrl_step = 0;
   7726   1.1  macallan 
   7727   1.1  macallan 	has_txstats = 0;
   7728   1.1  macallan 	for (i = 0; i < sc->sc_nmac; ++i) {
   7729   1.1  macallan 		if (sc->sc_mac[i].mac_flags & BWI_MAC_F_HAS_TXSTATS) {
   7730   1.1  macallan 			has_txstats = 1;
   7731   1.1  macallan 			break;
   7732   1.1  macallan 		}
   7733   1.1  macallan 	}
   7734   1.1  macallan 
   7735   1.1  macallan 	switch (sc->sc_bus_space) {
   7736   1.1  macallan 	case BWI_BUS_SPACE_30BIT:
   7737   1.1  macallan 	case BWI_BUS_SPACE_32BIT:
   7738   1.1  macallan 		desc_sz = sizeof(struct bwi_desc32);
   7739   1.1  macallan 		txrx_ctrl_step = 0x20;
   7740   1.1  macallan 
   7741   1.1  macallan 		sc->sc_init_tx_ring = bwi_init_tx_ring32;
   7742   1.1  macallan 		sc->sc_free_tx_ring = bwi_free_tx_ring32;
   7743   1.1  macallan 		sc->sc_init_rx_ring = bwi_init_rx_ring32;
   7744   1.1  macallan 		sc->sc_free_rx_ring = bwi_free_rx_ring32;
   7745   1.1  macallan 		sc->sc_setup_rxdesc = bwi_setup_rx_desc32;
   7746   1.1  macallan 		sc->sc_setup_txdesc = bwi_setup_tx_desc32;
   7747   1.1  macallan 		sc->sc_rxeof = bwi_rxeof32;
   7748   1.1  macallan 		sc->sc_start_tx = bwi_start_tx32;
   7749   1.1  macallan 		if (has_txstats) {
   7750   1.1  macallan 			sc->sc_init_txstats = bwi_init_txstats32;
   7751   1.1  macallan 			sc->sc_free_txstats = bwi_free_txstats32;
   7752   1.1  macallan 			sc->sc_txeof_status = bwi_txeof_status32;
   7753   1.1  macallan 		}
   7754   1.1  macallan 		break;
   7755   1.1  macallan 
   7756   1.1  macallan 	case BWI_BUS_SPACE_64BIT:
   7757   1.1  macallan 		desc_sz = sizeof(struct bwi_desc64);
   7758   1.1  macallan 		txrx_ctrl_step = 0x40;
   7759   1.1  macallan 
   7760   1.1  macallan 		sc->sc_init_tx_ring = bwi_init_tx_ring64;
   7761   1.1  macallan 		sc->sc_free_tx_ring = bwi_free_tx_ring64;
   7762   1.1  macallan 		sc->sc_init_rx_ring = bwi_init_rx_ring64;
   7763   1.1  macallan 		sc->sc_free_rx_ring = bwi_free_rx_ring64;
   7764   1.1  macallan 		sc->sc_setup_rxdesc = bwi_setup_rx_desc64;
   7765   1.1  macallan 		sc->sc_setup_txdesc = bwi_setup_tx_desc64;
   7766   1.1  macallan 		sc->sc_rxeof = bwi_rxeof64;
   7767   1.1  macallan 		sc->sc_start_tx = bwi_start_tx64;
   7768   1.1  macallan 		if (has_txstats) {
   7769   1.1  macallan 			sc->sc_init_txstats = bwi_init_txstats64;
   7770   1.1  macallan 			sc->sc_free_txstats = bwi_free_txstats64;
   7771   1.1  macallan 			sc->sc_txeof_status = bwi_txeof_status64;
   7772   1.1  macallan 		}
   7773   1.1  macallan 		break;
   7774   1.1  macallan 	}
   7775   1.1  macallan 
   7776   1.1  macallan 	KASSERT(desc_sz != 0);
   7777   1.1  macallan 	KASSERT(txrx_ctrl_step != 0);
   7778   1.1  macallan 
   7779   1.1  macallan 	tx_ring_sz = roundup(desc_sz * BWI_TX_NDESC, BWI_RING_ALIGN);
   7780   1.1  macallan 	rx_ring_sz = roundup(desc_sz * BWI_RX_NDESC, BWI_RING_ALIGN);
   7781   1.1  macallan 
   7782   1.2  macallan 	/* [TRC: XXX Using OpenBSD's code, which is rather different
   7783   1.2  macallan 	   from DragonFlyBSD's.] */
   7784   1.1  macallan #define TXRX_CTRL(idx)	(BWI_TXRX_CTRL_BASE + (idx) * txrx_ctrl_step)
   7785   1.1  macallan 	/*
   7786   1.1  macallan 	 * Create TX ring DMA stuffs
   7787   1.1  macallan 	 */
   7788   1.1  macallan 	for (i = 0; i < BWI_TX_NRING; ++i) {
   7789   1.1  macallan 		error = bus_dmamap_create(sc->sc_dmat, tx_ring_sz, 1,
   7790   1.1  macallan 		    tx_ring_sz, 0, BUS_DMA_NOWAIT,
   7791   1.1  macallan 		    &sc->sc_tx_rdata[i].rdata_dmap);
   7792   1.1  macallan 		if (error) {
   7793  1.10    cegger 			aprint_error_dev(sc->sc_dev,
   7794   1.2  macallan 			    "%dth TX ring DMA create failed\n", i);
   7795   1.1  macallan 			return (error);
   7796   1.1  macallan 		}
   7797   1.1  macallan 		error = bwi_dma_ring_alloc(sc,
   7798   1.1  macallan 		    &sc->sc_tx_rdata[i], tx_ring_sz, TXRX_CTRL(i));
   7799   1.1  macallan 		if (error) {
   7800  1.10    cegger 			aprint_error_dev(sc->sc_dev,
   7801   1.2  macallan 			    "%dth TX ring DMA alloc failed\n", i);
   7802   1.1  macallan 			return (error);
   7803   1.1  macallan 		}
   7804   1.1  macallan 	}
   7805   1.1  macallan 
   7806   1.1  macallan 	/*
   7807   1.1  macallan 	 * Create RX ring DMA stuffs
   7808   1.1  macallan 	 */
   7809   1.1  macallan 	error = bus_dmamap_create(sc->sc_dmat, rx_ring_sz, 1,
   7810   1.1  macallan 	    rx_ring_sz, 0, BUS_DMA_NOWAIT,
   7811   1.1  macallan 	    &sc->sc_rx_rdata.rdata_dmap);
   7812   1.1  macallan 	if (error) {
   7813  1.10    cegger 		aprint_error_dev(sc->sc_dev, "RX ring DMA create failed\n");
   7814   1.1  macallan 		return (error);
   7815   1.1  macallan 	}
   7816   1.1  macallan 
   7817   1.1  macallan 	error = bwi_dma_ring_alloc(sc, &sc->sc_rx_rdata,
   7818   1.1  macallan 	    rx_ring_sz, TXRX_CTRL(0));
   7819   1.1  macallan 	if (error) {
   7820  1.10    cegger 		aprint_error_dev(sc->sc_dev, "RX ring DMA alloc failed\n");
   7821   1.1  macallan 		return (error);
   7822   1.1  macallan 	}
   7823   1.1  macallan 
   7824   1.1  macallan 	if (has_txstats) {
   7825   1.1  macallan 		error = bwi_dma_txstats_alloc(sc, TXRX_CTRL(3), desc_sz);
   7826   1.1  macallan 		if (error) {
   7827  1.10    cegger 			aprint_error_dev(sc->sc_dev,
   7828   1.2  macallan 			    "TX stats DMA alloc failed\n");
   7829   1.1  macallan 			return (error);
   7830   1.1  macallan 		}
   7831   1.1  macallan 	}
   7832   1.1  macallan #undef TXRX_CTRL
   7833   1.1  macallan 
   7834   1.1  macallan 	return (bwi_dma_mbuf_create(sc));
   7835   1.1  macallan }
   7836   1.1  macallan 
   7837   1.2  macallan static void
   7838   1.1  macallan bwi_dma_free(struct bwi_softc *sc)
   7839   1.1  macallan {
   7840   1.1  macallan 	int i;
   7841   1.1  macallan 
   7842   1.2  macallan 	for (i = 0; i < BWI_TX_NRING; ++i)
   7843   1.2  macallan 		bwi_ring_data_free(&sc->sc_tx_rdata[i], sc);
   7844   1.1  macallan 
   7845   1.2  macallan 	bwi_ring_data_free(&sc->sc_rx_rdata, sc);
   7846   1.2  macallan 	bwi_dma_txstats_free(sc);
   7847   1.2  macallan 	bwi_dma_mbuf_destroy(sc, BWI_TX_NRING, 1);
   7848   1.2  macallan }
   7849   1.1  macallan 
   7850   1.2  macallan static void
   7851   1.2  macallan bwi_ring_data_free(struct bwi_ring_data *rd, struct bwi_softc *sc)
   7852   1.2  macallan {
   7853   1.1  macallan 	if (rd->rdata_desc != NULL) {
   7854   1.1  macallan 		bus_dmamap_unload(sc->sc_dmat, rd->rdata_dmap);
   7855   1.1  macallan 		bus_dmamem_free(sc->sc_dmat, &rd->rdata_seg, 1);
   7856   1.1  macallan 	}
   7857   1.1  macallan }
   7858   1.1  macallan 
   7859   1.2  macallan static int
   7860   1.1  macallan bwi_dma_ring_alloc(struct bwi_softc *sc,
   7861   1.1  macallan     struct bwi_ring_data *rd, bus_size_t size, uint32_t txrx_ctrl)
   7862   1.1  macallan {
   7863   1.1  macallan 	int error, nsegs;
   7864   1.1  macallan 
   7865   1.1  macallan 	error = bus_dmamem_alloc(sc->sc_dmat, size, BWI_ALIGN, 0,
   7866   1.1  macallan 	    &rd->rdata_seg, 1, &nsegs, BUS_DMA_NOWAIT);
   7867   1.1  macallan 	if (error) {
   7868  1.10    cegger 		aprint_error_dev(sc->sc_dev, "can't allocate DMA mem\n");
   7869   1.1  macallan 		return (error);
   7870   1.1  macallan 	}
   7871   1.1  macallan 
   7872   1.1  macallan 	error = bus_dmamem_map(sc->sc_dmat, &rd->rdata_seg, nsegs,
   7873   1.1  macallan 	    size, (void **)&rd->rdata_desc, BUS_DMA_NOWAIT);
   7874   1.1  macallan 	if (error) {
   7875  1.10    cegger 		aprint_error_dev(sc->sc_dev, "can't map DMA mem\n");
   7876   1.1  macallan 		return (error);
   7877   1.1  macallan 	}
   7878   1.1  macallan 
   7879   1.1  macallan 	error = bus_dmamap_load(sc->sc_dmat, rd->rdata_dmap, rd->rdata_desc,
   7880   1.1  macallan 	    size, NULL, BUS_DMA_WAITOK);
   7881   1.1  macallan 	if (error) {
   7882  1.10    cegger 		aprint_error_dev(sc->sc_dev, "can't load DMA mem\n");
   7883   1.1  macallan 		bus_dmamem_free(sc->sc_dmat, &rd->rdata_seg, nsegs);
   7884   1.1  macallan 		rd->rdata_desc = NULL;
   7885   1.1  macallan 		return (error);
   7886   1.1  macallan 	}
   7887   1.1  macallan 
   7888   1.1  macallan 	rd->rdata_paddr = rd->rdata_dmap->dm_segs[0].ds_addr;
   7889   1.1  macallan 	rd->rdata_txrx_ctrl = txrx_ctrl;
   7890   1.1  macallan 
   7891   1.1  macallan 	return (0);
   7892   1.1  macallan }
   7893   1.1  macallan 
   7894   1.2  macallan static int
   7895   1.1  macallan bwi_dma_txstats_alloc(struct bwi_softc *sc, uint32_t ctrl_base,
   7896   1.1  macallan     bus_size_t desc_sz)
   7897   1.1  macallan {
   7898   1.1  macallan 	struct bwi_txstats_data *st;
   7899   1.1  macallan 	bus_size_t dma_size;
   7900   1.1  macallan 	int error, nsegs;
   7901   1.1  macallan 
   7902   1.1  macallan 	st = malloc(sizeof(*st), M_DEVBUF, M_WAITOK | M_ZERO);
   7903   1.1  macallan 	sc->sc_txstats = st;
   7904   1.1  macallan 
   7905   1.1  macallan 	/*
   7906   1.1  macallan 	 * Create TX stats descriptor DMA stuffs
   7907   1.1  macallan 	 */
   7908   1.1  macallan 	dma_size = roundup(desc_sz * BWI_TXSTATS_NDESC, BWI_RING_ALIGN);
   7909   1.1  macallan 
   7910   1.1  macallan 	error = bus_dmamap_create(sc->sc_dmat, dma_size, 1, dma_size, 0,
   7911   1.1  macallan 	    BUS_DMA_NOWAIT, &st->stats_ring_dmap);
   7912   1.1  macallan 	if (error) {
   7913  1.10    cegger 		aprint_error_dev(sc->sc_dev,
   7914   1.2  macallan 		    "can't create txstats ring DMA mem\n");
   7915   1.2  macallan 		return (error);
   7916   1.2  macallan 	}
   7917   1.2  macallan 
   7918   1.1  macallan 	error = bus_dmamem_alloc(sc->sc_dmat, dma_size, BWI_RING_ALIGN, 0,
   7919   1.1  macallan 	     &st->stats_ring_seg, 1, &nsegs, BUS_DMA_NOWAIT);
   7920   1.1  macallan 	if (error) {
   7921  1.10    cegger 		aprint_error_dev(sc->sc_dev,
   7922   1.2  macallan 		    "can't allocate txstats ring DMA mem\n");
   7923   1.1  macallan 		return (error);
   7924   1.1  macallan 	}
   7925   1.1  macallan 
   7926   1.1  macallan 	error = bus_dmamem_map(sc->sc_dmat, &st->stats_ring_seg, nsegs,
   7927   1.1  macallan 	    dma_size, (void **)&st->stats_ring, BUS_DMA_NOWAIT);
   7928   1.1  macallan 	if (error) {
   7929  1.10    cegger 		aprint_error_dev(sc->sc_dev,
   7930   1.2  macallan 		    "can't map txstats ring DMA mem\n");
   7931   1.1  macallan 		return (error);
   7932   1.1  macallan 	}
   7933   1.1  macallan 
   7934   1.1  macallan 	error = bus_dmamap_load(sc->sc_dmat, st->stats_ring_dmap,
   7935   1.1  macallan 	    st->stats_ring, dma_size, NULL, BUS_DMA_WAITOK);
   7936   1.1  macallan 	if (error) {
   7937  1.10    cegger 		aprint_error_dev(sc->sc_dev,
   7938   1.2  macallan 		    "can't load txstats ring DMA mem\n");
   7939   1.1  macallan 		bus_dmamem_free(sc->sc_dmat, &st->stats_ring_seg, nsegs);
   7940   1.1  macallan 		return (error);
   7941   1.1  macallan 	}
   7942   1.1  macallan 
   7943   1.6    cegger 	memset(st->stats_ring, 0, dma_size);
   7944   1.1  macallan 	st->stats_ring_paddr = st->stats_ring_dmap->dm_segs[0].ds_addr;
   7945   1.1  macallan 
   7946   1.1  macallan 	/*
   7947   1.1  macallan 	 * Create TX stats DMA stuffs
   7948   1.1  macallan 	 */
   7949   1.1  macallan 	dma_size = roundup(sizeof(struct bwi_txstats) * BWI_TXSTATS_NDESC,
   7950   1.1  macallan 	    BWI_ALIGN);
   7951   1.1  macallan 
   7952   1.1  macallan 	error = bus_dmamap_create(sc->sc_dmat, dma_size, 1, dma_size, 0,
   7953   1.1  macallan 	    BUS_DMA_NOWAIT, &st->stats_dmap);
   7954   1.1  macallan 	if (error) {
   7955  1.10    cegger 		aprint_error_dev(sc->sc_dev,
   7956   1.2  macallan 		    "can't create txstats ring DMA mem\n");
   7957   1.1  macallan 		return (error);
   7958   1.1  macallan 	}
   7959   1.2  macallan 
   7960   1.1  macallan 	error = bus_dmamem_alloc(sc->sc_dmat, dma_size, BWI_ALIGN, 0,
   7961   1.1  macallan 	    &st->stats_seg, 1, &nsegs, BUS_DMA_NOWAIT);
   7962   1.1  macallan 	if (error) {
   7963  1.10    cegger 		aprint_error_dev(sc->sc_dev,
   7964   1.2  macallan 		    "can't allocate txstats DMA mem\n");
   7965   1.1  macallan 		return (error);
   7966   1.1  macallan 	}
   7967   1.1  macallan 
   7968   1.1  macallan 	error = bus_dmamem_map(sc->sc_dmat, &st->stats_seg, nsegs,
   7969   1.1  macallan 	    dma_size, (void **)&st->stats, BUS_DMA_NOWAIT);
   7970   1.1  macallan 	if (error) {
   7971  1.10    cegger 		aprint_error_dev(sc->sc_dev, "can't map txstats DMA mem\n");
   7972   1.1  macallan 		return (error);
   7973   1.1  macallan 	}
   7974   1.1  macallan 
   7975   1.1  macallan 	error = bus_dmamap_load(sc->sc_dmat, st->stats_dmap, st->stats,
   7976   1.1  macallan 	    dma_size, NULL, BUS_DMA_WAITOK);
   7977   1.1  macallan 	if (error) {
   7978  1.10    cegger 		aprint_error_dev(sc->sc_dev, "can't load txstats DMA mem\n");
   7979   1.1  macallan 		bus_dmamem_free(sc->sc_dmat, &st->stats_seg, nsegs);
   7980   1.1  macallan 		return (error);
   7981   1.1  macallan 	}
   7982   1.1  macallan 
   7983   1.6    cegger 	memset(st->stats, 0, dma_size);
   7984   1.1  macallan 	st->stats_paddr = st->stats_dmap->dm_segs[0].ds_addr;
   7985   1.1  macallan 	st->stats_ctrl_base = ctrl_base;
   7986   1.1  macallan 
   7987   1.1  macallan 	return (0);
   7988   1.1  macallan }
   7989   1.1  macallan 
   7990   1.2  macallan static void
   7991   1.1  macallan bwi_dma_txstats_free(struct bwi_softc *sc)
   7992   1.1  macallan {
   7993   1.1  macallan 	struct bwi_txstats_data *st;
   7994   1.1  macallan 
   7995   1.1  macallan 	if (sc->sc_txstats == NULL)
   7996   1.1  macallan 		return;
   7997   1.1  macallan 	st = sc->sc_txstats;
   7998   1.1  macallan 
   7999   1.1  macallan 	bus_dmamap_unload(sc->sc_dmat, st->stats_ring_dmap);
   8000   1.1  macallan 	bus_dmamem_free(sc->sc_dmat, &st->stats_ring_seg, 1);
   8001   1.1  macallan 
   8002   1.1  macallan 	bus_dmamap_unload(sc->sc_dmat, st->stats_dmap);
   8003   1.1  macallan 	bus_dmamem_free(sc->sc_dmat, &st->stats_seg, 1);
   8004   1.1  macallan 
   8005   1.1  macallan 	free(st, M_DEVBUF);
   8006   1.1  macallan }
   8007   1.1  macallan 
   8008   1.2  macallan static int
   8009   1.1  macallan bwi_dma_mbuf_create(struct bwi_softc *sc)
   8010   1.1  macallan {
   8011   1.1  macallan 	struct bwi_rxbuf_data *rbd = &sc->sc_rx_bdata;
   8012   1.1  macallan 	int i, j, k, ntx, error;
   8013   1.1  macallan 
   8014   1.1  macallan 	ntx = 0;
   8015   1.1  macallan 
   8016   1.1  macallan 	/*
   8017   1.1  macallan 	 * Create TX mbuf DMA map
   8018   1.1  macallan 	 */
   8019   1.1  macallan 	for (i = 0; i < BWI_TX_NRING; ++i) {
   8020   1.1  macallan 		struct bwi_txbuf_data *tbd = &sc->sc_tx_bdata[i];
   8021   1.1  macallan 
   8022   1.1  macallan 		for (j = 0; j < BWI_TX_NDESC; ++j) {
   8023   1.1  macallan 			error = bus_dmamap_create(sc->sc_dmat, MCLBYTES, 1, MCLBYTES,
   8024   1.1  macallan 			    0, BUS_DMA_NOWAIT, &tbd->tbd_buf[j].tb_dmap);
   8025   1.1  macallan 			if (error) {
   8026  1.10    cegger 				aprint_error_dev(sc->sc_dev,
   8027   1.2  macallan 				    "can't create %dth tbd, %dth DMA map\n",
   8028   1.2  macallan 				    i, j);
   8029   1.1  macallan 				ntx = i;
   8030   1.1  macallan 				for (k = 0; k < j; ++k) {
   8031   1.1  macallan 					bus_dmamap_destroy(sc->sc_dmat,
   8032   1.1  macallan 					    tbd->tbd_buf[k].tb_dmap);
   8033   1.1  macallan 				}
   8034   1.1  macallan 				goto fail;
   8035   1.1  macallan 			}
   8036   1.1  macallan 		}
   8037   1.1  macallan 	}
   8038   1.1  macallan 	ntx = BWI_TX_NRING;
   8039   1.1  macallan 
   8040   1.1  macallan 	/*
   8041   1.1  macallan 	 * Create RX mbuf DMA map and a spare DMA map
   8042   1.1  macallan 	 */
   8043   1.1  macallan 	error = bus_dmamap_create(sc->sc_dmat, MCLBYTES, 1, MCLBYTES, 0,
   8044   1.1  macallan 	    BUS_DMA_NOWAIT, &rbd->rbd_tmp_dmap);
   8045   1.1  macallan 	if (error) {
   8046  1.10    cegger 		aprint_error_dev(sc->sc_dev,
   8047   1.2  macallan 		    "can't create spare RX buf DMA map\n");
   8048   1.1  macallan 		goto fail;
   8049   1.1  macallan 	}
   8050   1.1  macallan 
   8051   1.1  macallan 	for (j = 0; j < BWI_RX_NDESC; ++j) {
   8052   1.1  macallan 		error = bus_dmamap_create(sc->sc_dmat, MCLBYTES, 1, MCLBYTES, 0,
   8053   1.1  macallan 		    BUS_DMA_NOWAIT, &rbd->rbd_buf[j].rb_dmap);
   8054   1.1  macallan 		if (error) {
   8055  1.10    cegger 			aprint_error_dev(sc->sc_dev,
   8056   1.2  macallan 			    "can't create %dth RX buf DMA map\n", j);
   8057   1.1  macallan 
   8058   1.1  macallan 			for (k = 0; k < j; ++k) {
   8059   1.1  macallan 				bus_dmamap_destroy(sc->sc_dmat,
   8060   1.1  macallan 				    rbd->rbd_buf[j].rb_dmap);
   8061   1.1  macallan 			}
   8062   1.1  macallan 			bus_dmamap_destroy(sc->sc_dmat,
   8063   1.1  macallan 			    rbd->rbd_tmp_dmap);
   8064   1.1  macallan 			goto fail;
   8065   1.1  macallan 		}
   8066   1.1  macallan 	}
   8067   1.1  macallan 
   8068   1.2  macallan 	return (0);
   8069   1.1  macallan fail:
   8070   1.1  macallan 	bwi_dma_mbuf_destroy(sc, ntx, 0);
   8071   1.1  macallan 
   8072   1.1  macallan 	return (error);
   8073   1.1  macallan }
   8074   1.1  macallan 
   8075   1.2  macallan static void
   8076   1.1  macallan bwi_dma_mbuf_destroy(struct bwi_softc *sc, int ntx, int nrx)
   8077   1.1  macallan {
   8078   1.1  macallan 	int i, j;
   8079   1.1  macallan 
   8080   1.1  macallan 	for (i = 0; i < ntx; ++i) {
   8081   1.1  macallan 		struct bwi_txbuf_data *tbd = &sc->sc_tx_bdata[i];
   8082   1.1  macallan 
   8083   1.1  macallan 		for (j = 0; j < BWI_TX_NDESC; ++j) {
   8084   1.1  macallan 			struct bwi_txbuf *tb = &tbd->tbd_buf[j];
   8085   1.1  macallan 
   8086   1.1  macallan 			if (tb->tb_mbuf != NULL) {
   8087   1.1  macallan 				bus_dmamap_unload(sc->sc_dmat,
   8088   1.1  macallan 				    tb->tb_dmap);
   8089   1.1  macallan 				m_freem(tb->tb_mbuf);
   8090   1.1  macallan 			}
   8091   1.1  macallan 			if (tb->tb_ni != NULL)
   8092   1.2  macallan 				ieee80211_free_node(tb->tb_ni);
   8093   1.1  macallan 			bus_dmamap_destroy(sc->sc_dmat, tb->tb_dmap);
   8094   1.1  macallan 		}
   8095   1.1  macallan 	}
   8096   1.1  macallan 
   8097   1.1  macallan 	if (nrx) {
   8098   1.1  macallan 		struct bwi_rxbuf_data *rbd = &sc->sc_rx_bdata;
   8099   1.1  macallan 
   8100   1.1  macallan 		bus_dmamap_destroy(sc->sc_dmat, rbd->rbd_tmp_dmap);
   8101   1.1  macallan 		for (j = 0; j < BWI_RX_NDESC; ++j) {
   8102   1.1  macallan 			struct bwi_rxbuf *rb = &rbd->rbd_buf[j];
   8103   1.1  macallan 
   8104   1.1  macallan 			if (rb->rb_mbuf != NULL) {
   8105   1.1  macallan 				bus_dmamap_unload(sc->sc_dmat,
   8106   1.1  macallan 						  rb->rb_dmap);
   8107   1.1  macallan 				m_freem(rb->rb_mbuf);
   8108   1.1  macallan 			}
   8109   1.1  macallan 			bus_dmamap_destroy(sc->sc_dmat, rb->rb_dmap);
   8110   1.1  macallan 		}
   8111   1.1  macallan 	}
   8112   1.1  macallan }
   8113   1.1  macallan 
   8114   1.2  macallan static void
   8115   1.1  macallan bwi_enable_intrs(struct bwi_softc *sc, uint32_t enable_intrs)
   8116   1.1  macallan {
   8117   1.1  macallan 	CSR_SETBITS_4(sc, BWI_MAC_INTR_MASK, enable_intrs);
   8118   1.1  macallan }
   8119   1.1  macallan 
   8120   1.2  macallan static void
   8121   1.1  macallan bwi_disable_intrs(struct bwi_softc *sc, uint32_t disable_intrs)
   8122   1.1  macallan {
   8123   1.1  macallan 	CSR_CLRBITS_4(sc, BWI_MAC_INTR_MASK, disable_intrs);
   8124   1.1  macallan }
   8125   1.1  macallan 
   8126   1.2  macallan static int
   8127   1.1  macallan bwi_init_tx_ring32(struct bwi_softc *sc, int ring_idx)
   8128   1.1  macallan {
   8129   1.1  macallan 	struct bwi_ring_data *rd;
   8130   1.1  macallan 	struct bwi_txbuf_data *tbd;
   8131   1.1  macallan 	uint32_t val, addr_hi, addr_lo;
   8132   1.1  macallan 
   8133   1.1  macallan 	KASSERT(ring_idx < BWI_TX_NRING);
   8134   1.1  macallan 	rd = &sc->sc_tx_rdata[ring_idx];
   8135   1.1  macallan 	tbd = &sc->sc_tx_bdata[ring_idx];
   8136   1.1  macallan 
   8137   1.1  macallan 	tbd->tbd_idx = 0;
   8138   1.1  macallan 	tbd->tbd_used = 0;
   8139   1.1  macallan 
   8140   1.6    cegger 	memset(rd->rdata_desc, 0, sizeof(struct bwi_desc32) * BWI_TX_NDESC);
   8141   1.1  macallan 	bus_dmamap_sync(sc->sc_dmat, rd->rdata_dmap, 0,
   8142   1.1  macallan 	    rd->rdata_dmap->dm_mapsize, BUS_DMASYNC_PREWRITE);
   8143   1.1  macallan 
   8144   1.1  macallan 	addr_lo = __SHIFTOUT(rd->rdata_paddr, BWI_TXRX32_RINGINFO_ADDR_MASK);
   8145   1.1  macallan 	addr_hi = __SHIFTOUT(rd->rdata_paddr, BWI_TXRX32_RINGINFO_FUNC_MASK);
   8146   1.1  macallan 
   8147   1.1  macallan 	val = __SHIFTIN(addr_lo, BWI_TXRX32_RINGINFO_ADDR_MASK) |
   8148   1.1  macallan 	    __SHIFTIN(BWI_TXRX32_RINGINFO_FUNC_TXRX,
   8149   1.1  macallan 	    BWI_TXRX32_RINGINFO_FUNC_MASK);
   8150   1.1  macallan 	CSR_WRITE_4(sc, rd->rdata_txrx_ctrl + BWI_TX32_RINGINFO, val);
   8151   1.1  macallan 
   8152   1.1  macallan 	val = __SHIFTIN(addr_hi, BWI_TXRX32_CTRL_ADDRHI_MASK) |
   8153   1.1  macallan 	      BWI_TXRX32_CTRL_ENABLE;
   8154   1.1  macallan 	CSR_WRITE_4(sc, rd->rdata_txrx_ctrl + BWI_TX32_CTRL, val);
   8155   1.1  macallan 
   8156   1.1  macallan 	return (0);
   8157   1.1  macallan }
   8158   1.1  macallan 
   8159   1.2  macallan static void
   8160   1.1  macallan bwi_init_rxdesc_ring32(struct bwi_softc *sc, uint32_t ctrl_base,
   8161   1.1  macallan     bus_addr_t paddr, int hdr_size, int ndesc)
   8162   1.1  macallan {
   8163   1.1  macallan 	uint32_t val, addr_hi, addr_lo;
   8164   1.1  macallan 
   8165   1.1  macallan 	addr_lo = __SHIFTOUT(paddr, BWI_TXRX32_RINGINFO_ADDR_MASK);
   8166   1.1  macallan 	addr_hi = __SHIFTOUT(paddr, BWI_TXRX32_RINGINFO_FUNC_MASK);
   8167   1.1  macallan 
   8168   1.1  macallan 	val = __SHIFTIN(addr_lo, BWI_TXRX32_RINGINFO_ADDR_MASK) |
   8169   1.1  macallan 	    __SHIFTIN(BWI_TXRX32_RINGINFO_FUNC_TXRX,
   8170   1.1  macallan 	      		BWI_TXRX32_RINGINFO_FUNC_MASK);
   8171   1.1  macallan 	CSR_WRITE_4(sc, ctrl_base + BWI_RX32_RINGINFO, val);
   8172   1.1  macallan 
   8173   1.1  macallan 	val = __SHIFTIN(hdr_size, BWI_RX32_CTRL_HDRSZ_MASK) |
   8174   1.1  macallan 	    __SHIFTIN(addr_hi, BWI_TXRX32_CTRL_ADDRHI_MASK) |
   8175   1.1  macallan 	    BWI_TXRX32_CTRL_ENABLE;
   8176   1.1  macallan 	CSR_WRITE_4(sc, ctrl_base + BWI_RX32_CTRL, val);
   8177   1.1  macallan 
   8178   1.1  macallan 	CSR_WRITE_4(sc, ctrl_base + BWI_RX32_INDEX,
   8179   1.1  macallan 	    (ndesc - 1) * sizeof(struct bwi_desc32));
   8180   1.1  macallan }
   8181   1.1  macallan 
   8182   1.2  macallan static int
   8183   1.1  macallan bwi_init_rx_ring32(struct bwi_softc *sc)
   8184   1.1  macallan {
   8185   1.1  macallan 	struct bwi_ring_data *rd = &sc->sc_rx_rdata;
   8186   1.1  macallan 	int i, error;
   8187   1.1  macallan 
   8188   1.1  macallan 	sc->sc_rx_bdata.rbd_idx = 0;
   8189   1.1  macallan 
   8190   1.1  macallan 	for (i = 0; i < BWI_RX_NDESC; ++i) {
   8191   1.1  macallan 		error = bwi_newbuf(sc, i, 1);
   8192   1.1  macallan 		if (error) {
   8193  1.10    cegger 			aprint_error_dev(sc->sc_dev,
   8194   1.2  macallan 			    "can't allocate %dth RX buffer\n", i);
   8195   1.1  macallan 			return (error);
   8196   1.1  macallan 		}
   8197   1.1  macallan 	}
   8198   1.1  macallan 	bus_dmamap_sync(sc->sc_dmat, rd->rdata_dmap, 0,
   8199   1.1  macallan 	    rd->rdata_dmap->dm_mapsize, BUS_DMASYNC_PREWRITE);
   8200   1.1  macallan 
   8201   1.1  macallan 	bwi_init_rxdesc_ring32(sc, rd->rdata_txrx_ctrl, rd->rdata_paddr,
   8202   1.1  macallan 	    sizeof(struct bwi_rxbuf_hdr), BWI_RX_NDESC);
   8203   1.1  macallan 	return (0);
   8204   1.1  macallan }
   8205   1.1  macallan 
   8206   1.2  macallan static int
   8207   1.1  macallan bwi_init_txstats32(struct bwi_softc *sc)
   8208   1.1  macallan {
   8209   1.1  macallan 	struct bwi_txstats_data *st = sc->sc_txstats;
   8210   1.1  macallan 	bus_addr_t stats_paddr;
   8211   1.1  macallan 	int i;
   8212   1.1  macallan 
   8213   1.6    cegger 	memset(st->stats, 0, BWI_TXSTATS_NDESC * sizeof(struct bwi_txstats));
   8214   1.1  macallan 	bus_dmamap_sync(sc->sc_dmat, st->stats_dmap, 0,
   8215   1.1  macallan 	    st->stats_dmap->dm_mapsize, BUS_DMASYNC_PREWRITE);
   8216   1.1  macallan 
   8217   1.1  macallan 	st->stats_idx = 0;
   8218   1.1  macallan 
   8219   1.1  macallan 	stats_paddr = st->stats_paddr;
   8220   1.1  macallan 	for (i = 0; i < BWI_TXSTATS_NDESC; ++i) {
   8221   1.1  macallan 		bwi_setup_desc32(sc, st->stats_ring, BWI_TXSTATS_NDESC, i,
   8222   1.1  macallan 				 stats_paddr, sizeof(struct bwi_txstats), 0);
   8223   1.1  macallan 		stats_paddr += sizeof(struct bwi_txstats);
   8224   1.1  macallan 	}
   8225   1.1  macallan 	bus_dmamap_sync(sc->sc_dmat, st->stats_ring_dmap, 0,
   8226   1.1  macallan 	    st->stats_ring_dmap->dm_mapsize, BUS_DMASYNC_PREWRITE);
   8227   1.1  macallan 
   8228   1.1  macallan 	bwi_init_rxdesc_ring32(sc, st->stats_ctrl_base,
   8229   1.1  macallan 	    st->stats_ring_paddr, 0, BWI_TXSTATS_NDESC);
   8230   1.1  macallan 
   8231   1.1  macallan 	return (0);
   8232   1.1  macallan }
   8233   1.1  macallan 
   8234   1.2  macallan static void
   8235   1.1  macallan bwi_setup_rx_desc32(struct bwi_softc *sc, int buf_idx, bus_addr_t paddr,
   8236   1.1  macallan     int buf_len)
   8237   1.1  macallan {
   8238   1.1  macallan 	struct bwi_ring_data *rd = &sc->sc_rx_rdata;
   8239   1.1  macallan 
   8240   1.1  macallan 	KASSERT(buf_idx < BWI_RX_NDESC);
   8241   1.1  macallan 	bwi_setup_desc32(sc, rd->rdata_desc, BWI_RX_NDESC, buf_idx,
   8242   1.1  macallan 	    paddr, buf_len, 0);
   8243   1.1  macallan }
   8244   1.1  macallan 
   8245   1.2  macallan static void
   8246   1.1  macallan bwi_setup_tx_desc32(struct bwi_softc *sc, struct bwi_ring_data *rd,
   8247   1.1  macallan     int buf_idx, bus_addr_t paddr, int buf_len)
   8248   1.1  macallan {
   8249   1.1  macallan 	KASSERT(buf_idx < BWI_TX_NDESC);
   8250   1.1  macallan 	bwi_setup_desc32(sc, rd->rdata_desc, BWI_TX_NDESC, buf_idx,
   8251   1.1  macallan 	    paddr, buf_len, 1);
   8252   1.1  macallan }
   8253   1.2  macallan static int
   8254   1.1  macallan bwi_init_tx_ring64(struct bwi_softc *sc, int ring_idx)
   8255   1.1  macallan {
   8256   1.1  macallan 	/* TODO: 64 */
   8257   1.1  macallan 	return (EOPNOTSUPP);
   8258   1.1  macallan }
   8259   1.1  macallan 
   8260   1.2  macallan static int
   8261   1.1  macallan bwi_init_rx_ring64(struct bwi_softc *sc)
   8262   1.1  macallan {
   8263   1.1  macallan 	/* TODO: 64 */
   8264   1.1  macallan 	return (EOPNOTSUPP);
   8265   1.1  macallan }
   8266   1.1  macallan 
   8267   1.2  macallan static int
   8268   1.1  macallan bwi_init_txstats64(struct bwi_softc *sc)
   8269   1.1  macallan {
   8270   1.1  macallan 	/* TODO: 64 */
   8271   1.1  macallan 	return (EOPNOTSUPP);
   8272   1.1  macallan }
   8273   1.1  macallan 
   8274   1.2  macallan static void
   8275   1.1  macallan bwi_setup_rx_desc64(struct bwi_softc *sc, int buf_idx, bus_addr_t paddr,
   8276   1.1  macallan     int buf_len)
   8277   1.1  macallan {
   8278   1.1  macallan 	/* TODO: 64 */
   8279   1.1  macallan }
   8280   1.1  macallan 
   8281   1.2  macallan static void
   8282   1.1  macallan bwi_setup_tx_desc64(struct bwi_softc *sc, struct bwi_ring_data *rd,
   8283   1.1  macallan     int buf_idx, bus_addr_t paddr, int buf_len)
   8284   1.1  macallan {
   8285   1.1  macallan 	/* TODO: 64 */
   8286   1.1  macallan }
   8287   1.1  macallan 
   8288   1.2  macallan static int
   8289   1.1  macallan bwi_newbuf(struct bwi_softc *sc, int buf_idx, int init)
   8290   1.1  macallan {
   8291   1.1  macallan 	struct bwi_rxbuf_data *rbd = &sc->sc_rx_bdata;
   8292   1.1  macallan 	struct bwi_rxbuf *rxbuf = &rbd->rbd_buf[buf_idx];
   8293   1.1  macallan 	struct bwi_rxbuf_hdr *hdr;
   8294   1.1  macallan 	bus_dmamap_t map;
   8295   1.1  macallan 	bus_addr_t paddr;
   8296   1.1  macallan 	struct mbuf *m;
   8297   1.1  macallan 	int error;
   8298   1.1  macallan 
   8299   1.1  macallan 	KASSERT(buf_idx < BWI_RX_NDESC);
   8300   1.1  macallan 
   8301   1.1  macallan 	MGETHDR(m, init ? M_WAITOK : M_DONTWAIT, MT_DATA);
   8302   1.1  macallan 	if (m == NULL)
   8303   1.1  macallan 		return (ENOBUFS);
   8304   1.1  macallan 	MCLGET(m, init ? M_WAITOK : M_DONTWAIT);
   8305   1.1  macallan 	if (m == NULL) {
   8306   1.1  macallan 		error = ENOBUFS;
   8307   1.1  macallan 
   8308   1.1  macallan 		/*
   8309   1.1  macallan 		 * If the NIC is up and running, we need to:
   8310   1.1  macallan 		 * - Clear RX buffer's header.
   8311   1.1  macallan 		 * - Restore RX descriptor settings.
   8312   1.1  macallan 		 */
   8313   1.1  macallan 		if (init)
   8314   1.1  macallan 			return error;
   8315   1.1  macallan 		else
   8316   1.1  macallan 			goto back;
   8317   1.1  macallan 	}
   8318   1.1  macallan 	m->m_len = m->m_pkthdr.len = MCLBYTES;
   8319   1.1  macallan 
   8320   1.1  macallan 	/*
   8321   1.1  macallan 	 * Try to load RX buf into temporary DMA map
   8322   1.1  macallan 	 */
   8323   1.1  macallan 	error = bus_dmamap_load_mbuf(sc->sc_dmat, rbd->rbd_tmp_dmap, m,
   8324   1.1  macallan 	    init ? BUS_DMA_WAITOK : BUS_DMA_NOWAIT);
   8325   1.1  macallan 	if (error) {
   8326   1.1  macallan 		m_freem(m);
   8327   1.1  macallan 
   8328   1.1  macallan 		/*
   8329   1.1  macallan 		 * See the comment above
   8330   1.1  macallan 		 */
   8331   1.1  macallan 		if (init)
   8332   1.1  macallan 			return error;
   8333   1.1  macallan 		else
   8334   1.1  macallan 			goto back;
   8335   1.1  macallan 	}
   8336   1.1  macallan 
   8337   1.1  macallan 	if (!init)
   8338   1.1  macallan 		bus_dmamap_unload(sc->sc_dmat, rxbuf->rb_dmap);
   8339   1.1  macallan 	rxbuf->rb_mbuf = m;
   8340   1.1  macallan 
   8341   1.1  macallan 	/*
   8342   1.1  macallan 	 * Swap RX buf's DMA map with the loaded temporary one
   8343   1.1  macallan 	 */
   8344   1.1  macallan 	map = rxbuf->rb_dmap;
   8345   1.1  macallan 	rxbuf->rb_dmap = rbd->rbd_tmp_dmap;
   8346   1.1  macallan 	rbd->rbd_tmp_dmap = map;
   8347   1.1  macallan 	paddr = rxbuf->rb_dmap->dm_segs[0].ds_addr;
   8348   1.1  macallan 	rxbuf->rb_paddr = paddr;
   8349   1.1  macallan 
   8350   1.1  macallan back:
   8351   1.1  macallan 	/*
   8352   1.1  macallan 	 * Clear RX buf header
   8353   1.1  macallan 	 */
   8354   1.1  macallan 	hdr = mtod(rxbuf->rb_mbuf, struct bwi_rxbuf_hdr *);
   8355   1.6    cegger 	memset(hdr, 0, sizeof(*hdr));
   8356   1.1  macallan 	bus_dmamap_sync(sc->sc_dmat, rxbuf->rb_dmap, 0,
   8357   1.1  macallan 	    rxbuf->rb_dmap->dm_mapsize, BUS_DMASYNC_PREWRITE);
   8358   1.1  macallan 
   8359   1.1  macallan 	/*
   8360   1.1  macallan 	 * Setup RX buf descriptor
   8361   1.1  macallan 	 */
   8362   1.2  macallan 	(sc->sc_setup_rxdesc)(sc, buf_idx, rxbuf->rb_paddr,
   8363   1.1  macallan 	    rxbuf->rb_mbuf->m_len - sizeof(*hdr));
   8364   1.1  macallan 	return error;
   8365   1.1  macallan }
   8366   1.1  macallan 
   8367   1.2  macallan static void
   8368   1.1  macallan bwi_set_addr_filter(struct bwi_softc *sc, uint16_t addr_ofs,
   8369   1.1  macallan     const uint8_t *addr)
   8370   1.1  macallan {
   8371   1.1  macallan 	int i;
   8372   1.1  macallan 
   8373   1.1  macallan 	CSR_WRITE_2(sc, BWI_ADDR_FILTER_CTRL,
   8374   1.1  macallan 	    BWI_ADDR_FILTER_CTRL_SET | addr_ofs);
   8375   1.1  macallan 
   8376   1.1  macallan 	for (i = 0; i < (IEEE80211_ADDR_LEN / 2); ++i) {
   8377   1.1  macallan 		uint16_t addr_val;
   8378   1.1  macallan 
   8379   1.1  macallan 		addr_val = (uint16_t)addr[i * 2] |
   8380   1.1  macallan 		    (((uint16_t)addr[(i * 2) + 1]) << 8);
   8381   1.1  macallan 		CSR_WRITE_2(sc, BWI_ADDR_FILTER_DATA, addr_val);
   8382   1.1  macallan 	}
   8383   1.1  macallan }
   8384   1.1  macallan 
   8385   1.2  macallan static int
   8386   1.2  macallan bwi_set_chan(struct bwi_softc *sc, struct ieee80211_channel *c)
   8387   1.1  macallan {
   8388   1.2  macallan 	struct ieee80211com *ic = &sc->sc_ic;
   8389   1.1  macallan 	struct bwi_mac *mac;
   8390   1.2  macallan 	/* uint16_t flags; */ /* [TRC: XXX See below.] */
   8391   1.2  macallan 	uint chan;
   8392   1.1  macallan 
   8393   1.1  macallan 	KASSERT(sc->sc_cur_regwin->rw_type == BWI_REGWIN_T_MAC);
   8394   1.1  macallan 	mac = (struct bwi_mac *)sc->sc_cur_regwin;
   8395   1.1  macallan 
   8396   1.2  macallan 	chan = ieee80211_chan2ieee(ic, c);
   8397   1.2  macallan 
   8398   1.1  macallan 	bwi_rf_set_chan(mac, chan, 0);
   8399   1.1  macallan 
   8400   1.2  macallan 	/* [TRC: XXX DragonFlyBSD sets up radio tap channel frequency
   8401   1.2  macallan 	   and flags here.  OpenBSD does not, and appears to do so
   8402   1.2  macallan 	   later (in bwi_rxeof and bwi_encap).] */
   8403   1.2  macallan 
   8404   1.1  macallan 	return (0);
   8405   1.1  macallan }
   8406   1.1  macallan 
   8407   1.2  macallan static void
   8408   1.1  macallan bwi_next_scan(void *xsc)
   8409   1.1  macallan {
   8410   1.1  macallan 	struct bwi_softc *sc = xsc;
   8411   1.1  macallan 	struct ieee80211com *ic = &sc->sc_ic;
   8412   1.1  macallan 	int s;
   8413   1.1  macallan 
   8414   1.1  macallan 	s = splnet();
   8415   1.1  macallan 
   8416   1.1  macallan 	if (ic->ic_state == IEEE80211_S_SCAN)
   8417   1.2  macallan 		ieee80211_next_scan(ic);
   8418   1.1  macallan 
   8419   1.1  macallan 	splx(s);
   8420   1.1  macallan }
   8421   1.1  macallan 
   8422   1.2  macallan static int
   8423   1.1  macallan bwi_rxeof(struct bwi_softc *sc, int end_idx)
   8424   1.1  macallan {
   8425   1.1  macallan 	struct bwi_ring_data *rd = &sc->sc_rx_rdata;
   8426   1.1  macallan 	struct bwi_rxbuf_data *rbd = &sc->sc_rx_bdata;
   8427   1.1  macallan 	struct ieee80211com *ic = &sc->sc_ic;
   8428   1.2  macallan 	struct ifnet *ifp = &sc->sc_if;
   8429   1.1  macallan 	int idx, rx_data = 0;
   8430   1.1  macallan 
   8431   1.1  macallan 	idx = rbd->rbd_idx;
   8432   1.1  macallan 	while (idx != end_idx) {
   8433   1.1  macallan 		struct bwi_rxbuf *rb = &rbd->rbd_buf[idx];
   8434   1.1  macallan 		struct bwi_rxbuf_hdr *hdr;
   8435   1.2  macallan 		struct ieee80211_frame_min *wh;
   8436   1.1  macallan 		struct ieee80211_node *ni;
   8437   1.1  macallan 		struct mbuf *m;
   8438   1.2  macallan 		const void *plcp;
   8439   1.1  macallan 		uint16_t flags2;
   8440   1.1  macallan 		int buflen, wh_ofs, hdr_extra, rssi, type, rate;
   8441   1.1  macallan 
   8442   1.1  macallan 		m = rb->rb_mbuf;
   8443   1.1  macallan 		bus_dmamap_sync(sc->sc_dmat, rb->rb_dmap, 0,
   8444   1.1  macallan 		    rb->rb_dmap->dm_mapsize, BUS_DMASYNC_POSTREAD);
   8445   1.1  macallan 
   8446   1.1  macallan 		if (bwi_newbuf(sc, idx, 0)) {
   8447   1.1  macallan 			ifp->if_ierrors++;
   8448   1.1  macallan 			goto next;
   8449   1.1  macallan 		}
   8450   1.1  macallan 
   8451   1.1  macallan 		hdr = mtod(m, struct bwi_rxbuf_hdr *);
   8452   1.2  macallan 		flags2 = le16toh(hdr->rxh_flags2);
   8453   1.1  macallan 
   8454   1.1  macallan 		hdr_extra = 0;
   8455   1.1  macallan 		if (flags2 & BWI_RXH_F2_TYPE2FRAME)
   8456   1.1  macallan 			hdr_extra = 2;
   8457   1.2  macallan 		wh_ofs = hdr_extra + 6; /* XXX magic number */
   8458   1.1  macallan 
   8459   1.2  macallan 		buflen = le16toh(hdr->rxh_buflen);
   8460   1.2  macallan 		if (buflen < BWI_FRAME_MIN_LEN(wh_ofs)) {
   8461  1.10    cegger 			aprint_error_dev(sc->sc_dev, "short frame %d,"
   8462   1.2  macallan 			    " hdr_extra %d\n", buflen, hdr_extra);
   8463   1.1  macallan 			ifp->if_ierrors++;
   8464   1.1  macallan 			m_freem(m);
   8465   1.1  macallan 			goto next;
   8466   1.1  macallan 		}
   8467   1.1  macallan 
   8468   1.2  macallan 		plcp = ((const uint8_t *)(hdr + 1) + hdr_extra);
   8469   1.1  macallan 		rssi = bwi_calc_rssi(sc, hdr);
   8470   1.1  macallan 
   8471   1.1  macallan 		m->m_pkthdr.rcvif = ifp;
   8472   1.1  macallan 		m->m_len = m->m_pkthdr.len = buflen + sizeof(*hdr);
   8473   1.1  macallan 		m_adj(m, sizeof(*hdr) + wh_ofs);
   8474   1.1  macallan 
   8475   1.1  macallan 		if (htole16(hdr->rxh_flags1) & BWI_RXH_F1_OFDM)
   8476   1.1  macallan 			rate = bwi_ofdm_plcp2rate(plcp);
   8477   1.1  macallan 		else
   8478   1.1  macallan 			rate = bwi_ds_plcp2rate(plcp);
   8479   1.1  macallan 
   8480   1.1  macallan 		/* RX radio tap */
   8481   1.1  macallan 		if (sc->sc_drvbpf != NULL) {
   8482   1.1  macallan 			struct mbuf mb;
   8483   1.1  macallan 			struct bwi_rx_radiotap_hdr *tap = &sc->sc_rxtap;
   8484   1.1  macallan 
   8485   1.1  macallan 			tap->wr_tsf = hdr->rxh_tsf;
   8486   1.1  macallan 			tap->wr_flags = 0;
   8487   1.1  macallan 			tap->wr_rate = rate;
   8488   1.1  macallan 			tap->wr_chan_freq =
   8489   1.1  macallan 			    htole16(ic->ic_bss->ni_chan->ic_freq);
   8490   1.1  macallan 			tap->wr_chan_flags =
   8491   1.1  macallan 			    htole16(ic->ic_bss->ni_chan->ic_flags);
   8492   1.1  macallan 			tap->wr_antsignal = rssi;
   8493   1.1  macallan 			tap->wr_antnoise = BWI_NOISE_FLOOR;
   8494   1.1  macallan 
   8495   1.1  macallan 			mb.m_data = (void *)tap;
   8496   1.1  macallan 			mb.m_len = sc->sc_rxtap_len;
   8497   1.1  macallan 			mb.m_next = m;
   8498   1.1  macallan 			mb.m_nextpkt = NULL;
   8499   1.1  macallan 			mb.m_type = 0;
   8500   1.1  macallan 			mb.m_flags = 0;
   8501  1.15     joerg 			bpf_mtap3(sc->sc_drvbpf, &mb);
   8502   1.1  macallan 		}
   8503   1.1  macallan 
   8504   1.1  macallan 		m_adj(m, -IEEE80211_CRC_LEN);
   8505   1.1  macallan 
   8506   1.2  macallan 		wh = mtod(m, struct ieee80211_frame_min *);
   8507   1.1  macallan 		ni = ieee80211_find_rxnode(ic, wh);
   8508   1.1  macallan 		type = wh->i_fc[0] & IEEE80211_FC0_TYPE_MASK;
   8509   1.1  macallan 
   8510   1.2  macallan 		ieee80211_input(ic, m, ni, hdr->rxh_rssi,
   8511   1.2  macallan 		    le16toh(hdr->rxh_tsf));
   8512   1.1  macallan 
   8513   1.2  macallan 		ieee80211_free_node(ni);
   8514   1.1  macallan 
   8515   1.1  macallan 		if (type == IEEE80211_FC0_TYPE_DATA) {
   8516   1.1  macallan 			rx_data = 1;
   8517   1.1  macallan 			sc->sc_rx_rate = rate;
   8518   1.1  macallan 		}
   8519   1.1  macallan next:
   8520   1.1  macallan 		idx = (idx + 1) % BWI_RX_NDESC;
   8521   1.1  macallan 	}
   8522   1.1  macallan 
   8523   1.1  macallan 	rbd->rbd_idx = idx;
   8524   1.1  macallan 	bus_dmamap_sync(sc->sc_dmat, rd->rdata_dmap, 0,
   8525   1.1  macallan 	    rd->rdata_dmap->dm_mapsize, BUS_DMASYNC_PREWRITE);
   8526   1.1  macallan 
   8527   1.1  macallan 	return (rx_data);
   8528   1.1  macallan }
   8529   1.1  macallan 
   8530   1.2  macallan static int
   8531   1.1  macallan bwi_rxeof32(struct bwi_softc *sc)
   8532   1.1  macallan {
   8533   1.1  macallan 	uint32_t val, rx_ctrl;
   8534   1.1  macallan 	int end_idx, rx_data;
   8535   1.1  macallan 
   8536   1.1  macallan 	rx_ctrl = sc->sc_rx_rdata.rdata_txrx_ctrl;
   8537   1.1  macallan 
   8538   1.1  macallan 	val = CSR_READ_4(sc, rx_ctrl + BWI_RX32_STATUS);
   8539   1.1  macallan 	end_idx = __SHIFTOUT(val, BWI_RX32_STATUS_INDEX_MASK) /
   8540   1.1  macallan 	    sizeof(struct bwi_desc32);
   8541   1.1  macallan 
   8542   1.1  macallan 	rx_data = bwi_rxeof(sc, end_idx);
   8543   1.1  macallan 
   8544   1.1  macallan 	CSR_WRITE_4(sc, rx_ctrl + BWI_RX32_INDEX,
   8545   1.1  macallan 	    end_idx * sizeof(struct bwi_desc32));
   8546   1.1  macallan 
   8547   1.1  macallan 	return (rx_data);
   8548   1.1  macallan }
   8549   1.1  macallan 
   8550   1.2  macallan static int
   8551   1.1  macallan bwi_rxeof64(struct bwi_softc *sc)
   8552   1.1  macallan {
   8553   1.1  macallan 	/* TODO: 64 */
   8554   1.1  macallan 	return (0);
   8555   1.1  macallan }
   8556   1.1  macallan 
   8557   1.2  macallan static void
   8558   1.1  macallan bwi_reset_rx_ring32(struct bwi_softc *sc, uint32_t rx_ctrl)
   8559   1.1  macallan {
   8560   1.1  macallan 	int i;
   8561   1.1  macallan 
   8562   1.1  macallan 	CSR_WRITE_4(sc, rx_ctrl + BWI_RX32_CTRL, 0);
   8563   1.1  macallan 
   8564   1.1  macallan #define NRETRY 10
   8565   1.1  macallan 	for (i = 0; i < NRETRY; ++i) {
   8566   1.1  macallan 		uint32_t status;
   8567   1.1  macallan 
   8568   1.1  macallan 		status = CSR_READ_4(sc, rx_ctrl + BWI_RX32_STATUS);
   8569   1.1  macallan 		if (__SHIFTOUT(status, BWI_RX32_STATUS_STATE_MASK) ==
   8570   1.1  macallan 		    BWI_RX32_STATUS_STATE_DISABLED)
   8571   1.1  macallan 			break;
   8572   1.1  macallan 
   8573   1.1  macallan 		DELAY(1000);
   8574   1.1  macallan 	}
   8575   1.1  macallan 	if (i == NRETRY)
   8576  1.10    cegger 		aprint_error_dev(sc->sc_dev, "reset rx ring timedout\n");
   8577   1.1  macallan #undef NRETRY
   8578   1.1  macallan 
   8579   1.1  macallan 	CSR_WRITE_4(sc, rx_ctrl + BWI_RX32_RINGINFO, 0);
   8580   1.1  macallan }
   8581   1.1  macallan 
   8582   1.2  macallan static void
   8583   1.1  macallan bwi_free_txstats32(struct bwi_softc *sc)
   8584   1.1  macallan {
   8585   1.1  macallan 	bwi_reset_rx_ring32(sc, sc->sc_txstats->stats_ctrl_base);
   8586   1.1  macallan }
   8587   1.1  macallan 
   8588   1.2  macallan static void
   8589   1.1  macallan bwi_free_rx_ring32(struct bwi_softc *sc)
   8590   1.1  macallan {
   8591   1.1  macallan 	struct bwi_ring_data *rd = &sc->sc_rx_rdata;
   8592   1.1  macallan 	struct bwi_rxbuf_data *rbd = &sc->sc_rx_bdata;
   8593   1.1  macallan 	int i;
   8594   1.1  macallan 
   8595   1.1  macallan 	bwi_reset_rx_ring32(sc, rd->rdata_txrx_ctrl);
   8596   1.1  macallan 
   8597   1.1  macallan 	for (i = 0; i < BWI_RX_NDESC; ++i) {
   8598   1.1  macallan 		struct bwi_rxbuf *rb = &rbd->rbd_buf[i];
   8599   1.1  macallan 
   8600   1.1  macallan 		if (rb->rb_mbuf != NULL) {
   8601   1.1  macallan 			bus_dmamap_unload(sc->sc_dmat, rb->rb_dmap);
   8602   1.1  macallan 			m_freem(rb->rb_mbuf);
   8603   1.1  macallan 			rb->rb_mbuf = NULL;
   8604   1.1  macallan 		}
   8605   1.1  macallan 	}
   8606   1.1  macallan }
   8607   1.1  macallan 
   8608   1.2  macallan static void
   8609   1.1  macallan bwi_free_tx_ring32(struct bwi_softc *sc, int ring_idx)
   8610   1.1  macallan {
   8611   1.1  macallan 	struct bwi_ring_data *rd;
   8612   1.1  macallan 	struct bwi_txbuf_data *tbd;
   8613   1.1  macallan 	uint32_t state, val;
   8614   1.1  macallan 	int i;
   8615   1.1  macallan 
   8616   1.1  macallan 	KASSERT(ring_idx < BWI_TX_NRING);
   8617   1.1  macallan 	rd = &sc->sc_tx_rdata[ring_idx];
   8618   1.1  macallan 	tbd = &sc->sc_tx_bdata[ring_idx];
   8619   1.1  macallan 
   8620   1.1  macallan #define NRETRY 10
   8621   1.1  macallan 	for (i = 0; i < NRETRY; ++i) {
   8622   1.1  macallan 		val = CSR_READ_4(sc, rd->rdata_txrx_ctrl + BWI_TX32_STATUS);
   8623   1.1  macallan 		state = __SHIFTOUT(val, BWI_TX32_STATUS_STATE_MASK);
   8624   1.1  macallan 		if (state == BWI_TX32_STATUS_STATE_DISABLED ||
   8625   1.1  macallan 		    state == BWI_TX32_STATUS_STATE_IDLE ||
   8626   1.1  macallan 		    state == BWI_TX32_STATUS_STATE_STOPPED)
   8627   1.1  macallan 			break;
   8628   1.1  macallan 
   8629   1.1  macallan 		DELAY(1000);
   8630   1.1  macallan 	}
   8631   1.2  macallan 	if (i == NRETRY)
   8632  1.10    cegger 		aprint_error_dev(sc->sc_dev,
   8633   1.2  macallan 		    "wait for TX ring(%d) stable timed out\n", ring_idx);
   8634   1.1  macallan 
   8635   1.1  macallan 	CSR_WRITE_4(sc, rd->rdata_txrx_ctrl + BWI_TX32_CTRL, 0);
   8636   1.1  macallan 	for (i = 0; i < NRETRY; ++i) {
   8637   1.1  macallan 		val = CSR_READ_4(sc, rd->rdata_txrx_ctrl + BWI_TX32_STATUS);
   8638   1.1  macallan 		state = __SHIFTOUT(val, BWI_TX32_STATUS_STATE_MASK);
   8639   1.1  macallan 		if (state == BWI_TX32_STATUS_STATE_DISABLED)
   8640   1.1  macallan 			break;
   8641   1.1  macallan 
   8642   1.1  macallan 		DELAY(1000);
   8643   1.1  macallan 	}
   8644   1.1  macallan 	if (i == NRETRY)
   8645  1.10    cegger 		aprint_error_dev(sc->sc_dev, "reset TX ring (%d) timed out\n",
   8646   1.2  macallan 		    ring_idx);
   8647   1.1  macallan #undef NRETRY
   8648   1.1  macallan 
   8649   1.1  macallan 	DELAY(1000);
   8650   1.1  macallan 
   8651   1.1  macallan 	CSR_WRITE_4(sc, rd->rdata_txrx_ctrl + BWI_TX32_RINGINFO, 0);
   8652   1.1  macallan 
   8653   1.1  macallan 	for (i = 0; i < BWI_TX_NDESC; ++i) {
   8654   1.1  macallan 		struct bwi_txbuf *tb = &tbd->tbd_buf[i];
   8655   1.1  macallan 
   8656   1.1  macallan 		if (tb->tb_mbuf != NULL) {
   8657   1.1  macallan 			bus_dmamap_unload(sc->sc_dmat, tb->tb_dmap);
   8658   1.1  macallan 			m_freem(tb->tb_mbuf);
   8659   1.1  macallan 			tb->tb_mbuf = NULL;
   8660   1.1  macallan 		}
   8661   1.1  macallan 		if (tb->tb_ni != NULL) {
   8662   1.2  macallan 			ieee80211_free_node(tb->tb_ni);
   8663   1.1  macallan 			tb->tb_ni = NULL;
   8664   1.1  macallan 		}
   8665   1.1  macallan 	}
   8666   1.1  macallan }
   8667   1.1  macallan 
   8668   1.2  macallan static void
   8669   1.1  macallan bwi_free_txstats64(struct bwi_softc *sc)
   8670   1.1  macallan {
   8671   1.1  macallan 	/* TODO: 64 */
   8672   1.1  macallan }
   8673   1.1  macallan 
   8674   1.2  macallan static void
   8675   1.1  macallan bwi_free_rx_ring64(struct bwi_softc *sc)
   8676   1.1  macallan {
   8677   1.1  macallan 	/* TODO: 64 */
   8678   1.1  macallan }
   8679   1.1  macallan 
   8680   1.2  macallan static void
   8681   1.1  macallan bwi_free_tx_ring64(struct bwi_softc *sc, int ring_idx)
   8682   1.1  macallan {
   8683   1.1  macallan 	/* TODO: 64 */
   8684   1.1  macallan }
   8685   1.1  macallan 
   8686   1.2  macallan /* XXX does not belong here */
   8687   1.2  macallan /* [TRC: Begin pilferage from OpenBSD.] */
   8688   1.2  macallan 
   8689   1.2  macallan /*
   8690   1.2  macallan  * Convert bit rate (in 0.5Mbps units) to PLCP signal (R4-R1) and vice versa.
   8691   1.2  macallan  */
   8692   1.1  macallan uint8_t
   8693   1.2  macallan bwi_ieee80211_rate2plcp(u_int8_t rate, enum ieee80211_phymode mode)
   8694   1.2  macallan {
   8695   1.2  macallan 	rate &= IEEE80211_RATE_VAL;
   8696   1.2  macallan 
   8697   1.2  macallan 	if (mode == IEEE80211_MODE_11B) {
   8698   1.2  macallan 		/* IEEE Std 802.11b-1999 page 15, subclause 18.2.3.3 */
   8699   1.2  macallan 		switch (rate) {
   8700   1.2  macallan 		case 2:		return 10;
   8701   1.2  macallan 		case 4:		return 20;
   8702   1.2  macallan 		case 11:	return 55;
   8703   1.2  macallan 		case 22:	return 110;
   8704   1.2  macallan 		/* IEEE Std 802.11g-2003 page 19, subclause 19.3.2.1 */
   8705   1.2  macallan 		case 44:	return 220;
   8706   1.2  macallan 		}
   8707   1.2  macallan 	} else if (mode == IEEE80211_MODE_11G || mode == IEEE80211_MODE_11A) {
   8708   1.2  macallan 		/* IEEE Std 802.11a-1999 page 14, subclause 17.3.4.1 */
   8709   1.2  macallan 		switch (rate) {
   8710   1.2  macallan 		case 12:	return 0x0b;
   8711   1.2  macallan 		case 18:	return 0x0f;
   8712   1.2  macallan 		case 24:	return 0x0a;
   8713   1.2  macallan 		case 36:	return 0x0e;
   8714   1.2  macallan 		case 48:	return 0x09;
   8715   1.2  macallan 		case 72:	return 0x0d;
   8716   1.2  macallan 		case 96:	return 0x08;
   8717   1.2  macallan 		case 108:	return 0x0c;
   8718   1.2  macallan 		}
   8719   1.2  macallan         } else
   8720   1.2  macallan 		panic("Unexpected mode %u", mode);
   8721   1.2  macallan 
   8722   1.2  macallan 	return 0;
   8723   1.2  macallan }
   8724   1.2  macallan 
   8725   1.2  macallan static uint8_t
   8726   1.2  macallan bwi_ieee80211_plcp2rate(uint8_t plcp, enum ieee80211_phymode mode)
   8727   1.2  macallan {
   8728   1.2  macallan 	if (mode == IEEE80211_MODE_11B) {
   8729   1.2  macallan 		/* IEEE Std 802.11g-2003 page 19, subclause 19.3.2.1 */
   8730   1.2  macallan 		switch (plcp) {
   8731   1.2  macallan 		case 10:	return 2;
   8732   1.2  macallan 		case 20:	return 4;
   8733   1.2  macallan 		case 55:	return 11;
   8734   1.2  macallan 		case 110:	return 22;
   8735   1.2  macallan 		/* IEEE Std 802.11g-2003 page 19, subclause 19.3.2.1 */
   8736   1.2  macallan 		case 220:	return 44;
   8737   1.2  macallan 		}
   8738   1.2  macallan 	} else if (mode == IEEE80211_MODE_11G || mode == IEEE80211_MODE_11A) {
   8739   1.2  macallan 		/* IEEE Std 802.11a-1999 page 14, subclause 17.3.4.1 */
   8740   1.2  macallan 		switch (plcp) {
   8741   1.2  macallan 		case 0x0b:	return 12;
   8742   1.2  macallan 		case 0x0f:	return 18;
   8743   1.2  macallan 		case 0x0a:	return 24;
   8744   1.2  macallan 		case 0x0e:	return 36;
   8745   1.2  macallan 		case 0x09:	return 48;
   8746   1.2  macallan 		case 0x0d:	return 72;
   8747   1.2  macallan 		case 0x08:	return 96;
   8748   1.2  macallan 		case 0x0c:	return 108;
   8749   1.2  macallan 		}
   8750   1.2  macallan 	} else
   8751   1.2  macallan 		panic("Unexpected mode %u", mode);
   8752   1.2  macallan 
   8753   1.2  macallan 	return 0;
   8754   1.2  macallan }
   8755   1.2  macallan /* [TRC: End pilferage from OpenBSD.] */
   8756   1.2  macallan 
   8757   1.2  macallan static enum bwi_ieee80211_modtype
   8758   1.2  macallan bwi_ieee80211_rate2modtype(uint8_t rate)
   8759   1.2  macallan {
   8760   1.2  macallan 	rate &= IEEE80211_RATE_VAL;
   8761   1.2  macallan 
   8762   1.2  macallan 	if (rate == 44)
   8763   1.2  macallan 		return (IEEE80211_MODTYPE_PBCC);
   8764   1.2  macallan 	else if (rate == 22 || rate < 12)
   8765   1.2  macallan 		return (IEEE80211_MODTYPE_DS);
   8766   1.2  macallan 	else
   8767   1.2  macallan 		return (IEEE80211_MODTYPE_OFDM);
   8768   1.2  macallan }
   8769   1.2  macallan 
   8770   1.2  macallan static uint8_t
   8771  1.22  nakayama bwi_ofdm_plcp2rate(const void *plcp0)
   8772   1.1  macallan {
   8773   1.1  macallan 	uint32_t plcp;
   8774   1.1  macallan 	uint8_t plcp_rate;
   8775   1.1  macallan 
   8776  1.22  nakayama 	/* plcp0 may not be 32-bit aligned. */
   8777  1.22  nakayama 	plcp = le32dec(plcp0);
   8778   1.1  macallan 	plcp_rate = __SHIFTOUT(plcp, IEEE80211_OFDM_PLCP_RATE_MASK);
   8779   1.1  macallan 
   8780   1.2  macallan 	return (bwi_ieee80211_plcp2rate(plcp_rate, IEEE80211_MODE_11G));
   8781   1.1  macallan }
   8782   1.1  macallan 
   8783   1.2  macallan static uint8_t
   8784   1.2  macallan bwi_ds_plcp2rate(const struct ieee80211_ds_plcp_hdr *hdr)
   8785   1.1  macallan {
   8786   1.2  macallan 	return (bwi_ieee80211_plcp2rate(hdr->i_signal, IEEE80211_MODE_11B));
   8787   1.1  macallan }
   8788   1.1  macallan 
   8789   1.2  macallan static void
   8790   1.1  macallan bwi_ofdm_plcp_header(uint32_t *plcp0, int pkt_len, uint8_t rate)
   8791   1.1  macallan {
   8792   1.1  macallan 	uint32_t plcp;
   8793   1.1  macallan 
   8794   1.2  macallan 	plcp = __SHIFTIN(bwi_ieee80211_rate2plcp(rate, IEEE80211_MODE_11G),
   8795   1.1  macallan 	    IEEE80211_OFDM_PLCP_RATE_MASK) |
   8796   1.1  macallan 	    __SHIFTIN(pkt_len, IEEE80211_OFDM_PLCP_LEN_MASK);
   8797   1.1  macallan 	*plcp0 = htole32(plcp);
   8798   1.1  macallan }
   8799   1.1  macallan 
   8800   1.2  macallan static void
   8801   1.1  macallan bwi_ds_plcp_header(struct ieee80211_ds_plcp_hdr *plcp, int pkt_len,
   8802   1.1  macallan     uint8_t rate)
   8803   1.1  macallan {
   8804   1.1  macallan 	int len, service, pkt_bitlen;
   8805   1.1  macallan 
   8806   1.1  macallan 	pkt_bitlen = pkt_len * NBBY;
   8807   1.1  macallan 	len = howmany(pkt_bitlen * 2, rate);
   8808   1.1  macallan 
   8809   1.1  macallan 	service = IEEE80211_DS_PLCP_SERVICE_LOCKED;
   8810   1.1  macallan 	if (rate == (11 * 2)) {
   8811   1.1  macallan 		int pkt_bitlen1;
   8812   1.1  macallan 
   8813   1.1  macallan 		/*
   8814   1.1  macallan 		 * PLCP service field needs to be adjusted,
   8815   1.1  macallan 		 * if TX rate is 11Mbytes/s
   8816   1.1  macallan 		 */
   8817   1.1  macallan 		pkt_bitlen1 = len * 11;
   8818   1.1  macallan 		if (pkt_bitlen1 - pkt_bitlen >= NBBY)
   8819   1.1  macallan 			service |= IEEE80211_DS_PLCP_SERVICE_LENEXT7;
   8820   1.1  macallan 	}
   8821   1.1  macallan 
   8822   1.2  macallan 	plcp->i_signal = bwi_ieee80211_rate2plcp(rate, IEEE80211_MODE_11B);
   8823   1.1  macallan 	plcp->i_service = service;
   8824   1.1  macallan 	plcp->i_length = htole16(len);
   8825   1.1  macallan 	/* NOTE: do NOT touch i_crc */
   8826   1.1  macallan }
   8827   1.1  macallan 
   8828   1.2  macallan static void
   8829   1.1  macallan bwi_plcp_header(void *plcp, int pkt_len, uint8_t rate)
   8830   1.1  macallan {
   8831   1.2  macallan 	enum bwi_ieee80211_modtype modtype;
   8832   1.1  macallan 
   8833   1.1  macallan 	/*
   8834   1.1  macallan 	 * Assume caller has zeroed 'plcp'
   8835   1.1  macallan 	 */
   8836   1.1  macallan 
   8837   1.2  macallan 	modtype = bwi_ieee80211_rate2modtype(rate);
   8838   1.1  macallan 	if (modtype == IEEE80211_MODTYPE_OFDM)
   8839   1.1  macallan 		bwi_ofdm_plcp_header(plcp, pkt_len, rate);
   8840   1.1  macallan 	else if (modtype == IEEE80211_MODTYPE_DS)
   8841   1.1  macallan 		bwi_ds_plcp_header(plcp, pkt_len, rate);
   8842   1.1  macallan 	else
   8843   1.1  macallan 		panic("unsupport modulation type %u\n", modtype);
   8844   1.1  macallan }
   8845   1.1  macallan 
   8846   1.2  macallan static uint8_t
   8847   1.2  macallan bwi_ieee80211_ack_rate(struct ieee80211_node *ni, uint8_t rate)
   8848   1.1  macallan {
   8849   1.1  macallan 	const struct ieee80211_rateset *rs = &ni->ni_rates;
   8850   1.1  macallan 	uint8_t ack_rate = 0;
   8851   1.2  macallan 	enum bwi_ieee80211_modtype modtype;
   8852   1.1  macallan 	int i;
   8853   1.1  macallan 
   8854   1.1  macallan 	rate &= IEEE80211_RATE_VAL;
   8855   1.1  macallan 
   8856   1.2  macallan 	modtype = bwi_ieee80211_rate2modtype(rate);
   8857   1.1  macallan 
   8858   1.1  macallan 	for (i = 0; i < rs->rs_nrates; ++i) {
   8859   1.1  macallan 		uint8_t rate1 = rs->rs_rates[i] & IEEE80211_RATE_VAL;
   8860   1.1  macallan 
   8861   1.1  macallan 		if (rate1 > rate) {
   8862   1.1  macallan 			if (ack_rate != 0)
   8863   1.2  macallan 				return (ack_rate);
   8864   1.1  macallan 			else
   8865   1.1  macallan 				break;
   8866   1.1  macallan 		}
   8867   1.1  macallan 
   8868   1.1  macallan 		if ((rs->rs_rates[i] & IEEE80211_RATE_BASIC) &&
   8869   1.2  macallan 		    bwi_ieee80211_rate2modtype(rate1) == modtype)
   8870   1.1  macallan 			ack_rate = rate1;
   8871   1.1  macallan 	}
   8872   1.1  macallan 
   8873   1.1  macallan 	switch (rate) {
   8874   1.1  macallan 	/* CCK */
   8875   1.1  macallan 	case 2:
   8876   1.1  macallan 	case 4:
   8877   1.1  macallan 	case 11:
   8878   1.1  macallan 	case 22:
   8879   1.1  macallan 		ack_rate = rate;
   8880   1.1  macallan 		break;
   8881   1.1  macallan 	/* PBCC */
   8882   1.1  macallan 	case 44:
   8883   1.1  macallan 		ack_rate = 22;
   8884   1.1  macallan 		break;
   8885   1.1  macallan 
   8886   1.1  macallan 	/* OFDM */
   8887   1.1  macallan 	case 12:
   8888   1.1  macallan 	case 18:
   8889   1.1  macallan 		ack_rate = 12;
   8890   1.1  macallan 		break;
   8891   1.1  macallan 	case 24:
   8892   1.1  macallan 	case 36:
   8893   1.1  macallan 		ack_rate = 24;
   8894   1.1  macallan 		break;
   8895   1.1  macallan 	case 48:
   8896   1.1  macallan 	case 72:
   8897   1.1  macallan 	case 96:
   8898   1.1  macallan 	case 108:
   8899   1.1  macallan 		ack_rate = 48;
   8900   1.1  macallan 		break;
   8901   1.1  macallan 	default:
   8902   1.1  macallan 		panic("unsupported rate %d\n", rate);
   8903   1.1  macallan 	}
   8904   1.2  macallan 	return (ack_rate);
   8905   1.1  macallan }
   8906   1.1  macallan 
   8907   1.2  macallan /* [TRC: XXX does not belong here] */
   8908   1.2  macallan 
   8909   1.1  macallan #define IEEE80211_OFDM_TXTIME(kbps, frmlen)	\
   8910   1.1  macallan 	(IEEE80211_OFDM_PREAMBLE_TIME +		\
   8911   1.1  macallan 	 IEEE80211_OFDM_SIGNAL_TIME +		\
   8912   1.1  macallan 	(IEEE80211_OFDM_NSYMS((kbps), (frmlen)) * IEEE80211_OFDM_SYM_TIME))
   8913   1.1  macallan 
   8914   1.1  macallan #define IEEE80211_OFDM_SYM_TIME			4
   8915   1.1  macallan #define IEEE80211_OFDM_PREAMBLE_TIME		16
   8916   1.1  macallan #define IEEE80211_OFDM_SIGNAL_EXT_TIME		6
   8917   1.1  macallan #define IEEE80211_OFDM_SIGNAL_TIME		4
   8918   1.1  macallan 
   8919   1.1  macallan #define IEEE80211_OFDM_PLCP_SERVICE_NBITS	16
   8920   1.1  macallan #define IEEE80211_OFDM_TAIL_NBITS		6
   8921   1.1  macallan 
   8922   1.1  macallan #define IEEE80211_OFDM_NBITS(frmlen)		\
   8923   1.1  macallan 	(IEEE80211_OFDM_PLCP_SERVICE_NBITS +	\
   8924   1.1  macallan 	 ((frmlen) * NBBY) +			\
   8925   1.1  macallan 	 IEEE80211_OFDM_TAIL_NBITS)
   8926   1.1  macallan 
   8927   1.1  macallan #define IEEE80211_OFDM_NBITS_PER_SYM(kbps)	\
   8928   1.1  macallan 	(((kbps) * IEEE80211_OFDM_SYM_TIME) / 1000)
   8929   1.1  macallan 
   8930   1.1  macallan #define IEEE80211_OFDM_NSYMS(kbps, frmlen)	\
   8931   1.1  macallan 	howmany(IEEE80211_OFDM_NBITS((frmlen)),	\
   8932   1.1  macallan 	IEEE80211_OFDM_NBITS_PER_SYM((kbps)))
   8933   1.1  macallan 
   8934   1.1  macallan #define IEEE80211_CCK_TXTIME(kbps, frmlen)	\
   8935   1.1  macallan 	(((IEEE80211_CCK_NBITS((frmlen)) * 1000) + (kbps) - 1) / (kbps))
   8936   1.1  macallan 
   8937   1.1  macallan #define IEEE80211_CCK_PREAMBLE_LEN		144
   8938   1.1  macallan #define IEEE80211_CCK_PLCP_HDR_TIME		48
   8939   1.1  macallan #define IEEE80211_CCK_SHPREAMBLE_LEN		72
   8940   1.1  macallan #define IEEE80211_CCK_SHPLCP_HDR_TIME		24
   8941   1.1  macallan 
   8942   1.1  macallan #define IEEE80211_CCK_NBITS(frmlen)		((frmlen) * NBBY)
   8943   1.1  macallan 
   8944   1.2  macallan static uint16_t
   8945   1.2  macallan bwi_ieee80211_txtime(struct ieee80211com *ic, struct ieee80211_node *ni,
   8946   1.2  macallan     uint len, uint8_t rs_rate, uint32_t flags)
   8947   1.1  macallan {
   8948   1.2  macallan 	enum bwi_ieee80211_modtype modtype;
   8949   1.1  macallan 	uint16_t txtime;
   8950   1.1  macallan 	int rate;
   8951   1.1  macallan 
   8952   1.1  macallan 	rs_rate &= IEEE80211_RATE_VAL;
   8953   1.1  macallan 
   8954   1.1  macallan 	rate = rs_rate * 500;	/* ieee80211 rate -> kbps */
   8955   1.1  macallan 
   8956   1.2  macallan 	modtype = bwi_ieee80211_rate2modtype(rs_rate);
   8957   1.1  macallan 	if (modtype == IEEE80211_MODTYPE_OFDM) {
   8958   1.1  macallan 		/*
   8959   1.1  macallan 		 * IEEE Std 802.11a-1999, page 37, equation (29)
   8960   1.1  macallan 		 * IEEE Std 802.11g-2003, page 44, equation (42)
   8961   1.1  macallan 		 */
   8962   1.1  macallan 		txtime = IEEE80211_OFDM_TXTIME(rate, len);
   8963   1.1  macallan 		if (ic->ic_curmode == IEEE80211_MODE_11G)
   8964   1.1  macallan 			txtime += IEEE80211_OFDM_SIGNAL_EXT_TIME;
   8965   1.1  macallan 	} else {
   8966   1.1  macallan 		/*
   8967   1.1  macallan 		 * IEEE Std 802.11b-1999, page 28, subclause 18.3.4
   8968   1.1  macallan 		 * IEEE Std 802.11g-2003, page 45, equation (43)
   8969   1.1  macallan 		 */
   8970   1.1  macallan 		if (modtype == IEEE80211_MODTYPE_PBCC)
   8971   1.1  macallan 			++len;
   8972   1.1  macallan 		txtime = IEEE80211_CCK_TXTIME(rate, len);
   8973   1.1  macallan 
   8974   1.1  macallan 		/*
   8975   1.1  macallan 		 * Short preamble is not applicable for DS 1Mbits/s
   8976   1.1  macallan 		 */
   8977   1.1  macallan 		if (rs_rate != 2 && (flags & IEEE80211_F_SHPREAMBLE)) {
   8978   1.1  macallan 			txtime += IEEE80211_CCK_SHPREAMBLE_LEN +
   8979   1.1  macallan 				  IEEE80211_CCK_SHPLCP_HDR_TIME;
   8980   1.1  macallan 		} else {
   8981   1.1  macallan 			txtime += IEEE80211_CCK_PREAMBLE_LEN +
   8982   1.1  macallan 				  IEEE80211_CCK_PLCP_HDR_TIME;
   8983   1.1  macallan 		}
   8984   1.1  macallan 	}
   8985   1.2  macallan 	return (txtime);
   8986   1.1  macallan }
   8987   1.1  macallan 
   8988   1.2  macallan static int
   8989   1.1  macallan bwi_encap(struct bwi_softc *sc, int idx, struct mbuf *m,
   8990   1.2  macallan     struct ieee80211_node **nip, int mgt_pkt)
   8991   1.1  macallan {
   8992   1.1  macallan 	struct ieee80211com *ic = &sc->sc_ic;
   8993   1.2  macallan 	struct ieee80211_node *ni = *nip;
   8994   1.1  macallan 	struct bwi_ring_data *rd = &sc->sc_tx_rdata[BWI_TX_DATA_RING];
   8995   1.1  macallan 	struct bwi_txbuf_data *tbd = &sc->sc_tx_bdata[BWI_TX_DATA_RING];
   8996   1.1  macallan 	struct bwi_txbuf *tb = &tbd->tbd_buf[idx];
   8997   1.1  macallan 	struct bwi_mac *mac;
   8998   1.1  macallan 	struct bwi_txbuf_hdr *hdr;
   8999   1.1  macallan 	struct ieee80211_frame *wh;
   9000   1.2  macallan 	uint8_t rate;		/* [TRC: XXX Use a fallback rate?] */
   9001   1.1  macallan 	uint32_t mac_ctrl;
   9002   1.1  macallan 	uint16_t phy_ctrl;
   9003   1.1  macallan 	bus_addr_t paddr;
   9004   1.2  macallan 	int pkt_len, error, mcast_pkt = 0;
   9005   1.1  macallan #if 0
   9006   1.1  macallan 	const uint8_t *p;
   9007   1.1  macallan 	int i;
   9008   1.1  macallan #endif
   9009   1.1  macallan 
   9010   1.2  macallan 	KASSERT(ni != NULL);
   9011   1.1  macallan 	KASSERT(sc->sc_cur_regwin->rw_type == BWI_REGWIN_T_MAC);
   9012   1.1  macallan 	mac = (struct bwi_mac *)sc->sc_cur_regwin;
   9013   1.1  macallan 
   9014   1.1  macallan 	wh = mtod(m, struct ieee80211_frame *);
   9015   1.1  macallan 
   9016   1.1  macallan 	/* Get 802.11 frame len before prepending TX header */
   9017   1.1  macallan 	pkt_len = m->m_pkthdr.len + IEEE80211_CRC_LEN;
   9018   1.1  macallan 
   9019   1.1  macallan 	/*
   9020   1.1  macallan 	 * Find TX rate
   9021   1.1  macallan 	 */
   9022   1.6    cegger 	memset(tb->tb_rate_idx, 0, sizeof(tb->tb_rate_idx));
   9023   1.2  macallan 	if (!mgt_pkt) {
   9024   1.1  macallan 		if (ic->ic_fixed_rate != -1) {
   9025   1.1  macallan 			rate = ic->ic_sup_rates[ic->ic_curmode].
   9026   1.1  macallan 			    rs_rates[ic->ic_fixed_rate];
   9027   1.2  macallan 			/* [TRC: XXX Set fallback rate.] */
   9028   1.1  macallan 		} else {
   9029   1.1  macallan 			/* AMRR rate control */
   9030   1.2  macallan 			/* [TRC: XXX amrr] */
   9031   1.2  macallan 			/* rate = ni->ni_rates.rs_rates[ni->ni_txrate]; */
   9032   1.2  macallan 			rate = (1 * 2);
   9033   1.2  macallan 			/* [TRC: XXX Set fallback rate.] */
   9034   1.1  macallan 		}
   9035   1.1  macallan 	} else {
   9036   1.2  macallan 		/* Fixed at 1Mbits/s for mgt frames */
   9037   1.2  macallan 		/* [TRC: XXX Set fallback rate.] */
   9038   1.1  macallan 		rate = (1 * 2);
   9039   1.1  macallan 	}
   9040   1.1  macallan 
   9041   1.1  macallan 	rate &= IEEE80211_RATE_VAL;
   9042   1.1  macallan 
   9043   1.2  macallan 	if (IEEE80211_IS_MULTICAST(wh->i_addr1)) {
   9044   1.2  macallan 		/* [TRC: XXX Set fallback rate.] */
   9045   1.2  macallan 		rate = ic->ic_mcast_rate;
   9046   1.2  macallan 		mcast_pkt = 1;
   9047   1.2  macallan 	}
   9048   1.1  macallan 
   9049   1.2  macallan 	/* [TRC: XXX Check fallback rate.] */
   9050   1.1  macallan 	if (rate == 0) {
   9051  1.10    cegger 		aprint_error_dev(sc->sc_dev, "invalid rate %u", rate);
   9052   1.2  macallan 		/* [TRC: In the margin of the following line,
   9053   1.2  macallan 		   DragonFlyBSD writes `Force 1Mbits/s', whereas
   9054   1.2  macallan 		   OpenBSD writes `Force 1Mbytes/s'.] */
   9055   1.2  macallan 		rate = (1 * 2);
   9056   1.2  macallan 		/* [TRC: XXX Set fallback rate.] */
   9057   1.1  macallan 	}
   9058   1.1  macallan 	sc->sc_tx_rate = rate;
   9059   1.1  macallan 
   9060   1.1  macallan 	/* TX radio tap */
   9061   1.1  macallan 	if (sc->sc_drvbpf != NULL) {
   9062   1.1  macallan 		struct mbuf mb;
   9063   1.1  macallan 		struct bwi_tx_radiotap_hdr *tap = &sc->sc_txtap;
   9064   1.1  macallan 
   9065   1.1  macallan 		tap->wt_flags = 0;
   9066   1.1  macallan 		tap->wt_rate = rate;
   9067   1.1  macallan 		tap->wt_chan_freq =
   9068   1.1  macallan 		    htole16(ic->ic_bss->ni_chan->ic_freq);
   9069   1.1  macallan 		tap->wt_chan_flags =
   9070   1.1  macallan 		    htole16(ic->ic_bss->ni_chan->ic_flags);
   9071   1.1  macallan 
   9072   1.1  macallan 		mb.m_data = (void *)tap;
   9073   1.1  macallan 		mb.m_len = sc->sc_txtap_len;
   9074   1.1  macallan 		mb.m_next = m;
   9075   1.1  macallan 		mb.m_nextpkt = NULL;
   9076   1.1  macallan 		mb.m_type = 0;
   9077   1.1  macallan 		mb.m_flags = 0;
   9078  1.15     joerg 		bpf_mtap3(sc->sc_drvbpf, &mb);
   9079   1.1  macallan 	}
   9080   1.1  macallan 
   9081   1.1  macallan 	/*
   9082   1.1  macallan 	 * Setup the embedded TX header
   9083   1.1  macallan 	 */
   9084   1.1  macallan 	M_PREPEND(m, sizeof(*hdr), M_DONTWAIT);
   9085   1.1  macallan 	if (m == NULL) {
   9086  1.10    cegger 		aprint_error_dev(sc->sc_dev, "prepend TX header failed\n");
   9087   1.1  macallan 		return (ENOBUFS);
   9088   1.1  macallan 	}
   9089   1.1  macallan 	hdr = mtod(m, struct bwi_txbuf_hdr *);
   9090   1.1  macallan 
   9091   1.6    cegger 	memset(hdr, 0, sizeof(*hdr));
   9092   1.1  macallan 
   9093   1.8   tsutsui 	memcpy(hdr->txh_fc, wh->i_fc, sizeof(hdr->txh_fc));
   9094   1.8   tsutsui 	memcpy(hdr->txh_addr1, wh->i_addr1, sizeof(hdr->txh_addr1));
   9095   1.1  macallan 
   9096   1.2  macallan 	if (!mcast_pkt) {
   9097   1.1  macallan 		uint16_t dur;
   9098   1.1  macallan 		uint8_t ack_rate;
   9099   1.1  macallan 
   9100   1.2  macallan 		/* [TRC: XXX Set fallback rate.] */
   9101   1.2  macallan 		ack_rate = bwi_ieee80211_ack_rate(ni, rate);
   9102   1.2  macallan 		dur = bwi_ieee80211_txtime(ic, ni,
   9103   1.1  macallan 		    sizeof(struct ieee80211_frame_ack) + IEEE80211_CRC_LEN,
   9104   1.1  macallan 		    ack_rate, ic->ic_flags & IEEE80211_F_SHPREAMBLE);
   9105   1.1  macallan 
   9106   1.1  macallan 		hdr->txh_fb_duration = htole16(dur);
   9107   1.1  macallan 	}
   9108   1.1  macallan 
   9109  1.22  nakayama 	hdr->txh_id = htole16(
   9110  1.22  nakayama 	    __SHIFTIN(BWI_TX_DATA_RING, BWI_TXH_ID_RING_MASK) |
   9111  1.22  nakayama 	    __SHIFTIN(idx, BWI_TXH_ID_IDX_MASK));
   9112   1.1  macallan 
   9113   1.1  macallan 	bwi_plcp_header(hdr->txh_plcp, pkt_len, rate);
   9114   1.2  macallan 	/* [TRC: XXX Use fallback rate.] */
   9115   1.1  macallan 	bwi_plcp_header(hdr->txh_fb_plcp, pkt_len, rate);
   9116   1.1  macallan 
   9117   1.1  macallan 	phy_ctrl = __SHIFTIN(mac->mac_rf.rf_ant_mode,
   9118   1.1  macallan 	    BWI_TXH_PHY_C_ANTMODE_MASK);
   9119   1.2  macallan 	if (bwi_ieee80211_rate2modtype(rate) == IEEE80211_MODTYPE_OFDM)
   9120   1.1  macallan 		phy_ctrl |= BWI_TXH_PHY_C_OFDM;
   9121   1.1  macallan 	else if ((ic->ic_flags & IEEE80211_F_SHPREAMBLE) && rate != (2 * 1))
   9122   1.1  macallan 		phy_ctrl |= BWI_TXH_PHY_C_SHPREAMBLE;
   9123   1.1  macallan 
   9124   1.1  macallan 	mac_ctrl = BWI_TXH_MAC_C_HWSEQ | BWI_TXH_MAC_C_FIRST_FRAG;
   9125   1.1  macallan 	if (!IEEE80211_IS_MULTICAST(wh->i_addr1))
   9126   1.1  macallan 		mac_ctrl |= BWI_TXH_MAC_C_ACK;
   9127   1.2  macallan 	if (bwi_ieee80211_rate2modtype(rate) == IEEE80211_MODTYPE_OFDM)
   9128   1.1  macallan 		mac_ctrl |= BWI_TXH_MAC_C_FB_OFDM;
   9129   1.1  macallan 
   9130   1.1  macallan 	hdr->txh_mac_ctrl = htole32(mac_ctrl);
   9131   1.1  macallan 	hdr->txh_phy_ctrl = htole16(phy_ctrl);
   9132   1.1  macallan 
   9133   1.1  macallan 	/* Catch any further usage */
   9134   1.1  macallan 	hdr = NULL;
   9135   1.1  macallan 	wh = NULL;
   9136   1.1  macallan 
   9137   1.1  macallan 	/* DMA load */
   9138   1.1  macallan 	error = bus_dmamap_load_mbuf(sc->sc_dmat, tb->tb_dmap, m,
   9139   1.1  macallan 	    BUS_DMA_NOWAIT);
   9140   1.1  macallan 	if (error && error != EFBIG) {
   9141  1.10    cegger 		aprint_error_dev(sc->sc_dev, "can't load TX buffer (1) %d\n",
   9142   1.2  macallan 		    error);
   9143   1.1  macallan 		goto back;
   9144   1.1  macallan 	}
   9145   1.1  macallan 
   9146   1.1  macallan 	if (error) {	/* error == EFBIG */
   9147   1.1  macallan 		struct mbuf *m_new;
   9148   1.1  macallan 
   9149   1.1  macallan 		error = 0;
   9150   1.1  macallan 
   9151   1.1  macallan 		MGETHDR(m_new, M_DONTWAIT, MT_DATA);
   9152   1.1  macallan 		if (m_new == NULL) {
   9153   1.1  macallan 			m_freem(m);
   9154   1.1  macallan 			error = ENOBUFS;
   9155  1.10    cegger 			aprint_error_dev(sc->sc_dev,
   9156   1.2  macallan 			    "can't defrag TX buffer (1)\n");
   9157   1.1  macallan 			goto back;
   9158   1.1  macallan 		}
   9159   1.1  macallan 
   9160   1.2  macallan 		M_COPY_PKTHDR(m_new, m);
   9161   1.1  macallan 		if (m->m_pkthdr.len > MHLEN) {
   9162   1.1  macallan 			MCLGET(m_new, M_DONTWAIT);
   9163   1.1  macallan 			if (!(m_new->m_flags & M_EXT)) {
   9164   1.1  macallan 				m_freem(m);
   9165   1.1  macallan 				m_freem(m_new);
   9166   1.1  macallan 				error = ENOBUFS;
   9167   1.1  macallan 			}
   9168   1.1  macallan 		}
   9169   1.1  macallan 
   9170   1.1  macallan 		if (error) {
   9171  1.10    cegger 			aprint_error_dev(sc->sc_dev,
   9172   1.2  macallan 			    "can't defrag TX buffer (2)\n");
   9173   1.1  macallan 			goto back;
   9174   1.1  macallan 		}
   9175   1.1  macallan 
   9176   1.1  macallan 		m_copydata(m, 0, m->m_pkthdr.len, mtod(m_new, void *));
   9177   1.1  macallan 		m_freem(m);
   9178   1.1  macallan 		m_new->m_len = m_new->m_pkthdr.len;
   9179   1.1  macallan 		m = m_new;
   9180   1.1  macallan 
   9181   1.1  macallan 		error = bus_dmamap_load_mbuf(sc->sc_dmat, tb->tb_dmap, m,
   9182   1.1  macallan 		    BUS_DMA_NOWAIT);
   9183   1.1  macallan 		if (error) {
   9184  1.10    cegger 			aprint_error_dev(sc->sc_dev,
   9185   1.2  macallan 			    "can't load TX buffer (2) %d\n", error);
   9186   1.1  macallan 			goto back;
   9187   1.1  macallan 		}
   9188   1.1  macallan 	}
   9189   1.1  macallan 	error = 0;
   9190   1.1  macallan 
   9191   1.1  macallan 	bus_dmamap_sync(sc->sc_dmat, tb->tb_dmap, 0,
   9192   1.1  macallan 	    tb->tb_dmap->dm_mapsize, BUS_DMASYNC_PREWRITE);
   9193   1.1  macallan 
   9194   1.2  macallan 	if (mgt_pkt || mcast_pkt) {
   9195   1.2  macallan 		/* Don't involve mcast/mgt packets into TX rate control */
   9196   1.2  macallan 		ieee80211_free_node(ni);
   9197   1.2  macallan 		*nip = ni = NULL;
   9198   1.2  macallan 	}
   9199   1.2  macallan 
   9200   1.1  macallan 	tb->tb_mbuf = m;
   9201   1.1  macallan 	tb->tb_ni = ni;
   9202   1.1  macallan 
   9203   1.1  macallan #if 0
   9204   1.1  macallan 	p = mtod(m, const uint8_t *);
   9205   1.1  macallan 	for (i = 0; i < m->m_pkthdr.len; ++i) {
   9206   1.2  macallan 		if (i % 8 == 0) {
   9207   1.2  macallan 			if (i != 0)
   9208   1.2  macallan 				aprint_debug("\n");
   9209  1.10    cegger 			aprint_debug_dev(sc->sc_dev, "");
   9210   1.2  macallan 		}
   9211   1.2  macallan 		aprint_debug(" %02x", p[i]);
   9212   1.1  macallan 	}
   9213   1.2  macallan 	aprint_debug("\n");
   9214   1.2  macallan #endif
   9215   1.1  macallan 
   9216   1.2  macallan 	DPRINTF(sc, BWI_DBG_TX, "idx %d, pkt_len %d, buflen %d\n",
   9217   1.2  macallan 	    idx, pkt_len, m->m_pkthdr.len);
   9218   1.1  macallan 
   9219   1.1  macallan 	/* Setup TX descriptor */
   9220   1.1  macallan 	paddr = tb->tb_dmap->dm_segs[0].ds_addr;
   9221   1.2  macallan 	(sc->sc_setup_txdesc)(sc, rd, idx, paddr, m->m_pkthdr.len);
   9222   1.1  macallan 	bus_dmamap_sync(sc->sc_dmat, rd->rdata_dmap, 0,
   9223   1.1  macallan 	    rd->rdata_dmap->dm_mapsize, BUS_DMASYNC_PREWRITE);
   9224   1.1  macallan 
   9225   1.1  macallan 	/* Kick start */
   9226   1.2  macallan 	(sc->sc_start_tx)(sc, rd->rdata_txrx_ctrl, idx);
   9227   1.1  macallan 
   9228   1.1  macallan back:
   9229   1.1  macallan 	if (error)
   9230   1.1  macallan 		m_freem(m);
   9231   1.1  macallan 	return (error);
   9232   1.1  macallan }
   9233   1.1  macallan 
   9234   1.2  macallan static void
   9235   1.1  macallan bwi_start_tx32(struct bwi_softc *sc, uint32_t tx_ctrl, int idx)
   9236   1.1  macallan {
   9237   1.1  macallan 	idx = (idx + 1) % BWI_TX_NDESC;
   9238   1.1  macallan 	CSR_WRITE_4(sc, tx_ctrl + BWI_TX32_INDEX,
   9239   1.1  macallan 	    idx * sizeof(struct bwi_desc32));
   9240   1.1  macallan }
   9241   1.1  macallan 
   9242   1.2  macallan static void
   9243   1.1  macallan bwi_start_tx64(struct bwi_softc *sc, uint32_t tx_ctrl, int idx)
   9244   1.1  macallan {
   9245   1.1  macallan 	/* TODO: 64 */
   9246   1.1  macallan }
   9247   1.1  macallan 
   9248   1.2  macallan static void
   9249   1.1  macallan bwi_txeof_status32(struct bwi_softc *sc)
   9250   1.1  macallan {
   9251   1.2  macallan 	struct ifnet *ifp = &sc->sc_if;
   9252   1.1  macallan 	uint32_t val, ctrl_base;
   9253   1.1  macallan 	int end_idx;
   9254   1.1  macallan 
   9255   1.1  macallan 	ctrl_base = sc->sc_txstats->stats_ctrl_base;
   9256   1.1  macallan 
   9257   1.1  macallan 	val = CSR_READ_4(sc, ctrl_base + BWI_RX32_STATUS);
   9258   1.1  macallan 	end_idx = __SHIFTOUT(val, BWI_RX32_STATUS_INDEX_MASK) /
   9259   1.1  macallan 	    sizeof(struct bwi_desc32);
   9260   1.1  macallan 
   9261   1.1  macallan 	bwi_txeof_status(sc, end_idx);
   9262   1.1  macallan 
   9263   1.1  macallan 	CSR_WRITE_4(sc, ctrl_base + BWI_RX32_INDEX,
   9264   1.1  macallan 	    end_idx * sizeof(struct bwi_desc32));
   9265   1.1  macallan 
   9266   1.1  macallan 	if ((ifp->if_flags & IFF_OACTIVE) == 0)
   9267   1.2  macallan 		ifp->if_start(ifp); /* [TRC: XXX Why not bwi_start?] */
   9268   1.1  macallan }
   9269   1.1  macallan 
   9270   1.2  macallan static void
   9271   1.1  macallan bwi_txeof_status64(struct bwi_softc *sc)
   9272   1.1  macallan {
   9273   1.1  macallan 	/* TODO: 64 */
   9274   1.1  macallan }
   9275   1.1  macallan 
   9276   1.2  macallan static void
   9277   1.1  macallan _bwi_txeof(struct bwi_softc *sc, uint16_t tx_id)
   9278   1.1  macallan {
   9279   1.2  macallan 	struct ifnet *ifp = &sc->sc_if;
   9280   1.1  macallan 	struct bwi_txbuf_data *tbd;
   9281   1.1  macallan 	struct bwi_txbuf *tb;
   9282   1.1  macallan 	int ring_idx, buf_idx;
   9283   1.1  macallan 
   9284   1.1  macallan 	if (tx_id == 0) {
   9285   1.2  macallan 		/* [TRC: XXX What is the severity of this message?] */
   9286  1.10    cegger 		aprint_normal_dev(sc->sc_dev, "zero tx id\n");
   9287   1.1  macallan 		return;
   9288   1.1  macallan 	}
   9289   1.1  macallan 
   9290   1.1  macallan 	ring_idx = __SHIFTOUT(tx_id, BWI_TXH_ID_RING_MASK);
   9291   1.1  macallan 	buf_idx = __SHIFTOUT(tx_id, BWI_TXH_ID_IDX_MASK);
   9292   1.1  macallan 
   9293   1.1  macallan 	KASSERT(ring_idx == BWI_TX_DATA_RING);
   9294   1.1  macallan 	KASSERT(buf_idx < BWI_TX_NDESC);
   9295   1.1  macallan 	tbd = &sc->sc_tx_bdata[ring_idx];
   9296   1.1  macallan 	KASSERT(tbd->tbd_used > 0);
   9297   1.1  macallan 	tbd->tbd_used--;
   9298   1.1  macallan 
   9299   1.1  macallan 	tb = &tbd->tbd_buf[buf_idx];
   9300   1.1  macallan 
   9301   1.1  macallan 	bus_dmamap_unload(sc->sc_dmat, tb->tb_dmap);
   9302   1.1  macallan 	m_freem(tb->tb_mbuf);
   9303   1.1  macallan 	tb->tb_mbuf = NULL;
   9304   1.1  macallan 
   9305   1.1  macallan 	if (tb->tb_ni != NULL) {
   9306   1.2  macallan 		ieee80211_free_node(tb->tb_ni);
   9307   1.1  macallan 		tb->tb_ni = NULL;
   9308   1.1  macallan 	}
   9309   1.1  macallan 
   9310   1.1  macallan 	if (tbd->tbd_used == 0)
   9311   1.1  macallan 		sc->sc_tx_timer = 0;
   9312   1.1  macallan 
   9313   1.1  macallan 	ifp->if_flags &= ~IFF_OACTIVE;
   9314   1.1  macallan }
   9315   1.1  macallan 
   9316   1.2  macallan static void
   9317   1.1  macallan bwi_txeof_status(struct bwi_softc *sc, int end_idx)
   9318   1.1  macallan {
   9319   1.1  macallan 	struct bwi_txstats_data *st = sc->sc_txstats;
   9320   1.1  macallan 	int idx;
   9321   1.1  macallan 
   9322   1.1  macallan 	bus_dmamap_sync(sc->sc_dmat, st->stats_dmap, 0,
   9323   1.1  macallan 	    st->stats_dmap->dm_mapsize, BUS_DMASYNC_POSTREAD);
   9324   1.1  macallan 
   9325   1.1  macallan 	idx = st->stats_idx;
   9326   1.1  macallan 	while (idx != end_idx) {
   9327   1.2  macallan 		/* [TRC: XXX Filter this out if it is not pending; see
   9328   1.2  macallan 		   DragonFlyBSD's revision 1.5. */
   9329  1.22  nakayama 		_bwi_txeof(sc, le16toh(st->stats[idx].txs_id));
   9330   1.1  macallan 		idx = (idx + 1) % BWI_TXSTATS_NDESC;
   9331   1.1  macallan 	}
   9332   1.1  macallan 	st->stats_idx = idx;
   9333   1.1  macallan }
   9334   1.1  macallan 
   9335   1.2  macallan static void
   9336   1.1  macallan bwi_txeof(struct bwi_softc *sc)
   9337   1.1  macallan {
   9338   1.2  macallan 	struct ifnet *ifp = &sc->sc_if;
   9339   1.1  macallan 
   9340   1.1  macallan 	for (;;) {
   9341   1.1  macallan 		uint32_t tx_status0, tx_status1;
   9342   1.1  macallan 		uint16_t tx_id, tx_info;
   9343   1.1  macallan 
   9344   1.1  macallan 		tx_status0 = CSR_READ_4(sc, BWI_TXSTATUS_0);
   9345  1.22  nakayama 		if ((tx_status0 & BWI_TXSTATUS_0_MORE) == 0)
   9346   1.1  macallan 			break;
   9347   1.1  macallan 		tx_status1 = CSR_READ_4(sc, BWI_TXSTATUS_1);
   9348   1.1  macallan 
   9349   1.1  macallan 		tx_id = __SHIFTOUT(tx_status0, BWI_TXSTATUS_0_TXID_MASK);
   9350   1.1  macallan 		tx_info = BWI_TXSTATUS_0_INFO(tx_status0);
   9351   1.1  macallan 
   9352   1.1  macallan 		if (tx_info & 0x30) /* XXX */
   9353   1.1  macallan 			continue;
   9354   1.1  macallan 
   9355  1.22  nakayama 		_bwi_txeof(sc, tx_id);
   9356   1.1  macallan 
   9357   1.1  macallan 		ifp->if_opackets++;
   9358   1.1  macallan 	}
   9359   1.1  macallan 
   9360   1.1  macallan 	if ((ifp->if_flags & IFF_OACTIVE) == 0)
   9361   1.1  macallan 		ifp->if_start(ifp);
   9362   1.1  macallan }
   9363   1.1  macallan 
   9364   1.2  macallan static int
   9365   1.1  macallan bwi_bbp_power_on(struct bwi_softc *sc, enum bwi_clock_mode clk_mode)
   9366   1.1  macallan {
   9367   1.1  macallan 	bwi_power_on(sc, 1);
   9368   1.1  macallan 
   9369   1.1  macallan 	return (bwi_set_clock_mode(sc, clk_mode));
   9370   1.1  macallan }
   9371   1.1  macallan 
   9372   1.2  macallan static void
   9373   1.1  macallan bwi_bbp_power_off(struct bwi_softc *sc)
   9374   1.1  macallan {
   9375   1.1  macallan 	bwi_set_clock_mode(sc, BWI_CLOCK_MODE_SLOW);
   9376   1.1  macallan 	bwi_power_off(sc, 1);
   9377   1.1  macallan }
   9378   1.1  macallan 
   9379   1.2  macallan static int
   9380   1.1  macallan bwi_get_pwron_delay(struct bwi_softc *sc)
   9381   1.1  macallan {
   9382   1.1  macallan 	struct bwi_regwin *com, *old;
   9383   1.1  macallan 	struct bwi_clock_freq freq;
   9384   1.1  macallan 	uint32_t val;
   9385   1.1  macallan 	int error;
   9386   1.1  macallan 
   9387   1.1  macallan 	com = &sc->sc_com_regwin;
   9388   1.1  macallan 	KASSERT(BWI_REGWIN_EXIST(com));
   9389   1.1  macallan 
   9390   1.1  macallan 	if ((sc->sc_cap & BWI_CAP_CLKMODE) == 0)
   9391   1.1  macallan 		return (0);
   9392   1.1  macallan 
   9393   1.1  macallan 	error = bwi_regwin_switch(sc, com, &old);
   9394   1.1  macallan 	if (error)
   9395   1.1  macallan 		return (error);
   9396   1.1  macallan 
   9397   1.1  macallan 	bwi_get_clock_freq(sc, &freq);
   9398   1.1  macallan 
   9399   1.1  macallan 	val = CSR_READ_4(sc, BWI_PLL_ON_DELAY);
   9400   1.1  macallan 	sc->sc_pwron_delay = howmany((val + 2) * 1000000, freq.clkfreq_min);
   9401   1.2  macallan 	DPRINTF(sc, BWI_DBG_ATTACH, "power on delay %u\n", sc->sc_pwron_delay);
   9402   1.1  macallan 
   9403   1.1  macallan 	return (bwi_regwin_switch(sc, old, NULL));
   9404   1.1  macallan }
   9405   1.1  macallan 
   9406   1.2  macallan static int
   9407   1.1  macallan bwi_bus_attach(struct bwi_softc *sc)
   9408   1.1  macallan {
   9409   1.1  macallan 	struct bwi_regwin *bus, *old;
   9410   1.1  macallan 	int error;
   9411   1.1  macallan 
   9412   1.1  macallan 	bus = &sc->sc_bus_regwin;
   9413   1.1  macallan 
   9414   1.1  macallan 	error = bwi_regwin_switch(sc, bus, &old);
   9415   1.1  macallan 	if (error)
   9416   1.1  macallan 		return (error);
   9417   1.1  macallan 
   9418   1.1  macallan 	if (!bwi_regwin_is_enabled(sc, bus))
   9419   1.1  macallan 		bwi_regwin_enable(sc, bus, 0);
   9420   1.1  macallan 
   9421   1.1  macallan 	/* Disable interripts */
   9422   1.1  macallan 	CSR_WRITE_4(sc, BWI_INTRVEC, 0);
   9423   1.1  macallan 
   9424   1.1  macallan 	return (bwi_regwin_switch(sc, old, NULL));
   9425   1.1  macallan }
   9426   1.1  macallan 
   9427   1.2  macallan static const char *
   9428   1.1  macallan bwi_regwin_name(const struct bwi_regwin *rw)
   9429   1.1  macallan {
   9430   1.1  macallan 	switch (rw->rw_type) {
   9431   1.1  macallan 	case BWI_REGWIN_T_COM:
   9432   1.1  macallan 		return ("COM");
   9433   1.1  macallan 	case BWI_REGWIN_T_BUSPCI:
   9434   1.1  macallan 		return ("PCI");
   9435   1.1  macallan 	case BWI_REGWIN_T_MAC:
   9436   1.1  macallan 		return ("MAC");
   9437   1.1  macallan 	case BWI_REGWIN_T_BUSPCIE:
   9438   1.1  macallan 		return ("PCIE");
   9439   1.1  macallan 	}
   9440   1.1  macallan 	panic("unknown regwin type 0x%04x\n", rw->rw_type);
   9441   1.1  macallan 
   9442   1.1  macallan 	return (NULL);
   9443   1.1  macallan }
   9444   1.1  macallan 
   9445   1.2  macallan static uint32_t
   9446   1.1  macallan bwi_regwin_disable_bits(struct bwi_softc *sc)
   9447   1.1  macallan {
   9448   1.1  macallan 	uint32_t busrev;
   9449   1.1  macallan 
   9450   1.1  macallan 	/* XXX cache this */
   9451   1.1  macallan 	busrev = __SHIFTOUT(CSR_READ_4(sc, BWI_ID_LO), BWI_ID_LO_BUSREV_MASK);
   9452   1.2  macallan 	DPRINTF(sc, BWI_DBG_ATTACH | BWI_DBG_INIT | BWI_DBG_MISC,
   9453   1.2  macallan 	    "bus rev %u\n", busrev);
   9454   1.1  macallan 
   9455   1.1  macallan 	if (busrev == BWI_BUSREV_0)
   9456   1.1  macallan 		return (BWI_STATE_LO_DISABLE1);
   9457   1.1  macallan 	else if (busrev == BWI_BUSREV_1)
   9458   1.1  macallan 		return (BWI_STATE_LO_DISABLE2);
   9459   1.1  macallan 	else
   9460   1.2  macallan 		return (BWI_STATE_LO_DISABLE1 | BWI_STATE_LO_DISABLE2);
   9461   1.1  macallan }
   9462   1.1  macallan 
   9463   1.2  macallan static int
   9464   1.1  macallan bwi_regwin_is_enabled(struct bwi_softc *sc, struct bwi_regwin *rw)
   9465   1.1  macallan {
   9466   1.1  macallan 	uint32_t val, disable_bits;
   9467   1.1  macallan 
   9468   1.1  macallan 	disable_bits = bwi_regwin_disable_bits(sc);
   9469   1.1  macallan 	val = CSR_READ_4(sc, BWI_STATE_LO);
   9470   1.1  macallan 
   9471   1.1  macallan 	if ((val & (BWI_STATE_LO_CLOCK |
   9472   1.2  macallan 		    BWI_STATE_LO_RESET |
   9473   1.2  macallan 		    disable_bits)) == BWI_STATE_LO_CLOCK) {
   9474   1.2  macallan 		DPRINTF(sc, BWI_DBG_ATTACH | BWI_DBG_INIT, "%s is enabled\n",
   9475   1.2  macallan 		    bwi_regwin_name(rw));
   9476   1.1  macallan 		return (1);
   9477   1.1  macallan 	} else {
   9478   1.2  macallan 		DPRINTF(sc, BWI_DBG_ATTACH | BWI_DBG_INIT, "%s is disabled\n",
   9479   1.2  macallan 		    bwi_regwin_name(rw));
   9480   1.1  macallan 		return (0);
   9481   1.1  macallan 	}
   9482   1.1  macallan }
   9483   1.1  macallan 
   9484   1.2  macallan static void
   9485   1.1  macallan bwi_regwin_disable(struct bwi_softc *sc, struct bwi_regwin *rw, uint32_t flags)
   9486   1.1  macallan {
   9487   1.1  macallan 	uint32_t state_lo, disable_bits;
   9488   1.1  macallan 	int i;
   9489   1.1  macallan 
   9490   1.1  macallan 	state_lo = CSR_READ_4(sc, BWI_STATE_LO);
   9491   1.1  macallan 
   9492   1.1  macallan 	/*
   9493   1.1  macallan 	 * If current regwin is in 'reset' state, it was already disabled.
   9494   1.1  macallan 	 */
   9495   1.1  macallan 	if (state_lo & BWI_STATE_LO_RESET) {
   9496   1.2  macallan 		DPRINTF(sc, BWI_DBG_ATTACH | BWI_DBG_INIT,
   9497   1.2  macallan 		    "%s was already disabled\n", bwi_regwin_name(rw));
   9498   1.1  macallan 		return;
   9499   1.1  macallan 	}
   9500   1.1  macallan 
   9501   1.1  macallan 	disable_bits = bwi_regwin_disable_bits(sc);
   9502   1.1  macallan 
   9503   1.1  macallan 	/*
   9504   1.1  macallan 	 * Disable normal clock
   9505   1.1  macallan 	 */
   9506   1.1  macallan 	state_lo = BWI_STATE_LO_CLOCK | disable_bits;
   9507   1.1  macallan 	CSR_WRITE_4(sc, BWI_STATE_LO, state_lo);
   9508   1.1  macallan 
   9509   1.1  macallan 	/*
   9510   1.1  macallan 	 * Wait until normal clock is disabled
   9511   1.1  macallan 	 */
   9512   1.1  macallan #define NRETRY	1000
   9513   1.1  macallan 	for (i = 0; i < NRETRY; ++i) {
   9514   1.1  macallan 		state_lo = CSR_READ_4(sc, BWI_STATE_LO);
   9515   1.1  macallan 		if (state_lo & disable_bits)
   9516   1.1  macallan 			break;
   9517   1.1  macallan 		DELAY(10);
   9518   1.1  macallan 	}
   9519   1.1  macallan 	if (i == NRETRY) {
   9520  1.10    cegger 		aprint_error_dev(sc->sc_dev, "%s disable clock timeout\n",
   9521   1.2  macallan 		    bwi_regwin_name(rw));
   9522   1.1  macallan 	}
   9523   1.1  macallan 
   9524   1.1  macallan 	for (i = 0; i < NRETRY; ++i) {
   9525   1.1  macallan 		uint32_t state_hi;
   9526   1.1  macallan 
   9527   1.1  macallan 		state_hi = CSR_READ_4(sc, BWI_STATE_HI);
   9528   1.1  macallan 		if ((state_hi & BWI_STATE_HI_BUSY) == 0)
   9529   1.1  macallan 			break;
   9530   1.1  macallan 		DELAY(10);
   9531   1.1  macallan 	}
   9532   1.1  macallan 	if (i == NRETRY) {
   9533  1.10    cegger 		aprint_error_dev(sc->sc_dev, "%s wait BUSY unset timeout\n",
   9534   1.2  macallan 		    bwi_regwin_name(rw));
   9535   1.1  macallan 	}
   9536   1.1  macallan #undef NRETRY
   9537   1.1  macallan 
   9538   1.1  macallan 	/*
   9539   1.1  macallan 	 * Reset and disable regwin with gated clock
   9540   1.1  macallan 	 */
   9541   1.1  macallan 	state_lo = BWI_STATE_LO_RESET | disable_bits |
   9542   1.1  macallan 	    BWI_STATE_LO_CLOCK | BWI_STATE_LO_GATED_CLOCK |
   9543   1.1  macallan 	    __SHIFTIN(flags, BWI_STATE_LO_FLAGS_MASK);
   9544   1.1  macallan 	CSR_WRITE_4(sc, BWI_STATE_LO, state_lo);
   9545   1.1  macallan 
   9546   1.1  macallan 	/* Flush pending bus write */
   9547   1.1  macallan 	CSR_READ_4(sc, BWI_STATE_LO);
   9548   1.1  macallan 	DELAY(1);
   9549   1.1  macallan 
   9550   1.1  macallan 	/* Reset and disable regwin */
   9551   1.1  macallan 	state_lo = BWI_STATE_LO_RESET | disable_bits |
   9552   1.1  macallan 		   __SHIFTIN(flags, BWI_STATE_LO_FLAGS_MASK);
   9553   1.1  macallan 	CSR_WRITE_4(sc, BWI_STATE_LO, state_lo);
   9554   1.1  macallan 
   9555   1.1  macallan 	/* Flush pending bus write */
   9556   1.1  macallan 	CSR_READ_4(sc, BWI_STATE_LO);
   9557   1.1  macallan 	DELAY(1);
   9558   1.1  macallan }
   9559   1.1  macallan 
   9560   1.2  macallan static void
   9561   1.1  macallan bwi_regwin_enable(struct bwi_softc *sc, struct bwi_regwin *rw, uint32_t flags)
   9562   1.1  macallan {
   9563   1.1  macallan 	uint32_t state_lo, state_hi, imstate;
   9564   1.1  macallan 
   9565   1.1  macallan 	bwi_regwin_disable(sc, rw, flags);
   9566   1.1  macallan 
   9567   1.1  macallan 	/* Reset regwin with gated clock */
   9568   1.1  macallan 	state_lo = BWI_STATE_LO_RESET |
   9569   1.1  macallan 	    BWI_STATE_LO_CLOCK |
   9570   1.1  macallan 	    BWI_STATE_LO_GATED_CLOCK |
   9571   1.1  macallan 	    __SHIFTIN(flags, BWI_STATE_LO_FLAGS_MASK);
   9572   1.1  macallan 	CSR_WRITE_4(sc, BWI_STATE_LO, state_lo);
   9573   1.1  macallan 
   9574   1.1  macallan 	/* Flush pending bus write */
   9575   1.1  macallan 	CSR_READ_4(sc, BWI_STATE_LO);
   9576   1.1  macallan 	DELAY(1);
   9577   1.1  macallan 
   9578   1.1  macallan 	state_hi = CSR_READ_4(sc, BWI_STATE_HI);
   9579   1.1  macallan 	if (state_hi & BWI_STATE_HI_SERROR)
   9580   1.1  macallan 		CSR_WRITE_4(sc, BWI_STATE_HI, 0);
   9581   1.1  macallan 
   9582   1.1  macallan 	imstate = CSR_READ_4(sc, BWI_IMSTATE);
   9583   1.1  macallan 	if (imstate & (BWI_IMSTATE_INBAND_ERR | BWI_IMSTATE_TIMEOUT)) {
   9584   1.1  macallan 		imstate &= ~(BWI_IMSTATE_INBAND_ERR | BWI_IMSTATE_TIMEOUT);
   9585   1.1  macallan 		CSR_WRITE_4(sc, BWI_IMSTATE, imstate);
   9586   1.1  macallan 	}
   9587   1.1  macallan 
   9588   1.1  macallan 	/* Enable regwin with gated clock */
   9589   1.1  macallan 	state_lo = BWI_STATE_LO_CLOCK |
   9590   1.1  macallan 	    BWI_STATE_LO_GATED_CLOCK |
   9591   1.1  macallan 	    __SHIFTIN(flags, BWI_STATE_LO_FLAGS_MASK);
   9592   1.1  macallan 	CSR_WRITE_4(sc, BWI_STATE_LO, state_lo);
   9593   1.1  macallan 
   9594   1.1  macallan 	/* Flush pending bus write */
   9595   1.1  macallan 	CSR_READ_4(sc, BWI_STATE_LO);
   9596   1.1  macallan 	DELAY(1);
   9597   1.1  macallan 
   9598   1.1  macallan 	/* Enable regwin with normal clock */
   9599   1.1  macallan 	state_lo = BWI_STATE_LO_CLOCK |
   9600   1.1  macallan 	    __SHIFTIN(flags, BWI_STATE_LO_FLAGS_MASK);
   9601   1.1  macallan 	CSR_WRITE_4(sc, BWI_STATE_LO, state_lo);
   9602   1.1  macallan 
   9603   1.1  macallan 	/* Flush pending bus write */
   9604   1.1  macallan 	CSR_READ_4(sc, BWI_STATE_LO);
   9605   1.1  macallan 	DELAY(1);
   9606   1.1  macallan }
   9607   1.1  macallan 
   9608   1.2  macallan static void
   9609   1.1  macallan bwi_set_bssid(struct bwi_softc *sc, const uint8_t *bssid)
   9610   1.1  macallan {
   9611   1.1  macallan 	struct ieee80211com *ic = &sc->sc_ic;
   9612   1.1  macallan 	struct bwi_mac *mac;
   9613   1.1  macallan 	struct bwi_myaddr_bssid buf;
   9614   1.1  macallan 	const uint8_t *p;
   9615   1.1  macallan 	uint32_t val;
   9616   1.1  macallan 	int n, i;
   9617   1.1  macallan 
   9618   1.1  macallan 	KASSERT(sc->sc_cur_regwin->rw_type == BWI_REGWIN_T_MAC);
   9619   1.1  macallan 	mac = (struct bwi_mac *)sc->sc_cur_regwin;
   9620   1.1  macallan 
   9621   1.1  macallan 	bwi_set_addr_filter(sc, BWI_ADDR_FILTER_BSSID, bssid);
   9622   1.1  macallan 
   9623   1.8   tsutsui 	memcpy(buf.myaddr, ic->ic_myaddr, sizeof(buf.myaddr));
   9624   1.8   tsutsui 	memcpy(buf.bssid, bssid, sizeof(buf.bssid));
   9625   1.1  macallan 
   9626   1.1  macallan 	n = sizeof(buf) / sizeof(val);
   9627   1.1  macallan 	p = (const uint8_t *)&buf;
   9628   1.1  macallan 	for (i = 0; i < n; ++i) {
   9629   1.1  macallan 		int j;
   9630   1.1  macallan 
   9631   1.1  macallan 		val = 0;
   9632   1.1  macallan 		for (j = 0; j < sizeof(val); ++j)
   9633   1.1  macallan 			val |= ((uint32_t)(*p++)) << (j * 8);
   9634   1.1  macallan 
   9635   1.1  macallan 		TMPLT_WRITE_4(mac, 0x20 + (i * sizeof(val)), val);
   9636   1.1  macallan 	}
   9637   1.1  macallan }
   9638   1.1  macallan 
   9639   1.2  macallan static void
   9640   1.2  macallan bwi_updateslot(struct ifnet *ifp)
   9641   1.1  macallan {
   9642   1.2  macallan 	struct bwi_softc *sc = ifp->if_softc;
   9643   1.2  macallan 	struct ieee80211com *ic = &sc->sc_ic;
   9644   1.1  macallan 	struct bwi_mac *mac;
   9645   1.1  macallan 
   9646   1.1  macallan 	if ((ifp->if_flags & IFF_RUNNING) == 0)
   9647   1.1  macallan 		return;
   9648   1.1  macallan 
   9649   1.2  macallan 	DPRINTF(sc, BWI_DBG_80211, "%s\n", __func__);
   9650   1.1  macallan 
   9651   1.1  macallan 	KASSERT(sc->sc_cur_regwin->rw_type == BWI_REGWIN_T_MAC);
   9652   1.1  macallan 	mac = (struct bwi_mac *)sc->sc_cur_regwin;
   9653   1.1  macallan 
   9654   1.1  macallan 	bwi_mac_updateslot(mac, (ic->ic_flags & IEEE80211_F_SHSLOT));
   9655   1.1  macallan }
   9656   1.1  macallan 
   9657   1.2  macallan static void
   9658   1.1  macallan bwi_calibrate(void *xsc)
   9659   1.1  macallan {
   9660   1.1  macallan 	struct bwi_softc *sc = xsc;
   9661   1.1  macallan 	struct ieee80211com *ic = &sc->sc_ic;
   9662   1.1  macallan 	int s;
   9663   1.1  macallan 
   9664   1.1  macallan 	s = splnet();
   9665   1.1  macallan 
   9666   1.1  macallan 	if (ic->ic_state == IEEE80211_S_RUN) {
   9667   1.1  macallan 		struct bwi_mac *mac;
   9668   1.1  macallan 
   9669   1.1  macallan 		KASSERT(sc->sc_cur_regwin->rw_type == BWI_REGWIN_T_MAC);
   9670   1.1  macallan 		mac = (struct bwi_mac *)sc->sc_cur_regwin;
   9671   1.1  macallan 
   9672   1.1  macallan 		if (ic->ic_opmode != IEEE80211_M_MONITOR) {
   9673   1.1  macallan 			bwi_mac_calibrate_txpower(mac, sc->sc_txpwrcb_type);
   9674   1.1  macallan 			sc->sc_txpwrcb_type = BWI_TXPWR_CALIB;
   9675   1.1  macallan 		}
   9676   1.1  macallan 
   9677   1.1  macallan 		/* XXX 15 seconds */
   9678   1.2  macallan 		callout_schedule(&sc->sc_calib_ch, hz * 15);
   9679   1.1  macallan 	}
   9680   1.1  macallan 
   9681   1.1  macallan 	splx(s);
   9682   1.1  macallan }
   9683   1.1  macallan 
   9684   1.2  macallan static int
   9685   1.1  macallan bwi_calc_rssi(struct bwi_softc *sc, const struct bwi_rxbuf_hdr *hdr)
   9686   1.1  macallan {
   9687   1.1  macallan 	struct bwi_mac *mac;
   9688   1.1  macallan 
   9689   1.1  macallan 	KASSERT(sc->sc_cur_regwin->rw_type == BWI_REGWIN_T_MAC);
   9690   1.1  macallan 	mac = (struct bwi_mac *)sc->sc_cur_regwin;
   9691   1.1  macallan 
   9692   1.1  macallan 	return (bwi_rf_calc_rssi(mac, hdr));
   9693   1.1  macallan }
   9694   1.9    kefren 
   9695   1.9    kefren bool
   9696  1.14    dyoung bwi_suspend(device_t dv, const pmf_qual_t *qual)
   9697   1.9    kefren {
   9698   1.9    kefren 	struct bwi_softc *sc = device_private(dv);
   9699   1.9    kefren 
   9700   1.9    kefren 	bwi_power_off(sc, 0);
   9701  1.20  nakayama 	if (sc->sc_disable != NULL)
   9702  1.20  nakayama 		(sc->sc_disable)(sc, 1);
   9703   1.9    kefren 
   9704   1.9    kefren 	return true;
   9705   1.9    kefren }
   9706   1.9    kefren 
   9707   1.9    kefren bool
   9708  1.14    dyoung bwi_resume(device_t dv, const pmf_qual_t *qual)
   9709   1.9    kefren {
   9710   1.9    kefren 	struct bwi_softc *sc = device_private(dv);
   9711   1.9    kefren 
   9712  1.20  nakayama 	if (sc->sc_enable != NULL)
   9713  1.20  nakayama 		(sc->sc_enable)(sc, 1);
   9714   1.9    kefren 	bwi_power_on(sc, 1);
   9715   1.9    kefren 
   9716   1.9    kefren 	return true;
   9717   1.9    kefren }
   9718