Home | History | Annotate | Line # | Download | only in ic
com.c revision 1.262.2.1
      1  1.262.2.1      matt /*	$NetBSD: com.c,v 1.262.2.1 2007/10/29 02:12:51 matt Exp $	*/
      2       1.38       cgd 
      3        1.1       cgd /*-
      4      1.228   mycroft  * Copyright (c) 1998, 1999, 2004 The NetBSD Foundation, Inc.
      5      1.146   mycroft  * All rights reserved.
      6       1.99   mycroft  *
      7      1.146   mycroft  * This code is derived from software contributed to The NetBSD Foundation
      8      1.146   mycroft  * by Charles M. Hannum.
      9       1.99   mycroft  *
     10       1.99   mycroft  * Redistribution and use in source and binary forms, with or without
     11       1.99   mycroft  * modification, are permitted provided that the following conditions
     12       1.99   mycroft  * are met:
     13       1.99   mycroft  * 1. Redistributions of source code must retain the above copyright
     14       1.99   mycroft  *    notice, this list of conditions and the following disclaimer.
     15       1.99   mycroft  * 2. Redistributions in binary form must reproduce the above copyright
     16       1.99   mycroft  *    notice, this list of conditions and the following disclaimer in the
     17       1.99   mycroft  *    documentation and/or other materials provided with the distribution.
     18       1.99   mycroft  * 3. All advertising materials mentioning features or use of this software
     19       1.99   mycroft  *    must display the following acknowledgement:
     20      1.146   mycroft  *        This product includes software developed by the NetBSD
     21      1.146   mycroft  *        Foundation, Inc. and its contributors.
     22      1.146   mycroft  * 4. Neither the name of The NetBSD Foundation nor the names of its
     23      1.146   mycroft  *    contributors may be used to endorse or promote products derived
     24      1.146   mycroft  *    from this software without specific prior written permission.
     25       1.99   mycroft  *
     26      1.146   mycroft  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
     27      1.146   mycroft  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     28      1.146   mycroft  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     29      1.146   mycroft  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
     30      1.146   mycroft  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     31      1.146   mycroft  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     32      1.146   mycroft  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     33      1.146   mycroft  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     34      1.146   mycroft  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     35      1.146   mycroft  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     36      1.146   mycroft  * POSSIBILITY OF SUCH DAMAGE.
     37       1.99   mycroft  */
     38       1.99   mycroft 
     39       1.99   mycroft /*
     40        1.1       cgd  * Copyright (c) 1991 The Regents of the University of California.
     41        1.1       cgd  * All rights reserved.
     42        1.1       cgd  *
     43        1.1       cgd  * Redistribution and use in source and binary forms, with or without
     44        1.1       cgd  * modification, are permitted provided that the following conditions
     45        1.1       cgd  * are met:
     46        1.1       cgd  * 1. Redistributions of source code must retain the above copyright
     47        1.1       cgd  *    notice, this list of conditions and the following disclaimer.
     48        1.1       cgd  * 2. Redistributions in binary form must reproduce the above copyright
     49        1.1       cgd  *    notice, this list of conditions and the following disclaimer in the
     50        1.1       cgd  *    documentation and/or other materials provided with the distribution.
     51      1.217       agc  * 3. Neither the name of the University nor the names of its contributors
     52        1.1       cgd  *    may be used to endorse or promote products derived from this software
     53        1.1       cgd  *    without specific prior written permission.
     54        1.1       cgd  *
     55        1.1       cgd  * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND
     56        1.1       cgd  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
     57        1.1       cgd  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
     58        1.1       cgd  * ARE DISCLAIMED.  IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE
     59        1.1       cgd  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
     60        1.1       cgd  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
     61        1.1       cgd  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
     62        1.1       cgd  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
     63        1.1       cgd  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
     64        1.1       cgd  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
     65        1.1       cgd  * SUCH DAMAGE.
     66        1.1       cgd  *
     67       1.38       cgd  *	@(#)com.c	7.5 (Berkeley) 5/16/91
     68        1.1       cgd  */
     69        1.1       cgd 
     70        1.1       cgd /*
     71       1.99   mycroft  * COM driver, uses National Semiconductor NS16450/NS16550AF UART
     72      1.116      fvdl  * Supports automatic hardware flow control on StarTech ST16C650A UART
     73        1.1       cgd  */
     74      1.191     lukem 
     75      1.191     lukem #include <sys/cdefs.h>
     76  1.262.2.1      matt __KERNEL_RCSID(0, "$NetBSD: com.c,v 1.262.2.1 2007/10/29 02:12:51 matt Exp $");
     77      1.145  jonathan 
     78      1.185     lukem #include "opt_com.h"
     79      1.145  jonathan #include "opt_ddb.h"
     80      1.185     lukem #include "opt_kgdb.h"
     81      1.213    martin #include "opt_lockdebug.h"
     82      1.213    martin #include "opt_multiprocessor.h"
     83      1.224    simonb #include "opt_ntp.h"
     84      1.115  explorer 
     85      1.115  explorer #include "rnd.h"
     86      1.115  explorer #if NRND > 0 && defined(RND_COM)
     87      1.115  explorer #include <sys/rnd.h>
     88      1.115  explorer #endif
     89      1.115  explorer 
     90      1.227   thorpej /* The COM16650 option was renamed to COM_16650. */
     91      1.227   thorpej #ifdef COM16650
     92      1.227   thorpej #error Obsolete COM16650 option; use COM_16650 instead.
     93      1.227   thorpej #endif
     94      1.227   thorpej 
     95      1.186       uwe /*
     96      1.186       uwe  * Override cnmagic(9) macro before including <sys/systm.h>.
     97      1.186       uwe  * We need to know if cn_check_magic triggered debugger, so set a flag.
     98      1.186       uwe  * Callers of cn_check_magic must declare int cn_trapped = 0;
     99      1.186       uwe  * XXX: this is *ugly*!
    100      1.186       uwe  */
    101      1.186       uwe #define cn_trap()				\
    102      1.186       uwe 	do {					\
    103      1.186       uwe 		console_debugger();		\
    104      1.186       uwe 		cn_trapped = 1;			\
    105      1.186       uwe 	} while (/* CONSTCOND */ 0)
    106      1.186       uwe 
    107       1.14   mycroft #include <sys/param.h>
    108       1.14   mycroft #include <sys/systm.h>
    109       1.14   mycroft #include <sys/ioctl.h>
    110       1.14   mycroft #include <sys/select.h>
    111      1.234        ws #include <sys/poll.h>
    112       1.14   mycroft #include <sys/tty.h>
    113       1.14   mycroft #include <sys/proc.h>
    114       1.14   mycroft #include <sys/user.h>
    115       1.14   mycroft #include <sys/conf.h>
    116       1.14   mycroft #include <sys/file.h>
    117       1.14   mycroft #include <sys/uio.h>
    118       1.14   mycroft #include <sys/kernel.h>
    119       1.14   mycroft #include <sys/syslog.h>
    120       1.21   mycroft #include <sys/device.h>
    121      1.127   mycroft #include <sys/malloc.h>
    122      1.144  jonathan #include <sys/timepps.h>
    123      1.149   thorpej #include <sys/vnode.h>
    124      1.243      elad #include <sys/kauth.h>
    125       1.14   mycroft 
    126       1.99   mycroft #include <machine/intr.h>
    127       1.82   mycroft #include <machine/bus.h>
    128       1.14   mycroft 
    129      1.113   thorpej #include <dev/ic/comreg.h>
    130      1.113   thorpej #include <dev/ic/comvar.h>
    131       1.60       cgd #include <dev/ic/ns16550reg.h>
    132      1.116      fvdl #include <dev/ic/st16650reg.h>
    133       1.65  christos #ifdef COM_HAYESP
    134       1.65  christos #include <dev/ic/hayespreg.h>
    135       1.65  christos #endif
    136       1.62   mycroft #define	com_lcr	com_cfcr
    137      1.106  drochner #include <dev/cons.h>
    138       1.14   mycroft 
    139      1.247   gdamore #ifdef	COM_REGMAP
    140      1.247   gdamore #define	CSR_WRITE_1(r, o, v)	\
    141      1.247   gdamore 	bus_space_write_1((r)->cr_iot, (r)->cr_ioh, (r)->cr_map[o], v)
    142      1.247   gdamore #define	CSR_READ_1(r, o)	\
    143      1.247   gdamore 	bus_space_read_1((r)->cr_iot, (r)->cr_ioh, (r)->cr_map[o])
    144      1.247   gdamore #define	CSR_WRITE_2(r, o, v)	\
    145      1.247   gdamore 	bus_space_write_2((r)->cr_iot, (r)->cr_ioh, (r)->cr_map[o], v)
    146      1.247   gdamore #define	CSR_READ_2(r, o)	\
    147      1.247   gdamore 	bus_space_read_2((r)->cr_iot, (r)->cr_ioh, (r)->cr_map[o])
    148      1.247   gdamore #define	CSR_WRITE_MULTI(r, o, p, n)	\
    149      1.247   gdamore 	bus_space_write_multi_1((r)->cr_iot, (r)->cr_ioh, (r)->cr_map[o], p, n)
    150      1.247   gdamore #else
    151      1.247   gdamore #define	CSR_WRITE_1(r, o, v)	\
    152      1.247   gdamore 	bus_space_write_1((r)->cr_iot, (r)->cr_ioh, o, v)
    153      1.247   gdamore #define	CSR_READ_1(r, o)	\
    154      1.247   gdamore 	bus_space_read_1((r)->cr_iot, (r)->cr_ioh, o)
    155      1.247   gdamore #define	CSR_WRITE_2(r, o, v)	\
    156      1.247   gdamore 	bus_space_write_2((r)->cr_iot, (r)->cr_ioh, o, v)
    157      1.247   gdamore #define	CSR_READ_2(r, o)	\
    158      1.247   gdamore 	bus_space_read_2((r)->cr_iot, (r)->cr_ioh, o)
    159      1.247   gdamore #define	CSR_WRITE_MULTI(r, o, p, n)	\
    160      1.247   gdamore 	bus_space_write_multi_1((r)->cr_iot, (r)->cr_ioh, o, p, n)
    161       1.65  christos #endif
    162      1.102   thorpej 
    163      1.247   gdamore 
    164      1.197    simonb static void com_enable_debugport(struct com_softc *);
    165      1.186       uwe 
    166      1.197    simonb void	com_config(struct com_softc *);
    167      1.197    simonb void	com_shutdown(struct com_softc *);
    168      1.210   thorpej int	comspeed(long, long, int);
    169      1.197    simonb static	u_char	cflag2lcr(tcflag_t);
    170      1.197    simonb int	comparam(struct tty *, struct termios *);
    171      1.197    simonb void	comstart(struct tty *);
    172      1.197    simonb int	comhwiflow(struct tty *, int);
    173      1.197    simonb 
    174      1.197    simonb void	com_loadchannelregs(struct com_softc *);
    175      1.197    simonb void	com_hwiflow(struct com_softc *);
    176      1.197    simonb void	com_break(struct com_softc *, int);
    177      1.197    simonb void	com_modem(struct com_softc *, int);
    178      1.197    simonb void	tiocm_to_com(struct com_softc *, u_long, int);
    179      1.197    simonb int	com_to_tiocm(struct com_softc *);
    180      1.197    simonb void	com_iflush(struct com_softc *);
    181      1.245     perry void	com_power(int, void *);
    182       1.80  christos 
    183      1.247   gdamore int	com_common_getc(dev_t, struct com_regs *);
    184      1.247   gdamore void	com_common_putc(dev_t, struct com_regs *, int);
    185      1.102   thorpej 
    186      1.247   gdamore int	cominit(struct com_regs *, int, int, int, tcflag_t);
    187      1.187    simonb 
    188      1.197    simonb int	comcngetc(dev_t);
    189      1.197    simonb void	comcnputc(dev_t, int);
    190      1.197    simonb void	comcnpollc(dev_t, int);
    191       1.80  christos 
    192       1.99   mycroft #define	integrate	static inline
    193      1.197    simonb void 	comsoft(void *);
    194      1.261        ad 
    195      1.197    simonb integrate void com_rxsoft(struct com_softc *, struct tty *);
    196      1.197    simonb integrate void com_txsoft(struct com_softc *, struct tty *);
    197      1.197    simonb integrate void com_stsoft(struct com_softc *, struct tty *);
    198      1.197    simonb integrate void com_schedrx(struct com_softc *);
    199      1.197    simonb void	comdiag(void *);
    200      1.127   mycroft 
    201      1.130   thorpej extern struct cfdriver com_cd;
    202       1.76   thorpej 
    203      1.199   gehenna dev_type_open(comopen);
    204      1.199   gehenna dev_type_close(comclose);
    205      1.199   gehenna dev_type_read(comread);
    206      1.199   gehenna dev_type_write(comwrite);
    207      1.199   gehenna dev_type_ioctl(comioctl);
    208      1.199   gehenna dev_type_stop(comstop);
    209      1.199   gehenna dev_type_tty(comtty);
    210      1.199   gehenna dev_type_poll(compoll);
    211      1.199   gehenna 
    212      1.199   gehenna const struct cdevsw com_cdevsw = {
    213      1.199   gehenna 	comopen, comclose, comread, comwrite, comioctl,
    214      1.200  jdolecek 	comstop, comtty, compoll, nommap, ttykqfilter, D_TTY
    215      1.199   gehenna };
    216      1.199   gehenna 
    217      1.127   mycroft /*
    218      1.127   mycroft  * Make this an option variable one can patch.
    219      1.127   mycroft  * But be warned:  this must be a power of 2!
    220      1.127   mycroft  */
    221      1.127   mycroft u_int com_rbuf_size = COM_RING_SIZE;
    222      1.127   mycroft 
    223      1.127   mycroft /* Stop input when 3/4 of the ring is full; restart when only 1/4 is full. */
    224      1.127   mycroft u_int com_rbuf_hiwat = (COM_RING_SIZE * 1) / 4;
    225      1.127   mycroft u_int com_rbuf_lowat = (COM_RING_SIZE * 3) / 4;
    226      1.127   mycroft 
    227      1.247   gdamore static struct com_regs comconsregs;
    228      1.247   gdamore static int comconsattached;
    229      1.106  drochner static int comconsrate;
    230      1.106  drochner static tcflag_t comconscflag;
    231      1.186       uwe static struct cnm_state com_cnm_state;
    232       1.99   mycroft 
    233      1.244    kardel #ifndef __HAVE_TIMECOUNTER
    234      1.144  jonathan static int ppscap =
    235      1.144  jonathan 	PPS_TSFMT_TSPEC |
    236      1.232     perry 	PPS_CAPTUREASSERT |
    237      1.144  jonathan 	PPS_CAPTURECLEAR |
    238      1.144  jonathan 	PPS_OFFSETASSERT | PPS_OFFSETCLEAR;
    239      1.244    kardel #endif /* !__HAVE_TIMECOUNTER */
    240      1.144  jonathan 
    241        1.1       cgd #ifdef KGDB
    242      1.102   thorpej #include <sys/kgdb.h>
    243      1.106  drochner 
    244      1.247   gdamore static struct com_regs comkgdbregs;
    245      1.106  drochner static int com_kgdb_attached;
    246      1.102   thorpej 
    247      1.197    simonb int	com_kgdb_getc(void *);
    248      1.197    simonb void	com_kgdb_putc(void *, int);
    249      1.102   thorpej #endif /* KGDB */
    250        1.1       cgd 
    251      1.247   gdamore #ifdef COM_REGMAP
    252      1.247   gdamore /* initializer for typical 16550-ish hardware */
    253      1.247   gdamore #define	COM_REG_16550	{ \
    254      1.247   gdamore 	com_data, com_data, com_dlbl, com_dlbh, com_ier, com_iir, com_fifo, \
    255      1.247   gdamore 	com_efr, com_lcr, com_mcr, com_lsr, com_msr }
    256      1.247   gdamore 
    257      1.247   gdamore const bus_size_t com_std_map[16] = COM_REG_16550;
    258      1.247   gdamore #endif /* COM_REGMAP */
    259      1.247   gdamore 
    260      1.149   thorpej #define	COMUNIT_MASK	0x7ffff
    261      1.149   thorpej #define	COMDIALOUT_MASK	0x80000
    262      1.149   thorpej 
    263      1.149   thorpej #define	COMUNIT(x)	(minor(x) & COMUNIT_MASK)
    264      1.149   thorpej #define	COMDIALOUT(x)	(minor(x) & COMDIALOUT_MASK)
    265      1.149   thorpej 
    266      1.149   thorpej #define	COM_ISALIVE(sc)	((sc)->enabled != 0 && \
    267      1.241   thorpej 			 device_is_active(&(sc)->sc_dev))
    268        1.1       cgd 
    269      1.160   thorpej #define	BR	BUS_SPACE_BARRIER_READ
    270      1.160   thorpej #define	BW	BUS_SPACE_BARRIER_WRITE
    271      1.247   gdamore #define COM_BARRIER(r, f) \
    272      1.247   gdamore 	bus_space_barrier((r)->cr_iot, (r)->cr_ioh, 0, (r)->cr_nports, (f))
    273      1.160   thorpej 
    274      1.179  sommerfe #define COM_LOCK(sc) simple_lock(&(sc)->sc_lock)
    275      1.179  sommerfe #define COM_UNLOCK(sc) simple_unlock(&(sc)->sc_lock)
    276      1.179  sommerfe 
    277      1.210   thorpej /*ARGSUSED*/
    278       1.21   mycroft int
    279      1.256  christos comspeed(long speed, long frequency, int type)
    280        1.1       cgd {
    281       1.21   mycroft #define	divrnd(n, q)	(((n)*2/(q)+1)/2)	/* divide and round off */
    282       1.21   mycroft 
    283       1.21   mycroft 	int x, err;
    284  1.262.2.1      matt 	int divisor = 16;
    285  1.262.2.1      matt 
    286  1.262.2.1      matt 	if ((type == COM_TYPE_OMAP) && (speed > 230400)) {
    287  1.262.2.1      matt 	    divisor = 13;
    288  1.262.2.1      matt 	}
    289       1.21   mycroft 
    290       1.99   mycroft #if 0
    291       1.21   mycroft 	if (speed == 0)
    292       1.99   mycroft 		return (0);
    293       1.99   mycroft #endif
    294       1.99   mycroft 	if (speed <= 0)
    295       1.99   mycroft 		return (-1);
    296  1.262.2.1      matt 	x = divrnd(frequency / divisor, speed);
    297       1.21   mycroft 	if (x <= 0)
    298       1.99   mycroft 		return (-1);
    299  1.262.2.1      matt 	err = divrnd(((quad_t)frequency) * 1000 / divisor, speed * x) - 1000;
    300       1.21   mycroft 	if (err < 0)
    301       1.21   mycroft 		err = -err;
    302       1.21   mycroft 	if (err > COM_TOLERANCE)
    303       1.99   mycroft 		return (-1);
    304       1.99   mycroft 	return (x);
    305       1.21   mycroft 
    306      1.172   thorpej #undef	divrnd
    307       1.21   mycroft }
    308       1.21   mycroft 
    309       1.99   mycroft #ifdef COM_DEBUG
    310      1.101   mycroft int	com_debug = 0;
    311      1.101   mycroft 
    312      1.235    kleink void comstatus(struct com_softc *, const char *);
    313       1.99   mycroft void
    314      1.235    kleink comstatus(struct com_softc *sc, const char *str)
    315       1.99   mycroft {
    316       1.99   mycroft 	struct tty *tp = sc->sc_tty;
    317       1.99   mycroft 
    318      1.218  christos 	printf("%s: %s %cclocal  %cdcd %cts_carr_on %cdtr %ctx_stopped\n",
    319       1.99   mycroft 	    sc->sc_dev.dv_xname, str,
    320      1.218  christos 	    ISSET(tp->t_cflag, CLOCAL) ? '+' : '-',
    321      1.218  christos 	    ISSET(sc->sc_msr, MSR_DCD) ? '+' : '-',
    322      1.218  christos 	    ISSET(tp->t_state, TS_CARR_ON) ? '+' : '-',
    323      1.218  christos 	    ISSET(sc->sc_mcr, MCR_DTR) ? '+' : '-',
    324      1.218  christos 	    sc->sc_tx_stopped ? '+' : '-');
    325       1.99   mycroft 
    326      1.218  christos 	printf("%s: %s %ccrtscts %ccts %cts_ttstop  %crts rx_flags=0x%x\n",
    327       1.99   mycroft 	    sc->sc_dev.dv_xname, str,
    328      1.218  christos 	    ISSET(tp->t_cflag, CRTSCTS) ? '+' : '-',
    329      1.218  christos 	    ISSET(sc->sc_msr, MSR_CTS) ? '+' : '-',
    330      1.218  christos 	    ISSET(tp->t_state, TS_TTSTOP) ? '+' : '-',
    331      1.218  christos 	    ISSET(sc->sc_mcr, MCR_RTS) ? '+' : '-',
    332      1.101   mycroft 	    sc->sc_rx_flags);
    333       1.99   mycroft }
    334       1.99   mycroft #endif
    335       1.99   mycroft 
    336       1.21   mycroft int
    337      1.247   gdamore com_probe_subr(struct com_regs *regs)
    338       1.21   mycroft {
    339       1.21   mycroft 
    340        1.1       cgd 	/* force access to id reg */
    341      1.247   gdamore 	CSR_WRITE_1(regs, COM_REG_LCR, LCR_8BITS);
    342      1.247   gdamore 	CSR_WRITE_1(regs, COM_REG_IIR, 0);
    343      1.247   gdamore 	if ((CSR_READ_1(regs, COM_REG_LCR) != LCR_8BITS) ||
    344      1.247   gdamore 	    (CSR_READ_1(regs, COM_REG_IIR) & 0x38))
    345       1.99   mycroft 		return (0);
    346       1.21   mycroft 
    347       1.99   mycroft 	return (1);
    348        1.1       cgd }
    349        1.1       cgd 
    350       1.65  christos int
    351      1.247   gdamore comprobe1(bus_space_tag_t iot, bus_space_handle_t ioh)
    352       1.64  christos {
    353      1.247   gdamore 	struct com_regs	regs;
    354       1.64  christos 
    355      1.247   gdamore 	regs.cr_iot = iot;
    356      1.247   gdamore 	regs.cr_ioh = ioh;
    357      1.247   gdamore #ifdef	COM_REGMAP
    358      1.247   gdamore 	memcpy(regs.cr_map, com_std_map, sizeof (regs.cr_map));;
    359      1.247   gdamore #endif
    360       1.64  christos 
    361      1.247   gdamore 	return com_probe_subr(&regs);
    362       1.64  christos }
    363       1.64  christos 
    364      1.104  drochner static void
    365      1.197    simonb com_enable_debugport(struct com_softc *sc)
    366      1.104  drochner {
    367      1.104  drochner 	/* Turn on line break interrupt, set carrier. */
    368      1.104  drochner 	sc->sc_ier = IER_ERXRDY;
    369      1.209   thorpej 	if (sc->sc_type == COM_TYPE_PXA2x0)
    370      1.208       scw 		sc->sc_ier |= IER_EUART | IER_ERXTOUT;
    371      1.247   gdamore 	CSR_WRITE_1(&sc->sc_regs, COM_REG_IER, sc->sc_ier);
    372      1.104  drochner 	SET(sc->sc_mcr, MCR_DTR | MCR_RTS);
    373      1.247   gdamore 	CSR_WRITE_1(&sc->sc_regs, COM_REG_MCR, sc->sc_mcr);
    374      1.104  drochner }
    375        1.1       cgd 
    376       1.29   mycroft void
    377      1.197    simonb com_attach_subr(struct com_softc *sc)
    378       1.29   mycroft {
    379      1.247   gdamore 	struct com_regs *regsp = &sc->sc_regs;
    380      1.127   mycroft 	struct tty *tp;
    381      1.227   thorpej #ifdef COM_16650
    382      1.116      fvdl 	u_int8_t lcr;
    383      1.118      fvdl #endif
    384      1.208       scw 	const char *fifo_msg = NULL;
    385      1.117   mycroft 
    386      1.257       uwe 	aprint_naive("\n");
    387      1.257       uwe 
    388      1.260        ad 	callout_init(&sc->sc_diag_callout, 0);
    389      1.179  sommerfe 	simple_lock_init(&sc->sc_lock);
    390      1.170   thorpej 
    391      1.117   mycroft 	/* Disable interrupts before configuring the device. */
    392      1.209   thorpej 	if (sc->sc_type == COM_TYPE_PXA2x0)
    393      1.208       scw 		sc->sc_ier = IER_EUART;
    394      1.208       scw 	else
    395      1.208       scw 		sc->sc_ier = 0;
    396        1.1       cgd 
    397      1.247   gdamore 	CSR_WRITE_1(regsp, COM_REG_IER, sc->sc_ier);
    398      1.247   gdamore 
    399      1.247   gdamore 	if (regsp->cr_iot == comconsregs.cr_iot &&
    400      1.247   gdamore 	    regsp->cr_iobase == comconsregs.cr_iobase) {
    401      1.105  drochner 		comconsattached = 1;
    402      1.105  drochner 
    403       1.96   mycroft 		/* Make sure the console is always "hardwired". */
    404      1.226   thorpej 		delay(10000);			/* wait for output to finish */
    405       1.75       cgd 		SET(sc->sc_hwflags, COM_HW_CONSOLE);
    406       1.99   mycroft 		SET(sc->sc_swflags, TIOCFLAG_SOFTCAR);
    407       1.75       cgd 	}
    408       1.26       cgd 
    409      1.247   gdamore 	/* Probe for FIFO */
    410      1.247   gdamore 	switch (sc->sc_type) {
    411      1.247   gdamore 	case COM_TYPE_HAYESP:
    412      1.247   gdamore 		goto fifodone;
    413      1.247   gdamore 
    414      1.247   gdamore 	case COM_TYPE_AU1x00:
    415      1.247   gdamore 		sc->sc_fifolen = 16;
    416      1.247   gdamore 		fifo_msg = "Au1X00 UART, working fifo";
    417      1.247   gdamore 		SET(sc->sc_hwflags, COM_HW_FIFO);
    418      1.247   gdamore 		goto fifodelay;
    419  1.262.2.1      matt 
    420  1.262.2.1      matt  	case COM_TYPE_OMAP:
    421  1.262.2.1      matt  		sc->sc_fifolen = 64;
    422  1.262.2.1      matt  		fifo_msg = "OMAP UART, working fifo";
    423  1.262.2.1      matt  		SET(sc->sc_hwflags, COM_HW_FIFO);
    424  1.262.2.1      matt  		goto fifodelay;
    425  1.262.2.1      matt   	}
    426       1.99   mycroft 
    427       1.99   mycroft 	sc->sc_fifolen = 1;
    428        1.1       cgd 	/* look for a NS 16550AF UART with FIFOs */
    429      1.247   gdamore 	CSR_WRITE_1(regsp, COM_REG_FIFO,
    430       1.21   mycroft 	    FIFO_ENABLE | FIFO_RCV_RST | FIFO_XMT_RST | FIFO_TRIGGER_14);
    431       1.20   mycroft 	delay(100);
    432      1.247   gdamore 	if (ISSET(CSR_READ_1(regsp, COM_REG_IIR), IIR_FIFO_MASK)
    433       1.99   mycroft 	    == IIR_FIFO_MASK)
    434      1.247   gdamore 		if (ISSET(CSR_READ_1(regsp, COM_REG_FIFO), FIFO_TRIGGER_14)
    435       1.99   mycroft 		    == FIFO_TRIGGER_14) {
    436       1.62   mycroft 			SET(sc->sc_hwflags, COM_HW_FIFO);
    437      1.116      fvdl 
    438      1.227   thorpej #ifdef COM_16650
    439      1.116      fvdl 			/*
    440      1.116      fvdl 			 * IIR changes into the EFR if LCR is set to LCR_EERS
    441      1.116      fvdl 			 * on 16650s. We also know IIR != 0 at this point.
    442      1.116      fvdl 			 * Write 0 into the EFR, and read it. If the result
    443      1.116      fvdl 			 * is 0, we have a 16650.
    444      1.116      fvdl 			 *
    445      1.116      fvdl 			 * Older 16650s were broken; the test to detect them
    446      1.116      fvdl 			 * is taken from the Linux driver. Apparently
    447      1.116      fvdl 			 * setting DLAB enable gives access to the EFR on
    448      1.116      fvdl 			 * these chips.
    449      1.116      fvdl 			 */
    450      1.247   gdamore 			lcr = CSR_READ_1(regsp, COM_REG_LCR);
    451      1.247   gdamore 			CSR_WRITE_1(regsp, COM_REG_LCR, LCR_EERS);
    452      1.247   gdamore 			CSR_WRITE_1(regsp, COM_REG_EFR, 0);
    453      1.247   gdamore 			if (CSR_READ_1(regsp, COM_REG_EFR) == 0) {
    454      1.247   gdamore 				CSR_WRITE_1(regsp, COM_REG_LCR,
    455      1.116      fvdl 				    lcr | LCR_DLAB);
    456      1.247   gdamore 				if (CSR_READ_1(regsp, COM_REG_EFR) == 0) {
    457      1.116      fvdl 					CLR(sc->sc_hwflags, COM_HW_FIFO);
    458      1.116      fvdl 					sc->sc_fifolen = 0;
    459      1.116      fvdl 				} else {
    460      1.116      fvdl 					SET(sc->sc_hwflags, COM_HW_FLOW);
    461      1.116      fvdl 					sc->sc_fifolen = 32;
    462      1.116      fvdl 				}
    463      1.118      fvdl 			} else
    464      1.118      fvdl #endif
    465      1.116      fvdl 				sc->sc_fifolen = 16;
    466      1.116      fvdl 
    467      1.227   thorpej #ifdef COM_16650
    468      1.247   gdamore 			CSR_WRITE_1(regsp, COM_REG_LCR, lcr);
    469      1.119  drochner 			if (sc->sc_fifolen == 0)
    470      1.208       scw 				fifo_msg = "st16650, broken fifo";
    471      1.119  drochner 			else if (sc->sc_fifolen == 32)
    472      1.208       scw 				fifo_msg = "st16650a, working fifo";
    473      1.119  drochner 			else
    474      1.118      fvdl #endif
    475      1.208       scw 				fifo_msg = "ns16550a, working fifo";
    476       1.21   mycroft 		} else
    477      1.208       scw 			fifo_msg = "ns16550, broken fifo";
    478       1.21   mycroft 	else
    479      1.208       scw 		fifo_msg = "ns8250 or ns16450, no fifo";
    480      1.247   gdamore 	CSR_WRITE_1(regsp, COM_REG_FIFO, 0);
    481      1.247   gdamore fifodelay:
    482      1.208       scw 	/*
    483      1.208       scw 	 * Some chips will clear down both Tx and Rx FIFOs when zero is
    484      1.208       scw 	 * written to com_fifo. If this chip is the console, writing zero
    485      1.208       scw 	 * results in some of the chip/FIFO description being lost, so delay
    486      1.208       scw 	 * printing it until now.
    487      1.208       scw 	 */
    488      1.208       scw 	delay(10);
    489      1.208       scw 	aprint_normal(": %s\n", fifo_msg);
    490      1.166      soda 	if (ISSET(sc->sc_hwflags, COM_HW_TXFIFO_DISABLE)) {
    491      1.166      soda 		sc->sc_fifolen = 1;
    492      1.202   thorpej 		aprint_normal("%s: txfifo disabled\n", sc->sc_dev.dv_xname);
    493      1.166      soda 	}
    494      1.247   gdamore 
    495      1.247   gdamore fifodone:
    496       1.21   mycroft 
    497      1.127   mycroft 	tp = ttymalloc();
    498      1.127   mycroft 	tp->t_oproc = comstart;
    499      1.127   mycroft 	tp->t_param = comparam;
    500      1.127   mycroft 	tp->t_hwiflow = comhwiflow;
    501      1.127   mycroft 
    502      1.127   mycroft 	sc->sc_tty = tp;
    503      1.147   thorpej 	sc->sc_rbuf = malloc(com_rbuf_size << 1, M_DEVBUF, M_NOWAIT);
    504      1.182  sommerfe 	sc->sc_rbput = sc->sc_rbget = sc->sc_rbuf;
    505      1.182  sommerfe 	sc->sc_rbavail = com_rbuf_size;
    506      1.147   thorpej 	if (sc->sc_rbuf == NULL) {
    507      1.202   thorpej 		aprint_error("%s: unable to allocate ring buffer\n",
    508      1.147   thorpej 		    sc->sc_dev.dv_xname);
    509      1.147   thorpej 		return;
    510      1.147   thorpej 	}
    511      1.127   mycroft 	sc->sc_ebuf = sc->sc_rbuf + (com_rbuf_size << 1);
    512      1.147   thorpej 
    513      1.147   thorpej 	tty_attach(tp);
    514      1.147   thorpej 
    515       1.99   mycroft 	if (!ISSET(sc->sc_hwflags, COM_HW_NOIEN))
    516       1.99   mycroft 		SET(sc->sc_mcr, MCR_IENABLE);
    517       1.30   mycroft 
    518       1.96   mycroft 	if (ISSET(sc->sc_hwflags, COM_HW_CONSOLE)) {
    519      1.106  drochner 		int maj;
    520      1.106  drochner 
    521      1.106  drochner 		/* locate the major number */
    522      1.199   gehenna 		maj = cdevsw_lookup_major(&com_cdevsw);
    523      1.106  drochner 
    524      1.242   thorpej 		tp->t_dev = cn_tab->cn_dev = makedev(maj,
    525      1.242   thorpej 						     device_unit(&sc->sc_dev));
    526      1.131      marc 
    527      1.202   thorpej 		aprint_normal("%s: console\n", sc->sc_dev.dv_xname);
    528       1.96   mycroft 	}
    529       1.96   mycroft 
    530        1.1       cgd #ifdef KGDB
    531      1.102   thorpej 	/*
    532      1.102   thorpej 	 * Allow kgdb to "take over" this port.  If this is
    533      1.206    briggs 	 * not the console and is the kgdb device, it has
    534      1.206    briggs 	 * exclusive use.  If it's the console _and_ the
    535      1.206    briggs 	 * kgdb device, it doesn't.
    536      1.102   thorpej 	 */
    537      1.247   gdamore 	if (regsp->cr_iot == comkgdbregs.cr_iot &&
    538      1.247   gdamore 	    regsp->cr_iobase == comkgdbregs.cr_iobase) {
    539      1.206    briggs 		if (!ISSET(sc->sc_hwflags, COM_HW_CONSOLE)) {
    540      1.206    briggs 			com_kgdb_attached = 1;
    541      1.106  drochner 
    542      1.206    briggs 			SET(sc->sc_hwflags, COM_HW_KGDB);
    543      1.206    briggs 		}
    544      1.202   thorpej 		aprint_normal("%s: kgdb\n", sc->sc_dev.dv_xname);
    545      1.103  drochner 	}
    546       1.99   mycroft #endif
    547       1.99   mycroft 
    548       1.99   mycroft 	sc->sc_si = softintr_establish(IPL_SOFTSERIAL, comsoft, sc);
    549      1.115  explorer 
    550      1.115  explorer #if NRND > 0 && defined(RND_COM)
    551      1.115  explorer 	rnd_attach_source(&sc->rnd_source, sc->sc_dev.dv_xname,
    552      1.155  explorer 			  RND_TYPE_TTY, 0);
    553      1.115  explorer #endif
    554      1.131      marc 
    555      1.131      marc 	/* if there are no enable/disable functions, assume the device
    556      1.131      marc 	   is always enabled */
    557      1.131      marc 	if (!sc->enable)
    558      1.131      marc 		sc->enabled = 1;
    559      1.131      marc 
    560      1.131      marc 	com_config(sc);
    561      1.132       cgd 
    562      1.252  jmcneill 	sc->sc_powerhook = powerhook_establish(sc->sc_dev.dv_xname,
    563      1.252  jmcneill 	    com_power, sc);
    564      1.245     perry 	if (sc->sc_powerhook == NULL)
    565      1.257       uwe 		aprint_error("%s: WARNING: unable to establish power hook\n",
    566      1.245     perry 			sc->sc_dev.dv_xname);
    567      1.245     perry 
    568      1.132       cgd 	SET(sc->sc_hwflags, COM_HW_DEV_OK);
    569      1.131      marc }
    570      1.131      marc 
    571      1.131      marc void
    572      1.197    simonb com_config(struct com_softc *sc)
    573      1.131      marc {
    574      1.247   gdamore 	struct com_regs *regsp = &sc->sc_regs;
    575      1.131      marc 
    576      1.131      marc 	/* Disable interrupts before configuring the device. */
    577      1.209   thorpej 	if (sc->sc_type == COM_TYPE_PXA2x0)
    578      1.208       scw 		sc->sc_ier = IER_EUART;
    579      1.208       scw 	else
    580      1.208       scw 		sc->sc_ier = 0;
    581      1.247   gdamore 	CSR_WRITE_1(regsp, COM_REG_IER, sc->sc_ier);
    582      1.247   gdamore 	(void) CSR_READ_1(regsp, COM_REG_IIR);
    583      1.131      marc 
    584      1.131      marc #ifdef COM_HAYESP
    585      1.131      marc 	/* Look for a Hayes ESP board. */
    586      1.209   thorpej 	if (sc->sc_type == COM_TYPE_HAYESP) {
    587      1.131      marc 
    588      1.131      marc 		/* Set 16550 compatibility mode */
    589      1.258      cube 		bus_space_write_1(regsp->cr_iot, sc->sc_hayespioh, HAYESP_CMD1,
    590      1.131      marc 				  HAYESP_SETMODE);
    591      1.258      cube 		bus_space_write_1(regsp->cr_iot, sc->sc_hayespioh, HAYESP_CMD2,
    592      1.131      marc 				  HAYESP_MODE_FIFO|HAYESP_MODE_RTS|
    593      1.131      marc 				  HAYESP_MODE_SCALE);
    594      1.131      marc 
    595      1.131      marc 		/* Set RTS/CTS flow control */
    596      1.258      cube 		bus_space_write_1(regsp->cr_iot, sc->sc_hayespioh, HAYESP_CMD1,
    597      1.131      marc 				  HAYESP_SETFLOWTYPE);
    598      1.258      cube 		bus_space_write_1(regsp->cr_iot, sc->sc_hayespioh, HAYESP_CMD2,
    599      1.131      marc 				  HAYESP_FLOW_RTS);
    600      1.258      cube 		bus_space_write_1(regsp->cr_iot, sc->sc_hayespioh, HAYESP_CMD2,
    601      1.131      marc 				  HAYESP_FLOW_CTS);
    602      1.131      marc 
    603      1.131      marc 		/* Set flow control levels */
    604      1.258      cube 		bus_space_write_1(regsp->cr_iot, sc->sc_hayespioh, HAYESP_CMD1,
    605      1.131      marc 				  HAYESP_SETRXFLOW);
    606      1.258      cube 		bus_space_write_1(regsp->cr_iot, sc->sc_hayespioh, HAYESP_CMD2,
    607      1.131      marc 				  HAYESP_HIBYTE(HAYESP_RXHIWMARK));
    608      1.258      cube 		bus_space_write_1(regsp->cr_iot, sc->sc_hayespioh, HAYESP_CMD2,
    609      1.131      marc 				  HAYESP_LOBYTE(HAYESP_RXHIWMARK));
    610      1.258      cube 		bus_space_write_1(regsp->cr_iot, sc->sc_hayespioh, HAYESP_CMD2,
    611      1.131      marc 				  HAYESP_HIBYTE(HAYESP_RXLOWMARK));
    612      1.258      cube 		bus_space_write_1(regsp->cr_iot, sc->sc_hayespioh, HAYESP_CMD2,
    613      1.131      marc 				  HAYESP_LOBYTE(HAYESP_RXLOWMARK));
    614      1.131      marc 	}
    615      1.131      marc #endif
    616      1.131      marc 
    617      1.186       uwe 	if (ISSET(sc->sc_hwflags, COM_HW_CONSOLE|COM_HW_KGDB))
    618      1.131      marc 		com_enable_debugport(sc);
    619        1.1       cgd }
    620        1.1       cgd 
    621      1.149   thorpej int
    622      1.256  christos com_detach(struct device *self, int flags)
    623      1.149   thorpej {
    624      1.149   thorpej 	struct com_softc *sc = (struct com_softc *)self;
    625      1.149   thorpej 	int maj, mn;
    626      1.149   thorpej 
    627      1.245     perry 	/* kill the power hook */
    628      1.246  jmcneill 	if (sc->sc_powerhook != NULL)
    629      1.246  jmcneill 		powerhook_disestablish(sc->sc_powerhook);
    630      1.245     perry 
    631      1.149   thorpej 	/* locate the major number */
    632      1.199   gehenna 	maj = cdevsw_lookup_major(&com_cdevsw);
    633      1.149   thorpej 
    634      1.149   thorpej 	/* Nuke the vnodes for any open instances. */
    635      1.242   thorpej 	mn = device_unit(self);
    636      1.149   thorpej 	vdevgone(maj, mn, mn, VCHR);
    637      1.149   thorpej 
    638      1.149   thorpej 	mn |= COMDIALOUT_MASK;
    639      1.149   thorpej 	vdevgone(maj, mn, mn, VCHR);
    640      1.149   thorpej 
    641      1.196  christos 	if (sc->sc_rbuf == NULL) {
    642      1.196  christos 		/*
    643      1.196  christos 		 * Ring buffer allocation failed in the com_attach_subr,
    644      1.196  christos 		 * only the tty is allocated, and nothing else.
    645      1.196  christos 		 */
    646      1.196  christos 		ttyfree(sc->sc_tty);
    647      1.196  christos 		return 0;
    648      1.196  christos 	}
    649      1.232     perry 
    650      1.149   thorpej 	/* Free the receive buffer. */
    651      1.149   thorpej 	free(sc->sc_rbuf, M_DEVBUF);
    652      1.149   thorpej 
    653      1.149   thorpej 	/* Detach and free the tty. */
    654      1.149   thorpej 	tty_detach(sc->sc_tty);
    655      1.149   thorpej 	ttyfree(sc->sc_tty);
    656      1.149   thorpej 
    657      1.149   thorpej 	/* Unhook the soft interrupt handler. */
    658      1.149   thorpej 	softintr_disestablish(sc->sc_si);
    659      1.149   thorpej 
    660      1.149   thorpej #if NRND > 0 && defined(RND_COM)
    661      1.149   thorpej 	/* Unhook the entropy source. */
    662      1.149   thorpej 	rnd_detach_source(&sc->rnd_source);
    663      1.149   thorpej #endif
    664      1.149   thorpej 
    665      1.149   thorpej 	return (0);
    666      1.149   thorpej }
    667      1.149   thorpej 
    668      1.149   thorpej int
    669      1.197    simonb com_activate(struct device *self, enum devact act)
    670      1.149   thorpej {
    671      1.149   thorpej 	struct com_softc *sc = (struct com_softc *)self;
    672      1.149   thorpej 	int s, rv = 0;
    673      1.149   thorpej 
    674      1.149   thorpej 	s = splserial();
    675      1.179  sommerfe 	COM_LOCK(sc);
    676      1.149   thorpej 	switch (act) {
    677      1.149   thorpej 	case DVACT_ACTIVATE:
    678      1.149   thorpej 		rv = EOPNOTSUPP;
    679      1.149   thorpej 		break;
    680      1.149   thorpej 
    681      1.149   thorpej 	case DVACT_DEACTIVATE:
    682      1.149   thorpej 		if (sc->sc_hwflags & (COM_HW_CONSOLE|COM_HW_KGDB)) {
    683      1.149   thorpej 			rv = EBUSY;
    684      1.149   thorpej 			break;
    685      1.149   thorpej 		}
    686      1.149   thorpej 
    687      1.149   thorpej 		if (sc->disable != NULL && sc->enabled != 0) {
    688      1.149   thorpej 			(*sc->disable)(sc);
    689      1.149   thorpej 			sc->enabled = 0;
    690      1.149   thorpej 		}
    691      1.149   thorpej 		break;
    692      1.149   thorpej 	}
    693      1.179  sommerfe 
    694      1.232     perry 	COM_UNLOCK(sc);
    695  1.262.2.1      matt 	if (sc->sc_type == COM_TYPE_OMAP) {
    696  1.262.2.1      matt 		/* enable but mode is based on speed */
    697  1.262.2.1      matt 		if (sc->sc_tty->t_termios.c_ospeed > 230400) {
    698  1.262.2.1      matt 			CSR_WRITE_1(&sc->sc_regs, COM_REG_MDR1, MDR1_MODE_UART_13X);
    699  1.262.2.1      matt 		} else {
    700  1.262.2.1      matt 			CSR_WRITE_1(&sc->sc_regs, COM_REG_MDR1, MDR1_MODE_UART_16X);
    701  1.262.2.1      matt 		}
    702  1.262.2.1      matt 	}
    703      1.149   thorpej 	splx(s);
    704      1.149   thorpej 	return (rv);
    705      1.149   thorpej }
    706      1.149   thorpej 
    707      1.141   mycroft void
    708      1.197    simonb com_shutdown(struct com_softc *sc)
    709      1.141   mycroft {
    710      1.141   mycroft 	struct tty *tp = sc->sc_tty;
    711      1.141   mycroft 	int s;
    712      1.141   mycroft 
    713      1.141   mycroft 	s = splserial();
    714      1.232     perry 	COM_LOCK(sc);
    715      1.141   mycroft 
    716      1.141   mycroft 	/* If we were asserting flow control, then deassert it. */
    717      1.141   mycroft 	SET(sc->sc_rx_flags, RX_IBUF_BLOCKED);
    718      1.141   mycroft 	com_hwiflow(sc);
    719      1.141   mycroft 
    720      1.141   mycroft 	/* Clear any break condition set with TIOCSBRK. */
    721      1.141   mycroft 	com_break(sc, 0);
    722      1.141   mycroft 
    723      1.244    kardel #ifndef __HAVE_TIMECOUNTER
    724      1.144  jonathan 	/* Turn off PPS capture on last close. */
    725      1.151   mycroft 	sc->sc_ppsmask = 0;
    726      1.144  jonathan 	sc->ppsparam.mode = 0;
    727      1.244    kardel #endif /* !__HAVE_TIMECOUNTER */
    728      1.144  jonathan 
    729      1.141   mycroft 	/*
    730      1.141   mycroft 	 * Hang up if necessary.  Wait a bit, so the other side has time to
    731      1.141   mycroft 	 * notice even if we immediately open the port again.
    732      1.175  sommerfe 	 * Avoid tsleeping above splhigh().
    733      1.141   mycroft 	 */
    734      1.141   mycroft 	if (ISSET(tp->t_cflag, HUPCL)) {
    735      1.141   mycroft 		com_modem(sc, 0);
    736      1.179  sommerfe 		COM_UNLOCK(sc);
    737      1.175  sommerfe 		splx(s);
    738      1.175  sommerfe 		/* XXX tsleep will only timeout */
    739      1.141   mycroft 		(void) tsleep(sc, TTIPRI, ttclos, hz);
    740      1.175  sommerfe 		s = splserial();
    741      1.232     perry 		COM_LOCK(sc);
    742      1.141   mycroft 	}
    743      1.141   mycroft 
    744      1.141   mycroft 	/* Turn off interrupts. */
    745      1.208       scw 	if (ISSET(sc->sc_hwflags, COM_HW_CONSOLE)) {
    746      1.141   mycroft 		sc->sc_ier = IER_ERXRDY; /* interrupt on break */
    747      1.209   thorpej 		if (sc->sc_type == COM_TYPE_PXA2x0)
    748      1.208       scw 			sc->sc_ier |= IER_ERXTOUT;
    749      1.208       scw 	} else
    750      1.141   mycroft 		sc->sc_ier = 0;
    751      1.208       scw 
    752      1.209   thorpej 	if (sc->sc_type == COM_TYPE_PXA2x0)
    753      1.208       scw 		sc->sc_ier |= IER_EUART;
    754      1.208       scw 
    755      1.247   gdamore 	CSR_WRITE_1(&sc->sc_regs, COM_REG_IER, sc->sc_ier);
    756      1.141   mycroft 
    757      1.141   mycroft 	if (sc->disable) {
    758      1.141   mycroft #ifdef DIAGNOSTIC
    759      1.141   mycroft 		if (!sc->enabled)
    760      1.141   mycroft 			panic("com_shutdown: not enabled?");
    761      1.141   mycroft #endif
    762      1.141   mycroft 		(*sc->disable)(sc);
    763      1.141   mycroft 		sc->enabled = 0;
    764      1.141   mycroft 	}
    765      1.179  sommerfe 	COM_UNLOCK(sc);
    766      1.141   mycroft 	splx(s);
    767      1.141   mycroft }
    768      1.141   mycroft 
    769       1.21   mycroft int
    770      1.256  christos comopen(dev_t dev, int flag, int mode, struct lwp *l)
    771        1.1       cgd {
    772       1.21   mycroft 	struct com_softc *sc;
    773       1.21   mycroft 	struct tty *tp;
    774       1.99   mycroft 	int s, s2;
    775      1.142   mycroft 	int error;
    776      1.173   thorpej 
    777      1.173   thorpej 	sc = device_lookup(&com_cd, COMUNIT(dev));
    778      1.173   thorpej 	if (sc == NULL || !ISSET(sc->sc_hwflags, COM_HW_DEV_OK) ||
    779      1.177       eeh 		sc->sc_rbuf == NULL)
    780       1.99   mycroft 		return (ENXIO);
    781       1.21   mycroft 
    782      1.241   thorpej 	if (!device_is_active(&sc->sc_dev))
    783      1.149   thorpej 		return (ENXIO);
    784      1.149   thorpej 
    785      1.102   thorpej #ifdef KGDB
    786      1.102   thorpej 	/*
    787      1.102   thorpej 	 * If this is the kgdb port, no other use is permitted.
    788      1.102   thorpej 	 */
    789      1.102   thorpej 	if (ISSET(sc->sc_hwflags, COM_HW_KGDB))
    790      1.102   thorpej 		return (EBUSY);
    791      1.102   thorpej #endif
    792      1.102   thorpej 
    793      1.120   mycroft 	tp = sc->sc_tty;
    794       1.21   mycroft 
    795      1.253      elad 	if (kauth_authorize_device_tty(l->l_cred, KAUTH_DEVICE_TTY_OPEN, tp))
    796       1.99   mycroft 		return (EBUSY);
    797       1.99   mycroft 
    798       1.99   mycroft 	s = spltty();
    799       1.99   mycroft 
    800       1.99   mycroft 	/*
    801       1.99   mycroft 	 * Do the following iff this is a first open.
    802       1.99   mycroft 	 */
    803      1.141   mycroft 	if (!ISSET(tp->t_state, TS_ISOPEN) && tp->t_wopen == 0) {
    804       1.99   mycroft 		struct termios t;
    805       1.99   mycroft 
    806      1.127   mycroft 		tp->t_dev = dev;
    807      1.127   mycroft 
    808      1.120   mycroft 		s2 = splserial();
    809      1.179  sommerfe 		COM_LOCK(sc);
    810      1.120   mycroft 
    811      1.131      marc 		if (sc->enable) {
    812      1.131      marc 			if ((*sc->enable)(sc)) {
    813      1.179  sommerfe 				COM_UNLOCK(sc);
    814      1.141   mycroft 				splx(s2);
    815      1.134     enami 				splx(s);
    816      1.131      marc 				printf("%s: device enable failed\n",
    817      1.131      marc 				       sc->sc_dev.dv_xname);
    818      1.131      marc 				return (EIO);
    819      1.131      marc 			}
    820      1.131      marc 			sc->enabled = 1;
    821      1.131      marc 			com_config(sc);
    822      1.131      marc 		}
    823      1.131      marc 
    824       1.99   mycroft 		/* Turn on interrupts. */
    825       1.99   mycroft 		sc->sc_ier = IER_ERXRDY | IER_ERLS | IER_EMSC;
    826      1.209   thorpej 		if (sc->sc_type == COM_TYPE_PXA2x0)
    827      1.208       scw 			sc->sc_ier |= IER_EUART | IER_ERXTOUT;
    828      1.247   gdamore 		CSR_WRITE_1(&sc->sc_regs, COM_REG_IER, sc->sc_ier);
    829       1.99   mycroft 
    830       1.99   mycroft 		/* Fetch the current modem control status, needed later. */
    831      1.247   gdamore 		sc->sc_msr = CSR_READ_1(&sc->sc_regs, COM_REG_MSR);
    832       1.99   mycroft 
    833      1.144  jonathan 		/* Clear PPS capture state on first open. */
    834      1.244    kardel #ifdef __HAVE_TIMECOUNTER
    835      1.244    kardel 		memset(&sc->sc_pps_state, 0, sizeof(sc->sc_pps_state));
    836      1.244    kardel 		sc->sc_pps_state.ppscap = PPS_CAPTUREASSERT | PPS_CAPTURECLEAR;
    837      1.244    kardel 		pps_init(&sc->sc_pps_state);
    838      1.244    kardel #else /* !__HAVE_TIMECOUNTER */
    839      1.151   mycroft 		sc->sc_ppsmask = 0;
    840      1.152   mycroft 		sc->ppsparam.mode = 0;
    841      1.244    kardel #endif /* !__HAVE_TIMECOUNTER */
    842      1.144  jonathan 
    843      1.179  sommerfe 		COM_UNLOCK(sc);
    844      1.120   mycroft 		splx(s2);
    845       1.99   mycroft 
    846       1.99   mycroft 		/*
    847       1.99   mycroft 		 * Initialize the termios status to the defaults.  Add in the
    848       1.99   mycroft 		 * sticky bits from TIOCSFLAGS.
    849       1.99   mycroft 		 */
    850       1.98   mycroft 		if (ISSET(sc->sc_hwflags, COM_HW_CONSOLE)) {
    851       1.99   mycroft 			t.c_ospeed = comconsrate;
    852       1.99   mycroft 			t.c_cflag = comconscflag;
    853       1.98   mycroft 		} else {
    854       1.99   mycroft 			t.c_ospeed = TTYDEF_SPEED;
    855       1.99   mycroft 			t.c_cflag = TTYDEF_CFLAG;
    856       1.98   mycroft 		}
    857      1.237       dsl 		t.c_ispeed = t.c_ospeed;
    858       1.99   mycroft 		if (ISSET(sc->sc_swflags, TIOCFLAG_CLOCAL))
    859       1.99   mycroft 			SET(t.c_cflag, CLOCAL);
    860       1.99   mycroft 		if (ISSET(sc->sc_swflags, TIOCFLAG_CRTSCTS))
    861       1.99   mycroft 			SET(t.c_cflag, CRTSCTS);
    862       1.99   mycroft 		if (ISSET(sc->sc_swflags, TIOCFLAG_MDMBUF))
    863       1.99   mycroft 			SET(t.c_cflag, MDMBUF);
    864      1.129   mycroft 		/* Make sure comparam() will do something. */
    865      1.129   mycroft 		tp->t_ospeed = 0;
    866      1.120   mycroft 		(void) comparam(tp, &t);
    867       1.99   mycroft 		tp->t_iflag = TTYDEF_IFLAG;
    868       1.99   mycroft 		tp->t_oflag = TTYDEF_OFLAG;
    869       1.16        ws 		tp->t_lflag = TTYDEF_LFLAG;
    870       1.99   mycroft 		ttychars(tp);
    871        1.1       cgd 		ttsetwater(tp);
    872       1.21   mycroft 
    873      1.136   mycroft 		s2 = splserial();
    874      1.179  sommerfe 		COM_LOCK(sc);
    875      1.136   mycroft 
    876       1.99   mycroft 		/*
    877       1.99   mycroft 		 * Turn on DTR.  We must always do this, even if carrier is not
    878       1.99   mycroft 		 * present, because otherwise we'd have to use TIOCSDTR
    879      1.121   mycroft 		 * immediately after setting CLOCAL, which applications do not
    880      1.121   mycroft 		 * expect.  We always assert DTR while the device is open
    881      1.121   mycroft 		 * unless explicitly requested to deassert it.
    882       1.99   mycroft 		 */
    883       1.99   mycroft 		com_modem(sc, 1);
    884       1.65  christos 
    885       1.99   mycroft 		/* Clear the input ring, and unblock. */
    886      1.127   mycroft 		sc->sc_rbput = sc->sc_rbget = sc->sc_rbuf;
    887      1.127   mycroft 		sc->sc_rbavail = com_rbuf_size;
    888       1.99   mycroft 		com_iflush(sc);
    889      1.101   mycroft 		CLR(sc->sc_rx_flags, RX_ANY_BLOCK);
    890      1.101   mycroft 		com_hwiflow(sc);
    891       1.65  christos 
    892       1.99   mycroft #ifdef COM_DEBUG
    893      1.101   mycroft 		if (com_debug)
    894      1.101   mycroft 			comstatus(sc, "comopen  ");
    895       1.65  christos #endif
    896       1.21   mycroft 
    897      1.179  sommerfe 		COM_UNLOCK(sc);
    898       1.99   mycroft 		splx(s2);
    899       1.99   mycroft 	}
    900      1.232     perry 
    901      1.143   mycroft 	splx(s);
    902       1.21   mycroft 
    903      1.143   mycroft 	error = ttyopen(tp, COMDIALOUT(dev), ISSET(flag, O_NONBLOCK));
    904      1.143   mycroft 	if (error)
    905      1.143   mycroft 		goto bad;
    906      1.141   mycroft 
    907      1.181       eeh 	error = (*tp->t_linesw->l_open)(dev, tp);
    908      1.139     enami 	if (error)
    909      1.141   mycroft 		goto bad;
    910      1.139     enami 
    911      1.141   mycroft 	return (0);
    912      1.139     enami 
    913      1.141   mycroft bad:
    914      1.141   mycroft 	if (!ISSET(tp->t_state, TS_ISOPEN) && tp->t_wopen == 0) {
    915      1.141   mycroft 		/*
    916      1.141   mycroft 		 * We failed to open the device, and nobody else had it opened.
    917      1.141   mycroft 		 * Clean up the state as appropriate.
    918      1.141   mycroft 		 */
    919      1.141   mycroft 		com_shutdown(sc);
    920      1.141   mycroft 	}
    921      1.139     enami 
    922       1.99   mycroft 	return (error);
    923        1.1       cgd }
    924      1.232     perry 
    925       1.21   mycroft int
    926      1.256  christos comclose(dev_t dev, int flag, int mode, struct lwp *l)
    927        1.1       cgd {
    928      1.173   thorpej 	struct com_softc *sc = device_lookup(&com_cd, COMUNIT(dev));
    929       1.50   mycroft 	struct tty *tp = sc->sc_tty;
    930       1.57   mycroft 
    931       1.57   mycroft 	/* XXX This is for cons.c. */
    932       1.62   mycroft 	if (!ISSET(tp->t_state, TS_ISOPEN))
    933       1.99   mycroft 		return (0);
    934       1.21   mycroft 
    935      1.181       eeh 	(*tp->t_linesw->l_close)(tp, flag);
    936        1.1       cgd 	ttyclose(tp);
    937       1.99   mycroft 
    938      1.149   thorpej 	if (COM_ISALIVE(sc) == 0)
    939      1.149   thorpej 		return (0);
    940      1.149   thorpej 
    941      1.143   mycroft 	if (!ISSET(tp->t_state, TS_ISOPEN) && tp->t_wopen == 0) {
    942      1.143   mycroft 		/*
    943      1.143   mycroft 		 * Although we got a last close, the device may still be in
    944      1.143   mycroft 		 * use; e.g. if this was the dialout node, and there are still
    945      1.143   mycroft 		 * processes waiting for carrier on the non-dialout node.
    946      1.143   mycroft 		 */
    947      1.143   mycroft 		com_shutdown(sc);
    948      1.143   mycroft 	}
    949      1.120   mycroft 
    950       1.99   mycroft 	return (0);
    951        1.1       cgd }
    952      1.232     perry 
    953       1.21   mycroft int
    954      1.197    simonb comread(dev_t dev, struct uio *uio, int flag)
    955        1.1       cgd {
    956      1.173   thorpej 	struct com_softc *sc = device_lookup(&com_cd, COMUNIT(dev));
    957       1.52   mycroft 	struct tty *tp = sc->sc_tty;
    958      1.149   thorpej 
    959      1.149   thorpej 	if (COM_ISALIVE(sc) == 0)
    960      1.149   thorpej 		return (EIO);
    961      1.232     perry 
    962      1.181       eeh 	return ((*tp->t_linesw->l_read)(tp, uio, flag));
    963        1.1       cgd }
    964      1.232     perry 
    965       1.21   mycroft int
    966      1.197    simonb comwrite(dev_t dev, struct uio *uio, int flag)
    967        1.1       cgd {
    968      1.173   thorpej 	struct com_softc *sc = device_lookup(&com_cd, COMUNIT(dev));
    969       1.52   mycroft 	struct tty *tp = sc->sc_tty;
    970      1.149   thorpej 
    971      1.149   thorpej 	if (COM_ISALIVE(sc) == 0)
    972      1.149   thorpej 		return (EIO);
    973      1.232     perry 
    974      1.181       eeh 	return ((*tp->t_linesw->l_write)(tp, uio, flag));
    975      1.184       scw }
    976      1.184       scw 
    977      1.184       scw int
    978      1.238  christos compoll(dev_t dev, int events, struct lwp *l)
    979      1.184       scw {
    980      1.184       scw 	struct com_softc *sc = device_lookup(&com_cd, COMUNIT(dev));
    981      1.184       scw 	struct tty *tp = sc->sc_tty;
    982      1.184       scw 
    983      1.184       scw 	if (COM_ISALIVE(sc) == 0)
    984      1.234        ws 		return (POLLHUP);
    985      1.232     perry 
    986      1.238  christos 	return ((*tp->t_linesw->l_poll)(tp, events, l));
    987        1.1       cgd }
    988       1.50   mycroft 
    989       1.50   mycroft struct tty *
    990      1.197    simonb comtty(dev_t dev)
    991       1.50   mycroft {
    992      1.173   thorpej 	struct com_softc *sc = device_lookup(&com_cd, COMUNIT(dev));
    993       1.52   mycroft 	struct tty *tp = sc->sc_tty;
    994       1.50   mycroft 
    995       1.52   mycroft 	return (tp);
    996       1.50   mycroft }
    997      1.111  christos 
    998       1.21   mycroft int
    999      1.259  christos comioctl(dev_t dev, u_long cmd, void *data, int flag, struct lwp *l)
   1000        1.1       cgd {
   1001      1.173   thorpej 	struct com_softc *sc = device_lookup(&com_cd, COMUNIT(dev));
   1002       1.50   mycroft 	struct tty *tp = sc->sc_tty;
   1003       1.21   mycroft 	int error;
   1004      1.136   mycroft 	int s;
   1005       1.21   mycroft 
   1006      1.149   thorpej 	if (COM_ISALIVE(sc) == 0)
   1007      1.149   thorpej 		return (EIO);
   1008      1.149   thorpej 
   1009      1.238  christos 	error = (*tp->t_linesw->l_ioctl)(tp, cmd, data, flag, l);
   1010      1.194    atatat 	if (error != EPASSTHROUGH)
   1011       1.99   mycroft 		return (error);
   1012       1.99   mycroft 
   1013      1.238  christos 	error = ttioctl(tp, cmd, data, flag, l);
   1014      1.194    atatat 	if (error != EPASSTHROUGH)
   1015       1.99   mycroft 		return (error);
   1016      1.138   mycroft 
   1017      1.138   mycroft 	error = 0;
   1018      1.249      elad 	switch (cmd) {
   1019      1.249      elad 	case TIOCSFLAGS:
   1020      1.254      elad 		error = kauth_authorize_device_tty(l->l_cred,
   1021      1.254      elad 		    KAUTH_DEVICE_TTY_PRIVSET, tp);
   1022      1.249      elad 		break;
   1023      1.249      elad 	default:
   1024      1.249      elad 		/* nothing */
   1025      1.249      elad 		break;
   1026      1.249      elad 	}
   1027      1.249      elad 	if (error) {
   1028      1.249      elad 		return error;
   1029      1.249      elad 	}
   1030        1.1       cgd 
   1031      1.136   mycroft 	s = splserial();
   1032      1.232     perry 	COM_LOCK(sc);
   1033      1.136   mycroft 
   1034        1.1       cgd 	switch (cmd) {
   1035        1.1       cgd 	case TIOCSBRK:
   1036       1.99   mycroft 		com_break(sc, 1);
   1037        1.1       cgd 		break;
   1038       1.99   mycroft 
   1039        1.1       cgd 	case TIOCCBRK:
   1040       1.99   mycroft 		com_break(sc, 0);
   1041        1.1       cgd 		break;
   1042       1.99   mycroft 
   1043        1.1       cgd 	case TIOCSDTR:
   1044       1.99   mycroft 		com_modem(sc, 1);
   1045        1.1       cgd 		break;
   1046       1.99   mycroft 
   1047        1.1       cgd 	case TIOCCDTR:
   1048       1.99   mycroft 		com_modem(sc, 0);
   1049        1.1       cgd 		break;
   1050       1.99   mycroft 
   1051       1.99   mycroft 	case TIOCGFLAGS:
   1052       1.99   mycroft 		*(int *)data = sc->sc_swflags;
   1053       1.99   mycroft 		break;
   1054       1.99   mycroft 
   1055       1.99   mycroft 	case TIOCSFLAGS:
   1056       1.99   mycroft 		sc->sc_swflags = *(int *)data;
   1057       1.99   mycroft 		break;
   1058       1.99   mycroft 
   1059        1.1       cgd 	case TIOCMSET:
   1060        1.1       cgd 	case TIOCMBIS:
   1061        1.1       cgd 	case TIOCMBIC:
   1062      1.153   mycroft 		tiocm_to_com(sc, cmd, *(int *)data);
   1063      1.111  christos 		break;
   1064      1.111  christos 
   1065      1.153   mycroft 	case TIOCMGET:
   1066      1.153   mycroft 		*(int *)data = com_to_tiocm(sc);
   1067      1.111  christos 		break;
   1068      1.144  jonathan 
   1069      1.244    kardel #ifdef __HAVE_TIMECOUNTER
   1070      1.244    kardel 	case PPS_IOC_CREATE:
   1071      1.244    kardel 	case PPS_IOC_DESTROY:
   1072      1.244    kardel 	case PPS_IOC_GETPARAMS:
   1073      1.244    kardel 	case PPS_IOC_SETPARAMS:
   1074      1.244    kardel 	case PPS_IOC_GETCAP:
   1075      1.244    kardel 	case PPS_IOC_FETCH:
   1076      1.244    kardel #ifdef PPS_SYNC
   1077      1.244    kardel 	case PPS_IOC_KCBIND:
   1078      1.244    kardel #endif
   1079      1.244    kardel 		error = pps_ioctl(cmd, data, &sc->sc_pps_state);
   1080      1.244    kardel 		break;
   1081      1.244    kardel #else /* !__HAVE_TIMECOUNTER */
   1082      1.163  jonathan 	case PPS_IOC_CREATE:
   1083      1.144  jonathan 		break;
   1084      1.144  jonathan 
   1085      1.163  jonathan 	case PPS_IOC_DESTROY:
   1086      1.144  jonathan 		break;
   1087      1.144  jonathan 
   1088      1.163  jonathan 	case PPS_IOC_GETPARAMS: {
   1089      1.144  jonathan 		pps_params_t *pp;
   1090      1.144  jonathan 		pp = (pps_params_t *)data;
   1091      1.144  jonathan 		*pp = sc->ppsparam;
   1092      1.144  jonathan 		break;
   1093      1.144  jonathan 	}
   1094      1.144  jonathan 
   1095      1.163  jonathan 	case PPS_IOC_SETPARAMS: {
   1096      1.144  jonathan 	  	pps_params_t *pp;
   1097      1.144  jonathan 		int mode;
   1098      1.144  jonathan 		pp = (pps_params_t *)data;
   1099      1.144  jonathan 		if (pp->mode & ~ppscap) {
   1100      1.144  jonathan 			error = EINVAL;
   1101      1.144  jonathan 			break;
   1102      1.144  jonathan 		}
   1103      1.144  jonathan 		sc->ppsparam = *pp;
   1104      1.232     perry 	 	/*
   1105      1.144  jonathan 		 * Compute msr masks from user-specified timestamp state.
   1106      1.144  jonathan 		 */
   1107      1.144  jonathan 		mode = sc->ppsparam.mode;
   1108      1.144  jonathan 		switch (mode & PPS_CAPTUREBOTH) {
   1109      1.144  jonathan 		case 0:
   1110      1.151   mycroft 			sc->sc_ppsmask = 0;
   1111      1.144  jonathan 			break;
   1112      1.232     perry 
   1113      1.144  jonathan 		case PPS_CAPTUREASSERT:
   1114      1.151   mycroft 			sc->sc_ppsmask = MSR_DCD;
   1115      1.144  jonathan 			sc->sc_ppsassert = MSR_DCD;
   1116      1.151   mycroft 			sc->sc_ppsclear = -1;
   1117      1.144  jonathan 			break;
   1118      1.232     perry 
   1119      1.144  jonathan 		case PPS_CAPTURECLEAR:
   1120      1.151   mycroft 			sc->sc_ppsmask = MSR_DCD;
   1121      1.151   mycroft 			sc->sc_ppsassert = -1;
   1122      1.144  jonathan 			sc->sc_ppsclear = 0;
   1123      1.144  jonathan 			break;
   1124      1.144  jonathan 
   1125      1.144  jonathan 		case PPS_CAPTUREBOTH:
   1126      1.151   mycroft 			sc->sc_ppsmask = MSR_DCD;
   1127      1.144  jonathan 			sc->sc_ppsassert = MSR_DCD;
   1128      1.144  jonathan 			sc->sc_ppsclear = 0;
   1129      1.144  jonathan 			break;
   1130      1.144  jonathan 
   1131      1.144  jonathan 		default:
   1132      1.144  jonathan 			error = EINVAL;
   1133      1.144  jonathan 			break;
   1134      1.144  jonathan 		}
   1135      1.144  jonathan 		break;
   1136      1.144  jonathan 	}
   1137      1.144  jonathan 
   1138      1.163  jonathan 	case PPS_IOC_GETCAP:
   1139      1.144  jonathan 		*(int*)data = ppscap;
   1140      1.144  jonathan 		break;
   1141      1.144  jonathan 
   1142      1.163  jonathan 	case PPS_IOC_FETCH: {
   1143      1.144  jonathan 		pps_info_t *pi;
   1144      1.144  jonathan 		pi = (pps_info_t *)data;
   1145      1.144  jonathan 		*pi = sc->ppsinfo;
   1146      1.144  jonathan 		break;
   1147      1.144  jonathan 	}
   1148      1.144  jonathan 
   1149      1.224    simonb #ifdef PPS_SYNC
   1150      1.224    simonb 	case PPS_IOC_KCBIND: {
   1151      1.224    simonb 		int edge = (*(int *)data) & PPS_CAPTUREBOTH;
   1152      1.224    simonb 
   1153      1.224    simonb 		if (edge == 0) {
   1154      1.224    simonb 			/*
   1155      1.224    simonb 			 * remove binding for this source; ignore
   1156      1.224    simonb 			 * the request if this is not the current
   1157      1.224    simonb 			 * hardpps source
   1158      1.224    simonb 			 */
   1159      1.224    simonb 			if (pps_kc_hardpps_source == sc) {
   1160      1.224    simonb 				pps_kc_hardpps_source = NULL;
   1161      1.224    simonb 				pps_kc_hardpps_mode = 0;
   1162      1.224    simonb 			}
   1163      1.224    simonb 		} else {
   1164      1.224    simonb 			/*
   1165      1.224    simonb 			 * bind hardpps to this source, replacing any
   1166      1.224    simonb 			 * previously specified source or edges
   1167      1.224    simonb 			 */
   1168      1.224    simonb 			pps_kc_hardpps_source = sc;
   1169      1.224    simonb 			pps_kc_hardpps_mode = edge;
   1170      1.224    simonb 		}
   1171      1.224    simonb 		break;
   1172      1.224    simonb 	}
   1173      1.224    simonb #endif /* PPS_SYNC */
   1174      1.244    kardel #endif /* !__HAVE_TIMECOUNTER */
   1175      1.224    simonb 
   1176      1.144  jonathan 	case TIOCDCDTIMESTAMP:	/* XXX old, overloaded  API used by xntpd v3 */
   1177      1.244    kardel #ifdef __HAVE_TIMECOUNTER
   1178      1.244    kardel #ifndef PPS_TRAILING_EDGE
   1179      1.244    kardel 		TIMESPEC_TO_TIMEVAL((struct timeval *)data,
   1180      1.244    kardel 		    &sc->sc_pps_state.ppsinfo.assert_timestamp);
   1181      1.244    kardel #else
   1182      1.244    kardel 		TIMESPEC_TO_TIMEVAL((struct timeval *)data,
   1183      1.244    kardel 		    &sc->sc_pps_state.ppsinfo.clear_timestamp);
   1184      1.244    kardel #endif
   1185      1.244    kardel #else /* !__HAVE_TIMECOUNTER */
   1186      1.144  jonathan 		/*
   1187      1.144  jonathan 		 * Some GPS clocks models use the falling rather than
   1188      1.232     perry 		 * rising edge as the on-the-second signal.
   1189      1.144  jonathan 		 * The old API has no way to specify PPS polarity.
   1190      1.144  jonathan 		 */
   1191      1.151   mycroft 		sc->sc_ppsmask = MSR_DCD;
   1192      1.144  jonathan #ifndef PPS_TRAILING_EDGE
   1193      1.144  jonathan 		sc->sc_ppsassert = MSR_DCD;
   1194      1.151   mycroft 		sc->sc_ppsclear = -1;
   1195      1.232     perry 		TIMESPEC_TO_TIMEVAL((struct timeval *)data,
   1196      1.144  jonathan 		    &sc->ppsinfo.assert_timestamp);
   1197      1.144  jonathan #else
   1198      1.219    simonb 		sc->sc_ppsassert = -1;
   1199      1.144  jonathan 		sc->sc_ppsclear = 0;
   1200      1.232     perry 		TIMESPEC_TO_TIMEVAL((struct timeval *)data,
   1201      1.144  jonathan 		    &sc->ppsinfo.clear_timestamp);
   1202      1.144  jonathan #endif
   1203      1.244    kardel #endif /* !__HAVE_TIMECOUNTER */
   1204      1.144  jonathan 		break;
   1205      1.144  jonathan 
   1206       1.99   mycroft 	default:
   1207      1.194    atatat 		error = EPASSTHROUGH;
   1208      1.136   mycroft 		break;
   1209       1.21   mycroft 	}
   1210       1.22       cgd 
   1211      1.179  sommerfe 	COM_UNLOCK(sc);
   1212      1.136   mycroft 	splx(s);
   1213      1.136   mycroft 
   1214       1.99   mycroft #ifdef COM_DEBUG
   1215      1.101   mycroft 	if (com_debug)
   1216       1.99   mycroft 		comstatus(sc, "comioctl ");
   1217       1.99   mycroft #endif
   1218       1.99   mycroft 
   1219      1.136   mycroft 	return (error);
   1220       1.99   mycroft }
   1221       1.99   mycroft 
   1222      1.101   mycroft integrate void
   1223      1.197    simonb com_schedrx(struct com_softc *sc)
   1224      1.101   mycroft {
   1225      1.101   mycroft 
   1226      1.101   mycroft 	sc->sc_rx_ready = 1;
   1227      1.101   mycroft 
   1228      1.101   mycroft 	/* Wake up the poller. */
   1229      1.101   mycroft 	softintr_schedule(sc->sc_si);
   1230      1.101   mycroft }
   1231      1.101   mycroft 
   1232       1.99   mycroft void
   1233      1.197    simonb com_break(struct com_softc *sc, int onoff)
   1234       1.99   mycroft {
   1235       1.99   mycroft 
   1236       1.99   mycroft 	if (onoff)
   1237       1.99   mycroft 		SET(sc->sc_lcr, LCR_SBREAK);
   1238       1.99   mycroft 	else
   1239       1.99   mycroft 		CLR(sc->sc_lcr, LCR_SBREAK);
   1240       1.22       cgd 
   1241       1.99   mycroft 	if (!sc->sc_heldchange) {
   1242       1.99   mycroft 		if (sc->sc_tx_busy) {
   1243       1.99   mycroft 			sc->sc_heldtbc = sc->sc_tbc;
   1244       1.99   mycroft 			sc->sc_tbc = 0;
   1245       1.99   mycroft 			sc->sc_heldchange = 1;
   1246       1.99   mycroft 		} else
   1247       1.99   mycroft 			com_loadchannelregs(sc);
   1248       1.22       cgd 	}
   1249       1.99   mycroft }
   1250       1.22       cgd 
   1251       1.99   mycroft void
   1252      1.197    simonb com_modem(struct com_softc *sc, int onoff)
   1253       1.99   mycroft {
   1254       1.22       cgd 
   1255      1.153   mycroft 	if (sc->sc_mcr_dtr == 0)
   1256      1.153   mycroft 		return;
   1257      1.153   mycroft 
   1258       1.99   mycroft 	if (onoff)
   1259       1.99   mycroft 		SET(sc->sc_mcr, sc->sc_mcr_dtr);
   1260       1.99   mycroft 	else
   1261       1.99   mycroft 		CLR(sc->sc_mcr, sc->sc_mcr_dtr);
   1262       1.22       cgd 
   1263       1.99   mycroft 	if (!sc->sc_heldchange) {
   1264       1.99   mycroft 		if (sc->sc_tx_busy) {
   1265       1.99   mycroft 			sc->sc_heldtbc = sc->sc_tbc;
   1266       1.99   mycroft 			sc->sc_tbc = 0;
   1267       1.99   mycroft 			sc->sc_heldchange = 1;
   1268       1.99   mycroft 		} else
   1269       1.99   mycroft 			com_loadchannelregs(sc);
   1270       1.22       cgd 	}
   1271      1.153   mycroft }
   1272      1.153   mycroft 
   1273      1.153   mycroft void
   1274      1.197    simonb tiocm_to_com(struct com_softc *sc, u_long how, int ttybits)
   1275      1.153   mycroft {
   1276      1.153   mycroft 	u_char combits;
   1277      1.153   mycroft 
   1278      1.153   mycroft 	combits = 0;
   1279      1.153   mycroft 	if (ISSET(ttybits, TIOCM_DTR))
   1280      1.153   mycroft 		SET(combits, MCR_DTR);
   1281      1.153   mycroft 	if (ISSET(ttybits, TIOCM_RTS))
   1282      1.153   mycroft 		SET(combits, MCR_RTS);
   1283      1.232     perry 
   1284      1.153   mycroft 	switch (how) {
   1285      1.153   mycroft 	case TIOCMBIC:
   1286      1.153   mycroft 		CLR(sc->sc_mcr, combits);
   1287      1.153   mycroft 		break;
   1288      1.153   mycroft 
   1289      1.153   mycroft 	case TIOCMBIS:
   1290      1.153   mycroft 		SET(sc->sc_mcr, combits);
   1291      1.153   mycroft 		break;
   1292      1.153   mycroft 
   1293      1.153   mycroft 	case TIOCMSET:
   1294      1.153   mycroft 		CLR(sc->sc_mcr, MCR_DTR | MCR_RTS);
   1295      1.153   mycroft 		SET(sc->sc_mcr, combits);
   1296      1.153   mycroft 		break;
   1297      1.153   mycroft 	}
   1298      1.153   mycroft 
   1299      1.153   mycroft 	if (!sc->sc_heldchange) {
   1300      1.153   mycroft 		if (sc->sc_tx_busy) {
   1301      1.153   mycroft 			sc->sc_heldtbc = sc->sc_tbc;
   1302      1.153   mycroft 			sc->sc_tbc = 0;
   1303      1.153   mycroft 			sc->sc_heldchange = 1;
   1304      1.153   mycroft 		} else
   1305      1.153   mycroft 			com_loadchannelregs(sc);
   1306      1.153   mycroft 	}
   1307      1.153   mycroft }
   1308      1.153   mycroft 
   1309      1.153   mycroft int
   1310      1.197    simonb com_to_tiocm(struct com_softc *sc)
   1311      1.153   mycroft {
   1312      1.153   mycroft 	u_char combits;
   1313      1.153   mycroft 	int ttybits = 0;
   1314      1.153   mycroft 
   1315      1.153   mycroft 	combits = sc->sc_mcr;
   1316      1.153   mycroft 	if (ISSET(combits, MCR_DTR))
   1317      1.153   mycroft 		SET(ttybits, TIOCM_DTR);
   1318      1.153   mycroft 	if (ISSET(combits, MCR_RTS))
   1319      1.153   mycroft 		SET(ttybits, TIOCM_RTS);
   1320      1.153   mycroft 
   1321      1.153   mycroft 	combits = sc->sc_msr;
   1322      1.153   mycroft 	if (ISSET(combits, MSR_DCD))
   1323      1.153   mycroft 		SET(ttybits, TIOCM_CD);
   1324      1.153   mycroft 	if (ISSET(combits, MSR_CTS))
   1325      1.153   mycroft 		SET(ttybits, TIOCM_CTS);
   1326      1.153   mycroft 	if (ISSET(combits, MSR_DSR))
   1327      1.153   mycroft 		SET(ttybits, TIOCM_DSR);
   1328      1.153   mycroft 	if (ISSET(combits, MSR_RI | MSR_TERI))
   1329      1.153   mycroft 		SET(ttybits, TIOCM_RI);
   1330      1.153   mycroft 
   1331      1.228   mycroft 	if (ISSET(sc->sc_ier, IER_ERXRDY | IER_ETXRDY | IER_ERLS | IER_EMSC))
   1332      1.153   mycroft 		SET(ttybits, TIOCM_LE);
   1333      1.153   mycroft 
   1334      1.153   mycroft 	return (ttybits);
   1335        1.1       cgd }
   1336        1.1       cgd 
   1337      1.106  drochner static u_char
   1338      1.197    simonb cflag2lcr(tcflag_t cflag)
   1339      1.106  drochner {
   1340      1.106  drochner 	u_char lcr = 0;
   1341      1.106  drochner 
   1342      1.106  drochner 	switch (ISSET(cflag, CSIZE)) {
   1343      1.127   mycroft 	case CS5:
   1344      1.106  drochner 		SET(lcr, LCR_5BITS);
   1345      1.106  drochner 		break;
   1346      1.127   mycroft 	case CS6:
   1347      1.106  drochner 		SET(lcr, LCR_6BITS);
   1348      1.106  drochner 		break;
   1349      1.127   mycroft 	case CS7:
   1350      1.106  drochner 		SET(lcr, LCR_7BITS);
   1351      1.106  drochner 		break;
   1352      1.127   mycroft 	case CS8:
   1353      1.106  drochner 		SET(lcr, LCR_8BITS);
   1354      1.106  drochner 		break;
   1355      1.106  drochner 	}
   1356      1.106  drochner 	if (ISSET(cflag, PARENB)) {
   1357      1.106  drochner 		SET(lcr, LCR_PENAB);
   1358      1.106  drochner 		if (!ISSET(cflag, PARODD))
   1359      1.106  drochner 			SET(lcr, LCR_PEVEN);
   1360      1.106  drochner 	}
   1361      1.106  drochner 	if (ISSET(cflag, CSTOPB))
   1362      1.106  drochner 		SET(lcr, LCR_STOPB);
   1363      1.106  drochner 
   1364      1.110     enami 	return (lcr);
   1365      1.106  drochner }
   1366      1.106  drochner 
   1367       1.21   mycroft int
   1368      1.197    simonb comparam(struct tty *tp, struct termios *t)
   1369        1.1       cgd {
   1370      1.173   thorpej 	struct com_softc *sc = device_lookup(&com_cd, COMUNIT(tp->t_dev));
   1371      1.188     enami 	int ospeed;
   1372       1.62   mycroft 	u_char lcr;
   1373       1.21   mycroft 	int s;
   1374       1.21   mycroft 
   1375      1.149   thorpej 	if (COM_ISALIVE(sc) == 0)
   1376      1.149   thorpej 		return (EIO);
   1377      1.149   thorpej 
   1378      1.188     enami #ifdef COM_HAYESP
   1379      1.209   thorpej 	if (sc->sc_type == COM_TYPE_HAYESP) {
   1380      1.188     enami 		int prescaler, speed;
   1381      1.188     enami 
   1382      1.188     enami 		/*
   1383      1.188     enami 		 * Calculate UART clock prescaler.  It should be in
   1384      1.188     enami 		 * range of 0 .. 3.
   1385      1.188     enami 		 */
   1386      1.188     enami 		for (prescaler = 0, speed = t->c_ospeed; prescaler < 4;
   1387      1.188     enami 		    prescaler++, speed /= 2)
   1388      1.210   thorpej 			if ((ospeed = comspeed(speed, sc->sc_frequency,
   1389      1.210   thorpej 					       sc->sc_type)) > 0)
   1390      1.188     enami 				break;
   1391      1.188     enami 
   1392      1.188     enami 		if (prescaler == 4)
   1393      1.188     enami 			return (EINVAL);
   1394      1.188     enami 		sc->sc_prescaler = prescaler;
   1395      1.188     enami 	} else
   1396      1.188     enami #endif
   1397      1.210   thorpej 	ospeed = comspeed(t->c_ospeed, sc->sc_frequency, sc->sc_type);
   1398      1.188     enami 
   1399      1.127   mycroft 	/* Check requested parameters. */
   1400       1.99   mycroft 	if (ospeed < 0)
   1401       1.99   mycroft 		return (EINVAL);
   1402       1.99   mycroft 	if (t->c_ispeed && t->c_ispeed != t->c_ospeed)
   1403       1.99   mycroft 		return (EINVAL);
   1404       1.21   mycroft 
   1405       1.99   mycroft 	/*
   1406       1.99   mycroft 	 * For the console, always force CLOCAL and !HUPCL, so that the port
   1407       1.99   mycroft 	 * is always active.
   1408       1.99   mycroft 	 */
   1409       1.99   mycroft 	if (ISSET(sc->sc_swflags, TIOCFLAG_SOFTCAR) ||
   1410       1.99   mycroft 	    ISSET(sc->sc_hwflags, COM_HW_CONSOLE)) {
   1411       1.99   mycroft 		SET(t->c_cflag, CLOCAL);
   1412       1.99   mycroft 		CLR(t->c_cflag, HUPCL);
   1413       1.62   mycroft 	}
   1414      1.129   mycroft 
   1415      1.129   mycroft 	/*
   1416      1.129   mycroft 	 * If there were no changes, don't do anything.  This avoids dropping
   1417      1.129   mycroft 	 * input and improves performance when all we did was frob things like
   1418      1.129   mycroft 	 * VMIN and VTIME.
   1419      1.129   mycroft 	 */
   1420      1.129   mycroft 	if (tp->t_ospeed == t->c_ospeed &&
   1421      1.129   mycroft 	    tp->t_cflag == t->c_cflag)
   1422      1.129   mycroft 		return (0);
   1423      1.126   mycroft 
   1424      1.126   mycroft 	lcr = ISSET(sc->sc_lcr, LCR_SBREAK) | cflag2lcr(t->c_cflag);
   1425      1.126   mycroft 
   1426      1.126   mycroft 	s = splserial();
   1427      1.232     perry 	COM_LOCK(sc);
   1428      1.126   mycroft 
   1429      1.126   mycroft 	sc->sc_lcr = lcr;
   1430       1.36   mycroft 
   1431       1.36   mycroft 	/*
   1432       1.99   mycroft 	 * If we're not in a mode that assumes a connection is present, then
   1433       1.99   mycroft 	 * ignore carrier changes.
   1434       1.36   mycroft 	 */
   1435       1.99   mycroft 	if (ISSET(t->c_cflag, CLOCAL | MDMBUF))
   1436       1.99   mycroft 		sc->sc_msr_dcd = 0;
   1437       1.99   mycroft 	else
   1438       1.99   mycroft 		sc->sc_msr_dcd = MSR_DCD;
   1439       1.99   mycroft 	/*
   1440       1.99   mycroft 	 * Set the flow control pins depending on the current flow control
   1441       1.99   mycroft 	 * mode.
   1442       1.99   mycroft 	 */
   1443       1.99   mycroft 	if (ISSET(t->c_cflag, CRTSCTS)) {
   1444       1.99   mycroft 		sc->sc_mcr_dtr = MCR_DTR;
   1445       1.99   mycroft 		sc->sc_mcr_rts = MCR_RTS;
   1446       1.99   mycroft 		sc->sc_msr_cts = MSR_CTS;
   1447      1.116      fvdl 		sc->sc_efr = EFR_AUTORTS | EFR_AUTOCTS;
   1448       1.99   mycroft 	} else if (ISSET(t->c_cflag, MDMBUF)) {
   1449       1.99   mycroft 		/*
   1450       1.99   mycroft 		 * For DTR/DCD flow control, make sure we don't toggle DTR for
   1451       1.99   mycroft 		 * carrier detection.
   1452       1.99   mycroft 		 */
   1453       1.99   mycroft 		sc->sc_mcr_dtr = 0;
   1454       1.99   mycroft 		sc->sc_mcr_rts = MCR_DTR;
   1455       1.99   mycroft 		sc->sc_msr_cts = MSR_DCD;
   1456      1.116      fvdl 		sc->sc_efr = 0;
   1457       1.99   mycroft 	} else {
   1458       1.99   mycroft 		/*
   1459       1.99   mycroft 		 * If no flow control, then always set RTS.  This will make
   1460       1.99   mycroft 		 * the other side happy if it mistakenly thinks we're doing
   1461       1.99   mycroft 		 * RTS/CTS flow control.
   1462       1.99   mycroft 		 */
   1463       1.99   mycroft 		sc->sc_mcr_dtr = MCR_DTR | MCR_RTS;
   1464       1.99   mycroft 		sc->sc_mcr_rts = 0;
   1465       1.99   mycroft 		sc->sc_msr_cts = 0;
   1466      1.116      fvdl 		sc->sc_efr = 0;
   1467       1.99   mycroft 		if (ISSET(sc->sc_mcr, MCR_DTR))
   1468       1.99   mycroft 			SET(sc->sc_mcr, MCR_RTS);
   1469       1.99   mycroft 		else
   1470       1.99   mycroft 			CLR(sc->sc_mcr, MCR_RTS);
   1471       1.99   mycroft 	}
   1472       1.99   mycroft 	sc->sc_msr_mask = sc->sc_msr_cts | sc->sc_msr_dcd;
   1473       1.99   mycroft 
   1474       1.95   mycroft #if 0
   1475       1.99   mycroft 	if (ospeed == 0)
   1476       1.99   mycroft 		CLR(sc->sc_mcr, sc->sc_mcr_dtr);
   1477       1.99   mycroft 	else
   1478       1.99   mycroft 		SET(sc->sc_mcr, sc->sc_mcr_dtr);
   1479       1.66   mycroft #endif
   1480       1.66   mycroft 
   1481       1.99   mycroft 	sc->sc_dlbl = ospeed;
   1482       1.99   mycroft 	sc->sc_dlbh = ospeed >> 8;
   1483       1.66   mycroft 
   1484       1.99   mycroft 	/*
   1485       1.99   mycroft 	 * Set the FIFO threshold based on the receive speed.
   1486       1.99   mycroft 	 *
   1487       1.99   mycroft 	 *  * If it's a low speed, it's probably a mouse or some other
   1488       1.99   mycroft 	 *    interactive device, so set the threshold low.
   1489       1.99   mycroft 	 *  * If it's a high speed, trim the trigger level down to prevent
   1490       1.99   mycroft 	 *    overflows.
   1491       1.99   mycroft 	 *  * Otherwise set it a bit higher.
   1492       1.99   mycroft 	 */
   1493      1.209   thorpej 	if (sc->sc_type == COM_TYPE_HAYESP)
   1494       1.99   mycroft 		sc->sc_fifo = FIFO_DMA_MODE | FIFO_ENABLE | FIFO_TRIGGER_8;
   1495       1.99   mycroft 	else if (ISSET(sc->sc_hwflags, COM_HW_FIFO))
   1496       1.99   mycroft 		sc->sc_fifo = FIFO_ENABLE |
   1497      1.230   mycroft 		    (t->c_ospeed <= 1200 ? FIFO_TRIGGER_1 : FIFO_TRIGGER_8);
   1498       1.99   mycroft 	else
   1499       1.99   mycroft 		sc->sc_fifo = 0;
   1500       1.21   mycroft 
   1501      1.127   mycroft 	/* And copy to tty. */
   1502      1.240       dsl 	tp->t_ispeed = t->c_ospeed;
   1503       1.57   mycroft 	tp->t_ospeed = t->c_ospeed;
   1504       1.57   mycroft 	tp->t_cflag = t->c_cflag;
   1505       1.25       cgd 
   1506       1.99   mycroft 	if (!sc->sc_heldchange) {
   1507       1.99   mycroft 		if (sc->sc_tx_busy) {
   1508       1.99   mycroft 			sc->sc_heldtbc = sc->sc_tbc;
   1509       1.99   mycroft 			sc->sc_tbc = 0;
   1510       1.99   mycroft 			sc->sc_heldchange = 1;
   1511       1.99   mycroft 		} else
   1512       1.99   mycroft 			com_loadchannelregs(sc);
   1513       1.99   mycroft 	}
   1514       1.99   mycroft 
   1515      1.124   mycroft 	if (!ISSET(t->c_cflag, CHWFLOW)) {
   1516      1.125   mycroft 		/* Disable the high water mark. */
   1517      1.125   mycroft 		sc->sc_r_hiwat = 0;
   1518      1.125   mycroft 		sc->sc_r_lowat = 0;
   1519      1.124   mycroft 		if (ISSET(sc->sc_rx_flags, RX_TTY_OVERFLOWED)) {
   1520      1.124   mycroft 			CLR(sc->sc_rx_flags, RX_TTY_OVERFLOWED);
   1521      1.124   mycroft 			com_schedrx(sc);
   1522      1.124   mycroft 		}
   1523      1.124   mycroft 		if (ISSET(sc->sc_rx_flags, RX_TTY_BLOCKED|RX_IBUF_BLOCKED)) {
   1524      1.124   mycroft 			CLR(sc->sc_rx_flags, RX_TTY_BLOCKED|RX_IBUF_BLOCKED);
   1525      1.124   mycroft 			com_hwiflow(sc);
   1526      1.124   mycroft 		}
   1527      1.125   mycroft 	} else {
   1528      1.127   mycroft 		sc->sc_r_hiwat = com_rbuf_hiwat;
   1529      1.127   mycroft 		sc->sc_r_lowat = com_rbuf_lowat;
   1530      1.124   mycroft 	}
   1531      1.124   mycroft 
   1532      1.179  sommerfe 	COM_UNLOCK(sc);
   1533       1.99   mycroft 	splx(s);
   1534       1.99   mycroft 
   1535       1.25       cgd 	/*
   1536       1.99   mycroft 	 * Update the tty layer's idea of the carrier bit, in case we changed
   1537      1.124   mycroft 	 * CLOCAL or MDMBUF.  We don't hang up here; we only do that by
   1538      1.124   mycroft 	 * explicit request.
   1539       1.25       cgd 	 */
   1540      1.181       eeh 	(void) (*tp->t_linesw->l_modem)(tp, ISSET(sc->sc_msr, MSR_DCD));
   1541       1.99   mycroft 
   1542       1.99   mycroft #ifdef COM_DEBUG
   1543      1.101   mycroft 	if (com_debug)
   1544      1.101   mycroft 		comstatus(sc, "comparam ");
   1545       1.99   mycroft #endif
   1546       1.99   mycroft 
   1547       1.99   mycroft 	if (!ISSET(t->c_cflag, CHWFLOW)) {
   1548       1.99   mycroft 		if (sc->sc_tx_stopped) {
   1549       1.99   mycroft 			sc->sc_tx_stopped = 0;
   1550       1.99   mycroft 			comstart(tp);
   1551       1.99   mycroft 		}
   1552       1.21   mycroft 	}
   1553        1.1       cgd 
   1554       1.99   mycroft 	return (0);
   1555       1.99   mycroft }
   1556       1.99   mycroft 
   1557       1.99   mycroft void
   1558      1.197    simonb com_iflush(struct com_softc *sc)
   1559       1.99   mycroft {
   1560      1.247   gdamore 	struct com_regs	*regsp = &sc->sc_regs;
   1561      1.131      marc #ifdef DIAGNOSTIC
   1562      1.131      marc 	int reg;
   1563      1.131      marc #endif
   1564      1.131      marc 	int timo;
   1565       1.99   mycroft 
   1566      1.131      marc #ifdef DIAGNOSTIC
   1567      1.131      marc 	reg = 0xffff;
   1568      1.131      marc #endif
   1569      1.131      marc 	timo = 50000;
   1570       1.99   mycroft 	/* flush any pending I/O */
   1571      1.247   gdamore 	while (ISSET(CSR_READ_1(regsp, COM_REG_LSR), LSR_RXRDY)
   1572      1.131      marc 	    && --timo)
   1573      1.131      marc #ifdef DIAGNOSTIC
   1574      1.131      marc 		reg =
   1575      1.131      marc #else
   1576      1.131      marc 		    (void)
   1577      1.131      marc #endif
   1578      1.247   gdamore 		    CSR_READ_1(regsp, COM_REG_RXDATA);
   1579      1.131      marc #ifdef DIAGNOSTIC
   1580      1.131      marc 	if (!timo)
   1581      1.131      marc 		printf("%s: com_iflush timeout %02x\n", sc->sc_dev.dv_xname,
   1582      1.131      marc 		       reg);
   1583      1.131      marc #endif
   1584       1.99   mycroft }
   1585       1.99   mycroft 
   1586       1.99   mycroft void
   1587      1.197    simonb com_loadchannelregs(struct com_softc *sc)
   1588       1.99   mycroft {
   1589      1.247   gdamore 	struct com_regs *regsp = &sc->sc_regs;
   1590       1.99   mycroft 
   1591       1.99   mycroft 	/* XXXXX necessary? */
   1592       1.99   mycroft 	com_iflush(sc);
   1593       1.99   mycroft 
   1594      1.209   thorpej 	if (sc->sc_type == COM_TYPE_PXA2x0)
   1595      1.247   gdamore 		CSR_WRITE_1(regsp, COM_REG_IER, IER_EUART);
   1596      1.208       scw 	else
   1597      1.247   gdamore 		CSR_WRITE_1(regsp, COM_REG_IER, 0);
   1598       1.99   mycroft 
   1599  1.262.2.1      matt 	if (sc->sc_type == COM_TYPE_OMAP) {
   1600  1.262.2.1      matt 		/* disable before changing settings */
   1601  1.262.2.1      matt 		CSR_WRITE_1(regsp, COM_REG_MDR1, MDR1_MODE_DISABLE);
   1602  1.262.2.1      matt 	}
   1603  1.262.2.1      matt 
   1604      1.116      fvdl 	if (ISSET(sc->sc_hwflags, COM_HW_FLOW)) {
   1605      1.247   gdamore 		if (sc->sc_type != COM_TYPE_AU1x00) {	/* no EFR on alchemy */
   1606      1.247   gdamore 			CSR_WRITE_1(regsp, COM_REG_EFR, sc->sc_efr);
   1607      1.247   gdamore 			CSR_WRITE_1(regsp, COM_REG_LCR, LCR_EERS);
   1608      1.247   gdamore 		}
   1609      1.116      fvdl 	}
   1610      1.247   gdamore 	if (sc->sc_type == COM_TYPE_AU1x00) {
   1611      1.247   gdamore 		/* alchemy has single separate 16-bit clock divisor register */
   1612      1.247   gdamore 		CSR_WRITE_2(regsp, COM_REG_DLBL, sc->sc_dlbl +
   1613      1.247   gdamore 		    (sc->sc_dlbh << 8));
   1614      1.247   gdamore 	} else {
   1615      1.247   gdamore 		CSR_WRITE_1(regsp, COM_REG_LCR, sc->sc_lcr | LCR_DLAB);
   1616      1.247   gdamore 		CSR_WRITE_1(regsp, COM_REG_DLBL, sc->sc_dlbl);
   1617      1.247   gdamore 		CSR_WRITE_1(regsp, COM_REG_DLBH, sc->sc_dlbh);
   1618      1.247   gdamore 	}
   1619      1.247   gdamore 	CSR_WRITE_1(regsp, COM_REG_LCR, sc->sc_lcr);
   1620      1.247   gdamore 	CSR_WRITE_1(regsp, COM_REG_MCR, sc->sc_mcr_active = sc->sc_mcr);
   1621      1.247   gdamore 	CSR_WRITE_1(regsp, COM_REG_FIFO, sc->sc_fifo);
   1622      1.188     enami #ifdef COM_HAYESP
   1623      1.209   thorpej 	if (sc->sc_type == COM_TYPE_HAYESP) {
   1624      1.258      cube 		bus_space_write_1(regsp->cr_iot, sc->sc_hayespioh, HAYESP_CMD1,
   1625      1.188     enami 		    HAYESP_SETPRESCALER);
   1626      1.258      cube 		bus_space_write_1(regsp->cr_iot, sc->sc_hayespioh, HAYESP_CMD2,
   1627      1.188     enami 		    sc->sc_prescaler);
   1628      1.188     enami 	}
   1629      1.188     enami #endif
   1630  1.262.2.1      matt 	if (sc->sc_type == COM_TYPE_OMAP) {
   1631  1.262.2.1      matt 		/* setup the fifos.  the FCR value is not used as long
   1632  1.262.2.1      matt 		   as SCR[6] and SCR[7] are 0, which they are at reset
   1633  1.262.2.1      matt 		   and we never touch the SCR register */
   1634  1.262.2.1      matt 		uint8_t rx_fifo_trig = 40;
   1635  1.262.2.1      matt 		uint8_t tx_fifo_trig = 60;
   1636  1.262.2.1      matt 		uint8_t rx_start = 8;
   1637  1.262.2.1      matt 		uint8_t rx_halt = 60;
   1638  1.262.2.1      matt 		uint8_t tlr_value = ((rx_fifo_trig>>2) << 4) | (tx_fifo_trig>>2);
   1639  1.262.2.1      matt 		uint8_t tcr_value = ((rx_start>>2) << 4) | (rx_halt>>2);
   1640  1.262.2.1      matt 
   1641  1.262.2.1      matt 		/* enable access to TCR & TLR */
   1642  1.262.2.1      matt 		CSR_WRITE_1(regsp, COM_REG_MCR, sc->sc_mcr | MCR_TCR_TLR);
   1643  1.262.2.1      matt 
   1644  1.262.2.1      matt 		/* write tcr and tlr values */
   1645  1.262.2.1      matt 		CSR_WRITE_1(regsp, COM_REG_TLR, tlr_value);
   1646  1.262.2.1      matt 		CSR_WRITE_1(regsp, COM_REG_TCR, tcr_value);
   1647  1.262.2.1      matt 
   1648  1.262.2.1      matt 		/* disable access to TCR & TLR */
   1649  1.262.2.1      matt 		CSR_WRITE_1(regsp, COM_REG_MCR, sc->sc_mcr);
   1650  1.262.2.1      matt 
   1651  1.262.2.1      matt 		/* enable again, but mode is based on speed */
   1652  1.262.2.1      matt 		if (sc->sc_tty->t_termios.c_ospeed > 230400) {
   1653  1.262.2.1      matt 			CSR_WRITE_1(regsp, COM_REG_MDR1, MDR1_MODE_UART_13X);
   1654  1.262.2.1      matt 		} else {
   1655  1.262.2.1      matt 			CSR_WRITE_1(regsp, COM_REG_MDR1, MDR1_MODE_UART_16X);
   1656  1.262.2.1      matt 		}
   1657  1.262.2.1      matt 	}
   1658       1.99   mycroft 
   1659      1.247   gdamore 	CSR_WRITE_1(regsp, COM_REG_IER, sc->sc_ier);
   1660       1.99   mycroft }
   1661       1.99   mycroft 
   1662       1.99   mycroft int
   1663      1.197    simonb comhwiflow(struct tty *tp, int block)
   1664       1.99   mycroft {
   1665      1.173   thorpej 	struct com_softc *sc = device_lookup(&com_cd, COMUNIT(tp->t_dev));
   1666       1.99   mycroft 	int s;
   1667       1.99   mycroft 
   1668      1.149   thorpej 	if (COM_ISALIVE(sc) == 0)
   1669      1.149   thorpej 		return (0);
   1670      1.149   thorpej 
   1671       1.99   mycroft 	if (sc->sc_mcr_rts == 0)
   1672       1.99   mycroft 		return (0);
   1673       1.99   mycroft 
   1674       1.99   mycroft 	s = splserial();
   1675      1.179  sommerfe 	COM_LOCK(sc);
   1676      1.232     perry 
   1677       1.99   mycroft 	if (block) {
   1678      1.101   mycroft 		if (!ISSET(sc->sc_rx_flags, RX_TTY_BLOCKED)) {
   1679      1.101   mycroft 			SET(sc->sc_rx_flags, RX_TTY_BLOCKED);
   1680      1.101   mycroft 			com_hwiflow(sc);
   1681      1.101   mycroft 		}
   1682       1.99   mycroft 	} else {
   1683      1.101   mycroft 		if (ISSET(sc->sc_rx_flags, RX_TTY_OVERFLOWED)) {
   1684      1.101   mycroft 			CLR(sc->sc_rx_flags, RX_TTY_OVERFLOWED);
   1685      1.101   mycroft 			com_schedrx(sc);
   1686      1.101   mycroft 		}
   1687      1.101   mycroft 		if (ISSET(sc->sc_rx_flags, RX_TTY_BLOCKED)) {
   1688      1.101   mycroft 			CLR(sc->sc_rx_flags, RX_TTY_BLOCKED);
   1689      1.101   mycroft 			com_hwiflow(sc);
   1690      1.101   mycroft 		}
   1691       1.99   mycroft 	}
   1692      1.179  sommerfe 
   1693      1.179  sommerfe 	COM_UNLOCK(sc);
   1694       1.21   mycroft 	splx(s);
   1695       1.99   mycroft 	return (1);
   1696       1.99   mycroft }
   1697      1.232     perry 
   1698       1.99   mycroft /*
   1699       1.99   mycroft  * (un)block input via hw flowcontrol
   1700       1.99   mycroft  */
   1701       1.99   mycroft void
   1702      1.197    simonb com_hwiflow(struct com_softc *sc)
   1703       1.99   mycroft {
   1704      1.247   gdamore 	struct com_regs *regsp= &sc->sc_regs;
   1705       1.99   mycroft 
   1706       1.99   mycroft 	if (sc->sc_mcr_rts == 0)
   1707       1.99   mycroft 		return;
   1708       1.99   mycroft 
   1709      1.101   mycroft 	if (ISSET(sc->sc_rx_flags, RX_ANY_BLOCK)) {
   1710       1.99   mycroft 		CLR(sc->sc_mcr, sc->sc_mcr_rts);
   1711       1.99   mycroft 		CLR(sc->sc_mcr_active, sc->sc_mcr_rts);
   1712       1.99   mycroft 	} else {
   1713       1.99   mycroft 		SET(sc->sc_mcr, sc->sc_mcr_rts);
   1714       1.99   mycroft 		SET(sc->sc_mcr_active, sc->sc_mcr_rts);
   1715       1.99   mycroft 	}
   1716      1.247   gdamore 	CSR_WRITE_1(regsp, COM_REG_MCR, sc->sc_mcr_active);
   1717        1.1       cgd }
   1718       1.21   mycroft 
   1719       1.99   mycroft 
   1720       1.12   deraadt void
   1721      1.197    simonb comstart(struct tty *tp)
   1722        1.1       cgd {
   1723      1.173   thorpej 	struct com_softc *sc = device_lookup(&com_cd, COMUNIT(tp->t_dev));
   1724      1.247   gdamore 	struct com_regs *regsp = &sc->sc_regs;
   1725       1.21   mycroft 	int s;
   1726       1.21   mycroft 
   1727      1.149   thorpej 	if (COM_ISALIVE(sc) == 0)
   1728      1.149   thorpej 		return;
   1729      1.149   thorpej 
   1730        1.1       cgd 	s = spltty();
   1731      1.178       eeh 	if (ISSET(tp->t_state, TS_BUSY | TS_TIMEOUT | TS_TTSTOP))
   1732       1.70   mycroft 		goto out;
   1733      1.178       eeh 	if (sc->sc_tx_stopped)
   1734      1.127   mycroft 		goto out;
   1735      1.178       eeh 
   1736       1.61   mycroft 	if (tp->t_outq.c_cc <= tp->t_lowat) {
   1737       1.62   mycroft 		if (ISSET(tp->t_state, TS_ASLEEP)) {
   1738       1.62   mycroft 			CLR(tp->t_state, TS_ASLEEP);
   1739       1.62   mycroft 			wakeup(&tp->t_outq);
   1740       1.61   mycroft 		}
   1741       1.99   mycroft 		selwakeup(&tp->t_wsel);
   1742      1.178       eeh 		if (tp->t_outq.c_cc == 0)
   1743      1.127   mycroft 			goto out;
   1744       1.61   mycroft 	}
   1745       1.99   mycroft 
   1746       1.99   mycroft 	/* Grab the first contiguous region of buffer space. */
   1747       1.99   mycroft 	{
   1748       1.99   mycroft 		u_char *tba;
   1749       1.99   mycroft 		int tbc;
   1750       1.99   mycroft 
   1751       1.99   mycroft 		tba = tp->t_outq.c_cf;
   1752       1.99   mycroft 		tbc = ndqb(&tp->t_outq, 0);
   1753       1.99   mycroft 
   1754       1.99   mycroft 		(void)splserial();
   1755      1.179  sommerfe 		COM_LOCK(sc);
   1756       1.99   mycroft 
   1757       1.99   mycroft 		sc->sc_tba = tba;
   1758       1.99   mycroft 		sc->sc_tbc = tbc;
   1759       1.99   mycroft 	}
   1760       1.99   mycroft 
   1761       1.62   mycroft 	SET(tp->t_state, TS_BUSY);
   1762       1.99   mycroft 	sc->sc_tx_busy = 1;
   1763       1.64  christos 
   1764       1.99   mycroft 	/* Enable transmit completion interrupts if necessary. */
   1765       1.70   mycroft 	if (!ISSET(sc->sc_ier, IER_ETXRDY)) {
   1766       1.70   mycroft 		SET(sc->sc_ier, IER_ETXRDY);
   1767      1.247   gdamore 		CSR_WRITE_1(regsp, COM_REG_IER, sc->sc_ier);
   1768       1.70   mycroft 	}
   1769       1.99   mycroft 
   1770       1.99   mycroft 	/* Output the first chunk of the contiguous buffer. */
   1771      1.195   thorpej 	if (!ISSET(sc->sc_hwflags, COM_HW_NO_TXPRELOAD)) {
   1772      1.201   thorpej 		u_int n;
   1773       1.99   mycroft 
   1774      1.127   mycroft 		n = sc->sc_tbc;
   1775      1.127   mycroft 		if (n > sc->sc_fifolen)
   1776      1.127   mycroft 			n = sc->sc_fifolen;
   1777      1.247   gdamore 		CSR_WRITE_MULTI(regsp, COM_REG_TXDATA, sc->sc_tba, n);
   1778       1.99   mycroft 		sc->sc_tbc -= n;
   1779       1.99   mycroft 		sc->sc_tba += n;
   1780       1.64  christos 	}
   1781      1.233       tls 
   1782      1.179  sommerfe 	COM_UNLOCK(sc);
   1783       1.99   mycroft out:
   1784        1.1       cgd 	splx(s);
   1785       1.99   mycroft 	return;
   1786        1.1       cgd }
   1787       1.21   mycroft 
   1788        1.1       cgd /*
   1789        1.1       cgd  * Stop output on a line.
   1790        1.1       cgd  */
   1791       1.85   mycroft void
   1792      1.256  christos comstop(struct tty *tp, int flag)
   1793        1.1       cgd {
   1794      1.173   thorpej 	struct com_softc *sc = device_lookup(&com_cd, COMUNIT(tp->t_dev));
   1795       1.21   mycroft 	int s;
   1796        1.1       cgd 
   1797       1.99   mycroft 	s = splserial();
   1798      1.179  sommerfe 	COM_LOCK(sc);
   1799       1.99   mycroft 	if (ISSET(tp->t_state, TS_BUSY)) {
   1800       1.99   mycroft 		/* Stop transmitting at the next chunk. */
   1801       1.99   mycroft 		sc->sc_tbc = 0;
   1802       1.99   mycroft 		sc->sc_heldtbc = 0;
   1803       1.62   mycroft 		if (!ISSET(tp->t_state, TS_TTSTOP))
   1804       1.62   mycroft 			SET(tp->t_state, TS_FLUSH);
   1805       1.99   mycroft 	}
   1806      1.232     perry 	COM_UNLOCK(sc);
   1807        1.1       cgd 	splx(s);
   1808        1.1       cgd }
   1809        1.1       cgd 
   1810       1.33   mycroft void
   1811      1.197    simonb comdiag(void *arg)
   1812       1.33   mycroft {
   1813       1.33   mycroft 	struct com_softc *sc = arg;
   1814       1.99   mycroft 	int overflows, floods;
   1815       1.33   mycroft 	int s;
   1816       1.33   mycroft 
   1817       1.99   mycroft 	s = splserial();
   1818      1.179  sommerfe 	COM_LOCK(sc);
   1819       1.33   mycroft 	overflows = sc->sc_overflows;
   1820       1.33   mycroft 	sc->sc_overflows = 0;
   1821       1.57   mycroft 	floods = sc->sc_floods;
   1822       1.57   mycroft 	sc->sc_floods = 0;
   1823       1.99   mycroft 	sc->sc_errors = 0;
   1824      1.179  sommerfe 	COM_UNLOCK(sc);
   1825       1.57   mycroft 	splx(s);
   1826       1.57   mycroft 
   1827      1.127   mycroft 	log(LOG_WARNING, "%s: %d silo overflow%s, %d ibuf flood%s\n",
   1828       1.57   mycroft 	    sc->sc_dev.dv_xname,
   1829       1.57   mycroft 	    overflows, overflows == 1 ? "" : "s",
   1830       1.99   mycroft 	    floods, floods == 1 ? "" : "s");
   1831       1.57   mycroft }
   1832       1.57   mycroft 
   1833       1.99   mycroft integrate void
   1834      1.197    simonb com_rxsoft(struct com_softc *sc, struct tty *tp)
   1835       1.99   mycroft {
   1836      1.198    simonb 	int (*rint)(int, struct tty *) = tp->t_linesw->l_rint;
   1837      1.127   mycroft 	u_char *get, *end;
   1838      1.127   mycroft 	u_int cc, scc;
   1839      1.127   mycroft 	u_char lsr;
   1840      1.127   mycroft 	int code;
   1841      1.127   mycroft 	int s;
   1842       1.57   mycroft 
   1843      1.127   mycroft 	end = sc->sc_ebuf;
   1844       1.99   mycroft 	get = sc->sc_rbget;
   1845      1.127   mycroft 	scc = cc = com_rbuf_size - sc->sc_rbavail;
   1846       1.99   mycroft 
   1847      1.127   mycroft 	if (cc == com_rbuf_size) {
   1848       1.99   mycroft 		sc->sc_floods++;
   1849       1.99   mycroft 		if (sc->sc_errors++ == 0)
   1850      1.170   thorpej 			callout_reset(&sc->sc_diag_callout, 60 * hz,
   1851      1.170   thorpej 			    comdiag, sc);
   1852       1.99   mycroft 	}
   1853       1.99   mycroft 
   1854      1.205      gson 	/* If not yet open, drop the entire buffer content here */
   1855      1.205      gson 	if (!ISSET(tp->t_state, TS_ISOPEN)) {
   1856      1.205      gson 		get += cc << 1;
   1857      1.205      gson 		if (get >= end)
   1858      1.205      gson 			get -= com_rbuf_size << 1;
   1859      1.205      gson 		cc = 0;
   1860      1.205      gson 	}
   1861      1.101   mycroft 	while (cc) {
   1862      1.128   mycroft 		code = get[0];
   1863      1.127   mycroft 		lsr = get[1];
   1864      1.128   mycroft 		if (ISSET(lsr, LSR_OE | LSR_BI | LSR_FE | LSR_PE)) {
   1865      1.128   mycroft 			if (ISSET(lsr, LSR_OE)) {
   1866      1.128   mycroft 				sc->sc_overflows++;
   1867      1.128   mycroft 				if (sc->sc_errors++ == 0)
   1868      1.170   thorpej 					callout_reset(&sc->sc_diag_callout,
   1869      1.170   thorpej 					    60 * hz, comdiag, sc);
   1870      1.128   mycroft 			}
   1871      1.127   mycroft 			if (ISSET(lsr, LSR_BI | LSR_FE))
   1872      1.127   mycroft 				SET(code, TTY_FE);
   1873      1.127   mycroft 			if (ISSET(lsr, LSR_PE))
   1874      1.127   mycroft 				SET(code, TTY_PE);
   1875      1.127   mycroft 		}
   1876      1.127   mycroft 		if ((*rint)(code, tp) == -1) {
   1877      1.101   mycroft 			/*
   1878      1.101   mycroft 			 * The line discipline's buffer is out of space.
   1879      1.101   mycroft 			 */
   1880      1.101   mycroft 			if (!ISSET(sc->sc_rx_flags, RX_TTY_BLOCKED)) {
   1881      1.101   mycroft 				/*
   1882      1.101   mycroft 				 * We're either not using flow control, or the
   1883      1.101   mycroft 				 * line discipline didn't tell us to block for
   1884      1.101   mycroft 				 * some reason.  Either way, we have no way to
   1885      1.101   mycroft 				 * know when there's more space available, so
   1886      1.101   mycroft 				 * just drop the rest of the data.
   1887      1.101   mycroft 				 */
   1888      1.127   mycroft 				get += cc << 1;
   1889      1.127   mycroft 				if (get >= end)
   1890      1.127   mycroft 					get -= com_rbuf_size << 1;
   1891      1.101   mycroft 				cc = 0;
   1892      1.101   mycroft 			} else {
   1893      1.101   mycroft 				/*
   1894      1.101   mycroft 				 * Don't schedule any more receive processing
   1895      1.101   mycroft 				 * until the line discipline tells us there's
   1896      1.101   mycroft 				 * space available (through comhwiflow()).
   1897      1.101   mycroft 				 * Leave the rest of the data in the input
   1898      1.101   mycroft 				 * buffer.
   1899      1.101   mycroft 				 */
   1900      1.101   mycroft 				SET(sc->sc_rx_flags, RX_TTY_OVERFLOWED);
   1901      1.101   mycroft 			}
   1902      1.101   mycroft 			break;
   1903      1.101   mycroft 		}
   1904      1.127   mycroft 		get += 2;
   1905      1.127   mycroft 		if (get >= end)
   1906      1.127   mycroft 			get = sc->sc_rbuf;
   1907      1.101   mycroft 		cc--;
   1908       1.99   mycroft 	}
   1909       1.99   mycroft 
   1910      1.101   mycroft 	if (cc != scc) {
   1911      1.101   mycroft 		sc->sc_rbget = get;
   1912      1.101   mycroft 		s = splserial();
   1913      1.179  sommerfe 		COM_LOCK(sc);
   1914      1.232     perry 
   1915      1.101   mycroft 		cc = sc->sc_rbavail += scc - cc;
   1916      1.101   mycroft 		/* Buffers should be ok again, release possible block. */
   1917      1.101   mycroft 		if (cc >= sc->sc_r_lowat) {
   1918      1.101   mycroft 			if (ISSET(sc->sc_rx_flags, RX_IBUF_OVERFLOWED)) {
   1919      1.101   mycroft 				CLR(sc->sc_rx_flags, RX_IBUF_OVERFLOWED);
   1920      1.101   mycroft 				SET(sc->sc_ier, IER_ERXRDY);
   1921      1.208       scw #ifdef COM_PXA2X0
   1922      1.209   thorpej 				if (sc->sc_type == COM_TYPE_PXA2x0)
   1923      1.208       scw 					SET(sc->sc_ier, IER_ERXTOUT);
   1924      1.208       scw #endif
   1925      1.247   gdamore 				CSR_WRITE_1(&sc->sc_regs, COM_REG_IER, sc->sc_ier);
   1926      1.101   mycroft 			}
   1927      1.101   mycroft 			if (ISSET(sc->sc_rx_flags, RX_IBUF_BLOCKED)) {
   1928      1.101   mycroft 				CLR(sc->sc_rx_flags, RX_IBUF_BLOCKED);
   1929      1.101   mycroft 				com_hwiflow(sc);
   1930      1.101   mycroft 			}
   1931      1.101   mycroft 		}
   1932      1.179  sommerfe 		COM_UNLOCK(sc);
   1933      1.101   mycroft 		splx(s);
   1934       1.57   mycroft 	}
   1935       1.99   mycroft }
   1936       1.99   mycroft 
   1937       1.99   mycroft integrate void
   1938      1.197    simonb com_txsoft(struct com_softc *sc, struct tty *tp)
   1939       1.99   mycroft {
   1940       1.33   mycroft 
   1941       1.99   mycroft 	CLR(tp->t_state, TS_BUSY);
   1942       1.99   mycroft 	if (ISSET(tp->t_state, TS_FLUSH))
   1943       1.99   mycroft 		CLR(tp->t_state, TS_FLUSH);
   1944       1.99   mycroft 	else
   1945       1.99   mycroft 		ndflush(&tp->t_outq, (int)(sc->sc_tba - tp->t_outq.c_cf));
   1946      1.181       eeh 	(*tp->t_linesw->l_start)(tp);
   1947       1.99   mycroft }
   1948       1.57   mycroft 
   1949       1.99   mycroft integrate void
   1950      1.197    simonb com_stsoft(struct com_softc *sc, struct tty *tp)
   1951       1.99   mycroft {
   1952       1.99   mycroft 	u_char msr, delta;
   1953       1.99   mycroft 	int s;
   1954       1.57   mycroft 
   1955       1.99   mycroft 	s = splserial();
   1956      1.179  sommerfe 	COM_LOCK(sc);
   1957       1.99   mycroft 	msr = sc->sc_msr;
   1958       1.99   mycroft 	delta = sc->sc_msr_delta;
   1959       1.99   mycroft 	sc->sc_msr_delta = 0;
   1960      1.232     perry 	COM_UNLOCK(sc);
   1961       1.99   mycroft 	splx(s);
   1962       1.57   mycroft 
   1963       1.99   mycroft 	if (ISSET(delta, sc->sc_msr_dcd)) {
   1964       1.99   mycroft 		/*
   1965       1.99   mycroft 		 * Inform the tty layer that carrier detect changed.
   1966       1.99   mycroft 		 */
   1967      1.181       eeh 		(void) (*tp->t_linesw->l_modem)(tp, ISSET(msr, MSR_DCD));
   1968       1.99   mycroft 	}
   1969       1.61   mycroft 
   1970       1.99   mycroft 	if (ISSET(delta, sc->sc_msr_cts)) {
   1971       1.99   mycroft 		/* Block or unblock output according to flow control. */
   1972       1.99   mycroft 		if (ISSET(msr, sc->sc_msr_cts)) {
   1973       1.99   mycroft 			sc->sc_tx_stopped = 0;
   1974      1.181       eeh 			(*tp->t_linesw->l_start)(tp);
   1975       1.99   mycroft 		} else {
   1976       1.99   mycroft 			sc->sc_tx_stopped = 1;
   1977       1.61   mycroft 		}
   1978       1.99   mycroft 	}
   1979       1.99   mycroft 
   1980       1.99   mycroft #ifdef COM_DEBUG
   1981      1.101   mycroft 	if (com_debug)
   1982      1.127   mycroft 		comstatus(sc, "com_stsoft");
   1983       1.99   mycroft #endif
   1984       1.99   mycroft }
   1985       1.99   mycroft 
   1986       1.99   mycroft void
   1987      1.197    simonb comsoft(void *arg)
   1988       1.99   mycroft {
   1989       1.99   mycroft 	struct com_softc *sc = arg;
   1990       1.99   mycroft 	struct tty *tp;
   1991       1.99   mycroft 
   1992      1.149   thorpej 	if (COM_ISALIVE(sc) == 0)
   1993      1.131      marc 		return;
   1994      1.131      marc 
   1995      1.261        ad 	tp = sc->sc_tty;
   1996       1.99   mycroft 
   1997      1.261        ad 	if (sc->sc_rx_ready) {
   1998      1.261        ad 		sc->sc_rx_ready = 0;
   1999      1.261        ad 		com_rxsoft(sc, tp);
   2000      1.261        ad 	}
   2001       1.57   mycroft 
   2002      1.261        ad 	if (sc->sc_st_check) {
   2003      1.261        ad 		sc->sc_st_check = 0;
   2004      1.261        ad 		com_stsoft(sc, tp);
   2005      1.261        ad 	}
   2006       1.57   mycroft 
   2007      1.261        ad 	if (sc->sc_tx_done) {
   2008      1.261        ad 		sc->sc_tx_done = 0;
   2009      1.261        ad 		com_txsoft(sc, tp);
   2010       1.57   mycroft 	}
   2011       1.21   mycroft }
   2012      1.140      ross 
   2013       1.21   mycroft int
   2014      1.197    simonb comintr(void *arg)
   2015       1.21   mycroft {
   2016       1.49       cgd 	struct com_softc *sc = arg;
   2017      1.247   gdamore 	struct com_regs *regsp = &sc->sc_regs;
   2018      1.247   gdamore 
   2019      1.127   mycroft 	u_char *put, *end;
   2020      1.127   mycroft 	u_int cc;
   2021      1.127   mycroft 	u_char lsr, iir;
   2022       1.55   mycroft 
   2023      1.149   thorpej 	if (COM_ISALIVE(sc) == 0)
   2024      1.131      marc 		return (0);
   2025      1.131      marc 
   2026      1.179  sommerfe 	COM_LOCK(sc);
   2027      1.247   gdamore 	iir = CSR_READ_1(regsp, COM_REG_IIR);
   2028      1.179  sommerfe 	if (ISSET(iir, IIR_NOPEND)) {
   2029      1.179  sommerfe 		COM_UNLOCK(sc);
   2030       1.55   mycroft 		return (0);
   2031      1.179  sommerfe 	}
   2032       1.21   mycroft 
   2033      1.127   mycroft 	end = sc->sc_ebuf;
   2034       1.99   mycroft 	put = sc->sc_rbput;
   2035       1.99   mycroft 	cc = sc->sc_rbavail;
   2036       1.99   mycroft 
   2037      1.189    briggs again:	do {
   2038      1.168  jonathan 		u_char	msr, delta;
   2039       1.21   mycroft 
   2040      1.247   gdamore 		lsr = CSR_READ_1(regsp, COM_REG_LSR);
   2041      1.103  drochner 		if (ISSET(lsr, LSR_BI)) {
   2042      1.186       uwe 			int cn_trapped = 0;
   2043      1.207      fvdl 
   2044      1.186       uwe 			cn_check_magic(sc->sc_tty->t_dev,
   2045      1.186       uwe 				       CNC_BREAK, com_cnm_state);
   2046      1.186       uwe 			if (cn_trapped)
   2047      1.103  drochner 				continue;
   2048      1.206    briggs #if defined(KGDB) && !defined(DDB)
   2049      1.103  drochner 			if (ISSET(sc->sc_hwflags, COM_HW_KGDB)) {
   2050      1.103  drochner 				kgdb_connect(1);
   2051      1.103  drochner 				continue;
   2052      1.103  drochner 			}
   2053      1.103  drochner #endif
   2054      1.102   thorpej 		}
   2055      1.102   thorpej 
   2056      1.101   mycroft 		if (ISSET(lsr, LSR_RCV_MASK) &&
   2057      1.101   mycroft 		    !ISSET(sc->sc_rx_flags, RX_IBUF_OVERFLOWED)) {
   2058      1.127   mycroft 			while (cc > 0) {
   2059      1.186       uwe 				int cn_trapped = 0;
   2060      1.247   gdamore 				put[0] = CSR_READ_1(regsp, COM_REG_RXDATA);
   2061      1.127   mycroft 				put[1] = lsr;
   2062      1.186       uwe 				cn_check_magic(sc->sc_tty->t_dev,
   2063      1.186       uwe 					       put[0], com_cnm_state);
   2064      1.229   mycroft 				if (cn_trapped)
   2065      1.229   mycroft 					goto next;
   2066      1.127   mycroft 				put += 2;
   2067      1.127   mycroft 				if (put >= end)
   2068      1.127   mycroft 					put = sc->sc_rbuf;
   2069      1.127   mycroft 				cc--;
   2070      1.229   mycroft 			next:
   2071      1.247   gdamore 				lsr = CSR_READ_1(regsp, COM_REG_LSR);
   2072      1.127   mycroft 				if (!ISSET(lsr, LSR_RCV_MASK))
   2073      1.127   mycroft 					break;
   2074       1.99   mycroft 			}
   2075      1.127   mycroft 
   2076       1.99   mycroft 			/*
   2077       1.99   mycroft 			 * Current string of incoming characters ended because
   2078      1.127   mycroft 			 * no more data was available or we ran out of space.
   2079      1.127   mycroft 			 * Schedule a receive event if any data was received.
   2080      1.127   mycroft 			 * If we're out of space, turn off receive interrupts.
   2081       1.99   mycroft 			 */
   2082       1.99   mycroft 			sc->sc_rbput = put;
   2083       1.99   mycroft 			sc->sc_rbavail = cc;
   2084      1.101   mycroft 			if (!ISSET(sc->sc_rx_flags, RX_TTY_OVERFLOWED))
   2085      1.101   mycroft 				sc->sc_rx_ready = 1;
   2086      1.127   mycroft 
   2087       1.99   mycroft 			/*
   2088       1.99   mycroft 			 * See if we are in danger of overflowing a buffer. If
   2089       1.99   mycroft 			 * so, use hardware flow control to ease the pressure.
   2090       1.99   mycroft 			 */
   2091      1.101   mycroft 			if (!ISSET(sc->sc_rx_flags, RX_IBUF_BLOCKED) &&
   2092       1.99   mycroft 			    cc < sc->sc_r_hiwat) {
   2093      1.101   mycroft 				SET(sc->sc_rx_flags, RX_IBUF_BLOCKED);
   2094      1.101   mycroft 				com_hwiflow(sc);
   2095       1.99   mycroft 			}
   2096      1.127   mycroft 
   2097       1.99   mycroft 			/*
   2098      1.101   mycroft 			 * If we're out of space, disable receive interrupts
   2099      1.101   mycroft 			 * until the queue has drained a bit.
   2100       1.99   mycroft 			 */
   2101       1.99   mycroft 			if (!cc) {
   2102      1.101   mycroft 				SET(sc->sc_rx_flags, RX_IBUF_OVERFLOWED);
   2103      1.208       scw #ifdef COM_PXA2X0
   2104      1.209   thorpej 				if (sc->sc_type == COM_TYPE_PXA2x0)
   2105      1.229   mycroft 					CLR(sc->sc_ier, IER_ERXRDY|IER_ERXTOUT);
   2106      1.229   mycroft 				else
   2107      1.208       scw #endif
   2108      1.229   mycroft 					CLR(sc->sc_ier, IER_ERXRDY);
   2109      1.247   gdamore 				CSR_WRITE_1(regsp, COM_REG_IER, sc->sc_ier);
   2110       1.99   mycroft 			}
   2111       1.88   mycroft 		} else {
   2112      1.228   mycroft 			if ((iir & (IIR_RXRDY|IIR_TXRDY)) == IIR_RXRDY) {
   2113      1.247   gdamore 				(void) CSR_READ_1(regsp, COM_REG_RXDATA);
   2114       1.88   mycroft 				continue;
   2115       1.88   mycroft 			}
   2116       1.88   mycroft 		}
   2117       1.55   mycroft 
   2118      1.247   gdamore 		msr = CSR_READ_1(regsp, COM_REG_MSR);
   2119       1.99   mycroft 		delta = msr ^ sc->sc_msr;
   2120       1.99   mycroft 		sc->sc_msr = msr;
   2121      1.244    kardel #ifdef __HAVE_TIMECOUNTER
   2122      1.244    kardel 		if ((sc->sc_pps_state.ppsparam.mode & PPS_CAPTUREBOTH) &&
   2123      1.244    kardel 		    (delta & MSR_DCD)) {
   2124      1.244    kardel 			pps_capture(&sc->sc_pps_state);
   2125      1.244    kardel 			pps_event(&sc->sc_pps_state,
   2126      1.244    kardel 			    (msr & MSR_DCD) ?
   2127      1.244    kardel 			    PPS_CAPTUREASSERT :
   2128      1.244    kardel 			    PPS_CAPTURECLEAR);
   2129      1.244    kardel 		}
   2130      1.244    kardel #else /* !__HAVE_TIMECOUNTER */
   2131      1.167  jonathan 		/*
   2132      1.167  jonathan 		 * Pulse-per-second (PSS) signals on edge of DCD?
   2133      1.167  jonathan 		 * Process these even if line discipline is ignoring DCD.
   2134      1.167  jonathan 		 */
   2135      1.168  jonathan 		if (delta & sc->sc_ppsmask) {
   2136      1.167  jonathan 			struct timeval tv;
   2137      1.168  jonathan 		    	if ((msr & sc->sc_ppsmask) == sc->sc_ppsassert) {
   2138      1.167  jonathan 				/* XXX nanotime() */
   2139      1.167  jonathan 				microtime(&tv);
   2140      1.232     perry 				TIMEVAL_TO_TIMESPEC(&tv,
   2141      1.167  jonathan 				    &sc->ppsinfo.assert_timestamp);
   2142      1.167  jonathan 				if (sc->ppsparam.mode & PPS_OFFSETASSERT) {
   2143      1.167  jonathan 					timespecadd(&sc->ppsinfo.assert_timestamp,
   2144      1.167  jonathan 					    &sc->ppsparam.assert_offset,
   2145      1.144  jonathan 						    &sc->ppsinfo.assert_timestamp);
   2146      1.167  jonathan 				}
   2147      1.144  jonathan 
   2148      1.144  jonathan #ifdef PPS_SYNC
   2149      1.224    simonb 				if (pps_kc_hardpps_source == sc &&
   2150      1.224    simonb 				    pps_kc_hardpps_mode & PPS_CAPTUREASSERT) {
   2151      1.167  jonathan 					hardpps(&tv, tv.tv_usec);
   2152      1.224    simonb 				}
   2153      1.144  jonathan #endif
   2154      1.167  jonathan 				sc->ppsinfo.assert_sequence++;
   2155      1.167  jonathan 				sc->ppsinfo.current_mode = sc->ppsparam.mode;
   2156      1.167  jonathan 
   2157      1.168  jonathan 			} else if ((msr & sc->sc_ppsmask) == sc->sc_ppsclear) {
   2158      1.167  jonathan 				/* XXX nanotime() */
   2159      1.167  jonathan 				microtime(&tv);
   2160      1.232     perry 				TIMEVAL_TO_TIMESPEC(&tv,
   2161      1.167  jonathan 				    &sc->ppsinfo.clear_timestamp);
   2162      1.167  jonathan 				if (sc->ppsparam.mode & PPS_OFFSETCLEAR) {
   2163      1.167  jonathan 					timespecadd(&sc->ppsinfo.clear_timestamp,
   2164      1.167  jonathan 					    &sc->ppsparam.clear_offset,
   2165      1.144  jonathan 					    &sc->ppsinfo.clear_timestamp);
   2166      1.167  jonathan 				}
   2167      1.144  jonathan 
   2168      1.144  jonathan #ifdef PPS_SYNC
   2169      1.224    simonb 				if (pps_kc_hardpps_source == sc &&
   2170      1.224    simonb 				    pps_kc_hardpps_mode & PPS_CAPTURECLEAR) {
   2171      1.167  jonathan 					hardpps(&tv, tv.tv_usec);
   2172      1.224    simonb 				}
   2173      1.144  jonathan #endif
   2174      1.167  jonathan 				sc->ppsinfo.clear_sequence++;
   2175      1.167  jonathan 				sc->ppsinfo.current_mode = sc->ppsparam.mode;
   2176      1.144  jonathan 			}
   2177      1.167  jonathan 		}
   2178      1.244    kardel #endif /* !__HAVE_TIMECOUNTER */
   2179      1.168  jonathan 
   2180      1.167  jonathan 		/*
   2181      1.167  jonathan 		 * Process normal status changes
   2182      1.167  jonathan 		 */
   2183      1.167  jonathan 		if (ISSET(delta, sc->sc_msr_mask)) {
   2184      1.167  jonathan 			SET(sc->sc_msr_delta, delta);
   2185       1.99   mycroft 
   2186       1.99   mycroft 			/*
   2187       1.99   mycroft 			 * Stop output immediately if we lose the output
   2188       1.99   mycroft 			 * flow control signal or carrier detect.
   2189       1.99   mycroft 			 */
   2190       1.99   mycroft 			if (ISSET(~msr, sc->sc_msr_mask)) {
   2191       1.99   mycroft 				sc->sc_tbc = 0;
   2192       1.99   mycroft 				sc->sc_heldtbc = 0;
   2193       1.69   mycroft #ifdef COM_DEBUG
   2194      1.101   mycroft 				if (com_debug)
   2195      1.101   mycroft 					comstatus(sc, "comintr  ");
   2196       1.69   mycroft #endif
   2197       1.99   mycroft 			}
   2198       1.55   mycroft 
   2199       1.99   mycroft 			sc->sc_st_check = 1;
   2200       1.55   mycroft 		}
   2201      1.225     enami 	} while (!ISSET((iir =
   2202      1.247   gdamore 	    CSR_READ_1(regsp, COM_REG_IIR)), IIR_NOPEND) &&
   2203      1.225     enami 	    /*
   2204      1.225     enami 	     * Since some device (e.g., ST16C1550) doesn't clear IIR_TXRDY
   2205      1.225     enami 	     * by IIR read, so we can't do this way: `process all interrupts,
   2206      1.225     enami 	     * then do TX if possble'.
   2207      1.225     enami 	     */
   2208      1.225     enami 	    (iir & IIR_IMASK) != IIR_TXRDY);
   2209       1.55   mycroft 
   2210       1.99   mycroft 	/*
   2211      1.225     enami 	 * Read LSR again, since there may be an interrupt between
   2212      1.225     enami 	 * the last LSR read and IIR read above.
   2213      1.225     enami 	 */
   2214      1.247   gdamore 	lsr = CSR_READ_1(regsp, COM_REG_LSR);
   2215      1.225     enami 
   2216      1.225     enami 	/*
   2217      1.225     enami 	 * See if data can be transmitted as well.
   2218      1.225     enami 	 * Schedule tx done event if no data left
   2219       1.99   mycroft 	 * and tty was marked busy.
   2220       1.99   mycroft 	 */
   2221       1.99   mycroft 	if (ISSET(lsr, LSR_TXRDY)) {
   2222       1.99   mycroft 		/*
   2223       1.99   mycroft 		 * If we've delayed a parameter change, do it now, and restart
   2224       1.99   mycroft 		 * output.
   2225       1.99   mycroft 		 */
   2226       1.99   mycroft 		if (sc->sc_heldchange) {
   2227       1.99   mycroft 			com_loadchannelregs(sc);
   2228       1.99   mycroft 			sc->sc_heldchange = 0;
   2229       1.99   mycroft 			sc->sc_tbc = sc->sc_heldtbc;
   2230       1.99   mycroft 			sc->sc_heldtbc = 0;
   2231       1.99   mycroft 		}
   2232      1.127   mycroft 
   2233       1.99   mycroft 		/* Output the next chunk of the contiguous buffer, if any. */
   2234       1.99   mycroft 		if (sc->sc_tbc > 0) {
   2235      1.201   thorpej 			u_int n;
   2236       1.99   mycroft 
   2237      1.127   mycroft 			n = sc->sc_tbc;
   2238      1.127   mycroft 			if (n > sc->sc_fifolen)
   2239      1.127   mycroft 				n = sc->sc_fifolen;
   2240      1.247   gdamore 			CSR_WRITE_MULTI(regsp, COM_REG_TXDATA, sc->sc_tba, n);
   2241       1.99   mycroft 			sc->sc_tbc -= n;
   2242       1.99   mycroft 			sc->sc_tba += n;
   2243      1.127   mycroft 		} else {
   2244      1.127   mycroft 			/* Disable transmit completion interrupts if necessary. */
   2245      1.127   mycroft 			if (ISSET(sc->sc_ier, IER_ETXRDY)) {
   2246      1.127   mycroft 				CLR(sc->sc_ier, IER_ETXRDY);
   2247      1.247   gdamore 				CSR_WRITE_1(regsp, COM_REG_IER, sc->sc_ier);
   2248      1.127   mycroft 			}
   2249      1.127   mycroft 			if (sc->sc_tx_busy) {
   2250      1.127   mycroft 				sc->sc_tx_busy = 0;
   2251      1.127   mycroft 				sc->sc_tx_done = 1;
   2252      1.127   mycroft 			}
   2253       1.62   mycroft 		}
   2254       1.99   mycroft 	}
   2255      1.189    briggs 
   2256      1.247   gdamore 	if (!ISSET((iir = CSR_READ_1(regsp, COM_REG_IIR)), IIR_NOPEND))
   2257      1.189    briggs 		goto again;
   2258      1.189    briggs 
   2259      1.179  sommerfe 	COM_UNLOCK(sc);
   2260       1.62   mycroft 
   2261       1.99   mycroft 	/* Wake up the poller. */
   2262       1.99   mycroft 	softintr_schedule(sc->sc_si);
   2263      1.115  explorer 
   2264      1.115  explorer #if NRND > 0 && defined(RND_COM)
   2265      1.115  explorer 	rnd_add_uint32(&sc->rnd_source, iir | lsr);
   2266      1.115  explorer #endif
   2267      1.115  explorer 
   2268       1.88   mycroft 	return (1);
   2269        1.1       cgd }
   2270        1.1       cgd 
   2271        1.1       cgd /*
   2272      1.102   thorpej  * The following functions are polled getc and putc routines, shared
   2273      1.102   thorpej  * by the console and kgdb glue.
   2274      1.232     perry  *
   2275      1.186       uwe  * The read-ahead code is so that you can detect pending in-band
   2276      1.186       uwe  * cn_magic in polled mode while doing output rather than having to
   2277      1.186       uwe  * wait until the kernel decides it needs input.
   2278      1.102   thorpej  */
   2279      1.102   thorpej 
   2280      1.186       uwe #define MAX_READAHEAD	20
   2281      1.186       uwe static int com_readahead[MAX_READAHEAD];
   2282      1.186       uwe static int com_readaheadcount = 0;
   2283      1.174     jeffs 
   2284      1.102   thorpej int
   2285      1.247   gdamore com_common_getc(dev_t dev, struct com_regs *regsp)
   2286      1.102   thorpej {
   2287      1.102   thorpej 	int s = splserial();
   2288      1.102   thorpej 	u_char stat, c;
   2289      1.102   thorpej 
   2290      1.174     jeffs 	/* got a character from reading things earlier */
   2291      1.186       uwe 	if (com_readaheadcount > 0) {
   2292      1.174     jeffs 		int i;
   2293      1.174     jeffs 
   2294      1.186       uwe 		c = com_readahead[0];
   2295      1.186       uwe 		for (i = 1; i < com_readaheadcount; i++) {
   2296      1.186       uwe 			com_readahead[i-1] = com_readahead[i];
   2297      1.174     jeffs 		}
   2298      1.186       uwe 		com_readaheadcount--;
   2299      1.174     jeffs 		splx(s);
   2300      1.174     jeffs 		return (c);
   2301      1.174     jeffs 	}
   2302      1.174     jeffs 
   2303      1.135   thorpej 	/* block until a character becomes available */
   2304      1.247   gdamore 	while (!ISSET(stat = CSR_READ_1(regsp, COM_REG_LSR), LSR_RXRDY))
   2305      1.102   thorpej 		;
   2306      1.135   thorpej 
   2307      1.247   gdamore 	c = CSR_READ_1(regsp, COM_REG_RXDATA);
   2308      1.247   gdamore 	stat = CSR_READ_1(regsp, COM_REG_IIR);
   2309      1.186       uwe 	{
   2310      1.186       uwe 		int cn_trapped = 0; /* unused */
   2311      1.186       uwe #ifdef DDB
   2312      1.174     jeffs 		extern int db_active;
   2313      1.186       uwe 		if (!db_active)
   2314      1.186       uwe #endif
   2315      1.186       uwe 			cn_check_magic(dev, c, com_cnm_state);
   2316      1.174     jeffs 	}
   2317      1.102   thorpej 	splx(s);
   2318      1.102   thorpej 	return (c);
   2319      1.102   thorpej }
   2320      1.102   thorpej 
   2321      1.102   thorpej void
   2322      1.247   gdamore com_common_putc(dev_t dev, struct com_regs *regsp, int c)
   2323      1.102   thorpej {
   2324      1.102   thorpej 	int s = splserial();
   2325      1.204    simonb 	int cin, stat, timo;
   2326      1.174     jeffs 
   2327      1.232     perry 	if (com_readaheadcount < MAX_READAHEAD
   2328      1.247   gdamore 	     && ISSET(stat = CSR_READ_1(regsp, COM_REG_LSR), LSR_RXRDY)) {
   2329      1.186       uwe 		int cn_trapped = 0;
   2330      1.247   gdamore 		cin = CSR_READ_1(regsp, COM_REG_RXDATA);
   2331      1.247   gdamore 		stat = CSR_READ_1(regsp, COM_REG_IIR);
   2332      1.186       uwe 		cn_check_magic(dev, cin, com_cnm_state);
   2333      1.186       uwe 		com_readahead[com_readaheadcount++] = cin;
   2334      1.174     jeffs 	}
   2335      1.102   thorpej 
   2336      1.102   thorpej 	/* wait for any pending transmission to finish */
   2337      1.161      ross 	timo = 150000;
   2338      1.247   gdamore 	while (!ISSET(CSR_READ_1(regsp, COM_REG_LSR), LSR_TXRDY) && --timo)
   2339      1.161      ross 		continue;
   2340      1.135   thorpej 
   2341      1.247   gdamore 	CSR_WRITE_1(regsp, COM_REG_TXDATA, c);
   2342      1.247   gdamore 	COM_BARRIER(regsp, BR | BW);
   2343      1.160   thorpej 
   2344      1.157   mycroft 	splx(s);
   2345      1.102   thorpej }
   2346      1.102   thorpej 
   2347      1.102   thorpej /*
   2348      1.165  drochner  * Initialize UART for use as console or KGDB line.
   2349       1.99   mycroft  */
   2350      1.106  drochner int
   2351      1.247   gdamore cominit(struct com_regs *regsp, int rate, int frequency, int type,
   2352      1.247   gdamore     tcflag_t cflag)
   2353        1.1       cgd {
   2354      1.106  drochner 
   2355      1.247   gdamore 	if (bus_space_map(regsp->cr_iot, regsp->cr_iobase, regsp->cr_nports, 0,
   2356      1.247   gdamore 		&regsp->cr_ioh))
   2357      1.110     enami 		return (ENOMEM); /* ??? */
   2358        1.1       cgd 
   2359  1.262.2.1      matt 	if (type == COM_TYPE_OMAP) {
   2360  1.262.2.1      matt 		/* disable before changing settings */
   2361  1.262.2.1      matt 		CSR_WRITE_1(regsp, COM_REG_MDR1, MDR1_MODE_DISABLE);
   2362  1.262.2.1      matt 	}
   2363  1.262.2.1      matt 
   2364      1.210   thorpej 	rate = comspeed(rate, frequency, type);
   2365      1.247   gdamore 	if (type != COM_TYPE_AU1x00) {
   2366      1.247   gdamore 		/* no EFR on alchemy */
   2367      1.247   gdamore 		CSR_WRITE_1(regsp, COM_REG_LCR, LCR_EERS);
   2368      1.247   gdamore 		CSR_WRITE_1(regsp, COM_REG_EFR, 0);
   2369      1.247   gdamore 		CSR_WRITE_1(regsp, COM_REG_LCR, LCR_DLAB);
   2370      1.247   gdamore 		CSR_WRITE_1(regsp, COM_REG_DLBL, rate & 0xff);
   2371      1.247   gdamore 		CSR_WRITE_1(regsp, COM_REG_DLBH, rate >> 8);
   2372      1.247   gdamore 	} else {
   2373      1.247   gdamore 		CSR_WRITE_1(regsp, COM_REG_DLBL, rate);
   2374      1.247   gdamore 	}
   2375      1.247   gdamore 	CSR_WRITE_1(regsp, COM_REG_LCR, cflag2lcr(cflag));
   2376      1.247   gdamore 	CSR_WRITE_1(regsp, COM_REG_MCR, MCR_DTR | MCR_RTS);
   2377      1.247   gdamore 	CSR_WRITE_1(regsp, COM_REG_FIFO,
   2378       1.87   mycroft 	    FIFO_ENABLE | FIFO_RCV_RST | FIFO_XMT_RST | FIFO_TRIGGER_1);
   2379  1.262.2.1      matt 
   2380  1.262.2.1      matt 	if (type == COM_TYPE_OMAP) {
   2381  1.262.2.1      matt 		/* setup the fifos.  the FCR value is not used as long
   2382  1.262.2.1      matt 		   as SCR[6] and SCR[7] are 0, which they are at reset
   2383  1.262.2.1      matt 		   and we never touch the SCR register */
   2384  1.262.2.1      matt 		uint8_t rx_fifo_trig = 40;
   2385  1.262.2.1      matt 		uint8_t tx_fifo_trig = 60;
   2386  1.262.2.1      matt 		uint8_t rx_start = 8;
   2387  1.262.2.1      matt 		uint8_t rx_halt = 60;
   2388  1.262.2.1      matt 		uint8_t tlr_value = ((rx_fifo_trig>>2) << 4) | (tx_fifo_trig>>2);
   2389  1.262.2.1      matt 		uint8_t tcr_value = ((rx_start>>2) << 4) | (rx_halt>>2);
   2390  1.262.2.1      matt 
   2391  1.262.2.1      matt 		/* enable access to TCR & TLR */
   2392  1.262.2.1      matt 		CSR_WRITE_1(regsp, COM_REG_MCR, MCR_DTR | MCR_RTS | MCR_TCR_TLR);
   2393  1.262.2.1      matt 
   2394  1.262.2.1      matt 		/* write tcr and tlr values */
   2395  1.262.2.1      matt 		CSR_WRITE_1(regsp, COM_REG_TLR, tlr_value);
   2396  1.262.2.1      matt 		CSR_WRITE_1(regsp, COM_REG_TCR, tcr_value);
   2397  1.262.2.1      matt 
   2398  1.262.2.1      matt 		/* disable access to TCR & TLR */
   2399  1.262.2.1      matt 		CSR_WRITE_1(regsp, COM_REG_MCR, MCR_DTR | MCR_RTS);
   2400  1.262.2.1      matt 
   2401  1.262.2.1      matt 		/* enable again, but mode is based on speed */
   2402  1.262.2.1      matt 		if (rate > 230400) {
   2403  1.262.2.1      matt 			CSR_WRITE_1(regsp, COM_REG_MDR1, MDR1_MODE_UART_13X);
   2404  1.262.2.1      matt 		} else {
   2405  1.262.2.1      matt 			CSR_WRITE_1(regsp, COM_REG_MDR1, MDR1_MODE_UART_16X);
   2406  1.262.2.1      matt 		}
   2407  1.262.2.1      matt 	}
   2408  1.262.2.1      matt 
   2409      1.212       bsh #ifdef COM_PXA2X0
   2410      1.223    simonb 	if (type == COM_TYPE_PXA2x0)
   2411      1.247   gdamore 		CSR_WRITE_1(regsp, COM_REG_IER, IER_EUART);
   2412      1.221    simonb 	else
   2413      1.212       bsh #endif
   2414      1.247   gdamore 		CSR_WRITE_1(regsp, COM_REG_IER, 0);
   2415      1.106  drochner 
   2416      1.110     enami 	return (0);
   2417       1.99   mycroft }
   2418       1.99   mycroft 
   2419       1.99   mycroft /*
   2420      1.106  drochner  * Following are all routines needed for COM to act as console
   2421       1.99   mycroft  */
   2422      1.177       eeh struct consdev comcons = {
   2423      1.203      matt 	NULL, NULL, comcngetc, comcnputc, comcnpollc, NULL, NULL, NULL,
   2424      1.177       eeh 	NODEV, CN_NORMAL
   2425      1.177       eeh };
   2426      1.177       eeh 
   2427      1.106  drochner 
   2428      1.106  drochner int
   2429      1.247   gdamore comcnattach1(struct com_regs *regsp, int rate, int frequency, int type,
   2430      1.247   gdamore     tcflag_t cflag)
   2431       1.99   mycroft {
   2432      1.106  drochner 	int res;
   2433      1.106  drochner 
   2434      1.247   gdamore 	comconsregs = *regsp;
   2435      1.247   gdamore 
   2436      1.247   gdamore 	res = cominit(&comconsregs, rate, frequency, type, cflag);
   2437      1.110     enami 	if (res)
   2438      1.110     enami 		return (res);
   2439      1.106  drochner 
   2440      1.106  drochner 	cn_tab = &comcons;
   2441      1.186       uwe 	cn_init_magic(&com_cnm_state);
   2442      1.186       uwe 	cn_set_magic("\047\001"); /* default magic is BREAK */
   2443      1.106  drochner 
   2444      1.106  drochner 	comconsrate = rate;
   2445      1.106  drochner 	comconscflag = cflag;
   2446       1.99   mycroft 
   2447      1.110     enami 	return (0);
   2448        1.1       cgd }
   2449        1.1       cgd 
   2450       1.80  christos int
   2451      1.247   gdamore comcnattach(bus_space_tag_t iot, bus_addr_t iobase, int rate, int frequency,
   2452      1.247   gdamore     int type, tcflag_t cflag)
   2453      1.247   gdamore {
   2454      1.247   gdamore 	struct com_regs	regs;
   2455      1.247   gdamore 
   2456      1.251       mrg 	memset(&regs, 0, sizeof regs);
   2457      1.247   gdamore 	regs.cr_iot = iot;
   2458      1.247   gdamore 	regs.cr_iobase = iobase;
   2459      1.247   gdamore 	regs.cr_nports = COM_NPORTS;
   2460      1.247   gdamore #ifdef	COM_REGMAP
   2461      1.247   gdamore 	memcpy(regs.cr_map, com_std_map, sizeof (regs.cr_map));
   2462      1.247   gdamore #endif
   2463      1.247   gdamore 
   2464      1.247   gdamore 	return comcnattach1(&regs, rate, frequency, type, cflag);
   2465      1.247   gdamore }
   2466      1.247   gdamore 
   2467      1.247   gdamore int
   2468      1.197    simonb comcngetc(dev_t dev)
   2469        1.1       cgd {
   2470      1.197    simonb 
   2471      1.247   gdamore 	return (com_common_getc(dev, &comconsregs));
   2472        1.1       cgd }
   2473        1.1       cgd 
   2474        1.1       cgd /*
   2475        1.1       cgd  * Console kernel output character routine.
   2476        1.1       cgd  */
   2477       1.48   mycroft void
   2478      1.197    simonb comcnputc(dev_t dev, int c)
   2479        1.1       cgd {
   2480      1.197    simonb 
   2481      1.247   gdamore 	com_common_putc(dev, &comconsregs, c);
   2482       1.37   mycroft }
   2483       1.37   mycroft 
   2484       1.37   mycroft void
   2485      1.256  christos comcnpollc(dev_t dev, int on)
   2486       1.37   mycroft {
   2487       1.37   mycroft 
   2488      1.106  drochner }
   2489      1.106  drochner 
   2490      1.106  drochner #ifdef KGDB
   2491      1.106  drochner int
   2492      1.247   gdamore com_kgdb_attach1(struct com_regs *regsp, int rate, int frequency, int type,
   2493      1.247   gdamore     tcflag_t cflag)
   2494      1.106  drochner {
   2495      1.106  drochner 	int res;
   2496      1.107  drochner 
   2497      1.247   gdamore 	if (regsp->cr_iot == comconsregs.cr_iot &&
   2498      1.247   gdamore 	    regsp->cr_iobase == comconsregs.cr_iobase) {
   2499      1.206    briggs #if !defined(DDB)
   2500      1.110     enami 		return (EBUSY); /* cannot share with console */
   2501      1.206    briggs #else
   2502      1.247   gdamore 		comkgdbregs = *regsp;
   2503      1.247   gdamore 		comkgdbregs.cr_ioh = comconsregs.cr_ioh;
   2504      1.206    briggs #endif
   2505      1.206    briggs 	} else {
   2506      1.247   gdamore 		comkgdbregs = *regsp;
   2507      1.247   gdamore 		res = cominit(&comkgdbregs, rate, frequency, type, cflag);
   2508      1.206    briggs 		if (res)
   2509      1.206    briggs 			return (res);
   2510      1.190      fvdl 
   2511      1.206    briggs 		/*
   2512      1.206    briggs 		 * XXXfvdl this shouldn't be needed, but the cn_magic goo
   2513      1.206    briggs 		 * expects this to be initialized
   2514      1.206    briggs 		 */
   2515      1.206    briggs 		cn_init_magic(&com_cnm_state);
   2516      1.206    briggs 		cn_set_magic("\047\001");
   2517      1.206    briggs 	}
   2518      1.106  drochner 
   2519      1.106  drochner 	kgdb_attach(com_kgdb_getc, com_kgdb_putc, NULL);
   2520      1.106  drochner 	kgdb_dev = 123; /* unneeded, only to satisfy some tests */
   2521      1.106  drochner 
   2522      1.247   gdamore 	return (0);
   2523      1.247   gdamore }
   2524      1.247   gdamore 
   2525      1.247   gdamore int
   2526      1.247   gdamore com_kgdb_attach(bus_space_tag_t iot, bus_addr_t iobase, int rate,
   2527      1.247   gdamore     int frequency, int type, tcflag_t cflag)
   2528      1.247   gdamore {
   2529      1.247   gdamore 	struct com_regs regs;
   2530      1.247   gdamore 
   2531      1.247   gdamore 	regs.cr_iot = iot;
   2532      1.247   gdamore 	regs.cr_nports = COM_NPORTS;
   2533      1.247   gdamore 	regs.cr_iobase = iobase;
   2534      1.247   gdamore #ifdef COM_REGMAP
   2535      1.247   gdamore 	memcpy(regs.cr_map, com_std_map, sizeof (regs.cr_map));
   2536      1.247   gdamore #endif
   2537      1.106  drochner 
   2538      1.247   gdamore 	return com_kgdb_attach1(&regs, rate, frequency, type, cflag);
   2539      1.106  drochner }
   2540      1.106  drochner 
   2541      1.106  drochner /* ARGSUSED */
   2542      1.106  drochner int
   2543      1.256  christos com_kgdb_getc(void *arg)
   2544      1.106  drochner {
   2545      1.197    simonb 
   2546      1.247   gdamore 	return (com_common_getc(NODEV, &comkgdbregs));
   2547      1.106  drochner }
   2548      1.106  drochner 
   2549      1.106  drochner /* ARGSUSED */
   2550      1.106  drochner void
   2551      1.256  christos com_kgdb_putc(void *arg, int c)
   2552      1.106  drochner {
   2553      1.197    simonb 
   2554      1.247   gdamore 	com_common_putc(NODEV, &comkgdbregs, c);
   2555      1.106  drochner }
   2556      1.106  drochner #endif /* KGDB */
   2557      1.106  drochner 
   2558      1.106  drochner /* helper function to identify the com ports used by
   2559      1.106  drochner  console or KGDB (and not yet autoconf attached) */
   2560      1.106  drochner int
   2561      1.197    simonb com_is_console(bus_space_tag_t iot, bus_addr_t iobase, bus_space_handle_t *ioh)
   2562      1.106  drochner {
   2563      1.106  drochner 	bus_space_handle_t help;
   2564      1.106  drochner 
   2565      1.110     enami 	if (!comconsattached &&
   2566      1.247   gdamore 	    iot == comconsregs.cr_iot && iobase == comconsregs.cr_iobase)
   2567      1.247   gdamore 		help = comconsregs.cr_ioh;
   2568      1.106  drochner #ifdef KGDB
   2569      1.110     enami 	else if (!com_kgdb_attached &&
   2570      1.247   gdamore 	    iot == comkgdbregs.cr_iot && iobase == comkgdbregs.cr_iobase)
   2571      1.247   gdamore 		help = comkgdbregs.cr_ioh;
   2572      1.106  drochner #endif
   2573      1.106  drochner 	else
   2574      1.110     enami 		return (0);
   2575      1.106  drochner 
   2576      1.110     enami 	if (ioh)
   2577      1.110     enami 		*ioh = help;
   2578      1.110     enami 	return (1);
   2579        1.2       cgd }
   2580      1.245     perry 
   2581      1.247   gdamore /*
   2582      1.247   gdamore  * this routine exists to serve as a shutdown hook for systems that
   2583      1.247   gdamore  * have firmware which doesn't interact properly with a com device in
   2584      1.247   gdamore  * FIFO mode.
   2585      1.247   gdamore  */
   2586      1.247   gdamore void
   2587      1.247   gdamore com_cleanup(void *arg)
   2588      1.247   gdamore {
   2589      1.247   gdamore 	struct com_softc *sc = arg;
   2590      1.247   gdamore 
   2591      1.247   gdamore 	if (ISSET(sc->sc_hwflags, COM_HW_FIFO))
   2592      1.247   gdamore 		CSR_WRITE_1(&sc->sc_regs, COM_REG_FIFO, 0);
   2593      1.247   gdamore }
   2594      1.247   gdamore 
   2595      1.245     perry void
   2596      1.245     perry com_power(int why, void *arg)
   2597      1.245     perry {
   2598      1.245     perry 	struct com_softc *sc = arg;
   2599      1.245     perry 	int s;
   2600      1.245     perry 
   2601      1.245     perry 	s = splserial();
   2602      1.245     perry 	switch (why) {
   2603      1.245     perry 	case PWR_SUSPEND:
   2604      1.245     perry 	case PWR_STANDBY:
   2605      1.245     perry 		/* XXX should we do something to stop the device? */
   2606      1.245     perry 		break;
   2607      1.245     perry 	case PWR_RESUME:
   2608      1.245     perry 		com_loadchannelregs(sc);
   2609      1.245     perry 		break;
   2610      1.245     perry 	case PWR_SOFTSUSPEND:
   2611      1.245     perry 	case PWR_SOFTSTANDBY:
   2612      1.245     perry 	case PWR_SOFTRESUME:
   2613      1.245     perry 		break;
   2614      1.245     perry 	}
   2615      1.245     perry 	splx(s);
   2616      1.245     perry }
   2617