com.c revision 1.332 1 1.332 skrll /* $NetBSD: com.c,v 1.332 2015/03/07 22:13:16 skrll Exp $ */
2 1.38 cgd
3 1.1 cgd /*-
4 1.269 ad * Copyright (c) 1998, 1999, 2004, 2008 The NetBSD Foundation, Inc.
5 1.146 mycroft * All rights reserved.
6 1.99 mycroft *
7 1.146 mycroft * This code is derived from software contributed to The NetBSD Foundation
8 1.146 mycroft * by Charles M. Hannum.
9 1.99 mycroft *
10 1.99 mycroft * Redistribution and use in source and binary forms, with or without
11 1.99 mycroft * modification, are permitted provided that the following conditions
12 1.99 mycroft * are met:
13 1.99 mycroft * 1. Redistributions of source code must retain the above copyright
14 1.99 mycroft * notice, this list of conditions and the following disclaimer.
15 1.99 mycroft * 2. Redistributions in binary form must reproduce the above copyright
16 1.99 mycroft * notice, this list of conditions and the following disclaimer in the
17 1.99 mycroft * documentation and/or other materials provided with the distribution.
18 1.99 mycroft *
19 1.146 mycroft * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
20 1.146 mycroft * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
21 1.146 mycroft * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
22 1.146 mycroft * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
23 1.146 mycroft * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
24 1.146 mycroft * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
25 1.146 mycroft * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
26 1.146 mycroft * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
27 1.146 mycroft * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
28 1.146 mycroft * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
29 1.146 mycroft * POSSIBILITY OF SUCH DAMAGE.
30 1.99 mycroft */
31 1.99 mycroft
32 1.99 mycroft /*
33 1.1 cgd * Copyright (c) 1991 The Regents of the University of California.
34 1.1 cgd * All rights reserved.
35 1.1 cgd *
36 1.1 cgd * Redistribution and use in source and binary forms, with or without
37 1.1 cgd * modification, are permitted provided that the following conditions
38 1.1 cgd * are met:
39 1.1 cgd * 1. Redistributions of source code must retain the above copyright
40 1.1 cgd * notice, this list of conditions and the following disclaimer.
41 1.1 cgd * 2. Redistributions in binary form must reproduce the above copyright
42 1.1 cgd * notice, this list of conditions and the following disclaimer in the
43 1.1 cgd * documentation and/or other materials provided with the distribution.
44 1.217 agc * 3. Neither the name of the University nor the names of its contributors
45 1.1 cgd * may be used to endorse or promote products derived from this software
46 1.1 cgd * without specific prior written permission.
47 1.1 cgd *
48 1.1 cgd * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND
49 1.1 cgd * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
50 1.1 cgd * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
51 1.1 cgd * ARE DISCLAIMED. IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE
52 1.1 cgd * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
53 1.1 cgd * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
54 1.1 cgd * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
55 1.1 cgd * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
56 1.1 cgd * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
57 1.1 cgd * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
58 1.1 cgd * SUCH DAMAGE.
59 1.1 cgd *
60 1.38 cgd * @(#)com.c 7.5 (Berkeley) 5/16/91
61 1.1 cgd */
62 1.1 cgd
63 1.1 cgd /*
64 1.99 mycroft * COM driver, uses National Semiconductor NS16450/NS16550AF UART
65 1.116 fvdl * Supports automatic hardware flow control on StarTech ST16C650A UART
66 1.1 cgd */
67 1.191 lukem
68 1.191 lukem #include <sys/cdefs.h>
69 1.332 skrll __KERNEL_RCSID(0, "$NetBSD: com.c,v 1.332 2015/03/07 22:13:16 skrll Exp $");
70 1.145 jonathan
71 1.185 lukem #include "opt_com.h"
72 1.145 jonathan #include "opt_ddb.h"
73 1.185 lukem #include "opt_kgdb.h"
74 1.213 martin #include "opt_lockdebug.h"
75 1.213 martin #include "opt_multiprocessor.h"
76 1.224 simonb #include "opt_ntp.h"
77 1.115 explorer
78 1.115 explorer #include "rnd.h"
79 1.115 explorer
80 1.227 thorpej /* The COM16650 option was renamed to COM_16650. */
81 1.227 thorpej #ifdef COM16650
82 1.227 thorpej #error Obsolete COM16650 option; use COM_16650 instead.
83 1.227 thorpej #endif
84 1.227 thorpej
85 1.186 uwe /*
86 1.186 uwe * Override cnmagic(9) macro before including <sys/systm.h>.
87 1.186 uwe * We need to know if cn_check_magic triggered debugger, so set a flag.
88 1.186 uwe * Callers of cn_check_magic must declare int cn_trapped = 0;
89 1.186 uwe * XXX: this is *ugly*!
90 1.186 uwe */
91 1.186 uwe #define cn_trap() \
92 1.186 uwe do { \
93 1.186 uwe console_debugger(); \
94 1.186 uwe cn_trapped = 1; \
95 1.316 martin (void)cn_trapped; \
96 1.186 uwe } while (/* CONSTCOND */ 0)
97 1.186 uwe
98 1.14 mycroft #include <sys/param.h>
99 1.14 mycroft #include <sys/systm.h>
100 1.14 mycroft #include <sys/ioctl.h>
101 1.14 mycroft #include <sys/select.h>
102 1.234 ws #include <sys/poll.h>
103 1.14 mycroft #include <sys/tty.h>
104 1.14 mycroft #include <sys/proc.h>
105 1.14 mycroft #include <sys/conf.h>
106 1.14 mycroft #include <sys/file.h>
107 1.14 mycroft #include <sys/uio.h>
108 1.14 mycroft #include <sys/kernel.h>
109 1.14 mycroft #include <sys/syslog.h>
110 1.21 mycroft #include <sys/device.h>
111 1.127 mycroft #include <sys/malloc.h>
112 1.144 jonathan #include <sys/timepps.h>
113 1.149 thorpej #include <sys/vnode.h>
114 1.243 elad #include <sys/kauth.h>
115 1.263 ad #include <sys/intr.h>
116 1.305 christos #ifdef RND_COM
117 1.305 christos #include <sys/rnd.h>
118 1.305 christos #endif
119 1.305 christos
120 1.14 mycroft
121 1.265 ad #include <sys/bus.h>
122 1.14 mycroft
123 1.113 thorpej #include <dev/ic/comreg.h>
124 1.113 thorpej #include <dev/ic/comvar.h>
125 1.60 cgd #include <dev/ic/ns16550reg.h>
126 1.116 fvdl #include <dev/ic/st16650reg.h>
127 1.65 christos #ifdef COM_HAYESP
128 1.65 christos #include <dev/ic/hayespreg.h>
129 1.65 christos #endif
130 1.62 mycroft #define com_lcr com_cfcr
131 1.106 drochner #include <dev/cons.h>
132 1.14 mycroft
133 1.247 gdamore #ifdef COM_REGMAP
134 1.247 gdamore #define CSR_WRITE_1(r, o, v) \
135 1.247 gdamore bus_space_write_1((r)->cr_iot, (r)->cr_ioh, (r)->cr_map[o], v)
136 1.247 gdamore #define CSR_READ_1(r, o) \
137 1.247 gdamore bus_space_read_1((r)->cr_iot, (r)->cr_ioh, (r)->cr_map[o])
138 1.247 gdamore #define CSR_WRITE_2(r, o, v) \
139 1.247 gdamore bus_space_write_2((r)->cr_iot, (r)->cr_ioh, (r)->cr_map[o], v)
140 1.247 gdamore #define CSR_READ_2(r, o) \
141 1.247 gdamore bus_space_read_2((r)->cr_iot, (r)->cr_ioh, (r)->cr_map[o])
142 1.247 gdamore #define CSR_WRITE_MULTI(r, o, p, n) \
143 1.247 gdamore bus_space_write_multi_1((r)->cr_iot, (r)->cr_ioh, (r)->cr_map[o], p, n)
144 1.247 gdamore #else
145 1.247 gdamore #define CSR_WRITE_1(r, o, v) \
146 1.247 gdamore bus_space_write_1((r)->cr_iot, (r)->cr_ioh, o, v)
147 1.247 gdamore #define CSR_READ_1(r, o) \
148 1.247 gdamore bus_space_read_1((r)->cr_iot, (r)->cr_ioh, o)
149 1.247 gdamore #define CSR_WRITE_2(r, o, v) \
150 1.247 gdamore bus_space_write_2((r)->cr_iot, (r)->cr_ioh, o, v)
151 1.247 gdamore #define CSR_READ_2(r, o) \
152 1.247 gdamore bus_space_read_2((r)->cr_iot, (r)->cr_ioh, o)
153 1.247 gdamore #define CSR_WRITE_MULTI(r, o, p, n) \
154 1.247 gdamore bus_space_write_multi_1((r)->cr_iot, (r)->cr_ioh, o, p, n)
155 1.65 christos #endif
156 1.102 thorpej
157 1.247 gdamore
158 1.197 simonb static void com_enable_debugport(struct com_softc *);
159 1.186 uwe
160 1.197 simonb void com_config(struct com_softc *);
161 1.197 simonb void com_shutdown(struct com_softc *);
162 1.210 thorpej int comspeed(long, long, int);
163 1.197 simonb static u_char cflag2lcr(tcflag_t);
164 1.197 simonb int comparam(struct tty *, struct termios *);
165 1.197 simonb void comstart(struct tty *);
166 1.197 simonb int comhwiflow(struct tty *, int);
167 1.197 simonb
168 1.197 simonb void com_loadchannelregs(struct com_softc *);
169 1.197 simonb void com_hwiflow(struct com_softc *);
170 1.197 simonb void com_break(struct com_softc *, int);
171 1.197 simonb void com_modem(struct com_softc *, int);
172 1.197 simonb void tiocm_to_com(struct com_softc *, u_long, int);
173 1.197 simonb int com_to_tiocm(struct com_softc *);
174 1.197 simonb void com_iflush(struct com_softc *);
175 1.80 christos
176 1.247 gdamore int com_common_getc(dev_t, struct com_regs *);
177 1.289 dyoung static void com_common_putc(dev_t, struct com_regs *, int);
178 1.102 thorpej
179 1.247 gdamore int cominit(struct com_regs *, int, int, int, tcflag_t);
180 1.187 simonb
181 1.289 dyoung static int comcnreattach(void);
182 1.289 dyoung
183 1.197 simonb int comcngetc(dev_t);
184 1.197 simonb void comcnputc(dev_t, int);
185 1.197 simonb void comcnpollc(dev_t, int);
186 1.80 christos
187 1.99 mycroft #define integrate static inline
188 1.302 jakllsch void comsoft(void *);
189 1.197 simonb integrate void com_rxsoft(struct com_softc *, struct tty *);
190 1.197 simonb integrate void com_txsoft(struct com_softc *, struct tty *);
191 1.197 simonb integrate void com_stsoft(struct com_softc *, struct tty *);
192 1.197 simonb integrate void com_schedrx(struct com_softc *);
193 1.197 simonb void comdiag(void *);
194 1.127 mycroft
195 1.130 thorpej extern struct cfdriver com_cd;
196 1.76 thorpej
197 1.199 gehenna dev_type_open(comopen);
198 1.199 gehenna dev_type_close(comclose);
199 1.199 gehenna dev_type_read(comread);
200 1.199 gehenna dev_type_write(comwrite);
201 1.199 gehenna dev_type_ioctl(comioctl);
202 1.199 gehenna dev_type_stop(comstop);
203 1.199 gehenna dev_type_tty(comtty);
204 1.199 gehenna dev_type_poll(compoll);
205 1.199 gehenna
206 1.289 dyoung static struct comcons_info comcons_info;
207 1.289 dyoung
208 1.289 dyoung /*
209 1.289 dyoung * Following are all routines needed for COM to act as console
210 1.289 dyoung */
211 1.289 dyoung static struct consdev comcons = {
212 1.289 dyoung NULL, NULL, comcngetc, comcnputc, comcnpollc, NULL, NULL, NULL,
213 1.289 dyoung NODEV, CN_NORMAL
214 1.289 dyoung };
215 1.289 dyoung
216 1.289 dyoung
217 1.199 gehenna const struct cdevsw com_cdevsw = {
218 1.323 dholland .d_open = comopen,
219 1.323 dholland .d_close = comclose,
220 1.323 dholland .d_read = comread,
221 1.323 dholland .d_write = comwrite,
222 1.323 dholland .d_ioctl = comioctl,
223 1.323 dholland .d_stop = comstop,
224 1.323 dholland .d_tty = comtty,
225 1.323 dholland .d_poll = compoll,
226 1.323 dholland .d_mmap = nommap,
227 1.323 dholland .d_kqfilter = ttykqfilter,
228 1.326 dholland .d_discard = nodiscard,
229 1.323 dholland .d_flag = D_TTY
230 1.199 gehenna };
231 1.199 gehenna
232 1.127 mycroft /*
233 1.127 mycroft * Make this an option variable one can patch.
234 1.127 mycroft * But be warned: this must be a power of 2!
235 1.127 mycroft */
236 1.127 mycroft u_int com_rbuf_size = COM_RING_SIZE;
237 1.127 mycroft
238 1.127 mycroft /* Stop input when 3/4 of the ring is full; restart when only 1/4 is full. */
239 1.127 mycroft u_int com_rbuf_hiwat = (COM_RING_SIZE * 1) / 4;
240 1.127 mycroft u_int com_rbuf_lowat = (COM_RING_SIZE * 3) / 4;
241 1.127 mycroft
242 1.247 gdamore static int comconsattached;
243 1.186 uwe static struct cnm_state com_cnm_state;
244 1.99 mycroft
245 1.1 cgd #ifdef KGDB
246 1.102 thorpej #include <sys/kgdb.h>
247 1.106 drochner
248 1.247 gdamore static struct com_regs comkgdbregs;
249 1.106 drochner static int com_kgdb_attached;
250 1.102 thorpej
251 1.197 simonb int com_kgdb_getc(void *);
252 1.197 simonb void com_kgdb_putc(void *, int);
253 1.102 thorpej #endif /* KGDB */
254 1.1 cgd
255 1.247 gdamore #ifdef COM_REGMAP
256 1.247 gdamore /* initializer for typical 16550-ish hardware */
257 1.247 gdamore #define COM_REG_16550 { \
258 1.247 gdamore com_data, com_data, com_dlbl, com_dlbh, com_ier, com_iir, com_fifo, \
259 1.247 gdamore com_efr, com_lcr, com_mcr, com_lsr, com_msr }
260 1.317 kiyohara /* 16750-specific register set, additional UART status register */
261 1.317 kiyohara #define COM_REG_16750 { \
262 1.317 kiyohara com_data, com_data, com_dlbl, com_dlbh, com_ier, com_iir, com_fifo, \
263 1.317 kiyohara com_efr, com_lcr, com_mcr, com_lsr, com_msr, 0, 0, 0, 0, 0, 0, 0, 0, \
264 1.317 kiyohara 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, com_usr }
265 1.317 kiyohara
266 1.317 kiyohara #ifdef COM_16750
267 1.317 kiyohara const bus_size_t com_std_map[32] = COM_REG_16750;
268 1.317 kiyohara #else
269 1.247 gdamore const bus_size_t com_std_map[16] = COM_REG_16550;
270 1.317 kiyohara #endif /* COM_16750 */
271 1.247 gdamore #endif /* COM_REGMAP */
272 1.247 gdamore
273 1.328 christos #define COMDIALOUT_MASK TTDIALOUT_MASK
274 1.149 thorpej
275 1.328 christos #define COMUNIT(x) TTUNIT(x)
276 1.328 christos #define COMDIALOUT(x) TTDIALOUT(x)
277 1.149 thorpej
278 1.149 thorpej #define COM_ISALIVE(sc) ((sc)->enabled != 0 && \
279 1.276 cube device_is_active((sc)->sc_dev))
280 1.1 cgd
281 1.160 thorpej #define BR BUS_SPACE_BARRIER_READ
282 1.160 thorpej #define BW BUS_SPACE_BARRIER_WRITE
283 1.247 gdamore #define COM_BARRIER(r, f) \
284 1.247 gdamore bus_space_barrier((r)->cr_iot, (r)->cr_ioh, 0, (r)->cr_nports, (f))
285 1.160 thorpej
286 1.210 thorpej /*ARGSUSED*/
287 1.21 mycroft int
288 1.256 christos comspeed(long speed, long frequency, int type)
289 1.1 cgd {
290 1.21 mycroft #define divrnd(n, q) (((n)*2/(q)+1)/2) /* divide and round off */
291 1.21 mycroft
292 1.21 mycroft int x, err;
293 1.281 matt int divisor = 16;
294 1.281 matt
295 1.281 matt if ((type == COM_TYPE_OMAP) && (speed > 230400)) {
296 1.281 matt divisor = 13;
297 1.281 matt }
298 1.21 mycroft
299 1.21 mycroft if (speed == 0)
300 1.99 mycroft return (0);
301 1.324 christos if (speed < 0)
302 1.99 mycroft return (-1);
303 1.281 matt x = divrnd(frequency / divisor, speed);
304 1.21 mycroft if (x <= 0)
305 1.99 mycroft return (-1);
306 1.281 matt err = divrnd(((quad_t)frequency) * 1000 / divisor, speed * x) - 1000;
307 1.21 mycroft if (err < 0)
308 1.21 mycroft err = -err;
309 1.21 mycroft if (err > COM_TOLERANCE)
310 1.99 mycroft return (-1);
311 1.99 mycroft return (x);
312 1.21 mycroft
313 1.172 thorpej #undef divrnd
314 1.21 mycroft }
315 1.21 mycroft
316 1.99 mycroft #ifdef COM_DEBUG
317 1.101 mycroft int com_debug = 0;
318 1.101 mycroft
319 1.235 kleink void comstatus(struct com_softc *, const char *);
320 1.99 mycroft void
321 1.235 kleink comstatus(struct com_softc *sc, const char *str)
322 1.99 mycroft {
323 1.99 mycroft struct tty *tp = sc->sc_tty;
324 1.99 mycroft
325 1.277 cube aprint_normal_dev(sc->sc_dev,
326 1.277 cube "%s %cclocal %cdcd %cts_carr_on %cdtr %ctx_stopped\n",
327 1.277 cube str,
328 1.218 christos ISSET(tp->t_cflag, CLOCAL) ? '+' : '-',
329 1.218 christos ISSET(sc->sc_msr, MSR_DCD) ? '+' : '-',
330 1.218 christos ISSET(tp->t_state, TS_CARR_ON) ? '+' : '-',
331 1.218 christos ISSET(sc->sc_mcr, MCR_DTR) ? '+' : '-',
332 1.218 christos sc->sc_tx_stopped ? '+' : '-');
333 1.99 mycroft
334 1.277 cube aprint_normal_dev(sc->sc_dev,
335 1.277 cube "%s %ccrtscts %ccts %cts_ttstop %crts rx_flags=0x%x\n",
336 1.277 cube str,
337 1.218 christos ISSET(tp->t_cflag, CRTSCTS) ? '+' : '-',
338 1.218 christos ISSET(sc->sc_msr, MSR_CTS) ? '+' : '-',
339 1.218 christos ISSET(tp->t_state, TS_TTSTOP) ? '+' : '-',
340 1.218 christos ISSET(sc->sc_mcr, MCR_RTS) ? '+' : '-',
341 1.101 mycroft sc->sc_rx_flags);
342 1.99 mycroft }
343 1.99 mycroft #endif
344 1.99 mycroft
345 1.21 mycroft int
346 1.247 gdamore com_probe_subr(struct com_regs *regs)
347 1.21 mycroft {
348 1.21 mycroft
349 1.1 cgd /* force access to id reg */
350 1.247 gdamore CSR_WRITE_1(regs, COM_REG_LCR, LCR_8BITS);
351 1.247 gdamore CSR_WRITE_1(regs, COM_REG_IIR, 0);
352 1.247 gdamore if ((CSR_READ_1(regs, COM_REG_LCR) != LCR_8BITS) ||
353 1.247 gdamore (CSR_READ_1(regs, COM_REG_IIR) & 0x38))
354 1.99 mycroft return (0);
355 1.21 mycroft
356 1.99 mycroft return (1);
357 1.1 cgd }
358 1.1 cgd
359 1.65 christos int
360 1.247 gdamore comprobe1(bus_space_tag_t iot, bus_space_handle_t ioh)
361 1.64 christos {
362 1.247 gdamore struct com_regs regs;
363 1.64 christos
364 1.247 gdamore regs.cr_iot = iot;
365 1.247 gdamore regs.cr_ioh = ioh;
366 1.247 gdamore #ifdef COM_REGMAP
367 1.287 yamt memcpy(regs.cr_map, com_std_map, sizeof (regs.cr_map));
368 1.247 gdamore #endif
369 1.64 christos
370 1.247 gdamore return com_probe_subr(®s);
371 1.64 christos }
372 1.64 christos
373 1.264 ad /*
374 1.264 ad * No locking in this routine; it is only called during attach,
375 1.264 ad * or with the port already locked.
376 1.264 ad */
377 1.104 drochner static void
378 1.197 simonb com_enable_debugport(struct com_softc *sc)
379 1.104 drochner {
380 1.263 ad
381 1.104 drochner /* Turn on line break interrupt, set carrier. */
382 1.104 drochner sc->sc_ier = IER_ERXRDY;
383 1.209 thorpej if (sc->sc_type == COM_TYPE_PXA2x0)
384 1.208 scw sc->sc_ier |= IER_EUART | IER_ERXTOUT;
385 1.330 macallan if (sc->sc_type == COM_TYPE_INGENIC)
386 1.330 macallan sc->sc_ier |= IER_ERXTOUT;
387 1.247 gdamore CSR_WRITE_1(&sc->sc_regs, COM_REG_IER, sc->sc_ier);
388 1.104 drochner SET(sc->sc_mcr, MCR_DTR | MCR_RTS);
389 1.247 gdamore CSR_WRITE_1(&sc->sc_regs, COM_REG_MCR, sc->sc_mcr);
390 1.104 drochner }
391 1.1 cgd
392 1.29 mycroft void
393 1.197 simonb com_attach_subr(struct com_softc *sc)
394 1.29 mycroft {
395 1.247 gdamore struct com_regs *regsp = &sc->sc_regs;
396 1.127 mycroft struct tty *tp;
397 1.321 skrll #if defined(COM_16650) || defined(COM_16750)
398 1.116 fvdl u_int8_t lcr;
399 1.319 mbalmer #endif
400 1.208 scw const char *fifo_msg = NULL;
401 1.307 macallan prop_dictionary_t dict;
402 1.307 macallan bool is_console = true;
403 1.117 mycroft
404 1.257 uwe aprint_naive("\n");
405 1.257 uwe
406 1.307 macallan dict = device_properties(sc->sc_dev);
407 1.307 macallan prop_dictionary_get_bool(dict, "is_console", &is_console);
408 1.260 ad callout_init(&sc->sc_diag_callout, 0);
409 1.267 ad mutex_init(&sc->sc_lock, MUTEX_DEFAULT, IPL_HIGH);
410 1.170 thorpej
411 1.117 mycroft /* Disable interrupts before configuring the device. */
412 1.209 thorpej if (sc->sc_type == COM_TYPE_PXA2x0)
413 1.208 scw sc->sc_ier = IER_EUART;
414 1.208 scw else
415 1.208 scw sc->sc_ier = 0;
416 1.1 cgd
417 1.247 gdamore CSR_WRITE_1(regsp, COM_REG_IER, sc->sc_ier);
418 1.247 gdamore
419 1.297 dyoung if (bus_space_is_equal(regsp->cr_iot, comcons_info.regs.cr_iot) &&
420 1.289 dyoung regsp->cr_iobase == comcons_info.regs.cr_iobase) {
421 1.105 drochner comconsattached = 1;
422 1.105 drochner
423 1.289 dyoung if (cn_tab == NULL && comcnreattach() != 0) {
424 1.294 tsutsui printf("can't re-init serial console @%lx\n",
425 1.294 tsutsui (u_long)comcons_info.regs.cr_iobase);
426 1.289 dyoung }
427 1.289 dyoung
428 1.317 kiyohara #ifdef COM_16750
429 1.317 kiyohara /* Use in comintr(). */
430 1.317 kiyohara sc->sc_lcr = cflag2lcr(comcons_info.cflag);
431 1.317 kiyohara #endif
432 1.312 kiyohara
433 1.96 mycroft /* Make sure the console is always "hardwired". */
434 1.226 thorpej delay(10000); /* wait for output to finish */
435 1.307 macallan if (is_console) {
436 1.307 macallan SET(sc->sc_hwflags, COM_HW_CONSOLE);
437 1.307 macallan }
438 1.307 macallan
439 1.99 mycroft SET(sc->sc_swflags, TIOCFLAG_SOFTCAR);
440 1.75 cgd }
441 1.26 cgd
442 1.247 gdamore /* Probe for FIFO */
443 1.247 gdamore switch (sc->sc_type) {
444 1.247 gdamore case COM_TYPE_HAYESP:
445 1.247 gdamore goto fifodone;
446 1.247 gdamore
447 1.247 gdamore case COM_TYPE_AU1x00:
448 1.247 gdamore sc->sc_fifolen = 16;
449 1.247 gdamore fifo_msg = "Au1X00 UART, working fifo";
450 1.247 gdamore SET(sc->sc_hwflags, COM_HW_FIFO);
451 1.247 gdamore goto fifodelay;
452 1.311 kiyohara
453 1.286 matt case COM_TYPE_16550_NOERS:
454 1.286 matt sc->sc_fifolen = 16;
455 1.286 matt fifo_msg = "ns16650, no ERS, working fifo";
456 1.286 matt SET(sc->sc_hwflags, COM_HW_FIFO);
457 1.286 matt goto fifodelay;
458 1.286 matt
459 1.302 jakllsch case COM_TYPE_OMAP:
460 1.302 jakllsch sc->sc_fifolen = 64;
461 1.302 jakllsch fifo_msg = "OMAP UART, working fifo";
462 1.302 jakllsch SET(sc->sc_hwflags, COM_HW_FIFO);
463 1.302 jakllsch goto fifodelay;
464 1.329 macallan
465 1.329 macallan case COM_TYPE_INGENIC:
466 1.330 macallan sc->sc_fifolen = 16;
467 1.329 macallan fifo_msg = "Ingenic UART, working fifo";
468 1.329 macallan SET(sc->sc_hwflags, COM_HW_FIFO);
469 1.330 macallan SET(sc->sc_hwflags, COM_HW_NOIEN);
470 1.329 macallan goto fifodelay;
471 1.302 jakllsch }
472 1.99 mycroft
473 1.99 mycroft sc->sc_fifolen = 1;
474 1.1 cgd /* look for a NS 16550AF UART with FIFOs */
475 1.332 skrll if (sc->sc_type == COM_TYPE_INGENIC) {
476 1.330 macallan CSR_WRITE_1(regsp, COM_REG_FIFO,
477 1.330 macallan FIFO_ENABLE | FIFO_RCV_RST | FIFO_XMT_RST |
478 1.330 macallan FIFO_TRIGGER_14 | FIFO_UART_ON);
479 1.330 macallan } else
480 1.330 macallan CSR_WRITE_1(regsp, COM_REG_FIFO,
481 1.330 macallan FIFO_ENABLE | FIFO_RCV_RST | FIFO_XMT_RST | FIFO_TRIGGER_14);
482 1.20 mycroft delay(100);
483 1.247 gdamore if (ISSET(CSR_READ_1(regsp, COM_REG_IIR), IIR_FIFO_MASK)
484 1.99 mycroft == IIR_FIFO_MASK)
485 1.247 gdamore if (ISSET(CSR_READ_1(regsp, COM_REG_FIFO), FIFO_TRIGGER_14)
486 1.99 mycroft == FIFO_TRIGGER_14) {
487 1.62 mycroft SET(sc->sc_hwflags, COM_HW_FIFO);
488 1.116 fvdl
489 1.227 thorpej #ifdef COM_16650
490 1.116 fvdl /*
491 1.116 fvdl * IIR changes into the EFR if LCR is set to LCR_EERS
492 1.116 fvdl * on 16650s. We also know IIR != 0 at this point.
493 1.116 fvdl * Write 0 into the EFR, and read it. If the result
494 1.116 fvdl * is 0, we have a 16650.
495 1.116 fvdl *
496 1.116 fvdl * Older 16650s were broken; the test to detect them
497 1.116 fvdl * is taken from the Linux driver. Apparently
498 1.116 fvdl * setting DLAB enable gives access to the EFR on
499 1.116 fvdl * these chips.
500 1.116 fvdl */
501 1.286 matt lcr = CSR_READ_1(regsp, COM_REG_LCR);
502 1.286 matt CSR_WRITE_1(regsp, COM_REG_LCR, LCR_EERS);
503 1.286 matt CSR_WRITE_1(regsp, COM_REG_EFR, 0);
504 1.286 matt if (CSR_READ_1(regsp, COM_REG_EFR) == 0) {
505 1.311 kiyohara CSR_WRITE_1(regsp, COM_REG_LCR, lcr | LCR_DLAB);
506 1.247 gdamore if (CSR_READ_1(regsp, COM_REG_EFR) == 0) {
507 1.286 matt CLR(sc->sc_hwflags, COM_HW_FIFO);
508 1.286 matt sc->sc_fifolen = 0;
509 1.286 matt } else {
510 1.286 matt SET(sc->sc_hwflags, COM_HW_FLOW);
511 1.286 matt sc->sc_fifolen = 32;
512 1.286 matt }
513 1.118 fvdl } else
514 1.118 fvdl #endif
515 1.116 fvdl sc->sc_fifolen = 16;
516 1.116 fvdl
517 1.318 skrll #ifdef COM_16750
518 1.314 kiyohara /*
519 1.314 kiyohara * TL16C750 can enable 64byte FIFO, only when DLAB
520 1.314 kiyohara * is 1. However, some 16750 may always enable. For
521 1.314 kiyohara * example, restrictions according to DLAB in a data
522 1.314 kiyohara * sheet for SC16C750 were not described.
523 1.314 kiyohara * Please enable 'options COM_16650', supposing you
524 1.314 kiyohara * use SC16C750. Probably 32 bytes of FIFO and HW FLOW
525 1.314 kiyohara * should become effective.
526 1.314 kiyohara */
527 1.314 kiyohara uint8_t iir1, iir2;
528 1.331 skrll uint8_t fcr = FIFO_ENABLE | FIFO_TRIGGER_14;
529 1.314 kiyohara
530 1.332 skrll if (sc->sc_type == COM_TYPE_INGENIC)
531 1.330 macallan fcr |= FIFO_UART_ON;
532 1.330 macallan
533 1.314 kiyohara lcr = CSR_READ_1(regsp, COM_REG_LCR);
534 1.314 kiyohara CSR_WRITE_1(regsp, COM_REG_LCR, lcr & ~LCR_DLAB);
535 1.314 kiyohara CSR_WRITE_1(regsp, COM_REG_FIFO, fcr | FIFO_64B_ENABLE);
536 1.314 kiyohara iir1 = CSR_READ_1(regsp, COM_REG_IIR);
537 1.314 kiyohara CSR_WRITE_1(regsp, COM_REG_FIFO, fcr);
538 1.314 kiyohara CSR_WRITE_1(regsp, COM_REG_LCR, lcr | LCR_DLAB);
539 1.314 kiyohara CSR_WRITE_1(regsp, COM_REG_FIFO, fcr | FIFO_64B_ENABLE);
540 1.314 kiyohara iir2 = CSR_READ_1(regsp, COM_REG_IIR);
541 1.314 kiyohara
542 1.314 kiyohara CSR_WRITE_1(regsp, COM_REG_LCR, lcr);
543 1.314 kiyohara
544 1.314 kiyohara if (!ISSET(iir1, IIR_64B_FIFO) &&
545 1.314 kiyohara ISSET(iir2, IIR_64B_FIFO)) {
546 1.314 kiyohara /* It is TL16C750. */
547 1.314 kiyohara sc->sc_fifolen = 64;
548 1.315 jmcneill SET(sc->sc_hwflags, COM_HW_AFE);
549 1.314 kiyohara } else
550 1.314 kiyohara CSR_WRITE_1(regsp, COM_REG_FIFO, fcr);
551 1.318 skrll #endif
552 1.314 kiyohara
553 1.227 thorpej #ifdef COM_16650
554 1.286 matt CSR_WRITE_1(regsp, COM_REG_LCR, lcr);
555 1.119 drochner if (sc->sc_fifolen == 0)
556 1.208 scw fifo_msg = "st16650, broken fifo";
557 1.119 drochner else if (sc->sc_fifolen == 32)
558 1.208 scw fifo_msg = "st16650a, working fifo";
559 1.119 drochner else
560 1.118 fvdl #endif
561 1.318 skrll #ifdef COM_16750
562 1.314 kiyohara if (sc->sc_fifolen == 64)
563 1.314 kiyohara fifo_msg = "tl16c750, working fifo";
564 1.314 kiyohara else
565 1.318 skrll #endif
566 1.208 scw fifo_msg = "ns16550a, working fifo";
567 1.21 mycroft } else
568 1.208 scw fifo_msg = "ns16550, broken fifo";
569 1.21 mycroft else
570 1.208 scw fifo_msg = "ns8250 or ns16450, no fifo";
571 1.332 skrll if (sc->sc_type == COM_TYPE_INGENIC) {
572 1.330 macallan CSR_WRITE_1(regsp, COM_REG_FIFO, FIFO_UART_ON);
573 1.330 macallan } else
574 1.330 macallan CSR_WRITE_1(regsp, COM_REG_FIFO, 0);
575 1.247 gdamore fifodelay:
576 1.208 scw /*
577 1.208 scw * Some chips will clear down both Tx and Rx FIFOs when zero is
578 1.208 scw * written to com_fifo. If this chip is the console, writing zero
579 1.208 scw * results in some of the chip/FIFO description being lost, so delay
580 1.208 scw * printing it until now.
581 1.208 scw */
582 1.208 scw delay(10);
583 1.208 scw aprint_normal(": %s\n", fifo_msg);
584 1.166 soda if (ISSET(sc->sc_hwflags, COM_HW_TXFIFO_DISABLE)) {
585 1.166 soda sc->sc_fifolen = 1;
586 1.276 cube aprint_normal_dev(sc->sc_dev, "txfifo disabled\n");
587 1.166 soda }
588 1.247 gdamore
589 1.247 gdamore fifodone:
590 1.21 mycroft
591 1.300 rmind tp = tty_alloc();
592 1.127 mycroft tp->t_oproc = comstart;
593 1.127 mycroft tp->t_param = comparam;
594 1.127 mycroft tp->t_hwiflow = comhwiflow;
595 1.308 matt tp->t_softc = sc;
596 1.127 mycroft
597 1.127 mycroft sc->sc_tty = tp;
598 1.147 thorpej sc->sc_rbuf = malloc(com_rbuf_size << 1, M_DEVBUF, M_NOWAIT);
599 1.182 sommerfe sc->sc_rbput = sc->sc_rbget = sc->sc_rbuf;
600 1.182 sommerfe sc->sc_rbavail = com_rbuf_size;
601 1.147 thorpej if (sc->sc_rbuf == NULL) {
602 1.276 cube aprint_error_dev(sc->sc_dev,
603 1.276 cube "unable to allocate ring buffer\n");
604 1.147 thorpej return;
605 1.147 thorpej }
606 1.127 mycroft sc->sc_ebuf = sc->sc_rbuf + (com_rbuf_size << 1);
607 1.147 thorpej
608 1.147 thorpej tty_attach(tp);
609 1.147 thorpej
610 1.99 mycroft if (!ISSET(sc->sc_hwflags, COM_HW_NOIEN))
611 1.99 mycroft SET(sc->sc_mcr, MCR_IENABLE);
612 1.30 mycroft
613 1.96 mycroft if (ISSET(sc->sc_hwflags, COM_HW_CONSOLE)) {
614 1.106 drochner int maj;
615 1.106 drochner
616 1.106 drochner /* locate the major number */
617 1.199 gehenna maj = cdevsw_lookup_major(&com_cdevsw);
618 1.106 drochner
619 1.242 thorpej tp->t_dev = cn_tab->cn_dev = makedev(maj,
620 1.276 cube device_unit(sc->sc_dev));
621 1.131 marc
622 1.276 cube aprint_normal_dev(sc->sc_dev, "console\n");
623 1.96 mycroft }
624 1.96 mycroft
625 1.1 cgd #ifdef KGDB
626 1.102 thorpej /*
627 1.102 thorpej * Allow kgdb to "take over" this port. If this is
628 1.206 briggs * not the console and is the kgdb device, it has
629 1.206 briggs * exclusive use. If it's the console _and_ the
630 1.206 briggs * kgdb device, it doesn't.
631 1.102 thorpej */
632 1.297 dyoung if (bus_space_is_equal(regsp->cr_iot, comkgdbregs.cr_iot) &&
633 1.247 gdamore regsp->cr_iobase == comkgdbregs.cr_iobase) {
634 1.206 briggs if (!ISSET(sc->sc_hwflags, COM_HW_CONSOLE)) {
635 1.206 briggs com_kgdb_attached = 1;
636 1.106 drochner
637 1.206 briggs SET(sc->sc_hwflags, COM_HW_KGDB);
638 1.206 briggs }
639 1.276 cube aprint_normal_dev(sc->sc_dev, "kgdb\n");
640 1.103 drochner }
641 1.99 mycroft #endif
642 1.99 mycroft
643 1.263 ad sc->sc_si = softint_establish(SOFTINT_SERIAL, comsoft, sc);
644 1.115 explorer
645 1.304 tls #ifdef RND_COM
646 1.277 cube rnd_attach_source(&sc->rnd_source, device_xname(sc->sc_dev),
647 1.327 tls RND_TYPE_TTY, RND_FLAG_DEFAULT);
648 1.115 explorer #endif
649 1.131 marc
650 1.131 marc /* if there are no enable/disable functions, assume the device
651 1.131 marc is always enabled */
652 1.131 marc if (!sc->enable)
653 1.131 marc sc->enabled = 1;
654 1.131 marc
655 1.131 marc com_config(sc);
656 1.132 cgd
657 1.132 cgd SET(sc->sc_hwflags, COM_HW_DEV_OK);
658 1.131 marc }
659 1.131 marc
660 1.131 marc void
661 1.197 simonb com_config(struct com_softc *sc)
662 1.131 marc {
663 1.247 gdamore struct com_regs *regsp = &sc->sc_regs;
664 1.131 marc
665 1.131 marc /* Disable interrupts before configuring the device. */
666 1.209 thorpej if (sc->sc_type == COM_TYPE_PXA2x0)
667 1.208 scw sc->sc_ier = IER_EUART;
668 1.208 scw else
669 1.208 scw sc->sc_ier = 0;
670 1.247 gdamore CSR_WRITE_1(regsp, COM_REG_IER, sc->sc_ier);
671 1.247 gdamore (void) CSR_READ_1(regsp, COM_REG_IIR);
672 1.131 marc
673 1.131 marc #ifdef COM_HAYESP
674 1.131 marc /* Look for a Hayes ESP board. */
675 1.209 thorpej if (sc->sc_type == COM_TYPE_HAYESP) {
676 1.131 marc
677 1.131 marc /* Set 16550 compatibility mode */
678 1.258 cube bus_space_write_1(regsp->cr_iot, sc->sc_hayespioh, HAYESP_CMD1,
679 1.131 marc HAYESP_SETMODE);
680 1.258 cube bus_space_write_1(regsp->cr_iot, sc->sc_hayespioh, HAYESP_CMD2,
681 1.131 marc HAYESP_MODE_FIFO|HAYESP_MODE_RTS|
682 1.131 marc HAYESP_MODE_SCALE);
683 1.131 marc
684 1.131 marc /* Set RTS/CTS flow control */
685 1.258 cube bus_space_write_1(regsp->cr_iot, sc->sc_hayespioh, HAYESP_CMD1,
686 1.131 marc HAYESP_SETFLOWTYPE);
687 1.258 cube bus_space_write_1(regsp->cr_iot, sc->sc_hayespioh, HAYESP_CMD2,
688 1.131 marc HAYESP_FLOW_RTS);
689 1.258 cube bus_space_write_1(regsp->cr_iot, sc->sc_hayespioh, HAYESP_CMD2,
690 1.131 marc HAYESP_FLOW_CTS);
691 1.131 marc
692 1.131 marc /* Set flow control levels */
693 1.258 cube bus_space_write_1(regsp->cr_iot, sc->sc_hayespioh, HAYESP_CMD1,
694 1.131 marc HAYESP_SETRXFLOW);
695 1.258 cube bus_space_write_1(regsp->cr_iot, sc->sc_hayespioh, HAYESP_CMD2,
696 1.131 marc HAYESP_HIBYTE(HAYESP_RXHIWMARK));
697 1.258 cube bus_space_write_1(regsp->cr_iot, sc->sc_hayespioh, HAYESP_CMD2,
698 1.131 marc HAYESP_LOBYTE(HAYESP_RXHIWMARK));
699 1.258 cube bus_space_write_1(regsp->cr_iot, sc->sc_hayespioh, HAYESP_CMD2,
700 1.131 marc HAYESP_HIBYTE(HAYESP_RXLOWMARK));
701 1.258 cube bus_space_write_1(regsp->cr_iot, sc->sc_hayespioh, HAYESP_CMD2,
702 1.131 marc HAYESP_LOBYTE(HAYESP_RXLOWMARK));
703 1.131 marc }
704 1.131 marc #endif
705 1.131 marc
706 1.186 uwe if (ISSET(sc->sc_hwflags, COM_HW_CONSOLE|COM_HW_KGDB))
707 1.131 marc com_enable_debugport(sc);
708 1.1 cgd }
709 1.1 cgd
710 1.292 dyoung #if 0
711 1.292 dyoung static int
712 1.292 dyoung comcngetc_detached(dev_t dev)
713 1.292 dyoung {
714 1.292 dyoung return 0;
715 1.292 dyoung }
716 1.292 dyoung
717 1.292 dyoung static void
718 1.292 dyoung comcnputc_detached(dev_t dev, int c)
719 1.292 dyoung {
720 1.292 dyoung }
721 1.292 dyoung #endif
722 1.292 dyoung
723 1.149 thorpej int
724 1.274 dyoung com_detach(device_t self, int flags)
725 1.149 thorpej {
726 1.274 dyoung struct com_softc *sc = device_private(self);
727 1.149 thorpej int maj, mn;
728 1.149 thorpej
729 1.289 dyoung if (ISSET(sc->sc_hwflags, COM_HW_KGDB))
730 1.289 dyoung return EBUSY;
731 1.289 dyoung
732 1.303 jakllsch if (ISSET(sc->sc_hwflags, COM_HW_CONSOLE) &&
733 1.289 dyoung (flags & DETACH_SHUTDOWN) != 0)
734 1.272 dyoung return EBUSY;
735 1.272 dyoung
736 1.289 dyoung if (sc->disable != NULL && sc->enabled != 0) {
737 1.289 dyoung (*sc->disable)(sc);
738 1.289 dyoung sc->enabled = 0;
739 1.289 dyoung }
740 1.289 dyoung
741 1.303 jakllsch if (ISSET(sc->sc_hwflags, COM_HW_CONSOLE)) {
742 1.289 dyoung comconsattached = 0;
743 1.289 dyoung cn_tab = NULL;
744 1.289 dyoung }
745 1.289 dyoung
746 1.149 thorpej /* locate the major number */
747 1.199 gehenna maj = cdevsw_lookup_major(&com_cdevsw);
748 1.149 thorpej
749 1.149 thorpej /* Nuke the vnodes for any open instances. */
750 1.242 thorpej mn = device_unit(self);
751 1.149 thorpej vdevgone(maj, mn, mn, VCHR);
752 1.149 thorpej
753 1.149 thorpej mn |= COMDIALOUT_MASK;
754 1.149 thorpej vdevgone(maj, mn, mn, VCHR);
755 1.149 thorpej
756 1.196 christos if (sc->sc_rbuf == NULL) {
757 1.196 christos /*
758 1.196 christos * Ring buffer allocation failed in the com_attach_subr,
759 1.196 christos * only the tty is allocated, and nothing else.
760 1.196 christos */
761 1.300 rmind tty_free(sc->sc_tty);
762 1.196 christos return 0;
763 1.196 christos }
764 1.232 perry
765 1.149 thorpej /* Free the receive buffer. */
766 1.149 thorpej free(sc->sc_rbuf, M_DEVBUF);
767 1.149 thorpej
768 1.149 thorpej /* Detach and free the tty. */
769 1.149 thorpej tty_detach(sc->sc_tty);
770 1.300 rmind tty_free(sc->sc_tty);
771 1.149 thorpej
772 1.149 thorpej /* Unhook the soft interrupt handler. */
773 1.263 ad softint_disestablish(sc->sc_si);
774 1.149 thorpej
775 1.304 tls #ifdef RND_COM
776 1.149 thorpej /* Unhook the entropy source. */
777 1.149 thorpej rnd_detach_source(&sc->rnd_source);
778 1.149 thorpej #endif
779 1.273 dyoung callout_destroy(&sc->sc_diag_callout);
780 1.149 thorpej
781 1.271 ad /* Destroy the lock. */
782 1.271 ad mutex_destroy(&sc->sc_lock);
783 1.271 ad
784 1.149 thorpej return (0);
785 1.149 thorpej }
786 1.149 thorpej
787 1.141 mycroft void
788 1.197 simonb com_shutdown(struct com_softc *sc)
789 1.141 mycroft {
790 1.141 mycroft struct tty *tp = sc->sc_tty;
791 1.141 mycroft
792 1.263 ad mutex_spin_enter(&sc->sc_lock);
793 1.141 mycroft
794 1.141 mycroft /* If we were asserting flow control, then deassert it. */
795 1.141 mycroft SET(sc->sc_rx_flags, RX_IBUF_BLOCKED);
796 1.141 mycroft com_hwiflow(sc);
797 1.141 mycroft
798 1.141 mycroft /* Clear any break condition set with TIOCSBRK. */
799 1.141 mycroft com_break(sc, 0);
800 1.141 mycroft
801 1.141 mycroft /*
802 1.141 mycroft * Hang up if necessary. Wait a bit, so the other side has time to
803 1.141 mycroft * notice even if we immediately open the port again.
804 1.175 sommerfe * Avoid tsleeping above splhigh().
805 1.141 mycroft */
806 1.141 mycroft if (ISSET(tp->t_cflag, HUPCL)) {
807 1.141 mycroft com_modem(sc, 0);
808 1.263 ad mutex_spin_exit(&sc->sc_lock);
809 1.263 ad /* XXX will only timeout */
810 1.263 ad (void) kpause(ttclos, false, hz, NULL);
811 1.263 ad mutex_spin_enter(&sc->sc_lock);
812 1.141 mycroft }
813 1.141 mycroft
814 1.141 mycroft /* Turn off interrupts. */
815 1.208 scw if (ISSET(sc->sc_hwflags, COM_HW_CONSOLE)) {
816 1.141 mycroft sc->sc_ier = IER_ERXRDY; /* interrupt on break */
817 1.330 macallan if ((sc->sc_type == COM_TYPE_PXA2x0) ||
818 1.330 macallan (sc->sc_type == COM_TYPE_INGENIC))
819 1.208 scw sc->sc_ier |= IER_ERXTOUT;
820 1.208 scw } else
821 1.141 mycroft sc->sc_ier = 0;
822 1.208 scw
823 1.209 thorpej if (sc->sc_type == COM_TYPE_PXA2x0)
824 1.208 scw sc->sc_ier |= IER_EUART;
825 1.208 scw
826 1.247 gdamore CSR_WRITE_1(&sc->sc_regs, COM_REG_IER, sc->sc_ier);
827 1.141 mycroft
828 1.269 ad mutex_spin_exit(&sc->sc_lock);
829 1.269 ad
830 1.141 mycroft if (sc->disable) {
831 1.141 mycroft #ifdef DIAGNOSTIC
832 1.141 mycroft if (!sc->enabled)
833 1.141 mycroft panic("com_shutdown: not enabled?");
834 1.141 mycroft #endif
835 1.141 mycroft (*sc->disable)(sc);
836 1.141 mycroft sc->enabled = 0;
837 1.141 mycroft }
838 1.141 mycroft }
839 1.141 mycroft
840 1.21 mycroft int
841 1.256 christos comopen(dev_t dev, int flag, int mode, struct lwp *l)
842 1.1 cgd {
843 1.21 mycroft struct com_softc *sc;
844 1.21 mycroft struct tty *tp;
845 1.263 ad int s;
846 1.142 mycroft int error;
847 1.173 thorpej
848 1.276 cube sc = device_lookup_private(&com_cd, COMUNIT(dev));
849 1.173 thorpej if (sc == NULL || !ISSET(sc->sc_hwflags, COM_HW_DEV_OK) ||
850 1.177 eeh sc->sc_rbuf == NULL)
851 1.99 mycroft return (ENXIO);
852 1.21 mycroft
853 1.276 cube if (!device_is_active(sc->sc_dev))
854 1.149 thorpej return (ENXIO);
855 1.149 thorpej
856 1.102 thorpej #ifdef KGDB
857 1.102 thorpej /*
858 1.102 thorpej * If this is the kgdb port, no other use is permitted.
859 1.102 thorpej */
860 1.102 thorpej if (ISSET(sc->sc_hwflags, COM_HW_KGDB))
861 1.102 thorpej return (EBUSY);
862 1.102 thorpej #endif
863 1.102 thorpej
864 1.120 mycroft tp = sc->sc_tty;
865 1.21 mycroft
866 1.253 elad if (kauth_authorize_device_tty(l->l_cred, KAUTH_DEVICE_TTY_OPEN, tp))
867 1.99 mycroft return (EBUSY);
868 1.99 mycroft
869 1.99 mycroft s = spltty();
870 1.99 mycroft
871 1.99 mycroft /*
872 1.99 mycroft * Do the following iff this is a first open.
873 1.99 mycroft */
874 1.141 mycroft if (!ISSET(tp->t_state, TS_ISOPEN) && tp->t_wopen == 0) {
875 1.99 mycroft struct termios t;
876 1.99 mycroft
877 1.127 mycroft tp->t_dev = dev;
878 1.127 mycroft
879 1.131 marc if (sc->enable) {
880 1.131 marc if ((*sc->enable)(sc)) {
881 1.134 enami splx(s);
882 1.276 cube aprint_error_dev(sc->sc_dev,
883 1.276 cube "device enable failed\n");
884 1.131 marc return (EIO);
885 1.131 marc }
886 1.269 ad mutex_spin_enter(&sc->sc_lock);
887 1.131 marc sc->enabled = 1;
888 1.131 marc com_config(sc);
889 1.269 ad } else {
890 1.269 ad mutex_spin_enter(&sc->sc_lock);
891 1.131 marc }
892 1.131 marc
893 1.99 mycroft /* Turn on interrupts. */
894 1.301 matt sc->sc_ier = IER_ERXRDY | IER_ERLS;
895 1.301 matt if (!ISSET(tp->t_cflag, CLOCAL))
896 1.301 matt sc->sc_ier |= IER_EMSC;
897 1.301 matt
898 1.209 thorpej if (sc->sc_type == COM_TYPE_PXA2x0)
899 1.208 scw sc->sc_ier |= IER_EUART | IER_ERXTOUT;
900 1.330 macallan else if (sc->sc_type == COM_TYPE_INGENIC)
901 1.330 macallan sc->sc_ier |= IER_ERXTOUT;
902 1.247 gdamore CSR_WRITE_1(&sc->sc_regs, COM_REG_IER, sc->sc_ier);
903 1.99 mycroft
904 1.99 mycroft /* Fetch the current modem control status, needed later. */
905 1.247 gdamore sc->sc_msr = CSR_READ_1(&sc->sc_regs, COM_REG_MSR);
906 1.99 mycroft
907 1.144 jonathan /* Clear PPS capture state on first open. */
908 1.279 ad mutex_spin_enter(&timecounter_lock);
909 1.244 kardel memset(&sc->sc_pps_state, 0, sizeof(sc->sc_pps_state));
910 1.244 kardel sc->sc_pps_state.ppscap = PPS_CAPTUREASSERT | PPS_CAPTURECLEAR;
911 1.244 kardel pps_init(&sc->sc_pps_state);
912 1.279 ad mutex_spin_exit(&timecounter_lock);
913 1.144 jonathan
914 1.263 ad mutex_spin_exit(&sc->sc_lock);
915 1.99 mycroft
916 1.99 mycroft /*
917 1.99 mycroft * Initialize the termios status to the defaults. Add in the
918 1.99 mycroft * sticky bits from TIOCSFLAGS.
919 1.99 mycroft */
920 1.98 mycroft if (ISSET(sc->sc_hwflags, COM_HW_CONSOLE)) {
921 1.289 dyoung t.c_ospeed = comcons_info.rate;
922 1.289 dyoung t.c_cflag = comcons_info.cflag;
923 1.98 mycroft } else {
924 1.99 mycroft t.c_ospeed = TTYDEF_SPEED;
925 1.99 mycroft t.c_cflag = TTYDEF_CFLAG;
926 1.98 mycroft }
927 1.237 dsl t.c_ispeed = t.c_ospeed;
928 1.99 mycroft if (ISSET(sc->sc_swflags, TIOCFLAG_CLOCAL))
929 1.99 mycroft SET(t.c_cflag, CLOCAL);
930 1.99 mycroft if (ISSET(sc->sc_swflags, TIOCFLAG_CRTSCTS))
931 1.99 mycroft SET(t.c_cflag, CRTSCTS);
932 1.99 mycroft if (ISSET(sc->sc_swflags, TIOCFLAG_MDMBUF))
933 1.99 mycroft SET(t.c_cflag, MDMBUF);
934 1.129 mycroft /* Make sure comparam() will do something. */
935 1.129 mycroft tp->t_ospeed = 0;
936 1.120 mycroft (void) comparam(tp, &t);
937 1.99 mycroft tp->t_iflag = TTYDEF_IFLAG;
938 1.99 mycroft tp->t_oflag = TTYDEF_OFLAG;
939 1.16 ws tp->t_lflag = TTYDEF_LFLAG;
940 1.99 mycroft ttychars(tp);
941 1.1 cgd ttsetwater(tp);
942 1.21 mycroft
943 1.263 ad mutex_spin_enter(&sc->sc_lock);
944 1.136 mycroft
945 1.99 mycroft /*
946 1.99 mycroft * Turn on DTR. We must always do this, even if carrier is not
947 1.99 mycroft * present, because otherwise we'd have to use TIOCSDTR
948 1.121 mycroft * immediately after setting CLOCAL, which applications do not
949 1.121 mycroft * expect. We always assert DTR while the device is open
950 1.121 mycroft * unless explicitly requested to deassert it.
951 1.99 mycroft */
952 1.99 mycroft com_modem(sc, 1);
953 1.65 christos
954 1.99 mycroft /* Clear the input ring, and unblock. */
955 1.127 mycroft sc->sc_rbput = sc->sc_rbget = sc->sc_rbuf;
956 1.127 mycroft sc->sc_rbavail = com_rbuf_size;
957 1.99 mycroft com_iflush(sc);
958 1.101 mycroft CLR(sc->sc_rx_flags, RX_ANY_BLOCK);
959 1.101 mycroft com_hwiflow(sc);
960 1.65 christos
961 1.99 mycroft #ifdef COM_DEBUG
962 1.101 mycroft if (com_debug)
963 1.101 mycroft comstatus(sc, "comopen ");
964 1.65 christos #endif
965 1.21 mycroft
966 1.263 ad mutex_spin_exit(&sc->sc_lock);
967 1.99 mycroft }
968 1.232 perry
969 1.143 mycroft splx(s);
970 1.21 mycroft
971 1.143 mycroft error = ttyopen(tp, COMDIALOUT(dev), ISSET(flag, O_NONBLOCK));
972 1.143 mycroft if (error)
973 1.143 mycroft goto bad;
974 1.141 mycroft
975 1.181 eeh error = (*tp->t_linesw->l_open)(dev, tp);
976 1.139 enami if (error)
977 1.141 mycroft goto bad;
978 1.139 enami
979 1.141 mycroft return (0);
980 1.139 enami
981 1.141 mycroft bad:
982 1.141 mycroft if (!ISSET(tp->t_state, TS_ISOPEN) && tp->t_wopen == 0) {
983 1.141 mycroft /*
984 1.141 mycroft * We failed to open the device, and nobody else had it opened.
985 1.141 mycroft * Clean up the state as appropriate.
986 1.141 mycroft */
987 1.141 mycroft com_shutdown(sc);
988 1.141 mycroft }
989 1.139 enami
990 1.99 mycroft return (error);
991 1.1 cgd }
992 1.232 perry
993 1.21 mycroft int
994 1.256 christos comclose(dev_t dev, int flag, int mode, struct lwp *l)
995 1.1 cgd {
996 1.276 cube struct com_softc *sc =
997 1.276 cube device_lookup_private(&com_cd, COMUNIT(dev));
998 1.50 mycroft struct tty *tp = sc->sc_tty;
999 1.57 mycroft
1000 1.57 mycroft /* XXX This is for cons.c. */
1001 1.62 mycroft if (!ISSET(tp->t_state, TS_ISOPEN))
1002 1.99 mycroft return (0);
1003 1.21 mycroft
1004 1.181 eeh (*tp->t_linesw->l_close)(tp, flag);
1005 1.1 cgd ttyclose(tp);
1006 1.99 mycroft
1007 1.149 thorpej if (COM_ISALIVE(sc) == 0)
1008 1.149 thorpej return (0);
1009 1.149 thorpej
1010 1.143 mycroft if (!ISSET(tp->t_state, TS_ISOPEN) && tp->t_wopen == 0) {
1011 1.143 mycroft /*
1012 1.143 mycroft * Although we got a last close, the device may still be in
1013 1.143 mycroft * use; e.g. if this was the dialout node, and there are still
1014 1.143 mycroft * processes waiting for carrier on the non-dialout node.
1015 1.143 mycroft */
1016 1.143 mycroft com_shutdown(sc);
1017 1.143 mycroft }
1018 1.120 mycroft
1019 1.99 mycroft return (0);
1020 1.1 cgd }
1021 1.232 perry
1022 1.21 mycroft int
1023 1.197 simonb comread(dev_t dev, struct uio *uio, int flag)
1024 1.1 cgd {
1025 1.276 cube struct com_softc *sc =
1026 1.276 cube device_lookup_private(&com_cd, COMUNIT(dev));
1027 1.52 mycroft struct tty *tp = sc->sc_tty;
1028 1.149 thorpej
1029 1.149 thorpej if (COM_ISALIVE(sc) == 0)
1030 1.149 thorpej return (EIO);
1031 1.232 perry
1032 1.181 eeh return ((*tp->t_linesw->l_read)(tp, uio, flag));
1033 1.1 cgd }
1034 1.232 perry
1035 1.21 mycroft int
1036 1.197 simonb comwrite(dev_t dev, struct uio *uio, int flag)
1037 1.1 cgd {
1038 1.276 cube struct com_softc *sc =
1039 1.276 cube device_lookup_private(&com_cd, COMUNIT(dev));
1040 1.52 mycroft struct tty *tp = sc->sc_tty;
1041 1.149 thorpej
1042 1.149 thorpej if (COM_ISALIVE(sc) == 0)
1043 1.149 thorpej return (EIO);
1044 1.232 perry
1045 1.181 eeh return ((*tp->t_linesw->l_write)(tp, uio, flag));
1046 1.184 scw }
1047 1.184 scw
1048 1.184 scw int
1049 1.238 christos compoll(dev_t dev, int events, struct lwp *l)
1050 1.184 scw {
1051 1.276 cube struct com_softc *sc =
1052 1.276 cube device_lookup_private(&com_cd, COMUNIT(dev));
1053 1.184 scw struct tty *tp = sc->sc_tty;
1054 1.184 scw
1055 1.184 scw if (COM_ISALIVE(sc) == 0)
1056 1.234 ws return (POLLHUP);
1057 1.232 perry
1058 1.238 christos return ((*tp->t_linesw->l_poll)(tp, events, l));
1059 1.1 cgd }
1060 1.50 mycroft
1061 1.50 mycroft struct tty *
1062 1.197 simonb comtty(dev_t dev)
1063 1.50 mycroft {
1064 1.276 cube struct com_softc *sc =
1065 1.276 cube device_lookup_private(&com_cd, COMUNIT(dev));
1066 1.52 mycroft struct tty *tp = sc->sc_tty;
1067 1.50 mycroft
1068 1.52 mycroft return (tp);
1069 1.50 mycroft }
1070 1.111 christos
1071 1.21 mycroft int
1072 1.259 christos comioctl(dev_t dev, u_long cmd, void *data, int flag, struct lwp *l)
1073 1.1 cgd {
1074 1.273 dyoung struct com_softc *sc;
1075 1.273 dyoung struct tty *tp;
1076 1.21 mycroft int error;
1077 1.21 mycroft
1078 1.276 cube sc = device_lookup_private(&com_cd, COMUNIT(dev));
1079 1.273 dyoung if (sc == NULL)
1080 1.273 dyoung return ENXIO;
1081 1.149 thorpej if (COM_ISALIVE(sc) == 0)
1082 1.149 thorpej return (EIO);
1083 1.149 thorpej
1084 1.273 dyoung tp = sc->sc_tty;
1085 1.273 dyoung
1086 1.238 christos error = (*tp->t_linesw->l_ioctl)(tp, cmd, data, flag, l);
1087 1.194 atatat if (error != EPASSTHROUGH)
1088 1.99 mycroft return (error);
1089 1.99 mycroft
1090 1.238 christos error = ttioctl(tp, cmd, data, flag, l);
1091 1.194 atatat if (error != EPASSTHROUGH)
1092 1.99 mycroft return (error);
1093 1.138 mycroft
1094 1.138 mycroft error = 0;
1095 1.249 elad switch (cmd) {
1096 1.249 elad case TIOCSFLAGS:
1097 1.254 elad error = kauth_authorize_device_tty(l->l_cred,
1098 1.254 elad KAUTH_DEVICE_TTY_PRIVSET, tp);
1099 1.249 elad break;
1100 1.249 elad default:
1101 1.249 elad /* nothing */
1102 1.249 elad break;
1103 1.249 elad }
1104 1.249 elad if (error) {
1105 1.249 elad return error;
1106 1.249 elad }
1107 1.1 cgd
1108 1.263 ad mutex_spin_enter(&sc->sc_lock);
1109 1.136 mycroft
1110 1.1 cgd switch (cmd) {
1111 1.1 cgd case TIOCSBRK:
1112 1.99 mycroft com_break(sc, 1);
1113 1.1 cgd break;
1114 1.99 mycroft
1115 1.1 cgd case TIOCCBRK:
1116 1.99 mycroft com_break(sc, 0);
1117 1.1 cgd break;
1118 1.99 mycroft
1119 1.1 cgd case TIOCSDTR:
1120 1.99 mycroft com_modem(sc, 1);
1121 1.1 cgd break;
1122 1.99 mycroft
1123 1.1 cgd case TIOCCDTR:
1124 1.99 mycroft com_modem(sc, 0);
1125 1.1 cgd break;
1126 1.99 mycroft
1127 1.99 mycroft case TIOCGFLAGS:
1128 1.99 mycroft *(int *)data = sc->sc_swflags;
1129 1.99 mycroft break;
1130 1.99 mycroft
1131 1.99 mycroft case TIOCSFLAGS:
1132 1.99 mycroft sc->sc_swflags = *(int *)data;
1133 1.99 mycroft break;
1134 1.99 mycroft
1135 1.1 cgd case TIOCMSET:
1136 1.1 cgd case TIOCMBIS:
1137 1.1 cgd case TIOCMBIC:
1138 1.153 mycroft tiocm_to_com(sc, cmd, *(int *)data);
1139 1.111 christos break;
1140 1.111 christos
1141 1.153 mycroft case TIOCMGET:
1142 1.153 mycroft *(int *)data = com_to_tiocm(sc);
1143 1.111 christos break;
1144 1.144 jonathan
1145 1.244 kardel case PPS_IOC_CREATE:
1146 1.244 kardel case PPS_IOC_DESTROY:
1147 1.244 kardel case PPS_IOC_GETPARAMS:
1148 1.244 kardel case PPS_IOC_SETPARAMS:
1149 1.244 kardel case PPS_IOC_GETCAP:
1150 1.244 kardel case PPS_IOC_FETCH:
1151 1.244 kardel #ifdef PPS_SYNC
1152 1.244 kardel case PPS_IOC_KCBIND:
1153 1.244 kardel #endif
1154 1.279 ad mutex_spin_enter(&timecounter_lock);
1155 1.244 kardel error = pps_ioctl(cmd, data, &sc->sc_pps_state);
1156 1.279 ad mutex_spin_exit(&timecounter_lock);
1157 1.244 kardel break;
1158 1.224 simonb
1159 1.144 jonathan case TIOCDCDTIMESTAMP: /* XXX old, overloaded API used by xntpd v3 */
1160 1.279 ad mutex_spin_enter(&timecounter_lock);
1161 1.244 kardel #ifndef PPS_TRAILING_EDGE
1162 1.244 kardel TIMESPEC_TO_TIMEVAL((struct timeval *)data,
1163 1.244 kardel &sc->sc_pps_state.ppsinfo.assert_timestamp);
1164 1.244 kardel #else
1165 1.244 kardel TIMESPEC_TO_TIMEVAL((struct timeval *)data,
1166 1.244 kardel &sc->sc_pps_state.ppsinfo.clear_timestamp);
1167 1.244 kardel #endif
1168 1.279 ad mutex_spin_exit(&timecounter_lock);
1169 1.144 jonathan break;
1170 1.144 jonathan
1171 1.99 mycroft default:
1172 1.194 atatat error = EPASSTHROUGH;
1173 1.136 mycroft break;
1174 1.21 mycroft }
1175 1.22 cgd
1176 1.263 ad mutex_spin_exit(&sc->sc_lock);
1177 1.136 mycroft
1178 1.99 mycroft #ifdef COM_DEBUG
1179 1.101 mycroft if (com_debug)
1180 1.99 mycroft comstatus(sc, "comioctl ");
1181 1.99 mycroft #endif
1182 1.99 mycroft
1183 1.136 mycroft return (error);
1184 1.99 mycroft }
1185 1.99 mycroft
1186 1.101 mycroft integrate void
1187 1.197 simonb com_schedrx(struct com_softc *sc)
1188 1.101 mycroft {
1189 1.101 mycroft
1190 1.101 mycroft sc->sc_rx_ready = 1;
1191 1.101 mycroft
1192 1.101 mycroft /* Wake up the poller. */
1193 1.263 ad softint_schedule(sc->sc_si);
1194 1.101 mycroft }
1195 1.101 mycroft
1196 1.99 mycroft void
1197 1.197 simonb com_break(struct com_softc *sc, int onoff)
1198 1.99 mycroft {
1199 1.99 mycroft
1200 1.99 mycroft if (onoff)
1201 1.99 mycroft SET(sc->sc_lcr, LCR_SBREAK);
1202 1.99 mycroft else
1203 1.99 mycroft CLR(sc->sc_lcr, LCR_SBREAK);
1204 1.22 cgd
1205 1.99 mycroft if (!sc->sc_heldchange) {
1206 1.99 mycroft if (sc->sc_tx_busy) {
1207 1.99 mycroft sc->sc_heldtbc = sc->sc_tbc;
1208 1.99 mycroft sc->sc_tbc = 0;
1209 1.99 mycroft sc->sc_heldchange = 1;
1210 1.99 mycroft } else
1211 1.99 mycroft com_loadchannelregs(sc);
1212 1.22 cgd }
1213 1.99 mycroft }
1214 1.22 cgd
1215 1.99 mycroft void
1216 1.197 simonb com_modem(struct com_softc *sc, int onoff)
1217 1.99 mycroft {
1218 1.22 cgd
1219 1.153 mycroft if (sc->sc_mcr_dtr == 0)
1220 1.153 mycroft return;
1221 1.153 mycroft
1222 1.99 mycroft if (onoff)
1223 1.99 mycroft SET(sc->sc_mcr, sc->sc_mcr_dtr);
1224 1.99 mycroft else
1225 1.99 mycroft CLR(sc->sc_mcr, sc->sc_mcr_dtr);
1226 1.22 cgd
1227 1.99 mycroft if (!sc->sc_heldchange) {
1228 1.99 mycroft if (sc->sc_tx_busy) {
1229 1.99 mycroft sc->sc_heldtbc = sc->sc_tbc;
1230 1.99 mycroft sc->sc_tbc = 0;
1231 1.99 mycroft sc->sc_heldchange = 1;
1232 1.99 mycroft } else
1233 1.99 mycroft com_loadchannelregs(sc);
1234 1.22 cgd }
1235 1.153 mycroft }
1236 1.153 mycroft
1237 1.153 mycroft void
1238 1.197 simonb tiocm_to_com(struct com_softc *sc, u_long how, int ttybits)
1239 1.153 mycroft {
1240 1.153 mycroft u_char combits;
1241 1.153 mycroft
1242 1.153 mycroft combits = 0;
1243 1.153 mycroft if (ISSET(ttybits, TIOCM_DTR))
1244 1.153 mycroft SET(combits, MCR_DTR);
1245 1.153 mycroft if (ISSET(ttybits, TIOCM_RTS))
1246 1.153 mycroft SET(combits, MCR_RTS);
1247 1.232 perry
1248 1.153 mycroft switch (how) {
1249 1.153 mycroft case TIOCMBIC:
1250 1.153 mycroft CLR(sc->sc_mcr, combits);
1251 1.153 mycroft break;
1252 1.153 mycroft
1253 1.153 mycroft case TIOCMBIS:
1254 1.153 mycroft SET(sc->sc_mcr, combits);
1255 1.153 mycroft break;
1256 1.153 mycroft
1257 1.153 mycroft case TIOCMSET:
1258 1.153 mycroft CLR(sc->sc_mcr, MCR_DTR | MCR_RTS);
1259 1.153 mycroft SET(sc->sc_mcr, combits);
1260 1.153 mycroft break;
1261 1.153 mycroft }
1262 1.153 mycroft
1263 1.153 mycroft if (!sc->sc_heldchange) {
1264 1.153 mycroft if (sc->sc_tx_busy) {
1265 1.153 mycroft sc->sc_heldtbc = sc->sc_tbc;
1266 1.153 mycroft sc->sc_tbc = 0;
1267 1.153 mycroft sc->sc_heldchange = 1;
1268 1.153 mycroft } else
1269 1.153 mycroft com_loadchannelregs(sc);
1270 1.153 mycroft }
1271 1.153 mycroft }
1272 1.153 mycroft
1273 1.153 mycroft int
1274 1.197 simonb com_to_tiocm(struct com_softc *sc)
1275 1.153 mycroft {
1276 1.153 mycroft u_char combits;
1277 1.153 mycroft int ttybits = 0;
1278 1.153 mycroft
1279 1.153 mycroft combits = sc->sc_mcr;
1280 1.153 mycroft if (ISSET(combits, MCR_DTR))
1281 1.153 mycroft SET(ttybits, TIOCM_DTR);
1282 1.153 mycroft if (ISSET(combits, MCR_RTS))
1283 1.153 mycroft SET(ttybits, TIOCM_RTS);
1284 1.153 mycroft
1285 1.153 mycroft combits = sc->sc_msr;
1286 1.330 macallan if (sc->sc_type == COM_TYPE_INGENIC) {
1287 1.153 mycroft SET(ttybits, TIOCM_CD);
1288 1.330 macallan } else {
1289 1.330 macallan if (ISSET(combits, MSR_DCD))
1290 1.330 macallan SET(ttybits, TIOCM_CD);
1291 1.330 macallan }
1292 1.153 mycroft if (ISSET(combits, MSR_CTS))
1293 1.153 mycroft SET(ttybits, TIOCM_CTS);
1294 1.153 mycroft if (ISSET(combits, MSR_DSR))
1295 1.153 mycroft SET(ttybits, TIOCM_DSR);
1296 1.153 mycroft if (ISSET(combits, MSR_RI | MSR_TERI))
1297 1.153 mycroft SET(ttybits, TIOCM_RI);
1298 1.153 mycroft
1299 1.228 mycroft if (ISSET(sc->sc_ier, IER_ERXRDY | IER_ETXRDY | IER_ERLS | IER_EMSC))
1300 1.153 mycroft SET(ttybits, TIOCM_LE);
1301 1.153 mycroft
1302 1.153 mycroft return (ttybits);
1303 1.1 cgd }
1304 1.1 cgd
1305 1.106 drochner static u_char
1306 1.197 simonb cflag2lcr(tcflag_t cflag)
1307 1.106 drochner {
1308 1.106 drochner u_char lcr = 0;
1309 1.106 drochner
1310 1.106 drochner switch (ISSET(cflag, CSIZE)) {
1311 1.127 mycroft case CS5:
1312 1.106 drochner SET(lcr, LCR_5BITS);
1313 1.106 drochner break;
1314 1.127 mycroft case CS6:
1315 1.106 drochner SET(lcr, LCR_6BITS);
1316 1.106 drochner break;
1317 1.127 mycroft case CS7:
1318 1.106 drochner SET(lcr, LCR_7BITS);
1319 1.106 drochner break;
1320 1.127 mycroft case CS8:
1321 1.106 drochner SET(lcr, LCR_8BITS);
1322 1.106 drochner break;
1323 1.106 drochner }
1324 1.106 drochner if (ISSET(cflag, PARENB)) {
1325 1.106 drochner SET(lcr, LCR_PENAB);
1326 1.106 drochner if (!ISSET(cflag, PARODD))
1327 1.106 drochner SET(lcr, LCR_PEVEN);
1328 1.106 drochner }
1329 1.106 drochner if (ISSET(cflag, CSTOPB))
1330 1.106 drochner SET(lcr, LCR_STOPB);
1331 1.106 drochner
1332 1.110 enami return (lcr);
1333 1.106 drochner }
1334 1.106 drochner
1335 1.21 mycroft int
1336 1.197 simonb comparam(struct tty *tp, struct termios *t)
1337 1.1 cgd {
1338 1.276 cube struct com_softc *sc =
1339 1.276 cube device_lookup_private(&com_cd, COMUNIT(tp->t_dev));
1340 1.188 enami int ospeed;
1341 1.62 mycroft u_char lcr;
1342 1.21 mycroft
1343 1.149 thorpej if (COM_ISALIVE(sc) == 0)
1344 1.149 thorpej return (EIO);
1345 1.149 thorpej
1346 1.188 enami #ifdef COM_HAYESP
1347 1.209 thorpej if (sc->sc_type == COM_TYPE_HAYESP) {
1348 1.188 enami int prescaler, speed;
1349 1.188 enami
1350 1.188 enami /*
1351 1.188 enami * Calculate UART clock prescaler. It should be in
1352 1.188 enami * range of 0 .. 3.
1353 1.188 enami */
1354 1.188 enami for (prescaler = 0, speed = t->c_ospeed; prescaler < 4;
1355 1.188 enami prescaler++, speed /= 2)
1356 1.210 thorpej if ((ospeed = comspeed(speed, sc->sc_frequency,
1357 1.210 thorpej sc->sc_type)) > 0)
1358 1.188 enami break;
1359 1.188 enami
1360 1.188 enami if (prescaler == 4)
1361 1.188 enami return (EINVAL);
1362 1.188 enami sc->sc_prescaler = prescaler;
1363 1.188 enami } else
1364 1.188 enami #endif
1365 1.210 thorpej ospeed = comspeed(t->c_ospeed, sc->sc_frequency, sc->sc_type);
1366 1.188 enami
1367 1.127 mycroft /* Check requested parameters. */
1368 1.99 mycroft if (ospeed < 0)
1369 1.99 mycroft return (EINVAL);
1370 1.99 mycroft if (t->c_ispeed && t->c_ispeed != t->c_ospeed)
1371 1.99 mycroft return (EINVAL);
1372 1.21 mycroft
1373 1.99 mycroft /*
1374 1.99 mycroft * For the console, always force CLOCAL and !HUPCL, so that the port
1375 1.99 mycroft * is always active.
1376 1.99 mycroft */
1377 1.99 mycroft if (ISSET(sc->sc_swflags, TIOCFLAG_SOFTCAR) ||
1378 1.99 mycroft ISSET(sc->sc_hwflags, COM_HW_CONSOLE)) {
1379 1.99 mycroft SET(t->c_cflag, CLOCAL);
1380 1.99 mycroft CLR(t->c_cflag, HUPCL);
1381 1.62 mycroft }
1382 1.129 mycroft
1383 1.129 mycroft /*
1384 1.129 mycroft * If there were no changes, don't do anything. This avoids dropping
1385 1.129 mycroft * input and improves performance when all we did was frob things like
1386 1.129 mycroft * VMIN and VTIME.
1387 1.129 mycroft */
1388 1.129 mycroft if (tp->t_ospeed == t->c_ospeed &&
1389 1.129 mycroft tp->t_cflag == t->c_cflag)
1390 1.129 mycroft return (0);
1391 1.126 mycroft
1392 1.126 mycroft lcr = ISSET(sc->sc_lcr, LCR_SBREAK) | cflag2lcr(t->c_cflag);
1393 1.126 mycroft
1394 1.263 ad mutex_spin_enter(&sc->sc_lock);
1395 1.126 mycroft
1396 1.126 mycroft sc->sc_lcr = lcr;
1397 1.36 mycroft
1398 1.36 mycroft /*
1399 1.99 mycroft * If we're not in a mode that assumes a connection is present, then
1400 1.99 mycroft * ignore carrier changes.
1401 1.36 mycroft */
1402 1.99 mycroft if (ISSET(t->c_cflag, CLOCAL | MDMBUF))
1403 1.99 mycroft sc->sc_msr_dcd = 0;
1404 1.99 mycroft else
1405 1.99 mycroft sc->sc_msr_dcd = MSR_DCD;
1406 1.99 mycroft /*
1407 1.99 mycroft * Set the flow control pins depending on the current flow control
1408 1.99 mycroft * mode.
1409 1.99 mycroft */
1410 1.99 mycroft if (ISSET(t->c_cflag, CRTSCTS)) {
1411 1.99 mycroft sc->sc_mcr_dtr = MCR_DTR;
1412 1.99 mycroft sc->sc_mcr_rts = MCR_RTS;
1413 1.99 mycroft sc->sc_msr_cts = MSR_CTS;
1414 1.315 jmcneill if (ISSET(sc->sc_hwflags, COM_HW_AFE)) {
1415 1.315 jmcneill SET(sc->sc_mcr, MCR_AFE);
1416 1.315 jmcneill } else {
1417 1.315 jmcneill sc->sc_efr = EFR_AUTORTS | EFR_AUTOCTS;
1418 1.315 jmcneill }
1419 1.99 mycroft } else if (ISSET(t->c_cflag, MDMBUF)) {
1420 1.99 mycroft /*
1421 1.99 mycroft * For DTR/DCD flow control, make sure we don't toggle DTR for
1422 1.99 mycroft * carrier detection.
1423 1.99 mycroft */
1424 1.99 mycroft sc->sc_mcr_dtr = 0;
1425 1.99 mycroft sc->sc_mcr_rts = MCR_DTR;
1426 1.99 mycroft sc->sc_msr_cts = MSR_DCD;
1427 1.315 jmcneill if (ISSET(sc->sc_hwflags, COM_HW_AFE)) {
1428 1.315 jmcneill CLR(sc->sc_mcr, MCR_AFE);
1429 1.315 jmcneill } else {
1430 1.315 jmcneill sc->sc_efr = 0;
1431 1.315 jmcneill }
1432 1.99 mycroft } else {
1433 1.99 mycroft /*
1434 1.99 mycroft * If no flow control, then always set RTS. This will make
1435 1.99 mycroft * the other side happy if it mistakenly thinks we're doing
1436 1.99 mycroft * RTS/CTS flow control.
1437 1.99 mycroft */
1438 1.99 mycroft sc->sc_mcr_dtr = MCR_DTR | MCR_RTS;
1439 1.99 mycroft sc->sc_mcr_rts = 0;
1440 1.99 mycroft sc->sc_msr_cts = 0;
1441 1.315 jmcneill if (ISSET(sc->sc_hwflags, COM_HW_AFE)) {
1442 1.315 jmcneill CLR(sc->sc_mcr, MCR_AFE);
1443 1.315 jmcneill } else {
1444 1.315 jmcneill sc->sc_efr = 0;
1445 1.315 jmcneill }
1446 1.99 mycroft if (ISSET(sc->sc_mcr, MCR_DTR))
1447 1.99 mycroft SET(sc->sc_mcr, MCR_RTS);
1448 1.99 mycroft else
1449 1.99 mycroft CLR(sc->sc_mcr, MCR_RTS);
1450 1.99 mycroft }
1451 1.99 mycroft sc->sc_msr_mask = sc->sc_msr_cts | sc->sc_msr_dcd;
1452 1.99 mycroft
1453 1.325 christos if (t->c_ospeed == 0 && tp->t_ospeed != 0)
1454 1.99 mycroft CLR(sc->sc_mcr, sc->sc_mcr_dtr);
1455 1.325 christos else if (t->c_ospeed != 0 && tp->t_ospeed == 0)
1456 1.99 mycroft SET(sc->sc_mcr, sc->sc_mcr_dtr);
1457 1.66 mycroft
1458 1.99 mycroft sc->sc_dlbl = ospeed;
1459 1.99 mycroft sc->sc_dlbh = ospeed >> 8;
1460 1.66 mycroft
1461 1.99 mycroft /*
1462 1.99 mycroft * Set the FIFO threshold based on the receive speed.
1463 1.99 mycroft *
1464 1.99 mycroft * * If it's a low speed, it's probably a mouse or some other
1465 1.99 mycroft * interactive device, so set the threshold low.
1466 1.99 mycroft * * If it's a high speed, trim the trigger level down to prevent
1467 1.99 mycroft * overflows.
1468 1.99 mycroft * * Otherwise set it a bit higher.
1469 1.99 mycroft */
1470 1.209 thorpej if (sc->sc_type == COM_TYPE_HAYESP)
1471 1.99 mycroft sc->sc_fifo = FIFO_DMA_MODE | FIFO_ENABLE | FIFO_TRIGGER_8;
1472 1.278 tsutsui else if (ISSET(sc->sc_hwflags, COM_HW_FIFO)) {
1473 1.278 tsutsui if (t->c_ospeed <= 1200)
1474 1.278 tsutsui sc->sc_fifo = FIFO_ENABLE | FIFO_TRIGGER_1;
1475 1.278 tsutsui else if (t->c_ospeed <= 38400)
1476 1.278 tsutsui sc->sc_fifo = FIFO_ENABLE | FIFO_TRIGGER_8;
1477 1.278 tsutsui else
1478 1.278 tsutsui sc->sc_fifo = FIFO_ENABLE | FIFO_TRIGGER_4;
1479 1.278 tsutsui } else
1480 1.99 mycroft sc->sc_fifo = 0;
1481 1.21 mycroft
1482 1.332 skrll if (sc->sc_type == COM_TYPE_INGENIC)
1483 1.330 macallan sc->sc_fifo |= FIFO_UART_ON;
1484 1.330 macallan
1485 1.127 mycroft /* And copy to tty. */
1486 1.240 dsl tp->t_ispeed = t->c_ospeed;
1487 1.57 mycroft tp->t_ospeed = t->c_ospeed;
1488 1.57 mycroft tp->t_cflag = t->c_cflag;
1489 1.25 cgd
1490 1.99 mycroft if (!sc->sc_heldchange) {
1491 1.99 mycroft if (sc->sc_tx_busy) {
1492 1.99 mycroft sc->sc_heldtbc = sc->sc_tbc;
1493 1.99 mycroft sc->sc_tbc = 0;
1494 1.99 mycroft sc->sc_heldchange = 1;
1495 1.99 mycroft } else
1496 1.99 mycroft com_loadchannelregs(sc);
1497 1.99 mycroft }
1498 1.99 mycroft
1499 1.124 mycroft if (!ISSET(t->c_cflag, CHWFLOW)) {
1500 1.125 mycroft /* Disable the high water mark. */
1501 1.125 mycroft sc->sc_r_hiwat = 0;
1502 1.125 mycroft sc->sc_r_lowat = 0;
1503 1.124 mycroft if (ISSET(sc->sc_rx_flags, RX_TTY_OVERFLOWED)) {
1504 1.124 mycroft CLR(sc->sc_rx_flags, RX_TTY_OVERFLOWED);
1505 1.124 mycroft com_schedrx(sc);
1506 1.124 mycroft }
1507 1.124 mycroft if (ISSET(sc->sc_rx_flags, RX_TTY_BLOCKED|RX_IBUF_BLOCKED)) {
1508 1.124 mycroft CLR(sc->sc_rx_flags, RX_TTY_BLOCKED|RX_IBUF_BLOCKED);
1509 1.124 mycroft com_hwiflow(sc);
1510 1.124 mycroft }
1511 1.125 mycroft } else {
1512 1.127 mycroft sc->sc_r_hiwat = com_rbuf_hiwat;
1513 1.127 mycroft sc->sc_r_lowat = com_rbuf_lowat;
1514 1.124 mycroft }
1515 1.124 mycroft
1516 1.263 ad mutex_spin_exit(&sc->sc_lock);
1517 1.99 mycroft
1518 1.25 cgd /*
1519 1.99 mycroft * Update the tty layer's idea of the carrier bit, in case we changed
1520 1.124 mycroft * CLOCAL or MDMBUF. We don't hang up here; we only do that by
1521 1.124 mycroft * explicit request.
1522 1.25 cgd */
1523 1.330 macallan if (sc->sc_type == COM_TYPE_INGENIC) {
1524 1.330 macallan /* no DCD here */
1525 1.330 macallan (void) (*tp->t_linesw->l_modem)(tp, 1);
1526 1.330 macallan } else
1527 1.330 macallan (void) (*tp->t_linesw->l_modem)(tp, ISSET(sc->sc_msr, MSR_DCD));
1528 1.99 mycroft
1529 1.99 mycroft #ifdef COM_DEBUG
1530 1.101 mycroft if (com_debug)
1531 1.101 mycroft comstatus(sc, "comparam ");
1532 1.99 mycroft #endif
1533 1.99 mycroft
1534 1.99 mycroft if (!ISSET(t->c_cflag, CHWFLOW)) {
1535 1.99 mycroft if (sc->sc_tx_stopped) {
1536 1.99 mycroft sc->sc_tx_stopped = 0;
1537 1.99 mycroft comstart(tp);
1538 1.99 mycroft }
1539 1.21 mycroft }
1540 1.1 cgd
1541 1.99 mycroft return (0);
1542 1.99 mycroft }
1543 1.99 mycroft
1544 1.99 mycroft void
1545 1.197 simonb com_iflush(struct com_softc *sc)
1546 1.99 mycroft {
1547 1.247 gdamore struct com_regs *regsp = &sc->sc_regs;
1548 1.131 marc #ifdef DIAGNOSTIC
1549 1.131 marc int reg;
1550 1.131 marc #endif
1551 1.131 marc int timo;
1552 1.99 mycroft
1553 1.131 marc #ifdef DIAGNOSTIC
1554 1.131 marc reg = 0xffff;
1555 1.131 marc #endif
1556 1.131 marc timo = 50000;
1557 1.99 mycroft /* flush any pending I/O */
1558 1.247 gdamore while (ISSET(CSR_READ_1(regsp, COM_REG_LSR), LSR_RXRDY)
1559 1.131 marc && --timo)
1560 1.131 marc #ifdef DIAGNOSTIC
1561 1.131 marc reg =
1562 1.131 marc #else
1563 1.131 marc (void)
1564 1.131 marc #endif
1565 1.247 gdamore CSR_READ_1(regsp, COM_REG_RXDATA);
1566 1.131 marc #ifdef DIAGNOSTIC
1567 1.131 marc if (!timo)
1568 1.276 cube aprint_error_dev(sc->sc_dev, "com_iflush timeout %02x\n", reg);
1569 1.131 marc #endif
1570 1.309 rkujawa
1571 1.317 kiyohara #ifdef COM_16750
1572 1.317 kiyohara uint8_t fifo;
1573 1.317 kiyohara /*
1574 1.317 kiyohara * Reset all Rx/Tx FIFO, preserve current FIFO length.
1575 1.317 kiyohara * This should prevent triggering busy interrupt while
1576 1.317 kiyohara * manipulating divisors.
1577 1.317 kiyohara */
1578 1.317 kiyohara fifo = CSR_READ_1(regsp, COM_REG_FIFO) & (FIFO_TRIGGER_1 |
1579 1.317 kiyohara FIFO_TRIGGER_4 | FIFO_TRIGGER_8 | FIFO_TRIGGER_14);
1580 1.317 kiyohara CSR_WRITE_1(regsp, COM_REG_FIFO, fifo | FIFO_ENABLE | FIFO_RCV_RST |
1581 1.317 kiyohara FIFO_XMT_RST);
1582 1.317 kiyohara delay(100);
1583 1.317 kiyohara #endif
1584 1.99 mycroft }
1585 1.99 mycroft
1586 1.99 mycroft void
1587 1.197 simonb com_loadchannelregs(struct com_softc *sc)
1588 1.99 mycroft {
1589 1.247 gdamore struct com_regs *regsp = &sc->sc_regs;
1590 1.99 mycroft
1591 1.99 mycroft /* XXXXX necessary? */
1592 1.99 mycroft com_iflush(sc);
1593 1.99 mycroft
1594 1.209 thorpej if (sc->sc_type == COM_TYPE_PXA2x0)
1595 1.247 gdamore CSR_WRITE_1(regsp, COM_REG_IER, IER_EUART);
1596 1.208 scw else
1597 1.247 gdamore CSR_WRITE_1(regsp, COM_REG_IER, 0);
1598 1.99 mycroft
1599 1.281 matt if (sc->sc_type == COM_TYPE_OMAP) {
1600 1.281 matt /* disable before changing settings */
1601 1.281 matt CSR_WRITE_1(regsp, COM_REG_MDR1, MDR1_MODE_DISABLE);
1602 1.281 matt }
1603 1.281 matt
1604 1.116 fvdl if (ISSET(sc->sc_hwflags, COM_HW_FLOW)) {
1605 1.286 matt KASSERT(sc->sc_type != COM_TYPE_AU1x00);
1606 1.286 matt KASSERT(sc->sc_type != COM_TYPE_16550_NOERS);
1607 1.286 matt /* no EFR on alchemy */
1608 1.298 jklos CSR_WRITE_1(regsp, COM_REG_LCR, LCR_EERS);
1609 1.286 matt CSR_WRITE_1(regsp, COM_REG_EFR, sc->sc_efr);
1610 1.116 fvdl }
1611 1.247 gdamore if (sc->sc_type == COM_TYPE_AU1x00) {
1612 1.247 gdamore /* alchemy has single separate 16-bit clock divisor register */
1613 1.247 gdamore CSR_WRITE_2(regsp, COM_REG_DLBL, sc->sc_dlbl +
1614 1.247 gdamore (sc->sc_dlbh << 8));
1615 1.247 gdamore } else {
1616 1.247 gdamore CSR_WRITE_1(regsp, COM_REG_LCR, sc->sc_lcr | LCR_DLAB);
1617 1.247 gdamore CSR_WRITE_1(regsp, COM_REG_DLBL, sc->sc_dlbl);
1618 1.247 gdamore CSR_WRITE_1(regsp, COM_REG_DLBH, sc->sc_dlbh);
1619 1.247 gdamore }
1620 1.247 gdamore CSR_WRITE_1(regsp, COM_REG_LCR, sc->sc_lcr);
1621 1.247 gdamore CSR_WRITE_1(regsp, COM_REG_MCR, sc->sc_mcr_active = sc->sc_mcr);
1622 1.247 gdamore CSR_WRITE_1(regsp, COM_REG_FIFO, sc->sc_fifo);
1623 1.188 enami #ifdef COM_HAYESP
1624 1.209 thorpej if (sc->sc_type == COM_TYPE_HAYESP) {
1625 1.258 cube bus_space_write_1(regsp->cr_iot, sc->sc_hayespioh, HAYESP_CMD1,
1626 1.188 enami HAYESP_SETPRESCALER);
1627 1.258 cube bus_space_write_1(regsp->cr_iot, sc->sc_hayespioh, HAYESP_CMD2,
1628 1.188 enami sc->sc_prescaler);
1629 1.188 enami }
1630 1.188 enami #endif
1631 1.281 matt if (sc->sc_type == COM_TYPE_OMAP) {
1632 1.281 matt /* setup the fifos. the FCR value is not used as long
1633 1.281 matt as SCR[6] and SCR[7] are 0, which they are at reset
1634 1.281 matt and we never touch the SCR register */
1635 1.281 matt uint8_t rx_fifo_trig = 40;
1636 1.281 matt uint8_t tx_fifo_trig = 60;
1637 1.281 matt uint8_t rx_start = 8;
1638 1.281 matt uint8_t rx_halt = 60;
1639 1.281 matt uint8_t tlr_value = ((rx_fifo_trig>>2) << 4) | (tx_fifo_trig>>2);
1640 1.281 matt uint8_t tcr_value = ((rx_start>>2) << 4) | (rx_halt>>2);
1641 1.281 matt
1642 1.281 matt /* enable access to TCR & TLR */
1643 1.281 matt CSR_WRITE_1(regsp, COM_REG_MCR, sc->sc_mcr | MCR_TCR_TLR);
1644 1.281 matt
1645 1.281 matt /* write tcr and tlr values */
1646 1.281 matt CSR_WRITE_1(regsp, COM_REG_TLR, tlr_value);
1647 1.281 matt CSR_WRITE_1(regsp, COM_REG_TCR, tcr_value);
1648 1.281 matt
1649 1.281 matt /* disable access to TCR & TLR */
1650 1.281 matt CSR_WRITE_1(regsp, COM_REG_MCR, sc->sc_mcr);
1651 1.281 matt
1652 1.281 matt /* enable again, but mode is based on speed */
1653 1.281 matt if (sc->sc_tty->t_termios.c_ospeed > 230400) {
1654 1.281 matt CSR_WRITE_1(regsp, COM_REG_MDR1, MDR1_MODE_UART_13X);
1655 1.281 matt } else {
1656 1.281 matt CSR_WRITE_1(regsp, COM_REG_MDR1, MDR1_MODE_UART_16X);
1657 1.281 matt }
1658 1.281 matt }
1659 1.99 mycroft
1660 1.247 gdamore CSR_WRITE_1(regsp, COM_REG_IER, sc->sc_ier);
1661 1.99 mycroft }
1662 1.99 mycroft
1663 1.99 mycroft int
1664 1.197 simonb comhwiflow(struct tty *tp, int block)
1665 1.99 mycroft {
1666 1.276 cube struct com_softc *sc =
1667 1.276 cube device_lookup_private(&com_cd, COMUNIT(tp->t_dev));
1668 1.99 mycroft
1669 1.149 thorpej if (COM_ISALIVE(sc) == 0)
1670 1.149 thorpej return (0);
1671 1.149 thorpej
1672 1.99 mycroft if (sc->sc_mcr_rts == 0)
1673 1.99 mycroft return (0);
1674 1.99 mycroft
1675 1.263 ad mutex_spin_enter(&sc->sc_lock);
1676 1.232 perry
1677 1.99 mycroft if (block) {
1678 1.101 mycroft if (!ISSET(sc->sc_rx_flags, RX_TTY_BLOCKED)) {
1679 1.101 mycroft SET(sc->sc_rx_flags, RX_TTY_BLOCKED);
1680 1.101 mycroft com_hwiflow(sc);
1681 1.101 mycroft }
1682 1.99 mycroft } else {
1683 1.101 mycroft if (ISSET(sc->sc_rx_flags, RX_TTY_OVERFLOWED)) {
1684 1.101 mycroft CLR(sc->sc_rx_flags, RX_TTY_OVERFLOWED);
1685 1.101 mycroft com_schedrx(sc);
1686 1.101 mycroft }
1687 1.101 mycroft if (ISSET(sc->sc_rx_flags, RX_TTY_BLOCKED)) {
1688 1.101 mycroft CLR(sc->sc_rx_flags, RX_TTY_BLOCKED);
1689 1.101 mycroft com_hwiflow(sc);
1690 1.101 mycroft }
1691 1.99 mycroft }
1692 1.179 sommerfe
1693 1.263 ad mutex_spin_exit(&sc->sc_lock);
1694 1.99 mycroft return (1);
1695 1.99 mycroft }
1696 1.232 perry
1697 1.99 mycroft /*
1698 1.99 mycroft * (un)block input via hw flowcontrol
1699 1.99 mycroft */
1700 1.99 mycroft void
1701 1.197 simonb com_hwiflow(struct com_softc *sc)
1702 1.99 mycroft {
1703 1.247 gdamore struct com_regs *regsp= &sc->sc_regs;
1704 1.99 mycroft
1705 1.99 mycroft if (sc->sc_mcr_rts == 0)
1706 1.99 mycroft return;
1707 1.99 mycroft
1708 1.101 mycroft if (ISSET(sc->sc_rx_flags, RX_ANY_BLOCK)) {
1709 1.99 mycroft CLR(sc->sc_mcr, sc->sc_mcr_rts);
1710 1.99 mycroft CLR(sc->sc_mcr_active, sc->sc_mcr_rts);
1711 1.99 mycroft } else {
1712 1.99 mycroft SET(sc->sc_mcr, sc->sc_mcr_rts);
1713 1.99 mycroft SET(sc->sc_mcr_active, sc->sc_mcr_rts);
1714 1.99 mycroft }
1715 1.247 gdamore CSR_WRITE_1(regsp, COM_REG_MCR, sc->sc_mcr_active);
1716 1.1 cgd }
1717 1.21 mycroft
1718 1.99 mycroft
1719 1.12 deraadt void
1720 1.197 simonb comstart(struct tty *tp)
1721 1.1 cgd {
1722 1.276 cube struct com_softc *sc =
1723 1.276 cube device_lookup_private(&com_cd, COMUNIT(tp->t_dev));
1724 1.247 gdamore struct com_regs *regsp = &sc->sc_regs;
1725 1.21 mycroft int s;
1726 1.21 mycroft
1727 1.149 thorpej if (COM_ISALIVE(sc) == 0)
1728 1.149 thorpej return;
1729 1.149 thorpej
1730 1.1 cgd s = spltty();
1731 1.178 eeh if (ISSET(tp->t_state, TS_BUSY | TS_TIMEOUT | TS_TTSTOP))
1732 1.70 mycroft goto out;
1733 1.178 eeh if (sc->sc_tx_stopped)
1734 1.127 mycroft goto out;
1735 1.266 ad if (!ttypull(tp))
1736 1.266 ad goto out;
1737 1.99 mycroft
1738 1.99 mycroft /* Grab the first contiguous region of buffer space. */
1739 1.99 mycroft {
1740 1.99 mycroft u_char *tba;
1741 1.99 mycroft int tbc;
1742 1.99 mycroft
1743 1.99 mycroft tba = tp->t_outq.c_cf;
1744 1.99 mycroft tbc = ndqb(&tp->t_outq, 0);
1745 1.99 mycroft
1746 1.263 ad mutex_spin_enter(&sc->sc_lock);
1747 1.99 mycroft
1748 1.99 mycroft sc->sc_tba = tba;
1749 1.99 mycroft sc->sc_tbc = tbc;
1750 1.99 mycroft }
1751 1.99 mycroft
1752 1.62 mycroft SET(tp->t_state, TS_BUSY);
1753 1.99 mycroft sc->sc_tx_busy = 1;
1754 1.64 christos
1755 1.99 mycroft /* Enable transmit completion interrupts if necessary. */
1756 1.70 mycroft if (!ISSET(sc->sc_ier, IER_ETXRDY)) {
1757 1.70 mycroft SET(sc->sc_ier, IER_ETXRDY);
1758 1.247 gdamore CSR_WRITE_1(regsp, COM_REG_IER, sc->sc_ier);
1759 1.70 mycroft }
1760 1.99 mycroft
1761 1.99 mycroft /* Output the first chunk of the contiguous buffer. */
1762 1.195 thorpej if (!ISSET(sc->sc_hwflags, COM_HW_NO_TXPRELOAD)) {
1763 1.201 thorpej u_int n;
1764 1.99 mycroft
1765 1.127 mycroft n = sc->sc_tbc;
1766 1.127 mycroft if (n > sc->sc_fifolen)
1767 1.127 mycroft n = sc->sc_fifolen;
1768 1.247 gdamore CSR_WRITE_MULTI(regsp, COM_REG_TXDATA, sc->sc_tba, n);
1769 1.99 mycroft sc->sc_tbc -= n;
1770 1.99 mycroft sc->sc_tba += n;
1771 1.64 christos }
1772 1.233 tls
1773 1.263 ad mutex_spin_exit(&sc->sc_lock);
1774 1.99 mycroft out:
1775 1.1 cgd splx(s);
1776 1.99 mycroft return;
1777 1.1 cgd }
1778 1.21 mycroft
1779 1.1 cgd /*
1780 1.1 cgd * Stop output on a line.
1781 1.1 cgd */
1782 1.85 mycroft void
1783 1.256 christos comstop(struct tty *tp, int flag)
1784 1.1 cgd {
1785 1.276 cube struct com_softc *sc =
1786 1.276 cube device_lookup_private(&com_cd, COMUNIT(tp->t_dev));
1787 1.1 cgd
1788 1.263 ad mutex_spin_enter(&sc->sc_lock);
1789 1.99 mycroft if (ISSET(tp->t_state, TS_BUSY)) {
1790 1.99 mycroft /* Stop transmitting at the next chunk. */
1791 1.99 mycroft sc->sc_tbc = 0;
1792 1.99 mycroft sc->sc_heldtbc = 0;
1793 1.62 mycroft if (!ISSET(tp->t_state, TS_TTSTOP))
1794 1.62 mycroft SET(tp->t_state, TS_FLUSH);
1795 1.99 mycroft }
1796 1.263 ad mutex_spin_exit(&sc->sc_lock);
1797 1.1 cgd }
1798 1.1 cgd
1799 1.33 mycroft void
1800 1.197 simonb comdiag(void *arg)
1801 1.33 mycroft {
1802 1.33 mycroft struct com_softc *sc = arg;
1803 1.99 mycroft int overflows, floods;
1804 1.33 mycroft
1805 1.263 ad mutex_spin_enter(&sc->sc_lock);
1806 1.33 mycroft overflows = sc->sc_overflows;
1807 1.33 mycroft sc->sc_overflows = 0;
1808 1.57 mycroft floods = sc->sc_floods;
1809 1.57 mycroft sc->sc_floods = 0;
1810 1.99 mycroft sc->sc_errors = 0;
1811 1.263 ad mutex_spin_exit(&sc->sc_lock);
1812 1.57 mycroft
1813 1.127 mycroft log(LOG_WARNING, "%s: %d silo overflow%s, %d ibuf flood%s\n",
1814 1.276 cube device_xname(sc->sc_dev),
1815 1.57 mycroft overflows, overflows == 1 ? "" : "s",
1816 1.99 mycroft floods, floods == 1 ? "" : "s");
1817 1.57 mycroft }
1818 1.57 mycroft
1819 1.99 mycroft integrate void
1820 1.197 simonb com_rxsoft(struct com_softc *sc, struct tty *tp)
1821 1.99 mycroft {
1822 1.198 simonb int (*rint)(int, struct tty *) = tp->t_linesw->l_rint;
1823 1.127 mycroft u_char *get, *end;
1824 1.127 mycroft u_int cc, scc;
1825 1.127 mycroft u_char lsr;
1826 1.127 mycroft int code;
1827 1.57 mycroft
1828 1.127 mycroft end = sc->sc_ebuf;
1829 1.99 mycroft get = sc->sc_rbget;
1830 1.127 mycroft scc = cc = com_rbuf_size - sc->sc_rbavail;
1831 1.99 mycroft
1832 1.127 mycroft if (cc == com_rbuf_size) {
1833 1.99 mycroft sc->sc_floods++;
1834 1.99 mycroft if (sc->sc_errors++ == 0)
1835 1.170 thorpej callout_reset(&sc->sc_diag_callout, 60 * hz,
1836 1.170 thorpej comdiag, sc);
1837 1.99 mycroft }
1838 1.99 mycroft
1839 1.205 gson /* If not yet open, drop the entire buffer content here */
1840 1.205 gson if (!ISSET(tp->t_state, TS_ISOPEN)) {
1841 1.205 gson get += cc << 1;
1842 1.205 gson if (get >= end)
1843 1.205 gson get -= com_rbuf_size << 1;
1844 1.205 gson cc = 0;
1845 1.205 gson }
1846 1.101 mycroft while (cc) {
1847 1.128 mycroft code = get[0];
1848 1.127 mycroft lsr = get[1];
1849 1.128 mycroft if (ISSET(lsr, LSR_OE | LSR_BI | LSR_FE | LSR_PE)) {
1850 1.128 mycroft if (ISSET(lsr, LSR_OE)) {
1851 1.128 mycroft sc->sc_overflows++;
1852 1.128 mycroft if (sc->sc_errors++ == 0)
1853 1.170 thorpej callout_reset(&sc->sc_diag_callout,
1854 1.170 thorpej 60 * hz, comdiag, sc);
1855 1.128 mycroft }
1856 1.127 mycroft if (ISSET(lsr, LSR_BI | LSR_FE))
1857 1.127 mycroft SET(code, TTY_FE);
1858 1.127 mycroft if (ISSET(lsr, LSR_PE))
1859 1.127 mycroft SET(code, TTY_PE);
1860 1.127 mycroft }
1861 1.127 mycroft if ((*rint)(code, tp) == -1) {
1862 1.101 mycroft /*
1863 1.101 mycroft * The line discipline's buffer is out of space.
1864 1.101 mycroft */
1865 1.101 mycroft if (!ISSET(sc->sc_rx_flags, RX_TTY_BLOCKED)) {
1866 1.101 mycroft /*
1867 1.101 mycroft * We're either not using flow control, or the
1868 1.101 mycroft * line discipline didn't tell us to block for
1869 1.101 mycroft * some reason. Either way, we have no way to
1870 1.101 mycroft * know when there's more space available, so
1871 1.101 mycroft * just drop the rest of the data.
1872 1.101 mycroft */
1873 1.127 mycroft get += cc << 1;
1874 1.127 mycroft if (get >= end)
1875 1.127 mycroft get -= com_rbuf_size << 1;
1876 1.101 mycroft cc = 0;
1877 1.101 mycroft } else {
1878 1.101 mycroft /*
1879 1.101 mycroft * Don't schedule any more receive processing
1880 1.101 mycroft * until the line discipline tells us there's
1881 1.101 mycroft * space available (through comhwiflow()).
1882 1.101 mycroft * Leave the rest of the data in the input
1883 1.101 mycroft * buffer.
1884 1.101 mycroft */
1885 1.101 mycroft SET(sc->sc_rx_flags, RX_TTY_OVERFLOWED);
1886 1.101 mycroft }
1887 1.101 mycroft break;
1888 1.101 mycroft }
1889 1.127 mycroft get += 2;
1890 1.127 mycroft if (get >= end)
1891 1.127 mycroft get = sc->sc_rbuf;
1892 1.101 mycroft cc--;
1893 1.99 mycroft }
1894 1.99 mycroft
1895 1.101 mycroft if (cc != scc) {
1896 1.101 mycroft sc->sc_rbget = get;
1897 1.263 ad mutex_spin_enter(&sc->sc_lock);
1898 1.232 perry
1899 1.101 mycroft cc = sc->sc_rbavail += scc - cc;
1900 1.101 mycroft /* Buffers should be ok again, release possible block. */
1901 1.101 mycroft if (cc >= sc->sc_r_lowat) {
1902 1.101 mycroft if (ISSET(sc->sc_rx_flags, RX_IBUF_OVERFLOWED)) {
1903 1.101 mycroft CLR(sc->sc_rx_flags, RX_IBUF_OVERFLOWED);
1904 1.101 mycroft SET(sc->sc_ier, IER_ERXRDY);
1905 1.208 scw #ifdef COM_PXA2X0
1906 1.209 thorpej if (sc->sc_type == COM_TYPE_PXA2x0)
1907 1.208 scw SET(sc->sc_ier, IER_ERXTOUT);
1908 1.208 scw #endif
1909 1.330 macallan if (sc->sc_type == COM_TYPE_INGENIC)
1910 1.330 macallan sc->sc_ier |= IER_ERXTOUT;
1911 1.330 macallan CSR_WRITE_1(&sc->sc_regs, COM_REG_IER,
1912 1.330 macallan sc->sc_ier);
1913 1.101 mycroft }
1914 1.101 mycroft if (ISSET(sc->sc_rx_flags, RX_IBUF_BLOCKED)) {
1915 1.101 mycroft CLR(sc->sc_rx_flags, RX_IBUF_BLOCKED);
1916 1.101 mycroft com_hwiflow(sc);
1917 1.101 mycroft }
1918 1.101 mycroft }
1919 1.263 ad mutex_spin_exit(&sc->sc_lock);
1920 1.57 mycroft }
1921 1.99 mycroft }
1922 1.99 mycroft
1923 1.99 mycroft integrate void
1924 1.197 simonb com_txsoft(struct com_softc *sc, struct tty *tp)
1925 1.99 mycroft {
1926 1.33 mycroft
1927 1.99 mycroft CLR(tp->t_state, TS_BUSY);
1928 1.99 mycroft if (ISSET(tp->t_state, TS_FLUSH))
1929 1.99 mycroft CLR(tp->t_state, TS_FLUSH);
1930 1.99 mycroft else
1931 1.99 mycroft ndflush(&tp->t_outq, (int)(sc->sc_tba - tp->t_outq.c_cf));
1932 1.181 eeh (*tp->t_linesw->l_start)(tp);
1933 1.99 mycroft }
1934 1.57 mycroft
1935 1.99 mycroft integrate void
1936 1.197 simonb com_stsoft(struct com_softc *sc, struct tty *tp)
1937 1.99 mycroft {
1938 1.99 mycroft u_char msr, delta;
1939 1.57 mycroft
1940 1.263 ad mutex_spin_enter(&sc->sc_lock);
1941 1.99 mycroft msr = sc->sc_msr;
1942 1.99 mycroft delta = sc->sc_msr_delta;
1943 1.99 mycroft sc->sc_msr_delta = 0;
1944 1.263 ad mutex_spin_exit(&sc->sc_lock);
1945 1.57 mycroft
1946 1.99 mycroft if (ISSET(delta, sc->sc_msr_dcd)) {
1947 1.99 mycroft /*
1948 1.99 mycroft * Inform the tty layer that carrier detect changed.
1949 1.99 mycroft */
1950 1.181 eeh (void) (*tp->t_linesw->l_modem)(tp, ISSET(msr, MSR_DCD));
1951 1.99 mycroft }
1952 1.61 mycroft
1953 1.99 mycroft if (ISSET(delta, sc->sc_msr_cts)) {
1954 1.99 mycroft /* Block or unblock output according to flow control. */
1955 1.99 mycroft if (ISSET(msr, sc->sc_msr_cts)) {
1956 1.99 mycroft sc->sc_tx_stopped = 0;
1957 1.181 eeh (*tp->t_linesw->l_start)(tp);
1958 1.99 mycroft } else {
1959 1.99 mycroft sc->sc_tx_stopped = 1;
1960 1.61 mycroft }
1961 1.99 mycroft }
1962 1.99 mycroft
1963 1.99 mycroft #ifdef COM_DEBUG
1964 1.101 mycroft if (com_debug)
1965 1.127 mycroft comstatus(sc, "com_stsoft");
1966 1.99 mycroft #endif
1967 1.99 mycroft }
1968 1.99 mycroft
1969 1.99 mycroft void
1970 1.197 simonb comsoft(void *arg)
1971 1.99 mycroft {
1972 1.99 mycroft struct com_softc *sc = arg;
1973 1.99 mycroft struct tty *tp;
1974 1.99 mycroft
1975 1.149 thorpej if (COM_ISALIVE(sc) == 0)
1976 1.131 marc return;
1977 1.131 marc
1978 1.261 ad tp = sc->sc_tty;
1979 1.99 mycroft
1980 1.261 ad if (sc->sc_rx_ready) {
1981 1.261 ad sc->sc_rx_ready = 0;
1982 1.261 ad com_rxsoft(sc, tp);
1983 1.261 ad }
1984 1.57 mycroft
1985 1.261 ad if (sc->sc_st_check) {
1986 1.261 ad sc->sc_st_check = 0;
1987 1.261 ad com_stsoft(sc, tp);
1988 1.261 ad }
1989 1.57 mycroft
1990 1.261 ad if (sc->sc_tx_done) {
1991 1.261 ad sc->sc_tx_done = 0;
1992 1.261 ad com_txsoft(sc, tp);
1993 1.57 mycroft }
1994 1.21 mycroft }
1995 1.140 ross
1996 1.21 mycroft int
1997 1.197 simonb comintr(void *arg)
1998 1.21 mycroft {
1999 1.49 cgd struct com_softc *sc = arg;
2000 1.247 gdamore struct com_regs *regsp = &sc->sc_regs;
2001 1.247 gdamore
2002 1.127 mycroft u_char *put, *end;
2003 1.127 mycroft u_int cc;
2004 1.127 mycroft u_char lsr, iir;
2005 1.55 mycroft
2006 1.149 thorpej if (COM_ISALIVE(sc) == 0)
2007 1.131 marc return (0);
2008 1.131 marc
2009 1.288 cegger KASSERT(regsp != NULL);
2010 1.288 cegger
2011 1.263 ad mutex_spin_enter(&sc->sc_lock);
2012 1.247 gdamore iir = CSR_READ_1(regsp, COM_REG_IIR);
2013 1.309 rkujawa
2014 1.317 kiyohara /* Handle ns16750-specific busy interrupt. */
2015 1.317 kiyohara #ifdef COM_16750
2016 1.317 kiyohara int timeout;
2017 1.317 kiyohara if ((iir & IIR_BUSY) == IIR_BUSY) {
2018 1.317 kiyohara for (timeout = 10000;
2019 1.317 kiyohara (CSR_READ_1(regsp, COM_REG_USR) & 0x1) != 0; timeout--)
2020 1.317 kiyohara if (timeout <= 0) {
2021 1.317 kiyohara aprint_error_dev(sc->sc_dev,
2022 1.317 kiyohara "timeout while waiting for BUSY interrupt "
2023 1.317 kiyohara "acknowledge\n");
2024 1.317 kiyohara mutex_spin_exit(&sc->sc_lock);
2025 1.317 kiyohara return (0);
2026 1.317 kiyohara }
2027 1.317 kiyohara
2028 1.317 kiyohara CSR_WRITE_1(regsp, COM_REG_LCR, sc->sc_lcr);
2029 1.317 kiyohara iir = CSR_READ_1(regsp, COM_REG_IIR);
2030 1.317 kiyohara }
2031 1.317 kiyohara #endif /* COM_16750 */
2032 1.317 kiyohara
2033 1.317 kiyohara
2034 1.179 sommerfe if (ISSET(iir, IIR_NOPEND)) {
2035 1.263 ad mutex_spin_exit(&sc->sc_lock);
2036 1.55 mycroft return (0);
2037 1.179 sommerfe }
2038 1.21 mycroft
2039 1.127 mycroft end = sc->sc_ebuf;
2040 1.99 mycroft put = sc->sc_rbput;
2041 1.99 mycroft cc = sc->sc_rbavail;
2042 1.99 mycroft
2043 1.189 briggs again: do {
2044 1.168 jonathan u_char msr, delta;
2045 1.21 mycroft
2046 1.247 gdamore lsr = CSR_READ_1(regsp, COM_REG_LSR);
2047 1.103 drochner if (ISSET(lsr, LSR_BI)) {
2048 1.316 martin int cn_trapped = 0; /* see above: cn_trap() */
2049 1.207 fvdl
2050 1.186 uwe cn_check_magic(sc->sc_tty->t_dev,
2051 1.186 uwe CNC_BREAK, com_cnm_state);
2052 1.186 uwe if (cn_trapped)
2053 1.103 drochner continue;
2054 1.206 briggs #if defined(KGDB) && !defined(DDB)
2055 1.103 drochner if (ISSET(sc->sc_hwflags, COM_HW_KGDB)) {
2056 1.103 drochner kgdb_connect(1);
2057 1.103 drochner continue;
2058 1.103 drochner }
2059 1.103 drochner #endif
2060 1.102 thorpej }
2061 1.102 thorpej
2062 1.101 mycroft if (ISSET(lsr, LSR_RCV_MASK) &&
2063 1.101 mycroft !ISSET(sc->sc_rx_flags, RX_IBUF_OVERFLOWED)) {
2064 1.127 mycroft while (cc > 0) {
2065 1.186 uwe int cn_trapped = 0;
2066 1.247 gdamore put[0] = CSR_READ_1(regsp, COM_REG_RXDATA);
2067 1.127 mycroft put[1] = lsr;
2068 1.186 uwe cn_check_magic(sc->sc_tty->t_dev,
2069 1.186 uwe put[0], com_cnm_state);
2070 1.229 mycroft if (cn_trapped)
2071 1.229 mycroft goto next;
2072 1.127 mycroft put += 2;
2073 1.127 mycroft if (put >= end)
2074 1.127 mycroft put = sc->sc_rbuf;
2075 1.127 mycroft cc--;
2076 1.229 mycroft next:
2077 1.247 gdamore lsr = CSR_READ_1(regsp, COM_REG_LSR);
2078 1.127 mycroft if (!ISSET(lsr, LSR_RCV_MASK))
2079 1.127 mycroft break;
2080 1.99 mycroft }
2081 1.127 mycroft
2082 1.99 mycroft /*
2083 1.99 mycroft * Current string of incoming characters ended because
2084 1.127 mycroft * no more data was available or we ran out of space.
2085 1.127 mycroft * Schedule a receive event if any data was received.
2086 1.127 mycroft * If we're out of space, turn off receive interrupts.
2087 1.99 mycroft */
2088 1.99 mycroft sc->sc_rbput = put;
2089 1.99 mycroft sc->sc_rbavail = cc;
2090 1.101 mycroft if (!ISSET(sc->sc_rx_flags, RX_TTY_OVERFLOWED))
2091 1.101 mycroft sc->sc_rx_ready = 1;
2092 1.127 mycroft
2093 1.99 mycroft /*
2094 1.99 mycroft * See if we are in danger of overflowing a buffer. If
2095 1.99 mycroft * so, use hardware flow control to ease the pressure.
2096 1.99 mycroft */
2097 1.101 mycroft if (!ISSET(sc->sc_rx_flags, RX_IBUF_BLOCKED) &&
2098 1.99 mycroft cc < sc->sc_r_hiwat) {
2099 1.101 mycroft SET(sc->sc_rx_flags, RX_IBUF_BLOCKED);
2100 1.101 mycroft com_hwiflow(sc);
2101 1.99 mycroft }
2102 1.127 mycroft
2103 1.99 mycroft /*
2104 1.101 mycroft * If we're out of space, disable receive interrupts
2105 1.101 mycroft * until the queue has drained a bit.
2106 1.99 mycroft */
2107 1.99 mycroft if (!cc) {
2108 1.101 mycroft SET(sc->sc_rx_flags, RX_IBUF_OVERFLOWED);
2109 1.208 scw #ifdef COM_PXA2X0
2110 1.209 thorpej if (sc->sc_type == COM_TYPE_PXA2x0)
2111 1.229 mycroft CLR(sc->sc_ier, IER_ERXRDY|IER_ERXTOUT);
2112 1.229 mycroft else
2113 1.208 scw #endif
2114 1.330 macallan if (sc->sc_type == COM_TYPE_INGENIC)
2115 1.330 macallan sc->sc_ier |= IER_ERXRDY|IER_ERXTOUT;
2116 1.330 macallan else
2117 1.229 mycroft CLR(sc->sc_ier, IER_ERXRDY);
2118 1.247 gdamore CSR_WRITE_1(regsp, COM_REG_IER, sc->sc_ier);
2119 1.99 mycroft }
2120 1.88 mycroft } else {
2121 1.228 mycroft if ((iir & (IIR_RXRDY|IIR_TXRDY)) == IIR_RXRDY) {
2122 1.247 gdamore (void) CSR_READ_1(regsp, COM_REG_RXDATA);
2123 1.88 mycroft continue;
2124 1.88 mycroft }
2125 1.88 mycroft }
2126 1.55 mycroft
2127 1.247 gdamore msr = CSR_READ_1(regsp, COM_REG_MSR);
2128 1.99 mycroft delta = msr ^ sc->sc_msr;
2129 1.99 mycroft sc->sc_msr = msr;
2130 1.244 kardel if ((sc->sc_pps_state.ppsparam.mode & PPS_CAPTUREBOTH) &&
2131 1.244 kardel (delta & MSR_DCD)) {
2132 1.279 ad mutex_spin_enter(&timecounter_lock);
2133 1.244 kardel pps_capture(&sc->sc_pps_state);
2134 1.244 kardel pps_event(&sc->sc_pps_state,
2135 1.244 kardel (msr & MSR_DCD) ?
2136 1.244 kardel PPS_CAPTUREASSERT :
2137 1.244 kardel PPS_CAPTURECLEAR);
2138 1.279 ad mutex_spin_exit(&timecounter_lock);
2139 1.244 kardel }
2140 1.168 jonathan
2141 1.167 jonathan /*
2142 1.167 jonathan * Process normal status changes
2143 1.167 jonathan */
2144 1.167 jonathan if (ISSET(delta, sc->sc_msr_mask)) {
2145 1.167 jonathan SET(sc->sc_msr_delta, delta);
2146 1.99 mycroft
2147 1.99 mycroft /*
2148 1.99 mycroft * Stop output immediately if we lose the output
2149 1.99 mycroft * flow control signal or carrier detect.
2150 1.99 mycroft */
2151 1.99 mycroft if (ISSET(~msr, sc->sc_msr_mask)) {
2152 1.99 mycroft sc->sc_tbc = 0;
2153 1.99 mycroft sc->sc_heldtbc = 0;
2154 1.69 mycroft #ifdef COM_DEBUG
2155 1.101 mycroft if (com_debug)
2156 1.101 mycroft comstatus(sc, "comintr ");
2157 1.69 mycroft #endif
2158 1.99 mycroft }
2159 1.55 mycroft
2160 1.99 mycroft sc->sc_st_check = 1;
2161 1.55 mycroft }
2162 1.225 enami } while (!ISSET((iir =
2163 1.247 gdamore CSR_READ_1(regsp, COM_REG_IIR)), IIR_NOPEND) &&
2164 1.225 enami /*
2165 1.225 enami * Since some device (e.g., ST16C1550) doesn't clear IIR_TXRDY
2166 1.225 enami * by IIR read, so we can't do this way: `process all interrupts,
2167 1.303 jakllsch * then do TX if possible'.
2168 1.225 enami */
2169 1.225 enami (iir & IIR_IMASK) != IIR_TXRDY);
2170 1.55 mycroft
2171 1.99 mycroft /*
2172 1.225 enami * Read LSR again, since there may be an interrupt between
2173 1.225 enami * the last LSR read and IIR read above.
2174 1.225 enami */
2175 1.247 gdamore lsr = CSR_READ_1(regsp, COM_REG_LSR);
2176 1.225 enami
2177 1.225 enami /*
2178 1.225 enami * See if data can be transmitted as well.
2179 1.225 enami * Schedule tx done event if no data left
2180 1.99 mycroft * and tty was marked busy.
2181 1.99 mycroft */
2182 1.99 mycroft if (ISSET(lsr, LSR_TXRDY)) {
2183 1.99 mycroft /*
2184 1.99 mycroft * If we've delayed a parameter change, do it now, and restart
2185 1.99 mycroft * output.
2186 1.99 mycroft */
2187 1.99 mycroft if (sc->sc_heldchange) {
2188 1.99 mycroft com_loadchannelregs(sc);
2189 1.99 mycroft sc->sc_heldchange = 0;
2190 1.99 mycroft sc->sc_tbc = sc->sc_heldtbc;
2191 1.99 mycroft sc->sc_heldtbc = 0;
2192 1.99 mycroft }
2193 1.127 mycroft
2194 1.99 mycroft /* Output the next chunk of the contiguous buffer, if any. */
2195 1.99 mycroft if (sc->sc_tbc > 0) {
2196 1.201 thorpej u_int n;
2197 1.99 mycroft
2198 1.127 mycroft n = sc->sc_tbc;
2199 1.127 mycroft if (n > sc->sc_fifolen)
2200 1.127 mycroft n = sc->sc_fifolen;
2201 1.247 gdamore CSR_WRITE_MULTI(regsp, COM_REG_TXDATA, sc->sc_tba, n);
2202 1.99 mycroft sc->sc_tbc -= n;
2203 1.99 mycroft sc->sc_tba += n;
2204 1.127 mycroft } else {
2205 1.127 mycroft /* Disable transmit completion interrupts if necessary. */
2206 1.127 mycroft if (ISSET(sc->sc_ier, IER_ETXRDY)) {
2207 1.127 mycroft CLR(sc->sc_ier, IER_ETXRDY);
2208 1.247 gdamore CSR_WRITE_1(regsp, COM_REG_IER, sc->sc_ier);
2209 1.127 mycroft }
2210 1.127 mycroft if (sc->sc_tx_busy) {
2211 1.127 mycroft sc->sc_tx_busy = 0;
2212 1.127 mycroft sc->sc_tx_done = 1;
2213 1.127 mycroft }
2214 1.62 mycroft }
2215 1.99 mycroft }
2216 1.189 briggs
2217 1.247 gdamore if (!ISSET((iir = CSR_READ_1(regsp, COM_REG_IIR)), IIR_NOPEND))
2218 1.189 briggs goto again;
2219 1.189 briggs
2220 1.263 ad mutex_spin_exit(&sc->sc_lock);
2221 1.62 mycroft
2222 1.99 mycroft /* Wake up the poller. */
2223 1.263 ad softint_schedule(sc->sc_si);
2224 1.115 explorer
2225 1.304 tls #ifdef RND_COM
2226 1.115 explorer rnd_add_uint32(&sc->rnd_source, iir | lsr);
2227 1.115 explorer #endif
2228 1.115 explorer
2229 1.88 mycroft return (1);
2230 1.1 cgd }
2231 1.1 cgd
2232 1.1 cgd /*
2233 1.102 thorpej * The following functions are polled getc and putc routines, shared
2234 1.102 thorpej * by the console and kgdb glue.
2235 1.232 perry *
2236 1.186 uwe * The read-ahead code is so that you can detect pending in-band
2237 1.186 uwe * cn_magic in polled mode while doing output rather than having to
2238 1.186 uwe * wait until the kernel decides it needs input.
2239 1.102 thorpej */
2240 1.102 thorpej
2241 1.186 uwe #define MAX_READAHEAD 20
2242 1.186 uwe static int com_readahead[MAX_READAHEAD];
2243 1.186 uwe static int com_readaheadcount = 0;
2244 1.174 jeffs
2245 1.102 thorpej int
2246 1.247 gdamore com_common_getc(dev_t dev, struct com_regs *regsp)
2247 1.102 thorpej {
2248 1.102 thorpej int s = splserial();
2249 1.102 thorpej u_char stat, c;
2250 1.102 thorpej
2251 1.174 jeffs /* got a character from reading things earlier */
2252 1.186 uwe if (com_readaheadcount > 0) {
2253 1.174 jeffs int i;
2254 1.174 jeffs
2255 1.186 uwe c = com_readahead[0];
2256 1.186 uwe for (i = 1; i < com_readaheadcount; i++) {
2257 1.186 uwe com_readahead[i-1] = com_readahead[i];
2258 1.174 jeffs }
2259 1.186 uwe com_readaheadcount--;
2260 1.174 jeffs splx(s);
2261 1.174 jeffs return (c);
2262 1.174 jeffs }
2263 1.174 jeffs
2264 1.322 matt /* don't block until a character becomes available */
2265 1.322 matt if (!ISSET(stat = CSR_READ_1(regsp, COM_REG_LSR), LSR_RXRDY)) {
2266 1.322 matt splx(s);
2267 1.322 matt return -1;
2268 1.322 matt }
2269 1.135 thorpej
2270 1.247 gdamore c = CSR_READ_1(regsp, COM_REG_RXDATA);
2271 1.247 gdamore stat = CSR_READ_1(regsp, COM_REG_IIR);
2272 1.186 uwe {
2273 1.316 martin int cn_trapped = 0; /* required by cn_trap, see above */
2274 1.186 uwe #ifdef DDB
2275 1.174 jeffs extern int db_active;
2276 1.186 uwe if (!db_active)
2277 1.186 uwe #endif
2278 1.186 uwe cn_check_magic(dev, c, com_cnm_state);
2279 1.174 jeffs }
2280 1.102 thorpej splx(s);
2281 1.102 thorpej return (c);
2282 1.102 thorpej }
2283 1.102 thorpej
2284 1.289 dyoung static void
2285 1.247 gdamore com_common_putc(dev_t dev, struct com_regs *regsp, int c)
2286 1.102 thorpej {
2287 1.102 thorpej int s = splserial();
2288 1.204 simonb int cin, stat, timo;
2289 1.174 jeffs
2290 1.232 perry if (com_readaheadcount < MAX_READAHEAD
2291 1.247 gdamore && ISSET(stat = CSR_READ_1(regsp, COM_REG_LSR), LSR_RXRDY)) {
2292 1.186 uwe int cn_trapped = 0;
2293 1.247 gdamore cin = CSR_READ_1(regsp, COM_REG_RXDATA);
2294 1.247 gdamore stat = CSR_READ_1(regsp, COM_REG_IIR);
2295 1.186 uwe cn_check_magic(dev, cin, com_cnm_state);
2296 1.186 uwe com_readahead[com_readaheadcount++] = cin;
2297 1.174 jeffs }
2298 1.102 thorpej
2299 1.102 thorpej /* wait for any pending transmission to finish */
2300 1.161 ross timo = 150000;
2301 1.247 gdamore while (!ISSET(CSR_READ_1(regsp, COM_REG_LSR), LSR_TXRDY) && --timo)
2302 1.161 ross continue;
2303 1.135 thorpej
2304 1.247 gdamore CSR_WRITE_1(regsp, COM_REG_TXDATA, c);
2305 1.247 gdamore COM_BARRIER(regsp, BR | BW);
2306 1.160 thorpej
2307 1.157 mycroft splx(s);
2308 1.102 thorpej }
2309 1.102 thorpej
2310 1.102 thorpej /*
2311 1.165 drochner * Initialize UART for use as console or KGDB line.
2312 1.99 mycroft */
2313 1.106 drochner int
2314 1.247 gdamore cominit(struct com_regs *regsp, int rate, int frequency, int type,
2315 1.247 gdamore tcflag_t cflag)
2316 1.1 cgd {
2317 1.106 drochner
2318 1.247 gdamore if (bus_space_map(regsp->cr_iot, regsp->cr_iobase, regsp->cr_nports, 0,
2319 1.247 gdamore ®sp->cr_ioh))
2320 1.110 enami return (ENOMEM); /* ??? */
2321 1.1 cgd
2322 1.281 matt if (type == COM_TYPE_OMAP) {
2323 1.281 matt /* disable before changing settings */
2324 1.281 matt CSR_WRITE_1(regsp, COM_REG_MDR1, MDR1_MODE_DISABLE);
2325 1.281 matt }
2326 1.281 matt
2327 1.210 thorpej rate = comspeed(rate, frequency, type);
2328 1.301 matt if (__predict_true(rate != -1)) {
2329 1.301 matt if (type == COM_TYPE_AU1x00) {
2330 1.301 matt CSR_WRITE_2(regsp, COM_REG_DLBL, rate);
2331 1.301 matt } else {
2332 1.311 kiyohara /* no EFR on alchemy */
2333 1.330 macallan if ((type != COM_TYPE_16550_NOERS) &&
2334 1.330 macallan (type != COM_TYPE_INGENIC)) {
2335 1.301 matt CSR_WRITE_1(regsp, COM_REG_LCR, LCR_EERS);
2336 1.301 matt CSR_WRITE_1(regsp, COM_REG_EFR, 0);
2337 1.301 matt }
2338 1.301 matt CSR_WRITE_1(regsp, COM_REG_LCR, LCR_DLAB);
2339 1.301 matt CSR_WRITE_1(regsp, COM_REG_DLBL, rate & 0xff);
2340 1.301 matt CSR_WRITE_1(regsp, COM_REG_DLBH, rate >> 8);
2341 1.283 matt }
2342 1.247 gdamore }
2343 1.247 gdamore CSR_WRITE_1(regsp, COM_REG_LCR, cflag2lcr(cflag));
2344 1.247 gdamore CSR_WRITE_1(regsp, COM_REG_MCR, MCR_DTR | MCR_RTS);
2345 1.329 macallan
2346 1.329 macallan if (type == COM_TYPE_INGENIC) {
2347 1.329 macallan CSR_WRITE_1(regsp, COM_REG_FIFO,
2348 1.329 macallan FIFO_ENABLE | FIFO_RCV_RST | FIFO_XMT_RST |
2349 1.329 macallan FIFO_TRIGGER_1 | FIFO_UART_ON);
2350 1.329 macallan } else {
2351 1.329 macallan CSR_WRITE_1(regsp, COM_REG_FIFO,
2352 1.329 macallan FIFO_ENABLE | FIFO_RCV_RST | FIFO_XMT_RST |
2353 1.329 macallan FIFO_TRIGGER_1);
2354 1.329 macallan }
2355 1.281 matt
2356 1.281 matt if (type == COM_TYPE_OMAP) {
2357 1.281 matt /* setup the fifos. the FCR value is not used as long
2358 1.281 matt as SCR[6] and SCR[7] are 0, which they are at reset
2359 1.281 matt and we never touch the SCR register */
2360 1.281 matt uint8_t rx_fifo_trig = 40;
2361 1.281 matt uint8_t tx_fifo_trig = 60;
2362 1.281 matt uint8_t rx_start = 8;
2363 1.281 matt uint8_t rx_halt = 60;
2364 1.281 matt uint8_t tlr_value = ((rx_fifo_trig>>2) << 4) | (tx_fifo_trig>>2);
2365 1.281 matt uint8_t tcr_value = ((rx_start>>2) << 4) | (rx_halt>>2);
2366 1.281 matt
2367 1.281 matt /* enable access to TCR & TLR */
2368 1.281 matt CSR_WRITE_1(regsp, COM_REG_MCR, MCR_DTR | MCR_RTS | MCR_TCR_TLR);
2369 1.281 matt
2370 1.281 matt /* write tcr and tlr values */
2371 1.281 matt CSR_WRITE_1(regsp, COM_REG_TLR, tlr_value);
2372 1.281 matt CSR_WRITE_1(regsp, COM_REG_TCR, tcr_value);
2373 1.281 matt
2374 1.281 matt /* disable access to TCR & TLR */
2375 1.281 matt CSR_WRITE_1(regsp, COM_REG_MCR, MCR_DTR | MCR_RTS);
2376 1.281 matt
2377 1.281 matt /* enable again, but mode is based on speed */
2378 1.281 matt if (rate > 230400) {
2379 1.281 matt CSR_WRITE_1(regsp, COM_REG_MDR1, MDR1_MODE_UART_13X);
2380 1.281 matt } else {
2381 1.281 matt CSR_WRITE_1(regsp, COM_REG_MDR1, MDR1_MODE_UART_16X);
2382 1.281 matt }
2383 1.281 matt }
2384 1.281 matt
2385 1.212 bsh #ifdef COM_PXA2X0
2386 1.223 simonb if (type == COM_TYPE_PXA2x0)
2387 1.247 gdamore CSR_WRITE_1(regsp, COM_REG_IER, IER_EUART);
2388 1.221 simonb else
2389 1.212 bsh #endif
2390 1.247 gdamore CSR_WRITE_1(regsp, COM_REG_IER, 0);
2391 1.106 drochner
2392 1.110 enami return (0);
2393 1.99 mycroft }
2394 1.99 mycroft
2395 1.106 drochner int
2396 1.247 gdamore comcnattach1(struct com_regs *regsp, int rate, int frequency, int type,
2397 1.247 gdamore tcflag_t cflag)
2398 1.99 mycroft {
2399 1.106 drochner int res;
2400 1.106 drochner
2401 1.289 dyoung comcons_info.regs = *regsp;
2402 1.247 gdamore
2403 1.289 dyoung res = cominit(&comcons_info.regs, rate, frequency, type, cflag);
2404 1.110 enami if (res)
2405 1.110 enami return (res);
2406 1.106 drochner
2407 1.106 drochner cn_tab = &comcons;
2408 1.186 uwe cn_init_magic(&com_cnm_state);
2409 1.186 uwe cn_set_magic("\047\001"); /* default magic is BREAK */
2410 1.106 drochner
2411 1.289 dyoung comcons_info.frequency = frequency;
2412 1.289 dyoung comcons_info.type = type;
2413 1.289 dyoung comcons_info.rate = rate;
2414 1.289 dyoung comcons_info.cflag = cflag;
2415 1.99 mycroft
2416 1.110 enami return (0);
2417 1.1 cgd }
2418 1.1 cgd
2419 1.80 christos int
2420 1.247 gdamore comcnattach(bus_space_tag_t iot, bus_addr_t iobase, int rate, int frequency,
2421 1.247 gdamore int type, tcflag_t cflag)
2422 1.247 gdamore {
2423 1.247 gdamore struct com_regs regs;
2424 1.247 gdamore
2425 1.251 mrg memset(®s, 0, sizeof regs);
2426 1.247 gdamore regs.cr_iot = iot;
2427 1.247 gdamore regs.cr_iobase = iobase;
2428 1.247 gdamore regs.cr_nports = COM_NPORTS;
2429 1.247 gdamore #ifdef COM_REGMAP
2430 1.247 gdamore memcpy(regs.cr_map, com_std_map, sizeof (regs.cr_map));
2431 1.247 gdamore #endif
2432 1.247 gdamore
2433 1.247 gdamore return comcnattach1(®s, rate, frequency, type, cflag);
2434 1.247 gdamore }
2435 1.247 gdamore
2436 1.289 dyoung static int
2437 1.289 dyoung comcnreattach(void)
2438 1.289 dyoung {
2439 1.289 dyoung return comcnattach1(&comcons_info.regs, comcons_info.rate,
2440 1.289 dyoung comcons_info.frequency, comcons_info.type, comcons_info.cflag);
2441 1.289 dyoung }
2442 1.289 dyoung
2443 1.247 gdamore int
2444 1.197 simonb comcngetc(dev_t dev)
2445 1.1 cgd {
2446 1.197 simonb
2447 1.289 dyoung return (com_common_getc(dev, &comcons_info.regs));
2448 1.1 cgd }
2449 1.1 cgd
2450 1.1 cgd /*
2451 1.1 cgd * Console kernel output character routine.
2452 1.1 cgd */
2453 1.48 mycroft void
2454 1.197 simonb comcnputc(dev_t dev, int c)
2455 1.1 cgd {
2456 1.197 simonb
2457 1.289 dyoung com_common_putc(dev, &comcons_info.regs, c);
2458 1.37 mycroft }
2459 1.37 mycroft
2460 1.37 mycroft void
2461 1.256 christos comcnpollc(dev_t dev, int on)
2462 1.37 mycroft {
2463 1.37 mycroft
2464 1.310 mlelstv com_readaheadcount = 0;
2465 1.106 drochner }
2466 1.106 drochner
2467 1.106 drochner #ifdef KGDB
2468 1.106 drochner int
2469 1.247 gdamore com_kgdb_attach1(struct com_regs *regsp, int rate, int frequency, int type,
2470 1.247 gdamore tcflag_t cflag)
2471 1.106 drochner {
2472 1.106 drochner int res;
2473 1.107 drochner
2474 1.297 dyoung if (bus_space_is_equal(regsp->cr_iot, comcons_info.regs.cr_iot) &&
2475 1.289 dyoung regsp->cr_iobase == comcons_info.regs.cr_iobase) {
2476 1.206 briggs #if !defined(DDB)
2477 1.110 enami return (EBUSY); /* cannot share with console */
2478 1.206 briggs #else
2479 1.247 gdamore comkgdbregs = *regsp;
2480 1.289 dyoung comkgdbregs.cr_ioh = comcons_info.regs.cr_ioh;
2481 1.206 briggs #endif
2482 1.206 briggs } else {
2483 1.247 gdamore comkgdbregs = *regsp;
2484 1.247 gdamore res = cominit(&comkgdbregs, rate, frequency, type, cflag);
2485 1.206 briggs if (res)
2486 1.206 briggs return (res);
2487 1.190 fvdl
2488 1.206 briggs /*
2489 1.206 briggs * XXXfvdl this shouldn't be needed, but the cn_magic goo
2490 1.206 briggs * expects this to be initialized
2491 1.206 briggs */
2492 1.206 briggs cn_init_magic(&com_cnm_state);
2493 1.206 briggs cn_set_magic("\047\001");
2494 1.206 briggs }
2495 1.106 drochner
2496 1.106 drochner kgdb_attach(com_kgdb_getc, com_kgdb_putc, NULL);
2497 1.106 drochner kgdb_dev = 123; /* unneeded, only to satisfy some tests */
2498 1.106 drochner
2499 1.247 gdamore return (0);
2500 1.247 gdamore }
2501 1.247 gdamore
2502 1.247 gdamore int
2503 1.247 gdamore com_kgdb_attach(bus_space_tag_t iot, bus_addr_t iobase, int rate,
2504 1.247 gdamore int frequency, int type, tcflag_t cflag)
2505 1.247 gdamore {
2506 1.247 gdamore struct com_regs regs;
2507 1.247 gdamore
2508 1.247 gdamore regs.cr_iot = iot;
2509 1.247 gdamore regs.cr_nports = COM_NPORTS;
2510 1.247 gdamore regs.cr_iobase = iobase;
2511 1.247 gdamore #ifdef COM_REGMAP
2512 1.247 gdamore memcpy(regs.cr_map, com_std_map, sizeof (regs.cr_map));
2513 1.247 gdamore #endif
2514 1.106 drochner
2515 1.247 gdamore return com_kgdb_attach1(®s, rate, frequency, type, cflag);
2516 1.106 drochner }
2517 1.106 drochner
2518 1.106 drochner /* ARGSUSED */
2519 1.106 drochner int
2520 1.256 christos com_kgdb_getc(void *arg)
2521 1.106 drochner {
2522 1.197 simonb
2523 1.247 gdamore return (com_common_getc(NODEV, &comkgdbregs));
2524 1.106 drochner }
2525 1.106 drochner
2526 1.106 drochner /* ARGSUSED */
2527 1.106 drochner void
2528 1.256 christos com_kgdb_putc(void *arg, int c)
2529 1.106 drochner {
2530 1.197 simonb
2531 1.247 gdamore com_common_putc(NODEV, &comkgdbregs, c);
2532 1.106 drochner }
2533 1.106 drochner #endif /* KGDB */
2534 1.106 drochner
2535 1.106 drochner /* helper function to identify the com ports used by
2536 1.106 drochner console or KGDB (and not yet autoconf attached) */
2537 1.106 drochner int
2538 1.197 simonb com_is_console(bus_space_tag_t iot, bus_addr_t iobase, bus_space_handle_t *ioh)
2539 1.106 drochner {
2540 1.106 drochner bus_space_handle_t help;
2541 1.106 drochner
2542 1.110 enami if (!comconsattached &&
2543 1.297 dyoung bus_space_is_equal(iot, comcons_info.regs.cr_iot) &&
2544 1.289 dyoung iobase == comcons_info.regs.cr_iobase)
2545 1.289 dyoung help = comcons_info.regs.cr_ioh;
2546 1.106 drochner #ifdef KGDB
2547 1.110 enami else if (!com_kgdb_attached &&
2548 1.297 dyoung bus_space_is_equal(iot, comkgdbregs.cr_iot) &&
2549 1.297 dyoung iobase == comkgdbregs.cr_iobase)
2550 1.247 gdamore help = comkgdbregs.cr_ioh;
2551 1.106 drochner #endif
2552 1.106 drochner else
2553 1.110 enami return (0);
2554 1.106 drochner
2555 1.110 enami if (ioh)
2556 1.110 enami *ioh = help;
2557 1.110 enami return (1);
2558 1.2 cgd }
2559 1.245 perry
2560 1.247 gdamore /*
2561 1.247 gdamore * this routine exists to serve as a shutdown hook for systems that
2562 1.247 gdamore * have firmware which doesn't interact properly with a com device in
2563 1.247 gdamore * FIFO mode.
2564 1.247 gdamore */
2565 1.273 dyoung bool
2566 1.273 dyoung com_cleanup(device_t self, int how)
2567 1.247 gdamore {
2568 1.273 dyoung struct com_softc *sc = device_private(self);
2569 1.247 gdamore
2570 1.247 gdamore if (ISSET(sc->sc_hwflags, COM_HW_FIFO))
2571 1.247 gdamore CSR_WRITE_1(&sc->sc_regs, COM_REG_FIFO, 0);
2572 1.273 dyoung
2573 1.273 dyoung return true;
2574 1.273 dyoung }
2575 1.273 dyoung
2576 1.273 dyoung bool
2577 1.295 dyoung com_suspend(device_t self, const pmf_qual_t *qual)
2578 1.273 dyoung {
2579 1.273 dyoung struct com_softc *sc = device_private(self);
2580 1.273 dyoung
2581 1.292 dyoung #if 0
2582 1.292 dyoung if (ISSET(sc->sc_hwflags, COM_HW_CONSOLE) && cn_tab == &comcons)
2583 1.292 dyoung cn_tab = &comcons_suspend;
2584 1.292 dyoung #endif
2585 1.292 dyoung
2586 1.273 dyoung CSR_WRITE_1(&sc->sc_regs, COM_REG_IER, 0);
2587 1.273 dyoung (void)CSR_READ_1(&sc->sc_regs, COM_REG_IIR);
2588 1.273 dyoung
2589 1.273 dyoung return true;
2590 1.247 gdamore }
2591 1.247 gdamore
2592 1.268 dyoung bool
2593 1.295 dyoung com_resume(device_t self, const pmf_qual_t *qual)
2594 1.245 perry {
2595 1.273 dyoung struct com_softc *sc = device_private(self);
2596 1.245 perry
2597 1.263 ad mutex_spin_enter(&sc->sc_lock);
2598 1.268 dyoung com_loadchannelregs(sc);
2599 1.263 ad mutex_spin_exit(&sc->sc_lock);
2600 1.268 dyoung
2601 1.268 dyoung return true;
2602 1.245 perry }
2603