com.c revision 1.341 1 1.341 jmcneill /* $NetBSD: com.c,v 1.341 2017/07/31 23:53:25 jmcneill Exp $ */
2 1.38 cgd
3 1.1 cgd /*-
4 1.269 ad * Copyright (c) 1998, 1999, 2004, 2008 The NetBSD Foundation, Inc.
5 1.146 mycroft * All rights reserved.
6 1.99 mycroft *
7 1.146 mycroft * This code is derived from software contributed to The NetBSD Foundation
8 1.146 mycroft * by Charles M. Hannum.
9 1.99 mycroft *
10 1.99 mycroft * Redistribution and use in source and binary forms, with or without
11 1.99 mycroft * modification, are permitted provided that the following conditions
12 1.99 mycroft * are met:
13 1.99 mycroft * 1. Redistributions of source code must retain the above copyright
14 1.99 mycroft * notice, this list of conditions and the following disclaimer.
15 1.99 mycroft * 2. Redistributions in binary form must reproduce the above copyright
16 1.99 mycroft * notice, this list of conditions and the following disclaimer in the
17 1.99 mycroft * documentation and/or other materials provided with the distribution.
18 1.99 mycroft *
19 1.146 mycroft * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
20 1.146 mycroft * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
21 1.146 mycroft * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
22 1.146 mycroft * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
23 1.146 mycroft * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
24 1.146 mycroft * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
25 1.146 mycroft * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
26 1.146 mycroft * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
27 1.146 mycroft * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
28 1.146 mycroft * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
29 1.146 mycroft * POSSIBILITY OF SUCH DAMAGE.
30 1.99 mycroft */
31 1.99 mycroft
32 1.99 mycroft /*
33 1.1 cgd * Copyright (c) 1991 The Regents of the University of California.
34 1.1 cgd * All rights reserved.
35 1.1 cgd *
36 1.1 cgd * Redistribution and use in source and binary forms, with or without
37 1.1 cgd * modification, are permitted provided that the following conditions
38 1.1 cgd * are met:
39 1.1 cgd * 1. Redistributions of source code must retain the above copyright
40 1.1 cgd * notice, this list of conditions and the following disclaimer.
41 1.1 cgd * 2. Redistributions in binary form must reproduce the above copyright
42 1.1 cgd * notice, this list of conditions and the following disclaimer in the
43 1.1 cgd * documentation and/or other materials provided with the distribution.
44 1.217 agc * 3. Neither the name of the University nor the names of its contributors
45 1.1 cgd * may be used to endorse or promote products derived from this software
46 1.1 cgd * without specific prior written permission.
47 1.1 cgd *
48 1.1 cgd * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND
49 1.1 cgd * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
50 1.1 cgd * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
51 1.1 cgd * ARE DISCLAIMED. IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE
52 1.1 cgd * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
53 1.1 cgd * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
54 1.1 cgd * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
55 1.1 cgd * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
56 1.1 cgd * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
57 1.1 cgd * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
58 1.1 cgd * SUCH DAMAGE.
59 1.1 cgd *
60 1.38 cgd * @(#)com.c 7.5 (Berkeley) 5/16/91
61 1.1 cgd */
62 1.1 cgd
63 1.1 cgd /*
64 1.99 mycroft * COM driver, uses National Semiconductor NS16450/NS16550AF UART
65 1.116 fvdl * Supports automatic hardware flow control on StarTech ST16C650A UART
66 1.1 cgd */
67 1.191 lukem
68 1.191 lukem #include <sys/cdefs.h>
69 1.341 jmcneill __KERNEL_RCSID(0, "$NetBSD: com.c,v 1.341 2017/07/31 23:53:25 jmcneill Exp $");
70 1.145 jonathan
71 1.185 lukem #include "opt_com.h"
72 1.145 jonathan #include "opt_ddb.h"
73 1.185 lukem #include "opt_kgdb.h"
74 1.213 martin #include "opt_lockdebug.h"
75 1.213 martin #include "opt_multiprocessor.h"
76 1.224 simonb #include "opt_ntp.h"
77 1.115 explorer
78 1.227 thorpej /* The COM16650 option was renamed to COM_16650. */
79 1.227 thorpej #ifdef COM16650
80 1.227 thorpej #error Obsolete COM16650 option; use COM_16650 instead.
81 1.227 thorpej #endif
82 1.227 thorpej
83 1.186 uwe /*
84 1.186 uwe * Override cnmagic(9) macro before including <sys/systm.h>.
85 1.186 uwe * We need to know if cn_check_magic triggered debugger, so set a flag.
86 1.186 uwe * Callers of cn_check_magic must declare int cn_trapped = 0;
87 1.186 uwe * XXX: this is *ugly*!
88 1.186 uwe */
89 1.186 uwe #define cn_trap() \
90 1.186 uwe do { \
91 1.186 uwe console_debugger(); \
92 1.186 uwe cn_trapped = 1; \
93 1.316 martin (void)cn_trapped; \
94 1.186 uwe } while (/* CONSTCOND */ 0)
95 1.186 uwe
96 1.14 mycroft #include <sys/param.h>
97 1.14 mycroft #include <sys/systm.h>
98 1.14 mycroft #include <sys/ioctl.h>
99 1.14 mycroft #include <sys/select.h>
100 1.234 ws #include <sys/poll.h>
101 1.14 mycroft #include <sys/tty.h>
102 1.14 mycroft #include <sys/proc.h>
103 1.14 mycroft #include <sys/conf.h>
104 1.14 mycroft #include <sys/file.h>
105 1.14 mycroft #include <sys/uio.h>
106 1.14 mycroft #include <sys/kernel.h>
107 1.14 mycroft #include <sys/syslog.h>
108 1.21 mycroft #include <sys/device.h>
109 1.127 mycroft #include <sys/malloc.h>
110 1.144 jonathan #include <sys/timepps.h>
111 1.149 thorpej #include <sys/vnode.h>
112 1.243 elad #include <sys/kauth.h>
113 1.263 ad #include <sys/intr.h>
114 1.305 christos #ifdef RND_COM
115 1.333 riastrad #include <sys/rndsource.h>
116 1.305 christos #endif
117 1.305 christos
118 1.14 mycroft
119 1.265 ad #include <sys/bus.h>
120 1.14 mycroft
121 1.113 thorpej #include <dev/ic/comreg.h>
122 1.113 thorpej #include <dev/ic/comvar.h>
123 1.60 cgd #include <dev/ic/ns16550reg.h>
124 1.116 fvdl #include <dev/ic/st16650reg.h>
125 1.65 christos #ifdef COM_HAYESP
126 1.65 christos #include <dev/ic/hayespreg.h>
127 1.65 christos #endif
128 1.62 mycroft #define com_lcr com_cfcr
129 1.106 drochner #include <dev/cons.h>
130 1.14 mycroft
131 1.247 gdamore #ifdef COM_REGMAP
132 1.247 gdamore #define CSR_WRITE_1(r, o, v) \
133 1.247 gdamore bus_space_write_1((r)->cr_iot, (r)->cr_ioh, (r)->cr_map[o], v)
134 1.247 gdamore #define CSR_READ_1(r, o) \
135 1.247 gdamore bus_space_read_1((r)->cr_iot, (r)->cr_ioh, (r)->cr_map[o])
136 1.247 gdamore #define CSR_WRITE_2(r, o, v) \
137 1.247 gdamore bus_space_write_2((r)->cr_iot, (r)->cr_ioh, (r)->cr_map[o], v)
138 1.247 gdamore #define CSR_READ_2(r, o) \
139 1.247 gdamore bus_space_read_2((r)->cr_iot, (r)->cr_ioh, (r)->cr_map[o])
140 1.247 gdamore #define CSR_WRITE_MULTI(r, o, p, n) \
141 1.247 gdamore bus_space_write_multi_1((r)->cr_iot, (r)->cr_ioh, (r)->cr_map[o], p, n)
142 1.247 gdamore #else
143 1.247 gdamore #define CSR_WRITE_1(r, o, v) \
144 1.247 gdamore bus_space_write_1((r)->cr_iot, (r)->cr_ioh, o, v)
145 1.247 gdamore #define CSR_READ_1(r, o) \
146 1.247 gdamore bus_space_read_1((r)->cr_iot, (r)->cr_ioh, o)
147 1.247 gdamore #define CSR_WRITE_2(r, o, v) \
148 1.247 gdamore bus_space_write_2((r)->cr_iot, (r)->cr_ioh, o, v)
149 1.247 gdamore #define CSR_READ_2(r, o) \
150 1.247 gdamore bus_space_read_2((r)->cr_iot, (r)->cr_ioh, o)
151 1.247 gdamore #define CSR_WRITE_MULTI(r, o, p, n) \
152 1.247 gdamore bus_space_write_multi_1((r)->cr_iot, (r)->cr_ioh, o, p, n)
153 1.65 christos #endif
154 1.102 thorpej
155 1.247 gdamore
156 1.197 simonb static void com_enable_debugport(struct com_softc *);
157 1.186 uwe
158 1.197 simonb void com_config(struct com_softc *);
159 1.197 simonb void com_shutdown(struct com_softc *);
160 1.210 thorpej int comspeed(long, long, int);
161 1.197 simonb static u_char cflag2lcr(tcflag_t);
162 1.197 simonb int comparam(struct tty *, struct termios *);
163 1.197 simonb void comstart(struct tty *);
164 1.197 simonb int comhwiflow(struct tty *, int);
165 1.197 simonb
166 1.197 simonb void com_loadchannelregs(struct com_softc *);
167 1.197 simonb void com_hwiflow(struct com_softc *);
168 1.197 simonb void com_break(struct com_softc *, int);
169 1.197 simonb void com_modem(struct com_softc *, int);
170 1.197 simonb void tiocm_to_com(struct com_softc *, u_long, int);
171 1.197 simonb int com_to_tiocm(struct com_softc *);
172 1.197 simonb void com_iflush(struct com_softc *);
173 1.80 christos
174 1.247 gdamore int com_common_getc(dev_t, struct com_regs *);
175 1.289 dyoung static void com_common_putc(dev_t, struct com_regs *, int);
176 1.102 thorpej
177 1.247 gdamore int cominit(struct com_regs *, int, int, int, tcflag_t);
178 1.187 simonb
179 1.289 dyoung static int comcnreattach(void);
180 1.289 dyoung
181 1.197 simonb int comcngetc(dev_t);
182 1.197 simonb void comcnputc(dev_t, int);
183 1.197 simonb void comcnpollc(dev_t, int);
184 1.80 christos
185 1.99 mycroft #define integrate static inline
186 1.302 jakllsch void comsoft(void *);
187 1.197 simonb integrate void com_rxsoft(struct com_softc *, struct tty *);
188 1.197 simonb integrate void com_txsoft(struct com_softc *, struct tty *);
189 1.197 simonb integrate void com_stsoft(struct com_softc *, struct tty *);
190 1.197 simonb integrate void com_schedrx(struct com_softc *);
191 1.197 simonb void comdiag(void *);
192 1.127 mycroft
193 1.130 thorpej extern struct cfdriver com_cd;
194 1.76 thorpej
195 1.199 gehenna dev_type_open(comopen);
196 1.199 gehenna dev_type_close(comclose);
197 1.199 gehenna dev_type_read(comread);
198 1.199 gehenna dev_type_write(comwrite);
199 1.199 gehenna dev_type_ioctl(comioctl);
200 1.199 gehenna dev_type_stop(comstop);
201 1.199 gehenna dev_type_tty(comtty);
202 1.199 gehenna dev_type_poll(compoll);
203 1.199 gehenna
204 1.289 dyoung static struct comcons_info comcons_info;
205 1.289 dyoung
206 1.289 dyoung /*
207 1.289 dyoung * Following are all routines needed for COM to act as console
208 1.289 dyoung */
209 1.289 dyoung static struct consdev comcons = {
210 1.289 dyoung NULL, NULL, comcngetc, comcnputc, comcnpollc, NULL, NULL, NULL,
211 1.289 dyoung NODEV, CN_NORMAL
212 1.289 dyoung };
213 1.289 dyoung
214 1.289 dyoung
215 1.199 gehenna const struct cdevsw com_cdevsw = {
216 1.323 dholland .d_open = comopen,
217 1.323 dholland .d_close = comclose,
218 1.323 dholland .d_read = comread,
219 1.323 dholland .d_write = comwrite,
220 1.323 dholland .d_ioctl = comioctl,
221 1.323 dholland .d_stop = comstop,
222 1.323 dholland .d_tty = comtty,
223 1.323 dholland .d_poll = compoll,
224 1.323 dholland .d_mmap = nommap,
225 1.323 dholland .d_kqfilter = ttykqfilter,
226 1.326 dholland .d_discard = nodiscard,
227 1.323 dholland .d_flag = D_TTY
228 1.199 gehenna };
229 1.199 gehenna
230 1.127 mycroft /*
231 1.127 mycroft * Make this an option variable one can patch.
232 1.127 mycroft * But be warned: this must be a power of 2!
233 1.127 mycroft */
234 1.127 mycroft u_int com_rbuf_size = COM_RING_SIZE;
235 1.127 mycroft
236 1.127 mycroft /* Stop input when 3/4 of the ring is full; restart when only 1/4 is full. */
237 1.127 mycroft u_int com_rbuf_hiwat = (COM_RING_SIZE * 1) / 4;
238 1.127 mycroft u_int com_rbuf_lowat = (COM_RING_SIZE * 3) / 4;
239 1.127 mycroft
240 1.247 gdamore static int comconsattached;
241 1.186 uwe static struct cnm_state com_cnm_state;
242 1.99 mycroft
243 1.1 cgd #ifdef KGDB
244 1.102 thorpej #include <sys/kgdb.h>
245 1.106 drochner
246 1.247 gdamore static struct com_regs comkgdbregs;
247 1.106 drochner static int com_kgdb_attached;
248 1.102 thorpej
249 1.197 simonb int com_kgdb_getc(void *);
250 1.197 simonb void com_kgdb_putc(void *, int);
251 1.102 thorpej #endif /* KGDB */
252 1.1 cgd
253 1.247 gdamore #ifdef COM_REGMAP
254 1.247 gdamore /* initializer for typical 16550-ish hardware */
255 1.247 gdamore #define COM_REG_16550 { \
256 1.247 gdamore com_data, com_data, com_dlbl, com_dlbh, com_ier, com_iir, com_fifo, \
257 1.247 gdamore com_efr, com_lcr, com_mcr, com_lsr, com_msr }
258 1.317 kiyohara /* 16750-specific register set, additional UART status register */
259 1.317 kiyohara #define COM_REG_16750 { \
260 1.317 kiyohara com_data, com_data, com_dlbl, com_dlbh, com_ier, com_iir, com_fifo, \
261 1.317 kiyohara com_efr, com_lcr, com_mcr, com_lsr, com_msr, 0, 0, 0, 0, 0, 0, 0, 0, \
262 1.317 kiyohara 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, com_usr }
263 1.317 kiyohara
264 1.317 kiyohara #ifdef COM_16750
265 1.317 kiyohara const bus_size_t com_std_map[32] = COM_REG_16750;
266 1.317 kiyohara #else
267 1.247 gdamore const bus_size_t com_std_map[16] = COM_REG_16550;
268 1.317 kiyohara #endif /* COM_16750 */
269 1.247 gdamore #endif /* COM_REGMAP */
270 1.247 gdamore
271 1.328 christos #define COMDIALOUT_MASK TTDIALOUT_MASK
272 1.149 thorpej
273 1.328 christos #define COMUNIT(x) TTUNIT(x)
274 1.328 christos #define COMDIALOUT(x) TTDIALOUT(x)
275 1.149 thorpej
276 1.149 thorpej #define COM_ISALIVE(sc) ((sc)->enabled != 0 && \
277 1.276 cube device_is_active((sc)->sc_dev))
278 1.1 cgd
279 1.160 thorpej #define BR BUS_SPACE_BARRIER_READ
280 1.160 thorpej #define BW BUS_SPACE_BARRIER_WRITE
281 1.247 gdamore #define COM_BARRIER(r, f) \
282 1.247 gdamore bus_space_barrier((r)->cr_iot, (r)->cr_ioh, 0, (r)->cr_nports, (f))
283 1.160 thorpej
284 1.210 thorpej /*ARGSUSED*/
285 1.21 mycroft int
286 1.256 christos comspeed(long speed, long frequency, int type)
287 1.1 cgd {
288 1.21 mycroft #define divrnd(n, q) (((n)*2/(q)+1)/2) /* divide and round off */
289 1.21 mycroft
290 1.21 mycroft int x, err;
291 1.281 matt int divisor = 16;
292 1.281 matt
293 1.281 matt if ((type == COM_TYPE_OMAP) && (speed > 230400)) {
294 1.281 matt divisor = 13;
295 1.281 matt }
296 1.21 mycroft
297 1.21 mycroft if (speed == 0)
298 1.99 mycroft return (0);
299 1.324 christos if (speed < 0)
300 1.99 mycroft return (-1);
301 1.281 matt x = divrnd(frequency / divisor, speed);
302 1.21 mycroft if (x <= 0)
303 1.99 mycroft return (-1);
304 1.281 matt err = divrnd(((quad_t)frequency) * 1000 / divisor, speed * x) - 1000;
305 1.21 mycroft if (err < 0)
306 1.21 mycroft err = -err;
307 1.21 mycroft if (err > COM_TOLERANCE)
308 1.99 mycroft return (-1);
309 1.99 mycroft return (x);
310 1.21 mycroft
311 1.172 thorpej #undef divrnd
312 1.21 mycroft }
313 1.21 mycroft
314 1.99 mycroft #ifdef COM_DEBUG
315 1.101 mycroft int com_debug = 0;
316 1.101 mycroft
317 1.235 kleink void comstatus(struct com_softc *, const char *);
318 1.99 mycroft void
319 1.235 kleink comstatus(struct com_softc *sc, const char *str)
320 1.99 mycroft {
321 1.99 mycroft struct tty *tp = sc->sc_tty;
322 1.99 mycroft
323 1.277 cube aprint_normal_dev(sc->sc_dev,
324 1.277 cube "%s %cclocal %cdcd %cts_carr_on %cdtr %ctx_stopped\n",
325 1.277 cube str,
326 1.218 christos ISSET(tp->t_cflag, CLOCAL) ? '+' : '-',
327 1.218 christos ISSET(sc->sc_msr, MSR_DCD) ? '+' : '-',
328 1.218 christos ISSET(tp->t_state, TS_CARR_ON) ? '+' : '-',
329 1.218 christos ISSET(sc->sc_mcr, MCR_DTR) ? '+' : '-',
330 1.218 christos sc->sc_tx_stopped ? '+' : '-');
331 1.99 mycroft
332 1.277 cube aprint_normal_dev(sc->sc_dev,
333 1.277 cube "%s %ccrtscts %ccts %cts_ttstop %crts rx_flags=0x%x\n",
334 1.277 cube str,
335 1.218 christos ISSET(tp->t_cflag, CRTSCTS) ? '+' : '-',
336 1.218 christos ISSET(sc->sc_msr, MSR_CTS) ? '+' : '-',
337 1.218 christos ISSET(tp->t_state, TS_TTSTOP) ? '+' : '-',
338 1.218 christos ISSET(sc->sc_mcr, MCR_RTS) ? '+' : '-',
339 1.101 mycroft sc->sc_rx_flags);
340 1.99 mycroft }
341 1.99 mycroft #endif
342 1.99 mycroft
343 1.21 mycroft int
344 1.247 gdamore com_probe_subr(struct com_regs *regs)
345 1.21 mycroft {
346 1.21 mycroft
347 1.1 cgd /* force access to id reg */
348 1.247 gdamore CSR_WRITE_1(regs, COM_REG_LCR, LCR_8BITS);
349 1.247 gdamore CSR_WRITE_1(regs, COM_REG_IIR, 0);
350 1.247 gdamore if ((CSR_READ_1(regs, COM_REG_LCR) != LCR_8BITS) ||
351 1.247 gdamore (CSR_READ_1(regs, COM_REG_IIR) & 0x38))
352 1.99 mycroft return (0);
353 1.21 mycroft
354 1.99 mycroft return (1);
355 1.1 cgd }
356 1.1 cgd
357 1.65 christos int
358 1.247 gdamore comprobe1(bus_space_tag_t iot, bus_space_handle_t ioh)
359 1.64 christos {
360 1.247 gdamore struct com_regs regs;
361 1.64 christos
362 1.247 gdamore regs.cr_iot = iot;
363 1.247 gdamore regs.cr_ioh = ioh;
364 1.247 gdamore #ifdef COM_REGMAP
365 1.287 yamt memcpy(regs.cr_map, com_std_map, sizeof (regs.cr_map));
366 1.247 gdamore #endif
367 1.64 christos
368 1.247 gdamore return com_probe_subr(®s);
369 1.64 christos }
370 1.64 christos
371 1.264 ad /*
372 1.264 ad * No locking in this routine; it is only called during attach,
373 1.264 ad * or with the port already locked.
374 1.264 ad */
375 1.104 drochner static void
376 1.197 simonb com_enable_debugport(struct com_softc *sc)
377 1.104 drochner {
378 1.263 ad
379 1.104 drochner /* Turn on line break interrupt, set carrier. */
380 1.337 christos sc->sc_ier = IER_ERLS;
381 1.209 thorpej if (sc->sc_type == COM_TYPE_PXA2x0)
382 1.208 scw sc->sc_ier |= IER_EUART | IER_ERXTOUT;
383 1.336 jmcneill if (sc->sc_type == COM_TYPE_INGENIC ||
384 1.336 jmcneill sc->sc_type == COM_TYPE_TEGRA)
385 1.330 macallan sc->sc_ier |= IER_ERXTOUT;
386 1.247 gdamore CSR_WRITE_1(&sc->sc_regs, COM_REG_IER, sc->sc_ier);
387 1.104 drochner SET(sc->sc_mcr, MCR_DTR | MCR_RTS);
388 1.247 gdamore CSR_WRITE_1(&sc->sc_regs, COM_REG_MCR, sc->sc_mcr);
389 1.104 drochner }
390 1.1 cgd
391 1.29 mycroft void
392 1.197 simonb com_attach_subr(struct com_softc *sc)
393 1.29 mycroft {
394 1.247 gdamore struct com_regs *regsp = &sc->sc_regs;
395 1.127 mycroft struct tty *tp;
396 1.321 skrll #if defined(COM_16650) || defined(COM_16750)
397 1.116 fvdl u_int8_t lcr;
398 1.319 mbalmer #endif
399 1.208 scw const char *fifo_msg = NULL;
400 1.307 macallan prop_dictionary_t dict;
401 1.307 macallan bool is_console = true;
402 1.117 mycroft
403 1.257 uwe aprint_naive("\n");
404 1.257 uwe
405 1.307 macallan dict = device_properties(sc->sc_dev);
406 1.307 macallan prop_dictionary_get_bool(dict, "is_console", &is_console);
407 1.260 ad callout_init(&sc->sc_diag_callout, 0);
408 1.267 ad mutex_init(&sc->sc_lock, MUTEX_DEFAULT, IPL_HIGH);
409 1.170 thorpej
410 1.117 mycroft /* Disable interrupts before configuring the device. */
411 1.209 thorpej if (sc->sc_type == COM_TYPE_PXA2x0)
412 1.208 scw sc->sc_ier = IER_EUART;
413 1.208 scw else
414 1.208 scw sc->sc_ier = 0;
415 1.1 cgd
416 1.247 gdamore CSR_WRITE_1(regsp, COM_REG_IER, sc->sc_ier);
417 1.247 gdamore
418 1.297 dyoung if (bus_space_is_equal(regsp->cr_iot, comcons_info.regs.cr_iot) &&
419 1.289 dyoung regsp->cr_iobase == comcons_info.regs.cr_iobase) {
420 1.105 drochner comconsattached = 1;
421 1.105 drochner
422 1.289 dyoung if (cn_tab == NULL && comcnreattach() != 0) {
423 1.294 tsutsui printf("can't re-init serial console @%lx\n",
424 1.294 tsutsui (u_long)comcons_info.regs.cr_iobase);
425 1.289 dyoung }
426 1.289 dyoung
427 1.339 bouyer #if defined(COM_16750) || defined(COM_AWIN)
428 1.317 kiyohara /* Use in comintr(). */
429 1.317 kiyohara sc->sc_lcr = cflag2lcr(comcons_info.cflag);
430 1.317 kiyohara #endif
431 1.312 kiyohara
432 1.96 mycroft /* Make sure the console is always "hardwired". */
433 1.226 thorpej delay(10000); /* wait for output to finish */
434 1.307 macallan if (is_console) {
435 1.307 macallan SET(sc->sc_hwflags, COM_HW_CONSOLE);
436 1.307 macallan }
437 1.307 macallan
438 1.99 mycroft SET(sc->sc_swflags, TIOCFLAG_SOFTCAR);
439 1.75 cgd }
440 1.26 cgd
441 1.247 gdamore /* Probe for FIFO */
442 1.247 gdamore switch (sc->sc_type) {
443 1.247 gdamore case COM_TYPE_HAYESP:
444 1.247 gdamore goto fifodone;
445 1.247 gdamore
446 1.247 gdamore case COM_TYPE_AU1x00:
447 1.247 gdamore sc->sc_fifolen = 16;
448 1.247 gdamore fifo_msg = "Au1X00 UART, working fifo";
449 1.247 gdamore SET(sc->sc_hwflags, COM_HW_FIFO);
450 1.247 gdamore goto fifodelay;
451 1.311 kiyohara
452 1.286 matt case COM_TYPE_16550_NOERS:
453 1.286 matt sc->sc_fifolen = 16;
454 1.286 matt fifo_msg = "ns16650, no ERS, working fifo";
455 1.286 matt SET(sc->sc_hwflags, COM_HW_FIFO);
456 1.286 matt goto fifodelay;
457 1.286 matt
458 1.302 jakllsch case COM_TYPE_OMAP:
459 1.302 jakllsch sc->sc_fifolen = 64;
460 1.302 jakllsch fifo_msg = "OMAP UART, working fifo";
461 1.302 jakllsch SET(sc->sc_hwflags, COM_HW_FIFO);
462 1.302 jakllsch goto fifodelay;
463 1.329 macallan
464 1.329 macallan case COM_TYPE_INGENIC:
465 1.330 macallan sc->sc_fifolen = 16;
466 1.329 macallan fifo_msg = "Ingenic UART, working fifo";
467 1.329 macallan SET(sc->sc_hwflags, COM_HW_FIFO);
468 1.330 macallan SET(sc->sc_hwflags, COM_HW_NOIEN);
469 1.329 macallan goto fifodelay;
470 1.338 jmcneill
471 1.338 jmcneill case COM_TYPE_TEGRA:
472 1.338 jmcneill sc->sc_fifolen = 8;
473 1.338 jmcneill fifo_msg = "Tegra UART, working fifo";
474 1.338 jmcneill SET(sc->sc_hwflags, COM_HW_FIFO);
475 1.338 jmcneill CSR_WRITE_1(regsp, COM_REG_FIFO,
476 1.338 jmcneill FIFO_ENABLE | FIFO_RCV_RST | FIFO_XMT_RST | FIFO_TRIGGER_1);
477 1.338 jmcneill goto fifodelay;
478 1.340 jmcneill
479 1.340 jmcneill case COM_TYPE_BCMAUXUART:
480 1.340 jmcneill sc->sc_fifolen = 8;
481 1.340 jmcneill fifo_msg = "BCM AUX UART, working fifo";
482 1.340 jmcneill SET(sc->sc_hwflags, COM_HW_FIFO);
483 1.340 jmcneill CSR_WRITE_1(regsp, COM_REG_FIFO,
484 1.340 jmcneill FIFO_ENABLE | FIFO_RCV_RST | FIFO_XMT_RST | FIFO_TRIGGER_1);
485 1.340 jmcneill goto fifodelay;
486 1.302 jakllsch }
487 1.99 mycroft
488 1.99 mycroft sc->sc_fifolen = 1;
489 1.1 cgd /* look for a NS 16550AF UART with FIFOs */
490 1.332 skrll if (sc->sc_type == COM_TYPE_INGENIC) {
491 1.330 macallan CSR_WRITE_1(regsp, COM_REG_FIFO,
492 1.330 macallan FIFO_ENABLE | FIFO_RCV_RST | FIFO_XMT_RST |
493 1.330 macallan FIFO_TRIGGER_14 | FIFO_UART_ON);
494 1.330 macallan } else
495 1.330 macallan CSR_WRITE_1(regsp, COM_REG_FIFO,
496 1.330 macallan FIFO_ENABLE | FIFO_RCV_RST | FIFO_XMT_RST | FIFO_TRIGGER_14);
497 1.20 mycroft delay(100);
498 1.247 gdamore if (ISSET(CSR_READ_1(regsp, COM_REG_IIR), IIR_FIFO_MASK)
499 1.99 mycroft == IIR_FIFO_MASK)
500 1.247 gdamore if (ISSET(CSR_READ_1(regsp, COM_REG_FIFO), FIFO_TRIGGER_14)
501 1.99 mycroft == FIFO_TRIGGER_14) {
502 1.62 mycroft SET(sc->sc_hwflags, COM_HW_FIFO);
503 1.116 fvdl
504 1.227 thorpej #ifdef COM_16650
505 1.116 fvdl /*
506 1.116 fvdl * IIR changes into the EFR if LCR is set to LCR_EERS
507 1.116 fvdl * on 16650s. We also know IIR != 0 at this point.
508 1.116 fvdl * Write 0 into the EFR, and read it. If the result
509 1.116 fvdl * is 0, we have a 16650.
510 1.116 fvdl *
511 1.116 fvdl * Older 16650s were broken; the test to detect them
512 1.116 fvdl * is taken from the Linux driver. Apparently
513 1.116 fvdl * setting DLAB enable gives access to the EFR on
514 1.116 fvdl * these chips.
515 1.116 fvdl */
516 1.286 matt lcr = CSR_READ_1(regsp, COM_REG_LCR);
517 1.286 matt CSR_WRITE_1(regsp, COM_REG_LCR, LCR_EERS);
518 1.286 matt CSR_WRITE_1(regsp, COM_REG_EFR, 0);
519 1.286 matt if (CSR_READ_1(regsp, COM_REG_EFR) == 0) {
520 1.311 kiyohara CSR_WRITE_1(regsp, COM_REG_LCR, lcr | LCR_DLAB);
521 1.247 gdamore if (CSR_READ_1(regsp, COM_REG_EFR) == 0) {
522 1.286 matt CLR(sc->sc_hwflags, COM_HW_FIFO);
523 1.286 matt sc->sc_fifolen = 0;
524 1.286 matt } else {
525 1.286 matt SET(sc->sc_hwflags, COM_HW_FLOW);
526 1.286 matt sc->sc_fifolen = 32;
527 1.286 matt }
528 1.118 fvdl } else
529 1.118 fvdl #endif
530 1.116 fvdl sc->sc_fifolen = 16;
531 1.116 fvdl
532 1.318 skrll #ifdef COM_16750
533 1.314 kiyohara /*
534 1.314 kiyohara * TL16C750 can enable 64byte FIFO, only when DLAB
535 1.314 kiyohara * is 1. However, some 16750 may always enable. For
536 1.314 kiyohara * example, restrictions according to DLAB in a data
537 1.314 kiyohara * sheet for SC16C750 were not described.
538 1.314 kiyohara * Please enable 'options COM_16650', supposing you
539 1.314 kiyohara * use SC16C750. Probably 32 bytes of FIFO and HW FLOW
540 1.314 kiyohara * should become effective.
541 1.314 kiyohara */
542 1.314 kiyohara uint8_t iir1, iir2;
543 1.331 skrll uint8_t fcr = FIFO_ENABLE | FIFO_TRIGGER_14;
544 1.314 kiyohara
545 1.332 skrll if (sc->sc_type == COM_TYPE_INGENIC)
546 1.330 macallan fcr |= FIFO_UART_ON;
547 1.330 macallan
548 1.314 kiyohara lcr = CSR_READ_1(regsp, COM_REG_LCR);
549 1.314 kiyohara CSR_WRITE_1(regsp, COM_REG_LCR, lcr & ~LCR_DLAB);
550 1.314 kiyohara CSR_WRITE_1(regsp, COM_REG_FIFO, fcr | FIFO_64B_ENABLE);
551 1.314 kiyohara iir1 = CSR_READ_1(regsp, COM_REG_IIR);
552 1.314 kiyohara CSR_WRITE_1(regsp, COM_REG_FIFO, fcr);
553 1.314 kiyohara CSR_WRITE_1(regsp, COM_REG_LCR, lcr | LCR_DLAB);
554 1.314 kiyohara CSR_WRITE_1(regsp, COM_REG_FIFO, fcr | FIFO_64B_ENABLE);
555 1.314 kiyohara iir2 = CSR_READ_1(regsp, COM_REG_IIR);
556 1.314 kiyohara
557 1.314 kiyohara CSR_WRITE_1(regsp, COM_REG_LCR, lcr);
558 1.314 kiyohara
559 1.314 kiyohara if (!ISSET(iir1, IIR_64B_FIFO) &&
560 1.314 kiyohara ISSET(iir2, IIR_64B_FIFO)) {
561 1.314 kiyohara /* It is TL16C750. */
562 1.314 kiyohara sc->sc_fifolen = 64;
563 1.315 jmcneill SET(sc->sc_hwflags, COM_HW_AFE);
564 1.314 kiyohara } else
565 1.314 kiyohara CSR_WRITE_1(regsp, COM_REG_FIFO, fcr);
566 1.318 skrll #endif
567 1.314 kiyohara
568 1.227 thorpej #ifdef COM_16650
569 1.286 matt CSR_WRITE_1(regsp, COM_REG_LCR, lcr);
570 1.119 drochner if (sc->sc_fifolen == 0)
571 1.208 scw fifo_msg = "st16650, broken fifo";
572 1.119 drochner else if (sc->sc_fifolen == 32)
573 1.208 scw fifo_msg = "st16650a, working fifo";
574 1.119 drochner else
575 1.118 fvdl #endif
576 1.318 skrll #ifdef COM_16750
577 1.314 kiyohara if (sc->sc_fifolen == 64)
578 1.314 kiyohara fifo_msg = "tl16c750, working fifo";
579 1.314 kiyohara else
580 1.318 skrll #endif
581 1.208 scw fifo_msg = "ns16550a, working fifo";
582 1.21 mycroft } else
583 1.208 scw fifo_msg = "ns16550, broken fifo";
584 1.21 mycroft else
585 1.208 scw fifo_msg = "ns8250 or ns16450, no fifo";
586 1.332 skrll if (sc->sc_type == COM_TYPE_INGENIC) {
587 1.330 macallan CSR_WRITE_1(regsp, COM_REG_FIFO, FIFO_UART_ON);
588 1.330 macallan } else
589 1.330 macallan CSR_WRITE_1(regsp, COM_REG_FIFO, 0);
590 1.247 gdamore fifodelay:
591 1.208 scw /*
592 1.208 scw * Some chips will clear down both Tx and Rx FIFOs when zero is
593 1.208 scw * written to com_fifo. If this chip is the console, writing zero
594 1.208 scw * results in some of the chip/FIFO description being lost, so delay
595 1.208 scw * printing it until now.
596 1.208 scw */
597 1.208 scw delay(10);
598 1.208 scw aprint_normal(": %s\n", fifo_msg);
599 1.166 soda if (ISSET(sc->sc_hwflags, COM_HW_TXFIFO_DISABLE)) {
600 1.166 soda sc->sc_fifolen = 1;
601 1.276 cube aprint_normal_dev(sc->sc_dev, "txfifo disabled\n");
602 1.166 soda }
603 1.247 gdamore
604 1.247 gdamore fifodone:
605 1.21 mycroft
606 1.300 rmind tp = tty_alloc();
607 1.127 mycroft tp->t_oproc = comstart;
608 1.127 mycroft tp->t_param = comparam;
609 1.127 mycroft tp->t_hwiflow = comhwiflow;
610 1.308 matt tp->t_softc = sc;
611 1.127 mycroft
612 1.127 mycroft sc->sc_tty = tp;
613 1.147 thorpej sc->sc_rbuf = malloc(com_rbuf_size << 1, M_DEVBUF, M_NOWAIT);
614 1.182 sommerfe sc->sc_rbput = sc->sc_rbget = sc->sc_rbuf;
615 1.182 sommerfe sc->sc_rbavail = com_rbuf_size;
616 1.147 thorpej if (sc->sc_rbuf == NULL) {
617 1.276 cube aprint_error_dev(sc->sc_dev,
618 1.276 cube "unable to allocate ring buffer\n");
619 1.147 thorpej return;
620 1.147 thorpej }
621 1.127 mycroft sc->sc_ebuf = sc->sc_rbuf + (com_rbuf_size << 1);
622 1.147 thorpej
623 1.147 thorpej tty_attach(tp);
624 1.147 thorpej
625 1.99 mycroft if (!ISSET(sc->sc_hwflags, COM_HW_NOIEN))
626 1.99 mycroft SET(sc->sc_mcr, MCR_IENABLE);
627 1.30 mycroft
628 1.96 mycroft if (ISSET(sc->sc_hwflags, COM_HW_CONSOLE)) {
629 1.106 drochner int maj;
630 1.106 drochner
631 1.106 drochner /* locate the major number */
632 1.199 gehenna maj = cdevsw_lookup_major(&com_cdevsw);
633 1.106 drochner
634 1.242 thorpej tp->t_dev = cn_tab->cn_dev = makedev(maj,
635 1.276 cube device_unit(sc->sc_dev));
636 1.131 marc
637 1.276 cube aprint_normal_dev(sc->sc_dev, "console\n");
638 1.96 mycroft }
639 1.96 mycroft
640 1.1 cgd #ifdef KGDB
641 1.102 thorpej /*
642 1.102 thorpej * Allow kgdb to "take over" this port. If this is
643 1.206 briggs * not the console and is the kgdb device, it has
644 1.206 briggs * exclusive use. If it's the console _and_ the
645 1.206 briggs * kgdb device, it doesn't.
646 1.102 thorpej */
647 1.297 dyoung if (bus_space_is_equal(regsp->cr_iot, comkgdbregs.cr_iot) &&
648 1.247 gdamore regsp->cr_iobase == comkgdbregs.cr_iobase) {
649 1.206 briggs if (!ISSET(sc->sc_hwflags, COM_HW_CONSOLE)) {
650 1.206 briggs com_kgdb_attached = 1;
651 1.106 drochner
652 1.206 briggs SET(sc->sc_hwflags, COM_HW_KGDB);
653 1.206 briggs }
654 1.276 cube aprint_normal_dev(sc->sc_dev, "kgdb\n");
655 1.103 drochner }
656 1.99 mycroft #endif
657 1.99 mycroft
658 1.263 ad sc->sc_si = softint_establish(SOFTINT_SERIAL, comsoft, sc);
659 1.115 explorer
660 1.304 tls #ifdef RND_COM
661 1.277 cube rnd_attach_source(&sc->rnd_source, device_xname(sc->sc_dev),
662 1.327 tls RND_TYPE_TTY, RND_FLAG_DEFAULT);
663 1.115 explorer #endif
664 1.131 marc
665 1.131 marc /* if there are no enable/disable functions, assume the device
666 1.131 marc is always enabled */
667 1.131 marc if (!sc->enable)
668 1.131 marc sc->enabled = 1;
669 1.131 marc
670 1.131 marc com_config(sc);
671 1.132 cgd
672 1.132 cgd SET(sc->sc_hwflags, COM_HW_DEV_OK);
673 1.131 marc }
674 1.131 marc
675 1.131 marc void
676 1.197 simonb com_config(struct com_softc *sc)
677 1.131 marc {
678 1.247 gdamore struct com_regs *regsp = &sc->sc_regs;
679 1.131 marc
680 1.131 marc /* Disable interrupts before configuring the device. */
681 1.209 thorpej if (sc->sc_type == COM_TYPE_PXA2x0)
682 1.208 scw sc->sc_ier = IER_EUART;
683 1.208 scw else
684 1.208 scw sc->sc_ier = 0;
685 1.247 gdamore CSR_WRITE_1(regsp, COM_REG_IER, sc->sc_ier);
686 1.247 gdamore (void) CSR_READ_1(regsp, COM_REG_IIR);
687 1.131 marc
688 1.131 marc #ifdef COM_HAYESP
689 1.131 marc /* Look for a Hayes ESP board. */
690 1.209 thorpej if (sc->sc_type == COM_TYPE_HAYESP) {
691 1.131 marc
692 1.131 marc /* Set 16550 compatibility mode */
693 1.258 cube bus_space_write_1(regsp->cr_iot, sc->sc_hayespioh, HAYESP_CMD1,
694 1.131 marc HAYESP_SETMODE);
695 1.258 cube bus_space_write_1(regsp->cr_iot, sc->sc_hayespioh, HAYESP_CMD2,
696 1.131 marc HAYESP_MODE_FIFO|HAYESP_MODE_RTS|
697 1.131 marc HAYESP_MODE_SCALE);
698 1.131 marc
699 1.131 marc /* Set RTS/CTS flow control */
700 1.258 cube bus_space_write_1(regsp->cr_iot, sc->sc_hayespioh, HAYESP_CMD1,
701 1.131 marc HAYESP_SETFLOWTYPE);
702 1.258 cube bus_space_write_1(regsp->cr_iot, sc->sc_hayespioh, HAYESP_CMD2,
703 1.131 marc HAYESP_FLOW_RTS);
704 1.258 cube bus_space_write_1(regsp->cr_iot, sc->sc_hayespioh, HAYESP_CMD2,
705 1.131 marc HAYESP_FLOW_CTS);
706 1.131 marc
707 1.131 marc /* Set flow control levels */
708 1.258 cube bus_space_write_1(regsp->cr_iot, sc->sc_hayespioh, HAYESP_CMD1,
709 1.131 marc HAYESP_SETRXFLOW);
710 1.258 cube bus_space_write_1(regsp->cr_iot, sc->sc_hayespioh, HAYESP_CMD2,
711 1.131 marc HAYESP_HIBYTE(HAYESP_RXHIWMARK));
712 1.258 cube bus_space_write_1(regsp->cr_iot, sc->sc_hayespioh, HAYESP_CMD2,
713 1.131 marc HAYESP_LOBYTE(HAYESP_RXHIWMARK));
714 1.258 cube bus_space_write_1(regsp->cr_iot, sc->sc_hayespioh, HAYESP_CMD2,
715 1.131 marc HAYESP_HIBYTE(HAYESP_RXLOWMARK));
716 1.258 cube bus_space_write_1(regsp->cr_iot, sc->sc_hayespioh, HAYESP_CMD2,
717 1.131 marc HAYESP_LOBYTE(HAYESP_RXLOWMARK));
718 1.131 marc }
719 1.131 marc #endif
720 1.131 marc
721 1.186 uwe if (ISSET(sc->sc_hwflags, COM_HW_CONSOLE|COM_HW_KGDB))
722 1.131 marc com_enable_debugport(sc);
723 1.1 cgd }
724 1.1 cgd
725 1.292 dyoung #if 0
726 1.292 dyoung static int
727 1.292 dyoung comcngetc_detached(dev_t dev)
728 1.292 dyoung {
729 1.292 dyoung return 0;
730 1.292 dyoung }
731 1.292 dyoung
732 1.292 dyoung static void
733 1.292 dyoung comcnputc_detached(dev_t dev, int c)
734 1.292 dyoung {
735 1.292 dyoung }
736 1.292 dyoung #endif
737 1.292 dyoung
738 1.149 thorpej int
739 1.274 dyoung com_detach(device_t self, int flags)
740 1.149 thorpej {
741 1.274 dyoung struct com_softc *sc = device_private(self);
742 1.149 thorpej int maj, mn;
743 1.149 thorpej
744 1.289 dyoung if (ISSET(sc->sc_hwflags, COM_HW_KGDB))
745 1.289 dyoung return EBUSY;
746 1.289 dyoung
747 1.303 jakllsch if (ISSET(sc->sc_hwflags, COM_HW_CONSOLE) &&
748 1.289 dyoung (flags & DETACH_SHUTDOWN) != 0)
749 1.272 dyoung return EBUSY;
750 1.272 dyoung
751 1.289 dyoung if (sc->disable != NULL && sc->enabled != 0) {
752 1.289 dyoung (*sc->disable)(sc);
753 1.289 dyoung sc->enabled = 0;
754 1.289 dyoung }
755 1.289 dyoung
756 1.303 jakllsch if (ISSET(sc->sc_hwflags, COM_HW_CONSOLE)) {
757 1.289 dyoung comconsattached = 0;
758 1.289 dyoung cn_tab = NULL;
759 1.289 dyoung }
760 1.289 dyoung
761 1.149 thorpej /* locate the major number */
762 1.199 gehenna maj = cdevsw_lookup_major(&com_cdevsw);
763 1.149 thorpej
764 1.149 thorpej /* Nuke the vnodes for any open instances. */
765 1.242 thorpej mn = device_unit(self);
766 1.149 thorpej vdevgone(maj, mn, mn, VCHR);
767 1.149 thorpej
768 1.149 thorpej mn |= COMDIALOUT_MASK;
769 1.149 thorpej vdevgone(maj, mn, mn, VCHR);
770 1.149 thorpej
771 1.196 christos if (sc->sc_rbuf == NULL) {
772 1.196 christos /*
773 1.196 christos * Ring buffer allocation failed in the com_attach_subr,
774 1.196 christos * only the tty is allocated, and nothing else.
775 1.196 christos */
776 1.300 rmind tty_free(sc->sc_tty);
777 1.196 christos return 0;
778 1.196 christos }
779 1.232 perry
780 1.149 thorpej /* Free the receive buffer. */
781 1.149 thorpej free(sc->sc_rbuf, M_DEVBUF);
782 1.149 thorpej
783 1.149 thorpej /* Detach and free the tty. */
784 1.149 thorpej tty_detach(sc->sc_tty);
785 1.300 rmind tty_free(sc->sc_tty);
786 1.149 thorpej
787 1.149 thorpej /* Unhook the soft interrupt handler. */
788 1.263 ad softint_disestablish(sc->sc_si);
789 1.149 thorpej
790 1.304 tls #ifdef RND_COM
791 1.149 thorpej /* Unhook the entropy source. */
792 1.149 thorpej rnd_detach_source(&sc->rnd_source);
793 1.149 thorpej #endif
794 1.273 dyoung callout_destroy(&sc->sc_diag_callout);
795 1.149 thorpej
796 1.271 ad /* Destroy the lock. */
797 1.271 ad mutex_destroy(&sc->sc_lock);
798 1.271 ad
799 1.149 thorpej return (0);
800 1.149 thorpej }
801 1.149 thorpej
802 1.141 mycroft void
803 1.197 simonb com_shutdown(struct com_softc *sc)
804 1.141 mycroft {
805 1.141 mycroft struct tty *tp = sc->sc_tty;
806 1.141 mycroft
807 1.263 ad mutex_spin_enter(&sc->sc_lock);
808 1.141 mycroft
809 1.141 mycroft /* If we were asserting flow control, then deassert it. */
810 1.141 mycroft SET(sc->sc_rx_flags, RX_IBUF_BLOCKED);
811 1.141 mycroft com_hwiflow(sc);
812 1.141 mycroft
813 1.141 mycroft /* Clear any break condition set with TIOCSBRK. */
814 1.141 mycroft com_break(sc, 0);
815 1.141 mycroft
816 1.141 mycroft /*
817 1.141 mycroft * Hang up if necessary. Wait a bit, so the other side has time to
818 1.141 mycroft * notice even if we immediately open the port again.
819 1.175 sommerfe * Avoid tsleeping above splhigh().
820 1.141 mycroft */
821 1.141 mycroft if (ISSET(tp->t_cflag, HUPCL)) {
822 1.141 mycroft com_modem(sc, 0);
823 1.263 ad mutex_spin_exit(&sc->sc_lock);
824 1.263 ad /* XXX will only timeout */
825 1.263 ad (void) kpause(ttclos, false, hz, NULL);
826 1.263 ad mutex_spin_enter(&sc->sc_lock);
827 1.141 mycroft }
828 1.141 mycroft
829 1.141 mycroft /* Turn off interrupts. */
830 1.208 scw if (ISSET(sc->sc_hwflags, COM_HW_CONSOLE)) {
831 1.337 christos sc->sc_ier = IER_ERLS; /* interrupt on line break */
832 1.330 macallan if ((sc->sc_type == COM_TYPE_PXA2x0) ||
833 1.336 jmcneill (sc->sc_type == COM_TYPE_INGENIC) ||
834 1.336 jmcneill (sc->sc_type == COM_TYPE_TEGRA))
835 1.208 scw sc->sc_ier |= IER_ERXTOUT;
836 1.208 scw } else
837 1.141 mycroft sc->sc_ier = 0;
838 1.208 scw
839 1.209 thorpej if (sc->sc_type == COM_TYPE_PXA2x0)
840 1.208 scw sc->sc_ier |= IER_EUART;
841 1.208 scw
842 1.247 gdamore CSR_WRITE_1(&sc->sc_regs, COM_REG_IER, sc->sc_ier);
843 1.141 mycroft
844 1.269 ad mutex_spin_exit(&sc->sc_lock);
845 1.269 ad
846 1.141 mycroft if (sc->disable) {
847 1.141 mycroft #ifdef DIAGNOSTIC
848 1.141 mycroft if (!sc->enabled)
849 1.141 mycroft panic("com_shutdown: not enabled?");
850 1.141 mycroft #endif
851 1.141 mycroft (*sc->disable)(sc);
852 1.141 mycroft sc->enabled = 0;
853 1.141 mycroft }
854 1.141 mycroft }
855 1.141 mycroft
856 1.21 mycroft int
857 1.256 christos comopen(dev_t dev, int flag, int mode, struct lwp *l)
858 1.1 cgd {
859 1.21 mycroft struct com_softc *sc;
860 1.21 mycroft struct tty *tp;
861 1.263 ad int s;
862 1.142 mycroft int error;
863 1.173 thorpej
864 1.276 cube sc = device_lookup_private(&com_cd, COMUNIT(dev));
865 1.173 thorpej if (sc == NULL || !ISSET(sc->sc_hwflags, COM_HW_DEV_OK) ||
866 1.177 eeh sc->sc_rbuf == NULL)
867 1.99 mycroft return (ENXIO);
868 1.21 mycroft
869 1.276 cube if (!device_is_active(sc->sc_dev))
870 1.149 thorpej return (ENXIO);
871 1.149 thorpej
872 1.102 thorpej #ifdef KGDB
873 1.102 thorpej /*
874 1.102 thorpej * If this is the kgdb port, no other use is permitted.
875 1.102 thorpej */
876 1.102 thorpej if (ISSET(sc->sc_hwflags, COM_HW_KGDB))
877 1.102 thorpej return (EBUSY);
878 1.102 thorpej #endif
879 1.102 thorpej
880 1.120 mycroft tp = sc->sc_tty;
881 1.21 mycroft
882 1.253 elad if (kauth_authorize_device_tty(l->l_cred, KAUTH_DEVICE_TTY_OPEN, tp))
883 1.99 mycroft return (EBUSY);
884 1.99 mycroft
885 1.99 mycroft s = spltty();
886 1.99 mycroft
887 1.99 mycroft /*
888 1.99 mycroft * Do the following iff this is a first open.
889 1.99 mycroft */
890 1.141 mycroft if (!ISSET(tp->t_state, TS_ISOPEN) && tp->t_wopen == 0) {
891 1.99 mycroft struct termios t;
892 1.99 mycroft
893 1.127 mycroft tp->t_dev = dev;
894 1.127 mycroft
895 1.131 marc if (sc->enable) {
896 1.131 marc if ((*sc->enable)(sc)) {
897 1.134 enami splx(s);
898 1.276 cube aprint_error_dev(sc->sc_dev,
899 1.276 cube "device enable failed\n");
900 1.131 marc return (EIO);
901 1.131 marc }
902 1.269 ad mutex_spin_enter(&sc->sc_lock);
903 1.131 marc sc->enabled = 1;
904 1.131 marc com_config(sc);
905 1.269 ad } else {
906 1.269 ad mutex_spin_enter(&sc->sc_lock);
907 1.131 marc }
908 1.131 marc
909 1.99 mycroft /* Turn on interrupts. */
910 1.301 matt sc->sc_ier = IER_ERXRDY | IER_ERLS;
911 1.301 matt if (!ISSET(tp->t_cflag, CLOCAL))
912 1.301 matt sc->sc_ier |= IER_EMSC;
913 1.301 matt
914 1.209 thorpej if (sc->sc_type == COM_TYPE_PXA2x0)
915 1.208 scw sc->sc_ier |= IER_EUART | IER_ERXTOUT;
916 1.336 jmcneill else if (sc->sc_type == COM_TYPE_INGENIC ||
917 1.336 jmcneill sc->sc_type == COM_TYPE_TEGRA)
918 1.330 macallan sc->sc_ier |= IER_ERXTOUT;
919 1.247 gdamore CSR_WRITE_1(&sc->sc_regs, COM_REG_IER, sc->sc_ier);
920 1.99 mycroft
921 1.99 mycroft /* Fetch the current modem control status, needed later. */
922 1.247 gdamore sc->sc_msr = CSR_READ_1(&sc->sc_regs, COM_REG_MSR);
923 1.99 mycroft
924 1.144 jonathan /* Clear PPS capture state on first open. */
925 1.279 ad mutex_spin_enter(&timecounter_lock);
926 1.244 kardel memset(&sc->sc_pps_state, 0, sizeof(sc->sc_pps_state));
927 1.244 kardel sc->sc_pps_state.ppscap = PPS_CAPTUREASSERT | PPS_CAPTURECLEAR;
928 1.244 kardel pps_init(&sc->sc_pps_state);
929 1.279 ad mutex_spin_exit(&timecounter_lock);
930 1.144 jonathan
931 1.263 ad mutex_spin_exit(&sc->sc_lock);
932 1.99 mycroft
933 1.99 mycroft /*
934 1.99 mycroft * Initialize the termios status to the defaults. Add in the
935 1.99 mycroft * sticky bits from TIOCSFLAGS.
936 1.99 mycroft */
937 1.98 mycroft if (ISSET(sc->sc_hwflags, COM_HW_CONSOLE)) {
938 1.289 dyoung t.c_ospeed = comcons_info.rate;
939 1.289 dyoung t.c_cflag = comcons_info.cflag;
940 1.98 mycroft } else {
941 1.99 mycroft t.c_ospeed = TTYDEF_SPEED;
942 1.99 mycroft t.c_cflag = TTYDEF_CFLAG;
943 1.98 mycroft }
944 1.237 dsl t.c_ispeed = t.c_ospeed;
945 1.99 mycroft if (ISSET(sc->sc_swflags, TIOCFLAG_CLOCAL))
946 1.99 mycroft SET(t.c_cflag, CLOCAL);
947 1.99 mycroft if (ISSET(sc->sc_swflags, TIOCFLAG_CRTSCTS))
948 1.99 mycroft SET(t.c_cflag, CRTSCTS);
949 1.99 mycroft if (ISSET(sc->sc_swflags, TIOCFLAG_MDMBUF))
950 1.99 mycroft SET(t.c_cflag, MDMBUF);
951 1.129 mycroft /* Make sure comparam() will do something. */
952 1.129 mycroft tp->t_ospeed = 0;
953 1.120 mycroft (void) comparam(tp, &t);
954 1.99 mycroft tp->t_iflag = TTYDEF_IFLAG;
955 1.99 mycroft tp->t_oflag = TTYDEF_OFLAG;
956 1.16 ws tp->t_lflag = TTYDEF_LFLAG;
957 1.99 mycroft ttychars(tp);
958 1.1 cgd ttsetwater(tp);
959 1.21 mycroft
960 1.263 ad mutex_spin_enter(&sc->sc_lock);
961 1.136 mycroft
962 1.99 mycroft /*
963 1.99 mycroft * Turn on DTR. We must always do this, even if carrier is not
964 1.99 mycroft * present, because otherwise we'd have to use TIOCSDTR
965 1.121 mycroft * immediately after setting CLOCAL, which applications do not
966 1.121 mycroft * expect. We always assert DTR while the device is open
967 1.121 mycroft * unless explicitly requested to deassert it.
968 1.99 mycroft */
969 1.99 mycroft com_modem(sc, 1);
970 1.65 christos
971 1.99 mycroft /* Clear the input ring, and unblock. */
972 1.127 mycroft sc->sc_rbput = sc->sc_rbget = sc->sc_rbuf;
973 1.127 mycroft sc->sc_rbavail = com_rbuf_size;
974 1.99 mycroft com_iflush(sc);
975 1.101 mycroft CLR(sc->sc_rx_flags, RX_ANY_BLOCK);
976 1.101 mycroft com_hwiflow(sc);
977 1.65 christos
978 1.99 mycroft #ifdef COM_DEBUG
979 1.101 mycroft if (com_debug)
980 1.101 mycroft comstatus(sc, "comopen ");
981 1.65 christos #endif
982 1.21 mycroft
983 1.263 ad mutex_spin_exit(&sc->sc_lock);
984 1.99 mycroft }
985 1.232 perry
986 1.143 mycroft splx(s);
987 1.21 mycroft
988 1.143 mycroft error = ttyopen(tp, COMDIALOUT(dev), ISSET(flag, O_NONBLOCK));
989 1.143 mycroft if (error)
990 1.143 mycroft goto bad;
991 1.141 mycroft
992 1.181 eeh error = (*tp->t_linesw->l_open)(dev, tp);
993 1.139 enami if (error)
994 1.141 mycroft goto bad;
995 1.139 enami
996 1.141 mycroft return (0);
997 1.139 enami
998 1.141 mycroft bad:
999 1.141 mycroft if (!ISSET(tp->t_state, TS_ISOPEN) && tp->t_wopen == 0) {
1000 1.141 mycroft /*
1001 1.141 mycroft * We failed to open the device, and nobody else had it opened.
1002 1.141 mycroft * Clean up the state as appropriate.
1003 1.141 mycroft */
1004 1.141 mycroft com_shutdown(sc);
1005 1.141 mycroft }
1006 1.139 enami
1007 1.99 mycroft return (error);
1008 1.1 cgd }
1009 1.232 perry
1010 1.21 mycroft int
1011 1.256 christos comclose(dev_t dev, int flag, int mode, struct lwp *l)
1012 1.1 cgd {
1013 1.276 cube struct com_softc *sc =
1014 1.276 cube device_lookup_private(&com_cd, COMUNIT(dev));
1015 1.50 mycroft struct tty *tp = sc->sc_tty;
1016 1.57 mycroft
1017 1.57 mycroft /* XXX This is for cons.c. */
1018 1.62 mycroft if (!ISSET(tp->t_state, TS_ISOPEN))
1019 1.99 mycroft return (0);
1020 1.21 mycroft
1021 1.181 eeh (*tp->t_linesw->l_close)(tp, flag);
1022 1.1 cgd ttyclose(tp);
1023 1.99 mycroft
1024 1.149 thorpej if (COM_ISALIVE(sc) == 0)
1025 1.149 thorpej return (0);
1026 1.149 thorpej
1027 1.143 mycroft if (!ISSET(tp->t_state, TS_ISOPEN) && tp->t_wopen == 0) {
1028 1.143 mycroft /*
1029 1.143 mycroft * Although we got a last close, the device may still be in
1030 1.143 mycroft * use; e.g. if this was the dialout node, and there are still
1031 1.143 mycroft * processes waiting for carrier on the non-dialout node.
1032 1.143 mycroft */
1033 1.143 mycroft com_shutdown(sc);
1034 1.143 mycroft }
1035 1.120 mycroft
1036 1.99 mycroft return (0);
1037 1.1 cgd }
1038 1.232 perry
1039 1.21 mycroft int
1040 1.197 simonb comread(dev_t dev, struct uio *uio, int flag)
1041 1.1 cgd {
1042 1.276 cube struct com_softc *sc =
1043 1.276 cube device_lookup_private(&com_cd, COMUNIT(dev));
1044 1.52 mycroft struct tty *tp = sc->sc_tty;
1045 1.149 thorpej
1046 1.149 thorpej if (COM_ISALIVE(sc) == 0)
1047 1.149 thorpej return (EIO);
1048 1.232 perry
1049 1.181 eeh return ((*tp->t_linesw->l_read)(tp, uio, flag));
1050 1.1 cgd }
1051 1.232 perry
1052 1.21 mycroft int
1053 1.197 simonb comwrite(dev_t dev, struct uio *uio, int flag)
1054 1.1 cgd {
1055 1.276 cube struct com_softc *sc =
1056 1.276 cube device_lookup_private(&com_cd, COMUNIT(dev));
1057 1.52 mycroft struct tty *tp = sc->sc_tty;
1058 1.149 thorpej
1059 1.149 thorpej if (COM_ISALIVE(sc) == 0)
1060 1.149 thorpej return (EIO);
1061 1.232 perry
1062 1.181 eeh return ((*tp->t_linesw->l_write)(tp, uio, flag));
1063 1.184 scw }
1064 1.184 scw
1065 1.184 scw int
1066 1.238 christos compoll(dev_t dev, int events, struct lwp *l)
1067 1.184 scw {
1068 1.276 cube struct com_softc *sc =
1069 1.276 cube device_lookup_private(&com_cd, COMUNIT(dev));
1070 1.184 scw struct tty *tp = sc->sc_tty;
1071 1.184 scw
1072 1.184 scw if (COM_ISALIVE(sc) == 0)
1073 1.234 ws return (POLLHUP);
1074 1.232 perry
1075 1.238 christos return ((*tp->t_linesw->l_poll)(tp, events, l));
1076 1.1 cgd }
1077 1.50 mycroft
1078 1.50 mycroft struct tty *
1079 1.197 simonb comtty(dev_t dev)
1080 1.50 mycroft {
1081 1.276 cube struct com_softc *sc =
1082 1.276 cube device_lookup_private(&com_cd, COMUNIT(dev));
1083 1.52 mycroft struct tty *tp = sc->sc_tty;
1084 1.50 mycroft
1085 1.52 mycroft return (tp);
1086 1.50 mycroft }
1087 1.111 christos
1088 1.21 mycroft int
1089 1.259 christos comioctl(dev_t dev, u_long cmd, void *data, int flag, struct lwp *l)
1090 1.1 cgd {
1091 1.273 dyoung struct com_softc *sc;
1092 1.273 dyoung struct tty *tp;
1093 1.21 mycroft int error;
1094 1.21 mycroft
1095 1.276 cube sc = device_lookup_private(&com_cd, COMUNIT(dev));
1096 1.273 dyoung if (sc == NULL)
1097 1.273 dyoung return ENXIO;
1098 1.149 thorpej if (COM_ISALIVE(sc) == 0)
1099 1.149 thorpej return (EIO);
1100 1.149 thorpej
1101 1.273 dyoung tp = sc->sc_tty;
1102 1.273 dyoung
1103 1.238 christos error = (*tp->t_linesw->l_ioctl)(tp, cmd, data, flag, l);
1104 1.194 atatat if (error != EPASSTHROUGH)
1105 1.99 mycroft return (error);
1106 1.99 mycroft
1107 1.238 christos error = ttioctl(tp, cmd, data, flag, l);
1108 1.194 atatat if (error != EPASSTHROUGH)
1109 1.99 mycroft return (error);
1110 1.138 mycroft
1111 1.138 mycroft error = 0;
1112 1.249 elad switch (cmd) {
1113 1.249 elad case TIOCSFLAGS:
1114 1.254 elad error = kauth_authorize_device_tty(l->l_cred,
1115 1.254 elad KAUTH_DEVICE_TTY_PRIVSET, tp);
1116 1.249 elad break;
1117 1.249 elad default:
1118 1.249 elad /* nothing */
1119 1.249 elad break;
1120 1.249 elad }
1121 1.249 elad if (error) {
1122 1.249 elad return error;
1123 1.249 elad }
1124 1.1 cgd
1125 1.263 ad mutex_spin_enter(&sc->sc_lock);
1126 1.136 mycroft
1127 1.1 cgd switch (cmd) {
1128 1.1 cgd case TIOCSBRK:
1129 1.99 mycroft com_break(sc, 1);
1130 1.1 cgd break;
1131 1.99 mycroft
1132 1.1 cgd case TIOCCBRK:
1133 1.99 mycroft com_break(sc, 0);
1134 1.1 cgd break;
1135 1.99 mycroft
1136 1.1 cgd case TIOCSDTR:
1137 1.99 mycroft com_modem(sc, 1);
1138 1.1 cgd break;
1139 1.99 mycroft
1140 1.1 cgd case TIOCCDTR:
1141 1.99 mycroft com_modem(sc, 0);
1142 1.1 cgd break;
1143 1.99 mycroft
1144 1.99 mycroft case TIOCGFLAGS:
1145 1.99 mycroft *(int *)data = sc->sc_swflags;
1146 1.99 mycroft break;
1147 1.99 mycroft
1148 1.99 mycroft case TIOCSFLAGS:
1149 1.99 mycroft sc->sc_swflags = *(int *)data;
1150 1.99 mycroft break;
1151 1.99 mycroft
1152 1.1 cgd case TIOCMSET:
1153 1.1 cgd case TIOCMBIS:
1154 1.1 cgd case TIOCMBIC:
1155 1.153 mycroft tiocm_to_com(sc, cmd, *(int *)data);
1156 1.111 christos break;
1157 1.111 christos
1158 1.153 mycroft case TIOCMGET:
1159 1.153 mycroft *(int *)data = com_to_tiocm(sc);
1160 1.111 christos break;
1161 1.144 jonathan
1162 1.244 kardel case PPS_IOC_CREATE:
1163 1.244 kardel case PPS_IOC_DESTROY:
1164 1.244 kardel case PPS_IOC_GETPARAMS:
1165 1.244 kardel case PPS_IOC_SETPARAMS:
1166 1.244 kardel case PPS_IOC_GETCAP:
1167 1.244 kardel case PPS_IOC_FETCH:
1168 1.244 kardel #ifdef PPS_SYNC
1169 1.244 kardel case PPS_IOC_KCBIND:
1170 1.244 kardel #endif
1171 1.279 ad mutex_spin_enter(&timecounter_lock);
1172 1.244 kardel error = pps_ioctl(cmd, data, &sc->sc_pps_state);
1173 1.279 ad mutex_spin_exit(&timecounter_lock);
1174 1.244 kardel break;
1175 1.224 simonb
1176 1.144 jonathan case TIOCDCDTIMESTAMP: /* XXX old, overloaded API used by xntpd v3 */
1177 1.279 ad mutex_spin_enter(&timecounter_lock);
1178 1.244 kardel #ifndef PPS_TRAILING_EDGE
1179 1.244 kardel TIMESPEC_TO_TIMEVAL((struct timeval *)data,
1180 1.244 kardel &sc->sc_pps_state.ppsinfo.assert_timestamp);
1181 1.244 kardel #else
1182 1.244 kardel TIMESPEC_TO_TIMEVAL((struct timeval *)data,
1183 1.244 kardel &sc->sc_pps_state.ppsinfo.clear_timestamp);
1184 1.244 kardel #endif
1185 1.279 ad mutex_spin_exit(&timecounter_lock);
1186 1.144 jonathan break;
1187 1.144 jonathan
1188 1.99 mycroft default:
1189 1.194 atatat error = EPASSTHROUGH;
1190 1.136 mycroft break;
1191 1.21 mycroft }
1192 1.22 cgd
1193 1.263 ad mutex_spin_exit(&sc->sc_lock);
1194 1.136 mycroft
1195 1.99 mycroft #ifdef COM_DEBUG
1196 1.101 mycroft if (com_debug)
1197 1.99 mycroft comstatus(sc, "comioctl ");
1198 1.99 mycroft #endif
1199 1.99 mycroft
1200 1.136 mycroft return (error);
1201 1.99 mycroft }
1202 1.99 mycroft
1203 1.101 mycroft integrate void
1204 1.197 simonb com_schedrx(struct com_softc *sc)
1205 1.101 mycroft {
1206 1.101 mycroft
1207 1.101 mycroft sc->sc_rx_ready = 1;
1208 1.101 mycroft
1209 1.101 mycroft /* Wake up the poller. */
1210 1.263 ad softint_schedule(sc->sc_si);
1211 1.101 mycroft }
1212 1.101 mycroft
1213 1.99 mycroft void
1214 1.197 simonb com_break(struct com_softc *sc, int onoff)
1215 1.99 mycroft {
1216 1.99 mycroft
1217 1.99 mycroft if (onoff)
1218 1.99 mycroft SET(sc->sc_lcr, LCR_SBREAK);
1219 1.99 mycroft else
1220 1.99 mycroft CLR(sc->sc_lcr, LCR_SBREAK);
1221 1.22 cgd
1222 1.99 mycroft if (!sc->sc_heldchange) {
1223 1.99 mycroft if (sc->sc_tx_busy) {
1224 1.99 mycroft sc->sc_heldtbc = sc->sc_tbc;
1225 1.99 mycroft sc->sc_tbc = 0;
1226 1.99 mycroft sc->sc_heldchange = 1;
1227 1.99 mycroft } else
1228 1.99 mycroft com_loadchannelregs(sc);
1229 1.22 cgd }
1230 1.99 mycroft }
1231 1.22 cgd
1232 1.99 mycroft void
1233 1.197 simonb com_modem(struct com_softc *sc, int onoff)
1234 1.99 mycroft {
1235 1.22 cgd
1236 1.153 mycroft if (sc->sc_mcr_dtr == 0)
1237 1.153 mycroft return;
1238 1.153 mycroft
1239 1.99 mycroft if (onoff)
1240 1.99 mycroft SET(sc->sc_mcr, sc->sc_mcr_dtr);
1241 1.99 mycroft else
1242 1.99 mycroft CLR(sc->sc_mcr, sc->sc_mcr_dtr);
1243 1.22 cgd
1244 1.99 mycroft if (!sc->sc_heldchange) {
1245 1.99 mycroft if (sc->sc_tx_busy) {
1246 1.99 mycroft sc->sc_heldtbc = sc->sc_tbc;
1247 1.99 mycroft sc->sc_tbc = 0;
1248 1.99 mycroft sc->sc_heldchange = 1;
1249 1.99 mycroft } else
1250 1.99 mycroft com_loadchannelregs(sc);
1251 1.22 cgd }
1252 1.153 mycroft }
1253 1.153 mycroft
1254 1.153 mycroft void
1255 1.197 simonb tiocm_to_com(struct com_softc *sc, u_long how, int ttybits)
1256 1.153 mycroft {
1257 1.153 mycroft u_char combits;
1258 1.153 mycroft
1259 1.153 mycroft combits = 0;
1260 1.153 mycroft if (ISSET(ttybits, TIOCM_DTR))
1261 1.153 mycroft SET(combits, MCR_DTR);
1262 1.153 mycroft if (ISSET(ttybits, TIOCM_RTS))
1263 1.153 mycroft SET(combits, MCR_RTS);
1264 1.232 perry
1265 1.153 mycroft switch (how) {
1266 1.153 mycroft case TIOCMBIC:
1267 1.153 mycroft CLR(sc->sc_mcr, combits);
1268 1.153 mycroft break;
1269 1.153 mycroft
1270 1.153 mycroft case TIOCMBIS:
1271 1.153 mycroft SET(sc->sc_mcr, combits);
1272 1.153 mycroft break;
1273 1.153 mycroft
1274 1.153 mycroft case TIOCMSET:
1275 1.153 mycroft CLR(sc->sc_mcr, MCR_DTR | MCR_RTS);
1276 1.153 mycroft SET(sc->sc_mcr, combits);
1277 1.153 mycroft break;
1278 1.153 mycroft }
1279 1.153 mycroft
1280 1.153 mycroft if (!sc->sc_heldchange) {
1281 1.153 mycroft if (sc->sc_tx_busy) {
1282 1.153 mycroft sc->sc_heldtbc = sc->sc_tbc;
1283 1.153 mycroft sc->sc_tbc = 0;
1284 1.153 mycroft sc->sc_heldchange = 1;
1285 1.153 mycroft } else
1286 1.153 mycroft com_loadchannelregs(sc);
1287 1.153 mycroft }
1288 1.153 mycroft }
1289 1.153 mycroft
1290 1.153 mycroft int
1291 1.197 simonb com_to_tiocm(struct com_softc *sc)
1292 1.153 mycroft {
1293 1.153 mycroft u_char combits;
1294 1.153 mycroft int ttybits = 0;
1295 1.153 mycroft
1296 1.153 mycroft combits = sc->sc_mcr;
1297 1.153 mycroft if (ISSET(combits, MCR_DTR))
1298 1.153 mycroft SET(ttybits, TIOCM_DTR);
1299 1.153 mycroft if (ISSET(combits, MCR_RTS))
1300 1.153 mycroft SET(ttybits, TIOCM_RTS);
1301 1.153 mycroft
1302 1.153 mycroft combits = sc->sc_msr;
1303 1.330 macallan if (sc->sc_type == COM_TYPE_INGENIC) {
1304 1.153 mycroft SET(ttybits, TIOCM_CD);
1305 1.330 macallan } else {
1306 1.330 macallan if (ISSET(combits, MSR_DCD))
1307 1.330 macallan SET(ttybits, TIOCM_CD);
1308 1.330 macallan }
1309 1.153 mycroft if (ISSET(combits, MSR_CTS))
1310 1.153 mycroft SET(ttybits, TIOCM_CTS);
1311 1.153 mycroft if (ISSET(combits, MSR_DSR))
1312 1.153 mycroft SET(ttybits, TIOCM_DSR);
1313 1.153 mycroft if (ISSET(combits, MSR_RI | MSR_TERI))
1314 1.153 mycroft SET(ttybits, TIOCM_RI);
1315 1.153 mycroft
1316 1.228 mycroft if (ISSET(sc->sc_ier, IER_ERXRDY | IER_ETXRDY | IER_ERLS | IER_EMSC))
1317 1.153 mycroft SET(ttybits, TIOCM_LE);
1318 1.153 mycroft
1319 1.153 mycroft return (ttybits);
1320 1.1 cgd }
1321 1.1 cgd
1322 1.106 drochner static u_char
1323 1.197 simonb cflag2lcr(tcflag_t cflag)
1324 1.106 drochner {
1325 1.106 drochner u_char lcr = 0;
1326 1.106 drochner
1327 1.106 drochner switch (ISSET(cflag, CSIZE)) {
1328 1.127 mycroft case CS5:
1329 1.106 drochner SET(lcr, LCR_5BITS);
1330 1.106 drochner break;
1331 1.127 mycroft case CS6:
1332 1.106 drochner SET(lcr, LCR_6BITS);
1333 1.106 drochner break;
1334 1.127 mycroft case CS7:
1335 1.106 drochner SET(lcr, LCR_7BITS);
1336 1.106 drochner break;
1337 1.127 mycroft case CS8:
1338 1.106 drochner SET(lcr, LCR_8BITS);
1339 1.106 drochner break;
1340 1.106 drochner }
1341 1.106 drochner if (ISSET(cflag, PARENB)) {
1342 1.106 drochner SET(lcr, LCR_PENAB);
1343 1.106 drochner if (!ISSET(cflag, PARODD))
1344 1.106 drochner SET(lcr, LCR_PEVEN);
1345 1.106 drochner }
1346 1.106 drochner if (ISSET(cflag, CSTOPB))
1347 1.106 drochner SET(lcr, LCR_STOPB);
1348 1.106 drochner
1349 1.110 enami return (lcr);
1350 1.106 drochner }
1351 1.106 drochner
1352 1.21 mycroft int
1353 1.197 simonb comparam(struct tty *tp, struct termios *t)
1354 1.1 cgd {
1355 1.276 cube struct com_softc *sc =
1356 1.276 cube device_lookup_private(&com_cd, COMUNIT(tp->t_dev));
1357 1.188 enami int ospeed;
1358 1.62 mycroft u_char lcr;
1359 1.21 mycroft
1360 1.149 thorpej if (COM_ISALIVE(sc) == 0)
1361 1.149 thorpej return (EIO);
1362 1.149 thorpej
1363 1.188 enami #ifdef COM_HAYESP
1364 1.209 thorpej if (sc->sc_type == COM_TYPE_HAYESP) {
1365 1.188 enami int prescaler, speed;
1366 1.188 enami
1367 1.188 enami /*
1368 1.188 enami * Calculate UART clock prescaler. It should be in
1369 1.188 enami * range of 0 .. 3.
1370 1.188 enami */
1371 1.188 enami for (prescaler = 0, speed = t->c_ospeed; prescaler < 4;
1372 1.188 enami prescaler++, speed /= 2)
1373 1.210 thorpej if ((ospeed = comspeed(speed, sc->sc_frequency,
1374 1.210 thorpej sc->sc_type)) > 0)
1375 1.188 enami break;
1376 1.188 enami
1377 1.188 enami if (prescaler == 4)
1378 1.188 enami return (EINVAL);
1379 1.188 enami sc->sc_prescaler = prescaler;
1380 1.188 enami } else
1381 1.188 enami #endif
1382 1.210 thorpej ospeed = comspeed(t->c_ospeed, sc->sc_frequency, sc->sc_type);
1383 1.188 enami
1384 1.127 mycroft /* Check requested parameters. */
1385 1.99 mycroft if (ospeed < 0)
1386 1.99 mycroft return (EINVAL);
1387 1.99 mycroft if (t->c_ispeed && t->c_ispeed != t->c_ospeed)
1388 1.99 mycroft return (EINVAL);
1389 1.21 mycroft
1390 1.99 mycroft /*
1391 1.99 mycroft * For the console, always force CLOCAL and !HUPCL, so that the port
1392 1.99 mycroft * is always active.
1393 1.99 mycroft */
1394 1.99 mycroft if (ISSET(sc->sc_swflags, TIOCFLAG_SOFTCAR) ||
1395 1.99 mycroft ISSET(sc->sc_hwflags, COM_HW_CONSOLE)) {
1396 1.99 mycroft SET(t->c_cflag, CLOCAL);
1397 1.99 mycroft CLR(t->c_cflag, HUPCL);
1398 1.62 mycroft }
1399 1.129 mycroft
1400 1.129 mycroft /*
1401 1.129 mycroft * If there were no changes, don't do anything. This avoids dropping
1402 1.129 mycroft * input and improves performance when all we did was frob things like
1403 1.129 mycroft * VMIN and VTIME.
1404 1.129 mycroft */
1405 1.129 mycroft if (tp->t_ospeed == t->c_ospeed &&
1406 1.129 mycroft tp->t_cflag == t->c_cflag)
1407 1.129 mycroft return (0);
1408 1.126 mycroft
1409 1.126 mycroft lcr = ISSET(sc->sc_lcr, LCR_SBREAK) | cflag2lcr(t->c_cflag);
1410 1.126 mycroft
1411 1.263 ad mutex_spin_enter(&sc->sc_lock);
1412 1.126 mycroft
1413 1.126 mycroft sc->sc_lcr = lcr;
1414 1.36 mycroft
1415 1.36 mycroft /*
1416 1.99 mycroft * If we're not in a mode that assumes a connection is present, then
1417 1.99 mycroft * ignore carrier changes.
1418 1.36 mycroft */
1419 1.99 mycroft if (ISSET(t->c_cflag, CLOCAL | MDMBUF))
1420 1.99 mycroft sc->sc_msr_dcd = 0;
1421 1.99 mycroft else
1422 1.99 mycroft sc->sc_msr_dcd = MSR_DCD;
1423 1.99 mycroft /*
1424 1.99 mycroft * Set the flow control pins depending on the current flow control
1425 1.99 mycroft * mode.
1426 1.99 mycroft */
1427 1.99 mycroft if (ISSET(t->c_cflag, CRTSCTS)) {
1428 1.99 mycroft sc->sc_mcr_dtr = MCR_DTR;
1429 1.99 mycroft sc->sc_mcr_rts = MCR_RTS;
1430 1.99 mycroft sc->sc_msr_cts = MSR_CTS;
1431 1.315 jmcneill if (ISSET(sc->sc_hwflags, COM_HW_AFE)) {
1432 1.315 jmcneill SET(sc->sc_mcr, MCR_AFE);
1433 1.315 jmcneill } else {
1434 1.315 jmcneill sc->sc_efr = EFR_AUTORTS | EFR_AUTOCTS;
1435 1.315 jmcneill }
1436 1.99 mycroft } else if (ISSET(t->c_cflag, MDMBUF)) {
1437 1.99 mycroft /*
1438 1.99 mycroft * For DTR/DCD flow control, make sure we don't toggle DTR for
1439 1.99 mycroft * carrier detection.
1440 1.99 mycroft */
1441 1.99 mycroft sc->sc_mcr_dtr = 0;
1442 1.99 mycroft sc->sc_mcr_rts = MCR_DTR;
1443 1.99 mycroft sc->sc_msr_cts = MSR_DCD;
1444 1.315 jmcneill if (ISSET(sc->sc_hwflags, COM_HW_AFE)) {
1445 1.315 jmcneill CLR(sc->sc_mcr, MCR_AFE);
1446 1.315 jmcneill } else {
1447 1.315 jmcneill sc->sc_efr = 0;
1448 1.315 jmcneill }
1449 1.99 mycroft } else {
1450 1.99 mycroft /*
1451 1.99 mycroft * If no flow control, then always set RTS. This will make
1452 1.99 mycroft * the other side happy if it mistakenly thinks we're doing
1453 1.99 mycroft * RTS/CTS flow control.
1454 1.99 mycroft */
1455 1.99 mycroft sc->sc_mcr_dtr = MCR_DTR | MCR_RTS;
1456 1.99 mycroft sc->sc_mcr_rts = 0;
1457 1.99 mycroft sc->sc_msr_cts = 0;
1458 1.315 jmcneill if (ISSET(sc->sc_hwflags, COM_HW_AFE)) {
1459 1.315 jmcneill CLR(sc->sc_mcr, MCR_AFE);
1460 1.315 jmcneill } else {
1461 1.315 jmcneill sc->sc_efr = 0;
1462 1.315 jmcneill }
1463 1.99 mycroft if (ISSET(sc->sc_mcr, MCR_DTR))
1464 1.99 mycroft SET(sc->sc_mcr, MCR_RTS);
1465 1.99 mycroft else
1466 1.99 mycroft CLR(sc->sc_mcr, MCR_RTS);
1467 1.99 mycroft }
1468 1.99 mycroft sc->sc_msr_mask = sc->sc_msr_cts | sc->sc_msr_dcd;
1469 1.99 mycroft
1470 1.325 christos if (t->c_ospeed == 0 && tp->t_ospeed != 0)
1471 1.99 mycroft CLR(sc->sc_mcr, sc->sc_mcr_dtr);
1472 1.325 christos else if (t->c_ospeed != 0 && tp->t_ospeed == 0)
1473 1.99 mycroft SET(sc->sc_mcr, sc->sc_mcr_dtr);
1474 1.66 mycroft
1475 1.99 mycroft sc->sc_dlbl = ospeed;
1476 1.99 mycroft sc->sc_dlbh = ospeed >> 8;
1477 1.66 mycroft
1478 1.99 mycroft /*
1479 1.99 mycroft * Set the FIFO threshold based on the receive speed.
1480 1.99 mycroft *
1481 1.99 mycroft * * If it's a low speed, it's probably a mouse or some other
1482 1.99 mycroft * interactive device, so set the threshold low.
1483 1.99 mycroft * * If it's a high speed, trim the trigger level down to prevent
1484 1.99 mycroft * overflows.
1485 1.99 mycroft * * Otherwise set it a bit higher.
1486 1.99 mycroft */
1487 1.338 jmcneill if (sc->sc_type == COM_TYPE_HAYESP) {
1488 1.99 mycroft sc->sc_fifo = FIFO_DMA_MODE | FIFO_ENABLE | FIFO_TRIGGER_8;
1489 1.338 jmcneill } else if (sc->sc_type == COM_TYPE_TEGRA) {
1490 1.338 jmcneill sc->sc_fifo = FIFO_ENABLE | FIFO_TRIGGER_1;
1491 1.338 jmcneill } else if (ISSET(sc->sc_hwflags, COM_HW_FIFO)) {
1492 1.278 tsutsui if (t->c_ospeed <= 1200)
1493 1.278 tsutsui sc->sc_fifo = FIFO_ENABLE | FIFO_TRIGGER_1;
1494 1.278 tsutsui else if (t->c_ospeed <= 38400)
1495 1.278 tsutsui sc->sc_fifo = FIFO_ENABLE | FIFO_TRIGGER_8;
1496 1.278 tsutsui else
1497 1.278 tsutsui sc->sc_fifo = FIFO_ENABLE | FIFO_TRIGGER_4;
1498 1.338 jmcneill } else {
1499 1.99 mycroft sc->sc_fifo = 0;
1500 1.338 jmcneill }
1501 1.21 mycroft
1502 1.332 skrll if (sc->sc_type == COM_TYPE_INGENIC)
1503 1.330 macallan sc->sc_fifo |= FIFO_UART_ON;
1504 1.330 macallan
1505 1.127 mycroft /* And copy to tty. */
1506 1.240 dsl tp->t_ispeed = t->c_ospeed;
1507 1.57 mycroft tp->t_ospeed = t->c_ospeed;
1508 1.57 mycroft tp->t_cflag = t->c_cflag;
1509 1.25 cgd
1510 1.99 mycroft if (!sc->sc_heldchange) {
1511 1.99 mycroft if (sc->sc_tx_busy) {
1512 1.99 mycroft sc->sc_heldtbc = sc->sc_tbc;
1513 1.99 mycroft sc->sc_tbc = 0;
1514 1.99 mycroft sc->sc_heldchange = 1;
1515 1.99 mycroft } else
1516 1.99 mycroft com_loadchannelregs(sc);
1517 1.99 mycroft }
1518 1.99 mycroft
1519 1.124 mycroft if (!ISSET(t->c_cflag, CHWFLOW)) {
1520 1.125 mycroft /* Disable the high water mark. */
1521 1.125 mycroft sc->sc_r_hiwat = 0;
1522 1.125 mycroft sc->sc_r_lowat = 0;
1523 1.124 mycroft if (ISSET(sc->sc_rx_flags, RX_TTY_OVERFLOWED)) {
1524 1.124 mycroft CLR(sc->sc_rx_flags, RX_TTY_OVERFLOWED);
1525 1.124 mycroft com_schedrx(sc);
1526 1.124 mycroft }
1527 1.124 mycroft if (ISSET(sc->sc_rx_flags, RX_TTY_BLOCKED|RX_IBUF_BLOCKED)) {
1528 1.124 mycroft CLR(sc->sc_rx_flags, RX_TTY_BLOCKED|RX_IBUF_BLOCKED);
1529 1.124 mycroft com_hwiflow(sc);
1530 1.124 mycroft }
1531 1.125 mycroft } else {
1532 1.127 mycroft sc->sc_r_hiwat = com_rbuf_hiwat;
1533 1.127 mycroft sc->sc_r_lowat = com_rbuf_lowat;
1534 1.124 mycroft }
1535 1.124 mycroft
1536 1.263 ad mutex_spin_exit(&sc->sc_lock);
1537 1.99 mycroft
1538 1.25 cgd /*
1539 1.99 mycroft * Update the tty layer's idea of the carrier bit, in case we changed
1540 1.124 mycroft * CLOCAL or MDMBUF. We don't hang up here; we only do that by
1541 1.124 mycroft * explicit request.
1542 1.25 cgd */
1543 1.330 macallan if (sc->sc_type == COM_TYPE_INGENIC) {
1544 1.330 macallan /* no DCD here */
1545 1.330 macallan (void) (*tp->t_linesw->l_modem)(tp, 1);
1546 1.330 macallan } else
1547 1.330 macallan (void) (*tp->t_linesw->l_modem)(tp, ISSET(sc->sc_msr, MSR_DCD));
1548 1.99 mycroft
1549 1.99 mycroft #ifdef COM_DEBUG
1550 1.101 mycroft if (com_debug)
1551 1.101 mycroft comstatus(sc, "comparam ");
1552 1.99 mycroft #endif
1553 1.99 mycroft
1554 1.99 mycroft if (!ISSET(t->c_cflag, CHWFLOW)) {
1555 1.99 mycroft if (sc->sc_tx_stopped) {
1556 1.99 mycroft sc->sc_tx_stopped = 0;
1557 1.99 mycroft comstart(tp);
1558 1.99 mycroft }
1559 1.21 mycroft }
1560 1.1 cgd
1561 1.99 mycroft return (0);
1562 1.99 mycroft }
1563 1.99 mycroft
1564 1.99 mycroft void
1565 1.197 simonb com_iflush(struct com_softc *sc)
1566 1.99 mycroft {
1567 1.247 gdamore struct com_regs *regsp = &sc->sc_regs;
1568 1.131 marc #ifdef DIAGNOSTIC
1569 1.131 marc int reg;
1570 1.131 marc #endif
1571 1.131 marc int timo;
1572 1.99 mycroft
1573 1.131 marc #ifdef DIAGNOSTIC
1574 1.131 marc reg = 0xffff;
1575 1.131 marc #endif
1576 1.131 marc timo = 50000;
1577 1.99 mycroft /* flush any pending I/O */
1578 1.247 gdamore while (ISSET(CSR_READ_1(regsp, COM_REG_LSR), LSR_RXRDY)
1579 1.131 marc && --timo)
1580 1.131 marc #ifdef DIAGNOSTIC
1581 1.131 marc reg =
1582 1.131 marc #else
1583 1.131 marc (void)
1584 1.131 marc #endif
1585 1.247 gdamore CSR_READ_1(regsp, COM_REG_RXDATA);
1586 1.131 marc #ifdef DIAGNOSTIC
1587 1.131 marc if (!timo)
1588 1.276 cube aprint_error_dev(sc->sc_dev, "com_iflush timeout %02x\n", reg);
1589 1.131 marc #endif
1590 1.309 rkujawa
1591 1.339 bouyer #if defined(COM_16750) || defined(COM_AWIN)
1592 1.317 kiyohara uint8_t fifo;
1593 1.317 kiyohara /*
1594 1.317 kiyohara * Reset all Rx/Tx FIFO, preserve current FIFO length.
1595 1.317 kiyohara * This should prevent triggering busy interrupt while
1596 1.317 kiyohara * manipulating divisors.
1597 1.317 kiyohara */
1598 1.317 kiyohara fifo = CSR_READ_1(regsp, COM_REG_FIFO) & (FIFO_TRIGGER_1 |
1599 1.317 kiyohara FIFO_TRIGGER_4 | FIFO_TRIGGER_8 | FIFO_TRIGGER_14);
1600 1.317 kiyohara CSR_WRITE_1(regsp, COM_REG_FIFO, fifo | FIFO_ENABLE | FIFO_RCV_RST |
1601 1.317 kiyohara FIFO_XMT_RST);
1602 1.317 kiyohara delay(100);
1603 1.317 kiyohara #endif
1604 1.99 mycroft }
1605 1.99 mycroft
1606 1.99 mycroft void
1607 1.197 simonb com_loadchannelregs(struct com_softc *sc)
1608 1.99 mycroft {
1609 1.247 gdamore struct com_regs *regsp = &sc->sc_regs;
1610 1.99 mycroft
1611 1.99 mycroft /* XXXXX necessary? */
1612 1.99 mycroft com_iflush(sc);
1613 1.99 mycroft
1614 1.209 thorpej if (sc->sc_type == COM_TYPE_PXA2x0)
1615 1.247 gdamore CSR_WRITE_1(regsp, COM_REG_IER, IER_EUART);
1616 1.208 scw else
1617 1.247 gdamore CSR_WRITE_1(regsp, COM_REG_IER, 0);
1618 1.99 mycroft
1619 1.281 matt if (sc->sc_type == COM_TYPE_OMAP) {
1620 1.281 matt /* disable before changing settings */
1621 1.281 matt CSR_WRITE_1(regsp, COM_REG_MDR1, MDR1_MODE_DISABLE);
1622 1.281 matt }
1623 1.281 matt
1624 1.116 fvdl if (ISSET(sc->sc_hwflags, COM_HW_FLOW)) {
1625 1.286 matt KASSERT(sc->sc_type != COM_TYPE_AU1x00);
1626 1.286 matt KASSERT(sc->sc_type != COM_TYPE_16550_NOERS);
1627 1.286 matt /* no EFR on alchemy */
1628 1.298 jklos CSR_WRITE_1(regsp, COM_REG_LCR, LCR_EERS);
1629 1.286 matt CSR_WRITE_1(regsp, COM_REG_EFR, sc->sc_efr);
1630 1.116 fvdl }
1631 1.247 gdamore if (sc->sc_type == COM_TYPE_AU1x00) {
1632 1.247 gdamore /* alchemy has single separate 16-bit clock divisor register */
1633 1.247 gdamore CSR_WRITE_2(regsp, COM_REG_DLBL, sc->sc_dlbl +
1634 1.247 gdamore (sc->sc_dlbh << 8));
1635 1.247 gdamore } else {
1636 1.247 gdamore CSR_WRITE_1(regsp, COM_REG_LCR, sc->sc_lcr | LCR_DLAB);
1637 1.247 gdamore CSR_WRITE_1(regsp, COM_REG_DLBL, sc->sc_dlbl);
1638 1.247 gdamore CSR_WRITE_1(regsp, COM_REG_DLBH, sc->sc_dlbh);
1639 1.247 gdamore }
1640 1.247 gdamore CSR_WRITE_1(regsp, COM_REG_LCR, sc->sc_lcr);
1641 1.247 gdamore CSR_WRITE_1(regsp, COM_REG_MCR, sc->sc_mcr_active = sc->sc_mcr);
1642 1.247 gdamore CSR_WRITE_1(regsp, COM_REG_FIFO, sc->sc_fifo);
1643 1.188 enami #ifdef COM_HAYESP
1644 1.209 thorpej if (sc->sc_type == COM_TYPE_HAYESP) {
1645 1.258 cube bus_space_write_1(regsp->cr_iot, sc->sc_hayespioh, HAYESP_CMD1,
1646 1.188 enami HAYESP_SETPRESCALER);
1647 1.258 cube bus_space_write_1(regsp->cr_iot, sc->sc_hayespioh, HAYESP_CMD2,
1648 1.188 enami sc->sc_prescaler);
1649 1.188 enami }
1650 1.188 enami #endif
1651 1.281 matt if (sc->sc_type == COM_TYPE_OMAP) {
1652 1.281 matt /* setup the fifos. the FCR value is not used as long
1653 1.281 matt as SCR[6] and SCR[7] are 0, which they are at reset
1654 1.281 matt and we never touch the SCR register */
1655 1.281 matt uint8_t rx_fifo_trig = 40;
1656 1.281 matt uint8_t tx_fifo_trig = 60;
1657 1.281 matt uint8_t rx_start = 8;
1658 1.281 matt uint8_t rx_halt = 60;
1659 1.281 matt uint8_t tlr_value = ((rx_fifo_trig>>2) << 4) | (tx_fifo_trig>>2);
1660 1.281 matt uint8_t tcr_value = ((rx_start>>2) << 4) | (rx_halt>>2);
1661 1.281 matt
1662 1.281 matt /* enable access to TCR & TLR */
1663 1.281 matt CSR_WRITE_1(regsp, COM_REG_MCR, sc->sc_mcr | MCR_TCR_TLR);
1664 1.281 matt
1665 1.281 matt /* write tcr and tlr values */
1666 1.281 matt CSR_WRITE_1(regsp, COM_REG_TLR, tlr_value);
1667 1.281 matt CSR_WRITE_1(regsp, COM_REG_TCR, tcr_value);
1668 1.281 matt
1669 1.281 matt /* disable access to TCR & TLR */
1670 1.281 matt CSR_WRITE_1(regsp, COM_REG_MCR, sc->sc_mcr);
1671 1.281 matt
1672 1.281 matt /* enable again, but mode is based on speed */
1673 1.281 matt if (sc->sc_tty->t_termios.c_ospeed > 230400) {
1674 1.281 matt CSR_WRITE_1(regsp, COM_REG_MDR1, MDR1_MODE_UART_13X);
1675 1.281 matt } else {
1676 1.281 matt CSR_WRITE_1(regsp, COM_REG_MDR1, MDR1_MODE_UART_16X);
1677 1.281 matt }
1678 1.281 matt }
1679 1.99 mycroft
1680 1.247 gdamore CSR_WRITE_1(regsp, COM_REG_IER, sc->sc_ier);
1681 1.99 mycroft }
1682 1.99 mycroft
1683 1.99 mycroft int
1684 1.197 simonb comhwiflow(struct tty *tp, int block)
1685 1.99 mycroft {
1686 1.276 cube struct com_softc *sc =
1687 1.276 cube device_lookup_private(&com_cd, COMUNIT(tp->t_dev));
1688 1.99 mycroft
1689 1.149 thorpej if (COM_ISALIVE(sc) == 0)
1690 1.149 thorpej return (0);
1691 1.149 thorpej
1692 1.99 mycroft if (sc->sc_mcr_rts == 0)
1693 1.99 mycroft return (0);
1694 1.99 mycroft
1695 1.263 ad mutex_spin_enter(&sc->sc_lock);
1696 1.232 perry
1697 1.99 mycroft if (block) {
1698 1.101 mycroft if (!ISSET(sc->sc_rx_flags, RX_TTY_BLOCKED)) {
1699 1.101 mycroft SET(sc->sc_rx_flags, RX_TTY_BLOCKED);
1700 1.101 mycroft com_hwiflow(sc);
1701 1.101 mycroft }
1702 1.99 mycroft } else {
1703 1.101 mycroft if (ISSET(sc->sc_rx_flags, RX_TTY_OVERFLOWED)) {
1704 1.101 mycroft CLR(sc->sc_rx_flags, RX_TTY_OVERFLOWED);
1705 1.101 mycroft com_schedrx(sc);
1706 1.101 mycroft }
1707 1.101 mycroft if (ISSET(sc->sc_rx_flags, RX_TTY_BLOCKED)) {
1708 1.101 mycroft CLR(sc->sc_rx_flags, RX_TTY_BLOCKED);
1709 1.101 mycroft com_hwiflow(sc);
1710 1.101 mycroft }
1711 1.99 mycroft }
1712 1.179 sommerfe
1713 1.263 ad mutex_spin_exit(&sc->sc_lock);
1714 1.99 mycroft return (1);
1715 1.99 mycroft }
1716 1.232 perry
1717 1.99 mycroft /*
1718 1.99 mycroft * (un)block input via hw flowcontrol
1719 1.99 mycroft */
1720 1.99 mycroft void
1721 1.197 simonb com_hwiflow(struct com_softc *sc)
1722 1.99 mycroft {
1723 1.247 gdamore struct com_regs *regsp= &sc->sc_regs;
1724 1.99 mycroft
1725 1.99 mycroft if (sc->sc_mcr_rts == 0)
1726 1.99 mycroft return;
1727 1.99 mycroft
1728 1.101 mycroft if (ISSET(sc->sc_rx_flags, RX_ANY_BLOCK)) {
1729 1.99 mycroft CLR(sc->sc_mcr, sc->sc_mcr_rts);
1730 1.99 mycroft CLR(sc->sc_mcr_active, sc->sc_mcr_rts);
1731 1.99 mycroft } else {
1732 1.99 mycroft SET(sc->sc_mcr, sc->sc_mcr_rts);
1733 1.99 mycroft SET(sc->sc_mcr_active, sc->sc_mcr_rts);
1734 1.99 mycroft }
1735 1.247 gdamore CSR_WRITE_1(regsp, COM_REG_MCR, sc->sc_mcr_active);
1736 1.1 cgd }
1737 1.21 mycroft
1738 1.99 mycroft
1739 1.12 deraadt void
1740 1.197 simonb comstart(struct tty *tp)
1741 1.1 cgd {
1742 1.276 cube struct com_softc *sc =
1743 1.276 cube device_lookup_private(&com_cd, COMUNIT(tp->t_dev));
1744 1.247 gdamore struct com_regs *regsp = &sc->sc_regs;
1745 1.21 mycroft int s;
1746 1.21 mycroft
1747 1.149 thorpej if (COM_ISALIVE(sc) == 0)
1748 1.149 thorpej return;
1749 1.149 thorpej
1750 1.1 cgd s = spltty();
1751 1.178 eeh if (ISSET(tp->t_state, TS_BUSY | TS_TIMEOUT | TS_TTSTOP))
1752 1.70 mycroft goto out;
1753 1.178 eeh if (sc->sc_tx_stopped)
1754 1.127 mycroft goto out;
1755 1.266 ad if (!ttypull(tp))
1756 1.266 ad goto out;
1757 1.99 mycroft
1758 1.99 mycroft /* Grab the first contiguous region of buffer space. */
1759 1.99 mycroft {
1760 1.99 mycroft u_char *tba;
1761 1.99 mycroft int tbc;
1762 1.99 mycroft
1763 1.99 mycroft tba = tp->t_outq.c_cf;
1764 1.99 mycroft tbc = ndqb(&tp->t_outq, 0);
1765 1.99 mycroft
1766 1.263 ad mutex_spin_enter(&sc->sc_lock);
1767 1.99 mycroft
1768 1.99 mycroft sc->sc_tba = tba;
1769 1.99 mycroft sc->sc_tbc = tbc;
1770 1.99 mycroft }
1771 1.99 mycroft
1772 1.62 mycroft SET(tp->t_state, TS_BUSY);
1773 1.99 mycroft sc->sc_tx_busy = 1;
1774 1.64 christos
1775 1.99 mycroft /* Enable transmit completion interrupts if necessary. */
1776 1.70 mycroft if (!ISSET(sc->sc_ier, IER_ETXRDY)) {
1777 1.70 mycroft SET(sc->sc_ier, IER_ETXRDY);
1778 1.247 gdamore CSR_WRITE_1(regsp, COM_REG_IER, sc->sc_ier);
1779 1.70 mycroft }
1780 1.99 mycroft
1781 1.99 mycroft /* Output the first chunk of the contiguous buffer. */
1782 1.195 thorpej if (!ISSET(sc->sc_hwflags, COM_HW_NO_TXPRELOAD)) {
1783 1.201 thorpej u_int n;
1784 1.99 mycroft
1785 1.127 mycroft n = sc->sc_tbc;
1786 1.127 mycroft if (n > sc->sc_fifolen)
1787 1.127 mycroft n = sc->sc_fifolen;
1788 1.247 gdamore CSR_WRITE_MULTI(regsp, COM_REG_TXDATA, sc->sc_tba, n);
1789 1.99 mycroft sc->sc_tbc -= n;
1790 1.99 mycroft sc->sc_tba += n;
1791 1.64 christos }
1792 1.233 tls
1793 1.263 ad mutex_spin_exit(&sc->sc_lock);
1794 1.99 mycroft out:
1795 1.1 cgd splx(s);
1796 1.99 mycroft return;
1797 1.1 cgd }
1798 1.21 mycroft
1799 1.1 cgd /*
1800 1.1 cgd * Stop output on a line.
1801 1.1 cgd */
1802 1.85 mycroft void
1803 1.256 christos comstop(struct tty *tp, int flag)
1804 1.1 cgd {
1805 1.276 cube struct com_softc *sc =
1806 1.276 cube device_lookup_private(&com_cd, COMUNIT(tp->t_dev));
1807 1.1 cgd
1808 1.263 ad mutex_spin_enter(&sc->sc_lock);
1809 1.99 mycroft if (ISSET(tp->t_state, TS_BUSY)) {
1810 1.99 mycroft /* Stop transmitting at the next chunk. */
1811 1.99 mycroft sc->sc_tbc = 0;
1812 1.99 mycroft sc->sc_heldtbc = 0;
1813 1.62 mycroft if (!ISSET(tp->t_state, TS_TTSTOP))
1814 1.62 mycroft SET(tp->t_state, TS_FLUSH);
1815 1.99 mycroft }
1816 1.263 ad mutex_spin_exit(&sc->sc_lock);
1817 1.1 cgd }
1818 1.1 cgd
1819 1.33 mycroft void
1820 1.197 simonb comdiag(void *arg)
1821 1.33 mycroft {
1822 1.33 mycroft struct com_softc *sc = arg;
1823 1.99 mycroft int overflows, floods;
1824 1.33 mycroft
1825 1.263 ad mutex_spin_enter(&sc->sc_lock);
1826 1.33 mycroft overflows = sc->sc_overflows;
1827 1.33 mycroft sc->sc_overflows = 0;
1828 1.57 mycroft floods = sc->sc_floods;
1829 1.57 mycroft sc->sc_floods = 0;
1830 1.99 mycroft sc->sc_errors = 0;
1831 1.263 ad mutex_spin_exit(&sc->sc_lock);
1832 1.57 mycroft
1833 1.127 mycroft log(LOG_WARNING, "%s: %d silo overflow%s, %d ibuf flood%s\n",
1834 1.276 cube device_xname(sc->sc_dev),
1835 1.57 mycroft overflows, overflows == 1 ? "" : "s",
1836 1.99 mycroft floods, floods == 1 ? "" : "s");
1837 1.57 mycroft }
1838 1.57 mycroft
1839 1.99 mycroft integrate void
1840 1.197 simonb com_rxsoft(struct com_softc *sc, struct tty *tp)
1841 1.99 mycroft {
1842 1.198 simonb int (*rint)(int, struct tty *) = tp->t_linesw->l_rint;
1843 1.127 mycroft u_char *get, *end;
1844 1.127 mycroft u_int cc, scc;
1845 1.127 mycroft u_char lsr;
1846 1.127 mycroft int code;
1847 1.57 mycroft
1848 1.127 mycroft end = sc->sc_ebuf;
1849 1.99 mycroft get = sc->sc_rbget;
1850 1.127 mycroft scc = cc = com_rbuf_size - sc->sc_rbavail;
1851 1.99 mycroft
1852 1.127 mycroft if (cc == com_rbuf_size) {
1853 1.99 mycroft sc->sc_floods++;
1854 1.99 mycroft if (sc->sc_errors++ == 0)
1855 1.170 thorpej callout_reset(&sc->sc_diag_callout, 60 * hz,
1856 1.170 thorpej comdiag, sc);
1857 1.99 mycroft }
1858 1.99 mycroft
1859 1.205 gson /* If not yet open, drop the entire buffer content here */
1860 1.205 gson if (!ISSET(tp->t_state, TS_ISOPEN)) {
1861 1.205 gson get += cc << 1;
1862 1.205 gson if (get >= end)
1863 1.205 gson get -= com_rbuf_size << 1;
1864 1.205 gson cc = 0;
1865 1.205 gson }
1866 1.101 mycroft while (cc) {
1867 1.128 mycroft code = get[0];
1868 1.127 mycroft lsr = get[1];
1869 1.128 mycroft if (ISSET(lsr, LSR_OE | LSR_BI | LSR_FE | LSR_PE)) {
1870 1.128 mycroft if (ISSET(lsr, LSR_OE)) {
1871 1.128 mycroft sc->sc_overflows++;
1872 1.128 mycroft if (sc->sc_errors++ == 0)
1873 1.170 thorpej callout_reset(&sc->sc_diag_callout,
1874 1.170 thorpej 60 * hz, comdiag, sc);
1875 1.128 mycroft }
1876 1.127 mycroft if (ISSET(lsr, LSR_BI | LSR_FE))
1877 1.127 mycroft SET(code, TTY_FE);
1878 1.127 mycroft if (ISSET(lsr, LSR_PE))
1879 1.127 mycroft SET(code, TTY_PE);
1880 1.127 mycroft }
1881 1.127 mycroft if ((*rint)(code, tp) == -1) {
1882 1.101 mycroft /*
1883 1.101 mycroft * The line discipline's buffer is out of space.
1884 1.101 mycroft */
1885 1.101 mycroft if (!ISSET(sc->sc_rx_flags, RX_TTY_BLOCKED)) {
1886 1.101 mycroft /*
1887 1.101 mycroft * We're either not using flow control, or the
1888 1.101 mycroft * line discipline didn't tell us to block for
1889 1.101 mycroft * some reason. Either way, we have no way to
1890 1.101 mycroft * know when there's more space available, so
1891 1.101 mycroft * just drop the rest of the data.
1892 1.101 mycroft */
1893 1.127 mycroft get += cc << 1;
1894 1.127 mycroft if (get >= end)
1895 1.127 mycroft get -= com_rbuf_size << 1;
1896 1.101 mycroft cc = 0;
1897 1.101 mycroft } else {
1898 1.101 mycroft /*
1899 1.101 mycroft * Don't schedule any more receive processing
1900 1.101 mycroft * until the line discipline tells us there's
1901 1.101 mycroft * space available (through comhwiflow()).
1902 1.101 mycroft * Leave the rest of the data in the input
1903 1.101 mycroft * buffer.
1904 1.101 mycroft */
1905 1.101 mycroft SET(sc->sc_rx_flags, RX_TTY_OVERFLOWED);
1906 1.101 mycroft }
1907 1.101 mycroft break;
1908 1.101 mycroft }
1909 1.127 mycroft get += 2;
1910 1.127 mycroft if (get >= end)
1911 1.127 mycroft get = sc->sc_rbuf;
1912 1.101 mycroft cc--;
1913 1.99 mycroft }
1914 1.99 mycroft
1915 1.101 mycroft if (cc != scc) {
1916 1.101 mycroft sc->sc_rbget = get;
1917 1.263 ad mutex_spin_enter(&sc->sc_lock);
1918 1.232 perry
1919 1.101 mycroft cc = sc->sc_rbavail += scc - cc;
1920 1.101 mycroft /* Buffers should be ok again, release possible block. */
1921 1.101 mycroft if (cc >= sc->sc_r_lowat) {
1922 1.101 mycroft if (ISSET(sc->sc_rx_flags, RX_IBUF_OVERFLOWED)) {
1923 1.101 mycroft CLR(sc->sc_rx_flags, RX_IBUF_OVERFLOWED);
1924 1.101 mycroft SET(sc->sc_ier, IER_ERXRDY);
1925 1.208 scw #ifdef COM_PXA2X0
1926 1.209 thorpej if (sc->sc_type == COM_TYPE_PXA2x0)
1927 1.208 scw SET(sc->sc_ier, IER_ERXTOUT);
1928 1.208 scw #endif
1929 1.336 jmcneill if (sc->sc_type == COM_TYPE_INGENIC ||
1930 1.336 jmcneill sc->sc_type == COM_TYPE_TEGRA)
1931 1.335 macallan SET(sc->sc_ier, IER_ERXTOUT);
1932 1.335 macallan
1933 1.330 macallan CSR_WRITE_1(&sc->sc_regs, COM_REG_IER,
1934 1.330 macallan sc->sc_ier);
1935 1.101 mycroft }
1936 1.101 mycroft if (ISSET(sc->sc_rx_flags, RX_IBUF_BLOCKED)) {
1937 1.101 mycroft CLR(sc->sc_rx_flags, RX_IBUF_BLOCKED);
1938 1.101 mycroft com_hwiflow(sc);
1939 1.101 mycroft }
1940 1.101 mycroft }
1941 1.263 ad mutex_spin_exit(&sc->sc_lock);
1942 1.57 mycroft }
1943 1.99 mycroft }
1944 1.99 mycroft
1945 1.99 mycroft integrate void
1946 1.197 simonb com_txsoft(struct com_softc *sc, struct tty *tp)
1947 1.99 mycroft {
1948 1.33 mycroft
1949 1.99 mycroft CLR(tp->t_state, TS_BUSY);
1950 1.99 mycroft if (ISSET(tp->t_state, TS_FLUSH))
1951 1.99 mycroft CLR(tp->t_state, TS_FLUSH);
1952 1.99 mycroft else
1953 1.99 mycroft ndflush(&tp->t_outq, (int)(sc->sc_tba - tp->t_outq.c_cf));
1954 1.181 eeh (*tp->t_linesw->l_start)(tp);
1955 1.99 mycroft }
1956 1.57 mycroft
1957 1.99 mycroft integrate void
1958 1.197 simonb com_stsoft(struct com_softc *sc, struct tty *tp)
1959 1.99 mycroft {
1960 1.99 mycroft u_char msr, delta;
1961 1.57 mycroft
1962 1.263 ad mutex_spin_enter(&sc->sc_lock);
1963 1.99 mycroft msr = sc->sc_msr;
1964 1.99 mycroft delta = sc->sc_msr_delta;
1965 1.99 mycroft sc->sc_msr_delta = 0;
1966 1.263 ad mutex_spin_exit(&sc->sc_lock);
1967 1.57 mycroft
1968 1.99 mycroft if (ISSET(delta, sc->sc_msr_dcd)) {
1969 1.99 mycroft /*
1970 1.99 mycroft * Inform the tty layer that carrier detect changed.
1971 1.99 mycroft */
1972 1.181 eeh (void) (*tp->t_linesw->l_modem)(tp, ISSET(msr, MSR_DCD));
1973 1.99 mycroft }
1974 1.61 mycroft
1975 1.99 mycroft if (ISSET(delta, sc->sc_msr_cts)) {
1976 1.99 mycroft /* Block or unblock output according to flow control. */
1977 1.99 mycroft if (ISSET(msr, sc->sc_msr_cts)) {
1978 1.99 mycroft sc->sc_tx_stopped = 0;
1979 1.181 eeh (*tp->t_linesw->l_start)(tp);
1980 1.99 mycroft } else {
1981 1.99 mycroft sc->sc_tx_stopped = 1;
1982 1.61 mycroft }
1983 1.99 mycroft }
1984 1.99 mycroft
1985 1.99 mycroft #ifdef COM_DEBUG
1986 1.101 mycroft if (com_debug)
1987 1.127 mycroft comstatus(sc, "com_stsoft");
1988 1.99 mycroft #endif
1989 1.99 mycroft }
1990 1.99 mycroft
1991 1.99 mycroft void
1992 1.197 simonb comsoft(void *arg)
1993 1.99 mycroft {
1994 1.99 mycroft struct com_softc *sc = arg;
1995 1.99 mycroft struct tty *tp;
1996 1.99 mycroft
1997 1.149 thorpej if (COM_ISALIVE(sc) == 0)
1998 1.131 marc return;
1999 1.131 marc
2000 1.261 ad tp = sc->sc_tty;
2001 1.99 mycroft
2002 1.261 ad if (sc->sc_rx_ready) {
2003 1.261 ad sc->sc_rx_ready = 0;
2004 1.261 ad com_rxsoft(sc, tp);
2005 1.261 ad }
2006 1.57 mycroft
2007 1.261 ad if (sc->sc_st_check) {
2008 1.261 ad sc->sc_st_check = 0;
2009 1.261 ad com_stsoft(sc, tp);
2010 1.261 ad }
2011 1.57 mycroft
2012 1.261 ad if (sc->sc_tx_done) {
2013 1.261 ad sc->sc_tx_done = 0;
2014 1.261 ad com_txsoft(sc, tp);
2015 1.57 mycroft }
2016 1.21 mycroft }
2017 1.140 ross
2018 1.21 mycroft int
2019 1.197 simonb comintr(void *arg)
2020 1.21 mycroft {
2021 1.49 cgd struct com_softc *sc = arg;
2022 1.247 gdamore struct com_regs *regsp = &sc->sc_regs;
2023 1.247 gdamore
2024 1.127 mycroft u_char *put, *end;
2025 1.127 mycroft u_int cc;
2026 1.127 mycroft u_char lsr, iir;
2027 1.55 mycroft
2028 1.149 thorpej if (COM_ISALIVE(sc) == 0)
2029 1.131 marc return (0);
2030 1.131 marc
2031 1.288 cegger KASSERT(regsp != NULL);
2032 1.288 cegger
2033 1.263 ad mutex_spin_enter(&sc->sc_lock);
2034 1.247 gdamore iir = CSR_READ_1(regsp, COM_REG_IIR);
2035 1.309 rkujawa
2036 1.317 kiyohara /* Handle ns16750-specific busy interrupt. */
2037 1.317 kiyohara #ifdef COM_16750
2038 1.339 bouyer #ifdef COM_AWIN
2039 1.339 bouyer #error "COM_16750 and COM_AWIN are exclusive"
2040 1.339 bouyer #endif
2041 1.317 kiyohara int timeout;
2042 1.317 kiyohara if ((iir & IIR_BUSY) == IIR_BUSY) {
2043 1.317 kiyohara for (timeout = 10000;
2044 1.317 kiyohara (CSR_READ_1(regsp, COM_REG_USR) & 0x1) != 0; timeout--)
2045 1.317 kiyohara if (timeout <= 0) {
2046 1.317 kiyohara aprint_error_dev(sc->sc_dev,
2047 1.317 kiyohara "timeout while waiting for BUSY interrupt "
2048 1.317 kiyohara "acknowledge\n");
2049 1.317 kiyohara mutex_spin_exit(&sc->sc_lock);
2050 1.317 kiyohara return (0);
2051 1.317 kiyohara }
2052 1.317 kiyohara
2053 1.317 kiyohara CSR_WRITE_1(regsp, COM_REG_LCR, sc->sc_lcr);
2054 1.317 kiyohara iir = CSR_READ_1(regsp, COM_REG_IIR);
2055 1.317 kiyohara }
2056 1.317 kiyohara #endif /* COM_16750 */
2057 1.339 bouyer #ifdef COM_AWIN
2058 1.339 bouyer /* Allwinner BUSY interrupt */
2059 1.339 bouyer if ((iir & IIR_BUSY) == IIR_BUSY) {
2060 1.339 bouyer if ((CSR_READ_1(regsp, COM_REG_USR) & 0x1) != 0) {
2061 1.339 bouyer CSR_WRITE_1(regsp, COM_REG_HALT, HALT_CHCFG_EN);
2062 1.339 bouyer CSR_WRITE_1(regsp, COM_REG_LCR, sc->sc_lcr | LCR_DLAB);
2063 1.339 bouyer CSR_WRITE_1(regsp, COM_REG_DLBL, sc->sc_dlbl);
2064 1.339 bouyer CSR_WRITE_1(regsp, COM_REG_DLBH, sc->sc_dlbh);
2065 1.339 bouyer CSR_WRITE_1(regsp, COM_REG_LCR, sc->sc_lcr);
2066 1.339 bouyer CSR_WRITE_1(regsp, COM_REG_HALT,
2067 1.339 bouyer HALT_CHCFG_EN | HALT_CHCFG_UD);
2068 1.339 bouyer for (int timeout = 10000000;
2069 1.339 bouyer (CSR_READ_1(regsp, COM_REG_HALT) & HALT_CHCFG_UD) != 0;
2070 1.339 bouyer timeout--) {
2071 1.339 bouyer if (timeout <= 0) {
2072 1.339 bouyer aprint_error_dev(sc->sc_dev,
2073 1.339 bouyer "timeout while waiting for HALT "
2074 1.339 bouyer "update acknowledge 0x%x 0x%x\n",
2075 1.339 bouyer CSR_READ_1(regsp, COM_REG_HALT),
2076 1.339 bouyer CSR_READ_1(regsp, COM_REG_USR));
2077 1.339 bouyer break;
2078 1.339 bouyer }
2079 1.339 bouyer }
2080 1.339 bouyer CSR_WRITE_1(regsp, COM_REG_HALT, 0);
2081 1.339 bouyer (void)CSR_READ_1(regsp, COM_REG_USR);
2082 1.339 bouyer } else {
2083 1.339 bouyer CSR_WRITE_1(regsp, COM_REG_LCR, sc->sc_lcr | LCR_DLAB);
2084 1.339 bouyer CSR_WRITE_1(regsp, COM_REG_DLBL, sc->sc_dlbl);
2085 1.339 bouyer CSR_WRITE_1(regsp, COM_REG_DLBH, sc->sc_dlbh);
2086 1.339 bouyer CSR_WRITE_1(regsp, COM_REG_LCR, sc->sc_lcr);
2087 1.339 bouyer }
2088 1.339 bouyer }
2089 1.339 bouyer #endif /* COM_AWIN */
2090 1.317 kiyohara
2091 1.179 sommerfe if (ISSET(iir, IIR_NOPEND)) {
2092 1.263 ad mutex_spin_exit(&sc->sc_lock);
2093 1.55 mycroft return (0);
2094 1.179 sommerfe }
2095 1.21 mycroft
2096 1.127 mycroft end = sc->sc_ebuf;
2097 1.99 mycroft put = sc->sc_rbput;
2098 1.99 mycroft cc = sc->sc_rbavail;
2099 1.99 mycroft
2100 1.189 briggs again: do {
2101 1.168 jonathan u_char msr, delta;
2102 1.21 mycroft
2103 1.247 gdamore lsr = CSR_READ_1(regsp, COM_REG_LSR);
2104 1.103 drochner if (ISSET(lsr, LSR_BI)) {
2105 1.316 martin int cn_trapped = 0; /* see above: cn_trap() */
2106 1.207 fvdl
2107 1.186 uwe cn_check_magic(sc->sc_tty->t_dev,
2108 1.186 uwe CNC_BREAK, com_cnm_state);
2109 1.186 uwe if (cn_trapped)
2110 1.103 drochner continue;
2111 1.206 briggs #if defined(KGDB) && !defined(DDB)
2112 1.103 drochner if (ISSET(sc->sc_hwflags, COM_HW_KGDB)) {
2113 1.103 drochner kgdb_connect(1);
2114 1.103 drochner continue;
2115 1.103 drochner }
2116 1.103 drochner #endif
2117 1.102 thorpej }
2118 1.102 thorpej
2119 1.341 jmcneill if (sc->sc_type == COM_TYPE_BCMAUXUART && ISSET(iir, IIR_RXRDY))
2120 1.341 jmcneill lsr |= LSR_RXRDY;
2121 1.341 jmcneill
2122 1.101 mycroft if (ISSET(lsr, LSR_RCV_MASK) &&
2123 1.101 mycroft !ISSET(sc->sc_rx_flags, RX_IBUF_OVERFLOWED)) {
2124 1.127 mycroft while (cc > 0) {
2125 1.186 uwe int cn_trapped = 0;
2126 1.247 gdamore put[0] = CSR_READ_1(regsp, COM_REG_RXDATA);
2127 1.127 mycroft put[1] = lsr;
2128 1.186 uwe cn_check_magic(sc->sc_tty->t_dev,
2129 1.186 uwe put[0], com_cnm_state);
2130 1.229 mycroft if (cn_trapped)
2131 1.229 mycroft goto next;
2132 1.127 mycroft put += 2;
2133 1.127 mycroft if (put >= end)
2134 1.127 mycroft put = sc->sc_rbuf;
2135 1.127 mycroft cc--;
2136 1.229 mycroft next:
2137 1.247 gdamore lsr = CSR_READ_1(regsp, COM_REG_LSR);
2138 1.127 mycroft if (!ISSET(lsr, LSR_RCV_MASK))
2139 1.127 mycroft break;
2140 1.99 mycroft }
2141 1.127 mycroft
2142 1.99 mycroft /*
2143 1.99 mycroft * Current string of incoming characters ended because
2144 1.127 mycroft * no more data was available or we ran out of space.
2145 1.127 mycroft * Schedule a receive event if any data was received.
2146 1.127 mycroft * If we're out of space, turn off receive interrupts.
2147 1.99 mycroft */
2148 1.99 mycroft sc->sc_rbput = put;
2149 1.99 mycroft sc->sc_rbavail = cc;
2150 1.101 mycroft if (!ISSET(sc->sc_rx_flags, RX_TTY_OVERFLOWED))
2151 1.101 mycroft sc->sc_rx_ready = 1;
2152 1.127 mycroft
2153 1.99 mycroft /*
2154 1.99 mycroft * See if we are in danger of overflowing a buffer. If
2155 1.99 mycroft * so, use hardware flow control to ease the pressure.
2156 1.99 mycroft */
2157 1.101 mycroft if (!ISSET(sc->sc_rx_flags, RX_IBUF_BLOCKED) &&
2158 1.99 mycroft cc < sc->sc_r_hiwat) {
2159 1.101 mycroft SET(sc->sc_rx_flags, RX_IBUF_BLOCKED);
2160 1.101 mycroft com_hwiflow(sc);
2161 1.99 mycroft }
2162 1.127 mycroft
2163 1.99 mycroft /*
2164 1.101 mycroft * If we're out of space, disable receive interrupts
2165 1.101 mycroft * until the queue has drained a bit.
2166 1.99 mycroft */
2167 1.99 mycroft if (!cc) {
2168 1.101 mycroft SET(sc->sc_rx_flags, RX_IBUF_OVERFLOWED);
2169 1.208 scw #ifdef COM_PXA2X0
2170 1.209 thorpej if (sc->sc_type == COM_TYPE_PXA2x0)
2171 1.229 mycroft CLR(sc->sc_ier, IER_ERXRDY|IER_ERXTOUT);
2172 1.229 mycroft else
2173 1.208 scw #endif
2174 1.336 jmcneill if (sc->sc_type == COM_TYPE_INGENIC ||
2175 1.336 jmcneill sc->sc_type == COM_TYPE_TEGRA)
2176 1.335 macallan CLR(sc->sc_ier,
2177 1.335 macallan IER_ERXRDY | IER_ERXTOUT);
2178 1.330 macallan else
2179 1.229 mycroft CLR(sc->sc_ier, IER_ERXRDY);
2180 1.247 gdamore CSR_WRITE_1(regsp, COM_REG_IER, sc->sc_ier);
2181 1.99 mycroft }
2182 1.88 mycroft } else {
2183 1.228 mycroft if ((iir & (IIR_RXRDY|IIR_TXRDY)) == IIR_RXRDY) {
2184 1.247 gdamore (void) CSR_READ_1(regsp, COM_REG_RXDATA);
2185 1.88 mycroft continue;
2186 1.88 mycroft }
2187 1.88 mycroft }
2188 1.55 mycroft
2189 1.247 gdamore msr = CSR_READ_1(regsp, COM_REG_MSR);
2190 1.99 mycroft delta = msr ^ sc->sc_msr;
2191 1.99 mycroft sc->sc_msr = msr;
2192 1.244 kardel if ((sc->sc_pps_state.ppsparam.mode & PPS_CAPTUREBOTH) &&
2193 1.244 kardel (delta & MSR_DCD)) {
2194 1.279 ad mutex_spin_enter(&timecounter_lock);
2195 1.244 kardel pps_capture(&sc->sc_pps_state);
2196 1.244 kardel pps_event(&sc->sc_pps_state,
2197 1.244 kardel (msr & MSR_DCD) ?
2198 1.244 kardel PPS_CAPTUREASSERT :
2199 1.244 kardel PPS_CAPTURECLEAR);
2200 1.279 ad mutex_spin_exit(&timecounter_lock);
2201 1.244 kardel }
2202 1.168 jonathan
2203 1.167 jonathan /*
2204 1.167 jonathan * Process normal status changes
2205 1.167 jonathan */
2206 1.167 jonathan if (ISSET(delta, sc->sc_msr_mask)) {
2207 1.167 jonathan SET(sc->sc_msr_delta, delta);
2208 1.99 mycroft
2209 1.99 mycroft /*
2210 1.99 mycroft * Stop output immediately if we lose the output
2211 1.99 mycroft * flow control signal or carrier detect.
2212 1.99 mycroft */
2213 1.99 mycroft if (ISSET(~msr, sc->sc_msr_mask)) {
2214 1.99 mycroft sc->sc_tbc = 0;
2215 1.99 mycroft sc->sc_heldtbc = 0;
2216 1.69 mycroft #ifdef COM_DEBUG
2217 1.101 mycroft if (com_debug)
2218 1.101 mycroft comstatus(sc, "comintr ");
2219 1.69 mycroft #endif
2220 1.99 mycroft }
2221 1.55 mycroft
2222 1.99 mycroft sc->sc_st_check = 1;
2223 1.55 mycroft }
2224 1.225 enami } while (!ISSET((iir =
2225 1.247 gdamore CSR_READ_1(regsp, COM_REG_IIR)), IIR_NOPEND) &&
2226 1.225 enami /*
2227 1.225 enami * Since some device (e.g., ST16C1550) doesn't clear IIR_TXRDY
2228 1.225 enami * by IIR read, so we can't do this way: `process all interrupts,
2229 1.303 jakllsch * then do TX if possible'.
2230 1.225 enami */
2231 1.225 enami (iir & IIR_IMASK) != IIR_TXRDY);
2232 1.55 mycroft
2233 1.99 mycroft /*
2234 1.225 enami * Read LSR again, since there may be an interrupt between
2235 1.225 enami * the last LSR read and IIR read above.
2236 1.225 enami */
2237 1.247 gdamore lsr = CSR_READ_1(regsp, COM_REG_LSR);
2238 1.225 enami
2239 1.225 enami /*
2240 1.225 enami * See if data can be transmitted as well.
2241 1.225 enami * Schedule tx done event if no data left
2242 1.99 mycroft * and tty was marked busy.
2243 1.99 mycroft */
2244 1.99 mycroft if (ISSET(lsr, LSR_TXRDY)) {
2245 1.99 mycroft /*
2246 1.99 mycroft * If we've delayed a parameter change, do it now, and restart
2247 1.99 mycroft * output.
2248 1.99 mycroft */
2249 1.99 mycroft if (sc->sc_heldchange) {
2250 1.99 mycroft com_loadchannelregs(sc);
2251 1.99 mycroft sc->sc_heldchange = 0;
2252 1.99 mycroft sc->sc_tbc = sc->sc_heldtbc;
2253 1.99 mycroft sc->sc_heldtbc = 0;
2254 1.99 mycroft }
2255 1.127 mycroft
2256 1.99 mycroft /* Output the next chunk of the contiguous buffer, if any. */
2257 1.99 mycroft if (sc->sc_tbc > 0) {
2258 1.201 thorpej u_int n;
2259 1.99 mycroft
2260 1.127 mycroft n = sc->sc_tbc;
2261 1.127 mycroft if (n > sc->sc_fifolen)
2262 1.127 mycroft n = sc->sc_fifolen;
2263 1.247 gdamore CSR_WRITE_MULTI(regsp, COM_REG_TXDATA, sc->sc_tba, n);
2264 1.99 mycroft sc->sc_tbc -= n;
2265 1.99 mycroft sc->sc_tba += n;
2266 1.127 mycroft } else {
2267 1.127 mycroft /* Disable transmit completion interrupts if necessary. */
2268 1.127 mycroft if (ISSET(sc->sc_ier, IER_ETXRDY)) {
2269 1.127 mycroft CLR(sc->sc_ier, IER_ETXRDY);
2270 1.247 gdamore CSR_WRITE_1(regsp, COM_REG_IER, sc->sc_ier);
2271 1.127 mycroft }
2272 1.127 mycroft if (sc->sc_tx_busy) {
2273 1.127 mycroft sc->sc_tx_busy = 0;
2274 1.127 mycroft sc->sc_tx_done = 1;
2275 1.127 mycroft }
2276 1.62 mycroft }
2277 1.99 mycroft }
2278 1.189 briggs
2279 1.247 gdamore if (!ISSET((iir = CSR_READ_1(regsp, COM_REG_IIR)), IIR_NOPEND))
2280 1.189 briggs goto again;
2281 1.189 briggs
2282 1.263 ad mutex_spin_exit(&sc->sc_lock);
2283 1.62 mycroft
2284 1.99 mycroft /* Wake up the poller. */
2285 1.263 ad softint_schedule(sc->sc_si);
2286 1.115 explorer
2287 1.304 tls #ifdef RND_COM
2288 1.115 explorer rnd_add_uint32(&sc->rnd_source, iir | lsr);
2289 1.115 explorer #endif
2290 1.115 explorer
2291 1.88 mycroft return (1);
2292 1.1 cgd }
2293 1.1 cgd
2294 1.1 cgd /*
2295 1.102 thorpej * The following functions are polled getc and putc routines, shared
2296 1.102 thorpej * by the console and kgdb glue.
2297 1.232 perry *
2298 1.186 uwe * The read-ahead code is so that you can detect pending in-band
2299 1.186 uwe * cn_magic in polled mode while doing output rather than having to
2300 1.186 uwe * wait until the kernel decides it needs input.
2301 1.102 thorpej */
2302 1.102 thorpej
2303 1.186 uwe #define MAX_READAHEAD 20
2304 1.186 uwe static int com_readahead[MAX_READAHEAD];
2305 1.186 uwe static int com_readaheadcount = 0;
2306 1.174 jeffs
2307 1.102 thorpej int
2308 1.247 gdamore com_common_getc(dev_t dev, struct com_regs *regsp)
2309 1.102 thorpej {
2310 1.102 thorpej int s = splserial();
2311 1.102 thorpej u_char stat, c;
2312 1.102 thorpej
2313 1.174 jeffs /* got a character from reading things earlier */
2314 1.186 uwe if (com_readaheadcount > 0) {
2315 1.174 jeffs int i;
2316 1.174 jeffs
2317 1.186 uwe c = com_readahead[0];
2318 1.186 uwe for (i = 1; i < com_readaheadcount; i++) {
2319 1.186 uwe com_readahead[i-1] = com_readahead[i];
2320 1.174 jeffs }
2321 1.186 uwe com_readaheadcount--;
2322 1.174 jeffs splx(s);
2323 1.174 jeffs return (c);
2324 1.174 jeffs }
2325 1.174 jeffs
2326 1.322 matt /* don't block until a character becomes available */
2327 1.322 matt if (!ISSET(stat = CSR_READ_1(regsp, COM_REG_LSR), LSR_RXRDY)) {
2328 1.322 matt splx(s);
2329 1.322 matt return -1;
2330 1.322 matt }
2331 1.135 thorpej
2332 1.247 gdamore c = CSR_READ_1(regsp, COM_REG_RXDATA);
2333 1.247 gdamore stat = CSR_READ_1(regsp, COM_REG_IIR);
2334 1.186 uwe {
2335 1.316 martin int cn_trapped = 0; /* required by cn_trap, see above */
2336 1.186 uwe #ifdef DDB
2337 1.174 jeffs extern int db_active;
2338 1.186 uwe if (!db_active)
2339 1.186 uwe #endif
2340 1.186 uwe cn_check_magic(dev, c, com_cnm_state);
2341 1.174 jeffs }
2342 1.102 thorpej splx(s);
2343 1.102 thorpej return (c);
2344 1.102 thorpej }
2345 1.102 thorpej
2346 1.289 dyoung static void
2347 1.247 gdamore com_common_putc(dev_t dev, struct com_regs *regsp, int c)
2348 1.102 thorpej {
2349 1.102 thorpej int s = splserial();
2350 1.204 simonb int cin, stat, timo;
2351 1.174 jeffs
2352 1.232 perry if (com_readaheadcount < MAX_READAHEAD
2353 1.247 gdamore && ISSET(stat = CSR_READ_1(regsp, COM_REG_LSR), LSR_RXRDY)) {
2354 1.186 uwe int cn_trapped = 0;
2355 1.247 gdamore cin = CSR_READ_1(regsp, COM_REG_RXDATA);
2356 1.247 gdamore stat = CSR_READ_1(regsp, COM_REG_IIR);
2357 1.186 uwe cn_check_magic(dev, cin, com_cnm_state);
2358 1.186 uwe com_readahead[com_readaheadcount++] = cin;
2359 1.174 jeffs }
2360 1.102 thorpej
2361 1.102 thorpej /* wait for any pending transmission to finish */
2362 1.161 ross timo = 150000;
2363 1.247 gdamore while (!ISSET(CSR_READ_1(regsp, COM_REG_LSR), LSR_TXRDY) && --timo)
2364 1.161 ross continue;
2365 1.135 thorpej
2366 1.247 gdamore CSR_WRITE_1(regsp, COM_REG_TXDATA, c);
2367 1.247 gdamore COM_BARRIER(regsp, BR | BW);
2368 1.160 thorpej
2369 1.157 mycroft splx(s);
2370 1.102 thorpej }
2371 1.102 thorpej
2372 1.102 thorpej /*
2373 1.165 drochner * Initialize UART for use as console or KGDB line.
2374 1.99 mycroft */
2375 1.106 drochner int
2376 1.247 gdamore cominit(struct com_regs *regsp, int rate, int frequency, int type,
2377 1.247 gdamore tcflag_t cflag)
2378 1.1 cgd {
2379 1.106 drochner
2380 1.247 gdamore if (bus_space_map(regsp->cr_iot, regsp->cr_iobase, regsp->cr_nports, 0,
2381 1.247 gdamore ®sp->cr_ioh))
2382 1.110 enami return (ENOMEM); /* ??? */
2383 1.1 cgd
2384 1.281 matt if (type == COM_TYPE_OMAP) {
2385 1.281 matt /* disable before changing settings */
2386 1.281 matt CSR_WRITE_1(regsp, COM_REG_MDR1, MDR1_MODE_DISABLE);
2387 1.281 matt }
2388 1.281 matt
2389 1.210 thorpej rate = comspeed(rate, frequency, type);
2390 1.301 matt if (__predict_true(rate != -1)) {
2391 1.301 matt if (type == COM_TYPE_AU1x00) {
2392 1.301 matt CSR_WRITE_2(regsp, COM_REG_DLBL, rate);
2393 1.301 matt } else {
2394 1.311 kiyohara /* no EFR on alchemy */
2395 1.330 macallan if ((type != COM_TYPE_16550_NOERS) &&
2396 1.330 macallan (type != COM_TYPE_INGENIC)) {
2397 1.301 matt CSR_WRITE_1(regsp, COM_REG_LCR, LCR_EERS);
2398 1.301 matt CSR_WRITE_1(regsp, COM_REG_EFR, 0);
2399 1.301 matt }
2400 1.301 matt CSR_WRITE_1(regsp, COM_REG_LCR, LCR_DLAB);
2401 1.301 matt CSR_WRITE_1(regsp, COM_REG_DLBL, rate & 0xff);
2402 1.301 matt CSR_WRITE_1(regsp, COM_REG_DLBH, rate >> 8);
2403 1.283 matt }
2404 1.247 gdamore }
2405 1.247 gdamore CSR_WRITE_1(regsp, COM_REG_LCR, cflag2lcr(cflag));
2406 1.247 gdamore CSR_WRITE_1(regsp, COM_REG_MCR, MCR_DTR | MCR_RTS);
2407 1.329 macallan
2408 1.329 macallan if (type == COM_TYPE_INGENIC) {
2409 1.329 macallan CSR_WRITE_1(regsp, COM_REG_FIFO,
2410 1.329 macallan FIFO_ENABLE | FIFO_RCV_RST | FIFO_XMT_RST |
2411 1.329 macallan FIFO_TRIGGER_1 | FIFO_UART_ON);
2412 1.329 macallan } else {
2413 1.329 macallan CSR_WRITE_1(regsp, COM_REG_FIFO,
2414 1.329 macallan FIFO_ENABLE | FIFO_RCV_RST | FIFO_XMT_RST |
2415 1.329 macallan FIFO_TRIGGER_1);
2416 1.329 macallan }
2417 1.281 matt
2418 1.281 matt if (type == COM_TYPE_OMAP) {
2419 1.281 matt /* setup the fifos. the FCR value is not used as long
2420 1.281 matt as SCR[6] and SCR[7] are 0, which they are at reset
2421 1.281 matt and we never touch the SCR register */
2422 1.281 matt uint8_t rx_fifo_trig = 40;
2423 1.281 matt uint8_t tx_fifo_trig = 60;
2424 1.281 matt uint8_t rx_start = 8;
2425 1.281 matt uint8_t rx_halt = 60;
2426 1.281 matt uint8_t tlr_value = ((rx_fifo_trig>>2) << 4) | (tx_fifo_trig>>2);
2427 1.281 matt uint8_t tcr_value = ((rx_start>>2) << 4) | (rx_halt>>2);
2428 1.281 matt
2429 1.281 matt /* enable access to TCR & TLR */
2430 1.281 matt CSR_WRITE_1(regsp, COM_REG_MCR, MCR_DTR | MCR_RTS | MCR_TCR_TLR);
2431 1.281 matt
2432 1.281 matt /* write tcr and tlr values */
2433 1.281 matt CSR_WRITE_1(regsp, COM_REG_TLR, tlr_value);
2434 1.281 matt CSR_WRITE_1(regsp, COM_REG_TCR, tcr_value);
2435 1.281 matt
2436 1.281 matt /* disable access to TCR & TLR */
2437 1.281 matt CSR_WRITE_1(regsp, COM_REG_MCR, MCR_DTR | MCR_RTS);
2438 1.281 matt
2439 1.281 matt /* enable again, but mode is based on speed */
2440 1.281 matt if (rate > 230400) {
2441 1.281 matt CSR_WRITE_1(regsp, COM_REG_MDR1, MDR1_MODE_UART_13X);
2442 1.281 matt } else {
2443 1.281 matt CSR_WRITE_1(regsp, COM_REG_MDR1, MDR1_MODE_UART_16X);
2444 1.281 matt }
2445 1.281 matt }
2446 1.281 matt
2447 1.212 bsh #ifdef COM_PXA2X0
2448 1.223 simonb if (type == COM_TYPE_PXA2x0)
2449 1.247 gdamore CSR_WRITE_1(regsp, COM_REG_IER, IER_EUART);
2450 1.221 simonb else
2451 1.212 bsh #endif
2452 1.247 gdamore CSR_WRITE_1(regsp, COM_REG_IER, 0);
2453 1.106 drochner
2454 1.110 enami return (0);
2455 1.99 mycroft }
2456 1.99 mycroft
2457 1.106 drochner int
2458 1.247 gdamore comcnattach1(struct com_regs *regsp, int rate, int frequency, int type,
2459 1.247 gdamore tcflag_t cflag)
2460 1.99 mycroft {
2461 1.106 drochner int res;
2462 1.106 drochner
2463 1.289 dyoung comcons_info.regs = *regsp;
2464 1.247 gdamore
2465 1.289 dyoung res = cominit(&comcons_info.regs, rate, frequency, type, cflag);
2466 1.110 enami if (res)
2467 1.110 enami return (res);
2468 1.106 drochner
2469 1.106 drochner cn_tab = &comcons;
2470 1.186 uwe cn_init_magic(&com_cnm_state);
2471 1.186 uwe cn_set_magic("\047\001"); /* default magic is BREAK */
2472 1.106 drochner
2473 1.289 dyoung comcons_info.frequency = frequency;
2474 1.289 dyoung comcons_info.type = type;
2475 1.289 dyoung comcons_info.rate = rate;
2476 1.289 dyoung comcons_info.cflag = cflag;
2477 1.99 mycroft
2478 1.110 enami return (0);
2479 1.1 cgd }
2480 1.1 cgd
2481 1.80 christos int
2482 1.247 gdamore comcnattach(bus_space_tag_t iot, bus_addr_t iobase, int rate, int frequency,
2483 1.247 gdamore int type, tcflag_t cflag)
2484 1.247 gdamore {
2485 1.247 gdamore struct com_regs regs;
2486 1.247 gdamore
2487 1.251 mrg memset(®s, 0, sizeof regs);
2488 1.247 gdamore regs.cr_iot = iot;
2489 1.247 gdamore regs.cr_iobase = iobase;
2490 1.247 gdamore regs.cr_nports = COM_NPORTS;
2491 1.247 gdamore #ifdef COM_REGMAP
2492 1.247 gdamore memcpy(regs.cr_map, com_std_map, sizeof (regs.cr_map));
2493 1.247 gdamore #endif
2494 1.247 gdamore
2495 1.247 gdamore return comcnattach1(®s, rate, frequency, type, cflag);
2496 1.247 gdamore }
2497 1.247 gdamore
2498 1.289 dyoung static int
2499 1.289 dyoung comcnreattach(void)
2500 1.289 dyoung {
2501 1.289 dyoung return comcnattach1(&comcons_info.regs, comcons_info.rate,
2502 1.289 dyoung comcons_info.frequency, comcons_info.type, comcons_info.cflag);
2503 1.289 dyoung }
2504 1.289 dyoung
2505 1.247 gdamore int
2506 1.197 simonb comcngetc(dev_t dev)
2507 1.1 cgd {
2508 1.197 simonb
2509 1.289 dyoung return (com_common_getc(dev, &comcons_info.regs));
2510 1.1 cgd }
2511 1.1 cgd
2512 1.1 cgd /*
2513 1.1 cgd * Console kernel output character routine.
2514 1.1 cgd */
2515 1.48 mycroft void
2516 1.197 simonb comcnputc(dev_t dev, int c)
2517 1.1 cgd {
2518 1.197 simonb
2519 1.289 dyoung com_common_putc(dev, &comcons_info.regs, c);
2520 1.37 mycroft }
2521 1.37 mycroft
2522 1.37 mycroft void
2523 1.256 christos comcnpollc(dev_t dev, int on)
2524 1.37 mycroft {
2525 1.37 mycroft
2526 1.310 mlelstv com_readaheadcount = 0;
2527 1.106 drochner }
2528 1.106 drochner
2529 1.106 drochner #ifdef KGDB
2530 1.106 drochner int
2531 1.247 gdamore com_kgdb_attach1(struct com_regs *regsp, int rate, int frequency, int type,
2532 1.247 gdamore tcflag_t cflag)
2533 1.106 drochner {
2534 1.106 drochner int res;
2535 1.107 drochner
2536 1.297 dyoung if (bus_space_is_equal(regsp->cr_iot, comcons_info.regs.cr_iot) &&
2537 1.289 dyoung regsp->cr_iobase == comcons_info.regs.cr_iobase) {
2538 1.206 briggs #if !defined(DDB)
2539 1.110 enami return (EBUSY); /* cannot share with console */
2540 1.206 briggs #else
2541 1.247 gdamore comkgdbregs = *regsp;
2542 1.289 dyoung comkgdbregs.cr_ioh = comcons_info.regs.cr_ioh;
2543 1.206 briggs #endif
2544 1.206 briggs } else {
2545 1.247 gdamore comkgdbregs = *regsp;
2546 1.247 gdamore res = cominit(&comkgdbregs, rate, frequency, type, cflag);
2547 1.206 briggs if (res)
2548 1.206 briggs return (res);
2549 1.190 fvdl
2550 1.206 briggs /*
2551 1.206 briggs * XXXfvdl this shouldn't be needed, but the cn_magic goo
2552 1.206 briggs * expects this to be initialized
2553 1.206 briggs */
2554 1.206 briggs cn_init_magic(&com_cnm_state);
2555 1.206 briggs cn_set_magic("\047\001");
2556 1.206 briggs }
2557 1.106 drochner
2558 1.106 drochner kgdb_attach(com_kgdb_getc, com_kgdb_putc, NULL);
2559 1.106 drochner kgdb_dev = 123; /* unneeded, only to satisfy some tests */
2560 1.106 drochner
2561 1.247 gdamore return (0);
2562 1.247 gdamore }
2563 1.247 gdamore
2564 1.247 gdamore int
2565 1.247 gdamore com_kgdb_attach(bus_space_tag_t iot, bus_addr_t iobase, int rate,
2566 1.247 gdamore int frequency, int type, tcflag_t cflag)
2567 1.247 gdamore {
2568 1.247 gdamore struct com_regs regs;
2569 1.247 gdamore
2570 1.247 gdamore regs.cr_iot = iot;
2571 1.247 gdamore regs.cr_nports = COM_NPORTS;
2572 1.247 gdamore regs.cr_iobase = iobase;
2573 1.247 gdamore #ifdef COM_REGMAP
2574 1.247 gdamore memcpy(regs.cr_map, com_std_map, sizeof (regs.cr_map));
2575 1.247 gdamore #endif
2576 1.106 drochner
2577 1.247 gdamore return com_kgdb_attach1(®s, rate, frequency, type, cflag);
2578 1.106 drochner }
2579 1.106 drochner
2580 1.106 drochner /* ARGSUSED */
2581 1.106 drochner int
2582 1.256 christos com_kgdb_getc(void *arg)
2583 1.106 drochner {
2584 1.197 simonb
2585 1.247 gdamore return (com_common_getc(NODEV, &comkgdbregs));
2586 1.106 drochner }
2587 1.106 drochner
2588 1.106 drochner /* ARGSUSED */
2589 1.106 drochner void
2590 1.256 christos com_kgdb_putc(void *arg, int c)
2591 1.106 drochner {
2592 1.197 simonb
2593 1.247 gdamore com_common_putc(NODEV, &comkgdbregs, c);
2594 1.106 drochner }
2595 1.106 drochner #endif /* KGDB */
2596 1.106 drochner
2597 1.106 drochner /* helper function to identify the com ports used by
2598 1.106 drochner console or KGDB (and not yet autoconf attached) */
2599 1.106 drochner int
2600 1.197 simonb com_is_console(bus_space_tag_t iot, bus_addr_t iobase, bus_space_handle_t *ioh)
2601 1.106 drochner {
2602 1.106 drochner bus_space_handle_t help;
2603 1.106 drochner
2604 1.110 enami if (!comconsattached &&
2605 1.297 dyoung bus_space_is_equal(iot, comcons_info.regs.cr_iot) &&
2606 1.289 dyoung iobase == comcons_info.regs.cr_iobase)
2607 1.289 dyoung help = comcons_info.regs.cr_ioh;
2608 1.106 drochner #ifdef KGDB
2609 1.110 enami else if (!com_kgdb_attached &&
2610 1.297 dyoung bus_space_is_equal(iot, comkgdbregs.cr_iot) &&
2611 1.297 dyoung iobase == comkgdbregs.cr_iobase)
2612 1.247 gdamore help = comkgdbregs.cr_ioh;
2613 1.106 drochner #endif
2614 1.106 drochner else
2615 1.110 enami return (0);
2616 1.106 drochner
2617 1.110 enami if (ioh)
2618 1.110 enami *ioh = help;
2619 1.110 enami return (1);
2620 1.2 cgd }
2621 1.245 perry
2622 1.247 gdamore /*
2623 1.247 gdamore * this routine exists to serve as a shutdown hook for systems that
2624 1.247 gdamore * have firmware which doesn't interact properly with a com device in
2625 1.247 gdamore * FIFO mode.
2626 1.247 gdamore */
2627 1.273 dyoung bool
2628 1.273 dyoung com_cleanup(device_t self, int how)
2629 1.247 gdamore {
2630 1.273 dyoung struct com_softc *sc = device_private(self);
2631 1.247 gdamore
2632 1.247 gdamore if (ISSET(sc->sc_hwflags, COM_HW_FIFO))
2633 1.247 gdamore CSR_WRITE_1(&sc->sc_regs, COM_REG_FIFO, 0);
2634 1.273 dyoung
2635 1.273 dyoung return true;
2636 1.273 dyoung }
2637 1.273 dyoung
2638 1.273 dyoung bool
2639 1.295 dyoung com_suspend(device_t self, const pmf_qual_t *qual)
2640 1.273 dyoung {
2641 1.273 dyoung struct com_softc *sc = device_private(self);
2642 1.273 dyoung
2643 1.292 dyoung #if 0
2644 1.292 dyoung if (ISSET(sc->sc_hwflags, COM_HW_CONSOLE) && cn_tab == &comcons)
2645 1.292 dyoung cn_tab = &comcons_suspend;
2646 1.292 dyoung #endif
2647 1.292 dyoung
2648 1.273 dyoung CSR_WRITE_1(&sc->sc_regs, COM_REG_IER, 0);
2649 1.273 dyoung (void)CSR_READ_1(&sc->sc_regs, COM_REG_IIR);
2650 1.273 dyoung
2651 1.273 dyoung return true;
2652 1.247 gdamore }
2653 1.247 gdamore
2654 1.268 dyoung bool
2655 1.295 dyoung com_resume(device_t self, const pmf_qual_t *qual)
2656 1.245 perry {
2657 1.273 dyoung struct com_softc *sc = device_private(self);
2658 1.245 perry
2659 1.263 ad mutex_spin_enter(&sc->sc_lock);
2660 1.268 dyoung com_loadchannelregs(sc);
2661 1.263 ad mutex_spin_exit(&sc->sc_lock);
2662 1.268 dyoung
2663 1.268 dyoung return true;
2664 1.245 perry }
2665