Home | History | Annotate | Line # | Download | only in ic
com.c revision 1.348.2.1
      1  1.348.2.1  christos /* $NetBSD: com.c,v 1.348.2.1 2019/06/10 22:07:10 christos Exp $ */
      2       1.38       cgd 
      3        1.1       cgd /*-
      4      1.269        ad  * Copyright (c) 1998, 1999, 2004, 2008 The NetBSD Foundation, Inc.
      5      1.146   mycroft  * All rights reserved.
      6       1.99   mycroft  *
      7      1.146   mycroft  * This code is derived from software contributed to The NetBSD Foundation
      8      1.146   mycroft  * by Charles M. Hannum.
      9       1.99   mycroft  *
     10       1.99   mycroft  * Redistribution and use in source and binary forms, with or without
     11       1.99   mycroft  * modification, are permitted provided that the following conditions
     12       1.99   mycroft  * are met:
     13       1.99   mycroft  * 1. Redistributions of source code must retain the above copyright
     14       1.99   mycroft  *    notice, this list of conditions and the following disclaimer.
     15       1.99   mycroft  * 2. Redistributions in binary form must reproduce the above copyright
     16       1.99   mycroft  *    notice, this list of conditions and the following disclaimer in the
     17       1.99   mycroft  *    documentation and/or other materials provided with the distribution.
     18       1.99   mycroft  *
     19      1.146   mycroft  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
     20      1.146   mycroft  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     21      1.146   mycroft  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     22      1.146   mycroft  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
     23      1.146   mycroft  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     24      1.146   mycroft  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     25      1.146   mycroft  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     26      1.146   mycroft  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     27      1.146   mycroft  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     28      1.146   mycroft  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     29      1.146   mycroft  * POSSIBILITY OF SUCH DAMAGE.
     30       1.99   mycroft  */
     31       1.99   mycroft 
     32       1.99   mycroft /*
     33        1.1       cgd  * Copyright (c) 1991 The Regents of the University of California.
     34        1.1       cgd  * All rights reserved.
     35        1.1       cgd  *
     36        1.1       cgd  * Redistribution and use in source and binary forms, with or without
     37        1.1       cgd  * modification, are permitted provided that the following conditions
     38        1.1       cgd  * are met:
     39        1.1       cgd  * 1. Redistributions of source code must retain the above copyright
     40        1.1       cgd  *    notice, this list of conditions and the following disclaimer.
     41        1.1       cgd  * 2. Redistributions in binary form must reproduce the above copyright
     42        1.1       cgd  *    notice, this list of conditions and the following disclaimer in the
     43        1.1       cgd  *    documentation and/or other materials provided with the distribution.
     44      1.217       agc  * 3. Neither the name of the University nor the names of its contributors
     45        1.1       cgd  *    may be used to endorse or promote products derived from this software
     46        1.1       cgd  *    without specific prior written permission.
     47        1.1       cgd  *
     48        1.1       cgd  * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND
     49        1.1       cgd  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
     50        1.1       cgd  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
     51        1.1       cgd  * ARE DISCLAIMED.  IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE
     52        1.1       cgd  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
     53        1.1       cgd  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
     54        1.1       cgd  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
     55        1.1       cgd  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
     56        1.1       cgd  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
     57        1.1       cgd  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
     58        1.1       cgd  * SUCH DAMAGE.
     59        1.1       cgd  *
     60       1.38       cgd  *	@(#)com.c	7.5 (Berkeley) 5/16/91
     61        1.1       cgd  */
     62        1.1       cgd 
     63        1.1       cgd /*
     64       1.99   mycroft  * COM driver, uses National Semiconductor NS16450/NS16550AF UART
     65      1.116      fvdl  * Supports automatic hardware flow control on StarTech ST16C650A UART
     66        1.1       cgd  */
     67      1.191     lukem 
     68      1.191     lukem #include <sys/cdefs.h>
     69  1.348.2.1  christos __KERNEL_RCSID(0, "$NetBSD: com.c,v 1.348.2.1 2019/06/10 22:07:10 christos Exp $");
     70      1.145  jonathan 
     71      1.185     lukem #include "opt_com.h"
     72      1.145  jonathan #include "opt_ddb.h"
     73      1.185     lukem #include "opt_kgdb.h"
     74      1.213    martin #include "opt_lockdebug.h"
     75      1.213    martin #include "opt_multiprocessor.h"
     76      1.224    simonb #include "opt_ntp.h"
     77      1.115  explorer 
     78      1.227   thorpej /* The COM16650 option was renamed to COM_16650. */
     79      1.227   thorpej #ifdef COM16650
     80      1.227   thorpej #error Obsolete COM16650 option; use COM_16650 instead.
     81      1.227   thorpej #endif
     82      1.227   thorpej 
     83      1.186       uwe /*
     84      1.186       uwe  * Override cnmagic(9) macro before including <sys/systm.h>.
     85      1.186       uwe  * We need to know if cn_check_magic triggered debugger, so set a flag.
     86      1.186       uwe  * Callers of cn_check_magic must declare int cn_trapped = 0;
     87      1.186       uwe  * XXX: this is *ugly*!
     88      1.186       uwe  */
     89      1.186       uwe #define cn_trap()				\
     90      1.186       uwe 	do {					\
     91      1.186       uwe 		console_debugger();		\
     92      1.186       uwe 		cn_trapped = 1;			\
     93      1.316    martin 		(void)cn_trapped;		\
     94      1.186       uwe 	} while (/* CONSTCOND */ 0)
     95      1.186       uwe 
     96       1.14   mycroft #include <sys/param.h>
     97       1.14   mycroft #include <sys/systm.h>
     98       1.14   mycroft #include <sys/ioctl.h>
     99       1.14   mycroft #include <sys/select.h>
    100      1.234        ws #include <sys/poll.h>
    101       1.14   mycroft #include <sys/tty.h>
    102       1.14   mycroft #include <sys/proc.h>
    103       1.14   mycroft #include <sys/conf.h>
    104       1.14   mycroft #include <sys/file.h>
    105       1.14   mycroft #include <sys/uio.h>
    106       1.14   mycroft #include <sys/kernel.h>
    107       1.14   mycroft #include <sys/syslog.h>
    108       1.21   mycroft #include <sys/device.h>
    109      1.127   mycroft #include <sys/malloc.h>
    110      1.144  jonathan #include <sys/timepps.h>
    111      1.149   thorpej #include <sys/vnode.h>
    112      1.243      elad #include <sys/kauth.h>
    113      1.263        ad #include <sys/intr.h>
    114      1.305  christos #ifdef RND_COM
    115      1.333  riastrad #include <sys/rndsource.h>
    116      1.305  christos #endif
    117      1.305  christos 
    118       1.14   mycroft 
    119      1.265        ad #include <sys/bus.h>
    120       1.14   mycroft 
    121      1.113   thorpej #include <dev/ic/comreg.h>
    122      1.113   thorpej #include <dev/ic/comvar.h>
    123       1.60       cgd #include <dev/ic/ns16550reg.h>
    124      1.116      fvdl #include <dev/ic/st16650reg.h>
    125       1.65  christos #include <dev/ic/hayespreg.h>
    126       1.62   mycroft #define	com_lcr	com_cfcr
    127      1.106  drochner #include <dev/cons.h>
    128       1.14   mycroft 
    129      1.343  riastrad #include "ioconf.h"
    130      1.343  riastrad 
    131      1.247   gdamore #define	CSR_WRITE_1(r, o, v)	\
    132      1.247   gdamore 	bus_space_write_1((r)->cr_iot, (r)->cr_ioh, (r)->cr_map[o], v)
    133      1.247   gdamore #define	CSR_READ_1(r, o)	\
    134      1.247   gdamore 	bus_space_read_1((r)->cr_iot, (r)->cr_ioh, (r)->cr_map[o])
    135      1.247   gdamore #define	CSR_WRITE_2(r, o, v)	\
    136      1.247   gdamore 	bus_space_write_2((r)->cr_iot, (r)->cr_ioh, (r)->cr_map[o], v)
    137      1.247   gdamore #define	CSR_READ_2(r, o)	\
    138      1.247   gdamore 	bus_space_read_2((r)->cr_iot, (r)->cr_ioh, (r)->cr_map[o])
    139      1.247   gdamore #define	CSR_WRITE_MULTI(r, o, p, n)	\
    140      1.247   gdamore 	bus_space_write_multi_1((r)->cr_iot, (r)->cr_ioh, (r)->cr_map[o], p, n)
    141      1.102   thorpej 
    142      1.247   gdamore 
    143      1.197    simonb static void com_enable_debugport(struct com_softc *);
    144      1.186       uwe 
    145      1.197    simonb void	com_config(struct com_softc *);
    146      1.197    simonb void	com_shutdown(struct com_softc *);
    147      1.210   thorpej int	comspeed(long, long, int);
    148      1.197    simonb static	u_char	cflag2lcr(tcflag_t);
    149      1.197    simonb int	comparam(struct tty *, struct termios *);
    150      1.197    simonb void	comstart(struct tty *);
    151      1.197    simonb int	comhwiflow(struct tty *, int);
    152      1.197    simonb 
    153      1.197    simonb void	com_loadchannelregs(struct com_softc *);
    154      1.197    simonb void	com_hwiflow(struct com_softc *);
    155      1.197    simonb void	com_break(struct com_softc *, int);
    156      1.197    simonb void	com_modem(struct com_softc *, int);
    157      1.197    simonb void	tiocm_to_com(struct com_softc *, u_long, int);
    158      1.197    simonb int	com_to_tiocm(struct com_softc *);
    159      1.197    simonb void	com_iflush(struct com_softc *);
    160       1.80  christos 
    161      1.247   gdamore int	com_common_getc(dev_t, struct com_regs *);
    162      1.289    dyoung static void	com_common_putc(dev_t, struct com_regs *, int);
    163      1.102   thorpej 
    164      1.247   gdamore int	cominit(struct com_regs *, int, int, int, tcflag_t);
    165      1.187    simonb 
    166      1.289    dyoung static int comcnreattach(void);
    167      1.289    dyoung 
    168      1.197    simonb int	comcngetc(dev_t);
    169      1.197    simonb void	comcnputc(dev_t, int);
    170      1.197    simonb void	comcnpollc(dev_t, int);
    171       1.80  christos 
    172       1.99   mycroft #define	integrate	static inline
    173      1.302  jakllsch void	comsoft(void *);
    174      1.197    simonb integrate void com_rxsoft(struct com_softc *, struct tty *);
    175      1.197    simonb integrate void com_txsoft(struct com_softc *, struct tty *);
    176      1.197    simonb integrate void com_stsoft(struct com_softc *, struct tty *);
    177      1.197    simonb integrate void com_schedrx(struct com_softc *);
    178      1.197    simonb void	comdiag(void *);
    179      1.127   mycroft 
    180      1.199   gehenna dev_type_open(comopen);
    181      1.199   gehenna dev_type_close(comclose);
    182      1.199   gehenna dev_type_read(comread);
    183      1.199   gehenna dev_type_write(comwrite);
    184      1.199   gehenna dev_type_ioctl(comioctl);
    185      1.199   gehenna dev_type_stop(comstop);
    186      1.199   gehenna dev_type_tty(comtty);
    187      1.199   gehenna dev_type_poll(compoll);
    188      1.199   gehenna 
    189      1.289    dyoung static struct comcons_info comcons_info;
    190      1.289    dyoung 
    191      1.289    dyoung /*
    192      1.289    dyoung  * Following are all routines needed for COM to act as console
    193      1.289    dyoung  */
    194      1.289    dyoung static struct consdev comcons = {
    195      1.289    dyoung 	NULL, NULL, comcngetc, comcnputc, comcnpollc, NULL, NULL, NULL,
    196      1.289    dyoung 	NODEV, CN_NORMAL
    197      1.289    dyoung };
    198      1.289    dyoung 
    199      1.289    dyoung 
    200      1.199   gehenna const struct cdevsw com_cdevsw = {
    201      1.323  dholland 	.d_open = comopen,
    202      1.323  dholland 	.d_close = comclose,
    203      1.323  dholland 	.d_read = comread,
    204      1.323  dholland 	.d_write = comwrite,
    205      1.323  dholland 	.d_ioctl = comioctl,
    206      1.323  dholland 	.d_stop = comstop,
    207      1.323  dholland 	.d_tty = comtty,
    208      1.323  dholland 	.d_poll = compoll,
    209      1.323  dholland 	.d_mmap = nommap,
    210      1.323  dholland 	.d_kqfilter = ttykqfilter,
    211      1.326  dholland 	.d_discard = nodiscard,
    212      1.323  dholland 	.d_flag = D_TTY
    213      1.199   gehenna };
    214      1.199   gehenna 
    215      1.127   mycroft /*
    216      1.127   mycroft  * Make this an option variable one can patch.
    217      1.127   mycroft  * But be warned:  this must be a power of 2!
    218      1.127   mycroft  */
    219      1.127   mycroft u_int com_rbuf_size = COM_RING_SIZE;
    220      1.127   mycroft 
    221      1.127   mycroft /* Stop input when 3/4 of the ring is full; restart when only 1/4 is full. */
    222      1.127   mycroft u_int com_rbuf_hiwat = (COM_RING_SIZE * 1) / 4;
    223      1.127   mycroft u_int com_rbuf_lowat = (COM_RING_SIZE * 3) / 4;
    224      1.127   mycroft 
    225      1.247   gdamore static int comconsattached;
    226      1.186       uwe static struct cnm_state com_cnm_state;
    227       1.99   mycroft 
    228        1.1       cgd #ifdef KGDB
    229      1.102   thorpej #include <sys/kgdb.h>
    230      1.106  drochner 
    231      1.247   gdamore static struct com_regs comkgdbregs;
    232      1.106  drochner static int com_kgdb_attached;
    233      1.102   thorpej 
    234      1.197    simonb int	com_kgdb_getc(void *);
    235      1.197    simonb void	com_kgdb_putc(void *, int);
    236      1.102   thorpej #endif /* KGDB */
    237        1.1       cgd 
    238      1.247   gdamore /* initializer for typical 16550-ish hardware */
    239  1.348.2.1  christos static const bus_size_t com_std_map[COM_REGMAP_NENTRIES] = {
    240  1.348.2.1  christos 	[COM_REG_RXDATA]	=	com_data,
    241  1.348.2.1  christos 	[COM_REG_TXDATA]	=	com_data,
    242  1.348.2.1  christos 	[COM_REG_DLBL]		=	com_dlbl,
    243  1.348.2.1  christos 	[COM_REG_DLBH]		=	com_dlbh,
    244  1.348.2.1  christos 	[COM_REG_IER]		=	com_ier,
    245  1.348.2.1  christos 	[COM_REG_IIR]		=	com_iir,
    246  1.348.2.1  christos 	[COM_REG_FIFO]		=	com_fifo,
    247  1.348.2.1  christos 	[COM_REG_TCR]		=	com_fifo,
    248  1.348.2.1  christos 	[COM_REG_EFR]		=	com_efr,
    249  1.348.2.1  christos 	[COM_REG_TLR]		=	com_efr,
    250  1.348.2.1  christos 	[COM_REG_LCR]		=	com_lcr,
    251  1.348.2.1  christos 	[COM_REG_MCR]		=	com_mcr,
    252  1.348.2.1  christos 	[COM_REG_LSR]		=	com_lsr,
    253  1.348.2.1  christos 	[COM_REG_MSR]		=	com_msr,
    254  1.348.2.1  christos 	[COM_REG_USR]		=	com_usr,
    255  1.348.2.1  christos 	[COM_REG_TFL]		=	com_tfl,
    256  1.348.2.1  christos 	[COM_REG_RFL]		=	com_rfl,
    257  1.348.2.1  christos 	[COM_REG_HALT]		=	com_halt,
    258  1.348.2.1  christos 	[COM_REG_MDR1]		=	com_mdr1,
    259  1.348.2.1  christos };
    260      1.247   gdamore 
    261      1.328  christos #define	COMDIALOUT_MASK	TTDIALOUT_MASK
    262      1.149   thorpej 
    263      1.328  christos #define	COMUNIT(x)	TTUNIT(x)
    264      1.328  christos #define	COMDIALOUT(x)	TTDIALOUT(x)
    265      1.149   thorpej 
    266      1.149   thorpej #define	COM_ISALIVE(sc)	((sc)->enabled != 0 && \
    267      1.276      cube 			 device_is_active((sc)->sc_dev))
    268        1.1       cgd 
    269      1.160   thorpej #define	BR	BUS_SPACE_BARRIER_READ
    270      1.160   thorpej #define	BW	BUS_SPACE_BARRIER_WRITE
    271      1.247   gdamore #define COM_BARRIER(r, f) \
    272      1.247   gdamore 	bus_space_barrier((r)->cr_iot, (r)->cr_ioh, 0, (r)->cr_nports, (f))
    273      1.160   thorpej 
    274  1.348.2.1  christos /*
    275  1.348.2.1  christos  * com_init_regs --
    276  1.348.2.1  christos  *	Driver front-ends use this to initialize our register map
    277  1.348.2.1  christos  *	in the standard fashion.  They may then tailor the map to
    278  1.348.2.1  christos  *	their own particular requirements.
    279  1.348.2.1  christos  */
    280  1.348.2.1  christos void
    281  1.348.2.1  christos com_init_regs(struct com_regs *regs, bus_space_tag_t st, bus_space_handle_t sh,
    282  1.348.2.1  christos 	      bus_addr_t addr)
    283  1.348.2.1  christos {
    284  1.348.2.1  christos 
    285  1.348.2.1  christos 	memset(regs, 0, sizeof(*regs));
    286  1.348.2.1  christos 	regs->cr_iot = st;
    287  1.348.2.1  christos 	regs->cr_ioh = sh;
    288  1.348.2.1  christos 	regs->cr_iobase = addr;
    289  1.348.2.1  christos 	regs->cr_nports = COM_NPORTS;
    290  1.348.2.1  christos 	memcpy(regs->cr_map, com_std_map, sizeof(regs->cr_map));
    291  1.348.2.1  christos }
    292  1.348.2.1  christos 
    293  1.348.2.1  christos /*
    294  1.348.2.1  christos  * com_init_regs_stride --
    295  1.348.2.1  christos  *	Convenience function for front-ends that have a stride between
    296  1.348.2.1  christos  *	registers.
    297  1.348.2.1  christos  */
    298  1.348.2.1  christos void
    299  1.348.2.1  christos com_init_regs_stride(struct com_regs *regs, bus_space_tag_t st,
    300  1.348.2.1  christos 		     bus_space_handle_t sh, bus_addr_t addr, u_int regshift)
    301  1.348.2.1  christos {
    302  1.348.2.1  christos 
    303  1.348.2.1  christos 	com_init_regs(regs, st, sh, addr);
    304  1.348.2.1  christos 	for (size_t i = 0; i < __arraycount(regs->cr_map); i++) {
    305  1.348.2.1  christos 		regs->cr_map[i] <<= regshift;
    306  1.348.2.1  christos 	}
    307  1.348.2.1  christos 	regs->cr_nports <<= regshift;
    308  1.348.2.1  christos }
    309  1.348.2.1  christos 
    310      1.210   thorpej /*ARGSUSED*/
    311       1.21   mycroft int
    312      1.256  christos comspeed(long speed, long frequency, int type)
    313        1.1       cgd {
    314       1.21   mycroft #define	divrnd(n, q)	(((n)*2/(q)+1)/2)	/* divide and round off */
    315       1.21   mycroft 
    316       1.21   mycroft 	int x, err;
    317      1.281      matt 	int divisor = 16;
    318      1.281      matt 
    319      1.281      matt 	if ((type == COM_TYPE_OMAP) && (speed > 230400)) {
    320      1.281      matt 	    divisor = 13;
    321      1.281      matt 	}
    322       1.21   mycroft 
    323       1.21   mycroft 	if (speed == 0)
    324       1.99   mycroft 		return (0);
    325      1.324  christos 	if (speed < 0)
    326       1.99   mycroft 		return (-1);
    327      1.281      matt 	x = divrnd(frequency / divisor, speed);
    328       1.21   mycroft 	if (x <= 0)
    329       1.99   mycroft 		return (-1);
    330      1.281      matt 	err = divrnd(((quad_t)frequency) * 1000 / divisor, speed * x) - 1000;
    331       1.21   mycroft 	if (err < 0)
    332       1.21   mycroft 		err = -err;
    333       1.21   mycroft 	if (err > COM_TOLERANCE)
    334       1.99   mycroft 		return (-1);
    335       1.99   mycroft 	return (x);
    336       1.21   mycroft 
    337      1.172   thorpej #undef	divrnd
    338       1.21   mycroft }
    339       1.21   mycroft 
    340       1.99   mycroft #ifdef COM_DEBUG
    341      1.101   mycroft int	com_debug = 0;
    342      1.101   mycroft 
    343      1.235    kleink void comstatus(struct com_softc *, const char *);
    344       1.99   mycroft void
    345      1.235    kleink comstatus(struct com_softc *sc, const char *str)
    346       1.99   mycroft {
    347       1.99   mycroft 	struct tty *tp = sc->sc_tty;
    348       1.99   mycroft 
    349      1.277      cube 	aprint_normal_dev(sc->sc_dev,
    350      1.277      cube 	    "%s %cclocal  %cdcd %cts_carr_on %cdtr %ctx_stopped\n",
    351      1.277      cube 	    str,
    352      1.218  christos 	    ISSET(tp->t_cflag, CLOCAL) ? '+' : '-',
    353      1.218  christos 	    ISSET(sc->sc_msr, MSR_DCD) ? '+' : '-',
    354      1.218  christos 	    ISSET(tp->t_state, TS_CARR_ON) ? '+' : '-',
    355      1.218  christos 	    ISSET(sc->sc_mcr, MCR_DTR) ? '+' : '-',
    356      1.218  christos 	    sc->sc_tx_stopped ? '+' : '-');
    357       1.99   mycroft 
    358      1.277      cube 	aprint_normal_dev(sc->sc_dev,
    359      1.277      cube 	    "%s %ccrtscts %ccts %cts_ttstop  %crts rx_flags=0x%x\n",
    360      1.277      cube 	    str,
    361      1.218  christos 	    ISSET(tp->t_cflag, CRTSCTS) ? '+' : '-',
    362      1.218  christos 	    ISSET(sc->sc_msr, MSR_CTS) ? '+' : '-',
    363      1.218  christos 	    ISSET(tp->t_state, TS_TTSTOP) ? '+' : '-',
    364      1.218  christos 	    ISSET(sc->sc_mcr, MCR_RTS) ? '+' : '-',
    365      1.101   mycroft 	    sc->sc_rx_flags);
    366       1.99   mycroft }
    367       1.99   mycroft #endif
    368       1.99   mycroft 
    369       1.21   mycroft int
    370      1.247   gdamore com_probe_subr(struct com_regs *regs)
    371       1.21   mycroft {
    372       1.21   mycroft 
    373        1.1       cgd 	/* force access to id reg */
    374      1.247   gdamore 	CSR_WRITE_1(regs, COM_REG_LCR, LCR_8BITS);
    375      1.247   gdamore 	CSR_WRITE_1(regs, COM_REG_IIR, 0);
    376      1.247   gdamore 	if ((CSR_READ_1(regs, COM_REG_LCR) != LCR_8BITS) ||
    377      1.247   gdamore 	    (CSR_READ_1(regs, COM_REG_IIR) & 0x38))
    378       1.99   mycroft 		return (0);
    379       1.21   mycroft 
    380       1.99   mycroft 	return (1);
    381        1.1       cgd }
    382        1.1       cgd 
    383       1.65  christos int
    384      1.247   gdamore comprobe1(bus_space_tag_t iot, bus_space_handle_t ioh)
    385       1.64  christos {
    386      1.247   gdamore 	struct com_regs	regs;
    387       1.64  christos 
    388  1.348.2.1  christos 	com_init_regs(&regs, iot, ioh, 0/*XXX*/);
    389       1.64  christos 
    390      1.247   gdamore 	return com_probe_subr(&regs);
    391       1.64  christos }
    392       1.64  christos 
    393      1.264        ad /*
    394      1.264        ad  * No locking in this routine; it is only called during attach,
    395      1.264        ad  * or with the port already locked.
    396      1.264        ad  */
    397      1.104  drochner static void
    398      1.197    simonb com_enable_debugport(struct com_softc *sc)
    399      1.104  drochner {
    400      1.263        ad 
    401      1.104  drochner 	/* Turn on line break interrupt, set carrier. */
    402      1.337  christos 	sc->sc_ier = IER_ERLS;
    403      1.209   thorpej 	if (sc->sc_type == COM_TYPE_PXA2x0)
    404      1.208       scw 		sc->sc_ier |= IER_EUART | IER_ERXTOUT;
    405      1.336  jmcneill 	if (sc->sc_type == COM_TYPE_INGENIC ||
    406      1.336  jmcneill 	    sc->sc_type == COM_TYPE_TEGRA)
    407      1.330  macallan 		sc->sc_ier |= IER_ERXTOUT;
    408      1.247   gdamore 	CSR_WRITE_1(&sc->sc_regs, COM_REG_IER, sc->sc_ier);
    409      1.104  drochner 	SET(sc->sc_mcr, MCR_DTR | MCR_RTS);
    410      1.247   gdamore 	CSR_WRITE_1(&sc->sc_regs, COM_REG_MCR, sc->sc_mcr);
    411      1.104  drochner }
    412        1.1       cgd 
    413  1.348.2.1  christos static void
    414  1.348.2.1  christos com_intr_poll(void *arg)
    415  1.348.2.1  christos {
    416  1.348.2.1  christos 	struct com_softc * const sc = arg;
    417  1.348.2.1  christos 
    418  1.348.2.1  christos 	comintr(sc);
    419  1.348.2.1  christos 
    420  1.348.2.1  christos 	callout_schedule(&sc->sc_poll_callout, 1);
    421  1.348.2.1  christos }
    422  1.348.2.1  christos 
    423       1.29   mycroft void
    424      1.197    simonb com_attach_subr(struct com_softc *sc)
    425       1.29   mycroft {
    426      1.247   gdamore 	struct com_regs *regsp = &sc->sc_regs;
    427      1.127   mycroft 	struct tty *tp;
    428      1.116      fvdl 	u_int8_t lcr;
    429      1.208       scw 	const char *fifo_msg = NULL;
    430      1.307  macallan 	prop_dictionary_t	dict;
    431      1.307  macallan 	bool is_console = true;
    432  1.348.2.1  christos 	bool force_console = false;
    433      1.117   mycroft 
    434      1.257       uwe 	aprint_naive("\n");
    435      1.257       uwe 
    436      1.307  macallan 	dict = device_properties(sc->sc_dev);
    437      1.307  macallan 	prop_dictionary_get_bool(dict, "is_console", &is_console);
    438  1.348.2.1  christos 	prop_dictionary_get_bool(dict, "force_console", &force_console);
    439      1.260        ad 	callout_init(&sc->sc_diag_callout, 0);
    440  1.348.2.1  christos 	callout_init(&sc->sc_poll_callout, 0);
    441  1.348.2.1  christos 	callout_setfunc(&sc->sc_poll_callout, com_intr_poll, sc);
    442      1.267        ad 	mutex_init(&sc->sc_lock, MUTEX_DEFAULT, IPL_HIGH);
    443      1.170   thorpej 
    444      1.344  jmcneill #if defined(COM_16650)
    445      1.344  jmcneill 	sc->sc_type = COM_TYPE_16650;
    446      1.344  jmcneill #elif defined(COM_16750)
    447      1.344  jmcneill 	sc->sc_type = COM_TYPE_16750;
    448      1.344  jmcneill #elif defined(COM_HAYESP)
    449      1.344  jmcneill 	sc->sc_type = COM_TYPE_HAYESP;
    450      1.344  jmcneill #elif defined(COM_PXA2X0)
    451      1.344  jmcneill 	sc->sc_type = COM_TYPE_PXA2x0;
    452      1.344  jmcneill #endif
    453      1.344  jmcneill 
    454      1.117   mycroft 	/* Disable interrupts before configuring the device. */
    455      1.209   thorpej 	if (sc->sc_type == COM_TYPE_PXA2x0)
    456      1.208       scw 		sc->sc_ier = IER_EUART;
    457      1.208       scw 	else
    458      1.208       scw 		sc->sc_ier = 0;
    459        1.1       cgd 
    460      1.247   gdamore 	CSR_WRITE_1(regsp, COM_REG_IER, sc->sc_ier);
    461      1.247   gdamore 
    462  1.348.2.1  christos 	if ((bus_space_is_equal(regsp->cr_iot, comcons_info.regs.cr_iot) &&
    463  1.348.2.1  christos 	    regsp->cr_iobase == comcons_info.regs.cr_iobase) || force_console) {
    464      1.105  drochner 		comconsattached = 1;
    465      1.105  drochner 
    466  1.348.2.1  christos 		if (force_console)
    467  1.348.2.1  christos 			memcpy(regsp, &comcons_info.regs, sizeof(*regsp));
    468  1.348.2.1  christos 
    469      1.289    dyoung 		if (cn_tab == NULL && comcnreattach() != 0) {
    470      1.294   tsutsui 			printf("can't re-init serial console @%lx\n",
    471      1.294   tsutsui 			    (u_long)comcons_info.regs.cr_iobase);
    472      1.289    dyoung 		}
    473      1.289    dyoung 
    474      1.344  jmcneill 		switch (sc->sc_type) {
    475      1.344  jmcneill 		case COM_TYPE_16750:
    476      1.348  jmcneill 		case COM_TYPE_DW_APB:
    477      1.344  jmcneill 			/* Use in comintr(). */
    478      1.344  jmcneill  			sc->sc_lcr = cflag2lcr(comcons_info.cflag);
    479      1.344  jmcneill 			break;
    480      1.344  jmcneill 		}
    481      1.312  kiyohara 
    482       1.96   mycroft 		/* Make sure the console is always "hardwired". */
    483      1.226   thorpej 		delay(10000);			/* wait for output to finish */
    484      1.307  macallan 		if (is_console) {
    485      1.307  macallan 			SET(sc->sc_hwflags, COM_HW_CONSOLE);
    486      1.307  macallan 		}
    487      1.307  macallan 
    488       1.99   mycroft 		SET(sc->sc_swflags, TIOCFLAG_SOFTCAR);
    489       1.75       cgd 	}
    490       1.26       cgd 
    491      1.247   gdamore 	/* Probe for FIFO */
    492      1.247   gdamore 	switch (sc->sc_type) {
    493      1.247   gdamore 	case COM_TYPE_HAYESP:
    494      1.247   gdamore 		goto fifodone;
    495      1.247   gdamore 
    496      1.247   gdamore 	case COM_TYPE_AU1x00:
    497      1.247   gdamore 		sc->sc_fifolen = 16;
    498      1.247   gdamore 		fifo_msg = "Au1X00 UART, working fifo";
    499      1.247   gdamore 		SET(sc->sc_hwflags, COM_HW_FIFO);
    500      1.247   gdamore 		goto fifodelay;
    501      1.311  kiyohara 
    502      1.286      matt 	case COM_TYPE_16550_NOERS:
    503      1.286      matt 		sc->sc_fifolen = 16;
    504      1.286      matt 		fifo_msg = "ns16650, no ERS, working fifo";
    505      1.286      matt 		SET(sc->sc_hwflags, COM_HW_FIFO);
    506      1.286      matt 		goto fifodelay;
    507      1.286      matt 
    508      1.302  jakllsch 	case COM_TYPE_OMAP:
    509      1.302  jakllsch 		sc->sc_fifolen = 64;
    510      1.302  jakllsch 		fifo_msg = "OMAP UART, working fifo";
    511      1.302  jakllsch 		SET(sc->sc_hwflags, COM_HW_FIFO);
    512      1.302  jakllsch 		goto fifodelay;
    513      1.329  macallan 
    514      1.329  macallan 	case COM_TYPE_INGENIC:
    515      1.330  macallan 		sc->sc_fifolen = 16;
    516      1.329  macallan 		fifo_msg = "Ingenic UART, working fifo";
    517      1.329  macallan 		SET(sc->sc_hwflags, COM_HW_FIFO);
    518      1.330  macallan 		SET(sc->sc_hwflags, COM_HW_NOIEN);
    519      1.329  macallan 		goto fifodelay;
    520      1.338  jmcneill 
    521      1.338  jmcneill 	case COM_TYPE_TEGRA:
    522      1.338  jmcneill 		sc->sc_fifolen = 8;
    523      1.338  jmcneill 		fifo_msg = "Tegra UART, working fifo";
    524      1.338  jmcneill 		SET(sc->sc_hwflags, COM_HW_FIFO);
    525      1.338  jmcneill 		CSR_WRITE_1(regsp, COM_REG_FIFO,
    526      1.338  jmcneill 		    FIFO_ENABLE | FIFO_RCV_RST | FIFO_XMT_RST | FIFO_TRIGGER_1);
    527      1.338  jmcneill 		goto fifodelay;
    528      1.340  jmcneill 
    529      1.340  jmcneill 	case COM_TYPE_BCMAUXUART:
    530      1.342       nat 		sc->sc_fifolen = 1;
    531      1.340  jmcneill 		fifo_msg = "BCM AUX UART, working fifo";
    532      1.340  jmcneill 		SET(sc->sc_hwflags, COM_HW_FIFO);
    533      1.340  jmcneill 		CSR_WRITE_1(regsp, COM_REG_FIFO,
    534      1.340  jmcneill 		    FIFO_ENABLE | FIFO_RCV_RST | FIFO_XMT_RST | FIFO_TRIGGER_1);
    535      1.340  jmcneill 		goto fifodelay;
    536      1.302  jakllsch 	}
    537       1.99   mycroft 
    538       1.99   mycroft 	sc->sc_fifolen = 1;
    539        1.1       cgd 	/* look for a NS 16550AF UART with FIFOs */
    540      1.332     skrll 	if (sc->sc_type == COM_TYPE_INGENIC) {
    541      1.330  macallan 		CSR_WRITE_1(regsp, COM_REG_FIFO,
    542      1.330  macallan 		    FIFO_ENABLE | FIFO_RCV_RST | FIFO_XMT_RST |
    543      1.330  macallan 		    FIFO_TRIGGER_14 | FIFO_UART_ON);
    544      1.330  macallan 	} else
    545      1.330  macallan 		CSR_WRITE_1(regsp, COM_REG_FIFO,
    546      1.330  macallan 		    FIFO_ENABLE | FIFO_RCV_RST | FIFO_XMT_RST | FIFO_TRIGGER_14);
    547       1.20   mycroft 	delay(100);
    548      1.247   gdamore 	if (ISSET(CSR_READ_1(regsp, COM_REG_IIR), IIR_FIFO_MASK)
    549       1.99   mycroft 	    == IIR_FIFO_MASK)
    550      1.247   gdamore 		if (ISSET(CSR_READ_1(regsp, COM_REG_FIFO), FIFO_TRIGGER_14)
    551       1.99   mycroft 		    == FIFO_TRIGGER_14) {
    552       1.62   mycroft 			SET(sc->sc_hwflags, COM_HW_FIFO);
    553      1.116      fvdl 
    554      1.344  jmcneill 			fifo_msg = "ns16550a, working fifo";
    555      1.344  jmcneill 
    556      1.116      fvdl 			/*
    557      1.116      fvdl 			 * IIR changes into the EFR if LCR is set to LCR_EERS
    558      1.116      fvdl 			 * on 16650s. We also know IIR != 0 at this point.
    559      1.116      fvdl 			 * Write 0 into the EFR, and read it. If the result
    560      1.116      fvdl 			 * is 0, we have a 16650.
    561      1.116      fvdl 			 *
    562      1.116      fvdl 			 * Older 16650s were broken; the test to detect them
    563      1.116      fvdl 			 * is taken from the Linux driver. Apparently
    564      1.116      fvdl 			 * setting DLAB enable gives access to the EFR on
    565      1.116      fvdl 			 * these chips.
    566      1.116      fvdl 			 */
    567      1.344  jmcneill 			if (sc->sc_type == COM_TYPE_16650) {
    568      1.344  jmcneill 				lcr = CSR_READ_1(regsp, COM_REG_LCR);
    569      1.344  jmcneill 				CSR_WRITE_1(regsp, COM_REG_LCR, LCR_EERS);
    570      1.344  jmcneill 				CSR_WRITE_1(regsp, COM_REG_EFR, 0);
    571      1.247   gdamore 				if (CSR_READ_1(regsp, COM_REG_EFR) == 0) {
    572      1.344  jmcneill 					CSR_WRITE_1(regsp, COM_REG_LCR,
    573      1.344  jmcneill 					    lcr | LCR_DLAB);
    574      1.344  jmcneill 					if (CSR_READ_1(regsp, COM_REG_EFR) == 0) {
    575      1.344  jmcneill 						CLR(sc->sc_hwflags, COM_HW_FIFO);
    576      1.344  jmcneill 						sc->sc_fifolen = 0;
    577      1.344  jmcneill 					} else {
    578      1.344  jmcneill 						SET(sc->sc_hwflags, COM_HW_FLOW);
    579      1.344  jmcneill 						sc->sc_fifolen = 32;
    580      1.344  jmcneill 					}
    581      1.344  jmcneill 				} else
    582      1.344  jmcneill 					sc->sc_fifolen = 16;
    583      1.344  jmcneill 
    584      1.344  jmcneill 				CSR_WRITE_1(regsp, COM_REG_LCR, lcr);
    585      1.344  jmcneill 				if (sc->sc_fifolen == 0)
    586      1.344  jmcneill 					fifo_msg = "st16650, broken fifo";
    587      1.344  jmcneill 				else if (sc->sc_fifolen == 32)
    588      1.344  jmcneill 					fifo_msg = "st16650a, working fifo";
    589      1.344  jmcneill 				else
    590      1.344  jmcneill 					fifo_msg = "ns16550a, working fifo";
    591      1.344  jmcneill 			}
    592      1.116      fvdl 
    593      1.314  kiyohara 			/*
    594      1.314  kiyohara 			 * TL16C750 can enable 64byte FIFO, only when DLAB
    595      1.314  kiyohara 			 * is 1.  However, some 16750 may always enable.  For
    596      1.314  kiyohara 			 * example, restrictions according to DLAB in a data
    597      1.314  kiyohara 			 * sheet for SC16C750 were not described.
    598      1.314  kiyohara 			 * Please enable 'options COM_16650', supposing you
    599      1.314  kiyohara 			 * use SC16C750.  Probably 32 bytes of FIFO and HW FLOW
    600      1.314  kiyohara 			 * should become effective.
    601      1.314  kiyohara 			 */
    602      1.344  jmcneill 			if (sc->sc_type == COM_TYPE_16750) {
    603      1.344  jmcneill 				uint8_t iir1, iir2;
    604      1.344  jmcneill 				uint8_t fcr = FIFO_ENABLE | FIFO_TRIGGER_14;
    605      1.344  jmcneill 
    606      1.344  jmcneill 				lcr = CSR_READ_1(regsp, COM_REG_LCR);
    607      1.344  jmcneill 				CSR_WRITE_1(regsp, COM_REG_LCR,
    608      1.344  jmcneill 				    lcr & ~LCR_DLAB);
    609      1.344  jmcneill 				CSR_WRITE_1(regsp, COM_REG_FIFO,
    610      1.344  jmcneill 				    fcr | FIFO_64B_ENABLE);
    611      1.344  jmcneill 				iir1 = CSR_READ_1(regsp, COM_REG_IIR);
    612      1.314  kiyohara 				CSR_WRITE_1(regsp, COM_REG_FIFO, fcr);
    613      1.344  jmcneill 				CSR_WRITE_1(regsp, COM_REG_LCR, lcr | LCR_DLAB);
    614      1.344  jmcneill 				CSR_WRITE_1(regsp, COM_REG_FIFO,
    615      1.344  jmcneill 				    fcr | FIFO_64B_ENABLE);
    616      1.344  jmcneill 				iir2 = CSR_READ_1(regsp, COM_REG_IIR);
    617      1.344  jmcneill 
    618      1.344  jmcneill 				CSR_WRITE_1(regsp, COM_REG_LCR, lcr);
    619      1.344  jmcneill 
    620      1.344  jmcneill 				if (!ISSET(iir1, IIR_64B_FIFO) &&
    621      1.344  jmcneill 				    ISSET(iir2, IIR_64B_FIFO)) {
    622      1.344  jmcneill 					/* It is TL16C750. */
    623      1.344  jmcneill 					sc->sc_fifolen = 64;
    624      1.344  jmcneill 					SET(sc->sc_hwflags, COM_HW_AFE);
    625      1.344  jmcneill 				} else
    626      1.344  jmcneill 					CSR_WRITE_1(regsp, COM_REG_FIFO, fcr);
    627      1.314  kiyohara 
    628      1.344  jmcneill 				if (sc->sc_fifolen == 64)
    629      1.344  jmcneill 					fifo_msg = "tl16c750, working fifo";
    630      1.344  jmcneill 				else
    631      1.344  jmcneill 					fifo_msg = "ns16750, working fifo";
    632      1.344  jmcneill 			}
    633       1.21   mycroft 		} else
    634      1.208       scw 			fifo_msg = "ns16550, broken fifo";
    635       1.21   mycroft 	else
    636      1.208       scw 		fifo_msg = "ns8250 or ns16450, no fifo";
    637      1.344  jmcneill 	CSR_WRITE_1(regsp, COM_REG_FIFO, 0);
    638      1.344  jmcneill 
    639      1.247   gdamore fifodelay:
    640      1.208       scw 	/*
    641      1.208       scw 	 * Some chips will clear down both Tx and Rx FIFOs when zero is
    642      1.208       scw 	 * written to com_fifo. If this chip is the console, writing zero
    643      1.208       scw 	 * results in some of the chip/FIFO description being lost, so delay
    644      1.208       scw 	 * printing it until now.
    645      1.208       scw 	 */
    646      1.208       scw 	delay(10);
    647      1.208       scw 	aprint_normal(": %s\n", fifo_msg);
    648      1.166      soda 	if (ISSET(sc->sc_hwflags, COM_HW_TXFIFO_DISABLE)) {
    649      1.166      soda 		sc->sc_fifolen = 1;
    650      1.276      cube 		aprint_normal_dev(sc->sc_dev, "txfifo disabled\n");
    651      1.166      soda 	}
    652      1.247   gdamore 
    653      1.247   gdamore fifodone:
    654       1.21   mycroft 
    655      1.300     rmind 	tp = tty_alloc();
    656      1.127   mycroft 	tp->t_oproc = comstart;
    657      1.127   mycroft 	tp->t_param = comparam;
    658      1.127   mycroft 	tp->t_hwiflow = comhwiflow;
    659      1.308      matt 	tp->t_softc = sc;
    660      1.127   mycroft 
    661      1.127   mycroft 	sc->sc_tty = tp;
    662      1.147   thorpej 	sc->sc_rbuf = malloc(com_rbuf_size << 1, M_DEVBUF, M_NOWAIT);
    663      1.182  sommerfe 	sc->sc_rbput = sc->sc_rbget = sc->sc_rbuf;
    664      1.182  sommerfe 	sc->sc_rbavail = com_rbuf_size;
    665      1.147   thorpej 	if (sc->sc_rbuf == NULL) {
    666      1.276      cube 		aprint_error_dev(sc->sc_dev,
    667      1.276      cube 		    "unable to allocate ring buffer\n");
    668      1.147   thorpej 		return;
    669      1.147   thorpej 	}
    670      1.127   mycroft 	sc->sc_ebuf = sc->sc_rbuf + (com_rbuf_size << 1);
    671      1.147   thorpej 
    672      1.147   thorpej 	tty_attach(tp);
    673      1.147   thorpej 
    674       1.99   mycroft 	if (!ISSET(sc->sc_hwflags, COM_HW_NOIEN))
    675       1.99   mycroft 		SET(sc->sc_mcr, MCR_IENABLE);
    676       1.30   mycroft 
    677       1.96   mycroft 	if (ISSET(sc->sc_hwflags, COM_HW_CONSOLE)) {
    678      1.106  drochner 		int maj;
    679      1.106  drochner 
    680      1.106  drochner 		/* locate the major number */
    681      1.199   gehenna 		maj = cdevsw_lookup_major(&com_cdevsw);
    682      1.106  drochner 
    683      1.242   thorpej 		tp->t_dev = cn_tab->cn_dev = makedev(maj,
    684      1.276      cube 						     device_unit(sc->sc_dev));
    685      1.131      marc 
    686      1.276      cube 		aprint_normal_dev(sc->sc_dev, "console\n");
    687       1.96   mycroft 	}
    688       1.96   mycroft 
    689        1.1       cgd #ifdef KGDB
    690      1.102   thorpej 	/*
    691      1.102   thorpej 	 * Allow kgdb to "take over" this port.  If this is
    692      1.206    briggs 	 * not the console and is the kgdb device, it has
    693      1.206    briggs 	 * exclusive use.  If it's the console _and_ the
    694      1.206    briggs 	 * kgdb device, it doesn't.
    695      1.102   thorpej 	 */
    696      1.297    dyoung 	if (bus_space_is_equal(regsp->cr_iot, comkgdbregs.cr_iot) &&
    697      1.247   gdamore 	    regsp->cr_iobase == comkgdbregs.cr_iobase) {
    698      1.206    briggs 		if (!ISSET(sc->sc_hwflags, COM_HW_CONSOLE)) {
    699      1.206    briggs 			com_kgdb_attached = 1;
    700      1.106  drochner 
    701      1.206    briggs 			SET(sc->sc_hwflags, COM_HW_KGDB);
    702      1.206    briggs 		}
    703      1.276      cube 		aprint_normal_dev(sc->sc_dev, "kgdb\n");
    704      1.103  drochner 	}
    705       1.99   mycroft #endif
    706       1.99   mycroft 
    707      1.263        ad 	sc->sc_si = softint_establish(SOFTINT_SERIAL, comsoft, sc);
    708      1.115  explorer 
    709      1.304       tls #ifdef RND_COM
    710      1.277      cube 	rnd_attach_source(&sc->rnd_source, device_xname(sc->sc_dev),
    711      1.327       tls 			  RND_TYPE_TTY, RND_FLAG_DEFAULT);
    712      1.115  explorer #endif
    713      1.131      marc 
    714      1.131      marc 	/* if there are no enable/disable functions, assume the device
    715      1.131      marc 	   is always enabled */
    716      1.131      marc 	if (!sc->enable)
    717      1.131      marc 		sc->enabled = 1;
    718      1.131      marc 
    719      1.131      marc 	com_config(sc);
    720      1.132       cgd 
    721      1.132       cgd 	SET(sc->sc_hwflags, COM_HW_DEV_OK);
    722  1.348.2.1  christos 
    723  1.348.2.1  christos 	if (ISSET(sc->sc_hwflags, COM_HW_POLL))
    724  1.348.2.1  christos 		callout_schedule(&sc->sc_poll_callout, 1);
    725      1.131      marc }
    726      1.131      marc 
    727      1.131      marc void
    728      1.197    simonb com_config(struct com_softc *sc)
    729      1.131      marc {
    730      1.247   gdamore 	struct com_regs *regsp = &sc->sc_regs;
    731      1.131      marc 
    732      1.131      marc 	/* Disable interrupts before configuring the device. */
    733      1.209   thorpej 	if (sc->sc_type == COM_TYPE_PXA2x0)
    734      1.208       scw 		sc->sc_ier = IER_EUART;
    735      1.208       scw 	else
    736      1.208       scw 		sc->sc_ier = 0;
    737      1.247   gdamore 	CSR_WRITE_1(regsp, COM_REG_IER, sc->sc_ier);
    738      1.247   gdamore 	(void) CSR_READ_1(regsp, COM_REG_IIR);
    739      1.131      marc 
    740      1.131      marc 	/* Look for a Hayes ESP board. */
    741      1.209   thorpej 	if (sc->sc_type == COM_TYPE_HAYESP) {
    742      1.131      marc 
    743      1.131      marc 		/* Set 16550 compatibility mode */
    744      1.258      cube 		bus_space_write_1(regsp->cr_iot, sc->sc_hayespioh, HAYESP_CMD1,
    745      1.131      marc 				  HAYESP_SETMODE);
    746      1.258      cube 		bus_space_write_1(regsp->cr_iot, sc->sc_hayespioh, HAYESP_CMD2,
    747      1.131      marc 				  HAYESP_MODE_FIFO|HAYESP_MODE_RTS|
    748      1.131      marc 				  HAYESP_MODE_SCALE);
    749      1.131      marc 
    750      1.131      marc 		/* Set RTS/CTS flow control */
    751      1.258      cube 		bus_space_write_1(regsp->cr_iot, sc->sc_hayespioh, HAYESP_CMD1,
    752      1.131      marc 				  HAYESP_SETFLOWTYPE);
    753      1.258      cube 		bus_space_write_1(regsp->cr_iot, sc->sc_hayespioh, HAYESP_CMD2,
    754      1.131      marc 				  HAYESP_FLOW_RTS);
    755      1.258      cube 		bus_space_write_1(regsp->cr_iot, sc->sc_hayespioh, HAYESP_CMD2,
    756      1.131      marc 				  HAYESP_FLOW_CTS);
    757      1.131      marc 
    758      1.131      marc 		/* Set flow control levels */
    759      1.258      cube 		bus_space_write_1(regsp->cr_iot, sc->sc_hayespioh, HAYESP_CMD1,
    760      1.131      marc 				  HAYESP_SETRXFLOW);
    761      1.258      cube 		bus_space_write_1(regsp->cr_iot, sc->sc_hayespioh, HAYESP_CMD2,
    762      1.131      marc 				  HAYESP_HIBYTE(HAYESP_RXHIWMARK));
    763      1.258      cube 		bus_space_write_1(regsp->cr_iot, sc->sc_hayespioh, HAYESP_CMD2,
    764      1.131      marc 				  HAYESP_LOBYTE(HAYESP_RXHIWMARK));
    765      1.258      cube 		bus_space_write_1(regsp->cr_iot, sc->sc_hayespioh, HAYESP_CMD2,
    766      1.131      marc 				  HAYESP_HIBYTE(HAYESP_RXLOWMARK));
    767      1.258      cube 		bus_space_write_1(regsp->cr_iot, sc->sc_hayespioh, HAYESP_CMD2,
    768      1.131      marc 				  HAYESP_LOBYTE(HAYESP_RXLOWMARK));
    769      1.131      marc 	}
    770      1.131      marc 
    771      1.186       uwe 	if (ISSET(sc->sc_hwflags, COM_HW_CONSOLE|COM_HW_KGDB))
    772      1.131      marc 		com_enable_debugport(sc);
    773        1.1       cgd }
    774        1.1       cgd 
    775      1.292    dyoung #if 0
    776      1.292    dyoung static int
    777      1.292    dyoung comcngetc_detached(dev_t dev)
    778      1.292    dyoung {
    779      1.292    dyoung 	return 0;
    780      1.292    dyoung }
    781      1.292    dyoung 
    782      1.292    dyoung static void
    783      1.292    dyoung comcnputc_detached(dev_t dev, int c)
    784      1.292    dyoung {
    785      1.292    dyoung }
    786      1.292    dyoung #endif
    787      1.292    dyoung 
    788      1.149   thorpej int
    789      1.274    dyoung com_detach(device_t self, int flags)
    790      1.149   thorpej {
    791      1.274    dyoung 	struct com_softc *sc = device_private(self);
    792      1.149   thorpej 	int maj, mn;
    793      1.149   thorpej 
    794      1.289    dyoung 	if (ISSET(sc->sc_hwflags, COM_HW_KGDB))
    795      1.289    dyoung 		return EBUSY;
    796      1.289    dyoung 
    797      1.303  jakllsch 	if (ISSET(sc->sc_hwflags, COM_HW_CONSOLE) &&
    798      1.289    dyoung 	    (flags & DETACH_SHUTDOWN) != 0)
    799      1.272    dyoung 		return EBUSY;
    800      1.272    dyoung 
    801      1.289    dyoung 	if (sc->disable != NULL && sc->enabled != 0) {
    802      1.289    dyoung 		(*sc->disable)(sc);
    803      1.289    dyoung 		sc->enabled = 0;
    804      1.289    dyoung 	}
    805      1.289    dyoung 
    806      1.303  jakllsch 	if (ISSET(sc->sc_hwflags, COM_HW_CONSOLE)) {
    807      1.289    dyoung 		comconsattached = 0;
    808      1.289    dyoung 		cn_tab = NULL;
    809      1.289    dyoung 	}
    810      1.289    dyoung 
    811      1.149   thorpej 	/* locate the major number */
    812      1.199   gehenna 	maj = cdevsw_lookup_major(&com_cdevsw);
    813      1.149   thorpej 
    814      1.149   thorpej 	/* Nuke the vnodes for any open instances. */
    815      1.242   thorpej 	mn = device_unit(self);
    816      1.149   thorpej 	vdevgone(maj, mn, mn, VCHR);
    817      1.149   thorpej 
    818      1.149   thorpej 	mn |= COMDIALOUT_MASK;
    819      1.149   thorpej 	vdevgone(maj, mn, mn, VCHR);
    820      1.149   thorpej 
    821      1.196  christos 	if (sc->sc_rbuf == NULL) {
    822      1.196  christos 		/*
    823      1.196  christos 		 * Ring buffer allocation failed in the com_attach_subr,
    824      1.196  christos 		 * only the tty is allocated, and nothing else.
    825      1.196  christos 		 */
    826      1.300     rmind 		tty_free(sc->sc_tty);
    827      1.196  christos 		return 0;
    828      1.196  christos 	}
    829      1.232     perry 
    830      1.149   thorpej 	/* Free the receive buffer. */
    831      1.149   thorpej 	free(sc->sc_rbuf, M_DEVBUF);
    832      1.149   thorpej 
    833      1.149   thorpej 	/* Detach and free the tty. */
    834      1.149   thorpej 	tty_detach(sc->sc_tty);
    835      1.300     rmind 	tty_free(sc->sc_tty);
    836      1.149   thorpej 
    837      1.149   thorpej 	/* Unhook the soft interrupt handler. */
    838      1.263        ad 	softint_disestablish(sc->sc_si);
    839      1.149   thorpej 
    840      1.304       tls #ifdef RND_COM
    841      1.149   thorpej 	/* Unhook the entropy source. */
    842      1.149   thorpej 	rnd_detach_source(&sc->rnd_source);
    843      1.149   thorpej #endif
    844      1.273    dyoung 	callout_destroy(&sc->sc_diag_callout);
    845      1.149   thorpej 
    846      1.271        ad 	/* Destroy the lock. */
    847      1.271        ad 	mutex_destroy(&sc->sc_lock);
    848      1.271        ad 
    849      1.149   thorpej 	return (0);
    850      1.149   thorpej }
    851      1.149   thorpej 
    852      1.141   mycroft void
    853      1.197    simonb com_shutdown(struct com_softc *sc)
    854      1.141   mycroft {
    855      1.141   mycroft 	struct tty *tp = sc->sc_tty;
    856      1.141   mycroft 
    857      1.263        ad 	mutex_spin_enter(&sc->sc_lock);
    858      1.141   mycroft 
    859      1.141   mycroft 	/* If we were asserting flow control, then deassert it. */
    860      1.141   mycroft 	SET(sc->sc_rx_flags, RX_IBUF_BLOCKED);
    861      1.141   mycroft 	com_hwiflow(sc);
    862      1.141   mycroft 
    863      1.141   mycroft 	/* Clear any break condition set with TIOCSBRK. */
    864      1.141   mycroft 	com_break(sc, 0);
    865      1.141   mycroft 
    866      1.141   mycroft 	/*
    867      1.141   mycroft 	 * Hang up if necessary.  Wait a bit, so the other side has time to
    868      1.141   mycroft 	 * notice even if we immediately open the port again.
    869      1.175  sommerfe 	 * Avoid tsleeping above splhigh().
    870      1.141   mycroft 	 */
    871      1.141   mycroft 	if (ISSET(tp->t_cflag, HUPCL)) {
    872      1.141   mycroft 		com_modem(sc, 0);
    873      1.263        ad 		mutex_spin_exit(&sc->sc_lock);
    874      1.263        ad 		/* XXX will only timeout */
    875      1.263        ad 		(void) kpause(ttclos, false, hz, NULL);
    876      1.263        ad 		mutex_spin_enter(&sc->sc_lock);
    877      1.141   mycroft 	}
    878      1.141   mycroft 
    879      1.141   mycroft 	/* Turn off interrupts. */
    880      1.208       scw 	if (ISSET(sc->sc_hwflags, COM_HW_CONSOLE)) {
    881      1.337  christos 		sc->sc_ier = IER_ERLS; /* interrupt on line break */
    882      1.330  macallan 		if ((sc->sc_type == COM_TYPE_PXA2x0) ||
    883      1.336  jmcneill 		    (sc->sc_type == COM_TYPE_INGENIC) ||
    884      1.336  jmcneill 		    (sc->sc_type == COM_TYPE_TEGRA))
    885      1.208       scw 			sc->sc_ier |= IER_ERXTOUT;
    886      1.208       scw 	} else
    887      1.141   mycroft 		sc->sc_ier = 0;
    888      1.208       scw 
    889      1.209   thorpej 	if (sc->sc_type == COM_TYPE_PXA2x0)
    890      1.208       scw 		sc->sc_ier |= IER_EUART;
    891      1.208       scw 
    892      1.247   gdamore 	CSR_WRITE_1(&sc->sc_regs, COM_REG_IER, sc->sc_ier);
    893      1.141   mycroft 
    894      1.269        ad 	mutex_spin_exit(&sc->sc_lock);
    895      1.269        ad 
    896      1.141   mycroft 	if (sc->disable) {
    897      1.141   mycroft #ifdef DIAGNOSTIC
    898      1.141   mycroft 		if (!sc->enabled)
    899      1.141   mycroft 			panic("com_shutdown: not enabled?");
    900      1.141   mycroft #endif
    901      1.141   mycroft 		(*sc->disable)(sc);
    902      1.141   mycroft 		sc->enabled = 0;
    903      1.141   mycroft 	}
    904      1.141   mycroft }
    905      1.141   mycroft 
    906       1.21   mycroft int
    907      1.256  christos comopen(dev_t dev, int flag, int mode, struct lwp *l)
    908        1.1       cgd {
    909       1.21   mycroft 	struct com_softc *sc;
    910       1.21   mycroft 	struct tty *tp;
    911      1.263        ad 	int s;
    912      1.142   mycroft 	int error;
    913      1.173   thorpej 
    914      1.276      cube 	sc = device_lookup_private(&com_cd, COMUNIT(dev));
    915      1.173   thorpej 	if (sc == NULL || !ISSET(sc->sc_hwflags, COM_HW_DEV_OK) ||
    916      1.177       eeh 		sc->sc_rbuf == NULL)
    917       1.99   mycroft 		return (ENXIO);
    918       1.21   mycroft 
    919      1.276      cube 	if (!device_is_active(sc->sc_dev))
    920      1.149   thorpej 		return (ENXIO);
    921      1.149   thorpej 
    922      1.102   thorpej #ifdef KGDB
    923      1.102   thorpej 	/*
    924      1.102   thorpej 	 * If this is the kgdb port, no other use is permitted.
    925      1.102   thorpej 	 */
    926      1.102   thorpej 	if (ISSET(sc->sc_hwflags, COM_HW_KGDB))
    927      1.102   thorpej 		return (EBUSY);
    928      1.102   thorpej #endif
    929      1.102   thorpej 
    930      1.120   mycroft 	tp = sc->sc_tty;
    931       1.21   mycroft 
    932      1.345    martin 	/*
    933      1.345    martin 	 * If the device is exclusively for kernel use, deny userland
    934      1.345    martin 	 * open.
    935      1.345    martin 	 */
    936      1.345    martin 	if (ISSET(tp->t_state, TS_KERN_ONLY))
    937      1.345    martin 		return (EBUSY);
    938      1.345    martin 
    939      1.253      elad 	if (kauth_authorize_device_tty(l->l_cred, KAUTH_DEVICE_TTY_OPEN, tp))
    940       1.99   mycroft 		return (EBUSY);
    941       1.99   mycroft 
    942       1.99   mycroft 	s = spltty();
    943       1.99   mycroft 
    944       1.99   mycroft 	/*
    945       1.99   mycroft 	 * Do the following iff this is a first open.
    946       1.99   mycroft 	 */
    947      1.141   mycroft 	if (!ISSET(tp->t_state, TS_ISOPEN) && tp->t_wopen == 0) {
    948       1.99   mycroft 		struct termios t;
    949       1.99   mycroft 
    950      1.127   mycroft 		tp->t_dev = dev;
    951      1.127   mycroft 
    952      1.131      marc 		if (sc->enable) {
    953      1.131      marc 			if ((*sc->enable)(sc)) {
    954      1.134     enami 				splx(s);
    955      1.276      cube 				aprint_error_dev(sc->sc_dev,
    956      1.276      cube 				    "device enable failed\n");
    957      1.131      marc 				return (EIO);
    958      1.131      marc 			}
    959      1.269        ad 			mutex_spin_enter(&sc->sc_lock);
    960      1.131      marc 			sc->enabled = 1;
    961      1.131      marc 			com_config(sc);
    962      1.269        ad 		} else {
    963      1.269        ad 			mutex_spin_enter(&sc->sc_lock);
    964      1.131      marc 		}
    965      1.131      marc 
    966       1.99   mycroft 		/* Turn on interrupts. */
    967      1.301      matt 		sc->sc_ier = IER_ERXRDY | IER_ERLS;
    968      1.301      matt 		if (!ISSET(tp->t_cflag, CLOCAL))
    969      1.301      matt 			sc->sc_ier |= IER_EMSC;
    970      1.301      matt 
    971      1.209   thorpej 		if (sc->sc_type == COM_TYPE_PXA2x0)
    972      1.208       scw 			sc->sc_ier |= IER_EUART | IER_ERXTOUT;
    973      1.336  jmcneill 		else if (sc->sc_type == COM_TYPE_INGENIC ||
    974      1.336  jmcneill 			 sc->sc_type == COM_TYPE_TEGRA)
    975      1.330  macallan 			sc->sc_ier |= IER_ERXTOUT;
    976      1.247   gdamore 		CSR_WRITE_1(&sc->sc_regs, COM_REG_IER, sc->sc_ier);
    977       1.99   mycroft 
    978       1.99   mycroft 		/* Fetch the current modem control status, needed later. */
    979      1.247   gdamore 		sc->sc_msr = CSR_READ_1(&sc->sc_regs, COM_REG_MSR);
    980       1.99   mycroft 
    981      1.144  jonathan 		/* Clear PPS capture state on first open. */
    982      1.279        ad 		mutex_spin_enter(&timecounter_lock);
    983      1.244    kardel 		memset(&sc->sc_pps_state, 0, sizeof(sc->sc_pps_state));
    984      1.244    kardel 		sc->sc_pps_state.ppscap = PPS_CAPTUREASSERT | PPS_CAPTURECLEAR;
    985      1.244    kardel 		pps_init(&sc->sc_pps_state);
    986      1.279        ad 		mutex_spin_exit(&timecounter_lock);
    987      1.144  jonathan 
    988      1.263        ad 		mutex_spin_exit(&sc->sc_lock);
    989       1.99   mycroft 
    990       1.99   mycroft 		/*
    991       1.99   mycroft 		 * Initialize the termios status to the defaults.  Add in the
    992       1.99   mycroft 		 * sticky bits from TIOCSFLAGS.
    993       1.99   mycroft 		 */
    994       1.98   mycroft 		if (ISSET(sc->sc_hwflags, COM_HW_CONSOLE)) {
    995      1.289    dyoung 			t.c_ospeed = comcons_info.rate;
    996      1.289    dyoung 			t.c_cflag = comcons_info.cflag;
    997       1.98   mycroft 		} else {
    998       1.99   mycroft 			t.c_ospeed = TTYDEF_SPEED;
    999       1.99   mycroft 			t.c_cflag = TTYDEF_CFLAG;
   1000       1.98   mycroft 		}
   1001      1.237       dsl 		t.c_ispeed = t.c_ospeed;
   1002       1.99   mycroft 		if (ISSET(sc->sc_swflags, TIOCFLAG_CLOCAL))
   1003       1.99   mycroft 			SET(t.c_cflag, CLOCAL);
   1004       1.99   mycroft 		if (ISSET(sc->sc_swflags, TIOCFLAG_CRTSCTS))
   1005       1.99   mycroft 			SET(t.c_cflag, CRTSCTS);
   1006       1.99   mycroft 		if (ISSET(sc->sc_swflags, TIOCFLAG_MDMBUF))
   1007       1.99   mycroft 			SET(t.c_cflag, MDMBUF);
   1008      1.129   mycroft 		/* Make sure comparam() will do something. */
   1009      1.129   mycroft 		tp->t_ospeed = 0;
   1010      1.120   mycroft 		(void) comparam(tp, &t);
   1011       1.99   mycroft 		tp->t_iflag = TTYDEF_IFLAG;
   1012       1.99   mycroft 		tp->t_oflag = TTYDEF_OFLAG;
   1013       1.16        ws 		tp->t_lflag = TTYDEF_LFLAG;
   1014       1.99   mycroft 		ttychars(tp);
   1015        1.1       cgd 		ttsetwater(tp);
   1016       1.21   mycroft 
   1017      1.263        ad 		mutex_spin_enter(&sc->sc_lock);
   1018      1.136   mycroft 
   1019       1.99   mycroft 		/*
   1020       1.99   mycroft 		 * Turn on DTR.  We must always do this, even if carrier is not
   1021       1.99   mycroft 		 * present, because otherwise we'd have to use TIOCSDTR
   1022      1.121   mycroft 		 * immediately after setting CLOCAL, which applications do not
   1023      1.121   mycroft 		 * expect.  We always assert DTR while the device is open
   1024      1.121   mycroft 		 * unless explicitly requested to deassert it.
   1025       1.99   mycroft 		 */
   1026       1.99   mycroft 		com_modem(sc, 1);
   1027       1.65  christos 
   1028       1.99   mycroft 		/* Clear the input ring, and unblock. */
   1029      1.127   mycroft 		sc->sc_rbput = sc->sc_rbget = sc->sc_rbuf;
   1030      1.127   mycroft 		sc->sc_rbavail = com_rbuf_size;
   1031       1.99   mycroft 		com_iflush(sc);
   1032      1.101   mycroft 		CLR(sc->sc_rx_flags, RX_ANY_BLOCK);
   1033      1.101   mycroft 		com_hwiflow(sc);
   1034       1.65  christos 
   1035       1.99   mycroft #ifdef COM_DEBUG
   1036      1.101   mycroft 		if (com_debug)
   1037      1.101   mycroft 			comstatus(sc, "comopen  ");
   1038       1.65  christos #endif
   1039       1.21   mycroft 
   1040      1.263        ad 		mutex_spin_exit(&sc->sc_lock);
   1041       1.99   mycroft 	}
   1042      1.232     perry 
   1043      1.143   mycroft 	splx(s);
   1044       1.21   mycroft 
   1045      1.143   mycroft 	error = ttyopen(tp, COMDIALOUT(dev), ISSET(flag, O_NONBLOCK));
   1046      1.143   mycroft 	if (error)
   1047      1.143   mycroft 		goto bad;
   1048      1.141   mycroft 
   1049      1.181       eeh 	error = (*tp->t_linesw->l_open)(dev, tp);
   1050      1.139     enami 	if (error)
   1051      1.141   mycroft 		goto bad;
   1052      1.139     enami 
   1053      1.141   mycroft 	return (0);
   1054      1.139     enami 
   1055      1.141   mycroft bad:
   1056      1.141   mycroft 	if (!ISSET(tp->t_state, TS_ISOPEN) && tp->t_wopen == 0) {
   1057      1.141   mycroft 		/*
   1058      1.141   mycroft 		 * We failed to open the device, and nobody else had it opened.
   1059      1.141   mycroft 		 * Clean up the state as appropriate.
   1060      1.141   mycroft 		 */
   1061      1.141   mycroft 		com_shutdown(sc);
   1062      1.141   mycroft 	}
   1063      1.139     enami 
   1064       1.99   mycroft 	return (error);
   1065        1.1       cgd }
   1066      1.232     perry 
   1067       1.21   mycroft int
   1068      1.256  christos comclose(dev_t dev, int flag, int mode, struct lwp *l)
   1069        1.1       cgd {
   1070      1.276      cube 	struct com_softc *sc =
   1071      1.276      cube 	    device_lookup_private(&com_cd, COMUNIT(dev));
   1072       1.50   mycroft 	struct tty *tp = sc->sc_tty;
   1073       1.57   mycroft 
   1074       1.57   mycroft 	/* XXX This is for cons.c. */
   1075       1.62   mycroft 	if (!ISSET(tp->t_state, TS_ISOPEN))
   1076       1.99   mycroft 		return (0);
   1077      1.345    martin 	/*
   1078      1.345    martin 	 * If the device is exclusively for kernel use, deny userland
   1079      1.345    martin 	 * close.
   1080      1.345    martin 	 */
   1081      1.345    martin 	if (ISSET(tp->t_state, TS_KERN_ONLY))
   1082      1.345    martin 		return (0);
   1083       1.21   mycroft 
   1084      1.181       eeh 	(*tp->t_linesw->l_close)(tp, flag);
   1085        1.1       cgd 	ttyclose(tp);
   1086       1.99   mycroft 
   1087      1.149   thorpej 	if (COM_ISALIVE(sc) == 0)
   1088      1.149   thorpej 		return (0);
   1089      1.149   thorpej 
   1090      1.143   mycroft 	if (!ISSET(tp->t_state, TS_ISOPEN) && tp->t_wopen == 0) {
   1091      1.143   mycroft 		/*
   1092      1.143   mycroft 		 * Although we got a last close, the device may still be in
   1093      1.143   mycroft 		 * use; e.g. if this was the dialout node, and there are still
   1094      1.143   mycroft 		 * processes waiting for carrier on the non-dialout node.
   1095      1.143   mycroft 		 */
   1096      1.143   mycroft 		com_shutdown(sc);
   1097      1.143   mycroft 	}
   1098      1.120   mycroft 
   1099       1.99   mycroft 	return (0);
   1100        1.1       cgd }
   1101      1.232     perry 
   1102       1.21   mycroft int
   1103      1.197    simonb comread(dev_t dev, struct uio *uio, int flag)
   1104        1.1       cgd {
   1105      1.276      cube 	struct com_softc *sc =
   1106      1.276      cube 	    device_lookup_private(&com_cd, COMUNIT(dev));
   1107       1.52   mycroft 	struct tty *tp = sc->sc_tty;
   1108      1.149   thorpej 
   1109      1.149   thorpej 	if (COM_ISALIVE(sc) == 0)
   1110      1.149   thorpej 		return (EIO);
   1111      1.232     perry 
   1112      1.181       eeh 	return ((*tp->t_linesw->l_read)(tp, uio, flag));
   1113        1.1       cgd }
   1114      1.232     perry 
   1115       1.21   mycroft int
   1116      1.197    simonb comwrite(dev_t dev, struct uio *uio, int flag)
   1117        1.1       cgd {
   1118      1.276      cube 	struct com_softc *sc =
   1119      1.276      cube 	    device_lookup_private(&com_cd, COMUNIT(dev));
   1120       1.52   mycroft 	struct tty *tp = sc->sc_tty;
   1121      1.149   thorpej 
   1122      1.149   thorpej 	if (COM_ISALIVE(sc) == 0)
   1123      1.149   thorpej 		return (EIO);
   1124      1.232     perry 
   1125      1.181       eeh 	return ((*tp->t_linesw->l_write)(tp, uio, flag));
   1126      1.184       scw }
   1127      1.184       scw 
   1128      1.184       scw int
   1129      1.238  christos compoll(dev_t dev, int events, struct lwp *l)
   1130      1.184       scw {
   1131      1.276      cube 	struct com_softc *sc =
   1132      1.276      cube 	    device_lookup_private(&com_cd, COMUNIT(dev));
   1133      1.184       scw 	struct tty *tp = sc->sc_tty;
   1134      1.184       scw 
   1135      1.184       scw 	if (COM_ISALIVE(sc) == 0)
   1136      1.234        ws 		return (POLLHUP);
   1137      1.232     perry 
   1138      1.238  christos 	return ((*tp->t_linesw->l_poll)(tp, events, l));
   1139        1.1       cgd }
   1140       1.50   mycroft 
   1141       1.50   mycroft struct tty *
   1142      1.197    simonb comtty(dev_t dev)
   1143       1.50   mycroft {
   1144      1.276      cube 	struct com_softc *sc =
   1145      1.276      cube 	    device_lookup_private(&com_cd, COMUNIT(dev));
   1146       1.52   mycroft 	struct tty *tp = sc->sc_tty;
   1147       1.50   mycroft 
   1148       1.52   mycroft 	return (tp);
   1149       1.50   mycroft }
   1150      1.111  christos 
   1151       1.21   mycroft int
   1152      1.259  christos comioctl(dev_t dev, u_long cmd, void *data, int flag, struct lwp *l)
   1153        1.1       cgd {
   1154      1.273    dyoung 	struct com_softc *sc;
   1155      1.273    dyoung 	struct tty *tp;
   1156       1.21   mycroft 	int error;
   1157       1.21   mycroft 
   1158      1.276      cube 	sc = device_lookup_private(&com_cd, COMUNIT(dev));
   1159      1.273    dyoung 	if (sc == NULL)
   1160      1.273    dyoung 		return ENXIO;
   1161      1.149   thorpej 	if (COM_ISALIVE(sc) == 0)
   1162      1.149   thorpej 		return (EIO);
   1163      1.149   thorpej 
   1164      1.273    dyoung 	tp = sc->sc_tty;
   1165      1.273    dyoung 
   1166      1.238  christos 	error = (*tp->t_linesw->l_ioctl)(tp, cmd, data, flag, l);
   1167      1.194    atatat 	if (error != EPASSTHROUGH)
   1168       1.99   mycroft 		return (error);
   1169       1.99   mycroft 
   1170      1.238  christos 	error = ttioctl(tp, cmd, data, flag, l);
   1171      1.194    atatat 	if (error != EPASSTHROUGH)
   1172       1.99   mycroft 		return (error);
   1173      1.138   mycroft 
   1174      1.138   mycroft 	error = 0;
   1175      1.249      elad 	switch (cmd) {
   1176      1.249      elad 	case TIOCSFLAGS:
   1177      1.254      elad 		error = kauth_authorize_device_tty(l->l_cred,
   1178      1.254      elad 		    KAUTH_DEVICE_TTY_PRIVSET, tp);
   1179      1.249      elad 		break;
   1180      1.249      elad 	default:
   1181      1.249      elad 		/* nothing */
   1182      1.249      elad 		break;
   1183      1.249      elad 	}
   1184      1.249      elad 	if (error) {
   1185      1.249      elad 		return error;
   1186      1.249      elad 	}
   1187        1.1       cgd 
   1188      1.263        ad 	mutex_spin_enter(&sc->sc_lock);
   1189      1.136   mycroft 
   1190        1.1       cgd 	switch (cmd) {
   1191        1.1       cgd 	case TIOCSBRK:
   1192       1.99   mycroft 		com_break(sc, 1);
   1193        1.1       cgd 		break;
   1194       1.99   mycroft 
   1195        1.1       cgd 	case TIOCCBRK:
   1196       1.99   mycroft 		com_break(sc, 0);
   1197        1.1       cgd 		break;
   1198       1.99   mycroft 
   1199        1.1       cgd 	case TIOCSDTR:
   1200       1.99   mycroft 		com_modem(sc, 1);
   1201        1.1       cgd 		break;
   1202       1.99   mycroft 
   1203        1.1       cgd 	case TIOCCDTR:
   1204       1.99   mycroft 		com_modem(sc, 0);
   1205        1.1       cgd 		break;
   1206       1.99   mycroft 
   1207       1.99   mycroft 	case TIOCGFLAGS:
   1208       1.99   mycroft 		*(int *)data = sc->sc_swflags;
   1209       1.99   mycroft 		break;
   1210       1.99   mycroft 
   1211       1.99   mycroft 	case TIOCSFLAGS:
   1212       1.99   mycroft 		sc->sc_swflags = *(int *)data;
   1213       1.99   mycroft 		break;
   1214       1.99   mycroft 
   1215        1.1       cgd 	case TIOCMSET:
   1216        1.1       cgd 	case TIOCMBIS:
   1217        1.1       cgd 	case TIOCMBIC:
   1218      1.153   mycroft 		tiocm_to_com(sc, cmd, *(int *)data);
   1219      1.111  christos 		break;
   1220      1.111  christos 
   1221      1.153   mycroft 	case TIOCMGET:
   1222      1.153   mycroft 		*(int *)data = com_to_tiocm(sc);
   1223      1.111  christos 		break;
   1224      1.144  jonathan 
   1225      1.244    kardel 	case PPS_IOC_CREATE:
   1226      1.244    kardel 	case PPS_IOC_DESTROY:
   1227      1.244    kardel 	case PPS_IOC_GETPARAMS:
   1228      1.244    kardel 	case PPS_IOC_SETPARAMS:
   1229      1.244    kardel 	case PPS_IOC_GETCAP:
   1230      1.244    kardel 	case PPS_IOC_FETCH:
   1231      1.244    kardel #ifdef PPS_SYNC
   1232      1.244    kardel 	case PPS_IOC_KCBIND:
   1233      1.244    kardel #endif
   1234      1.279        ad 		mutex_spin_enter(&timecounter_lock);
   1235      1.244    kardel 		error = pps_ioctl(cmd, data, &sc->sc_pps_state);
   1236      1.279        ad 		mutex_spin_exit(&timecounter_lock);
   1237      1.244    kardel 		break;
   1238      1.224    simonb 
   1239      1.144  jonathan 	case TIOCDCDTIMESTAMP:	/* XXX old, overloaded  API used by xntpd v3 */
   1240      1.279        ad 		mutex_spin_enter(&timecounter_lock);
   1241      1.244    kardel #ifndef PPS_TRAILING_EDGE
   1242      1.244    kardel 		TIMESPEC_TO_TIMEVAL((struct timeval *)data,
   1243      1.244    kardel 		    &sc->sc_pps_state.ppsinfo.assert_timestamp);
   1244      1.244    kardel #else
   1245      1.244    kardel 		TIMESPEC_TO_TIMEVAL((struct timeval *)data,
   1246      1.244    kardel 		    &sc->sc_pps_state.ppsinfo.clear_timestamp);
   1247      1.244    kardel #endif
   1248      1.279        ad 		mutex_spin_exit(&timecounter_lock);
   1249      1.144  jonathan 		break;
   1250      1.144  jonathan 
   1251       1.99   mycroft 	default:
   1252      1.194    atatat 		error = EPASSTHROUGH;
   1253      1.136   mycroft 		break;
   1254       1.21   mycroft 	}
   1255       1.22       cgd 
   1256      1.263        ad 	mutex_spin_exit(&sc->sc_lock);
   1257      1.136   mycroft 
   1258       1.99   mycroft #ifdef COM_DEBUG
   1259      1.101   mycroft 	if (com_debug)
   1260       1.99   mycroft 		comstatus(sc, "comioctl ");
   1261       1.99   mycroft #endif
   1262       1.99   mycroft 
   1263      1.136   mycroft 	return (error);
   1264       1.99   mycroft }
   1265       1.99   mycroft 
   1266      1.101   mycroft integrate void
   1267      1.197    simonb com_schedrx(struct com_softc *sc)
   1268      1.101   mycroft {
   1269      1.101   mycroft 
   1270      1.101   mycroft 	sc->sc_rx_ready = 1;
   1271      1.101   mycroft 
   1272      1.101   mycroft 	/* Wake up the poller. */
   1273      1.263        ad 	softint_schedule(sc->sc_si);
   1274      1.101   mycroft }
   1275      1.101   mycroft 
   1276       1.99   mycroft void
   1277      1.197    simonb com_break(struct com_softc *sc, int onoff)
   1278       1.99   mycroft {
   1279       1.99   mycroft 
   1280       1.99   mycroft 	if (onoff)
   1281       1.99   mycroft 		SET(sc->sc_lcr, LCR_SBREAK);
   1282       1.99   mycroft 	else
   1283       1.99   mycroft 		CLR(sc->sc_lcr, LCR_SBREAK);
   1284       1.22       cgd 
   1285       1.99   mycroft 	if (!sc->sc_heldchange) {
   1286       1.99   mycroft 		if (sc->sc_tx_busy) {
   1287       1.99   mycroft 			sc->sc_heldtbc = sc->sc_tbc;
   1288       1.99   mycroft 			sc->sc_tbc = 0;
   1289       1.99   mycroft 			sc->sc_heldchange = 1;
   1290       1.99   mycroft 		} else
   1291       1.99   mycroft 			com_loadchannelregs(sc);
   1292       1.22       cgd 	}
   1293       1.99   mycroft }
   1294       1.22       cgd 
   1295       1.99   mycroft void
   1296      1.197    simonb com_modem(struct com_softc *sc, int onoff)
   1297       1.99   mycroft {
   1298       1.22       cgd 
   1299      1.153   mycroft 	if (sc->sc_mcr_dtr == 0)
   1300      1.153   mycroft 		return;
   1301      1.153   mycroft 
   1302       1.99   mycroft 	if (onoff)
   1303       1.99   mycroft 		SET(sc->sc_mcr, sc->sc_mcr_dtr);
   1304       1.99   mycroft 	else
   1305       1.99   mycroft 		CLR(sc->sc_mcr, sc->sc_mcr_dtr);
   1306       1.22       cgd 
   1307       1.99   mycroft 	if (!sc->sc_heldchange) {
   1308       1.99   mycroft 		if (sc->sc_tx_busy) {
   1309       1.99   mycroft 			sc->sc_heldtbc = sc->sc_tbc;
   1310       1.99   mycroft 			sc->sc_tbc = 0;
   1311       1.99   mycroft 			sc->sc_heldchange = 1;
   1312       1.99   mycroft 		} else
   1313       1.99   mycroft 			com_loadchannelregs(sc);
   1314       1.22       cgd 	}
   1315      1.153   mycroft }
   1316      1.153   mycroft 
   1317      1.153   mycroft void
   1318      1.197    simonb tiocm_to_com(struct com_softc *sc, u_long how, int ttybits)
   1319      1.153   mycroft {
   1320      1.153   mycroft 	u_char combits;
   1321      1.153   mycroft 
   1322      1.153   mycroft 	combits = 0;
   1323      1.153   mycroft 	if (ISSET(ttybits, TIOCM_DTR))
   1324      1.153   mycroft 		SET(combits, MCR_DTR);
   1325      1.153   mycroft 	if (ISSET(ttybits, TIOCM_RTS))
   1326      1.153   mycroft 		SET(combits, MCR_RTS);
   1327      1.232     perry 
   1328      1.153   mycroft 	switch (how) {
   1329      1.153   mycroft 	case TIOCMBIC:
   1330      1.153   mycroft 		CLR(sc->sc_mcr, combits);
   1331      1.153   mycroft 		break;
   1332      1.153   mycroft 
   1333      1.153   mycroft 	case TIOCMBIS:
   1334      1.153   mycroft 		SET(sc->sc_mcr, combits);
   1335      1.153   mycroft 		break;
   1336      1.153   mycroft 
   1337      1.153   mycroft 	case TIOCMSET:
   1338      1.153   mycroft 		CLR(sc->sc_mcr, MCR_DTR | MCR_RTS);
   1339      1.153   mycroft 		SET(sc->sc_mcr, combits);
   1340      1.153   mycroft 		break;
   1341      1.153   mycroft 	}
   1342      1.153   mycroft 
   1343      1.153   mycroft 	if (!sc->sc_heldchange) {
   1344      1.153   mycroft 		if (sc->sc_tx_busy) {
   1345      1.153   mycroft 			sc->sc_heldtbc = sc->sc_tbc;
   1346      1.153   mycroft 			sc->sc_tbc = 0;
   1347      1.153   mycroft 			sc->sc_heldchange = 1;
   1348      1.153   mycroft 		} else
   1349      1.153   mycroft 			com_loadchannelregs(sc);
   1350      1.153   mycroft 	}
   1351      1.153   mycroft }
   1352      1.153   mycroft 
   1353      1.153   mycroft int
   1354      1.197    simonb com_to_tiocm(struct com_softc *sc)
   1355      1.153   mycroft {
   1356      1.153   mycroft 	u_char combits;
   1357      1.153   mycroft 	int ttybits = 0;
   1358      1.153   mycroft 
   1359      1.153   mycroft 	combits = sc->sc_mcr;
   1360      1.153   mycroft 	if (ISSET(combits, MCR_DTR))
   1361      1.153   mycroft 		SET(ttybits, TIOCM_DTR);
   1362      1.153   mycroft 	if (ISSET(combits, MCR_RTS))
   1363      1.153   mycroft 		SET(ttybits, TIOCM_RTS);
   1364      1.153   mycroft 
   1365      1.153   mycroft 	combits = sc->sc_msr;
   1366      1.330  macallan 	if (sc->sc_type == COM_TYPE_INGENIC) {
   1367      1.153   mycroft 		SET(ttybits, TIOCM_CD);
   1368      1.330  macallan 	} else {
   1369      1.330  macallan 		if (ISSET(combits, MSR_DCD))
   1370      1.330  macallan 			SET(ttybits, TIOCM_CD);
   1371      1.330  macallan 	}
   1372      1.153   mycroft 	if (ISSET(combits, MSR_CTS))
   1373      1.153   mycroft 		SET(ttybits, TIOCM_CTS);
   1374      1.153   mycroft 	if (ISSET(combits, MSR_DSR))
   1375      1.153   mycroft 		SET(ttybits, TIOCM_DSR);
   1376      1.153   mycroft 	if (ISSET(combits, MSR_RI | MSR_TERI))
   1377      1.153   mycroft 		SET(ttybits, TIOCM_RI);
   1378      1.153   mycroft 
   1379      1.228   mycroft 	if (ISSET(sc->sc_ier, IER_ERXRDY | IER_ETXRDY | IER_ERLS | IER_EMSC))
   1380      1.153   mycroft 		SET(ttybits, TIOCM_LE);
   1381      1.153   mycroft 
   1382      1.153   mycroft 	return (ttybits);
   1383        1.1       cgd }
   1384        1.1       cgd 
   1385      1.106  drochner static u_char
   1386      1.197    simonb cflag2lcr(tcflag_t cflag)
   1387      1.106  drochner {
   1388      1.106  drochner 	u_char lcr = 0;
   1389      1.106  drochner 
   1390      1.106  drochner 	switch (ISSET(cflag, CSIZE)) {
   1391      1.127   mycroft 	case CS5:
   1392      1.106  drochner 		SET(lcr, LCR_5BITS);
   1393      1.106  drochner 		break;
   1394      1.127   mycroft 	case CS6:
   1395      1.106  drochner 		SET(lcr, LCR_6BITS);
   1396      1.106  drochner 		break;
   1397      1.127   mycroft 	case CS7:
   1398      1.106  drochner 		SET(lcr, LCR_7BITS);
   1399      1.106  drochner 		break;
   1400      1.127   mycroft 	case CS8:
   1401      1.106  drochner 		SET(lcr, LCR_8BITS);
   1402      1.106  drochner 		break;
   1403      1.106  drochner 	}
   1404      1.106  drochner 	if (ISSET(cflag, PARENB)) {
   1405      1.106  drochner 		SET(lcr, LCR_PENAB);
   1406      1.106  drochner 		if (!ISSET(cflag, PARODD))
   1407      1.106  drochner 			SET(lcr, LCR_PEVEN);
   1408      1.106  drochner 	}
   1409      1.106  drochner 	if (ISSET(cflag, CSTOPB))
   1410      1.106  drochner 		SET(lcr, LCR_STOPB);
   1411      1.106  drochner 
   1412      1.110     enami 	return (lcr);
   1413      1.106  drochner }
   1414      1.106  drochner 
   1415       1.21   mycroft int
   1416      1.197    simonb comparam(struct tty *tp, struct termios *t)
   1417        1.1       cgd {
   1418      1.276      cube 	struct com_softc *sc =
   1419      1.276      cube 	    device_lookup_private(&com_cd, COMUNIT(tp->t_dev));
   1420      1.188     enami 	int ospeed;
   1421       1.62   mycroft 	u_char lcr;
   1422       1.21   mycroft 
   1423      1.149   thorpej 	if (COM_ISALIVE(sc) == 0)
   1424      1.149   thorpej 		return (EIO);
   1425      1.149   thorpej 
   1426      1.209   thorpej 	if (sc->sc_type == COM_TYPE_HAYESP) {
   1427      1.188     enami 		int prescaler, speed;
   1428      1.188     enami 
   1429      1.188     enami 		/*
   1430      1.188     enami 		 * Calculate UART clock prescaler.  It should be in
   1431      1.188     enami 		 * range of 0 .. 3.
   1432      1.188     enami 		 */
   1433      1.188     enami 		for (prescaler = 0, speed = t->c_ospeed; prescaler < 4;
   1434      1.188     enami 		    prescaler++, speed /= 2)
   1435      1.210   thorpej 			if ((ospeed = comspeed(speed, sc->sc_frequency,
   1436      1.210   thorpej 					       sc->sc_type)) > 0)
   1437      1.188     enami 				break;
   1438      1.188     enami 
   1439      1.188     enami 		if (prescaler == 4)
   1440      1.188     enami 			return (EINVAL);
   1441      1.188     enami 		sc->sc_prescaler = prescaler;
   1442      1.188     enami 	} else
   1443      1.344  jmcneill 		ospeed = comspeed(t->c_ospeed, sc->sc_frequency, sc->sc_type);
   1444      1.188     enami 
   1445      1.127   mycroft 	/* Check requested parameters. */
   1446       1.99   mycroft 	if (ospeed < 0)
   1447       1.99   mycroft 		return (EINVAL);
   1448       1.99   mycroft 	if (t->c_ispeed && t->c_ispeed != t->c_ospeed)
   1449       1.99   mycroft 		return (EINVAL);
   1450       1.21   mycroft 
   1451       1.99   mycroft 	/*
   1452       1.99   mycroft 	 * For the console, always force CLOCAL and !HUPCL, so that the port
   1453       1.99   mycroft 	 * is always active.
   1454       1.99   mycroft 	 */
   1455       1.99   mycroft 	if (ISSET(sc->sc_swflags, TIOCFLAG_SOFTCAR) ||
   1456       1.99   mycroft 	    ISSET(sc->sc_hwflags, COM_HW_CONSOLE)) {
   1457       1.99   mycroft 		SET(t->c_cflag, CLOCAL);
   1458       1.99   mycroft 		CLR(t->c_cflag, HUPCL);
   1459       1.62   mycroft 	}
   1460      1.129   mycroft 
   1461      1.129   mycroft 	/*
   1462      1.129   mycroft 	 * If there were no changes, don't do anything.  This avoids dropping
   1463      1.129   mycroft 	 * input and improves performance when all we did was frob things like
   1464      1.129   mycroft 	 * VMIN and VTIME.
   1465      1.129   mycroft 	 */
   1466      1.129   mycroft 	if (tp->t_ospeed == t->c_ospeed &&
   1467      1.129   mycroft 	    tp->t_cflag == t->c_cflag)
   1468      1.129   mycroft 		return (0);
   1469      1.126   mycroft 
   1470      1.126   mycroft 	lcr = ISSET(sc->sc_lcr, LCR_SBREAK) | cflag2lcr(t->c_cflag);
   1471      1.126   mycroft 
   1472      1.263        ad 	mutex_spin_enter(&sc->sc_lock);
   1473      1.126   mycroft 
   1474      1.126   mycroft 	sc->sc_lcr = lcr;
   1475       1.36   mycroft 
   1476       1.36   mycroft 	/*
   1477       1.99   mycroft 	 * If we're not in a mode that assumes a connection is present, then
   1478       1.99   mycroft 	 * ignore carrier changes.
   1479       1.36   mycroft 	 */
   1480       1.99   mycroft 	if (ISSET(t->c_cflag, CLOCAL | MDMBUF))
   1481       1.99   mycroft 		sc->sc_msr_dcd = 0;
   1482       1.99   mycroft 	else
   1483       1.99   mycroft 		sc->sc_msr_dcd = MSR_DCD;
   1484       1.99   mycroft 	/*
   1485       1.99   mycroft 	 * Set the flow control pins depending on the current flow control
   1486       1.99   mycroft 	 * mode.
   1487       1.99   mycroft 	 */
   1488       1.99   mycroft 	if (ISSET(t->c_cflag, CRTSCTS)) {
   1489       1.99   mycroft 		sc->sc_mcr_dtr = MCR_DTR;
   1490       1.99   mycroft 		sc->sc_mcr_rts = MCR_RTS;
   1491       1.99   mycroft 		sc->sc_msr_cts = MSR_CTS;
   1492      1.315  jmcneill 		if (ISSET(sc->sc_hwflags, COM_HW_AFE)) {
   1493      1.315  jmcneill 			SET(sc->sc_mcr, MCR_AFE);
   1494      1.315  jmcneill 		} else {
   1495      1.315  jmcneill 			sc->sc_efr = EFR_AUTORTS | EFR_AUTOCTS;
   1496      1.315  jmcneill 		}
   1497       1.99   mycroft 	} else if (ISSET(t->c_cflag, MDMBUF)) {
   1498       1.99   mycroft 		/*
   1499       1.99   mycroft 		 * For DTR/DCD flow control, make sure we don't toggle DTR for
   1500       1.99   mycroft 		 * carrier detection.
   1501       1.99   mycroft 		 */
   1502       1.99   mycroft 		sc->sc_mcr_dtr = 0;
   1503       1.99   mycroft 		sc->sc_mcr_rts = MCR_DTR;
   1504       1.99   mycroft 		sc->sc_msr_cts = MSR_DCD;
   1505      1.315  jmcneill 		if (ISSET(sc->sc_hwflags, COM_HW_AFE)) {
   1506      1.315  jmcneill 			CLR(sc->sc_mcr, MCR_AFE);
   1507      1.315  jmcneill 		} else {
   1508      1.315  jmcneill 			sc->sc_efr = 0;
   1509      1.315  jmcneill 		}
   1510       1.99   mycroft 	} else {
   1511       1.99   mycroft 		/*
   1512       1.99   mycroft 		 * If no flow control, then always set RTS.  This will make
   1513       1.99   mycroft 		 * the other side happy if it mistakenly thinks we're doing
   1514       1.99   mycroft 		 * RTS/CTS flow control.
   1515       1.99   mycroft 		 */
   1516       1.99   mycroft 		sc->sc_mcr_dtr = MCR_DTR | MCR_RTS;
   1517       1.99   mycroft 		sc->sc_mcr_rts = 0;
   1518       1.99   mycroft 		sc->sc_msr_cts = 0;
   1519      1.315  jmcneill 		if (ISSET(sc->sc_hwflags, COM_HW_AFE)) {
   1520      1.315  jmcneill 			CLR(sc->sc_mcr, MCR_AFE);
   1521      1.315  jmcneill 		} else {
   1522      1.315  jmcneill 			sc->sc_efr = 0;
   1523      1.315  jmcneill 		}
   1524       1.99   mycroft 		if (ISSET(sc->sc_mcr, MCR_DTR))
   1525       1.99   mycroft 			SET(sc->sc_mcr, MCR_RTS);
   1526       1.99   mycroft 		else
   1527       1.99   mycroft 			CLR(sc->sc_mcr, MCR_RTS);
   1528       1.99   mycroft 	}
   1529       1.99   mycroft 	sc->sc_msr_mask = sc->sc_msr_cts | sc->sc_msr_dcd;
   1530       1.99   mycroft 
   1531      1.325  christos 	if (t->c_ospeed == 0 && tp->t_ospeed != 0)
   1532       1.99   mycroft 		CLR(sc->sc_mcr, sc->sc_mcr_dtr);
   1533      1.325  christos 	else if (t->c_ospeed != 0 && tp->t_ospeed == 0)
   1534       1.99   mycroft 		SET(sc->sc_mcr, sc->sc_mcr_dtr);
   1535       1.66   mycroft 
   1536       1.99   mycroft 	sc->sc_dlbl = ospeed;
   1537       1.99   mycroft 	sc->sc_dlbh = ospeed >> 8;
   1538       1.66   mycroft 
   1539       1.99   mycroft 	/*
   1540       1.99   mycroft 	 * Set the FIFO threshold based on the receive speed.
   1541       1.99   mycroft 	 *
   1542       1.99   mycroft 	 *  * If it's a low speed, it's probably a mouse or some other
   1543       1.99   mycroft 	 *    interactive device, so set the threshold low.
   1544       1.99   mycroft 	 *  * If it's a high speed, trim the trigger level down to prevent
   1545       1.99   mycroft 	 *    overflows.
   1546       1.99   mycroft 	 *  * Otherwise set it a bit higher.
   1547       1.99   mycroft 	 */
   1548      1.338  jmcneill 	if (sc->sc_type == COM_TYPE_HAYESP) {
   1549       1.99   mycroft 		sc->sc_fifo = FIFO_DMA_MODE | FIFO_ENABLE | FIFO_TRIGGER_8;
   1550      1.338  jmcneill 	} else if (sc->sc_type == COM_TYPE_TEGRA) {
   1551      1.338  jmcneill 		sc->sc_fifo = FIFO_ENABLE | FIFO_TRIGGER_1;
   1552      1.338  jmcneill 	} else if (ISSET(sc->sc_hwflags, COM_HW_FIFO)) {
   1553      1.278   tsutsui 		if (t->c_ospeed <= 1200)
   1554      1.278   tsutsui 			sc->sc_fifo = FIFO_ENABLE | FIFO_TRIGGER_1;
   1555      1.278   tsutsui 		else if (t->c_ospeed <= 38400)
   1556      1.278   tsutsui 			sc->sc_fifo = FIFO_ENABLE | FIFO_TRIGGER_8;
   1557      1.278   tsutsui 		else
   1558      1.278   tsutsui 			sc->sc_fifo = FIFO_ENABLE | FIFO_TRIGGER_4;
   1559      1.338  jmcneill 	} else {
   1560       1.99   mycroft 		sc->sc_fifo = 0;
   1561      1.338  jmcneill 	}
   1562       1.21   mycroft 
   1563      1.332     skrll 	if (sc->sc_type == COM_TYPE_INGENIC)
   1564      1.330  macallan 		sc->sc_fifo |= FIFO_UART_ON;
   1565      1.330  macallan 
   1566      1.127   mycroft 	/* And copy to tty. */
   1567      1.240       dsl 	tp->t_ispeed = t->c_ospeed;
   1568       1.57   mycroft 	tp->t_ospeed = t->c_ospeed;
   1569       1.57   mycroft 	tp->t_cflag = t->c_cflag;
   1570       1.25       cgd 
   1571       1.99   mycroft 	if (!sc->sc_heldchange) {
   1572       1.99   mycroft 		if (sc->sc_tx_busy) {
   1573       1.99   mycroft 			sc->sc_heldtbc = sc->sc_tbc;
   1574       1.99   mycroft 			sc->sc_tbc = 0;
   1575       1.99   mycroft 			sc->sc_heldchange = 1;
   1576       1.99   mycroft 		} else
   1577       1.99   mycroft 			com_loadchannelregs(sc);
   1578       1.99   mycroft 	}
   1579       1.99   mycroft 
   1580      1.124   mycroft 	if (!ISSET(t->c_cflag, CHWFLOW)) {
   1581      1.125   mycroft 		/* Disable the high water mark. */
   1582      1.125   mycroft 		sc->sc_r_hiwat = 0;
   1583      1.125   mycroft 		sc->sc_r_lowat = 0;
   1584      1.124   mycroft 		if (ISSET(sc->sc_rx_flags, RX_TTY_OVERFLOWED)) {
   1585      1.124   mycroft 			CLR(sc->sc_rx_flags, RX_TTY_OVERFLOWED);
   1586      1.124   mycroft 			com_schedrx(sc);
   1587      1.124   mycroft 		}
   1588      1.124   mycroft 		if (ISSET(sc->sc_rx_flags, RX_TTY_BLOCKED|RX_IBUF_BLOCKED)) {
   1589      1.124   mycroft 			CLR(sc->sc_rx_flags, RX_TTY_BLOCKED|RX_IBUF_BLOCKED);
   1590      1.124   mycroft 			com_hwiflow(sc);
   1591      1.124   mycroft 		}
   1592      1.125   mycroft 	} else {
   1593      1.127   mycroft 		sc->sc_r_hiwat = com_rbuf_hiwat;
   1594      1.127   mycroft 		sc->sc_r_lowat = com_rbuf_lowat;
   1595      1.124   mycroft 	}
   1596      1.124   mycroft 
   1597      1.263        ad 	mutex_spin_exit(&sc->sc_lock);
   1598       1.99   mycroft 
   1599       1.25       cgd 	/*
   1600       1.99   mycroft 	 * Update the tty layer's idea of the carrier bit, in case we changed
   1601      1.124   mycroft 	 * CLOCAL or MDMBUF.  We don't hang up here; we only do that by
   1602      1.124   mycroft 	 * explicit request.
   1603       1.25       cgd 	 */
   1604      1.330  macallan 	if (sc->sc_type == COM_TYPE_INGENIC) {
   1605      1.330  macallan 		/* no DCD here */
   1606      1.330  macallan 		(void) (*tp->t_linesw->l_modem)(tp, 1);
   1607      1.330  macallan 	} else
   1608      1.330  macallan 		(void) (*tp->t_linesw->l_modem)(tp, ISSET(sc->sc_msr, MSR_DCD));
   1609       1.99   mycroft 
   1610       1.99   mycroft #ifdef COM_DEBUG
   1611      1.101   mycroft 	if (com_debug)
   1612      1.101   mycroft 		comstatus(sc, "comparam ");
   1613       1.99   mycroft #endif
   1614       1.99   mycroft 
   1615       1.99   mycroft 	if (!ISSET(t->c_cflag, CHWFLOW)) {
   1616       1.99   mycroft 		if (sc->sc_tx_stopped) {
   1617       1.99   mycroft 			sc->sc_tx_stopped = 0;
   1618       1.99   mycroft 			comstart(tp);
   1619       1.99   mycroft 		}
   1620       1.21   mycroft 	}
   1621        1.1       cgd 
   1622       1.99   mycroft 	return (0);
   1623       1.99   mycroft }
   1624       1.99   mycroft 
   1625       1.99   mycroft void
   1626      1.197    simonb com_iflush(struct com_softc *sc)
   1627       1.99   mycroft {
   1628      1.247   gdamore 	struct com_regs	*regsp = &sc->sc_regs;
   1629      1.344  jmcneill 	uint8_t fifo;
   1630      1.131      marc #ifdef DIAGNOSTIC
   1631      1.131      marc 	int reg;
   1632      1.131      marc #endif
   1633      1.131      marc 	int timo;
   1634       1.99   mycroft 
   1635      1.131      marc #ifdef DIAGNOSTIC
   1636      1.131      marc 	reg = 0xffff;
   1637      1.131      marc #endif
   1638      1.131      marc 	timo = 50000;
   1639       1.99   mycroft 	/* flush any pending I/O */
   1640      1.247   gdamore 	while (ISSET(CSR_READ_1(regsp, COM_REG_LSR), LSR_RXRDY)
   1641      1.131      marc 	    && --timo)
   1642      1.131      marc #ifdef DIAGNOSTIC
   1643      1.131      marc 		reg =
   1644      1.131      marc #else
   1645      1.131      marc 		    (void)
   1646      1.131      marc #endif
   1647      1.247   gdamore 		    CSR_READ_1(regsp, COM_REG_RXDATA);
   1648      1.131      marc #ifdef DIAGNOSTIC
   1649      1.131      marc 	if (!timo)
   1650      1.276      cube 		aprint_error_dev(sc->sc_dev, "com_iflush timeout %02x\n", reg);
   1651      1.131      marc #endif
   1652      1.309   rkujawa 
   1653      1.344  jmcneill 	switch (sc->sc_type) {
   1654      1.344  jmcneill 	case COM_TYPE_16750:
   1655      1.348  jmcneill 	case COM_TYPE_DW_APB:
   1656      1.344  jmcneill 		/*
   1657      1.344  jmcneill 		 * Reset all Rx/Tx FIFO, preserve current FIFO length.
   1658      1.344  jmcneill 		 * This should prevent triggering busy interrupt while
   1659      1.344  jmcneill 		 * manipulating divisors.
   1660      1.344  jmcneill 		 */
   1661      1.344  jmcneill 		fifo = CSR_READ_1(regsp, COM_REG_FIFO) & (FIFO_TRIGGER_1 |
   1662      1.344  jmcneill 		    FIFO_TRIGGER_4 | FIFO_TRIGGER_8 | FIFO_TRIGGER_14);
   1663      1.344  jmcneill 		CSR_WRITE_1(regsp, COM_REG_FIFO,
   1664      1.344  jmcneill 		    fifo | FIFO_ENABLE | FIFO_RCV_RST | FIFO_XMT_RST);
   1665      1.344  jmcneill 		delay(100);
   1666      1.344  jmcneill 		break;
   1667      1.344  jmcneill 	}
   1668       1.99   mycroft }
   1669       1.99   mycroft 
   1670       1.99   mycroft void
   1671      1.197    simonb com_loadchannelregs(struct com_softc *sc)
   1672       1.99   mycroft {
   1673      1.247   gdamore 	struct com_regs *regsp = &sc->sc_regs;
   1674       1.99   mycroft 
   1675       1.99   mycroft 	/* XXXXX necessary? */
   1676       1.99   mycroft 	com_iflush(sc);
   1677       1.99   mycroft 
   1678      1.209   thorpej 	if (sc->sc_type == COM_TYPE_PXA2x0)
   1679      1.247   gdamore 		CSR_WRITE_1(regsp, COM_REG_IER, IER_EUART);
   1680      1.208       scw 	else
   1681      1.247   gdamore 		CSR_WRITE_1(regsp, COM_REG_IER, 0);
   1682       1.99   mycroft 
   1683      1.281      matt 	if (sc->sc_type == COM_TYPE_OMAP) {
   1684      1.281      matt 		/* disable before changing settings */
   1685      1.281      matt 		CSR_WRITE_1(regsp, COM_REG_MDR1, MDR1_MODE_DISABLE);
   1686      1.281      matt 	}
   1687      1.281      matt 
   1688      1.116      fvdl 	if (ISSET(sc->sc_hwflags, COM_HW_FLOW)) {
   1689      1.286      matt 		KASSERT(sc->sc_type != COM_TYPE_AU1x00);
   1690      1.286      matt 		KASSERT(sc->sc_type != COM_TYPE_16550_NOERS);
   1691      1.286      matt 		/* no EFR on alchemy */
   1692      1.298     jklos 		CSR_WRITE_1(regsp, COM_REG_LCR, LCR_EERS);
   1693      1.286      matt 		CSR_WRITE_1(regsp, COM_REG_EFR, sc->sc_efr);
   1694      1.116      fvdl 	}
   1695      1.247   gdamore 	if (sc->sc_type == COM_TYPE_AU1x00) {
   1696      1.247   gdamore 		/* alchemy has single separate 16-bit clock divisor register */
   1697      1.247   gdamore 		CSR_WRITE_2(regsp, COM_REG_DLBL, sc->sc_dlbl +
   1698      1.247   gdamore 		    (sc->sc_dlbh << 8));
   1699      1.247   gdamore 	} else {
   1700      1.247   gdamore 		CSR_WRITE_1(regsp, COM_REG_LCR, sc->sc_lcr | LCR_DLAB);
   1701      1.247   gdamore 		CSR_WRITE_1(regsp, COM_REG_DLBL, sc->sc_dlbl);
   1702      1.247   gdamore 		CSR_WRITE_1(regsp, COM_REG_DLBH, sc->sc_dlbh);
   1703      1.247   gdamore 	}
   1704      1.247   gdamore 	CSR_WRITE_1(regsp, COM_REG_LCR, sc->sc_lcr);
   1705      1.247   gdamore 	CSR_WRITE_1(regsp, COM_REG_MCR, sc->sc_mcr_active = sc->sc_mcr);
   1706      1.247   gdamore 	CSR_WRITE_1(regsp, COM_REG_FIFO, sc->sc_fifo);
   1707      1.209   thorpej 	if (sc->sc_type == COM_TYPE_HAYESP) {
   1708      1.258      cube 		bus_space_write_1(regsp->cr_iot, sc->sc_hayespioh, HAYESP_CMD1,
   1709      1.188     enami 		    HAYESP_SETPRESCALER);
   1710      1.258      cube 		bus_space_write_1(regsp->cr_iot, sc->sc_hayespioh, HAYESP_CMD2,
   1711      1.188     enami 		    sc->sc_prescaler);
   1712      1.188     enami 	}
   1713      1.281      matt 	if (sc->sc_type == COM_TYPE_OMAP) {
   1714      1.281      matt 		/* setup the fifos.  the FCR value is not used as long
   1715      1.281      matt 		   as SCR[6] and SCR[7] are 0, which they are at reset
   1716      1.281      matt 		   and we never touch the SCR register */
   1717      1.281      matt 		uint8_t rx_fifo_trig = 40;
   1718      1.281      matt 		uint8_t tx_fifo_trig = 60;
   1719      1.281      matt 		uint8_t rx_start = 8;
   1720      1.281      matt 		uint8_t rx_halt = 60;
   1721      1.281      matt 		uint8_t tlr_value = ((rx_fifo_trig>>2) << 4) | (tx_fifo_trig>>2);
   1722      1.281      matt 		uint8_t tcr_value = ((rx_start>>2) << 4) | (rx_halt>>2);
   1723      1.281      matt 
   1724      1.281      matt 		/* enable access to TCR & TLR */
   1725      1.281      matt 		CSR_WRITE_1(regsp, COM_REG_MCR, sc->sc_mcr | MCR_TCR_TLR);
   1726      1.281      matt 
   1727      1.281      matt 		/* write tcr and tlr values */
   1728      1.281      matt 		CSR_WRITE_1(regsp, COM_REG_TLR, tlr_value);
   1729      1.281      matt 		CSR_WRITE_1(regsp, COM_REG_TCR, tcr_value);
   1730      1.281      matt 
   1731      1.281      matt 		/* disable access to TCR & TLR */
   1732      1.281      matt 		CSR_WRITE_1(regsp, COM_REG_MCR, sc->sc_mcr);
   1733      1.281      matt 
   1734      1.281      matt 		/* enable again, but mode is based on speed */
   1735      1.281      matt 		if (sc->sc_tty->t_termios.c_ospeed > 230400) {
   1736      1.281      matt 			CSR_WRITE_1(regsp, COM_REG_MDR1, MDR1_MODE_UART_13X);
   1737      1.281      matt 		} else {
   1738      1.281      matt 			CSR_WRITE_1(regsp, COM_REG_MDR1, MDR1_MODE_UART_16X);
   1739      1.281      matt 		}
   1740      1.281      matt 	}
   1741       1.99   mycroft 
   1742      1.247   gdamore 	CSR_WRITE_1(regsp, COM_REG_IER, sc->sc_ier);
   1743       1.99   mycroft }
   1744       1.99   mycroft 
   1745       1.99   mycroft int
   1746      1.197    simonb comhwiflow(struct tty *tp, int block)
   1747       1.99   mycroft {
   1748      1.276      cube 	struct com_softc *sc =
   1749      1.276      cube 	    device_lookup_private(&com_cd, COMUNIT(tp->t_dev));
   1750       1.99   mycroft 
   1751      1.149   thorpej 	if (COM_ISALIVE(sc) == 0)
   1752      1.149   thorpej 		return (0);
   1753      1.149   thorpej 
   1754       1.99   mycroft 	if (sc->sc_mcr_rts == 0)
   1755       1.99   mycroft 		return (0);
   1756       1.99   mycroft 
   1757      1.263        ad 	mutex_spin_enter(&sc->sc_lock);
   1758      1.232     perry 
   1759       1.99   mycroft 	if (block) {
   1760      1.101   mycroft 		if (!ISSET(sc->sc_rx_flags, RX_TTY_BLOCKED)) {
   1761      1.101   mycroft 			SET(sc->sc_rx_flags, RX_TTY_BLOCKED);
   1762      1.101   mycroft 			com_hwiflow(sc);
   1763      1.101   mycroft 		}
   1764       1.99   mycroft 	} else {
   1765      1.101   mycroft 		if (ISSET(sc->sc_rx_flags, RX_TTY_OVERFLOWED)) {
   1766      1.101   mycroft 			CLR(sc->sc_rx_flags, RX_TTY_OVERFLOWED);
   1767      1.101   mycroft 			com_schedrx(sc);
   1768      1.101   mycroft 		}
   1769      1.101   mycroft 		if (ISSET(sc->sc_rx_flags, RX_TTY_BLOCKED)) {
   1770      1.101   mycroft 			CLR(sc->sc_rx_flags, RX_TTY_BLOCKED);
   1771      1.101   mycroft 			com_hwiflow(sc);
   1772      1.101   mycroft 		}
   1773       1.99   mycroft 	}
   1774      1.179  sommerfe 
   1775      1.263        ad 	mutex_spin_exit(&sc->sc_lock);
   1776       1.99   mycroft 	return (1);
   1777       1.99   mycroft }
   1778      1.232     perry 
   1779       1.99   mycroft /*
   1780       1.99   mycroft  * (un)block input via hw flowcontrol
   1781       1.99   mycroft  */
   1782       1.99   mycroft void
   1783      1.197    simonb com_hwiflow(struct com_softc *sc)
   1784       1.99   mycroft {
   1785      1.247   gdamore 	struct com_regs *regsp= &sc->sc_regs;
   1786       1.99   mycroft 
   1787       1.99   mycroft 	if (sc->sc_mcr_rts == 0)
   1788       1.99   mycroft 		return;
   1789       1.99   mycroft 
   1790      1.101   mycroft 	if (ISSET(sc->sc_rx_flags, RX_ANY_BLOCK)) {
   1791       1.99   mycroft 		CLR(sc->sc_mcr, sc->sc_mcr_rts);
   1792       1.99   mycroft 		CLR(sc->sc_mcr_active, sc->sc_mcr_rts);
   1793       1.99   mycroft 	} else {
   1794       1.99   mycroft 		SET(sc->sc_mcr, sc->sc_mcr_rts);
   1795       1.99   mycroft 		SET(sc->sc_mcr_active, sc->sc_mcr_rts);
   1796       1.99   mycroft 	}
   1797      1.247   gdamore 	CSR_WRITE_1(regsp, COM_REG_MCR, sc->sc_mcr_active);
   1798        1.1       cgd }
   1799       1.21   mycroft 
   1800       1.99   mycroft 
   1801       1.12   deraadt void
   1802      1.197    simonb comstart(struct tty *tp)
   1803        1.1       cgd {
   1804      1.276      cube 	struct com_softc *sc =
   1805      1.276      cube 	    device_lookup_private(&com_cd, COMUNIT(tp->t_dev));
   1806      1.247   gdamore 	struct com_regs *regsp = &sc->sc_regs;
   1807       1.21   mycroft 	int s;
   1808       1.21   mycroft 
   1809      1.149   thorpej 	if (COM_ISALIVE(sc) == 0)
   1810      1.149   thorpej 		return;
   1811      1.149   thorpej 
   1812        1.1       cgd 	s = spltty();
   1813      1.178       eeh 	if (ISSET(tp->t_state, TS_BUSY | TS_TIMEOUT | TS_TTSTOP))
   1814       1.70   mycroft 		goto out;
   1815      1.178       eeh 	if (sc->sc_tx_stopped)
   1816      1.127   mycroft 		goto out;
   1817      1.266        ad 	if (!ttypull(tp))
   1818      1.266        ad 		goto out;
   1819       1.99   mycroft 
   1820       1.99   mycroft 	/* Grab the first contiguous region of buffer space. */
   1821       1.99   mycroft 	{
   1822       1.99   mycroft 		u_char *tba;
   1823       1.99   mycroft 		int tbc;
   1824       1.99   mycroft 
   1825       1.99   mycroft 		tba = tp->t_outq.c_cf;
   1826       1.99   mycroft 		tbc = ndqb(&tp->t_outq, 0);
   1827       1.99   mycroft 
   1828      1.263        ad 		mutex_spin_enter(&sc->sc_lock);
   1829       1.99   mycroft 
   1830       1.99   mycroft 		sc->sc_tba = tba;
   1831       1.99   mycroft 		sc->sc_tbc = tbc;
   1832       1.99   mycroft 	}
   1833       1.99   mycroft 
   1834       1.62   mycroft 	SET(tp->t_state, TS_BUSY);
   1835       1.99   mycroft 	sc->sc_tx_busy = 1;
   1836       1.64  christos 
   1837       1.99   mycroft 	/* Enable transmit completion interrupts if necessary. */
   1838       1.70   mycroft 	if (!ISSET(sc->sc_ier, IER_ETXRDY)) {
   1839       1.70   mycroft 		SET(sc->sc_ier, IER_ETXRDY);
   1840      1.247   gdamore 		CSR_WRITE_1(regsp, COM_REG_IER, sc->sc_ier);
   1841       1.70   mycroft 	}
   1842       1.99   mycroft 
   1843       1.99   mycroft 	/* Output the first chunk of the contiguous buffer. */
   1844      1.195   thorpej 	if (!ISSET(sc->sc_hwflags, COM_HW_NO_TXPRELOAD)) {
   1845      1.201   thorpej 		u_int n;
   1846       1.99   mycroft 
   1847      1.127   mycroft 		n = sc->sc_tbc;
   1848      1.127   mycroft 		if (n > sc->sc_fifolen)
   1849      1.127   mycroft 			n = sc->sc_fifolen;
   1850      1.247   gdamore 		CSR_WRITE_MULTI(regsp, COM_REG_TXDATA, sc->sc_tba, n);
   1851       1.99   mycroft 		sc->sc_tbc -= n;
   1852       1.99   mycroft 		sc->sc_tba += n;
   1853       1.64  christos 	}
   1854      1.233       tls 
   1855      1.263        ad 	mutex_spin_exit(&sc->sc_lock);
   1856       1.99   mycroft out:
   1857        1.1       cgd 	splx(s);
   1858       1.99   mycroft 	return;
   1859        1.1       cgd }
   1860       1.21   mycroft 
   1861        1.1       cgd /*
   1862        1.1       cgd  * Stop output on a line.
   1863        1.1       cgd  */
   1864       1.85   mycroft void
   1865      1.256  christos comstop(struct tty *tp, int flag)
   1866        1.1       cgd {
   1867      1.276      cube 	struct com_softc *sc =
   1868      1.276      cube 	    device_lookup_private(&com_cd, COMUNIT(tp->t_dev));
   1869        1.1       cgd 
   1870      1.263        ad 	mutex_spin_enter(&sc->sc_lock);
   1871       1.99   mycroft 	if (ISSET(tp->t_state, TS_BUSY)) {
   1872       1.99   mycroft 		/* Stop transmitting at the next chunk. */
   1873       1.99   mycroft 		sc->sc_tbc = 0;
   1874       1.99   mycroft 		sc->sc_heldtbc = 0;
   1875       1.62   mycroft 		if (!ISSET(tp->t_state, TS_TTSTOP))
   1876       1.62   mycroft 			SET(tp->t_state, TS_FLUSH);
   1877       1.99   mycroft 	}
   1878      1.263        ad 	mutex_spin_exit(&sc->sc_lock);
   1879        1.1       cgd }
   1880        1.1       cgd 
   1881       1.33   mycroft void
   1882      1.197    simonb comdiag(void *arg)
   1883       1.33   mycroft {
   1884       1.33   mycroft 	struct com_softc *sc = arg;
   1885       1.99   mycroft 	int overflows, floods;
   1886       1.33   mycroft 
   1887      1.263        ad 	mutex_spin_enter(&sc->sc_lock);
   1888       1.33   mycroft 	overflows = sc->sc_overflows;
   1889       1.33   mycroft 	sc->sc_overflows = 0;
   1890       1.57   mycroft 	floods = sc->sc_floods;
   1891       1.57   mycroft 	sc->sc_floods = 0;
   1892       1.99   mycroft 	sc->sc_errors = 0;
   1893      1.263        ad 	mutex_spin_exit(&sc->sc_lock);
   1894       1.57   mycroft 
   1895      1.127   mycroft 	log(LOG_WARNING, "%s: %d silo overflow%s, %d ibuf flood%s\n",
   1896      1.276      cube 	    device_xname(sc->sc_dev),
   1897       1.57   mycroft 	    overflows, overflows == 1 ? "" : "s",
   1898       1.99   mycroft 	    floods, floods == 1 ? "" : "s");
   1899       1.57   mycroft }
   1900       1.57   mycroft 
   1901       1.99   mycroft integrate void
   1902      1.197    simonb com_rxsoft(struct com_softc *sc, struct tty *tp)
   1903       1.99   mycroft {
   1904      1.198    simonb 	int (*rint)(int, struct tty *) = tp->t_linesw->l_rint;
   1905      1.127   mycroft 	u_char *get, *end;
   1906      1.127   mycroft 	u_int cc, scc;
   1907      1.127   mycroft 	u_char lsr;
   1908      1.127   mycroft 	int code;
   1909       1.57   mycroft 
   1910      1.127   mycroft 	end = sc->sc_ebuf;
   1911       1.99   mycroft 	get = sc->sc_rbget;
   1912      1.127   mycroft 	scc = cc = com_rbuf_size - sc->sc_rbavail;
   1913       1.99   mycroft 
   1914      1.127   mycroft 	if (cc == com_rbuf_size) {
   1915       1.99   mycroft 		sc->sc_floods++;
   1916       1.99   mycroft 		if (sc->sc_errors++ == 0)
   1917      1.170   thorpej 			callout_reset(&sc->sc_diag_callout, 60 * hz,
   1918      1.170   thorpej 			    comdiag, sc);
   1919       1.99   mycroft 	}
   1920       1.99   mycroft 
   1921      1.205      gson 	/* If not yet open, drop the entire buffer content here */
   1922      1.205      gson 	if (!ISSET(tp->t_state, TS_ISOPEN)) {
   1923      1.205      gson 		get += cc << 1;
   1924      1.205      gson 		if (get >= end)
   1925      1.205      gson 			get -= com_rbuf_size << 1;
   1926      1.205      gson 		cc = 0;
   1927      1.205      gson 	}
   1928      1.101   mycroft 	while (cc) {
   1929      1.128   mycroft 		code = get[0];
   1930      1.127   mycroft 		lsr = get[1];
   1931      1.128   mycroft 		if (ISSET(lsr, LSR_OE | LSR_BI | LSR_FE | LSR_PE)) {
   1932      1.128   mycroft 			if (ISSET(lsr, LSR_OE)) {
   1933      1.128   mycroft 				sc->sc_overflows++;
   1934      1.128   mycroft 				if (sc->sc_errors++ == 0)
   1935      1.170   thorpej 					callout_reset(&sc->sc_diag_callout,
   1936      1.170   thorpej 					    60 * hz, comdiag, sc);
   1937      1.128   mycroft 			}
   1938      1.127   mycroft 			if (ISSET(lsr, LSR_BI | LSR_FE))
   1939      1.127   mycroft 				SET(code, TTY_FE);
   1940      1.127   mycroft 			if (ISSET(lsr, LSR_PE))
   1941      1.127   mycroft 				SET(code, TTY_PE);
   1942      1.127   mycroft 		}
   1943      1.127   mycroft 		if ((*rint)(code, tp) == -1) {
   1944      1.101   mycroft 			/*
   1945      1.101   mycroft 			 * The line discipline's buffer is out of space.
   1946      1.101   mycroft 			 */
   1947      1.101   mycroft 			if (!ISSET(sc->sc_rx_flags, RX_TTY_BLOCKED)) {
   1948      1.101   mycroft 				/*
   1949      1.101   mycroft 				 * We're either not using flow control, or the
   1950      1.101   mycroft 				 * line discipline didn't tell us to block for
   1951      1.101   mycroft 				 * some reason.  Either way, we have no way to
   1952      1.101   mycroft 				 * know when there's more space available, so
   1953      1.101   mycroft 				 * just drop the rest of the data.
   1954      1.101   mycroft 				 */
   1955      1.127   mycroft 				get += cc << 1;
   1956      1.127   mycroft 				if (get >= end)
   1957      1.127   mycroft 					get -= com_rbuf_size << 1;
   1958      1.101   mycroft 				cc = 0;
   1959      1.101   mycroft 			} else {
   1960      1.101   mycroft 				/*
   1961      1.101   mycroft 				 * Don't schedule any more receive processing
   1962      1.101   mycroft 				 * until the line discipline tells us there's
   1963      1.101   mycroft 				 * space available (through comhwiflow()).
   1964      1.101   mycroft 				 * Leave the rest of the data in the input
   1965      1.101   mycroft 				 * buffer.
   1966      1.101   mycroft 				 */
   1967      1.101   mycroft 				SET(sc->sc_rx_flags, RX_TTY_OVERFLOWED);
   1968      1.101   mycroft 			}
   1969      1.101   mycroft 			break;
   1970      1.101   mycroft 		}
   1971      1.127   mycroft 		get += 2;
   1972      1.127   mycroft 		if (get >= end)
   1973      1.127   mycroft 			get = sc->sc_rbuf;
   1974      1.101   mycroft 		cc--;
   1975       1.99   mycroft 	}
   1976       1.99   mycroft 
   1977      1.101   mycroft 	if (cc != scc) {
   1978      1.101   mycroft 		sc->sc_rbget = get;
   1979      1.263        ad 		mutex_spin_enter(&sc->sc_lock);
   1980      1.232     perry 
   1981      1.101   mycroft 		cc = sc->sc_rbavail += scc - cc;
   1982      1.101   mycroft 		/* Buffers should be ok again, release possible block. */
   1983      1.101   mycroft 		if (cc >= sc->sc_r_lowat) {
   1984      1.101   mycroft 			if (ISSET(sc->sc_rx_flags, RX_IBUF_OVERFLOWED)) {
   1985      1.101   mycroft 				CLR(sc->sc_rx_flags, RX_IBUF_OVERFLOWED);
   1986      1.101   mycroft 				SET(sc->sc_ier, IER_ERXRDY);
   1987      1.209   thorpej 				if (sc->sc_type == COM_TYPE_PXA2x0)
   1988      1.208       scw 					SET(sc->sc_ier, IER_ERXTOUT);
   1989      1.336  jmcneill 				if (sc->sc_type == COM_TYPE_INGENIC ||
   1990      1.336  jmcneill 				    sc->sc_type == COM_TYPE_TEGRA)
   1991      1.335  macallan 					SET(sc->sc_ier, IER_ERXTOUT);
   1992      1.335  macallan 
   1993      1.330  macallan 				CSR_WRITE_1(&sc->sc_regs, COM_REG_IER,
   1994      1.330  macallan 				    sc->sc_ier);
   1995      1.101   mycroft 			}
   1996      1.101   mycroft 			if (ISSET(sc->sc_rx_flags, RX_IBUF_BLOCKED)) {
   1997      1.101   mycroft 				CLR(sc->sc_rx_flags, RX_IBUF_BLOCKED);
   1998      1.101   mycroft 				com_hwiflow(sc);
   1999      1.101   mycroft 			}
   2000      1.101   mycroft 		}
   2001      1.263        ad 		mutex_spin_exit(&sc->sc_lock);
   2002       1.57   mycroft 	}
   2003       1.99   mycroft }
   2004       1.99   mycroft 
   2005       1.99   mycroft integrate void
   2006      1.197    simonb com_txsoft(struct com_softc *sc, struct tty *tp)
   2007       1.99   mycroft {
   2008       1.33   mycroft 
   2009       1.99   mycroft 	CLR(tp->t_state, TS_BUSY);
   2010       1.99   mycroft 	if (ISSET(tp->t_state, TS_FLUSH))
   2011       1.99   mycroft 		CLR(tp->t_state, TS_FLUSH);
   2012       1.99   mycroft 	else
   2013       1.99   mycroft 		ndflush(&tp->t_outq, (int)(sc->sc_tba - tp->t_outq.c_cf));
   2014      1.181       eeh 	(*tp->t_linesw->l_start)(tp);
   2015       1.99   mycroft }
   2016       1.57   mycroft 
   2017       1.99   mycroft integrate void
   2018      1.197    simonb com_stsoft(struct com_softc *sc, struct tty *tp)
   2019       1.99   mycroft {
   2020       1.99   mycroft 	u_char msr, delta;
   2021       1.57   mycroft 
   2022      1.263        ad 	mutex_spin_enter(&sc->sc_lock);
   2023       1.99   mycroft 	msr = sc->sc_msr;
   2024       1.99   mycroft 	delta = sc->sc_msr_delta;
   2025       1.99   mycroft 	sc->sc_msr_delta = 0;
   2026      1.263        ad 	mutex_spin_exit(&sc->sc_lock);
   2027       1.57   mycroft 
   2028       1.99   mycroft 	if (ISSET(delta, sc->sc_msr_dcd)) {
   2029       1.99   mycroft 		/*
   2030       1.99   mycroft 		 * Inform the tty layer that carrier detect changed.
   2031       1.99   mycroft 		 */
   2032      1.181       eeh 		(void) (*tp->t_linesw->l_modem)(tp, ISSET(msr, MSR_DCD));
   2033       1.99   mycroft 	}
   2034       1.61   mycroft 
   2035       1.99   mycroft 	if (ISSET(delta, sc->sc_msr_cts)) {
   2036       1.99   mycroft 		/* Block or unblock output according to flow control. */
   2037       1.99   mycroft 		if (ISSET(msr, sc->sc_msr_cts)) {
   2038       1.99   mycroft 			sc->sc_tx_stopped = 0;
   2039      1.181       eeh 			(*tp->t_linesw->l_start)(tp);
   2040       1.99   mycroft 		} else {
   2041       1.99   mycroft 			sc->sc_tx_stopped = 1;
   2042       1.61   mycroft 		}
   2043       1.99   mycroft 	}
   2044       1.99   mycroft 
   2045       1.99   mycroft #ifdef COM_DEBUG
   2046      1.101   mycroft 	if (com_debug)
   2047      1.127   mycroft 		comstatus(sc, "com_stsoft");
   2048       1.99   mycroft #endif
   2049       1.99   mycroft }
   2050       1.99   mycroft 
   2051       1.99   mycroft void
   2052      1.197    simonb comsoft(void *arg)
   2053       1.99   mycroft {
   2054       1.99   mycroft 	struct com_softc *sc = arg;
   2055       1.99   mycroft 	struct tty *tp;
   2056       1.99   mycroft 
   2057      1.149   thorpej 	if (COM_ISALIVE(sc) == 0)
   2058      1.131      marc 		return;
   2059      1.131      marc 
   2060      1.261        ad 	tp = sc->sc_tty;
   2061       1.99   mycroft 
   2062      1.261        ad 	if (sc->sc_rx_ready) {
   2063      1.261        ad 		sc->sc_rx_ready = 0;
   2064      1.261        ad 		com_rxsoft(sc, tp);
   2065      1.261        ad 	}
   2066       1.57   mycroft 
   2067      1.261        ad 	if (sc->sc_st_check) {
   2068      1.261        ad 		sc->sc_st_check = 0;
   2069      1.261        ad 		com_stsoft(sc, tp);
   2070      1.261        ad 	}
   2071       1.57   mycroft 
   2072      1.261        ad 	if (sc->sc_tx_done) {
   2073      1.261        ad 		sc->sc_tx_done = 0;
   2074      1.261        ad 		com_txsoft(sc, tp);
   2075       1.57   mycroft 	}
   2076       1.21   mycroft }
   2077      1.140      ross 
   2078       1.21   mycroft int
   2079      1.197    simonb comintr(void *arg)
   2080       1.21   mycroft {
   2081       1.49       cgd 	struct com_softc *sc = arg;
   2082      1.247   gdamore 	struct com_regs *regsp = &sc->sc_regs;
   2083      1.247   gdamore 
   2084      1.127   mycroft 	u_char *put, *end;
   2085      1.127   mycroft 	u_int cc;
   2086      1.127   mycroft 	u_char lsr, iir;
   2087       1.55   mycroft 
   2088      1.149   thorpej 	if (COM_ISALIVE(sc) == 0)
   2089      1.131      marc 		return (0);
   2090      1.131      marc 
   2091      1.288    cegger 	KASSERT(regsp != NULL);
   2092      1.288    cegger 
   2093      1.263        ad 	mutex_spin_enter(&sc->sc_lock);
   2094      1.247   gdamore 	iir = CSR_READ_1(regsp, COM_REG_IIR);
   2095      1.309   rkujawa 
   2096      1.317  kiyohara 	/* Handle ns16750-specific busy interrupt. */
   2097      1.344  jmcneill 	if (sc->sc_type == COM_TYPE_16750 &&
   2098      1.344  jmcneill 	    (iir & IIR_BUSY) == IIR_BUSY) {
   2099      1.344  jmcneill 		for (int timeout = 10000;
   2100      1.317  kiyohara 		    (CSR_READ_1(regsp, COM_REG_USR) & 0x1) != 0; timeout--)
   2101      1.317  kiyohara 			if (timeout <= 0) {
   2102      1.317  kiyohara 				aprint_error_dev(sc->sc_dev,
   2103      1.317  kiyohara 				    "timeout while waiting for BUSY interrupt "
   2104      1.317  kiyohara 				    "acknowledge\n");
   2105      1.317  kiyohara 				mutex_spin_exit(&sc->sc_lock);
   2106      1.317  kiyohara 				return (0);
   2107      1.317  kiyohara 			}
   2108      1.317  kiyohara 
   2109      1.317  kiyohara 		CSR_WRITE_1(regsp, COM_REG_LCR, sc->sc_lcr);
   2110      1.317  kiyohara 		iir = CSR_READ_1(regsp, COM_REG_IIR);
   2111      1.317  kiyohara 	}
   2112      1.344  jmcneill 
   2113      1.348  jmcneill 	/* DesignWare APB UART BUSY interrupt */
   2114      1.348  jmcneill 	if (sc->sc_type == COM_TYPE_DW_APB &&
   2115      1.344  jmcneill 	    (iir & IIR_BUSY) == IIR_BUSY) {
   2116      1.339    bouyer 		if ((CSR_READ_1(regsp, COM_REG_USR) & 0x1) != 0) {
   2117      1.339    bouyer 			CSR_WRITE_1(regsp, COM_REG_HALT, HALT_CHCFG_EN);
   2118      1.339    bouyer 			CSR_WRITE_1(regsp, COM_REG_LCR, sc->sc_lcr | LCR_DLAB);
   2119      1.339    bouyer 			CSR_WRITE_1(regsp, COM_REG_DLBL, sc->sc_dlbl);
   2120      1.339    bouyer 			CSR_WRITE_1(regsp, COM_REG_DLBH, sc->sc_dlbh);
   2121      1.339    bouyer 			CSR_WRITE_1(regsp, COM_REG_LCR, sc->sc_lcr);
   2122      1.339    bouyer 			CSR_WRITE_1(regsp, COM_REG_HALT,
   2123      1.339    bouyer 			    HALT_CHCFG_EN | HALT_CHCFG_UD);
   2124      1.339    bouyer 			for (int timeout = 10000000;
   2125      1.339    bouyer 			    (CSR_READ_1(regsp, COM_REG_HALT) & HALT_CHCFG_UD) != 0;
   2126      1.339    bouyer 			    timeout--) {
   2127      1.339    bouyer 				if (timeout <= 0) {
   2128      1.339    bouyer 					aprint_error_dev(sc->sc_dev,
   2129      1.339    bouyer 					    "timeout while waiting for HALT "
   2130      1.339    bouyer 					    "update acknowledge 0x%x 0x%x\n",
   2131      1.339    bouyer 					    CSR_READ_1(regsp, COM_REG_HALT),
   2132      1.339    bouyer 					    CSR_READ_1(regsp, COM_REG_USR));
   2133      1.339    bouyer 					break;
   2134      1.339    bouyer 				}
   2135      1.339    bouyer 			}
   2136      1.339    bouyer 			CSR_WRITE_1(regsp, COM_REG_HALT, 0);
   2137      1.339    bouyer 			(void)CSR_READ_1(regsp, COM_REG_USR);
   2138      1.339    bouyer 		} else {
   2139      1.339    bouyer 			CSR_WRITE_1(regsp, COM_REG_LCR, sc->sc_lcr | LCR_DLAB);
   2140      1.339    bouyer 			CSR_WRITE_1(regsp, COM_REG_DLBL, sc->sc_dlbl);
   2141      1.339    bouyer 			CSR_WRITE_1(regsp, COM_REG_DLBH, sc->sc_dlbh);
   2142      1.339    bouyer 			CSR_WRITE_1(regsp, COM_REG_LCR, sc->sc_lcr);
   2143      1.339    bouyer 		}
   2144      1.339    bouyer 	}
   2145      1.317  kiyohara 
   2146      1.179  sommerfe 	if (ISSET(iir, IIR_NOPEND)) {
   2147      1.263        ad 		mutex_spin_exit(&sc->sc_lock);
   2148       1.55   mycroft 		return (0);
   2149      1.179  sommerfe 	}
   2150       1.21   mycroft 
   2151      1.127   mycroft 	end = sc->sc_ebuf;
   2152       1.99   mycroft 	put = sc->sc_rbput;
   2153       1.99   mycroft 	cc = sc->sc_rbavail;
   2154       1.99   mycroft 
   2155      1.189    briggs again:	do {
   2156      1.168  jonathan 		u_char	msr, delta;
   2157       1.21   mycroft 
   2158      1.247   gdamore 		lsr = CSR_READ_1(regsp, COM_REG_LSR);
   2159      1.103  drochner 		if (ISSET(lsr, LSR_BI)) {
   2160      1.316    martin 			int cn_trapped = 0; /* see above: cn_trap() */
   2161      1.207      fvdl 
   2162      1.186       uwe 			cn_check_magic(sc->sc_tty->t_dev,
   2163      1.186       uwe 				       CNC_BREAK, com_cnm_state);
   2164      1.186       uwe 			if (cn_trapped)
   2165      1.103  drochner 				continue;
   2166      1.206    briggs #if defined(KGDB) && !defined(DDB)
   2167      1.103  drochner 			if (ISSET(sc->sc_hwflags, COM_HW_KGDB)) {
   2168      1.103  drochner 				kgdb_connect(1);
   2169      1.103  drochner 				continue;
   2170      1.103  drochner 			}
   2171      1.103  drochner #endif
   2172      1.102   thorpej 		}
   2173      1.102   thorpej 
   2174      1.341  jmcneill 		if (sc->sc_type == COM_TYPE_BCMAUXUART && ISSET(iir, IIR_RXRDY))
   2175      1.341  jmcneill 			lsr |= LSR_RXRDY;
   2176      1.341  jmcneill 
   2177      1.101   mycroft 		if (ISSET(lsr, LSR_RCV_MASK) &&
   2178      1.101   mycroft 		    !ISSET(sc->sc_rx_flags, RX_IBUF_OVERFLOWED)) {
   2179      1.127   mycroft 			while (cc > 0) {
   2180      1.186       uwe 				int cn_trapped = 0;
   2181      1.247   gdamore 				put[0] = CSR_READ_1(regsp, COM_REG_RXDATA);
   2182      1.127   mycroft 				put[1] = lsr;
   2183      1.186       uwe 				cn_check_magic(sc->sc_tty->t_dev,
   2184      1.186       uwe 					       put[0], com_cnm_state);
   2185      1.229   mycroft 				if (cn_trapped)
   2186      1.229   mycroft 					goto next;
   2187      1.127   mycroft 				put += 2;
   2188      1.127   mycroft 				if (put >= end)
   2189      1.127   mycroft 					put = sc->sc_rbuf;
   2190      1.127   mycroft 				cc--;
   2191      1.229   mycroft 			next:
   2192      1.247   gdamore 				lsr = CSR_READ_1(regsp, COM_REG_LSR);
   2193      1.127   mycroft 				if (!ISSET(lsr, LSR_RCV_MASK))
   2194      1.127   mycroft 					break;
   2195       1.99   mycroft 			}
   2196      1.127   mycroft 
   2197       1.99   mycroft 			/*
   2198       1.99   mycroft 			 * Current string of incoming characters ended because
   2199      1.127   mycroft 			 * no more data was available or we ran out of space.
   2200      1.127   mycroft 			 * Schedule a receive event if any data was received.
   2201      1.127   mycroft 			 * If we're out of space, turn off receive interrupts.
   2202       1.99   mycroft 			 */
   2203       1.99   mycroft 			sc->sc_rbput = put;
   2204       1.99   mycroft 			sc->sc_rbavail = cc;
   2205      1.101   mycroft 			if (!ISSET(sc->sc_rx_flags, RX_TTY_OVERFLOWED))
   2206      1.101   mycroft 				sc->sc_rx_ready = 1;
   2207      1.127   mycroft 
   2208       1.99   mycroft 			/*
   2209       1.99   mycroft 			 * See if we are in danger of overflowing a buffer. If
   2210       1.99   mycroft 			 * so, use hardware flow control to ease the pressure.
   2211       1.99   mycroft 			 */
   2212      1.101   mycroft 			if (!ISSET(sc->sc_rx_flags, RX_IBUF_BLOCKED) &&
   2213       1.99   mycroft 			    cc < sc->sc_r_hiwat) {
   2214      1.101   mycroft 				SET(sc->sc_rx_flags, RX_IBUF_BLOCKED);
   2215      1.101   mycroft 				com_hwiflow(sc);
   2216       1.99   mycroft 			}
   2217      1.127   mycroft 
   2218       1.99   mycroft 			/*
   2219      1.101   mycroft 			 * If we're out of space, disable receive interrupts
   2220      1.101   mycroft 			 * until the queue has drained a bit.
   2221       1.99   mycroft 			 */
   2222       1.99   mycroft 			if (!cc) {
   2223      1.101   mycroft 				SET(sc->sc_rx_flags, RX_IBUF_OVERFLOWED);
   2224      1.344  jmcneill 				switch (sc->sc_type) {
   2225      1.344  jmcneill 				case COM_TYPE_PXA2x0:
   2226      1.229   mycroft 					CLR(sc->sc_ier, IER_ERXRDY|IER_ERXTOUT);
   2227      1.344  jmcneill 					break;
   2228      1.344  jmcneill 				case COM_TYPE_INGENIC:
   2229      1.344  jmcneill 				case COM_TYPE_TEGRA:
   2230      1.335  macallan 					CLR(sc->sc_ier,
   2231      1.335  macallan 					    IER_ERXRDY | IER_ERXTOUT);
   2232      1.344  jmcneill 					break;
   2233      1.344  jmcneill 				default:
   2234      1.229   mycroft 					CLR(sc->sc_ier, IER_ERXRDY);
   2235      1.344  jmcneill 					break;
   2236      1.344  jmcneill 				}
   2237      1.247   gdamore 				CSR_WRITE_1(regsp, COM_REG_IER, sc->sc_ier);
   2238       1.99   mycroft 			}
   2239       1.88   mycroft 		} else {
   2240      1.228   mycroft 			if ((iir & (IIR_RXRDY|IIR_TXRDY)) == IIR_RXRDY) {
   2241      1.247   gdamore 				(void) CSR_READ_1(regsp, COM_REG_RXDATA);
   2242       1.88   mycroft 				continue;
   2243       1.88   mycroft 			}
   2244       1.88   mycroft 		}
   2245       1.55   mycroft 
   2246      1.247   gdamore 		msr = CSR_READ_1(regsp, COM_REG_MSR);
   2247       1.99   mycroft 		delta = msr ^ sc->sc_msr;
   2248       1.99   mycroft 		sc->sc_msr = msr;
   2249      1.244    kardel 		if ((sc->sc_pps_state.ppsparam.mode & PPS_CAPTUREBOTH) &&
   2250      1.244    kardel 		    (delta & MSR_DCD)) {
   2251      1.279        ad 			mutex_spin_enter(&timecounter_lock);
   2252      1.244    kardel 			pps_capture(&sc->sc_pps_state);
   2253      1.244    kardel 			pps_event(&sc->sc_pps_state,
   2254      1.244    kardel 			    (msr & MSR_DCD) ?
   2255      1.244    kardel 			    PPS_CAPTUREASSERT :
   2256      1.244    kardel 			    PPS_CAPTURECLEAR);
   2257      1.279        ad 			mutex_spin_exit(&timecounter_lock);
   2258      1.244    kardel 		}
   2259      1.168  jonathan 
   2260      1.167  jonathan 		/*
   2261      1.167  jonathan 		 * Process normal status changes
   2262      1.167  jonathan 		 */
   2263      1.167  jonathan 		if (ISSET(delta, sc->sc_msr_mask)) {
   2264      1.167  jonathan 			SET(sc->sc_msr_delta, delta);
   2265       1.99   mycroft 
   2266       1.99   mycroft 			/*
   2267       1.99   mycroft 			 * Stop output immediately if we lose the output
   2268       1.99   mycroft 			 * flow control signal or carrier detect.
   2269       1.99   mycroft 			 */
   2270       1.99   mycroft 			if (ISSET(~msr, sc->sc_msr_mask)) {
   2271       1.99   mycroft 				sc->sc_tbc = 0;
   2272       1.99   mycroft 				sc->sc_heldtbc = 0;
   2273       1.69   mycroft #ifdef COM_DEBUG
   2274      1.101   mycroft 				if (com_debug)
   2275      1.101   mycroft 					comstatus(sc, "comintr  ");
   2276       1.69   mycroft #endif
   2277       1.99   mycroft 			}
   2278       1.55   mycroft 
   2279       1.99   mycroft 			sc->sc_st_check = 1;
   2280       1.55   mycroft 		}
   2281      1.225     enami 	} while (!ISSET((iir =
   2282      1.247   gdamore 	    CSR_READ_1(regsp, COM_REG_IIR)), IIR_NOPEND) &&
   2283      1.225     enami 	    /*
   2284      1.225     enami 	     * Since some device (e.g., ST16C1550) doesn't clear IIR_TXRDY
   2285      1.225     enami 	     * by IIR read, so we can't do this way: `process all interrupts,
   2286      1.303  jakllsch 	     * then do TX if possible'.
   2287      1.225     enami 	     */
   2288      1.225     enami 	    (iir & IIR_IMASK) != IIR_TXRDY);
   2289       1.55   mycroft 
   2290       1.99   mycroft 	/*
   2291      1.225     enami 	 * Read LSR again, since there may be an interrupt between
   2292      1.225     enami 	 * the last LSR read and IIR read above.
   2293      1.225     enami 	 */
   2294      1.247   gdamore 	lsr = CSR_READ_1(regsp, COM_REG_LSR);
   2295      1.225     enami 
   2296      1.225     enami 	/*
   2297      1.225     enami 	 * See if data can be transmitted as well.
   2298      1.225     enami 	 * Schedule tx done event if no data left
   2299       1.99   mycroft 	 * and tty was marked busy.
   2300       1.99   mycroft 	 */
   2301       1.99   mycroft 	if (ISSET(lsr, LSR_TXRDY)) {
   2302       1.99   mycroft 		/*
   2303       1.99   mycroft 		 * If we've delayed a parameter change, do it now, and restart
   2304       1.99   mycroft 		 * output.
   2305       1.99   mycroft 		 */
   2306       1.99   mycroft 		if (sc->sc_heldchange) {
   2307       1.99   mycroft 			com_loadchannelregs(sc);
   2308       1.99   mycroft 			sc->sc_heldchange = 0;
   2309       1.99   mycroft 			sc->sc_tbc = sc->sc_heldtbc;
   2310       1.99   mycroft 			sc->sc_heldtbc = 0;
   2311       1.99   mycroft 		}
   2312      1.127   mycroft 
   2313       1.99   mycroft 		/* Output the next chunk of the contiguous buffer, if any. */
   2314       1.99   mycroft 		if (sc->sc_tbc > 0) {
   2315      1.201   thorpej 			u_int n;
   2316       1.99   mycroft 
   2317      1.127   mycroft 			n = sc->sc_tbc;
   2318      1.127   mycroft 			if (n > sc->sc_fifolen)
   2319      1.127   mycroft 				n = sc->sc_fifolen;
   2320      1.247   gdamore 			CSR_WRITE_MULTI(regsp, COM_REG_TXDATA, sc->sc_tba, n);
   2321       1.99   mycroft 			sc->sc_tbc -= n;
   2322       1.99   mycroft 			sc->sc_tba += n;
   2323      1.127   mycroft 		} else {
   2324      1.127   mycroft 			/* Disable transmit completion interrupts if necessary. */
   2325      1.127   mycroft 			if (ISSET(sc->sc_ier, IER_ETXRDY)) {
   2326      1.127   mycroft 				CLR(sc->sc_ier, IER_ETXRDY);
   2327      1.247   gdamore 				CSR_WRITE_1(regsp, COM_REG_IER, sc->sc_ier);
   2328      1.127   mycroft 			}
   2329      1.127   mycroft 			if (sc->sc_tx_busy) {
   2330      1.127   mycroft 				sc->sc_tx_busy = 0;
   2331      1.127   mycroft 				sc->sc_tx_done = 1;
   2332      1.127   mycroft 			}
   2333       1.62   mycroft 		}
   2334       1.99   mycroft 	}
   2335      1.189    briggs 
   2336      1.247   gdamore 	if (!ISSET((iir = CSR_READ_1(regsp, COM_REG_IIR)), IIR_NOPEND))
   2337      1.189    briggs 		goto again;
   2338      1.189    briggs 
   2339      1.263        ad 	mutex_spin_exit(&sc->sc_lock);
   2340       1.62   mycroft 
   2341       1.99   mycroft 	/* Wake up the poller. */
   2342      1.263        ad 	softint_schedule(sc->sc_si);
   2343      1.115  explorer 
   2344      1.304       tls #ifdef RND_COM
   2345      1.115  explorer 	rnd_add_uint32(&sc->rnd_source, iir | lsr);
   2346      1.115  explorer #endif
   2347      1.115  explorer 
   2348       1.88   mycroft 	return (1);
   2349        1.1       cgd }
   2350        1.1       cgd 
   2351        1.1       cgd /*
   2352      1.102   thorpej  * The following functions are polled getc and putc routines, shared
   2353      1.102   thorpej  * by the console and kgdb glue.
   2354      1.232     perry  *
   2355      1.186       uwe  * The read-ahead code is so that you can detect pending in-band
   2356      1.186       uwe  * cn_magic in polled mode while doing output rather than having to
   2357      1.186       uwe  * wait until the kernel decides it needs input.
   2358      1.102   thorpej  */
   2359      1.102   thorpej 
   2360      1.186       uwe #define MAX_READAHEAD	20
   2361      1.186       uwe static int com_readahead[MAX_READAHEAD];
   2362      1.186       uwe static int com_readaheadcount = 0;
   2363      1.174     jeffs 
   2364      1.102   thorpej int
   2365      1.247   gdamore com_common_getc(dev_t dev, struct com_regs *regsp)
   2366      1.102   thorpej {
   2367      1.102   thorpej 	int s = splserial();
   2368      1.102   thorpej 	u_char stat, c;
   2369      1.102   thorpej 
   2370      1.174     jeffs 	/* got a character from reading things earlier */
   2371      1.186       uwe 	if (com_readaheadcount > 0) {
   2372      1.174     jeffs 		int i;
   2373      1.174     jeffs 
   2374      1.186       uwe 		c = com_readahead[0];
   2375      1.186       uwe 		for (i = 1; i < com_readaheadcount; i++) {
   2376      1.186       uwe 			com_readahead[i-1] = com_readahead[i];
   2377      1.174     jeffs 		}
   2378      1.186       uwe 		com_readaheadcount--;
   2379      1.174     jeffs 		splx(s);
   2380      1.174     jeffs 		return (c);
   2381      1.174     jeffs 	}
   2382      1.174     jeffs 
   2383      1.322      matt 	/* don't block until a character becomes available */
   2384      1.322      matt 	if (!ISSET(stat = CSR_READ_1(regsp, COM_REG_LSR), LSR_RXRDY)) {
   2385      1.322      matt 		splx(s);
   2386      1.322      matt 		return -1;
   2387      1.322      matt 	}
   2388      1.135   thorpej 
   2389      1.247   gdamore 	c = CSR_READ_1(regsp, COM_REG_RXDATA);
   2390      1.247   gdamore 	stat = CSR_READ_1(regsp, COM_REG_IIR);
   2391      1.186       uwe 	{
   2392      1.316    martin 		int cn_trapped = 0;	/* required by cn_trap, see above */
   2393      1.186       uwe #ifdef DDB
   2394      1.174     jeffs 		extern int db_active;
   2395      1.186       uwe 		if (!db_active)
   2396      1.186       uwe #endif
   2397      1.186       uwe 			cn_check_magic(dev, c, com_cnm_state);
   2398      1.174     jeffs 	}
   2399      1.102   thorpej 	splx(s);
   2400      1.102   thorpej 	return (c);
   2401      1.102   thorpej }
   2402      1.102   thorpej 
   2403      1.289    dyoung static void
   2404      1.247   gdamore com_common_putc(dev_t dev, struct com_regs *regsp, int c)
   2405      1.102   thorpej {
   2406      1.102   thorpej 	int s = splserial();
   2407      1.204    simonb 	int cin, stat, timo;
   2408      1.174     jeffs 
   2409      1.232     perry 	if (com_readaheadcount < MAX_READAHEAD
   2410      1.247   gdamore 	     && ISSET(stat = CSR_READ_1(regsp, COM_REG_LSR), LSR_RXRDY)) {
   2411      1.186       uwe 		int cn_trapped = 0;
   2412      1.247   gdamore 		cin = CSR_READ_1(regsp, COM_REG_RXDATA);
   2413      1.247   gdamore 		stat = CSR_READ_1(regsp, COM_REG_IIR);
   2414      1.186       uwe 		cn_check_magic(dev, cin, com_cnm_state);
   2415      1.186       uwe 		com_readahead[com_readaheadcount++] = cin;
   2416      1.174     jeffs 	}
   2417      1.102   thorpej 
   2418      1.102   thorpej 	/* wait for any pending transmission to finish */
   2419      1.161      ross 	timo = 150000;
   2420      1.247   gdamore 	while (!ISSET(CSR_READ_1(regsp, COM_REG_LSR), LSR_TXRDY) && --timo)
   2421      1.161      ross 		continue;
   2422      1.135   thorpej 
   2423      1.247   gdamore 	CSR_WRITE_1(regsp, COM_REG_TXDATA, c);
   2424      1.247   gdamore 	COM_BARRIER(regsp, BR | BW);
   2425      1.160   thorpej 
   2426      1.157   mycroft 	splx(s);
   2427      1.102   thorpej }
   2428      1.102   thorpej 
   2429      1.102   thorpej /*
   2430      1.165  drochner  * Initialize UART for use as console or KGDB line.
   2431       1.99   mycroft  */
   2432      1.106  drochner int
   2433      1.247   gdamore cominit(struct com_regs *regsp, int rate, int frequency, int type,
   2434      1.247   gdamore     tcflag_t cflag)
   2435        1.1       cgd {
   2436      1.106  drochner 
   2437      1.247   gdamore 	if (bus_space_map(regsp->cr_iot, regsp->cr_iobase, regsp->cr_nports, 0,
   2438      1.247   gdamore 		&regsp->cr_ioh))
   2439      1.110     enami 		return (ENOMEM); /* ??? */
   2440        1.1       cgd 
   2441      1.281      matt 	if (type == COM_TYPE_OMAP) {
   2442      1.281      matt 		/* disable before changing settings */
   2443      1.281      matt 		CSR_WRITE_1(regsp, COM_REG_MDR1, MDR1_MODE_DISABLE);
   2444      1.281      matt 	}
   2445      1.281      matt 
   2446      1.210   thorpej 	rate = comspeed(rate, frequency, type);
   2447      1.301      matt 	if (__predict_true(rate != -1)) {
   2448      1.301      matt 		if (type == COM_TYPE_AU1x00) {
   2449      1.301      matt 			CSR_WRITE_2(regsp, COM_REG_DLBL, rate);
   2450      1.301      matt 		} else {
   2451      1.311  kiyohara 			/* no EFR on alchemy */
   2452      1.330  macallan 			if ((type != COM_TYPE_16550_NOERS) &&
   2453      1.330  macallan 			    (type != COM_TYPE_INGENIC)) {
   2454      1.301      matt 				CSR_WRITE_1(regsp, COM_REG_LCR, LCR_EERS);
   2455      1.301      matt 				CSR_WRITE_1(regsp, COM_REG_EFR, 0);
   2456      1.301      matt 			}
   2457      1.301      matt 			CSR_WRITE_1(regsp, COM_REG_LCR, LCR_DLAB);
   2458      1.301      matt 			CSR_WRITE_1(regsp, COM_REG_DLBL, rate & 0xff);
   2459      1.301      matt 			CSR_WRITE_1(regsp, COM_REG_DLBH, rate >> 8);
   2460      1.283      matt 		}
   2461      1.247   gdamore 	}
   2462      1.247   gdamore 	CSR_WRITE_1(regsp, COM_REG_LCR, cflag2lcr(cflag));
   2463      1.247   gdamore 	CSR_WRITE_1(regsp, COM_REG_MCR, MCR_DTR | MCR_RTS);
   2464      1.329  macallan 
   2465      1.329  macallan 	if (type == COM_TYPE_INGENIC) {
   2466      1.329  macallan 		CSR_WRITE_1(regsp, COM_REG_FIFO,
   2467      1.329  macallan 		    FIFO_ENABLE | FIFO_RCV_RST | FIFO_XMT_RST |
   2468      1.329  macallan 		    FIFO_TRIGGER_1 | FIFO_UART_ON);
   2469      1.329  macallan 	} else {
   2470      1.329  macallan 		CSR_WRITE_1(regsp, COM_REG_FIFO,
   2471      1.329  macallan 		    FIFO_ENABLE | FIFO_RCV_RST | FIFO_XMT_RST |
   2472      1.329  macallan 		    FIFO_TRIGGER_1);
   2473      1.329  macallan 	}
   2474      1.281      matt 
   2475      1.281      matt 	if (type == COM_TYPE_OMAP) {
   2476      1.281      matt 		/* setup the fifos.  the FCR value is not used as long
   2477      1.281      matt 		   as SCR[6] and SCR[7] are 0, which they are at reset
   2478      1.281      matt 		   and we never touch the SCR register */
   2479      1.281      matt 		uint8_t rx_fifo_trig = 40;
   2480      1.281      matt 		uint8_t tx_fifo_trig = 60;
   2481      1.281      matt 		uint8_t rx_start = 8;
   2482      1.281      matt 		uint8_t rx_halt = 60;
   2483      1.281      matt 		uint8_t tlr_value = ((rx_fifo_trig>>2) << 4) | (tx_fifo_trig>>2);
   2484      1.281      matt 		uint8_t tcr_value = ((rx_start>>2) << 4) | (rx_halt>>2);
   2485      1.281      matt 
   2486      1.281      matt 		/* enable access to TCR & TLR */
   2487      1.281      matt 		CSR_WRITE_1(regsp, COM_REG_MCR, MCR_DTR | MCR_RTS | MCR_TCR_TLR);
   2488      1.281      matt 
   2489      1.281      matt 		/* write tcr and tlr values */
   2490      1.281      matt 		CSR_WRITE_1(regsp, COM_REG_TLR, tlr_value);
   2491      1.281      matt 		CSR_WRITE_1(regsp, COM_REG_TCR, tcr_value);
   2492      1.281      matt 
   2493      1.281      matt 		/* disable access to TCR & TLR */
   2494      1.281      matt 		CSR_WRITE_1(regsp, COM_REG_MCR, MCR_DTR | MCR_RTS);
   2495      1.281      matt 
   2496      1.281      matt 		/* enable again, but mode is based on speed */
   2497      1.281      matt 		if (rate > 230400) {
   2498      1.281      matt 			CSR_WRITE_1(regsp, COM_REG_MDR1, MDR1_MODE_UART_13X);
   2499      1.281      matt 		} else {
   2500      1.281      matt 			CSR_WRITE_1(regsp, COM_REG_MDR1, MDR1_MODE_UART_16X);
   2501      1.281      matt 		}
   2502      1.281      matt 	}
   2503      1.281      matt 
   2504      1.223    simonb 	if (type == COM_TYPE_PXA2x0)
   2505      1.247   gdamore 		CSR_WRITE_1(regsp, COM_REG_IER, IER_EUART);
   2506      1.221    simonb 	else
   2507      1.247   gdamore 		CSR_WRITE_1(regsp, COM_REG_IER, 0);
   2508      1.106  drochner 
   2509      1.110     enami 	return (0);
   2510       1.99   mycroft }
   2511       1.99   mycroft 
   2512      1.106  drochner int
   2513      1.247   gdamore comcnattach1(struct com_regs *regsp, int rate, int frequency, int type,
   2514      1.247   gdamore     tcflag_t cflag)
   2515       1.99   mycroft {
   2516      1.106  drochner 	int res;
   2517      1.106  drochner 
   2518      1.289    dyoung 	comcons_info.regs = *regsp;
   2519      1.247   gdamore 
   2520      1.289    dyoung 	res = cominit(&comcons_info.regs, rate, frequency, type, cflag);
   2521      1.110     enami 	if (res)
   2522      1.110     enami 		return (res);
   2523      1.106  drochner 
   2524      1.106  drochner 	cn_tab = &comcons;
   2525      1.186       uwe 	cn_init_magic(&com_cnm_state);
   2526      1.186       uwe 	cn_set_magic("\047\001"); /* default magic is BREAK */
   2527      1.106  drochner 
   2528      1.289    dyoung 	comcons_info.frequency = frequency;
   2529      1.289    dyoung 	comcons_info.type = type;
   2530      1.289    dyoung 	comcons_info.rate = rate;
   2531      1.289    dyoung 	comcons_info.cflag = cflag;
   2532       1.99   mycroft 
   2533      1.110     enami 	return (0);
   2534        1.1       cgd }
   2535        1.1       cgd 
   2536       1.80  christos int
   2537      1.247   gdamore comcnattach(bus_space_tag_t iot, bus_addr_t iobase, int rate, int frequency,
   2538      1.247   gdamore     int type, tcflag_t cflag)
   2539      1.247   gdamore {
   2540      1.247   gdamore 	struct com_regs	regs;
   2541      1.247   gdamore 
   2542  1.348.2.1  christos 	/*XXX*/
   2543  1.348.2.1  christos 	bus_space_handle_t dummy_bsh;
   2544  1.348.2.1  christos 	memset(&dummy_bsh, 0, sizeof(dummy_bsh));
   2545  1.348.2.1  christos 
   2546  1.348.2.1  christos 	/*
   2547  1.348.2.1  christos 	 * dummy_bsh required because com_init_regs() wants it.  A
   2548  1.348.2.1  christos 	 * real bus_space_handle will be filled in by cominit() later.
   2549  1.348.2.1  christos 	 * XXXJRT Detangle this mess eventually, plz.
   2550  1.348.2.1  christos 	 */
   2551  1.348.2.1  christos 	com_init_regs(&regs, iot, dummy_bsh/*XXX*/, iobase);
   2552      1.247   gdamore 
   2553      1.247   gdamore 	return comcnattach1(&regs, rate, frequency, type, cflag);
   2554      1.247   gdamore }
   2555      1.247   gdamore 
   2556      1.289    dyoung static int
   2557      1.289    dyoung comcnreattach(void)
   2558      1.289    dyoung {
   2559      1.289    dyoung 	return comcnattach1(&comcons_info.regs, comcons_info.rate,
   2560      1.289    dyoung 	    comcons_info.frequency, comcons_info.type, comcons_info.cflag);
   2561      1.289    dyoung }
   2562      1.289    dyoung 
   2563      1.247   gdamore int
   2564      1.197    simonb comcngetc(dev_t dev)
   2565        1.1       cgd {
   2566      1.197    simonb 
   2567      1.289    dyoung 	return (com_common_getc(dev, &comcons_info.regs));
   2568        1.1       cgd }
   2569        1.1       cgd 
   2570        1.1       cgd /*
   2571        1.1       cgd  * Console kernel output character routine.
   2572        1.1       cgd  */
   2573       1.48   mycroft void
   2574      1.197    simonb comcnputc(dev_t dev, int c)
   2575        1.1       cgd {
   2576      1.197    simonb 
   2577      1.289    dyoung 	com_common_putc(dev, &comcons_info.regs, c);
   2578       1.37   mycroft }
   2579       1.37   mycroft 
   2580       1.37   mycroft void
   2581      1.256  christos comcnpollc(dev_t dev, int on)
   2582       1.37   mycroft {
   2583       1.37   mycroft 
   2584      1.310   mlelstv 	com_readaheadcount = 0;
   2585      1.106  drochner }
   2586      1.106  drochner 
   2587      1.106  drochner #ifdef KGDB
   2588      1.106  drochner int
   2589      1.247   gdamore com_kgdb_attach1(struct com_regs *regsp, int rate, int frequency, int type,
   2590      1.247   gdamore     tcflag_t cflag)
   2591      1.106  drochner {
   2592      1.106  drochner 	int res;
   2593      1.107  drochner 
   2594      1.297    dyoung 	if (bus_space_is_equal(regsp->cr_iot, comcons_info.regs.cr_iot) &&
   2595      1.289    dyoung 	    regsp->cr_iobase == comcons_info.regs.cr_iobase) {
   2596      1.206    briggs #if !defined(DDB)
   2597      1.110     enami 		return (EBUSY); /* cannot share with console */
   2598      1.206    briggs #else
   2599      1.247   gdamore 		comkgdbregs = *regsp;
   2600      1.289    dyoung 		comkgdbregs.cr_ioh = comcons_info.regs.cr_ioh;
   2601      1.206    briggs #endif
   2602      1.206    briggs 	} else {
   2603      1.247   gdamore 		comkgdbregs = *regsp;
   2604      1.247   gdamore 		res = cominit(&comkgdbregs, rate, frequency, type, cflag);
   2605      1.206    briggs 		if (res)
   2606      1.206    briggs 			return (res);
   2607      1.190      fvdl 
   2608      1.206    briggs 		/*
   2609      1.206    briggs 		 * XXXfvdl this shouldn't be needed, but the cn_magic goo
   2610      1.206    briggs 		 * expects this to be initialized
   2611      1.206    briggs 		 */
   2612      1.206    briggs 		cn_init_magic(&com_cnm_state);
   2613      1.206    briggs 		cn_set_magic("\047\001");
   2614      1.206    briggs 	}
   2615      1.106  drochner 
   2616      1.106  drochner 	kgdb_attach(com_kgdb_getc, com_kgdb_putc, NULL);
   2617      1.106  drochner 	kgdb_dev = 123; /* unneeded, only to satisfy some tests */
   2618      1.106  drochner 
   2619      1.247   gdamore 	return (0);
   2620      1.247   gdamore }
   2621      1.247   gdamore 
   2622      1.247   gdamore int
   2623      1.247   gdamore com_kgdb_attach(bus_space_tag_t iot, bus_addr_t iobase, int rate,
   2624      1.247   gdamore     int frequency, int type, tcflag_t cflag)
   2625      1.247   gdamore {
   2626      1.247   gdamore 	struct com_regs regs;
   2627      1.247   gdamore 
   2628  1.348.2.1  christos 	com_init_regs(&regs, iot, (bus_space_handle_t)0/*XXX*/, iobase);
   2629      1.106  drochner 
   2630      1.247   gdamore 	return com_kgdb_attach1(&regs, rate, frequency, type, cflag);
   2631      1.106  drochner }
   2632      1.106  drochner 
   2633      1.106  drochner /* ARGSUSED */
   2634      1.106  drochner int
   2635      1.256  christos com_kgdb_getc(void *arg)
   2636      1.106  drochner {
   2637      1.197    simonb 
   2638      1.247   gdamore 	return (com_common_getc(NODEV, &comkgdbregs));
   2639      1.106  drochner }
   2640      1.106  drochner 
   2641      1.106  drochner /* ARGSUSED */
   2642      1.106  drochner void
   2643      1.256  christos com_kgdb_putc(void *arg, int c)
   2644      1.106  drochner {
   2645      1.197    simonb 
   2646      1.247   gdamore 	com_common_putc(NODEV, &comkgdbregs, c);
   2647      1.106  drochner }
   2648      1.106  drochner #endif /* KGDB */
   2649      1.106  drochner 
   2650      1.106  drochner /* helper function to identify the com ports used by
   2651      1.106  drochner  console or KGDB (and not yet autoconf attached) */
   2652      1.106  drochner int
   2653      1.197    simonb com_is_console(bus_space_tag_t iot, bus_addr_t iobase, bus_space_handle_t *ioh)
   2654      1.106  drochner {
   2655      1.106  drochner 	bus_space_handle_t help;
   2656      1.106  drochner 
   2657      1.110     enami 	if (!comconsattached &&
   2658      1.297    dyoung 	    bus_space_is_equal(iot, comcons_info.regs.cr_iot) &&
   2659      1.289    dyoung 	    iobase == comcons_info.regs.cr_iobase)
   2660      1.289    dyoung 		help = comcons_info.regs.cr_ioh;
   2661      1.106  drochner #ifdef KGDB
   2662      1.110     enami 	else if (!com_kgdb_attached &&
   2663      1.297    dyoung 	    bus_space_is_equal(iot, comkgdbregs.cr_iot) &&
   2664      1.297    dyoung 	    iobase == comkgdbregs.cr_iobase)
   2665      1.247   gdamore 		help = comkgdbregs.cr_ioh;
   2666      1.106  drochner #endif
   2667      1.106  drochner 	else
   2668      1.110     enami 		return (0);
   2669      1.106  drochner 
   2670      1.110     enami 	if (ioh)
   2671      1.110     enami 		*ioh = help;
   2672      1.110     enami 	return (1);
   2673        1.2       cgd }
   2674      1.245     perry 
   2675      1.247   gdamore /*
   2676      1.247   gdamore  * this routine exists to serve as a shutdown hook for systems that
   2677      1.247   gdamore  * have firmware which doesn't interact properly with a com device in
   2678      1.247   gdamore  * FIFO mode.
   2679      1.247   gdamore  */
   2680      1.273    dyoung bool
   2681      1.273    dyoung com_cleanup(device_t self, int how)
   2682      1.247   gdamore {
   2683      1.273    dyoung 	struct com_softc *sc = device_private(self);
   2684      1.247   gdamore 
   2685      1.247   gdamore 	if (ISSET(sc->sc_hwflags, COM_HW_FIFO))
   2686      1.247   gdamore 		CSR_WRITE_1(&sc->sc_regs, COM_REG_FIFO, 0);
   2687      1.273    dyoung 
   2688      1.273    dyoung 	return true;
   2689      1.273    dyoung }
   2690      1.273    dyoung 
   2691      1.273    dyoung bool
   2692      1.295    dyoung com_suspend(device_t self, const pmf_qual_t *qual)
   2693      1.273    dyoung {
   2694      1.273    dyoung 	struct com_softc *sc = device_private(self);
   2695      1.273    dyoung 
   2696      1.292    dyoung #if 0
   2697      1.292    dyoung 	if (ISSET(sc->sc_hwflags, COM_HW_CONSOLE) && cn_tab == &comcons)
   2698      1.292    dyoung 		cn_tab = &comcons_suspend;
   2699      1.292    dyoung #endif
   2700      1.292    dyoung 
   2701      1.273    dyoung 	CSR_WRITE_1(&sc->sc_regs, COM_REG_IER, 0);
   2702      1.273    dyoung 	(void)CSR_READ_1(&sc->sc_regs, COM_REG_IIR);
   2703      1.273    dyoung 
   2704      1.273    dyoung 	return true;
   2705      1.247   gdamore }
   2706      1.247   gdamore 
   2707      1.268    dyoung bool
   2708      1.295    dyoung com_resume(device_t self, const pmf_qual_t *qual)
   2709      1.245     perry {
   2710      1.273    dyoung 	struct com_softc *sc = device_private(self);
   2711      1.245     perry 
   2712      1.263        ad 	mutex_spin_enter(&sc->sc_lock);
   2713      1.268    dyoung 	com_loadchannelregs(sc);
   2714      1.263        ad 	mutex_spin_exit(&sc->sc_lock);
   2715      1.268    dyoung 
   2716      1.268    dyoung 	return true;
   2717      1.245     perry }
   2718