Home | History | Annotate | Line # | Download | only in ic
comreg.h revision 1.15
      1  1.15     matt /*	$NetBSD: comreg.h,v 1.15 2008/04/28 22:00:01 matt Exp $	*/
      2   1.4      cgd 
      3   1.1      cgd /*-
      4   1.1      cgd  * Copyright (c) 1991 The Regents of the University of California.
      5   1.1      cgd  * All rights reserved.
      6   1.1      cgd  *
      7   1.1      cgd  * Redistribution and use in source and binary forms, with or without
      8   1.1      cgd  * modification, are permitted provided that the following conditions
      9   1.1      cgd  * are met:
     10   1.1      cgd  * 1. Redistributions of source code must retain the above copyright
     11   1.1      cgd  *    notice, this list of conditions and the following disclaimer.
     12   1.1      cgd  * 2. Redistributions in binary form must reproduce the above copyright
     13   1.1      cgd  *    notice, this list of conditions and the following disclaimer in the
     14   1.1      cgd  *    documentation and/or other materials provided with the distribution.
     15  1.13      agc  * 3. Neither the name of the University nor the names of its contributors
     16   1.1      cgd  *    may be used to endorse or promote products derived from this software
     17   1.1      cgd  *    without specific prior written permission.
     18   1.1      cgd  *
     19   1.1      cgd  * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND
     20   1.1      cgd  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
     21   1.1      cgd  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
     22   1.1      cgd  * ARE DISCLAIMED.  IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE
     23   1.1      cgd  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
     24   1.1      cgd  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
     25   1.1      cgd  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
     26   1.1      cgd  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
     27   1.1      cgd  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
     28   1.1      cgd  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
     29   1.1      cgd  * SUCH DAMAGE.
     30   1.1      cgd  *
     31   1.4      cgd  *	@(#)comreg.h	7.2 (Berkeley) 5/9/91
     32   1.1      cgd  */
     33   1.1      cgd 
     34   1.6      cgd #include <dev/ic/ns16550reg.h>
     35   1.1      cgd 
     36   1.3  mycroft #define	COM_FREQ	1843200	/* 16-bit baud rate divisor */
     37   1.3  mycroft #define	COM_TOLERANCE	30	/* baud rate tolerance, in 0.1% units */
     38   1.1      cgd 
     39   1.1      cgd /* interrupt enable register */
     40   1.8   scottr #define	IER_ERXRDY	0x1	/* Enable receiver interrupt */
     41   1.8   scottr #define	IER_ETXRDY	0x2	/* Enable transmitter empty interrupt */
     42   1.8   scottr #define	IER_ERLS	0x4	/* Enable line status interrupt */
     43   1.8   scottr #define	IER_EMSC	0x8	/* Enable modem status interrupt */
     44  1.11     fvdl #define	IER_ERTS	0x40	/* Enable RTS interrupt */
     45  1.11     fvdl #define	IER_ECTS	0x80	/* Enable CTS interrupt */
     46  1.12      scw /* PXA2X0's ns16550 ports have extra bits in this register */
     47  1.12      scw #define	IER_ERXTOUT	0x10	/* Enable rx timeout interrupt */
     48  1.12      scw #define	IER_EUART	0x40	/* Enable UART */
     49   1.1      cgd 
     50   1.1      cgd /* interrupt identification register */
     51   1.1      cgd #define	IIR_IMASK	0xf
     52   1.1      cgd #define	IIR_RXTOUT	0xc
     53   1.8   scottr #define	IIR_RLS		0x6	/* Line status change */
     54   1.8   scottr #define	IIR_RXRDY	0x4	/* Receiver ready */
     55   1.8   scottr #define	IIR_TXRDY	0x2	/* Transmitter ready */
     56   1.8   scottr #define	IIR_MLSC	0x0	/* Modem status */
     57   1.8   scottr #define	IIR_NOPEND	0x1	/* No pending interrupts */
     58   1.1      cgd #define	IIR_FIFO_MASK	0xc0	/* set if FIFOs are enabled */
     59   1.1      cgd 
     60   1.1      cgd /* fifo control register */
     61   1.8   scottr #define	FIFO_ENABLE	0x01	/* Turn the FIFO on */
     62   1.8   scottr #define	FIFO_RCV_RST	0x02	/* Reset RX FIFO */
     63   1.8   scottr #define	FIFO_XMT_RST	0x04	/* Reset TX FIFO */
     64   1.1      cgd #define	FIFO_DMA_MODE	0x08
     65   1.8   scottr #define	FIFO_TRIGGER_1	0x00	/* Trigger RXRDY intr on 1 character */
     66   1.8   scottr #define	FIFO_TRIGGER_4	0x40	/* ibid 4 */
     67   1.8   scottr #define	FIFO_TRIGGER_8	0x80	/* ibid 8 */
     68   1.8   scottr #define	FIFO_TRIGGER_14	0xc0	/* ibid 14 */
     69   1.1      cgd 
     70  1.11     fvdl /* enhanced feature register */
     71  1.11     fvdl #define	EFR_AUTOCTS	0x80	/* Automatic CTS flow control */
     72  1.11     fvdl #define	EFR_AUTORTS	0x40	/* Automatic RTS flow control */
     73  1.11     fvdl #define	EFR_SPECIAL	0x20	/* Special char detect */
     74  1.11     fvdl #define	EFR_EFCR	0x10	/* Enhanced function control bit */
     75  1.11     fvdl #define	EFR_TXFLOWBOTH	0x0c	/* Automatic transmit XON/XOFF 1 and 2 */
     76  1.11     fvdl #define	EFR_TXFLOW1	0x08	/* Automatic transmit XON/XOFF 1 */
     77  1.11     fvdl #define	EFR_TXFLOW2	0x04	/* Automatic transmit XON/XOFF 2 */
     78  1.11     fvdl #define	EFR_TXFLOWNONE	0x00	/* No automatic XON/XOFF transmit */
     79  1.11     fvdl #define	EFR_RXFLOWBOTH	0x03	/* Automatic receive XON/XOFF 1 and 2 */
     80  1.11     fvdl #define	EFR_RXFLOW1	0x02	/* Automatic receive XON/XOFF 1 */
     81  1.11     fvdl #define	EFR_RXFLOW2	0x01	/* Automatic receive XON/XOFF 2 */
     82  1.11     fvdl #define	EFR_RXFLOWNONE	0x00	/* No automatic XON/XOFF receive */
     83  1.11     fvdl 
     84   1.7  mycroft /* line control register */
     85  1.11     fvdl #define	LCR_EERS	0xBF	/* Enable access to Enhanced Register Set */
     86   1.8   scottr #define	LCR_DLAB	0x80	/* Divisor latch access enable */
     87   1.8   scottr #define	LCR_SBREAK	0x40	/* Break Control */
     88   1.8   scottr #define	LCR_PZERO	0x38	/* Space parity */
     89   1.8   scottr #define	LCR_PONE	0x28	/* Mark parity */
     90   1.8   scottr #define	LCR_PEVEN	0x18	/* Even parity */
     91   1.8   scottr #define	LCR_PODD	0x08	/* Odd parity */
     92   1.8   scottr #define	LCR_PNONE	0x00	/* No parity */
     93   1.8   scottr #define	LCR_PENAB	0x08	/* XXX - low order bit of all parity */
     94   1.8   scottr #define	LCR_STOPB	0x04	/* 2 stop bits per serial word */
     95   1.8   scottr #define	LCR_8BITS	0x03	/* 8 bits per serial word */
     96   1.8   scottr #define	LCR_7BITS	0x02	/* 7 bits */
     97   1.8   scottr #define	LCR_6BITS	0x01	/* 6 bits */
     98   1.8   scottr #define	LCR_5BITS	0x00	/* 5 bits */
     99   1.1      cgd 
    100   1.1      cgd /* modem control register */
    101  1.15     matt #define MCR_TCR_TLR	0x40	/* OMAP: enables access to the TCR & TLR regs */
    102  1.15     matt #define MCR_XONENABLE	0x20	/* OMAP XON_EN */
    103   1.8   scottr #define	MCR_LOOPBACK	0x10	/* Loop test: echos from TX to RX */
    104   1.8   scottr #define	MCR_IENABLE	0x08	/* Out2: enables UART interrupts */
    105   1.8   scottr #define	MCR_DRS		0x04	/* Out1: resets some internal modems */
    106   1.8   scottr #define	MCR_RTS		0x02	/* Request To Send */
    107   1.8   scottr #define	MCR_DTR		0x01	/* Data Terminal Ready */
    108   1.1      cgd 
    109   1.1      cgd /* line status register */
    110   1.1      cgd #define	LSR_RCV_FIFO	0x80
    111   1.8   scottr #define	LSR_TSRE	0x40	/* Transmitter empty: byte sent */
    112   1.8   scottr #define	LSR_TXRDY	0x20	/* Transmitter buffer empty */
    113   1.8   scottr #define	LSR_BI		0x10	/* Break detected */
    114   1.8   scottr #define	LSR_FE		0x08	/* Framing error: bad stop bit */
    115   1.8   scottr #define	LSR_PE		0x04	/* Parity error */
    116   1.8   scottr #define	LSR_OE		0x02	/* Overrun, lost incoming byte */
    117   1.8   scottr #define	LSR_RXRDY	0x01	/* Byte ready in Receive Buffer */
    118   1.8   scottr #define	LSR_RCV_MASK	0x1f	/* Mask for incoming data or error */
    119   1.1      cgd 
    120   1.1      cgd /* modem status register */
    121   1.8   scottr /* All deltas are from the last read of the MSR. */
    122   1.8   scottr #define	MSR_DCD		0x80	/* Current Data Carrier Detect */
    123   1.8   scottr #define	MSR_RI		0x40	/* Current Ring Indicator */
    124   1.8   scottr #define	MSR_DSR		0x20	/* Current Data Set Ready */
    125   1.8   scottr #define	MSR_CTS		0x10	/* Current Clear to Send */
    126   1.8   scottr #define	MSR_DDCD	0x08	/* DCD has changed state */
    127   1.8   scottr #define	MSR_TERI	0x04	/* RI has toggled low to high */
    128   1.8   scottr #define	MSR_DDSR	0x02	/* DSR has changed state */
    129   1.8   scottr #define	MSR_DCTS	0x01	/* CTS has changed state */
    130   1.3  mycroft 
    131  1.15     matt /* OMAP mode definition register 1 */
    132  1.15     matt #define MDR1_FRAME_END_MODE		0x80
    133  1.15     matt #define MDR1_SIP_MODE			0x40
    134  1.15     matt #define MDR1_SCT			0x20
    135  1.15     matt #define MDR1_SET_TXIR			0x10
    136  1.15     matt #define MDR1_IR_SLEEP			0x08
    137  1.15     matt #define MDR1_MODE_DISABLE		0x07
    138  1.15     matt #define MDR1_MODE_FIR			0x05
    139  1.15     matt #define MDR1_MODE_MIR			0x04
    140  1.15     matt #define MDR1_MODE_UART_13X		0x03
    141  1.15     matt #define MDR1_MODE_UART_16X_AUTOBAUD	0x02
    142  1.15     matt #define MDR1_MODE_SIR			0x01
    143  1.15     matt #define MDR1_MODE_UART_16X		0x00
    144  1.15     matt #define MDR1_MODE_MASK			0x07
    145  1.15     matt 
    146  1.15     matt 
    147  1.10  thorpej /* XXX ISA-specific. */
    148   1.3  mycroft #define	COM_NPORTS	8
    149