cs89x0reg.h revision 1.1 1 1.1 yamt /* $NetBSD: cs89x0reg.h,v 1.1 2001/11/26 19:17:08 yamt Exp $ */
2 1.1 yamt
3 1.1 yamt /*
4 1.1 yamt * Copyright 1997
5 1.1 yamt * Digital Equipment Corporation. All rights reserved.
6 1.1 yamt *
7 1.1 yamt * This software is furnished under license and may be used and
8 1.1 yamt * copied only in accordance with the following terms and conditions.
9 1.1 yamt * Subject to these conditions, you may download, copy, install,
10 1.1 yamt * use, modify and distribute this software in source and/or binary
11 1.1 yamt * form. No title or ownership is transferred hereby.
12 1.1 yamt *
13 1.1 yamt * 1) Any source code used, modified or distributed must reproduce
14 1.1 yamt * and retain this copyright notice and list of conditions as
15 1.1 yamt * they appear in the source file.
16 1.1 yamt *
17 1.1 yamt * 2) No right is granted to use any trade name, trademark, or logo of
18 1.1 yamt * Digital Equipment Corporation. Neither the "Digital Equipment
19 1.1 yamt * Corporation" name nor any trademark or logo of Digital Equipment
20 1.1 yamt * Corporation may be used to endorse or promote products derived
21 1.1 yamt * from this software without the prior written permission of
22 1.1 yamt * Digital Equipment Corporation.
23 1.1 yamt *
24 1.1 yamt * 3) This software is provided "AS-IS" and any express or implied
25 1.1 yamt * warranties, including but not limited to, any implied warranties
26 1.1 yamt * of merchantability, fitness for a particular purpose, or
27 1.1 yamt * non-infringement are disclaimed. In no event shall DIGITAL be
28 1.1 yamt * liable for any damages whatsoever, and in particular, DIGITAL
29 1.1 yamt * shall not be liable for special, indirect, consequential, or
30 1.1 yamt * incidental damages or damages for lost profits, loss of
31 1.1 yamt * revenue or loss of use, whether such damages arise in contract,
32 1.1 yamt * negligence, tort, under statute, in equity, at law or otherwise,
33 1.1 yamt * even if advised of the possibility of such damage.
34 1.1 yamt */
35 1.1 yamt
36 1.1 yamt /*
37 1.1 yamt **++
38 1.1 yamt ** FACILITY Crystal CS8900 Ethernet driver register description
39 1.1 yamt **
40 1.1 yamt ** ABSTRACT
41 1.1 yamt **
42 1.1 yamt ** This module provides CS8900 register definitions
43 1.1 yamt **
44 1.1 yamt ** AUTHORS
45 1.1 yamt **
46 1.1 yamt ** Peter Dettori SEA - Software Engineering.
47 1.1 yamt **
48 1.1 yamt ** CREATION DATE:
49 1.1 yamt **
50 1.1 yamt ** 13-Feb-1997.
51 1.1 yamt **
52 1.1 yamt ** MODIFICATION HISTORY:
53 1.1 yamt **
54 1.1 yamt **--
55 1.1 yamt */
56 1.1 yamt
57 1.1 yamt #ifndef _DEV_IC_CS89X0REG_H_
58 1.1 yamt #define _DEV_IC_CS89X0REG_H_
59 1.1 yamt
60 1.1 yamt /*
61 1.1 yamt * The CS8900 has 8 2-byte registers in I/O space.
62 1.1 yamt */
63 1.1 yamt #define CS8900_IOSIZE 16
64 1.1 yamt
65 1.1 yamt /*
66 1.1 yamt * The CS8900 has a 4k memory space.
67 1.1 yamt */
68 1.1 yamt #define CS8900_MEMSIZE 4096
69 1.1 yamt
70 1.1 yamt /*
71 1.1 yamt * Size of the DMA area used for packet reception.
72 1.1 yamt */
73 1.1 yamt #if 0
74 1.1 yamt #define CS8900_DMASIZE (64*1024)
75 1.1 yamt #else
76 1.1 yamt #define CS8900_DMASIZE (16*1024)
77 1.1 yamt #endif
78 1.1 yamt
79 1.1 yamt /*
80 1.1 yamt * Validate various parameters.
81 1.1 yamt */
82 1.1 yamt #define CS8900_MEMBASE_ISVALID(x) (((x) & (CS8900_MEMSIZE - 1)) == 0)
83 1.1 yamt #define CS8900_IRQ_ISVALID(x) ((x) == 5 || (x) == 10 || \
84 1.1 yamt (x) == 11 || (x) == 12)
85 1.1 yamt
86 1.1 yamt /* Chip Identification (PacketPage registers) */
87 1.1 yamt
88 1.1 yamt #define EISA_NUM_CRYSTAL 0x630E
89 1.1 yamt #define PROD_ID_MASK 0xE000
90 1.1 yamt #define PROD_ID_CS8900 0x0000
91 1.1 yamt #define PROD_ID_CS8920 0x4000
92 1.1 yamt #define PROD_ID_CS8920M 0x6000
93 1.1 yamt #define PROD_REV_MASK 0x1F00
94 1.1 yamt
95 1.1 yamt
96 1.1 yamt /* IO Port Offsets */
97 1.1 yamt
98 1.1 yamt #define PORT_RXTX_DATA 0x0000
99 1.1 yamt #define PORT_RXTX_DATA_1 0x0002
100 1.1 yamt #define PORT_TX_CMD 0x0004
101 1.1 yamt #define PORT_TX_LENGTH 0x0006
102 1.1 yamt #define PORT_ISQ 0x0008
103 1.1 yamt #define PORT_PKTPG_PTR 0x000A
104 1.1 yamt #define PORT_PKTPG_DATA 0x000C
105 1.1 yamt #define PORT_PKTPG_DATA_1 0x000E
106 1.1 yamt
107 1.1 yamt
108 1.1 yamt /* PacketPage Offsets */
109 1.1 yamt
110 1.1 yamt #define PKTPG_EISA_NUM 0x0000
111 1.1 yamt #define PKTPG_PRODUCT_ID 0x0002
112 1.1 yamt #define PKTPG_IO_BASE 0x0020
113 1.1 yamt #define PKTPG_INT_NUM 0x0022
114 1.1 yamt #define PKTPG_DMA_CHANNEL 0x0024
115 1.1 yamt #define PKTPG_DMA_START_FRAME 0x0026
116 1.1 yamt #define PKTPG_DMA_FRAME_COUNT 0x0028
117 1.1 yamt #define PKTPG_DMA_BYTE_COUNT 0x002A
118 1.1 yamt #define PKTPG_MEM_BASE 0x002C
119 1.1 yamt #define PKTPG_EEPROM_CMD 0x0040
120 1.1 yamt #define PKTPG_EEPROM_DATA 0x0042
121 1.1 yamt #define PKTPG_FRAME_BYTE_COUNT 0x0050
122 1.1 yamt #define PKTPG_RX_CFG 0x0102
123 1.1 yamt #define PKTPG_RX_CTL 0x0104
124 1.1 yamt #define PKTPG_TX_CFG 0x0106
125 1.1 yamt #define PKTPG_BUF_CFG 0x010A
126 1.1 yamt #define PKTPG_LINE_CTL 0x0112
127 1.1 yamt #define PKTPG_SELF_CTL 0x0114
128 1.1 yamt #define PKTPG_BUS_CTL 0x0116
129 1.1 yamt #define PKTPG_TEST_CTL 0x0118
130 1.1 yamt #define PKTPG_AUTONEG_CTL 0x011C
131 1.1 yamt #define PKTPG_ISQ 0x0120
132 1.1 yamt #define PKTPG_RX_EVENT 0x0124
133 1.1 yamt #define PKTPG_TX_EVENT 0x0128
134 1.1 yamt #define PKTPG_BUF_EVENT 0x012C
135 1.1 yamt #define PKTPG_RX_MISS 0x0130
136 1.1 yamt #define PKTPG_TX_COL 0x0132
137 1.1 yamt #define PKTPG_LINE_ST 0x0134
138 1.1 yamt #define PKTPG_SELF_ST 0x0136
139 1.1 yamt #define PKTPG_BUS_ST 0x0138
140 1.1 yamt #define PKTPG_TDR 0x013c
141 1.1 yamt #define PKTPG_AUTONEG_ST 0x013e
142 1.1 yamt #define PKTPG_TX_CMD 0x0144
143 1.1 yamt #define PKTPG_TX_LENGTH 0x0146
144 1.1 yamt #define PKTPG_LOG_ADDR 0x0150 /* logical address filter hash tbl */
145 1.1 yamt #define PKTPG_IND_ADDR 0x0158
146 1.1 yamt #define PKTPG_8920_INT_NUM 0x0370
147 1.1 yamt #define PKTPG_8920_DMA_CHANNEL 0x0374
148 1.1 yamt #define PKTPG_RX_STATUS 0x0400
149 1.1 yamt #define PKTPG_RX_LENGTH 0x0402
150 1.1 yamt #define PKTPG_RX_FRAME 0x0404
151 1.1 yamt #define PKTPG_TX_FRAME 0x0A00
152 1.1 yamt
153 1.1 yamt
154 1.1 yamt /* EEPROM Offsets */
155 1.1 yamt
156 1.1 yamt #define EEPROM_IND_ADDR_H 0x001C
157 1.1 yamt #define EEPROM_IND_ADDR_M 0x001D
158 1.1 yamt #define EEPROM_IND_ADDR_L 0x001E
159 1.1 yamt #define EEPROM_ISA_CFG 0x001F
160 1.1 yamt #define EEPROM_MEM_BASE 0x0020
161 1.1 yamt #define EEPROM_XMIT_CTL 0x0023
162 1.1 yamt #define EEPROM_ADPTR_CFG 0x0024
163 1.1 yamt
164 1.1 yamt
165 1.1 yamt /* Register Numbers */
166 1.1 yamt
167 1.1 yamt #define REG_NUM_MASK 0x003F
168 1.1 yamt #define REG_NUM_RX_EVENT 0x0004
169 1.1 yamt #define REG_NUM_TX_EVENT 0x0008
170 1.1 yamt #define REG_NUM_BUF_EVENT 0x000C
171 1.1 yamt #define REG_NUM_RX_MISS 0x0010
172 1.1 yamt #define REG_NUM_TX_COL 0x0012
173 1.1 yamt
174 1.1 yamt
175 1.1 yamt /* Self Control Register */
176 1.1 yamt
177 1.1 yamt #define SELF_CTL_RESET 0x0040
178 1.1 yamt #define SELF_CTL_HC1E 0x2000
179 1.1 yamt #define SELF_CTL_HCB1 0x8000
180 1.1 yamt
181 1.1 yamt
182 1.1 yamt /* Self Status Register */
183 1.1 yamt
184 1.1 yamt #define SELF_ST_INIT_DONE 0x0080
185 1.1 yamt #define SELF_ST_SI_BUSY 0x0100
186 1.1 yamt #define SELF_ST_EEP_PRES 0x0200
187 1.1 yamt #define SELF_ST_EEP_OK 0x0400
188 1.1 yamt #define SELF_ST_EL_PRES 0x0800
189 1.1 yamt
190 1.1 yamt
191 1.1 yamt /* EEPROM Command Register */
192 1.1 yamt
193 1.1 yamt #define EEPROM_CMD_READ 0x0200
194 1.1 yamt #define EEPROM_CMD_ELSEL 0x0400
195 1.1 yamt
196 1.1 yamt
197 1.1 yamt /* Bus Control Register */
198 1.1 yamt
199 1.1 yamt #define BUS_CTL_RESET_DMA 0x0040
200 1.1 yamt #define BUS_CTL_USE_SA 0x0200
201 1.1 yamt #define BUS_CTL_MEM_MODE 0x0400
202 1.1 yamt #define BUS_CTL_DMA_BURST 0x0800
203 1.1 yamt #define BUS_CTL_IOCHRDY 0x1000
204 1.1 yamt #define BUS_CTL_DMA_SIZE 0x2000
205 1.1 yamt #define BUS_CTL_INT_ENBL 0x8000
206 1.1 yamt
207 1.1 yamt
208 1.1 yamt /* Bus Status Register */
209 1.1 yamt
210 1.1 yamt #define BUS_ST_TX_BID_ERR 0x0080
211 1.1 yamt #define BUS_ST_RDY4TXNOW 0x0100
212 1.1 yamt
213 1.1 yamt
214 1.1 yamt /* Line Control Register */
215 1.1 yamt
216 1.1 yamt #define LINE_CTL_RX_ON 0x0040
217 1.1 yamt #define LINE_CTL_TX_ON 0x0080
218 1.1 yamt #define LINE_CTL_AUI_ONLY 0x0100
219 1.1 yamt #define LINE_CTL_10BASET 0x0000
220 1.1 yamt #define LINE_CTL_AUTO_SEL 0x0200
221 1.1 yamt
222 1.1 yamt
223 1.1 yamt /* Test Control Register */
224 1.1 yamt
225 1.1 yamt #define TEST_CTL_DIS_LT 0x0080
226 1.1 yamt #define TEST_CTL_ENDEC_LP 0x0200
227 1.1 yamt #define TEST_CTL_AUI_LOOP 0x0400
228 1.1 yamt #define TEST_CTL_DIS_BKOFF 0x0800
229 1.1 yamt #define TEST_CTL_FDX 0x4000
230 1.1 yamt
231 1.1 yamt
232 1.1 yamt /* Receiver Configuration Register */
233 1.1 yamt
234 1.1 yamt #define RX_CFG_SKIP 0x0040
235 1.1 yamt #define RX_CFG_RX_OK_IE 0x0100
236 1.1 yamt #define RX_CFG_RX_DMA_ONLY 0x0200
237 1.1 yamt #define RX_CFG_CRC_ERR_IE 0x1000
238 1.1 yamt #define RX_CFG_RUNT_IE 0x2000
239 1.1 yamt #define RX_CFG_X_DATA_IE 0x4000
240 1.1 yamt #define RX_CFG_ALL_IE 0x7100
241 1.1 yamt
242 1.1 yamt
243 1.1 yamt /* Receiver Event Register */
244 1.1 yamt
245 1.1 yamt #define RX_EVENT_DRIBBLE 0x0080
246 1.1 yamt #define RX_EVENT_RX_OK 0x0100
247 1.1 yamt #define RX_EVENT_IND_ADDR 0x0400
248 1.1 yamt #define RX_EVENT_BCAST 0x0800
249 1.1 yamt #define RX_EVENT_CRC_ERR 0x1000
250 1.1 yamt #define RX_EVENT_RUNT 0x2000
251 1.1 yamt #define RX_EVENT_X_DATA 0x4000
252 1.1 yamt
253 1.1 yamt
254 1.1 yamt /* Receiver Control Register */
255 1.1 yamt
256 1.1 yamt #define RX_CTL_INDHASH_A 0x0040
257 1.1 yamt #define RX_CTL_PROMISC_A 0x0080
258 1.1 yamt #define RX_CTL_RX_OK_A 0x0100
259 1.1 yamt #define RX_CTL_MCAST_A 0x0200
260 1.1 yamt #define RX_CTL_IND_A 0x0400
261 1.1 yamt #define RX_CTL_BCAST_A 0x0800
262 1.1 yamt #define RX_CTL_CRC_ERR_A 0x1000
263 1.1 yamt #define RX_CTL_RUNT_A 0x2000
264 1.1 yamt #define RX_CTL_X_DATA_A 0x4000
265 1.1 yamt
266 1.1 yamt
267 1.1 yamt /* Transmit Configuration Register */
268 1.1 yamt
269 1.1 yamt #define TX_CFG_LOSS_CRS_IE 0x0040
270 1.1 yamt #define TX_CFG_SQE_ERR_IE 0x0080
271 1.1 yamt #define TX_CFG_TX_OK_IE 0x0100
272 1.1 yamt #define TX_CFG_OUT_WIN_IE 0x0200
273 1.1 yamt #define TX_CFG_JABBER_IE 0x0400
274 1.1 yamt #define TX_CFG_16_COLL_IE 0x8000
275 1.1 yamt #define TX_CFG_ALL_IE 0x8FC0
276 1.1 yamt
277 1.1 yamt
278 1.1 yamt
279 1.1 yamt /* Transmit Configuration Register */
280 1.1 yamt
281 1.1 yamt #define TX_EVENT_LOSS_CRS 0x0040
282 1.1 yamt #define TX_EVENT_SQE_ERR 0x0080
283 1.1 yamt #define TX_EVENT_TX_OK 0x0100
284 1.1 yamt #define TX_EVENT_OUT_WIN 0x0200
285 1.1 yamt #define TX_EVENT_JABBER 0x0400
286 1.1 yamt #define TX_EVENT_COLL_MASK 0x7800
287 1.1 yamt #define TX_EVENT_16_COLL 0x8000
288 1.1 yamt
289 1.1 yamt
290 1.1 yamt /* Transmit Command Register */
291 1.1 yamt
292 1.1 yamt #define TX_CMD_START_5 0x0000
293 1.1 yamt #define TX_CMD_START_381 0x0080
294 1.1 yamt #define TX_CMD_START_1021 0x0040
295 1.1 yamt #define TX_CMD_START_ALL 0x00C0
296 1.1 yamt #define TX_CMD_FORCE 0x0100
297 1.1 yamt #define TX_CMD_ONE_COLL 0x0200
298 1.1 yamt #define TX_CMD_NO_CRC 0x1000
299 1.1 yamt #define TX_CMD_NO_PAD 0x2000
300 1.1 yamt
301 1.1 yamt
302 1.1 yamt /* Buffer Configuration Register */
303 1.1 yamt
304 1.1 yamt #define BUF_CFG_SW_INT 0x0040
305 1.1 yamt #define BUF_CFG_RX_DMA_IE 0x0080
306 1.1 yamt #define BUF_CFG_RDY4TX_IE 0x0100
307 1.1 yamt #define BUF_CFG_RX_MISS_IE 0x0400
308 1.1 yamt #define BUF_CFG_TX_UNDR_IE 0x0200
309 1.1 yamt #define BUF_CFG_RX_128_IE 0x0800
310 1.1 yamt #define BUF_CFG_TX_COL_OVER_IE 0x1000
311 1.1 yamt #define BUF_CFG_RX_MISS_OVER_IE 0x2000
312 1.1 yamt #define BUF_CFG_RX_DEST_IE 0x8000
313 1.1 yamt
314 1.1 yamt /* Buffer Event Register */
315 1.1 yamt
316 1.1 yamt #define BUF_EVENT_SW_INT 0x0040
317 1.1 yamt #define BUF_EVENT_RX_DMA 0x0080
318 1.1 yamt #define BUF_EVENT_RDY4TX 0x0100
319 1.1 yamt #define BUF_EVENT_TX_UNDR 0x0200
320 1.1 yamt #define BUF_EVENT_RX_MISS 0x0400
321 1.1 yamt #define BUF_EVENT_RX_128 0x0800
322 1.1 yamt #define BUF_EVENT_RX_DEST 0x8000
323 1.1 yamt
324 1.1 yamt
325 1.1 yamt /* Autonegotiation Control Register */
326 1.1 yamt
327 1.1 yamt #define AUTOCTL_NEG_NOW 0x0040
328 1.1 yamt #define AUTOCTL_ALLOW_FDX 0x0080
329 1.1 yamt #define AUTOCTL_NEG_ENABLE 0x0100
330 1.1 yamt #define AUTOCTL_NLP_ENABLE 0x0200
331 1.1 yamt #define AUTOCTL_FORCE_FDX 0x8000
332 1.1 yamt
333 1.1 yamt
334 1.1 yamt /* Autonegotiation Status Register */
335 1.1 yamt
336 1.1 yamt #define AUTOST_NEG_BUSY 0x0080
337 1.1 yamt #define AUTOST_FLP_LINK 0x0100
338 1.1 yamt #define AUTOST_FLP_LINK_GOOD 0x0800
339 1.1 yamt #define AUTOST_LINK_FAULT 0x1000
340 1.1 yamt #define AUTOST_HDX_ACTIVE 0x4000
341 1.1 yamt #define AUTOST_FDX_ACTIVE 0x8000
342 1.1 yamt
343 1.1 yamt
344 1.1 yamt /* ISA Configuration from EEPROM */
345 1.1 yamt
346 1.1 yamt #define ISA_CFG_IRQ_MASK 0x000F
347 1.1 yamt #define ISA_CFG_USE_SA 0x0080
348 1.1 yamt #define ISA_CFG_IOCHRDY 0x0100
349 1.1 yamt #define ISA_CFG_MEM_MODE 0x8000
350 1.1 yamt
351 1.1 yamt
352 1.1 yamt /* Memory Base from EEPROM */
353 1.1 yamt
354 1.1 yamt #define MEM_BASE_MASK 0xFFF0
355 1.1 yamt
356 1.1 yamt
357 1.1 yamt /* Adpater Configuration from EEPROM */
358 1.1 yamt
359 1.1 yamt #define ADPTR_CFG_MEDIA 0x0060
360 1.1 yamt #define ADPTR_CFG_10BASET 0x0020
361 1.1 yamt #define ADPTR_CFG_AUI 0x0040
362 1.1 yamt #define ADPTR_CFG_10BASE2 0x0060
363 1.1 yamt #define ADPTR_CFG_DCDC_POL 0x0080
364 1.1 yamt
365 1.1 yamt
366 1.1 yamt /* Transmission Control from EEPROM */
367 1.1 yamt
368 1.1 yamt #define XMIT_CTL_FDX 0x8000
369 1.1 yamt
370 1.1 yamt
371 1.1 yamt /* Miscellaneous definitions */
372 1.1 yamt
373 1.1 yamt #define MAXLOOP 0x8888
374 1.1 yamt #define RXBUFCOUNT 16
375 1.1 yamt #define MC_LOANED 5
376 1.1 yamt
377 1.1 yamt #endif /* _DEV_IC_CS89X0REG_H_ */
378