Home | History | Annotate | Line # | Download | only in ic
dm9000.c revision 1.4.22.1
      1  1.4.22.1    martin /*	$NetBSD: dm9000.c,v 1.4.22.1 2015/01/02 20:24:14 martin Exp $	*/
      2       1.1     ahoka 
      3       1.1     ahoka /*
      4       1.1     ahoka  * Copyright (c) 2009 Paul Fleischer
      5       1.1     ahoka  * All rights reserved.
      6       1.1     ahoka  *
      7       1.1     ahoka  * 1. Redistributions of source code must retain the above copyright
      8       1.1     ahoka  *    notice, this list of conditions and the following disclaimer.
      9       1.1     ahoka  * 2. Redistributions in binary form must reproduce the above copyright
     10       1.1     ahoka  *    notice, this list of conditions and the following disclaimer in the
     11       1.1     ahoka  *    documentation and/or other materials provided with the distribution.
     12       1.1     ahoka  * 3. The name of the company nor the name of the author may be used to
     13       1.1     ahoka  *    endorse or promote products derived from this software without specific
     14       1.1     ahoka  *    prior written permission.
     15       1.1     ahoka  *
     16       1.1     ahoka  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR IMPLIED
     17       1.1     ahoka  * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
     18       1.1     ahoka  * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     19       1.1     ahoka  * IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT,
     20       1.1     ahoka  * INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
     21       1.1     ahoka  * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
     22       1.1     ahoka  * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
     23       1.1     ahoka  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
     24       1.1     ahoka  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
     25       1.1     ahoka  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
     26       1.1     ahoka  * SUCH DAMAGE.
     27       1.1     ahoka  */
     28       1.1     ahoka 
     29       1.1     ahoka /* based on sys/dev/ic/cs89x0.c */
     30       1.1     ahoka /*
     31       1.1     ahoka  * Copyright (c) 2004 Christopher Gilbert
     32       1.1     ahoka  * All rights reserved.
     33       1.1     ahoka  *
     34       1.1     ahoka  * 1. Redistributions of source code must retain the above copyright
     35       1.1     ahoka  *    notice, this list of conditions and the following disclaimer.
     36       1.1     ahoka  * 2. Redistributions in binary form must reproduce the above copyright
     37       1.1     ahoka  *    notice, this list of conditions and the following disclaimer in the
     38       1.1     ahoka  *    documentation and/or other materials provided with the distribution.
     39       1.1     ahoka  * 3. The name of the company nor the name of the author may be used to
     40       1.1     ahoka  *    endorse or promote products derived from this software without specific
     41       1.1     ahoka  *    prior written permission.
     42       1.1     ahoka  *
     43       1.1     ahoka  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR IMPLIED
     44       1.1     ahoka  * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
     45       1.1     ahoka  * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     46       1.1     ahoka  * IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT,
     47       1.1     ahoka  * INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
     48       1.1     ahoka  * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
     49       1.1     ahoka  * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
     50       1.1     ahoka  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
     51       1.1     ahoka  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
     52       1.1     ahoka  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
     53       1.1     ahoka  * SUCH DAMAGE.
     54       1.1     ahoka  */
     55       1.1     ahoka 
     56       1.1     ahoka /*
     57       1.1     ahoka  * Copyright 1997
     58       1.1     ahoka  * Digital Equipment Corporation. All rights reserved.
     59       1.1     ahoka  *
     60       1.1     ahoka  * This software is furnished under license and may be used and
     61       1.1     ahoka  * copied only in accordance with the following terms and conditions.
     62       1.1     ahoka  * Subject to these conditions, you may download, copy, install,
     63       1.1     ahoka  * use, modify and distribute this software in source and/or binary
     64       1.1     ahoka  * form. No title or ownership is transferred hereby.
     65       1.1     ahoka  *
     66       1.1     ahoka  * 1) Any source code used, modified or distributed must reproduce
     67       1.1     ahoka  *    and retain this copyright notice and list of conditions as
     68       1.1     ahoka  *    they appear in the source file.
     69       1.1     ahoka  *
     70       1.1     ahoka  * 2) No right is granted to use any trade name, trademark, or logo of
     71       1.1     ahoka  *    Digital Equipment Corporation. Neither the "Digital Equipment
     72       1.1     ahoka  *    Corporation" name nor any trademark or logo of Digital Equipment
     73       1.1     ahoka  *    Corporation may be used to endorse or promote products derived
     74       1.1     ahoka  *    from this software without the prior written permission of
     75       1.1     ahoka  *    Digital Equipment Corporation.
     76       1.1     ahoka  *
     77       1.1     ahoka  * 3) This software is provided "AS-IS" and any express or implied
     78       1.1     ahoka  *    warranties, including but not limited to, any implied warranties
     79       1.1     ahoka  *    of merchantability, fitness for a particular purpose, or
     80       1.1     ahoka  *    non-infringement are disclaimed. In no event shall DIGITAL be
     81       1.1     ahoka  *    liable for any damages whatsoever, and in particular, DIGITAL
     82       1.1     ahoka  *    shall not be liable for special, indirect, consequential, or
     83       1.1     ahoka  *    incidental damages or damages for lost profits, loss of
     84       1.1     ahoka  *    revenue or loss of use, whether such damages arise in contract,
     85       1.1     ahoka  *    negligence, tort, under statute, in equity, at law or otherwise,
     86       1.1     ahoka  *    even if advised of the possibility of such damage.
     87       1.1     ahoka  */
     88       1.1     ahoka 
     89       1.1     ahoka #include <sys/cdefs.h>
     90       1.1     ahoka 
     91       1.1     ahoka #include <sys/param.h>
     92       1.4  nisimura #include <sys/kernel.h>
     93       1.1     ahoka #include <sys/systm.h>
     94       1.1     ahoka #include <sys/mbuf.h>
     95       1.1     ahoka #include <sys/syslog.h>
     96       1.1     ahoka #include <sys/socket.h>
     97       1.1     ahoka #include <sys/device.h>
     98       1.1     ahoka #include <sys/malloc.h>
     99       1.1     ahoka #include <sys/ioctl.h>
    100       1.1     ahoka #include <sys/errno.h>
    101       1.1     ahoka 
    102       1.1     ahoka #include <net/if.h>
    103       1.1     ahoka #include <net/if_ether.h>
    104       1.1     ahoka #include <net/if_media.h>
    105       1.1     ahoka #ifdef INET
    106       1.1     ahoka #include <netinet/in.h>
    107       1.1     ahoka #include <netinet/if_inarp.h>
    108       1.1     ahoka #endif
    109       1.1     ahoka 
    110       1.1     ahoka #include <net/bpf.h>
    111       1.1     ahoka #include <net/bpfdesc.h>
    112       1.1     ahoka 
    113       1.1     ahoka #include <sys/bus.h>
    114       1.1     ahoka #include <sys/intr.h>
    115       1.1     ahoka 
    116       1.1     ahoka #include <dev/ic/dm9000var.h>
    117       1.1     ahoka #include <dev/ic/dm9000reg.h>
    118       1.1     ahoka 
    119       1.1     ahoka #if 1
    120       1.1     ahoka #undef DM9000_DEBUG
    121       1.4  nisimura #undef DM9000_TX_DEBUG
    122       1.1     ahoka #undef DM9000_TX_DATA_DEBUG
    123       1.1     ahoka #undef DM9000_RX_DEBUG
    124       1.1     ahoka #undef  DM9000_RX_DATA_DEBUG
    125       1.1     ahoka #else
    126       1.1     ahoka #define DM9000_DEBUG
    127       1.1     ahoka #define  DM9000_TX_DEBUG
    128       1.1     ahoka #define DM9000_TX_DATA_DEBUG
    129       1.1     ahoka #define DM9000_RX_DEBUG
    130       1.1     ahoka #define  DM9000_RX_DATA_DEBUG
    131       1.1     ahoka #endif
    132       1.1     ahoka 
    133       1.1     ahoka #ifdef DM9000_DEBUG
    134       1.1     ahoka #define DPRINTF(s) do {printf s; } while (/*CONSTCOND*/0)
    135       1.1     ahoka #else
    136       1.1     ahoka #define DPRINTF(s) do {} while (/*CONSTCOND*/0)
    137       1.1     ahoka #endif
    138       1.1     ahoka 
    139       1.1     ahoka #ifdef DM9000_TX_DEBUG
    140       1.1     ahoka #define TX_DPRINTF(s) do {printf s; } while (/*CONSTCOND*/0)
    141       1.1     ahoka #else
    142       1.1     ahoka #define TX_DPRINTF(s) do {} while (/*CONSTCOND*/0)
    143       1.1     ahoka #endif
    144       1.1     ahoka 
    145       1.1     ahoka #ifdef DM9000_RX_DEBUG
    146       1.1     ahoka #define RX_DPRINTF(s) do {printf s; } while (/*CONSTCOND*/0)
    147       1.1     ahoka #else
    148       1.1     ahoka #define RX_DPRINTF(s) do {} while (/*CONSTCOND*/0)
    149       1.1     ahoka #endif
    150       1.1     ahoka 
    151       1.1     ahoka #ifdef DM9000_RX_DATA_DEBUG
    152       1.1     ahoka #define RX_DATA_DPRINTF(s) do {printf s; } while (/*CONSTCOND*/0)
    153       1.1     ahoka #else
    154       1.1     ahoka #define RX_DATA_DPRINTF(s) do {} while (/*CONSTCOND*/0)
    155       1.1     ahoka #endif
    156       1.1     ahoka 
    157       1.1     ahoka #ifdef DM9000_TX_DATA_DEBUG
    158       1.1     ahoka #define TX_DATA_DPRINTF(s) do {printf s; } while (/*CONSTCOND*/0)
    159       1.1     ahoka #else
    160       1.1     ahoka #define TX_DATA_DPRINTF(s) do {} while (/*CONSTCOND*/0)
    161       1.1     ahoka #endif
    162       1.1     ahoka 
    163       1.4  nisimura /*** Internal PHY functions ***/
    164       1.1     ahoka uint16_t dme_phy_read(struct dme_softc *sc, int reg);
    165       1.4  nisimura void	dme_phy_write(struct dme_softc *sc, int reg, uint16_t value);
    166       1.4  nisimura void	dme_phy_init(struct dme_softc *sc);
    167       1.4  nisimura void	dme_phy_reset(struct dme_softc *sc);
    168       1.4  nisimura void	dme_phy_update_media(struct dme_softc *sc);
    169       1.4  nisimura void	dme_phy_check_link(void *arg);
    170       1.1     ahoka 
    171       1.1     ahoka /*** Methods registered in struct ifnet ***/
    172       1.1     ahoka void	dme_start_output(struct ifnet *ifp);
    173       1.1     ahoka int	dme_init(struct ifnet *ifp);
    174       1.1     ahoka int	dme_ioctl(struct ifnet *ifp, u_long cmd, void *data);
    175       1.1     ahoka void	dme_stop(struct ifnet *ifp, int disable);
    176       1.1     ahoka 
    177       1.1     ahoka int	dme_mediachange(struct ifnet *ifp);
    178       1.1     ahoka void	dme_mediastatus(struct ifnet *ufp, struct ifmediareq *ifmr);
    179       1.1     ahoka 
    180       1.1     ahoka /*** Internal methods ***/
    181       1.1     ahoka 
    182       1.1     ahoka /* Prepare data to be transmitted (i.e. dequeue and load it into the DM9000) */
    183       1.1     ahoka void    dme_prepare(struct dme_softc *sc, struct ifnet *ifp);
    184       1.1     ahoka 
    185       1.1     ahoka /* Transmit prepared data */
    186       1.1     ahoka void    dme_transmit(struct dme_softc *sc);
    187       1.1     ahoka 
    188       1.1     ahoka /* Receive data */
    189       1.1     ahoka void    dme_receive(struct dme_softc *sc, struct ifnet *ifp);
    190       1.1     ahoka 
    191       1.1     ahoka /* Software Initialize/Reset of the DM9000 */
    192       1.1     ahoka void    dme_reset(struct dme_softc *sc);
    193       1.1     ahoka 
    194       1.4  nisimura /* Configure multicast filter */
    195       1.4  nisimura void	dme_set_addr_filter(struct dme_softc *sc);
    196       1.4  nisimura 
    197       1.4  nisimura /* Set media */
    198       1.4  nisimura int	dme_set_media(struct dme_softc *sc, int media);
    199       1.4  nisimura 
    200       1.4  nisimura /* Read/write packet data from/to DM9000 IC in various transfer sizes */
    201       1.4  nisimura int	dme_pkt_read_2(struct dme_softc *sc, struct ifnet *ifp, struct mbuf **outBuf);
    202       1.4  nisimura int	dme_pkt_write_2(struct dme_softc *sc, struct mbuf *bufChain);
    203       1.4  nisimura /* TODO: Implement 8 and 32 bit read/write functions */
    204       1.4  nisimura 
    205       1.1     ahoka uint16_t
    206       1.1     ahoka dme_phy_read(struct dme_softc *sc, int reg)
    207       1.1     ahoka {
    208       1.1     ahoka 	uint16_t val;
    209       1.1     ahoka 	/* Select Register to read*/
    210       1.1     ahoka 	dme_write(sc, DM9000_EPAR, DM9000_EPAR_INT_PHY +
    211       1.1     ahoka 	    (reg & DM9000_EPAR_EROA_MASK));
    212       1.1     ahoka 	/* Select read operation (DM9000_EPCR_ERPRR) from the PHY */
    213       1.1     ahoka 	dme_write(sc, DM9000_EPCR, DM9000_EPCR_ERPRR + DM9000_EPCR_EPOS_PHY);
    214       1.1     ahoka 
    215       1.1     ahoka 	/* Wait until access to PHY has completed */
    216       1.1     ahoka 	while (dme_read(sc, DM9000_EPCR) & DM9000_EPCR_ERRE);
    217       1.1     ahoka 
    218       1.1     ahoka 	/* Reset ERPRR-bit */
    219       1.1     ahoka 	dme_write(sc, DM9000_EPCR, DM9000_EPCR_EPOS_PHY);
    220       1.1     ahoka 
    221       1.1     ahoka 	val = dme_read(sc, DM9000_EPDRL);
    222       1.1     ahoka 	val += dme_read(sc, DM9000_EPDRH) << 8;
    223       1.1     ahoka 
    224       1.1     ahoka 	return val;
    225       1.1     ahoka }
    226       1.1     ahoka 
    227       1.1     ahoka void
    228       1.1     ahoka dme_phy_write(struct dme_softc *sc, int reg, uint16_t value)
    229       1.1     ahoka {
    230       1.1     ahoka 	/* Select Register to write*/
    231       1.1     ahoka 	dme_write(sc, DM9000_EPAR, DM9000_EPAR_INT_PHY +
    232       1.1     ahoka 	    (reg & DM9000_EPAR_EROA_MASK));
    233       1.1     ahoka 
    234       1.1     ahoka 	/* Write data to the two data registers */
    235       1.1     ahoka 	dme_write(sc, DM9000_EPDRL, value & 0xFF);
    236       1.1     ahoka 	dme_write(sc, DM9000_EPDRH, (value >> 8) & 0xFF);
    237       1.1     ahoka 
    238       1.1     ahoka 	/* Select write operation (DM9000_EPCR_ERPRW) from the PHY */
    239       1.1     ahoka 	dme_write(sc, DM9000_EPCR, DM9000_EPCR_ERPRW + DM9000_EPCR_EPOS_PHY);
    240       1.1     ahoka 
    241       1.1     ahoka 	/* Wait until access to PHY has completed */
    242       1.1     ahoka 	while(dme_read(sc, DM9000_EPCR) & DM9000_EPCR_ERRE);
    243       1.1     ahoka 
    244       1.4  nisimura 	/* Reset ERPRR-bit */
    245       1.4  nisimura 	dme_write(sc, DM9000_EPCR, DM9000_EPCR_EPOS_PHY);
    246       1.4  nisimura }
    247       1.4  nisimura 
    248       1.4  nisimura void
    249       1.4  nisimura dme_phy_init(struct dme_softc *sc)
    250       1.4  nisimura {
    251       1.4  nisimura 	u_int ifm_media = sc->sc_media.ifm_media;
    252       1.4  nisimura 	uint32_t bmcr, anar;
    253       1.4  nisimura 
    254       1.4  nisimura 	bmcr = dme_phy_read(sc, DM9000_PHY_BMCR);
    255       1.4  nisimura 	anar = dme_phy_read(sc, DM9000_PHY_ANAR);
    256       1.4  nisimura 
    257       1.4  nisimura 	anar = anar & ~DM9000_PHY_ANAR_10_HDX
    258       1.4  nisimura 		& ~DM9000_PHY_ANAR_10_FDX
    259       1.4  nisimura 		& ~DM9000_PHY_ANAR_TX_HDX
    260       1.4  nisimura 		& ~DM9000_PHY_ANAR_TX_FDX;
    261       1.4  nisimura 
    262       1.4  nisimura 	switch (IFM_SUBTYPE(ifm_media)) {
    263       1.4  nisimura 	case IFM_AUTO:
    264       1.4  nisimura 		bmcr |= DM9000_PHY_BMCR_AUTO_NEG_EN;
    265       1.4  nisimura 		anar |= DM9000_PHY_ANAR_10_HDX |
    266       1.4  nisimura 			DM9000_PHY_ANAR_10_FDX |
    267       1.4  nisimura 			DM9000_PHY_ANAR_TX_HDX |
    268       1.4  nisimura 			DM9000_PHY_ANAR_TX_FDX;
    269       1.4  nisimura 		break;
    270       1.4  nisimura 	case IFM_10_T:
    271       1.4  nisimura 		//bmcr &= ~DM9000_PHY_BMCR_AUTO_NEG_EN;
    272       1.4  nisimura 		bmcr &= ~DM9000_PHY_BMCR_SPEED_SELECT;
    273       1.4  nisimura 		if (ifm_media & IFM_FDX)
    274       1.4  nisimura 			anar |= DM9000_PHY_ANAR_10_FDX;
    275       1.4  nisimura 		else
    276       1.4  nisimura 			anar |= DM9000_PHY_ANAR_10_HDX;
    277       1.4  nisimura 		break;
    278       1.4  nisimura 	case IFM_100_TX:
    279       1.4  nisimura 		//bmcr &= ~DM9000_PHY_BMCR_AUTO_NEG_EN;
    280       1.4  nisimura 		bmcr |= DM9000_PHY_BMCR_SPEED_SELECT;
    281       1.4  nisimura 		if (ifm_media & IFM_FDX)
    282       1.4  nisimura 			anar |= DM9000_PHY_ANAR_TX_FDX;
    283       1.4  nisimura 		else
    284       1.4  nisimura 			anar |= DM9000_PHY_ANAR_TX_HDX;
    285       1.4  nisimura 
    286       1.4  nisimura 		break;
    287       1.4  nisimura 	}
    288       1.4  nisimura 
    289       1.4  nisimura 	if(ifm_media & IFM_FDX) {
    290       1.4  nisimura 		bmcr |= DM9000_PHY_BMCR_DUPLEX_MODE;
    291       1.4  nisimura 	} else {
    292       1.4  nisimura 		bmcr &= ~DM9000_PHY_BMCR_DUPLEX_MODE;
    293       1.4  nisimura 	}
    294       1.4  nisimura 
    295       1.4  nisimura 	dme_phy_write(sc, DM9000_PHY_BMCR, bmcr);
    296       1.4  nisimura 	dme_phy_write(sc, DM9000_PHY_ANAR, anar);
    297       1.4  nisimura }
    298       1.4  nisimura 
    299       1.4  nisimura void
    300       1.4  nisimura dme_phy_reset(struct dme_softc *sc)
    301       1.4  nisimura {
    302       1.4  nisimura 	uint32_t reg;
    303       1.4  nisimura 
    304       1.4  nisimura 	/* PHY Reset */
    305       1.4  nisimura 	dme_phy_write(sc, DM9000_PHY_BMCR, DM9000_PHY_BMCR_RESET);
    306       1.4  nisimura 
    307       1.4  nisimura 	reg = dme_read(sc, DM9000_GPCR);
    308       1.4  nisimura 	dme_write(sc, DM9000_GPCR, reg & ~DM9000_GPCR_GPIO0_OUT);
    309       1.4  nisimura 	reg = dme_read(sc, DM9000_GPR);
    310       1.4  nisimura 	dme_write(sc, DM9000_GPR, reg | DM9000_GPR_PHY_PWROFF);
    311       1.4  nisimura 
    312       1.4  nisimura 	dme_phy_init(sc);
    313       1.1     ahoka 
    314       1.4  nisimura 	reg = dme_read(sc, DM9000_GPR);
    315       1.4  nisimura 	dme_write(sc, DM9000_GPR, reg & ~DM9000_GPR_PHY_PWROFF);
    316       1.4  nisimura 	reg = dme_read(sc, DM9000_GPCR);
    317       1.4  nisimura 	dme_write(sc, DM9000_GPCR, reg | DM9000_GPCR_GPIO0_OUT);
    318       1.1     ahoka 
    319       1.4  nisimura 	dme_phy_update_media(sc);
    320       1.4  nisimura }
    321       1.4  nisimura 
    322       1.4  nisimura void
    323       1.4  nisimura dme_phy_update_media(struct dme_softc *sc)
    324       1.4  nisimura {
    325       1.4  nisimura 	u_int ifm_media = sc->sc_media.ifm_media;
    326       1.4  nisimura 	uint32_t reg;
    327       1.4  nisimura 
    328       1.4  nisimura 	if (IFM_SUBTYPE(ifm_media) == IFM_AUTO) {
    329       1.4  nisimura 		/* If auto-negotiation is used, ensures that it is completed
    330       1.4  nisimura 		 before trying to extract any media information. */
    331       1.4  nisimura 		reg = dme_phy_read(sc, DM9000_PHY_BMSR);
    332       1.4  nisimura 		if ((reg & DM9000_PHY_BMSR_AUTO_NEG_AB) == 0) {
    333       1.4  nisimura 			/* Auto-negotation not possible, therefore there is no
    334       1.4  nisimura 			   reason to try obtain any media information. */
    335       1.4  nisimura 			return;
    336       1.4  nisimura 		}
    337       1.4  nisimura 
    338       1.4  nisimura 		/* Then loop until the negotiation is completed. */
    339       1.4  nisimura 		while ((reg & DM9000_PHY_BMSR_AUTO_NEG_COM) == 0) {
    340       1.4  nisimura 			/* TODO: Bail out after a finite number of attempts
    341       1.4  nisimura 			 in case something goes wrong. */
    342       1.4  nisimura 			preempt();
    343       1.4  nisimura 			reg = dme_phy_read(sc, DM9000_PHY_BMSR);
    344       1.4  nisimura 		}
    345       1.4  nisimura 	}
    346       1.4  nisimura 
    347       1.4  nisimura 
    348       1.4  nisimura 	sc->sc_media_active = IFM_ETHER;
    349       1.4  nisimura 	reg = dme_phy_read(sc, DM9000_PHY_BMCR);
    350       1.4  nisimura 
    351       1.4  nisimura 	if (reg & DM9000_PHY_BMCR_SPEED_SELECT) {
    352       1.4  nisimura 		sc->sc_media_active |= IFM_100_TX;
    353       1.4  nisimura 	} else {
    354       1.4  nisimura 		sc->sc_media_active |= IFM_10_T;
    355       1.4  nisimura 	}
    356       1.4  nisimura 
    357       1.4  nisimura 	if (reg & DM9000_PHY_BMCR_DUPLEX_MODE) {
    358       1.4  nisimura 		sc->sc_media_active |= IFM_FDX;
    359       1.4  nisimura 	}
    360       1.4  nisimura }
    361       1.4  nisimura 
    362       1.4  nisimura void
    363       1.4  nisimura dme_phy_check_link(void *arg)
    364       1.4  nisimura {
    365       1.4  nisimura 	struct dme_softc *sc = arg;
    366       1.4  nisimura 	uint32_t reg;
    367       1.4  nisimura 	int s;
    368       1.4  nisimura 
    369       1.4  nisimura 	s = splnet();
    370       1.4  nisimura 
    371       1.4  nisimura 	reg = dme_read(sc, DM9000_NSR) & DM9000_NSR_LINKST;
    372       1.4  nisimura 
    373       1.4  nisimura 	if( reg )
    374       1.4  nisimura 		reg = IFM_ETHER | IFM_AVALID | IFM_ACTIVE;
    375       1.4  nisimura 	else {
    376       1.4  nisimura 		reg = IFM_ETHER | IFM_AVALID;
    377       1.4  nisimura 		sc->sc_media_active = IFM_NONE;
    378       1.4  nisimura 	}
    379       1.4  nisimura 
    380       1.4  nisimura 	if ( (sc->sc_media_status != reg) && (reg & IFM_ACTIVE)) {
    381       1.4  nisimura 		dme_phy_reset(sc);
    382       1.4  nisimura 	}
    383       1.4  nisimura 
    384       1.4  nisimura 	sc->sc_media_status = reg;
    385       1.4  nisimura 
    386       1.4  nisimura 	callout_schedule(&sc->sc_link_callout, mstohz(2000));
    387       1.4  nisimura 	splx(s);
    388       1.4  nisimura }
    389       1.4  nisimura 
    390       1.4  nisimura int
    391       1.4  nisimura dme_set_media(struct dme_softc *sc, int media)
    392       1.4  nisimura {
    393       1.4  nisimura 	int s;
    394       1.4  nisimura 
    395       1.4  nisimura 	s = splnet();
    396       1.4  nisimura 	sc->sc_media.ifm_media = media;
    397       1.4  nisimura 	dme_phy_reset(sc);
    398       1.4  nisimura 
    399       1.4  nisimura 	splx(s);
    400       1.4  nisimura 
    401       1.4  nisimura 	return 0;
    402       1.1     ahoka }
    403       1.1     ahoka 
    404       1.1     ahoka int
    405       1.4  nisimura dme_attach(struct dme_softc *sc, const uint8_t *enaddr)
    406       1.1     ahoka {
    407       1.4  nisimura 	struct ifnet	*ifp = &sc->sc_ethercom.ec_if;
    408       1.4  nisimura 	uint8_t		b[2];
    409       1.4  nisimura 	uint16_t	io_mode;
    410       1.1     ahoka 
    411       1.1     ahoka 	dme_read_c(sc, DM9000_VID0, b, 2);
    412       1.1     ahoka #if BYTE_ORDER == BIG_ENDIAN
    413       1.1     ahoka 	sc->sc_vendor_id = (b[0] << 8) | b[1];
    414       1.1     ahoka #else
    415       1.1     ahoka 	sc->sc_vendor_id = b[0] | (b[1] << 8);
    416       1.1     ahoka #endif
    417       1.1     ahoka 	dme_read_c(sc, DM9000_PID0, b, 2);
    418       1.1     ahoka #if BYTE_ORDER == BIG_ENDIAN
    419       1.1     ahoka 	sc->sc_product_id = (b[0] << 8) | b[1];
    420       1.1     ahoka #else
    421       1.1     ahoka 	sc->sc_product_id = b[0] | (b[1] << 8);
    422       1.1     ahoka #endif
    423       1.1     ahoka 	/* TODO: Check the vendor ID as well */
    424       1.1     ahoka 	if (sc->sc_product_id != 0x9000) {
    425       1.1     ahoka 		panic("dme_attach: product id mismatch (0x%hx != 0x9000)",
    426       1.1     ahoka 		    sc->sc_product_id);
    427       1.1     ahoka 	}
    428       1.1     ahoka 
    429       1.1     ahoka 	/* Initialize ifnet structure. */
    430       1.1     ahoka 	strlcpy(ifp->if_xname, device_xname(sc->sc_dev), IFNAMSIZ);
    431       1.1     ahoka 	ifp->if_softc = sc;
    432       1.1     ahoka 	ifp->if_start = dme_start_output;
    433       1.1     ahoka 	ifp->if_init = dme_init;
    434       1.1     ahoka 	ifp->if_ioctl = dme_ioctl;
    435       1.1     ahoka 	ifp->if_stop = dme_stop;
    436       1.1     ahoka 	ifp->if_watchdog = NULL;	/* no watchdog at this stage */
    437       1.4  nisimura 	ifp->if_flags = IFF_SIMPLEX | IFF_NOTRAILERS | IFF_BROADCAST |
    438       1.4  nisimura 			IFF_MULTICAST;
    439       1.1     ahoka 	IFQ_SET_READY(&ifp->if_snd);
    440       1.1     ahoka 
    441       1.1     ahoka 	/* Initialize ifmedia structures. */
    442       1.1     ahoka 	ifmedia_init(&sc->sc_media, 0, dme_mediachange, dme_mediastatus);
    443       1.4  nisimura 	ifmedia_add(&sc->sc_media, IFM_ETHER|IFM_AUTO, 0, NULL);
    444       1.4  nisimura 	ifmedia_add(&sc->sc_media, IFM_ETHER|IFM_10_T|IFM_FDX, 0, NULL);
    445       1.4  nisimura 	ifmedia_add(&sc->sc_media, IFM_ETHER|IFM_10_T, 0, NULL);
    446       1.4  nisimura 	ifmedia_add(&sc->sc_media, IFM_ETHER|IFM_100_TX|IFM_FDX, 0, NULL);
    447       1.4  nisimura 	ifmedia_add(&sc->sc_media, IFM_ETHER|IFM_100_TX, 0, NULL);
    448       1.4  nisimura 
    449       1.4  nisimura 	ifmedia_set(&sc->sc_media, IFM_ETHER|IFM_AUTO);
    450       1.1     ahoka 
    451       1.1     ahoka 	if (enaddr != NULL)
    452       1.1     ahoka 		memcpy(sc->sc_enaddr, enaddr, sizeof(sc->sc_enaddr));
    453       1.4  nisimura 	/* TODO: Support an EEPROM attached to the DM9000 chip */
    454       1.4  nisimura 
    455       1.4  nisimura 	callout_init(&sc->sc_link_callout, 0);
    456       1.4  nisimura 	callout_setfunc(&sc->sc_link_callout, dme_phy_check_link, sc);
    457       1.4  nisimura 
    458       1.4  nisimura 	sc->sc_media_status = 0;
    459       1.1     ahoka 
    460       1.1     ahoka 	/* Configure DM9000 with the MAC address */
    461       1.1     ahoka 	dme_write_c(sc, DM9000_PAB0, sc->sc_enaddr, 6);
    462       1.1     ahoka 
    463       1.1     ahoka #ifdef DM9000_DEBUG
    464       1.1     ahoka 	{
    465       1.1     ahoka 		uint8_t macAddr[6];
    466       1.1     ahoka 		dme_read_c(sc, DM9000_PAB0, macAddr, 6);
    467       1.1     ahoka 		printf("DM9000 configured with MAC address: ");
    468       1.1     ahoka 		for (int i = 0; i < 6; i++) {
    469       1.1     ahoka 			printf("%02X:", macAddr[i]);
    470       1.1     ahoka 		}
    471       1.1     ahoka 		printf("\n");
    472       1.1     ahoka 	}
    473       1.1     ahoka #endif
    474       1.1     ahoka 
    475       1.1     ahoka 	if_attach(ifp);
    476       1.1     ahoka 	ether_ifattach(ifp, sc->sc_enaddr);
    477       1.1     ahoka 
    478       1.1     ahoka #ifdef DM9000_DEBUG
    479       1.1     ahoka 	{
    480       1.1     ahoka 		uint8_t network_state;
    481       1.1     ahoka 		network_state = dme_read(sc, DM9000_NSR);
    482       1.1     ahoka 		printf("DM9000 Link status: ");
    483       1.1     ahoka 		if (network_state & DM9000_NSR_LINKST) {
    484       1.1     ahoka 			if (network_state & DM9000_NSR_SPEED)
    485       1.1     ahoka 				printf("10Mbps");
    486       1.1     ahoka 			else
    487       1.1     ahoka 				printf("100Mbps");
    488       1.1     ahoka 		} else {
    489       1.1     ahoka 			printf("Down");
    490       1.1     ahoka 		}
    491       1.1     ahoka 		printf("\n");
    492       1.1     ahoka 	}
    493       1.1     ahoka #endif
    494       1.1     ahoka 
    495       1.4  nisimura 	io_mode = (dme_read(sc, DM9000_ISR) &
    496       1.1     ahoka 	    DM9000_IOMODE_MASK) >> DM9000_IOMODE_SHIFT;
    497       1.4  nisimura 	if (io_mode != DM9000_MODE_16BIT )
    498       1.1     ahoka 		panic("DM9000: Only 16-bit mode is supported!\n");
    499       1.4  nisimura 
    500       1.4  nisimura 	DPRINTF(("DM9000 Operation Mode: "));
    501       1.4  nisimura 	switch( io_mode) {
    502       1.1     ahoka 	case DM9000_MODE_16BIT:
    503       1.4  nisimura 		DPRINTF(("16-bit mode"));
    504       1.4  nisimura 		sc->sc_data_width = 2;
    505       1.4  nisimura 		sc->sc_pkt_write = dme_pkt_write_2;
    506       1.4  nisimura 		sc->sc_pkt_read = dme_pkt_read_2;
    507       1.1     ahoka 		break;
    508       1.1     ahoka 	case DM9000_MODE_32BIT:
    509       1.4  nisimura 		DPRINTF(("32-bit mode"));
    510       1.4  nisimura 		sc->sc_data_width = 4;
    511       1.1     ahoka 		break;
    512       1.1     ahoka 	case DM9000_MODE_8BIT:
    513       1.4  nisimura 		DPRINTF(("8-bit mode"));
    514       1.4  nisimura 		sc->sc_data_width = 1;
    515       1.1     ahoka 		break;
    516       1.4  nisimura 	default:
    517       1.4  nisimura 		DPRINTF(("Invalid mode"));
    518       1.1     ahoka 		break;
    519       1.1     ahoka 	}
    520       1.4  nisimura 	DPRINTF(("\n"));
    521       1.4  nisimura 
    522       1.4  nisimura 	callout_schedule(&sc->sc_link_callout, mstohz(2000));
    523       1.1     ahoka 
    524       1.1     ahoka 	return 0;
    525       1.1     ahoka }
    526       1.1     ahoka 
    527       1.1     ahoka int dme_intr(void *arg)
    528       1.1     ahoka {
    529       1.1     ahoka 	struct dme_softc *sc = arg;
    530       1.1     ahoka 	struct ifnet *ifp = &sc->sc_ethercom.ec_if;
    531       1.1     ahoka 	uint8_t status;
    532       1.1     ahoka 
    533       1.4  nisimura 
    534       1.4  nisimura 	DPRINTF(("dme_intr: Begin\n"));
    535       1.4  nisimura 
    536       1.1     ahoka 	/* Disable interrupts */
    537       1.1     ahoka 	dme_write(sc, DM9000_IMR, DM9000_IMR_PAR );
    538       1.1     ahoka 
    539       1.1     ahoka 	status = dme_read(sc, DM9000_ISR);
    540       1.1     ahoka 	dme_write(sc, DM9000_ISR, status);
    541       1.1     ahoka 
    542       1.1     ahoka 	if (status & DM9000_ISR_PRS) {
    543       1.1     ahoka 		if (ifp->if_flags & IFF_RUNNING )
    544       1.1     ahoka 			dme_receive(sc, ifp);
    545       1.1     ahoka 	}
    546       1.1     ahoka 	if (status & DM9000_ISR_PTS) {
    547       1.1     ahoka 		uint8_t nsr;
    548       1.1     ahoka 		uint8_t tx_status = 0x01; /* Initialize to an error value */
    549       1.1     ahoka 
    550       1.1     ahoka 		/* A packet has been transmitted */
    551       1.1     ahoka 		sc->txbusy = 0;
    552       1.1     ahoka 
    553       1.1     ahoka 		nsr = dme_read(sc, DM9000_NSR);
    554       1.1     ahoka 
    555       1.1     ahoka 		if (nsr & DM9000_NSR_TX1END) {
    556       1.1     ahoka 			tx_status = dme_read(sc, DM9000_TSR1);
    557       1.1     ahoka 			TX_DPRINTF(("dme_intr: Sent using channel 0\n"));
    558       1.1     ahoka 		} else if (nsr & DM9000_NSR_TX2END) {
    559       1.1     ahoka 			tx_status = dme_read(sc, DM9000_TSR2);
    560       1.1     ahoka 			TX_DPRINTF(("dme_intr: Sent using channel 1\n"));
    561       1.1     ahoka 		}
    562       1.1     ahoka 
    563       1.1     ahoka 		if (tx_status == 0x0) {
    564       1.1     ahoka 			/* Frame successfully sent */
    565       1.1     ahoka 			ifp->if_opackets++;
    566       1.1     ahoka 		} else {
    567       1.1     ahoka 			ifp->if_oerrors++;
    568       1.1     ahoka 		}
    569       1.1     ahoka 
    570       1.1     ahoka 		/* If we have nothing ready to transmit, prepare something */
    571       1.1     ahoka 		if (!sc->txready) {
    572       1.1     ahoka 			dme_prepare(sc, ifp);
    573       1.1     ahoka 		}
    574       1.1     ahoka 
    575       1.1     ahoka 		if (sc->txready)
    576       1.1     ahoka 			dme_transmit(sc);
    577       1.1     ahoka 
    578       1.1     ahoka 		/* Prepare the next frame */
    579       1.1     ahoka 		dme_prepare(sc, ifp);
    580       1.1     ahoka 
    581       1.1     ahoka 	}
    582       1.1     ahoka #ifdef notyet
    583       1.1     ahoka 	if (status & DM9000_ISR_LNKCHNG) {
    584       1.1     ahoka 	}
    585       1.1     ahoka #endif
    586       1.1     ahoka 
    587       1.1     ahoka 	/* Enable interrupts again */
    588       1.1     ahoka 	dme_write(sc, DM9000_IMR, DM9000_IMR_PAR | DM9000_IMR_PRM |
    589       1.1     ahoka 		 DM9000_IMR_PTM);
    590       1.1     ahoka 
    591       1.4  nisimura 	DPRINTF(("dme_intr: End\n"));
    592       1.4  nisimura 
    593       1.1     ahoka 	return 1;
    594       1.1     ahoka }
    595       1.1     ahoka 
    596       1.1     ahoka void
    597       1.1     ahoka dme_start_output(struct ifnet *ifp)
    598       1.1     ahoka {
    599       1.1     ahoka 	struct dme_softc *sc;
    600       1.1     ahoka 
    601       1.1     ahoka 	sc = ifp->if_softc;
    602       1.1     ahoka 
    603       1.4  nisimura 	DPRINTF(("dme_start_output: Begin\n"));
    604       1.4  nisimura 
    605       1.1     ahoka 	if ((ifp->if_flags & (IFF_RUNNING | IFF_OACTIVE)) != IFF_RUNNING) {
    606       1.1     ahoka 		printf("No output\n");
    607       1.1     ahoka 		return;
    608       1.1     ahoka 	}
    609       1.1     ahoka 
    610       1.1     ahoka 	if (sc->txbusy && sc->txready) {
    611       1.1     ahoka 		panic("DM9000: Internal error, trying to send without"
    612       1.1     ahoka 		    " any empty queue\n");
    613       1.1     ahoka 	}
    614       1.1     ahoka 
    615       1.1     ahoka 	dme_prepare(sc, ifp);
    616       1.1     ahoka 
    617       1.1     ahoka 	if (sc->txbusy == 0) {
    618       1.1     ahoka 		/* We are ready to transmit right away */
    619       1.1     ahoka 		dme_transmit(sc);
    620       1.1     ahoka 		dme_prepare(sc, ifp); /* Prepare next one */
    621       1.1     ahoka 	} else {
    622       1.1     ahoka 		/* We need to wait until the current packet has
    623       1.1     ahoka 		 * been transmitted.
    624       1.1     ahoka 		 */
    625       1.1     ahoka 		ifp->if_flags |= IFF_OACTIVE;
    626       1.1     ahoka 	}
    627       1.4  nisimura 
    628       1.4  nisimura 	DPRINTF(("dme_start_output: End\n"));
    629       1.1     ahoka }
    630       1.1     ahoka 
    631       1.1     ahoka void
    632       1.1     ahoka dme_prepare(struct dme_softc *sc, struct ifnet *ifp)
    633       1.1     ahoka {
    634       1.1     ahoka 	struct mbuf *bufChain;
    635       1.1     ahoka 	uint16_t length;
    636       1.1     ahoka 
    637       1.1     ahoka 	TX_DPRINTF(("dme_prepare: Entering\n"));
    638       1.1     ahoka 
    639       1.1     ahoka 	if (sc->txready)
    640       1.1     ahoka 		panic("dme_prepare: Someone called us with txready set\n");
    641       1.1     ahoka 
    642       1.1     ahoka 	IFQ_DEQUEUE(&ifp->if_snd, bufChain);
    643       1.1     ahoka 	if (bufChain == NULL) {
    644       1.1     ahoka 		TX_DPRINTF(("dme_prepare: Nothing to transmit\n"));
    645       1.1     ahoka 		ifp->if_flags &= ~IFF_OACTIVE; /* Clear OACTIVE bit */
    646       1.1     ahoka 		return; /* Nothing to transmit */
    647       1.1     ahoka 	}
    648       1.1     ahoka 
    649       1.1     ahoka 	/* Element has now been removed from the queue, so we better send it */
    650       1.1     ahoka 
    651       1.1     ahoka 	if (ifp->if_bpf)
    652       1.1     ahoka 		bpf_mtap(ifp, bufChain);
    653       1.1     ahoka 
    654       1.1     ahoka 	/* Setup the DM9000 to accept the writes, and then write each buf in
    655       1.1     ahoka 	   the chain. */
    656       1.1     ahoka 
    657       1.1     ahoka 	TX_DATA_DPRINTF(("dme_prepare: Writing data: "));
    658       1.1     ahoka 	bus_space_write_1(sc->sc_iot, sc->sc_ioh, sc->dme_io, DM9000_MWCMD);
    659       1.4  nisimura 	length = sc->sc_pkt_write(sc, bufChain);
    660       1.1     ahoka 	TX_DATA_DPRINTF(("\n"));
    661       1.1     ahoka 
    662       1.4  nisimura 	if (length % sc->sc_data_width != 0) {
    663       1.4  nisimura 		panic("dme_prepare: length is not compatible with IO_MODE");
    664       1.1     ahoka 	}
    665       1.1     ahoka 
    666       1.1     ahoka 	sc->txready_length = length;
    667       1.1     ahoka 	sc->txready = 1;
    668       1.1     ahoka 
    669       1.1     ahoka 	TX_DPRINTF(("dme_prepare: txbusy: %d\ndme_prepare: "
    670       1.1     ahoka 		"txready: %d, txready_length: %d\n",
    671       1.1     ahoka 		sc->txbusy, sc->txready, sc->txready_length));
    672       1.1     ahoka 
    673       1.1     ahoka 	m_freem(bufChain);
    674       1.1     ahoka 
    675       1.1     ahoka 	TX_DPRINTF(("dme_prepare: Leaving\n"));
    676       1.1     ahoka }
    677       1.1     ahoka 
    678       1.1     ahoka int
    679       1.1     ahoka dme_init(struct ifnet *ifp)
    680       1.1     ahoka {
    681       1.1     ahoka 	int s;
    682       1.1     ahoka 	struct dme_softc *sc = ifp->if_softc;
    683       1.1     ahoka 
    684       1.1     ahoka 	dme_stop(ifp, 0);
    685       1.1     ahoka 
    686       1.1     ahoka 	s = splnet();
    687       1.1     ahoka 
    688       1.1     ahoka 	dme_reset(sc);
    689       1.1     ahoka 
    690       1.1     ahoka 	sc->sc_ethercom.ec_if.if_flags |= IFF_RUNNING;
    691       1.1     ahoka 	sc->sc_ethercom.ec_if.if_flags &= ~IFF_OACTIVE;
    692       1.1     ahoka 	sc->sc_ethercom.ec_if.if_timer = 0;
    693       1.1     ahoka 
    694       1.1     ahoka 	splx(s);
    695       1.1     ahoka 
    696       1.1     ahoka 	return 0;
    697       1.1     ahoka }
    698       1.1     ahoka 
    699       1.1     ahoka int
    700       1.1     ahoka dme_ioctl(struct ifnet *ifp, u_long cmd, void *data)
    701       1.1     ahoka {
    702       1.1     ahoka 	struct dme_softc *sc = ifp->if_softc;
    703       1.1     ahoka 	struct ifreq *ifr = data;
    704       1.1     ahoka 	int s, error = 0;
    705       1.1     ahoka 
    706       1.1     ahoka 	s = splnet();
    707       1.1     ahoka 
    708       1.1     ahoka 	switch(cmd) {
    709       1.1     ahoka 	case SIOCGIFMEDIA:
    710       1.1     ahoka 	case SIOCSIFMEDIA:
    711       1.1     ahoka 		error = ifmedia_ioctl(ifp, ifr, &sc->sc_media, cmd);
    712       1.1     ahoka 		break;
    713       1.1     ahoka 	default:
    714       1.1     ahoka 		error = ether_ioctl(ifp, cmd, data);
    715       1.4  nisimura 		if (error == ENETRESET) {
    716       1.4  nisimura 			if (ifp->if_flags && IFF_RUNNING) {
    717       1.4  nisimura 				/* Address list has changed, reconfigure
    718       1.4  nisimura 				   filter */
    719       1.4  nisimura 				dme_set_addr_filter(sc);
    720       1.4  nisimura 			}
    721       1.4  nisimura 			error = 0;
    722       1.4  nisimura 		}
    723       1.1     ahoka 		break;
    724       1.1     ahoka 	}
    725       1.1     ahoka 
    726       1.1     ahoka 	splx(s);
    727       1.1     ahoka 	return error;
    728       1.1     ahoka }
    729       1.1     ahoka 
    730       1.1     ahoka void
    731       1.1     ahoka dme_stop(struct ifnet *ifp, int disable)
    732       1.1     ahoka {
    733       1.1     ahoka 	struct dme_softc *sc = ifp->if_softc;
    734       1.1     ahoka 
    735       1.1     ahoka 	/* Not quite sure what to do when called with disable == 0 */
    736       1.1     ahoka 	if (disable) {
    737       1.1     ahoka 		/* Disable RX */
    738       1.1     ahoka 		dme_write(sc, DM9000_RCR, 0x0);
    739       1.1     ahoka 	}
    740       1.1     ahoka 
    741       1.1     ahoka 	ifp->if_flags &= ~(IFF_RUNNING | IFF_OACTIVE);
    742       1.1     ahoka 	ifp->if_timer = 0;
    743       1.1     ahoka }
    744       1.1     ahoka 
    745       1.1     ahoka int
    746       1.1     ahoka dme_mediachange(struct ifnet *ifp)
    747       1.1     ahoka {
    748       1.4  nisimura 	struct dme_softc *sc = ifp->if_softc;
    749       1.4  nisimura 
    750       1.4  nisimura 	return dme_set_media(sc, sc->sc_media.ifm_cur->ifm_media);
    751       1.1     ahoka }
    752       1.1     ahoka 
    753       1.1     ahoka void
    754       1.1     ahoka dme_mediastatus(struct ifnet *ifp, struct ifmediareq *ifmr)
    755       1.1     ahoka {
    756       1.1     ahoka 	struct dme_softc *sc = ifp->if_softc;
    757       1.1     ahoka 
    758       1.4  nisimura 	ifmr->ifm_active = sc->sc_media_active;
    759       1.4  nisimura 	ifmr->ifm_status = sc->sc_media_status;
    760       1.1     ahoka }
    761       1.1     ahoka 
    762       1.1     ahoka void
    763       1.1     ahoka dme_transmit(struct dme_softc *sc)
    764       1.1     ahoka {
    765       1.1     ahoka 
    766       1.1     ahoka 	TX_DPRINTF(("dme_transmit: PRE: txready: %d, txbusy: %d\n",
    767       1.1     ahoka 		sc->txready, sc->txbusy));
    768       1.1     ahoka 
    769       1.1     ahoka 	dme_write(sc, DM9000_TXPLL, sc->txready_length & 0xff);
    770       1.1     ahoka 	dme_write(sc, DM9000_TXPLH, (sc->txready_length >> 8) & 0xff );
    771       1.1     ahoka 
    772       1.1     ahoka 	/* Request to send the packet */
    773  1.4.22.1    martin 	dme_read(sc, DM9000_ISR);
    774       1.1     ahoka 
    775       1.1     ahoka 	dme_write(sc, DM9000_TCR, DM9000_TCR_TXREQ);
    776       1.1     ahoka 
    777       1.1     ahoka 	sc->txready = 0;
    778       1.1     ahoka 	sc->txbusy = 1;
    779       1.1     ahoka 	sc->txready_length = 0;
    780       1.1     ahoka }
    781       1.1     ahoka 
    782       1.1     ahoka void
    783       1.1     ahoka dme_receive(struct dme_softc *sc, struct ifnet *ifp)
    784       1.1     ahoka {
    785       1.1     ahoka 	uint8_t ready = 0x01;
    786       1.1     ahoka 
    787       1.1     ahoka 	DPRINTF(("inside dme_receive\n"));
    788       1.1     ahoka 
    789       1.1     ahoka 	while (ready == 0x01) {
    790       1.1     ahoka 		/* Packet received, retrieve it */
    791       1.1     ahoka 
    792       1.1     ahoka 		/* Read without address increment to get the ready byte without moving past it. */
    793       1.1     ahoka 		bus_space_write_1(sc->sc_iot, sc->sc_ioh,
    794       1.1     ahoka 		    sc->dme_io, DM9000_MRCMDX);
    795       1.1     ahoka 		/* Dummy ready */
    796       1.1     ahoka 		ready = bus_space_read_1(sc->sc_iot, sc->sc_ioh, sc->dme_data);
    797       1.1     ahoka 		ready = bus_space_read_1(sc->sc_iot, sc->sc_ioh, sc->dme_data);
    798       1.1     ahoka 		ready &= 0x03;	/* we only want bits 1:0 */
    799       1.1     ahoka 		if (ready == 0x01) {
    800       1.4  nisimura 			uint8_t		rx_status;
    801       1.4  nisimura 			struct mbuf	*m;
    802       1.1     ahoka 
    803       1.1     ahoka 			/* Read with address increment. */
    804       1.1     ahoka 			bus_space_write_1(sc->sc_iot, sc->sc_ioh,
    805       1.4  nisimura 					  sc->dme_io, DM9000_MRCMD);
    806       1.1     ahoka 
    807       1.4  nisimura 			rx_status = sc->sc_pkt_read(sc, ifp, &m);
    808       1.1     ahoka 
    809       1.1     ahoka 			if (rx_status & (DM9000_RSR_CE | DM9000_RSR_PLE)) {
    810       1.1     ahoka 				/* Error while receiving the packet,
    811       1.1     ahoka 				 * discard it and keep track of counters
    812       1.1     ahoka 				 */
    813       1.1     ahoka 				ifp->if_ierrors++;
    814       1.1     ahoka 				RX_DPRINTF(("dme_receive: "
    815       1.1     ahoka 					"Error reciving packet\n"));
    816       1.1     ahoka 			} else if (rx_status & DM9000_RSR_LCS) {
    817       1.1     ahoka 				ifp->if_collisions++;
    818       1.1     ahoka 			} else {
    819       1.1     ahoka 				if (ifp->if_bpf)
    820       1.1     ahoka 					bpf_mtap(ifp, m);
    821       1.1     ahoka 				ifp->if_ipackets++;
    822       1.1     ahoka 				(*ifp->if_input)(ifp, m);
    823       1.1     ahoka 			}
    824       1.1     ahoka 
    825       1.1     ahoka 		} else if (ready != 0x00) {
    826       1.1     ahoka 			/* Should this be logged somehow? */
    827       1.4  nisimura 			printf("%s: Resetting chip\n",
    828       1.4  nisimura 			       device_xname(sc->sc_dev));
    829       1.1     ahoka 			dme_reset(sc);
    830       1.1     ahoka 		}
    831       1.1     ahoka 	}
    832       1.1     ahoka }
    833       1.1     ahoka 
    834       1.1     ahoka void
    835       1.1     ahoka dme_reset(struct dme_softc *sc)
    836       1.1     ahoka {
    837       1.1     ahoka 	uint8_t var;
    838       1.1     ahoka 
    839       1.4  nisimura 	/* We only re-initialized the PHY in this function the first time it is
    840       1.4  nisimura 	   called. */
    841       1.4  nisimura 	if( !sc->sc_phy_initialized) {
    842       1.4  nisimura 		/* PHY Reset */
    843       1.4  nisimura 		dme_phy_write(sc, DM9000_PHY_BMCR, DM9000_PHY_BMCR_RESET);
    844       1.4  nisimura 
    845       1.4  nisimura 		/* PHY Power Down */
    846       1.4  nisimura 		var = dme_read(sc, DM9000_GPR);
    847       1.4  nisimura 		dme_write(sc, DM9000_GPR, var | DM9000_GPR_PHY_PWROFF);
    848       1.4  nisimura 	}
    849       1.1     ahoka 
    850       1.4  nisimura 	/* Reset the DM9000 twice, as described in section 2 of the Programming
    851       1.4  nisimura 	   Guide.
    852       1.4  nisimura 	   The PHY is initialized and enabled between those two resets.
    853       1.1     ahoka 	 */
    854       1.4  nisimura 
    855       1.4  nisimura 	/* Software Reset*/
    856       1.1     ahoka 	dme_write(sc, DM9000_NCR,
    857       1.1     ahoka 	    DM9000_NCR_RST | DM9000_NCR_LBK_MAC_INTERNAL);
    858       1.1     ahoka 	delay(20);
    859       1.1     ahoka 	dme_write(sc, DM9000_NCR, 0x0);
    860       1.4  nisimura 
    861       1.4  nisimura 	if( !sc->sc_phy_initialized) {
    862       1.4  nisimura 		/* PHY Initialization */
    863       1.4  nisimura 		dme_phy_init(sc);
    864       1.4  nisimura 
    865       1.4  nisimura 		/* PHY Enable */
    866       1.4  nisimura 		var = dme_read(sc, DM9000_GPR);
    867       1.4  nisimura 		dme_write(sc, DM9000_GPR, var & ~DM9000_GPR_PHY_PWROFF);
    868       1.4  nisimura 		var = dme_read(sc, DM9000_GPCR);
    869       1.4  nisimura 		dme_write(sc, DM9000_GPCR, var | DM9000_GPCR_GPIO0_OUT);
    870       1.4  nisimura 
    871       1.4  nisimura 		dme_write(sc, DM9000_NCR,
    872       1.4  nisimura 			  DM9000_NCR_RST | DM9000_NCR_LBK_MAC_INTERNAL);
    873       1.4  nisimura 		delay(20);
    874       1.4  nisimura 		dme_write(sc, DM9000_NCR, 0x0);
    875       1.4  nisimura 	}
    876       1.1     ahoka 
    877       1.1     ahoka 	/* Select internal PHY, no wakeup event, no collosion mode,
    878       1.4  nisimura 	 * normal loopback mode.
    879       1.1     ahoka 	 */
    880       1.1     ahoka 	dme_write(sc, DM9000_NCR, DM9000_NCR_LBK_NORMAL );
    881       1.1     ahoka 
    882       1.1     ahoka 	/* Will clear TX1END, TX2END, and WAKEST fields by reading DM9000_NSR*/
    883       1.1     ahoka 	dme_read(sc, DM9000_NSR);
    884       1.1     ahoka 
    885       1.1     ahoka 	/* Enable wraparound of read/write pointer, packet received latch,
    886       1.1     ahoka 	 * and packet transmitted latch.
    887       1.1     ahoka 	 */
    888       1.1     ahoka 	dme_write(sc, DM9000_IMR,
    889       1.1     ahoka 	    DM9000_IMR_PAR | DM9000_IMR_PRM | DM9000_IMR_PTM);
    890       1.1     ahoka 
    891       1.4  nisimura 	/* Setup multicast address filter, and enable RX. */
    892       1.4  nisimura 	dme_set_addr_filter(sc);
    893       1.4  nisimura 
    894       1.4  nisimura 	/* Obtain media information from PHY */
    895       1.4  nisimura 	dme_phy_update_media(sc);
    896       1.1     ahoka 
    897       1.1     ahoka 	sc->txbusy = 0;
    898       1.1     ahoka 	sc->txready = 0;
    899       1.4  nisimura 	sc->sc_phy_initialized = 1;
    900       1.4  nisimura }
    901       1.4  nisimura 
    902       1.4  nisimura void
    903       1.4  nisimura dme_set_addr_filter(struct dme_softc *sc)
    904       1.4  nisimura {
    905       1.4  nisimura 	struct ether_multi	*enm;
    906       1.4  nisimura 	struct ether_multistep	step;
    907       1.4  nisimura 	struct ethercom		*ec;
    908       1.4  nisimura 	struct ifnet		*ifp;
    909       1.4  nisimura 	uint16_t		af[4];
    910       1.4  nisimura 	int			i;
    911       1.4  nisimura 
    912       1.4  nisimura 	ec = &sc->sc_ethercom;
    913       1.4  nisimura 	ifp = &ec->ec_if;
    914       1.4  nisimura 
    915       1.4  nisimura 	if (ifp->if_flags & IFF_PROMISC) {
    916       1.4  nisimura 		dme_write(sc, DM9000_RCR, DM9000_RCR_RXEN  |
    917       1.4  nisimura 					  DM9000_RCR_WTDIS |
    918       1.4  nisimura 					  DM9000_RCR_PRMSC);
    919       1.4  nisimura 		ifp->if_flags |= IFF_ALLMULTI;
    920       1.4  nisimura 		return;
    921       1.4  nisimura 	}
    922       1.4  nisimura 
    923       1.4  nisimura 	af[0] = af[1] = af[2] = af[3] = 0x0000;
    924       1.4  nisimura 	ifp->if_flags &= ~IFF_ALLMULTI;
    925       1.4  nisimura 
    926       1.4  nisimura 	ETHER_FIRST_MULTI(step, ec, enm);
    927       1.4  nisimura 	while (enm != NULL) {
    928       1.4  nisimura 		uint16_t hash;
    929       1.4  nisimura 		if (memcpy(enm->enm_addrlo, enm->enm_addrhi,
    930       1.4  nisimura 		    sizeof(enm->enm_addrlo))) {
    931       1.4  nisimura 			/*
    932       1.4  nisimura 	                 * We must listen to a range of multicast addresses.
    933       1.4  nisimura 	                 * For now, just accept all multicasts, rather than
    934       1.4  nisimura 	                 * trying to set only those filter bits needed to match
    935       1.4  nisimura 	                 * the range.  (At this time, the only use of address
    936       1.4  nisimura 	                 * ranges is for IP multicast routing, for which the
    937       1.4  nisimura 	                 * range is big enough to require all bits set.)
    938       1.4  nisimura 	                 */
    939       1.4  nisimura 			ifp->if_flags |= IFF_ALLMULTI;
    940       1.4  nisimura 			af[0] = af[1] = af[2] = af[3] = 0xffff;
    941       1.4  nisimura 			break;
    942       1.4  nisimura 		} else {
    943       1.4  nisimura 			hash = ether_crc32_le(enm->enm_addrlo, ETHER_ADDR_LEN) & 0x3F;
    944       1.4  nisimura 			af[(uint16_t)(hash>>4)] |= (uint16_t)(1 << (hash % 16));
    945       1.4  nisimura 			ETHER_NEXT_MULTI(step, enm);
    946       1.4  nisimura 		}
    947       1.4  nisimura 	}
    948       1.4  nisimura 
    949       1.4  nisimura 	/* Write the multicast address filter */
    950       1.4  nisimura 	for(i=0; i<4; i++) {
    951       1.4  nisimura 		dme_write(sc, DM9000_MAB0+i*2, af[i] & 0xFF);
    952       1.4  nisimura 		dme_write(sc, DM9000_MAB0+i*2+1, (af[i] >> 8) & 0xFF);
    953       1.4  nisimura 	}
    954       1.4  nisimura 
    955       1.4  nisimura 	/* Setup RX controls */
    956       1.4  nisimura 	dme_write(sc, DM9000_RCR, DM9000_RCR_RXEN | DM9000_RCR_WTDIS);
    957       1.4  nisimura }
    958       1.4  nisimura 
    959       1.4  nisimura int
    960       1.4  nisimura dme_pkt_write_2(struct dme_softc *sc, struct mbuf *bufChain)
    961       1.4  nisimura {
    962       1.4  nisimura 	int left_over_count = 0; /* Number of bytes from previous mbuf, which
    963       1.4  nisimura 				    need to be written with the next.*/
    964       1.4  nisimura 	uint16_t left_over_buf = 0;
    965       1.4  nisimura 	int length = 0;
    966       1.4  nisimura 	struct mbuf *buf;
    967       1.4  nisimura 	uint8_t *write_ptr;
    968       1.4  nisimura 
    969       1.4  nisimura 	/* We expect that the DM9000 has been setup to accept writes before
    970       1.4  nisimura 	   this function is called. */
    971       1.4  nisimura 
    972       1.4  nisimura 	for (buf = bufChain; buf != NULL; buf = buf->m_next) {
    973       1.4  nisimura 		int to_write = buf->m_len;
    974       1.4  nisimura 
    975       1.4  nisimura 		length += to_write;
    976       1.4  nisimura 
    977       1.4  nisimura 		write_ptr = buf->m_data;
    978       1.4  nisimura 		while (to_write > 0 ||
    979       1.4  nisimura 		       (buf->m_next == NULL && left_over_count > 0)
    980       1.4  nisimura 		       ) {
    981       1.4  nisimura 			if (left_over_count > 0) {
    982       1.4  nisimura 				uint8_t b = 0;
    983       1.4  nisimura 				DPRINTF(("dme_pkt_write_16: "
    984       1.4  nisimura 					 "Writing left over byte\n"));
    985       1.4  nisimura 
    986       1.4  nisimura 				if (to_write > 0) {
    987       1.4  nisimura 					b = *write_ptr;
    988       1.4  nisimura 					to_write--;
    989       1.4  nisimura 					write_ptr++;
    990       1.4  nisimura 
    991       1.4  nisimura 					DPRINTF(("Took single byte\n"));
    992       1.4  nisimura 				} else {
    993       1.4  nisimura 					DPRINTF(("Leftover in last run\n"));
    994       1.4  nisimura 					length++;
    995       1.4  nisimura 				}
    996       1.4  nisimura 
    997       1.4  nisimura 				/* Does shift direction depend on endianess? */
    998       1.4  nisimura 				left_over_buf = left_over_buf | (b << 8);
    999       1.4  nisimura 
   1000       1.4  nisimura 				bus_space_write_2(sc->sc_iot, sc->sc_ioh,
   1001       1.4  nisimura 						  sc->dme_data, left_over_buf);
   1002       1.4  nisimura 				TX_DATA_DPRINTF(("%02X ", left_over_buf));
   1003       1.4  nisimura 				left_over_count = 0;
   1004       1.4  nisimura 			} else if ((long)write_ptr % 2 != 0) {
   1005       1.4  nisimura 				/* Misaligned data */
   1006       1.4  nisimura 				DPRINTF(("dme_pkt_write_16: "
   1007       1.4  nisimura 					 "Detected misaligned data\n"));
   1008       1.4  nisimura 				left_over_buf = *write_ptr;
   1009       1.4  nisimura 				left_over_count = 1;
   1010       1.4  nisimura 				write_ptr++;
   1011       1.4  nisimura 				to_write--;
   1012       1.4  nisimura 			} else {
   1013       1.4  nisimura 				int i;
   1014       1.4  nisimura 				uint16_t *dptr = (uint16_t*)write_ptr;
   1015       1.4  nisimura 
   1016       1.4  nisimura 				/* A block of aligned data. */
   1017       1.4  nisimura 				for(i = 0; i < to_write/2; i++) {
   1018       1.4  nisimura 					/* buf will be half-word aligned
   1019       1.4  nisimura 					 * all the time
   1020       1.4  nisimura 					 */
   1021       1.4  nisimura 					bus_space_write_2(sc->sc_iot,
   1022       1.4  nisimura 							  sc->sc_ioh, sc->dme_data, *dptr);
   1023       1.4  nisimura 					TX_DATA_DPRINTF(("%02X %02X ",
   1024       1.4  nisimura 							 *dptr & 0xFF, (*dptr>>8) & 0xFF));
   1025       1.4  nisimura 					dptr++;
   1026       1.4  nisimura 				}
   1027       1.4  nisimura 
   1028       1.4  nisimura 				write_ptr += i*2;
   1029       1.4  nisimura 				if (to_write % 2 != 0) {
   1030       1.4  nisimura 					DPRINTF(("dme_pkt_write_16: "
   1031       1.4  nisimura 						 "to_write %% 2: %d\n",
   1032       1.4  nisimura 						 to_write % 2));
   1033       1.4  nisimura 					left_over_count = 1;
   1034       1.4  nisimura 					/* XXX: Does this depend on
   1035       1.4  nisimura 					 * the endianess?
   1036       1.4  nisimura 					 */
   1037       1.4  nisimura 					left_over_buf = *write_ptr;
   1038       1.4  nisimura 
   1039       1.4  nisimura 					write_ptr++;
   1040       1.4  nisimura 					to_write--;
   1041       1.4  nisimura 					DPRINTF(("dme_pkt_write_16: "
   1042       1.4  nisimura 						 "to_write (after): %d\n",
   1043       1.4  nisimura 						 to_write));
   1044       1.4  nisimura 					DPRINTF(("dme_pkt_write_16: i*2: %d\n",
   1045       1.4  nisimura 						 i*2));
   1046       1.4  nisimura 				}
   1047       1.4  nisimura 				to_write -= i*2;
   1048       1.4  nisimura 			}
   1049       1.4  nisimura 		} /* while(...) */
   1050       1.4  nisimura 	} /* for(...) */
   1051       1.4  nisimura 
   1052       1.4  nisimura 	return length;
   1053       1.4  nisimura }
   1054       1.4  nisimura 
   1055       1.4  nisimura int
   1056       1.4  nisimura dme_pkt_read_2(struct dme_softc *sc, struct ifnet *ifp, struct mbuf **outBuf)
   1057       1.4  nisimura {
   1058       1.4  nisimura 	uint8_t rx_status;
   1059       1.4  nisimura 	struct mbuf *m;
   1060       1.4  nisimura 	uint16_t data;
   1061       1.4  nisimura 	uint16_t frame_length;
   1062       1.4  nisimura 	uint16_t i;
   1063       1.4  nisimura 	uint16_t *buf;
   1064       1.4  nisimura 
   1065       1.4  nisimura 	data = bus_space_read_2(sc->sc_iot, sc->sc_ioh,
   1066       1.4  nisimura 				sc->dme_data);
   1067       1.4  nisimura 
   1068       1.4  nisimura 	rx_status = data & 0xFF;
   1069       1.4  nisimura 	frame_length = bus_space_read_2(sc->sc_iot,
   1070       1.4  nisimura 					sc->sc_ioh, sc->dme_data);
   1071       1.4  nisimura 	if (frame_length > ETHER_MAX_LEN) {
   1072       1.4  nisimura 		printf("Got frame of length: %d\n", frame_length);
   1073       1.4  nisimura 		printf("ETHER_MAX_LEN is: %d\n", ETHER_MAX_LEN);
   1074       1.4  nisimura 		panic("Something is rotten");
   1075       1.4  nisimura 	}
   1076       1.4  nisimura 	RX_DPRINTF(("dme_receive: "
   1077       1.4  nisimura 		    "rx_statux: 0x%x, frame_length: %d\n",
   1078       1.4  nisimura 		    rx_status, frame_length));
   1079       1.4  nisimura 
   1080       1.4  nisimura 
   1081       1.4  nisimura 	m = dme_alloc_receive_buffer(ifp, frame_length);
   1082       1.4  nisimura 
   1083       1.4  nisimura 	buf = mtod(m, uint16_t*);
   1084       1.4  nisimura 
   1085       1.4  nisimura 	RX_DPRINTF(("dme_receive: "));
   1086       1.4  nisimura 
   1087       1.4  nisimura 	for(i=0; i< frame_length; i+=2 ) {
   1088       1.4  nisimura 		data = bus_space_read_2(sc->sc_iot,
   1089       1.4  nisimura 					sc->sc_ioh, sc->dme_data);
   1090       1.4  nisimura 		if ( (frame_length % 2 != 0) &&
   1091       1.4  nisimura 		     (i == frame_length-1) ) {
   1092       1.4  nisimura 			data = data & 0xff;
   1093       1.4  nisimura 			RX_DPRINTF((" L "));
   1094       1.4  nisimura 		}
   1095       1.4  nisimura 		*buf = data;
   1096       1.4  nisimura 		buf++;
   1097       1.4  nisimura 		RX_DATA_DPRINTF(("%02X %02X ", data & 0xff,
   1098       1.4  nisimura 				 (data>>8) & 0xff));
   1099       1.4  nisimura 	}
   1100       1.4  nisimura 
   1101       1.4  nisimura 	RX_DATA_DPRINTF(("\n"));
   1102       1.4  nisimura 	RX_DPRINTF(("Read %d bytes\n", i));
   1103       1.4  nisimura 
   1104       1.4  nisimura 	*outBuf = m;
   1105       1.4  nisimura 	return rx_status;
   1106       1.4  nisimura }
   1107       1.4  nisimura 
   1108       1.4  nisimura struct mbuf*
   1109       1.4  nisimura dme_alloc_receive_buffer(struct ifnet *ifp, unsigned int frame_length)
   1110       1.4  nisimura {
   1111       1.4  nisimura 	struct dme_softc *sc = ifp->if_softc;
   1112       1.4  nisimura 	struct mbuf *m;
   1113       1.4  nisimura 	int pad;
   1114       1.4  nisimura 
   1115       1.4  nisimura 	MGETHDR(m, M_DONTWAIT, MT_DATA);
   1116       1.4  nisimura 	m->m_pkthdr.rcvif = ifp;
   1117       1.4  nisimura 	/* Ensure that we always allocate an even number of
   1118       1.4  nisimura 	 * bytes in order to avoid writing beyond the buffer
   1119       1.4  nisimura 	 */
   1120       1.4  nisimura 	m->m_pkthdr.len = frame_length + (frame_length % sc->sc_data_width);
   1121       1.4  nisimura 	pad = ALIGN(sizeof(struct ether_header)) -
   1122       1.4  nisimura 		sizeof(struct ether_header);
   1123       1.4  nisimura 	/* All our frames have the CRC attached */
   1124       1.4  nisimura 	m->m_flags |= M_HASFCS;
   1125       1.4  nisimura 	if (m->m_pkthdr.len + pad > MHLEN )
   1126       1.4  nisimura 		MCLGET(m, M_DONTWAIT);
   1127       1.4  nisimura 
   1128       1.4  nisimura 	m->m_data += pad;
   1129       1.4  nisimura 	m->m_len = frame_length + (frame_length % sc->sc_data_width);
   1130       1.4  nisimura 
   1131       1.4  nisimura 	return m;
   1132       1.1     ahoka }
   1133