dptreg.h revision 1.6 1 1.6 ad /* $NetBSD: dptreg.h,v 1.6 2000/01/18 16:50:38 ad Exp $ */
2 1.1 ad
3 1.1 ad /*
4 1.1 ad * Copyright (c) 1999 Andy Doran <ad (at) NetBSD.org>
5 1.1 ad * All rights reserved.
6 1.1 ad *
7 1.1 ad * Redistribution and use in source and binary forms, with or without
8 1.1 ad * modification, are permitted provided that the following conditions
9 1.1 ad * are met:
10 1.1 ad * 1. Redistributions of source code must retain the above copyright
11 1.1 ad * notice, this list of conditions and the following disclaimer.
12 1.1 ad * 2. Redistributions in binary form must reproduce the above copyright
13 1.1 ad * notice, this list of conditions and the following disclaimer in the
14 1.1 ad * documentation and/or other materials provided with the distribution.
15 1.1 ad *
16 1.1 ad * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND
17 1.1 ad * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
18 1.1 ad * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
19 1.1 ad * ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE
20 1.1 ad * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
21 1.1 ad * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
22 1.1 ad * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
23 1.1 ad * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
24 1.1 ad * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
25 1.1 ad * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
26 1.1 ad * SUCH DAMAGE.
27 1.1 ad *
28 1.1 ad */
29 1.1 ad
30 1.1 ad #ifndef _IC_DPTREG_H_
31 1.1 ad #define _IC_DPTREG_H_ 1
32 1.1 ad
33 1.1 ad /* Hardware limits */
34 1.1 ad #define DPT_MAX_TARGETS 16
35 1.1 ad #define DPT_MAX_LUNS 8
36 1.1 ad #define DPT_MAX_CHANNELS 3
37 1.1 ad
38 1.1 ad /* Software parameters */
39 1.1 ad #define DPT_MAX_XFER ((DPT_SG_SIZE - 1) << PGSHIFT)
40 1.1 ad #define DPT_MAX_CCBS 256
41 1.1 ad #define DPT_SG_SIZE 64
42 1.4 ad #define DPT_ABORT_TIMEOUT 2000 /* milliseconds */
43 1.4 ad #define DPT_MORE_TIMEOUT 1000 /* microseconds */
44 1.1 ad
45 1.1 ad #ifdef _KERNEL
46 1.1 ad
47 1.1 ad #define dpt_inb(x, o) \
48 1.1 ad bus_space_read_1((x)->sc_iot, (x)->sc_ioh, (o))
49 1.1 ad #define dpt_inw(x, o) \
50 1.5 ad le16toh(bus_space_read_2((x)->sc_iot, (x)->sc_ioh, (o)))
51 1.1 ad #define dpt_inl(x, o) \
52 1.5 ad le32toh(bus_space_read_4((x)->sc_iot, (x)->sc_ioh, (o)))
53 1.1 ad
54 1.1 ad #define dpt_outb(x, o, d) \
55 1.1 ad bus_space_write_1((x)->sc_iot, (x)->sc_ioh, (o), (d))
56 1.1 ad #define dpt_outw(x, o, d) \
57 1.5 ad bus_space_write_2((x)->sc_iot, (x)->sc_ioh, (o), htole16(d))
58 1.1 ad #define dpt_outl(x, o, d) \
59 1.5 ad bus_space_write_4((x)->sc_iot, (x)->sc_ioh, (o), htole32(d))
60 1.1 ad
61 1.1 ad #endif /* _KERNEL */
62 1.1 ad
63 1.1 ad /*
64 1.1 ad * HBA registers
65 1.1 ad */
66 1.6 ad #define HA_DATA 0
67 1.6 ad #define HA_ERROR 1
68 1.6 ad #define HA_DMA_BASE 2
69 1.6 ad #define HA_ICMD_CODE2 4
70 1.6 ad #define HA_ICMD_CODE1 5
71 1.6 ad #define HA_ICMD 6
72 1.1 ad
73 1.5 ad /* EATA commands. There are many more that we don't define or use. */
74 1.6 ad #define HA_COMMAND 7
75 1.1 ad #define CP_PIO_GETCFG 0xf0 /* Read configuration data, PIO */
76 1.1 ad #define CP_PIO_CMD 0xf2 /* Execute command, PIO */
77 1.1 ad #define CP_DMA_GETCFG 0xfd /* Read configuration data, DMA */
78 1.1 ad #define CP_DMA_CMD 0xff /* Execute command, DMA */
79 1.1 ad #define CP_PIO_TRUNCATE 0xf4 /* Truncate transfer command, PIO */
80 1.1 ad #define CP_RESET 0xf9 /* Reset controller and SCSI bus */
81 1.1 ad #define CP_REBOOT 0x06 /* Reboot controller (last resort) */
82 1.1 ad #define CP_IMMEDIATE 0xfa /* EATA immediate command */
83 1.1 ad #define CPI_GEN_ABORT 0x00 /* Generic abort */
84 1.1 ad #define CPI_SPEC_RESET 0x01 /* Specific reset */
85 1.1 ad #define CPI_BUS_RESET 0x02 /* Bus reset */
86 1.1 ad #define CPI_SPEC_ABORT 0x03 /* Specific abort */
87 1.1 ad #define CPI_QUIET_INTR 0x04 /* ?? */
88 1.1 ad #define CPI_ROM_DL_EN 0x05 /* ?? */
89 1.1 ad #define CPI_COLD_BOOT 0x06 /* Cold boot HBA */
90 1.1 ad #define CPI_FORCE_IO 0x07 /* ?? */
91 1.1 ad #define CPI_BUS_OFFLINE 0x08 /* Set SCSI bus offline */
92 1.1 ad #define CPI_RESET_MSKD_BUS 0x09 /* Reset masked bus */
93 1.1 ad #define CPI_POWEROFF_WARN 0x0a /* Power about to fail */
94 1.1 ad
95 1.6 ad #define HA_STATUS 7
96 1.1 ad #define HA_ST_ERROR 0x01
97 1.3 ad #define HA_ST_MORE 0x02
98 1.1 ad #define HA_ST_CORRECTD 0x04
99 1.1 ad #define HA_ST_DRQ 0x08
100 1.1 ad #define HA_ST_SEEK_COMPLETE 0x10
101 1.1 ad #define HA_ST_WRT_FLT 0x20
102 1.1 ad #define HA_ST_READY 0x40
103 1.1 ad #define HA_ST_BUSY 0x80
104 1.1 ad #define HA_ST_DATA_RDY (HA_ST_SEEK_COMPLETE|HA_ST_READY|HA_ST_DRQ)
105 1.1 ad
106 1.6 ad #define HA_AUX_STATUS 8
107 1.1 ad #define HA_AUX_BUSY 0x01
108 1.1 ad #define HA_AUX_INTR 0x02
109 1.1 ad
110 1.1 ad /*
111 1.1 ad * Structure of an EATA command packet.
112 1.1 ad */
113 1.1 ad struct eata_cp {
114 1.1 ad u_int8_t cp_scsireset :1; /* cause a bus reset */
115 1.1 ad u_int8_t cp_hbainit :1; /* cause HBA to reinitialize */
116 1.1 ad u_int8_t cp_autosense :1; /* auto request sense on err */
117 1.1 ad u_int8_t cp_scatter :1; /* doing SG I/O */
118 1.1 ad u_int8_t cp_quick :1; /* return no status packet */
119 1.1 ad u_int8_t cp_interpret :1; /* HBA interprets SCSI CDB */
120 1.1 ad u_int8_t cp_dataout :1; /* data out phase */
121 1.1 ad u_int8_t cp_datain :1; /* data in phase */
122 1.1 ad u_int8_t cp_senselen; /* request sense length */
123 1.1 ad u_int8_t cp_unused0[3]; /* unused */
124 1.1 ad u_int8_t cp_tophys :1; /* send to RAID component */
125 1.1 ad u_int8_t cp_unused1 :7; /* unused */
126 1.1 ad u_int8_t cp_physunit :1; /* phys unit on mirrored pair */
127 1.1 ad u_int8_t cp_noat :1; /* no address translation */
128 1.1 ad u_int8_t cp_nocache :1; /* no HBA caching */
129 1.1 ad u_int8_t cp_unused2 :5; /* unused */
130 1.1 ad u_int8_t cp_id :5; /* SCSI device id of target */
131 1.1 ad u_int8_t cp_channel :3; /* SCSI channel id */
132 1.1 ad u_int8_t cp_lun :3; /* SCSI LUN id */
133 1.1 ad u_int8_t cp_unused3 :2; /* unused */
134 1.1 ad u_int8_t cp_luntar :1; /* CP is for target ROUTINE */
135 1.1 ad u_int8_t cp_dispri :1; /* give disconnect privilege */
136 1.1 ad u_int8_t cp_identify :1; /* always true */
137 1.1 ad u_int8_t cp_msg[3]; /* message bytes 0-3 */
138 1.1 ad
139 1.1 ad /* Partial SCSI CDB ref */
140 1.1 ad u_int8_t cp_scsi_cmd;
141 1.1 ad u_int8_t cp_extent :1;
142 1.1 ad u_int8_t cp_bytchk :1;
143 1.1 ad u_int8_t cp_reladr :1;
144 1.1 ad u_int8_t cp_cmplst :1;
145 1.1 ad u_int8_t cp_fmtdata :1;
146 1.1 ad u_int8_t cp_cdblun :3;
147 1.1 ad u_int8_t cp_page;
148 1.1 ad u_int8_t cp_unused4;
149 1.1 ad u_int8_t cp_len;
150 1.1 ad u_int8_t cp_link :1;
151 1.1 ad u_int8_t cp_flag :1;
152 1.1 ad u_int8_t cp_unused5 :4;
153 1.1 ad u_int8_t cp_vendor :2;
154 1.1 ad u_int8_t cp_cdbmore[6];
155 1.1 ad
156 1.1 ad u_int32_t cp_datalen; /* length in bytes of data/SG list */
157 1.1 ad u_int32_t cp_ccbid; /* ID of software CCB */
158 1.1 ad u_int32_t cp_dataaddr; /* address of data/SG list */
159 1.1 ad u_int32_t cp_stataddr; /* addr for status packet */
160 1.1 ad u_int32_t cp_senseaddr; /* addr of req. sense (err only) */
161 1.1 ad };
162 1.1 ad
163 1.1 ad /*
164 1.1 ad * EATA status packet as returned by controller upon command completion. It
165 1.1 ad * contains status, message info and a handle on the initiating CCB.
166 1.1 ad */
167 1.1 ad struct eata_sp {
168 1.4 ad u_int8_t sp_hba_status; /* host adapter status */
169 1.1 ad u_int8_t sp_scsi_status; /* SCSI bus status */
170 1.1 ad u_int8_t sp_reserved[2]; /* reserved */
171 1.1 ad u_int32_t sp_inv_residue; /* bytes not transfered */
172 1.1 ad u_int32_t sp_ccbid; /* ID of software CCB */
173 1.1 ad u_int8_t sp_id_message;
174 1.1 ad u_int8_t sp_que_message;
175 1.1 ad u_int8_t sp_tag_message;
176 1.1 ad u_int8_t sp_messages[9];
177 1.1 ad };
178 1.1 ad
179 1.4 ad /*
180 1.4 ad * HBA status as returned by status packet. Bit 7 signals end of command.
181 1.4 ad */
182 1.1 ad #define HA_NO_ERROR 0x00 /* No error on command */
183 1.1 ad #define HA_ERROR_SEL_TO 0x01 /* Device selection timeout */
184 1.1 ad #define HA_ERROR_CMD_TO 0x02 /* Device command timeout */
185 1.1 ad #define HA_ERROR_RESET 0x03 /* SCSI bus was reset */
186 1.1 ad #define HA_INIT_POWERUP 0x04 /* Initial controller power up */
187 1.1 ad #define HA_UNX_BUSPHASE 0x05 /* Unexpected bus phase */
188 1.1 ad #define HA_UNX_BUS_FREE 0x06 /* Unexpected bus free */
189 1.1 ad #define HA_BUS_PARITY 0x07 /* SCSI bus parity error */
190 1.1 ad #define HA_SCSI_HUNG 0x08 /* SCSI bus hung */
191 1.1 ad #define HA_UNX_MSGRJCT 0x09 /* Unexpected message reject */
192 1.1 ad #define HA_RESET_STUCK 0x0A /* SCSI bus reset stuck */
193 1.1 ad #define HA_RSENSE_FAIL 0x0B /* Auto-request sense failed */
194 1.1 ad #define HA_PARITY 0x0C /* HBA memory parity error */
195 1.1 ad #define HA_ABORT_NA 0x0D /* CP aborted - not on bus */
196 1.1 ad #define HA_ABORTED 0x0E /* CP aborted - was on bus */
197 1.1 ad #define HA_RESET_NA 0x0F /* CP reset - not on bus */
198 1.1 ad #define HA_RESET 0x10 /* CP reset - was on bus */
199 1.1 ad #define HA_ECC 0x11 /* HBA memory ECC error */
200 1.1 ad #define HA_PCI_PARITY 0x12 /* PCI parity error */
201 1.1 ad #define HA_PCI_MASTER 0x13 /* PCI master abort */
202 1.1 ad #define HA_PCI_TARGET 0x14 /* PCI target abort */
203 1.1 ad #define HA_PCI_SIGNAL_TARGET 0x15 /* PCI signalled target abort */
204 1.1 ad #define HA_ABORT 0x20 /* Software abort (too many retries) */
205 1.1 ad
206 1.1 ad /*
207 1.1 ad * Scatter-gather list element.
208 1.1 ad */
209 1.1 ad struct eata_sg {
210 1.1 ad u_int32_t sg_addr;
211 1.1 ad u_int32_t sg_len;
212 1.1 ad };
213 1.1 ad
214 1.1 ad /*
215 1.1 ad * EATA configuration data as returned by HBA. XXX this is bogus, some fields
216 1.1 ad * don't *seem* to be filled on my SmartCache III. Also, it doesn't sync up
217 1.1 ad * with the structure FreeBSD uses. [ad]
218 1.1 ad */
219 1.1 ad struct eata_cfg {
220 1.2 ad u_int8_t ec_devtype;
221 1.2 ad u_int8_t ec_pagecode;
222 1.2 ad u_int8_t ec_reserved0;
223 1.2 ad u_int8_t ec_cfglen; /* Length in bytes after this field */
224 1.2 ad u_int8_t ec_eatasig[4]; /* EATA signature */
225 1.2 ad u_int8_t ec_eataversion; /* EATA version number */
226 1.2 ad u_int8_t ec_overlapcmds : 1; /* Overlapped cmds supported */
227 1.2 ad u_int8_t ec_targetmode : 1; /* Target mode supported */
228 1.2 ad u_int8_t ec_trunnotrec : 1; /* Truncate cmd not supported */
229 1.2 ad u_int8_t ec_moresupported:1; /* More cmd supported */
230 1.2 ad u_int8_t ec_dmasupported : 1; /* DMA mode supported */
231 1.2 ad u_int8_t ec_dmanumvalid : 1; /* DMA channel field is valid */
232 1.2 ad u_int8_t ec_atadev : 1; /* This is an ATA device */
233 1.2 ad u_int8_t ec_hbavalid : 1; /* HBA field is valid */
234 1.2 ad u_int8_t ec_padlength[2]; /* Pad bytes for PIO cmds */
235 1.2 ad u_int8_t ec_hba[4]; /* Host adapter SCSI IDs */
236 1.2 ad u_int8_t ec_cplen[4]; /* Command packet length */
237 1.2 ad u_int8_t ec_splen[4]; /* Status packet length */
238 1.2 ad u_int8_t ec_queuedepth[2]; /* Controller queue depth */
239 1.2 ad u_int8_t ec_reserved1[2];
240 1.2 ad u_int8_t ec_sglen[2]; /* Maximum scatter gather list size */
241 1.2 ad u_int8_t ec_irqnum : 4; /* IRQ number */
242 1.2 ad u_int8_t ec_irqtrigger : 1; /* IRQ trigger: 0 = edge, 1 = level */
243 1.2 ad u_int8_t ec_secondary : 1; /* Controller not at address 0x170 */
244 1.2 ad u_int8_t ec_dmanum : 2; /* DMA channel index for ISA */
245 1.2 ad u_int8_t ec_irq; /* IRQ address */
246 1.2 ad u_int8_t ec_iodisable : 1; /* ISA I/O address disabled */
247 1.2 ad u_int8_t ec_forceaddr : 1; /* PCI forced to an EISA/ISA addr */
248 1.2 ad u_int8_t ec_sg64k : 1; /* 64K of SG space */
249 1.2 ad u_int8_t ec_sgunaligned : 1; /* Can do unaligned SG, otherwise 4 */
250 1.2 ad u_int8_t ec_reserved2 : 4; /* Reserved */
251 1.2 ad u_int8_t ec_maxtarget : 5; /* Maximun SCSI target ID supported */
252 1.2 ad u_int8_t ec_maxchannel : 3; /* Maximun channel number supported */
253 1.2 ad u_int8_t ec_maxlun; /* Maximum LUN supported */
254 1.2 ad u_int8_t ec_reserved3 : 3; /* Reserved field */
255 1.2 ad u_int8_t ec_autoterm : 1; /* Support auto term (low byte) */
256 1.2 ad u_int8_t ec_pcim1 : 1; /* PCI M1 chipset */
257 1.2 ad u_int8_t ec_bogusraidid : 1; /* Raid ID may be questionable */
258 1.2 ad u_int8_t ec_pci : 1; /* PCI adapter */
259 1.2 ad u_int8_t ec_eisa : 1; /* EISA adapter */
260 1.2 ad u_int8_t ec_raidnum; /* RAID host adapter humber */
261 1.1 ad };
262 1.1 ad
263 1.1 ad /*
264 1.1 ad * How SCSI inquiry data breaks down for EATA boards.
265 1.1 ad */
266 1.1 ad struct eata_inquiry_data {
267 1.1 ad u_int8_t ei_device;
268 1.1 ad u_int8_t ei_dev_qual2;
269 1.1 ad u_int8_t ei_version;
270 1.1 ad u_int8_t ei_response_format;
271 1.1 ad u_int8_t ei_additional_length;
272 1.1 ad u_int8_t ei_unused[2];
273 1.1 ad u_int8_t ei_flags;
274 1.1 ad char ei_vendor[8]; /* Vendor, e.g: DPT, NEC */
275 1.1 ad char ei_model[7]; /* Model number */
276 1.1 ad char ei_suffix[9]; /* Model number suffix */
277 1.1 ad char ei_fw[3]; /* Firmware */
278 1.1 ad char ei_fwrev[1]; /* Firmware revision */
279 1.1 ad u_int8_t ei_extra[8];
280 1.1 ad };
281 1.1 ad
282 1.1 ad #endif /* !defined _IC_DPTREG_H_ */
283