dwc_eqos.c revision 1.1 1 1.1 jmcneill /* $NetBSD: dwc_eqos.c,v 1.1 2022/01/03 17:19:41 jmcneill Exp $ */
2 1.1 jmcneill
3 1.1 jmcneill /*-
4 1.1 jmcneill * Copyright (c) 2022 Jared McNeill <jmcneill (at) invisible.ca>
5 1.1 jmcneill * All rights reserved.
6 1.1 jmcneill *
7 1.1 jmcneill * Redistribution and use in source and binary forms, with or without
8 1.1 jmcneill * modification, are permitted provided that the following conditions
9 1.1 jmcneill * are met:
10 1.1 jmcneill * 1. Redistributions of source code must retain the above copyright
11 1.1 jmcneill * notice, this list of conditions and the following disclaimer.
12 1.1 jmcneill * 2. Redistributions in binary form must reproduce the above copyright
13 1.1 jmcneill * notice, this list of conditions and the following disclaimer in the
14 1.1 jmcneill * documentation and/or other materials provided with the distribution.
15 1.1 jmcneill *
16 1.1 jmcneill * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
17 1.1 jmcneill * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
18 1.1 jmcneill * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
19 1.1 jmcneill * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
20 1.1 jmcneill * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING,
21 1.1 jmcneill * BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
22 1.1 jmcneill * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED
23 1.1 jmcneill * AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
24 1.1 jmcneill * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
25 1.1 jmcneill * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
26 1.1 jmcneill * SUCH DAMAGE.
27 1.1 jmcneill */
28 1.1 jmcneill
29 1.1 jmcneill /*
30 1.1 jmcneill * DesignWare Ethernet Quality-of-Service controller
31 1.1 jmcneill */
32 1.1 jmcneill
33 1.1 jmcneill #include "opt_net_mpsafe.h"
34 1.1 jmcneill
35 1.1 jmcneill #include <sys/cdefs.h>
36 1.1 jmcneill __KERNEL_RCSID(0, "$NetBSD: dwc_eqos.c,v 1.1 2022/01/03 17:19:41 jmcneill Exp $");
37 1.1 jmcneill
38 1.1 jmcneill #include <sys/param.h>
39 1.1 jmcneill #include <sys/bus.h>
40 1.1 jmcneill #include <sys/device.h>
41 1.1 jmcneill #include <sys/intr.h>
42 1.1 jmcneill #include <sys/systm.h>
43 1.1 jmcneill #include <sys/kernel.h>
44 1.1 jmcneill #include <sys/mutex.h>
45 1.1 jmcneill #include <sys/callout.h>
46 1.1 jmcneill #include <sys/cprng.h>
47 1.1 jmcneill
48 1.1 jmcneill #include <sys/rndsource.h>
49 1.1 jmcneill
50 1.1 jmcneill #include <net/if.h>
51 1.1 jmcneill #include <net/if_dl.h>
52 1.1 jmcneill #include <net/if_ether.h>
53 1.1 jmcneill #include <net/if_media.h>
54 1.1 jmcneill #include <net/bpf.h>
55 1.1 jmcneill
56 1.1 jmcneill #include <dev/mii/miivar.h>
57 1.1 jmcneill
58 1.1 jmcneill #include <dev/ic/dwc_eqos_reg.h>
59 1.1 jmcneill #include <dev/ic/dwc_eqos_var.h>
60 1.1 jmcneill
61 1.1 jmcneill CTASSERT(MCLBYTES == 2048);
62 1.1 jmcneill #ifdef EQOS_DEBUG
63 1.1 jmcneill #define DPRINTF(...) printf(##__VA_ARGS__)
64 1.1 jmcneill #else
65 1.1 jmcneill #define DPRINTF(...) ((void)0)
66 1.1 jmcneill #endif
67 1.1 jmcneill
68 1.1 jmcneill #ifdef NET_MPSAFE
69 1.1 jmcneill #define EQOS_MPSAFE 1
70 1.1 jmcneill #define CALLOUT_FLAGS CALLOUT_MPSAFE
71 1.1 jmcneill #else
72 1.1 jmcneill #define CALLOUT_FLAGS 0
73 1.1 jmcneill #endif
74 1.1 jmcneill
75 1.1 jmcneill #define DESC_BOUNDARY (1ULL << 32)
76 1.1 jmcneill #define DESC_ALIGN sizeof(struct eqos_dma_desc)
77 1.1 jmcneill #define TX_DESC_COUNT EQOS_DMA_DESC_COUNT
78 1.1 jmcneill #define TX_DESC_SIZE (TX_DESC_COUNT * DESC_ALIGN)
79 1.1 jmcneill #define RX_DESC_COUNT EQOS_DMA_DESC_COUNT
80 1.1 jmcneill #define RX_DESC_SIZE (RX_DESC_COUNT * DESC_ALIGN)
81 1.1 jmcneill #define MII_BUSY_RETRY 1000
82 1.1 jmcneill
83 1.1 jmcneill #define DESC_OFF(n) ((n) * sizeof(struct eqos_dma_desc))
84 1.1 jmcneill #define TX_SKIP(n, o) (((n) + (o)) % TX_DESC_COUNT)
85 1.1 jmcneill #define TX_NEXT(n) TX_SKIP(n, 1)
86 1.1 jmcneill #define RX_NEXT(n) (((n) + 1) % RX_DESC_COUNT)
87 1.1 jmcneill
88 1.1 jmcneill #define TX_MAX_SEGS 128
89 1.1 jmcneill
90 1.1 jmcneill #define EQOS_LOCK(sc) mutex_enter(&(sc)->sc_lock)
91 1.1 jmcneill #define EQOS_UNLOCK(sc) mutex_exit(&(sc)->sc_lock)
92 1.1 jmcneill #define EQOS_ASSERT_LOCKED(sc) KASSERT(mutex_owned(&(sc)->sc_lock))
93 1.1 jmcneill
94 1.1 jmcneill #define EQOS_TXLOCK(sc) mutex_enter(&(sc)->sc_txlock)
95 1.1 jmcneill #define EQOS_TXUNLOCK(sc) mutex_exit(&(sc)->sc_txlock)
96 1.1 jmcneill #define EQOS_ASSERT_TXLOCKED(sc) KASSERT(mutex_owned(&(sc)->sc_txlock))
97 1.1 jmcneill
98 1.1 jmcneill #define EQOS_HW_FEATURE_ADDR64_32BIT(sc) \
99 1.1 jmcneill (((sc)->sc_hw_feature[1] & GMAC_MAC_HW_FEATURE1_ADDR64_MASK) == \
100 1.1 jmcneill GMAC_MAC_HW_FEATURE1_ADDR64_32BIT)
101 1.1 jmcneill
102 1.1 jmcneill
103 1.1 jmcneill #define RD4(sc, reg) \
104 1.1 jmcneill bus_space_read_4((sc)->sc_bst, (sc)->sc_bsh, (reg))
105 1.1 jmcneill #define WR4(sc, reg, val) \
106 1.1 jmcneill bus_space_write_4((sc)->sc_bst, (sc)->sc_bsh, (reg), (val))
107 1.1 jmcneill
108 1.1 jmcneill #define STUB(...) \
109 1.1 jmcneill printf("%s: TODO\n", __func__); \
110 1.1 jmcneill
111 1.1 jmcneill static int
112 1.1 jmcneill eqos_mii_readreg(device_t dev, int phy, int reg, uint16_t *val)
113 1.1 jmcneill {
114 1.1 jmcneill struct eqos_softc *sc = device_private(dev);
115 1.1 jmcneill uint32_t addr;
116 1.1 jmcneill int retry;
117 1.1 jmcneill
118 1.1 jmcneill addr = sc->sc_clock_range |
119 1.1 jmcneill (phy << GMAC_MAC_MDIO_ADDRESS_PA_SHIFT) |
120 1.1 jmcneill (reg << GMAC_MAC_MDIO_ADDRESS_RDA_SHIFT) |
121 1.1 jmcneill GMAC_MAC_MDIO_ADDRESS_GOC_READ |
122 1.1 jmcneill GMAC_MAC_MDIO_ADDRESS_GB;
123 1.1 jmcneill WR4(sc, GMAC_MAC_MDIO_ADDRESS, addr);
124 1.1 jmcneill
125 1.1 jmcneill delay(10000);
126 1.1 jmcneill
127 1.1 jmcneill for (retry = MII_BUSY_RETRY; retry > 0; retry--) {
128 1.1 jmcneill addr = RD4(sc, GMAC_MAC_MDIO_ADDRESS);
129 1.1 jmcneill if ((addr & GMAC_MAC_MDIO_ADDRESS_GB) == 0) {
130 1.1 jmcneill *val = RD4(sc, GMAC_MAC_MDIO_DATA) & 0xFFFF;
131 1.1 jmcneill break;
132 1.1 jmcneill }
133 1.1 jmcneill delay(10);
134 1.1 jmcneill }
135 1.1 jmcneill if (retry == 0) {
136 1.1 jmcneill device_printf(dev, "phy read timeout, phy=%d reg=%d\n",
137 1.1 jmcneill phy, reg);
138 1.1 jmcneill return ETIMEDOUT;
139 1.1 jmcneill }
140 1.1 jmcneill
141 1.1 jmcneill return 0;
142 1.1 jmcneill }
143 1.1 jmcneill
144 1.1 jmcneill static int
145 1.1 jmcneill eqos_mii_writereg(device_t dev, int phy, int reg, uint16_t val)
146 1.1 jmcneill {
147 1.1 jmcneill struct eqos_softc *sc = device_private(dev);
148 1.1 jmcneill uint32_t addr;
149 1.1 jmcneill int retry;
150 1.1 jmcneill
151 1.1 jmcneill WR4(sc, GMAC_MAC_MDIO_DATA, val);
152 1.1 jmcneill
153 1.1 jmcneill addr = sc->sc_clock_range |
154 1.1 jmcneill (phy << GMAC_MAC_MDIO_ADDRESS_PA_SHIFT) |
155 1.1 jmcneill (reg << GMAC_MAC_MDIO_ADDRESS_RDA_SHIFT) |
156 1.1 jmcneill GMAC_MAC_MDIO_ADDRESS_GOC_WRITE |
157 1.1 jmcneill GMAC_MAC_MDIO_ADDRESS_GB;
158 1.1 jmcneill WR4(sc, GMAC_MAC_MDIO_ADDRESS, addr);
159 1.1 jmcneill
160 1.1 jmcneill delay(10000);
161 1.1 jmcneill
162 1.1 jmcneill for (retry = MII_BUSY_RETRY; retry > 0; retry--) {
163 1.1 jmcneill addr = RD4(sc, GMAC_MAC_MDIO_ADDRESS);
164 1.1 jmcneill if ((addr & GMAC_MAC_MDIO_ADDRESS_GB) == 0) {
165 1.1 jmcneill break;
166 1.1 jmcneill }
167 1.1 jmcneill delay(10);
168 1.1 jmcneill }
169 1.1 jmcneill if (retry == 0) {
170 1.1 jmcneill device_printf(dev, "phy write timeout, phy=%d reg=%d\n",
171 1.1 jmcneill phy, reg);
172 1.1 jmcneill return ETIMEDOUT;
173 1.1 jmcneill }
174 1.1 jmcneill
175 1.1 jmcneill return 0;
176 1.1 jmcneill }
177 1.1 jmcneill
178 1.1 jmcneill static void
179 1.1 jmcneill eqos_update_link(struct eqos_softc *sc)
180 1.1 jmcneill {
181 1.1 jmcneill struct mii_data *mii = &sc->sc_mii;
182 1.1 jmcneill uint64_t baudrate;
183 1.1 jmcneill uint32_t conf;
184 1.1 jmcneill
185 1.1 jmcneill baudrate = ifmedia_baudrate(mii->mii_media_active);
186 1.1 jmcneill
187 1.1 jmcneill conf = RD4(sc, GMAC_MAC_CONFIGURATION);
188 1.1 jmcneill switch (baudrate) {
189 1.1 jmcneill case IF_Mbps(10):
190 1.1 jmcneill conf |= GMAC_MAC_CONFIGURATION_PS;
191 1.1 jmcneill conf &= ~GMAC_MAC_CONFIGURATION_FES;
192 1.1 jmcneill break;
193 1.1 jmcneill case IF_Mbps(100):
194 1.1 jmcneill conf |= GMAC_MAC_CONFIGURATION_PS;
195 1.1 jmcneill conf |= GMAC_MAC_CONFIGURATION_FES;
196 1.1 jmcneill break;
197 1.1 jmcneill case IF_Gbps(1):
198 1.1 jmcneill conf &= ~GMAC_MAC_CONFIGURATION_PS;
199 1.1 jmcneill conf &= ~GMAC_MAC_CONFIGURATION_FES;
200 1.1 jmcneill break;
201 1.1 jmcneill case IF_Mbps(2500ULL):
202 1.1 jmcneill conf &= ~GMAC_MAC_CONFIGURATION_PS;
203 1.1 jmcneill conf |= GMAC_MAC_CONFIGURATION_FES;
204 1.1 jmcneill break;
205 1.1 jmcneill }
206 1.1 jmcneill
207 1.1 jmcneill if ((IFM_OPTIONS(mii->mii_media_active) & IFM_FDX) != 0) {
208 1.1 jmcneill conf |= GMAC_MAC_CONFIGURATION_DM;
209 1.1 jmcneill } else {
210 1.1 jmcneill conf &= ~GMAC_MAC_CONFIGURATION_DM;
211 1.1 jmcneill }
212 1.1 jmcneill
213 1.1 jmcneill WR4(sc, GMAC_MAC_CONFIGURATION, conf);
214 1.1 jmcneill }
215 1.1 jmcneill
216 1.1 jmcneill static void
217 1.1 jmcneill eqos_mii_statchg(struct ifnet *ifp)
218 1.1 jmcneill {
219 1.1 jmcneill struct eqos_softc * const sc = ifp->if_softc;
220 1.1 jmcneill
221 1.1 jmcneill eqos_update_link(sc);
222 1.1 jmcneill }
223 1.1 jmcneill
224 1.1 jmcneill static void
225 1.1 jmcneill eqos_dma_sync(struct eqos_softc *sc, bus_dmamap_t map,
226 1.1 jmcneill u_int start, u_int end, u_int total, int flags)
227 1.1 jmcneill {
228 1.1 jmcneill if (end > start) {
229 1.1 jmcneill bus_dmamap_sync(sc->sc_dmat, map, DESC_OFF(start),
230 1.1 jmcneill DESC_OFF(end) - DESC_OFF(start), flags);
231 1.1 jmcneill } else {
232 1.1 jmcneill bus_dmamap_sync(sc->sc_dmat, map, DESC_OFF(start),
233 1.1 jmcneill DESC_OFF(total) - DESC_OFF(start), flags);
234 1.1 jmcneill if (DESC_OFF(end) - DESC_OFF(0) > 0) {
235 1.1 jmcneill bus_dmamap_sync(sc->sc_dmat, map, DESC_OFF(0),
236 1.1 jmcneill DESC_OFF(end) - DESC_OFF(0), flags);
237 1.1 jmcneill }
238 1.1 jmcneill }
239 1.1 jmcneill }
240 1.1 jmcneill
241 1.1 jmcneill static void
242 1.1 jmcneill eqos_setup_txdesc(struct eqos_softc *sc, int index, int flags,
243 1.1 jmcneill bus_addr_t paddr, u_int len, u_int total_len)
244 1.1 jmcneill {
245 1.1 jmcneill uint32_t tdes2, tdes3;
246 1.1 jmcneill
247 1.1 jmcneill if (paddr == 0 || len == 0) {
248 1.1 jmcneill KASSERT(flags == 0);
249 1.1 jmcneill tdes2 = 0;
250 1.1 jmcneill tdes3 = 0;
251 1.1 jmcneill --sc->sc_tx.queued;
252 1.1 jmcneill } else {
253 1.1 jmcneill tdes2 = (flags & EQOS_TDES3_LD) ? EQOS_TDES2_IOC : 0;
254 1.1 jmcneill tdes3 = flags;
255 1.1 jmcneill ++sc->sc_tx.queued;
256 1.1 jmcneill }
257 1.1 jmcneill
258 1.1 jmcneill KASSERT(!EQOS_HW_FEATURE_ADDR64_32BIT(sc) || (paddr >> 32) == 0);
259 1.1 jmcneill
260 1.1 jmcneill sc->sc_tx.desc_ring[index].tdes0 = htole32((uint32_t)paddr);
261 1.1 jmcneill sc->sc_tx.desc_ring[index].tdes1 = htole32((uint32_t)(paddr >> 32));
262 1.1 jmcneill sc->sc_tx.desc_ring[index].tdes2 = htole32(tdes2 | len);
263 1.1 jmcneill sc->sc_tx.desc_ring[index].tdes3 = htole32(tdes3 | total_len);
264 1.1 jmcneill }
265 1.1 jmcneill
266 1.1 jmcneill static int
267 1.1 jmcneill eqos_setup_txbuf(struct eqos_softc *sc, int index, struct mbuf *m)
268 1.1 jmcneill {
269 1.1 jmcneill bus_dma_segment_t *segs;
270 1.1 jmcneill int error, nsegs, cur, i;
271 1.1 jmcneill uint32_t flags;
272 1.1 jmcneill bool nospace;
273 1.1 jmcneill
274 1.1 jmcneill /* at least one descriptor free ? */
275 1.1 jmcneill if (sc->sc_tx.queued >= TX_DESC_COUNT - 1)
276 1.1 jmcneill return -1;
277 1.1 jmcneill
278 1.1 jmcneill error = bus_dmamap_load_mbuf(sc->sc_dmat,
279 1.1 jmcneill sc->sc_tx.buf_map[index].map, m, BUS_DMA_WRITE | BUS_DMA_NOWAIT);
280 1.1 jmcneill if (error == EFBIG) {
281 1.1 jmcneill device_printf(sc->sc_dev,
282 1.1 jmcneill "TX packet needs too many DMA segments, dropping...\n");
283 1.1 jmcneill return -2;
284 1.1 jmcneill }
285 1.1 jmcneill if (error != 0) {
286 1.1 jmcneill device_printf(sc->sc_dev,
287 1.1 jmcneill "TX packet cannot be mapped, retried...\n");
288 1.1 jmcneill return 0;
289 1.1 jmcneill }
290 1.1 jmcneill
291 1.1 jmcneill segs = sc->sc_tx.buf_map[index].map->dm_segs;
292 1.1 jmcneill nsegs = sc->sc_tx.buf_map[index].map->dm_nsegs;
293 1.1 jmcneill
294 1.1 jmcneill nospace = sc->sc_tx.queued >= TX_DESC_COUNT - nsegs;
295 1.1 jmcneill if (nospace) {
296 1.1 jmcneill bus_dmamap_unload(sc->sc_dmat,
297 1.1 jmcneill sc->sc_tx.buf_map[index].map);
298 1.1 jmcneill /* XXX coalesce and retry ? */
299 1.1 jmcneill return -1;
300 1.1 jmcneill }
301 1.1 jmcneill
302 1.1 jmcneill bus_dmamap_sync(sc->sc_dmat, sc->sc_tx.buf_map[index].map,
303 1.1 jmcneill 0, sc->sc_tx.buf_map[index].map->dm_mapsize, BUS_DMASYNC_PREWRITE);
304 1.1 jmcneill
305 1.1 jmcneill /* stored in same index as loaded map */
306 1.1 jmcneill sc->sc_tx.buf_map[index].mbuf = m;
307 1.1 jmcneill
308 1.1 jmcneill flags = EQOS_TDES3_FD;
309 1.1 jmcneill
310 1.1 jmcneill for (cur = index, i = 0; i < nsegs; i++) {
311 1.1 jmcneill if (i == nsegs - 1)
312 1.1 jmcneill flags |= EQOS_TDES3_LD;
313 1.1 jmcneill
314 1.1 jmcneill eqos_setup_txdesc(sc, cur, flags, segs[i].ds_addr,
315 1.1 jmcneill segs[i].ds_len, m->m_pkthdr.len);
316 1.1 jmcneill flags &= ~EQOS_TDES3_FD;
317 1.1 jmcneill cur = TX_NEXT(cur);
318 1.1 jmcneill
319 1.1 jmcneill flags |= EQOS_TDES3_OWN;
320 1.1 jmcneill }
321 1.1 jmcneill
322 1.1 jmcneill /*
323 1.1 jmcneill * Defer setting OWN bit on the first descriptor until all
324 1.1 jmcneill * descriptors have been updated.
325 1.1 jmcneill */
326 1.1 jmcneill membar_sync();
327 1.1 jmcneill sc->sc_tx.desc_ring[index].tdes3 |= htole32(EQOS_TDES3_OWN);
328 1.1 jmcneill
329 1.1 jmcneill return nsegs;
330 1.1 jmcneill }
331 1.1 jmcneill
332 1.1 jmcneill static void
333 1.1 jmcneill eqos_setup_rxdesc(struct eqos_softc *sc, int index, bus_addr_t paddr)
334 1.1 jmcneill {
335 1.1 jmcneill sc->sc_rx.desc_ring[index].tdes0 = htole32((uint32_t)paddr);
336 1.1 jmcneill sc->sc_rx.desc_ring[index].tdes1 = htole32((uint32_t)(paddr >> 32));
337 1.1 jmcneill sc->sc_rx.desc_ring[index].tdes2 = htole32(0);
338 1.1 jmcneill membar_sync();
339 1.1 jmcneill sc->sc_rx.desc_ring[index].tdes3 =
340 1.1 jmcneill htole32(EQOS_TDES3_OWN | EQOS_TDES3_IOC | EQOS_TDES3_BUF1V);
341 1.1 jmcneill }
342 1.1 jmcneill
343 1.1 jmcneill static int
344 1.1 jmcneill eqos_setup_rxbuf(struct eqos_softc *sc, int index, struct mbuf *m)
345 1.1 jmcneill {
346 1.1 jmcneill int error;
347 1.1 jmcneill
348 1.1 jmcneill m_adj(m, ETHER_ALIGN);
349 1.1 jmcneill
350 1.1 jmcneill error = bus_dmamap_load_mbuf(sc->sc_dmat,
351 1.1 jmcneill sc->sc_rx.buf_map[index].map, m, BUS_DMA_READ | BUS_DMA_NOWAIT);
352 1.1 jmcneill if (error != 0)
353 1.1 jmcneill return error;
354 1.1 jmcneill
355 1.1 jmcneill bus_dmamap_sync(sc->sc_dmat, sc->sc_rx.buf_map[index].map,
356 1.1 jmcneill 0, sc->sc_rx.buf_map[index].map->dm_mapsize,
357 1.1 jmcneill BUS_DMASYNC_PREREAD);
358 1.1 jmcneill
359 1.1 jmcneill sc->sc_rx.buf_map[index].mbuf = m;
360 1.1 jmcneill eqos_setup_rxdesc(sc, index,
361 1.1 jmcneill sc->sc_rx.buf_map[index].map->dm_segs[0].ds_addr);
362 1.1 jmcneill
363 1.1 jmcneill return 0;
364 1.1 jmcneill }
365 1.1 jmcneill
366 1.1 jmcneill static struct mbuf *
367 1.1 jmcneill eqos_alloc_mbufcl(struct eqos_softc *sc)
368 1.1 jmcneill {
369 1.1 jmcneill struct mbuf *m;
370 1.1 jmcneill
371 1.1 jmcneill m = m_getcl(M_NOWAIT, MT_DATA, M_PKTHDR);
372 1.1 jmcneill if (m != NULL)
373 1.1 jmcneill m->m_pkthdr.len = m->m_len = m->m_ext.ext_size;
374 1.1 jmcneill
375 1.1 jmcneill return m;
376 1.1 jmcneill }
377 1.1 jmcneill
378 1.1 jmcneill static void
379 1.1 jmcneill eqos_enable_intr(struct eqos_softc *sc)
380 1.1 jmcneill {
381 1.1 jmcneill WR4(sc, GMAC_DMA_CHAN0_INTR_ENABLE,
382 1.1 jmcneill GMAC_DMA_CHAN0_INTR_ENABLE_NIE |
383 1.1 jmcneill GMAC_DMA_CHAN0_INTR_ENABLE_AIE |
384 1.1 jmcneill GMAC_DMA_CHAN0_INTR_ENABLE_FBE |
385 1.1 jmcneill GMAC_DMA_CHAN0_INTR_ENABLE_RIE |
386 1.1 jmcneill GMAC_DMA_CHAN0_INTR_ENABLE_TIE);
387 1.1 jmcneill }
388 1.1 jmcneill
389 1.1 jmcneill static void
390 1.1 jmcneill eqos_disable_intr(struct eqos_softc *sc)
391 1.1 jmcneill {
392 1.1 jmcneill WR4(sc, GMAC_DMA_CHAN0_INTR_ENABLE, 0);
393 1.1 jmcneill }
394 1.1 jmcneill
395 1.1 jmcneill static void
396 1.1 jmcneill eqos_tick(void *softc)
397 1.1 jmcneill {
398 1.1 jmcneill struct eqos_softc *sc = softc;
399 1.1 jmcneill struct mii_data *mii = &sc->sc_mii;
400 1.1 jmcneill #ifndef EQOS_MPSAFE
401 1.1 jmcneill int s = splnet();
402 1.1 jmcneill #endif
403 1.1 jmcneill
404 1.1 jmcneill EQOS_LOCK(sc);
405 1.1 jmcneill mii_tick(mii);
406 1.1 jmcneill callout_schedule(&sc->sc_stat_ch, hz);
407 1.1 jmcneill EQOS_UNLOCK(sc);
408 1.1 jmcneill
409 1.1 jmcneill #ifndef EQOS_MPSAFE
410 1.1 jmcneill splx(s);
411 1.1 jmcneill #endif
412 1.1 jmcneill }
413 1.1 jmcneill
414 1.1 jmcneill static uint32_t
415 1.1 jmcneill eqos_bitrev32(uint32_t x)
416 1.1 jmcneill {
417 1.1 jmcneill x = (((x & 0xaaaaaaaa) >> 1) | ((x & 0x55555555) << 1));
418 1.1 jmcneill x = (((x & 0xcccccccc) >> 2) | ((x & 0x33333333) << 2));
419 1.1 jmcneill x = (((x & 0xf0f0f0f0) >> 4) | ((x & 0x0f0f0f0f) << 4));
420 1.1 jmcneill x = (((x & 0xff00ff00) >> 8) | ((x & 0x00ff00ff) << 8));
421 1.1 jmcneill
422 1.1 jmcneill return (x >> 16) | (x << 16);
423 1.1 jmcneill }
424 1.1 jmcneill
425 1.1 jmcneill static void
426 1.1 jmcneill eqos_setup_rxfilter(struct eqos_softc *sc)
427 1.1 jmcneill {
428 1.1 jmcneill struct ethercom *ec = &sc->sc_ec;
429 1.1 jmcneill struct ifnet *ifp = &ec->ec_if;
430 1.1 jmcneill uint32_t pfil, crc, hashreg, hashbit, hash[2];
431 1.1 jmcneill struct ether_multi *enm;
432 1.1 jmcneill struct ether_multistep step;
433 1.1 jmcneill const uint8_t *eaddr;
434 1.1 jmcneill uint32_t val;
435 1.1 jmcneill
436 1.1 jmcneill EQOS_ASSERT_LOCKED(sc);
437 1.1 jmcneill
438 1.1 jmcneill pfil = RD4(sc, GMAC_MAC_PACKET_FILTER);
439 1.1 jmcneill pfil &= ~(GMAC_MAC_PACKET_FILTER_PR |
440 1.1 jmcneill GMAC_MAC_PACKET_FILTER_PM |
441 1.1 jmcneill GMAC_MAC_PACKET_FILTER_HMC |
442 1.1 jmcneill GMAC_MAC_PACKET_FILTER_PCF_MASK);
443 1.1 jmcneill hash[0] = hash[1] = ~0U;
444 1.1 jmcneill
445 1.1 jmcneill if ((ifp->if_flags & IFF_PROMISC) != 0) {
446 1.1 jmcneill pfil |= GMAC_MAC_PACKET_FILTER_PR |
447 1.1 jmcneill GMAC_MAC_PACKET_FILTER_PCF_ALL;
448 1.1 jmcneill } else if ((ifp->if_flags & IFF_ALLMULTI) != 0) {
449 1.1 jmcneill pfil |= GMAC_MAC_PACKET_FILTER_PM;
450 1.1 jmcneill } else {
451 1.1 jmcneill hash[0] = hash[1] = 0;
452 1.1 jmcneill pfil |= GMAC_MAC_PACKET_FILTER_HMC;
453 1.1 jmcneill ETHER_LOCK(ec);
454 1.1 jmcneill ETHER_FIRST_MULTI(step, ec, enm);
455 1.1 jmcneill while (enm != NULL) {
456 1.1 jmcneill crc = ether_crc32_le(enm->enm_addrlo, ETHER_ADDR_LEN);
457 1.1 jmcneill crc &= 0x7f;
458 1.1 jmcneill crc = eqos_bitrev32(~crc) >> 26;
459 1.1 jmcneill hashreg = (crc >> 5);
460 1.1 jmcneill hashbit = (crc & 0x1f);
461 1.1 jmcneill hash[hashreg] |= (1 << hashbit);
462 1.1 jmcneill ETHER_NEXT_MULTI(step, enm);
463 1.1 jmcneill }
464 1.1 jmcneill ETHER_UNLOCK(ec);
465 1.1 jmcneill }
466 1.1 jmcneill
467 1.1 jmcneill /* Write our unicast address */
468 1.1 jmcneill eaddr = CLLADDR(ifp->if_sadl);
469 1.1 jmcneill val = eaddr[4] | (eaddr[5] << 8);
470 1.1 jmcneill WR4(sc, GMAC_MAC_ADDRESS0_HIGH, val);
471 1.1 jmcneill val = eaddr[0] | (eaddr[1] << 8) | (eaddr[2] << 16) |
472 1.1 jmcneill (eaddr[3] << 24);
473 1.1 jmcneill WR4(sc, GMAC_MAC_ADDRESS0_LOW, val);
474 1.1 jmcneill
475 1.1 jmcneill /* Multicast hash filters */
476 1.1 jmcneill WR4(sc, GMAC_MAC_HASH_TABLE_REG0, hash[1]);
477 1.1 jmcneill WR4(sc, GMAC_MAC_HASH_TABLE_REG1, hash[0]);
478 1.1 jmcneill
479 1.1 jmcneill /* Packet filter config */
480 1.1 jmcneill WR4(sc, GMAC_MAC_PACKET_FILTER, pfil);
481 1.1 jmcneill }
482 1.1 jmcneill
483 1.1 jmcneill static int
484 1.1 jmcneill eqos_reset(struct eqos_softc *sc)
485 1.1 jmcneill {
486 1.1 jmcneill uint32_t val;
487 1.1 jmcneill int retry;
488 1.1 jmcneill
489 1.1 jmcneill WR4(sc, GMAC_DMA_MODE, GMAC_DMA_MODE_SWR);
490 1.1 jmcneill for (retry = 2000; retry > 0; retry--) {
491 1.1 jmcneill delay(1000);
492 1.1 jmcneill val = RD4(sc, GMAC_DMA_MODE);
493 1.1 jmcneill if ((val & GMAC_DMA_MODE_SWR) == 0) {
494 1.1 jmcneill return 0;
495 1.1 jmcneill }
496 1.1 jmcneill }
497 1.1 jmcneill
498 1.1 jmcneill device_printf(sc->sc_dev, "reset timeout!\n");
499 1.1 jmcneill return ETIMEDOUT;
500 1.1 jmcneill }
501 1.1 jmcneill
502 1.1 jmcneill static void
503 1.1 jmcneill eqos_init_rings(struct eqos_softc *sc, int qid)
504 1.1 jmcneill {
505 1.1 jmcneill sc->sc_tx.queued = 0;
506 1.1 jmcneill
507 1.1 jmcneill WR4(sc, GMAC_DMA_CHAN0_TX_BASE_ADDR_HI,
508 1.1 jmcneill (uint32_t)(sc->sc_tx.desc_ring_paddr >> 32));
509 1.1 jmcneill WR4(sc, GMAC_DMA_CHAN0_TX_BASE_ADDR,
510 1.1 jmcneill (uint32_t)sc->sc_tx.desc_ring_paddr);
511 1.1 jmcneill WR4(sc, GMAC_DMA_CHAN0_TX_RING_LEN, TX_DESC_COUNT - 1);
512 1.1 jmcneill
513 1.1 jmcneill WR4(sc, GMAC_DMA_CHAN0_RX_BASE_ADDR_HI,
514 1.1 jmcneill (uint32_t)(sc->sc_rx.desc_ring_paddr >> 32));
515 1.1 jmcneill WR4(sc, GMAC_DMA_CHAN0_RX_BASE_ADDR,
516 1.1 jmcneill (uint32_t)sc->sc_rx.desc_ring_paddr);
517 1.1 jmcneill WR4(sc, GMAC_DMA_CHAN0_RX_RING_LEN, RX_DESC_COUNT - 1);
518 1.1 jmcneill WR4(sc, GMAC_DMA_CHAN0_RX_END_ADDR,
519 1.1 jmcneill (uint32_t)sc->sc_rx.desc_ring_paddr +
520 1.1 jmcneill DESC_OFF((sc->sc_rx.cur - 1) % RX_DESC_COUNT));
521 1.1 jmcneill }
522 1.1 jmcneill
523 1.1 jmcneill static int
524 1.1 jmcneill eqos_init_locked(struct eqos_softc *sc)
525 1.1 jmcneill {
526 1.1 jmcneill struct ifnet *ifp = &sc->sc_ec.ec_if;
527 1.1 jmcneill struct mii_data *mii = &sc->sc_mii;
528 1.1 jmcneill uint32_t val;
529 1.1 jmcneill
530 1.1 jmcneill EQOS_ASSERT_LOCKED(sc);
531 1.1 jmcneill EQOS_ASSERT_TXLOCKED(sc);
532 1.1 jmcneill
533 1.1 jmcneill if ((ifp->if_flags & IFF_RUNNING) != 0)
534 1.1 jmcneill return 0;
535 1.1 jmcneill
536 1.1 jmcneill /* Setup TX/RX rings */
537 1.1 jmcneill eqos_init_rings(sc, 0);
538 1.1 jmcneill
539 1.1 jmcneill /* Setup RX filter */
540 1.1 jmcneill eqos_setup_rxfilter(sc);
541 1.1 jmcneill
542 1.1 jmcneill WR4(sc, GMAC_MAC_1US_TIC_COUNTER, (sc->sc_csr_clock / 1000000) - 1);
543 1.1 jmcneill
544 1.1 jmcneill /* Enable transmit and receive DMA */
545 1.1 jmcneill val = RD4(sc, GMAC_DMA_CHAN0_CONTROL);
546 1.1 jmcneill val &= ~GMAC_DMA_CHAN0_CONTROL_DSL_MASK;
547 1.1 jmcneill val |= ((DESC_ALIGN - 16) / 8) << GMAC_DMA_CHAN0_CONTROL_DSL_SHIFT;
548 1.1 jmcneill val |= GMAC_DMA_CHAN0_CONTROL_PBLX8;
549 1.1 jmcneill WR4(sc, GMAC_DMA_CHAN0_CONTROL, val);
550 1.1 jmcneill val = RD4(sc, GMAC_DMA_CHAN0_TX_CONTROL);
551 1.1 jmcneill val |= GMAC_DMA_CHAN0_TX_CONTROL_OSP;
552 1.1 jmcneill val |= GMAC_DMA_CHAN0_TX_CONTROL_START;
553 1.1 jmcneill WR4(sc, GMAC_DMA_CHAN0_TX_CONTROL, val);
554 1.1 jmcneill val = RD4(sc, GMAC_DMA_CHAN0_RX_CONTROL);
555 1.1 jmcneill val &= ~GMAC_DMA_CHAN0_RX_CONTROL_RBSZ_MASK;
556 1.1 jmcneill val |= (MCLBYTES << GMAC_DMA_CHAN0_RX_CONTROL_RBSZ_SHIFT);
557 1.1 jmcneill val |= GMAC_DMA_CHAN0_RX_CONTROL_START;
558 1.1 jmcneill WR4(sc, GMAC_DMA_CHAN0_RX_CONTROL, val);
559 1.1 jmcneill
560 1.1 jmcneill /* Configure operation modes */
561 1.1 jmcneill WR4(sc, GMAC_MTL_TXQ0_OPERATION_MODE,
562 1.1 jmcneill GMAC_MTL_TXQ0_OPERATION_MODE_TSF |
563 1.1 jmcneill GMAC_MTL_TXQ0_OPERATION_MODE_TXQEN_EN);
564 1.1 jmcneill WR4(sc, GMAC_MTL_RXQ0_OPERATION_MODE,
565 1.1 jmcneill GMAC_MTL_RXQ0_OPERATION_MODE_RSF |
566 1.1 jmcneill GMAC_MTL_RXQ0_OPERATION_MODE_FEP |
567 1.1 jmcneill GMAC_MTL_RXQ0_OPERATION_MODE_FUP);
568 1.1 jmcneill
569 1.1 jmcneill /* Enable flow control */
570 1.1 jmcneill val = RD4(sc, GMAC_MAC_Q0_TX_FLOW_CTRL);
571 1.1 jmcneill val |= 0xFFFFU << GMAC_MAC_Q0_TX_FLOW_CTRL_PT_SHIFT;
572 1.1 jmcneill val |= GMAC_MAC_Q0_TX_FLOW_CTRL_TFE;
573 1.1 jmcneill WR4(sc, GMAC_MAC_Q0_TX_FLOW_CTRL, val);
574 1.1 jmcneill val = RD4(sc, GMAC_MAC_RX_FLOW_CTRL);
575 1.1 jmcneill val |= GMAC_MAC_RX_FLOW_CTRL_RFE;
576 1.1 jmcneill WR4(sc, GMAC_MAC_RX_FLOW_CTRL, val);
577 1.1 jmcneill
578 1.1 jmcneill /* Enable transmitter and receiver */
579 1.1 jmcneill val = RD4(sc, GMAC_MAC_CONFIGURATION);
580 1.1 jmcneill val |= GMAC_MAC_CONFIGURATION_BE;
581 1.1 jmcneill val |= GMAC_MAC_CONFIGURATION_JD;
582 1.1 jmcneill val |= GMAC_MAC_CONFIGURATION_JE;
583 1.1 jmcneill val |= GMAC_MAC_CONFIGURATION_DCRS;
584 1.1 jmcneill val |= GMAC_MAC_CONFIGURATION_TE;
585 1.1 jmcneill val |= GMAC_MAC_CONFIGURATION_RE;
586 1.1 jmcneill WR4(sc, GMAC_MAC_CONFIGURATION, val);
587 1.1 jmcneill
588 1.1 jmcneill /* Enable interrupts */
589 1.1 jmcneill eqos_enable_intr(sc);
590 1.1 jmcneill
591 1.1 jmcneill ifp->if_flags |= IFF_RUNNING;
592 1.1 jmcneill ifp->if_flags &= ~IFF_OACTIVE;
593 1.1 jmcneill
594 1.1 jmcneill mii_mediachg(mii);
595 1.1 jmcneill callout_schedule(&sc->sc_stat_ch, hz);
596 1.1 jmcneill
597 1.1 jmcneill return 0;
598 1.1 jmcneill }
599 1.1 jmcneill
600 1.1 jmcneill static int
601 1.1 jmcneill eqos_init(struct ifnet *ifp)
602 1.1 jmcneill {
603 1.1 jmcneill struct eqos_softc *sc = ifp->if_softc;
604 1.1 jmcneill int error;
605 1.1 jmcneill
606 1.1 jmcneill EQOS_LOCK(sc);
607 1.1 jmcneill EQOS_TXLOCK(sc);
608 1.1 jmcneill error = eqos_init_locked(sc);
609 1.1 jmcneill EQOS_TXUNLOCK(sc);
610 1.1 jmcneill EQOS_UNLOCK(sc);
611 1.1 jmcneill
612 1.1 jmcneill return error;
613 1.1 jmcneill }
614 1.1 jmcneill
615 1.1 jmcneill static void
616 1.1 jmcneill eqos_stop_locked(struct eqos_softc *sc, int disable)
617 1.1 jmcneill {
618 1.1 jmcneill struct ifnet *ifp = &sc->sc_ec.ec_if;
619 1.1 jmcneill uint32_t val;
620 1.1 jmcneill int retry;
621 1.1 jmcneill
622 1.1 jmcneill EQOS_ASSERT_LOCKED(sc);
623 1.1 jmcneill
624 1.1 jmcneill callout_stop(&sc->sc_stat_ch);
625 1.1 jmcneill
626 1.1 jmcneill mii_down(&sc->sc_mii);
627 1.1 jmcneill
628 1.1 jmcneill /* Disable receiver */
629 1.1 jmcneill val = RD4(sc, GMAC_MAC_CONFIGURATION);
630 1.1 jmcneill val &= ~GMAC_MAC_CONFIGURATION_RE;
631 1.1 jmcneill WR4(sc, GMAC_MAC_CONFIGURATION, val);
632 1.1 jmcneill
633 1.1 jmcneill /* Stop receive DMA */
634 1.1 jmcneill val = RD4(sc, GMAC_DMA_CHAN0_RX_CONTROL);
635 1.1 jmcneill val &= ~GMAC_DMA_CHAN0_RX_CONTROL_START;
636 1.1 jmcneill WR4(sc, GMAC_DMA_CHAN0_RX_CONTROL, val);
637 1.1 jmcneill
638 1.1 jmcneill /* Stop transmit DMA */
639 1.1 jmcneill val = RD4(sc, GMAC_DMA_CHAN0_TX_CONTROL);
640 1.1 jmcneill val &= ~GMAC_DMA_CHAN0_TX_CONTROL_START;
641 1.1 jmcneill WR4(sc, GMAC_DMA_CHAN0_TX_CONTROL, val);
642 1.1 jmcneill
643 1.1 jmcneill if (disable) {
644 1.1 jmcneill /* Flush data in the TX FIFO */
645 1.1 jmcneill val = RD4(sc, GMAC_MTL_TXQ0_OPERATION_MODE);
646 1.1 jmcneill val |= GMAC_MTL_TXQ0_OPERATION_MODE_FTQ;
647 1.1 jmcneill WR4(sc, GMAC_MTL_TXQ0_OPERATION_MODE, val);
648 1.1 jmcneill /* Wait for flush to complete */
649 1.1 jmcneill for (retry = 10000; retry > 0; retry--) {
650 1.1 jmcneill val = RD4(sc, GMAC_MTL_TXQ0_OPERATION_MODE);
651 1.1 jmcneill if ((val & GMAC_MTL_TXQ0_OPERATION_MODE_FTQ) == 0) {
652 1.1 jmcneill break;
653 1.1 jmcneill }
654 1.1 jmcneill delay(1);
655 1.1 jmcneill }
656 1.1 jmcneill if (retry == 0) {
657 1.1 jmcneill device_printf(sc->sc_dev,
658 1.1 jmcneill "timeout flushing TX queue\n");
659 1.1 jmcneill }
660 1.1 jmcneill }
661 1.1 jmcneill
662 1.1 jmcneill /* Disable transmitter */
663 1.1 jmcneill val = RD4(sc, GMAC_MAC_CONFIGURATION);
664 1.1 jmcneill val &= ~GMAC_MAC_CONFIGURATION_TE;
665 1.1 jmcneill WR4(sc, GMAC_MAC_CONFIGURATION, val);
666 1.1 jmcneill
667 1.1 jmcneill /* Disable interrupts */
668 1.1 jmcneill eqos_disable_intr(sc);
669 1.1 jmcneill
670 1.1 jmcneill ifp->if_flags &= ~(IFF_RUNNING | IFF_OACTIVE);
671 1.1 jmcneill }
672 1.1 jmcneill
673 1.1 jmcneill static void
674 1.1 jmcneill eqos_stop(struct ifnet *ifp, int disable)
675 1.1 jmcneill {
676 1.1 jmcneill struct eqos_softc * const sc = ifp->if_softc;
677 1.1 jmcneill
678 1.1 jmcneill EQOS_LOCK(sc);
679 1.1 jmcneill eqos_stop_locked(sc, disable);
680 1.1 jmcneill EQOS_UNLOCK(sc);
681 1.1 jmcneill }
682 1.1 jmcneill
683 1.1 jmcneill static void
684 1.1 jmcneill eqos_rxintr(struct eqos_softc *sc, int qid)
685 1.1 jmcneill {
686 1.1 jmcneill struct ifnet *ifp = &sc->sc_ec.ec_if;
687 1.1 jmcneill int error, index, len, pkts = 0;
688 1.1 jmcneill struct mbuf *m, *m0;
689 1.1 jmcneill uint32_t tdes3;
690 1.1 jmcneill
691 1.1 jmcneill for (index = sc->sc_rx.cur; ; index = RX_NEXT(index)) {
692 1.1 jmcneill eqos_dma_sync(sc, sc->sc_rx.desc_map,
693 1.1 jmcneill index, index + 1, RX_DESC_COUNT,
694 1.1 jmcneill BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE);
695 1.1 jmcneill
696 1.1 jmcneill tdes3 = le32toh(sc->sc_rx.desc_ring[index].tdes3);
697 1.1 jmcneill if ((tdes3 & EQOS_TDES3_OWN) != 0) {
698 1.1 jmcneill break;
699 1.1 jmcneill }
700 1.1 jmcneill
701 1.1 jmcneill bus_dmamap_sync(sc->sc_dmat, sc->sc_rx.buf_map[index].map,
702 1.1 jmcneill 0, sc->sc_rx.buf_map[index].map->dm_mapsize,
703 1.1 jmcneill BUS_DMASYNC_POSTREAD);
704 1.1 jmcneill bus_dmamap_unload(sc->sc_dmat,
705 1.1 jmcneill sc->sc_rx.buf_map[index].map);
706 1.1 jmcneill
707 1.1 jmcneill len = tdes3 & EQOS_TDES3_LENGTH_MASK;
708 1.1 jmcneill if (len != 0) {
709 1.1 jmcneill m = sc->sc_rx.buf_map[index].mbuf;
710 1.1 jmcneill m_set_rcvif(m, ifp);
711 1.1 jmcneill m->m_flags |= M_HASFCS;
712 1.1 jmcneill m->m_pkthdr.len = len;
713 1.1 jmcneill m->m_len = len;
714 1.1 jmcneill m->m_nextpkt = NULL;
715 1.1 jmcneill
716 1.1 jmcneill if_percpuq_enqueue(ifp->if_percpuq, m);
717 1.1 jmcneill ++pkts;
718 1.1 jmcneill }
719 1.1 jmcneill
720 1.1 jmcneill if ((m0 = eqos_alloc_mbufcl(sc)) != NULL) {
721 1.1 jmcneill error = eqos_setup_rxbuf(sc, index, m0);
722 1.1 jmcneill if (error != 0) {
723 1.1 jmcneill /* XXX hole in RX ring */
724 1.1 jmcneill }
725 1.1 jmcneill } else {
726 1.1 jmcneill if_statinc(ifp, if_ierrors);
727 1.1 jmcneill }
728 1.1 jmcneill eqos_dma_sync(sc, sc->sc_rx.desc_map,
729 1.1 jmcneill index, index + 1, RX_DESC_COUNT,
730 1.1 jmcneill BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
731 1.1 jmcneill
732 1.1 jmcneill WR4(sc, GMAC_DMA_CHAN0_RX_END_ADDR,
733 1.1 jmcneill (uint32_t)sc->sc_rx.desc_ring_paddr +
734 1.1 jmcneill DESC_OFF(sc->sc_rx.cur));
735 1.1 jmcneill }
736 1.1 jmcneill
737 1.1 jmcneill sc->sc_rx.cur = index;
738 1.1 jmcneill
739 1.1 jmcneill if (pkts != 0) {
740 1.1 jmcneill rnd_add_uint32(&sc->sc_rndsource, pkts);
741 1.1 jmcneill }
742 1.1 jmcneill }
743 1.1 jmcneill
744 1.1 jmcneill static void
745 1.1 jmcneill eqos_txintr(struct eqos_softc *sc, int qid)
746 1.1 jmcneill {
747 1.1 jmcneill struct ifnet *ifp = &sc->sc_ec.ec_if;
748 1.1 jmcneill struct eqos_bufmap *bmap;
749 1.1 jmcneill struct eqos_dma_desc *desc;
750 1.1 jmcneill uint32_t tdes3;
751 1.1 jmcneill int i, pkts = 0;
752 1.1 jmcneill
753 1.1 jmcneill EQOS_ASSERT_LOCKED(sc);
754 1.1 jmcneill
755 1.1 jmcneill for (i = sc->sc_tx.next; sc->sc_tx.queued > 0; i = TX_NEXT(i)) {
756 1.1 jmcneill KASSERT(sc->sc_tx.queued > 0);
757 1.1 jmcneill KASSERT(sc->sc_tx.queued <= TX_DESC_COUNT);
758 1.1 jmcneill eqos_dma_sync(sc, sc->sc_tx.desc_map,
759 1.1 jmcneill i, i + 1, TX_DESC_COUNT,
760 1.1 jmcneill BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE);
761 1.1 jmcneill desc = &sc->sc_tx.desc_ring[i];
762 1.1 jmcneill tdes3 = le32toh(desc->tdes3);
763 1.1 jmcneill if ((tdes3 & EQOS_TDES3_OWN) != 0) {
764 1.1 jmcneill break;
765 1.1 jmcneill }
766 1.1 jmcneill bmap = &sc->sc_tx.buf_map[i];
767 1.1 jmcneill if (bmap->mbuf != NULL) {
768 1.1 jmcneill bus_dmamap_sync(sc->sc_dmat, bmap->map,
769 1.1 jmcneill 0, bmap->map->dm_mapsize,
770 1.1 jmcneill BUS_DMASYNC_POSTWRITE);
771 1.1 jmcneill bus_dmamap_unload(sc->sc_dmat, bmap->map);
772 1.1 jmcneill m_freem(bmap->mbuf);
773 1.1 jmcneill bmap->mbuf = NULL;
774 1.1 jmcneill ++pkts;
775 1.1 jmcneill }
776 1.1 jmcneill
777 1.1 jmcneill eqos_setup_txdesc(sc, i, 0, 0, 0, 0);
778 1.1 jmcneill eqos_dma_sync(sc, sc->sc_tx.desc_map,
779 1.1 jmcneill i, i + 1, TX_DESC_COUNT,
780 1.1 jmcneill BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
781 1.1 jmcneill
782 1.1 jmcneill ifp->if_flags &= ~IFF_OACTIVE;
783 1.1 jmcneill
784 1.1 jmcneill /* Last descriptor in a packet contains DMA status */
785 1.1 jmcneill if ((tdes3 & EQOS_TDES3_LD) != 0) {
786 1.1 jmcneill if ((tdes3 & EQOS_TDES3_DE) != 0) {
787 1.1 jmcneill device_printf(sc->sc_dev,
788 1.1 jmcneill "TX [%u] desc error: 0x%08x\n",
789 1.1 jmcneill i, tdes3);
790 1.1 jmcneill if_statinc(ifp, if_oerrors);
791 1.1 jmcneill } else if ((tdes3 & EQOS_TDES3_ES) != 0) {
792 1.1 jmcneill device_printf(sc->sc_dev,
793 1.1 jmcneill "TX [%u] tx error: 0x%08x\n",
794 1.1 jmcneill i, tdes3);
795 1.1 jmcneill if_statinc(ifp, if_oerrors);
796 1.1 jmcneill } else {
797 1.1 jmcneill if_statinc(ifp, if_opackets);
798 1.1 jmcneill }
799 1.1 jmcneill }
800 1.1 jmcneill
801 1.1 jmcneill }
802 1.1 jmcneill
803 1.1 jmcneill sc->sc_tx.next = i;
804 1.1 jmcneill
805 1.1 jmcneill if (pkts != 0) {
806 1.1 jmcneill rnd_add_uint32(&sc->sc_rndsource, pkts);
807 1.1 jmcneill }
808 1.1 jmcneill }
809 1.1 jmcneill
810 1.1 jmcneill static void
811 1.1 jmcneill eqos_start_locked(struct eqos_softc *sc)
812 1.1 jmcneill {
813 1.1 jmcneill struct ifnet *ifp = &sc->sc_ec.ec_if;
814 1.1 jmcneill struct mbuf *m;
815 1.1 jmcneill int cnt, nsegs, start;
816 1.1 jmcneill
817 1.1 jmcneill EQOS_ASSERT_TXLOCKED(sc);
818 1.1 jmcneill
819 1.1 jmcneill if ((ifp->if_flags & (IFF_RUNNING | IFF_OACTIVE)) != IFF_RUNNING)
820 1.1 jmcneill return;
821 1.1 jmcneill
822 1.1 jmcneill for (cnt = 0, start = sc->sc_tx.cur; ; cnt++) {
823 1.1 jmcneill if (sc->sc_tx.queued >= TX_DESC_COUNT - TX_MAX_SEGS) {
824 1.1 jmcneill ifp->if_flags |= IFF_OACTIVE;
825 1.1 jmcneill break;
826 1.1 jmcneill }
827 1.1 jmcneill
828 1.1 jmcneill IFQ_POLL(&ifp->if_snd, m);
829 1.1 jmcneill if (m == NULL) {
830 1.1 jmcneill break;
831 1.1 jmcneill }
832 1.1 jmcneill
833 1.1 jmcneill nsegs = eqos_setup_txbuf(sc, sc->sc_tx.cur, m);
834 1.1 jmcneill if (nsegs <= 0) {
835 1.1 jmcneill if (nsegs == -1) {
836 1.1 jmcneill ifp->if_flags |= IFF_OACTIVE;
837 1.1 jmcneill } else if (nsegs == -2) {
838 1.1 jmcneill IFQ_DEQUEUE(&ifp->if_snd, m);
839 1.1 jmcneill m_freem(m);
840 1.1 jmcneill }
841 1.1 jmcneill break;
842 1.1 jmcneill }
843 1.1 jmcneill
844 1.1 jmcneill IFQ_DEQUEUE(&ifp->if_snd, m);
845 1.1 jmcneill bpf_mtap(ifp, m, BPF_D_OUT);
846 1.1 jmcneill
847 1.1 jmcneill sc->sc_tx.cur = TX_SKIP(sc->sc_tx.cur, nsegs);
848 1.1 jmcneill }
849 1.1 jmcneill
850 1.1 jmcneill if (cnt != 0) {
851 1.1 jmcneill eqos_dma_sync(sc, sc->sc_tx.desc_map,
852 1.1 jmcneill start, sc->sc_tx.cur, TX_DESC_COUNT,
853 1.1 jmcneill BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
854 1.1 jmcneill
855 1.1 jmcneill /* Start and run TX DMA */
856 1.1 jmcneill WR4(sc, GMAC_DMA_CHAN0_TX_END_ADDR,
857 1.1 jmcneill (uint32_t)sc->sc_tx.desc_ring_paddr +
858 1.1 jmcneill DESC_OFF(sc->sc_tx.cur));
859 1.1 jmcneill }
860 1.1 jmcneill }
861 1.1 jmcneill
862 1.1 jmcneill static void
863 1.1 jmcneill eqos_start(struct ifnet *ifp)
864 1.1 jmcneill {
865 1.1 jmcneill struct eqos_softc *sc = ifp->if_softc;
866 1.1 jmcneill
867 1.1 jmcneill EQOS_TXLOCK(sc);
868 1.1 jmcneill eqos_start_locked(sc);
869 1.1 jmcneill EQOS_TXUNLOCK(sc);
870 1.1 jmcneill }
871 1.1 jmcneill
872 1.1 jmcneill int
873 1.1 jmcneill eqos_intr(void *arg)
874 1.1 jmcneill {
875 1.1 jmcneill struct eqos_softc *sc = arg;
876 1.1 jmcneill struct ifnet *ifp = &sc->sc_ec.ec_if;
877 1.1 jmcneill uint32_t mac_status, mtl_status, dma_status, rx_tx_status;
878 1.1 jmcneill
879 1.1 jmcneill mac_status = RD4(sc, GMAC_MAC_INTERRUPT_STATUS);
880 1.1 jmcneill mac_status &= RD4(sc, GMAC_MAC_INTERRUPT_ENABLE);
881 1.1 jmcneill
882 1.1 jmcneill if (mac_status) {
883 1.1 jmcneill device_printf(sc->sc_dev,
884 1.1 jmcneill "GMAC_MAC_INTERRUPT_STATUS = 0x%08X\n", mac_status);
885 1.1 jmcneill }
886 1.1 jmcneill
887 1.1 jmcneill mtl_status = RD4(sc, GMAC_MTL_INTERRUPT_STATUS);
888 1.1 jmcneill if (mtl_status) {
889 1.1 jmcneill device_printf(sc->sc_dev,
890 1.1 jmcneill "GMAC_MTL_INTERRUPT_STATUS = 0x%08X\n", mtl_status);
891 1.1 jmcneill }
892 1.1 jmcneill
893 1.1 jmcneill dma_status = RD4(sc, GMAC_DMA_CHAN0_STATUS);
894 1.1 jmcneill dma_status &= RD4(sc, GMAC_DMA_CHAN0_INTR_ENABLE);
895 1.1 jmcneill if (dma_status) {
896 1.1 jmcneill WR4(sc, GMAC_DMA_CHAN0_STATUS, dma_status);
897 1.1 jmcneill }
898 1.1 jmcneill
899 1.1 jmcneill EQOS_LOCK(sc);
900 1.1 jmcneill if ((dma_status & GMAC_DMA_CHAN0_STATUS_RI) != 0) {
901 1.1 jmcneill eqos_rxintr(sc, 0);
902 1.1 jmcneill dma_status &= ~GMAC_DMA_CHAN0_STATUS_RI;
903 1.1 jmcneill }
904 1.1 jmcneill
905 1.1 jmcneill if ((dma_status & GMAC_DMA_CHAN0_STATUS_TI) != 0) {
906 1.1 jmcneill eqos_txintr(sc, 0);
907 1.1 jmcneill dma_status &= ~GMAC_DMA_CHAN0_STATUS_TI;
908 1.1 jmcneill if_schedule_deferred_start(ifp);
909 1.1 jmcneill }
910 1.1 jmcneill EQOS_UNLOCK(sc);
911 1.1 jmcneill
912 1.1 jmcneill if ((mac_status | mtl_status | dma_status) == 0) {
913 1.1 jmcneill device_printf(sc->sc_dev, "spurious interrupt?!\n");
914 1.1 jmcneill }
915 1.1 jmcneill
916 1.1 jmcneill rx_tx_status = RD4(sc, GMAC_MAC_RX_TX_STATUS);
917 1.1 jmcneill if (rx_tx_status) {
918 1.1 jmcneill device_printf(sc->sc_dev, "GMAC_MAC_RX_TX_STATUS = 0x%08x\n",
919 1.1 jmcneill rx_tx_status);
920 1.1 jmcneill }
921 1.1 jmcneill
922 1.1 jmcneill return 1;
923 1.1 jmcneill }
924 1.1 jmcneill
925 1.1 jmcneill static int
926 1.1 jmcneill eqos_ioctl(struct ifnet *ifp, u_long cmd, void *data)
927 1.1 jmcneill {
928 1.1 jmcneill struct eqos_softc *sc = ifp->if_softc;
929 1.1 jmcneill int error, s;
930 1.1 jmcneill
931 1.1 jmcneill #ifndef EQOS_MPSAFE
932 1.1 jmcneill s = splnet();
933 1.1 jmcneill #endif
934 1.1 jmcneill
935 1.1 jmcneill switch (cmd) {
936 1.1 jmcneill default:
937 1.1 jmcneill #ifdef EQOS_MPSAFE
938 1.1 jmcneill s = splnet();
939 1.1 jmcneill #endif
940 1.1 jmcneill error = ether_ioctl(ifp, cmd, data);
941 1.1 jmcneill #ifdef EQOS_MPSAFE
942 1.1 jmcneill splx(s);
943 1.1 jmcneill #endif
944 1.1 jmcneill if (error != ENETRESET)
945 1.1 jmcneill break;
946 1.1 jmcneill
947 1.1 jmcneill error = 0;
948 1.1 jmcneill
949 1.1 jmcneill if (cmd == SIOCSIFCAP)
950 1.1 jmcneill error = (*ifp->if_init)(ifp);
951 1.1 jmcneill else if (cmd != SIOCADDMULTI && cmd != SIOCDELMULTI)
952 1.1 jmcneill ;
953 1.1 jmcneill else if ((ifp->if_flags & IFF_RUNNING) != 0) {
954 1.1 jmcneill EQOS_LOCK(sc);
955 1.1 jmcneill eqos_setup_rxfilter(sc);
956 1.1 jmcneill EQOS_UNLOCK(sc);
957 1.1 jmcneill }
958 1.1 jmcneill break;
959 1.1 jmcneill }
960 1.1 jmcneill
961 1.1 jmcneill #ifndef EQOS_MPSAFE
962 1.1 jmcneill splx(s);
963 1.1 jmcneill #endif
964 1.1 jmcneill
965 1.1 jmcneill return error;
966 1.1 jmcneill }
967 1.1 jmcneill
968 1.1 jmcneill static void
969 1.1 jmcneill eqos_get_eaddr(struct eqos_softc *sc, uint8_t *eaddr)
970 1.1 jmcneill {
971 1.1 jmcneill prop_dictionary_t prop = device_properties(sc->sc_dev);
972 1.1 jmcneill uint32_t maclo, machi;
973 1.1 jmcneill prop_data_t eaprop;
974 1.1 jmcneill
975 1.1 jmcneill eaprop = prop_dictionary_get(prop, "mac-address");
976 1.1 jmcneill if (eaprop != NULL) {
977 1.1 jmcneill KASSERT(prop_object_type(eaprop) == PROP_TYPE_DATA);
978 1.1 jmcneill KASSERT(prop_data_size(eaprop) == ETHER_ADDR_LEN);
979 1.1 jmcneill memcpy(eaddr, prop_data_value(eaprop),
980 1.1 jmcneill ETHER_ADDR_LEN);
981 1.1 jmcneill return;
982 1.1 jmcneill }
983 1.1 jmcneill
984 1.1 jmcneill maclo = htobe32(RD4(sc, GMAC_MAC_ADDRESS0_LOW));
985 1.1 jmcneill machi = htobe16(RD4(sc, GMAC_MAC_ADDRESS0_HIGH) & 0xFFFF);
986 1.1 jmcneill
987 1.1 jmcneill if (maclo == 0xFFFFFFFF && machi == 0xFFFF) {
988 1.1 jmcneill /* Create one */
989 1.1 jmcneill maclo = 0x00f2 | (cprng_strong32() & 0xffff0000);
990 1.1 jmcneill machi = cprng_strong32() & 0xffff;
991 1.1 jmcneill }
992 1.1 jmcneill
993 1.1 jmcneill eaddr[0] = maclo & 0xff;
994 1.1 jmcneill eaddr[1] = (maclo >> 8) & 0xff;
995 1.1 jmcneill eaddr[2] = (maclo >> 16) & 0xff;
996 1.1 jmcneill eaddr[3] = (maclo >> 24) & 0xff;
997 1.1 jmcneill eaddr[4] = machi & 0xff;
998 1.1 jmcneill eaddr[5] = (machi >> 8) & 0xff;
999 1.1 jmcneill }
1000 1.1 jmcneill
1001 1.1 jmcneill static void
1002 1.1 jmcneill eqos_axi_configure(struct eqos_softc *sc)
1003 1.1 jmcneill {
1004 1.1 jmcneill prop_dictionary_t prop = device_properties(sc->sc_dev);
1005 1.1 jmcneill uint32_t val;
1006 1.1 jmcneill u_int uival;
1007 1.1 jmcneill bool bval;
1008 1.1 jmcneill
1009 1.1 jmcneill val = RD4(sc, GMAC_DMA_SYSBUS_MODE);
1010 1.1 jmcneill if (prop_dictionary_get_bool(prop, "snps,mixed-burst", &bval) && bval) {
1011 1.1 jmcneill val |= GMAC_DMA_SYSBUS_MODE_MB;
1012 1.1 jmcneill }
1013 1.1 jmcneill if (prop_dictionary_get_bool(prop, "snps,fixed-burst", &bval) && bval) {
1014 1.1 jmcneill val |= GMAC_DMA_SYSBUS_MODE_FB;
1015 1.1 jmcneill }
1016 1.1 jmcneill if (prop_dictionary_get_uint(prop, "snps,wr_osr_lmt", &uival)) {
1017 1.1 jmcneill val &= ~GMAC_DMA_SYSBUS_MODE_WR_OSR_LMT_MASK;
1018 1.1 jmcneill val |= uival << GMAC_DMA_SYSBUS_MODE_WR_OSR_LMT_SHIFT;
1019 1.1 jmcneill }
1020 1.1 jmcneill if (prop_dictionary_get_uint(prop, "snps,rd_osr_lmt", &uival)) {
1021 1.1 jmcneill val &= ~GMAC_DMA_SYSBUS_MODE_RD_OSR_LMT_MASK;
1022 1.1 jmcneill val |= uival << GMAC_DMA_SYSBUS_MODE_RD_OSR_LMT_SHIFT;
1023 1.1 jmcneill }
1024 1.1 jmcneill
1025 1.1 jmcneill if (!EQOS_HW_FEATURE_ADDR64_32BIT(sc)) {
1026 1.1 jmcneill val |= GMAC_DMA_SYSBUS_MODE_EAME;
1027 1.1 jmcneill }
1028 1.1 jmcneill
1029 1.1 jmcneill /* XXX */
1030 1.1 jmcneill val |= GMAC_DMA_SYSBUS_MODE_BLEN16;
1031 1.1 jmcneill val |= GMAC_DMA_SYSBUS_MODE_BLEN8;
1032 1.1 jmcneill val |= GMAC_DMA_SYSBUS_MODE_BLEN4;
1033 1.1 jmcneill
1034 1.1 jmcneill WR4(sc, GMAC_DMA_SYSBUS_MODE, val);
1035 1.1 jmcneill }
1036 1.1 jmcneill
1037 1.1 jmcneill static int
1038 1.1 jmcneill eqos_setup_dma(struct eqos_softc *sc, int qid)
1039 1.1 jmcneill {
1040 1.1 jmcneill struct mbuf *m;
1041 1.1 jmcneill int error, nsegs, i;
1042 1.1 jmcneill
1043 1.1 jmcneill /* Setup TX ring */
1044 1.1 jmcneill error = bus_dmamap_create(sc->sc_dmat, TX_DESC_SIZE, 1, TX_DESC_SIZE,
1045 1.1 jmcneill DESC_BOUNDARY, BUS_DMA_WAITOK, &sc->sc_tx.desc_map);
1046 1.1 jmcneill if (error) {
1047 1.1 jmcneill return error;
1048 1.1 jmcneill }
1049 1.1 jmcneill error = bus_dmamem_alloc(sc->sc_dmat, TX_DESC_SIZE, DESC_ALIGN,
1050 1.1 jmcneill DESC_BOUNDARY, &sc->sc_tx.desc_dmaseg, 1, &nsegs, BUS_DMA_WAITOK);
1051 1.1 jmcneill if (error) {
1052 1.1 jmcneill return error;
1053 1.1 jmcneill }
1054 1.1 jmcneill error = bus_dmamem_map(sc->sc_dmat, &sc->sc_tx.desc_dmaseg, nsegs,
1055 1.1 jmcneill TX_DESC_SIZE, (void *)&sc->sc_tx.desc_ring, BUS_DMA_WAITOK);
1056 1.1 jmcneill if (error) {
1057 1.1 jmcneill return error;
1058 1.1 jmcneill }
1059 1.1 jmcneill error = bus_dmamap_load(sc->sc_dmat, sc->sc_tx.desc_map,
1060 1.1 jmcneill sc->sc_tx.desc_ring, TX_DESC_SIZE, NULL, BUS_DMA_WAITOK);
1061 1.1 jmcneill if (error) {
1062 1.1 jmcneill return error;
1063 1.1 jmcneill }
1064 1.1 jmcneill sc->sc_tx.desc_ring_paddr = sc->sc_tx.desc_map->dm_segs[0].ds_addr;
1065 1.1 jmcneill
1066 1.1 jmcneill memset(sc->sc_tx.desc_ring, 0, TX_DESC_SIZE);
1067 1.1 jmcneill bus_dmamap_sync(sc->sc_dmat, sc->sc_tx.desc_map, 0, TX_DESC_SIZE,
1068 1.1 jmcneill BUS_DMASYNC_PREWRITE);
1069 1.1 jmcneill
1070 1.1 jmcneill sc->sc_tx.queued = TX_DESC_COUNT;
1071 1.1 jmcneill for (i = 0; i < TX_DESC_COUNT; i++) {
1072 1.1 jmcneill error = bus_dmamap_create(sc->sc_dmat, MCLBYTES,
1073 1.1 jmcneill TX_MAX_SEGS, MCLBYTES, 0, BUS_DMA_WAITOK,
1074 1.1 jmcneill &sc->sc_tx.buf_map[i].map);
1075 1.1 jmcneill if (error != 0) {
1076 1.1 jmcneill device_printf(sc->sc_dev,
1077 1.1 jmcneill "cannot create TX buffer map\n");
1078 1.1 jmcneill return error;
1079 1.1 jmcneill }
1080 1.1 jmcneill eqos_setup_txdesc(sc, i, 0, 0, 0, 0);
1081 1.1 jmcneill }
1082 1.1 jmcneill
1083 1.1 jmcneill /* Setup RX ring */
1084 1.1 jmcneill error = bus_dmamap_create(sc->sc_dmat, RX_DESC_SIZE, 1, RX_DESC_SIZE,
1085 1.1 jmcneill DESC_BOUNDARY, BUS_DMA_WAITOK, &sc->sc_rx.desc_map);
1086 1.1 jmcneill if (error) {
1087 1.1 jmcneill return error;
1088 1.1 jmcneill }
1089 1.1 jmcneill error = bus_dmamem_alloc(sc->sc_dmat, RX_DESC_SIZE, DESC_ALIGN,
1090 1.1 jmcneill DESC_BOUNDARY, &sc->sc_rx.desc_dmaseg, 1, &nsegs, BUS_DMA_WAITOK);
1091 1.1 jmcneill if (error) {
1092 1.1 jmcneill return error;
1093 1.1 jmcneill }
1094 1.1 jmcneill error = bus_dmamem_map(sc->sc_dmat, &sc->sc_rx.desc_dmaseg, nsegs,
1095 1.1 jmcneill RX_DESC_SIZE, (void *)&sc->sc_rx.desc_ring, BUS_DMA_WAITOK);
1096 1.1 jmcneill if (error) {
1097 1.1 jmcneill return error;
1098 1.1 jmcneill }
1099 1.1 jmcneill error = bus_dmamap_load(sc->sc_dmat, sc->sc_rx.desc_map,
1100 1.1 jmcneill sc->sc_rx.desc_ring, RX_DESC_SIZE, NULL, BUS_DMA_WAITOK);
1101 1.1 jmcneill if (error) {
1102 1.1 jmcneill return error;
1103 1.1 jmcneill }
1104 1.1 jmcneill sc->sc_rx.desc_ring_paddr = sc->sc_rx.desc_map->dm_segs[0].ds_addr;
1105 1.1 jmcneill
1106 1.1 jmcneill memset(sc->sc_rx.desc_ring, 0, RX_DESC_SIZE);
1107 1.1 jmcneill
1108 1.1 jmcneill for (i = 0; i < RX_DESC_COUNT; i++) {
1109 1.1 jmcneill error = bus_dmamap_create(sc->sc_dmat, MCLBYTES,
1110 1.1 jmcneill RX_DESC_COUNT, MCLBYTES, 0, BUS_DMA_WAITOK,
1111 1.1 jmcneill &sc->sc_rx.buf_map[i].map);
1112 1.1 jmcneill if (error != 0) {
1113 1.1 jmcneill device_printf(sc->sc_dev,
1114 1.1 jmcneill "cannot create RX buffer map\n");
1115 1.1 jmcneill return error;
1116 1.1 jmcneill }
1117 1.1 jmcneill if ((m = eqos_alloc_mbufcl(sc)) == NULL) {
1118 1.1 jmcneill device_printf(sc->sc_dev, "cannot allocate RX mbuf\n");
1119 1.1 jmcneill return ENOMEM;
1120 1.1 jmcneill }
1121 1.1 jmcneill error = eqos_setup_rxbuf(sc, i, m);
1122 1.1 jmcneill if (error != 0) {
1123 1.1 jmcneill device_printf(sc->sc_dev, "cannot create RX buffer\n");
1124 1.1 jmcneill return error;
1125 1.1 jmcneill }
1126 1.1 jmcneill }
1127 1.1 jmcneill bus_dmamap_sync(sc->sc_dmat, sc->sc_rx.desc_map,
1128 1.1 jmcneill 0, sc->sc_rx.desc_map->dm_mapsize,
1129 1.1 jmcneill BUS_DMASYNC_PREWRITE);
1130 1.1 jmcneill
1131 1.1 jmcneill aprint_debug_dev(sc->sc_dev, "TX ring @ 0x%lX, RX ring @ 0x%lX\n",
1132 1.1 jmcneill sc->sc_tx.desc_ring_paddr, sc->sc_rx.desc_ring_paddr);
1133 1.1 jmcneill
1134 1.1 jmcneill return 0;
1135 1.1 jmcneill }
1136 1.1 jmcneill
1137 1.1 jmcneill int
1138 1.1 jmcneill eqos_attach(struct eqos_softc *sc)
1139 1.1 jmcneill {
1140 1.1 jmcneill struct mii_data *mii = &sc->sc_mii;
1141 1.1 jmcneill struct ifnet *ifp = &sc->sc_ec.ec_if;
1142 1.1 jmcneill uint8_t eaddr[ETHER_ADDR_LEN];
1143 1.1 jmcneill u_int userver, snpsver;
1144 1.1 jmcneill int mii_flags = 0;
1145 1.1 jmcneill int error;
1146 1.1 jmcneill int n;
1147 1.1 jmcneill
1148 1.1 jmcneill const uint32_t ver = RD4(sc, GMAC_MAC_VERSION);
1149 1.1 jmcneill userver = (ver & GMAC_MAC_VERSION_USERVER_MASK) >>
1150 1.1 jmcneill GMAC_MAC_VERSION_USERVER_SHIFT;
1151 1.1 jmcneill snpsver = ver & GMAC_MAC_VERSION_SNPSVER_MASK;
1152 1.1 jmcneill
1153 1.1 jmcneill if (snpsver != 0x51) {
1154 1.1 jmcneill aprint_error(": EQOS version 0x%02xx not supported\n",
1155 1.1 jmcneill snpsver);
1156 1.1 jmcneill return ENXIO;
1157 1.1 jmcneill }
1158 1.1 jmcneill
1159 1.1 jmcneill if (sc->sc_csr_clock < 20000000) {
1160 1.1 jmcneill aprint_error(": CSR clock too low\n");
1161 1.1 jmcneill return EINVAL;
1162 1.1 jmcneill } else if (sc->sc_csr_clock < 35000000) {
1163 1.1 jmcneill sc->sc_clock_range = GMAC_MAC_MDIO_ADDRESS_CR_20_35;
1164 1.1 jmcneill } else if (sc->sc_csr_clock < 60000000) {
1165 1.1 jmcneill sc->sc_clock_range = GMAC_MAC_MDIO_ADDRESS_CR_35_60;
1166 1.1 jmcneill } else if (sc->sc_csr_clock < 100000000) {
1167 1.1 jmcneill sc->sc_clock_range = GMAC_MAC_MDIO_ADDRESS_CR_60_100;
1168 1.1 jmcneill } else if (sc->sc_csr_clock < 150000000) {
1169 1.1 jmcneill sc->sc_clock_range = GMAC_MAC_MDIO_ADDRESS_CR_100_150;
1170 1.1 jmcneill } else if (sc->sc_csr_clock < 250000000) {
1171 1.1 jmcneill sc->sc_clock_range = GMAC_MAC_MDIO_ADDRESS_CR_150_250;
1172 1.1 jmcneill } else if (sc->sc_csr_clock < 300000000) {
1173 1.1 jmcneill sc->sc_clock_range = GMAC_MAC_MDIO_ADDRESS_CR_300_500;
1174 1.1 jmcneill } else if (sc->sc_csr_clock < 800000000) {
1175 1.1 jmcneill sc->sc_clock_range = GMAC_MAC_MDIO_ADDRESS_CR_500_800;
1176 1.1 jmcneill } else {
1177 1.1 jmcneill aprint_error(": CSR clock too high\n");
1178 1.1 jmcneill return EINVAL;
1179 1.1 jmcneill }
1180 1.1 jmcneill
1181 1.1 jmcneill for (n = 0; n < 4; n++) {
1182 1.1 jmcneill sc->sc_hw_feature[n] = RD4(sc, GMAC_MAC_HW_FEATURE(n));
1183 1.1 jmcneill }
1184 1.1 jmcneill
1185 1.1 jmcneill aprint_naive("\n");
1186 1.1 jmcneill aprint_normal(": DesignWare EQOS ver 0x%02x (0x%02x)\n",
1187 1.1 jmcneill snpsver, userver);
1188 1.1 jmcneill aprint_verbose_dev(sc->sc_dev, "hw features %08x %08x %08x %08x\n",
1189 1.1 jmcneill sc->sc_hw_feature[0], sc->sc_hw_feature[1],
1190 1.1 jmcneill sc->sc_hw_feature[2], sc->sc_hw_feature[3]);
1191 1.1 jmcneill
1192 1.1 jmcneill if (EQOS_HW_FEATURE_ADDR64_32BIT(sc)) {
1193 1.1 jmcneill bus_dma_tag_t ntag;
1194 1.1 jmcneill
1195 1.1 jmcneill error = bus_dmatag_subregion(sc->sc_dmat, 0, UINT32_MAX,
1196 1.1 jmcneill &ntag, 0);
1197 1.1 jmcneill if (error) {
1198 1.1 jmcneill aprint_error_dev(sc->sc_dev,
1199 1.1 jmcneill "failed to restrict DMA: %d\n", error);
1200 1.1 jmcneill return error;
1201 1.1 jmcneill }
1202 1.1 jmcneill aprint_verbose_dev(sc->sc_dev, "using 32-bit DMA\n");
1203 1.1 jmcneill sc->sc_dmat = ntag;
1204 1.1 jmcneill }
1205 1.1 jmcneill
1206 1.1 jmcneill mutex_init(&sc->sc_lock, MUTEX_DEFAULT, IPL_NET);
1207 1.1 jmcneill mutex_init(&sc->sc_txlock, MUTEX_DEFAULT, IPL_NET);
1208 1.1 jmcneill callout_init(&sc->sc_stat_ch, CALLOUT_FLAGS);
1209 1.1 jmcneill callout_setfunc(&sc->sc_stat_ch, eqos_tick, sc);
1210 1.1 jmcneill
1211 1.1 jmcneill eqos_get_eaddr(sc, eaddr);
1212 1.1 jmcneill aprint_normal_dev(sc->sc_dev, "Ethernet address %s\n", ether_sprintf(eaddr));
1213 1.1 jmcneill
1214 1.1 jmcneill /* Soft reset EMAC core */
1215 1.1 jmcneill error = eqos_reset(sc);
1216 1.1 jmcneill if (error != 0) {
1217 1.1 jmcneill return error;
1218 1.1 jmcneill }
1219 1.1 jmcneill
1220 1.1 jmcneill /* Configure AXI Bus mode parameters */
1221 1.1 jmcneill eqos_axi_configure(sc);
1222 1.1 jmcneill
1223 1.1 jmcneill /* Setup DMA descriptors */
1224 1.1 jmcneill if (eqos_setup_dma(sc, 0) != 0) {
1225 1.1 jmcneill aprint_error_dev(sc->sc_dev, "failed to setup DMA descriptors\n");
1226 1.1 jmcneill return EINVAL;
1227 1.1 jmcneill }
1228 1.1 jmcneill
1229 1.1 jmcneill /* Setup ethernet interface */
1230 1.1 jmcneill ifp->if_softc = sc;
1231 1.1 jmcneill snprintf(ifp->if_xname, IFNAMSIZ, "%s", device_xname(sc->sc_dev));
1232 1.1 jmcneill ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST;
1233 1.1 jmcneill #ifdef EQOS_MPSAFE
1234 1.1 jmcneill ifp->if_extflags = IFEF_MPSAFE;
1235 1.1 jmcneill #endif
1236 1.1 jmcneill ifp->if_start = eqos_start;
1237 1.1 jmcneill ifp->if_ioctl = eqos_ioctl;
1238 1.1 jmcneill ifp->if_init = eqos_init;
1239 1.1 jmcneill ifp->if_stop = eqos_stop;
1240 1.1 jmcneill ifp->if_capabilities = 0;
1241 1.1 jmcneill ifp->if_capenable = ifp->if_capabilities;
1242 1.1 jmcneill IFQ_SET_MAXLEN(&ifp->if_snd, IFQ_MAXLEN);
1243 1.1 jmcneill IFQ_SET_READY(&ifp->if_snd);
1244 1.1 jmcneill
1245 1.1 jmcneill /* 802.1Q VLAN-sized frames are supported */
1246 1.1 jmcneill sc->sc_ec.ec_capabilities |= ETHERCAP_VLAN_MTU;
1247 1.1 jmcneill
1248 1.1 jmcneill /* Attach MII driver */
1249 1.1 jmcneill sc->sc_ec.ec_mii = mii;
1250 1.1 jmcneill ifmedia_init(&mii->mii_media, 0, ether_mediachange, ether_mediastatus);
1251 1.1 jmcneill mii->mii_ifp = ifp;
1252 1.1 jmcneill mii->mii_readreg = eqos_mii_readreg;
1253 1.1 jmcneill mii->mii_writereg = eqos_mii_writereg;
1254 1.1 jmcneill mii->mii_statchg = eqos_mii_statchg;
1255 1.1 jmcneill mii_attach(sc->sc_dev, mii, 0xffffffff, sc->sc_phy_id, MII_OFFSET_ANY,
1256 1.1 jmcneill mii_flags);
1257 1.1 jmcneill
1258 1.1 jmcneill if (LIST_EMPTY(&mii->mii_phys)) {
1259 1.1 jmcneill aprint_error_dev(sc->sc_dev, "no PHY found!\n");
1260 1.1 jmcneill return ENOENT;
1261 1.1 jmcneill }
1262 1.1 jmcneill ifmedia_set(&mii->mii_media, IFM_ETHER | IFM_AUTO);
1263 1.1 jmcneill
1264 1.1 jmcneill /* Attach interface */
1265 1.1 jmcneill if_attach(ifp);
1266 1.1 jmcneill if_deferred_start_init(ifp, NULL);
1267 1.1 jmcneill
1268 1.1 jmcneill /* Attach ethernet interface */
1269 1.1 jmcneill ether_ifattach(ifp, eaddr);
1270 1.1 jmcneill
1271 1.1 jmcneill rnd_attach_source(&sc->sc_rndsource, ifp->if_xname, RND_TYPE_NET,
1272 1.1 jmcneill RND_FLAG_DEFAULT);
1273 1.1 jmcneill
1274 1.1 jmcneill return 0;
1275 1.1 jmcneill }
1276