Home | History | Annotate | Line # | Download | only in ic
dwc_eqos.c revision 1.8
      1  1.7    martin /* $NetBSD: dwc_eqos.c,v 1.8 2022/07/21 18:12:24 martin Exp $ */
      2  1.1  jmcneill 
      3  1.1  jmcneill /*-
      4  1.1  jmcneill  * Copyright (c) 2022 Jared McNeill <jmcneill (at) invisible.ca>
      5  1.1  jmcneill  * All rights reserved.
      6  1.1  jmcneill  *
      7  1.1  jmcneill  * Redistribution and use in source and binary forms, with or without
      8  1.1  jmcneill  * modification, are permitted provided that the following conditions
      9  1.1  jmcneill  * are met:
     10  1.1  jmcneill  * 1. Redistributions of source code must retain the above copyright
     11  1.1  jmcneill  *    notice, this list of conditions and the following disclaimer.
     12  1.1  jmcneill  * 2. Redistributions in binary form must reproduce the above copyright
     13  1.1  jmcneill  *    notice, this list of conditions and the following disclaimer in the
     14  1.1  jmcneill  *    documentation and/or other materials provided with the distribution.
     15  1.1  jmcneill  *
     16  1.1  jmcneill  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     17  1.1  jmcneill  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     18  1.1  jmcneill  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     19  1.1  jmcneill  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     20  1.1  jmcneill  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING,
     21  1.1  jmcneill  * BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
     22  1.1  jmcneill  * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED
     23  1.1  jmcneill  * AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
     24  1.1  jmcneill  * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
     25  1.1  jmcneill  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
     26  1.1  jmcneill  * SUCH DAMAGE.
     27  1.1  jmcneill  */
     28  1.1  jmcneill 
     29  1.1  jmcneill /*
     30  1.1  jmcneill  * DesignWare Ethernet Quality-of-Service controller
     31  1.1  jmcneill  */
     32  1.1  jmcneill 
     33  1.1  jmcneill #include "opt_net_mpsafe.h"
     34  1.1  jmcneill 
     35  1.1  jmcneill #include <sys/cdefs.h>
     36  1.7    martin __KERNEL_RCSID(0, "$NetBSD: dwc_eqos.c,v 1.8 2022/07/21 18:12:24 martin Exp $");
     37  1.1  jmcneill 
     38  1.1  jmcneill #include <sys/param.h>
     39  1.1  jmcneill #include <sys/bus.h>
     40  1.1  jmcneill #include <sys/device.h>
     41  1.1  jmcneill #include <sys/intr.h>
     42  1.1  jmcneill #include <sys/systm.h>
     43  1.1  jmcneill #include <sys/kernel.h>
     44  1.1  jmcneill #include <sys/mutex.h>
     45  1.1  jmcneill #include <sys/callout.h>
     46  1.1  jmcneill #include <sys/cprng.h>
     47  1.2       mrg #include <sys/evcnt.h>
     48  1.1  jmcneill 
     49  1.1  jmcneill #include <sys/rndsource.h>
     50  1.1  jmcneill 
     51  1.1  jmcneill #include <net/if.h>
     52  1.1  jmcneill #include <net/if_dl.h>
     53  1.1  jmcneill #include <net/if_ether.h>
     54  1.1  jmcneill #include <net/if_media.h>
     55  1.1  jmcneill #include <net/bpf.h>
     56  1.1  jmcneill 
     57  1.1  jmcneill #include <dev/mii/miivar.h>
     58  1.1  jmcneill 
     59  1.1  jmcneill #include <dev/ic/dwc_eqos_reg.h>
     60  1.1  jmcneill #include <dev/ic/dwc_eqos_var.h>
     61  1.1  jmcneill 
     62  1.1  jmcneill CTASSERT(MCLBYTES == 2048);
     63  1.8    martin 
     64  1.1  jmcneill #ifdef EQOS_DEBUG
     65  1.8    martin unsigned int eqos_debug;
     66  1.8    martin #define	DPRINTF(FLAG, FORMAT, ...)	\
     67  1.8    martin 	if (eqos_debug & FLAG) 		\
     68  1.8    martin 		device_printf(sc->sc_dev, "%s: " FORMAT, \
     69  1.8    martin 		    __func__, ##__VA_ARGS__)
     70  1.1  jmcneill #else
     71  1.8    martin #define	DPRINTF(FLAG, FORMAT, ...)	((void)0)
     72  1.1  jmcneill #endif
     73  1.8    martin #define	EDEB_NOTE		1U<<0
     74  1.8    martin #define	EDEB_INTR		1U<<1
     75  1.8    martin #define	EDEB_RXRING		1U<<2
     76  1.8    martin #define	EDEB_TXRING		1U<<3
     77  1.1  jmcneill 
     78  1.1  jmcneill #ifdef NET_MPSAFE
     79  1.1  jmcneill #define	EQOS_MPSAFE		1
     80  1.1  jmcneill #define	CALLOUT_FLAGS		CALLOUT_MPSAFE
     81  1.1  jmcneill #else
     82  1.1  jmcneill #define	CALLOUT_FLAGS		0
     83  1.1  jmcneill #endif
     84  1.1  jmcneill 
     85  1.1  jmcneill #define	DESC_BOUNDARY		(1ULL << 32)
     86  1.1  jmcneill #define	DESC_ALIGN		sizeof(struct eqos_dma_desc)
     87  1.1  jmcneill #define	TX_DESC_COUNT		EQOS_DMA_DESC_COUNT
     88  1.1  jmcneill #define	TX_DESC_SIZE		(TX_DESC_COUNT * DESC_ALIGN)
     89  1.1  jmcneill #define	RX_DESC_COUNT		EQOS_DMA_DESC_COUNT
     90  1.1  jmcneill #define	RX_DESC_SIZE		(RX_DESC_COUNT * DESC_ALIGN)
     91  1.1  jmcneill #define	MII_BUSY_RETRY		1000
     92  1.1  jmcneill 
     93  1.1  jmcneill #define	DESC_OFF(n)		((n) * sizeof(struct eqos_dma_desc))
     94  1.1  jmcneill #define	TX_SKIP(n, o)		(((n) + (o)) % TX_DESC_COUNT)
     95  1.1  jmcneill #define	TX_NEXT(n)		TX_SKIP(n, 1)
     96  1.1  jmcneill #define	RX_NEXT(n)		(((n) + 1) % RX_DESC_COUNT)
     97  1.1  jmcneill 
     98  1.1  jmcneill #define	TX_MAX_SEGS		128
     99  1.1  jmcneill 
    100  1.1  jmcneill #define	EQOS_LOCK(sc)			mutex_enter(&(sc)->sc_lock)
    101  1.1  jmcneill #define	EQOS_UNLOCK(sc)			mutex_exit(&(sc)->sc_lock)
    102  1.1  jmcneill #define	EQOS_ASSERT_LOCKED(sc)		KASSERT(mutex_owned(&(sc)->sc_lock))
    103  1.1  jmcneill 
    104  1.1  jmcneill #define	EQOS_TXLOCK(sc)			mutex_enter(&(sc)->sc_txlock)
    105  1.1  jmcneill #define	EQOS_TXUNLOCK(sc)		mutex_exit(&(sc)->sc_txlock)
    106  1.1  jmcneill #define	EQOS_ASSERT_TXLOCKED(sc)	KASSERT(mutex_owned(&(sc)->sc_txlock))
    107  1.1  jmcneill 
    108  1.1  jmcneill #define	EQOS_HW_FEATURE_ADDR64_32BIT(sc)				\
    109  1.1  jmcneill 	(((sc)->sc_hw_feature[1] & GMAC_MAC_HW_FEATURE1_ADDR64_MASK) ==	\
    110  1.1  jmcneill 	    GMAC_MAC_HW_FEATURE1_ADDR64_32BIT)
    111  1.1  jmcneill 
    112  1.1  jmcneill 
    113  1.1  jmcneill #define	RD4(sc, reg)			\
    114  1.1  jmcneill 	bus_space_read_4((sc)->sc_bst, (sc)->sc_bsh, (reg))
    115  1.1  jmcneill #define	WR4(sc, reg, val)		\
    116  1.1  jmcneill 	bus_space_write_4((sc)->sc_bst, (sc)->sc_bsh, (reg), (val))
    117  1.1  jmcneill 
    118  1.1  jmcneill static int
    119  1.1  jmcneill eqos_mii_readreg(device_t dev, int phy, int reg, uint16_t *val)
    120  1.1  jmcneill {
    121  1.1  jmcneill 	struct eqos_softc *sc = device_private(dev);
    122  1.1  jmcneill 	uint32_t addr;
    123  1.1  jmcneill 	int retry;
    124  1.1  jmcneill 
    125  1.1  jmcneill 	addr = sc->sc_clock_range |
    126  1.1  jmcneill 	    (phy << GMAC_MAC_MDIO_ADDRESS_PA_SHIFT) |
    127  1.1  jmcneill 	    (reg << GMAC_MAC_MDIO_ADDRESS_RDA_SHIFT) |
    128  1.1  jmcneill 	    GMAC_MAC_MDIO_ADDRESS_GOC_READ |
    129  1.1  jmcneill 	    GMAC_MAC_MDIO_ADDRESS_GB;
    130  1.1  jmcneill 	WR4(sc, GMAC_MAC_MDIO_ADDRESS, addr);
    131  1.1  jmcneill 
    132  1.1  jmcneill 	delay(10000);
    133  1.1  jmcneill 
    134  1.1  jmcneill 	for (retry = MII_BUSY_RETRY; retry > 0; retry--) {
    135  1.1  jmcneill 		addr = RD4(sc, GMAC_MAC_MDIO_ADDRESS);
    136  1.1  jmcneill 		if ((addr & GMAC_MAC_MDIO_ADDRESS_GB) == 0) {
    137  1.1  jmcneill 			*val = RD4(sc, GMAC_MAC_MDIO_DATA) & 0xFFFF;
    138  1.1  jmcneill 			break;
    139  1.1  jmcneill 		}
    140  1.1  jmcneill 		delay(10);
    141  1.1  jmcneill 	}
    142  1.1  jmcneill 	if (retry == 0) {
    143  1.1  jmcneill 		device_printf(dev, "phy read timeout, phy=%d reg=%d\n",
    144  1.1  jmcneill 		    phy, reg);
    145  1.1  jmcneill 		return ETIMEDOUT;
    146  1.1  jmcneill 	}
    147  1.1  jmcneill 
    148  1.1  jmcneill 	return 0;
    149  1.1  jmcneill }
    150  1.1  jmcneill 
    151  1.1  jmcneill static int
    152  1.1  jmcneill eqos_mii_writereg(device_t dev, int phy, int reg, uint16_t val)
    153  1.1  jmcneill {
    154  1.1  jmcneill 	struct eqos_softc *sc = device_private(dev);
    155  1.1  jmcneill 	uint32_t addr;
    156  1.1  jmcneill 	int retry;
    157  1.1  jmcneill 
    158  1.1  jmcneill 	WR4(sc, GMAC_MAC_MDIO_DATA, val);
    159  1.1  jmcneill 
    160  1.1  jmcneill 	addr = sc->sc_clock_range |
    161  1.1  jmcneill 	    (phy << GMAC_MAC_MDIO_ADDRESS_PA_SHIFT) |
    162  1.1  jmcneill 	    (reg << GMAC_MAC_MDIO_ADDRESS_RDA_SHIFT) |
    163  1.1  jmcneill 	    GMAC_MAC_MDIO_ADDRESS_GOC_WRITE |
    164  1.1  jmcneill 	    GMAC_MAC_MDIO_ADDRESS_GB;
    165  1.1  jmcneill 	WR4(sc, GMAC_MAC_MDIO_ADDRESS, addr);
    166  1.1  jmcneill 
    167  1.1  jmcneill 	delay(10000);
    168  1.1  jmcneill 
    169  1.1  jmcneill 	for (retry = MII_BUSY_RETRY; retry > 0; retry--) {
    170  1.1  jmcneill 		addr = RD4(sc, GMAC_MAC_MDIO_ADDRESS);
    171  1.1  jmcneill 		if ((addr & GMAC_MAC_MDIO_ADDRESS_GB) == 0) {
    172  1.1  jmcneill 			break;
    173  1.1  jmcneill 		}
    174  1.1  jmcneill 		delay(10);
    175  1.1  jmcneill 	}
    176  1.1  jmcneill 	if (retry == 0) {
    177  1.1  jmcneill 		device_printf(dev, "phy write timeout, phy=%d reg=%d\n",
    178  1.1  jmcneill 		    phy, reg);
    179  1.1  jmcneill 		return ETIMEDOUT;
    180  1.1  jmcneill 	}
    181  1.1  jmcneill 
    182  1.1  jmcneill 	return 0;
    183  1.1  jmcneill }
    184  1.1  jmcneill 
    185  1.1  jmcneill static void
    186  1.1  jmcneill eqos_update_link(struct eqos_softc *sc)
    187  1.1  jmcneill {
    188  1.1  jmcneill 	struct mii_data *mii = &sc->sc_mii;
    189  1.1  jmcneill 	uint64_t baudrate;
    190  1.1  jmcneill 	uint32_t conf;
    191  1.1  jmcneill 
    192  1.1  jmcneill 	baudrate = ifmedia_baudrate(mii->mii_media_active);
    193  1.1  jmcneill 
    194  1.1  jmcneill 	conf = RD4(sc, GMAC_MAC_CONFIGURATION);
    195  1.1  jmcneill 	switch (baudrate) {
    196  1.1  jmcneill 	case IF_Mbps(10):
    197  1.1  jmcneill 		conf |= GMAC_MAC_CONFIGURATION_PS;
    198  1.1  jmcneill 		conf &= ~GMAC_MAC_CONFIGURATION_FES;
    199  1.1  jmcneill 		break;
    200  1.1  jmcneill 	case IF_Mbps(100):
    201  1.1  jmcneill 		conf |= GMAC_MAC_CONFIGURATION_PS;
    202  1.1  jmcneill 		conf |= GMAC_MAC_CONFIGURATION_FES;
    203  1.1  jmcneill 		break;
    204  1.1  jmcneill 	case IF_Gbps(1):
    205  1.1  jmcneill 		conf &= ~GMAC_MAC_CONFIGURATION_PS;
    206  1.1  jmcneill 		conf &= ~GMAC_MAC_CONFIGURATION_FES;
    207  1.1  jmcneill 		break;
    208  1.1  jmcneill 	case IF_Mbps(2500ULL):
    209  1.1  jmcneill 		conf &= ~GMAC_MAC_CONFIGURATION_PS;
    210  1.1  jmcneill 		conf |= GMAC_MAC_CONFIGURATION_FES;
    211  1.1  jmcneill 		break;
    212  1.1  jmcneill 	}
    213  1.1  jmcneill 
    214  1.1  jmcneill 	if ((IFM_OPTIONS(mii->mii_media_active) & IFM_FDX) != 0) {
    215  1.1  jmcneill 		conf |= GMAC_MAC_CONFIGURATION_DM;
    216  1.1  jmcneill 	} else {
    217  1.1  jmcneill 		conf &= ~GMAC_MAC_CONFIGURATION_DM;
    218  1.1  jmcneill 	}
    219  1.1  jmcneill 
    220  1.1  jmcneill 	WR4(sc, GMAC_MAC_CONFIGURATION, conf);
    221  1.1  jmcneill }
    222  1.1  jmcneill 
    223  1.1  jmcneill static void
    224  1.1  jmcneill eqos_mii_statchg(struct ifnet *ifp)
    225  1.1  jmcneill {
    226  1.1  jmcneill 	struct eqos_softc * const sc = ifp->if_softc;
    227  1.1  jmcneill 
    228  1.1  jmcneill 	eqos_update_link(sc);
    229  1.1  jmcneill }
    230  1.1  jmcneill 
    231  1.1  jmcneill static void
    232  1.1  jmcneill eqos_dma_sync(struct eqos_softc *sc, bus_dmamap_t map,
    233  1.1  jmcneill     u_int start, u_int end, u_int total, int flags)
    234  1.1  jmcneill {
    235  1.1  jmcneill 	if (end > start) {
    236  1.1  jmcneill 		bus_dmamap_sync(sc->sc_dmat, map, DESC_OFF(start),
    237  1.1  jmcneill 		    DESC_OFF(end) - DESC_OFF(start), flags);
    238  1.1  jmcneill 	} else {
    239  1.1  jmcneill 		bus_dmamap_sync(sc->sc_dmat, map, DESC_OFF(start),
    240  1.1  jmcneill 		    DESC_OFF(total) - DESC_OFF(start), flags);
    241  1.8    martin 		if (end > 0) {
    242  1.1  jmcneill 			bus_dmamap_sync(sc->sc_dmat, map, DESC_OFF(0),
    243  1.1  jmcneill 			    DESC_OFF(end) - DESC_OFF(0), flags);
    244  1.1  jmcneill 		}
    245  1.1  jmcneill 	}
    246  1.1  jmcneill }
    247  1.1  jmcneill 
    248  1.1  jmcneill static void
    249  1.1  jmcneill eqos_setup_txdesc(struct eqos_softc *sc, int index, int flags,
    250  1.1  jmcneill     bus_addr_t paddr, u_int len, u_int total_len)
    251  1.1  jmcneill {
    252  1.1  jmcneill 	uint32_t tdes2, tdes3;
    253  1.1  jmcneill 
    254  1.1  jmcneill 	if (paddr == 0 || len == 0) {
    255  1.8    martin 		DPRINTF(EDEB_TXRING,
    256  1.8    martin 		    "tx for desc %u done!\n", index);
    257  1.1  jmcneill 		KASSERT(flags == 0);
    258  1.1  jmcneill 		tdes2 = 0;
    259  1.1  jmcneill 		tdes3 = 0;
    260  1.1  jmcneill 		--sc->sc_tx.queued;
    261  1.1  jmcneill 	} else {
    262  1.1  jmcneill 		tdes2 = (flags & EQOS_TDES3_LD) ? EQOS_TDES2_IOC : 0;
    263  1.1  jmcneill 		tdes3 = flags;
    264  1.1  jmcneill 		++sc->sc_tx.queued;
    265  1.1  jmcneill 	}
    266  1.1  jmcneill 
    267  1.1  jmcneill 	KASSERT(!EQOS_HW_FEATURE_ADDR64_32BIT(sc) || (paddr >> 32) == 0);
    268  1.1  jmcneill 
    269  1.1  jmcneill 	sc->sc_tx.desc_ring[index].tdes0 = htole32((uint32_t)paddr);
    270  1.1  jmcneill 	sc->sc_tx.desc_ring[index].tdes1 = htole32((uint32_t)(paddr >> 32));
    271  1.1  jmcneill 	sc->sc_tx.desc_ring[index].tdes2 = htole32(tdes2 | len);
    272  1.1  jmcneill 	sc->sc_tx.desc_ring[index].tdes3 = htole32(tdes3 | total_len);
    273  1.8    martin 	DPRINTF(EDEB_TXRING, "preparing desc %u\n", index);
    274  1.1  jmcneill }
    275  1.1  jmcneill 
    276  1.1  jmcneill static int
    277  1.1  jmcneill eqos_setup_txbuf(struct eqos_softc *sc, int index, struct mbuf *m)
    278  1.1  jmcneill {
    279  1.1  jmcneill 	bus_dma_segment_t *segs;
    280  1.1  jmcneill 	int error, nsegs, cur, i;
    281  1.1  jmcneill 	uint32_t flags;
    282  1.1  jmcneill 	bool nospace;
    283  1.1  jmcneill 
    284  1.1  jmcneill 	/* at least one descriptor free ? */
    285  1.1  jmcneill 	if (sc->sc_tx.queued >= TX_DESC_COUNT - 1)
    286  1.1  jmcneill 		return -1;
    287  1.1  jmcneill 
    288  1.1  jmcneill 	error = bus_dmamap_load_mbuf(sc->sc_dmat,
    289  1.1  jmcneill 	    sc->sc_tx.buf_map[index].map, m, BUS_DMA_WRITE | BUS_DMA_NOWAIT);
    290  1.1  jmcneill 	if (error == EFBIG) {
    291  1.1  jmcneill 		device_printf(sc->sc_dev,
    292  1.1  jmcneill 		    "TX packet needs too many DMA segments, dropping...\n");
    293  1.1  jmcneill 		return -2;
    294  1.1  jmcneill 	}
    295  1.1  jmcneill 	if (error != 0) {
    296  1.1  jmcneill 		device_printf(sc->sc_dev,
    297  1.1  jmcneill 		    "TX packet cannot be mapped, retried...\n");
    298  1.1  jmcneill 		return 0;
    299  1.1  jmcneill 	}
    300  1.1  jmcneill 
    301  1.1  jmcneill 	segs = sc->sc_tx.buf_map[index].map->dm_segs;
    302  1.1  jmcneill 	nsegs = sc->sc_tx.buf_map[index].map->dm_nsegs;
    303  1.1  jmcneill 
    304  1.1  jmcneill 	nospace = sc->sc_tx.queued >= TX_DESC_COUNT - nsegs;
    305  1.1  jmcneill 	if (nospace) {
    306  1.1  jmcneill 		bus_dmamap_unload(sc->sc_dmat,
    307  1.1  jmcneill 		    sc->sc_tx.buf_map[index].map);
    308  1.1  jmcneill 		/* XXX coalesce and retry ? */
    309  1.1  jmcneill 		return -1;
    310  1.1  jmcneill 	}
    311  1.1  jmcneill 
    312  1.2       mrg 	bus_dmamap_sync(sc->sc_dmat, sc->sc_tx.buf_map[index].map,
    313  1.5  riastrad 	    0, sc->sc_tx.buf_map[index].map->dm_mapsize, BUS_DMASYNC_PREWRITE);
    314  1.1  jmcneill 
    315  1.1  jmcneill 	/* stored in same index as loaded map */
    316  1.1  jmcneill 	sc->sc_tx.buf_map[index].mbuf = m;
    317  1.1  jmcneill 
    318  1.1  jmcneill 	flags = EQOS_TDES3_FD;
    319  1.1  jmcneill 
    320  1.1  jmcneill 	for (cur = index, i = 0; i < nsegs; i++) {
    321  1.1  jmcneill 		if (i == nsegs - 1)
    322  1.1  jmcneill 			flags |= EQOS_TDES3_LD;
    323  1.1  jmcneill 
    324  1.1  jmcneill 		eqos_setup_txdesc(sc, cur, flags, segs[i].ds_addr,
    325  1.1  jmcneill 		    segs[i].ds_len, m->m_pkthdr.len);
    326  1.1  jmcneill 		flags &= ~EQOS_TDES3_FD;
    327  1.1  jmcneill 		cur = TX_NEXT(cur);
    328  1.1  jmcneill 
    329  1.1  jmcneill 		flags |= EQOS_TDES3_OWN;
    330  1.1  jmcneill 	}
    331  1.1  jmcneill 
    332  1.1  jmcneill 	/*
    333  1.1  jmcneill 	 * Defer setting OWN bit on the first descriptor until all
    334  1.4  riastrad 	 * descriptors have been updated.  The hardware will not try to
    335  1.4  riastrad 	 * process any descriptors past the first one still owned by
    336  1.4  riastrad 	 * software (i.e., with the OWN bit clear).
    337  1.1  jmcneill 	 */
    338  1.4  riastrad 	bus_dmamap_sync(sc->sc_dmat, sc->sc_tx.desc_map,
    339  1.4  riastrad 	    DESC_OFF(index), offsetof(struct eqos_dma_desc, tdes3),
    340  1.4  riastrad 	    BUS_DMASYNC_PREWRITE);
    341  1.8    martin 	DPRINTF(EDEB_TXRING, "passing tx desc %u to hardware, cur: %u, "
    342  1.8    martin 	    "next: %u, queued: %u\n",
    343  1.8    martin 	    index, sc->sc_tx.cur, sc->sc_tx.next, sc->sc_tx.queued);
    344  1.1  jmcneill 	sc->sc_tx.desc_ring[index].tdes3 |= htole32(EQOS_TDES3_OWN);
    345  1.1  jmcneill 
    346  1.1  jmcneill 	return nsegs;
    347  1.1  jmcneill }
    348  1.1  jmcneill 
    349  1.1  jmcneill static void
    350  1.1  jmcneill eqos_setup_rxdesc(struct eqos_softc *sc, int index, bus_addr_t paddr)
    351  1.1  jmcneill {
    352  1.4  riastrad 
    353  1.1  jmcneill 	sc->sc_rx.desc_ring[index].tdes0 = htole32((uint32_t)paddr);
    354  1.1  jmcneill 	sc->sc_rx.desc_ring[index].tdes1 = htole32((uint32_t)(paddr >> 32));
    355  1.1  jmcneill 	sc->sc_rx.desc_ring[index].tdes2 = htole32(0);
    356  1.4  riastrad 	bus_dmamap_sync(sc->sc_dmat, sc->sc_rx.desc_map,
    357  1.4  riastrad 	    DESC_OFF(index), offsetof(struct eqos_dma_desc, tdes3),
    358  1.4  riastrad 	    BUS_DMASYNC_PREWRITE);
    359  1.1  jmcneill 	sc->sc_rx.desc_ring[index].tdes3 =
    360  1.1  jmcneill 	    htole32(EQOS_TDES3_OWN | EQOS_TDES3_IOC | EQOS_TDES3_BUF1V);
    361  1.1  jmcneill }
    362  1.1  jmcneill 
    363  1.1  jmcneill static int
    364  1.1  jmcneill eqos_setup_rxbuf(struct eqos_softc *sc, int index, struct mbuf *m)
    365  1.1  jmcneill {
    366  1.1  jmcneill 	int error;
    367  1.1  jmcneill 
    368  1.1  jmcneill 	m_adj(m, ETHER_ALIGN);
    369  1.1  jmcneill 
    370  1.1  jmcneill 	error = bus_dmamap_load_mbuf(sc->sc_dmat,
    371  1.1  jmcneill 	    sc->sc_rx.buf_map[index].map, m, BUS_DMA_READ | BUS_DMA_NOWAIT);
    372  1.1  jmcneill 	if (error != 0)
    373  1.1  jmcneill 		return error;
    374  1.1  jmcneill 
    375  1.1  jmcneill 	bus_dmamap_sync(sc->sc_dmat, sc->sc_rx.buf_map[index].map,
    376  1.1  jmcneill 	    0, sc->sc_rx.buf_map[index].map->dm_mapsize,
    377  1.1  jmcneill 	    BUS_DMASYNC_PREREAD);
    378  1.1  jmcneill 
    379  1.1  jmcneill 	sc->sc_rx.buf_map[index].mbuf = m;
    380  1.1  jmcneill 	eqos_setup_rxdesc(sc, index,
    381  1.1  jmcneill 	    sc->sc_rx.buf_map[index].map->dm_segs[0].ds_addr);
    382  1.1  jmcneill 
    383  1.1  jmcneill 	return 0;
    384  1.1  jmcneill }
    385  1.1  jmcneill 
    386  1.1  jmcneill static struct mbuf *
    387  1.1  jmcneill eqos_alloc_mbufcl(struct eqos_softc *sc)
    388  1.1  jmcneill {
    389  1.1  jmcneill 	struct mbuf *m;
    390  1.1  jmcneill 
    391  1.1  jmcneill 	m = m_getcl(M_NOWAIT, MT_DATA, M_PKTHDR);
    392  1.1  jmcneill 	if (m != NULL)
    393  1.1  jmcneill 		m->m_pkthdr.len = m->m_len = m->m_ext.ext_size;
    394  1.1  jmcneill 
    395  1.1  jmcneill 	return m;
    396  1.1  jmcneill }
    397  1.1  jmcneill 
    398  1.1  jmcneill static void
    399  1.1  jmcneill eqos_enable_intr(struct eqos_softc *sc)
    400  1.1  jmcneill {
    401  1.1  jmcneill 	WR4(sc, GMAC_DMA_CHAN0_INTR_ENABLE,
    402  1.1  jmcneill 	    GMAC_DMA_CHAN0_INTR_ENABLE_NIE |
    403  1.1  jmcneill 	    GMAC_DMA_CHAN0_INTR_ENABLE_AIE |
    404  1.1  jmcneill 	    GMAC_DMA_CHAN0_INTR_ENABLE_FBE |
    405  1.1  jmcneill 	    GMAC_DMA_CHAN0_INTR_ENABLE_RIE |
    406  1.1  jmcneill 	    GMAC_DMA_CHAN0_INTR_ENABLE_TIE);
    407  1.1  jmcneill }
    408  1.1  jmcneill 
    409  1.1  jmcneill static void
    410  1.1  jmcneill eqos_disable_intr(struct eqos_softc *sc)
    411  1.1  jmcneill {
    412  1.1  jmcneill 	WR4(sc, GMAC_DMA_CHAN0_INTR_ENABLE, 0);
    413  1.1  jmcneill }
    414  1.1  jmcneill 
    415  1.1  jmcneill static void
    416  1.1  jmcneill eqos_tick(void *softc)
    417  1.1  jmcneill {
    418  1.1  jmcneill 	struct eqos_softc *sc = softc;
    419  1.1  jmcneill 	struct mii_data *mii = &sc->sc_mii;
    420  1.1  jmcneill #ifndef EQOS_MPSAFE
    421  1.1  jmcneill 	int s = splnet();
    422  1.1  jmcneill #endif
    423  1.1  jmcneill 
    424  1.1  jmcneill 	EQOS_LOCK(sc);
    425  1.1  jmcneill 	mii_tick(mii);
    426  1.1  jmcneill 	callout_schedule(&sc->sc_stat_ch, hz);
    427  1.1  jmcneill 	EQOS_UNLOCK(sc);
    428  1.1  jmcneill 
    429  1.1  jmcneill #ifndef EQOS_MPSAFE
    430  1.1  jmcneill 	splx(s);
    431  1.1  jmcneill #endif
    432  1.1  jmcneill }
    433  1.1  jmcneill 
    434  1.1  jmcneill static uint32_t
    435  1.1  jmcneill eqos_bitrev32(uint32_t x)
    436  1.1  jmcneill {
    437  1.1  jmcneill 	x = (((x & 0xaaaaaaaa) >> 1) | ((x & 0x55555555) << 1));
    438  1.1  jmcneill 	x = (((x & 0xcccccccc) >> 2) | ((x & 0x33333333) << 2));
    439  1.1  jmcneill 	x = (((x & 0xf0f0f0f0) >> 4) | ((x & 0x0f0f0f0f) << 4));
    440  1.1  jmcneill 	x = (((x & 0xff00ff00) >> 8) | ((x & 0x00ff00ff) << 8));
    441  1.1  jmcneill 
    442  1.1  jmcneill 	return (x >> 16) | (x << 16);
    443  1.1  jmcneill }
    444  1.1  jmcneill 
    445  1.1  jmcneill static void
    446  1.1  jmcneill eqos_setup_rxfilter(struct eqos_softc *sc)
    447  1.1  jmcneill {
    448  1.1  jmcneill 	struct ethercom *ec = &sc->sc_ec;
    449  1.1  jmcneill 	struct ifnet *ifp = &ec->ec_if;
    450  1.1  jmcneill 	uint32_t pfil, crc, hashreg, hashbit, hash[2];
    451  1.1  jmcneill 	struct ether_multi *enm;
    452  1.1  jmcneill 	struct ether_multistep step;
    453  1.1  jmcneill 	const uint8_t *eaddr;
    454  1.1  jmcneill 	uint32_t val;
    455  1.1  jmcneill 
    456  1.1  jmcneill 	EQOS_ASSERT_LOCKED(sc);
    457  1.1  jmcneill 
    458  1.1  jmcneill 	pfil = RD4(sc, GMAC_MAC_PACKET_FILTER);
    459  1.1  jmcneill 	pfil &= ~(GMAC_MAC_PACKET_FILTER_PR |
    460  1.1  jmcneill 		  GMAC_MAC_PACKET_FILTER_PM |
    461  1.1  jmcneill 		  GMAC_MAC_PACKET_FILTER_HMC |
    462  1.1  jmcneill 		  GMAC_MAC_PACKET_FILTER_PCF_MASK);
    463  1.1  jmcneill 	hash[0] = hash[1] = ~0U;
    464  1.1  jmcneill 
    465  1.1  jmcneill 	if ((ifp->if_flags & IFF_PROMISC) != 0) {
    466  1.1  jmcneill 		pfil |= GMAC_MAC_PACKET_FILTER_PR |
    467  1.1  jmcneill 			GMAC_MAC_PACKET_FILTER_PCF_ALL;
    468  1.1  jmcneill 	} else if ((ifp->if_flags & IFF_ALLMULTI) != 0) {
    469  1.1  jmcneill 		pfil |= GMAC_MAC_PACKET_FILTER_PM;
    470  1.1  jmcneill 	} else {
    471  1.1  jmcneill 		hash[0] = hash[1] = 0;
    472  1.1  jmcneill 		pfil |= GMAC_MAC_PACKET_FILTER_HMC;
    473  1.1  jmcneill 		ETHER_LOCK(ec);
    474  1.1  jmcneill 		ETHER_FIRST_MULTI(step, ec, enm);
    475  1.1  jmcneill 		while (enm != NULL) {
    476  1.1  jmcneill 			crc = ether_crc32_le(enm->enm_addrlo, ETHER_ADDR_LEN);
    477  1.1  jmcneill 			crc &= 0x7f;
    478  1.1  jmcneill 			crc = eqos_bitrev32(~crc) >> 26;
    479  1.1  jmcneill 			hashreg = (crc >> 5);
    480  1.1  jmcneill 			hashbit = (crc & 0x1f);
    481  1.1  jmcneill 			hash[hashreg] |= (1 << hashbit);
    482  1.1  jmcneill 			ETHER_NEXT_MULTI(step, enm);
    483  1.1  jmcneill 		}
    484  1.1  jmcneill 		ETHER_UNLOCK(ec);
    485  1.1  jmcneill 	}
    486  1.1  jmcneill 
    487  1.1  jmcneill 	/* Write our unicast address */
    488  1.1  jmcneill 	eaddr = CLLADDR(ifp->if_sadl);
    489  1.1  jmcneill 	val = eaddr[4] | (eaddr[5] << 8);
    490  1.1  jmcneill 	WR4(sc, GMAC_MAC_ADDRESS0_HIGH, val);
    491  1.1  jmcneill 	val = eaddr[0] | (eaddr[1] << 8) | (eaddr[2] << 16) |
    492  1.1  jmcneill 	    (eaddr[3] << 24);
    493  1.1  jmcneill 	WR4(sc, GMAC_MAC_ADDRESS0_LOW, val);
    494  1.1  jmcneill 
    495  1.1  jmcneill 	/* Multicast hash filters */
    496  1.1  jmcneill 	WR4(sc, GMAC_MAC_HASH_TABLE_REG0, hash[1]);
    497  1.1  jmcneill 	WR4(sc, GMAC_MAC_HASH_TABLE_REG1, hash[0]);
    498  1.1  jmcneill 
    499  1.8    martin 	DPRINTF(EDEB_NOTE, "writing new packet filter config "
    500  1.8    martin 	    "%08x, hash[1]=%08x, hash[0]=%08x\n", pfil, hash[1], hash[0]);
    501  1.1  jmcneill 	/* Packet filter config */
    502  1.1  jmcneill 	WR4(sc, GMAC_MAC_PACKET_FILTER, pfil);
    503  1.1  jmcneill }
    504  1.1  jmcneill 
    505  1.1  jmcneill static int
    506  1.1  jmcneill eqos_reset(struct eqos_softc *sc)
    507  1.1  jmcneill {
    508  1.1  jmcneill 	uint32_t val;
    509  1.1  jmcneill 	int retry;
    510  1.1  jmcneill 
    511  1.1  jmcneill 	WR4(sc, GMAC_DMA_MODE, GMAC_DMA_MODE_SWR);
    512  1.1  jmcneill 	for (retry = 2000; retry > 0; retry--) {
    513  1.1  jmcneill 		delay(1000);
    514  1.1  jmcneill 		val = RD4(sc, GMAC_DMA_MODE);
    515  1.1  jmcneill 		if ((val & GMAC_DMA_MODE_SWR) == 0) {
    516  1.1  jmcneill 			return 0;
    517  1.1  jmcneill 		}
    518  1.1  jmcneill 	}
    519  1.1  jmcneill 
    520  1.1  jmcneill 	device_printf(sc->sc_dev, "reset timeout!\n");
    521  1.1  jmcneill 	return ETIMEDOUT;
    522  1.1  jmcneill }
    523  1.1  jmcneill 
    524  1.1  jmcneill static void
    525  1.1  jmcneill eqos_init_rings(struct eqos_softc *sc, int qid)
    526  1.1  jmcneill {
    527  1.7    martin 	sc->sc_tx.cur = sc->sc_tx.next = sc->sc_tx.queued = 0;
    528  1.1  jmcneill 
    529  1.1  jmcneill 	WR4(sc, GMAC_DMA_CHAN0_TX_BASE_ADDR_HI,
    530  1.1  jmcneill 	    (uint32_t)(sc->sc_tx.desc_ring_paddr >> 32));
    531  1.1  jmcneill 	WR4(sc, GMAC_DMA_CHAN0_TX_BASE_ADDR,
    532  1.1  jmcneill 	    (uint32_t)sc->sc_tx.desc_ring_paddr);
    533  1.1  jmcneill 	WR4(sc, GMAC_DMA_CHAN0_TX_RING_LEN, TX_DESC_COUNT - 1);
    534  1.8    martin 	DPRINTF(EDEB_TXRING, "tx ring paddr %lx with %u decriptors\n",
    535  1.8    martin 	    sc->sc_tx.desc_ring_paddr, TX_DESC_COUNT);
    536  1.1  jmcneill 
    537  1.8    martin 	sc->sc_rx.cur = sc->sc_rx.next = sc->sc_rx.queued = 0;
    538  1.1  jmcneill 	WR4(sc, GMAC_DMA_CHAN0_RX_BASE_ADDR_HI,
    539  1.1  jmcneill 	    (uint32_t)(sc->sc_rx.desc_ring_paddr >> 32));
    540  1.1  jmcneill 	WR4(sc, GMAC_DMA_CHAN0_RX_BASE_ADDR,
    541  1.1  jmcneill 	    (uint32_t)sc->sc_rx.desc_ring_paddr);
    542  1.1  jmcneill 	WR4(sc, GMAC_DMA_CHAN0_RX_RING_LEN, RX_DESC_COUNT - 1);
    543  1.1  jmcneill 	WR4(sc, GMAC_DMA_CHAN0_RX_END_ADDR,
    544  1.1  jmcneill 	    (uint32_t)sc->sc_rx.desc_ring_paddr +
    545  1.1  jmcneill 	    DESC_OFF((sc->sc_rx.cur - 1) % RX_DESC_COUNT));
    546  1.8    martin 	DPRINTF(EDEB_RXRING, "rx ring paddr %lx with %u decriptors\n",
    547  1.8    martin 	    sc->sc_rx.desc_ring_paddr, RX_DESC_COUNT);
    548  1.1  jmcneill }
    549  1.1  jmcneill 
    550  1.1  jmcneill static int
    551  1.1  jmcneill eqos_init_locked(struct eqos_softc *sc)
    552  1.1  jmcneill {
    553  1.1  jmcneill 	struct ifnet *ifp = &sc->sc_ec.ec_if;
    554  1.1  jmcneill 	struct mii_data *mii = &sc->sc_mii;
    555  1.1  jmcneill 	uint32_t val;
    556  1.1  jmcneill 
    557  1.1  jmcneill 	EQOS_ASSERT_LOCKED(sc);
    558  1.1  jmcneill 	EQOS_ASSERT_TXLOCKED(sc);
    559  1.1  jmcneill 
    560  1.1  jmcneill 	if ((ifp->if_flags & IFF_RUNNING) != 0)
    561  1.1  jmcneill 		return 0;
    562  1.1  jmcneill 
    563  1.1  jmcneill 	/* Setup TX/RX rings */
    564  1.1  jmcneill 	eqos_init_rings(sc, 0);
    565  1.1  jmcneill 
    566  1.1  jmcneill 	/* Setup RX filter */
    567  1.1  jmcneill 	eqos_setup_rxfilter(sc);
    568  1.1  jmcneill 
    569  1.1  jmcneill 	WR4(sc, GMAC_MAC_1US_TIC_COUNTER, (sc->sc_csr_clock / 1000000) - 1);
    570  1.1  jmcneill 
    571  1.1  jmcneill 	/* Enable transmit and receive DMA */
    572  1.1  jmcneill 	val = RD4(sc, GMAC_DMA_CHAN0_CONTROL);
    573  1.1  jmcneill 	val &= ~GMAC_DMA_CHAN0_CONTROL_DSL_MASK;
    574  1.1  jmcneill 	val |= ((DESC_ALIGN - 16) / 8) << GMAC_DMA_CHAN0_CONTROL_DSL_SHIFT;
    575  1.1  jmcneill 	val |= GMAC_DMA_CHAN0_CONTROL_PBLX8;
    576  1.1  jmcneill 	WR4(sc, GMAC_DMA_CHAN0_CONTROL, val);
    577  1.1  jmcneill 	val = RD4(sc, GMAC_DMA_CHAN0_TX_CONTROL);
    578  1.1  jmcneill 	val |= GMAC_DMA_CHAN0_TX_CONTROL_OSP;
    579  1.1  jmcneill 	val |= GMAC_DMA_CHAN0_TX_CONTROL_START;
    580  1.1  jmcneill 	WR4(sc, GMAC_DMA_CHAN0_TX_CONTROL, val);
    581  1.1  jmcneill 	val = RD4(sc, GMAC_DMA_CHAN0_RX_CONTROL);
    582  1.1  jmcneill 	val &= ~GMAC_DMA_CHAN0_RX_CONTROL_RBSZ_MASK;
    583  1.1  jmcneill 	val |= (MCLBYTES << GMAC_DMA_CHAN0_RX_CONTROL_RBSZ_SHIFT);
    584  1.1  jmcneill 	val |= GMAC_DMA_CHAN0_RX_CONTROL_START;
    585  1.1  jmcneill 	WR4(sc, GMAC_DMA_CHAN0_RX_CONTROL, val);
    586  1.1  jmcneill 
    587  1.6  jmcneill 	/* Disable counters */
    588  1.6  jmcneill 	WR4(sc, GMAC_MMC_CONTROL,
    589  1.6  jmcneill 	    GMAC_MMC_CONTROL_CNTFREEZ |
    590  1.6  jmcneill 	    GMAC_MMC_CONTROL_CNTPRST |
    591  1.6  jmcneill 	    GMAC_MMC_CONTROL_CNTPRSTLVL);
    592  1.6  jmcneill 
    593  1.1  jmcneill 	/* Configure operation modes */
    594  1.1  jmcneill 	WR4(sc, GMAC_MTL_TXQ0_OPERATION_MODE,
    595  1.1  jmcneill 	    GMAC_MTL_TXQ0_OPERATION_MODE_TSF |
    596  1.1  jmcneill 	    GMAC_MTL_TXQ0_OPERATION_MODE_TXQEN_EN);
    597  1.1  jmcneill 	WR4(sc, GMAC_MTL_RXQ0_OPERATION_MODE,
    598  1.1  jmcneill 	    GMAC_MTL_RXQ0_OPERATION_MODE_RSF |
    599  1.1  jmcneill 	    GMAC_MTL_RXQ0_OPERATION_MODE_FEP |
    600  1.1  jmcneill 	    GMAC_MTL_RXQ0_OPERATION_MODE_FUP);
    601  1.1  jmcneill 
    602  1.1  jmcneill 	/* Enable flow control */
    603  1.1  jmcneill 	val = RD4(sc, GMAC_MAC_Q0_TX_FLOW_CTRL);
    604  1.1  jmcneill 	val |= 0xFFFFU << GMAC_MAC_Q0_TX_FLOW_CTRL_PT_SHIFT;
    605  1.1  jmcneill 	val |= GMAC_MAC_Q0_TX_FLOW_CTRL_TFE;
    606  1.1  jmcneill 	WR4(sc, GMAC_MAC_Q0_TX_FLOW_CTRL, val);
    607  1.1  jmcneill 	val = RD4(sc, GMAC_MAC_RX_FLOW_CTRL);
    608  1.1  jmcneill 	val |= GMAC_MAC_RX_FLOW_CTRL_RFE;
    609  1.1  jmcneill 	WR4(sc, GMAC_MAC_RX_FLOW_CTRL, val);
    610  1.1  jmcneill 
    611  1.1  jmcneill 	/* Enable transmitter and receiver */
    612  1.1  jmcneill 	val = RD4(sc, GMAC_MAC_CONFIGURATION);
    613  1.1  jmcneill 	val |= GMAC_MAC_CONFIGURATION_BE;
    614  1.1  jmcneill 	val |= GMAC_MAC_CONFIGURATION_JD;
    615  1.1  jmcneill 	val |= GMAC_MAC_CONFIGURATION_JE;
    616  1.1  jmcneill 	val |= GMAC_MAC_CONFIGURATION_DCRS;
    617  1.1  jmcneill 	val |= GMAC_MAC_CONFIGURATION_TE;
    618  1.1  jmcneill 	val |= GMAC_MAC_CONFIGURATION_RE;
    619  1.1  jmcneill 	WR4(sc, GMAC_MAC_CONFIGURATION, val);
    620  1.1  jmcneill 
    621  1.1  jmcneill 	/* Enable interrupts */
    622  1.1  jmcneill 	eqos_enable_intr(sc);
    623  1.1  jmcneill 
    624  1.1  jmcneill 	ifp->if_flags |= IFF_RUNNING;
    625  1.1  jmcneill 	ifp->if_flags &= ~IFF_OACTIVE;
    626  1.1  jmcneill 
    627  1.1  jmcneill 	mii_mediachg(mii);
    628  1.1  jmcneill 	callout_schedule(&sc->sc_stat_ch, hz);
    629  1.1  jmcneill 
    630  1.1  jmcneill 	return 0;
    631  1.1  jmcneill }
    632  1.1  jmcneill 
    633  1.1  jmcneill static int
    634  1.1  jmcneill eqos_init(struct ifnet *ifp)
    635  1.1  jmcneill {
    636  1.1  jmcneill 	struct eqos_softc *sc = ifp->if_softc;
    637  1.1  jmcneill 	int error;
    638  1.1  jmcneill 
    639  1.1  jmcneill 	EQOS_LOCK(sc);
    640  1.1  jmcneill 	EQOS_TXLOCK(sc);
    641  1.1  jmcneill 	error = eqos_init_locked(sc);
    642  1.1  jmcneill 	EQOS_TXUNLOCK(sc);
    643  1.1  jmcneill 	EQOS_UNLOCK(sc);
    644  1.1  jmcneill 
    645  1.1  jmcneill 	return error;
    646  1.1  jmcneill }
    647  1.1  jmcneill 
    648  1.1  jmcneill static void
    649  1.1  jmcneill eqos_stop_locked(struct eqos_softc *sc, int disable)
    650  1.1  jmcneill {
    651  1.1  jmcneill 	struct ifnet *ifp = &sc->sc_ec.ec_if;
    652  1.1  jmcneill 	uint32_t val;
    653  1.1  jmcneill 	int retry;
    654  1.1  jmcneill 
    655  1.1  jmcneill 	EQOS_ASSERT_LOCKED(sc);
    656  1.1  jmcneill 
    657  1.1  jmcneill 	callout_stop(&sc->sc_stat_ch);
    658  1.1  jmcneill 
    659  1.1  jmcneill 	mii_down(&sc->sc_mii);
    660  1.1  jmcneill 
    661  1.1  jmcneill 	/* Disable receiver */
    662  1.1  jmcneill 	val = RD4(sc, GMAC_MAC_CONFIGURATION);
    663  1.1  jmcneill 	val &= ~GMAC_MAC_CONFIGURATION_RE;
    664  1.1  jmcneill 	WR4(sc, GMAC_MAC_CONFIGURATION, val);
    665  1.1  jmcneill 
    666  1.1  jmcneill 	/* Stop receive DMA */
    667  1.1  jmcneill 	val = RD4(sc, GMAC_DMA_CHAN0_RX_CONTROL);
    668  1.1  jmcneill 	val &= ~GMAC_DMA_CHAN0_RX_CONTROL_START;
    669  1.1  jmcneill 	WR4(sc, GMAC_DMA_CHAN0_RX_CONTROL, val);
    670  1.1  jmcneill 
    671  1.1  jmcneill 	/* Stop transmit DMA */
    672  1.1  jmcneill 	val = RD4(sc, GMAC_DMA_CHAN0_TX_CONTROL);
    673  1.1  jmcneill 	val &= ~GMAC_DMA_CHAN0_TX_CONTROL_START;
    674  1.1  jmcneill 	WR4(sc, GMAC_DMA_CHAN0_TX_CONTROL, val);
    675  1.1  jmcneill 
    676  1.1  jmcneill 	if (disable) {
    677  1.1  jmcneill 		/* Flush data in the TX FIFO */
    678  1.1  jmcneill 		val = RD4(sc, GMAC_MTL_TXQ0_OPERATION_MODE);
    679  1.1  jmcneill 		val |= GMAC_MTL_TXQ0_OPERATION_MODE_FTQ;
    680  1.1  jmcneill 		WR4(sc, GMAC_MTL_TXQ0_OPERATION_MODE, val);
    681  1.1  jmcneill 		/* Wait for flush to complete */
    682  1.1  jmcneill 		for (retry = 10000; retry > 0; retry--) {
    683  1.1  jmcneill 			val = RD4(sc, GMAC_MTL_TXQ0_OPERATION_MODE);
    684  1.1  jmcneill 			if ((val & GMAC_MTL_TXQ0_OPERATION_MODE_FTQ) == 0) {
    685  1.1  jmcneill 				break;
    686  1.1  jmcneill 			}
    687  1.1  jmcneill 			delay(1);
    688  1.1  jmcneill 		}
    689  1.1  jmcneill 		if (retry == 0) {
    690  1.1  jmcneill 			device_printf(sc->sc_dev,
    691  1.1  jmcneill 			    "timeout flushing TX queue\n");
    692  1.1  jmcneill 		}
    693  1.1  jmcneill 	}
    694  1.1  jmcneill 
    695  1.1  jmcneill 	/* Disable transmitter */
    696  1.1  jmcneill 	val = RD4(sc, GMAC_MAC_CONFIGURATION);
    697  1.1  jmcneill 	val &= ~GMAC_MAC_CONFIGURATION_TE;
    698  1.1  jmcneill 	WR4(sc, GMAC_MAC_CONFIGURATION, val);
    699  1.1  jmcneill 
    700  1.1  jmcneill 	/* Disable interrupts */
    701  1.1  jmcneill 	eqos_disable_intr(sc);
    702  1.1  jmcneill 
    703  1.1  jmcneill 	ifp->if_flags &= ~(IFF_RUNNING | IFF_OACTIVE);
    704  1.1  jmcneill }
    705  1.1  jmcneill 
    706  1.1  jmcneill static void
    707  1.1  jmcneill eqos_stop(struct ifnet *ifp, int disable)
    708  1.1  jmcneill {
    709  1.1  jmcneill 	struct eqos_softc * const sc = ifp->if_softc;
    710  1.1  jmcneill 
    711  1.1  jmcneill 	EQOS_LOCK(sc);
    712  1.1  jmcneill 	eqos_stop_locked(sc, disable);
    713  1.1  jmcneill 	EQOS_UNLOCK(sc);
    714  1.1  jmcneill }
    715  1.1  jmcneill 
    716  1.1  jmcneill static void
    717  1.1  jmcneill eqos_rxintr(struct eqos_softc *sc, int qid)
    718  1.1  jmcneill {
    719  1.1  jmcneill 	struct ifnet *ifp = &sc->sc_ec.ec_if;
    720  1.1  jmcneill 	int error, index, len, pkts = 0;
    721  1.1  jmcneill 	struct mbuf *m, *m0;
    722  1.1  jmcneill 	uint32_t tdes3;
    723  1.1  jmcneill 
    724  1.1  jmcneill 	for (index = sc->sc_rx.cur; ; index = RX_NEXT(index)) {
    725  1.1  jmcneill 		eqos_dma_sync(sc, sc->sc_rx.desc_map,
    726  1.1  jmcneill 		    index, index + 1, RX_DESC_COUNT,
    727  1.1  jmcneill 		    BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE);
    728  1.1  jmcneill 
    729  1.1  jmcneill 		tdes3 = le32toh(sc->sc_rx.desc_ring[index].tdes3);
    730  1.1  jmcneill 		if ((tdes3 & EQOS_TDES3_OWN) != 0) {
    731  1.1  jmcneill 			break;
    732  1.1  jmcneill 		}
    733  1.1  jmcneill 
    734  1.1  jmcneill 		bus_dmamap_sync(sc->sc_dmat, sc->sc_rx.buf_map[index].map,
    735  1.1  jmcneill 		    0, sc->sc_rx.buf_map[index].map->dm_mapsize,
    736  1.1  jmcneill 		    BUS_DMASYNC_POSTREAD);
    737  1.1  jmcneill 		bus_dmamap_unload(sc->sc_dmat,
    738  1.1  jmcneill 		    sc->sc_rx.buf_map[index].map);
    739  1.1  jmcneill 
    740  1.1  jmcneill 		len = tdes3 & EQOS_TDES3_LENGTH_MASK;
    741  1.1  jmcneill 		if (len != 0) {
    742  1.1  jmcneill 			m = sc->sc_rx.buf_map[index].mbuf;
    743  1.1  jmcneill 			m_set_rcvif(m, ifp);
    744  1.1  jmcneill 			m->m_flags |= M_HASFCS;
    745  1.1  jmcneill 			m->m_pkthdr.len = len;
    746  1.1  jmcneill 			m->m_len = len;
    747  1.1  jmcneill 			m->m_nextpkt = NULL;
    748  1.1  jmcneill 
    749  1.1  jmcneill 			if_percpuq_enqueue(ifp->if_percpuq, m);
    750  1.1  jmcneill 			++pkts;
    751  1.1  jmcneill 		}
    752  1.1  jmcneill 
    753  1.1  jmcneill 		if ((m0 = eqos_alloc_mbufcl(sc)) != NULL) {
    754  1.1  jmcneill 			error = eqos_setup_rxbuf(sc, index, m0);
    755  1.1  jmcneill 			if (error != 0) {
    756  1.1  jmcneill 				/* XXX hole in RX ring */
    757  1.1  jmcneill 			}
    758  1.1  jmcneill 		} else {
    759  1.1  jmcneill 			if_statinc(ifp, if_ierrors);
    760  1.1  jmcneill 		}
    761  1.1  jmcneill 		eqos_dma_sync(sc, sc->sc_rx.desc_map,
    762  1.1  jmcneill 		    index, index + 1, RX_DESC_COUNT,
    763  1.1  jmcneill 		    BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
    764  1.1  jmcneill 
    765  1.1  jmcneill 		WR4(sc, GMAC_DMA_CHAN0_RX_END_ADDR,
    766  1.1  jmcneill 		    (uint32_t)sc->sc_rx.desc_ring_paddr +
    767  1.1  jmcneill 		    DESC_OFF(sc->sc_rx.cur));
    768  1.1  jmcneill 	}
    769  1.1  jmcneill 
    770  1.1  jmcneill 	sc->sc_rx.cur = index;
    771  1.1  jmcneill 
    772  1.1  jmcneill 	if (pkts != 0) {
    773  1.1  jmcneill 		rnd_add_uint32(&sc->sc_rndsource, pkts);
    774  1.1  jmcneill 	}
    775  1.1  jmcneill }
    776  1.1  jmcneill 
    777  1.1  jmcneill static void
    778  1.1  jmcneill eqos_txintr(struct eqos_softc *sc, int qid)
    779  1.1  jmcneill {
    780  1.1  jmcneill 	struct ifnet *ifp = &sc->sc_ec.ec_if;
    781  1.1  jmcneill 	struct eqos_bufmap *bmap;
    782  1.1  jmcneill 	struct eqos_dma_desc *desc;
    783  1.1  jmcneill 	uint32_t tdes3;
    784  1.1  jmcneill 	int i, pkts = 0;
    785  1.1  jmcneill 
    786  1.8    martin 	DPRINTF(EDEB_INTR, "qid: %u\n", qid);
    787  1.8    martin 
    788  1.1  jmcneill 	EQOS_ASSERT_LOCKED(sc);
    789  1.1  jmcneill 
    790  1.1  jmcneill 	for (i = sc->sc_tx.next; sc->sc_tx.queued > 0; i = TX_NEXT(i)) {
    791  1.1  jmcneill 		KASSERT(sc->sc_tx.queued > 0);
    792  1.1  jmcneill 		KASSERT(sc->sc_tx.queued <= TX_DESC_COUNT);
    793  1.1  jmcneill 		eqos_dma_sync(sc, sc->sc_tx.desc_map,
    794  1.1  jmcneill 		    i, i + 1, TX_DESC_COUNT,
    795  1.1  jmcneill 		    BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE);
    796  1.1  jmcneill 		desc = &sc->sc_tx.desc_ring[i];
    797  1.1  jmcneill 		tdes3 = le32toh(desc->tdes3);
    798  1.1  jmcneill 		if ((tdes3 & EQOS_TDES3_OWN) != 0) {
    799  1.1  jmcneill 			break;
    800  1.1  jmcneill 		}
    801  1.1  jmcneill 		bmap = &sc->sc_tx.buf_map[i];
    802  1.1  jmcneill 		if (bmap->mbuf != NULL) {
    803  1.1  jmcneill 			bus_dmamap_sync(sc->sc_dmat, bmap->map,
    804  1.1  jmcneill 			    0, bmap->map->dm_mapsize,
    805  1.1  jmcneill 			    BUS_DMASYNC_POSTWRITE);
    806  1.1  jmcneill 			bus_dmamap_unload(sc->sc_dmat, bmap->map);
    807  1.1  jmcneill 			m_freem(bmap->mbuf);
    808  1.1  jmcneill 			bmap->mbuf = NULL;
    809  1.1  jmcneill 			++pkts;
    810  1.1  jmcneill 		}
    811  1.1  jmcneill 
    812  1.1  jmcneill 		eqos_setup_txdesc(sc, i, 0, 0, 0, 0);
    813  1.1  jmcneill 		eqos_dma_sync(sc, sc->sc_tx.desc_map,
    814  1.1  jmcneill 		    i, i + 1, TX_DESC_COUNT,
    815  1.1  jmcneill 		    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
    816  1.1  jmcneill 
    817  1.1  jmcneill 		ifp->if_flags &= ~IFF_OACTIVE;
    818  1.1  jmcneill 
    819  1.1  jmcneill 		/* Last descriptor in a packet contains DMA status */
    820  1.1  jmcneill 		if ((tdes3 & EQOS_TDES3_LD) != 0) {
    821  1.1  jmcneill 			if ((tdes3 & EQOS_TDES3_DE) != 0) {
    822  1.1  jmcneill 				device_printf(sc->sc_dev,
    823  1.1  jmcneill 				    "TX [%u] desc error: 0x%08x\n",
    824  1.1  jmcneill 				    i, tdes3);
    825  1.1  jmcneill 				if_statinc(ifp, if_oerrors);
    826  1.1  jmcneill 			} else if ((tdes3 & EQOS_TDES3_ES) != 0) {
    827  1.1  jmcneill 				device_printf(sc->sc_dev,
    828  1.1  jmcneill 				    "TX [%u] tx error: 0x%08x\n",
    829  1.1  jmcneill 				    i, tdes3);
    830  1.1  jmcneill 				if_statinc(ifp, if_oerrors);
    831  1.1  jmcneill 			} else {
    832  1.1  jmcneill 				if_statinc(ifp, if_opackets);
    833  1.1  jmcneill 			}
    834  1.1  jmcneill 		}
    835  1.1  jmcneill 
    836  1.1  jmcneill 	}
    837  1.1  jmcneill 
    838  1.1  jmcneill 	sc->sc_tx.next = i;
    839  1.1  jmcneill 
    840  1.1  jmcneill 	if (pkts != 0) {
    841  1.1  jmcneill 		rnd_add_uint32(&sc->sc_rndsource, pkts);
    842  1.1  jmcneill 	}
    843  1.1  jmcneill }
    844  1.1  jmcneill 
    845  1.1  jmcneill static void
    846  1.1  jmcneill eqos_start_locked(struct eqos_softc *sc)
    847  1.1  jmcneill {
    848  1.1  jmcneill 	struct ifnet *ifp = &sc->sc_ec.ec_if;
    849  1.1  jmcneill 	struct mbuf *m;
    850  1.1  jmcneill 	int cnt, nsegs, start;
    851  1.1  jmcneill 
    852  1.1  jmcneill 	EQOS_ASSERT_TXLOCKED(sc);
    853  1.1  jmcneill 
    854  1.1  jmcneill 	if ((ifp->if_flags & (IFF_RUNNING | IFF_OACTIVE)) != IFF_RUNNING)
    855  1.1  jmcneill 		return;
    856  1.1  jmcneill 
    857  1.1  jmcneill 	for (cnt = 0, start = sc->sc_tx.cur; ; cnt++) {
    858  1.1  jmcneill 		if (sc->sc_tx.queued >= TX_DESC_COUNT - TX_MAX_SEGS) {
    859  1.1  jmcneill 			ifp->if_flags |= IFF_OACTIVE;
    860  1.8    martin 			DPRINTF(EDEB_TXRING, "%u sc_tx.queued, ring full\n",
    861  1.8    martin 			    sc->sc_tx.queued);
    862  1.1  jmcneill 			break;
    863  1.1  jmcneill 		}
    864  1.1  jmcneill 
    865  1.1  jmcneill 		IFQ_POLL(&ifp->if_snd, m);
    866  1.8    martin 		if (m == NULL)
    867  1.1  jmcneill 			break;
    868  1.1  jmcneill 
    869  1.1  jmcneill 		nsegs = eqos_setup_txbuf(sc, sc->sc_tx.cur, m);
    870  1.1  jmcneill 		if (nsegs <= 0) {
    871  1.8    martin 			DPRINTF(EDEB_TXRING, "eqos_setup_txbuf failed "
    872  1.8    martin 			    "with %d\n", nsegs);
    873  1.1  jmcneill 			if (nsegs == -1) {
    874  1.1  jmcneill 				ifp->if_flags |= IFF_OACTIVE;
    875  1.1  jmcneill 			} else if (nsegs == -2) {
    876  1.1  jmcneill 				IFQ_DEQUEUE(&ifp->if_snd, m);
    877  1.1  jmcneill 				m_freem(m);
    878  1.1  jmcneill 			}
    879  1.1  jmcneill 			break;
    880  1.1  jmcneill 		}
    881  1.1  jmcneill 
    882  1.1  jmcneill 		IFQ_DEQUEUE(&ifp->if_snd, m);
    883  1.1  jmcneill 		bpf_mtap(ifp, m, BPF_D_OUT);
    884  1.1  jmcneill 
    885  1.1  jmcneill 		sc->sc_tx.cur = TX_SKIP(sc->sc_tx.cur, nsegs);
    886  1.1  jmcneill 	}
    887  1.1  jmcneill 
    888  1.8    martin 	DPRINTF(EDEB_TXRING, "tx loop -> cnt = %u, cur: %u, next: %u, "
    889  1.8    martin 	    "queued: %u\n", cnt, sc->sc_tx.cur, sc->sc_tx.next,
    890  1.8    martin 	    sc->sc_tx.queued);
    891  1.8    martin 
    892  1.1  jmcneill 	if (cnt != 0) {
    893  1.1  jmcneill 		eqos_dma_sync(sc, sc->sc_tx.desc_map,
    894  1.1  jmcneill 		    start, sc->sc_tx.cur, TX_DESC_COUNT,
    895  1.1  jmcneill 		    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
    896  1.1  jmcneill 
    897  1.1  jmcneill 		/* Start and run TX DMA */
    898  1.8    martin 		DPRINTF(EDEB_TXRING, "sending desc %u at %lx upto "
    899  1.8    martin 		    "%u-1 at %lx cur tx desc: %x cur tx buf: %x\n", start,
    900  1.8    martin 		    (uint32_t)sc->sc_tx.desc_ring_paddr + DESC_OFF(start),
    901  1.8    martin 		    sc->sc_tx.cur,
    902  1.8    martin 		    (uint32_t)sc->sc_tx.desc_ring_paddr +
    903  1.8    martin 		    DESC_OFF(sc->sc_tx.cur),
    904  1.8    martin 		    RD4(sc, GMAC_DMA_CHAN0_CUR_TX_DESC),
    905  1.8    martin 		    RD4(sc, GMAC_DMA_CHAN0_CUR_TX_BUF_ADDR));
    906  1.1  jmcneill 		WR4(sc, GMAC_DMA_CHAN0_TX_END_ADDR,
    907  1.1  jmcneill 		    (uint32_t)sc->sc_tx.desc_ring_paddr +
    908  1.1  jmcneill 		    DESC_OFF(sc->sc_tx.cur));
    909  1.1  jmcneill 	}
    910  1.1  jmcneill }
    911  1.1  jmcneill 
    912  1.1  jmcneill static void
    913  1.1  jmcneill eqos_start(struct ifnet *ifp)
    914  1.1  jmcneill {
    915  1.1  jmcneill 	struct eqos_softc *sc = ifp->if_softc;
    916  1.1  jmcneill 
    917  1.1  jmcneill 	EQOS_TXLOCK(sc);
    918  1.1  jmcneill 	eqos_start_locked(sc);
    919  1.1  jmcneill 	EQOS_TXUNLOCK(sc);
    920  1.1  jmcneill }
    921  1.1  jmcneill 
    922  1.3       mrg static void
    923  1.3       mrg eqos_intr_mtl(struct eqos_softc *sc, uint32_t mtl_status)
    924  1.3       mrg {
    925  1.3       mrg 	uint32_t debug_data __unused = 0, ictrl = 0;
    926  1.3       mrg 
    927  1.3       mrg 	if (mtl_status == 0)
    928  1.3       mrg 		return;
    929  1.3       mrg 
    930  1.3       mrg 	/* Drain the errors reported by MTL_INTERRUPT_STATUS */
    931  1.3       mrg 	sc->sc_ev_mtl.ev_count++;
    932  1.3       mrg 
    933  1.3       mrg 	if ((mtl_status & GMAC_MTL_INTERRUPT_STATUS_DBGIS) != 0) {
    934  1.3       mrg 		debug_data = RD4(sc, GMAC_MTL_FIFO_DEBUG_DATA);
    935  1.3       mrg 		sc->sc_ev_mtl_debugdata.ev_count++;
    936  1.3       mrg 	}
    937  1.3       mrg 	if ((mtl_status & GMAC_MTL_INTERRUPT_STATUS_Q0IS) != 0) {
    938  1.3       mrg 		uint32_t new_status = 0;
    939  1.3       mrg 
    940  1.3       mrg 		ictrl = RD4(sc, GMAC_MTL_Q0_INTERRUPT_CTRL_STATUS);
    941  1.3       mrg 		if ((ictrl & GMAC_MTL_Q0_INTERRUPT_CTRL_STATUS_RXOVFIS) != 0) {
    942  1.3       mrg 			new_status |= GMAC_MTL_Q0_INTERRUPT_CTRL_STATUS_RXOVFIS;
    943  1.3       mrg 			sc->sc_ev_mtl_rxovfis.ev_count++;
    944  1.3       mrg 		}
    945  1.3       mrg 		if ((ictrl & GMAC_MTL_Q0_INTERRUPT_CTRL_STATUS_TXUNFIS) != 0) {
    946  1.3       mrg 			new_status |= GMAC_MTL_Q0_INTERRUPT_CTRL_STATUS_TXUNFIS;
    947  1.3       mrg 			sc->sc_ev_mtl_txovfis.ev_count++;
    948  1.3       mrg 		}
    949  1.3       mrg 		if (new_status) {
    950  1.3       mrg 			new_status |= (ictrl &
    951  1.3       mrg 			    (GMAC_MTL_Q0_INTERRUPT_CTRL_STATUS_RXOIE|
    952  1.3       mrg 			     GMAC_MTL_Q0_INTERRUPT_CTRL_STATUS_TXUIE));
    953  1.3       mrg 			WR4(sc, GMAC_MTL_Q0_INTERRUPT_CTRL_STATUS, new_status);
    954  1.3       mrg 		}
    955  1.3       mrg 	}
    956  1.8    martin 	DPRINTF(EDEB_INTR,
    957  1.3       mrg 	    "GMAC_MTL_INTERRUPT_STATUS = 0x%08X, "
    958  1.3       mrg 	    "GMAC_MTL_FIFO_DEBUG_DATA = 0x%08X, "
    959  1.3       mrg 	    "GMAC_MTL_INTERRUPT_STATUS_Q0IS = 0x%08X\n",
    960  1.3       mrg 	    mtl_status, debug_data, ictrl);
    961  1.3       mrg }
    962  1.3       mrg 
    963  1.1  jmcneill int
    964  1.1  jmcneill eqos_intr(void *arg)
    965  1.1  jmcneill {
    966  1.1  jmcneill 	struct eqos_softc *sc = arg;
    967  1.1  jmcneill 	struct ifnet *ifp = &sc->sc_ec.ec_if;
    968  1.1  jmcneill 	uint32_t mac_status, mtl_status, dma_status, rx_tx_status;
    969  1.1  jmcneill 
    970  1.2       mrg 	sc->sc_ev_intr.ev_count++;
    971  1.2       mrg 
    972  1.1  jmcneill 	mac_status = RD4(sc, GMAC_MAC_INTERRUPT_STATUS);
    973  1.1  jmcneill 	mac_status &= RD4(sc, GMAC_MAC_INTERRUPT_ENABLE);
    974  1.1  jmcneill 
    975  1.1  jmcneill 	if (mac_status) {
    976  1.2       mrg 		sc->sc_ev_mac.ev_count++;
    977  1.8    martin 		DPRINTF(EDEB_INTR,
    978  1.1  jmcneill 		    "GMAC_MAC_INTERRUPT_STATUS = 0x%08X\n", mac_status);
    979  1.1  jmcneill 	}
    980  1.1  jmcneill 
    981  1.1  jmcneill 	mtl_status = RD4(sc, GMAC_MTL_INTERRUPT_STATUS);
    982  1.3       mrg 	eqos_intr_mtl(sc, mtl_status);
    983  1.1  jmcneill 
    984  1.1  jmcneill 	dma_status = RD4(sc, GMAC_DMA_CHAN0_STATUS);
    985  1.1  jmcneill 	dma_status &= RD4(sc, GMAC_DMA_CHAN0_INTR_ENABLE);
    986  1.1  jmcneill 	if (dma_status) {
    987  1.1  jmcneill 		WR4(sc, GMAC_DMA_CHAN0_STATUS, dma_status);
    988  1.1  jmcneill 	}
    989  1.1  jmcneill 
    990  1.1  jmcneill 	EQOS_LOCK(sc);
    991  1.1  jmcneill 	if ((dma_status & GMAC_DMA_CHAN0_STATUS_RI) != 0) {
    992  1.1  jmcneill 		eqos_rxintr(sc, 0);
    993  1.2       mrg 		sc->sc_ev_rxintr.ev_count++;
    994  1.1  jmcneill 	}
    995  1.1  jmcneill 
    996  1.1  jmcneill 	if ((dma_status & GMAC_DMA_CHAN0_STATUS_TI) != 0) {
    997  1.1  jmcneill 		eqos_txintr(sc, 0);
    998  1.1  jmcneill 		if_schedule_deferred_start(ifp);
    999  1.2       mrg 		sc->sc_ev_txintr.ev_count++;
   1000  1.1  jmcneill 	}
   1001  1.1  jmcneill 	EQOS_UNLOCK(sc);
   1002  1.1  jmcneill 
   1003  1.1  jmcneill 	if ((mac_status | mtl_status | dma_status) == 0) {
   1004  1.8    martin 		DPRINTF(EDEB_NOTE, "spurious interrupt?!\n");
   1005  1.1  jmcneill 	}
   1006  1.1  jmcneill 
   1007  1.1  jmcneill 	rx_tx_status = RD4(sc, GMAC_MAC_RX_TX_STATUS);
   1008  1.1  jmcneill 	if (rx_tx_status) {
   1009  1.2       mrg 		sc->sc_ev_status.ev_count++;
   1010  1.2       mrg 		if ((rx_tx_status & GMAC_MAC_RX_TX_STATUS_RWT) != 0)
   1011  1.2       mrg 			sc->sc_ev_rwt.ev_count++;
   1012  1.2       mrg 		if ((rx_tx_status & GMAC_MAC_RX_TX_STATUS_EXCOL) != 0)
   1013  1.2       mrg 			sc->sc_ev_excol.ev_count++;
   1014  1.2       mrg 		if ((rx_tx_status & GMAC_MAC_RX_TX_STATUS_LCOL) != 0)
   1015  1.2       mrg 			sc->sc_ev_lcol.ev_count++;
   1016  1.2       mrg 		if ((rx_tx_status & GMAC_MAC_RX_TX_STATUS_EXDEF) != 0)
   1017  1.2       mrg 			sc->sc_ev_exdef.ev_count++;
   1018  1.2       mrg 		if ((rx_tx_status & GMAC_MAC_RX_TX_STATUS_LCARR) != 0)
   1019  1.2       mrg 			sc->sc_ev_lcarr.ev_count++;
   1020  1.2       mrg 		if ((rx_tx_status & GMAC_MAC_RX_TX_STATUS_NCARR) != 0)
   1021  1.2       mrg 			sc->sc_ev_ncarr.ev_count++;
   1022  1.2       mrg 		if ((rx_tx_status & GMAC_MAC_RX_TX_STATUS_TJT) != 0)
   1023  1.2       mrg 			sc->sc_ev_tjt.ev_count++;
   1024  1.8    martin 
   1025  1.8    martin 		DPRINTF(EDEB_INTR, "GMAC_MAC_RX_TX_STATUS = 0x%08x\n",
   1026  1.1  jmcneill 		    rx_tx_status);
   1027  1.1  jmcneill 	}
   1028  1.1  jmcneill 
   1029  1.1  jmcneill 	return 1;
   1030  1.1  jmcneill }
   1031  1.1  jmcneill 
   1032  1.1  jmcneill static int
   1033  1.1  jmcneill eqos_ioctl(struct ifnet *ifp, u_long cmd, void *data)
   1034  1.1  jmcneill {
   1035  1.1  jmcneill 	struct eqos_softc *sc = ifp->if_softc;
   1036  1.1  jmcneill 	int error, s;
   1037  1.1  jmcneill 
   1038  1.1  jmcneill #ifndef EQOS_MPSAFE
   1039  1.1  jmcneill 	s = splnet();
   1040  1.1  jmcneill #endif
   1041  1.1  jmcneill 
   1042  1.1  jmcneill 	switch (cmd) {
   1043  1.1  jmcneill 	default:
   1044  1.1  jmcneill #ifdef EQOS_MPSAFE
   1045  1.1  jmcneill 		s = splnet();
   1046  1.1  jmcneill #endif
   1047  1.1  jmcneill 		error = ether_ioctl(ifp, cmd, data);
   1048  1.1  jmcneill #ifdef EQOS_MPSAFE
   1049  1.1  jmcneill 		splx(s);
   1050  1.1  jmcneill #endif
   1051  1.1  jmcneill 		if (error != ENETRESET)
   1052  1.1  jmcneill 			break;
   1053  1.1  jmcneill 
   1054  1.1  jmcneill 		error = 0;
   1055  1.1  jmcneill 
   1056  1.1  jmcneill 		if (cmd == SIOCSIFCAP)
   1057  1.1  jmcneill 			error = (*ifp->if_init)(ifp);
   1058  1.1  jmcneill 		else if (cmd != SIOCADDMULTI && cmd != SIOCDELMULTI)
   1059  1.1  jmcneill 			;
   1060  1.1  jmcneill 		else if ((ifp->if_flags & IFF_RUNNING) != 0) {
   1061  1.1  jmcneill 			EQOS_LOCK(sc);
   1062  1.1  jmcneill 			eqos_setup_rxfilter(sc);
   1063  1.1  jmcneill 			EQOS_UNLOCK(sc);
   1064  1.1  jmcneill 		}
   1065  1.1  jmcneill 		break;
   1066  1.1  jmcneill 	}
   1067  1.1  jmcneill 
   1068  1.1  jmcneill #ifndef EQOS_MPSAFE
   1069  1.1  jmcneill 	splx(s);
   1070  1.1  jmcneill #endif
   1071  1.1  jmcneill 
   1072  1.1  jmcneill 	return error;
   1073  1.1  jmcneill }
   1074  1.1  jmcneill 
   1075  1.1  jmcneill static void
   1076  1.1  jmcneill eqos_get_eaddr(struct eqos_softc *sc, uint8_t *eaddr)
   1077  1.1  jmcneill {
   1078  1.1  jmcneill 	prop_dictionary_t prop = device_properties(sc->sc_dev);
   1079  1.1  jmcneill 	uint32_t maclo, machi;
   1080  1.1  jmcneill 	prop_data_t eaprop;
   1081  1.1  jmcneill 
   1082  1.1  jmcneill 	eaprop = prop_dictionary_get(prop, "mac-address");
   1083  1.1  jmcneill 	if (eaprop != NULL) {
   1084  1.1  jmcneill 		KASSERT(prop_object_type(eaprop) == PROP_TYPE_DATA);
   1085  1.1  jmcneill 		KASSERT(prop_data_size(eaprop) == ETHER_ADDR_LEN);
   1086  1.1  jmcneill 		memcpy(eaddr, prop_data_value(eaprop),
   1087  1.1  jmcneill 		    ETHER_ADDR_LEN);
   1088  1.1  jmcneill 		return;
   1089  1.1  jmcneill 	}
   1090  1.1  jmcneill 
   1091  1.1  jmcneill 	maclo = htobe32(RD4(sc, GMAC_MAC_ADDRESS0_LOW));
   1092  1.1  jmcneill 	machi = htobe16(RD4(sc, GMAC_MAC_ADDRESS0_HIGH) & 0xFFFF);
   1093  1.1  jmcneill 
   1094  1.1  jmcneill 	if (maclo == 0xFFFFFFFF && machi == 0xFFFF) {
   1095  1.1  jmcneill 		/* Create one */
   1096  1.1  jmcneill 		maclo = 0x00f2 | (cprng_strong32() & 0xffff0000);
   1097  1.1  jmcneill 		machi = cprng_strong32() & 0xffff;
   1098  1.1  jmcneill 	}
   1099  1.1  jmcneill 
   1100  1.1  jmcneill 	eaddr[0] = maclo & 0xff;
   1101  1.1  jmcneill 	eaddr[1] = (maclo >> 8) & 0xff;
   1102  1.1  jmcneill 	eaddr[2] = (maclo >> 16) & 0xff;
   1103  1.1  jmcneill 	eaddr[3] = (maclo >> 24) & 0xff;
   1104  1.1  jmcneill 	eaddr[4] = machi & 0xff;
   1105  1.1  jmcneill 	eaddr[5] = (machi >> 8) & 0xff;
   1106  1.1  jmcneill }
   1107  1.1  jmcneill 
   1108  1.1  jmcneill static void
   1109  1.1  jmcneill eqos_axi_configure(struct eqos_softc *sc)
   1110  1.1  jmcneill {
   1111  1.1  jmcneill 	prop_dictionary_t prop = device_properties(sc->sc_dev);
   1112  1.1  jmcneill 	uint32_t val;
   1113  1.1  jmcneill 	u_int uival;
   1114  1.1  jmcneill 	bool bval;
   1115  1.1  jmcneill 
   1116  1.1  jmcneill 	val = RD4(sc, GMAC_DMA_SYSBUS_MODE);
   1117  1.1  jmcneill 	if (prop_dictionary_get_bool(prop, "snps,mixed-burst", &bval) && bval) {
   1118  1.1  jmcneill 		val |= GMAC_DMA_SYSBUS_MODE_MB;
   1119  1.1  jmcneill 	}
   1120  1.1  jmcneill 	if (prop_dictionary_get_bool(prop, "snps,fixed-burst", &bval) && bval) {
   1121  1.1  jmcneill 		val |= GMAC_DMA_SYSBUS_MODE_FB;
   1122  1.1  jmcneill 	}
   1123  1.1  jmcneill 	if (prop_dictionary_get_uint(prop, "snps,wr_osr_lmt", &uival)) {
   1124  1.1  jmcneill 		val &= ~GMAC_DMA_SYSBUS_MODE_WR_OSR_LMT_MASK;
   1125  1.1  jmcneill 		val |= uival << GMAC_DMA_SYSBUS_MODE_WR_OSR_LMT_SHIFT;
   1126  1.1  jmcneill 	}
   1127  1.1  jmcneill 	if (prop_dictionary_get_uint(prop, "snps,rd_osr_lmt", &uival)) {
   1128  1.1  jmcneill 		val &= ~GMAC_DMA_SYSBUS_MODE_RD_OSR_LMT_MASK;
   1129  1.1  jmcneill 		val |= uival << GMAC_DMA_SYSBUS_MODE_RD_OSR_LMT_SHIFT;
   1130  1.1  jmcneill 	}
   1131  1.1  jmcneill 
   1132  1.1  jmcneill 	if (!EQOS_HW_FEATURE_ADDR64_32BIT(sc)) {
   1133  1.1  jmcneill 		val |= GMAC_DMA_SYSBUS_MODE_EAME;
   1134  1.1  jmcneill 	}
   1135  1.1  jmcneill 
   1136  1.1  jmcneill 	/* XXX */
   1137  1.1  jmcneill 	val |= GMAC_DMA_SYSBUS_MODE_BLEN16;
   1138  1.1  jmcneill 	val |= GMAC_DMA_SYSBUS_MODE_BLEN8;
   1139  1.1  jmcneill 	val |= GMAC_DMA_SYSBUS_MODE_BLEN4;
   1140  1.1  jmcneill 
   1141  1.1  jmcneill 	WR4(sc, GMAC_DMA_SYSBUS_MODE, val);
   1142  1.1  jmcneill }
   1143  1.1  jmcneill 
   1144  1.1  jmcneill static int
   1145  1.1  jmcneill eqos_setup_dma(struct eqos_softc *sc, int qid)
   1146  1.1  jmcneill {
   1147  1.1  jmcneill 	struct mbuf *m;
   1148  1.1  jmcneill 	int error, nsegs, i;
   1149  1.1  jmcneill 
   1150  1.1  jmcneill 	/* Setup TX ring */
   1151  1.1  jmcneill 	error = bus_dmamap_create(sc->sc_dmat, TX_DESC_SIZE, 1, TX_DESC_SIZE,
   1152  1.1  jmcneill 	    DESC_BOUNDARY, BUS_DMA_WAITOK, &sc->sc_tx.desc_map);
   1153  1.1  jmcneill 	if (error) {
   1154  1.1  jmcneill 		return error;
   1155  1.1  jmcneill 	}
   1156  1.1  jmcneill 	error = bus_dmamem_alloc(sc->sc_dmat, TX_DESC_SIZE, DESC_ALIGN,
   1157  1.1  jmcneill 	    DESC_BOUNDARY, &sc->sc_tx.desc_dmaseg, 1, &nsegs, BUS_DMA_WAITOK);
   1158  1.1  jmcneill 	if (error) {
   1159  1.1  jmcneill 		return error;
   1160  1.1  jmcneill 	}
   1161  1.1  jmcneill 	error = bus_dmamem_map(sc->sc_dmat, &sc->sc_tx.desc_dmaseg, nsegs,
   1162  1.1  jmcneill 	    TX_DESC_SIZE, (void *)&sc->sc_tx.desc_ring, BUS_DMA_WAITOK);
   1163  1.1  jmcneill 	if (error) {
   1164  1.1  jmcneill 		return error;
   1165  1.1  jmcneill 	}
   1166  1.1  jmcneill 	error = bus_dmamap_load(sc->sc_dmat, sc->sc_tx.desc_map,
   1167  1.1  jmcneill 	    sc->sc_tx.desc_ring, TX_DESC_SIZE, NULL, BUS_DMA_WAITOK);
   1168  1.1  jmcneill 	if (error) {
   1169  1.1  jmcneill 		return error;
   1170  1.1  jmcneill 	}
   1171  1.1  jmcneill 	sc->sc_tx.desc_ring_paddr = sc->sc_tx.desc_map->dm_segs[0].ds_addr;
   1172  1.1  jmcneill 
   1173  1.1  jmcneill 	memset(sc->sc_tx.desc_ring, 0, TX_DESC_SIZE);
   1174  1.1  jmcneill 	bus_dmamap_sync(sc->sc_dmat, sc->sc_tx.desc_map, 0, TX_DESC_SIZE,
   1175  1.1  jmcneill 	    BUS_DMASYNC_PREWRITE);
   1176  1.1  jmcneill 
   1177  1.1  jmcneill 	sc->sc_tx.queued = TX_DESC_COUNT;
   1178  1.1  jmcneill 	for (i = 0; i < TX_DESC_COUNT; i++) {
   1179  1.1  jmcneill 		error = bus_dmamap_create(sc->sc_dmat, MCLBYTES,
   1180  1.1  jmcneill 		    TX_MAX_SEGS, MCLBYTES, 0, BUS_DMA_WAITOK,
   1181  1.1  jmcneill 		    &sc->sc_tx.buf_map[i].map);
   1182  1.1  jmcneill 		if (error != 0) {
   1183  1.1  jmcneill 			device_printf(sc->sc_dev,
   1184  1.1  jmcneill 			    "cannot create TX buffer map\n");
   1185  1.1  jmcneill 			return error;
   1186  1.1  jmcneill 		}
   1187  1.1  jmcneill 		eqos_setup_txdesc(sc, i, 0, 0, 0, 0);
   1188  1.1  jmcneill 	}
   1189  1.1  jmcneill 
   1190  1.1  jmcneill 	/* Setup RX ring */
   1191  1.1  jmcneill 	error = bus_dmamap_create(sc->sc_dmat, RX_DESC_SIZE, 1, RX_DESC_SIZE,
   1192  1.1  jmcneill 	    DESC_BOUNDARY, BUS_DMA_WAITOK, &sc->sc_rx.desc_map);
   1193  1.1  jmcneill 	if (error) {
   1194  1.1  jmcneill 		return error;
   1195  1.1  jmcneill 	}
   1196  1.1  jmcneill 	error = bus_dmamem_alloc(sc->sc_dmat, RX_DESC_SIZE, DESC_ALIGN,
   1197  1.1  jmcneill 	    DESC_BOUNDARY, &sc->sc_rx.desc_dmaseg, 1, &nsegs, BUS_DMA_WAITOK);
   1198  1.1  jmcneill 	if (error) {
   1199  1.1  jmcneill 		return error;
   1200  1.1  jmcneill 	}
   1201  1.1  jmcneill 	error = bus_dmamem_map(sc->sc_dmat, &sc->sc_rx.desc_dmaseg, nsegs,
   1202  1.1  jmcneill 	    RX_DESC_SIZE, (void *)&sc->sc_rx.desc_ring, BUS_DMA_WAITOK);
   1203  1.1  jmcneill 	if (error) {
   1204  1.1  jmcneill 		return error;
   1205  1.1  jmcneill 	}
   1206  1.1  jmcneill 	error = bus_dmamap_load(sc->sc_dmat, sc->sc_rx.desc_map,
   1207  1.1  jmcneill 	    sc->sc_rx.desc_ring, RX_DESC_SIZE, NULL, BUS_DMA_WAITOK);
   1208  1.1  jmcneill 	if (error) {
   1209  1.1  jmcneill 		return error;
   1210  1.1  jmcneill 	}
   1211  1.1  jmcneill 	sc->sc_rx.desc_ring_paddr = sc->sc_rx.desc_map->dm_segs[0].ds_addr;
   1212  1.1  jmcneill 
   1213  1.1  jmcneill 	memset(sc->sc_rx.desc_ring, 0, RX_DESC_SIZE);
   1214  1.1  jmcneill 
   1215  1.1  jmcneill 	for (i = 0; i < RX_DESC_COUNT; i++) {
   1216  1.1  jmcneill 		error = bus_dmamap_create(sc->sc_dmat, MCLBYTES,
   1217  1.1  jmcneill 		    RX_DESC_COUNT, MCLBYTES, 0, BUS_DMA_WAITOK,
   1218  1.1  jmcneill 		    &sc->sc_rx.buf_map[i].map);
   1219  1.1  jmcneill 		if (error != 0) {
   1220  1.1  jmcneill 			device_printf(sc->sc_dev,
   1221  1.1  jmcneill 			    "cannot create RX buffer map\n");
   1222  1.1  jmcneill 			return error;
   1223  1.1  jmcneill 		}
   1224  1.1  jmcneill 		if ((m = eqos_alloc_mbufcl(sc)) == NULL) {
   1225  1.1  jmcneill 			device_printf(sc->sc_dev, "cannot allocate RX mbuf\n");
   1226  1.1  jmcneill 			return ENOMEM;
   1227  1.1  jmcneill 		}
   1228  1.1  jmcneill 		error = eqos_setup_rxbuf(sc, i, m);
   1229  1.1  jmcneill 		if (error != 0) {
   1230  1.1  jmcneill 			device_printf(sc->sc_dev, "cannot create RX buffer\n");
   1231  1.1  jmcneill 			return error;
   1232  1.1  jmcneill 		}
   1233  1.1  jmcneill 	}
   1234  1.1  jmcneill 	bus_dmamap_sync(sc->sc_dmat, sc->sc_rx.desc_map,
   1235  1.1  jmcneill 	    0, sc->sc_rx.desc_map->dm_mapsize,
   1236  1.1  jmcneill 	    BUS_DMASYNC_PREWRITE);
   1237  1.1  jmcneill 
   1238  1.1  jmcneill 	aprint_debug_dev(sc->sc_dev, "TX ring @ 0x%lX, RX ring @ 0x%lX\n",
   1239  1.1  jmcneill 	    sc->sc_tx.desc_ring_paddr, sc->sc_rx.desc_ring_paddr);
   1240  1.1  jmcneill 
   1241  1.1  jmcneill 	return 0;
   1242  1.1  jmcneill }
   1243  1.1  jmcneill 
   1244  1.1  jmcneill int
   1245  1.1  jmcneill eqos_attach(struct eqos_softc *sc)
   1246  1.1  jmcneill {
   1247  1.1  jmcneill 	struct mii_data *mii = &sc->sc_mii;
   1248  1.1  jmcneill 	struct ifnet *ifp = &sc->sc_ec.ec_if;
   1249  1.1  jmcneill 	uint8_t eaddr[ETHER_ADDR_LEN];
   1250  1.1  jmcneill 	u_int userver, snpsver;
   1251  1.1  jmcneill 	int mii_flags = 0;
   1252  1.1  jmcneill 	int error;
   1253  1.1  jmcneill 	int n;
   1254  1.1  jmcneill 
   1255  1.1  jmcneill 	const uint32_t ver = RD4(sc, GMAC_MAC_VERSION);
   1256  1.1  jmcneill 	userver = (ver & GMAC_MAC_VERSION_USERVER_MASK) >>
   1257  1.1  jmcneill 	    GMAC_MAC_VERSION_USERVER_SHIFT;
   1258  1.1  jmcneill 	snpsver = ver & GMAC_MAC_VERSION_SNPSVER_MASK;
   1259  1.1  jmcneill 
   1260  1.1  jmcneill 	if (snpsver != 0x51) {
   1261  1.1  jmcneill 		aprint_error(": EQOS version 0x%02xx not supported\n",
   1262  1.1  jmcneill 		    snpsver);
   1263  1.1  jmcneill 		return ENXIO;
   1264  1.1  jmcneill 	}
   1265  1.1  jmcneill 
   1266  1.1  jmcneill 	if (sc->sc_csr_clock < 20000000) {
   1267  1.1  jmcneill 		aprint_error(": CSR clock too low\n");
   1268  1.1  jmcneill 		return EINVAL;
   1269  1.1  jmcneill 	} else if (sc->sc_csr_clock < 35000000) {
   1270  1.1  jmcneill 		sc->sc_clock_range = GMAC_MAC_MDIO_ADDRESS_CR_20_35;
   1271  1.1  jmcneill 	} else if (sc->sc_csr_clock < 60000000) {
   1272  1.1  jmcneill 		sc->sc_clock_range = GMAC_MAC_MDIO_ADDRESS_CR_35_60;
   1273  1.1  jmcneill 	} else if (sc->sc_csr_clock < 100000000) {
   1274  1.1  jmcneill 		sc->sc_clock_range = GMAC_MAC_MDIO_ADDRESS_CR_60_100;
   1275  1.1  jmcneill 	} else if (sc->sc_csr_clock < 150000000) {
   1276  1.1  jmcneill 		sc->sc_clock_range = GMAC_MAC_MDIO_ADDRESS_CR_100_150;
   1277  1.1  jmcneill 	} else if (sc->sc_csr_clock < 250000000) {
   1278  1.1  jmcneill 		sc->sc_clock_range = GMAC_MAC_MDIO_ADDRESS_CR_150_250;
   1279  1.1  jmcneill 	} else if (sc->sc_csr_clock < 300000000) {
   1280  1.1  jmcneill 		sc->sc_clock_range = GMAC_MAC_MDIO_ADDRESS_CR_300_500;
   1281  1.1  jmcneill 	} else if (sc->sc_csr_clock < 800000000) {
   1282  1.1  jmcneill 		sc->sc_clock_range = GMAC_MAC_MDIO_ADDRESS_CR_500_800;
   1283  1.1  jmcneill 	} else {
   1284  1.1  jmcneill 		aprint_error(": CSR clock too high\n");
   1285  1.1  jmcneill 		return EINVAL;
   1286  1.1  jmcneill 	}
   1287  1.1  jmcneill 
   1288  1.1  jmcneill 	for (n = 0; n < 4; n++) {
   1289  1.1  jmcneill 		sc->sc_hw_feature[n] = RD4(sc, GMAC_MAC_HW_FEATURE(n));
   1290  1.1  jmcneill 	}
   1291  1.1  jmcneill 
   1292  1.1  jmcneill 	aprint_naive("\n");
   1293  1.1  jmcneill 	aprint_normal(": DesignWare EQOS ver 0x%02x (0x%02x)\n",
   1294  1.1  jmcneill 	    snpsver, userver);
   1295  1.1  jmcneill 	aprint_verbose_dev(sc->sc_dev, "hw features %08x %08x %08x %08x\n",
   1296  1.1  jmcneill 	    sc->sc_hw_feature[0], sc->sc_hw_feature[1],
   1297  1.1  jmcneill 	    sc->sc_hw_feature[2], sc->sc_hw_feature[3]);
   1298  1.1  jmcneill 
   1299  1.1  jmcneill 	if (EQOS_HW_FEATURE_ADDR64_32BIT(sc)) {
   1300  1.1  jmcneill 		bus_dma_tag_t ntag;
   1301  1.1  jmcneill 
   1302  1.1  jmcneill 		error = bus_dmatag_subregion(sc->sc_dmat, 0, UINT32_MAX,
   1303  1.1  jmcneill 		    &ntag, 0);
   1304  1.1  jmcneill 		if (error) {
   1305  1.1  jmcneill 			aprint_error_dev(sc->sc_dev,
   1306  1.1  jmcneill 			    "failed to restrict DMA: %d\n", error);
   1307  1.1  jmcneill 			return error;
   1308  1.1  jmcneill 		}
   1309  1.1  jmcneill 		aprint_verbose_dev(sc->sc_dev, "using 32-bit DMA\n");
   1310  1.1  jmcneill 		sc->sc_dmat = ntag;
   1311  1.1  jmcneill 	}
   1312  1.1  jmcneill 
   1313  1.1  jmcneill 	mutex_init(&sc->sc_lock, MUTEX_DEFAULT, IPL_NET);
   1314  1.1  jmcneill 	mutex_init(&sc->sc_txlock, MUTEX_DEFAULT, IPL_NET);
   1315  1.1  jmcneill 	callout_init(&sc->sc_stat_ch, CALLOUT_FLAGS);
   1316  1.1  jmcneill 	callout_setfunc(&sc->sc_stat_ch, eqos_tick, sc);
   1317  1.1  jmcneill 
   1318  1.1  jmcneill 	eqos_get_eaddr(sc, eaddr);
   1319  1.1  jmcneill 	aprint_normal_dev(sc->sc_dev, "Ethernet address %s\n", ether_sprintf(eaddr));
   1320  1.1  jmcneill 
   1321  1.1  jmcneill 	/* Soft reset EMAC core */
   1322  1.1  jmcneill 	error = eqos_reset(sc);
   1323  1.1  jmcneill 	if (error != 0) {
   1324  1.1  jmcneill 		return error;
   1325  1.1  jmcneill 	}
   1326  1.1  jmcneill 
   1327  1.1  jmcneill 	/* Configure AXI Bus mode parameters */
   1328  1.1  jmcneill 	eqos_axi_configure(sc);
   1329  1.1  jmcneill 
   1330  1.1  jmcneill 	/* Setup DMA descriptors */
   1331  1.1  jmcneill 	if (eqos_setup_dma(sc, 0) != 0) {
   1332  1.1  jmcneill 		aprint_error_dev(sc->sc_dev, "failed to setup DMA descriptors\n");
   1333  1.1  jmcneill 		return EINVAL;
   1334  1.1  jmcneill 	}
   1335  1.1  jmcneill 
   1336  1.1  jmcneill 	/* Setup ethernet interface */
   1337  1.1  jmcneill 	ifp->if_softc = sc;
   1338  1.1  jmcneill 	snprintf(ifp->if_xname, IFNAMSIZ, "%s", device_xname(sc->sc_dev));
   1339  1.1  jmcneill 	ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST;
   1340  1.1  jmcneill #ifdef EQOS_MPSAFE
   1341  1.1  jmcneill 	ifp->if_extflags = IFEF_MPSAFE;
   1342  1.1  jmcneill #endif
   1343  1.1  jmcneill 	ifp->if_start = eqos_start;
   1344  1.1  jmcneill 	ifp->if_ioctl = eqos_ioctl;
   1345  1.1  jmcneill 	ifp->if_init = eqos_init;
   1346  1.1  jmcneill 	ifp->if_stop = eqos_stop;
   1347  1.1  jmcneill 	ifp->if_capabilities = 0;
   1348  1.1  jmcneill 	ifp->if_capenable = ifp->if_capabilities;
   1349  1.1  jmcneill 	IFQ_SET_MAXLEN(&ifp->if_snd, IFQ_MAXLEN);
   1350  1.1  jmcneill 	IFQ_SET_READY(&ifp->if_snd);
   1351  1.1  jmcneill 
   1352  1.1  jmcneill 	/* 802.1Q VLAN-sized frames are supported */
   1353  1.1  jmcneill 	sc->sc_ec.ec_capabilities |= ETHERCAP_VLAN_MTU;
   1354  1.1  jmcneill 
   1355  1.1  jmcneill 	/* Attach MII driver */
   1356  1.1  jmcneill 	sc->sc_ec.ec_mii = mii;
   1357  1.1  jmcneill 	ifmedia_init(&mii->mii_media, 0, ether_mediachange, ether_mediastatus);
   1358  1.1  jmcneill 	mii->mii_ifp = ifp;
   1359  1.1  jmcneill 	mii->mii_readreg = eqos_mii_readreg;
   1360  1.1  jmcneill 	mii->mii_writereg = eqos_mii_writereg;
   1361  1.1  jmcneill 	mii->mii_statchg = eqos_mii_statchg;
   1362  1.1  jmcneill 	mii_attach(sc->sc_dev, mii, 0xffffffff, sc->sc_phy_id, MII_OFFSET_ANY,
   1363  1.1  jmcneill 	    mii_flags);
   1364  1.1  jmcneill 
   1365  1.1  jmcneill 	if (LIST_EMPTY(&mii->mii_phys)) {
   1366  1.1  jmcneill 		aprint_error_dev(sc->sc_dev, "no PHY found!\n");
   1367  1.1  jmcneill 		return ENOENT;
   1368  1.1  jmcneill 	}
   1369  1.1  jmcneill 	ifmedia_set(&mii->mii_media, IFM_ETHER | IFM_AUTO);
   1370  1.1  jmcneill 
   1371  1.2       mrg 	/* Master interrupt evcnt */
   1372  1.2       mrg 	evcnt_attach_dynamic(&sc->sc_ev_intr, EVCNT_TYPE_INTR,
   1373  1.2       mrg 	    NULL, device_xname(sc->sc_dev), "interrupts");
   1374  1.2       mrg 
   1375  1.2       mrg 	/* Per-interrupt type, using main interrupt */
   1376  1.2       mrg 	evcnt_attach_dynamic(&sc->sc_ev_rxintr, EVCNT_TYPE_INTR,
   1377  1.2       mrg 	    &sc->sc_ev_intr, device_xname(sc->sc_dev), "rxintr");
   1378  1.2       mrg 	evcnt_attach_dynamic(&sc->sc_ev_txintr, EVCNT_TYPE_INTR,
   1379  1.2       mrg 	    &sc->sc_ev_intr, device_xname(sc->sc_dev), "txintr");
   1380  1.2       mrg 	evcnt_attach_dynamic(&sc->sc_ev_mac, EVCNT_TYPE_INTR,
   1381  1.2       mrg 	    &sc->sc_ev_intr, device_xname(sc->sc_dev), "macstatus");
   1382  1.2       mrg 	evcnt_attach_dynamic(&sc->sc_ev_mtl, EVCNT_TYPE_INTR,
   1383  1.2       mrg 	    &sc->sc_ev_intr, device_xname(sc->sc_dev), "intrstatus");
   1384  1.2       mrg 	evcnt_attach_dynamic(&sc->sc_ev_status, EVCNT_TYPE_INTR,
   1385  1.2       mrg 	    &sc->sc_ev_intr, device_xname(sc->sc_dev), "rxtxstatus");
   1386  1.2       mrg 
   1387  1.3       mrg 	/* MAC Status specific type, using macstatus interrupt */
   1388  1.3       mrg 	evcnt_attach_dynamic(&sc->sc_ev_mtl_debugdata, EVCNT_TYPE_INTR,
   1389  1.3       mrg 	    &sc->sc_ev_mtl, device_xname(sc->sc_dev), "debugdata");
   1390  1.3       mrg 	evcnt_attach_dynamic(&sc->sc_ev_mtl_rxovfis, EVCNT_TYPE_INTR,
   1391  1.3       mrg 	    &sc->sc_ev_mtl, device_xname(sc->sc_dev), "rxovfis");
   1392  1.3       mrg 	evcnt_attach_dynamic(&sc->sc_ev_mtl_txovfis, EVCNT_TYPE_INTR,
   1393  1.3       mrg 	    &sc->sc_ev_mtl, device_xname(sc->sc_dev), "txovfis");
   1394  1.3       mrg 
   1395  1.2       mrg 	/* RX/TX Status specific type, using rxtxstatus interrupt */
   1396  1.2       mrg 	evcnt_attach_dynamic(&sc->sc_ev_rwt, EVCNT_TYPE_INTR,
   1397  1.2       mrg 	    &sc->sc_ev_status, device_xname(sc->sc_dev), "rwt");
   1398  1.2       mrg 	evcnt_attach_dynamic(&sc->sc_ev_excol, EVCNT_TYPE_INTR,
   1399  1.2       mrg 	    &sc->sc_ev_status, device_xname(sc->sc_dev), "excol");
   1400  1.2       mrg 	evcnt_attach_dynamic(&sc->sc_ev_lcol, EVCNT_TYPE_INTR,
   1401  1.2       mrg 	    &sc->sc_ev_status, device_xname(sc->sc_dev), "lcol");
   1402  1.2       mrg 	evcnt_attach_dynamic(&sc->sc_ev_exdef, EVCNT_TYPE_INTR,
   1403  1.2       mrg 	    &sc->sc_ev_status, device_xname(sc->sc_dev), "exdef");
   1404  1.2       mrg 	evcnt_attach_dynamic(&sc->sc_ev_lcarr, EVCNT_TYPE_INTR,
   1405  1.2       mrg 	    &sc->sc_ev_status, device_xname(sc->sc_dev), "lcarr");
   1406  1.2       mrg 	evcnt_attach_dynamic(&sc->sc_ev_ncarr, EVCNT_TYPE_INTR,
   1407  1.2       mrg 	    &sc->sc_ev_status, device_xname(sc->sc_dev), "ncarr");
   1408  1.2       mrg 	evcnt_attach_dynamic(&sc->sc_ev_tjt, EVCNT_TYPE_INTR,
   1409  1.2       mrg 	    &sc->sc_ev_status, device_xname(sc->sc_dev), "tjt");
   1410  1.2       mrg 
   1411  1.1  jmcneill 	/* Attach interface */
   1412  1.1  jmcneill 	if_attach(ifp);
   1413  1.1  jmcneill 	if_deferred_start_init(ifp, NULL);
   1414  1.1  jmcneill 
   1415  1.1  jmcneill 	/* Attach ethernet interface */
   1416  1.1  jmcneill 	ether_ifattach(ifp, eaddr);
   1417  1.1  jmcneill 
   1418  1.1  jmcneill 	rnd_attach_source(&sc->sc_rndsource, ifp->if_xname, RND_TYPE_NET,
   1419  1.1  jmcneill 	    RND_FLAG_DEFAULT);
   1420  1.1  jmcneill 
   1421  1.1  jmcneill 	return 0;
   1422  1.1  jmcneill }
   1423