Home | History | Annotate | Line # | Download | only in ic
dwc_gmac.c revision 1.11
      1   1.1  martin /*-
      2   1.1  martin  * Copyright (c) 2013, 2014 The NetBSD Foundation, Inc.
      3   1.1  martin  * All rights reserved.
      4   1.1  martin  *
      5   1.1  martin  * This code is derived from software contributed to The NetBSD Foundation
      6   1.1  martin  * by Matt Thomas of 3am Software Foundry and Martin Husemann.
      7   1.1  martin  *
      8   1.1  martin  * Redistribution and use in source and binary forms, with or without
      9   1.1  martin  * modification, are permitted provided that the following conditions
     10   1.1  martin  * are met:
     11   1.1  martin  * 1. Redistributions of source code must retain the above copyright
     12   1.1  martin  *    notice, this list of conditions and the following disclaimer.
     13   1.1  martin  * 2. Redistributions in binary form must reproduce the above copyright
     14   1.1  martin  *    notice, this list of conditions and the following disclaimer in the
     15   1.1  martin  *    documentation and/or other materials provided with the distribution.
     16   1.1  martin  *
     17   1.1  martin  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
     18   1.1  martin  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     19   1.1  martin  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     20   1.1  martin  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
     21   1.1  martin  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     22   1.1  martin  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     23   1.1  martin  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     24   1.1  martin  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     25   1.1  martin  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     26   1.1  martin  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     27   1.1  martin  * POSSIBILITY OF SUCH DAMAGE.
     28   1.1  martin  */
     29   1.1  martin 
     30   1.1  martin /*
     31   1.1  martin  * This driver supports the Synopsis Designware GMAC core, as found
     32   1.1  martin  * on Allwinner A20 cores and others.
     33   1.1  martin  *
     34   1.1  martin  * Real documentation seems to not be available, the marketing product
     35   1.1  martin  * documents could be found here:
     36   1.1  martin  *
     37   1.1  martin  *  http://www.synopsys.com/dw/ipdir.php?ds=dwc_ether_mac10_100_1000_unive
     38   1.1  martin  */
     39   1.1  martin 
     40   1.1  martin #include <sys/cdefs.h>
     41   1.1  martin 
     42  1.11  martin __KERNEL_RCSID(1, "$NetBSD: dwc_gmac.c,v 1.11 2014/10/19 11:45:01 martin Exp $");
     43   1.7  martin 
     44   1.7  martin /* #define	DWC_GMAC_DEBUG	1 */
     45   1.1  martin 
     46   1.1  martin #include "opt_inet.h"
     47   1.1  martin 
     48   1.1  martin #include <sys/param.h>
     49   1.1  martin #include <sys/bus.h>
     50   1.1  martin #include <sys/device.h>
     51   1.1  martin #include <sys/intr.h>
     52   1.1  martin #include <sys/systm.h>
     53   1.1  martin #include <sys/sockio.h>
     54   1.1  martin 
     55   1.1  martin #include <net/if.h>
     56   1.1  martin #include <net/if_ether.h>
     57   1.1  martin #include <net/if_media.h>
     58   1.1  martin #include <net/bpf.h>
     59   1.1  martin #ifdef INET
     60   1.1  martin #include <netinet/if_inarp.h>
     61   1.1  martin #endif
     62   1.1  martin 
     63   1.1  martin #include <dev/mii/miivar.h>
     64   1.1  martin 
     65   1.1  martin #include <dev/ic/dwc_gmac_reg.h>
     66   1.1  martin #include <dev/ic/dwc_gmac_var.h>
     67   1.1  martin 
     68   1.1  martin static int dwc_gmac_miibus_read_reg(device_t, int, int);
     69   1.1  martin static void dwc_gmac_miibus_write_reg(device_t, int, int, int);
     70   1.1  martin static void dwc_gmac_miibus_statchg(struct ifnet *);
     71   1.1  martin 
     72   1.1  martin static int dwc_gmac_reset(struct dwc_gmac_softc *sc);
     73   1.1  martin static void dwc_gmac_write_hwaddr(struct dwc_gmac_softc *sc,
     74   1.1  martin 			 uint8_t enaddr[ETHER_ADDR_LEN]);
     75   1.1  martin static int dwc_gmac_alloc_dma_rings(struct dwc_gmac_softc *sc);
     76   1.1  martin static void dwc_gmac_free_dma_rings(struct dwc_gmac_softc *sc);
     77   1.1  martin static int dwc_gmac_alloc_rx_ring(struct dwc_gmac_softc *sc, struct dwc_gmac_rx_ring *);
     78   1.1  martin static void dwc_gmac_reset_rx_ring(struct dwc_gmac_softc *sc, struct dwc_gmac_rx_ring *);
     79   1.1  martin static void dwc_gmac_free_rx_ring(struct dwc_gmac_softc *sc, struct dwc_gmac_rx_ring *);
     80   1.1  martin static int dwc_gmac_alloc_tx_ring(struct dwc_gmac_softc *sc, struct dwc_gmac_tx_ring *);
     81   1.1  martin static void dwc_gmac_reset_tx_ring(struct dwc_gmac_softc *sc, struct dwc_gmac_tx_ring *);
     82   1.1  martin static void dwc_gmac_free_tx_ring(struct dwc_gmac_softc *sc, struct dwc_gmac_tx_ring *);
     83   1.1  martin static void dwc_gmac_txdesc_sync(struct dwc_gmac_softc *sc, int start, int end, int ops);
     84   1.1  martin static int dwc_gmac_init(struct ifnet *ifp);
     85   1.1  martin static void dwc_gmac_stop(struct ifnet *ifp, int disable);
     86   1.1  martin static void dwc_gmac_start(struct ifnet *ifp);
     87   1.1  martin static int dwc_gmac_queue(struct dwc_gmac_softc *sc, struct mbuf *m0);
     88   1.1  martin static int dwc_gmac_ioctl(struct ifnet *, u_long, void *);
     89   1.8  martin static void dwc_gmac_tx_intr(struct dwc_gmac_softc *sc);
     90   1.8  martin static void dwc_gmac_rx_intr(struct dwc_gmac_softc *sc);
     91   1.1  martin 
     92   1.1  martin #define	TX_DESC_OFFSET(N)	((AWGE_RX_RING_COUNT+(N)) \
     93   1.1  martin 				    *sizeof(struct dwc_gmac_dev_dmadesc))
     94   1.8  martin #define	TX_NEXT(N)		(((N)+1) & (AWGE_TX_RING_COUNT-1))
     95   1.1  martin 
     96   1.1  martin #define RX_DESC_OFFSET(N)	((N)*sizeof(struct dwc_gmac_dev_dmadesc))
     97   1.8  martin #define	RX_NEXT(N)		(((N)+1) & (AWGE_RX_RING_COUNT-1))
     98   1.8  martin 
     99   1.8  martin 
    100   1.8  martin 
    101  1.11  martin #define	GMAC_DEF_DMA_INT_MASK	(GMAC_DMA_INT_TIE|GMAC_DMA_INT_RIE| \
    102   1.8  martin 				GMAC_DMA_INT_NIE|GMAC_DMA_INT_AIE| \
    103   1.8  martin 				GMAC_DMA_INT_FBE|GMAC_DMA_INT_UNE)
    104   1.8  martin 
    105   1.8  martin #define	GMAC_DMA_INT_ERRORS	(GMAC_DMA_INT_AIE|GMAC_DMA_INT_ERE| \
    106  1.10  martin 				GMAC_DMA_INT_FBE|	\
    107   1.8  martin 				GMAC_DMA_INT_RWE|GMAC_DMA_INT_RUE| \
    108   1.8  martin 				GMAC_DMA_INT_UNE|GMAC_DMA_INT_OVE| \
    109  1.10  martin 				GMAC_DMA_INT_TJE)
    110   1.8  martin 
    111   1.8  martin #define	AWIN_DEF_MAC_INTRMASK	\
    112   1.8  martin 	(AWIN_GMAC_MAC_INT_TSI | AWIN_GMAC_MAC_INT_ANEG |	\
    113   1.8  martin 	AWIN_GMAC_MAC_INT_LINKCHG | AWIN_GMAC_MAC_INT_RGSMII)
    114   1.1  martin 
    115   1.7  martin 
    116   1.7  martin #ifdef DWC_GMAC_DEBUG
    117   1.7  martin static void dwc_gmac_dump_dma(struct dwc_gmac_softc *sc);
    118   1.7  martin static void dwc_gmac_dump_tx_desc(struct dwc_gmac_softc *sc);
    119  1.11  martin static void dwc_gmac_dump_rx_desc(struct dwc_gmac_softc *sc);
    120   1.8  martin static void dwc_dump_and_abort(struct dwc_gmac_softc *sc, const char *msg);
    121  1.10  martin static void dwc_dump_status(struct dwc_gmac_softc *sc);
    122   1.7  martin #endif
    123   1.7  martin 
    124   1.1  martin void
    125   1.5  martin dwc_gmac_attach(struct dwc_gmac_softc *sc, uint32_t mii_clk)
    126   1.1  martin {
    127   1.1  martin 	uint8_t enaddr[ETHER_ADDR_LEN];
    128   1.1  martin 	uint32_t maclo, machi;
    129   1.1  martin 	struct mii_data * const mii = &sc->sc_mii;
    130   1.1  martin 	struct ifnet * const ifp = &sc->sc_ec.ec_if;
    131   1.5  martin 	prop_dictionary_t dict;
    132   1.1  martin 
    133   1.1  martin 	mutex_init(&sc->sc_mdio_lock, MUTEX_DEFAULT, IPL_NET);
    134   1.3  martin 	sc->sc_mii_clk = mii_clk & 7;
    135   1.1  martin 
    136   1.5  martin 	dict = device_properties(sc->sc_dev);
    137   1.5  martin 	prop_data_t ea = dict ? prop_dictionary_get(dict, "mac-address") : NULL;
    138   1.5  martin 	if (ea != NULL) {
    139   1.5  martin 		/*
    140   1.5  martin 		 * If the MAC address is overriden by a device property,
    141   1.5  martin 		 * use that.
    142   1.5  martin 		 */
    143   1.5  martin 		KASSERT(prop_object_type(ea) == PROP_TYPE_DATA);
    144   1.5  martin 		KASSERT(prop_data_size(ea) == ETHER_ADDR_LEN);
    145   1.5  martin 		memcpy(enaddr, prop_data_data_nocopy(ea), ETHER_ADDR_LEN);
    146   1.5  martin 	} else {
    147   1.5  martin 		/*
    148   1.5  martin 		 * If we did not get an externaly configure address,
    149   1.5  martin 		 * try to read one from the current filter setup,
    150   1.5  martin 		 * before resetting the chip.
    151   1.5  martin 		 */
    152   1.8  martin 		maclo = bus_space_read_4(sc->sc_bst, sc->sc_bsh,
    153   1.8  martin 		    AWIN_GMAC_MAC_ADDR0LO);
    154   1.8  martin 		machi = bus_space_read_4(sc->sc_bst, sc->sc_bsh,
    155   1.8  martin 		    AWIN_GMAC_MAC_ADDR0HI);
    156   1.1  martin 		enaddr[0] = maclo & 0x0ff;
    157   1.1  martin 		enaddr[1] = (maclo >> 8) & 0x0ff;
    158   1.1  martin 		enaddr[2] = (maclo >> 16) & 0x0ff;
    159   1.1  martin 		enaddr[3] = (maclo >> 24) & 0x0ff;
    160   1.1  martin 		enaddr[4] = machi & 0x0ff;
    161   1.1  martin 		enaddr[5] = (machi >> 8) & 0x0ff;
    162   1.1  martin 	}
    163   1.1  martin 
    164   1.1  martin 	/*
    165   1.1  martin 	 * Init chip and do intial setup
    166   1.1  martin 	 */
    167   1.1  martin 	if (dwc_gmac_reset(sc) != 0)
    168   1.1  martin 		return;	/* not much to cleanup, haven't attached yet */
    169   1.5  martin 	dwc_gmac_write_hwaddr(sc, enaddr);
    170   1.1  martin 	aprint_normal_dev(sc->sc_dev, "Ethernet address: %s\n",
    171   1.1  martin 	    ether_sprintf(enaddr));
    172   1.1  martin 
    173   1.1  martin 	/*
    174   1.1  martin 	 * Allocate Tx and Rx rings
    175   1.1  martin 	 */
    176   1.1  martin 	if (dwc_gmac_alloc_dma_rings(sc) != 0) {
    177   1.1  martin 		aprint_error_dev(sc->sc_dev, "could not allocate DMA rings\n");
    178   1.1  martin 		goto fail;
    179   1.1  martin 	}
    180   1.1  martin 
    181   1.1  martin 	if (dwc_gmac_alloc_tx_ring(sc, &sc->sc_txq) != 0) {
    182   1.1  martin 		aprint_error_dev(sc->sc_dev, "could not allocate Tx ring\n");
    183   1.1  martin 		goto fail;
    184   1.1  martin 	}
    185   1.1  martin 
    186   1.1  martin 	mutex_init(&sc->sc_rxq.r_mtx, MUTEX_DEFAULT, IPL_NET);
    187   1.1  martin 	if (dwc_gmac_alloc_rx_ring(sc, &sc->sc_rxq) != 0) {
    188   1.1  martin 		aprint_error_dev(sc->sc_dev, "could not allocate Rx ring\n");
    189   1.1  martin 		goto fail;
    190   1.1  martin 	}
    191   1.1  martin 
    192   1.1  martin 	/*
    193   1.1  martin 	 * Prepare interface data
    194   1.1  martin 	 */
    195   1.1  martin 	ifp->if_softc = sc;
    196   1.1  martin 	strlcpy(ifp->if_xname, device_xname(sc->sc_dev), IFNAMSIZ);
    197   1.1  martin 	ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST;
    198   1.1  martin 	ifp->if_ioctl = dwc_gmac_ioctl;
    199   1.1  martin 	ifp->if_start = dwc_gmac_start;
    200   1.1  martin 	ifp->if_init = dwc_gmac_init;
    201   1.1  martin 	ifp->if_stop = dwc_gmac_stop;
    202   1.1  martin 	IFQ_SET_MAXLEN(&ifp->if_snd, IFQ_MAXLEN);
    203   1.1  martin 	IFQ_SET_READY(&ifp->if_snd);
    204   1.1  martin 
    205   1.1  martin 	/*
    206   1.1  martin 	 * Attach MII subdevices
    207   1.1  martin 	 */
    208   1.2  martin 	sc->sc_ec.ec_mii = &sc->sc_mii;
    209   1.1  martin 	ifmedia_init(&mii->mii_media, 0, ether_mediachange, ether_mediastatus);
    210   1.1  martin         mii->mii_ifp = ifp;
    211   1.1  martin         mii->mii_readreg = dwc_gmac_miibus_read_reg;
    212   1.1  martin         mii->mii_writereg = dwc_gmac_miibus_write_reg;
    213   1.1  martin         mii->mii_statchg = dwc_gmac_miibus_statchg;
    214   1.1  martin         mii_attach(sc->sc_dev, mii, 0xffffffff, MII_PHY_ANY, MII_OFFSET_ANY, 0);
    215   1.1  martin 
    216   1.1  martin         if (LIST_EMPTY(&mii->mii_phys)) {
    217   1.1  martin                 aprint_error_dev(sc->sc_dev, "no PHY found!\n");
    218   1.1  martin                 ifmedia_add(&mii->mii_media, IFM_ETHER|IFM_MANUAL, 0, NULL);
    219   1.1  martin                 ifmedia_set(&mii->mii_media, IFM_ETHER|IFM_MANUAL);
    220   1.1  martin         } else {
    221   1.1  martin                 ifmedia_set(&mii->mii_media, IFM_ETHER|IFM_AUTO);
    222   1.1  martin         }
    223   1.1  martin 
    224   1.1  martin 	/*
    225   1.1  martin 	 * Ready, attach interface
    226   1.1  martin 	 */
    227   1.1  martin 	if_attach(ifp);
    228   1.1  martin 	ether_ifattach(ifp, enaddr);
    229   1.1  martin 
    230   1.1  martin 	/*
    231   1.1  martin 	 * Enable interrupts
    232   1.1  martin 	 */
    233   1.8  martin 	bus_space_write_4(sc->sc_bst, sc->sc_bsh, AWIN_GMAC_MAC_INTR,
    234   1.8  martin 	    AWIN_DEF_MAC_INTRMASK);
    235   1.8  martin 	bus_space_write_4(sc->sc_bst, sc->sc_bsh, AWIN_GMAC_DMA_INTENABLE,
    236   1.8  martin 	    GMAC_DEF_DMA_INT_MASK);
    237   1.1  martin 
    238   1.1  martin 	return;
    239   1.1  martin 
    240   1.1  martin fail:
    241   1.1  martin 	dwc_gmac_free_rx_ring(sc, &sc->sc_rxq);
    242   1.1  martin 	dwc_gmac_free_tx_ring(sc, &sc->sc_txq);
    243   1.1  martin }
    244   1.1  martin 
    245   1.1  martin 
    246   1.1  martin 
    247   1.1  martin static int
    248   1.1  martin dwc_gmac_reset(struct dwc_gmac_softc *sc)
    249   1.1  martin {
    250   1.1  martin 	size_t cnt;
    251   1.1  martin 	bus_space_write_4(sc->sc_bst, sc->sc_bsh, AWIN_GMAC_DMA_BUSMODE,
    252   1.1  martin 	    bus_space_read_4(sc->sc_bst, sc->sc_bsh, AWIN_GMAC_DMA_BUSMODE) | GMAC_BUSMODE_RESET);
    253   1.1  martin 	for (cnt = 0; cnt < 3000; cnt++) {
    254   1.1  martin 		if ((bus_space_read_4(sc->sc_bst, sc->sc_bsh, AWIN_GMAC_DMA_BUSMODE)
    255   1.1  martin 		    & GMAC_BUSMODE_RESET) == 0)
    256   1.1  martin 			return 0;
    257   1.1  martin 		delay(10);
    258   1.1  martin 	}
    259   1.1  martin 
    260   1.1  martin 	aprint_error_dev(sc->sc_dev, "reset timed out\n");
    261   1.1  martin 	return EIO;
    262   1.1  martin }
    263   1.1  martin 
    264   1.1  martin static void
    265   1.1  martin dwc_gmac_write_hwaddr(struct dwc_gmac_softc *sc,
    266   1.1  martin     uint8_t enaddr[ETHER_ADDR_LEN])
    267   1.1  martin {
    268   1.1  martin 	uint32_t lo, hi;
    269   1.1  martin 
    270   1.1  martin 	lo = enaddr[0] | (enaddr[1] << 8) | (enaddr[2] << 16)
    271   1.1  martin 	    | (enaddr[3] << 24);
    272   1.1  martin 	hi = enaddr[4] | (enaddr[5] << 8);
    273   1.1  martin 	bus_space_write_4(sc->sc_bst, sc->sc_bsh, AWIN_GMAC_MAC_ADDR0LO, lo);
    274   1.1  martin 	bus_space_write_4(sc->sc_bst, sc->sc_bsh, AWIN_GMAC_MAC_ADDR0HI, hi);
    275   1.1  martin }
    276   1.1  martin 
    277   1.1  martin static int
    278   1.1  martin dwc_gmac_miibus_read_reg(device_t self, int phy, int reg)
    279   1.1  martin {
    280   1.1  martin 	struct dwc_gmac_softc * const sc = device_private(self);
    281   1.6  martin 	uint16_t mii;
    282   1.1  martin 	size_t cnt;
    283   1.1  martin 	int rv = 0;
    284   1.1  martin 
    285   1.6  martin 	mii = __SHIFTIN(phy,GMAC_MII_PHY_MASK)
    286   1.6  martin 	    | __SHIFTIN(reg,GMAC_MII_REG_MASK)
    287   1.6  martin 	    | __SHIFTIN(sc->sc_mii_clk,GMAC_MII_CLKMASK)
    288   1.6  martin 	    | GMAC_MII_BUSY;
    289   1.1  martin 
    290   1.1  martin 	mutex_enter(&sc->sc_mdio_lock);
    291   1.6  martin 	bus_space_write_4(sc->sc_bst, sc->sc_bsh, AWIN_GMAC_MAC_MIIADDR, mii);
    292   1.1  martin 
    293   1.1  martin 	for (cnt = 0; cnt < 1000; cnt++) {
    294   1.3  martin 		if (!(bus_space_read_4(sc->sc_bst, sc->sc_bsh,
    295   1.3  martin 		    AWIN_GMAC_MAC_MIIADDR) & GMAC_MII_BUSY)) {
    296   1.3  martin 			rv = bus_space_read_4(sc->sc_bst, sc->sc_bsh,
    297   1.3  martin 			    AWIN_GMAC_MAC_MIIDATA);
    298   1.1  martin 			break;
    299   1.1  martin 		}
    300   1.1  martin 		delay(10);
    301   1.1  martin 	}
    302   1.1  martin 
    303   1.1  martin 	mutex_exit(&sc->sc_mdio_lock);
    304   1.1  martin 
    305   1.1  martin 	return rv;
    306   1.1  martin }
    307   1.1  martin 
    308   1.1  martin static void
    309   1.1  martin dwc_gmac_miibus_write_reg(device_t self, int phy, int reg, int val)
    310   1.1  martin {
    311   1.1  martin 	struct dwc_gmac_softc * const sc = device_private(self);
    312   1.6  martin 	uint16_t mii;
    313   1.1  martin 	size_t cnt;
    314   1.1  martin 
    315   1.6  martin 	mii = __SHIFTIN(phy,GMAC_MII_PHY_MASK)
    316   1.6  martin 	    | __SHIFTIN(reg,GMAC_MII_REG_MASK)
    317   1.6  martin 	    | __SHIFTIN(sc->sc_mii_clk,GMAC_MII_CLKMASK)
    318   1.6  martin 	    | GMAC_MII_BUSY | GMAC_MII_WRITE;
    319   1.1  martin 
    320   1.1  martin 	mutex_enter(&sc->sc_mdio_lock);
    321   1.1  martin 	bus_space_write_4(sc->sc_bst, sc->sc_bsh, AWIN_GMAC_MAC_MIIDATA, val);
    322   1.6  martin 	bus_space_write_4(sc->sc_bst, sc->sc_bsh, AWIN_GMAC_MAC_MIIADDR, mii);
    323   1.1  martin 
    324   1.1  martin 	for (cnt = 0; cnt < 1000; cnt++) {
    325   1.3  martin 		if (!(bus_space_read_4(sc->sc_bst, sc->sc_bsh,
    326   1.3  martin 		    AWIN_GMAC_MAC_MIIADDR) & GMAC_MII_BUSY))
    327   1.1  martin 			break;
    328   1.1  martin 		delay(10);
    329   1.1  martin 	}
    330   1.1  martin 
    331   1.1  martin 	mutex_exit(&sc->sc_mdio_lock);
    332   1.1  martin }
    333   1.1  martin 
    334   1.1  martin static int
    335   1.1  martin dwc_gmac_alloc_rx_ring(struct dwc_gmac_softc *sc,
    336   1.1  martin 	struct dwc_gmac_rx_ring *ring)
    337   1.1  martin {
    338   1.1  martin 	struct dwc_gmac_rx_data *data;
    339   1.1  martin 	bus_addr_t physaddr;
    340   1.6  martin 	const size_t descsize = AWGE_RX_RING_COUNT * sizeof(*ring->r_desc);
    341   1.1  martin 	int error, i, next;
    342   1.1  martin 
    343   1.1  martin 	ring->r_cur = ring->r_next = 0;
    344   1.1  martin 	memset(ring->r_desc, 0, descsize);
    345   1.1  martin 
    346   1.1  martin 	/*
    347   1.1  martin 	 * Pre-allocate Rx buffers and populate Rx ring.
    348   1.1  martin 	 */
    349   1.1  martin 	for (i = 0; i < AWGE_RX_RING_COUNT; i++) {
    350   1.1  martin 		struct dwc_gmac_dev_dmadesc *desc;
    351   1.1  martin 
    352   1.1  martin 		data = &sc->sc_rxq.r_data[i];
    353   1.1  martin 
    354   1.1  martin 		MGETHDR(data->rd_m, M_DONTWAIT, MT_DATA);
    355   1.1  martin 		if (data->rd_m == NULL) {
    356   1.1  martin 			aprint_error_dev(sc->sc_dev,
    357   1.1  martin 			    "could not allocate rx mbuf #%d\n", i);
    358   1.1  martin 			error = ENOMEM;
    359   1.1  martin 			goto fail;
    360   1.1  martin 		}
    361   1.1  martin 		error = bus_dmamap_create(sc->sc_dmat, MCLBYTES, 1,
    362   1.1  martin 		    MCLBYTES, 0, BUS_DMA_NOWAIT, &data->rd_map);
    363   1.1  martin 		if (error != 0) {
    364   1.1  martin 			aprint_error_dev(sc->sc_dev,
    365   1.1  martin 			    "could not create DMA map\n");
    366   1.1  martin 			data->rd_map = NULL;
    367   1.1  martin 			goto fail;
    368   1.1  martin 		}
    369   1.1  martin 		MCLGET(data->rd_m, M_DONTWAIT);
    370   1.1  martin 		if (!(data->rd_m->m_flags & M_EXT)) {
    371   1.1  martin 			aprint_error_dev(sc->sc_dev,
    372   1.1  martin 			    "could not allocate mbuf cluster #%d\n", i);
    373   1.1  martin 			error = ENOMEM;
    374   1.1  martin 			goto fail;
    375   1.1  martin 		}
    376   1.1  martin 
    377   1.1  martin 		error = bus_dmamap_load(sc->sc_dmat, data->rd_map,
    378   1.1  martin 		    mtod(data->rd_m, void *), MCLBYTES, NULL,
    379   1.1  martin 		    BUS_DMA_READ | BUS_DMA_NOWAIT);
    380   1.1  martin 		if (error != 0) {
    381   1.1  martin 			aprint_error_dev(sc->sc_dev,
    382   1.1  martin 			    "could not load rx buf DMA map #%d", i);
    383   1.1  martin 			goto fail;
    384   1.1  martin 		}
    385   1.1  martin 		physaddr = data->rd_map->dm_segs[0].ds_addr;
    386   1.1  martin 
    387   1.1  martin 		desc = &sc->sc_rxq.r_desc[i];
    388   1.1  martin 		desc->ddesc_data = htole32(physaddr);
    389   1.8  martin 		next = RX_NEXT(i);
    390   1.1  martin 		desc->ddesc_next = htole32(ring->r_physaddr
    391   1.1  martin 		    + next * sizeof(*desc));
    392   1.1  martin 		desc->ddesc_cntl = htole32(
    393  1.11  martin 		    __SHIFTIN(AWGE_MAX_PACKET,DDESC_CNTL_SIZE1MASK) |
    394  1.11  martin 		    DDESC_CNTL_RXCHAIN | DDESC_CNTL_RXINT);
    395   1.1  martin 		desc->ddesc_status = htole32(DDESC_STATUS_OWNEDBYDEV);
    396   1.1  martin 	}
    397   1.1  martin 
    398   1.1  martin 	bus_dmamap_sync(sc->sc_dmat, sc->sc_dma_ring_map, 0,
    399   1.1  martin 	    AWGE_RX_RING_COUNT*sizeof(struct dwc_gmac_dev_dmadesc),
    400   1.1  martin 	    BUS_DMASYNC_PREREAD);
    401   1.1  martin 	bus_space_write_4(sc->sc_bst, sc->sc_bsh, AWIN_GMAC_DMA_RX_ADDR,
    402   1.6  martin 	    ring->r_physaddr);
    403   1.1  martin 
    404   1.1  martin 	return 0;
    405   1.1  martin 
    406   1.1  martin fail:
    407   1.1  martin 	dwc_gmac_free_rx_ring(sc, ring);
    408   1.1  martin 	return error;
    409   1.1  martin }
    410   1.1  martin 
    411   1.1  martin static void
    412   1.1  martin dwc_gmac_reset_rx_ring(struct dwc_gmac_softc *sc,
    413   1.1  martin 	struct dwc_gmac_rx_ring *ring)
    414   1.1  martin {
    415   1.1  martin 	struct dwc_gmac_dev_dmadesc *desc;
    416   1.1  martin 	int i;
    417   1.1  martin 
    418   1.1  martin 	for (i = 0; i < AWGE_RX_RING_COUNT; i++) {
    419   1.1  martin 		desc = &sc->sc_rxq.r_desc[i];
    420   1.1  martin 		desc->ddesc_cntl = htole32(
    421   1.6  martin 		    __SHIFTIN(AWGE_MAX_PACKET,DDESC_CNTL_SIZE1MASK));
    422   1.1  martin 		desc->ddesc_status = htole32(DDESC_STATUS_OWNEDBYDEV);
    423   1.1  martin 	}
    424   1.1  martin 
    425   1.1  martin 	bus_dmamap_sync(sc->sc_dmat, sc->sc_dma_ring_map, 0,
    426   1.1  martin 	    AWGE_RX_RING_COUNT*sizeof(struct dwc_gmac_dev_dmadesc),
    427   1.1  martin 	    BUS_DMASYNC_PREWRITE);
    428   1.1  martin 
    429   1.1  martin 	ring->r_cur = ring->r_next = 0;
    430  1.11  martin 	/* reset DMA address to start of ring */
    431  1.11  martin 	bus_space_write_4(sc->sc_bst, sc->sc_bsh, AWIN_GMAC_DMA_RX_ADDR,
    432  1.11  martin 	    sc->sc_rxq.r_physaddr);
    433   1.1  martin }
    434   1.1  martin 
    435   1.1  martin static int
    436   1.1  martin dwc_gmac_alloc_dma_rings(struct dwc_gmac_softc *sc)
    437   1.1  martin {
    438   1.1  martin 	const size_t descsize = AWGE_TOTAL_RING_COUNT *
    439   1.1  martin 		sizeof(struct dwc_gmac_dev_dmadesc);
    440   1.1  martin 	int error, nsegs;
    441   1.1  martin 	void *rings;
    442   1.1  martin 
    443   1.1  martin 	error = bus_dmamap_create(sc->sc_dmat, descsize, 1, descsize, 0,
    444   1.1  martin 	    BUS_DMA_NOWAIT, &sc->sc_dma_ring_map);
    445   1.1  martin 	if (error != 0) {
    446   1.1  martin 		aprint_error_dev(sc->sc_dev,
    447   1.1  martin 		    "could not create desc DMA map\n");
    448   1.1  martin 		sc->sc_dma_ring_map = NULL;
    449   1.1  martin 		goto fail;
    450   1.1  martin 	}
    451   1.1  martin 
    452   1.1  martin 	error = bus_dmamem_alloc(sc->sc_dmat, descsize, PAGE_SIZE, 0,
    453   1.1  martin 	    &sc->sc_dma_ring_seg, 1, &nsegs, BUS_DMA_NOWAIT|BUS_DMA_COHERENT);
    454   1.1  martin 	if (error != 0) {
    455   1.1  martin 		aprint_error_dev(sc->sc_dev,
    456   1.1  martin 		    "could not map DMA memory\n");
    457   1.1  martin 		goto fail;
    458   1.1  martin 	}
    459   1.1  martin 
    460   1.1  martin 	error = bus_dmamem_map(sc->sc_dmat, &sc->sc_dma_ring_seg, nsegs,
    461   1.1  martin 	    descsize, &rings, BUS_DMA_NOWAIT|BUS_DMA_COHERENT);
    462   1.1  martin 	if (error != 0) {
    463   1.1  martin 		aprint_error_dev(sc->sc_dev,
    464   1.1  martin 		    "could not allocate DMA memory\n");
    465   1.1  martin 		goto fail;
    466   1.1  martin 	}
    467   1.1  martin 
    468   1.1  martin 	error = bus_dmamap_load(sc->sc_dmat, sc->sc_dma_ring_map, rings,
    469   1.1  martin 	    descsize, NULL, BUS_DMA_NOWAIT|BUS_DMA_COHERENT);
    470   1.1  martin 	if (error != 0) {
    471   1.1  martin 		aprint_error_dev(sc->sc_dev,
    472   1.1  martin 		    "could not load desc DMA map\n");
    473   1.1  martin 		goto fail;
    474   1.1  martin 	}
    475   1.1  martin 
    476   1.1  martin 	/* give first AWGE_RX_RING_COUNT to the RX side */
    477   1.1  martin 	sc->sc_rxq.r_desc = rings;
    478   1.1  martin 	sc->sc_rxq.r_physaddr = sc->sc_dma_ring_map->dm_segs[0].ds_addr;
    479   1.1  martin 
    480   1.1  martin 	/* and next rings to the TX side */
    481   1.1  martin 	sc->sc_txq.t_desc = sc->sc_rxq.r_desc + AWGE_RX_RING_COUNT;
    482   1.1  martin 	sc->sc_txq.t_physaddr = sc->sc_rxq.r_physaddr +
    483   1.1  martin 	    AWGE_RX_RING_COUNT*sizeof(struct dwc_gmac_dev_dmadesc);
    484   1.1  martin 
    485   1.1  martin 	return 0;
    486   1.1  martin 
    487   1.1  martin fail:
    488   1.1  martin 	dwc_gmac_free_dma_rings(sc);
    489   1.1  martin 	return error;
    490   1.1  martin }
    491   1.1  martin 
    492   1.1  martin static void
    493   1.1  martin dwc_gmac_free_dma_rings(struct dwc_gmac_softc *sc)
    494   1.1  martin {
    495   1.1  martin 	bus_dmamap_sync(sc->sc_dmat, sc->sc_dma_ring_map, 0,
    496   1.1  martin 	    sc->sc_dma_ring_map->dm_mapsize, BUS_DMASYNC_POSTWRITE);
    497   1.1  martin 	bus_dmamap_unload(sc->sc_dmat, sc->sc_dma_ring_map);
    498   1.1  martin 	bus_dmamem_unmap(sc->sc_dmat, sc->sc_rxq.r_desc,
    499   1.1  martin 	    AWGE_TOTAL_RING_COUNT * sizeof(struct dwc_gmac_dev_dmadesc));
    500   1.1  martin 	bus_dmamem_free(sc->sc_dmat, &sc->sc_dma_ring_seg, 1);
    501   1.1  martin }
    502   1.1  martin 
    503   1.1  martin static void
    504   1.1  martin dwc_gmac_free_rx_ring(struct dwc_gmac_softc *sc, struct dwc_gmac_rx_ring *ring)
    505   1.1  martin {
    506   1.1  martin 	struct dwc_gmac_rx_data *data;
    507   1.1  martin 	int i;
    508   1.1  martin 
    509   1.1  martin 	if (ring->r_desc == NULL)
    510   1.1  martin 		return;
    511   1.1  martin 
    512   1.1  martin 
    513   1.1  martin 	for (i = 0; i < AWGE_RX_RING_COUNT; i++) {
    514   1.1  martin 		data = &ring->r_data[i];
    515   1.1  martin 
    516   1.1  martin 		if (data->rd_map != NULL) {
    517   1.1  martin 			bus_dmamap_sync(sc->sc_dmat, data->rd_map, 0,
    518   1.1  martin 			    AWGE_RX_RING_COUNT
    519   1.1  martin 				*sizeof(struct dwc_gmac_dev_dmadesc),
    520   1.1  martin 			    BUS_DMASYNC_POSTREAD);
    521   1.1  martin 			bus_dmamap_unload(sc->sc_dmat, data->rd_map);
    522   1.1  martin 			bus_dmamap_destroy(sc->sc_dmat, data->rd_map);
    523   1.1  martin 		}
    524   1.1  martin 		if (data->rd_m != NULL)
    525   1.1  martin 			m_freem(data->rd_m);
    526   1.1  martin 	}
    527   1.1  martin }
    528   1.1  martin 
    529   1.1  martin static int
    530   1.1  martin dwc_gmac_alloc_tx_ring(struct dwc_gmac_softc *sc,
    531   1.1  martin 	struct dwc_gmac_tx_ring *ring)
    532   1.1  martin {
    533   1.1  martin 	int i, error = 0;
    534   1.1  martin 
    535   1.1  martin 	ring->t_queued = 0;
    536   1.1  martin 	ring->t_cur = ring->t_next = 0;
    537   1.1  martin 
    538   1.1  martin 	memset(ring->t_desc, 0, AWGE_TX_RING_COUNT*sizeof(*ring->t_desc));
    539   1.1  martin 	bus_dmamap_sync(sc->sc_dmat, sc->sc_dma_ring_map,
    540   1.1  martin 	    TX_DESC_OFFSET(0),
    541   1.1  martin 	    AWGE_TX_RING_COUNT*sizeof(struct dwc_gmac_dev_dmadesc),
    542   1.1  martin 	    BUS_DMASYNC_POSTWRITE);
    543   1.1  martin 
    544   1.1  martin 	for (i = 0; i < AWGE_TX_RING_COUNT; i++) {
    545   1.1  martin 		error = bus_dmamap_create(sc->sc_dmat, MCLBYTES,
    546   1.1  martin 		    AWGE_TX_RING_COUNT, MCLBYTES, 0,
    547   1.1  martin 		    BUS_DMA_NOWAIT|BUS_DMA_COHERENT,
    548   1.1  martin 		    &ring->t_data[i].td_map);
    549   1.1  martin 		if (error != 0) {
    550   1.1  martin 			aprint_error_dev(sc->sc_dev,
    551   1.1  martin 			    "could not create TX DMA map #%d\n", i);
    552   1.1  martin 			ring->t_data[i].td_map = NULL;
    553   1.1  martin 			goto fail;
    554   1.1  martin 		}
    555   1.1  martin 		ring->t_desc[i].ddesc_next = htole32(
    556   1.1  martin 		    ring->t_physaddr + sizeof(struct dwc_gmac_dev_dmadesc)
    557   1.8  martin 		    *TX_NEXT(i));
    558   1.1  martin 	}
    559   1.1  martin 
    560   1.1  martin 	return 0;
    561   1.1  martin 
    562   1.1  martin fail:
    563   1.1  martin 	dwc_gmac_free_tx_ring(sc, ring);
    564   1.1  martin 	return error;
    565   1.1  martin }
    566   1.1  martin 
    567   1.1  martin static void
    568   1.1  martin dwc_gmac_txdesc_sync(struct dwc_gmac_softc *sc, int start, int end, int ops)
    569   1.1  martin {
    570   1.1  martin 	/* 'end' is pointing one descriptor beyound the last we want to sync */
    571   1.1  martin 	if (end > start) {
    572   1.1  martin 		bus_dmamap_sync(sc->sc_dmat, sc->sc_dma_ring_map,
    573   1.1  martin 		    TX_DESC_OFFSET(start),
    574   1.1  martin 		    TX_DESC_OFFSET(end)-TX_DESC_OFFSET(start),
    575   1.1  martin 		    ops);
    576   1.1  martin 		return;
    577   1.1  martin 	}
    578   1.1  martin 	/* sync from 'start' to end of ring */
    579   1.1  martin 	bus_dmamap_sync(sc->sc_dmat, sc->sc_dma_ring_map,
    580   1.1  martin 	    TX_DESC_OFFSET(start),
    581   1.1  martin 	    TX_DESC_OFFSET(AWGE_TX_RING_COUNT+1)-TX_DESC_OFFSET(start),
    582   1.1  martin 	    ops);
    583   1.1  martin 	/* sync from start of ring to 'end' */
    584   1.1  martin 	bus_dmamap_sync(sc->sc_dmat, sc->sc_dma_ring_map,
    585   1.1  martin 	    TX_DESC_OFFSET(0),
    586   1.1  martin 	    TX_DESC_OFFSET(end)-TX_DESC_OFFSET(0),
    587   1.1  martin 	    ops);
    588   1.1  martin }
    589   1.1  martin 
    590   1.1  martin static void
    591   1.1  martin dwc_gmac_reset_tx_ring(struct dwc_gmac_softc *sc,
    592   1.1  martin 	struct dwc_gmac_tx_ring *ring)
    593   1.1  martin {
    594   1.1  martin 	int i;
    595   1.1  martin 
    596   1.1  martin 	for (i = 0; i < AWGE_TX_RING_COUNT; i++) {
    597   1.1  martin 		struct dwc_gmac_tx_data *data = &ring->t_data[i];
    598   1.1  martin 
    599   1.1  martin 		if (data->td_m != NULL) {
    600   1.1  martin 			bus_dmamap_sync(sc->sc_dmat, data->td_active,
    601   1.1  martin 			    0, data->td_active->dm_mapsize,
    602   1.1  martin 			    BUS_DMASYNC_POSTWRITE);
    603   1.1  martin 			bus_dmamap_unload(sc->sc_dmat, data->td_active);
    604   1.1  martin 			m_freem(data->td_m);
    605   1.1  martin 			data->td_m = NULL;
    606   1.1  martin 		}
    607   1.1  martin 	}
    608   1.1  martin 
    609   1.1  martin 	bus_dmamap_sync(sc->sc_dmat, sc->sc_dma_ring_map,
    610   1.1  martin 	    TX_DESC_OFFSET(0),
    611   1.1  martin 	    AWGE_TX_RING_COUNT*sizeof(struct dwc_gmac_dev_dmadesc),
    612   1.1  martin 	    BUS_DMASYNC_PREWRITE);
    613   1.6  martin 	bus_space_write_4(sc->sc_bst, sc->sc_bsh, AWIN_GMAC_DMA_TX_ADDR,
    614   1.6  martin 	    sc->sc_txq.t_physaddr);
    615   1.1  martin 
    616   1.1  martin 	ring->t_queued = 0;
    617   1.1  martin 	ring->t_cur = ring->t_next = 0;
    618   1.1  martin }
    619   1.1  martin 
    620   1.1  martin static void
    621   1.1  martin dwc_gmac_free_tx_ring(struct dwc_gmac_softc *sc,
    622   1.1  martin 	struct dwc_gmac_tx_ring *ring)
    623   1.1  martin {
    624   1.1  martin 	int i;
    625   1.1  martin 
    626   1.1  martin 	/* unload the maps */
    627   1.1  martin 	for (i = 0; i < AWGE_TX_RING_COUNT; i++) {
    628   1.1  martin 		struct dwc_gmac_tx_data *data = &ring->t_data[i];
    629   1.1  martin 
    630   1.1  martin 		if (data->td_m != NULL) {
    631   1.1  martin 			bus_dmamap_sync(sc->sc_dmat, data->td_active,
    632   1.1  martin 			    0, data->td_map->dm_mapsize,
    633   1.1  martin 			    BUS_DMASYNC_POSTWRITE);
    634   1.1  martin 			bus_dmamap_unload(sc->sc_dmat, data->td_active);
    635   1.1  martin 			m_freem(data->td_m);
    636   1.1  martin 			data->td_m = NULL;
    637   1.1  martin 		}
    638   1.1  martin 	}
    639   1.1  martin 
    640   1.1  martin 	/* and actually free them */
    641   1.1  martin 	for (i = 0; i < AWGE_TX_RING_COUNT; i++) {
    642   1.1  martin 		struct dwc_gmac_tx_data *data = &ring->t_data[i];
    643   1.1  martin 
    644   1.1  martin 		bus_dmamap_destroy(sc->sc_dmat, data->td_map);
    645   1.1  martin 	}
    646   1.1  martin }
    647   1.1  martin 
    648   1.1  martin static void
    649   1.1  martin dwc_gmac_miibus_statchg(struct ifnet *ifp)
    650   1.1  martin {
    651   1.1  martin 	struct dwc_gmac_softc * const sc = ifp->if_softc;
    652   1.1  martin 	struct mii_data * const mii = &sc->sc_mii;
    653   1.9  martin 	uint32_t conf;
    654   1.1  martin 
    655   1.1  martin 	/*
    656   1.1  martin 	 * Set MII or GMII interface based on the speed
    657   1.1  martin 	 * negotiated by the PHY.
    658   1.9  martin 	 */
    659   1.9  martin 	conf = bus_space_read_4(sc->sc_bst, sc->sc_bsh, AWIN_GMAC_MAC_CONF);
    660   1.9  martin 	conf &= ~(AWIN_GMAC_MAC_CONF_FES100|AWIN_GMAC_MAC_CONF_MIISEL
    661   1.9  martin 	    |AWIN_GMAC_MAC_CONF_FULLDPLX);
    662  1.11  martin 	conf |= AWIN_GMAC_MAC_CONF_FRAMEBURST
    663  1.11  martin 	    | AWIN_GMAC_MAC_CONF_DISABLERXOWN
    664  1.11  martin 	    | AWIN_GMAC_MAC_CONF_RXENABLE
    665  1.11  martin 	    | AWIN_GMAC_MAC_CONF_TXENABLE;
    666   1.1  martin 	switch (IFM_SUBTYPE(mii->mii_media_active)) {
    667   1.1  martin 	case IFM_10_T:
    668   1.9  martin 		break;
    669   1.1  martin 	case IFM_100_TX:
    670   1.9  martin 		conf |= AWIN_GMAC_MAC_CONF_FES100;
    671   1.1  martin 		break;
    672   1.1  martin 	case IFM_1000_T:
    673   1.9  martin 		conf |= AWIN_GMAC_MAC_CONF_MIISEL;
    674   1.1  martin 		break;
    675   1.1  martin 	}
    676   1.9  martin 	if (IFM_OPTIONS(mii->mii_media_active) & IFM_FDX)
    677   1.9  martin 		conf |= AWIN_GMAC_MAC_CONF_FULLDPLX;
    678   1.9  martin 
    679   1.9  martin #ifdef DWC_GMAC_DEBUG
    680   1.9  martin 	aprint_normal_dev(sc->sc_dev,
    681   1.9  martin 	    "setting MAC conf register: %08x\n", conf);
    682   1.9  martin #endif
    683   1.9  martin 
    684   1.9  martin 	bus_space_write_4(sc->sc_bst, sc->sc_bsh,
    685   1.9  martin 	    AWIN_GMAC_MAC_CONF, conf);
    686   1.1  martin }
    687   1.1  martin 
    688   1.1  martin static int
    689   1.1  martin dwc_gmac_init(struct ifnet *ifp)
    690   1.1  martin {
    691   1.1  martin 	struct dwc_gmac_softc *sc = ifp->if_softc;
    692   1.1  martin 
    693   1.1  martin 	if (ifp->if_flags & IFF_RUNNING)
    694   1.1  martin 		return 0;
    695   1.1  martin 
    696   1.1  martin 	dwc_gmac_stop(ifp, 0);
    697   1.1  martin 
    698   1.1  martin 	/*
    699  1.11  martin 	 * Configure DMA burst/transfer mode and RX/TX priorities.
    700  1.11  martin 	 * XXX - the GMAC_BUSMODE_PRIORXTX bits are undocumented.
    701  1.11  martin 	 */
    702  1.11  martin 	bus_space_write_4(sc->sc_bst, sc->sc_bsh, AWIN_GMAC_DMA_BUSMODE,
    703  1.11  martin 	    GMAC_BUSMODE_FIXEDBURST |
    704  1.11  martin 	    __SHIFTIN(GMAC_BUSMODE_PRIORXTX_41, GMAC_BUSMODE_PRIORXTX) |
    705  1.11  martin 	    __SHIFTIN(8, GMCA_BUSMODE_PBL));
    706  1.11  martin 
    707  1.11  martin 	/*
    708  1.11  martin 	 * Set up address filter (XXX for testing only: promiscous)
    709  1.11  martin 	 */
    710  1.11  martin 	bus_space_write_4(sc->sc_bst, sc->sc_bsh, AWIN_GMAC_MAC_FFILT,
    711  1.11  martin 	    AWIN_GMAC_MAC_FFILT_PR);
    712  1.11  martin 
    713  1.11  martin 	/*
    714   1.6  martin 	 * Set up dma pointer for RX and TX ring
    715   1.1  martin 	 */
    716   1.6  martin 	bus_space_write_4(sc->sc_bst, sc->sc_bsh, AWIN_GMAC_DMA_RX_ADDR,
    717   1.6  martin 	    sc->sc_rxq.r_physaddr);
    718   1.6  martin 	bus_space_write_4(sc->sc_bst, sc->sc_bsh, AWIN_GMAC_DMA_TX_ADDR,
    719   1.6  martin 	    sc->sc_txq.t_physaddr);
    720   1.6  martin 
    721   1.6  martin 	/*
    722  1.10  martin 	 * Start RX/TX part
    723   1.6  martin 	 */
    724   1.6  martin 	bus_space_write_4(sc->sc_bst, sc->sc_bsh,
    725  1.11  martin 	    AWIN_GMAC_DMA_OPMODE, GMAC_DMA_OP_RXSTART | GMAC_DMA_OP_TXSTART |
    726  1.11  martin 	    GMAC_DMA_OP_STOREFORWARD);
    727   1.1  martin 
    728   1.1  martin 	ifp->if_flags |= IFF_RUNNING;
    729   1.1  martin 	ifp->if_flags &= ~IFF_OACTIVE;
    730   1.1  martin 
    731   1.1  martin 	return 0;
    732   1.1  martin }
    733   1.1  martin 
    734   1.1  martin static void
    735   1.1  martin dwc_gmac_start(struct ifnet *ifp)
    736   1.1  martin {
    737   1.1  martin 	struct dwc_gmac_softc *sc = ifp->if_softc;
    738   1.1  martin 	int old = sc->sc_txq.t_queued;
    739   1.1  martin 	struct mbuf *m0;
    740   1.1  martin 
    741   1.1  martin 	if ((ifp->if_flags & (IFF_RUNNING | IFF_OACTIVE)) != IFF_RUNNING)
    742   1.1  martin 		return;
    743   1.1  martin 
    744   1.1  martin 	for (;;) {
    745   1.1  martin 		IFQ_POLL(&ifp->if_snd, m0);
    746   1.1  martin 		if (m0 == NULL)
    747   1.1  martin 			break;
    748   1.1  martin 		if (dwc_gmac_queue(sc, m0) != 0) {
    749   1.1  martin 			ifp->if_flags |= IFF_OACTIVE;
    750   1.1  martin 			break;
    751   1.1  martin 		}
    752   1.1  martin 		IFQ_DEQUEUE(&ifp->if_snd, m0);
    753   1.1  martin 		bpf_mtap(ifp, m0);
    754   1.1  martin 	}
    755   1.1  martin 
    756   1.1  martin 	if (sc->sc_txq.t_queued != old) {
    757   1.1  martin 		/* packets have been queued, kick it off */
    758   1.1  martin 		dwc_gmac_txdesc_sync(sc, old, sc->sc_txq.t_cur,
    759   1.1  martin 		    BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
    760  1.10  martin 
    761   1.6  martin 		bus_space_write_4(sc->sc_bst, sc->sc_bsh,
    762  1.10  martin 		    AWIN_GMAC_DMA_TXPOLL, ~0U);
    763  1.10  martin #ifdef DWC_GMAC_DEBUG
    764  1.10  martin 		dwc_dump_status(sc);
    765  1.10  martin #endif
    766   1.1  martin 	}
    767   1.1  martin }
    768   1.1  martin 
    769   1.1  martin static void
    770   1.1  martin dwc_gmac_stop(struct ifnet *ifp, int disable)
    771   1.1  martin {
    772   1.1  martin 	struct dwc_gmac_softc *sc = ifp->if_softc;
    773   1.1  martin 
    774   1.6  martin 	bus_space_write_4(sc->sc_bst, sc->sc_bsh,
    775   1.6  martin 	    AWIN_GMAC_DMA_OPMODE,
    776   1.6  martin 	    bus_space_read_4(sc->sc_bst, sc->sc_bsh,
    777   1.6  martin 	        AWIN_GMAC_DMA_OPMODE)
    778   1.6  martin 		& ~(GMAC_DMA_OP_TXSTART|GMAC_DMA_OP_RXSTART));
    779   1.6  martin 	bus_space_write_4(sc->sc_bst, sc->sc_bsh,
    780   1.6  martin 	    AWIN_GMAC_DMA_OPMODE,
    781   1.6  martin 	    bus_space_read_4(sc->sc_bst, sc->sc_bsh,
    782   1.6  martin 	        AWIN_GMAC_DMA_OPMODE) | GMAC_DMA_OP_FLUSHTX);
    783   1.6  martin 
    784   1.1  martin 	mii_down(&sc->sc_mii);
    785   1.1  martin 	dwc_gmac_reset_tx_ring(sc, &sc->sc_txq);
    786   1.1  martin 	dwc_gmac_reset_rx_ring(sc, &sc->sc_rxq);
    787   1.1  martin }
    788   1.1  martin 
    789   1.1  martin /*
    790   1.1  martin  * Add m0 to the TX ring
    791   1.1  martin  */
    792   1.1  martin static int
    793   1.1  martin dwc_gmac_queue(struct dwc_gmac_softc *sc, struct mbuf *m0)
    794   1.1  martin {
    795   1.1  martin 	struct dwc_gmac_dev_dmadesc *desc = NULL;
    796   1.1  martin 	struct dwc_gmac_tx_data *data = NULL;
    797   1.1  martin 	bus_dmamap_t map;
    798   1.6  martin 	uint32_t flags, len;
    799   1.1  martin 	int error, i, first;
    800   1.1  martin 
    801   1.8  martin #ifdef DWC_GMAC_DEBUG
    802   1.8  martin 	aprint_normal_dev(sc->sc_dev,
    803   1.8  martin 	    "dwc_gmac_queue: adding mbuf chain %p\n", m0);
    804   1.8  martin #endif
    805   1.8  martin 
    806   1.1  martin 	first = sc->sc_txq.t_cur;
    807   1.1  martin 	map = sc->sc_txq.t_data[first].td_map;
    808   1.1  martin 	flags = 0;
    809   1.1  martin 
    810   1.1  martin 	error = bus_dmamap_load_mbuf(sc->sc_dmat, map, m0,
    811   1.1  martin 	    BUS_DMA_WRITE|BUS_DMA_NOWAIT);
    812   1.1  martin 	if (error != 0) {
    813   1.1  martin 		aprint_error_dev(sc->sc_dev, "could not map mbuf "
    814   1.1  martin 		    "(len: %d, error %d)\n", m0->m_pkthdr.len, error);
    815   1.1  martin 		return error;
    816   1.1  martin 	}
    817   1.1  martin 
    818   1.1  martin 	if (sc->sc_txq.t_queued + map->dm_nsegs >= AWGE_TX_RING_COUNT - 1) {
    819   1.1  martin 		bus_dmamap_unload(sc->sc_dmat, map);
    820   1.1  martin 		return ENOBUFS;
    821   1.1  martin 	}
    822   1.1  martin 
    823   1.1  martin 	data = NULL;
    824   1.8  martin 	flags = DDESC_CNTL_TXFIRST|DDESC_CNTL_TXCHAIN;
    825   1.1  martin 	for (i = 0; i < map->dm_nsegs; i++) {
    826   1.1  martin 		data = &sc->sc_txq.t_data[sc->sc_txq.t_cur];
    827   1.8  martin 		desc = &sc->sc_txq.t_desc[sc->sc_txq.t_cur];
    828   1.8  martin 
    829   1.8  martin 		desc->ddesc_data = htole32(map->dm_segs[i].ds_addr);
    830   1.8  martin 		len = __SHIFTIN(map->dm_segs[i].ds_len,DDESC_CNTL_SIZE1MASK);
    831   1.8  martin 		if (i == map->dm_nsegs-1)
    832   1.8  martin 			flags |= DDESC_CNTL_TXLAST|DDESC_CNTL_TXINT;
    833   1.7  martin 
    834   1.7  martin #ifdef DWC_GMAC_DEBUG
    835   1.7  martin 		aprint_normal_dev(sc->sc_dev, "enqueing desc #%d data %08lx "
    836   1.8  martin 		    "len %lu (flags: %08x, len: %08x)\n", sc->sc_txq.t_cur,
    837   1.7  martin 		    (unsigned long)map->dm_segs[i].ds_addr,
    838   1.8  martin 		    (unsigned long)map->dm_segs[i].ds_len,
    839   1.8  martin 		    flags, len);
    840   1.7  martin #endif
    841   1.7  martin 
    842   1.6  martin 		desc->ddesc_cntl = htole32(len|flags);
    843   1.6  martin 		flags &= ~DDESC_CNTL_TXFIRST;
    844   1.1  martin 
    845   1.1  martin 		/*
    846   1.1  martin 		 * Defer passing ownership of the first descriptor
    847   1.1  martin 		 * untill we are done.
    848   1.1  martin 		 */
    849   1.6  martin 		if (i)
    850   1.6  martin 			desc->ddesc_status = htole32(DDESC_STATUS_OWNEDBYDEV);
    851   1.8  martin 
    852   1.6  martin 		sc->sc_txq.t_queued++;
    853   1.8  martin 		sc->sc_txq.t_cur = TX_NEXT(sc->sc_txq.t_cur);
    854   1.1  martin 	}
    855   1.1  martin 
    856   1.6  martin 	/* Pass first to device */
    857   1.6  martin 	sc->sc_txq.t_desc[first].ddesc_status
    858   1.6  martin 	    = htole32(DDESC_STATUS_OWNEDBYDEV);
    859   1.1  martin 
    860   1.1  martin 	data->td_m = m0;
    861   1.1  martin 	data->td_active = map;
    862   1.1  martin 
    863   1.1  martin 	bus_dmamap_sync(sc->sc_dmat, map, 0, map->dm_mapsize,
    864   1.1  martin 	    BUS_DMASYNC_PREWRITE);
    865   1.1  martin 
    866   1.1  martin 	return 0;
    867   1.1  martin }
    868   1.1  martin 
    869   1.1  martin static int
    870   1.1  martin dwc_gmac_ioctl(struct ifnet *ifp, u_long cmd, void *data)
    871   1.1  martin {
    872   1.1  martin 	struct ifaddr *ifa = (struct ifaddr *)data;
    873   1.1  martin 	int s, error = 0;
    874   1.1  martin 
    875   1.1  martin 	s = splnet();
    876   1.1  martin 
    877   1.1  martin 	switch (cmd) {
    878   1.1  martin 	case SIOCINITIFADDR:
    879   1.1  martin 		ifp->if_flags |= IFF_UP;
    880   1.1  martin 		dwc_gmac_init(ifp);
    881   1.1  martin 		switch (ifa->ifa_addr->sa_family) {
    882   1.1  martin #ifdef INET
    883   1.1  martin 		case AF_INET:
    884   1.1  martin 			arp_ifinit(ifp, ifa);
    885   1.1  martin 			break;
    886   1.1  martin #endif
    887   1.1  martin 		default:
    888   1.1  martin 			break;
    889   1.1  martin 		}
    890  1.11  martin 		break;
    891  1.11  martin 
    892  1.11  martin 	case SIOCSIFFLAGS:
    893  1.11  martin 		if ((error = ifioctl_common(ifp, cmd, data)) != 0)
    894  1.11  martin 			break;
    895  1.11  martin 
    896  1.11  martin 		switch (ifp->if_flags & (IFF_UP|IFF_RUNNING)) {
    897  1.11  martin 		case IFF_RUNNING:
    898  1.11  martin 			/*
    899  1.11  martin 			 * If interface is marked down and it is running, then
    900  1.11  martin 			 * stop it.
    901  1.11  martin 			 */
    902  1.11  martin 			dwc_gmac_stop(ifp, 0);
    903  1.11  martin 			ifp->if_flags &= ~IFF_RUNNING;
    904  1.11  martin 			break;
    905  1.11  martin 		case IFF_UP:
    906  1.11  martin 			/*
    907  1.11  martin 			 * If interface is marked up and it is stopped, then
    908  1.11  martin 			 * start it.
    909  1.11  martin 			 */
    910  1.11  martin 			error = dwc_gmac_init(ifp);
    911  1.11  martin 			break;
    912  1.11  martin 		case IFF_UP|IFF_RUNNING:
    913  1.11  martin 			/*
    914  1.11  martin 			 * If setting debug or promiscuous mode, do not reset
    915  1.11  martin 			 * the chip; for everything else, call dwc_gmac_init()
    916  1.11  martin 			 * which will trigger a reset.
    917  1.11  martin 			 */
    918  1.11  martin 			/* XXX - for now allways init */
    919  1.11  martin 			error = dwc_gmac_init(ifp);
    920  1.11  martin 			break;
    921  1.11  martin 		case 0:
    922  1.11  martin 			break;
    923  1.11  martin 		}
    924  1.11  martin 
    925  1.11  martin 		break;
    926  1.11  martin 
    927   1.1  martin 	default:
    928   1.1  martin 		if ((error = ether_ioctl(ifp, cmd, data)) != ENETRESET)
    929   1.1  martin 			break;
    930   1.1  martin 		error = 0;
    931   1.1  martin 		if (cmd != SIOCADDMULTI && cmd != SIOCDELMULTI)
    932   1.1  martin 			;
    933   1.1  martin 		else if (ifp->if_flags & IFF_RUNNING)
    934   1.1  martin 			/* setmulti */;
    935   1.1  martin 		break;
    936   1.1  martin 	}
    937   1.1  martin 
    938   1.1  martin 	splx(s);
    939   1.1  martin 
    940   1.1  martin 	return error;
    941   1.1  martin }
    942   1.1  martin 
    943   1.8  martin static void
    944   1.8  martin dwc_gmac_tx_intr(struct dwc_gmac_softc *sc)
    945   1.8  martin {
    946   1.8  martin 	struct dwc_gmac_tx_data *data;
    947   1.8  martin 	struct dwc_gmac_dev_dmadesc *desc;
    948   1.8  martin 	uint32_t flags;
    949   1.8  martin 	int i;
    950   1.8  martin 
    951   1.8  martin 	for (i = sc->sc_txq.t_next; sc->sc_txq.t_queued > 0;
    952   1.8  martin 	    i = TX_NEXT(i), sc->sc_txq.t_queued--) {
    953   1.8  martin 
    954   1.8  martin #ifdef DWC_GMAC_DEBUG
    955   1.8  martin 		aprint_normal_dev(sc->sc_dev,
    956   1.8  martin 		    "dwc_gmac_tx_intr: checking desc #%d (t_queued: %d)\n",
    957   1.8  martin 		    i, sc->sc_txq.t_queued);
    958   1.8  martin #endif
    959   1.8  martin 
    960   1.8  martin 		desc = &sc->sc_txq.t_desc[i];
    961   1.8  martin 		dwc_gmac_txdesc_sync(sc, i, i+1,
    962   1.8  martin 		    BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
    963   1.8  martin 		flags = le32toh(desc->ddesc_status);
    964  1.11  martin 
    965   1.8  martin 		if (flags & DDESC_STATUS_OWNEDBYDEV)
    966   1.8  martin 			break;
    967  1.11  martin 
    968   1.8  martin 		data = &sc->sc_txq.t_data[i];
    969   1.8  martin 		if (data->td_m == NULL)
    970   1.8  martin 			continue;
    971   1.8  martin 		sc->sc_ec.ec_if.if_opackets++;
    972   1.8  martin 		bus_dmamap_sync(sc->sc_dmat, data->td_active, 0,
    973   1.8  martin 		    data->td_active->dm_mapsize, BUS_DMASYNC_POSTWRITE);
    974   1.8  martin 		bus_dmamap_unload(sc->sc_dmat, data->td_active);
    975   1.8  martin 
    976   1.8  martin #ifdef DWC_GMAC_DEBUG
    977   1.8  martin 		aprint_normal_dev(sc->sc_dev,
    978   1.8  martin 		    "dwc_gmac_tx_intr: done with packet at desc #%d, "
    979   1.8  martin 		    "freeing mbuf %p\n", i, data->td_m);
    980   1.8  martin #endif
    981   1.8  martin 
    982   1.8  martin 		m_freem(data->td_m);
    983   1.8  martin 		data->td_m = NULL;
    984   1.8  martin 	}
    985   1.8  martin 
    986   1.8  martin 	sc->sc_txq.t_next = i;
    987   1.8  martin 
    988   1.8  martin 	if (sc->sc_txq.t_queued < AWGE_TX_RING_COUNT) {
    989   1.8  martin 		sc->sc_ec.ec_if.if_flags &= ~IFF_OACTIVE;
    990   1.8  martin 	}
    991   1.8  martin }
    992   1.8  martin 
    993   1.8  martin static void
    994   1.8  martin dwc_gmac_rx_intr(struct dwc_gmac_softc *sc)
    995   1.8  martin {
    996  1.11  martin 	struct ifnet *ifp = &sc->sc_ec.ec_if;
    997  1.11  martin 	struct dwc_gmac_dev_dmadesc *desc;
    998  1.11  martin 	struct dwc_gmac_rx_data *data;
    999  1.11  martin 	bus_addr_t physaddr;
   1000  1.11  martin 	uint32_t status;
   1001  1.11  martin 	struct mbuf *m, *mnew;
   1002  1.11  martin 	int i, len, error;
   1003  1.11  martin 
   1004  1.11  martin 	for (i = sc->sc_rxq.r_cur; ; i = RX_NEXT(i)) {
   1005  1.11  martin 
   1006   1.8  martin #ifdef DWC_GMAC_DEBUG
   1007  1.11  martin printf("rx int: checking desc #%d\n", i);
   1008   1.8  martin #endif
   1009  1.11  martin 
   1010  1.11  martin 		bus_dmamap_sync(sc->sc_dmat, sc->sc_dma_ring_map,
   1011  1.11  martin 		    RX_DESC_OFFSET(i), sizeof(*desc),
   1012  1.11  martin 		    BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
   1013  1.11  martin 		desc = &sc->sc_rxq.r_desc[i];
   1014  1.11  martin 		data = &sc->sc_rxq.r_data[i];
   1015  1.11  martin 
   1016  1.11  martin 		status = le32toh(desc->ddesc_status);
   1017  1.11  martin 		if (status & DDESC_STATUS_OWNEDBYDEV) {
   1018  1.11  martin #ifdef DWC_GMAC_DEBUG
   1019  1.11  martin printf("status %08x, still owned by device\n", status);
   1020  1.11  martin #endif
   1021  1.11  martin 			break;
   1022  1.11  martin 		}
   1023  1.11  martin 
   1024  1.11  martin 		if (status & (DDESC_STATUS_RXERROR|DDESC_STATUS_RXTRUNCATED)) {
   1025  1.11  martin #ifdef DWC_GMAC_DEBUG
   1026  1.11  martin printf("status %08x, RX error, skipping\n", status);
   1027  1.11  martin #endif
   1028  1.11  martin 			ifp->if_ierrors++;
   1029  1.11  martin 			goto skip;
   1030  1.11  martin 		}
   1031  1.11  martin 
   1032  1.11  martin 		len = __SHIFTOUT(status, DDESC_STATUS_FRMLENMSK);
   1033  1.11  martin 
   1034  1.11  martin #ifdef DWC_GMAC_DEBUG
   1035  1.11  martin printf("rx int: device is done with #%d, len: %d\n", i, len);
   1036  1.11  martin #endif
   1037  1.11  martin 
   1038  1.11  martin 		/*
   1039  1.11  martin 		 * Try to get a new mbuf before passing this one
   1040  1.11  martin 		 * up, if that fails, drop the packet and reuse
   1041  1.11  martin 		 * the existing one.
   1042  1.11  martin 		 */
   1043  1.11  martin 		MGETHDR(mnew, M_DONTWAIT, MT_DATA);
   1044  1.11  martin 		if (mnew == NULL) {
   1045  1.11  martin 			ifp->if_ierrors++;
   1046  1.11  martin 			goto skip;
   1047  1.11  martin 		}
   1048  1.11  martin 		MCLGET(mnew, M_DONTWAIT);
   1049  1.11  martin 		if ((mnew->m_flags & M_EXT) == 0) {
   1050  1.11  martin 			m_freem(mnew);
   1051  1.11  martin 			ifp->if_ierrors++;
   1052  1.11  martin 			goto skip;
   1053  1.11  martin 		}
   1054  1.11  martin 
   1055  1.11  martin 		/* unload old DMA map */
   1056  1.11  martin 		bus_dmamap_sync(sc->sc_dmat, data->rd_map, 0,
   1057  1.11  martin 		    data->rd_map->dm_mapsize, BUS_DMASYNC_POSTREAD);
   1058  1.11  martin 		bus_dmamap_unload(sc->sc_dmat, data->rd_map);
   1059  1.11  martin 
   1060  1.11  martin 		/* and reload with new mbuf */
   1061  1.11  martin 		error = bus_dmamap_load(sc->sc_dmat, data->rd_map,
   1062  1.11  martin 		    mtod(mnew, void*), MCLBYTES, NULL,
   1063  1.11  martin 		    BUS_DMA_READ | BUS_DMA_NOWAIT);
   1064  1.11  martin 		if (error != 0) {
   1065  1.11  martin 			m_freem(mnew);
   1066  1.11  martin 			/* try to reload old mbuf */
   1067  1.11  martin 			error = bus_dmamap_load(sc->sc_dmat, data->rd_map,
   1068  1.11  martin 			    mtod(data->rd_m, void*), MCLBYTES, NULL,
   1069  1.11  martin 			    BUS_DMA_READ | BUS_DMA_NOWAIT);
   1070  1.11  martin 			if (error != 0) {
   1071  1.11  martin 				panic("%s: could not load old rx mbuf",
   1072  1.11  martin 				    device_xname(sc->sc_dev));
   1073  1.11  martin 			}
   1074  1.11  martin 			ifp->if_ierrors++;
   1075  1.11  martin 			goto skip;
   1076  1.11  martin 		}
   1077  1.11  martin 		physaddr = data->rd_map->dm_segs[0].ds_addr;
   1078  1.11  martin 
   1079  1.11  martin 		/*
   1080  1.11  martin 		 * New mbuf loaded, update RX ring and continue
   1081  1.11  martin 		 */
   1082  1.11  martin 		m = data->rd_m;
   1083  1.11  martin 		data->rd_m = mnew;
   1084  1.11  martin 		desc->ddesc_data = htole32(physaddr);
   1085  1.11  martin 
   1086  1.11  martin 		/* finalize mbuf */
   1087  1.11  martin 		m->m_pkthdr.len = m->m_len = len;
   1088  1.11  martin 		m->m_pkthdr.rcvif = ifp;
   1089  1.11  martin 
   1090  1.11  martin 		bpf_mtap(ifp, m);
   1091  1.11  martin 		ifp->if_ipackets++;
   1092  1.11  martin 		(*ifp->if_input)(ifp, m);
   1093  1.11  martin 
   1094  1.11  martin skip:
   1095  1.11  martin 		desc->ddesc_cntl = htole32(
   1096  1.11  martin 		    __SHIFTIN(AWGE_MAX_PACKET,DDESC_CNTL_SIZE1MASK));
   1097  1.11  martin 		desc->ddesc_status = htole32(DDESC_STATUS_OWNEDBYDEV);
   1098  1.11  martin 		bus_dmamap_sync(sc->sc_dmat, sc->sc_dma_ring_map,
   1099  1.11  martin 		    RX_DESC_OFFSET(i), sizeof(*desc),
   1100  1.11  martin 		    BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
   1101  1.11  martin 	}
   1102  1.11  martin 
   1103  1.11  martin 	/* update RX pointer */
   1104  1.11  martin 	sc->sc_rxq.r_cur = i;
   1105  1.11  martin 
   1106   1.8  martin }
   1107   1.8  martin 
   1108   1.1  martin int
   1109   1.1  martin dwc_gmac_intr(struct dwc_gmac_softc *sc)
   1110   1.1  martin {
   1111   1.1  martin 	uint32_t status, dma_status;
   1112   1.8  martin 	int rv = 0;
   1113   1.1  martin 
   1114   1.1  martin 	status = bus_space_read_4(sc->sc_bst, sc->sc_bsh, AWIN_GMAC_MAC_INTR);
   1115   1.2  martin 	if (status & AWIN_GMAC_MII_IRQ) {
   1116   1.1  martin 		(void)bus_space_read_4(sc->sc_bst, sc->sc_bsh,
   1117   1.1  martin 		    AWIN_GMAC_MII_STATUS);
   1118   1.8  martin 		rv = 1;
   1119   1.2  martin 		mii_pollstat(&sc->sc_mii);
   1120   1.2  martin 	}
   1121   1.1  martin 
   1122   1.1  martin 	dma_status = bus_space_read_4(sc->sc_bst, sc->sc_bsh,
   1123   1.1  martin 	    AWIN_GMAC_DMA_STATUS);
   1124   1.1  martin 
   1125   1.8  martin 	if (dma_status & (GMAC_DMA_INT_NIE|GMAC_DMA_INT_AIE))
   1126   1.8  martin 		rv = 1;
   1127   1.1  martin 
   1128   1.8  martin 	if (dma_status & GMAC_DMA_INT_TIE)
   1129   1.8  martin 		dwc_gmac_tx_intr(sc);
   1130   1.1  martin 
   1131   1.8  martin 	if (dma_status & GMAC_DMA_INT_RIE)
   1132   1.8  martin 		dwc_gmac_rx_intr(sc);
   1133   1.8  martin 
   1134   1.8  martin 	/*
   1135   1.8  martin 	 * Check error conditions
   1136   1.8  martin 	 */
   1137   1.8  martin 	if (dma_status & GMAC_DMA_INT_ERRORS) {
   1138   1.8  martin 		sc->sc_ec.ec_if.if_oerrors++;
   1139   1.8  martin #ifdef DWC_GMAC_DEBUG
   1140   1.8  martin 		dwc_dump_and_abort(sc, "interrupt error condition");
   1141   1.8  martin #endif
   1142   1.8  martin 	}
   1143   1.8  martin 
   1144   1.8  martin 	/* ack interrupt */
   1145   1.8  martin 	if (dma_status)
   1146   1.8  martin 		bus_space_write_4(sc->sc_bst, sc->sc_bsh,
   1147   1.8  martin 		    AWIN_GMAC_DMA_STATUS, dma_status & GMAC_DMA_INT_MASK);
   1148   1.8  martin 
   1149   1.8  martin 	return rv;
   1150   1.1  martin }
   1151   1.7  martin 
   1152   1.7  martin #ifdef DWC_GMAC_DEBUG
   1153   1.7  martin static void
   1154   1.7  martin dwc_gmac_dump_dma(struct dwc_gmac_softc *sc)
   1155   1.7  martin {
   1156   1.7  martin 	aprint_normal_dev(sc->sc_dev, "busmode: %08x\n",
   1157   1.7  martin 	    bus_space_read_4(sc->sc_bst, sc->sc_bsh, AWIN_GMAC_DMA_BUSMODE));
   1158   1.7  martin 	aprint_normal_dev(sc->sc_dev, "tx poll: %08x\n",
   1159   1.7  martin 	    bus_space_read_4(sc->sc_bst, sc->sc_bsh, AWIN_GMAC_DMA_TXPOLL));
   1160   1.7  martin 	aprint_normal_dev(sc->sc_dev, "rx poll: %08x\n",
   1161   1.7  martin 	    bus_space_read_4(sc->sc_bst, sc->sc_bsh, AWIN_GMAC_DMA_RXPOLL));
   1162   1.7  martin 	aprint_normal_dev(sc->sc_dev, "rx descriptors: %08x\n",
   1163   1.7  martin 	    bus_space_read_4(sc->sc_bst, sc->sc_bsh, AWIN_GMAC_DMA_RX_ADDR));
   1164   1.7  martin 	aprint_normal_dev(sc->sc_dev, "tx descriptors: %08x\n",
   1165   1.7  martin 	    bus_space_read_4(sc->sc_bst, sc->sc_bsh, AWIN_GMAC_DMA_TX_ADDR));
   1166   1.7  martin 	aprint_normal_dev(sc->sc_dev, "status: %08x\n",
   1167   1.7  martin 	    bus_space_read_4(sc->sc_bst, sc->sc_bsh, AWIN_GMAC_DMA_STATUS));
   1168   1.7  martin 	aprint_normal_dev(sc->sc_dev, "op mode: %08x\n",
   1169   1.7  martin 	    bus_space_read_4(sc->sc_bst, sc->sc_bsh, AWIN_GMAC_DMA_OPMODE));
   1170   1.7  martin 	aprint_normal_dev(sc->sc_dev, "int enable: %08x\n",
   1171   1.7  martin 	    bus_space_read_4(sc->sc_bst, sc->sc_bsh, AWIN_GMAC_DMA_INTENABLE));
   1172   1.7  martin 	aprint_normal_dev(sc->sc_dev, "cur tx: %08x\n",
   1173   1.7  martin 	    bus_space_read_4(sc->sc_bst, sc->sc_bsh, AWIN_GMAC_DMA_CUR_TX_DESC));
   1174   1.7  martin 	aprint_normal_dev(sc->sc_dev, "cur rx: %08x\n",
   1175   1.7  martin 	    bus_space_read_4(sc->sc_bst, sc->sc_bsh, AWIN_GMAC_DMA_CUR_RX_DESC));
   1176   1.7  martin 	aprint_normal_dev(sc->sc_dev, "cur tx buffer: %08x\n",
   1177   1.7  martin 	    bus_space_read_4(sc->sc_bst, sc->sc_bsh, AWIN_GMAC_DMA_CUR_TX_BUFADDR));
   1178   1.7  martin 	aprint_normal_dev(sc->sc_dev, "cur rx buffer: %08x\n",
   1179   1.7  martin 	    bus_space_read_4(sc->sc_bst, sc->sc_bsh, AWIN_GMAC_DMA_CUR_RX_BUFADDR));
   1180   1.7  martin }
   1181   1.7  martin 
   1182   1.7  martin static void
   1183   1.7  martin dwc_gmac_dump_tx_desc(struct dwc_gmac_softc *sc)
   1184   1.7  martin {
   1185   1.7  martin 	int i;
   1186   1.7  martin 
   1187   1.8  martin 	aprint_normal_dev(sc->sc_dev, "TX queue: cur=%d, next=%d, queued=%d\n",
   1188   1.8  martin 	    sc->sc_txq.t_cur, sc->sc_txq.t_next, sc->sc_txq.t_queued);
   1189   1.8  martin 	aprint_normal_dev(sc->sc_dev, "TX DMA descriptors:\n");
   1190   1.7  martin 	for (i = 0; i < AWGE_TX_RING_COUNT; i++) {
   1191   1.7  martin 		struct dwc_gmac_dev_dmadesc *desc = &sc->sc_txq.t_desc[i];
   1192   1.7  martin 		aprint_normal("#%d (%08lx): status: %08x cntl: %08x data: %08x next: %08x\n",
   1193   1.7  martin 		    i, sc->sc_txq.t_physaddr + i*sizeof(struct dwc_gmac_dev_dmadesc),
   1194   1.7  martin 		    le32toh(desc->ddesc_status), le32toh(desc->ddesc_cntl),
   1195   1.7  martin 		    le32toh(desc->ddesc_data), le32toh(desc->ddesc_next));
   1196   1.7  martin 	}
   1197   1.7  martin }
   1198   1.8  martin 
   1199   1.8  martin static void
   1200  1.11  martin dwc_gmac_dump_rx_desc(struct dwc_gmac_softc *sc)
   1201  1.11  martin {
   1202  1.11  martin 	int i;
   1203  1.11  martin 
   1204  1.11  martin 	aprint_normal_dev(sc->sc_dev, "RX queue: cur=%d, next=%d\n",
   1205  1.11  martin 	    sc->sc_rxq.r_cur, sc->sc_rxq.r_next);
   1206  1.11  martin 	aprint_normal_dev(sc->sc_dev, "RX DMA descriptors:\n");
   1207  1.11  martin 	for (i = 0; i < AWGE_RX_RING_COUNT; i++) {
   1208  1.11  martin 		struct dwc_gmac_dev_dmadesc *desc = &sc->sc_rxq.r_desc[i];
   1209  1.11  martin 		aprint_normal("#%d (%08lx): status: %08x cntl: %08x data: %08x next: %08x\n",
   1210  1.11  martin 		    i, sc->sc_txq.t_physaddr + i*sizeof(struct dwc_gmac_dev_dmadesc),
   1211  1.11  martin 		    le32toh(desc->ddesc_status), le32toh(desc->ddesc_cntl),
   1212  1.11  martin 		    le32toh(desc->ddesc_data), le32toh(desc->ddesc_next));
   1213  1.11  martin 	}
   1214  1.11  martin }
   1215  1.11  martin 
   1216  1.11  martin static void
   1217  1.10  martin dwc_dump_status(struct dwc_gmac_softc *sc)
   1218   1.8  martin {
   1219   1.8  martin 	uint32_t status = bus_space_read_4(sc->sc_bst, sc->sc_bsh,
   1220   1.8  martin 	     AWIN_GMAC_MAC_INTR);
   1221   1.8  martin 	uint32_t dma_status = bus_space_read_4(sc->sc_bst, sc->sc_bsh,
   1222   1.8  martin 	     AWIN_GMAC_DMA_STATUS);
   1223   1.8  martin 	char buf[200];
   1224   1.8  martin 
   1225   1.8  martin 	/* print interrupt state */
   1226   1.8  martin 	snprintb(buf, sizeof(buf), "\177\20"
   1227  1.10  martin 	    "b\x10""NI\0"
   1228  1.10  martin 	    "b\x0f""AI\0"
   1229  1.10  martin 	    "b\x0e""ER\0"
   1230  1.10  martin 	    "b\x0d""FB\0"
   1231  1.10  martin 	    "b\x0a""ET\0"
   1232  1.10  martin 	    "b\x09""RW\0"
   1233  1.10  martin 	    "b\x08""RS\0"
   1234  1.10  martin 	    "b\x07""RU\0"
   1235  1.10  martin 	    "b\x06""RI\0"
   1236  1.10  martin 	    "b\x05""UN\0"
   1237  1.10  martin 	    "b\x04""OV\0"
   1238  1.10  martin 	    "b\x03""TJ\0"
   1239  1.10  martin 	    "b\x02""TU\0"
   1240  1.10  martin 	    "b\x01""TS\0"
   1241  1.10  martin 	    "b\x00""TI\0"
   1242   1.8  martin 	    "\0", dma_status);
   1243  1.10  martin 	aprint_normal_dev(sc->sc_dev, "INTR status: %08x, DMA status: %s\n",
   1244   1.8  martin 	    status, buf);
   1245  1.10  martin }
   1246   1.8  martin 
   1247  1.10  martin static void
   1248  1.10  martin dwc_dump_and_abort(struct dwc_gmac_softc *sc, const char *msg)
   1249  1.10  martin {
   1250  1.10  martin 	dwc_dump_status(sc);
   1251   1.8  martin 	dwc_gmac_dump_dma(sc);
   1252   1.8  martin 	dwc_gmac_dump_tx_desc(sc);
   1253  1.11  martin 	dwc_gmac_dump_rx_desc(sc);
   1254   1.8  martin 
   1255   1.8  martin 	panic(msg);
   1256   1.8  martin }
   1257   1.7  martin #endif
   1258