Home | History | Annotate | Line # | Download | only in ic
dwc_gmac.c revision 1.14
      1   1.1    martin /*-
      2   1.1    martin  * Copyright (c) 2013, 2014 The NetBSD Foundation, Inc.
      3   1.1    martin  * All rights reserved.
      4   1.1    martin  *
      5   1.1    martin  * This code is derived from software contributed to The NetBSD Foundation
      6   1.1    martin  * by Matt Thomas of 3am Software Foundry and Martin Husemann.
      7   1.1    martin  *
      8   1.1    martin  * Redistribution and use in source and binary forms, with or without
      9   1.1    martin  * modification, are permitted provided that the following conditions
     10   1.1    martin  * are met:
     11   1.1    martin  * 1. Redistributions of source code must retain the above copyright
     12   1.1    martin  *    notice, this list of conditions and the following disclaimer.
     13   1.1    martin  * 2. Redistributions in binary form must reproduce the above copyright
     14   1.1    martin  *    notice, this list of conditions and the following disclaimer in the
     15   1.1    martin  *    documentation and/or other materials provided with the distribution.
     16   1.1    martin  *
     17   1.1    martin  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
     18   1.1    martin  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     19   1.1    martin  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     20   1.1    martin  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
     21   1.1    martin  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     22   1.1    martin  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     23   1.1    martin  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     24   1.1    martin  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     25   1.1    martin  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     26   1.1    martin  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     27   1.1    martin  * POSSIBILITY OF SUCH DAMAGE.
     28   1.1    martin  */
     29   1.1    martin 
     30   1.1    martin /*
     31   1.1    martin  * This driver supports the Synopsis Designware GMAC core, as found
     32   1.1    martin  * on Allwinner A20 cores and others.
     33   1.1    martin  *
     34   1.1    martin  * Real documentation seems to not be available, the marketing product
     35   1.1    martin  * documents could be found here:
     36   1.1    martin  *
     37   1.1    martin  *  http://www.synopsys.com/dw/ipdir.php?ds=dwc_ether_mac10_100_1000_unive
     38   1.1    martin  */
     39   1.1    martin 
     40   1.1    martin #include <sys/cdefs.h>
     41   1.1    martin 
     42  1.14  jmcneill __KERNEL_RCSID(1, "$NetBSD: dwc_gmac.c,v 1.14 2014/10/19 22:31:33 jmcneill Exp $");
     43   1.7    martin 
     44   1.7    martin /* #define	DWC_GMAC_DEBUG	1 */
     45   1.1    martin 
     46   1.1    martin #include "opt_inet.h"
     47   1.1    martin 
     48   1.1    martin #include <sys/param.h>
     49   1.1    martin #include <sys/bus.h>
     50   1.1    martin #include <sys/device.h>
     51   1.1    martin #include <sys/intr.h>
     52   1.1    martin #include <sys/systm.h>
     53   1.1    martin #include <sys/sockio.h>
     54   1.1    martin 
     55   1.1    martin #include <net/if.h>
     56   1.1    martin #include <net/if_ether.h>
     57   1.1    martin #include <net/if_media.h>
     58   1.1    martin #include <net/bpf.h>
     59   1.1    martin #ifdef INET
     60   1.1    martin #include <netinet/if_inarp.h>
     61   1.1    martin #endif
     62   1.1    martin 
     63   1.1    martin #include <dev/mii/miivar.h>
     64   1.1    martin 
     65   1.1    martin #include <dev/ic/dwc_gmac_reg.h>
     66   1.1    martin #include <dev/ic/dwc_gmac_var.h>
     67   1.1    martin 
     68   1.1    martin static int dwc_gmac_miibus_read_reg(device_t, int, int);
     69   1.1    martin static void dwc_gmac_miibus_write_reg(device_t, int, int, int);
     70   1.1    martin static void dwc_gmac_miibus_statchg(struct ifnet *);
     71   1.1    martin 
     72   1.1    martin static int dwc_gmac_reset(struct dwc_gmac_softc *sc);
     73   1.1    martin static void dwc_gmac_write_hwaddr(struct dwc_gmac_softc *sc,
     74   1.1    martin 			 uint8_t enaddr[ETHER_ADDR_LEN]);
     75   1.1    martin static int dwc_gmac_alloc_dma_rings(struct dwc_gmac_softc *sc);
     76   1.1    martin static void dwc_gmac_free_dma_rings(struct dwc_gmac_softc *sc);
     77   1.1    martin static int dwc_gmac_alloc_rx_ring(struct dwc_gmac_softc *sc, struct dwc_gmac_rx_ring *);
     78   1.1    martin static void dwc_gmac_reset_rx_ring(struct dwc_gmac_softc *sc, struct dwc_gmac_rx_ring *);
     79   1.1    martin static void dwc_gmac_free_rx_ring(struct dwc_gmac_softc *sc, struct dwc_gmac_rx_ring *);
     80   1.1    martin static int dwc_gmac_alloc_tx_ring(struct dwc_gmac_softc *sc, struct dwc_gmac_tx_ring *);
     81   1.1    martin static void dwc_gmac_reset_tx_ring(struct dwc_gmac_softc *sc, struct dwc_gmac_tx_ring *);
     82   1.1    martin static void dwc_gmac_free_tx_ring(struct dwc_gmac_softc *sc, struct dwc_gmac_tx_ring *);
     83   1.1    martin static void dwc_gmac_txdesc_sync(struct dwc_gmac_softc *sc, int start, int end, int ops);
     84   1.1    martin static int dwc_gmac_init(struct ifnet *ifp);
     85   1.1    martin static void dwc_gmac_stop(struct ifnet *ifp, int disable);
     86   1.1    martin static void dwc_gmac_start(struct ifnet *ifp);
     87   1.1    martin static int dwc_gmac_queue(struct dwc_gmac_softc *sc, struct mbuf *m0);
     88   1.1    martin static int dwc_gmac_ioctl(struct ifnet *, u_long, void *);
     89   1.8    martin static void dwc_gmac_tx_intr(struct dwc_gmac_softc *sc);
     90   1.8    martin static void dwc_gmac_rx_intr(struct dwc_gmac_softc *sc);
     91   1.1    martin 
     92   1.1    martin #define	TX_DESC_OFFSET(N)	((AWGE_RX_RING_COUNT+(N)) \
     93   1.1    martin 				    *sizeof(struct dwc_gmac_dev_dmadesc))
     94   1.8    martin #define	TX_NEXT(N)		(((N)+1) & (AWGE_TX_RING_COUNT-1))
     95   1.1    martin 
     96   1.1    martin #define RX_DESC_OFFSET(N)	((N)*sizeof(struct dwc_gmac_dev_dmadesc))
     97   1.8    martin #define	RX_NEXT(N)		(((N)+1) & (AWGE_RX_RING_COUNT-1))
     98   1.8    martin 
     99   1.8    martin 
    100   1.8    martin 
    101  1.11    martin #define	GMAC_DEF_DMA_INT_MASK	(GMAC_DMA_INT_TIE|GMAC_DMA_INT_RIE| \
    102   1.8    martin 				GMAC_DMA_INT_NIE|GMAC_DMA_INT_AIE| \
    103   1.8    martin 				GMAC_DMA_INT_FBE|GMAC_DMA_INT_UNE)
    104   1.8    martin 
    105   1.8    martin #define	GMAC_DMA_INT_ERRORS	(GMAC_DMA_INT_AIE|GMAC_DMA_INT_ERE| \
    106  1.10    martin 				GMAC_DMA_INT_FBE|	\
    107   1.8    martin 				GMAC_DMA_INT_RWE|GMAC_DMA_INT_RUE| \
    108   1.8    martin 				GMAC_DMA_INT_UNE|GMAC_DMA_INT_OVE| \
    109  1.10    martin 				GMAC_DMA_INT_TJE)
    110   1.8    martin 
    111   1.8    martin #define	AWIN_DEF_MAC_INTRMASK	\
    112   1.8    martin 	(AWIN_GMAC_MAC_INT_TSI | AWIN_GMAC_MAC_INT_ANEG |	\
    113   1.8    martin 	AWIN_GMAC_MAC_INT_LINKCHG | AWIN_GMAC_MAC_INT_RGSMII)
    114   1.1    martin 
    115   1.7    martin 
    116   1.7    martin #ifdef DWC_GMAC_DEBUG
    117   1.7    martin static void dwc_gmac_dump_dma(struct dwc_gmac_softc *sc);
    118   1.7    martin static void dwc_gmac_dump_tx_desc(struct dwc_gmac_softc *sc);
    119  1.11    martin static void dwc_gmac_dump_rx_desc(struct dwc_gmac_softc *sc);
    120   1.8    martin static void dwc_dump_and_abort(struct dwc_gmac_softc *sc, const char *msg);
    121  1.10    martin static void dwc_dump_status(struct dwc_gmac_softc *sc);
    122   1.7    martin #endif
    123   1.7    martin 
    124   1.1    martin void
    125   1.5    martin dwc_gmac_attach(struct dwc_gmac_softc *sc, uint32_t mii_clk)
    126   1.1    martin {
    127   1.1    martin 	uint8_t enaddr[ETHER_ADDR_LEN];
    128   1.1    martin 	uint32_t maclo, machi;
    129   1.1    martin 	struct mii_data * const mii = &sc->sc_mii;
    130   1.1    martin 	struct ifnet * const ifp = &sc->sc_ec.ec_if;
    131   1.5    martin 	prop_dictionary_t dict;
    132   1.1    martin 
    133   1.1    martin 	mutex_init(&sc->sc_mdio_lock, MUTEX_DEFAULT, IPL_NET);
    134   1.3    martin 	sc->sc_mii_clk = mii_clk & 7;
    135   1.1    martin 
    136   1.5    martin 	dict = device_properties(sc->sc_dev);
    137   1.5    martin 	prop_data_t ea = dict ? prop_dictionary_get(dict, "mac-address") : NULL;
    138   1.5    martin 	if (ea != NULL) {
    139   1.5    martin 		/*
    140   1.5    martin 		 * If the MAC address is overriden by a device property,
    141   1.5    martin 		 * use that.
    142   1.5    martin 		 */
    143   1.5    martin 		KASSERT(prop_object_type(ea) == PROP_TYPE_DATA);
    144   1.5    martin 		KASSERT(prop_data_size(ea) == ETHER_ADDR_LEN);
    145   1.5    martin 		memcpy(enaddr, prop_data_data_nocopy(ea), ETHER_ADDR_LEN);
    146   1.5    martin 	} else {
    147   1.5    martin 		/*
    148   1.5    martin 		 * If we did not get an externaly configure address,
    149   1.5    martin 		 * try to read one from the current filter setup,
    150   1.5    martin 		 * before resetting the chip.
    151   1.5    martin 		 */
    152   1.8    martin 		maclo = bus_space_read_4(sc->sc_bst, sc->sc_bsh,
    153   1.8    martin 		    AWIN_GMAC_MAC_ADDR0LO);
    154   1.8    martin 		machi = bus_space_read_4(sc->sc_bst, sc->sc_bsh,
    155   1.8    martin 		    AWIN_GMAC_MAC_ADDR0HI);
    156  1.14  jmcneill 
    157  1.14  jmcneill 		if (maclo == 0xffffffff && (machi & 0xffff) == 0xffff) {
    158  1.14  jmcneill 			aprint_error_dev(sc->sc_dev,
    159  1.14  jmcneill 			    "couldn't read MAC address\n");
    160  1.14  jmcneill 			return;
    161  1.14  jmcneill 		}
    162  1.14  jmcneill 
    163   1.1    martin 		enaddr[0] = maclo & 0x0ff;
    164   1.1    martin 		enaddr[1] = (maclo >> 8) & 0x0ff;
    165   1.1    martin 		enaddr[2] = (maclo >> 16) & 0x0ff;
    166   1.1    martin 		enaddr[3] = (maclo >> 24) & 0x0ff;
    167   1.1    martin 		enaddr[4] = machi & 0x0ff;
    168   1.1    martin 		enaddr[5] = (machi >> 8) & 0x0ff;
    169   1.1    martin 	}
    170   1.1    martin 
    171   1.1    martin 	/*
    172   1.1    martin 	 * Init chip and do intial setup
    173   1.1    martin 	 */
    174   1.1    martin 	if (dwc_gmac_reset(sc) != 0)
    175   1.1    martin 		return;	/* not much to cleanup, haven't attached yet */
    176   1.5    martin 	dwc_gmac_write_hwaddr(sc, enaddr);
    177   1.1    martin 	aprint_normal_dev(sc->sc_dev, "Ethernet address: %s\n",
    178   1.1    martin 	    ether_sprintf(enaddr));
    179   1.1    martin 
    180   1.1    martin 	/*
    181   1.1    martin 	 * Allocate Tx and Rx rings
    182   1.1    martin 	 */
    183   1.1    martin 	if (dwc_gmac_alloc_dma_rings(sc) != 0) {
    184   1.1    martin 		aprint_error_dev(sc->sc_dev, "could not allocate DMA rings\n");
    185   1.1    martin 		goto fail;
    186   1.1    martin 	}
    187   1.1    martin 
    188   1.1    martin 	if (dwc_gmac_alloc_tx_ring(sc, &sc->sc_txq) != 0) {
    189   1.1    martin 		aprint_error_dev(sc->sc_dev, "could not allocate Tx ring\n");
    190   1.1    martin 		goto fail;
    191   1.1    martin 	}
    192   1.1    martin 
    193   1.1    martin 	mutex_init(&sc->sc_rxq.r_mtx, MUTEX_DEFAULT, IPL_NET);
    194   1.1    martin 	if (dwc_gmac_alloc_rx_ring(sc, &sc->sc_rxq) != 0) {
    195   1.1    martin 		aprint_error_dev(sc->sc_dev, "could not allocate Rx ring\n");
    196   1.1    martin 		goto fail;
    197   1.1    martin 	}
    198   1.1    martin 
    199   1.1    martin 	/*
    200   1.1    martin 	 * Prepare interface data
    201   1.1    martin 	 */
    202   1.1    martin 	ifp->if_softc = sc;
    203   1.1    martin 	strlcpy(ifp->if_xname, device_xname(sc->sc_dev), IFNAMSIZ);
    204   1.1    martin 	ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST;
    205   1.1    martin 	ifp->if_ioctl = dwc_gmac_ioctl;
    206   1.1    martin 	ifp->if_start = dwc_gmac_start;
    207   1.1    martin 	ifp->if_init = dwc_gmac_init;
    208   1.1    martin 	ifp->if_stop = dwc_gmac_stop;
    209   1.1    martin 	IFQ_SET_MAXLEN(&ifp->if_snd, IFQ_MAXLEN);
    210   1.1    martin 	IFQ_SET_READY(&ifp->if_snd);
    211   1.1    martin 
    212   1.1    martin 	/*
    213   1.1    martin 	 * Attach MII subdevices
    214   1.1    martin 	 */
    215   1.2    martin 	sc->sc_ec.ec_mii = &sc->sc_mii;
    216   1.1    martin 	ifmedia_init(&mii->mii_media, 0, ether_mediachange, ether_mediastatus);
    217   1.1    martin         mii->mii_ifp = ifp;
    218   1.1    martin         mii->mii_readreg = dwc_gmac_miibus_read_reg;
    219   1.1    martin         mii->mii_writereg = dwc_gmac_miibus_write_reg;
    220   1.1    martin         mii->mii_statchg = dwc_gmac_miibus_statchg;
    221   1.1    martin         mii_attach(sc->sc_dev, mii, 0xffffffff, MII_PHY_ANY, MII_OFFSET_ANY, 0);
    222   1.1    martin 
    223   1.1    martin         if (LIST_EMPTY(&mii->mii_phys)) {
    224   1.1    martin                 aprint_error_dev(sc->sc_dev, "no PHY found!\n");
    225   1.1    martin                 ifmedia_add(&mii->mii_media, IFM_ETHER|IFM_MANUAL, 0, NULL);
    226   1.1    martin                 ifmedia_set(&mii->mii_media, IFM_ETHER|IFM_MANUAL);
    227   1.1    martin         } else {
    228   1.1    martin                 ifmedia_set(&mii->mii_media, IFM_ETHER|IFM_AUTO);
    229   1.1    martin         }
    230   1.1    martin 
    231   1.1    martin 	/*
    232   1.1    martin 	 * Ready, attach interface
    233   1.1    martin 	 */
    234   1.1    martin 	if_attach(ifp);
    235   1.1    martin 	ether_ifattach(ifp, enaddr);
    236   1.1    martin 
    237   1.1    martin 	/*
    238   1.1    martin 	 * Enable interrupts
    239   1.1    martin 	 */
    240   1.8    martin 	bus_space_write_4(sc->sc_bst, sc->sc_bsh, AWIN_GMAC_MAC_INTR,
    241   1.8    martin 	    AWIN_DEF_MAC_INTRMASK);
    242   1.8    martin 	bus_space_write_4(sc->sc_bst, sc->sc_bsh, AWIN_GMAC_DMA_INTENABLE,
    243   1.8    martin 	    GMAC_DEF_DMA_INT_MASK);
    244   1.1    martin 
    245   1.1    martin 	return;
    246   1.1    martin 
    247   1.1    martin fail:
    248   1.1    martin 	dwc_gmac_free_rx_ring(sc, &sc->sc_rxq);
    249   1.1    martin 	dwc_gmac_free_tx_ring(sc, &sc->sc_txq);
    250   1.1    martin }
    251   1.1    martin 
    252   1.1    martin 
    253   1.1    martin 
    254   1.1    martin static int
    255   1.1    martin dwc_gmac_reset(struct dwc_gmac_softc *sc)
    256   1.1    martin {
    257   1.1    martin 	size_t cnt;
    258   1.1    martin 	bus_space_write_4(sc->sc_bst, sc->sc_bsh, AWIN_GMAC_DMA_BUSMODE,
    259   1.1    martin 	    bus_space_read_4(sc->sc_bst, sc->sc_bsh, AWIN_GMAC_DMA_BUSMODE) | GMAC_BUSMODE_RESET);
    260   1.1    martin 	for (cnt = 0; cnt < 3000; cnt++) {
    261   1.1    martin 		if ((bus_space_read_4(sc->sc_bst, sc->sc_bsh, AWIN_GMAC_DMA_BUSMODE)
    262   1.1    martin 		    & GMAC_BUSMODE_RESET) == 0)
    263   1.1    martin 			return 0;
    264   1.1    martin 		delay(10);
    265   1.1    martin 	}
    266   1.1    martin 
    267   1.1    martin 	aprint_error_dev(sc->sc_dev, "reset timed out\n");
    268   1.1    martin 	return EIO;
    269   1.1    martin }
    270   1.1    martin 
    271   1.1    martin static void
    272   1.1    martin dwc_gmac_write_hwaddr(struct dwc_gmac_softc *sc,
    273   1.1    martin     uint8_t enaddr[ETHER_ADDR_LEN])
    274   1.1    martin {
    275   1.1    martin 	uint32_t lo, hi;
    276   1.1    martin 
    277   1.1    martin 	lo = enaddr[0] | (enaddr[1] << 8) | (enaddr[2] << 16)
    278   1.1    martin 	    | (enaddr[3] << 24);
    279   1.1    martin 	hi = enaddr[4] | (enaddr[5] << 8);
    280   1.1    martin 	bus_space_write_4(sc->sc_bst, sc->sc_bsh, AWIN_GMAC_MAC_ADDR0LO, lo);
    281   1.1    martin 	bus_space_write_4(sc->sc_bst, sc->sc_bsh, AWIN_GMAC_MAC_ADDR0HI, hi);
    282   1.1    martin }
    283   1.1    martin 
    284   1.1    martin static int
    285   1.1    martin dwc_gmac_miibus_read_reg(device_t self, int phy, int reg)
    286   1.1    martin {
    287   1.1    martin 	struct dwc_gmac_softc * const sc = device_private(self);
    288   1.6    martin 	uint16_t mii;
    289   1.1    martin 	size_t cnt;
    290   1.1    martin 	int rv = 0;
    291   1.1    martin 
    292   1.6    martin 	mii = __SHIFTIN(phy,GMAC_MII_PHY_MASK)
    293   1.6    martin 	    | __SHIFTIN(reg,GMAC_MII_REG_MASK)
    294   1.6    martin 	    | __SHIFTIN(sc->sc_mii_clk,GMAC_MII_CLKMASK)
    295   1.6    martin 	    | GMAC_MII_BUSY;
    296   1.1    martin 
    297   1.1    martin 	mutex_enter(&sc->sc_mdio_lock);
    298   1.6    martin 	bus_space_write_4(sc->sc_bst, sc->sc_bsh, AWIN_GMAC_MAC_MIIADDR, mii);
    299   1.1    martin 
    300   1.1    martin 	for (cnt = 0; cnt < 1000; cnt++) {
    301   1.3    martin 		if (!(bus_space_read_4(sc->sc_bst, sc->sc_bsh,
    302   1.3    martin 		    AWIN_GMAC_MAC_MIIADDR) & GMAC_MII_BUSY)) {
    303   1.3    martin 			rv = bus_space_read_4(sc->sc_bst, sc->sc_bsh,
    304   1.3    martin 			    AWIN_GMAC_MAC_MIIDATA);
    305   1.1    martin 			break;
    306   1.1    martin 		}
    307   1.1    martin 		delay(10);
    308   1.1    martin 	}
    309   1.1    martin 
    310   1.1    martin 	mutex_exit(&sc->sc_mdio_lock);
    311   1.1    martin 
    312   1.1    martin 	return rv;
    313   1.1    martin }
    314   1.1    martin 
    315   1.1    martin static void
    316   1.1    martin dwc_gmac_miibus_write_reg(device_t self, int phy, int reg, int val)
    317   1.1    martin {
    318   1.1    martin 	struct dwc_gmac_softc * const sc = device_private(self);
    319   1.6    martin 	uint16_t mii;
    320   1.1    martin 	size_t cnt;
    321   1.1    martin 
    322   1.6    martin 	mii = __SHIFTIN(phy,GMAC_MII_PHY_MASK)
    323   1.6    martin 	    | __SHIFTIN(reg,GMAC_MII_REG_MASK)
    324   1.6    martin 	    | __SHIFTIN(sc->sc_mii_clk,GMAC_MII_CLKMASK)
    325   1.6    martin 	    | GMAC_MII_BUSY | GMAC_MII_WRITE;
    326   1.1    martin 
    327   1.1    martin 	mutex_enter(&sc->sc_mdio_lock);
    328   1.1    martin 	bus_space_write_4(sc->sc_bst, sc->sc_bsh, AWIN_GMAC_MAC_MIIDATA, val);
    329   1.6    martin 	bus_space_write_4(sc->sc_bst, sc->sc_bsh, AWIN_GMAC_MAC_MIIADDR, mii);
    330   1.1    martin 
    331   1.1    martin 	for (cnt = 0; cnt < 1000; cnt++) {
    332   1.3    martin 		if (!(bus_space_read_4(sc->sc_bst, sc->sc_bsh,
    333   1.3    martin 		    AWIN_GMAC_MAC_MIIADDR) & GMAC_MII_BUSY))
    334   1.1    martin 			break;
    335   1.1    martin 		delay(10);
    336   1.1    martin 	}
    337   1.1    martin 
    338   1.1    martin 	mutex_exit(&sc->sc_mdio_lock);
    339   1.1    martin }
    340   1.1    martin 
    341   1.1    martin static int
    342   1.1    martin dwc_gmac_alloc_rx_ring(struct dwc_gmac_softc *sc,
    343   1.1    martin 	struct dwc_gmac_rx_ring *ring)
    344   1.1    martin {
    345   1.1    martin 	struct dwc_gmac_rx_data *data;
    346   1.1    martin 	bus_addr_t physaddr;
    347   1.6    martin 	const size_t descsize = AWGE_RX_RING_COUNT * sizeof(*ring->r_desc);
    348   1.1    martin 	int error, i, next;
    349   1.1    martin 
    350   1.1    martin 	ring->r_cur = ring->r_next = 0;
    351   1.1    martin 	memset(ring->r_desc, 0, descsize);
    352   1.1    martin 
    353   1.1    martin 	/*
    354   1.1    martin 	 * Pre-allocate Rx buffers and populate Rx ring.
    355   1.1    martin 	 */
    356   1.1    martin 	for (i = 0; i < AWGE_RX_RING_COUNT; i++) {
    357   1.1    martin 		struct dwc_gmac_dev_dmadesc *desc;
    358   1.1    martin 
    359   1.1    martin 		data = &sc->sc_rxq.r_data[i];
    360   1.1    martin 
    361   1.1    martin 		MGETHDR(data->rd_m, M_DONTWAIT, MT_DATA);
    362   1.1    martin 		if (data->rd_m == NULL) {
    363   1.1    martin 			aprint_error_dev(sc->sc_dev,
    364   1.1    martin 			    "could not allocate rx mbuf #%d\n", i);
    365   1.1    martin 			error = ENOMEM;
    366   1.1    martin 			goto fail;
    367   1.1    martin 		}
    368   1.1    martin 		error = bus_dmamap_create(sc->sc_dmat, MCLBYTES, 1,
    369   1.1    martin 		    MCLBYTES, 0, BUS_DMA_NOWAIT, &data->rd_map);
    370   1.1    martin 		if (error != 0) {
    371   1.1    martin 			aprint_error_dev(sc->sc_dev,
    372   1.1    martin 			    "could not create DMA map\n");
    373   1.1    martin 			data->rd_map = NULL;
    374   1.1    martin 			goto fail;
    375   1.1    martin 		}
    376   1.1    martin 		MCLGET(data->rd_m, M_DONTWAIT);
    377   1.1    martin 		if (!(data->rd_m->m_flags & M_EXT)) {
    378   1.1    martin 			aprint_error_dev(sc->sc_dev,
    379   1.1    martin 			    "could not allocate mbuf cluster #%d\n", i);
    380   1.1    martin 			error = ENOMEM;
    381   1.1    martin 			goto fail;
    382   1.1    martin 		}
    383   1.1    martin 
    384   1.1    martin 		error = bus_dmamap_load(sc->sc_dmat, data->rd_map,
    385   1.1    martin 		    mtod(data->rd_m, void *), MCLBYTES, NULL,
    386   1.1    martin 		    BUS_DMA_READ | BUS_DMA_NOWAIT);
    387   1.1    martin 		if (error != 0) {
    388   1.1    martin 			aprint_error_dev(sc->sc_dev,
    389   1.1    martin 			    "could not load rx buf DMA map #%d", i);
    390   1.1    martin 			goto fail;
    391   1.1    martin 		}
    392   1.1    martin 		physaddr = data->rd_map->dm_segs[0].ds_addr;
    393   1.1    martin 
    394   1.1    martin 		desc = &sc->sc_rxq.r_desc[i];
    395   1.1    martin 		desc->ddesc_data = htole32(physaddr);
    396   1.8    martin 		next = RX_NEXT(i);
    397   1.1    martin 		desc->ddesc_next = htole32(ring->r_physaddr
    398   1.1    martin 		    + next * sizeof(*desc));
    399   1.1    martin 		desc->ddesc_cntl = htole32(
    400  1.11    martin 		    __SHIFTIN(AWGE_MAX_PACKET,DDESC_CNTL_SIZE1MASK) |
    401  1.11    martin 		    DDESC_CNTL_RXCHAIN | DDESC_CNTL_RXINT);
    402   1.1    martin 		desc->ddesc_status = htole32(DDESC_STATUS_OWNEDBYDEV);
    403   1.1    martin 	}
    404   1.1    martin 
    405   1.1    martin 	bus_dmamap_sync(sc->sc_dmat, sc->sc_dma_ring_map, 0,
    406   1.1    martin 	    AWGE_RX_RING_COUNT*sizeof(struct dwc_gmac_dev_dmadesc),
    407   1.1    martin 	    BUS_DMASYNC_PREREAD);
    408   1.1    martin 	bus_space_write_4(sc->sc_bst, sc->sc_bsh, AWIN_GMAC_DMA_RX_ADDR,
    409   1.6    martin 	    ring->r_physaddr);
    410   1.1    martin 
    411   1.1    martin 	return 0;
    412   1.1    martin 
    413   1.1    martin fail:
    414   1.1    martin 	dwc_gmac_free_rx_ring(sc, ring);
    415   1.1    martin 	return error;
    416   1.1    martin }
    417   1.1    martin 
    418   1.1    martin static void
    419   1.1    martin dwc_gmac_reset_rx_ring(struct dwc_gmac_softc *sc,
    420   1.1    martin 	struct dwc_gmac_rx_ring *ring)
    421   1.1    martin {
    422   1.1    martin 	struct dwc_gmac_dev_dmadesc *desc;
    423   1.1    martin 	int i;
    424   1.1    martin 
    425   1.1    martin 	for (i = 0; i < AWGE_RX_RING_COUNT; i++) {
    426   1.1    martin 		desc = &sc->sc_rxq.r_desc[i];
    427   1.1    martin 		desc->ddesc_cntl = htole32(
    428   1.6    martin 		    __SHIFTIN(AWGE_MAX_PACKET,DDESC_CNTL_SIZE1MASK));
    429   1.1    martin 		desc->ddesc_status = htole32(DDESC_STATUS_OWNEDBYDEV);
    430   1.1    martin 	}
    431   1.1    martin 
    432   1.1    martin 	bus_dmamap_sync(sc->sc_dmat, sc->sc_dma_ring_map, 0,
    433   1.1    martin 	    AWGE_RX_RING_COUNT*sizeof(struct dwc_gmac_dev_dmadesc),
    434   1.1    martin 	    BUS_DMASYNC_PREWRITE);
    435   1.1    martin 
    436   1.1    martin 	ring->r_cur = ring->r_next = 0;
    437  1.11    martin 	/* reset DMA address to start of ring */
    438  1.11    martin 	bus_space_write_4(sc->sc_bst, sc->sc_bsh, AWIN_GMAC_DMA_RX_ADDR,
    439  1.11    martin 	    sc->sc_rxq.r_physaddr);
    440   1.1    martin }
    441   1.1    martin 
    442   1.1    martin static int
    443   1.1    martin dwc_gmac_alloc_dma_rings(struct dwc_gmac_softc *sc)
    444   1.1    martin {
    445   1.1    martin 	const size_t descsize = AWGE_TOTAL_RING_COUNT *
    446   1.1    martin 		sizeof(struct dwc_gmac_dev_dmadesc);
    447   1.1    martin 	int error, nsegs;
    448   1.1    martin 	void *rings;
    449   1.1    martin 
    450   1.1    martin 	error = bus_dmamap_create(sc->sc_dmat, descsize, 1, descsize, 0,
    451   1.1    martin 	    BUS_DMA_NOWAIT, &sc->sc_dma_ring_map);
    452   1.1    martin 	if (error != 0) {
    453   1.1    martin 		aprint_error_dev(sc->sc_dev,
    454   1.1    martin 		    "could not create desc DMA map\n");
    455   1.1    martin 		sc->sc_dma_ring_map = NULL;
    456   1.1    martin 		goto fail;
    457   1.1    martin 	}
    458   1.1    martin 
    459   1.1    martin 	error = bus_dmamem_alloc(sc->sc_dmat, descsize, PAGE_SIZE, 0,
    460   1.1    martin 	    &sc->sc_dma_ring_seg, 1, &nsegs, BUS_DMA_NOWAIT|BUS_DMA_COHERENT);
    461   1.1    martin 	if (error != 0) {
    462   1.1    martin 		aprint_error_dev(sc->sc_dev,
    463   1.1    martin 		    "could not map DMA memory\n");
    464   1.1    martin 		goto fail;
    465   1.1    martin 	}
    466   1.1    martin 
    467   1.1    martin 	error = bus_dmamem_map(sc->sc_dmat, &sc->sc_dma_ring_seg, nsegs,
    468   1.1    martin 	    descsize, &rings, BUS_DMA_NOWAIT|BUS_DMA_COHERENT);
    469   1.1    martin 	if (error != 0) {
    470   1.1    martin 		aprint_error_dev(sc->sc_dev,
    471   1.1    martin 		    "could not allocate DMA memory\n");
    472   1.1    martin 		goto fail;
    473   1.1    martin 	}
    474   1.1    martin 
    475   1.1    martin 	error = bus_dmamap_load(sc->sc_dmat, sc->sc_dma_ring_map, rings,
    476   1.1    martin 	    descsize, NULL, BUS_DMA_NOWAIT|BUS_DMA_COHERENT);
    477   1.1    martin 	if (error != 0) {
    478   1.1    martin 		aprint_error_dev(sc->sc_dev,
    479   1.1    martin 		    "could not load desc DMA map\n");
    480   1.1    martin 		goto fail;
    481   1.1    martin 	}
    482   1.1    martin 
    483   1.1    martin 	/* give first AWGE_RX_RING_COUNT to the RX side */
    484   1.1    martin 	sc->sc_rxq.r_desc = rings;
    485   1.1    martin 	sc->sc_rxq.r_physaddr = sc->sc_dma_ring_map->dm_segs[0].ds_addr;
    486   1.1    martin 
    487   1.1    martin 	/* and next rings to the TX side */
    488   1.1    martin 	sc->sc_txq.t_desc = sc->sc_rxq.r_desc + AWGE_RX_RING_COUNT;
    489   1.1    martin 	sc->sc_txq.t_physaddr = sc->sc_rxq.r_physaddr +
    490   1.1    martin 	    AWGE_RX_RING_COUNT*sizeof(struct dwc_gmac_dev_dmadesc);
    491   1.1    martin 
    492   1.1    martin 	return 0;
    493   1.1    martin 
    494   1.1    martin fail:
    495   1.1    martin 	dwc_gmac_free_dma_rings(sc);
    496   1.1    martin 	return error;
    497   1.1    martin }
    498   1.1    martin 
    499   1.1    martin static void
    500   1.1    martin dwc_gmac_free_dma_rings(struct dwc_gmac_softc *sc)
    501   1.1    martin {
    502   1.1    martin 	bus_dmamap_sync(sc->sc_dmat, sc->sc_dma_ring_map, 0,
    503   1.1    martin 	    sc->sc_dma_ring_map->dm_mapsize, BUS_DMASYNC_POSTWRITE);
    504   1.1    martin 	bus_dmamap_unload(sc->sc_dmat, sc->sc_dma_ring_map);
    505   1.1    martin 	bus_dmamem_unmap(sc->sc_dmat, sc->sc_rxq.r_desc,
    506   1.1    martin 	    AWGE_TOTAL_RING_COUNT * sizeof(struct dwc_gmac_dev_dmadesc));
    507   1.1    martin 	bus_dmamem_free(sc->sc_dmat, &sc->sc_dma_ring_seg, 1);
    508   1.1    martin }
    509   1.1    martin 
    510   1.1    martin static void
    511   1.1    martin dwc_gmac_free_rx_ring(struct dwc_gmac_softc *sc, struct dwc_gmac_rx_ring *ring)
    512   1.1    martin {
    513   1.1    martin 	struct dwc_gmac_rx_data *data;
    514   1.1    martin 	int i;
    515   1.1    martin 
    516   1.1    martin 	if (ring->r_desc == NULL)
    517   1.1    martin 		return;
    518   1.1    martin 
    519   1.1    martin 
    520   1.1    martin 	for (i = 0; i < AWGE_RX_RING_COUNT; i++) {
    521   1.1    martin 		data = &ring->r_data[i];
    522   1.1    martin 
    523   1.1    martin 		if (data->rd_map != NULL) {
    524   1.1    martin 			bus_dmamap_sync(sc->sc_dmat, data->rd_map, 0,
    525   1.1    martin 			    AWGE_RX_RING_COUNT
    526   1.1    martin 				*sizeof(struct dwc_gmac_dev_dmadesc),
    527   1.1    martin 			    BUS_DMASYNC_POSTREAD);
    528   1.1    martin 			bus_dmamap_unload(sc->sc_dmat, data->rd_map);
    529   1.1    martin 			bus_dmamap_destroy(sc->sc_dmat, data->rd_map);
    530   1.1    martin 		}
    531   1.1    martin 		if (data->rd_m != NULL)
    532   1.1    martin 			m_freem(data->rd_m);
    533   1.1    martin 	}
    534   1.1    martin }
    535   1.1    martin 
    536   1.1    martin static int
    537   1.1    martin dwc_gmac_alloc_tx_ring(struct dwc_gmac_softc *sc,
    538   1.1    martin 	struct dwc_gmac_tx_ring *ring)
    539   1.1    martin {
    540   1.1    martin 	int i, error = 0;
    541   1.1    martin 
    542   1.1    martin 	ring->t_queued = 0;
    543   1.1    martin 	ring->t_cur = ring->t_next = 0;
    544   1.1    martin 
    545   1.1    martin 	memset(ring->t_desc, 0, AWGE_TX_RING_COUNT*sizeof(*ring->t_desc));
    546   1.1    martin 	bus_dmamap_sync(sc->sc_dmat, sc->sc_dma_ring_map,
    547   1.1    martin 	    TX_DESC_OFFSET(0),
    548   1.1    martin 	    AWGE_TX_RING_COUNT*sizeof(struct dwc_gmac_dev_dmadesc),
    549   1.1    martin 	    BUS_DMASYNC_POSTWRITE);
    550   1.1    martin 
    551   1.1    martin 	for (i = 0; i < AWGE_TX_RING_COUNT; i++) {
    552   1.1    martin 		error = bus_dmamap_create(sc->sc_dmat, MCLBYTES,
    553   1.1    martin 		    AWGE_TX_RING_COUNT, MCLBYTES, 0,
    554   1.1    martin 		    BUS_DMA_NOWAIT|BUS_DMA_COHERENT,
    555   1.1    martin 		    &ring->t_data[i].td_map);
    556   1.1    martin 		if (error != 0) {
    557   1.1    martin 			aprint_error_dev(sc->sc_dev,
    558   1.1    martin 			    "could not create TX DMA map #%d\n", i);
    559   1.1    martin 			ring->t_data[i].td_map = NULL;
    560   1.1    martin 			goto fail;
    561   1.1    martin 		}
    562   1.1    martin 		ring->t_desc[i].ddesc_next = htole32(
    563   1.1    martin 		    ring->t_physaddr + sizeof(struct dwc_gmac_dev_dmadesc)
    564   1.8    martin 		    *TX_NEXT(i));
    565   1.1    martin 	}
    566   1.1    martin 
    567   1.1    martin 	return 0;
    568   1.1    martin 
    569   1.1    martin fail:
    570   1.1    martin 	dwc_gmac_free_tx_ring(sc, ring);
    571   1.1    martin 	return error;
    572   1.1    martin }
    573   1.1    martin 
    574   1.1    martin static void
    575   1.1    martin dwc_gmac_txdesc_sync(struct dwc_gmac_softc *sc, int start, int end, int ops)
    576   1.1    martin {
    577   1.1    martin 	/* 'end' is pointing one descriptor beyound the last we want to sync */
    578   1.1    martin 	if (end > start) {
    579   1.1    martin 		bus_dmamap_sync(sc->sc_dmat, sc->sc_dma_ring_map,
    580   1.1    martin 		    TX_DESC_OFFSET(start),
    581   1.1    martin 		    TX_DESC_OFFSET(end)-TX_DESC_OFFSET(start),
    582   1.1    martin 		    ops);
    583   1.1    martin 		return;
    584   1.1    martin 	}
    585   1.1    martin 	/* sync from 'start' to end of ring */
    586   1.1    martin 	bus_dmamap_sync(sc->sc_dmat, sc->sc_dma_ring_map,
    587   1.1    martin 	    TX_DESC_OFFSET(start),
    588   1.1    martin 	    TX_DESC_OFFSET(AWGE_TX_RING_COUNT+1)-TX_DESC_OFFSET(start),
    589   1.1    martin 	    ops);
    590   1.1    martin 	/* sync from start of ring to 'end' */
    591   1.1    martin 	bus_dmamap_sync(sc->sc_dmat, sc->sc_dma_ring_map,
    592   1.1    martin 	    TX_DESC_OFFSET(0),
    593   1.1    martin 	    TX_DESC_OFFSET(end)-TX_DESC_OFFSET(0),
    594   1.1    martin 	    ops);
    595   1.1    martin }
    596   1.1    martin 
    597   1.1    martin static void
    598   1.1    martin dwc_gmac_reset_tx_ring(struct dwc_gmac_softc *sc,
    599   1.1    martin 	struct dwc_gmac_tx_ring *ring)
    600   1.1    martin {
    601   1.1    martin 	int i;
    602   1.1    martin 
    603   1.1    martin 	for (i = 0; i < AWGE_TX_RING_COUNT; i++) {
    604   1.1    martin 		struct dwc_gmac_tx_data *data = &ring->t_data[i];
    605   1.1    martin 
    606   1.1    martin 		if (data->td_m != NULL) {
    607   1.1    martin 			bus_dmamap_sync(sc->sc_dmat, data->td_active,
    608   1.1    martin 			    0, data->td_active->dm_mapsize,
    609   1.1    martin 			    BUS_DMASYNC_POSTWRITE);
    610   1.1    martin 			bus_dmamap_unload(sc->sc_dmat, data->td_active);
    611   1.1    martin 			m_freem(data->td_m);
    612   1.1    martin 			data->td_m = NULL;
    613   1.1    martin 		}
    614   1.1    martin 	}
    615   1.1    martin 
    616   1.1    martin 	bus_dmamap_sync(sc->sc_dmat, sc->sc_dma_ring_map,
    617   1.1    martin 	    TX_DESC_OFFSET(0),
    618   1.1    martin 	    AWGE_TX_RING_COUNT*sizeof(struct dwc_gmac_dev_dmadesc),
    619   1.1    martin 	    BUS_DMASYNC_PREWRITE);
    620   1.6    martin 	bus_space_write_4(sc->sc_bst, sc->sc_bsh, AWIN_GMAC_DMA_TX_ADDR,
    621   1.6    martin 	    sc->sc_txq.t_physaddr);
    622   1.1    martin 
    623   1.1    martin 	ring->t_queued = 0;
    624   1.1    martin 	ring->t_cur = ring->t_next = 0;
    625   1.1    martin }
    626   1.1    martin 
    627   1.1    martin static void
    628   1.1    martin dwc_gmac_free_tx_ring(struct dwc_gmac_softc *sc,
    629   1.1    martin 	struct dwc_gmac_tx_ring *ring)
    630   1.1    martin {
    631   1.1    martin 	int i;
    632   1.1    martin 
    633   1.1    martin 	/* unload the maps */
    634   1.1    martin 	for (i = 0; i < AWGE_TX_RING_COUNT; i++) {
    635   1.1    martin 		struct dwc_gmac_tx_data *data = &ring->t_data[i];
    636   1.1    martin 
    637   1.1    martin 		if (data->td_m != NULL) {
    638   1.1    martin 			bus_dmamap_sync(sc->sc_dmat, data->td_active,
    639   1.1    martin 			    0, data->td_map->dm_mapsize,
    640   1.1    martin 			    BUS_DMASYNC_POSTWRITE);
    641   1.1    martin 			bus_dmamap_unload(sc->sc_dmat, data->td_active);
    642   1.1    martin 			m_freem(data->td_m);
    643   1.1    martin 			data->td_m = NULL;
    644   1.1    martin 		}
    645   1.1    martin 	}
    646   1.1    martin 
    647   1.1    martin 	/* and actually free them */
    648   1.1    martin 	for (i = 0; i < AWGE_TX_RING_COUNT; i++) {
    649   1.1    martin 		struct dwc_gmac_tx_data *data = &ring->t_data[i];
    650   1.1    martin 
    651   1.1    martin 		bus_dmamap_destroy(sc->sc_dmat, data->td_map);
    652   1.1    martin 	}
    653   1.1    martin }
    654   1.1    martin 
    655   1.1    martin static void
    656   1.1    martin dwc_gmac_miibus_statchg(struct ifnet *ifp)
    657   1.1    martin {
    658   1.1    martin 	struct dwc_gmac_softc * const sc = ifp->if_softc;
    659   1.1    martin 	struct mii_data * const mii = &sc->sc_mii;
    660   1.9    martin 	uint32_t conf;
    661   1.1    martin 
    662   1.1    martin 	/*
    663   1.1    martin 	 * Set MII or GMII interface based on the speed
    664   1.1    martin 	 * negotiated by the PHY.
    665   1.9    martin 	 */
    666   1.9    martin 	conf = bus_space_read_4(sc->sc_bst, sc->sc_bsh, AWIN_GMAC_MAC_CONF);
    667   1.9    martin 	conf &= ~(AWIN_GMAC_MAC_CONF_FES100|AWIN_GMAC_MAC_CONF_MIISEL
    668   1.9    martin 	    |AWIN_GMAC_MAC_CONF_FULLDPLX);
    669  1.11    martin 	conf |= AWIN_GMAC_MAC_CONF_FRAMEBURST
    670  1.11    martin 	    | AWIN_GMAC_MAC_CONF_DISABLERXOWN
    671  1.11    martin 	    | AWIN_GMAC_MAC_CONF_RXENABLE
    672  1.11    martin 	    | AWIN_GMAC_MAC_CONF_TXENABLE;
    673   1.1    martin 	switch (IFM_SUBTYPE(mii->mii_media_active)) {
    674   1.1    martin 	case IFM_10_T:
    675  1.12  jmcneill 		conf |= AWIN_GMAC_MAC_CONF_MIISEL;
    676   1.9    martin 		break;
    677   1.1    martin 	case IFM_100_TX:
    678  1.12  jmcneill 		conf |= AWIN_GMAC_MAC_CONF_FES100 |
    679  1.12  jmcneill 			AWIN_GMAC_MAC_CONF_MIISEL;
    680   1.1    martin 		break;
    681   1.1    martin 	case IFM_1000_T:
    682   1.1    martin 		break;
    683   1.1    martin 	}
    684   1.9    martin 	if (IFM_OPTIONS(mii->mii_media_active) & IFM_FDX)
    685   1.9    martin 		conf |= AWIN_GMAC_MAC_CONF_FULLDPLX;
    686   1.9    martin 
    687   1.9    martin #ifdef DWC_GMAC_DEBUG
    688   1.9    martin 	aprint_normal_dev(sc->sc_dev,
    689   1.9    martin 	    "setting MAC conf register: %08x\n", conf);
    690   1.9    martin #endif
    691   1.9    martin 
    692   1.9    martin 	bus_space_write_4(sc->sc_bst, sc->sc_bsh,
    693   1.9    martin 	    AWIN_GMAC_MAC_CONF, conf);
    694   1.1    martin }
    695   1.1    martin 
    696   1.1    martin static int
    697   1.1    martin dwc_gmac_init(struct ifnet *ifp)
    698   1.1    martin {
    699   1.1    martin 	struct dwc_gmac_softc *sc = ifp->if_softc;
    700  1.13  jmcneill 	uint32_t ffilt;
    701   1.1    martin 
    702   1.1    martin 	if (ifp->if_flags & IFF_RUNNING)
    703   1.1    martin 		return 0;
    704   1.1    martin 
    705   1.1    martin 	dwc_gmac_stop(ifp, 0);
    706   1.1    martin 
    707   1.1    martin 	/*
    708  1.11    martin 	 * Configure DMA burst/transfer mode and RX/TX priorities.
    709  1.11    martin 	 * XXX - the GMAC_BUSMODE_PRIORXTX bits are undocumented.
    710  1.11    martin 	 */
    711  1.11    martin 	bus_space_write_4(sc->sc_bst, sc->sc_bsh, AWIN_GMAC_DMA_BUSMODE,
    712  1.11    martin 	    GMAC_BUSMODE_FIXEDBURST |
    713  1.11    martin 	    __SHIFTIN(GMAC_BUSMODE_PRIORXTX_41, GMAC_BUSMODE_PRIORXTX) |
    714  1.11    martin 	    __SHIFTIN(8, GMCA_BUSMODE_PBL));
    715  1.11    martin 
    716  1.11    martin 	/*
    717  1.13  jmcneill 	 * Set up address filter
    718  1.11    martin 	 */
    719  1.13  jmcneill 	ffilt = 0;
    720  1.13  jmcneill 	if (ifp->if_flags & IFF_PROMISC)
    721  1.13  jmcneill 		ffilt |= AWIN_GMAC_MAC_FFILT_PR;
    722  1.13  jmcneill 	else if (ifp->if_flags & IFF_ALLMULTI)
    723  1.13  jmcneill 		ffilt |= AWIN_GMAC_MAC_FFILT_PM;
    724  1.13  jmcneill 	bus_space_write_4(sc->sc_bst, sc->sc_bsh, AWIN_GMAC_MAC_FFILT, ffilt);
    725  1.11    martin 
    726  1.11    martin 	/*
    727   1.6    martin 	 * Set up dma pointer for RX and TX ring
    728   1.1    martin 	 */
    729   1.6    martin 	bus_space_write_4(sc->sc_bst, sc->sc_bsh, AWIN_GMAC_DMA_RX_ADDR,
    730   1.6    martin 	    sc->sc_rxq.r_physaddr);
    731   1.6    martin 	bus_space_write_4(sc->sc_bst, sc->sc_bsh, AWIN_GMAC_DMA_TX_ADDR,
    732   1.6    martin 	    sc->sc_txq.t_physaddr);
    733   1.6    martin 
    734   1.6    martin 	/*
    735  1.10    martin 	 * Start RX/TX part
    736   1.6    martin 	 */
    737   1.6    martin 	bus_space_write_4(sc->sc_bst, sc->sc_bsh,
    738  1.11    martin 	    AWIN_GMAC_DMA_OPMODE, GMAC_DMA_OP_RXSTART | GMAC_DMA_OP_TXSTART |
    739  1.11    martin 	    GMAC_DMA_OP_STOREFORWARD);
    740   1.1    martin 
    741   1.1    martin 	ifp->if_flags |= IFF_RUNNING;
    742   1.1    martin 	ifp->if_flags &= ~IFF_OACTIVE;
    743   1.1    martin 
    744   1.1    martin 	return 0;
    745   1.1    martin }
    746   1.1    martin 
    747   1.1    martin static void
    748   1.1    martin dwc_gmac_start(struct ifnet *ifp)
    749   1.1    martin {
    750   1.1    martin 	struct dwc_gmac_softc *sc = ifp->if_softc;
    751   1.1    martin 	int old = sc->sc_txq.t_queued;
    752   1.1    martin 	struct mbuf *m0;
    753   1.1    martin 
    754   1.1    martin 	if ((ifp->if_flags & (IFF_RUNNING | IFF_OACTIVE)) != IFF_RUNNING)
    755   1.1    martin 		return;
    756   1.1    martin 
    757   1.1    martin 	for (;;) {
    758   1.1    martin 		IFQ_POLL(&ifp->if_snd, m0);
    759   1.1    martin 		if (m0 == NULL)
    760   1.1    martin 			break;
    761   1.1    martin 		if (dwc_gmac_queue(sc, m0) != 0) {
    762   1.1    martin 			ifp->if_flags |= IFF_OACTIVE;
    763   1.1    martin 			break;
    764   1.1    martin 		}
    765   1.1    martin 		IFQ_DEQUEUE(&ifp->if_snd, m0);
    766   1.1    martin 		bpf_mtap(ifp, m0);
    767   1.1    martin 	}
    768   1.1    martin 
    769   1.1    martin 	if (sc->sc_txq.t_queued != old) {
    770   1.1    martin 		/* packets have been queued, kick it off */
    771   1.1    martin 		dwc_gmac_txdesc_sync(sc, old, sc->sc_txq.t_cur,
    772   1.1    martin 		    BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
    773  1.10    martin 
    774   1.6    martin 		bus_space_write_4(sc->sc_bst, sc->sc_bsh,
    775  1.10    martin 		    AWIN_GMAC_DMA_TXPOLL, ~0U);
    776  1.10    martin #ifdef DWC_GMAC_DEBUG
    777  1.10    martin 		dwc_dump_status(sc);
    778  1.10    martin #endif
    779   1.1    martin 	}
    780   1.1    martin }
    781   1.1    martin 
    782   1.1    martin static void
    783   1.1    martin dwc_gmac_stop(struct ifnet *ifp, int disable)
    784   1.1    martin {
    785   1.1    martin 	struct dwc_gmac_softc *sc = ifp->if_softc;
    786   1.1    martin 
    787   1.6    martin 	bus_space_write_4(sc->sc_bst, sc->sc_bsh,
    788   1.6    martin 	    AWIN_GMAC_DMA_OPMODE,
    789   1.6    martin 	    bus_space_read_4(sc->sc_bst, sc->sc_bsh,
    790   1.6    martin 	        AWIN_GMAC_DMA_OPMODE)
    791   1.6    martin 		& ~(GMAC_DMA_OP_TXSTART|GMAC_DMA_OP_RXSTART));
    792   1.6    martin 	bus_space_write_4(sc->sc_bst, sc->sc_bsh,
    793   1.6    martin 	    AWIN_GMAC_DMA_OPMODE,
    794   1.6    martin 	    bus_space_read_4(sc->sc_bst, sc->sc_bsh,
    795   1.6    martin 	        AWIN_GMAC_DMA_OPMODE) | GMAC_DMA_OP_FLUSHTX);
    796   1.6    martin 
    797   1.1    martin 	mii_down(&sc->sc_mii);
    798   1.1    martin 	dwc_gmac_reset_tx_ring(sc, &sc->sc_txq);
    799   1.1    martin 	dwc_gmac_reset_rx_ring(sc, &sc->sc_rxq);
    800   1.1    martin }
    801   1.1    martin 
    802   1.1    martin /*
    803   1.1    martin  * Add m0 to the TX ring
    804   1.1    martin  */
    805   1.1    martin static int
    806   1.1    martin dwc_gmac_queue(struct dwc_gmac_softc *sc, struct mbuf *m0)
    807   1.1    martin {
    808   1.1    martin 	struct dwc_gmac_dev_dmadesc *desc = NULL;
    809   1.1    martin 	struct dwc_gmac_tx_data *data = NULL;
    810   1.1    martin 	bus_dmamap_t map;
    811   1.6    martin 	uint32_t flags, len;
    812   1.1    martin 	int error, i, first;
    813   1.1    martin 
    814   1.8    martin #ifdef DWC_GMAC_DEBUG
    815   1.8    martin 	aprint_normal_dev(sc->sc_dev,
    816   1.8    martin 	    "dwc_gmac_queue: adding mbuf chain %p\n", m0);
    817   1.8    martin #endif
    818   1.8    martin 
    819   1.1    martin 	first = sc->sc_txq.t_cur;
    820   1.1    martin 	map = sc->sc_txq.t_data[first].td_map;
    821   1.1    martin 	flags = 0;
    822   1.1    martin 
    823   1.1    martin 	error = bus_dmamap_load_mbuf(sc->sc_dmat, map, m0,
    824   1.1    martin 	    BUS_DMA_WRITE|BUS_DMA_NOWAIT);
    825   1.1    martin 	if (error != 0) {
    826   1.1    martin 		aprint_error_dev(sc->sc_dev, "could not map mbuf "
    827   1.1    martin 		    "(len: %d, error %d)\n", m0->m_pkthdr.len, error);
    828   1.1    martin 		return error;
    829   1.1    martin 	}
    830   1.1    martin 
    831   1.1    martin 	if (sc->sc_txq.t_queued + map->dm_nsegs >= AWGE_TX_RING_COUNT - 1) {
    832   1.1    martin 		bus_dmamap_unload(sc->sc_dmat, map);
    833   1.1    martin 		return ENOBUFS;
    834   1.1    martin 	}
    835   1.1    martin 
    836   1.1    martin 	data = NULL;
    837   1.8    martin 	flags = DDESC_CNTL_TXFIRST|DDESC_CNTL_TXCHAIN;
    838   1.1    martin 	for (i = 0; i < map->dm_nsegs; i++) {
    839   1.1    martin 		data = &sc->sc_txq.t_data[sc->sc_txq.t_cur];
    840   1.8    martin 		desc = &sc->sc_txq.t_desc[sc->sc_txq.t_cur];
    841   1.8    martin 
    842   1.8    martin 		desc->ddesc_data = htole32(map->dm_segs[i].ds_addr);
    843   1.8    martin 		len = __SHIFTIN(map->dm_segs[i].ds_len,DDESC_CNTL_SIZE1MASK);
    844   1.8    martin 		if (i == map->dm_nsegs-1)
    845   1.8    martin 			flags |= DDESC_CNTL_TXLAST|DDESC_CNTL_TXINT;
    846   1.7    martin 
    847   1.7    martin #ifdef DWC_GMAC_DEBUG
    848   1.7    martin 		aprint_normal_dev(sc->sc_dev, "enqueing desc #%d data %08lx "
    849   1.8    martin 		    "len %lu (flags: %08x, len: %08x)\n", sc->sc_txq.t_cur,
    850   1.7    martin 		    (unsigned long)map->dm_segs[i].ds_addr,
    851   1.8    martin 		    (unsigned long)map->dm_segs[i].ds_len,
    852   1.8    martin 		    flags, len);
    853   1.7    martin #endif
    854   1.7    martin 
    855   1.6    martin 		desc->ddesc_cntl = htole32(len|flags);
    856   1.6    martin 		flags &= ~DDESC_CNTL_TXFIRST;
    857   1.1    martin 
    858   1.1    martin 		/*
    859   1.1    martin 		 * Defer passing ownership of the first descriptor
    860   1.1    martin 		 * untill we are done.
    861   1.1    martin 		 */
    862   1.6    martin 		if (i)
    863   1.6    martin 			desc->ddesc_status = htole32(DDESC_STATUS_OWNEDBYDEV);
    864   1.8    martin 
    865   1.6    martin 		sc->sc_txq.t_queued++;
    866   1.8    martin 		sc->sc_txq.t_cur = TX_NEXT(sc->sc_txq.t_cur);
    867   1.1    martin 	}
    868   1.1    martin 
    869   1.6    martin 	/* Pass first to device */
    870   1.6    martin 	sc->sc_txq.t_desc[first].ddesc_status
    871   1.6    martin 	    = htole32(DDESC_STATUS_OWNEDBYDEV);
    872   1.1    martin 
    873   1.1    martin 	data->td_m = m0;
    874   1.1    martin 	data->td_active = map;
    875   1.1    martin 
    876   1.1    martin 	bus_dmamap_sync(sc->sc_dmat, map, 0, map->dm_mapsize,
    877   1.1    martin 	    BUS_DMASYNC_PREWRITE);
    878   1.1    martin 
    879   1.1    martin 	return 0;
    880   1.1    martin }
    881   1.1    martin 
    882   1.1    martin static int
    883   1.1    martin dwc_gmac_ioctl(struct ifnet *ifp, u_long cmd, void *data)
    884   1.1    martin {
    885   1.1    martin 	struct ifaddr *ifa = (struct ifaddr *)data;
    886   1.1    martin 	int s, error = 0;
    887   1.1    martin 
    888   1.1    martin 	s = splnet();
    889   1.1    martin 
    890   1.1    martin 	switch (cmd) {
    891   1.1    martin 	case SIOCINITIFADDR:
    892   1.1    martin 		ifp->if_flags |= IFF_UP;
    893   1.1    martin 		dwc_gmac_init(ifp);
    894   1.1    martin 		switch (ifa->ifa_addr->sa_family) {
    895   1.1    martin #ifdef INET
    896   1.1    martin 		case AF_INET:
    897   1.1    martin 			arp_ifinit(ifp, ifa);
    898   1.1    martin 			break;
    899   1.1    martin #endif
    900   1.1    martin 		default:
    901   1.1    martin 			break;
    902   1.1    martin 		}
    903  1.11    martin 		break;
    904  1.11    martin 
    905  1.11    martin 	case SIOCSIFFLAGS:
    906  1.11    martin 		if ((error = ifioctl_common(ifp, cmd, data)) != 0)
    907  1.11    martin 			break;
    908  1.11    martin 
    909  1.11    martin 		switch (ifp->if_flags & (IFF_UP|IFF_RUNNING)) {
    910  1.11    martin 		case IFF_RUNNING:
    911  1.11    martin 			/*
    912  1.11    martin 			 * If interface is marked down and it is running, then
    913  1.11    martin 			 * stop it.
    914  1.11    martin 			 */
    915  1.11    martin 			dwc_gmac_stop(ifp, 0);
    916  1.11    martin 			ifp->if_flags &= ~IFF_RUNNING;
    917  1.11    martin 			break;
    918  1.11    martin 		case IFF_UP:
    919  1.11    martin 			/*
    920  1.11    martin 			 * If interface is marked up and it is stopped, then
    921  1.11    martin 			 * start it.
    922  1.11    martin 			 */
    923  1.11    martin 			error = dwc_gmac_init(ifp);
    924  1.11    martin 			break;
    925  1.11    martin 		case IFF_UP|IFF_RUNNING:
    926  1.11    martin 			/*
    927  1.11    martin 			 * If setting debug or promiscuous mode, do not reset
    928  1.11    martin 			 * the chip; for everything else, call dwc_gmac_init()
    929  1.11    martin 			 * which will trigger a reset.
    930  1.11    martin 			 */
    931  1.11    martin 			/* XXX - for now allways init */
    932  1.11    martin 			error = dwc_gmac_init(ifp);
    933  1.11    martin 			break;
    934  1.11    martin 		case 0:
    935  1.11    martin 			break;
    936  1.11    martin 		}
    937  1.11    martin 
    938  1.11    martin 		break;
    939  1.11    martin 
    940   1.1    martin 	default:
    941   1.1    martin 		if ((error = ether_ioctl(ifp, cmd, data)) != ENETRESET)
    942   1.1    martin 			break;
    943   1.1    martin 		error = 0;
    944   1.1    martin 		if (cmd != SIOCADDMULTI && cmd != SIOCDELMULTI)
    945   1.1    martin 			;
    946   1.1    martin 		else if (ifp->if_flags & IFF_RUNNING)
    947   1.1    martin 			/* setmulti */;
    948   1.1    martin 		break;
    949   1.1    martin 	}
    950   1.1    martin 
    951   1.1    martin 	splx(s);
    952   1.1    martin 
    953   1.1    martin 	return error;
    954   1.1    martin }
    955   1.1    martin 
    956   1.8    martin static void
    957   1.8    martin dwc_gmac_tx_intr(struct dwc_gmac_softc *sc)
    958   1.8    martin {
    959   1.8    martin 	struct dwc_gmac_tx_data *data;
    960   1.8    martin 	struct dwc_gmac_dev_dmadesc *desc;
    961   1.8    martin 	uint32_t flags;
    962   1.8    martin 	int i;
    963   1.8    martin 
    964   1.8    martin 	for (i = sc->sc_txq.t_next; sc->sc_txq.t_queued > 0;
    965   1.8    martin 	    i = TX_NEXT(i), sc->sc_txq.t_queued--) {
    966   1.8    martin 
    967   1.8    martin #ifdef DWC_GMAC_DEBUG
    968   1.8    martin 		aprint_normal_dev(sc->sc_dev,
    969   1.8    martin 		    "dwc_gmac_tx_intr: checking desc #%d (t_queued: %d)\n",
    970   1.8    martin 		    i, sc->sc_txq.t_queued);
    971   1.8    martin #endif
    972   1.8    martin 
    973   1.8    martin 		desc = &sc->sc_txq.t_desc[i];
    974   1.8    martin 		dwc_gmac_txdesc_sync(sc, i, i+1,
    975   1.8    martin 		    BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
    976   1.8    martin 		flags = le32toh(desc->ddesc_status);
    977  1.11    martin 
    978   1.8    martin 		if (flags & DDESC_STATUS_OWNEDBYDEV)
    979   1.8    martin 			break;
    980  1.11    martin 
    981   1.8    martin 		data = &sc->sc_txq.t_data[i];
    982   1.8    martin 		if (data->td_m == NULL)
    983   1.8    martin 			continue;
    984   1.8    martin 		sc->sc_ec.ec_if.if_opackets++;
    985   1.8    martin 		bus_dmamap_sync(sc->sc_dmat, data->td_active, 0,
    986   1.8    martin 		    data->td_active->dm_mapsize, BUS_DMASYNC_POSTWRITE);
    987   1.8    martin 		bus_dmamap_unload(sc->sc_dmat, data->td_active);
    988   1.8    martin 
    989   1.8    martin #ifdef DWC_GMAC_DEBUG
    990   1.8    martin 		aprint_normal_dev(sc->sc_dev,
    991   1.8    martin 		    "dwc_gmac_tx_intr: done with packet at desc #%d, "
    992   1.8    martin 		    "freeing mbuf %p\n", i, data->td_m);
    993   1.8    martin #endif
    994   1.8    martin 
    995   1.8    martin 		m_freem(data->td_m);
    996   1.8    martin 		data->td_m = NULL;
    997   1.8    martin 	}
    998   1.8    martin 
    999   1.8    martin 	sc->sc_txq.t_next = i;
   1000   1.8    martin 
   1001   1.8    martin 	if (sc->sc_txq.t_queued < AWGE_TX_RING_COUNT) {
   1002   1.8    martin 		sc->sc_ec.ec_if.if_flags &= ~IFF_OACTIVE;
   1003   1.8    martin 	}
   1004   1.8    martin }
   1005   1.8    martin 
   1006   1.8    martin static void
   1007   1.8    martin dwc_gmac_rx_intr(struct dwc_gmac_softc *sc)
   1008   1.8    martin {
   1009  1.11    martin 	struct ifnet *ifp = &sc->sc_ec.ec_if;
   1010  1.11    martin 	struct dwc_gmac_dev_dmadesc *desc;
   1011  1.11    martin 	struct dwc_gmac_rx_data *data;
   1012  1.11    martin 	bus_addr_t physaddr;
   1013  1.11    martin 	uint32_t status;
   1014  1.11    martin 	struct mbuf *m, *mnew;
   1015  1.11    martin 	int i, len, error;
   1016  1.11    martin 
   1017  1.11    martin 	for (i = sc->sc_rxq.r_cur; ; i = RX_NEXT(i)) {
   1018  1.11    martin 
   1019   1.8    martin #ifdef DWC_GMAC_DEBUG
   1020  1.11    martin printf("rx int: checking desc #%d\n", i);
   1021   1.8    martin #endif
   1022  1.11    martin 
   1023  1.11    martin 		bus_dmamap_sync(sc->sc_dmat, sc->sc_dma_ring_map,
   1024  1.11    martin 		    RX_DESC_OFFSET(i), sizeof(*desc),
   1025  1.11    martin 		    BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
   1026  1.11    martin 		desc = &sc->sc_rxq.r_desc[i];
   1027  1.11    martin 		data = &sc->sc_rxq.r_data[i];
   1028  1.11    martin 
   1029  1.11    martin 		status = le32toh(desc->ddesc_status);
   1030  1.11    martin 		if (status & DDESC_STATUS_OWNEDBYDEV) {
   1031  1.11    martin #ifdef DWC_GMAC_DEBUG
   1032  1.11    martin printf("status %08x, still owned by device\n", status);
   1033  1.11    martin #endif
   1034  1.11    martin 			break;
   1035  1.11    martin 		}
   1036  1.11    martin 
   1037  1.11    martin 		if (status & (DDESC_STATUS_RXERROR|DDESC_STATUS_RXTRUNCATED)) {
   1038  1.11    martin #ifdef DWC_GMAC_DEBUG
   1039  1.11    martin printf("status %08x, RX error, skipping\n", status);
   1040  1.11    martin #endif
   1041  1.11    martin 			ifp->if_ierrors++;
   1042  1.11    martin 			goto skip;
   1043  1.11    martin 		}
   1044  1.11    martin 
   1045  1.11    martin 		len = __SHIFTOUT(status, DDESC_STATUS_FRMLENMSK);
   1046  1.11    martin 
   1047  1.11    martin #ifdef DWC_GMAC_DEBUG
   1048  1.11    martin printf("rx int: device is done with #%d, len: %d\n", i, len);
   1049  1.11    martin #endif
   1050  1.11    martin 
   1051  1.11    martin 		/*
   1052  1.11    martin 		 * Try to get a new mbuf before passing this one
   1053  1.11    martin 		 * up, if that fails, drop the packet and reuse
   1054  1.11    martin 		 * the existing one.
   1055  1.11    martin 		 */
   1056  1.11    martin 		MGETHDR(mnew, M_DONTWAIT, MT_DATA);
   1057  1.11    martin 		if (mnew == NULL) {
   1058  1.11    martin 			ifp->if_ierrors++;
   1059  1.11    martin 			goto skip;
   1060  1.11    martin 		}
   1061  1.11    martin 		MCLGET(mnew, M_DONTWAIT);
   1062  1.11    martin 		if ((mnew->m_flags & M_EXT) == 0) {
   1063  1.11    martin 			m_freem(mnew);
   1064  1.11    martin 			ifp->if_ierrors++;
   1065  1.11    martin 			goto skip;
   1066  1.11    martin 		}
   1067  1.11    martin 
   1068  1.11    martin 		/* unload old DMA map */
   1069  1.11    martin 		bus_dmamap_sync(sc->sc_dmat, data->rd_map, 0,
   1070  1.11    martin 		    data->rd_map->dm_mapsize, BUS_DMASYNC_POSTREAD);
   1071  1.11    martin 		bus_dmamap_unload(sc->sc_dmat, data->rd_map);
   1072  1.11    martin 
   1073  1.11    martin 		/* and reload with new mbuf */
   1074  1.11    martin 		error = bus_dmamap_load(sc->sc_dmat, data->rd_map,
   1075  1.11    martin 		    mtod(mnew, void*), MCLBYTES, NULL,
   1076  1.11    martin 		    BUS_DMA_READ | BUS_DMA_NOWAIT);
   1077  1.11    martin 		if (error != 0) {
   1078  1.11    martin 			m_freem(mnew);
   1079  1.11    martin 			/* try to reload old mbuf */
   1080  1.11    martin 			error = bus_dmamap_load(sc->sc_dmat, data->rd_map,
   1081  1.11    martin 			    mtod(data->rd_m, void*), MCLBYTES, NULL,
   1082  1.11    martin 			    BUS_DMA_READ | BUS_DMA_NOWAIT);
   1083  1.11    martin 			if (error != 0) {
   1084  1.11    martin 				panic("%s: could not load old rx mbuf",
   1085  1.11    martin 				    device_xname(sc->sc_dev));
   1086  1.11    martin 			}
   1087  1.11    martin 			ifp->if_ierrors++;
   1088  1.11    martin 			goto skip;
   1089  1.11    martin 		}
   1090  1.11    martin 		physaddr = data->rd_map->dm_segs[0].ds_addr;
   1091  1.11    martin 
   1092  1.11    martin 		/*
   1093  1.11    martin 		 * New mbuf loaded, update RX ring and continue
   1094  1.11    martin 		 */
   1095  1.11    martin 		m = data->rd_m;
   1096  1.11    martin 		data->rd_m = mnew;
   1097  1.11    martin 		desc->ddesc_data = htole32(physaddr);
   1098  1.11    martin 
   1099  1.11    martin 		/* finalize mbuf */
   1100  1.11    martin 		m->m_pkthdr.len = m->m_len = len;
   1101  1.11    martin 		m->m_pkthdr.rcvif = ifp;
   1102  1.11    martin 
   1103  1.11    martin 		bpf_mtap(ifp, m);
   1104  1.11    martin 		ifp->if_ipackets++;
   1105  1.11    martin 		(*ifp->if_input)(ifp, m);
   1106  1.11    martin 
   1107  1.11    martin skip:
   1108  1.11    martin 		desc->ddesc_cntl = htole32(
   1109  1.11    martin 		    __SHIFTIN(AWGE_MAX_PACKET,DDESC_CNTL_SIZE1MASK));
   1110  1.11    martin 		desc->ddesc_status = htole32(DDESC_STATUS_OWNEDBYDEV);
   1111  1.11    martin 		bus_dmamap_sync(sc->sc_dmat, sc->sc_dma_ring_map,
   1112  1.11    martin 		    RX_DESC_OFFSET(i), sizeof(*desc),
   1113  1.11    martin 		    BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
   1114  1.11    martin 	}
   1115  1.11    martin 
   1116  1.11    martin 	/* update RX pointer */
   1117  1.11    martin 	sc->sc_rxq.r_cur = i;
   1118  1.11    martin 
   1119   1.8    martin }
   1120   1.8    martin 
   1121   1.1    martin int
   1122   1.1    martin dwc_gmac_intr(struct dwc_gmac_softc *sc)
   1123   1.1    martin {
   1124   1.1    martin 	uint32_t status, dma_status;
   1125   1.8    martin 	int rv = 0;
   1126   1.1    martin 
   1127   1.1    martin 	status = bus_space_read_4(sc->sc_bst, sc->sc_bsh, AWIN_GMAC_MAC_INTR);
   1128   1.2    martin 	if (status & AWIN_GMAC_MII_IRQ) {
   1129   1.1    martin 		(void)bus_space_read_4(sc->sc_bst, sc->sc_bsh,
   1130   1.1    martin 		    AWIN_GMAC_MII_STATUS);
   1131   1.8    martin 		rv = 1;
   1132   1.2    martin 		mii_pollstat(&sc->sc_mii);
   1133   1.2    martin 	}
   1134   1.1    martin 
   1135   1.1    martin 	dma_status = bus_space_read_4(sc->sc_bst, sc->sc_bsh,
   1136   1.1    martin 	    AWIN_GMAC_DMA_STATUS);
   1137   1.1    martin 
   1138   1.8    martin 	if (dma_status & (GMAC_DMA_INT_NIE|GMAC_DMA_INT_AIE))
   1139   1.8    martin 		rv = 1;
   1140   1.1    martin 
   1141   1.8    martin 	if (dma_status & GMAC_DMA_INT_TIE)
   1142   1.8    martin 		dwc_gmac_tx_intr(sc);
   1143   1.1    martin 
   1144   1.8    martin 	if (dma_status & GMAC_DMA_INT_RIE)
   1145   1.8    martin 		dwc_gmac_rx_intr(sc);
   1146   1.8    martin 
   1147   1.8    martin 	/*
   1148   1.8    martin 	 * Check error conditions
   1149   1.8    martin 	 */
   1150   1.8    martin 	if (dma_status & GMAC_DMA_INT_ERRORS) {
   1151   1.8    martin 		sc->sc_ec.ec_if.if_oerrors++;
   1152   1.8    martin #ifdef DWC_GMAC_DEBUG
   1153   1.8    martin 		dwc_dump_and_abort(sc, "interrupt error condition");
   1154   1.8    martin #endif
   1155   1.8    martin 	}
   1156   1.8    martin 
   1157   1.8    martin 	/* ack interrupt */
   1158   1.8    martin 	if (dma_status)
   1159   1.8    martin 		bus_space_write_4(sc->sc_bst, sc->sc_bsh,
   1160   1.8    martin 		    AWIN_GMAC_DMA_STATUS, dma_status & GMAC_DMA_INT_MASK);
   1161   1.8    martin 
   1162   1.8    martin 	return rv;
   1163   1.1    martin }
   1164   1.7    martin 
   1165   1.7    martin #ifdef DWC_GMAC_DEBUG
   1166   1.7    martin static void
   1167   1.7    martin dwc_gmac_dump_dma(struct dwc_gmac_softc *sc)
   1168   1.7    martin {
   1169   1.7    martin 	aprint_normal_dev(sc->sc_dev, "busmode: %08x\n",
   1170   1.7    martin 	    bus_space_read_4(sc->sc_bst, sc->sc_bsh, AWIN_GMAC_DMA_BUSMODE));
   1171   1.7    martin 	aprint_normal_dev(sc->sc_dev, "tx poll: %08x\n",
   1172   1.7    martin 	    bus_space_read_4(sc->sc_bst, sc->sc_bsh, AWIN_GMAC_DMA_TXPOLL));
   1173   1.7    martin 	aprint_normal_dev(sc->sc_dev, "rx poll: %08x\n",
   1174   1.7    martin 	    bus_space_read_4(sc->sc_bst, sc->sc_bsh, AWIN_GMAC_DMA_RXPOLL));
   1175   1.7    martin 	aprint_normal_dev(sc->sc_dev, "rx descriptors: %08x\n",
   1176   1.7    martin 	    bus_space_read_4(sc->sc_bst, sc->sc_bsh, AWIN_GMAC_DMA_RX_ADDR));
   1177   1.7    martin 	aprint_normal_dev(sc->sc_dev, "tx descriptors: %08x\n",
   1178   1.7    martin 	    bus_space_read_4(sc->sc_bst, sc->sc_bsh, AWIN_GMAC_DMA_TX_ADDR));
   1179   1.7    martin 	aprint_normal_dev(sc->sc_dev, "status: %08x\n",
   1180   1.7    martin 	    bus_space_read_4(sc->sc_bst, sc->sc_bsh, AWIN_GMAC_DMA_STATUS));
   1181   1.7    martin 	aprint_normal_dev(sc->sc_dev, "op mode: %08x\n",
   1182   1.7    martin 	    bus_space_read_4(sc->sc_bst, sc->sc_bsh, AWIN_GMAC_DMA_OPMODE));
   1183   1.7    martin 	aprint_normal_dev(sc->sc_dev, "int enable: %08x\n",
   1184   1.7    martin 	    bus_space_read_4(sc->sc_bst, sc->sc_bsh, AWIN_GMAC_DMA_INTENABLE));
   1185   1.7    martin 	aprint_normal_dev(sc->sc_dev, "cur tx: %08x\n",
   1186   1.7    martin 	    bus_space_read_4(sc->sc_bst, sc->sc_bsh, AWIN_GMAC_DMA_CUR_TX_DESC));
   1187   1.7    martin 	aprint_normal_dev(sc->sc_dev, "cur rx: %08x\n",
   1188   1.7    martin 	    bus_space_read_4(sc->sc_bst, sc->sc_bsh, AWIN_GMAC_DMA_CUR_RX_DESC));
   1189   1.7    martin 	aprint_normal_dev(sc->sc_dev, "cur tx buffer: %08x\n",
   1190   1.7    martin 	    bus_space_read_4(sc->sc_bst, sc->sc_bsh, AWIN_GMAC_DMA_CUR_TX_BUFADDR));
   1191   1.7    martin 	aprint_normal_dev(sc->sc_dev, "cur rx buffer: %08x\n",
   1192   1.7    martin 	    bus_space_read_4(sc->sc_bst, sc->sc_bsh, AWIN_GMAC_DMA_CUR_RX_BUFADDR));
   1193   1.7    martin }
   1194   1.7    martin 
   1195   1.7    martin static void
   1196   1.7    martin dwc_gmac_dump_tx_desc(struct dwc_gmac_softc *sc)
   1197   1.7    martin {
   1198   1.7    martin 	int i;
   1199   1.7    martin 
   1200   1.8    martin 	aprint_normal_dev(sc->sc_dev, "TX queue: cur=%d, next=%d, queued=%d\n",
   1201   1.8    martin 	    sc->sc_txq.t_cur, sc->sc_txq.t_next, sc->sc_txq.t_queued);
   1202   1.8    martin 	aprint_normal_dev(sc->sc_dev, "TX DMA descriptors:\n");
   1203   1.7    martin 	for (i = 0; i < AWGE_TX_RING_COUNT; i++) {
   1204   1.7    martin 		struct dwc_gmac_dev_dmadesc *desc = &sc->sc_txq.t_desc[i];
   1205   1.7    martin 		aprint_normal("#%d (%08lx): status: %08x cntl: %08x data: %08x next: %08x\n",
   1206   1.7    martin 		    i, sc->sc_txq.t_physaddr + i*sizeof(struct dwc_gmac_dev_dmadesc),
   1207   1.7    martin 		    le32toh(desc->ddesc_status), le32toh(desc->ddesc_cntl),
   1208   1.7    martin 		    le32toh(desc->ddesc_data), le32toh(desc->ddesc_next));
   1209   1.7    martin 	}
   1210   1.7    martin }
   1211   1.8    martin 
   1212   1.8    martin static void
   1213  1.11    martin dwc_gmac_dump_rx_desc(struct dwc_gmac_softc *sc)
   1214  1.11    martin {
   1215  1.11    martin 	int i;
   1216  1.11    martin 
   1217  1.11    martin 	aprint_normal_dev(sc->sc_dev, "RX queue: cur=%d, next=%d\n",
   1218  1.11    martin 	    sc->sc_rxq.r_cur, sc->sc_rxq.r_next);
   1219  1.11    martin 	aprint_normal_dev(sc->sc_dev, "RX DMA descriptors:\n");
   1220  1.11    martin 	for (i = 0; i < AWGE_RX_RING_COUNT; i++) {
   1221  1.11    martin 		struct dwc_gmac_dev_dmadesc *desc = &sc->sc_rxq.r_desc[i];
   1222  1.11    martin 		aprint_normal("#%d (%08lx): status: %08x cntl: %08x data: %08x next: %08x\n",
   1223  1.11    martin 		    i, sc->sc_txq.t_physaddr + i*sizeof(struct dwc_gmac_dev_dmadesc),
   1224  1.11    martin 		    le32toh(desc->ddesc_status), le32toh(desc->ddesc_cntl),
   1225  1.11    martin 		    le32toh(desc->ddesc_data), le32toh(desc->ddesc_next));
   1226  1.11    martin 	}
   1227  1.11    martin }
   1228  1.11    martin 
   1229  1.11    martin static void
   1230  1.10    martin dwc_dump_status(struct dwc_gmac_softc *sc)
   1231   1.8    martin {
   1232   1.8    martin 	uint32_t status = bus_space_read_4(sc->sc_bst, sc->sc_bsh,
   1233   1.8    martin 	     AWIN_GMAC_MAC_INTR);
   1234   1.8    martin 	uint32_t dma_status = bus_space_read_4(sc->sc_bst, sc->sc_bsh,
   1235   1.8    martin 	     AWIN_GMAC_DMA_STATUS);
   1236   1.8    martin 	char buf[200];
   1237   1.8    martin 
   1238   1.8    martin 	/* print interrupt state */
   1239   1.8    martin 	snprintb(buf, sizeof(buf), "\177\20"
   1240  1.10    martin 	    "b\x10""NI\0"
   1241  1.10    martin 	    "b\x0f""AI\0"
   1242  1.10    martin 	    "b\x0e""ER\0"
   1243  1.10    martin 	    "b\x0d""FB\0"
   1244  1.10    martin 	    "b\x0a""ET\0"
   1245  1.10    martin 	    "b\x09""RW\0"
   1246  1.10    martin 	    "b\x08""RS\0"
   1247  1.10    martin 	    "b\x07""RU\0"
   1248  1.10    martin 	    "b\x06""RI\0"
   1249  1.10    martin 	    "b\x05""UN\0"
   1250  1.10    martin 	    "b\x04""OV\0"
   1251  1.10    martin 	    "b\x03""TJ\0"
   1252  1.10    martin 	    "b\x02""TU\0"
   1253  1.10    martin 	    "b\x01""TS\0"
   1254  1.10    martin 	    "b\x00""TI\0"
   1255   1.8    martin 	    "\0", dma_status);
   1256  1.10    martin 	aprint_normal_dev(sc->sc_dev, "INTR status: %08x, DMA status: %s\n",
   1257   1.8    martin 	    status, buf);
   1258  1.10    martin }
   1259   1.8    martin 
   1260  1.10    martin static void
   1261  1.10    martin dwc_dump_and_abort(struct dwc_gmac_softc *sc, const char *msg)
   1262  1.10    martin {
   1263  1.10    martin 	dwc_dump_status(sc);
   1264   1.8    martin 	dwc_gmac_dump_dma(sc);
   1265   1.8    martin 	dwc_gmac_dump_tx_desc(sc);
   1266  1.11    martin 	dwc_gmac_dump_rx_desc(sc);
   1267   1.8    martin 
   1268   1.8    martin 	panic(msg);
   1269   1.8    martin }
   1270   1.7    martin #endif
   1271