Home | History | Annotate | Line # | Download | only in ic
dwc_gmac.c revision 1.39
      1  1.39     skrll /* $NetBSD: dwc_gmac.c,v 1.39 2017/01/23 08:36:23 skrll Exp $ */
      2  1.18  jmcneill 
      3   1.1    martin /*-
      4   1.1    martin  * Copyright (c) 2013, 2014 The NetBSD Foundation, Inc.
      5   1.1    martin  * All rights reserved.
      6   1.1    martin  *
      7   1.1    martin  * This code is derived from software contributed to The NetBSD Foundation
      8   1.1    martin  * by Matt Thomas of 3am Software Foundry and Martin Husemann.
      9   1.1    martin  *
     10   1.1    martin  * Redistribution and use in source and binary forms, with or without
     11   1.1    martin  * modification, are permitted provided that the following conditions
     12   1.1    martin  * are met:
     13   1.1    martin  * 1. Redistributions of source code must retain the above copyright
     14   1.1    martin  *    notice, this list of conditions and the following disclaimer.
     15   1.1    martin  * 2. Redistributions in binary form must reproduce the above copyright
     16   1.1    martin  *    notice, this list of conditions and the following disclaimer in the
     17   1.1    martin  *    documentation and/or other materials provided with the distribution.
     18   1.1    martin  *
     19   1.1    martin  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
     20   1.1    martin  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     21   1.1    martin  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     22   1.1    martin  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
     23   1.1    martin  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     24   1.1    martin  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     25   1.1    martin  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     26   1.1    martin  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     27   1.1    martin  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     28   1.1    martin  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     29   1.1    martin  * POSSIBILITY OF SUCH DAMAGE.
     30   1.1    martin  */
     31   1.1    martin 
     32   1.1    martin /*
     33   1.1    martin  * This driver supports the Synopsis Designware GMAC core, as found
     34   1.1    martin  * on Allwinner A20 cores and others.
     35   1.1    martin  *
     36   1.1    martin  * Real documentation seems to not be available, the marketing product
     37   1.1    martin  * documents could be found here:
     38   1.1    martin  *
     39   1.1    martin  *  http://www.synopsys.com/dw/ipdir.php?ds=dwc_ether_mac10_100_1000_unive
     40   1.1    martin  */
     41   1.1    martin 
     42   1.1    martin #include <sys/cdefs.h>
     43   1.1    martin 
     44  1.39     skrll __KERNEL_RCSID(1, "$NetBSD: dwc_gmac.c,v 1.39 2017/01/23 08:36:23 skrll Exp $");
     45   1.7    martin 
     46   1.7    martin /* #define	DWC_GMAC_DEBUG	1 */
     47   1.1    martin 
     48  1.38     skrll #ifdef _KERNEL_OPT
     49   1.1    martin #include "opt_inet.h"
     50  1.38     skrll #include "opt_net_mpsafe.h"
     51  1.38     skrll #endif
     52   1.1    martin 
     53   1.1    martin #include <sys/param.h>
     54   1.1    martin #include <sys/bus.h>
     55   1.1    martin #include <sys/device.h>
     56   1.1    martin #include <sys/intr.h>
     57   1.1    martin #include <sys/systm.h>
     58   1.1    martin #include <sys/sockio.h>
     59  1.29  jmcneill #include <sys/cprng.h>
     60   1.1    martin 
     61   1.1    martin #include <net/if.h>
     62   1.1    martin #include <net/if_ether.h>
     63   1.1    martin #include <net/if_media.h>
     64   1.1    martin #include <net/bpf.h>
     65   1.1    martin #ifdef INET
     66   1.1    martin #include <netinet/if_inarp.h>
     67   1.1    martin #endif
     68   1.1    martin 
     69   1.1    martin #include <dev/mii/miivar.h>
     70   1.1    martin 
     71   1.1    martin #include <dev/ic/dwc_gmac_reg.h>
     72   1.1    martin #include <dev/ic/dwc_gmac_var.h>
     73   1.1    martin 
     74   1.1    martin static int dwc_gmac_miibus_read_reg(device_t, int, int);
     75   1.1    martin static void dwc_gmac_miibus_write_reg(device_t, int, int, int);
     76   1.1    martin static void dwc_gmac_miibus_statchg(struct ifnet *);
     77   1.1    martin 
     78   1.1    martin static int dwc_gmac_reset(struct dwc_gmac_softc *sc);
     79   1.1    martin static void dwc_gmac_write_hwaddr(struct dwc_gmac_softc *sc,
     80   1.1    martin 			 uint8_t enaddr[ETHER_ADDR_LEN]);
     81   1.1    martin static int dwc_gmac_alloc_dma_rings(struct dwc_gmac_softc *sc);
     82   1.1    martin static void dwc_gmac_free_dma_rings(struct dwc_gmac_softc *sc);
     83   1.1    martin static int dwc_gmac_alloc_rx_ring(struct dwc_gmac_softc *sc, struct dwc_gmac_rx_ring *);
     84   1.1    martin static void dwc_gmac_reset_rx_ring(struct dwc_gmac_softc *sc, struct dwc_gmac_rx_ring *);
     85   1.1    martin static void dwc_gmac_free_rx_ring(struct dwc_gmac_softc *sc, struct dwc_gmac_rx_ring *);
     86   1.1    martin static int dwc_gmac_alloc_tx_ring(struct dwc_gmac_softc *sc, struct dwc_gmac_tx_ring *);
     87   1.1    martin static void dwc_gmac_reset_tx_ring(struct dwc_gmac_softc *sc, struct dwc_gmac_tx_ring *);
     88   1.1    martin static void dwc_gmac_free_tx_ring(struct dwc_gmac_softc *sc, struct dwc_gmac_tx_ring *);
     89   1.1    martin static void dwc_gmac_txdesc_sync(struct dwc_gmac_softc *sc, int start, int end, int ops);
     90   1.1    martin static int dwc_gmac_init(struct ifnet *ifp);
     91  1.38     skrll static int dwc_gmac_init_locked(struct ifnet *ifp);
     92   1.1    martin static void dwc_gmac_stop(struct ifnet *ifp, int disable);
     93  1.38     skrll static void dwc_gmac_stop_locked(struct ifnet *ifp, int disable);
     94   1.1    martin static void dwc_gmac_start(struct ifnet *ifp);
     95  1.38     skrll static void dwc_gmac_start_locked(struct ifnet *ifp);
     96   1.1    martin static int dwc_gmac_queue(struct dwc_gmac_softc *sc, struct mbuf *m0);
     97   1.1    martin static int dwc_gmac_ioctl(struct ifnet *, u_long, void *);
     98   1.8    martin static void dwc_gmac_tx_intr(struct dwc_gmac_softc *sc);
     99   1.8    martin static void dwc_gmac_rx_intr(struct dwc_gmac_softc *sc);
    100  1.20  jmcneill static void dwc_gmac_setmulti(struct dwc_gmac_softc *sc);
    101  1.22    martin static int dwc_gmac_ifflags_cb(struct ethercom *);
    102  1.22    martin static uint32_t	bitrev32(uint32_t x);
    103   1.1    martin 
    104   1.1    martin #define	TX_DESC_OFFSET(N)	((AWGE_RX_RING_COUNT+(N)) \
    105   1.1    martin 				    *sizeof(struct dwc_gmac_dev_dmadesc))
    106   1.8    martin #define	TX_NEXT(N)		(((N)+1) & (AWGE_TX_RING_COUNT-1))
    107   1.1    martin 
    108   1.1    martin #define RX_DESC_OFFSET(N)	((N)*sizeof(struct dwc_gmac_dev_dmadesc))
    109   1.8    martin #define	RX_NEXT(N)		(((N)+1) & (AWGE_RX_RING_COUNT-1))
    110   1.8    martin 
    111   1.8    martin 
    112   1.8    martin 
    113  1.11    martin #define	GMAC_DEF_DMA_INT_MASK	(GMAC_DMA_INT_TIE|GMAC_DMA_INT_RIE| \
    114   1.8    martin 				GMAC_DMA_INT_NIE|GMAC_DMA_INT_AIE| \
    115   1.8    martin 				GMAC_DMA_INT_FBE|GMAC_DMA_INT_UNE)
    116   1.8    martin 
    117   1.8    martin #define	GMAC_DMA_INT_ERRORS	(GMAC_DMA_INT_AIE|GMAC_DMA_INT_ERE| \
    118  1.10    martin 				GMAC_DMA_INT_FBE|	\
    119   1.8    martin 				GMAC_DMA_INT_RWE|GMAC_DMA_INT_RUE| \
    120   1.8    martin 				GMAC_DMA_INT_UNE|GMAC_DMA_INT_OVE| \
    121  1.10    martin 				GMAC_DMA_INT_TJE)
    122   1.8    martin 
    123   1.8    martin #define	AWIN_DEF_MAC_INTRMASK	\
    124   1.8    martin 	(AWIN_GMAC_MAC_INT_TSI | AWIN_GMAC_MAC_INT_ANEG |	\
    125   1.8    martin 	AWIN_GMAC_MAC_INT_LINKCHG | AWIN_GMAC_MAC_INT_RGSMII)
    126   1.1    martin 
    127   1.7    martin 
    128   1.7    martin #ifdef DWC_GMAC_DEBUG
    129   1.7    martin static void dwc_gmac_dump_dma(struct dwc_gmac_softc *sc);
    130   1.7    martin static void dwc_gmac_dump_tx_desc(struct dwc_gmac_softc *sc);
    131  1.11    martin static void dwc_gmac_dump_rx_desc(struct dwc_gmac_softc *sc);
    132   1.8    martin static void dwc_dump_and_abort(struct dwc_gmac_softc *sc, const char *msg);
    133  1.10    martin static void dwc_dump_status(struct dwc_gmac_softc *sc);
    134  1.22    martin static void dwc_gmac_dump_ffilt(struct dwc_gmac_softc *sc, uint32_t ffilt);
    135   1.7    martin #endif
    136   1.7    martin 
    137  1.38     skrll #ifdef NET_MPSAFE
    138  1.38     skrll #define DWCGMAC_MPSAFE	1
    139  1.38     skrll #endif
    140  1.38     skrll 
    141   1.1    martin void
    142   1.5    martin dwc_gmac_attach(struct dwc_gmac_softc *sc, uint32_t mii_clk)
    143   1.1    martin {
    144   1.1    martin 	uint8_t enaddr[ETHER_ADDR_LEN];
    145   1.1    martin 	uint32_t maclo, machi;
    146   1.1    martin 	struct mii_data * const mii = &sc->sc_mii;
    147   1.1    martin 	struct ifnet * const ifp = &sc->sc_ec.ec_if;
    148   1.5    martin 	prop_dictionary_t dict;
    149   1.1    martin 
    150   1.1    martin 	mutex_init(&sc->sc_mdio_lock, MUTEX_DEFAULT, IPL_NET);
    151   1.3    martin 	sc->sc_mii_clk = mii_clk & 7;
    152   1.1    martin 
    153   1.5    martin 	dict = device_properties(sc->sc_dev);
    154   1.5    martin 	prop_data_t ea = dict ? prop_dictionary_get(dict, "mac-address") : NULL;
    155   1.5    martin 	if (ea != NULL) {
    156   1.5    martin 		/*
    157   1.5    martin 		 * If the MAC address is overriden by a device property,
    158   1.5    martin 		 * use that.
    159   1.5    martin 		 */
    160   1.5    martin 		KASSERT(prop_object_type(ea) == PROP_TYPE_DATA);
    161   1.5    martin 		KASSERT(prop_data_size(ea) == ETHER_ADDR_LEN);
    162   1.5    martin 		memcpy(enaddr, prop_data_data_nocopy(ea), ETHER_ADDR_LEN);
    163   1.5    martin 	} else {
    164   1.5    martin 		/*
    165   1.5    martin 		 * If we did not get an externaly configure address,
    166   1.5    martin 		 * try to read one from the current filter setup,
    167   1.5    martin 		 * before resetting the chip.
    168   1.5    martin 		 */
    169   1.8    martin 		maclo = bus_space_read_4(sc->sc_bst, sc->sc_bsh,
    170   1.8    martin 		    AWIN_GMAC_MAC_ADDR0LO);
    171   1.8    martin 		machi = bus_space_read_4(sc->sc_bst, sc->sc_bsh,
    172   1.8    martin 		    AWIN_GMAC_MAC_ADDR0HI);
    173  1.14  jmcneill 
    174  1.14  jmcneill 		if (maclo == 0xffffffff && (machi & 0xffff) == 0xffff) {
    175  1.29  jmcneill 			/* fake MAC address */
    176  1.29  jmcneill 			maclo = 0x00f2 | (cprng_strong32() << 16);
    177  1.29  jmcneill 			machi = cprng_strong32();
    178  1.14  jmcneill 		}
    179  1.14  jmcneill 
    180   1.1    martin 		enaddr[0] = maclo & 0x0ff;
    181   1.1    martin 		enaddr[1] = (maclo >> 8) & 0x0ff;
    182   1.1    martin 		enaddr[2] = (maclo >> 16) & 0x0ff;
    183   1.1    martin 		enaddr[3] = (maclo >> 24) & 0x0ff;
    184   1.1    martin 		enaddr[4] = machi & 0x0ff;
    185   1.1    martin 		enaddr[5] = (machi >> 8) & 0x0ff;
    186   1.1    martin 	}
    187   1.1    martin 
    188   1.1    martin 	/*
    189  1.21     joerg 	 * Init chip and do initial setup
    190   1.1    martin 	 */
    191   1.1    martin 	if (dwc_gmac_reset(sc) != 0)
    192   1.1    martin 		return;	/* not much to cleanup, haven't attached yet */
    193   1.5    martin 	dwc_gmac_write_hwaddr(sc, enaddr);
    194   1.1    martin 	aprint_normal_dev(sc->sc_dev, "Ethernet address: %s\n",
    195   1.1    martin 	    ether_sprintf(enaddr));
    196   1.1    martin 
    197   1.1    martin 	/*
    198   1.1    martin 	 * Allocate Tx and Rx rings
    199   1.1    martin 	 */
    200   1.1    martin 	if (dwc_gmac_alloc_dma_rings(sc) != 0) {
    201   1.1    martin 		aprint_error_dev(sc->sc_dev, "could not allocate DMA rings\n");
    202   1.1    martin 		goto fail;
    203   1.1    martin 	}
    204  1.38     skrll 
    205   1.1    martin 	if (dwc_gmac_alloc_tx_ring(sc, &sc->sc_txq) != 0) {
    206   1.1    martin 		aprint_error_dev(sc->sc_dev, "could not allocate Tx ring\n");
    207   1.1    martin 		goto fail;
    208   1.1    martin 	}
    209   1.1    martin 
    210   1.1    martin 	if (dwc_gmac_alloc_rx_ring(sc, &sc->sc_rxq) != 0) {
    211   1.1    martin 		aprint_error_dev(sc->sc_dev, "could not allocate Rx ring\n");
    212   1.1    martin 		goto fail;
    213   1.1    martin 	}
    214   1.1    martin 
    215  1.38     skrll 	sc->sc_lock = mutex_obj_alloc(MUTEX_DEFAULT, IPL_NET);
    216  1.38     skrll 	mutex_init(&sc->sc_txq.t_mtx, MUTEX_DEFAULT, IPL_NET);
    217  1.38     skrll 	mutex_init(&sc->sc_rxq.r_mtx, MUTEX_DEFAULT, IPL_NET);
    218  1.38     skrll 
    219   1.1    martin 	/*
    220   1.1    martin 	 * Prepare interface data
    221   1.1    martin 	 */
    222   1.1    martin 	ifp->if_softc = sc;
    223   1.1    martin 	strlcpy(ifp->if_xname, device_xname(sc->sc_dev), IFNAMSIZ);
    224   1.1    martin 	ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST;
    225  1.38     skrll 	ifp->if_extflags = IFEF_START_MPSAFE;
    226   1.1    martin 	ifp->if_ioctl = dwc_gmac_ioctl;
    227   1.1    martin 	ifp->if_start = dwc_gmac_start;
    228   1.1    martin 	ifp->if_init = dwc_gmac_init;
    229   1.1    martin 	ifp->if_stop = dwc_gmac_stop;
    230   1.1    martin 	IFQ_SET_MAXLEN(&ifp->if_snd, IFQ_MAXLEN);
    231   1.1    martin 	IFQ_SET_READY(&ifp->if_snd);
    232   1.1    martin 
    233   1.1    martin 	/*
    234   1.1    martin 	 * Attach MII subdevices
    235   1.1    martin 	 */
    236   1.2    martin 	sc->sc_ec.ec_mii = &sc->sc_mii;
    237   1.1    martin 	ifmedia_init(&mii->mii_media, 0, ether_mediachange, ether_mediastatus);
    238   1.1    martin         mii->mii_ifp = ifp;
    239   1.1    martin         mii->mii_readreg = dwc_gmac_miibus_read_reg;
    240   1.1    martin         mii->mii_writereg = dwc_gmac_miibus_write_reg;
    241   1.1    martin         mii->mii_statchg = dwc_gmac_miibus_statchg;
    242  1.25  jmcneill         mii_attach(sc->sc_dev, mii, 0xffffffff, MII_PHY_ANY, MII_OFFSET_ANY,
    243  1.25  jmcneill 	    MIIF_DOPAUSE);
    244   1.1    martin 
    245  1.38     skrll         if (LIST_EMPTY(&mii->mii_phys)) {
    246   1.1    martin                 aprint_error_dev(sc->sc_dev, "no PHY found!\n");
    247   1.1    martin                 ifmedia_add(&mii->mii_media, IFM_ETHER|IFM_MANUAL, 0, NULL);
    248   1.1    martin                 ifmedia_set(&mii->mii_media, IFM_ETHER|IFM_MANUAL);
    249   1.1    martin         } else {
    250   1.1    martin                 ifmedia_set(&mii->mii_media, IFM_ETHER|IFM_AUTO);
    251   1.1    martin         }
    252   1.1    martin 
    253   1.1    martin 	/*
    254  1.33       tnn 	 * We can support 802.1Q VLAN-sized frames.
    255  1.33       tnn 	 */
    256  1.33       tnn 	sc->sc_ec.ec_capabilities |= ETHERCAP_VLAN_MTU;
    257  1.33       tnn 
    258  1.33       tnn 	/*
    259   1.1    martin 	 * Ready, attach interface
    260   1.1    martin 	 */
    261  1.38     skrll 	/* Attach the interface. */
    262  1.38     skrll 	if_initialize(ifp);
    263  1.38     skrll 	sc->sc_ipq = if_percpuq_create(&sc->sc_ec.ec_if);
    264   1.1    martin 	ether_ifattach(ifp, enaddr);
    265  1.22    martin 	ether_set_ifflags_cb(&sc->sc_ec, dwc_gmac_ifflags_cb);
    266  1.38     skrll 	if_register(ifp);
    267   1.1    martin 
    268   1.1    martin 	/*
    269   1.1    martin 	 * Enable interrupts
    270   1.1    martin 	 */
    271  1.38     skrll 	mutex_enter(sc->sc_lock);
    272  1.25  jmcneill 	bus_space_write_4(sc->sc_bst, sc->sc_bsh, AWIN_GMAC_MAC_INTMASK,
    273   1.8    martin 	    AWIN_DEF_MAC_INTRMASK);
    274   1.8    martin 	bus_space_write_4(sc->sc_bst, sc->sc_bsh, AWIN_GMAC_DMA_INTENABLE,
    275   1.8    martin 	    GMAC_DEF_DMA_INT_MASK);
    276  1.38     skrll 	mutex_exit(sc->sc_lock);
    277   1.1    martin 
    278   1.1    martin 	return;
    279   1.1    martin 
    280   1.1    martin fail:
    281   1.1    martin 	dwc_gmac_free_rx_ring(sc, &sc->sc_rxq);
    282   1.1    martin 	dwc_gmac_free_tx_ring(sc, &sc->sc_txq);
    283   1.1    martin }
    284   1.1    martin 
    285   1.1    martin 
    286   1.1    martin 
    287   1.1    martin static int
    288   1.1    martin dwc_gmac_reset(struct dwc_gmac_softc *sc)
    289   1.1    martin {
    290   1.1    martin 	size_t cnt;
    291   1.1    martin 	bus_space_write_4(sc->sc_bst, sc->sc_bsh, AWIN_GMAC_DMA_BUSMODE,
    292   1.1    martin 	    bus_space_read_4(sc->sc_bst, sc->sc_bsh, AWIN_GMAC_DMA_BUSMODE) | GMAC_BUSMODE_RESET);
    293   1.1    martin 	for (cnt = 0; cnt < 3000; cnt++) {
    294   1.1    martin 		if ((bus_space_read_4(sc->sc_bst, sc->sc_bsh, AWIN_GMAC_DMA_BUSMODE)
    295   1.1    martin 		    & GMAC_BUSMODE_RESET) == 0)
    296   1.1    martin 			return 0;
    297   1.1    martin 		delay(10);
    298   1.1    martin 	}
    299   1.1    martin 
    300   1.1    martin 	aprint_error_dev(sc->sc_dev, "reset timed out\n");
    301   1.1    martin 	return EIO;
    302   1.1    martin }
    303   1.1    martin 
    304   1.1    martin static void
    305   1.1    martin dwc_gmac_write_hwaddr(struct dwc_gmac_softc *sc,
    306   1.1    martin     uint8_t enaddr[ETHER_ADDR_LEN])
    307   1.1    martin {
    308   1.1    martin 	uint32_t lo, hi;
    309   1.1    martin 
    310   1.1    martin 	lo = enaddr[0] | (enaddr[1] << 8) | (enaddr[2] << 16)
    311   1.1    martin 	    | (enaddr[3] << 24);
    312   1.1    martin 	hi = enaddr[4] | (enaddr[5] << 8);
    313   1.1    martin 	bus_space_write_4(sc->sc_bst, sc->sc_bsh, AWIN_GMAC_MAC_ADDR0LO, lo);
    314   1.1    martin 	bus_space_write_4(sc->sc_bst, sc->sc_bsh, AWIN_GMAC_MAC_ADDR0HI, hi);
    315   1.1    martin }
    316   1.1    martin 
    317   1.1    martin static int
    318   1.1    martin dwc_gmac_miibus_read_reg(device_t self, int phy, int reg)
    319   1.1    martin {
    320   1.1    martin 	struct dwc_gmac_softc * const sc = device_private(self);
    321   1.6    martin 	uint16_t mii;
    322   1.1    martin 	size_t cnt;
    323   1.1    martin 	int rv = 0;
    324   1.1    martin 
    325   1.6    martin 	mii = __SHIFTIN(phy,GMAC_MII_PHY_MASK)
    326   1.6    martin 	    | __SHIFTIN(reg,GMAC_MII_REG_MASK)
    327   1.6    martin 	    | __SHIFTIN(sc->sc_mii_clk,GMAC_MII_CLKMASK)
    328   1.6    martin 	    | GMAC_MII_BUSY;
    329   1.1    martin 
    330   1.1    martin 	mutex_enter(&sc->sc_mdio_lock);
    331   1.6    martin 	bus_space_write_4(sc->sc_bst, sc->sc_bsh, AWIN_GMAC_MAC_MIIADDR, mii);
    332   1.1    martin 
    333   1.1    martin 	for (cnt = 0; cnt < 1000; cnt++) {
    334   1.3    martin 		if (!(bus_space_read_4(sc->sc_bst, sc->sc_bsh,
    335   1.3    martin 		    AWIN_GMAC_MAC_MIIADDR) & GMAC_MII_BUSY)) {
    336   1.3    martin 			rv = bus_space_read_4(sc->sc_bst, sc->sc_bsh,
    337   1.3    martin 			    AWIN_GMAC_MAC_MIIDATA);
    338   1.1    martin 			break;
    339   1.1    martin 		}
    340   1.1    martin 		delay(10);
    341   1.1    martin 	}
    342   1.1    martin 
    343   1.1    martin 	mutex_exit(&sc->sc_mdio_lock);
    344   1.1    martin 
    345   1.1    martin 	return rv;
    346   1.1    martin }
    347   1.1    martin 
    348   1.1    martin static void
    349   1.1    martin dwc_gmac_miibus_write_reg(device_t self, int phy, int reg, int val)
    350   1.1    martin {
    351   1.1    martin 	struct dwc_gmac_softc * const sc = device_private(self);
    352   1.6    martin 	uint16_t mii;
    353   1.1    martin 	size_t cnt;
    354   1.1    martin 
    355   1.6    martin 	mii = __SHIFTIN(phy,GMAC_MII_PHY_MASK)
    356   1.6    martin 	    | __SHIFTIN(reg,GMAC_MII_REG_MASK)
    357   1.6    martin 	    | __SHIFTIN(sc->sc_mii_clk,GMAC_MII_CLKMASK)
    358   1.6    martin 	    | GMAC_MII_BUSY | GMAC_MII_WRITE;
    359   1.1    martin 
    360   1.1    martin 	mutex_enter(&sc->sc_mdio_lock);
    361   1.1    martin 	bus_space_write_4(sc->sc_bst, sc->sc_bsh, AWIN_GMAC_MAC_MIIDATA, val);
    362   1.6    martin 	bus_space_write_4(sc->sc_bst, sc->sc_bsh, AWIN_GMAC_MAC_MIIADDR, mii);
    363   1.1    martin 
    364   1.1    martin 	for (cnt = 0; cnt < 1000; cnt++) {
    365   1.3    martin 		if (!(bus_space_read_4(sc->sc_bst, sc->sc_bsh,
    366   1.3    martin 		    AWIN_GMAC_MAC_MIIADDR) & GMAC_MII_BUSY))
    367   1.1    martin 			break;
    368   1.1    martin 		delay(10);
    369   1.1    martin 	}
    370  1.38     skrll 
    371   1.1    martin 	mutex_exit(&sc->sc_mdio_lock);
    372   1.1    martin }
    373   1.1    martin 
    374   1.1    martin static int
    375   1.1    martin dwc_gmac_alloc_rx_ring(struct dwc_gmac_softc *sc,
    376   1.1    martin 	struct dwc_gmac_rx_ring *ring)
    377   1.1    martin {
    378   1.1    martin 	struct dwc_gmac_rx_data *data;
    379   1.1    martin 	bus_addr_t physaddr;
    380   1.6    martin 	const size_t descsize = AWGE_RX_RING_COUNT * sizeof(*ring->r_desc);
    381   1.1    martin 	int error, i, next;
    382   1.1    martin 
    383   1.1    martin 	ring->r_cur = ring->r_next = 0;
    384   1.1    martin 	memset(ring->r_desc, 0, descsize);
    385   1.1    martin 
    386   1.1    martin 	/*
    387   1.1    martin 	 * Pre-allocate Rx buffers and populate Rx ring.
    388   1.1    martin 	 */
    389   1.1    martin 	for (i = 0; i < AWGE_RX_RING_COUNT; i++) {
    390   1.1    martin 		struct dwc_gmac_dev_dmadesc *desc;
    391   1.1    martin 
    392   1.1    martin 		data = &sc->sc_rxq.r_data[i];
    393   1.1    martin 
    394   1.1    martin 		MGETHDR(data->rd_m, M_DONTWAIT, MT_DATA);
    395   1.1    martin 		if (data->rd_m == NULL) {
    396   1.1    martin 			aprint_error_dev(sc->sc_dev,
    397   1.1    martin 			    "could not allocate rx mbuf #%d\n", i);
    398   1.1    martin 			error = ENOMEM;
    399   1.1    martin 			goto fail;
    400   1.1    martin 		}
    401   1.1    martin 		error = bus_dmamap_create(sc->sc_dmat, MCLBYTES, 1,
    402   1.1    martin 		    MCLBYTES, 0, BUS_DMA_NOWAIT, &data->rd_map);
    403   1.1    martin 		if (error != 0) {
    404   1.1    martin 			aprint_error_dev(sc->sc_dev,
    405   1.1    martin 			    "could not create DMA map\n");
    406   1.1    martin 			data->rd_map = NULL;
    407   1.1    martin 			goto fail;
    408   1.1    martin 		}
    409   1.1    martin 		MCLGET(data->rd_m, M_DONTWAIT);
    410   1.1    martin 		if (!(data->rd_m->m_flags & M_EXT)) {
    411   1.1    martin 			aprint_error_dev(sc->sc_dev,
    412   1.1    martin 			    "could not allocate mbuf cluster #%d\n", i);
    413   1.1    martin 			error = ENOMEM;
    414   1.1    martin 			goto fail;
    415   1.1    martin 		}
    416   1.1    martin 
    417   1.1    martin 		error = bus_dmamap_load(sc->sc_dmat, data->rd_map,
    418   1.1    martin 		    mtod(data->rd_m, void *), MCLBYTES, NULL,
    419   1.1    martin 		    BUS_DMA_READ | BUS_DMA_NOWAIT);
    420   1.1    martin 		if (error != 0) {
    421   1.1    martin 			aprint_error_dev(sc->sc_dev,
    422   1.1    martin 			    "could not load rx buf DMA map #%d", i);
    423   1.1    martin 			goto fail;
    424   1.1    martin 		}
    425   1.1    martin 		physaddr = data->rd_map->dm_segs[0].ds_addr;
    426   1.1    martin 
    427   1.1    martin 		desc = &sc->sc_rxq.r_desc[i];
    428   1.1    martin 		desc->ddesc_data = htole32(physaddr);
    429   1.8    martin 		next = RX_NEXT(i);
    430  1.38     skrll 		desc->ddesc_next = htole32(ring->r_physaddr
    431   1.1    martin 		    + next * sizeof(*desc));
    432   1.1    martin 		desc->ddesc_cntl = htole32(
    433  1.11    martin 		    __SHIFTIN(AWGE_MAX_PACKET,DDESC_CNTL_SIZE1MASK) |
    434  1.16    martin 		    DDESC_CNTL_RXCHAIN);
    435   1.1    martin 		desc->ddesc_status = htole32(DDESC_STATUS_OWNEDBYDEV);
    436   1.1    martin 	}
    437   1.1    martin 
    438   1.1    martin 	bus_dmamap_sync(sc->sc_dmat, sc->sc_dma_ring_map, 0,
    439   1.1    martin 	    AWGE_RX_RING_COUNT*sizeof(struct dwc_gmac_dev_dmadesc),
    440  1.27      matt 	    BUS_DMASYNC_PREWRITE|BUS_DMASYNC_PREREAD);
    441   1.1    martin 	bus_space_write_4(sc->sc_bst, sc->sc_bsh, AWIN_GMAC_DMA_RX_ADDR,
    442   1.6    martin 	    ring->r_physaddr);
    443   1.1    martin 
    444   1.1    martin 	return 0;
    445   1.1    martin 
    446   1.1    martin fail:
    447   1.1    martin 	dwc_gmac_free_rx_ring(sc, ring);
    448   1.1    martin 	return error;
    449   1.1    martin }
    450   1.1    martin 
    451   1.1    martin static void
    452   1.1    martin dwc_gmac_reset_rx_ring(struct dwc_gmac_softc *sc,
    453   1.1    martin 	struct dwc_gmac_rx_ring *ring)
    454   1.1    martin {
    455   1.1    martin 	struct dwc_gmac_dev_dmadesc *desc;
    456   1.1    martin 	int i;
    457   1.1    martin 
    458  1.38     skrll 	mutex_enter(&ring->r_mtx);
    459   1.1    martin 	for (i = 0; i < AWGE_RX_RING_COUNT; i++) {
    460   1.1    martin 		desc = &sc->sc_rxq.r_desc[i];
    461   1.1    martin 		desc->ddesc_cntl = htole32(
    462  1.16    martin 		    __SHIFTIN(AWGE_MAX_PACKET,DDESC_CNTL_SIZE1MASK) |
    463  1.16    martin 		    DDESC_CNTL_RXCHAIN);
    464   1.1    martin 		desc->ddesc_status = htole32(DDESC_STATUS_OWNEDBYDEV);
    465   1.1    martin 	}
    466   1.1    martin 
    467   1.1    martin 	bus_dmamap_sync(sc->sc_dmat, sc->sc_dma_ring_map, 0,
    468   1.1    martin 	    AWGE_RX_RING_COUNT*sizeof(struct dwc_gmac_dev_dmadesc),
    469  1.27      matt 	    BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
    470   1.1    martin 
    471   1.1    martin 	ring->r_cur = ring->r_next = 0;
    472  1.11    martin 	/* reset DMA address to start of ring */
    473  1.11    martin 	bus_space_write_4(sc->sc_bst, sc->sc_bsh, AWIN_GMAC_DMA_RX_ADDR,
    474  1.11    martin 	    sc->sc_rxq.r_physaddr);
    475  1.38     skrll 	mutex_exit(&ring->r_mtx);
    476   1.1    martin }
    477   1.1    martin 
    478   1.1    martin static int
    479   1.1    martin dwc_gmac_alloc_dma_rings(struct dwc_gmac_softc *sc)
    480   1.1    martin {
    481   1.1    martin 	const size_t descsize = AWGE_TOTAL_RING_COUNT *
    482   1.1    martin 		sizeof(struct dwc_gmac_dev_dmadesc);
    483   1.1    martin 	int error, nsegs;
    484   1.1    martin 	void *rings;
    485   1.1    martin 
    486   1.1    martin 	error = bus_dmamap_create(sc->sc_dmat, descsize, 1, descsize, 0,
    487   1.1    martin 	    BUS_DMA_NOWAIT, &sc->sc_dma_ring_map);
    488   1.1    martin 	if (error != 0) {
    489   1.1    martin 		aprint_error_dev(sc->sc_dev,
    490   1.1    martin 		    "could not create desc DMA map\n");
    491   1.1    martin 		sc->sc_dma_ring_map = NULL;
    492   1.1    martin 		goto fail;
    493   1.1    martin 	}
    494   1.1    martin 
    495   1.1    martin 	error = bus_dmamem_alloc(sc->sc_dmat, descsize, PAGE_SIZE, 0,
    496   1.1    martin 	    &sc->sc_dma_ring_seg, 1, &nsegs, BUS_DMA_NOWAIT|BUS_DMA_COHERENT);
    497   1.1    martin 	if (error != 0) {
    498   1.1    martin 		aprint_error_dev(sc->sc_dev,
    499   1.1    martin 		    "could not map DMA memory\n");
    500   1.1    martin 		goto fail;
    501   1.1    martin 	}
    502   1.1    martin 
    503   1.1    martin 	error = bus_dmamem_map(sc->sc_dmat, &sc->sc_dma_ring_seg, nsegs,
    504   1.1    martin 	    descsize, &rings, BUS_DMA_NOWAIT|BUS_DMA_COHERENT);
    505   1.1    martin 	if (error != 0) {
    506   1.1    martin 		aprint_error_dev(sc->sc_dev,
    507   1.1    martin 		    "could not allocate DMA memory\n");
    508   1.1    martin 		goto fail;
    509   1.1    martin 	}
    510   1.1    martin 
    511   1.1    martin 	error = bus_dmamap_load(sc->sc_dmat, sc->sc_dma_ring_map, rings,
    512   1.1    martin 	    descsize, NULL, BUS_DMA_NOWAIT|BUS_DMA_COHERENT);
    513   1.1    martin 	if (error != 0) {
    514   1.1    martin 		aprint_error_dev(sc->sc_dev,
    515   1.1    martin 		    "could not load desc DMA map\n");
    516   1.1    martin 		goto fail;
    517   1.1    martin 	}
    518   1.1    martin 
    519   1.1    martin 	/* give first AWGE_RX_RING_COUNT to the RX side */
    520   1.1    martin 	sc->sc_rxq.r_desc = rings;
    521   1.1    martin 	sc->sc_rxq.r_physaddr = sc->sc_dma_ring_map->dm_segs[0].ds_addr;
    522   1.1    martin 
    523   1.1    martin 	/* and next rings to the TX side */
    524   1.1    martin 	sc->sc_txq.t_desc = sc->sc_rxq.r_desc + AWGE_RX_RING_COUNT;
    525  1.38     skrll 	sc->sc_txq.t_physaddr = sc->sc_rxq.r_physaddr +
    526   1.1    martin 	    AWGE_RX_RING_COUNT*sizeof(struct dwc_gmac_dev_dmadesc);
    527   1.1    martin 
    528   1.1    martin 	return 0;
    529   1.1    martin 
    530   1.1    martin fail:
    531   1.1    martin 	dwc_gmac_free_dma_rings(sc);
    532   1.1    martin 	return error;
    533   1.1    martin }
    534   1.1    martin 
    535   1.1    martin static void
    536   1.1    martin dwc_gmac_free_dma_rings(struct dwc_gmac_softc *sc)
    537   1.1    martin {
    538   1.1    martin 	bus_dmamap_sync(sc->sc_dmat, sc->sc_dma_ring_map, 0,
    539   1.1    martin 	    sc->sc_dma_ring_map->dm_mapsize, BUS_DMASYNC_POSTWRITE);
    540   1.1    martin 	bus_dmamap_unload(sc->sc_dmat, sc->sc_dma_ring_map);
    541   1.1    martin 	bus_dmamem_unmap(sc->sc_dmat, sc->sc_rxq.r_desc,
    542   1.1    martin 	    AWGE_TOTAL_RING_COUNT * sizeof(struct dwc_gmac_dev_dmadesc));
    543   1.1    martin 	bus_dmamem_free(sc->sc_dmat, &sc->sc_dma_ring_seg, 1);
    544   1.1    martin }
    545   1.1    martin 
    546   1.1    martin static void
    547   1.1    martin dwc_gmac_free_rx_ring(struct dwc_gmac_softc *sc, struct dwc_gmac_rx_ring *ring)
    548   1.1    martin {
    549   1.1    martin 	struct dwc_gmac_rx_data *data;
    550   1.1    martin 	int i;
    551   1.1    martin 
    552   1.1    martin 	if (ring->r_desc == NULL)
    553   1.1    martin 		return;
    554   1.1    martin 
    555   1.1    martin 
    556   1.1    martin 	for (i = 0; i < AWGE_RX_RING_COUNT; i++) {
    557   1.1    martin 		data = &ring->r_data[i];
    558   1.1    martin 
    559   1.1    martin 		if (data->rd_map != NULL) {
    560   1.1    martin 			bus_dmamap_sync(sc->sc_dmat, data->rd_map, 0,
    561   1.1    martin 			    AWGE_RX_RING_COUNT
    562   1.1    martin 				*sizeof(struct dwc_gmac_dev_dmadesc),
    563   1.1    martin 			    BUS_DMASYNC_POSTREAD);
    564   1.1    martin 			bus_dmamap_unload(sc->sc_dmat, data->rd_map);
    565   1.1    martin 			bus_dmamap_destroy(sc->sc_dmat, data->rd_map);
    566   1.1    martin 		}
    567   1.1    martin 		if (data->rd_m != NULL)
    568   1.1    martin 			m_freem(data->rd_m);
    569   1.1    martin 	}
    570   1.1    martin }
    571   1.1    martin 
    572   1.1    martin static int
    573   1.1    martin dwc_gmac_alloc_tx_ring(struct dwc_gmac_softc *sc,
    574   1.1    martin 	struct dwc_gmac_tx_ring *ring)
    575   1.1    martin {
    576   1.1    martin 	int i, error = 0;
    577   1.1    martin 
    578   1.1    martin 	ring->t_queued = 0;
    579   1.1    martin 	ring->t_cur = ring->t_next = 0;
    580   1.1    martin 
    581   1.1    martin 	memset(ring->t_desc, 0, AWGE_TX_RING_COUNT*sizeof(*ring->t_desc));
    582   1.1    martin 	bus_dmamap_sync(sc->sc_dmat, sc->sc_dma_ring_map,
    583   1.1    martin 	    TX_DESC_OFFSET(0),
    584   1.1    martin 	    AWGE_TX_RING_COUNT*sizeof(struct dwc_gmac_dev_dmadesc),
    585   1.1    martin 	    BUS_DMASYNC_POSTWRITE);
    586   1.1    martin 
    587   1.1    martin 	for (i = 0; i < AWGE_TX_RING_COUNT; i++) {
    588   1.1    martin 		error = bus_dmamap_create(sc->sc_dmat, MCLBYTES,
    589   1.1    martin 		    AWGE_TX_RING_COUNT, MCLBYTES, 0,
    590   1.1    martin 		    BUS_DMA_NOWAIT|BUS_DMA_COHERENT,
    591   1.1    martin 		    &ring->t_data[i].td_map);
    592   1.1    martin 		if (error != 0) {
    593   1.1    martin 			aprint_error_dev(sc->sc_dev,
    594   1.1    martin 			    "could not create TX DMA map #%d\n", i);
    595   1.1    martin 			ring->t_data[i].td_map = NULL;
    596   1.1    martin 			goto fail;
    597   1.1    martin 		}
    598   1.1    martin 		ring->t_desc[i].ddesc_next = htole32(
    599   1.1    martin 		    ring->t_physaddr + sizeof(struct dwc_gmac_dev_dmadesc)
    600   1.8    martin 		    *TX_NEXT(i));
    601   1.1    martin 	}
    602   1.1    martin 
    603   1.1    martin 	return 0;
    604   1.1    martin 
    605   1.1    martin fail:
    606   1.1    martin 	dwc_gmac_free_tx_ring(sc, ring);
    607   1.1    martin 	return error;
    608   1.1    martin }
    609   1.1    martin 
    610   1.1    martin static void
    611   1.1    martin dwc_gmac_txdesc_sync(struct dwc_gmac_softc *sc, int start, int end, int ops)
    612   1.1    martin {
    613   1.1    martin 	/* 'end' is pointing one descriptor beyound the last we want to sync */
    614   1.1    martin 	if (end > start) {
    615   1.1    martin 		bus_dmamap_sync(sc->sc_dmat, sc->sc_dma_ring_map,
    616   1.1    martin 		    TX_DESC_OFFSET(start),
    617   1.1    martin 		    TX_DESC_OFFSET(end)-TX_DESC_OFFSET(start),
    618   1.1    martin 		    ops);
    619   1.1    martin 		return;
    620   1.1    martin 	}
    621   1.1    martin 	/* sync from 'start' to end of ring */
    622   1.1    martin 	bus_dmamap_sync(sc->sc_dmat, sc->sc_dma_ring_map,
    623   1.1    martin 	    TX_DESC_OFFSET(start),
    624  1.31  jmcneill 	    TX_DESC_OFFSET(AWGE_TX_RING_COUNT)-TX_DESC_OFFSET(start),
    625   1.1    martin 	    ops);
    626   1.1    martin 	/* sync from start of ring to 'end' */
    627   1.1    martin 	bus_dmamap_sync(sc->sc_dmat, sc->sc_dma_ring_map,
    628   1.1    martin 	    TX_DESC_OFFSET(0),
    629   1.1    martin 	    TX_DESC_OFFSET(end)-TX_DESC_OFFSET(0),
    630   1.1    martin 	    ops);
    631   1.1    martin }
    632   1.1    martin 
    633   1.1    martin static void
    634   1.1    martin dwc_gmac_reset_tx_ring(struct dwc_gmac_softc *sc,
    635   1.1    martin 	struct dwc_gmac_tx_ring *ring)
    636   1.1    martin {
    637   1.1    martin 	int i;
    638   1.1    martin 
    639  1.38     skrll 	mutex_enter(&ring->t_mtx);
    640   1.1    martin 	for (i = 0; i < AWGE_TX_RING_COUNT; i++) {
    641   1.1    martin 		struct dwc_gmac_tx_data *data = &ring->t_data[i];
    642   1.1    martin 
    643   1.1    martin 		if (data->td_m != NULL) {
    644   1.1    martin 			bus_dmamap_sync(sc->sc_dmat, data->td_active,
    645   1.1    martin 			    0, data->td_active->dm_mapsize,
    646   1.1    martin 			    BUS_DMASYNC_POSTWRITE);
    647   1.1    martin 			bus_dmamap_unload(sc->sc_dmat, data->td_active);
    648   1.1    martin 			m_freem(data->td_m);
    649   1.1    martin 			data->td_m = NULL;
    650   1.1    martin 		}
    651   1.1    martin 	}
    652   1.1    martin 
    653   1.1    martin 	bus_dmamap_sync(sc->sc_dmat, sc->sc_dma_ring_map,
    654   1.1    martin 	    TX_DESC_OFFSET(0),
    655   1.1    martin 	    AWGE_TX_RING_COUNT*sizeof(struct dwc_gmac_dev_dmadesc),
    656  1.27      matt 	    BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
    657   1.6    martin 	bus_space_write_4(sc->sc_bst, sc->sc_bsh, AWIN_GMAC_DMA_TX_ADDR,
    658   1.6    martin 	    sc->sc_txq.t_physaddr);
    659   1.1    martin 
    660   1.1    martin 	ring->t_queued = 0;
    661   1.1    martin 	ring->t_cur = ring->t_next = 0;
    662  1.38     skrll 	mutex_exit(&ring->t_mtx);
    663   1.1    martin }
    664   1.1    martin 
    665   1.1    martin static void
    666   1.1    martin dwc_gmac_free_tx_ring(struct dwc_gmac_softc *sc,
    667   1.1    martin 	struct dwc_gmac_tx_ring *ring)
    668   1.1    martin {
    669   1.1    martin 	int i;
    670   1.1    martin 
    671   1.1    martin 	/* unload the maps */
    672   1.1    martin 	for (i = 0; i < AWGE_TX_RING_COUNT; i++) {
    673   1.1    martin 		struct dwc_gmac_tx_data *data = &ring->t_data[i];
    674   1.1    martin 
    675   1.1    martin 		if (data->td_m != NULL) {
    676   1.1    martin 			bus_dmamap_sync(sc->sc_dmat, data->td_active,
    677   1.1    martin 			    0, data->td_map->dm_mapsize,
    678   1.1    martin 			    BUS_DMASYNC_POSTWRITE);
    679   1.1    martin 			bus_dmamap_unload(sc->sc_dmat, data->td_active);
    680   1.1    martin 			m_freem(data->td_m);
    681   1.1    martin 			data->td_m = NULL;
    682   1.1    martin 		}
    683   1.1    martin 	}
    684   1.1    martin 
    685   1.1    martin 	/* and actually free them */
    686   1.1    martin 	for (i = 0; i < AWGE_TX_RING_COUNT; i++) {
    687   1.1    martin 		struct dwc_gmac_tx_data *data = &ring->t_data[i];
    688   1.1    martin 
    689   1.1    martin 		bus_dmamap_destroy(sc->sc_dmat, data->td_map);
    690   1.1    martin 	}
    691   1.1    martin }
    692   1.1    martin 
    693   1.1    martin static void
    694   1.1    martin dwc_gmac_miibus_statchg(struct ifnet *ifp)
    695   1.1    martin {
    696   1.1    martin 	struct dwc_gmac_softc * const sc = ifp->if_softc;
    697   1.1    martin 	struct mii_data * const mii = &sc->sc_mii;
    698  1.25  jmcneill 	uint32_t conf, flow;
    699   1.1    martin 
    700   1.1    martin 	/*
    701   1.1    martin 	 * Set MII or GMII interface based on the speed
    702  1.38     skrll 	 * negotiated by the PHY.
    703   1.9    martin 	 */
    704   1.9    martin 	conf = bus_space_read_4(sc->sc_bst, sc->sc_bsh, AWIN_GMAC_MAC_CONF);
    705   1.9    martin 	conf &= ~(AWIN_GMAC_MAC_CONF_FES100|AWIN_GMAC_MAC_CONF_MIISEL
    706   1.9    martin 	    |AWIN_GMAC_MAC_CONF_FULLDPLX);
    707  1.11    martin 	conf |= AWIN_GMAC_MAC_CONF_FRAMEBURST
    708  1.11    martin 	    | AWIN_GMAC_MAC_CONF_DISABLERXOWN
    709  1.25  jmcneill 	    | AWIN_GMAC_MAC_CONF_DISABLEJABBER
    710  1.25  jmcneill 	    | AWIN_GMAC_MAC_CONF_ACS
    711  1.11    martin 	    | AWIN_GMAC_MAC_CONF_RXENABLE
    712  1.11    martin 	    | AWIN_GMAC_MAC_CONF_TXENABLE;
    713   1.1    martin 	switch (IFM_SUBTYPE(mii->mii_media_active)) {
    714   1.1    martin 	case IFM_10_T:
    715  1.12  jmcneill 		conf |= AWIN_GMAC_MAC_CONF_MIISEL;
    716   1.9    martin 		break;
    717   1.1    martin 	case IFM_100_TX:
    718  1.12  jmcneill 		conf |= AWIN_GMAC_MAC_CONF_FES100 |
    719  1.12  jmcneill 			AWIN_GMAC_MAC_CONF_MIISEL;
    720   1.1    martin 		break;
    721   1.1    martin 	case IFM_1000_T:
    722   1.1    martin 		break;
    723   1.1    martin 	}
    724  1.25  jmcneill 
    725  1.25  jmcneill 	flow = 0;
    726  1.25  jmcneill 	if (IFM_OPTIONS(mii->mii_media_active) & IFM_FDX) {
    727   1.9    martin 		conf |= AWIN_GMAC_MAC_CONF_FULLDPLX;
    728  1.25  jmcneill 		flow |= __SHIFTIN(0x200, AWIN_GMAC_MAC_FLOWCTRL_PAUSE);
    729  1.25  jmcneill 	}
    730  1.25  jmcneill 	if (mii->mii_media_active & IFM_ETH_TXPAUSE) {
    731  1.25  jmcneill 		flow |= AWIN_GMAC_MAC_FLOWCTRL_TFE;
    732  1.25  jmcneill 	}
    733  1.25  jmcneill 	if (mii->mii_media_active & IFM_ETH_RXPAUSE) {
    734  1.25  jmcneill 		flow |= AWIN_GMAC_MAC_FLOWCTRL_RFE;
    735  1.25  jmcneill 	}
    736  1.25  jmcneill 	bus_space_write_4(sc->sc_bst, sc->sc_bsh,
    737  1.25  jmcneill 	    AWIN_GMAC_MAC_FLOWCTRL, flow);
    738   1.9    martin 
    739   1.9    martin #ifdef DWC_GMAC_DEBUG
    740   1.9    martin 	aprint_normal_dev(sc->sc_dev,
    741   1.9    martin 	    "setting MAC conf register: %08x\n", conf);
    742   1.9    martin #endif
    743   1.9    martin 
    744   1.9    martin 	bus_space_write_4(sc->sc_bst, sc->sc_bsh,
    745   1.9    martin 	    AWIN_GMAC_MAC_CONF, conf);
    746   1.1    martin }
    747   1.1    martin 
    748   1.1    martin static int
    749   1.1    martin dwc_gmac_init(struct ifnet *ifp)
    750   1.1    martin {
    751   1.1    martin 	struct dwc_gmac_softc *sc = ifp->if_softc;
    752  1.38     skrll 
    753  1.38     skrll 	mutex_enter(sc->sc_lock);
    754  1.38     skrll 	int ret = dwc_gmac_init_locked(ifp);
    755  1.38     skrll 	mutex_exit(sc->sc_lock);
    756  1.38     skrll 
    757  1.38     skrll 	return ret;
    758  1.38     skrll }
    759  1.38     skrll 
    760  1.38     skrll static int
    761  1.38     skrll dwc_gmac_init_locked(struct ifnet *ifp)
    762  1.38     skrll {
    763  1.38     skrll 	struct dwc_gmac_softc *sc = ifp->if_softc;
    764  1.13  jmcneill 	uint32_t ffilt;
    765   1.1    martin 
    766   1.1    martin 	if (ifp->if_flags & IFF_RUNNING)
    767   1.1    martin 		return 0;
    768   1.1    martin 
    769  1.38     skrll 	dwc_gmac_stop_locked(ifp, 0);
    770   1.1    martin 
    771   1.1    martin 	/*
    772  1.11    martin 	 * Configure DMA burst/transfer mode and RX/TX priorities.
    773  1.11    martin 	 * XXX - the GMAC_BUSMODE_PRIORXTX bits are undocumented.
    774  1.11    martin 	 */
    775  1.11    martin 	bus_space_write_4(sc->sc_bst, sc->sc_bsh, AWIN_GMAC_DMA_BUSMODE,
    776  1.25  jmcneill 	    GMAC_BUSMODE_FIXEDBURST | GMAC_BUSMODE_4PBL |
    777  1.25  jmcneill 	    __SHIFTIN(2, GMAC_BUSMODE_RPBL) |
    778  1.25  jmcneill 	    __SHIFTIN(2, GMAC_BUSMODE_PBL));
    779  1.11    martin 
    780  1.11    martin 	/*
    781  1.13  jmcneill 	 * Set up address filter
    782  1.11    martin 	 */
    783  1.20  jmcneill 	ffilt = bus_space_read_4(sc->sc_bst, sc->sc_bsh, AWIN_GMAC_MAC_FFILT);
    784  1.20  jmcneill 	if (ifp->if_flags & IFF_PROMISC) {
    785  1.13  jmcneill 		ffilt |= AWIN_GMAC_MAC_FFILT_PR;
    786  1.20  jmcneill 	} else {
    787  1.20  jmcneill 		ffilt &= ~AWIN_GMAC_MAC_FFILT_PR;
    788  1.20  jmcneill 	}
    789  1.20  jmcneill 	if (ifp->if_flags & IFF_BROADCAST) {
    790  1.20  jmcneill 		ffilt &= ~AWIN_GMAC_MAC_FFILT_DBF;
    791  1.20  jmcneill 	} else {
    792  1.20  jmcneill 		ffilt |= AWIN_GMAC_MAC_FFILT_DBF;
    793  1.20  jmcneill 	}
    794  1.13  jmcneill 	bus_space_write_4(sc->sc_bst, sc->sc_bsh, AWIN_GMAC_MAC_FFILT, ffilt);
    795  1.11    martin 
    796  1.11    martin 	/*
    797  1.20  jmcneill 	 * Set up multicast filter
    798  1.20  jmcneill 	 */
    799  1.20  jmcneill 	dwc_gmac_setmulti(sc);
    800  1.20  jmcneill 
    801  1.20  jmcneill 	/*
    802   1.6    martin 	 * Set up dma pointer for RX and TX ring
    803   1.1    martin 	 */
    804   1.6    martin 	bus_space_write_4(sc->sc_bst, sc->sc_bsh, AWIN_GMAC_DMA_RX_ADDR,
    805   1.6    martin 	    sc->sc_rxq.r_physaddr);
    806   1.6    martin 	bus_space_write_4(sc->sc_bst, sc->sc_bsh, AWIN_GMAC_DMA_TX_ADDR,
    807   1.6    martin 	    sc->sc_txq.t_physaddr);
    808   1.6    martin 
    809   1.6    martin 	/*
    810  1.10    martin 	 * Start RX/TX part
    811   1.6    martin 	 */
    812   1.6    martin 	bus_space_write_4(sc->sc_bst, sc->sc_bsh,
    813  1.11    martin 	    AWIN_GMAC_DMA_OPMODE, GMAC_DMA_OP_RXSTART | GMAC_DMA_OP_TXSTART |
    814  1.25  jmcneill 	    GMAC_DMA_OP_RXSTOREFORWARD | GMAC_DMA_OP_TXSTOREFORWARD);
    815   1.1    martin 
    816  1.38     skrll 	sc->sc_stopping = false;
    817  1.38     skrll 
    818   1.1    martin 	ifp->if_flags |= IFF_RUNNING;
    819   1.1    martin 	ifp->if_flags &= ~IFF_OACTIVE;
    820   1.1    martin 
    821   1.1    martin 	return 0;
    822   1.1    martin }
    823   1.1    martin 
    824   1.1    martin static void
    825   1.1    martin dwc_gmac_start(struct ifnet *ifp)
    826   1.1    martin {
    827   1.1    martin 	struct dwc_gmac_softc *sc = ifp->if_softc;
    828  1.38     skrll 	KASSERT(ifp->if_extflags & IFEF_START_MPSAFE);
    829  1.38     skrll 
    830  1.38     skrll 	mutex_enter(sc->sc_lock);
    831  1.38     skrll 	if (!sc->sc_stopping) {
    832  1.38     skrll 		mutex_enter(&sc->sc_txq.t_mtx);
    833  1.38     skrll 		dwc_gmac_start_locked(ifp);
    834  1.38     skrll 		mutex_exit(&sc->sc_txq.t_mtx);
    835  1.38     skrll 	}
    836  1.38     skrll 	mutex_exit(sc->sc_lock);
    837  1.38     skrll }
    838  1.38     skrll 
    839  1.38     skrll static void
    840  1.38     skrll dwc_gmac_start_locked(struct ifnet *ifp)
    841  1.38     skrll {
    842  1.38     skrll 	struct dwc_gmac_softc *sc = ifp->if_softc;
    843   1.1    martin 	int old = sc->sc_txq.t_queued;
    844  1.30    martin 	int start = sc->sc_txq.t_cur;
    845   1.1    martin 	struct mbuf *m0;
    846   1.1    martin 
    847   1.1    martin 	if ((ifp->if_flags & (IFF_RUNNING | IFF_OACTIVE)) != IFF_RUNNING)
    848   1.1    martin 		return;
    849   1.1    martin 
    850   1.1    martin 	for (;;) {
    851   1.1    martin 		IFQ_POLL(&ifp->if_snd, m0);
    852   1.1    martin 		if (m0 == NULL)
    853   1.1    martin 			break;
    854   1.1    martin 		if (dwc_gmac_queue(sc, m0) != 0) {
    855   1.1    martin 			ifp->if_flags |= IFF_OACTIVE;
    856   1.1    martin 			break;
    857   1.1    martin 		}
    858   1.1    martin 		IFQ_DEQUEUE(&ifp->if_snd, m0);
    859   1.1    martin 		bpf_mtap(ifp, m0);
    860  1.32    martin 		if (sc->sc_txq.t_queued == AWGE_TX_RING_COUNT) {
    861  1.32    martin 			ifp->if_flags |= IFF_OACTIVE;
    862  1.32    martin 			break;
    863  1.32    martin 		}
    864   1.1    martin 	}
    865   1.1    martin 
    866   1.1    martin 	if (sc->sc_txq.t_queued != old) {
    867   1.1    martin 		/* packets have been queued, kick it off */
    868  1.30    martin 		dwc_gmac_txdesc_sync(sc, start, sc->sc_txq.t_cur,
    869   1.1    martin 		    BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
    870  1.10    martin 
    871   1.6    martin 		bus_space_write_4(sc->sc_bst, sc->sc_bsh,
    872  1.10    martin 		    AWIN_GMAC_DMA_TXPOLL, ~0U);
    873  1.10    martin #ifdef DWC_GMAC_DEBUG
    874  1.10    martin 		dwc_dump_status(sc);
    875  1.10    martin #endif
    876   1.1    martin 	}
    877   1.1    martin }
    878   1.1    martin 
    879   1.1    martin static void
    880   1.1    martin dwc_gmac_stop(struct ifnet *ifp, int disable)
    881   1.1    martin {
    882   1.1    martin 	struct dwc_gmac_softc *sc = ifp->if_softc;
    883   1.1    martin 
    884  1.38     skrll 	mutex_enter(sc->sc_lock);
    885  1.38     skrll 	dwc_gmac_stop_locked(ifp, disable);
    886  1.38     skrll 	mutex_exit(sc->sc_lock);
    887  1.38     skrll }
    888  1.38     skrll 
    889  1.38     skrll static void
    890  1.38     skrll dwc_gmac_stop_locked(struct ifnet *ifp, int disable)
    891  1.38     skrll {
    892  1.38     skrll 	struct dwc_gmac_softc *sc = ifp->if_softc;
    893  1.38     skrll 
    894  1.38     skrll 	sc->sc_stopping = true;
    895  1.38     skrll 
    896   1.6    martin 	bus_space_write_4(sc->sc_bst, sc->sc_bsh,
    897   1.6    martin 	    AWIN_GMAC_DMA_OPMODE,
    898   1.6    martin 	    bus_space_read_4(sc->sc_bst, sc->sc_bsh,
    899   1.6    martin 	        AWIN_GMAC_DMA_OPMODE)
    900   1.6    martin 		& ~(GMAC_DMA_OP_TXSTART|GMAC_DMA_OP_RXSTART));
    901   1.6    martin 	bus_space_write_4(sc->sc_bst, sc->sc_bsh,
    902   1.6    martin 	    AWIN_GMAC_DMA_OPMODE,
    903   1.6    martin 	    bus_space_read_4(sc->sc_bst, sc->sc_bsh,
    904   1.6    martin 	        AWIN_GMAC_DMA_OPMODE) | GMAC_DMA_OP_FLUSHTX);
    905   1.6    martin 
    906   1.1    martin 	mii_down(&sc->sc_mii);
    907   1.1    martin 	dwc_gmac_reset_tx_ring(sc, &sc->sc_txq);
    908   1.1    martin 	dwc_gmac_reset_rx_ring(sc, &sc->sc_rxq);
    909   1.1    martin }
    910   1.1    martin 
    911   1.1    martin /*
    912   1.1    martin  * Add m0 to the TX ring
    913   1.1    martin  */
    914   1.1    martin static int
    915   1.1    martin dwc_gmac_queue(struct dwc_gmac_softc *sc, struct mbuf *m0)
    916   1.1    martin {
    917   1.1    martin 	struct dwc_gmac_dev_dmadesc *desc = NULL;
    918   1.1    martin 	struct dwc_gmac_tx_data *data = NULL;
    919   1.1    martin 	bus_dmamap_t map;
    920  1.32    martin 	uint32_t flags, len, status;
    921   1.1    martin 	int error, i, first;
    922   1.1    martin 
    923   1.8    martin #ifdef DWC_GMAC_DEBUG
    924   1.8    martin 	aprint_normal_dev(sc->sc_dev,
    925   1.8    martin 	    "dwc_gmac_queue: adding mbuf chain %p\n", m0);
    926   1.8    martin #endif
    927   1.8    martin 
    928   1.1    martin 	first = sc->sc_txq.t_cur;
    929   1.1    martin 	map = sc->sc_txq.t_data[first].td_map;
    930   1.1    martin 
    931   1.1    martin 	error = bus_dmamap_load_mbuf(sc->sc_dmat, map, m0,
    932   1.1    martin 	    BUS_DMA_WRITE|BUS_DMA_NOWAIT);
    933   1.1    martin 	if (error != 0) {
    934   1.1    martin 		aprint_error_dev(sc->sc_dev, "could not map mbuf "
    935   1.1    martin 		    "(len: %d, error %d)\n", m0->m_pkthdr.len, error);
    936   1.1    martin 		return error;
    937   1.1    martin 	}
    938   1.1    martin 
    939  1.32    martin 	if (sc->sc_txq.t_queued + map->dm_nsegs > AWGE_TX_RING_COUNT) {
    940   1.1    martin 		bus_dmamap_unload(sc->sc_dmat, map);
    941   1.1    martin 		return ENOBUFS;
    942   1.1    martin 	}
    943   1.1    martin 
    944   1.8    martin 	flags = DDESC_CNTL_TXFIRST|DDESC_CNTL_TXCHAIN;
    945  1.32    martin 	status = 0;
    946   1.1    martin 	for (i = 0; i < map->dm_nsegs; i++) {
    947   1.1    martin 		data = &sc->sc_txq.t_data[sc->sc_txq.t_cur];
    948   1.8    martin 		desc = &sc->sc_txq.t_desc[sc->sc_txq.t_cur];
    949   1.8    martin 
    950   1.8    martin 		desc->ddesc_data = htole32(map->dm_segs[i].ds_addr);
    951  1.32    martin 		len = __SHIFTIN(map->dm_segs[i].ds_len, DDESC_CNTL_SIZE1MASK);
    952   1.7    martin 
    953   1.7    martin #ifdef DWC_GMAC_DEBUG
    954   1.7    martin 		aprint_normal_dev(sc->sc_dev, "enqueing desc #%d data %08lx "
    955   1.8    martin 		    "len %lu (flags: %08x, len: %08x)\n", sc->sc_txq.t_cur,
    956   1.7    martin 		    (unsigned long)map->dm_segs[i].ds_addr,
    957   1.8    martin 		    (unsigned long)map->dm_segs[i].ds_len,
    958   1.8    martin 		    flags, len);
    959   1.7    martin #endif
    960   1.7    martin 
    961   1.6    martin 		desc->ddesc_cntl = htole32(len|flags);
    962   1.6    martin 		flags &= ~DDESC_CNTL_TXFIRST;
    963   1.1    martin 
    964   1.1    martin 		/*
    965   1.1    martin 		 * Defer passing ownership of the first descriptor
    966  1.23     joerg 		 * until we are done.
    967   1.1    martin 		 */
    968  1.32    martin 		desc->ddesc_status = htole32(status);
    969  1.32    martin 		status |= DDESC_STATUS_OWNEDBYDEV;
    970   1.8    martin 
    971   1.6    martin 		sc->sc_txq.t_queued++;
    972   1.8    martin 		sc->sc_txq.t_cur = TX_NEXT(sc->sc_txq.t_cur);
    973   1.1    martin 	}
    974   1.1    martin 
    975  1.32    martin 	desc->ddesc_cntl |= htole32(DDESC_CNTL_TXLAST|DDESC_CNTL_TXINT);
    976   1.1    martin 
    977   1.1    martin 	data->td_m = m0;
    978   1.1    martin 	data->td_active = map;
    979   1.1    martin 
    980   1.1    martin 	bus_dmamap_sync(sc->sc_dmat, map, 0, map->dm_mapsize,
    981  1.34  jmcneill 	    BUS_DMASYNC_PREWRITE);
    982   1.1    martin 
    983  1.32    martin 	/* Pass first to device */
    984  1.32    martin 	sc->sc_txq.t_desc[first].ddesc_status =
    985  1.32    martin 	    htole32(DDESC_STATUS_OWNEDBYDEV);
    986  1.32    martin 
    987   1.1    martin 	return 0;
    988   1.1    martin }
    989   1.1    martin 
    990  1.22    martin /*
    991  1.22    martin  * If the interface is up and running, only modify the receive
    992  1.22    martin  * filter when setting promiscuous or debug mode.  Otherwise fall
    993  1.22    martin  * through to ether_ioctl, which will reset the chip.
    994  1.22    martin  */
    995  1.22    martin static int
    996  1.22    martin dwc_gmac_ifflags_cb(struct ethercom *ec)
    997  1.22    martin {
    998  1.22    martin 	struct ifnet *ifp = &ec->ec_if;
    999  1.22    martin 	struct dwc_gmac_softc *sc = ifp->if_softc;
   1000  1.38     skrll 	int ret = 0;
   1001  1.38     skrll 
   1002  1.38     skrll 	mutex_enter(sc->sc_lock);
   1003  1.22    martin 	int change = ifp->if_flags ^ sc->sc_if_flags;
   1004  1.38     skrll 	sc->sc_if_flags = ifp->if_flags;
   1005  1.22    martin 
   1006  1.38     skrll 	if ((change & ~(IFF_CANTCHANGE|IFF_DEBUG)) != 0) {
   1007  1.38     skrll 		ret = ENETRESET;
   1008  1.38     skrll 		goto out;
   1009  1.38     skrll 	}
   1010  1.38     skrll 	if ((change & IFF_PROMISC) != 0) {
   1011  1.22    martin 		dwc_gmac_setmulti(sc);
   1012  1.38     skrll 	}
   1013  1.38     skrll out:
   1014  1.38     skrll 	mutex_exit(sc->sc_lock);
   1015  1.38     skrll 
   1016  1.38     skrll 	return ret;
   1017  1.22    martin }
   1018  1.22    martin 
   1019   1.1    martin static int
   1020   1.1    martin dwc_gmac_ioctl(struct ifnet *ifp, u_long cmd, void *data)
   1021   1.1    martin {
   1022  1.20  jmcneill 	struct dwc_gmac_softc *sc = ifp->if_softc;
   1023  1.38     skrll 	int error = 0;
   1024  1.38     skrll 
   1025  1.38     skrll 	int s = splnet();
   1026  1.38     skrll 	error = ether_ioctl(ifp, cmd, data);
   1027   1.1    martin 
   1028  1.38     skrll #ifdef DWCGMAC_MPSAFE
   1029  1.38     skrll 	splx(s);
   1030  1.38     skrll #endif
   1031   1.1    martin 
   1032  1.38     skrll 	if (error == ENETRESET) {
   1033   1.1    martin 		error = 0;
   1034   1.1    martin 		if (cmd != SIOCADDMULTI && cmd != SIOCDELMULTI)
   1035   1.1    martin 			;
   1036  1.22    martin 		else if (ifp->if_flags & IFF_RUNNING) {
   1037  1.22    martin 			/*
   1038  1.22    martin 			 * Multicast list has changed; set the hardware filter
   1039  1.22    martin 			 * accordingly.
   1040  1.22    martin 			 */
   1041  1.38     skrll 			mutex_enter(sc->sc_lock);
   1042  1.20  jmcneill 			dwc_gmac_setmulti(sc);
   1043  1.38     skrll 			mutex_exit(sc->sc_lock);
   1044  1.22    martin 		}
   1045   1.1    martin 	}
   1046   1.1    martin 
   1047  1.22    martin 	/* Try to get things going again */
   1048  1.22    martin 	if (ifp->if_flags & IFF_UP)
   1049  1.22    martin 		dwc_gmac_start(ifp);
   1050  1.22    martin 	sc->sc_if_flags = sc->sc_ec.ec_if.if_flags;
   1051  1.38     skrll 
   1052  1.38     skrll #ifndef DWCGMAC_MPSAFE
   1053   1.1    martin 	splx(s);
   1054  1.38     skrll #endif
   1055  1.38     skrll 
   1056   1.1    martin 	return error;
   1057   1.1    martin }
   1058   1.1    martin 
   1059   1.8    martin static void
   1060   1.8    martin dwc_gmac_tx_intr(struct dwc_gmac_softc *sc)
   1061   1.8    martin {
   1062  1.32    martin 	struct ifnet *ifp = &sc->sc_ec.ec_if;
   1063   1.8    martin 	struct dwc_gmac_tx_data *data;
   1064   1.8    martin 	struct dwc_gmac_dev_dmadesc *desc;
   1065  1.32    martin 	uint32_t status;
   1066  1.32    martin 	int i, nsegs;
   1067   1.8    martin 
   1068  1.38     skrll 	mutex_enter(&sc->sc_txq.t_mtx);
   1069  1.38     skrll 
   1070  1.32    martin 	for (i = sc->sc_txq.t_next; sc->sc_txq.t_queued > 0; i = TX_NEXT(i)) {
   1071   1.8    martin #ifdef DWC_GMAC_DEBUG
   1072   1.8    martin 		aprint_normal_dev(sc->sc_dev,
   1073   1.8    martin 		    "dwc_gmac_tx_intr: checking desc #%d (t_queued: %d)\n",
   1074   1.8    martin 		    i, sc->sc_txq.t_queued);
   1075   1.8    martin #endif
   1076   1.8    martin 
   1077  1.26    martin 		/*
   1078  1.26    martin 		 * i+1 does not need to be a valid descriptor,
   1079  1.26    martin 		 * this is just a special notion to just sync
   1080  1.26    martin 		 * a single tx descriptor (i)
   1081  1.26    martin 		 */
   1082  1.26    martin 		dwc_gmac_txdesc_sync(sc, i, i+1,
   1083   1.8    martin 		    BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
   1084  1.11    martin 
   1085  1.32    martin 		desc = &sc->sc_txq.t_desc[i];
   1086  1.32    martin 		status = le32toh(desc->ddesc_status);
   1087  1.32    martin 		if (status & DDESC_STATUS_OWNEDBYDEV)
   1088   1.8    martin 			break;
   1089  1.11    martin 
   1090   1.8    martin 		data = &sc->sc_txq.t_data[i];
   1091   1.8    martin 		if (data->td_m == NULL)
   1092   1.8    martin 			continue;
   1093  1.32    martin 
   1094  1.32    martin 		ifp->if_opackets++;
   1095  1.32    martin 		nsegs = data->td_active->dm_nsegs;
   1096   1.8    martin 		bus_dmamap_sync(sc->sc_dmat, data->td_active, 0,
   1097   1.8    martin 		    data->td_active->dm_mapsize, BUS_DMASYNC_POSTWRITE);
   1098   1.8    martin 		bus_dmamap_unload(sc->sc_dmat, data->td_active);
   1099   1.8    martin 
   1100   1.8    martin #ifdef DWC_GMAC_DEBUG
   1101   1.8    martin 		aprint_normal_dev(sc->sc_dev,
   1102   1.8    martin 		    "dwc_gmac_tx_intr: done with packet at desc #%d, "
   1103   1.8    martin 		    "freeing mbuf %p\n", i, data->td_m);
   1104   1.8    martin #endif
   1105   1.8    martin 
   1106   1.8    martin 		m_freem(data->td_m);
   1107   1.8    martin 		data->td_m = NULL;
   1108  1.32    martin 
   1109  1.32    martin 		sc->sc_txq.t_queued -= nsegs;
   1110   1.8    martin 	}
   1111   1.8    martin 
   1112   1.8    martin 	sc->sc_txq.t_next = i;
   1113   1.8    martin 
   1114   1.8    martin 	if (sc->sc_txq.t_queued < AWGE_TX_RING_COUNT) {
   1115  1.32    martin 		ifp->if_flags &= ~IFF_OACTIVE;
   1116   1.8    martin 	}
   1117  1.38     skrll 	mutex_exit(&sc->sc_txq.t_mtx);
   1118   1.8    martin }
   1119   1.8    martin 
   1120   1.8    martin static void
   1121   1.8    martin dwc_gmac_rx_intr(struct dwc_gmac_softc *sc)
   1122   1.8    martin {
   1123  1.11    martin 	struct ifnet *ifp = &sc->sc_ec.ec_if;
   1124  1.11    martin 	struct dwc_gmac_dev_dmadesc *desc;
   1125  1.11    martin 	struct dwc_gmac_rx_data *data;
   1126  1.11    martin 	bus_addr_t physaddr;
   1127  1.11    martin 	uint32_t status;
   1128  1.11    martin 	struct mbuf *m, *mnew;
   1129  1.11    martin 	int i, len, error;
   1130  1.11    martin 
   1131  1.38     skrll 	mutex_enter(&sc->sc_rxq.r_mtx);
   1132  1.11    martin 	for (i = sc->sc_rxq.r_cur; ; i = RX_NEXT(i)) {
   1133  1.11    martin 		bus_dmamap_sync(sc->sc_dmat, sc->sc_dma_ring_map,
   1134  1.11    martin 		    RX_DESC_OFFSET(i), sizeof(*desc),
   1135  1.11    martin 		    BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
   1136  1.11    martin 		desc = &sc->sc_rxq.r_desc[i];
   1137  1.11    martin 		data = &sc->sc_rxq.r_data[i];
   1138  1.11    martin 
   1139  1.11    martin 		status = le32toh(desc->ddesc_status);
   1140  1.15    martin 		if (status & DDESC_STATUS_OWNEDBYDEV)
   1141  1.11    martin 			break;
   1142  1.11    martin 
   1143  1.11    martin 		if (status & (DDESC_STATUS_RXERROR|DDESC_STATUS_RXTRUNCATED)) {
   1144  1.11    martin #ifdef DWC_GMAC_DEBUG
   1145  1.15    martin 			aprint_normal_dev(sc->sc_dev,
   1146  1.15    martin 			    "RX error: descriptor status %08x, skipping\n",
   1147  1.15    martin 			    status);
   1148  1.11    martin #endif
   1149  1.11    martin 			ifp->if_ierrors++;
   1150  1.11    martin 			goto skip;
   1151  1.11    martin 		}
   1152  1.11    martin 
   1153  1.11    martin 		len = __SHIFTOUT(status, DDESC_STATUS_FRMLENMSK);
   1154  1.11    martin 
   1155  1.11    martin #ifdef DWC_GMAC_DEBUG
   1156  1.15    martin 		aprint_normal_dev(sc->sc_dev,
   1157  1.15    martin 		    "rx int: device is done with descriptor #%d, len: %d\n",
   1158  1.15    martin 		    i, len);
   1159  1.11    martin #endif
   1160  1.11    martin 
   1161  1.11    martin 		/*
   1162  1.11    martin 		 * Try to get a new mbuf before passing this one
   1163  1.11    martin 		 * up, if that fails, drop the packet and reuse
   1164  1.11    martin 		 * the existing one.
   1165  1.11    martin 		 */
   1166  1.11    martin 		MGETHDR(mnew, M_DONTWAIT, MT_DATA);
   1167  1.11    martin 		if (mnew == NULL) {
   1168  1.11    martin 			ifp->if_ierrors++;
   1169  1.11    martin 			goto skip;
   1170  1.11    martin 		}
   1171  1.11    martin 		MCLGET(mnew, M_DONTWAIT);
   1172  1.11    martin 		if ((mnew->m_flags & M_EXT) == 0) {
   1173  1.11    martin 			m_freem(mnew);
   1174  1.11    martin 			ifp->if_ierrors++;
   1175  1.11    martin 			goto skip;
   1176  1.11    martin 		}
   1177  1.11    martin 
   1178  1.11    martin 		/* unload old DMA map */
   1179  1.11    martin 		bus_dmamap_sync(sc->sc_dmat, data->rd_map, 0,
   1180  1.11    martin 		    data->rd_map->dm_mapsize, BUS_DMASYNC_POSTREAD);
   1181  1.11    martin 		bus_dmamap_unload(sc->sc_dmat, data->rd_map);
   1182  1.11    martin 
   1183  1.11    martin 		/* and reload with new mbuf */
   1184  1.11    martin 		error = bus_dmamap_load(sc->sc_dmat, data->rd_map,
   1185  1.11    martin 		    mtod(mnew, void*), MCLBYTES, NULL,
   1186  1.11    martin 		    BUS_DMA_READ | BUS_DMA_NOWAIT);
   1187  1.11    martin 		if (error != 0) {
   1188  1.11    martin 			m_freem(mnew);
   1189  1.11    martin 			/* try to reload old mbuf */
   1190  1.11    martin 			error = bus_dmamap_load(sc->sc_dmat, data->rd_map,
   1191  1.11    martin 			    mtod(data->rd_m, void*), MCLBYTES, NULL,
   1192  1.11    martin 			    BUS_DMA_READ | BUS_DMA_NOWAIT);
   1193  1.11    martin 			if (error != 0) {
   1194  1.11    martin 				panic("%s: could not load old rx mbuf",
   1195  1.11    martin 				    device_xname(sc->sc_dev));
   1196  1.11    martin 			}
   1197  1.11    martin 			ifp->if_ierrors++;
   1198  1.11    martin 			goto skip;
   1199  1.11    martin 		}
   1200  1.11    martin 		physaddr = data->rd_map->dm_segs[0].ds_addr;
   1201  1.11    martin 
   1202  1.11    martin 		/*
   1203  1.11    martin 		 * New mbuf loaded, update RX ring and continue
   1204  1.11    martin 		 */
   1205  1.11    martin 		m = data->rd_m;
   1206  1.11    martin 		data->rd_m = mnew;
   1207  1.11    martin 		desc->ddesc_data = htole32(physaddr);
   1208  1.11    martin 
   1209  1.11    martin 		/* finalize mbuf */
   1210  1.11    martin 		m->m_pkthdr.len = m->m_len = len;
   1211  1.36     ozaki 		m_set_rcvif(m, ifp);
   1212  1.19      matt 		m->m_flags |= M_HASFCS;
   1213  1.11    martin 
   1214  1.39     skrll 		if_percpuq_enqueue(sc->sc_ipq, m);
   1215  1.11    martin 
   1216  1.11    martin skip:
   1217  1.27      matt 		bus_dmamap_sync(sc->sc_dmat, data->rd_map, 0,
   1218  1.27      matt 		    data->rd_map->dm_mapsize, BUS_DMASYNC_PREREAD);
   1219  1.11    martin 		desc->ddesc_cntl = htole32(
   1220  1.16    martin 		    __SHIFTIN(AWGE_MAX_PACKET,DDESC_CNTL_SIZE1MASK) |
   1221  1.16    martin 		    DDESC_CNTL_RXCHAIN);
   1222  1.11    martin 		desc->ddesc_status = htole32(DDESC_STATUS_OWNEDBYDEV);
   1223  1.11    martin 		bus_dmamap_sync(sc->sc_dmat, sc->sc_dma_ring_map,
   1224  1.11    martin 		    RX_DESC_OFFSET(i), sizeof(*desc),
   1225  1.11    martin 		    BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
   1226  1.11    martin 	}
   1227  1.11    martin 
   1228  1.11    martin 	/* update RX pointer */
   1229  1.11    martin 	sc->sc_rxq.r_cur = i;
   1230  1.11    martin 
   1231  1.38     skrll 	mutex_exit(&sc->sc_rxq.r_mtx);
   1232   1.8    martin }
   1233   1.8    martin 
   1234  1.22    martin /*
   1235  1.24     skrll  * Reverse order of bits - http://aggregate.org/MAGIC/#Bit%20Reversal
   1236  1.22    martin  */
   1237  1.22    martin static uint32_t
   1238  1.22    martin bitrev32(uint32_t x)
   1239  1.22    martin {
   1240  1.22    martin 	x = (((x & 0xaaaaaaaa) >> 1) | ((x & 0x55555555) << 1));
   1241  1.22    martin 	x = (((x & 0xcccccccc) >> 2) | ((x & 0x33333333) << 2));
   1242  1.22    martin 	x = (((x & 0xf0f0f0f0) >> 4) | ((x & 0x0f0f0f0f) << 4));
   1243  1.22    martin 	x = (((x & 0xff00ff00) >> 8) | ((x & 0x00ff00ff) << 8));
   1244  1.22    martin 
   1245  1.22    martin 	return (x >> 16) | (x << 16);
   1246  1.22    martin }
   1247  1.22    martin 
   1248  1.20  jmcneill static void
   1249  1.20  jmcneill dwc_gmac_setmulti(struct dwc_gmac_softc *sc)
   1250  1.20  jmcneill {
   1251  1.20  jmcneill 	struct ifnet * const ifp = &sc->sc_ec.ec_if;
   1252  1.20  jmcneill 	struct ether_multi *enm;
   1253  1.20  jmcneill 	struct ether_multistep step;
   1254  1.20  jmcneill 	uint32_t hashes[2] = { 0, 0 };
   1255  1.22    martin 	uint32_t ffilt, h;
   1256  1.38     skrll 	int mcnt;
   1257  1.22    martin 
   1258  1.38     skrll 	KASSERT(mutex_owned(sc->sc_lock));
   1259  1.20  jmcneill 
   1260  1.20  jmcneill 	ffilt = bus_space_read_4(sc->sc_bst, sc->sc_bsh, AWIN_GMAC_MAC_FFILT);
   1261  1.38     skrll 
   1262  1.20  jmcneill 	if (ifp->if_flags & IFF_PROMISC) {
   1263  1.22    martin 		ffilt |= AWIN_GMAC_MAC_FFILT_PR;
   1264  1.22    martin 		goto special_filter;
   1265  1.20  jmcneill 	}
   1266  1.20  jmcneill 
   1267  1.20  jmcneill 	ifp->if_flags &= ~IFF_ALLMULTI;
   1268  1.22    martin 	ffilt &= ~(AWIN_GMAC_MAC_FFILT_PM|AWIN_GMAC_MAC_FFILT_PR);
   1269  1.20  jmcneill 
   1270  1.20  jmcneill 	bus_space_write_4(sc->sc_bst, sc->sc_bsh, AWIN_GMAC_MAC_HTLOW, 0);
   1271  1.20  jmcneill 	bus_space_write_4(sc->sc_bst, sc->sc_bsh, AWIN_GMAC_MAC_HTHIGH, 0);
   1272  1.20  jmcneill 
   1273  1.20  jmcneill 	ETHER_FIRST_MULTI(step, &sc->sc_ec, enm);
   1274  1.20  jmcneill 	mcnt = 0;
   1275  1.20  jmcneill 	while (enm != NULL) {
   1276  1.20  jmcneill 		if (memcmp(enm->enm_addrlo, enm->enm_addrhi,
   1277  1.22    martin 		    ETHER_ADDR_LEN) != 0) {
   1278  1.22    martin 			ffilt |= AWIN_GMAC_MAC_FFILT_PM;
   1279  1.22    martin 			ifp->if_flags |= IFF_ALLMULTI;
   1280  1.22    martin 			goto special_filter;
   1281  1.22    martin 		}
   1282  1.20  jmcneill 
   1283  1.22    martin 		h = bitrev32(
   1284  1.22    martin 			~ether_crc32_le(enm->enm_addrlo, ETHER_ADDR_LEN)
   1285  1.22    martin 		    ) >> 26;
   1286  1.20  jmcneill 		hashes[h >> 5] |= (1 << (h & 0x1f));
   1287  1.20  jmcneill 
   1288  1.20  jmcneill 		mcnt++;
   1289  1.20  jmcneill 		ETHER_NEXT_MULTI(step, enm);
   1290  1.20  jmcneill 	}
   1291  1.20  jmcneill 
   1292  1.20  jmcneill 	if (mcnt)
   1293  1.20  jmcneill 		ffilt |= AWIN_GMAC_MAC_FFILT_HMC;
   1294  1.20  jmcneill 	else
   1295  1.20  jmcneill 		ffilt &= ~AWIN_GMAC_MAC_FFILT_HMC;
   1296  1.20  jmcneill 
   1297  1.20  jmcneill 	bus_space_write_4(sc->sc_bst, sc->sc_bsh, AWIN_GMAC_MAC_FFILT, ffilt);
   1298  1.20  jmcneill 	bus_space_write_4(sc->sc_bst, sc->sc_bsh, AWIN_GMAC_MAC_HTLOW,
   1299  1.20  jmcneill 	    hashes[0]);
   1300  1.20  jmcneill 	bus_space_write_4(sc->sc_bst, sc->sc_bsh, AWIN_GMAC_MAC_HTHIGH,
   1301  1.20  jmcneill 	    hashes[1]);
   1302  1.22    martin 	sc->sc_if_flags = sc->sc_ec.ec_if.if_flags;
   1303  1.22    martin 
   1304  1.22    martin #ifdef DWC_GMAC_DEBUG
   1305  1.22    martin 	dwc_gmac_dump_ffilt(sc, ffilt);
   1306  1.22    martin #endif
   1307  1.22    martin 	return;
   1308  1.22    martin 
   1309  1.22    martin special_filter:
   1310  1.22    martin #ifdef DWC_GMAC_DEBUG
   1311  1.22    martin 	dwc_gmac_dump_ffilt(sc, ffilt);
   1312  1.22    martin #endif
   1313  1.22    martin 	/* no MAC hashes, ALLMULTI or PROMISC */
   1314  1.22    martin 	bus_space_write_4(sc->sc_bst, sc->sc_bsh, AWIN_GMAC_MAC_FFILT,
   1315  1.22    martin 	    ffilt);
   1316  1.22    martin 	bus_space_write_4(sc->sc_bst, sc->sc_bsh, AWIN_GMAC_MAC_HTLOW,
   1317  1.22    martin 	    0xffffffff);
   1318  1.22    martin 	bus_space_write_4(sc->sc_bst, sc->sc_bsh, AWIN_GMAC_MAC_HTHIGH,
   1319  1.22    martin 	    0xffffffff);
   1320  1.22    martin 	sc->sc_if_flags = sc->sc_ec.ec_if.if_flags;
   1321  1.20  jmcneill }
   1322  1.20  jmcneill 
   1323   1.1    martin int
   1324   1.1    martin dwc_gmac_intr(struct dwc_gmac_softc *sc)
   1325   1.1    martin {
   1326   1.1    martin 	uint32_t status, dma_status;
   1327   1.8    martin 	int rv = 0;
   1328   1.1    martin 
   1329  1.38     skrll 	if (sc->sc_stopping)
   1330  1.38     skrll 		return 0;
   1331  1.38     skrll 
   1332   1.1    martin 	status = bus_space_read_4(sc->sc_bst, sc->sc_bsh, AWIN_GMAC_MAC_INTR);
   1333   1.2    martin 	if (status & AWIN_GMAC_MII_IRQ) {
   1334   1.1    martin 		(void)bus_space_read_4(sc->sc_bst, sc->sc_bsh,
   1335   1.1    martin 		    AWIN_GMAC_MII_STATUS);
   1336   1.8    martin 		rv = 1;
   1337   1.2    martin 		mii_pollstat(&sc->sc_mii);
   1338   1.2    martin 	}
   1339   1.1    martin 
   1340   1.1    martin 	dma_status = bus_space_read_4(sc->sc_bst, sc->sc_bsh,
   1341   1.1    martin 	    AWIN_GMAC_DMA_STATUS);
   1342   1.1    martin 
   1343   1.8    martin 	if (dma_status & (GMAC_DMA_INT_NIE|GMAC_DMA_INT_AIE))
   1344   1.8    martin 		rv = 1;
   1345   1.1    martin 
   1346   1.8    martin 	if (dma_status & GMAC_DMA_INT_TIE)
   1347   1.8    martin 		dwc_gmac_tx_intr(sc);
   1348   1.1    martin 
   1349   1.8    martin 	if (dma_status & GMAC_DMA_INT_RIE)
   1350   1.8    martin 		dwc_gmac_rx_intr(sc);
   1351   1.8    martin 
   1352   1.8    martin 	/*
   1353   1.8    martin 	 * Check error conditions
   1354   1.8    martin 	 */
   1355   1.8    martin 	if (dma_status & GMAC_DMA_INT_ERRORS) {
   1356   1.8    martin 		sc->sc_ec.ec_if.if_oerrors++;
   1357   1.8    martin #ifdef DWC_GMAC_DEBUG
   1358   1.8    martin 		dwc_dump_and_abort(sc, "interrupt error condition");
   1359   1.8    martin #endif
   1360   1.8    martin 	}
   1361   1.8    martin 
   1362   1.8    martin 	/* ack interrupt */
   1363   1.8    martin 	if (dma_status)
   1364   1.8    martin 		bus_space_write_4(sc->sc_bst, sc->sc_bsh,
   1365   1.8    martin 		    AWIN_GMAC_DMA_STATUS, dma_status & GMAC_DMA_INT_MASK);
   1366   1.8    martin 
   1367  1.28    martin 	/*
   1368  1.28    martin 	 * Get more packets
   1369  1.28    martin 	 */
   1370  1.28    martin 	if (rv)
   1371  1.28    martin 		sc->sc_ec.ec_if.if_start(&sc->sc_ec.ec_if);
   1372  1.28    martin 
   1373   1.8    martin 	return rv;
   1374   1.1    martin }
   1375   1.7    martin 
   1376   1.7    martin #ifdef DWC_GMAC_DEBUG
   1377   1.7    martin static void
   1378   1.7    martin dwc_gmac_dump_dma(struct dwc_gmac_softc *sc)
   1379   1.7    martin {
   1380   1.7    martin 	aprint_normal_dev(sc->sc_dev, "busmode: %08x\n",
   1381   1.7    martin 	    bus_space_read_4(sc->sc_bst, sc->sc_bsh, AWIN_GMAC_DMA_BUSMODE));
   1382   1.7    martin 	aprint_normal_dev(sc->sc_dev, "tx poll: %08x\n",
   1383   1.7    martin 	    bus_space_read_4(sc->sc_bst, sc->sc_bsh, AWIN_GMAC_DMA_TXPOLL));
   1384   1.7    martin 	aprint_normal_dev(sc->sc_dev, "rx poll: %08x\n",
   1385   1.7    martin 	    bus_space_read_4(sc->sc_bst, sc->sc_bsh, AWIN_GMAC_DMA_RXPOLL));
   1386   1.7    martin 	aprint_normal_dev(sc->sc_dev, "rx descriptors: %08x\n",
   1387   1.7    martin 	    bus_space_read_4(sc->sc_bst, sc->sc_bsh, AWIN_GMAC_DMA_RX_ADDR));
   1388   1.7    martin 	aprint_normal_dev(sc->sc_dev, "tx descriptors: %08x\n",
   1389   1.7    martin 	    bus_space_read_4(sc->sc_bst, sc->sc_bsh, AWIN_GMAC_DMA_TX_ADDR));
   1390   1.7    martin 	aprint_normal_dev(sc->sc_dev, "status: %08x\n",
   1391   1.7    martin 	    bus_space_read_4(sc->sc_bst, sc->sc_bsh, AWIN_GMAC_DMA_STATUS));
   1392   1.7    martin 	aprint_normal_dev(sc->sc_dev, "op mode: %08x\n",
   1393   1.7    martin 	    bus_space_read_4(sc->sc_bst, sc->sc_bsh, AWIN_GMAC_DMA_OPMODE));
   1394   1.7    martin 	aprint_normal_dev(sc->sc_dev, "int enable: %08x\n",
   1395   1.7    martin 	    bus_space_read_4(sc->sc_bst, sc->sc_bsh, AWIN_GMAC_DMA_INTENABLE));
   1396   1.7    martin 	aprint_normal_dev(sc->sc_dev, "cur tx: %08x\n",
   1397   1.7    martin 	    bus_space_read_4(sc->sc_bst, sc->sc_bsh, AWIN_GMAC_DMA_CUR_TX_DESC));
   1398   1.7    martin 	aprint_normal_dev(sc->sc_dev, "cur rx: %08x\n",
   1399   1.7    martin 	    bus_space_read_4(sc->sc_bst, sc->sc_bsh, AWIN_GMAC_DMA_CUR_RX_DESC));
   1400   1.7    martin 	aprint_normal_dev(sc->sc_dev, "cur tx buffer: %08x\n",
   1401   1.7    martin 	    bus_space_read_4(sc->sc_bst, sc->sc_bsh, AWIN_GMAC_DMA_CUR_TX_BUFADDR));
   1402   1.7    martin 	aprint_normal_dev(sc->sc_dev, "cur rx buffer: %08x\n",
   1403   1.7    martin 	    bus_space_read_4(sc->sc_bst, sc->sc_bsh, AWIN_GMAC_DMA_CUR_RX_BUFADDR));
   1404   1.7    martin }
   1405   1.7    martin 
   1406   1.7    martin static void
   1407   1.7    martin dwc_gmac_dump_tx_desc(struct dwc_gmac_softc *sc)
   1408   1.7    martin {
   1409   1.7    martin 	int i;
   1410   1.7    martin 
   1411   1.8    martin 	aprint_normal_dev(sc->sc_dev, "TX queue: cur=%d, next=%d, queued=%d\n",
   1412   1.8    martin 	    sc->sc_txq.t_cur, sc->sc_txq.t_next, sc->sc_txq.t_queued);
   1413   1.8    martin 	aprint_normal_dev(sc->sc_dev, "TX DMA descriptors:\n");
   1414   1.7    martin 	for (i = 0; i < AWGE_TX_RING_COUNT; i++) {
   1415   1.7    martin 		struct dwc_gmac_dev_dmadesc *desc = &sc->sc_txq.t_desc[i];
   1416  1.15    martin 		aprint_normal("#%d (%08lx): status: %08x cntl: %08x "
   1417  1.15    martin 		    "data: %08x next: %08x\n",
   1418  1.15    martin 		    i, sc->sc_txq.t_physaddr +
   1419  1.15    martin 			i*sizeof(struct dwc_gmac_dev_dmadesc),
   1420   1.7    martin 		    le32toh(desc->ddesc_status), le32toh(desc->ddesc_cntl),
   1421   1.7    martin 		    le32toh(desc->ddesc_data), le32toh(desc->ddesc_next));
   1422   1.7    martin 	}
   1423   1.7    martin }
   1424   1.8    martin 
   1425   1.8    martin static void
   1426  1.11    martin dwc_gmac_dump_rx_desc(struct dwc_gmac_softc *sc)
   1427  1.11    martin {
   1428  1.11    martin 	int i;
   1429  1.11    martin 
   1430  1.11    martin 	aprint_normal_dev(sc->sc_dev, "RX queue: cur=%d, next=%d\n",
   1431  1.11    martin 	    sc->sc_rxq.r_cur, sc->sc_rxq.r_next);
   1432  1.11    martin 	aprint_normal_dev(sc->sc_dev, "RX DMA descriptors:\n");
   1433  1.11    martin 	for (i = 0; i < AWGE_RX_RING_COUNT; i++) {
   1434  1.11    martin 		struct dwc_gmac_dev_dmadesc *desc = &sc->sc_rxq.r_desc[i];
   1435  1.15    martin 		aprint_normal("#%d (%08lx): status: %08x cntl: %08x "
   1436  1.15    martin 		    "data: %08x next: %08x\n",
   1437  1.15    martin 		    i, sc->sc_rxq.r_physaddr +
   1438  1.15    martin 			i*sizeof(struct dwc_gmac_dev_dmadesc),
   1439  1.11    martin 		    le32toh(desc->ddesc_status), le32toh(desc->ddesc_cntl),
   1440  1.11    martin 		    le32toh(desc->ddesc_data), le32toh(desc->ddesc_next));
   1441  1.11    martin 	}
   1442  1.11    martin }
   1443  1.11    martin 
   1444  1.11    martin static void
   1445  1.10    martin dwc_dump_status(struct dwc_gmac_softc *sc)
   1446   1.8    martin {
   1447   1.8    martin 	uint32_t status = bus_space_read_4(sc->sc_bst, sc->sc_bsh,
   1448   1.8    martin 	     AWIN_GMAC_MAC_INTR);
   1449   1.8    martin 	uint32_t dma_status = bus_space_read_4(sc->sc_bst, sc->sc_bsh,
   1450   1.8    martin 	     AWIN_GMAC_DMA_STATUS);
   1451   1.8    martin 	char buf[200];
   1452   1.8    martin 
   1453   1.8    martin 	/* print interrupt state */
   1454   1.8    martin 	snprintb(buf, sizeof(buf), "\177\20"
   1455  1.10    martin 	    "b\x10""NI\0"
   1456  1.10    martin 	    "b\x0f""AI\0"
   1457  1.10    martin 	    "b\x0e""ER\0"
   1458  1.10    martin 	    "b\x0d""FB\0"
   1459  1.10    martin 	    "b\x0a""ET\0"
   1460  1.10    martin 	    "b\x09""RW\0"
   1461  1.10    martin 	    "b\x08""RS\0"
   1462  1.10    martin 	    "b\x07""RU\0"
   1463  1.10    martin 	    "b\x06""RI\0"
   1464  1.10    martin 	    "b\x05""UN\0"
   1465  1.10    martin 	    "b\x04""OV\0"
   1466  1.10    martin 	    "b\x03""TJ\0"
   1467  1.10    martin 	    "b\x02""TU\0"
   1468  1.10    martin 	    "b\x01""TS\0"
   1469  1.10    martin 	    "b\x00""TI\0"
   1470   1.8    martin 	    "\0", dma_status);
   1471  1.10    martin 	aprint_normal_dev(sc->sc_dev, "INTR status: %08x, DMA status: %s\n",
   1472   1.8    martin 	    status, buf);
   1473  1.10    martin }
   1474   1.8    martin 
   1475  1.10    martin static void
   1476  1.10    martin dwc_dump_and_abort(struct dwc_gmac_softc *sc, const char *msg)
   1477  1.10    martin {
   1478  1.10    martin 	dwc_dump_status(sc);
   1479  1.22    martin 	dwc_gmac_dump_ffilt(sc,
   1480  1.22    martin 	    bus_space_read_4(sc->sc_bst, sc->sc_bsh, AWIN_GMAC_MAC_FFILT));
   1481   1.8    martin 	dwc_gmac_dump_dma(sc);
   1482   1.8    martin 	dwc_gmac_dump_tx_desc(sc);
   1483  1.11    martin 	dwc_gmac_dump_rx_desc(sc);
   1484   1.8    martin 
   1485  1.21     joerg 	panic("%s", msg);
   1486   1.8    martin }
   1487  1.22    martin 
   1488  1.22    martin static void dwc_gmac_dump_ffilt(struct dwc_gmac_softc *sc, uint32_t ffilt)
   1489  1.22    martin {
   1490  1.22    martin 	char buf[200];
   1491  1.22    martin 
   1492  1.22    martin 	/* print filter setup */
   1493  1.22    martin 	snprintb(buf, sizeof(buf), "\177\20"
   1494  1.22    martin 	    "b\x1f""RA\0"
   1495  1.22    martin 	    "b\x0a""HPF\0"
   1496  1.22    martin 	    "b\x09""SAF\0"
   1497  1.22    martin 	    "b\x08""SAIF\0"
   1498  1.22    martin 	    "b\x05""DBF\0"
   1499  1.22    martin 	    "b\x04""PM\0"
   1500  1.22    martin 	    "b\x03""DAIF\0"
   1501  1.22    martin 	    "b\x02""HMC\0"
   1502  1.22    martin 	    "b\x01""HUC\0"
   1503  1.22    martin 	    "b\x00""PR\0"
   1504  1.22    martin 	    "\0", ffilt);
   1505  1.22    martin 	aprint_normal_dev(sc->sc_dev, "FFILT: %s\n", buf);
   1506  1.22    martin }
   1507   1.7    martin #endif
   1508