Home | History | Annotate | Line # | Download | only in ic
dwc_gmac.c revision 1.42
      1  1.42  jakllsch /* $NetBSD: dwc_gmac.c,v 1.42 2017/10/23 15:08:05 jakllsch Exp $ */
      2  1.18  jmcneill 
      3   1.1    martin /*-
      4   1.1    martin  * Copyright (c) 2013, 2014 The NetBSD Foundation, Inc.
      5   1.1    martin  * All rights reserved.
      6   1.1    martin  *
      7   1.1    martin  * This code is derived from software contributed to The NetBSD Foundation
      8   1.1    martin  * by Matt Thomas of 3am Software Foundry and Martin Husemann.
      9   1.1    martin  *
     10   1.1    martin  * Redistribution and use in source and binary forms, with or without
     11   1.1    martin  * modification, are permitted provided that the following conditions
     12   1.1    martin  * are met:
     13   1.1    martin  * 1. Redistributions of source code must retain the above copyright
     14   1.1    martin  *    notice, this list of conditions and the following disclaimer.
     15   1.1    martin  * 2. Redistributions in binary form must reproduce the above copyright
     16   1.1    martin  *    notice, this list of conditions and the following disclaimer in the
     17   1.1    martin  *    documentation and/or other materials provided with the distribution.
     18   1.1    martin  *
     19   1.1    martin  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
     20   1.1    martin  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     21   1.1    martin  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     22   1.1    martin  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
     23   1.1    martin  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     24   1.1    martin  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     25   1.1    martin  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     26   1.1    martin  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     27   1.1    martin  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     28   1.1    martin  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     29   1.1    martin  * POSSIBILITY OF SUCH DAMAGE.
     30   1.1    martin  */
     31   1.1    martin 
     32   1.1    martin /*
     33   1.1    martin  * This driver supports the Synopsis Designware GMAC core, as found
     34   1.1    martin  * on Allwinner A20 cores and others.
     35   1.1    martin  *
     36   1.1    martin  * Real documentation seems to not be available, the marketing product
     37   1.1    martin  * documents could be found here:
     38   1.1    martin  *
     39   1.1    martin  *  http://www.synopsys.com/dw/ipdir.php?ds=dwc_ether_mac10_100_1000_unive
     40   1.1    martin  */
     41   1.1    martin 
     42   1.1    martin #include <sys/cdefs.h>
     43   1.1    martin 
     44  1.42  jakllsch __KERNEL_RCSID(1, "$NetBSD: dwc_gmac.c,v 1.42 2017/10/23 15:08:05 jakllsch Exp $");
     45   1.7    martin 
     46   1.7    martin /* #define	DWC_GMAC_DEBUG	1 */
     47   1.1    martin 
     48  1.38     skrll #ifdef _KERNEL_OPT
     49   1.1    martin #include "opt_inet.h"
     50  1.38     skrll #include "opt_net_mpsafe.h"
     51  1.38     skrll #endif
     52   1.1    martin 
     53   1.1    martin #include <sys/param.h>
     54   1.1    martin #include <sys/bus.h>
     55   1.1    martin #include <sys/device.h>
     56   1.1    martin #include <sys/intr.h>
     57   1.1    martin #include <sys/systm.h>
     58   1.1    martin #include <sys/sockio.h>
     59  1.29  jmcneill #include <sys/cprng.h>
     60   1.1    martin 
     61   1.1    martin #include <net/if.h>
     62   1.1    martin #include <net/if_ether.h>
     63   1.1    martin #include <net/if_media.h>
     64   1.1    martin #include <net/bpf.h>
     65   1.1    martin #ifdef INET
     66   1.1    martin #include <netinet/if_inarp.h>
     67   1.1    martin #endif
     68   1.1    martin 
     69   1.1    martin #include <dev/mii/miivar.h>
     70   1.1    martin 
     71   1.1    martin #include <dev/ic/dwc_gmac_reg.h>
     72   1.1    martin #include <dev/ic/dwc_gmac_var.h>
     73   1.1    martin 
     74   1.1    martin static int dwc_gmac_miibus_read_reg(device_t, int, int);
     75   1.1    martin static void dwc_gmac_miibus_write_reg(device_t, int, int, int);
     76   1.1    martin static void dwc_gmac_miibus_statchg(struct ifnet *);
     77   1.1    martin 
     78   1.1    martin static int dwc_gmac_reset(struct dwc_gmac_softc *sc);
     79   1.1    martin static void dwc_gmac_write_hwaddr(struct dwc_gmac_softc *sc,
     80   1.1    martin 			 uint8_t enaddr[ETHER_ADDR_LEN]);
     81   1.1    martin static int dwc_gmac_alloc_dma_rings(struct dwc_gmac_softc *sc);
     82   1.1    martin static void dwc_gmac_free_dma_rings(struct dwc_gmac_softc *sc);
     83   1.1    martin static int dwc_gmac_alloc_rx_ring(struct dwc_gmac_softc *sc, struct dwc_gmac_rx_ring *);
     84   1.1    martin static void dwc_gmac_reset_rx_ring(struct dwc_gmac_softc *sc, struct dwc_gmac_rx_ring *);
     85   1.1    martin static void dwc_gmac_free_rx_ring(struct dwc_gmac_softc *sc, struct dwc_gmac_rx_ring *);
     86   1.1    martin static int dwc_gmac_alloc_tx_ring(struct dwc_gmac_softc *sc, struct dwc_gmac_tx_ring *);
     87   1.1    martin static void dwc_gmac_reset_tx_ring(struct dwc_gmac_softc *sc, struct dwc_gmac_tx_ring *);
     88   1.1    martin static void dwc_gmac_free_tx_ring(struct dwc_gmac_softc *sc, struct dwc_gmac_tx_ring *);
     89   1.1    martin static void dwc_gmac_txdesc_sync(struct dwc_gmac_softc *sc, int start, int end, int ops);
     90   1.1    martin static int dwc_gmac_init(struct ifnet *ifp);
     91  1.38     skrll static int dwc_gmac_init_locked(struct ifnet *ifp);
     92   1.1    martin static void dwc_gmac_stop(struct ifnet *ifp, int disable);
     93  1.38     skrll static void dwc_gmac_stop_locked(struct ifnet *ifp, int disable);
     94   1.1    martin static void dwc_gmac_start(struct ifnet *ifp);
     95  1.38     skrll static void dwc_gmac_start_locked(struct ifnet *ifp);
     96   1.1    martin static int dwc_gmac_queue(struct dwc_gmac_softc *sc, struct mbuf *m0);
     97   1.1    martin static int dwc_gmac_ioctl(struct ifnet *, u_long, void *);
     98   1.8    martin static void dwc_gmac_tx_intr(struct dwc_gmac_softc *sc);
     99   1.8    martin static void dwc_gmac_rx_intr(struct dwc_gmac_softc *sc);
    100  1.20  jmcneill static void dwc_gmac_setmulti(struct dwc_gmac_softc *sc);
    101  1.22    martin static int dwc_gmac_ifflags_cb(struct ethercom *);
    102  1.22    martin static uint32_t	bitrev32(uint32_t x);
    103   1.1    martin 
    104   1.1    martin #define	TX_DESC_OFFSET(N)	((AWGE_RX_RING_COUNT+(N)) \
    105   1.1    martin 				    *sizeof(struct dwc_gmac_dev_dmadesc))
    106   1.8    martin #define	TX_NEXT(N)		(((N)+1) & (AWGE_TX_RING_COUNT-1))
    107   1.1    martin 
    108   1.1    martin #define RX_DESC_OFFSET(N)	((N)*sizeof(struct dwc_gmac_dev_dmadesc))
    109   1.8    martin #define	RX_NEXT(N)		(((N)+1) & (AWGE_RX_RING_COUNT-1))
    110   1.8    martin 
    111   1.8    martin 
    112   1.8    martin 
    113  1.11    martin #define	GMAC_DEF_DMA_INT_MASK	(GMAC_DMA_INT_TIE|GMAC_DMA_INT_RIE| \
    114   1.8    martin 				GMAC_DMA_INT_NIE|GMAC_DMA_INT_AIE| \
    115   1.8    martin 				GMAC_DMA_INT_FBE|GMAC_DMA_INT_UNE)
    116   1.8    martin 
    117   1.8    martin #define	GMAC_DMA_INT_ERRORS	(GMAC_DMA_INT_AIE|GMAC_DMA_INT_ERE| \
    118  1.10    martin 				GMAC_DMA_INT_FBE|	\
    119   1.8    martin 				GMAC_DMA_INT_RWE|GMAC_DMA_INT_RUE| \
    120   1.8    martin 				GMAC_DMA_INT_UNE|GMAC_DMA_INT_OVE| \
    121  1.10    martin 				GMAC_DMA_INT_TJE)
    122   1.8    martin 
    123   1.8    martin #define	AWIN_DEF_MAC_INTRMASK	\
    124   1.8    martin 	(AWIN_GMAC_MAC_INT_TSI | AWIN_GMAC_MAC_INT_ANEG |	\
    125   1.8    martin 	AWIN_GMAC_MAC_INT_LINKCHG | AWIN_GMAC_MAC_INT_RGSMII)
    126   1.1    martin 
    127   1.7    martin 
    128   1.7    martin #ifdef DWC_GMAC_DEBUG
    129   1.7    martin static void dwc_gmac_dump_dma(struct dwc_gmac_softc *sc);
    130   1.7    martin static void dwc_gmac_dump_tx_desc(struct dwc_gmac_softc *sc);
    131  1.11    martin static void dwc_gmac_dump_rx_desc(struct dwc_gmac_softc *sc);
    132   1.8    martin static void dwc_dump_and_abort(struct dwc_gmac_softc *sc, const char *msg);
    133  1.10    martin static void dwc_dump_status(struct dwc_gmac_softc *sc);
    134  1.22    martin static void dwc_gmac_dump_ffilt(struct dwc_gmac_softc *sc, uint32_t ffilt);
    135   1.7    martin #endif
    136   1.7    martin 
    137  1.38     skrll #ifdef NET_MPSAFE
    138  1.38     skrll #define DWCGMAC_MPSAFE	1
    139  1.38     skrll #endif
    140  1.38     skrll 
    141   1.1    martin void
    142   1.5    martin dwc_gmac_attach(struct dwc_gmac_softc *sc, uint32_t mii_clk)
    143   1.1    martin {
    144   1.1    martin 	uint8_t enaddr[ETHER_ADDR_LEN];
    145   1.1    martin 	uint32_t maclo, machi;
    146   1.1    martin 	struct mii_data * const mii = &sc->sc_mii;
    147   1.1    martin 	struct ifnet * const ifp = &sc->sc_ec.ec_if;
    148   1.5    martin 	prop_dictionary_t dict;
    149  1.41   msaitoh 	int rv;
    150   1.1    martin 
    151   1.1    martin 	mutex_init(&sc->sc_mdio_lock, MUTEX_DEFAULT, IPL_NET);
    152   1.3    martin 	sc->sc_mii_clk = mii_clk & 7;
    153   1.1    martin 
    154   1.5    martin 	dict = device_properties(sc->sc_dev);
    155   1.5    martin 	prop_data_t ea = dict ? prop_dictionary_get(dict, "mac-address") : NULL;
    156   1.5    martin 	if (ea != NULL) {
    157   1.5    martin 		/*
    158   1.5    martin 		 * If the MAC address is overriden by a device property,
    159   1.5    martin 		 * use that.
    160   1.5    martin 		 */
    161   1.5    martin 		KASSERT(prop_object_type(ea) == PROP_TYPE_DATA);
    162   1.5    martin 		KASSERT(prop_data_size(ea) == ETHER_ADDR_LEN);
    163   1.5    martin 		memcpy(enaddr, prop_data_data_nocopy(ea), ETHER_ADDR_LEN);
    164   1.5    martin 	} else {
    165   1.5    martin 		/*
    166   1.5    martin 		 * If we did not get an externaly configure address,
    167   1.5    martin 		 * try to read one from the current filter setup,
    168   1.5    martin 		 * before resetting the chip.
    169   1.5    martin 		 */
    170   1.8    martin 		maclo = bus_space_read_4(sc->sc_bst, sc->sc_bsh,
    171   1.8    martin 		    AWIN_GMAC_MAC_ADDR0LO);
    172   1.8    martin 		machi = bus_space_read_4(sc->sc_bst, sc->sc_bsh,
    173   1.8    martin 		    AWIN_GMAC_MAC_ADDR0HI);
    174  1.14  jmcneill 
    175  1.14  jmcneill 		if (maclo == 0xffffffff && (machi & 0xffff) == 0xffff) {
    176  1.29  jmcneill 			/* fake MAC address */
    177  1.29  jmcneill 			maclo = 0x00f2 | (cprng_strong32() << 16);
    178  1.29  jmcneill 			machi = cprng_strong32();
    179  1.14  jmcneill 		}
    180  1.14  jmcneill 
    181   1.1    martin 		enaddr[0] = maclo & 0x0ff;
    182   1.1    martin 		enaddr[1] = (maclo >> 8) & 0x0ff;
    183   1.1    martin 		enaddr[2] = (maclo >> 16) & 0x0ff;
    184   1.1    martin 		enaddr[3] = (maclo >> 24) & 0x0ff;
    185   1.1    martin 		enaddr[4] = machi & 0x0ff;
    186   1.1    martin 		enaddr[5] = (machi >> 8) & 0x0ff;
    187   1.1    martin 	}
    188   1.1    martin 
    189   1.1    martin 	/*
    190  1.21     joerg 	 * Init chip and do initial setup
    191   1.1    martin 	 */
    192   1.1    martin 	if (dwc_gmac_reset(sc) != 0)
    193   1.1    martin 		return;	/* not much to cleanup, haven't attached yet */
    194   1.5    martin 	dwc_gmac_write_hwaddr(sc, enaddr);
    195   1.1    martin 	aprint_normal_dev(sc->sc_dev, "Ethernet address: %s\n",
    196   1.1    martin 	    ether_sprintf(enaddr));
    197   1.1    martin 
    198   1.1    martin 	/*
    199   1.1    martin 	 * Allocate Tx and Rx rings
    200   1.1    martin 	 */
    201   1.1    martin 	if (dwc_gmac_alloc_dma_rings(sc) != 0) {
    202   1.1    martin 		aprint_error_dev(sc->sc_dev, "could not allocate DMA rings\n");
    203   1.1    martin 		goto fail;
    204   1.1    martin 	}
    205  1.38     skrll 
    206   1.1    martin 	if (dwc_gmac_alloc_tx_ring(sc, &sc->sc_txq) != 0) {
    207   1.1    martin 		aprint_error_dev(sc->sc_dev, "could not allocate Tx ring\n");
    208   1.1    martin 		goto fail;
    209   1.1    martin 	}
    210   1.1    martin 
    211   1.1    martin 	if (dwc_gmac_alloc_rx_ring(sc, &sc->sc_rxq) != 0) {
    212   1.1    martin 		aprint_error_dev(sc->sc_dev, "could not allocate Rx ring\n");
    213   1.1    martin 		goto fail;
    214   1.1    martin 	}
    215   1.1    martin 
    216  1.38     skrll 	sc->sc_lock = mutex_obj_alloc(MUTEX_DEFAULT, IPL_NET);
    217  1.38     skrll 	mutex_init(&sc->sc_txq.t_mtx, MUTEX_DEFAULT, IPL_NET);
    218  1.38     skrll 	mutex_init(&sc->sc_rxq.r_mtx, MUTEX_DEFAULT, IPL_NET);
    219  1.38     skrll 
    220   1.1    martin 	/*
    221   1.1    martin 	 * Prepare interface data
    222   1.1    martin 	 */
    223   1.1    martin 	ifp->if_softc = sc;
    224   1.1    martin 	strlcpy(ifp->if_xname, device_xname(sc->sc_dev), IFNAMSIZ);
    225   1.1    martin 	ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST;
    226  1.38     skrll 	ifp->if_extflags = IFEF_START_MPSAFE;
    227   1.1    martin 	ifp->if_ioctl = dwc_gmac_ioctl;
    228   1.1    martin 	ifp->if_start = dwc_gmac_start;
    229   1.1    martin 	ifp->if_init = dwc_gmac_init;
    230   1.1    martin 	ifp->if_stop = dwc_gmac_stop;
    231   1.1    martin 	IFQ_SET_MAXLEN(&ifp->if_snd, IFQ_MAXLEN);
    232   1.1    martin 	IFQ_SET_READY(&ifp->if_snd);
    233   1.1    martin 
    234   1.1    martin 	/*
    235   1.1    martin 	 * Attach MII subdevices
    236   1.1    martin 	 */
    237   1.2    martin 	sc->sc_ec.ec_mii = &sc->sc_mii;
    238   1.1    martin 	ifmedia_init(&mii->mii_media, 0, ether_mediachange, ether_mediastatus);
    239   1.1    martin         mii->mii_ifp = ifp;
    240   1.1    martin         mii->mii_readreg = dwc_gmac_miibus_read_reg;
    241   1.1    martin         mii->mii_writereg = dwc_gmac_miibus_write_reg;
    242   1.1    martin         mii->mii_statchg = dwc_gmac_miibus_statchg;
    243  1.25  jmcneill         mii_attach(sc->sc_dev, mii, 0xffffffff, MII_PHY_ANY, MII_OFFSET_ANY,
    244  1.25  jmcneill 	    MIIF_DOPAUSE);
    245   1.1    martin 
    246  1.38     skrll         if (LIST_EMPTY(&mii->mii_phys)) {
    247   1.1    martin                 aprint_error_dev(sc->sc_dev, "no PHY found!\n");
    248   1.1    martin                 ifmedia_add(&mii->mii_media, IFM_ETHER|IFM_MANUAL, 0, NULL);
    249   1.1    martin                 ifmedia_set(&mii->mii_media, IFM_ETHER|IFM_MANUAL);
    250   1.1    martin         } else {
    251   1.1    martin                 ifmedia_set(&mii->mii_media, IFM_ETHER|IFM_AUTO);
    252   1.1    martin         }
    253   1.1    martin 
    254   1.1    martin 	/*
    255  1.33       tnn 	 * We can support 802.1Q VLAN-sized frames.
    256  1.33       tnn 	 */
    257  1.33       tnn 	sc->sc_ec.ec_capabilities |= ETHERCAP_VLAN_MTU;
    258  1.33       tnn 
    259  1.33       tnn 	/*
    260   1.1    martin 	 * Ready, attach interface
    261   1.1    martin 	 */
    262  1.38     skrll 	/* Attach the interface. */
    263  1.41   msaitoh 	rv = if_initialize(ifp);
    264  1.41   msaitoh 	if (rv != 0)
    265  1.41   msaitoh 		goto fail_2;
    266  1.38     skrll 	sc->sc_ipq = if_percpuq_create(&sc->sc_ec.ec_if);
    267  1.40     ozaki 	if_deferred_start_init(ifp, NULL);
    268   1.1    martin 	ether_ifattach(ifp, enaddr);
    269  1.22    martin 	ether_set_ifflags_cb(&sc->sc_ec, dwc_gmac_ifflags_cb);
    270  1.38     skrll 	if_register(ifp);
    271   1.1    martin 
    272   1.1    martin 	/*
    273   1.1    martin 	 * Enable interrupts
    274   1.1    martin 	 */
    275  1.38     skrll 	mutex_enter(sc->sc_lock);
    276  1.25  jmcneill 	bus_space_write_4(sc->sc_bst, sc->sc_bsh, AWIN_GMAC_MAC_INTMASK,
    277   1.8    martin 	    AWIN_DEF_MAC_INTRMASK);
    278   1.8    martin 	bus_space_write_4(sc->sc_bst, sc->sc_bsh, AWIN_GMAC_DMA_INTENABLE,
    279   1.8    martin 	    GMAC_DEF_DMA_INT_MASK);
    280  1.38     skrll 	mutex_exit(sc->sc_lock);
    281   1.1    martin 
    282   1.1    martin 	return;
    283  1.41   msaitoh fail_2:
    284  1.41   msaitoh 	ifmedia_removeall(&mii->mii_media);
    285  1.42  jakllsch 	mii_detach(mii, MII_PHY_ANY, MII_OFFSET_ANY);
    286  1.41   msaitoh 	mutex_destroy(&sc->sc_txq.t_mtx);
    287  1.41   msaitoh 	mutex_destroy(&sc->sc_rxq.r_mtx);
    288  1.41   msaitoh 	mutex_obj_free(sc->sc_lock);
    289   1.1    martin fail:
    290   1.1    martin 	dwc_gmac_free_rx_ring(sc, &sc->sc_rxq);
    291   1.1    martin 	dwc_gmac_free_tx_ring(sc, &sc->sc_txq);
    292  1.41   msaitoh 	dwc_gmac_free_dma_rings(sc);
    293  1.41   msaitoh 	mutex_destroy(&sc->sc_mdio_lock);
    294   1.1    martin }
    295   1.1    martin 
    296   1.1    martin 
    297   1.1    martin 
    298   1.1    martin static int
    299   1.1    martin dwc_gmac_reset(struct dwc_gmac_softc *sc)
    300   1.1    martin {
    301   1.1    martin 	size_t cnt;
    302   1.1    martin 	bus_space_write_4(sc->sc_bst, sc->sc_bsh, AWIN_GMAC_DMA_BUSMODE,
    303   1.1    martin 	    bus_space_read_4(sc->sc_bst, sc->sc_bsh, AWIN_GMAC_DMA_BUSMODE) | GMAC_BUSMODE_RESET);
    304   1.1    martin 	for (cnt = 0; cnt < 3000; cnt++) {
    305   1.1    martin 		if ((bus_space_read_4(sc->sc_bst, sc->sc_bsh, AWIN_GMAC_DMA_BUSMODE)
    306   1.1    martin 		    & GMAC_BUSMODE_RESET) == 0)
    307   1.1    martin 			return 0;
    308   1.1    martin 		delay(10);
    309   1.1    martin 	}
    310   1.1    martin 
    311   1.1    martin 	aprint_error_dev(sc->sc_dev, "reset timed out\n");
    312   1.1    martin 	return EIO;
    313   1.1    martin }
    314   1.1    martin 
    315   1.1    martin static void
    316   1.1    martin dwc_gmac_write_hwaddr(struct dwc_gmac_softc *sc,
    317   1.1    martin     uint8_t enaddr[ETHER_ADDR_LEN])
    318   1.1    martin {
    319   1.1    martin 	uint32_t lo, hi;
    320   1.1    martin 
    321   1.1    martin 	lo = enaddr[0] | (enaddr[1] << 8) | (enaddr[2] << 16)
    322   1.1    martin 	    | (enaddr[3] << 24);
    323   1.1    martin 	hi = enaddr[4] | (enaddr[5] << 8);
    324   1.1    martin 	bus_space_write_4(sc->sc_bst, sc->sc_bsh, AWIN_GMAC_MAC_ADDR0LO, lo);
    325   1.1    martin 	bus_space_write_4(sc->sc_bst, sc->sc_bsh, AWIN_GMAC_MAC_ADDR0HI, hi);
    326   1.1    martin }
    327   1.1    martin 
    328   1.1    martin static int
    329   1.1    martin dwc_gmac_miibus_read_reg(device_t self, int phy, int reg)
    330   1.1    martin {
    331   1.1    martin 	struct dwc_gmac_softc * const sc = device_private(self);
    332   1.6    martin 	uint16_t mii;
    333   1.1    martin 	size_t cnt;
    334   1.1    martin 	int rv = 0;
    335   1.1    martin 
    336   1.6    martin 	mii = __SHIFTIN(phy,GMAC_MII_PHY_MASK)
    337   1.6    martin 	    | __SHIFTIN(reg,GMAC_MII_REG_MASK)
    338   1.6    martin 	    | __SHIFTIN(sc->sc_mii_clk,GMAC_MII_CLKMASK)
    339   1.6    martin 	    | GMAC_MII_BUSY;
    340   1.1    martin 
    341   1.1    martin 	mutex_enter(&sc->sc_mdio_lock);
    342   1.6    martin 	bus_space_write_4(sc->sc_bst, sc->sc_bsh, AWIN_GMAC_MAC_MIIADDR, mii);
    343   1.1    martin 
    344   1.1    martin 	for (cnt = 0; cnt < 1000; cnt++) {
    345   1.3    martin 		if (!(bus_space_read_4(sc->sc_bst, sc->sc_bsh,
    346   1.3    martin 		    AWIN_GMAC_MAC_MIIADDR) & GMAC_MII_BUSY)) {
    347   1.3    martin 			rv = bus_space_read_4(sc->sc_bst, sc->sc_bsh,
    348   1.3    martin 			    AWIN_GMAC_MAC_MIIDATA);
    349   1.1    martin 			break;
    350   1.1    martin 		}
    351   1.1    martin 		delay(10);
    352   1.1    martin 	}
    353   1.1    martin 
    354   1.1    martin 	mutex_exit(&sc->sc_mdio_lock);
    355   1.1    martin 
    356   1.1    martin 	return rv;
    357   1.1    martin }
    358   1.1    martin 
    359   1.1    martin static void
    360   1.1    martin dwc_gmac_miibus_write_reg(device_t self, int phy, int reg, int val)
    361   1.1    martin {
    362   1.1    martin 	struct dwc_gmac_softc * const sc = device_private(self);
    363   1.6    martin 	uint16_t mii;
    364   1.1    martin 	size_t cnt;
    365   1.1    martin 
    366   1.6    martin 	mii = __SHIFTIN(phy,GMAC_MII_PHY_MASK)
    367   1.6    martin 	    | __SHIFTIN(reg,GMAC_MII_REG_MASK)
    368   1.6    martin 	    | __SHIFTIN(sc->sc_mii_clk,GMAC_MII_CLKMASK)
    369   1.6    martin 	    | GMAC_MII_BUSY | GMAC_MII_WRITE;
    370   1.1    martin 
    371   1.1    martin 	mutex_enter(&sc->sc_mdio_lock);
    372   1.1    martin 	bus_space_write_4(sc->sc_bst, sc->sc_bsh, AWIN_GMAC_MAC_MIIDATA, val);
    373   1.6    martin 	bus_space_write_4(sc->sc_bst, sc->sc_bsh, AWIN_GMAC_MAC_MIIADDR, mii);
    374   1.1    martin 
    375   1.1    martin 	for (cnt = 0; cnt < 1000; cnt++) {
    376   1.3    martin 		if (!(bus_space_read_4(sc->sc_bst, sc->sc_bsh,
    377   1.3    martin 		    AWIN_GMAC_MAC_MIIADDR) & GMAC_MII_BUSY))
    378   1.1    martin 			break;
    379   1.1    martin 		delay(10);
    380   1.1    martin 	}
    381  1.38     skrll 
    382   1.1    martin 	mutex_exit(&sc->sc_mdio_lock);
    383   1.1    martin }
    384   1.1    martin 
    385   1.1    martin static int
    386   1.1    martin dwc_gmac_alloc_rx_ring(struct dwc_gmac_softc *sc,
    387   1.1    martin 	struct dwc_gmac_rx_ring *ring)
    388   1.1    martin {
    389   1.1    martin 	struct dwc_gmac_rx_data *data;
    390   1.1    martin 	bus_addr_t physaddr;
    391   1.6    martin 	const size_t descsize = AWGE_RX_RING_COUNT * sizeof(*ring->r_desc);
    392   1.1    martin 	int error, i, next;
    393   1.1    martin 
    394   1.1    martin 	ring->r_cur = ring->r_next = 0;
    395   1.1    martin 	memset(ring->r_desc, 0, descsize);
    396   1.1    martin 
    397   1.1    martin 	/*
    398   1.1    martin 	 * Pre-allocate Rx buffers and populate Rx ring.
    399   1.1    martin 	 */
    400   1.1    martin 	for (i = 0; i < AWGE_RX_RING_COUNT; i++) {
    401   1.1    martin 		struct dwc_gmac_dev_dmadesc *desc;
    402   1.1    martin 
    403   1.1    martin 		data = &sc->sc_rxq.r_data[i];
    404   1.1    martin 
    405   1.1    martin 		MGETHDR(data->rd_m, M_DONTWAIT, MT_DATA);
    406   1.1    martin 		if (data->rd_m == NULL) {
    407   1.1    martin 			aprint_error_dev(sc->sc_dev,
    408   1.1    martin 			    "could not allocate rx mbuf #%d\n", i);
    409   1.1    martin 			error = ENOMEM;
    410   1.1    martin 			goto fail;
    411   1.1    martin 		}
    412   1.1    martin 		error = bus_dmamap_create(sc->sc_dmat, MCLBYTES, 1,
    413   1.1    martin 		    MCLBYTES, 0, BUS_DMA_NOWAIT, &data->rd_map);
    414   1.1    martin 		if (error != 0) {
    415   1.1    martin 			aprint_error_dev(sc->sc_dev,
    416   1.1    martin 			    "could not create DMA map\n");
    417   1.1    martin 			data->rd_map = NULL;
    418   1.1    martin 			goto fail;
    419   1.1    martin 		}
    420   1.1    martin 		MCLGET(data->rd_m, M_DONTWAIT);
    421   1.1    martin 		if (!(data->rd_m->m_flags & M_EXT)) {
    422   1.1    martin 			aprint_error_dev(sc->sc_dev,
    423   1.1    martin 			    "could not allocate mbuf cluster #%d\n", i);
    424   1.1    martin 			error = ENOMEM;
    425   1.1    martin 			goto fail;
    426   1.1    martin 		}
    427   1.1    martin 
    428   1.1    martin 		error = bus_dmamap_load(sc->sc_dmat, data->rd_map,
    429   1.1    martin 		    mtod(data->rd_m, void *), MCLBYTES, NULL,
    430   1.1    martin 		    BUS_DMA_READ | BUS_DMA_NOWAIT);
    431   1.1    martin 		if (error != 0) {
    432   1.1    martin 			aprint_error_dev(sc->sc_dev,
    433   1.1    martin 			    "could not load rx buf DMA map #%d", i);
    434   1.1    martin 			goto fail;
    435   1.1    martin 		}
    436   1.1    martin 		physaddr = data->rd_map->dm_segs[0].ds_addr;
    437   1.1    martin 
    438   1.1    martin 		desc = &sc->sc_rxq.r_desc[i];
    439   1.1    martin 		desc->ddesc_data = htole32(physaddr);
    440   1.8    martin 		next = RX_NEXT(i);
    441  1.38     skrll 		desc->ddesc_next = htole32(ring->r_physaddr
    442   1.1    martin 		    + next * sizeof(*desc));
    443   1.1    martin 		desc->ddesc_cntl = htole32(
    444  1.11    martin 		    __SHIFTIN(AWGE_MAX_PACKET,DDESC_CNTL_SIZE1MASK) |
    445  1.16    martin 		    DDESC_CNTL_RXCHAIN);
    446   1.1    martin 		desc->ddesc_status = htole32(DDESC_STATUS_OWNEDBYDEV);
    447   1.1    martin 	}
    448   1.1    martin 
    449   1.1    martin 	bus_dmamap_sync(sc->sc_dmat, sc->sc_dma_ring_map, 0,
    450   1.1    martin 	    AWGE_RX_RING_COUNT*sizeof(struct dwc_gmac_dev_dmadesc),
    451  1.27      matt 	    BUS_DMASYNC_PREWRITE|BUS_DMASYNC_PREREAD);
    452   1.1    martin 	bus_space_write_4(sc->sc_bst, sc->sc_bsh, AWIN_GMAC_DMA_RX_ADDR,
    453   1.6    martin 	    ring->r_physaddr);
    454   1.1    martin 
    455   1.1    martin 	return 0;
    456   1.1    martin 
    457   1.1    martin fail:
    458   1.1    martin 	dwc_gmac_free_rx_ring(sc, ring);
    459   1.1    martin 	return error;
    460   1.1    martin }
    461   1.1    martin 
    462   1.1    martin static void
    463   1.1    martin dwc_gmac_reset_rx_ring(struct dwc_gmac_softc *sc,
    464   1.1    martin 	struct dwc_gmac_rx_ring *ring)
    465   1.1    martin {
    466   1.1    martin 	struct dwc_gmac_dev_dmadesc *desc;
    467   1.1    martin 	int i;
    468   1.1    martin 
    469  1.38     skrll 	mutex_enter(&ring->r_mtx);
    470   1.1    martin 	for (i = 0; i < AWGE_RX_RING_COUNT; i++) {
    471   1.1    martin 		desc = &sc->sc_rxq.r_desc[i];
    472   1.1    martin 		desc->ddesc_cntl = htole32(
    473  1.16    martin 		    __SHIFTIN(AWGE_MAX_PACKET,DDESC_CNTL_SIZE1MASK) |
    474  1.16    martin 		    DDESC_CNTL_RXCHAIN);
    475   1.1    martin 		desc->ddesc_status = htole32(DDESC_STATUS_OWNEDBYDEV);
    476   1.1    martin 	}
    477   1.1    martin 
    478   1.1    martin 	bus_dmamap_sync(sc->sc_dmat, sc->sc_dma_ring_map, 0,
    479   1.1    martin 	    AWGE_RX_RING_COUNT*sizeof(struct dwc_gmac_dev_dmadesc),
    480  1.27      matt 	    BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
    481   1.1    martin 
    482   1.1    martin 	ring->r_cur = ring->r_next = 0;
    483  1.11    martin 	/* reset DMA address to start of ring */
    484  1.11    martin 	bus_space_write_4(sc->sc_bst, sc->sc_bsh, AWIN_GMAC_DMA_RX_ADDR,
    485  1.11    martin 	    sc->sc_rxq.r_physaddr);
    486  1.38     skrll 	mutex_exit(&ring->r_mtx);
    487   1.1    martin }
    488   1.1    martin 
    489   1.1    martin static int
    490   1.1    martin dwc_gmac_alloc_dma_rings(struct dwc_gmac_softc *sc)
    491   1.1    martin {
    492   1.1    martin 	const size_t descsize = AWGE_TOTAL_RING_COUNT *
    493   1.1    martin 		sizeof(struct dwc_gmac_dev_dmadesc);
    494   1.1    martin 	int error, nsegs;
    495   1.1    martin 	void *rings;
    496   1.1    martin 
    497   1.1    martin 	error = bus_dmamap_create(sc->sc_dmat, descsize, 1, descsize, 0,
    498   1.1    martin 	    BUS_DMA_NOWAIT, &sc->sc_dma_ring_map);
    499   1.1    martin 	if (error != 0) {
    500   1.1    martin 		aprint_error_dev(sc->sc_dev,
    501   1.1    martin 		    "could not create desc DMA map\n");
    502   1.1    martin 		sc->sc_dma_ring_map = NULL;
    503   1.1    martin 		goto fail;
    504   1.1    martin 	}
    505   1.1    martin 
    506   1.1    martin 	error = bus_dmamem_alloc(sc->sc_dmat, descsize, PAGE_SIZE, 0,
    507   1.1    martin 	    &sc->sc_dma_ring_seg, 1, &nsegs, BUS_DMA_NOWAIT|BUS_DMA_COHERENT);
    508   1.1    martin 	if (error != 0) {
    509   1.1    martin 		aprint_error_dev(sc->sc_dev,
    510   1.1    martin 		    "could not map DMA memory\n");
    511   1.1    martin 		goto fail;
    512   1.1    martin 	}
    513   1.1    martin 
    514   1.1    martin 	error = bus_dmamem_map(sc->sc_dmat, &sc->sc_dma_ring_seg, nsegs,
    515   1.1    martin 	    descsize, &rings, BUS_DMA_NOWAIT|BUS_DMA_COHERENT);
    516   1.1    martin 	if (error != 0) {
    517   1.1    martin 		aprint_error_dev(sc->sc_dev,
    518   1.1    martin 		    "could not allocate DMA memory\n");
    519   1.1    martin 		goto fail;
    520   1.1    martin 	}
    521   1.1    martin 
    522   1.1    martin 	error = bus_dmamap_load(sc->sc_dmat, sc->sc_dma_ring_map, rings,
    523   1.1    martin 	    descsize, NULL, BUS_DMA_NOWAIT|BUS_DMA_COHERENT);
    524   1.1    martin 	if (error != 0) {
    525   1.1    martin 		aprint_error_dev(sc->sc_dev,
    526   1.1    martin 		    "could not load desc DMA map\n");
    527   1.1    martin 		goto fail;
    528   1.1    martin 	}
    529   1.1    martin 
    530   1.1    martin 	/* give first AWGE_RX_RING_COUNT to the RX side */
    531   1.1    martin 	sc->sc_rxq.r_desc = rings;
    532   1.1    martin 	sc->sc_rxq.r_physaddr = sc->sc_dma_ring_map->dm_segs[0].ds_addr;
    533   1.1    martin 
    534   1.1    martin 	/* and next rings to the TX side */
    535   1.1    martin 	sc->sc_txq.t_desc = sc->sc_rxq.r_desc + AWGE_RX_RING_COUNT;
    536  1.38     skrll 	sc->sc_txq.t_physaddr = sc->sc_rxq.r_physaddr +
    537   1.1    martin 	    AWGE_RX_RING_COUNT*sizeof(struct dwc_gmac_dev_dmadesc);
    538   1.1    martin 
    539   1.1    martin 	return 0;
    540   1.1    martin 
    541   1.1    martin fail:
    542   1.1    martin 	dwc_gmac_free_dma_rings(sc);
    543   1.1    martin 	return error;
    544   1.1    martin }
    545   1.1    martin 
    546   1.1    martin static void
    547   1.1    martin dwc_gmac_free_dma_rings(struct dwc_gmac_softc *sc)
    548   1.1    martin {
    549   1.1    martin 	bus_dmamap_sync(sc->sc_dmat, sc->sc_dma_ring_map, 0,
    550   1.1    martin 	    sc->sc_dma_ring_map->dm_mapsize, BUS_DMASYNC_POSTWRITE);
    551   1.1    martin 	bus_dmamap_unload(sc->sc_dmat, sc->sc_dma_ring_map);
    552   1.1    martin 	bus_dmamem_unmap(sc->sc_dmat, sc->sc_rxq.r_desc,
    553   1.1    martin 	    AWGE_TOTAL_RING_COUNT * sizeof(struct dwc_gmac_dev_dmadesc));
    554   1.1    martin 	bus_dmamem_free(sc->sc_dmat, &sc->sc_dma_ring_seg, 1);
    555   1.1    martin }
    556   1.1    martin 
    557   1.1    martin static void
    558   1.1    martin dwc_gmac_free_rx_ring(struct dwc_gmac_softc *sc, struct dwc_gmac_rx_ring *ring)
    559   1.1    martin {
    560   1.1    martin 	struct dwc_gmac_rx_data *data;
    561   1.1    martin 	int i;
    562   1.1    martin 
    563   1.1    martin 	if (ring->r_desc == NULL)
    564   1.1    martin 		return;
    565   1.1    martin 
    566   1.1    martin 
    567   1.1    martin 	for (i = 0; i < AWGE_RX_RING_COUNT; i++) {
    568   1.1    martin 		data = &ring->r_data[i];
    569   1.1    martin 
    570   1.1    martin 		if (data->rd_map != NULL) {
    571   1.1    martin 			bus_dmamap_sync(sc->sc_dmat, data->rd_map, 0,
    572   1.1    martin 			    AWGE_RX_RING_COUNT
    573   1.1    martin 				*sizeof(struct dwc_gmac_dev_dmadesc),
    574   1.1    martin 			    BUS_DMASYNC_POSTREAD);
    575   1.1    martin 			bus_dmamap_unload(sc->sc_dmat, data->rd_map);
    576   1.1    martin 			bus_dmamap_destroy(sc->sc_dmat, data->rd_map);
    577   1.1    martin 		}
    578   1.1    martin 		if (data->rd_m != NULL)
    579   1.1    martin 			m_freem(data->rd_m);
    580   1.1    martin 	}
    581   1.1    martin }
    582   1.1    martin 
    583   1.1    martin static int
    584   1.1    martin dwc_gmac_alloc_tx_ring(struct dwc_gmac_softc *sc,
    585   1.1    martin 	struct dwc_gmac_tx_ring *ring)
    586   1.1    martin {
    587   1.1    martin 	int i, error = 0;
    588   1.1    martin 
    589   1.1    martin 	ring->t_queued = 0;
    590   1.1    martin 	ring->t_cur = ring->t_next = 0;
    591   1.1    martin 
    592   1.1    martin 	memset(ring->t_desc, 0, AWGE_TX_RING_COUNT*sizeof(*ring->t_desc));
    593   1.1    martin 	bus_dmamap_sync(sc->sc_dmat, sc->sc_dma_ring_map,
    594   1.1    martin 	    TX_DESC_OFFSET(0),
    595   1.1    martin 	    AWGE_TX_RING_COUNT*sizeof(struct dwc_gmac_dev_dmadesc),
    596   1.1    martin 	    BUS_DMASYNC_POSTWRITE);
    597   1.1    martin 
    598   1.1    martin 	for (i = 0; i < AWGE_TX_RING_COUNT; i++) {
    599   1.1    martin 		error = bus_dmamap_create(sc->sc_dmat, MCLBYTES,
    600   1.1    martin 		    AWGE_TX_RING_COUNT, MCLBYTES, 0,
    601   1.1    martin 		    BUS_DMA_NOWAIT|BUS_DMA_COHERENT,
    602   1.1    martin 		    &ring->t_data[i].td_map);
    603   1.1    martin 		if (error != 0) {
    604   1.1    martin 			aprint_error_dev(sc->sc_dev,
    605   1.1    martin 			    "could not create TX DMA map #%d\n", i);
    606   1.1    martin 			ring->t_data[i].td_map = NULL;
    607   1.1    martin 			goto fail;
    608   1.1    martin 		}
    609   1.1    martin 		ring->t_desc[i].ddesc_next = htole32(
    610   1.1    martin 		    ring->t_physaddr + sizeof(struct dwc_gmac_dev_dmadesc)
    611   1.8    martin 		    *TX_NEXT(i));
    612   1.1    martin 	}
    613   1.1    martin 
    614   1.1    martin 	return 0;
    615   1.1    martin 
    616   1.1    martin fail:
    617   1.1    martin 	dwc_gmac_free_tx_ring(sc, ring);
    618   1.1    martin 	return error;
    619   1.1    martin }
    620   1.1    martin 
    621   1.1    martin static void
    622   1.1    martin dwc_gmac_txdesc_sync(struct dwc_gmac_softc *sc, int start, int end, int ops)
    623   1.1    martin {
    624   1.1    martin 	/* 'end' is pointing one descriptor beyound the last we want to sync */
    625   1.1    martin 	if (end > start) {
    626   1.1    martin 		bus_dmamap_sync(sc->sc_dmat, sc->sc_dma_ring_map,
    627   1.1    martin 		    TX_DESC_OFFSET(start),
    628   1.1    martin 		    TX_DESC_OFFSET(end)-TX_DESC_OFFSET(start),
    629   1.1    martin 		    ops);
    630   1.1    martin 		return;
    631   1.1    martin 	}
    632   1.1    martin 	/* sync from 'start' to end of ring */
    633   1.1    martin 	bus_dmamap_sync(sc->sc_dmat, sc->sc_dma_ring_map,
    634   1.1    martin 	    TX_DESC_OFFSET(start),
    635  1.31  jmcneill 	    TX_DESC_OFFSET(AWGE_TX_RING_COUNT)-TX_DESC_OFFSET(start),
    636   1.1    martin 	    ops);
    637   1.1    martin 	/* sync from start of ring to 'end' */
    638   1.1    martin 	bus_dmamap_sync(sc->sc_dmat, sc->sc_dma_ring_map,
    639   1.1    martin 	    TX_DESC_OFFSET(0),
    640   1.1    martin 	    TX_DESC_OFFSET(end)-TX_DESC_OFFSET(0),
    641   1.1    martin 	    ops);
    642   1.1    martin }
    643   1.1    martin 
    644   1.1    martin static void
    645   1.1    martin dwc_gmac_reset_tx_ring(struct dwc_gmac_softc *sc,
    646   1.1    martin 	struct dwc_gmac_tx_ring *ring)
    647   1.1    martin {
    648   1.1    martin 	int i;
    649   1.1    martin 
    650  1.38     skrll 	mutex_enter(&ring->t_mtx);
    651   1.1    martin 	for (i = 0; i < AWGE_TX_RING_COUNT; i++) {
    652   1.1    martin 		struct dwc_gmac_tx_data *data = &ring->t_data[i];
    653   1.1    martin 
    654   1.1    martin 		if (data->td_m != NULL) {
    655   1.1    martin 			bus_dmamap_sync(sc->sc_dmat, data->td_active,
    656   1.1    martin 			    0, data->td_active->dm_mapsize,
    657   1.1    martin 			    BUS_DMASYNC_POSTWRITE);
    658   1.1    martin 			bus_dmamap_unload(sc->sc_dmat, data->td_active);
    659   1.1    martin 			m_freem(data->td_m);
    660   1.1    martin 			data->td_m = NULL;
    661   1.1    martin 		}
    662   1.1    martin 	}
    663   1.1    martin 
    664   1.1    martin 	bus_dmamap_sync(sc->sc_dmat, sc->sc_dma_ring_map,
    665   1.1    martin 	    TX_DESC_OFFSET(0),
    666   1.1    martin 	    AWGE_TX_RING_COUNT*sizeof(struct dwc_gmac_dev_dmadesc),
    667  1.27      matt 	    BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
    668   1.6    martin 	bus_space_write_4(sc->sc_bst, sc->sc_bsh, AWIN_GMAC_DMA_TX_ADDR,
    669   1.6    martin 	    sc->sc_txq.t_physaddr);
    670   1.1    martin 
    671   1.1    martin 	ring->t_queued = 0;
    672   1.1    martin 	ring->t_cur = ring->t_next = 0;
    673  1.38     skrll 	mutex_exit(&ring->t_mtx);
    674   1.1    martin }
    675   1.1    martin 
    676   1.1    martin static void
    677   1.1    martin dwc_gmac_free_tx_ring(struct dwc_gmac_softc *sc,
    678   1.1    martin 	struct dwc_gmac_tx_ring *ring)
    679   1.1    martin {
    680   1.1    martin 	int i;
    681   1.1    martin 
    682   1.1    martin 	/* unload the maps */
    683   1.1    martin 	for (i = 0; i < AWGE_TX_RING_COUNT; i++) {
    684   1.1    martin 		struct dwc_gmac_tx_data *data = &ring->t_data[i];
    685   1.1    martin 
    686   1.1    martin 		if (data->td_m != NULL) {
    687   1.1    martin 			bus_dmamap_sync(sc->sc_dmat, data->td_active,
    688   1.1    martin 			    0, data->td_map->dm_mapsize,
    689   1.1    martin 			    BUS_DMASYNC_POSTWRITE);
    690   1.1    martin 			bus_dmamap_unload(sc->sc_dmat, data->td_active);
    691   1.1    martin 			m_freem(data->td_m);
    692   1.1    martin 			data->td_m = NULL;
    693   1.1    martin 		}
    694   1.1    martin 	}
    695   1.1    martin 
    696   1.1    martin 	/* and actually free them */
    697   1.1    martin 	for (i = 0; i < AWGE_TX_RING_COUNT; i++) {
    698   1.1    martin 		struct dwc_gmac_tx_data *data = &ring->t_data[i];
    699   1.1    martin 
    700   1.1    martin 		bus_dmamap_destroy(sc->sc_dmat, data->td_map);
    701   1.1    martin 	}
    702   1.1    martin }
    703   1.1    martin 
    704   1.1    martin static void
    705   1.1    martin dwc_gmac_miibus_statchg(struct ifnet *ifp)
    706   1.1    martin {
    707   1.1    martin 	struct dwc_gmac_softc * const sc = ifp->if_softc;
    708   1.1    martin 	struct mii_data * const mii = &sc->sc_mii;
    709  1.25  jmcneill 	uint32_t conf, flow;
    710   1.1    martin 
    711   1.1    martin 	/*
    712   1.1    martin 	 * Set MII or GMII interface based on the speed
    713  1.38     skrll 	 * negotiated by the PHY.
    714   1.9    martin 	 */
    715   1.9    martin 	conf = bus_space_read_4(sc->sc_bst, sc->sc_bsh, AWIN_GMAC_MAC_CONF);
    716   1.9    martin 	conf &= ~(AWIN_GMAC_MAC_CONF_FES100|AWIN_GMAC_MAC_CONF_MIISEL
    717   1.9    martin 	    |AWIN_GMAC_MAC_CONF_FULLDPLX);
    718  1.11    martin 	conf |= AWIN_GMAC_MAC_CONF_FRAMEBURST
    719  1.11    martin 	    | AWIN_GMAC_MAC_CONF_DISABLERXOWN
    720  1.25  jmcneill 	    | AWIN_GMAC_MAC_CONF_DISABLEJABBER
    721  1.25  jmcneill 	    | AWIN_GMAC_MAC_CONF_ACS
    722  1.11    martin 	    | AWIN_GMAC_MAC_CONF_RXENABLE
    723  1.11    martin 	    | AWIN_GMAC_MAC_CONF_TXENABLE;
    724   1.1    martin 	switch (IFM_SUBTYPE(mii->mii_media_active)) {
    725   1.1    martin 	case IFM_10_T:
    726  1.12  jmcneill 		conf |= AWIN_GMAC_MAC_CONF_MIISEL;
    727   1.9    martin 		break;
    728   1.1    martin 	case IFM_100_TX:
    729  1.12  jmcneill 		conf |= AWIN_GMAC_MAC_CONF_FES100 |
    730  1.12  jmcneill 			AWIN_GMAC_MAC_CONF_MIISEL;
    731   1.1    martin 		break;
    732   1.1    martin 	case IFM_1000_T:
    733   1.1    martin 		break;
    734   1.1    martin 	}
    735  1.25  jmcneill 
    736  1.25  jmcneill 	flow = 0;
    737  1.25  jmcneill 	if (IFM_OPTIONS(mii->mii_media_active) & IFM_FDX) {
    738   1.9    martin 		conf |= AWIN_GMAC_MAC_CONF_FULLDPLX;
    739  1.25  jmcneill 		flow |= __SHIFTIN(0x200, AWIN_GMAC_MAC_FLOWCTRL_PAUSE);
    740  1.25  jmcneill 	}
    741  1.25  jmcneill 	if (mii->mii_media_active & IFM_ETH_TXPAUSE) {
    742  1.25  jmcneill 		flow |= AWIN_GMAC_MAC_FLOWCTRL_TFE;
    743  1.25  jmcneill 	}
    744  1.25  jmcneill 	if (mii->mii_media_active & IFM_ETH_RXPAUSE) {
    745  1.25  jmcneill 		flow |= AWIN_GMAC_MAC_FLOWCTRL_RFE;
    746  1.25  jmcneill 	}
    747  1.25  jmcneill 	bus_space_write_4(sc->sc_bst, sc->sc_bsh,
    748  1.25  jmcneill 	    AWIN_GMAC_MAC_FLOWCTRL, flow);
    749   1.9    martin 
    750   1.9    martin #ifdef DWC_GMAC_DEBUG
    751   1.9    martin 	aprint_normal_dev(sc->sc_dev,
    752   1.9    martin 	    "setting MAC conf register: %08x\n", conf);
    753   1.9    martin #endif
    754   1.9    martin 
    755   1.9    martin 	bus_space_write_4(sc->sc_bst, sc->sc_bsh,
    756   1.9    martin 	    AWIN_GMAC_MAC_CONF, conf);
    757   1.1    martin }
    758   1.1    martin 
    759   1.1    martin static int
    760   1.1    martin dwc_gmac_init(struct ifnet *ifp)
    761   1.1    martin {
    762   1.1    martin 	struct dwc_gmac_softc *sc = ifp->if_softc;
    763  1.38     skrll 
    764  1.38     skrll 	mutex_enter(sc->sc_lock);
    765  1.38     skrll 	int ret = dwc_gmac_init_locked(ifp);
    766  1.38     skrll 	mutex_exit(sc->sc_lock);
    767  1.38     skrll 
    768  1.38     skrll 	return ret;
    769  1.38     skrll }
    770  1.38     skrll 
    771  1.38     skrll static int
    772  1.38     skrll dwc_gmac_init_locked(struct ifnet *ifp)
    773  1.38     skrll {
    774  1.38     skrll 	struct dwc_gmac_softc *sc = ifp->if_softc;
    775  1.13  jmcneill 	uint32_t ffilt;
    776   1.1    martin 
    777   1.1    martin 	if (ifp->if_flags & IFF_RUNNING)
    778   1.1    martin 		return 0;
    779   1.1    martin 
    780  1.38     skrll 	dwc_gmac_stop_locked(ifp, 0);
    781   1.1    martin 
    782   1.1    martin 	/*
    783  1.11    martin 	 * Configure DMA burst/transfer mode and RX/TX priorities.
    784  1.11    martin 	 * XXX - the GMAC_BUSMODE_PRIORXTX bits are undocumented.
    785  1.11    martin 	 */
    786  1.11    martin 	bus_space_write_4(sc->sc_bst, sc->sc_bsh, AWIN_GMAC_DMA_BUSMODE,
    787  1.25  jmcneill 	    GMAC_BUSMODE_FIXEDBURST | GMAC_BUSMODE_4PBL |
    788  1.25  jmcneill 	    __SHIFTIN(2, GMAC_BUSMODE_RPBL) |
    789  1.25  jmcneill 	    __SHIFTIN(2, GMAC_BUSMODE_PBL));
    790  1.11    martin 
    791  1.11    martin 	/*
    792  1.13  jmcneill 	 * Set up address filter
    793  1.11    martin 	 */
    794  1.20  jmcneill 	ffilt = bus_space_read_4(sc->sc_bst, sc->sc_bsh, AWIN_GMAC_MAC_FFILT);
    795  1.20  jmcneill 	if (ifp->if_flags & IFF_PROMISC) {
    796  1.13  jmcneill 		ffilt |= AWIN_GMAC_MAC_FFILT_PR;
    797  1.20  jmcneill 	} else {
    798  1.20  jmcneill 		ffilt &= ~AWIN_GMAC_MAC_FFILT_PR;
    799  1.20  jmcneill 	}
    800  1.20  jmcneill 	if (ifp->if_flags & IFF_BROADCAST) {
    801  1.20  jmcneill 		ffilt &= ~AWIN_GMAC_MAC_FFILT_DBF;
    802  1.20  jmcneill 	} else {
    803  1.20  jmcneill 		ffilt |= AWIN_GMAC_MAC_FFILT_DBF;
    804  1.20  jmcneill 	}
    805  1.13  jmcneill 	bus_space_write_4(sc->sc_bst, sc->sc_bsh, AWIN_GMAC_MAC_FFILT, ffilt);
    806  1.11    martin 
    807  1.11    martin 	/*
    808  1.20  jmcneill 	 * Set up multicast filter
    809  1.20  jmcneill 	 */
    810  1.20  jmcneill 	dwc_gmac_setmulti(sc);
    811  1.20  jmcneill 
    812  1.20  jmcneill 	/*
    813   1.6    martin 	 * Set up dma pointer for RX and TX ring
    814   1.1    martin 	 */
    815   1.6    martin 	bus_space_write_4(sc->sc_bst, sc->sc_bsh, AWIN_GMAC_DMA_RX_ADDR,
    816   1.6    martin 	    sc->sc_rxq.r_physaddr);
    817   1.6    martin 	bus_space_write_4(sc->sc_bst, sc->sc_bsh, AWIN_GMAC_DMA_TX_ADDR,
    818   1.6    martin 	    sc->sc_txq.t_physaddr);
    819   1.6    martin 
    820   1.6    martin 	/*
    821  1.10    martin 	 * Start RX/TX part
    822   1.6    martin 	 */
    823   1.6    martin 	bus_space_write_4(sc->sc_bst, sc->sc_bsh,
    824  1.11    martin 	    AWIN_GMAC_DMA_OPMODE, GMAC_DMA_OP_RXSTART | GMAC_DMA_OP_TXSTART |
    825  1.25  jmcneill 	    GMAC_DMA_OP_RXSTOREFORWARD | GMAC_DMA_OP_TXSTOREFORWARD);
    826   1.1    martin 
    827  1.38     skrll 	sc->sc_stopping = false;
    828  1.38     skrll 
    829   1.1    martin 	ifp->if_flags |= IFF_RUNNING;
    830   1.1    martin 	ifp->if_flags &= ~IFF_OACTIVE;
    831   1.1    martin 
    832   1.1    martin 	return 0;
    833   1.1    martin }
    834   1.1    martin 
    835   1.1    martin static void
    836   1.1    martin dwc_gmac_start(struct ifnet *ifp)
    837   1.1    martin {
    838   1.1    martin 	struct dwc_gmac_softc *sc = ifp->if_softc;
    839  1.38     skrll 	KASSERT(ifp->if_extflags & IFEF_START_MPSAFE);
    840  1.38     skrll 
    841  1.38     skrll 	mutex_enter(sc->sc_lock);
    842  1.38     skrll 	if (!sc->sc_stopping) {
    843  1.38     skrll 		mutex_enter(&sc->sc_txq.t_mtx);
    844  1.38     skrll 		dwc_gmac_start_locked(ifp);
    845  1.38     skrll 		mutex_exit(&sc->sc_txq.t_mtx);
    846  1.38     skrll 	}
    847  1.38     skrll 	mutex_exit(sc->sc_lock);
    848  1.38     skrll }
    849  1.38     skrll 
    850  1.38     skrll static void
    851  1.38     skrll dwc_gmac_start_locked(struct ifnet *ifp)
    852  1.38     skrll {
    853  1.38     skrll 	struct dwc_gmac_softc *sc = ifp->if_softc;
    854   1.1    martin 	int old = sc->sc_txq.t_queued;
    855  1.30    martin 	int start = sc->sc_txq.t_cur;
    856   1.1    martin 	struct mbuf *m0;
    857   1.1    martin 
    858   1.1    martin 	if ((ifp->if_flags & (IFF_RUNNING | IFF_OACTIVE)) != IFF_RUNNING)
    859   1.1    martin 		return;
    860   1.1    martin 
    861   1.1    martin 	for (;;) {
    862   1.1    martin 		IFQ_POLL(&ifp->if_snd, m0);
    863   1.1    martin 		if (m0 == NULL)
    864   1.1    martin 			break;
    865   1.1    martin 		if (dwc_gmac_queue(sc, m0) != 0) {
    866   1.1    martin 			ifp->if_flags |= IFF_OACTIVE;
    867   1.1    martin 			break;
    868   1.1    martin 		}
    869   1.1    martin 		IFQ_DEQUEUE(&ifp->if_snd, m0);
    870   1.1    martin 		bpf_mtap(ifp, m0);
    871  1.32    martin 		if (sc->sc_txq.t_queued == AWGE_TX_RING_COUNT) {
    872  1.32    martin 			ifp->if_flags |= IFF_OACTIVE;
    873  1.32    martin 			break;
    874  1.32    martin 		}
    875   1.1    martin 	}
    876   1.1    martin 
    877   1.1    martin 	if (sc->sc_txq.t_queued != old) {
    878   1.1    martin 		/* packets have been queued, kick it off */
    879  1.30    martin 		dwc_gmac_txdesc_sync(sc, start, sc->sc_txq.t_cur,
    880   1.1    martin 		    BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
    881  1.10    martin 
    882   1.6    martin 		bus_space_write_4(sc->sc_bst, sc->sc_bsh,
    883  1.10    martin 		    AWIN_GMAC_DMA_TXPOLL, ~0U);
    884  1.10    martin #ifdef DWC_GMAC_DEBUG
    885  1.10    martin 		dwc_dump_status(sc);
    886  1.10    martin #endif
    887   1.1    martin 	}
    888   1.1    martin }
    889   1.1    martin 
    890   1.1    martin static void
    891   1.1    martin dwc_gmac_stop(struct ifnet *ifp, int disable)
    892   1.1    martin {
    893   1.1    martin 	struct dwc_gmac_softc *sc = ifp->if_softc;
    894   1.1    martin 
    895  1.38     skrll 	mutex_enter(sc->sc_lock);
    896  1.38     skrll 	dwc_gmac_stop_locked(ifp, disable);
    897  1.38     skrll 	mutex_exit(sc->sc_lock);
    898  1.38     skrll }
    899  1.38     skrll 
    900  1.38     skrll static void
    901  1.38     skrll dwc_gmac_stop_locked(struct ifnet *ifp, int disable)
    902  1.38     skrll {
    903  1.38     skrll 	struct dwc_gmac_softc *sc = ifp->if_softc;
    904  1.38     skrll 
    905  1.38     skrll 	sc->sc_stopping = true;
    906  1.38     skrll 
    907   1.6    martin 	bus_space_write_4(sc->sc_bst, sc->sc_bsh,
    908   1.6    martin 	    AWIN_GMAC_DMA_OPMODE,
    909   1.6    martin 	    bus_space_read_4(sc->sc_bst, sc->sc_bsh,
    910   1.6    martin 	        AWIN_GMAC_DMA_OPMODE)
    911   1.6    martin 		& ~(GMAC_DMA_OP_TXSTART|GMAC_DMA_OP_RXSTART));
    912   1.6    martin 	bus_space_write_4(sc->sc_bst, sc->sc_bsh,
    913   1.6    martin 	    AWIN_GMAC_DMA_OPMODE,
    914   1.6    martin 	    bus_space_read_4(sc->sc_bst, sc->sc_bsh,
    915   1.6    martin 	        AWIN_GMAC_DMA_OPMODE) | GMAC_DMA_OP_FLUSHTX);
    916   1.6    martin 
    917   1.1    martin 	mii_down(&sc->sc_mii);
    918   1.1    martin 	dwc_gmac_reset_tx_ring(sc, &sc->sc_txq);
    919   1.1    martin 	dwc_gmac_reset_rx_ring(sc, &sc->sc_rxq);
    920   1.1    martin }
    921   1.1    martin 
    922   1.1    martin /*
    923   1.1    martin  * Add m0 to the TX ring
    924   1.1    martin  */
    925   1.1    martin static int
    926   1.1    martin dwc_gmac_queue(struct dwc_gmac_softc *sc, struct mbuf *m0)
    927   1.1    martin {
    928   1.1    martin 	struct dwc_gmac_dev_dmadesc *desc = NULL;
    929   1.1    martin 	struct dwc_gmac_tx_data *data = NULL;
    930   1.1    martin 	bus_dmamap_t map;
    931  1.32    martin 	uint32_t flags, len, status;
    932   1.1    martin 	int error, i, first;
    933   1.1    martin 
    934   1.8    martin #ifdef DWC_GMAC_DEBUG
    935   1.8    martin 	aprint_normal_dev(sc->sc_dev,
    936   1.8    martin 	    "dwc_gmac_queue: adding mbuf chain %p\n", m0);
    937   1.8    martin #endif
    938   1.8    martin 
    939   1.1    martin 	first = sc->sc_txq.t_cur;
    940   1.1    martin 	map = sc->sc_txq.t_data[first].td_map;
    941   1.1    martin 
    942   1.1    martin 	error = bus_dmamap_load_mbuf(sc->sc_dmat, map, m0,
    943   1.1    martin 	    BUS_DMA_WRITE|BUS_DMA_NOWAIT);
    944   1.1    martin 	if (error != 0) {
    945   1.1    martin 		aprint_error_dev(sc->sc_dev, "could not map mbuf "
    946   1.1    martin 		    "(len: %d, error %d)\n", m0->m_pkthdr.len, error);
    947   1.1    martin 		return error;
    948   1.1    martin 	}
    949   1.1    martin 
    950  1.32    martin 	if (sc->sc_txq.t_queued + map->dm_nsegs > AWGE_TX_RING_COUNT) {
    951   1.1    martin 		bus_dmamap_unload(sc->sc_dmat, map);
    952   1.1    martin 		return ENOBUFS;
    953   1.1    martin 	}
    954   1.1    martin 
    955   1.8    martin 	flags = DDESC_CNTL_TXFIRST|DDESC_CNTL_TXCHAIN;
    956  1.32    martin 	status = 0;
    957   1.1    martin 	for (i = 0; i < map->dm_nsegs; i++) {
    958   1.1    martin 		data = &sc->sc_txq.t_data[sc->sc_txq.t_cur];
    959   1.8    martin 		desc = &sc->sc_txq.t_desc[sc->sc_txq.t_cur];
    960   1.8    martin 
    961   1.8    martin 		desc->ddesc_data = htole32(map->dm_segs[i].ds_addr);
    962  1.32    martin 		len = __SHIFTIN(map->dm_segs[i].ds_len, DDESC_CNTL_SIZE1MASK);
    963   1.7    martin 
    964   1.7    martin #ifdef DWC_GMAC_DEBUG
    965   1.7    martin 		aprint_normal_dev(sc->sc_dev, "enqueing desc #%d data %08lx "
    966   1.8    martin 		    "len %lu (flags: %08x, len: %08x)\n", sc->sc_txq.t_cur,
    967   1.7    martin 		    (unsigned long)map->dm_segs[i].ds_addr,
    968   1.8    martin 		    (unsigned long)map->dm_segs[i].ds_len,
    969   1.8    martin 		    flags, len);
    970   1.7    martin #endif
    971   1.7    martin 
    972   1.6    martin 		desc->ddesc_cntl = htole32(len|flags);
    973   1.6    martin 		flags &= ~DDESC_CNTL_TXFIRST;
    974   1.1    martin 
    975   1.1    martin 		/*
    976   1.1    martin 		 * Defer passing ownership of the first descriptor
    977  1.23     joerg 		 * until we are done.
    978   1.1    martin 		 */
    979  1.32    martin 		desc->ddesc_status = htole32(status);
    980  1.32    martin 		status |= DDESC_STATUS_OWNEDBYDEV;
    981   1.8    martin 
    982   1.6    martin 		sc->sc_txq.t_queued++;
    983   1.8    martin 		sc->sc_txq.t_cur = TX_NEXT(sc->sc_txq.t_cur);
    984   1.1    martin 	}
    985   1.1    martin 
    986  1.32    martin 	desc->ddesc_cntl |= htole32(DDESC_CNTL_TXLAST|DDESC_CNTL_TXINT);
    987   1.1    martin 
    988   1.1    martin 	data->td_m = m0;
    989   1.1    martin 	data->td_active = map;
    990   1.1    martin 
    991   1.1    martin 	bus_dmamap_sync(sc->sc_dmat, map, 0, map->dm_mapsize,
    992  1.34  jmcneill 	    BUS_DMASYNC_PREWRITE);
    993   1.1    martin 
    994  1.32    martin 	/* Pass first to device */
    995  1.32    martin 	sc->sc_txq.t_desc[first].ddesc_status =
    996  1.32    martin 	    htole32(DDESC_STATUS_OWNEDBYDEV);
    997  1.32    martin 
    998   1.1    martin 	return 0;
    999   1.1    martin }
   1000   1.1    martin 
   1001  1.22    martin /*
   1002  1.22    martin  * If the interface is up and running, only modify the receive
   1003  1.22    martin  * filter when setting promiscuous or debug mode.  Otherwise fall
   1004  1.22    martin  * through to ether_ioctl, which will reset the chip.
   1005  1.22    martin  */
   1006  1.22    martin static int
   1007  1.22    martin dwc_gmac_ifflags_cb(struct ethercom *ec)
   1008  1.22    martin {
   1009  1.22    martin 	struct ifnet *ifp = &ec->ec_if;
   1010  1.22    martin 	struct dwc_gmac_softc *sc = ifp->if_softc;
   1011  1.38     skrll 	int ret = 0;
   1012  1.38     skrll 
   1013  1.38     skrll 	mutex_enter(sc->sc_lock);
   1014  1.22    martin 	int change = ifp->if_flags ^ sc->sc_if_flags;
   1015  1.38     skrll 	sc->sc_if_flags = ifp->if_flags;
   1016  1.22    martin 
   1017  1.38     skrll 	if ((change & ~(IFF_CANTCHANGE|IFF_DEBUG)) != 0) {
   1018  1.38     skrll 		ret = ENETRESET;
   1019  1.38     skrll 		goto out;
   1020  1.38     skrll 	}
   1021  1.38     skrll 	if ((change & IFF_PROMISC) != 0) {
   1022  1.22    martin 		dwc_gmac_setmulti(sc);
   1023  1.38     skrll 	}
   1024  1.38     skrll out:
   1025  1.38     skrll 	mutex_exit(sc->sc_lock);
   1026  1.38     skrll 
   1027  1.38     skrll 	return ret;
   1028  1.22    martin }
   1029  1.22    martin 
   1030   1.1    martin static int
   1031   1.1    martin dwc_gmac_ioctl(struct ifnet *ifp, u_long cmd, void *data)
   1032   1.1    martin {
   1033  1.20  jmcneill 	struct dwc_gmac_softc *sc = ifp->if_softc;
   1034  1.38     skrll 	int error = 0;
   1035  1.38     skrll 
   1036  1.38     skrll 	int s = splnet();
   1037  1.38     skrll 	error = ether_ioctl(ifp, cmd, data);
   1038   1.1    martin 
   1039  1.38     skrll #ifdef DWCGMAC_MPSAFE
   1040  1.38     skrll 	splx(s);
   1041  1.38     skrll #endif
   1042   1.1    martin 
   1043  1.38     skrll 	if (error == ENETRESET) {
   1044   1.1    martin 		error = 0;
   1045   1.1    martin 		if (cmd != SIOCADDMULTI && cmd != SIOCDELMULTI)
   1046   1.1    martin 			;
   1047  1.22    martin 		else if (ifp->if_flags & IFF_RUNNING) {
   1048  1.22    martin 			/*
   1049  1.22    martin 			 * Multicast list has changed; set the hardware filter
   1050  1.22    martin 			 * accordingly.
   1051  1.22    martin 			 */
   1052  1.38     skrll 			mutex_enter(sc->sc_lock);
   1053  1.20  jmcneill 			dwc_gmac_setmulti(sc);
   1054  1.38     skrll 			mutex_exit(sc->sc_lock);
   1055  1.22    martin 		}
   1056   1.1    martin 	}
   1057   1.1    martin 
   1058  1.22    martin 	/* Try to get things going again */
   1059  1.22    martin 	if (ifp->if_flags & IFF_UP)
   1060  1.22    martin 		dwc_gmac_start(ifp);
   1061  1.22    martin 	sc->sc_if_flags = sc->sc_ec.ec_if.if_flags;
   1062  1.38     skrll 
   1063  1.38     skrll #ifndef DWCGMAC_MPSAFE
   1064   1.1    martin 	splx(s);
   1065  1.38     skrll #endif
   1066  1.38     skrll 
   1067   1.1    martin 	return error;
   1068   1.1    martin }
   1069   1.1    martin 
   1070   1.8    martin static void
   1071   1.8    martin dwc_gmac_tx_intr(struct dwc_gmac_softc *sc)
   1072   1.8    martin {
   1073  1.32    martin 	struct ifnet *ifp = &sc->sc_ec.ec_if;
   1074   1.8    martin 	struct dwc_gmac_tx_data *data;
   1075   1.8    martin 	struct dwc_gmac_dev_dmadesc *desc;
   1076  1.32    martin 	uint32_t status;
   1077  1.32    martin 	int i, nsegs;
   1078   1.8    martin 
   1079  1.38     skrll 	mutex_enter(&sc->sc_txq.t_mtx);
   1080  1.38     skrll 
   1081  1.32    martin 	for (i = sc->sc_txq.t_next; sc->sc_txq.t_queued > 0; i = TX_NEXT(i)) {
   1082   1.8    martin #ifdef DWC_GMAC_DEBUG
   1083   1.8    martin 		aprint_normal_dev(sc->sc_dev,
   1084   1.8    martin 		    "dwc_gmac_tx_intr: checking desc #%d (t_queued: %d)\n",
   1085   1.8    martin 		    i, sc->sc_txq.t_queued);
   1086   1.8    martin #endif
   1087   1.8    martin 
   1088  1.26    martin 		/*
   1089  1.26    martin 		 * i+1 does not need to be a valid descriptor,
   1090  1.26    martin 		 * this is just a special notion to just sync
   1091  1.26    martin 		 * a single tx descriptor (i)
   1092  1.26    martin 		 */
   1093  1.26    martin 		dwc_gmac_txdesc_sync(sc, i, i+1,
   1094   1.8    martin 		    BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
   1095  1.11    martin 
   1096  1.32    martin 		desc = &sc->sc_txq.t_desc[i];
   1097  1.32    martin 		status = le32toh(desc->ddesc_status);
   1098  1.32    martin 		if (status & DDESC_STATUS_OWNEDBYDEV)
   1099   1.8    martin 			break;
   1100  1.11    martin 
   1101   1.8    martin 		data = &sc->sc_txq.t_data[i];
   1102   1.8    martin 		if (data->td_m == NULL)
   1103   1.8    martin 			continue;
   1104  1.32    martin 
   1105  1.32    martin 		ifp->if_opackets++;
   1106  1.32    martin 		nsegs = data->td_active->dm_nsegs;
   1107   1.8    martin 		bus_dmamap_sync(sc->sc_dmat, data->td_active, 0,
   1108   1.8    martin 		    data->td_active->dm_mapsize, BUS_DMASYNC_POSTWRITE);
   1109   1.8    martin 		bus_dmamap_unload(sc->sc_dmat, data->td_active);
   1110   1.8    martin 
   1111   1.8    martin #ifdef DWC_GMAC_DEBUG
   1112   1.8    martin 		aprint_normal_dev(sc->sc_dev,
   1113   1.8    martin 		    "dwc_gmac_tx_intr: done with packet at desc #%d, "
   1114   1.8    martin 		    "freeing mbuf %p\n", i, data->td_m);
   1115   1.8    martin #endif
   1116   1.8    martin 
   1117   1.8    martin 		m_freem(data->td_m);
   1118   1.8    martin 		data->td_m = NULL;
   1119  1.32    martin 
   1120  1.32    martin 		sc->sc_txq.t_queued -= nsegs;
   1121   1.8    martin 	}
   1122   1.8    martin 
   1123   1.8    martin 	sc->sc_txq.t_next = i;
   1124   1.8    martin 
   1125   1.8    martin 	if (sc->sc_txq.t_queued < AWGE_TX_RING_COUNT) {
   1126  1.32    martin 		ifp->if_flags &= ~IFF_OACTIVE;
   1127   1.8    martin 	}
   1128  1.38     skrll 	mutex_exit(&sc->sc_txq.t_mtx);
   1129   1.8    martin }
   1130   1.8    martin 
   1131   1.8    martin static void
   1132   1.8    martin dwc_gmac_rx_intr(struct dwc_gmac_softc *sc)
   1133   1.8    martin {
   1134  1.11    martin 	struct ifnet *ifp = &sc->sc_ec.ec_if;
   1135  1.11    martin 	struct dwc_gmac_dev_dmadesc *desc;
   1136  1.11    martin 	struct dwc_gmac_rx_data *data;
   1137  1.11    martin 	bus_addr_t physaddr;
   1138  1.11    martin 	uint32_t status;
   1139  1.11    martin 	struct mbuf *m, *mnew;
   1140  1.11    martin 	int i, len, error;
   1141  1.11    martin 
   1142  1.38     skrll 	mutex_enter(&sc->sc_rxq.r_mtx);
   1143  1.11    martin 	for (i = sc->sc_rxq.r_cur; ; i = RX_NEXT(i)) {
   1144  1.11    martin 		bus_dmamap_sync(sc->sc_dmat, sc->sc_dma_ring_map,
   1145  1.11    martin 		    RX_DESC_OFFSET(i), sizeof(*desc),
   1146  1.11    martin 		    BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
   1147  1.11    martin 		desc = &sc->sc_rxq.r_desc[i];
   1148  1.11    martin 		data = &sc->sc_rxq.r_data[i];
   1149  1.11    martin 
   1150  1.11    martin 		status = le32toh(desc->ddesc_status);
   1151  1.15    martin 		if (status & DDESC_STATUS_OWNEDBYDEV)
   1152  1.11    martin 			break;
   1153  1.11    martin 
   1154  1.11    martin 		if (status & (DDESC_STATUS_RXERROR|DDESC_STATUS_RXTRUNCATED)) {
   1155  1.11    martin #ifdef DWC_GMAC_DEBUG
   1156  1.15    martin 			aprint_normal_dev(sc->sc_dev,
   1157  1.15    martin 			    "RX error: descriptor status %08x, skipping\n",
   1158  1.15    martin 			    status);
   1159  1.11    martin #endif
   1160  1.11    martin 			ifp->if_ierrors++;
   1161  1.11    martin 			goto skip;
   1162  1.11    martin 		}
   1163  1.11    martin 
   1164  1.11    martin 		len = __SHIFTOUT(status, DDESC_STATUS_FRMLENMSK);
   1165  1.11    martin 
   1166  1.11    martin #ifdef DWC_GMAC_DEBUG
   1167  1.15    martin 		aprint_normal_dev(sc->sc_dev,
   1168  1.15    martin 		    "rx int: device is done with descriptor #%d, len: %d\n",
   1169  1.15    martin 		    i, len);
   1170  1.11    martin #endif
   1171  1.11    martin 
   1172  1.11    martin 		/*
   1173  1.11    martin 		 * Try to get a new mbuf before passing this one
   1174  1.11    martin 		 * up, if that fails, drop the packet and reuse
   1175  1.11    martin 		 * the existing one.
   1176  1.11    martin 		 */
   1177  1.11    martin 		MGETHDR(mnew, M_DONTWAIT, MT_DATA);
   1178  1.11    martin 		if (mnew == NULL) {
   1179  1.11    martin 			ifp->if_ierrors++;
   1180  1.11    martin 			goto skip;
   1181  1.11    martin 		}
   1182  1.11    martin 		MCLGET(mnew, M_DONTWAIT);
   1183  1.11    martin 		if ((mnew->m_flags & M_EXT) == 0) {
   1184  1.11    martin 			m_freem(mnew);
   1185  1.11    martin 			ifp->if_ierrors++;
   1186  1.11    martin 			goto skip;
   1187  1.11    martin 		}
   1188  1.11    martin 
   1189  1.11    martin 		/* unload old DMA map */
   1190  1.11    martin 		bus_dmamap_sync(sc->sc_dmat, data->rd_map, 0,
   1191  1.11    martin 		    data->rd_map->dm_mapsize, BUS_DMASYNC_POSTREAD);
   1192  1.11    martin 		bus_dmamap_unload(sc->sc_dmat, data->rd_map);
   1193  1.11    martin 
   1194  1.11    martin 		/* and reload with new mbuf */
   1195  1.11    martin 		error = bus_dmamap_load(sc->sc_dmat, data->rd_map,
   1196  1.11    martin 		    mtod(mnew, void*), MCLBYTES, NULL,
   1197  1.11    martin 		    BUS_DMA_READ | BUS_DMA_NOWAIT);
   1198  1.11    martin 		if (error != 0) {
   1199  1.11    martin 			m_freem(mnew);
   1200  1.11    martin 			/* try to reload old mbuf */
   1201  1.11    martin 			error = bus_dmamap_load(sc->sc_dmat, data->rd_map,
   1202  1.11    martin 			    mtod(data->rd_m, void*), MCLBYTES, NULL,
   1203  1.11    martin 			    BUS_DMA_READ | BUS_DMA_NOWAIT);
   1204  1.11    martin 			if (error != 0) {
   1205  1.11    martin 				panic("%s: could not load old rx mbuf",
   1206  1.11    martin 				    device_xname(sc->sc_dev));
   1207  1.11    martin 			}
   1208  1.11    martin 			ifp->if_ierrors++;
   1209  1.11    martin 			goto skip;
   1210  1.11    martin 		}
   1211  1.11    martin 		physaddr = data->rd_map->dm_segs[0].ds_addr;
   1212  1.11    martin 
   1213  1.11    martin 		/*
   1214  1.11    martin 		 * New mbuf loaded, update RX ring and continue
   1215  1.11    martin 		 */
   1216  1.11    martin 		m = data->rd_m;
   1217  1.11    martin 		data->rd_m = mnew;
   1218  1.11    martin 		desc->ddesc_data = htole32(physaddr);
   1219  1.11    martin 
   1220  1.11    martin 		/* finalize mbuf */
   1221  1.11    martin 		m->m_pkthdr.len = m->m_len = len;
   1222  1.36     ozaki 		m_set_rcvif(m, ifp);
   1223  1.19      matt 		m->m_flags |= M_HASFCS;
   1224  1.11    martin 
   1225  1.39     skrll 		if_percpuq_enqueue(sc->sc_ipq, m);
   1226  1.11    martin 
   1227  1.11    martin skip:
   1228  1.27      matt 		bus_dmamap_sync(sc->sc_dmat, data->rd_map, 0,
   1229  1.27      matt 		    data->rd_map->dm_mapsize, BUS_DMASYNC_PREREAD);
   1230  1.11    martin 		desc->ddesc_cntl = htole32(
   1231  1.16    martin 		    __SHIFTIN(AWGE_MAX_PACKET,DDESC_CNTL_SIZE1MASK) |
   1232  1.16    martin 		    DDESC_CNTL_RXCHAIN);
   1233  1.11    martin 		desc->ddesc_status = htole32(DDESC_STATUS_OWNEDBYDEV);
   1234  1.11    martin 		bus_dmamap_sync(sc->sc_dmat, sc->sc_dma_ring_map,
   1235  1.11    martin 		    RX_DESC_OFFSET(i), sizeof(*desc),
   1236  1.11    martin 		    BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
   1237  1.11    martin 	}
   1238  1.11    martin 
   1239  1.11    martin 	/* update RX pointer */
   1240  1.11    martin 	sc->sc_rxq.r_cur = i;
   1241  1.11    martin 
   1242  1.38     skrll 	mutex_exit(&sc->sc_rxq.r_mtx);
   1243   1.8    martin }
   1244   1.8    martin 
   1245  1.22    martin /*
   1246  1.24     skrll  * Reverse order of bits - http://aggregate.org/MAGIC/#Bit%20Reversal
   1247  1.22    martin  */
   1248  1.22    martin static uint32_t
   1249  1.22    martin bitrev32(uint32_t x)
   1250  1.22    martin {
   1251  1.22    martin 	x = (((x & 0xaaaaaaaa) >> 1) | ((x & 0x55555555) << 1));
   1252  1.22    martin 	x = (((x & 0xcccccccc) >> 2) | ((x & 0x33333333) << 2));
   1253  1.22    martin 	x = (((x & 0xf0f0f0f0) >> 4) | ((x & 0x0f0f0f0f) << 4));
   1254  1.22    martin 	x = (((x & 0xff00ff00) >> 8) | ((x & 0x00ff00ff) << 8));
   1255  1.22    martin 
   1256  1.22    martin 	return (x >> 16) | (x << 16);
   1257  1.22    martin }
   1258  1.22    martin 
   1259  1.20  jmcneill static void
   1260  1.20  jmcneill dwc_gmac_setmulti(struct dwc_gmac_softc *sc)
   1261  1.20  jmcneill {
   1262  1.20  jmcneill 	struct ifnet * const ifp = &sc->sc_ec.ec_if;
   1263  1.20  jmcneill 	struct ether_multi *enm;
   1264  1.20  jmcneill 	struct ether_multistep step;
   1265  1.20  jmcneill 	uint32_t hashes[2] = { 0, 0 };
   1266  1.22    martin 	uint32_t ffilt, h;
   1267  1.38     skrll 	int mcnt;
   1268  1.22    martin 
   1269  1.38     skrll 	KASSERT(mutex_owned(sc->sc_lock));
   1270  1.20  jmcneill 
   1271  1.20  jmcneill 	ffilt = bus_space_read_4(sc->sc_bst, sc->sc_bsh, AWIN_GMAC_MAC_FFILT);
   1272  1.38     skrll 
   1273  1.20  jmcneill 	if (ifp->if_flags & IFF_PROMISC) {
   1274  1.22    martin 		ffilt |= AWIN_GMAC_MAC_FFILT_PR;
   1275  1.22    martin 		goto special_filter;
   1276  1.20  jmcneill 	}
   1277  1.20  jmcneill 
   1278  1.20  jmcneill 	ifp->if_flags &= ~IFF_ALLMULTI;
   1279  1.22    martin 	ffilt &= ~(AWIN_GMAC_MAC_FFILT_PM|AWIN_GMAC_MAC_FFILT_PR);
   1280  1.20  jmcneill 
   1281  1.20  jmcneill 	bus_space_write_4(sc->sc_bst, sc->sc_bsh, AWIN_GMAC_MAC_HTLOW, 0);
   1282  1.20  jmcneill 	bus_space_write_4(sc->sc_bst, sc->sc_bsh, AWIN_GMAC_MAC_HTHIGH, 0);
   1283  1.20  jmcneill 
   1284  1.20  jmcneill 	ETHER_FIRST_MULTI(step, &sc->sc_ec, enm);
   1285  1.20  jmcneill 	mcnt = 0;
   1286  1.20  jmcneill 	while (enm != NULL) {
   1287  1.20  jmcneill 		if (memcmp(enm->enm_addrlo, enm->enm_addrhi,
   1288  1.22    martin 		    ETHER_ADDR_LEN) != 0) {
   1289  1.22    martin 			ffilt |= AWIN_GMAC_MAC_FFILT_PM;
   1290  1.22    martin 			ifp->if_flags |= IFF_ALLMULTI;
   1291  1.22    martin 			goto special_filter;
   1292  1.22    martin 		}
   1293  1.20  jmcneill 
   1294  1.22    martin 		h = bitrev32(
   1295  1.22    martin 			~ether_crc32_le(enm->enm_addrlo, ETHER_ADDR_LEN)
   1296  1.22    martin 		    ) >> 26;
   1297  1.20  jmcneill 		hashes[h >> 5] |= (1 << (h & 0x1f));
   1298  1.20  jmcneill 
   1299  1.20  jmcneill 		mcnt++;
   1300  1.20  jmcneill 		ETHER_NEXT_MULTI(step, enm);
   1301  1.20  jmcneill 	}
   1302  1.20  jmcneill 
   1303  1.20  jmcneill 	if (mcnt)
   1304  1.20  jmcneill 		ffilt |= AWIN_GMAC_MAC_FFILT_HMC;
   1305  1.20  jmcneill 	else
   1306  1.20  jmcneill 		ffilt &= ~AWIN_GMAC_MAC_FFILT_HMC;
   1307  1.20  jmcneill 
   1308  1.20  jmcneill 	bus_space_write_4(sc->sc_bst, sc->sc_bsh, AWIN_GMAC_MAC_FFILT, ffilt);
   1309  1.20  jmcneill 	bus_space_write_4(sc->sc_bst, sc->sc_bsh, AWIN_GMAC_MAC_HTLOW,
   1310  1.20  jmcneill 	    hashes[0]);
   1311  1.20  jmcneill 	bus_space_write_4(sc->sc_bst, sc->sc_bsh, AWIN_GMAC_MAC_HTHIGH,
   1312  1.20  jmcneill 	    hashes[1]);
   1313  1.22    martin 	sc->sc_if_flags = sc->sc_ec.ec_if.if_flags;
   1314  1.22    martin 
   1315  1.22    martin #ifdef DWC_GMAC_DEBUG
   1316  1.22    martin 	dwc_gmac_dump_ffilt(sc, ffilt);
   1317  1.22    martin #endif
   1318  1.22    martin 	return;
   1319  1.22    martin 
   1320  1.22    martin special_filter:
   1321  1.22    martin #ifdef DWC_GMAC_DEBUG
   1322  1.22    martin 	dwc_gmac_dump_ffilt(sc, ffilt);
   1323  1.22    martin #endif
   1324  1.22    martin 	/* no MAC hashes, ALLMULTI or PROMISC */
   1325  1.22    martin 	bus_space_write_4(sc->sc_bst, sc->sc_bsh, AWIN_GMAC_MAC_FFILT,
   1326  1.22    martin 	    ffilt);
   1327  1.22    martin 	bus_space_write_4(sc->sc_bst, sc->sc_bsh, AWIN_GMAC_MAC_HTLOW,
   1328  1.22    martin 	    0xffffffff);
   1329  1.22    martin 	bus_space_write_4(sc->sc_bst, sc->sc_bsh, AWIN_GMAC_MAC_HTHIGH,
   1330  1.22    martin 	    0xffffffff);
   1331  1.22    martin 	sc->sc_if_flags = sc->sc_ec.ec_if.if_flags;
   1332  1.20  jmcneill }
   1333  1.20  jmcneill 
   1334   1.1    martin int
   1335   1.1    martin dwc_gmac_intr(struct dwc_gmac_softc *sc)
   1336   1.1    martin {
   1337   1.1    martin 	uint32_t status, dma_status;
   1338   1.8    martin 	int rv = 0;
   1339   1.1    martin 
   1340  1.38     skrll 	if (sc->sc_stopping)
   1341  1.38     skrll 		return 0;
   1342  1.38     skrll 
   1343   1.1    martin 	status = bus_space_read_4(sc->sc_bst, sc->sc_bsh, AWIN_GMAC_MAC_INTR);
   1344   1.2    martin 	if (status & AWIN_GMAC_MII_IRQ) {
   1345   1.1    martin 		(void)bus_space_read_4(sc->sc_bst, sc->sc_bsh,
   1346   1.1    martin 		    AWIN_GMAC_MII_STATUS);
   1347   1.8    martin 		rv = 1;
   1348   1.2    martin 		mii_pollstat(&sc->sc_mii);
   1349   1.2    martin 	}
   1350   1.1    martin 
   1351   1.1    martin 	dma_status = bus_space_read_4(sc->sc_bst, sc->sc_bsh,
   1352   1.1    martin 	    AWIN_GMAC_DMA_STATUS);
   1353   1.1    martin 
   1354   1.8    martin 	if (dma_status & (GMAC_DMA_INT_NIE|GMAC_DMA_INT_AIE))
   1355   1.8    martin 		rv = 1;
   1356   1.1    martin 
   1357   1.8    martin 	if (dma_status & GMAC_DMA_INT_TIE)
   1358   1.8    martin 		dwc_gmac_tx_intr(sc);
   1359   1.1    martin 
   1360   1.8    martin 	if (dma_status & GMAC_DMA_INT_RIE)
   1361   1.8    martin 		dwc_gmac_rx_intr(sc);
   1362   1.8    martin 
   1363   1.8    martin 	/*
   1364   1.8    martin 	 * Check error conditions
   1365   1.8    martin 	 */
   1366   1.8    martin 	if (dma_status & GMAC_DMA_INT_ERRORS) {
   1367   1.8    martin 		sc->sc_ec.ec_if.if_oerrors++;
   1368   1.8    martin #ifdef DWC_GMAC_DEBUG
   1369   1.8    martin 		dwc_dump_and_abort(sc, "interrupt error condition");
   1370   1.8    martin #endif
   1371   1.8    martin 	}
   1372   1.8    martin 
   1373   1.8    martin 	/* ack interrupt */
   1374   1.8    martin 	if (dma_status)
   1375   1.8    martin 		bus_space_write_4(sc->sc_bst, sc->sc_bsh,
   1376   1.8    martin 		    AWIN_GMAC_DMA_STATUS, dma_status & GMAC_DMA_INT_MASK);
   1377   1.8    martin 
   1378  1.28    martin 	/*
   1379  1.28    martin 	 * Get more packets
   1380  1.28    martin 	 */
   1381  1.28    martin 	if (rv)
   1382  1.40     ozaki 		if_schedule_deferred_start(&sc->sc_ec.ec_if);
   1383  1.28    martin 
   1384   1.8    martin 	return rv;
   1385   1.1    martin }
   1386   1.7    martin 
   1387   1.7    martin #ifdef DWC_GMAC_DEBUG
   1388   1.7    martin static void
   1389   1.7    martin dwc_gmac_dump_dma(struct dwc_gmac_softc *sc)
   1390   1.7    martin {
   1391   1.7    martin 	aprint_normal_dev(sc->sc_dev, "busmode: %08x\n",
   1392   1.7    martin 	    bus_space_read_4(sc->sc_bst, sc->sc_bsh, AWIN_GMAC_DMA_BUSMODE));
   1393   1.7    martin 	aprint_normal_dev(sc->sc_dev, "tx poll: %08x\n",
   1394   1.7    martin 	    bus_space_read_4(sc->sc_bst, sc->sc_bsh, AWIN_GMAC_DMA_TXPOLL));
   1395   1.7    martin 	aprint_normal_dev(sc->sc_dev, "rx poll: %08x\n",
   1396   1.7    martin 	    bus_space_read_4(sc->sc_bst, sc->sc_bsh, AWIN_GMAC_DMA_RXPOLL));
   1397   1.7    martin 	aprint_normal_dev(sc->sc_dev, "rx descriptors: %08x\n",
   1398   1.7    martin 	    bus_space_read_4(sc->sc_bst, sc->sc_bsh, AWIN_GMAC_DMA_RX_ADDR));
   1399   1.7    martin 	aprint_normal_dev(sc->sc_dev, "tx descriptors: %08x\n",
   1400   1.7    martin 	    bus_space_read_4(sc->sc_bst, sc->sc_bsh, AWIN_GMAC_DMA_TX_ADDR));
   1401   1.7    martin 	aprint_normal_dev(sc->sc_dev, "status: %08x\n",
   1402   1.7    martin 	    bus_space_read_4(sc->sc_bst, sc->sc_bsh, AWIN_GMAC_DMA_STATUS));
   1403   1.7    martin 	aprint_normal_dev(sc->sc_dev, "op mode: %08x\n",
   1404   1.7    martin 	    bus_space_read_4(sc->sc_bst, sc->sc_bsh, AWIN_GMAC_DMA_OPMODE));
   1405   1.7    martin 	aprint_normal_dev(sc->sc_dev, "int enable: %08x\n",
   1406   1.7    martin 	    bus_space_read_4(sc->sc_bst, sc->sc_bsh, AWIN_GMAC_DMA_INTENABLE));
   1407   1.7    martin 	aprint_normal_dev(sc->sc_dev, "cur tx: %08x\n",
   1408   1.7    martin 	    bus_space_read_4(sc->sc_bst, sc->sc_bsh, AWIN_GMAC_DMA_CUR_TX_DESC));
   1409   1.7    martin 	aprint_normal_dev(sc->sc_dev, "cur rx: %08x\n",
   1410   1.7    martin 	    bus_space_read_4(sc->sc_bst, sc->sc_bsh, AWIN_GMAC_DMA_CUR_RX_DESC));
   1411   1.7    martin 	aprint_normal_dev(sc->sc_dev, "cur tx buffer: %08x\n",
   1412   1.7    martin 	    bus_space_read_4(sc->sc_bst, sc->sc_bsh, AWIN_GMAC_DMA_CUR_TX_BUFADDR));
   1413   1.7    martin 	aprint_normal_dev(sc->sc_dev, "cur rx buffer: %08x\n",
   1414   1.7    martin 	    bus_space_read_4(sc->sc_bst, sc->sc_bsh, AWIN_GMAC_DMA_CUR_RX_BUFADDR));
   1415   1.7    martin }
   1416   1.7    martin 
   1417   1.7    martin static void
   1418   1.7    martin dwc_gmac_dump_tx_desc(struct dwc_gmac_softc *sc)
   1419   1.7    martin {
   1420   1.7    martin 	int i;
   1421   1.7    martin 
   1422   1.8    martin 	aprint_normal_dev(sc->sc_dev, "TX queue: cur=%d, next=%d, queued=%d\n",
   1423   1.8    martin 	    sc->sc_txq.t_cur, sc->sc_txq.t_next, sc->sc_txq.t_queued);
   1424   1.8    martin 	aprint_normal_dev(sc->sc_dev, "TX DMA descriptors:\n");
   1425   1.7    martin 	for (i = 0; i < AWGE_TX_RING_COUNT; i++) {
   1426   1.7    martin 		struct dwc_gmac_dev_dmadesc *desc = &sc->sc_txq.t_desc[i];
   1427  1.15    martin 		aprint_normal("#%d (%08lx): status: %08x cntl: %08x "
   1428  1.15    martin 		    "data: %08x next: %08x\n",
   1429  1.15    martin 		    i, sc->sc_txq.t_physaddr +
   1430  1.15    martin 			i*sizeof(struct dwc_gmac_dev_dmadesc),
   1431   1.7    martin 		    le32toh(desc->ddesc_status), le32toh(desc->ddesc_cntl),
   1432   1.7    martin 		    le32toh(desc->ddesc_data), le32toh(desc->ddesc_next));
   1433   1.7    martin 	}
   1434   1.7    martin }
   1435   1.8    martin 
   1436   1.8    martin static void
   1437  1.11    martin dwc_gmac_dump_rx_desc(struct dwc_gmac_softc *sc)
   1438  1.11    martin {
   1439  1.11    martin 	int i;
   1440  1.11    martin 
   1441  1.11    martin 	aprint_normal_dev(sc->sc_dev, "RX queue: cur=%d, next=%d\n",
   1442  1.11    martin 	    sc->sc_rxq.r_cur, sc->sc_rxq.r_next);
   1443  1.11    martin 	aprint_normal_dev(sc->sc_dev, "RX DMA descriptors:\n");
   1444  1.11    martin 	for (i = 0; i < AWGE_RX_RING_COUNT; i++) {
   1445  1.11    martin 		struct dwc_gmac_dev_dmadesc *desc = &sc->sc_rxq.r_desc[i];
   1446  1.15    martin 		aprint_normal("#%d (%08lx): status: %08x cntl: %08x "
   1447  1.15    martin 		    "data: %08x next: %08x\n",
   1448  1.15    martin 		    i, sc->sc_rxq.r_physaddr +
   1449  1.15    martin 			i*sizeof(struct dwc_gmac_dev_dmadesc),
   1450  1.11    martin 		    le32toh(desc->ddesc_status), le32toh(desc->ddesc_cntl),
   1451  1.11    martin 		    le32toh(desc->ddesc_data), le32toh(desc->ddesc_next));
   1452  1.11    martin 	}
   1453  1.11    martin }
   1454  1.11    martin 
   1455  1.11    martin static void
   1456  1.10    martin dwc_dump_status(struct dwc_gmac_softc *sc)
   1457   1.8    martin {
   1458   1.8    martin 	uint32_t status = bus_space_read_4(sc->sc_bst, sc->sc_bsh,
   1459   1.8    martin 	     AWIN_GMAC_MAC_INTR);
   1460   1.8    martin 	uint32_t dma_status = bus_space_read_4(sc->sc_bst, sc->sc_bsh,
   1461   1.8    martin 	     AWIN_GMAC_DMA_STATUS);
   1462   1.8    martin 	char buf[200];
   1463   1.8    martin 
   1464   1.8    martin 	/* print interrupt state */
   1465   1.8    martin 	snprintb(buf, sizeof(buf), "\177\20"
   1466  1.10    martin 	    "b\x10""NI\0"
   1467  1.10    martin 	    "b\x0f""AI\0"
   1468  1.10    martin 	    "b\x0e""ER\0"
   1469  1.10    martin 	    "b\x0d""FB\0"
   1470  1.10    martin 	    "b\x0a""ET\0"
   1471  1.10    martin 	    "b\x09""RW\0"
   1472  1.10    martin 	    "b\x08""RS\0"
   1473  1.10    martin 	    "b\x07""RU\0"
   1474  1.10    martin 	    "b\x06""RI\0"
   1475  1.10    martin 	    "b\x05""UN\0"
   1476  1.10    martin 	    "b\x04""OV\0"
   1477  1.10    martin 	    "b\x03""TJ\0"
   1478  1.10    martin 	    "b\x02""TU\0"
   1479  1.10    martin 	    "b\x01""TS\0"
   1480  1.10    martin 	    "b\x00""TI\0"
   1481   1.8    martin 	    "\0", dma_status);
   1482  1.10    martin 	aprint_normal_dev(sc->sc_dev, "INTR status: %08x, DMA status: %s\n",
   1483   1.8    martin 	    status, buf);
   1484  1.10    martin }
   1485   1.8    martin 
   1486  1.10    martin static void
   1487  1.10    martin dwc_dump_and_abort(struct dwc_gmac_softc *sc, const char *msg)
   1488  1.10    martin {
   1489  1.10    martin 	dwc_dump_status(sc);
   1490  1.22    martin 	dwc_gmac_dump_ffilt(sc,
   1491  1.22    martin 	    bus_space_read_4(sc->sc_bst, sc->sc_bsh, AWIN_GMAC_MAC_FFILT));
   1492   1.8    martin 	dwc_gmac_dump_dma(sc);
   1493   1.8    martin 	dwc_gmac_dump_tx_desc(sc);
   1494  1.11    martin 	dwc_gmac_dump_rx_desc(sc);
   1495   1.8    martin 
   1496  1.21     joerg 	panic("%s", msg);
   1497   1.8    martin }
   1498  1.22    martin 
   1499  1.22    martin static void dwc_gmac_dump_ffilt(struct dwc_gmac_softc *sc, uint32_t ffilt)
   1500  1.22    martin {
   1501  1.22    martin 	char buf[200];
   1502  1.22    martin 
   1503  1.22    martin 	/* print filter setup */
   1504  1.22    martin 	snprintb(buf, sizeof(buf), "\177\20"
   1505  1.22    martin 	    "b\x1f""RA\0"
   1506  1.22    martin 	    "b\x0a""HPF\0"
   1507  1.22    martin 	    "b\x09""SAF\0"
   1508  1.22    martin 	    "b\x08""SAIF\0"
   1509  1.22    martin 	    "b\x05""DBF\0"
   1510  1.22    martin 	    "b\x04""PM\0"
   1511  1.22    martin 	    "b\x03""DAIF\0"
   1512  1.22    martin 	    "b\x02""HMC\0"
   1513  1.22    martin 	    "b\x01""HUC\0"
   1514  1.22    martin 	    "b\x00""PR\0"
   1515  1.22    martin 	    "\0", ffilt);
   1516  1.22    martin 	aprint_normal_dev(sc->sc_dev, "FFILT: %s\n", buf);
   1517  1.22    martin }
   1518   1.7    martin #endif
   1519