dwc_gmac.c revision 1.73 1 1.73 msaitoh /* $NetBSD: dwc_gmac.c,v 1.73 2021/05/13 05:56:39 msaitoh Exp $ */
2 1.18 jmcneill
3 1.1 martin /*-
4 1.1 martin * Copyright (c) 2013, 2014 The NetBSD Foundation, Inc.
5 1.1 martin * All rights reserved.
6 1.1 martin *
7 1.1 martin * This code is derived from software contributed to The NetBSD Foundation
8 1.1 martin * by Matt Thomas of 3am Software Foundry and Martin Husemann.
9 1.1 martin *
10 1.1 martin * Redistribution and use in source and binary forms, with or without
11 1.1 martin * modification, are permitted provided that the following conditions
12 1.1 martin * are met:
13 1.1 martin * 1. Redistributions of source code must retain the above copyright
14 1.1 martin * notice, this list of conditions and the following disclaimer.
15 1.1 martin * 2. Redistributions in binary form must reproduce the above copyright
16 1.1 martin * notice, this list of conditions and the following disclaimer in the
17 1.1 martin * documentation and/or other materials provided with the distribution.
18 1.1 martin *
19 1.1 martin * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
20 1.1 martin * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
21 1.1 martin * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
22 1.1 martin * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
23 1.1 martin * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
24 1.1 martin * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
25 1.1 martin * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
26 1.1 martin * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
27 1.1 martin * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
28 1.1 martin * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
29 1.1 martin * POSSIBILITY OF SUCH DAMAGE.
30 1.1 martin */
31 1.1 martin
32 1.1 martin /*
33 1.1 martin * This driver supports the Synopsis Designware GMAC core, as found
34 1.1 martin * on Allwinner A20 cores and others.
35 1.1 martin *
36 1.1 martin * Real documentation seems to not be available, the marketing product
37 1.1 martin * documents could be found here:
38 1.1 martin *
39 1.1 martin * http://www.synopsys.com/dw/ipdir.php?ds=dwc_ether_mac10_100_1000_unive
40 1.1 martin */
41 1.1 martin
42 1.1 martin #include <sys/cdefs.h>
43 1.1 martin
44 1.73 msaitoh __KERNEL_RCSID(1, "$NetBSD: dwc_gmac.c,v 1.73 2021/05/13 05:56:39 msaitoh Exp $");
45 1.7 martin
46 1.7 martin /* #define DWC_GMAC_DEBUG 1 */
47 1.1 martin
48 1.38 skrll #ifdef _KERNEL_OPT
49 1.1 martin #include "opt_inet.h"
50 1.38 skrll #include "opt_net_mpsafe.h"
51 1.38 skrll #endif
52 1.1 martin
53 1.1 martin #include <sys/param.h>
54 1.1 martin #include <sys/bus.h>
55 1.1 martin #include <sys/device.h>
56 1.1 martin #include <sys/intr.h>
57 1.1 martin #include <sys/systm.h>
58 1.1 martin #include <sys/sockio.h>
59 1.29 jmcneill #include <sys/cprng.h>
60 1.63 msaitoh #include <sys/rndsource.h>
61 1.1 martin
62 1.1 martin #include <net/if.h>
63 1.1 martin #include <net/if_ether.h>
64 1.1 martin #include <net/if_media.h>
65 1.1 martin #include <net/bpf.h>
66 1.1 martin #ifdef INET
67 1.1 martin #include <netinet/if_inarp.h>
68 1.1 martin #endif
69 1.1 martin
70 1.1 martin #include <dev/mii/miivar.h>
71 1.1 martin
72 1.1 martin #include <dev/ic/dwc_gmac_reg.h>
73 1.1 martin #include <dev/ic/dwc_gmac_var.h>
74 1.1 martin
75 1.56 msaitoh static int dwc_gmac_miibus_read_reg(device_t, int, int, uint16_t *);
76 1.56 msaitoh static int dwc_gmac_miibus_write_reg(device_t, int, int, uint16_t);
77 1.1 martin static void dwc_gmac_miibus_statchg(struct ifnet *);
78 1.1 martin
79 1.61 msaitoh static int dwc_gmac_reset(struct dwc_gmac_softc *);
80 1.61 msaitoh static void dwc_gmac_write_hwaddr(struct dwc_gmac_softc *, uint8_t *);
81 1.61 msaitoh static int dwc_gmac_alloc_dma_rings(struct dwc_gmac_softc *);
82 1.61 msaitoh static void dwc_gmac_free_dma_rings(struct dwc_gmac_softc *);
83 1.61 msaitoh static int dwc_gmac_alloc_rx_ring(struct dwc_gmac_softc *, struct dwc_gmac_rx_ring *);
84 1.61 msaitoh static void dwc_gmac_reset_rx_ring(struct dwc_gmac_softc *, struct dwc_gmac_rx_ring *);
85 1.61 msaitoh static void dwc_gmac_free_rx_ring(struct dwc_gmac_softc *, struct dwc_gmac_rx_ring *);
86 1.61 msaitoh static int dwc_gmac_alloc_tx_ring(struct dwc_gmac_softc *, struct dwc_gmac_tx_ring *);
87 1.61 msaitoh static void dwc_gmac_reset_tx_ring(struct dwc_gmac_softc *, struct dwc_gmac_tx_ring *);
88 1.61 msaitoh static void dwc_gmac_free_tx_ring(struct dwc_gmac_softc *, struct dwc_gmac_tx_ring *);
89 1.61 msaitoh static void dwc_gmac_txdesc_sync(struct dwc_gmac_softc *, int, int, int);
90 1.61 msaitoh static int dwc_gmac_init(struct ifnet *);
91 1.61 msaitoh static int dwc_gmac_init_locked(struct ifnet *);
92 1.61 msaitoh static void dwc_gmac_stop(struct ifnet *, int);
93 1.61 msaitoh static void dwc_gmac_stop_locked(struct ifnet *, int);
94 1.61 msaitoh static void dwc_gmac_start(struct ifnet *);
95 1.61 msaitoh static void dwc_gmac_start_locked(struct ifnet *);
96 1.61 msaitoh static int dwc_gmac_queue(struct dwc_gmac_softc *, struct mbuf *);
97 1.1 martin static int dwc_gmac_ioctl(struct ifnet *, u_long, void *);
98 1.61 msaitoh static void dwc_gmac_tx_intr(struct dwc_gmac_softc *);
99 1.61 msaitoh static void dwc_gmac_rx_intr(struct dwc_gmac_softc *);
100 1.61 msaitoh static void dwc_gmac_setmulti(struct dwc_gmac_softc *);
101 1.22 martin static int dwc_gmac_ifflags_cb(struct ethercom *);
102 1.61 msaitoh static uint32_t bitrev32(uint32_t);
103 1.55 martin static void dwc_gmac_desc_set_owned_by_dev(struct dwc_gmac_dev_dmadesc *);
104 1.55 martin static int dwc_gmac_desc_is_owned_by_dev(struct dwc_gmac_dev_dmadesc *);
105 1.55 martin static void dwc_gmac_desc_std_set_len(struct dwc_gmac_dev_dmadesc *, int);
106 1.55 martin static uint32_t dwc_gmac_desc_std_get_len(struct dwc_gmac_dev_dmadesc *);
107 1.55 martin static void dwc_gmac_desc_std_tx_init_flags(struct dwc_gmac_dev_dmadesc *);
108 1.55 martin static void dwc_gmac_desc_std_tx_set_first_frag(struct dwc_gmac_dev_dmadesc *);
109 1.55 martin static void dwc_gmac_desc_std_tx_set_last_frag(struct dwc_gmac_dev_dmadesc *);
110 1.55 martin static void dwc_gmac_desc_std_rx_init_flags(struct dwc_gmac_dev_dmadesc *);
111 1.55 martin static int dwc_gmac_desc_std_rx_has_error(struct dwc_gmac_dev_dmadesc *);
112 1.55 martin static void dwc_gmac_desc_enh_set_len(struct dwc_gmac_dev_dmadesc *, int);
113 1.55 martin static uint32_t dwc_gmac_desc_enh_get_len(struct dwc_gmac_dev_dmadesc *);
114 1.55 martin static void dwc_gmac_desc_enh_tx_init_flags(struct dwc_gmac_dev_dmadesc *);
115 1.55 martin static void dwc_gmac_desc_enh_tx_set_first_frag(struct dwc_gmac_dev_dmadesc *);
116 1.55 martin static void dwc_gmac_desc_enh_tx_set_last_frag(struct dwc_gmac_dev_dmadesc *);
117 1.55 martin static void dwc_gmac_desc_enh_rx_init_flags(struct dwc_gmac_dev_dmadesc *);
118 1.55 martin static int dwc_gmac_desc_enh_rx_has_error(struct dwc_gmac_dev_dmadesc *);
119 1.55 martin
120 1.55 martin static const struct dwc_gmac_desc_methods desc_methods_standard = {
121 1.55 martin .tx_init_flags = dwc_gmac_desc_std_tx_init_flags,
122 1.55 martin .tx_set_owned_by_dev = dwc_gmac_desc_set_owned_by_dev,
123 1.55 martin .tx_is_owned_by_dev = dwc_gmac_desc_is_owned_by_dev,
124 1.55 martin .tx_set_len = dwc_gmac_desc_std_set_len,
125 1.55 martin .tx_set_first_frag = dwc_gmac_desc_std_tx_set_first_frag,
126 1.55 martin .tx_set_last_frag = dwc_gmac_desc_std_tx_set_last_frag,
127 1.55 martin .rx_init_flags = dwc_gmac_desc_std_rx_init_flags,
128 1.55 martin .rx_set_owned_by_dev = dwc_gmac_desc_set_owned_by_dev,
129 1.55 martin .rx_is_owned_by_dev = dwc_gmac_desc_is_owned_by_dev,
130 1.55 martin .rx_set_len = dwc_gmac_desc_std_set_len,
131 1.55 martin .rx_get_len = dwc_gmac_desc_std_get_len,
132 1.55 martin .rx_has_error = dwc_gmac_desc_std_rx_has_error
133 1.55 martin };
134 1.55 martin
135 1.55 martin static const struct dwc_gmac_desc_methods desc_methods_enhanced = {
136 1.55 martin .tx_init_flags = dwc_gmac_desc_enh_tx_init_flags,
137 1.55 martin .tx_set_owned_by_dev = dwc_gmac_desc_set_owned_by_dev,
138 1.55 martin .tx_is_owned_by_dev = dwc_gmac_desc_is_owned_by_dev,
139 1.55 martin .tx_set_len = dwc_gmac_desc_enh_set_len,
140 1.55 martin .tx_set_first_frag = dwc_gmac_desc_enh_tx_set_first_frag,
141 1.55 martin .tx_set_last_frag = dwc_gmac_desc_enh_tx_set_last_frag,
142 1.55 martin .rx_init_flags = dwc_gmac_desc_enh_rx_init_flags,
143 1.55 martin .rx_set_owned_by_dev = dwc_gmac_desc_set_owned_by_dev,
144 1.55 martin .rx_is_owned_by_dev = dwc_gmac_desc_is_owned_by_dev,
145 1.55 martin .rx_set_len = dwc_gmac_desc_enh_set_len,
146 1.55 martin .rx_get_len = dwc_gmac_desc_enh_get_len,
147 1.55 martin .rx_has_error = dwc_gmac_desc_enh_rx_has_error
148 1.55 martin };
149 1.55 martin
150 1.1 martin
151 1.1 martin #define TX_DESC_OFFSET(N) ((AWGE_RX_RING_COUNT+(N)) \
152 1.1 martin *sizeof(struct dwc_gmac_dev_dmadesc))
153 1.8 martin #define TX_NEXT(N) (((N)+1) & (AWGE_TX_RING_COUNT-1))
154 1.1 martin
155 1.1 martin #define RX_DESC_OFFSET(N) ((N)*sizeof(struct dwc_gmac_dev_dmadesc))
156 1.8 martin #define RX_NEXT(N) (((N)+1) & (AWGE_RX_RING_COUNT-1))
157 1.8 martin
158 1.8 martin
159 1.8 martin
160 1.61 msaitoh #define GMAC_DEF_DMA_INT_MASK (GMAC_DMA_INT_TIE | GMAC_DMA_INT_RIE | \
161 1.61 msaitoh GMAC_DMA_INT_NIE | GMAC_DMA_INT_AIE | \
162 1.61 msaitoh GMAC_DMA_INT_FBE | GMAC_DMA_INT_UNE)
163 1.61 msaitoh
164 1.61 msaitoh #define GMAC_DMA_INT_ERRORS (GMAC_DMA_INT_AIE | GMAC_DMA_INT_ERE | \
165 1.61 msaitoh GMAC_DMA_INT_FBE | \
166 1.61 msaitoh GMAC_DMA_INT_RWE | GMAC_DMA_INT_RUE | \
167 1.61 msaitoh GMAC_DMA_INT_UNE | GMAC_DMA_INT_OVE | \
168 1.10 martin GMAC_DMA_INT_TJE)
169 1.8 martin
170 1.8 martin #define AWIN_DEF_MAC_INTRMASK \
171 1.8 martin (AWIN_GMAC_MAC_INT_TSI | AWIN_GMAC_MAC_INT_ANEG | \
172 1.55 martin AWIN_GMAC_MAC_INT_LINKCHG)
173 1.1 martin
174 1.7 martin #ifdef DWC_GMAC_DEBUG
175 1.61 msaitoh static void dwc_gmac_dump_dma(struct dwc_gmac_softc *);
176 1.61 msaitoh static void dwc_gmac_dump_tx_desc(struct dwc_gmac_softc *);
177 1.61 msaitoh static void dwc_gmac_dump_rx_desc(struct dwc_gmac_softc *);
178 1.61 msaitoh static void dwc_dump_and_abort(struct dwc_gmac_softc *, const char *);
179 1.61 msaitoh static void dwc_dump_status(struct dwc_gmac_softc *);
180 1.61 msaitoh static void dwc_gmac_dump_ffilt(struct dwc_gmac_softc *, uint32_t);
181 1.7 martin #endif
182 1.7 martin
183 1.51 jmcneill int
184 1.57 martin dwc_gmac_attach(struct dwc_gmac_softc *sc, int phy_id, uint32_t mii_clk)
185 1.1 martin {
186 1.1 martin uint8_t enaddr[ETHER_ADDR_LEN];
187 1.55 martin uint32_t maclo, machi, ver, hwft;
188 1.1 martin struct mii_data * const mii = &sc->sc_mii;
189 1.1 martin struct ifnet * const ifp = &sc->sc_ec.ec_if;
190 1.5 martin prop_dictionary_t dict;
191 1.41 msaitoh int rv;
192 1.1 martin
193 1.1 martin mutex_init(&sc->sc_mdio_lock, MUTEX_DEFAULT, IPL_NET);
194 1.3 martin sc->sc_mii_clk = mii_clk & 7;
195 1.1 martin
196 1.5 martin dict = device_properties(sc->sc_dev);
197 1.5 martin prop_data_t ea = dict ? prop_dictionary_get(dict, "mac-address") : NULL;
198 1.5 martin if (ea != NULL) {
199 1.5 martin /*
200 1.5 martin * If the MAC address is overriden by a device property,
201 1.5 martin * use that.
202 1.5 martin */
203 1.5 martin KASSERT(prop_object_type(ea) == PROP_TYPE_DATA);
204 1.5 martin KASSERT(prop_data_size(ea) == ETHER_ADDR_LEN);
205 1.71 jmcneill memcpy(enaddr, prop_data_value(ea), ETHER_ADDR_LEN);
206 1.5 martin } else {
207 1.5 martin /*
208 1.5 martin * If we did not get an externaly configure address,
209 1.5 martin * try to read one from the current filter setup,
210 1.5 martin * before resetting the chip.
211 1.5 martin */
212 1.8 martin maclo = bus_space_read_4(sc->sc_bst, sc->sc_bsh,
213 1.8 martin AWIN_GMAC_MAC_ADDR0LO);
214 1.8 martin machi = bus_space_read_4(sc->sc_bst, sc->sc_bsh,
215 1.8 martin AWIN_GMAC_MAC_ADDR0HI);
216 1.14 jmcneill
217 1.14 jmcneill if (maclo == 0xffffffff && (machi & 0xffff) == 0xffff) {
218 1.29 jmcneill /* fake MAC address */
219 1.29 jmcneill maclo = 0x00f2 | (cprng_strong32() << 16);
220 1.29 jmcneill machi = cprng_strong32();
221 1.14 jmcneill }
222 1.14 jmcneill
223 1.1 martin enaddr[0] = maclo & 0x0ff;
224 1.1 martin enaddr[1] = (maclo >> 8) & 0x0ff;
225 1.1 martin enaddr[2] = (maclo >> 16) & 0x0ff;
226 1.1 martin enaddr[3] = (maclo >> 24) & 0x0ff;
227 1.1 martin enaddr[4] = machi & 0x0ff;
228 1.1 martin enaddr[5] = (machi >> 8) & 0x0ff;
229 1.1 martin }
230 1.1 martin
231 1.55 martin ver = bus_space_read_4(sc->sc_bst, sc->sc_bsh, AWIN_GMAC_MAC_VERSION);
232 1.55 martin aprint_normal_dev(sc->sc_dev, "Core version: %08x\n", ver);
233 1.55 martin
234 1.1 martin /*
235 1.21 joerg * Init chip and do initial setup
236 1.1 martin */
237 1.1 martin if (dwc_gmac_reset(sc) != 0)
238 1.51 jmcneill return ENXIO; /* not much to cleanup, haven't attached yet */
239 1.5 martin dwc_gmac_write_hwaddr(sc, enaddr);
240 1.52 sevan aprint_normal_dev(sc->sc_dev, "Ethernet address %s\n",
241 1.1 martin ether_sprintf(enaddr));
242 1.1 martin
243 1.55 martin hwft = 0;
244 1.55 martin if (ver >= 0x35) {
245 1.55 martin hwft = bus_space_read_4(sc->sc_bst, sc->sc_bsh,
246 1.55 martin AWIN_GMAC_DMA_HWFEATURES);
247 1.55 martin aprint_normal_dev(sc->sc_dev,
248 1.55 martin "HW feature mask: %x\n", hwft);
249 1.55 martin }
250 1.55 martin if (hwft & GMAC_DMA_FEAT_ENHANCED_DESC) {
251 1.55 martin aprint_normal_dev(sc->sc_dev,
252 1.55 martin "Using enhanced descriptor format\n");
253 1.55 martin sc->sc_descm = &desc_methods_enhanced;
254 1.55 martin } else {
255 1.55 martin sc->sc_descm = &desc_methods_standard;
256 1.55 martin }
257 1.70 chs if (hwft & GMAC_DMA_FEAT_RMON) {
258 1.70 chs uint32_t val;
259 1.70 chs
260 1.70 chs /* Mask all MMC interrupts */
261 1.70 chs val = 0xffffffff;
262 1.70 chs bus_space_write_4(sc->sc_bst, sc->sc_bsh,
263 1.70 chs GMAC_MMC_RX_INT_MSK, val);
264 1.70 chs bus_space_write_4(sc->sc_bst, sc->sc_bsh,
265 1.70 chs GMAC_MMC_TX_INT_MSK, val);
266 1.70 chs }
267 1.55 martin
268 1.1 martin /*
269 1.1 martin * Allocate Tx and Rx rings
270 1.1 martin */
271 1.1 martin if (dwc_gmac_alloc_dma_rings(sc) != 0) {
272 1.1 martin aprint_error_dev(sc->sc_dev, "could not allocate DMA rings\n");
273 1.1 martin goto fail;
274 1.1 martin }
275 1.38 skrll
276 1.1 martin if (dwc_gmac_alloc_tx_ring(sc, &sc->sc_txq) != 0) {
277 1.1 martin aprint_error_dev(sc->sc_dev, "could not allocate Tx ring\n");
278 1.1 martin goto fail;
279 1.1 martin }
280 1.1 martin
281 1.1 martin if (dwc_gmac_alloc_rx_ring(sc, &sc->sc_rxq) != 0) {
282 1.1 martin aprint_error_dev(sc->sc_dev, "could not allocate Rx ring\n");
283 1.1 martin goto fail;
284 1.1 martin }
285 1.1 martin
286 1.38 skrll sc->sc_lock = mutex_obj_alloc(MUTEX_DEFAULT, IPL_NET);
287 1.38 skrll mutex_init(&sc->sc_txq.t_mtx, MUTEX_DEFAULT, IPL_NET);
288 1.38 skrll mutex_init(&sc->sc_rxq.r_mtx, MUTEX_DEFAULT, IPL_NET);
289 1.38 skrll
290 1.1 martin /*
291 1.1 martin * Prepare interface data
292 1.1 martin */
293 1.1 martin ifp->if_softc = sc;
294 1.1 martin strlcpy(ifp->if_xname, device_xname(sc->sc_dev), IFNAMSIZ);
295 1.1 martin ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST;
296 1.44 ozaki #ifdef DWCGMAC_MPSAFE
297 1.43 ozaki ifp->if_extflags = IFEF_MPSAFE;
298 1.44 ozaki #endif
299 1.1 martin ifp->if_ioctl = dwc_gmac_ioctl;
300 1.1 martin ifp->if_start = dwc_gmac_start;
301 1.1 martin ifp->if_init = dwc_gmac_init;
302 1.1 martin ifp->if_stop = dwc_gmac_stop;
303 1.1 martin IFQ_SET_MAXLEN(&ifp->if_snd, IFQ_MAXLEN);
304 1.1 martin IFQ_SET_READY(&ifp->if_snd);
305 1.1 martin
306 1.1 martin /*
307 1.1 martin * Attach MII subdevices
308 1.1 martin */
309 1.2 martin sc->sc_ec.ec_mii = &sc->sc_mii;
310 1.1 martin ifmedia_init(&mii->mii_media, 0, ether_mediachange, ether_mediastatus);
311 1.62 msaitoh mii->mii_ifp = ifp;
312 1.62 msaitoh mii->mii_readreg = dwc_gmac_miibus_read_reg;
313 1.62 msaitoh mii->mii_writereg = dwc_gmac_miibus_write_reg;
314 1.62 msaitoh mii->mii_statchg = dwc_gmac_miibus_statchg;
315 1.62 msaitoh mii_attach(sc->sc_dev, mii, 0xffffffff, phy_id, MII_OFFSET_ANY,
316 1.25 jmcneill MIIF_DOPAUSE);
317 1.1 martin
318 1.62 msaitoh if (LIST_EMPTY(&mii->mii_phys)) {
319 1.62 msaitoh aprint_error_dev(sc->sc_dev, "no PHY found!\n");
320 1.62 msaitoh ifmedia_add(&mii->mii_media, IFM_ETHER | IFM_MANUAL, 0, NULL);
321 1.62 msaitoh ifmedia_set(&mii->mii_media, IFM_ETHER | IFM_MANUAL);
322 1.62 msaitoh } else {
323 1.62 msaitoh ifmedia_set(&mii->mii_media, IFM_ETHER | IFM_AUTO);
324 1.62 msaitoh }
325 1.1 martin
326 1.1 martin /*
327 1.33 tnn * We can support 802.1Q VLAN-sized frames.
328 1.33 tnn */
329 1.33 tnn sc->sc_ec.ec_capabilities |= ETHERCAP_VLAN_MTU;
330 1.33 tnn
331 1.33 tnn /*
332 1.1 martin * Ready, attach interface
333 1.1 martin */
334 1.38 skrll /* Attach the interface. */
335 1.41 msaitoh rv = if_initialize(ifp);
336 1.41 msaitoh if (rv != 0)
337 1.41 msaitoh goto fail_2;
338 1.38 skrll sc->sc_ipq = if_percpuq_create(&sc->sc_ec.ec_if);
339 1.40 ozaki if_deferred_start_init(ifp, NULL);
340 1.1 martin ether_ifattach(ifp, enaddr);
341 1.22 martin ether_set_ifflags_cb(&sc->sc_ec, dwc_gmac_ifflags_cb);
342 1.38 skrll if_register(ifp);
343 1.63 msaitoh rnd_attach_source(&sc->rnd_source, device_xname(sc->sc_dev),
344 1.63 msaitoh RND_TYPE_NET, RND_FLAG_DEFAULT);
345 1.1 martin
346 1.1 martin /*
347 1.1 martin * Enable interrupts
348 1.1 martin */
349 1.38 skrll mutex_enter(sc->sc_lock);
350 1.25 jmcneill bus_space_write_4(sc->sc_bst, sc->sc_bsh, AWIN_GMAC_MAC_INTMASK,
351 1.8 martin AWIN_DEF_MAC_INTRMASK);
352 1.8 martin bus_space_write_4(sc->sc_bst, sc->sc_bsh, AWIN_GMAC_DMA_INTENABLE,
353 1.8 martin GMAC_DEF_DMA_INT_MASK);
354 1.38 skrll mutex_exit(sc->sc_lock);
355 1.1 martin
356 1.51 jmcneill return 0;
357 1.51 jmcneill
358 1.41 msaitoh fail_2:
359 1.41 msaitoh ifmedia_removeall(&mii->mii_media);
360 1.42 jakllsch mii_detach(mii, MII_PHY_ANY, MII_OFFSET_ANY);
361 1.41 msaitoh mutex_destroy(&sc->sc_txq.t_mtx);
362 1.41 msaitoh mutex_destroy(&sc->sc_rxq.r_mtx);
363 1.41 msaitoh mutex_obj_free(sc->sc_lock);
364 1.1 martin fail:
365 1.1 martin dwc_gmac_free_rx_ring(sc, &sc->sc_rxq);
366 1.1 martin dwc_gmac_free_tx_ring(sc, &sc->sc_txq);
367 1.41 msaitoh dwc_gmac_free_dma_rings(sc);
368 1.41 msaitoh mutex_destroy(&sc->sc_mdio_lock);
369 1.51 jmcneill
370 1.51 jmcneill return ENXIO;
371 1.1 martin }
372 1.1 martin
373 1.1 martin
374 1.1 martin
375 1.1 martin static int
376 1.1 martin dwc_gmac_reset(struct dwc_gmac_softc *sc)
377 1.1 martin {
378 1.1 martin size_t cnt;
379 1.1 martin bus_space_write_4(sc->sc_bst, sc->sc_bsh, AWIN_GMAC_DMA_BUSMODE,
380 1.61 msaitoh bus_space_read_4(sc->sc_bst, sc->sc_bsh, AWIN_GMAC_DMA_BUSMODE)
381 1.61 msaitoh | GMAC_BUSMODE_RESET);
382 1.72 ryo for (cnt = 0; cnt < 30000; cnt++) {
383 1.1 martin if ((bus_space_read_4(sc->sc_bst, sc->sc_bsh, AWIN_GMAC_DMA_BUSMODE)
384 1.1 martin & GMAC_BUSMODE_RESET) == 0)
385 1.1 martin return 0;
386 1.1 martin delay(10);
387 1.1 martin }
388 1.1 martin
389 1.1 martin aprint_error_dev(sc->sc_dev, "reset timed out\n");
390 1.1 martin return EIO;
391 1.1 martin }
392 1.1 martin
393 1.1 martin static void
394 1.1 martin dwc_gmac_write_hwaddr(struct dwc_gmac_softc *sc,
395 1.1 martin uint8_t enaddr[ETHER_ADDR_LEN])
396 1.1 martin {
397 1.49 jmcneill uint32_t hi, lo;
398 1.1 martin
399 1.49 jmcneill hi = enaddr[4] | (enaddr[5] << 8);
400 1.1 martin lo = enaddr[0] | (enaddr[1] << 8) | (enaddr[2] << 16)
401 1.73 msaitoh | ((uint32_t)enaddr[3] << 24);
402 1.49 jmcneill bus_space_write_4(sc->sc_bst, sc->sc_bsh, AWIN_GMAC_MAC_ADDR0HI, hi);
403 1.1 martin bus_space_write_4(sc->sc_bst, sc->sc_bsh, AWIN_GMAC_MAC_ADDR0LO, lo);
404 1.1 martin }
405 1.1 martin
406 1.1 martin static int
407 1.56 msaitoh dwc_gmac_miibus_read_reg(device_t self, int phy, int reg, uint16_t *val)
408 1.1 martin {
409 1.1 martin struct dwc_gmac_softc * const sc = device_private(self);
410 1.6 martin uint16_t mii;
411 1.1 martin size_t cnt;
412 1.1 martin
413 1.61 msaitoh mii = __SHIFTIN(phy, GMAC_MII_PHY_MASK)
414 1.61 msaitoh | __SHIFTIN(reg, GMAC_MII_REG_MASK)
415 1.61 msaitoh | __SHIFTIN(sc->sc_mii_clk, GMAC_MII_CLKMASK)
416 1.6 martin | GMAC_MII_BUSY;
417 1.1 martin
418 1.1 martin mutex_enter(&sc->sc_mdio_lock);
419 1.6 martin bus_space_write_4(sc->sc_bst, sc->sc_bsh, AWIN_GMAC_MAC_MIIADDR, mii);
420 1.1 martin
421 1.1 martin for (cnt = 0; cnt < 1000; cnt++) {
422 1.3 martin if (!(bus_space_read_4(sc->sc_bst, sc->sc_bsh,
423 1.3 martin AWIN_GMAC_MAC_MIIADDR) & GMAC_MII_BUSY)) {
424 1.56 msaitoh *val = bus_space_read_4(sc->sc_bst, sc->sc_bsh,
425 1.3 martin AWIN_GMAC_MAC_MIIDATA);
426 1.1 martin break;
427 1.1 martin }
428 1.1 martin delay(10);
429 1.1 martin }
430 1.1 martin
431 1.1 martin mutex_exit(&sc->sc_mdio_lock);
432 1.1 martin
433 1.56 msaitoh if (cnt >= 1000)
434 1.56 msaitoh return ETIMEDOUT;
435 1.61 msaitoh
436 1.56 msaitoh return 0;
437 1.1 martin }
438 1.1 martin
439 1.56 msaitoh static int
440 1.56 msaitoh dwc_gmac_miibus_write_reg(device_t self, int phy, int reg, uint16_t val)
441 1.1 martin {
442 1.1 martin struct dwc_gmac_softc * const sc = device_private(self);
443 1.6 martin uint16_t mii;
444 1.1 martin size_t cnt;
445 1.1 martin
446 1.61 msaitoh mii = __SHIFTIN(phy, GMAC_MII_PHY_MASK)
447 1.61 msaitoh | __SHIFTIN(reg, GMAC_MII_REG_MASK)
448 1.61 msaitoh | __SHIFTIN(sc->sc_mii_clk, GMAC_MII_CLKMASK)
449 1.6 martin | GMAC_MII_BUSY | GMAC_MII_WRITE;
450 1.1 martin
451 1.1 martin mutex_enter(&sc->sc_mdio_lock);
452 1.1 martin bus_space_write_4(sc->sc_bst, sc->sc_bsh, AWIN_GMAC_MAC_MIIDATA, val);
453 1.6 martin bus_space_write_4(sc->sc_bst, sc->sc_bsh, AWIN_GMAC_MAC_MIIADDR, mii);
454 1.1 martin
455 1.1 martin for (cnt = 0; cnt < 1000; cnt++) {
456 1.3 martin if (!(bus_space_read_4(sc->sc_bst, sc->sc_bsh,
457 1.3 martin AWIN_GMAC_MAC_MIIADDR) & GMAC_MII_BUSY))
458 1.1 martin break;
459 1.1 martin delay(10);
460 1.1 martin }
461 1.38 skrll
462 1.1 martin mutex_exit(&sc->sc_mdio_lock);
463 1.56 msaitoh
464 1.56 msaitoh if (cnt >= 1000)
465 1.56 msaitoh return ETIMEDOUT;
466 1.56 msaitoh
467 1.56 msaitoh return 0;
468 1.1 martin }
469 1.1 martin
470 1.1 martin static int
471 1.1 martin dwc_gmac_alloc_rx_ring(struct dwc_gmac_softc *sc,
472 1.1 martin struct dwc_gmac_rx_ring *ring)
473 1.1 martin {
474 1.1 martin struct dwc_gmac_rx_data *data;
475 1.1 martin bus_addr_t physaddr;
476 1.6 martin const size_t descsize = AWGE_RX_RING_COUNT * sizeof(*ring->r_desc);
477 1.1 martin int error, i, next;
478 1.1 martin
479 1.1 martin ring->r_cur = ring->r_next = 0;
480 1.1 martin memset(ring->r_desc, 0, descsize);
481 1.1 martin
482 1.1 martin /*
483 1.1 martin * Pre-allocate Rx buffers and populate Rx ring.
484 1.1 martin */
485 1.1 martin for (i = 0; i < AWGE_RX_RING_COUNT; i++) {
486 1.1 martin struct dwc_gmac_dev_dmadesc *desc;
487 1.1 martin
488 1.1 martin data = &sc->sc_rxq.r_data[i];
489 1.1 martin
490 1.1 martin MGETHDR(data->rd_m, M_DONTWAIT, MT_DATA);
491 1.1 martin if (data->rd_m == NULL) {
492 1.1 martin aprint_error_dev(sc->sc_dev,
493 1.1 martin "could not allocate rx mbuf #%d\n", i);
494 1.1 martin error = ENOMEM;
495 1.1 martin goto fail;
496 1.1 martin }
497 1.1 martin error = bus_dmamap_create(sc->sc_dmat, MCLBYTES, 1,
498 1.1 martin MCLBYTES, 0, BUS_DMA_NOWAIT, &data->rd_map);
499 1.1 martin if (error != 0) {
500 1.1 martin aprint_error_dev(sc->sc_dev,
501 1.1 martin "could not create DMA map\n");
502 1.1 martin data->rd_map = NULL;
503 1.1 martin goto fail;
504 1.1 martin }
505 1.1 martin MCLGET(data->rd_m, M_DONTWAIT);
506 1.1 martin if (!(data->rd_m->m_flags & M_EXT)) {
507 1.1 martin aprint_error_dev(sc->sc_dev,
508 1.1 martin "could not allocate mbuf cluster #%d\n", i);
509 1.1 martin error = ENOMEM;
510 1.1 martin goto fail;
511 1.1 martin }
512 1.66 tnn data->rd_m->m_len = data->rd_m->m_pkthdr.len
513 1.66 tnn = data->rd_m->m_ext.ext_size;
514 1.66 tnn if (data->rd_m->m_len > AWGE_MAX_PACKET) {
515 1.66 tnn data->rd_m->m_len = data->rd_m->m_pkthdr.len
516 1.66 tnn = AWGE_MAX_PACKET;
517 1.66 tnn }
518 1.1 martin
519 1.66 tnn error = bus_dmamap_load_mbuf(sc->sc_dmat, data->rd_map,
520 1.66 tnn data->rd_m, BUS_DMA_READ | BUS_DMA_NOWAIT);
521 1.1 martin if (error != 0) {
522 1.1 martin aprint_error_dev(sc->sc_dev,
523 1.1 martin "could not load rx buf DMA map #%d", i);
524 1.1 martin goto fail;
525 1.1 martin }
526 1.66 tnn bus_dmamap_sync(sc->sc_dmat, data->rd_map, 0,
527 1.66 tnn data->rd_map->dm_mapsize, BUS_DMASYNC_PREREAD);
528 1.1 martin physaddr = data->rd_map->dm_segs[0].ds_addr;
529 1.1 martin
530 1.1 martin desc = &sc->sc_rxq.r_desc[i];
531 1.1 martin desc->ddesc_data = htole32(physaddr);
532 1.8 martin next = RX_NEXT(i);
533 1.38 skrll desc->ddesc_next = htole32(ring->r_physaddr
534 1.1 martin + next * sizeof(*desc));
535 1.55 martin sc->sc_descm->rx_init_flags(desc);
536 1.66 tnn sc->sc_descm->rx_set_len(desc, data->rd_m->m_len);
537 1.55 martin sc->sc_descm->rx_set_owned_by_dev(desc);
538 1.1 martin }
539 1.1 martin
540 1.1 martin bus_dmamap_sync(sc->sc_dmat, sc->sc_dma_ring_map, 0,
541 1.1 martin AWGE_RX_RING_COUNT*sizeof(struct dwc_gmac_dev_dmadesc),
542 1.61 msaitoh BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
543 1.1 martin bus_space_write_4(sc->sc_bst, sc->sc_bsh, AWIN_GMAC_DMA_RX_ADDR,
544 1.6 martin ring->r_physaddr);
545 1.1 martin
546 1.1 martin return 0;
547 1.1 martin
548 1.1 martin fail:
549 1.1 martin dwc_gmac_free_rx_ring(sc, ring);
550 1.1 martin return error;
551 1.1 martin }
552 1.1 martin
553 1.1 martin static void
554 1.1 martin dwc_gmac_reset_rx_ring(struct dwc_gmac_softc *sc,
555 1.1 martin struct dwc_gmac_rx_ring *ring)
556 1.1 martin {
557 1.1 martin struct dwc_gmac_dev_dmadesc *desc;
558 1.66 tnn struct dwc_gmac_rx_data *data;
559 1.1 martin int i;
560 1.1 martin
561 1.38 skrll mutex_enter(&ring->r_mtx);
562 1.1 martin for (i = 0; i < AWGE_RX_RING_COUNT; i++) {
563 1.1 martin desc = &sc->sc_rxq.r_desc[i];
564 1.66 tnn data = &sc->sc_rxq.r_data[i];
565 1.55 martin sc->sc_descm->rx_init_flags(desc);
566 1.66 tnn sc->sc_descm->rx_set_len(desc, data->rd_m->m_len);
567 1.55 martin sc->sc_descm->rx_set_owned_by_dev(desc);
568 1.1 martin }
569 1.1 martin
570 1.1 martin bus_dmamap_sync(sc->sc_dmat, sc->sc_dma_ring_map, 0,
571 1.1 martin AWGE_RX_RING_COUNT*sizeof(struct dwc_gmac_dev_dmadesc),
572 1.61 msaitoh BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
573 1.1 martin
574 1.1 martin ring->r_cur = ring->r_next = 0;
575 1.11 martin /* reset DMA address to start of ring */
576 1.11 martin bus_space_write_4(sc->sc_bst, sc->sc_bsh, AWIN_GMAC_DMA_RX_ADDR,
577 1.11 martin sc->sc_rxq.r_physaddr);
578 1.38 skrll mutex_exit(&ring->r_mtx);
579 1.1 martin }
580 1.1 martin
581 1.1 martin static int
582 1.1 martin dwc_gmac_alloc_dma_rings(struct dwc_gmac_softc *sc)
583 1.1 martin {
584 1.1 martin const size_t descsize = AWGE_TOTAL_RING_COUNT *
585 1.1 martin sizeof(struct dwc_gmac_dev_dmadesc);
586 1.1 martin int error, nsegs;
587 1.1 martin void *rings;
588 1.1 martin
589 1.1 martin error = bus_dmamap_create(sc->sc_dmat, descsize, 1, descsize, 0,
590 1.1 martin BUS_DMA_NOWAIT, &sc->sc_dma_ring_map);
591 1.1 martin if (error != 0) {
592 1.1 martin aprint_error_dev(sc->sc_dev,
593 1.1 martin "could not create desc DMA map\n");
594 1.1 martin sc->sc_dma_ring_map = NULL;
595 1.1 martin goto fail;
596 1.1 martin }
597 1.1 martin
598 1.1 martin error = bus_dmamem_alloc(sc->sc_dmat, descsize, PAGE_SIZE, 0,
599 1.61 msaitoh &sc->sc_dma_ring_seg, 1, &nsegs, BUS_DMA_NOWAIT |BUS_DMA_COHERENT);
600 1.1 martin if (error != 0) {
601 1.1 martin aprint_error_dev(sc->sc_dev,
602 1.1 martin "could not map DMA memory\n");
603 1.1 martin goto fail;
604 1.1 martin }
605 1.1 martin
606 1.1 martin error = bus_dmamem_map(sc->sc_dmat, &sc->sc_dma_ring_seg, nsegs,
607 1.61 msaitoh descsize, &rings, BUS_DMA_NOWAIT | BUS_DMA_COHERENT);
608 1.1 martin if (error != 0) {
609 1.1 martin aprint_error_dev(sc->sc_dev,
610 1.1 martin "could not allocate DMA memory\n");
611 1.1 martin goto fail;
612 1.1 martin }
613 1.1 martin
614 1.1 martin error = bus_dmamap_load(sc->sc_dmat, sc->sc_dma_ring_map, rings,
615 1.61 msaitoh descsize, NULL, BUS_DMA_NOWAIT | BUS_DMA_COHERENT);
616 1.1 martin if (error != 0) {
617 1.1 martin aprint_error_dev(sc->sc_dev,
618 1.1 martin "could not load desc DMA map\n");
619 1.1 martin goto fail;
620 1.1 martin }
621 1.1 martin
622 1.1 martin /* give first AWGE_RX_RING_COUNT to the RX side */
623 1.1 martin sc->sc_rxq.r_desc = rings;
624 1.1 martin sc->sc_rxq.r_physaddr = sc->sc_dma_ring_map->dm_segs[0].ds_addr;
625 1.1 martin
626 1.1 martin /* and next rings to the TX side */
627 1.1 martin sc->sc_txq.t_desc = sc->sc_rxq.r_desc + AWGE_RX_RING_COUNT;
628 1.38 skrll sc->sc_txq.t_physaddr = sc->sc_rxq.r_physaddr +
629 1.1 martin AWGE_RX_RING_COUNT*sizeof(struct dwc_gmac_dev_dmadesc);
630 1.1 martin
631 1.1 martin return 0;
632 1.1 martin
633 1.1 martin fail:
634 1.1 martin dwc_gmac_free_dma_rings(sc);
635 1.1 martin return error;
636 1.1 martin }
637 1.1 martin
638 1.1 martin static void
639 1.1 martin dwc_gmac_free_dma_rings(struct dwc_gmac_softc *sc)
640 1.1 martin {
641 1.1 martin bus_dmamap_sync(sc->sc_dmat, sc->sc_dma_ring_map, 0,
642 1.1 martin sc->sc_dma_ring_map->dm_mapsize, BUS_DMASYNC_POSTWRITE);
643 1.1 martin bus_dmamap_unload(sc->sc_dmat, sc->sc_dma_ring_map);
644 1.1 martin bus_dmamem_unmap(sc->sc_dmat, sc->sc_rxq.r_desc,
645 1.1 martin AWGE_TOTAL_RING_COUNT * sizeof(struct dwc_gmac_dev_dmadesc));
646 1.1 martin bus_dmamem_free(sc->sc_dmat, &sc->sc_dma_ring_seg, 1);
647 1.1 martin }
648 1.1 martin
649 1.1 martin static void
650 1.1 martin dwc_gmac_free_rx_ring(struct dwc_gmac_softc *sc, struct dwc_gmac_rx_ring *ring)
651 1.1 martin {
652 1.1 martin struct dwc_gmac_rx_data *data;
653 1.1 martin int i;
654 1.1 martin
655 1.1 martin if (ring->r_desc == NULL)
656 1.1 martin return;
657 1.1 martin
658 1.1 martin
659 1.1 martin for (i = 0; i < AWGE_RX_RING_COUNT; i++) {
660 1.1 martin data = &ring->r_data[i];
661 1.1 martin
662 1.1 martin if (data->rd_map != NULL) {
663 1.1 martin bus_dmamap_sync(sc->sc_dmat, data->rd_map, 0,
664 1.1 martin AWGE_RX_RING_COUNT
665 1.1 martin *sizeof(struct dwc_gmac_dev_dmadesc),
666 1.1 martin BUS_DMASYNC_POSTREAD);
667 1.1 martin bus_dmamap_unload(sc->sc_dmat, data->rd_map);
668 1.1 martin bus_dmamap_destroy(sc->sc_dmat, data->rd_map);
669 1.1 martin }
670 1.1 martin if (data->rd_m != NULL)
671 1.1 martin m_freem(data->rd_m);
672 1.1 martin }
673 1.1 martin }
674 1.1 martin
675 1.1 martin static int
676 1.1 martin dwc_gmac_alloc_tx_ring(struct dwc_gmac_softc *sc,
677 1.1 martin struct dwc_gmac_tx_ring *ring)
678 1.1 martin {
679 1.1 martin int i, error = 0;
680 1.1 martin
681 1.1 martin ring->t_queued = 0;
682 1.1 martin ring->t_cur = ring->t_next = 0;
683 1.1 martin
684 1.1 martin memset(ring->t_desc, 0, AWGE_TX_RING_COUNT*sizeof(*ring->t_desc));
685 1.1 martin bus_dmamap_sync(sc->sc_dmat, sc->sc_dma_ring_map,
686 1.1 martin TX_DESC_OFFSET(0),
687 1.1 martin AWGE_TX_RING_COUNT*sizeof(struct dwc_gmac_dev_dmadesc),
688 1.1 martin BUS_DMASYNC_POSTWRITE);
689 1.1 martin
690 1.1 martin for (i = 0; i < AWGE_TX_RING_COUNT; i++) {
691 1.1 martin error = bus_dmamap_create(sc->sc_dmat, MCLBYTES,
692 1.1 martin AWGE_TX_RING_COUNT, MCLBYTES, 0,
693 1.61 msaitoh BUS_DMA_NOWAIT | BUS_DMA_COHERENT,
694 1.1 martin &ring->t_data[i].td_map);
695 1.1 martin if (error != 0) {
696 1.1 martin aprint_error_dev(sc->sc_dev,
697 1.1 martin "could not create TX DMA map #%d\n", i);
698 1.1 martin ring->t_data[i].td_map = NULL;
699 1.1 martin goto fail;
700 1.1 martin }
701 1.1 martin ring->t_desc[i].ddesc_next = htole32(
702 1.1 martin ring->t_physaddr + sizeof(struct dwc_gmac_dev_dmadesc)
703 1.8 martin *TX_NEXT(i));
704 1.1 martin }
705 1.1 martin
706 1.1 martin return 0;
707 1.1 martin
708 1.1 martin fail:
709 1.1 martin dwc_gmac_free_tx_ring(sc, ring);
710 1.1 martin return error;
711 1.1 martin }
712 1.1 martin
713 1.1 martin static void
714 1.1 martin dwc_gmac_txdesc_sync(struct dwc_gmac_softc *sc, int start, int end, int ops)
715 1.1 martin {
716 1.64 mrg /* 'end' is pointing one descriptor beyond the last we want to sync */
717 1.1 martin if (end > start) {
718 1.1 martin bus_dmamap_sync(sc->sc_dmat, sc->sc_dma_ring_map,
719 1.1 martin TX_DESC_OFFSET(start),
720 1.1 martin TX_DESC_OFFSET(end)-TX_DESC_OFFSET(start),
721 1.1 martin ops);
722 1.1 martin return;
723 1.1 martin }
724 1.1 martin /* sync from 'start' to end of ring */
725 1.1 martin bus_dmamap_sync(sc->sc_dmat, sc->sc_dma_ring_map,
726 1.1 martin TX_DESC_OFFSET(start),
727 1.31 jmcneill TX_DESC_OFFSET(AWGE_TX_RING_COUNT)-TX_DESC_OFFSET(start),
728 1.1 martin ops);
729 1.47 jmcneill if (TX_DESC_OFFSET(end) - TX_DESC_OFFSET(0) > 0) {
730 1.47 jmcneill /* sync from start of ring to 'end' */
731 1.47 jmcneill bus_dmamap_sync(sc->sc_dmat, sc->sc_dma_ring_map,
732 1.47 jmcneill TX_DESC_OFFSET(0),
733 1.47 jmcneill TX_DESC_OFFSET(end)-TX_DESC_OFFSET(0),
734 1.47 jmcneill ops);
735 1.47 jmcneill }
736 1.1 martin }
737 1.1 martin
738 1.1 martin static void
739 1.1 martin dwc_gmac_reset_tx_ring(struct dwc_gmac_softc *sc,
740 1.1 martin struct dwc_gmac_tx_ring *ring)
741 1.1 martin {
742 1.1 martin int i;
743 1.1 martin
744 1.38 skrll mutex_enter(&ring->t_mtx);
745 1.1 martin for (i = 0; i < AWGE_TX_RING_COUNT; i++) {
746 1.1 martin struct dwc_gmac_tx_data *data = &ring->t_data[i];
747 1.1 martin
748 1.1 martin if (data->td_m != NULL) {
749 1.1 martin bus_dmamap_sync(sc->sc_dmat, data->td_active,
750 1.1 martin 0, data->td_active->dm_mapsize,
751 1.1 martin BUS_DMASYNC_POSTWRITE);
752 1.1 martin bus_dmamap_unload(sc->sc_dmat, data->td_active);
753 1.1 martin m_freem(data->td_m);
754 1.1 martin data->td_m = NULL;
755 1.1 martin }
756 1.1 martin }
757 1.1 martin
758 1.1 martin bus_dmamap_sync(sc->sc_dmat, sc->sc_dma_ring_map,
759 1.1 martin TX_DESC_OFFSET(0),
760 1.1 martin AWGE_TX_RING_COUNT*sizeof(struct dwc_gmac_dev_dmadesc),
761 1.61 msaitoh BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
762 1.6 martin bus_space_write_4(sc->sc_bst, sc->sc_bsh, AWIN_GMAC_DMA_TX_ADDR,
763 1.6 martin sc->sc_txq.t_physaddr);
764 1.1 martin
765 1.1 martin ring->t_queued = 0;
766 1.1 martin ring->t_cur = ring->t_next = 0;
767 1.38 skrll mutex_exit(&ring->t_mtx);
768 1.1 martin }
769 1.1 martin
770 1.1 martin static void
771 1.1 martin dwc_gmac_free_tx_ring(struct dwc_gmac_softc *sc,
772 1.1 martin struct dwc_gmac_tx_ring *ring)
773 1.1 martin {
774 1.1 martin int i;
775 1.1 martin
776 1.1 martin /* unload the maps */
777 1.1 martin for (i = 0; i < AWGE_TX_RING_COUNT; i++) {
778 1.1 martin struct dwc_gmac_tx_data *data = &ring->t_data[i];
779 1.1 martin
780 1.1 martin if (data->td_m != NULL) {
781 1.1 martin bus_dmamap_sync(sc->sc_dmat, data->td_active,
782 1.1 martin 0, data->td_map->dm_mapsize,
783 1.1 martin BUS_DMASYNC_POSTWRITE);
784 1.1 martin bus_dmamap_unload(sc->sc_dmat, data->td_active);
785 1.1 martin m_freem(data->td_m);
786 1.1 martin data->td_m = NULL;
787 1.1 martin }
788 1.1 martin }
789 1.1 martin
790 1.1 martin /* and actually free them */
791 1.1 martin for (i = 0; i < AWGE_TX_RING_COUNT; i++) {
792 1.1 martin struct dwc_gmac_tx_data *data = &ring->t_data[i];
793 1.1 martin
794 1.1 martin bus_dmamap_destroy(sc->sc_dmat, data->td_map);
795 1.1 martin }
796 1.1 martin }
797 1.1 martin
798 1.1 martin static void
799 1.1 martin dwc_gmac_miibus_statchg(struct ifnet *ifp)
800 1.1 martin {
801 1.1 martin struct dwc_gmac_softc * const sc = ifp->if_softc;
802 1.1 martin struct mii_data * const mii = &sc->sc_mii;
803 1.25 jmcneill uint32_t conf, flow;
804 1.1 martin
805 1.1 martin /*
806 1.1 martin * Set MII or GMII interface based on the speed
807 1.38 skrll * negotiated by the PHY.
808 1.9 martin */
809 1.9 martin conf = bus_space_read_4(sc->sc_bst, sc->sc_bsh, AWIN_GMAC_MAC_CONF);
810 1.61 msaitoh conf &= ~(AWIN_GMAC_MAC_CONF_FES100 | AWIN_GMAC_MAC_CONF_MIISEL
811 1.61 msaitoh | AWIN_GMAC_MAC_CONF_FULLDPLX);
812 1.11 martin conf |= AWIN_GMAC_MAC_CONF_FRAMEBURST
813 1.11 martin | AWIN_GMAC_MAC_CONF_DISABLERXOWN
814 1.25 jmcneill | AWIN_GMAC_MAC_CONF_DISABLEJABBER
815 1.25 jmcneill | AWIN_GMAC_MAC_CONF_ACS
816 1.11 martin | AWIN_GMAC_MAC_CONF_RXENABLE
817 1.11 martin | AWIN_GMAC_MAC_CONF_TXENABLE;
818 1.1 martin switch (IFM_SUBTYPE(mii->mii_media_active)) {
819 1.1 martin case IFM_10_T:
820 1.12 jmcneill conf |= AWIN_GMAC_MAC_CONF_MIISEL;
821 1.9 martin break;
822 1.1 martin case IFM_100_TX:
823 1.12 jmcneill conf |= AWIN_GMAC_MAC_CONF_FES100 |
824 1.12 jmcneill AWIN_GMAC_MAC_CONF_MIISEL;
825 1.1 martin break;
826 1.1 martin case IFM_1000_T:
827 1.1 martin break;
828 1.1 martin }
829 1.46 jmcneill if (sc->sc_set_speed)
830 1.46 jmcneill sc->sc_set_speed(sc, IFM_SUBTYPE(mii->mii_media_active));
831 1.25 jmcneill
832 1.25 jmcneill flow = 0;
833 1.25 jmcneill if (IFM_OPTIONS(mii->mii_media_active) & IFM_FDX) {
834 1.9 martin conf |= AWIN_GMAC_MAC_CONF_FULLDPLX;
835 1.25 jmcneill flow |= __SHIFTIN(0x200, AWIN_GMAC_MAC_FLOWCTRL_PAUSE);
836 1.25 jmcneill }
837 1.25 jmcneill if (mii->mii_media_active & IFM_ETH_TXPAUSE) {
838 1.25 jmcneill flow |= AWIN_GMAC_MAC_FLOWCTRL_TFE;
839 1.25 jmcneill }
840 1.25 jmcneill if (mii->mii_media_active & IFM_ETH_RXPAUSE) {
841 1.25 jmcneill flow |= AWIN_GMAC_MAC_FLOWCTRL_RFE;
842 1.25 jmcneill }
843 1.25 jmcneill bus_space_write_4(sc->sc_bst, sc->sc_bsh,
844 1.25 jmcneill AWIN_GMAC_MAC_FLOWCTRL, flow);
845 1.9 martin
846 1.9 martin #ifdef DWC_GMAC_DEBUG
847 1.9 martin aprint_normal_dev(sc->sc_dev,
848 1.9 martin "setting MAC conf register: %08x\n", conf);
849 1.9 martin #endif
850 1.9 martin
851 1.9 martin bus_space_write_4(sc->sc_bst, sc->sc_bsh,
852 1.9 martin AWIN_GMAC_MAC_CONF, conf);
853 1.1 martin }
854 1.1 martin
855 1.1 martin static int
856 1.1 martin dwc_gmac_init(struct ifnet *ifp)
857 1.1 martin {
858 1.1 martin struct dwc_gmac_softc *sc = ifp->if_softc;
859 1.38 skrll
860 1.38 skrll mutex_enter(sc->sc_lock);
861 1.38 skrll int ret = dwc_gmac_init_locked(ifp);
862 1.38 skrll mutex_exit(sc->sc_lock);
863 1.38 skrll
864 1.38 skrll return ret;
865 1.38 skrll }
866 1.38 skrll
867 1.38 skrll static int
868 1.38 skrll dwc_gmac_init_locked(struct ifnet *ifp)
869 1.38 skrll {
870 1.38 skrll struct dwc_gmac_softc *sc = ifp->if_softc;
871 1.13 jmcneill uint32_t ffilt;
872 1.1 martin
873 1.1 martin if (ifp->if_flags & IFF_RUNNING)
874 1.1 martin return 0;
875 1.1 martin
876 1.38 skrll dwc_gmac_stop_locked(ifp, 0);
877 1.1 martin
878 1.1 martin /*
879 1.11 martin * Configure DMA burst/transfer mode and RX/TX priorities.
880 1.11 martin * XXX - the GMAC_BUSMODE_PRIORXTX bits are undocumented.
881 1.11 martin */
882 1.11 martin bus_space_write_4(sc->sc_bst, sc->sc_bsh, AWIN_GMAC_DMA_BUSMODE,
883 1.25 jmcneill GMAC_BUSMODE_FIXEDBURST | GMAC_BUSMODE_4PBL |
884 1.25 jmcneill __SHIFTIN(2, GMAC_BUSMODE_RPBL) |
885 1.25 jmcneill __SHIFTIN(2, GMAC_BUSMODE_PBL));
886 1.11 martin
887 1.11 martin /*
888 1.13 jmcneill * Set up address filter
889 1.11 martin */
890 1.20 jmcneill ffilt = bus_space_read_4(sc->sc_bst, sc->sc_bsh, AWIN_GMAC_MAC_FFILT);
891 1.20 jmcneill if (ifp->if_flags & IFF_PROMISC) {
892 1.13 jmcneill ffilt |= AWIN_GMAC_MAC_FFILT_PR;
893 1.20 jmcneill } else {
894 1.20 jmcneill ffilt &= ~AWIN_GMAC_MAC_FFILT_PR;
895 1.20 jmcneill }
896 1.20 jmcneill if (ifp->if_flags & IFF_BROADCAST) {
897 1.20 jmcneill ffilt &= ~AWIN_GMAC_MAC_FFILT_DBF;
898 1.20 jmcneill } else {
899 1.20 jmcneill ffilt |= AWIN_GMAC_MAC_FFILT_DBF;
900 1.20 jmcneill }
901 1.13 jmcneill bus_space_write_4(sc->sc_bst, sc->sc_bsh, AWIN_GMAC_MAC_FFILT, ffilt);
902 1.11 martin
903 1.11 martin /*
904 1.20 jmcneill * Set up multicast filter
905 1.20 jmcneill */
906 1.20 jmcneill dwc_gmac_setmulti(sc);
907 1.20 jmcneill
908 1.20 jmcneill /*
909 1.6 martin * Set up dma pointer for RX and TX ring
910 1.1 martin */
911 1.6 martin bus_space_write_4(sc->sc_bst, sc->sc_bsh, AWIN_GMAC_DMA_RX_ADDR,
912 1.6 martin sc->sc_rxq.r_physaddr);
913 1.6 martin bus_space_write_4(sc->sc_bst, sc->sc_bsh, AWIN_GMAC_DMA_TX_ADDR,
914 1.6 martin sc->sc_txq.t_physaddr);
915 1.6 martin
916 1.6 martin /*
917 1.10 martin * Start RX/TX part
918 1.6 martin */
919 1.46 jmcneill uint32_t opmode = GMAC_DMA_OP_RXSTART | GMAC_DMA_OP_TXSTART;
920 1.46 jmcneill if ((sc->sc_flags & DWC_GMAC_FORCE_THRESH_DMA_MODE) == 0) {
921 1.46 jmcneill opmode |= GMAC_DMA_OP_RXSTOREFORWARD | GMAC_DMA_OP_TXSTOREFORWARD;
922 1.46 jmcneill }
923 1.46 jmcneill bus_space_write_4(sc->sc_bst, sc->sc_bsh, AWIN_GMAC_DMA_OPMODE, opmode);
924 1.1 martin
925 1.38 skrll sc->sc_stopping = false;
926 1.38 skrll
927 1.1 martin ifp->if_flags |= IFF_RUNNING;
928 1.1 martin ifp->if_flags &= ~IFF_OACTIVE;
929 1.1 martin
930 1.1 martin return 0;
931 1.1 martin }
932 1.1 martin
933 1.1 martin static void
934 1.1 martin dwc_gmac_start(struct ifnet *ifp)
935 1.1 martin {
936 1.1 martin struct dwc_gmac_softc *sc = ifp->if_softc;
937 1.45 martin #ifdef DWCGMAC_MPSAFE
938 1.43 ozaki KASSERT(if_is_mpsafe(ifp));
939 1.45 martin #endif
940 1.38 skrll
941 1.38 skrll mutex_enter(sc->sc_lock);
942 1.38 skrll if (!sc->sc_stopping) {
943 1.38 skrll mutex_enter(&sc->sc_txq.t_mtx);
944 1.38 skrll dwc_gmac_start_locked(ifp);
945 1.38 skrll mutex_exit(&sc->sc_txq.t_mtx);
946 1.38 skrll }
947 1.38 skrll mutex_exit(sc->sc_lock);
948 1.38 skrll }
949 1.38 skrll
950 1.38 skrll static void
951 1.38 skrll dwc_gmac_start_locked(struct ifnet *ifp)
952 1.38 skrll {
953 1.38 skrll struct dwc_gmac_softc *sc = ifp->if_softc;
954 1.1 martin int old = sc->sc_txq.t_queued;
955 1.30 martin int start = sc->sc_txq.t_cur;
956 1.1 martin struct mbuf *m0;
957 1.1 martin
958 1.1 martin if ((ifp->if_flags & (IFF_RUNNING | IFF_OACTIVE)) != IFF_RUNNING)
959 1.1 martin return;
960 1.1 martin
961 1.1 martin for (;;) {
962 1.1 martin IFQ_POLL(&ifp->if_snd, m0);
963 1.1 martin if (m0 == NULL)
964 1.1 martin break;
965 1.1 martin if (dwc_gmac_queue(sc, m0) != 0) {
966 1.1 martin ifp->if_flags |= IFF_OACTIVE;
967 1.1 martin break;
968 1.1 martin }
969 1.1 martin IFQ_DEQUEUE(&ifp->if_snd, m0);
970 1.50 msaitoh bpf_mtap(ifp, m0, BPF_D_OUT);
971 1.32 martin if (sc->sc_txq.t_queued == AWGE_TX_RING_COUNT) {
972 1.32 martin ifp->if_flags |= IFF_OACTIVE;
973 1.32 martin break;
974 1.32 martin }
975 1.1 martin }
976 1.1 martin
977 1.1 martin if (sc->sc_txq.t_queued != old) {
978 1.1 martin /* packets have been queued, kick it off */
979 1.30 martin dwc_gmac_txdesc_sync(sc, start, sc->sc_txq.t_cur,
980 1.61 msaitoh BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
981 1.10 martin
982 1.10 martin #ifdef DWC_GMAC_DEBUG
983 1.10 martin dwc_dump_status(sc);
984 1.10 martin #endif
985 1.55 martin bus_space_write_4(sc->sc_bst, sc->sc_bsh,
986 1.55 martin AWIN_GMAC_DMA_TXPOLL, ~0U);
987 1.1 martin }
988 1.1 martin }
989 1.1 martin
990 1.1 martin static void
991 1.1 martin dwc_gmac_stop(struct ifnet *ifp, int disable)
992 1.1 martin {
993 1.1 martin struct dwc_gmac_softc *sc = ifp->if_softc;
994 1.1 martin
995 1.38 skrll mutex_enter(sc->sc_lock);
996 1.38 skrll dwc_gmac_stop_locked(ifp, disable);
997 1.38 skrll mutex_exit(sc->sc_lock);
998 1.38 skrll }
999 1.38 skrll
1000 1.38 skrll static void
1001 1.38 skrll dwc_gmac_stop_locked(struct ifnet *ifp, int disable)
1002 1.38 skrll {
1003 1.38 skrll struct dwc_gmac_softc *sc = ifp->if_softc;
1004 1.38 skrll
1005 1.38 skrll sc->sc_stopping = true;
1006 1.38 skrll
1007 1.6 martin bus_space_write_4(sc->sc_bst, sc->sc_bsh,
1008 1.6 martin AWIN_GMAC_DMA_OPMODE,
1009 1.6 martin bus_space_read_4(sc->sc_bst, sc->sc_bsh,
1010 1.62 msaitoh AWIN_GMAC_DMA_OPMODE)
1011 1.61 msaitoh & ~(GMAC_DMA_OP_TXSTART | GMAC_DMA_OP_RXSTART));
1012 1.6 martin bus_space_write_4(sc->sc_bst, sc->sc_bsh,
1013 1.6 martin AWIN_GMAC_DMA_OPMODE,
1014 1.6 martin bus_space_read_4(sc->sc_bst, sc->sc_bsh,
1015 1.62 msaitoh AWIN_GMAC_DMA_OPMODE) | GMAC_DMA_OP_FLUSHTX);
1016 1.6 martin
1017 1.1 martin mii_down(&sc->sc_mii);
1018 1.1 martin dwc_gmac_reset_tx_ring(sc, &sc->sc_txq);
1019 1.1 martin dwc_gmac_reset_rx_ring(sc, &sc->sc_rxq);
1020 1.48 jmcneill
1021 1.48 jmcneill ifp->if_flags &= ~(IFF_RUNNING | IFF_OACTIVE);
1022 1.1 martin }
1023 1.1 martin
1024 1.1 martin /*
1025 1.1 martin * Add m0 to the TX ring
1026 1.1 martin */
1027 1.1 martin static int
1028 1.1 martin dwc_gmac_queue(struct dwc_gmac_softc *sc, struct mbuf *m0)
1029 1.1 martin {
1030 1.1 martin struct dwc_gmac_dev_dmadesc *desc = NULL;
1031 1.1 martin struct dwc_gmac_tx_data *data = NULL;
1032 1.1 martin bus_dmamap_t map;
1033 1.1 martin int error, i, first;
1034 1.1 martin
1035 1.8 martin #ifdef DWC_GMAC_DEBUG
1036 1.8 martin aprint_normal_dev(sc->sc_dev,
1037 1.8 martin "dwc_gmac_queue: adding mbuf chain %p\n", m0);
1038 1.8 martin #endif
1039 1.8 martin
1040 1.1 martin first = sc->sc_txq.t_cur;
1041 1.1 martin map = sc->sc_txq.t_data[first].td_map;
1042 1.1 martin
1043 1.1 martin error = bus_dmamap_load_mbuf(sc->sc_dmat, map, m0,
1044 1.61 msaitoh BUS_DMA_WRITE | BUS_DMA_NOWAIT);
1045 1.1 martin if (error != 0) {
1046 1.1 martin aprint_error_dev(sc->sc_dev, "could not map mbuf "
1047 1.1 martin "(len: %d, error %d)\n", m0->m_pkthdr.len, error);
1048 1.1 martin return error;
1049 1.1 martin }
1050 1.1 martin
1051 1.32 martin if (sc->sc_txq.t_queued + map->dm_nsegs > AWGE_TX_RING_COUNT) {
1052 1.1 martin bus_dmamap_unload(sc->sc_dmat, map);
1053 1.1 martin return ENOBUFS;
1054 1.1 martin }
1055 1.1 martin
1056 1.1 martin for (i = 0; i < map->dm_nsegs; i++) {
1057 1.1 martin data = &sc->sc_txq.t_data[sc->sc_txq.t_cur];
1058 1.8 martin desc = &sc->sc_txq.t_desc[sc->sc_txq.t_cur];
1059 1.8 martin
1060 1.8 martin desc->ddesc_data = htole32(map->dm_segs[i].ds_addr);
1061 1.7 martin
1062 1.7 martin #ifdef DWC_GMAC_DEBUG
1063 1.7 martin aprint_normal_dev(sc->sc_dev, "enqueing desc #%d data %08lx "
1064 1.55 martin "len %lu\n", sc->sc_txq.t_cur,
1065 1.7 martin (unsigned long)map->dm_segs[i].ds_addr,
1066 1.55 martin (unsigned long)map->dm_segs[i].ds_len);
1067 1.7 martin #endif
1068 1.7 martin
1069 1.55 martin sc->sc_descm->tx_init_flags(desc);
1070 1.55 martin sc->sc_descm->tx_set_len(desc, map->dm_segs[i].ds_len);
1071 1.55 martin
1072 1.55 martin if (i == 0)
1073 1.55 martin sc->sc_descm->tx_set_first_frag(desc);
1074 1.1 martin
1075 1.1 martin /*
1076 1.1 martin * Defer passing ownership of the first descriptor
1077 1.23 joerg * until we are done.
1078 1.1 martin */
1079 1.55 martin if (i != 0)
1080 1.55 martin sc->sc_descm->tx_set_owned_by_dev(desc);
1081 1.8 martin
1082 1.6 martin sc->sc_txq.t_queued++;
1083 1.8 martin sc->sc_txq.t_cur = TX_NEXT(sc->sc_txq.t_cur);
1084 1.1 martin }
1085 1.1 martin
1086 1.55 martin sc->sc_descm->tx_set_last_frag(desc);
1087 1.1 martin
1088 1.1 martin data->td_m = m0;
1089 1.1 martin data->td_active = map;
1090 1.1 martin
1091 1.1 martin bus_dmamap_sync(sc->sc_dmat, map, 0, map->dm_mapsize,
1092 1.34 jmcneill BUS_DMASYNC_PREWRITE);
1093 1.1 martin
1094 1.32 martin /* Pass first to device */
1095 1.55 martin sc->sc_descm->tx_set_owned_by_dev(&sc->sc_txq.t_desc[first]);
1096 1.55 martin
1097 1.55 martin bus_dmamap_sync(sc->sc_dmat, map, 0, map->dm_mapsize,
1098 1.55 martin BUS_DMASYNC_PREWRITE);
1099 1.32 martin
1100 1.1 martin return 0;
1101 1.1 martin }
1102 1.1 martin
1103 1.22 martin /*
1104 1.22 martin * If the interface is up and running, only modify the receive
1105 1.22 martin * filter when setting promiscuous or debug mode. Otherwise fall
1106 1.22 martin * through to ether_ioctl, which will reset the chip.
1107 1.22 martin */
1108 1.22 martin static int
1109 1.22 martin dwc_gmac_ifflags_cb(struct ethercom *ec)
1110 1.22 martin {
1111 1.22 martin struct ifnet *ifp = &ec->ec_if;
1112 1.22 martin struct dwc_gmac_softc *sc = ifp->if_softc;
1113 1.38 skrll int ret = 0;
1114 1.38 skrll
1115 1.38 skrll mutex_enter(sc->sc_lock);
1116 1.65 msaitoh u_short change = ifp->if_flags ^ sc->sc_if_flags;
1117 1.38 skrll sc->sc_if_flags = ifp->if_flags;
1118 1.22 martin
1119 1.61 msaitoh if ((change & ~(IFF_CANTCHANGE | IFF_DEBUG)) != 0) {
1120 1.38 skrll ret = ENETRESET;
1121 1.38 skrll goto out;
1122 1.38 skrll }
1123 1.38 skrll if ((change & IFF_PROMISC) != 0) {
1124 1.22 martin dwc_gmac_setmulti(sc);
1125 1.38 skrll }
1126 1.38 skrll out:
1127 1.38 skrll mutex_exit(sc->sc_lock);
1128 1.38 skrll
1129 1.38 skrll return ret;
1130 1.22 martin }
1131 1.22 martin
1132 1.1 martin static int
1133 1.1 martin dwc_gmac_ioctl(struct ifnet *ifp, u_long cmd, void *data)
1134 1.1 martin {
1135 1.20 jmcneill struct dwc_gmac_softc *sc = ifp->if_softc;
1136 1.38 skrll int error = 0;
1137 1.38 skrll
1138 1.38 skrll int s = splnet();
1139 1.38 skrll error = ether_ioctl(ifp, cmd, data);
1140 1.1 martin
1141 1.38 skrll #ifdef DWCGMAC_MPSAFE
1142 1.38 skrll splx(s);
1143 1.38 skrll #endif
1144 1.1 martin
1145 1.38 skrll if (error == ENETRESET) {
1146 1.1 martin error = 0;
1147 1.1 martin if (cmd != SIOCADDMULTI && cmd != SIOCDELMULTI)
1148 1.1 martin ;
1149 1.22 martin else if (ifp->if_flags & IFF_RUNNING) {
1150 1.22 martin /*
1151 1.22 martin * Multicast list has changed; set the hardware filter
1152 1.22 martin * accordingly.
1153 1.22 martin */
1154 1.38 skrll mutex_enter(sc->sc_lock);
1155 1.20 jmcneill dwc_gmac_setmulti(sc);
1156 1.38 skrll mutex_exit(sc->sc_lock);
1157 1.22 martin }
1158 1.1 martin }
1159 1.1 martin
1160 1.22 martin /* Try to get things going again */
1161 1.22 martin if (ifp->if_flags & IFF_UP)
1162 1.22 martin dwc_gmac_start(ifp);
1163 1.22 martin sc->sc_if_flags = sc->sc_ec.ec_if.if_flags;
1164 1.38 skrll
1165 1.38 skrll #ifndef DWCGMAC_MPSAFE
1166 1.1 martin splx(s);
1167 1.38 skrll #endif
1168 1.38 skrll
1169 1.1 martin return error;
1170 1.1 martin }
1171 1.1 martin
1172 1.8 martin static void
1173 1.8 martin dwc_gmac_tx_intr(struct dwc_gmac_softc *sc)
1174 1.8 martin {
1175 1.32 martin struct ifnet *ifp = &sc->sc_ec.ec_if;
1176 1.8 martin struct dwc_gmac_tx_data *data;
1177 1.8 martin struct dwc_gmac_dev_dmadesc *desc;
1178 1.32 martin int i, nsegs;
1179 1.8 martin
1180 1.38 skrll mutex_enter(&sc->sc_txq.t_mtx);
1181 1.38 skrll
1182 1.32 martin for (i = sc->sc_txq.t_next; sc->sc_txq.t_queued > 0; i = TX_NEXT(i)) {
1183 1.8 martin #ifdef DWC_GMAC_DEBUG
1184 1.8 martin aprint_normal_dev(sc->sc_dev,
1185 1.8 martin "dwc_gmac_tx_intr: checking desc #%d (t_queued: %d)\n",
1186 1.8 martin i, sc->sc_txq.t_queued);
1187 1.8 martin #endif
1188 1.8 martin
1189 1.26 martin /*
1190 1.26 martin * i+1 does not need to be a valid descriptor,
1191 1.26 martin * this is just a special notion to just sync
1192 1.26 martin * a single tx descriptor (i)
1193 1.26 martin */
1194 1.26 martin dwc_gmac_txdesc_sync(sc, i, i+1,
1195 1.61 msaitoh BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE);
1196 1.11 martin
1197 1.32 martin desc = &sc->sc_txq.t_desc[i];
1198 1.55 martin if (sc->sc_descm->tx_is_owned_by_dev(desc))
1199 1.8 martin break;
1200 1.11 martin
1201 1.8 martin data = &sc->sc_txq.t_data[i];
1202 1.8 martin if (data->td_m == NULL)
1203 1.8 martin continue;
1204 1.32 martin
1205 1.69 thorpej if_statinc(ifp, if_opackets);
1206 1.32 martin nsegs = data->td_active->dm_nsegs;
1207 1.8 martin bus_dmamap_sync(sc->sc_dmat, data->td_active, 0,
1208 1.8 martin data->td_active->dm_mapsize, BUS_DMASYNC_POSTWRITE);
1209 1.8 martin bus_dmamap_unload(sc->sc_dmat, data->td_active);
1210 1.8 martin
1211 1.8 martin #ifdef DWC_GMAC_DEBUG
1212 1.8 martin aprint_normal_dev(sc->sc_dev,
1213 1.8 martin "dwc_gmac_tx_intr: done with packet at desc #%d, "
1214 1.8 martin "freeing mbuf %p\n", i, data->td_m);
1215 1.8 martin #endif
1216 1.8 martin
1217 1.8 martin m_freem(data->td_m);
1218 1.8 martin data->td_m = NULL;
1219 1.32 martin
1220 1.32 martin sc->sc_txq.t_queued -= nsegs;
1221 1.8 martin }
1222 1.8 martin
1223 1.8 martin sc->sc_txq.t_next = i;
1224 1.8 martin
1225 1.8 martin if (sc->sc_txq.t_queued < AWGE_TX_RING_COUNT) {
1226 1.32 martin ifp->if_flags &= ~IFF_OACTIVE;
1227 1.8 martin }
1228 1.38 skrll mutex_exit(&sc->sc_txq.t_mtx);
1229 1.8 martin }
1230 1.8 martin
1231 1.8 martin static void
1232 1.8 martin dwc_gmac_rx_intr(struct dwc_gmac_softc *sc)
1233 1.8 martin {
1234 1.11 martin struct ifnet *ifp = &sc->sc_ec.ec_if;
1235 1.11 martin struct dwc_gmac_dev_dmadesc *desc;
1236 1.11 martin struct dwc_gmac_rx_data *data;
1237 1.11 martin bus_addr_t physaddr;
1238 1.11 martin struct mbuf *m, *mnew;
1239 1.11 martin int i, len, error;
1240 1.11 martin
1241 1.38 skrll mutex_enter(&sc->sc_rxq.r_mtx);
1242 1.11 martin for (i = sc->sc_rxq.r_cur; ; i = RX_NEXT(i)) {
1243 1.11 martin bus_dmamap_sync(sc->sc_dmat, sc->sc_dma_ring_map,
1244 1.11 martin RX_DESC_OFFSET(i), sizeof(*desc),
1245 1.61 msaitoh BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE);
1246 1.11 martin desc = &sc->sc_rxq.r_desc[i];
1247 1.11 martin data = &sc->sc_rxq.r_data[i];
1248 1.11 martin
1249 1.55 martin if (sc->sc_descm->rx_is_owned_by_dev(desc))
1250 1.11 martin break;
1251 1.11 martin
1252 1.55 martin if (sc->sc_descm->rx_has_error(desc)) {
1253 1.11 martin #ifdef DWC_GMAC_DEBUG
1254 1.15 martin aprint_normal_dev(sc->sc_dev,
1255 1.15 martin "RX error: descriptor status %08x, skipping\n",
1256 1.55 martin le32toh(desc->ddesc_status0));
1257 1.11 martin #endif
1258 1.69 thorpej if_statinc(ifp, if_ierrors);
1259 1.11 martin goto skip;
1260 1.11 martin }
1261 1.11 martin
1262 1.55 martin len = sc->sc_descm->rx_get_len(desc);
1263 1.11 martin
1264 1.11 martin #ifdef DWC_GMAC_DEBUG
1265 1.15 martin aprint_normal_dev(sc->sc_dev,
1266 1.15 martin "rx int: device is done with descriptor #%d, len: %d\n",
1267 1.15 martin i, len);
1268 1.11 martin #endif
1269 1.11 martin
1270 1.11 martin /*
1271 1.11 martin * Try to get a new mbuf before passing this one
1272 1.11 martin * up, if that fails, drop the packet and reuse
1273 1.11 martin * the existing one.
1274 1.11 martin */
1275 1.11 martin MGETHDR(mnew, M_DONTWAIT, MT_DATA);
1276 1.11 martin if (mnew == NULL) {
1277 1.69 thorpej if_statinc(ifp, if_ierrors);
1278 1.11 martin goto skip;
1279 1.11 martin }
1280 1.11 martin MCLGET(mnew, M_DONTWAIT);
1281 1.11 martin if ((mnew->m_flags & M_EXT) == 0) {
1282 1.11 martin m_freem(mnew);
1283 1.69 thorpej if_statinc(ifp, if_ierrors);
1284 1.11 martin goto skip;
1285 1.11 martin }
1286 1.66 tnn mnew->m_len = mnew->m_pkthdr.len = mnew->m_ext.ext_size;
1287 1.66 tnn if (mnew->m_len > AWGE_MAX_PACKET) {
1288 1.66 tnn mnew->m_len = mnew->m_pkthdr.len = AWGE_MAX_PACKET;
1289 1.66 tnn }
1290 1.11 martin
1291 1.11 martin /* unload old DMA map */
1292 1.11 martin bus_dmamap_sync(sc->sc_dmat, data->rd_map, 0,
1293 1.11 martin data->rd_map->dm_mapsize, BUS_DMASYNC_POSTREAD);
1294 1.11 martin bus_dmamap_unload(sc->sc_dmat, data->rd_map);
1295 1.11 martin
1296 1.11 martin /* and reload with new mbuf */
1297 1.66 tnn error = bus_dmamap_load_mbuf(sc->sc_dmat, data->rd_map,
1298 1.66 tnn mnew, BUS_DMA_READ | BUS_DMA_NOWAIT);
1299 1.11 martin if (error != 0) {
1300 1.11 martin m_freem(mnew);
1301 1.11 martin /* try to reload old mbuf */
1302 1.66 tnn error = bus_dmamap_load_mbuf(sc->sc_dmat, data->rd_map,
1303 1.66 tnn data->rd_m, BUS_DMA_READ | BUS_DMA_NOWAIT);
1304 1.11 martin if (error != 0) {
1305 1.11 martin panic("%s: could not load old rx mbuf",
1306 1.11 martin device_xname(sc->sc_dev));
1307 1.11 martin }
1308 1.69 thorpej if_statinc(ifp, if_ierrors);
1309 1.11 martin goto skip;
1310 1.11 martin }
1311 1.11 martin physaddr = data->rd_map->dm_segs[0].ds_addr;
1312 1.11 martin
1313 1.11 martin /*
1314 1.11 martin * New mbuf loaded, update RX ring and continue
1315 1.11 martin */
1316 1.11 martin m = data->rd_m;
1317 1.11 martin data->rd_m = mnew;
1318 1.11 martin desc->ddesc_data = htole32(physaddr);
1319 1.11 martin
1320 1.11 martin /* finalize mbuf */
1321 1.11 martin m->m_pkthdr.len = m->m_len = len;
1322 1.36 ozaki m_set_rcvif(m, ifp);
1323 1.19 matt m->m_flags |= M_HASFCS;
1324 1.11 martin
1325 1.39 skrll if_percpuq_enqueue(sc->sc_ipq, m);
1326 1.11 martin
1327 1.11 martin skip:
1328 1.27 matt bus_dmamap_sync(sc->sc_dmat, data->rd_map, 0,
1329 1.27 matt data->rd_map->dm_mapsize, BUS_DMASYNC_PREREAD);
1330 1.55 martin
1331 1.55 martin sc->sc_descm->rx_init_flags(desc);
1332 1.66 tnn sc->sc_descm->rx_set_len(desc, data->rd_m->m_len);
1333 1.55 martin sc->sc_descm->rx_set_owned_by_dev(desc);
1334 1.55 martin
1335 1.11 martin bus_dmamap_sync(sc->sc_dmat, sc->sc_dma_ring_map,
1336 1.11 martin RX_DESC_OFFSET(i), sizeof(*desc),
1337 1.61 msaitoh BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
1338 1.11 martin }
1339 1.11 martin
1340 1.11 martin /* update RX pointer */
1341 1.11 martin sc->sc_rxq.r_cur = i;
1342 1.11 martin
1343 1.38 skrll mutex_exit(&sc->sc_rxq.r_mtx);
1344 1.8 martin }
1345 1.8 martin
1346 1.22 martin /*
1347 1.24 skrll * Reverse order of bits - http://aggregate.org/MAGIC/#Bit%20Reversal
1348 1.22 martin */
1349 1.22 martin static uint32_t
1350 1.22 martin bitrev32(uint32_t x)
1351 1.22 martin {
1352 1.22 martin x = (((x & 0xaaaaaaaa) >> 1) | ((x & 0x55555555) << 1));
1353 1.22 martin x = (((x & 0xcccccccc) >> 2) | ((x & 0x33333333) << 2));
1354 1.22 martin x = (((x & 0xf0f0f0f0) >> 4) | ((x & 0x0f0f0f0f) << 4));
1355 1.22 martin x = (((x & 0xff00ff00) >> 8) | ((x & 0x00ff00ff) << 8));
1356 1.22 martin
1357 1.22 martin return (x >> 16) | (x << 16);
1358 1.22 martin }
1359 1.22 martin
1360 1.20 jmcneill static void
1361 1.20 jmcneill dwc_gmac_setmulti(struct dwc_gmac_softc *sc)
1362 1.20 jmcneill {
1363 1.20 jmcneill struct ifnet * const ifp = &sc->sc_ec.ec_if;
1364 1.20 jmcneill struct ether_multi *enm;
1365 1.20 jmcneill struct ether_multistep step;
1366 1.59 ozaki struct ethercom *ec = &sc->sc_ec;
1367 1.20 jmcneill uint32_t hashes[2] = { 0, 0 };
1368 1.22 martin uint32_t ffilt, h;
1369 1.38 skrll int mcnt;
1370 1.22 martin
1371 1.38 skrll KASSERT(mutex_owned(sc->sc_lock));
1372 1.20 jmcneill
1373 1.20 jmcneill ffilt = bus_space_read_4(sc->sc_bst, sc->sc_bsh, AWIN_GMAC_MAC_FFILT);
1374 1.38 skrll
1375 1.20 jmcneill if (ifp->if_flags & IFF_PROMISC) {
1376 1.22 martin ffilt |= AWIN_GMAC_MAC_FFILT_PR;
1377 1.22 martin goto special_filter;
1378 1.20 jmcneill }
1379 1.20 jmcneill
1380 1.61 msaitoh ffilt &= ~(AWIN_GMAC_MAC_FFILT_PM | AWIN_GMAC_MAC_FFILT_PR);
1381 1.20 jmcneill
1382 1.20 jmcneill bus_space_write_4(sc->sc_bst, sc->sc_bsh, AWIN_GMAC_MAC_HTLOW, 0);
1383 1.20 jmcneill bus_space_write_4(sc->sc_bst, sc->sc_bsh, AWIN_GMAC_MAC_HTHIGH, 0);
1384 1.20 jmcneill
1385 1.59 ozaki ETHER_LOCK(ec);
1386 1.60 ozaki ec->ec_flags &= ~ETHER_F_ALLMULTI;
1387 1.59 ozaki ETHER_FIRST_MULTI(step, ec, enm);
1388 1.20 jmcneill mcnt = 0;
1389 1.20 jmcneill while (enm != NULL) {
1390 1.20 jmcneill if (memcmp(enm->enm_addrlo, enm->enm_addrhi,
1391 1.22 martin ETHER_ADDR_LEN) != 0) {
1392 1.60 ozaki ffilt |= AWIN_GMAC_MAC_FFILT_PM;
1393 1.60 ozaki ec->ec_flags |= ETHER_F_ALLMULTI;
1394 1.59 ozaki ETHER_UNLOCK(ec);
1395 1.22 martin goto special_filter;
1396 1.22 martin }
1397 1.20 jmcneill
1398 1.22 martin h = bitrev32(
1399 1.22 martin ~ether_crc32_le(enm->enm_addrlo, ETHER_ADDR_LEN)
1400 1.22 martin ) >> 26;
1401 1.20 jmcneill hashes[h >> 5] |= (1 << (h & 0x1f));
1402 1.20 jmcneill
1403 1.20 jmcneill mcnt++;
1404 1.20 jmcneill ETHER_NEXT_MULTI(step, enm);
1405 1.20 jmcneill }
1406 1.59 ozaki ETHER_UNLOCK(ec);
1407 1.20 jmcneill
1408 1.20 jmcneill if (mcnt)
1409 1.20 jmcneill ffilt |= AWIN_GMAC_MAC_FFILT_HMC;
1410 1.20 jmcneill else
1411 1.20 jmcneill ffilt &= ~AWIN_GMAC_MAC_FFILT_HMC;
1412 1.20 jmcneill
1413 1.20 jmcneill bus_space_write_4(sc->sc_bst, sc->sc_bsh, AWIN_GMAC_MAC_FFILT, ffilt);
1414 1.20 jmcneill bus_space_write_4(sc->sc_bst, sc->sc_bsh, AWIN_GMAC_MAC_HTLOW,
1415 1.20 jmcneill hashes[0]);
1416 1.20 jmcneill bus_space_write_4(sc->sc_bst, sc->sc_bsh, AWIN_GMAC_MAC_HTHIGH,
1417 1.20 jmcneill hashes[1]);
1418 1.60 ozaki sc->sc_if_flags = ifp->if_flags;
1419 1.22 martin
1420 1.22 martin #ifdef DWC_GMAC_DEBUG
1421 1.22 martin dwc_gmac_dump_ffilt(sc, ffilt);
1422 1.22 martin #endif
1423 1.22 martin return;
1424 1.22 martin
1425 1.22 martin special_filter:
1426 1.22 martin #ifdef DWC_GMAC_DEBUG
1427 1.22 martin dwc_gmac_dump_ffilt(sc, ffilt);
1428 1.22 martin #endif
1429 1.22 martin /* no MAC hashes, ALLMULTI or PROMISC */
1430 1.22 martin bus_space_write_4(sc->sc_bst, sc->sc_bsh, AWIN_GMAC_MAC_FFILT,
1431 1.22 martin ffilt);
1432 1.22 martin bus_space_write_4(sc->sc_bst, sc->sc_bsh, AWIN_GMAC_MAC_HTLOW,
1433 1.22 martin 0xffffffff);
1434 1.22 martin bus_space_write_4(sc->sc_bst, sc->sc_bsh, AWIN_GMAC_MAC_HTHIGH,
1435 1.22 martin 0xffffffff);
1436 1.22 martin sc->sc_if_flags = sc->sc_ec.ec_if.if_flags;
1437 1.20 jmcneill }
1438 1.20 jmcneill
1439 1.1 martin int
1440 1.1 martin dwc_gmac_intr(struct dwc_gmac_softc *sc)
1441 1.1 martin {
1442 1.1 martin uint32_t status, dma_status;
1443 1.8 martin int rv = 0;
1444 1.1 martin
1445 1.38 skrll if (sc->sc_stopping)
1446 1.38 skrll return 0;
1447 1.38 skrll
1448 1.1 martin status = bus_space_read_4(sc->sc_bst, sc->sc_bsh, AWIN_GMAC_MAC_INTR);
1449 1.2 martin if (status & AWIN_GMAC_MII_IRQ) {
1450 1.1 martin (void)bus_space_read_4(sc->sc_bst, sc->sc_bsh,
1451 1.1 martin AWIN_GMAC_MII_STATUS);
1452 1.8 martin rv = 1;
1453 1.2 martin mii_pollstat(&sc->sc_mii);
1454 1.2 martin }
1455 1.1 martin
1456 1.1 martin dma_status = bus_space_read_4(sc->sc_bst, sc->sc_bsh,
1457 1.1 martin AWIN_GMAC_DMA_STATUS);
1458 1.1 martin
1459 1.61 msaitoh if (dma_status & (GMAC_DMA_INT_NIE | GMAC_DMA_INT_AIE))
1460 1.8 martin rv = 1;
1461 1.1 martin
1462 1.8 martin if (dma_status & GMAC_DMA_INT_TIE)
1463 1.8 martin dwc_gmac_tx_intr(sc);
1464 1.1 martin
1465 1.8 martin if (dma_status & GMAC_DMA_INT_RIE)
1466 1.8 martin dwc_gmac_rx_intr(sc);
1467 1.8 martin
1468 1.8 martin /*
1469 1.8 martin * Check error conditions
1470 1.8 martin */
1471 1.8 martin if (dma_status & GMAC_DMA_INT_ERRORS) {
1472 1.69 thorpej if_statinc(&sc->sc_ec.ec_if, if_oerrors);
1473 1.8 martin #ifdef DWC_GMAC_DEBUG
1474 1.8 martin dwc_dump_and_abort(sc, "interrupt error condition");
1475 1.8 martin #endif
1476 1.8 martin }
1477 1.8 martin
1478 1.63 msaitoh rnd_add_uint32(&sc->rnd_source, dma_status);
1479 1.63 msaitoh
1480 1.8 martin /* ack interrupt */
1481 1.8 martin if (dma_status)
1482 1.8 martin bus_space_write_4(sc->sc_bst, sc->sc_bsh,
1483 1.8 martin AWIN_GMAC_DMA_STATUS, dma_status & GMAC_DMA_INT_MASK);
1484 1.8 martin
1485 1.28 martin /*
1486 1.28 martin * Get more packets
1487 1.28 martin */
1488 1.28 martin if (rv)
1489 1.40 ozaki if_schedule_deferred_start(&sc->sc_ec.ec_if);
1490 1.28 martin
1491 1.8 martin return rv;
1492 1.1 martin }
1493 1.7 martin
1494 1.55 martin static void
1495 1.55 martin dwc_gmac_desc_set_owned_by_dev(struct dwc_gmac_dev_dmadesc *desc)
1496 1.55 martin {
1497 1.55 martin
1498 1.55 martin desc->ddesc_status0 |= htole32(DDESC_STATUS_OWNEDBYDEV);
1499 1.55 martin }
1500 1.55 martin
1501 1.55 martin static int
1502 1.55 martin dwc_gmac_desc_is_owned_by_dev(struct dwc_gmac_dev_dmadesc *desc)
1503 1.55 martin {
1504 1.55 martin
1505 1.55 martin return !!(le32toh(desc->ddesc_status0) & DDESC_STATUS_OWNEDBYDEV);
1506 1.55 martin }
1507 1.55 martin
1508 1.55 martin static void
1509 1.55 martin dwc_gmac_desc_std_set_len(struct dwc_gmac_dev_dmadesc *desc, int len)
1510 1.55 martin {
1511 1.55 martin uint32_t cntl = le32toh(desc->ddesc_cntl1);
1512 1.55 martin
1513 1.55 martin desc->ddesc_cntl1 = htole32((cntl & ~DDESC_CNTL_SIZE1MASK) |
1514 1.55 martin __SHIFTIN(len, DDESC_CNTL_SIZE1MASK));
1515 1.55 martin }
1516 1.55 martin
1517 1.55 martin static uint32_t
1518 1.55 martin dwc_gmac_desc_std_get_len(struct dwc_gmac_dev_dmadesc *desc)
1519 1.55 martin {
1520 1.55 martin
1521 1.55 martin return __SHIFTOUT(le32toh(desc->ddesc_status0), DDESC_STATUS_FRMLENMSK);
1522 1.55 martin }
1523 1.55 martin
1524 1.55 martin static void
1525 1.55 martin dwc_gmac_desc_std_tx_init_flags(struct dwc_gmac_dev_dmadesc *desc)
1526 1.55 martin {
1527 1.55 martin
1528 1.55 martin desc->ddesc_status0 = 0;
1529 1.55 martin desc->ddesc_cntl1 = htole32(DDESC_CNTL_TXCHAIN);
1530 1.55 martin }
1531 1.55 martin
1532 1.55 martin static void
1533 1.55 martin dwc_gmac_desc_std_tx_set_first_frag(struct dwc_gmac_dev_dmadesc *desc)
1534 1.55 martin {
1535 1.55 martin uint32_t cntl = le32toh(desc->ddesc_cntl1);
1536 1.55 martin
1537 1.55 martin desc->ddesc_cntl1 = htole32(cntl | DDESC_CNTL_TXFIRST);
1538 1.55 martin }
1539 1.55 martin
1540 1.55 martin static void
1541 1.55 martin dwc_gmac_desc_std_tx_set_last_frag(struct dwc_gmac_dev_dmadesc *desc)
1542 1.55 martin {
1543 1.55 martin uint32_t cntl = le32toh(desc->ddesc_cntl1);
1544 1.55 martin
1545 1.55 martin desc->ddesc_cntl1 = htole32(cntl |
1546 1.55 martin DDESC_CNTL_TXLAST | DDESC_CNTL_TXINT);
1547 1.55 martin }
1548 1.55 martin
1549 1.55 martin static void
1550 1.55 martin dwc_gmac_desc_std_rx_init_flags(struct dwc_gmac_dev_dmadesc *desc)
1551 1.55 martin {
1552 1.55 martin
1553 1.55 martin desc->ddesc_status0 = 0;
1554 1.55 martin desc->ddesc_cntl1 = htole32(DDESC_CNTL_TXCHAIN);
1555 1.55 martin }
1556 1.55 martin
1557 1.55 martin static int
1558 1.55 martin dwc_gmac_desc_std_rx_has_error(struct dwc_gmac_dev_dmadesc *desc) {
1559 1.55 martin return !!(le32toh(desc->ddesc_status0) &
1560 1.55 martin (DDESC_STATUS_RXERROR | DDESC_STATUS_RXTRUNCATED));
1561 1.55 martin }
1562 1.55 martin
1563 1.55 martin static void
1564 1.55 martin dwc_gmac_desc_enh_set_len(struct dwc_gmac_dev_dmadesc *desc, int len)
1565 1.55 martin {
1566 1.55 martin uint32_t tdes1 = le32toh(desc->ddesc_cntl1);
1567 1.55 martin
1568 1.55 martin desc->ddesc_cntl1 = htole32((tdes1 & ~DDESC_DES1_SIZE1MASK) |
1569 1.55 martin __SHIFTIN(len, DDESC_DES1_SIZE1MASK));
1570 1.55 martin }
1571 1.55 martin
1572 1.55 martin static uint32_t
1573 1.55 martin dwc_gmac_desc_enh_get_len(struct dwc_gmac_dev_dmadesc *desc)
1574 1.55 martin {
1575 1.55 martin
1576 1.55 martin return __SHIFTOUT(le32toh(desc->ddesc_status0), DDESC_RDES0_FL);
1577 1.55 martin }
1578 1.55 martin
1579 1.55 martin static void
1580 1.55 martin dwc_gmac_desc_enh_tx_init_flags(struct dwc_gmac_dev_dmadesc *desc)
1581 1.55 martin {
1582 1.55 martin
1583 1.55 martin desc->ddesc_status0 = htole32(DDESC_TDES0_TCH);
1584 1.55 martin desc->ddesc_cntl1 = 0;
1585 1.55 martin }
1586 1.55 martin
1587 1.55 martin static void
1588 1.55 martin dwc_gmac_desc_enh_tx_set_first_frag(struct dwc_gmac_dev_dmadesc *desc)
1589 1.55 martin {
1590 1.55 martin uint32_t tdes0 = le32toh(desc->ddesc_status0);
1591 1.55 martin
1592 1.55 martin desc->ddesc_status0 = htole32(tdes0 | DDESC_TDES0_FS);
1593 1.55 martin }
1594 1.55 martin
1595 1.55 martin static void
1596 1.55 martin dwc_gmac_desc_enh_tx_set_last_frag(struct dwc_gmac_dev_dmadesc *desc)
1597 1.55 martin {
1598 1.55 martin uint32_t tdes0 = le32toh(desc->ddesc_status0);
1599 1.55 martin
1600 1.55 martin desc->ddesc_status0 = htole32(tdes0 | DDESC_TDES0_LS | DDESC_TDES0_IC);
1601 1.55 martin }
1602 1.55 martin
1603 1.55 martin static void
1604 1.55 martin dwc_gmac_desc_enh_rx_init_flags(struct dwc_gmac_dev_dmadesc *desc)
1605 1.55 martin {
1606 1.55 martin
1607 1.55 martin desc->ddesc_status0 = 0;
1608 1.55 martin desc->ddesc_cntl1 = htole32(DDESC_RDES1_RCH);
1609 1.55 martin }
1610 1.55 martin
1611 1.55 martin static int
1612 1.55 martin dwc_gmac_desc_enh_rx_has_error(struct dwc_gmac_dev_dmadesc *desc)
1613 1.55 martin {
1614 1.55 martin
1615 1.55 martin return !!(le32toh(desc->ddesc_status0) &
1616 1.55 martin (DDESC_RDES0_ES | DDESC_RDES0_LE));
1617 1.55 martin }
1618 1.55 martin
1619 1.7 martin #ifdef DWC_GMAC_DEBUG
1620 1.7 martin static void
1621 1.7 martin dwc_gmac_dump_dma(struct dwc_gmac_softc *sc)
1622 1.7 martin {
1623 1.7 martin aprint_normal_dev(sc->sc_dev, "busmode: %08x\n",
1624 1.7 martin bus_space_read_4(sc->sc_bst, sc->sc_bsh, AWIN_GMAC_DMA_BUSMODE));
1625 1.7 martin aprint_normal_dev(sc->sc_dev, "tx poll: %08x\n",
1626 1.7 martin bus_space_read_4(sc->sc_bst, sc->sc_bsh, AWIN_GMAC_DMA_TXPOLL));
1627 1.7 martin aprint_normal_dev(sc->sc_dev, "rx poll: %08x\n",
1628 1.7 martin bus_space_read_4(sc->sc_bst, sc->sc_bsh, AWIN_GMAC_DMA_RXPOLL));
1629 1.7 martin aprint_normal_dev(sc->sc_dev, "rx descriptors: %08x\n",
1630 1.7 martin bus_space_read_4(sc->sc_bst, sc->sc_bsh, AWIN_GMAC_DMA_RX_ADDR));
1631 1.7 martin aprint_normal_dev(sc->sc_dev, "tx descriptors: %08x\n",
1632 1.7 martin bus_space_read_4(sc->sc_bst, sc->sc_bsh, AWIN_GMAC_DMA_TX_ADDR));
1633 1.7 martin aprint_normal_dev(sc->sc_dev, "status: %08x\n",
1634 1.7 martin bus_space_read_4(sc->sc_bst, sc->sc_bsh, AWIN_GMAC_DMA_STATUS));
1635 1.7 martin aprint_normal_dev(sc->sc_dev, "op mode: %08x\n",
1636 1.7 martin bus_space_read_4(sc->sc_bst, sc->sc_bsh, AWIN_GMAC_DMA_OPMODE));
1637 1.7 martin aprint_normal_dev(sc->sc_dev, "int enable: %08x\n",
1638 1.7 martin bus_space_read_4(sc->sc_bst, sc->sc_bsh, AWIN_GMAC_DMA_INTENABLE));
1639 1.7 martin aprint_normal_dev(sc->sc_dev, "cur tx: %08x\n",
1640 1.7 martin bus_space_read_4(sc->sc_bst, sc->sc_bsh, AWIN_GMAC_DMA_CUR_TX_DESC));
1641 1.7 martin aprint_normal_dev(sc->sc_dev, "cur rx: %08x\n",
1642 1.7 martin bus_space_read_4(sc->sc_bst, sc->sc_bsh, AWIN_GMAC_DMA_CUR_RX_DESC));
1643 1.7 martin aprint_normal_dev(sc->sc_dev, "cur tx buffer: %08x\n",
1644 1.7 martin bus_space_read_4(sc->sc_bst, sc->sc_bsh, AWIN_GMAC_DMA_CUR_TX_BUFADDR));
1645 1.7 martin aprint_normal_dev(sc->sc_dev, "cur rx buffer: %08x\n",
1646 1.7 martin bus_space_read_4(sc->sc_bst, sc->sc_bsh, AWIN_GMAC_DMA_CUR_RX_BUFADDR));
1647 1.7 martin }
1648 1.7 martin
1649 1.7 martin static void
1650 1.7 martin dwc_gmac_dump_tx_desc(struct dwc_gmac_softc *sc)
1651 1.7 martin {
1652 1.7 martin int i;
1653 1.7 martin
1654 1.8 martin aprint_normal_dev(sc->sc_dev, "TX queue: cur=%d, next=%d, queued=%d\n",
1655 1.8 martin sc->sc_txq.t_cur, sc->sc_txq.t_next, sc->sc_txq.t_queued);
1656 1.8 martin aprint_normal_dev(sc->sc_dev, "TX DMA descriptors:\n");
1657 1.7 martin for (i = 0; i < AWGE_TX_RING_COUNT; i++) {
1658 1.7 martin struct dwc_gmac_dev_dmadesc *desc = &sc->sc_txq.t_desc[i];
1659 1.15 martin aprint_normal("#%d (%08lx): status: %08x cntl: %08x "
1660 1.15 martin "data: %08x next: %08x\n",
1661 1.15 martin i, sc->sc_txq.t_physaddr +
1662 1.15 martin i*sizeof(struct dwc_gmac_dev_dmadesc),
1663 1.55 martin le32toh(desc->ddesc_status0), le32toh(desc->ddesc_cntl1),
1664 1.7 martin le32toh(desc->ddesc_data), le32toh(desc->ddesc_next));
1665 1.7 martin }
1666 1.7 martin }
1667 1.8 martin
1668 1.8 martin static void
1669 1.11 martin dwc_gmac_dump_rx_desc(struct dwc_gmac_softc *sc)
1670 1.11 martin {
1671 1.11 martin int i;
1672 1.11 martin
1673 1.11 martin aprint_normal_dev(sc->sc_dev, "RX queue: cur=%d, next=%d\n",
1674 1.11 martin sc->sc_rxq.r_cur, sc->sc_rxq.r_next);
1675 1.11 martin aprint_normal_dev(sc->sc_dev, "RX DMA descriptors:\n");
1676 1.11 martin for (i = 0; i < AWGE_RX_RING_COUNT; i++) {
1677 1.11 martin struct dwc_gmac_dev_dmadesc *desc = &sc->sc_rxq.r_desc[i];
1678 1.15 martin aprint_normal("#%d (%08lx): status: %08x cntl: %08x "
1679 1.15 martin "data: %08x next: %08x\n",
1680 1.15 martin i, sc->sc_rxq.r_physaddr +
1681 1.15 martin i*sizeof(struct dwc_gmac_dev_dmadesc),
1682 1.55 martin le32toh(desc->ddesc_status0), le32toh(desc->ddesc_cntl1),
1683 1.11 martin le32toh(desc->ddesc_data), le32toh(desc->ddesc_next));
1684 1.11 martin }
1685 1.11 martin }
1686 1.11 martin
1687 1.11 martin static void
1688 1.10 martin dwc_dump_status(struct dwc_gmac_softc *sc)
1689 1.8 martin {
1690 1.8 martin uint32_t status = bus_space_read_4(sc->sc_bst, sc->sc_bsh,
1691 1.8 martin AWIN_GMAC_MAC_INTR);
1692 1.8 martin uint32_t dma_status = bus_space_read_4(sc->sc_bst, sc->sc_bsh,
1693 1.8 martin AWIN_GMAC_DMA_STATUS);
1694 1.8 martin char buf[200];
1695 1.8 martin
1696 1.8 martin /* print interrupt state */
1697 1.8 martin snprintb(buf, sizeof(buf), "\177\20"
1698 1.10 martin "b\x10""NI\0"
1699 1.10 martin "b\x0f""AI\0"
1700 1.10 martin "b\x0e""ER\0"
1701 1.10 martin "b\x0d""FB\0"
1702 1.10 martin "b\x0a""ET\0"
1703 1.10 martin "b\x09""RW\0"
1704 1.10 martin "b\x08""RS\0"
1705 1.10 martin "b\x07""RU\0"
1706 1.10 martin "b\x06""RI\0"
1707 1.10 martin "b\x05""UN\0"
1708 1.10 martin "b\x04""OV\0"
1709 1.10 martin "b\x03""TJ\0"
1710 1.10 martin "b\x02""TU\0"
1711 1.10 martin "b\x01""TS\0"
1712 1.10 martin "b\x00""TI\0"
1713 1.8 martin "\0", dma_status);
1714 1.10 martin aprint_normal_dev(sc->sc_dev, "INTR status: %08x, DMA status: %s\n",
1715 1.8 martin status, buf);
1716 1.10 martin }
1717 1.8 martin
1718 1.10 martin static void
1719 1.10 martin dwc_dump_and_abort(struct dwc_gmac_softc *sc, const char *msg)
1720 1.10 martin {
1721 1.10 martin dwc_dump_status(sc);
1722 1.22 martin dwc_gmac_dump_ffilt(sc,
1723 1.22 martin bus_space_read_4(sc->sc_bst, sc->sc_bsh, AWIN_GMAC_MAC_FFILT));
1724 1.8 martin dwc_gmac_dump_dma(sc);
1725 1.8 martin dwc_gmac_dump_tx_desc(sc);
1726 1.11 martin dwc_gmac_dump_rx_desc(sc);
1727 1.8 martin
1728 1.21 joerg panic("%s", msg);
1729 1.8 martin }
1730 1.22 martin
1731 1.22 martin static void dwc_gmac_dump_ffilt(struct dwc_gmac_softc *sc, uint32_t ffilt)
1732 1.22 martin {
1733 1.22 martin char buf[200];
1734 1.22 martin
1735 1.22 martin /* print filter setup */
1736 1.22 martin snprintb(buf, sizeof(buf), "\177\20"
1737 1.22 martin "b\x1f""RA\0"
1738 1.22 martin "b\x0a""HPF\0"
1739 1.22 martin "b\x09""SAF\0"
1740 1.22 martin "b\x08""SAIF\0"
1741 1.22 martin "b\x05""DBF\0"
1742 1.22 martin "b\x04""PM\0"
1743 1.22 martin "b\x03""DAIF\0"
1744 1.22 martin "b\x02""HMC\0"
1745 1.22 martin "b\x01""HUC\0"
1746 1.22 martin "b\x00""PR\0"
1747 1.22 martin "\0", ffilt);
1748 1.22 martin aprint_normal_dev(sc->sc_dev, "FFILT: %s\n", buf);
1749 1.22 martin }
1750 1.7 martin #endif
1751