Home | History | Annotate | Line # | Download | only in ic
dwc_gmac.c revision 1.84
      1  1.84     skrll /* $NetBSD: dwc_gmac.c,v 1.84 2024/03/03 10:02:11 skrll Exp $ */
      2  1.18  jmcneill 
      3   1.1    martin /*-
      4   1.1    martin  * Copyright (c) 2013, 2014 The NetBSD Foundation, Inc.
      5   1.1    martin  * All rights reserved.
      6   1.1    martin  *
      7   1.1    martin  * This code is derived from software contributed to The NetBSD Foundation
      8   1.1    martin  * by Matt Thomas of 3am Software Foundry and Martin Husemann.
      9   1.1    martin  *
     10   1.1    martin  * Redistribution and use in source and binary forms, with or without
     11   1.1    martin  * modification, are permitted provided that the following conditions
     12   1.1    martin  * are met:
     13   1.1    martin  * 1. Redistributions of source code must retain the above copyright
     14   1.1    martin  *    notice, this list of conditions and the following disclaimer.
     15   1.1    martin  * 2. Redistributions in binary form must reproduce the above copyright
     16   1.1    martin  *    notice, this list of conditions and the following disclaimer in the
     17   1.1    martin  *    documentation and/or other materials provided with the distribution.
     18   1.1    martin  *
     19   1.1    martin  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
     20   1.1    martin  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     21   1.1    martin  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     22   1.1    martin  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
     23   1.1    martin  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     24   1.1    martin  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     25   1.1    martin  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     26   1.1    martin  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     27   1.1    martin  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     28   1.1    martin  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     29   1.1    martin  * POSSIBILITY OF SUCH DAMAGE.
     30   1.1    martin  */
     31   1.1    martin 
     32   1.1    martin /*
     33   1.1    martin  * This driver supports the Synopsis Designware GMAC core, as found
     34   1.1    martin  * on Allwinner A20 cores and others.
     35   1.1    martin  *
     36   1.1    martin  * Real documentation seems to not be available, the marketing product
     37   1.1    martin  * documents could be found here:
     38   1.1    martin  *
     39   1.1    martin  *  http://www.synopsys.com/dw/ipdir.php?ds=dwc_ether_mac10_100_1000_unive
     40   1.1    martin  */
     41   1.1    martin 
     42   1.1    martin #include <sys/cdefs.h>
     43   1.1    martin 
     44  1.84     skrll __KERNEL_RCSID(1, "$NetBSD: dwc_gmac.c,v 1.84 2024/03/03 10:02:11 skrll Exp $");
     45   1.7    martin 
     46   1.7    martin /* #define	DWC_GMAC_DEBUG	1 */
     47   1.1    martin 
     48  1.38     skrll #ifdef _KERNEL_OPT
     49   1.1    martin #include "opt_inet.h"
     50  1.38     skrll #endif
     51   1.1    martin 
     52   1.1    martin #include <sys/param.h>
     53   1.1    martin #include <sys/bus.h>
     54   1.1    martin #include <sys/device.h>
     55   1.1    martin #include <sys/intr.h>
     56   1.1    martin #include <sys/systm.h>
     57   1.1    martin #include <sys/sockio.h>
     58  1.29  jmcneill #include <sys/cprng.h>
     59  1.63   msaitoh #include <sys/rndsource.h>
     60   1.1    martin 
     61   1.1    martin #include <net/if.h>
     62   1.1    martin #include <net/if_ether.h>
     63   1.1    martin #include <net/if_media.h>
     64   1.1    martin #include <net/bpf.h>
     65   1.1    martin #ifdef INET
     66   1.1    martin #include <netinet/if_inarp.h>
     67   1.1    martin #endif
     68   1.1    martin 
     69   1.1    martin #include <dev/mii/miivar.h>
     70   1.1    martin 
     71   1.1    martin #include <dev/ic/dwc_gmac_reg.h>
     72   1.1    martin #include <dev/ic/dwc_gmac_var.h>
     73   1.1    martin 
     74  1.56   msaitoh static int dwc_gmac_miibus_read_reg(device_t, int, int, uint16_t *);
     75  1.56   msaitoh static int dwc_gmac_miibus_write_reg(device_t, int, int, uint16_t);
     76   1.1    martin static void dwc_gmac_miibus_statchg(struct ifnet *);
     77   1.1    martin 
     78  1.61   msaitoh static int dwc_gmac_reset(struct dwc_gmac_softc *);
     79  1.79       mrg static void dwc_gmac_write_hwaddr(struct dwc_gmac_softc *, uint8_t[ETHER_ADDR_LEN]);
     80  1.61   msaitoh static int dwc_gmac_alloc_dma_rings(struct dwc_gmac_softc *);
     81  1.61   msaitoh static void dwc_gmac_free_dma_rings(struct dwc_gmac_softc *);
     82  1.61   msaitoh static int dwc_gmac_alloc_rx_ring(struct dwc_gmac_softc *, struct dwc_gmac_rx_ring *);
     83  1.61   msaitoh static void dwc_gmac_reset_rx_ring(struct dwc_gmac_softc *, struct dwc_gmac_rx_ring *);
     84  1.61   msaitoh static void dwc_gmac_free_rx_ring(struct dwc_gmac_softc *, struct dwc_gmac_rx_ring *);
     85  1.61   msaitoh static int dwc_gmac_alloc_tx_ring(struct dwc_gmac_softc *, struct dwc_gmac_tx_ring *);
     86  1.61   msaitoh static void dwc_gmac_reset_tx_ring(struct dwc_gmac_softc *, struct dwc_gmac_tx_ring *);
     87  1.61   msaitoh static void dwc_gmac_free_tx_ring(struct dwc_gmac_softc *, struct dwc_gmac_tx_ring *);
     88  1.61   msaitoh static void dwc_gmac_txdesc_sync(struct dwc_gmac_softc *, int, int, int);
     89  1.61   msaitoh static int dwc_gmac_init(struct ifnet *);
     90  1.61   msaitoh static int dwc_gmac_init_locked(struct ifnet *);
     91  1.61   msaitoh static void dwc_gmac_stop(struct ifnet *, int);
     92  1.61   msaitoh static void dwc_gmac_stop_locked(struct ifnet *, int);
     93  1.61   msaitoh static void dwc_gmac_start(struct ifnet *);
     94  1.61   msaitoh static void dwc_gmac_start_locked(struct ifnet *);
     95  1.61   msaitoh static int dwc_gmac_queue(struct dwc_gmac_softc *, struct mbuf *);
     96   1.1    martin static int dwc_gmac_ioctl(struct ifnet *, u_long, void *);
     97  1.61   msaitoh static void dwc_gmac_tx_intr(struct dwc_gmac_softc *);
     98  1.61   msaitoh static void dwc_gmac_rx_intr(struct dwc_gmac_softc *);
     99  1.61   msaitoh static void dwc_gmac_setmulti(struct dwc_gmac_softc *);
    100  1.22    martin static int dwc_gmac_ifflags_cb(struct ethercom *);
    101  1.61   msaitoh static uint32_t	bitrev32(uint32_t);
    102  1.55    martin static void dwc_gmac_desc_set_owned_by_dev(struct dwc_gmac_dev_dmadesc *);
    103  1.55    martin static int  dwc_gmac_desc_is_owned_by_dev(struct dwc_gmac_dev_dmadesc *);
    104  1.55    martin static void dwc_gmac_desc_std_set_len(struct dwc_gmac_dev_dmadesc *, int);
    105  1.55    martin static uint32_t dwc_gmac_desc_std_get_len(struct dwc_gmac_dev_dmadesc *);
    106  1.55    martin static void dwc_gmac_desc_std_tx_init_flags(struct dwc_gmac_dev_dmadesc *);
    107  1.55    martin static void dwc_gmac_desc_std_tx_set_first_frag(struct dwc_gmac_dev_dmadesc *);
    108  1.55    martin static void dwc_gmac_desc_std_tx_set_last_frag(struct dwc_gmac_dev_dmadesc *);
    109  1.55    martin static void dwc_gmac_desc_std_rx_init_flags(struct dwc_gmac_dev_dmadesc *);
    110  1.55    martin static int  dwc_gmac_desc_std_rx_has_error(struct dwc_gmac_dev_dmadesc *);
    111  1.55    martin static void dwc_gmac_desc_enh_set_len(struct dwc_gmac_dev_dmadesc *, int);
    112  1.55    martin static uint32_t dwc_gmac_desc_enh_get_len(struct dwc_gmac_dev_dmadesc *);
    113  1.55    martin static void dwc_gmac_desc_enh_tx_init_flags(struct dwc_gmac_dev_dmadesc *);
    114  1.55    martin static void dwc_gmac_desc_enh_tx_set_first_frag(struct dwc_gmac_dev_dmadesc *);
    115  1.55    martin static void dwc_gmac_desc_enh_tx_set_last_frag(struct dwc_gmac_dev_dmadesc *);
    116  1.55    martin static void dwc_gmac_desc_enh_rx_init_flags(struct dwc_gmac_dev_dmadesc *);
    117  1.55    martin static int  dwc_gmac_desc_enh_rx_has_error(struct dwc_gmac_dev_dmadesc *);
    118  1.55    martin 
    119  1.55    martin static const struct dwc_gmac_desc_methods desc_methods_standard = {
    120  1.55    martin 	.tx_init_flags = dwc_gmac_desc_std_tx_init_flags,
    121  1.55    martin 	.tx_set_owned_by_dev = dwc_gmac_desc_set_owned_by_dev,
    122  1.55    martin 	.tx_is_owned_by_dev = dwc_gmac_desc_is_owned_by_dev,
    123  1.55    martin 	.tx_set_len = dwc_gmac_desc_std_set_len,
    124  1.55    martin 	.tx_set_first_frag = dwc_gmac_desc_std_tx_set_first_frag,
    125  1.55    martin 	.tx_set_last_frag = dwc_gmac_desc_std_tx_set_last_frag,
    126  1.55    martin 	.rx_init_flags = dwc_gmac_desc_std_rx_init_flags,
    127  1.55    martin 	.rx_set_owned_by_dev = dwc_gmac_desc_set_owned_by_dev,
    128  1.55    martin 	.rx_is_owned_by_dev = dwc_gmac_desc_is_owned_by_dev,
    129  1.55    martin 	.rx_set_len = dwc_gmac_desc_std_set_len,
    130  1.55    martin 	.rx_get_len = dwc_gmac_desc_std_get_len,
    131  1.55    martin 	.rx_has_error = dwc_gmac_desc_std_rx_has_error
    132  1.55    martin };
    133  1.55    martin 
    134  1.55    martin static const struct dwc_gmac_desc_methods desc_methods_enhanced = {
    135  1.55    martin 	.tx_init_flags = dwc_gmac_desc_enh_tx_init_flags,
    136  1.55    martin 	.tx_set_owned_by_dev = dwc_gmac_desc_set_owned_by_dev,
    137  1.55    martin 	.tx_is_owned_by_dev = dwc_gmac_desc_is_owned_by_dev,
    138  1.55    martin 	.tx_set_len = dwc_gmac_desc_enh_set_len,
    139  1.55    martin 	.tx_set_first_frag = dwc_gmac_desc_enh_tx_set_first_frag,
    140  1.55    martin 	.tx_set_last_frag = dwc_gmac_desc_enh_tx_set_last_frag,
    141  1.55    martin 	.rx_init_flags = dwc_gmac_desc_enh_rx_init_flags,
    142  1.55    martin 	.rx_set_owned_by_dev = dwc_gmac_desc_set_owned_by_dev,
    143  1.55    martin 	.rx_is_owned_by_dev = dwc_gmac_desc_is_owned_by_dev,
    144  1.55    martin 	.rx_set_len = dwc_gmac_desc_enh_set_len,
    145  1.55    martin 	.rx_get_len = dwc_gmac_desc_enh_get_len,
    146  1.55    martin 	.rx_has_error = dwc_gmac_desc_enh_rx_has_error
    147  1.55    martin };
    148  1.55    martin 
    149   1.1    martin 
    150  1.82     skrll #define	TX_DESC_OFFSET(N)	((AWGE_RX_RING_COUNT + (N)) \
    151  1.82     skrll 				    * sizeof(struct dwc_gmac_dev_dmadesc))
    152  1.82     skrll #define	TX_NEXT(N)		(((N) + 1) & (AWGE_TX_RING_COUNT - 1))
    153   1.1    martin 
    154  1.82     skrll #define RX_DESC_OFFSET(N)	((N) * sizeof(struct dwc_gmac_dev_dmadesc))
    155  1.82     skrll #define	RX_NEXT(N)		(((N) + 1) & (AWGE_RX_RING_COUNT - 1))
    156   1.8    martin 
    157   1.8    martin 
    158   1.8    martin 
    159  1.61   msaitoh #define	GMAC_DEF_DMA_INT_MASK	(GMAC_DMA_INT_TIE | GMAC_DMA_INT_RIE | \
    160  1.61   msaitoh 				GMAC_DMA_INT_NIE | GMAC_DMA_INT_AIE | \
    161  1.61   msaitoh 				GMAC_DMA_INT_FBE | GMAC_DMA_INT_UNE)
    162  1.61   msaitoh 
    163  1.61   msaitoh #define	GMAC_DMA_INT_ERRORS	(GMAC_DMA_INT_AIE | GMAC_DMA_INT_ERE | \
    164  1.61   msaitoh 				GMAC_DMA_INT_FBE |	\
    165  1.61   msaitoh 				GMAC_DMA_INT_RWE | GMAC_DMA_INT_RUE | \
    166  1.61   msaitoh 				GMAC_DMA_INT_UNE | GMAC_DMA_INT_OVE | \
    167  1.10    martin 				GMAC_DMA_INT_TJE)
    168   1.8    martin 
    169   1.8    martin #define	AWIN_DEF_MAC_INTRMASK	\
    170   1.8    martin 	(AWIN_GMAC_MAC_INT_TSI | AWIN_GMAC_MAC_INT_ANEG |	\
    171  1.55    martin 	AWIN_GMAC_MAC_INT_LINKCHG)
    172   1.1    martin 
    173   1.7    martin #ifdef DWC_GMAC_DEBUG
    174  1.61   msaitoh static void dwc_gmac_dump_dma(struct dwc_gmac_softc *);
    175  1.61   msaitoh static void dwc_gmac_dump_tx_desc(struct dwc_gmac_softc *);
    176  1.61   msaitoh static void dwc_gmac_dump_rx_desc(struct dwc_gmac_softc *);
    177  1.61   msaitoh static void dwc_dump_and_abort(struct dwc_gmac_softc *, const char *);
    178  1.61   msaitoh static void dwc_dump_status(struct dwc_gmac_softc *);
    179  1.61   msaitoh static void dwc_gmac_dump_ffilt(struct dwc_gmac_softc *, uint32_t);
    180   1.7    martin #endif
    181   1.7    martin 
    182  1.51  jmcneill int
    183  1.57    martin dwc_gmac_attach(struct dwc_gmac_softc *sc, int phy_id, uint32_t mii_clk)
    184   1.1    martin {
    185   1.1    martin 	uint8_t enaddr[ETHER_ADDR_LEN];
    186  1.55    martin 	uint32_t maclo, machi, ver, hwft;
    187   1.1    martin 	struct mii_data * const mii = &sc->sc_mii;
    188   1.1    martin 	struct ifnet * const ifp = &sc->sc_ec.ec_if;
    189   1.5    martin 	prop_dictionary_t dict;
    190   1.1    martin 
    191   1.1    martin 	mutex_init(&sc->sc_mdio_lock, MUTEX_DEFAULT, IPL_NET);
    192   1.3    martin 	sc->sc_mii_clk = mii_clk & 7;
    193   1.1    martin 
    194   1.5    martin 	dict = device_properties(sc->sc_dev);
    195   1.5    martin 	prop_data_t ea = dict ? prop_dictionary_get(dict, "mac-address") : NULL;
    196   1.5    martin 	if (ea != NULL) {
    197   1.5    martin 		/*
    198  1.75    andvar 		 * If the MAC address is overridden by a device property,
    199   1.5    martin 		 * use that.
    200   1.5    martin 		 */
    201   1.5    martin 		KASSERT(prop_object_type(ea) == PROP_TYPE_DATA);
    202   1.5    martin 		KASSERT(prop_data_size(ea) == ETHER_ADDR_LEN);
    203  1.71  jmcneill 		memcpy(enaddr, prop_data_value(ea), ETHER_ADDR_LEN);
    204   1.5    martin 	} else {
    205   1.5    martin 		/*
    206   1.5    martin 		 * If we did not get an externaly configure address,
    207   1.5    martin 		 * try to read one from the current filter setup,
    208   1.5    martin 		 * before resetting the chip.
    209   1.5    martin 		 */
    210   1.8    martin 		maclo = bus_space_read_4(sc->sc_bst, sc->sc_bsh,
    211   1.8    martin 		    AWIN_GMAC_MAC_ADDR0LO);
    212   1.8    martin 		machi = bus_space_read_4(sc->sc_bst, sc->sc_bsh,
    213   1.8    martin 		    AWIN_GMAC_MAC_ADDR0HI);
    214  1.14  jmcneill 
    215  1.14  jmcneill 		if (maclo == 0xffffffff && (machi & 0xffff) == 0xffff) {
    216  1.29  jmcneill 			/* fake MAC address */
    217  1.29  jmcneill 			maclo = 0x00f2 | (cprng_strong32() << 16);
    218  1.29  jmcneill 			machi = cprng_strong32();
    219  1.14  jmcneill 		}
    220  1.14  jmcneill 
    221   1.1    martin 		enaddr[0] = maclo & 0x0ff;
    222   1.1    martin 		enaddr[1] = (maclo >> 8) & 0x0ff;
    223   1.1    martin 		enaddr[2] = (maclo >> 16) & 0x0ff;
    224   1.1    martin 		enaddr[3] = (maclo >> 24) & 0x0ff;
    225   1.1    martin 		enaddr[4] = machi & 0x0ff;
    226   1.1    martin 		enaddr[5] = (machi >> 8) & 0x0ff;
    227   1.1    martin 	}
    228   1.1    martin 
    229  1.55    martin 	ver = bus_space_read_4(sc->sc_bst, sc->sc_bsh, AWIN_GMAC_MAC_VERSION);
    230  1.55    martin 	aprint_normal_dev(sc->sc_dev, "Core version: %08x\n", ver);
    231  1.55    martin 
    232   1.1    martin 	/*
    233  1.21     joerg 	 * Init chip and do initial setup
    234   1.1    martin 	 */
    235   1.1    martin 	if (dwc_gmac_reset(sc) != 0)
    236  1.51  jmcneill 		return ENXIO;	/* not much to cleanup, haven't attached yet */
    237   1.5    martin 	dwc_gmac_write_hwaddr(sc, enaddr);
    238  1.52     sevan 	aprint_normal_dev(sc->sc_dev, "Ethernet address %s\n",
    239   1.1    martin 	    ether_sprintf(enaddr));
    240   1.1    martin 
    241  1.55    martin 	hwft = 0;
    242  1.55    martin 	if (ver >= 0x35) {
    243  1.55    martin 		hwft = bus_space_read_4(sc->sc_bst, sc->sc_bsh,
    244  1.55    martin 		    AWIN_GMAC_DMA_HWFEATURES);
    245  1.55    martin 		aprint_normal_dev(sc->sc_dev,
    246  1.55    martin 		    "HW feature mask: %x\n", hwft);
    247  1.55    martin 	}
    248  1.83     skrll 
    249  1.83     skrll 	if (sizeof(bus_addr_t) > 4) {
    250  1.83     skrll 		int error = bus_dmatag_subregion(sc->sc_dmat, 0, __MASK(32),
    251  1.83     skrll 		    &sc->sc_dmat, BUS_DMA_WAITOK);
    252  1.83     skrll 		if (error != 0) {
    253  1.83     skrll 			aprint_error_dev(sc->sc_dev,
    254  1.83     skrll 			    "failed to create DMA subregion\n");
    255  1.83     skrll 			return ENOMEM;
    256  1.83     skrll 		}
    257  1.83     skrll 	}
    258  1.83     skrll 
    259  1.55    martin 	if (hwft & GMAC_DMA_FEAT_ENHANCED_DESC) {
    260  1.55    martin 		aprint_normal_dev(sc->sc_dev,
    261  1.55    martin 		    "Using enhanced descriptor format\n");
    262  1.55    martin 		sc->sc_descm = &desc_methods_enhanced;
    263  1.55    martin 	} else {
    264  1.55    martin 		sc->sc_descm = &desc_methods_standard;
    265  1.55    martin 	}
    266  1.70       chs 	if (hwft & GMAC_DMA_FEAT_RMON) {
    267  1.70       chs 		uint32_t val;
    268  1.70       chs 
    269  1.70       chs 		/* Mask all MMC interrupts */
    270  1.70       chs 		val = 0xffffffff;
    271  1.70       chs 		bus_space_write_4(sc->sc_bst, sc->sc_bsh,
    272  1.70       chs 		    GMAC_MMC_RX_INT_MSK, val);
    273  1.70       chs 		bus_space_write_4(sc->sc_bst, sc->sc_bsh,
    274  1.70       chs 		    GMAC_MMC_TX_INT_MSK, val);
    275  1.70       chs 	}
    276  1.55    martin 
    277   1.1    martin 	/*
    278   1.1    martin 	 * Allocate Tx and Rx rings
    279   1.1    martin 	 */
    280   1.1    martin 	if (dwc_gmac_alloc_dma_rings(sc) != 0) {
    281   1.1    martin 		aprint_error_dev(sc->sc_dev, "could not allocate DMA rings\n");
    282   1.1    martin 		goto fail;
    283   1.1    martin 	}
    284  1.38     skrll 
    285   1.1    martin 	if (dwc_gmac_alloc_tx_ring(sc, &sc->sc_txq) != 0) {
    286   1.1    martin 		aprint_error_dev(sc->sc_dev, "could not allocate Tx ring\n");
    287   1.1    martin 		goto fail;
    288   1.1    martin 	}
    289   1.1    martin 
    290   1.1    martin 	if (dwc_gmac_alloc_rx_ring(sc, &sc->sc_rxq) != 0) {
    291   1.1    martin 		aprint_error_dev(sc->sc_dev, "could not allocate Rx ring\n");
    292   1.1    martin 		goto fail;
    293   1.1    martin 	}
    294   1.1    martin 
    295  1.38     skrll 	sc->sc_lock = mutex_obj_alloc(MUTEX_DEFAULT, IPL_NET);
    296  1.38     skrll 	mutex_init(&sc->sc_txq.t_mtx, MUTEX_DEFAULT, IPL_NET);
    297  1.38     skrll 	mutex_init(&sc->sc_rxq.r_mtx, MUTEX_DEFAULT, IPL_NET);
    298  1.38     skrll 
    299   1.1    martin 	/*
    300   1.1    martin 	 * Prepare interface data
    301   1.1    martin 	 */
    302   1.1    martin 	ifp->if_softc = sc;
    303   1.1    martin 	strlcpy(ifp->if_xname, device_xname(sc->sc_dev), IFNAMSIZ);
    304   1.1    martin 	ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST;
    305  1.44     ozaki #ifdef DWCGMAC_MPSAFE
    306  1.43     ozaki 	ifp->if_extflags = IFEF_MPSAFE;
    307  1.44     ozaki #endif
    308   1.1    martin 	ifp->if_ioctl = dwc_gmac_ioctl;
    309   1.1    martin 	ifp->if_start = dwc_gmac_start;
    310   1.1    martin 	ifp->if_init = dwc_gmac_init;
    311   1.1    martin 	ifp->if_stop = dwc_gmac_stop;
    312   1.1    martin 	IFQ_SET_MAXLEN(&ifp->if_snd, IFQ_MAXLEN);
    313   1.1    martin 	IFQ_SET_READY(&ifp->if_snd);
    314   1.1    martin 
    315   1.1    martin 	/*
    316   1.1    martin 	 * Attach MII subdevices
    317   1.1    martin 	 */
    318   1.2    martin 	sc->sc_ec.ec_mii = &sc->sc_mii;
    319   1.1    martin 	ifmedia_init(&mii->mii_media, 0, ether_mediachange, ether_mediastatus);
    320  1.62   msaitoh 	mii->mii_ifp = ifp;
    321  1.62   msaitoh 	mii->mii_readreg = dwc_gmac_miibus_read_reg;
    322  1.62   msaitoh 	mii->mii_writereg = dwc_gmac_miibus_write_reg;
    323  1.62   msaitoh 	mii->mii_statchg = dwc_gmac_miibus_statchg;
    324  1.62   msaitoh 	mii_attach(sc->sc_dev, mii, 0xffffffff, phy_id, MII_OFFSET_ANY,
    325  1.25  jmcneill 	    MIIF_DOPAUSE);
    326   1.1    martin 
    327  1.62   msaitoh 	if (LIST_EMPTY(&mii->mii_phys)) {
    328  1.62   msaitoh 		aprint_error_dev(sc->sc_dev, "no PHY found!\n");
    329  1.62   msaitoh 		ifmedia_add(&mii->mii_media, IFM_ETHER | IFM_MANUAL, 0, NULL);
    330  1.62   msaitoh 		ifmedia_set(&mii->mii_media, IFM_ETHER | IFM_MANUAL);
    331  1.62   msaitoh 	} else {
    332  1.62   msaitoh 		ifmedia_set(&mii->mii_media, IFM_ETHER | IFM_AUTO);
    333  1.62   msaitoh 	}
    334   1.1    martin 
    335   1.1    martin 	/*
    336  1.33       tnn 	 * We can support 802.1Q VLAN-sized frames.
    337  1.33       tnn 	 */
    338  1.33       tnn 	sc->sc_ec.ec_capabilities |= ETHERCAP_VLAN_MTU;
    339  1.33       tnn 
    340  1.33       tnn 	/*
    341   1.1    martin 	 * Ready, attach interface
    342   1.1    martin 	 */
    343  1.38     skrll 	/* Attach the interface. */
    344  1.74  riastrad 	if_initialize(ifp);
    345  1.38     skrll 	sc->sc_ipq = if_percpuq_create(&sc->sc_ec.ec_if);
    346  1.40     ozaki 	if_deferred_start_init(ifp, NULL);
    347   1.1    martin 	ether_ifattach(ifp, enaddr);
    348  1.22    martin 	ether_set_ifflags_cb(&sc->sc_ec, dwc_gmac_ifflags_cb);
    349  1.38     skrll 	if_register(ifp);
    350  1.63   msaitoh 	rnd_attach_source(&sc->rnd_source, device_xname(sc->sc_dev),
    351  1.63   msaitoh 	    RND_TYPE_NET, RND_FLAG_DEFAULT);
    352   1.1    martin 
    353   1.1    martin 	/*
    354   1.1    martin 	 * Enable interrupts
    355   1.1    martin 	 */
    356  1.38     skrll 	mutex_enter(sc->sc_lock);
    357  1.25  jmcneill 	bus_space_write_4(sc->sc_bst, sc->sc_bsh, AWIN_GMAC_MAC_INTMASK,
    358   1.8    martin 	    AWIN_DEF_MAC_INTRMASK);
    359   1.8    martin 	bus_space_write_4(sc->sc_bst, sc->sc_bsh, AWIN_GMAC_DMA_INTENABLE,
    360   1.8    martin 	    GMAC_DEF_DMA_INT_MASK);
    361  1.38     skrll 	mutex_exit(sc->sc_lock);
    362   1.1    martin 
    363  1.51  jmcneill 	return 0;
    364  1.51  jmcneill 
    365   1.1    martin fail:
    366   1.1    martin 	dwc_gmac_free_rx_ring(sc, &sc->sc_rxq);
    367   1.1    martin 	dwc_gmac_free_tx_ring(sc, &sc->sc_txq);
    368  1.41   msaitoh 	dwc_gmac_free_dma_rings(sc);
    369  1.41   msaitoh 	mutex_destroy(&sc->sc_mdio_lock);
    370  1.51  jmcneill 
    371  1.51  jmcneill 	return ENXIO;
    372   1.1    martin }
    373   1.1    martin 
    374   1.1    martin 
    375   1.1    martin 
    376   1.1    martin static int
    377   1.1    martin dwc_gmac_reset(struct dwc_gmac_softc *sc)
    378   1.1    martin {
    379   1.1    martin 	size_t cnt;
    380   1.1    martin 	bus_space_write_4(sc->sc_bst, sc->sc_bsh, AWIN_GMAC_DMA_BUSMODE,
    381  1.61   msaitoh 	    bus_space_read_4(sc->sc_bst, sc->sc_bsh, AWIN_GMAC_DMA_BUSMODE)
    382  1.61   msaitoh 	    | GMAC_BUSMODE_RESET);
    383  1.72       ryo 	for (cnt = 0; cnt < 30000; cnt++) {
    384   1.1    martin 		if ((bus_space_read_4(sc->sc_bst, sc->sc_bsh, AWIN_GMAC_DMA_BUSMODE)
    385   1.1    martin 		    & GMAC_BUSMODE_RESET) == 0)
    386   1.1    martin 			return 0;
    387   1.1    martin 		delay(10);
    388   1.1    martin 	}
    389   1.1    martin 
    390   1.1    martin 	aprint_error_dev(sc->sc_dev, "reset timed out\n");
    391   1.1    martin 	return EIO;
    392   1.1    martin }
    393   1.1    martin 
    394   1.1    martin static void
    395   1.1    martin dwc_gmac_write_hwaddr(struct dwc_gmac_softc *sc,
    396   1.1    martin     uint8_t enaddr[ETHER_ADDR_LEN])
    397   1.1    martin {
    398  1.49  jmcneill 	uint32_t hi, lo;
    399   1.1    martin 
    400  1.49  jmcneill 	hi = enaddr[4] | (enaddr[5] << 8);
    401   1.1    martin 	lo = enaddr[0] | (enaddr[1] << 8) | (enaddr[2] << 16)
    402  1.73   msaitoh 	    | ((uint32_t)enaddr[3] << 24);
    403  1.49  jmcneill 	bus_space_write_4(sc->sc_bst, sc->sc_bsh, AWIN_GMAC_MAC_ADDR0HI, hi);
    404   1.1    martin 	bus_space_write_4(sc->sc_bst, sc->sc_bsh, AWIN_GMAC_MAC_ADDR0LO, lo);
    405   1.1    martin }
    406   1.1    martin 
    407   1.1    martin static int
    408  1.56   msaitoh dwc_gmac_miibus_read_reg(device_t self, int phy, int reg, uint16_t *val)
    409   1.1    martin {
    410   1.1    martin 	struct dwc_gmac_softc * const sc = device_private(self);
    411   1.6    martin 	uint16_t mii;
    412   1.1    martin 	size_t cnt;
    413   1.1    martin 
    414  1.61   msaitoh 	mii = __SHIFTIN(phy, GMAC_MII_PHY_MASK)
    415  1.61   msaitoh 	    | __SHIFTIN(reg, GMAC_MII_REG_MASK)
    416  1.61   msaitoh 	    | __SHIFTIN(sc->sc_mii_clk, GMAC_MII_CLKMASK)
    417   1.6    martin 	    | GMAC_MII_BUSY;
    418   1.1    martin 
    419   1.1    martin 	mutex_enter(&sc->sc_mdio_lock);
    420   1.6    martin 	bus_space_write_4(sc->sc_bst, sc->sc_bsh, AWIN_GMAC_MAC_MIIADDR, mii);
    421   1.1    martin 
    422   1.1    martin 	for (cnt = 0; cnt < 1000; cnt++) {
    423   1.3    martin 		if (!(bus_space_read_4(sc->sc_bst, sc->sc_bsh,
    424   1.3    martin 		    AWIN_GMAC_MAC_MIIADDR) & GMAC_MII_BUSY)) {
    425  1.56   msaitoh 			*val = bus_space_read_4(sc->sc_bst, sc->sc_bsh,
    426   1.3    martin 			    AWIN_GMAC_MAC_MIIDATA);
    427   1.1    martin 			break;
    428   1.1    martin 		}
    429   1.1    martin 		delay(10);
    430   1.1    martin 	}
    431   1.1    martin 
    432   1.1    martin 	mutex_exit(&sc->sc_mdio_lock);
    433   1.1    martin 
    434  1.56   msaitoh 	if (cnt >= 1000)
    435  1.56   msaitoh 		return ETIMEDOUT;
    436  1.61   msaitoh 
    437  1.56   msaitoh 	return 0;
    438   1.1    martin }
    439   1.1    martin 
    440  1.56   msaitoh static int
    441  1.56   msaitoh dwc_gmac_miibus_write_reg(device_t self, int phy, int reg, uint16_t val)
    442   1.1    martin {
    443   1.1    martin 	struct dwc_gmac_softc * const sc = device_private(self);
    444   1.6    martin 	uint16_t mii;
    445   1.1    martin 	size_t cnt;
    446   1.1    martin 
    447  1.61   msaitoh 	mii = __SHIFTIN(phy, GMAC_MII_PHY_MASK)
    448  1.61   msaitoh 	    | __SHIFTIN(reg, GMAC_MII_REG_MASK)
    449  1.61   msaitoh 	    | __SHIFTIN(sc->sc_mii_clk, GMAC_MII_CLKMASK)
    450   1.6    martin 	    | GMAC_MII_BUSY | GMAC_MII_WRITE;
    451   1.1    martin 
    452   1.1    martin 	mutex_enter(&sc->sc_mdio_lock);
    453   1.1    martin 	bus_space_write_4(sc->sc_bst, sc->sc_bsh, AWIN_GMAC_MAC_MIIDATA, val);
    454   1.6    martin 	bus_space_write_4(sc->sc_bst, sc->sc_bsh, AWIN_GMAC_MAC_MIIADDR, mii);
    455   1.1    martin 
    456   1.1    martin 	for (cnt = 0; cnt < 1000; cnt++) {
    457   1.3    martin 		if (!(bus_space_read_4(sc->sc_bst, sc->sc_bsh,
    458   1.3    martin 		    AWIN_GMAC_MAC_MIIADDR) & GMAC_MII_BUSY))
    459   1.1    martin 			break;
    460   1.1    martin 		delay(10);
    461   1.1    martin 	}
    462  1.38     skrll 
    463   1.1    martin 	mutex_exit(&sc->sc_mdio_lock);
    464  1.56   msaitoh 
    465  1.56   msaitoh 	if (cnt >= 1000)
    466  1.56   msaitoh 		return ETIMEDOUT;
    467  1.56   msaitoh 
    468  1.56   msaitoh 	return 0;
    469   1.1    martin }
    470   1.1    martin 
    471   1.1    martin static int
    472   1.1    martin dwc_gmac_alloc_rx_ring(struct dwc_gmac_softc *sc,
    473   1.1    martin 	struct dwc_gmac_rx_ring *ring)
    474   1.1    martin {
    475   1.1    martin 	struct dwc_gmac_rx_data *data;
    476   1.1    martin 	bus_addr_t physaddr;
    477   1.6    martin 	const size_t descsize = AWGE_RX_RING_COUNT * sizeof(*ring->r_desc);
    478   1.1    martin 	int error, i, next;
    479   1.1    martin 
    480   1.1    martin 	ring->r_cur = ring->r_next = 0;
    481   1.1    martin 	memset(ring->r_desc, 0, descsize);
    482   1.1    martin 
    483   1.1    martin 	/*
    484   1.1    martin 	 * Pre-allocate Rx buffers and populate Rx ring.
    485   1.1    martin 	 */
    486   1.1    martin 	for (i = 0; i < AWGE_RX_RING_COUNT; i++) {
    487   1.1    martin 		struct dwc_gmac_dev_dmadesc *desc;
    488   1.1    martin 
    489   1.1    martin 		data = &sc->sc_rxq.r_data[i];
    490   1.1    martin 
    491   1.1    martin 		MGETHDR(data->rd_m, M_DONTWAIT, MT_DATA);
    492   1.1    martin 		if (data->rd_m == NULL) {
    493   1.1    martin 			aprint_error_dev(sc->sc_dev,
    494   1.1    martin 			    "could not allocate rx mbuf #%d\n", i);
    495   1.1    martin 			error = ENOMEM;
    496   1.1    martin 			goto fail;
    497   1.1    martin 		}
    498   1.1    martin 		error = bus_dmamap_create(sc->sc_dmat, MCLBYTES, 1,
    499   1.1    martin 		    MCLBYTES, 0, BUS_DMA_NOWAIT, &data->rd_map);
    500   1.1    martin 		if (error != 0) {
    501   1.1    martin 			aprint_error_dev(sc->sc_dev,
    502   1.1    martin 			    "could not create DMA map\n");
    503   1.1    martin 			data->rd_map = NULL;
    504   1.1    martin 			goto fail;
    505   1.1    martin 		}
    506   1.1    martin 		MCLGET(data->rd_m, M_DONTWAIT);
    507   1.1    martin 		if (!(data->rd_m->m_flags & M_EXT)) {
    508   1.1    martin 			aprint_error_dev(sc->sc_dev,
    509   1.1    martin 			    "could not allocate mbuf cluster #%d\n", i);
    510   1.1    martin 			error = ENOMEM;
    511   1.1    martin 			goto fail;
    512   1.1    martin 		}
    513  1.66       tnn 		data->rd_m->m_len = data->rd_m->m_pkthdr.len
    514  1.66       tnn 		    = data->rd_m->m_ext.ext_size;
    515  1.66       tnn 		if (data->rd_m->m_len > AWGE_MAX_PACKET) {
    516  1.66       tnn 			data->rd_m->m_len = data->rd_m->m_pkthdr.len
    517  1.66       tnn 			    = AWGE_MAX_PACKET;
    518  1.66       tnn 		}
    519   1.1    martin 
    520  1.66       tnn 		error = bus_dmamap_load_mbuf(sc->sc_dmat, data->rd_map,
    521  1.66       tnn 		    data->rd_m, BUS_DMA_READ | BUS_DMA_NOWAIT);
    522   1.1    martin 		if (error != 0) {
    523   1.1    martin 			aprint_error_dev(sc->sc_dev,
    524   1.1    martin 			    "could not load rx buf DMA map #%d", i);
    525   1.1    martin 			goto fail;
    526   1.1    martin 		}
    527  1.66       tnn 		bus_dmamap_sync(sc->sc_dmat, data->rd_map, 0,
    528  1.66       tnn 		    data->rd_map->dm_mapsize, BUS_DMASYNC_PREREAD);
    529   1.1    martin 		physaddr = data->rd_map->dm_segs[0].ds_addr;
    530   1.1    martin 
    531   1.1    martin 		desc = &sc->sc_rxq.r_desc[i];
    532   1.1    martin 		desc->ddesc_data = htole32(physaddr);
    533   1.8    martin 		next = RX_NEXT(i);
    534  1.38     skrll 		desc->ddesc_next = htole32(ring->r_physaddr
    535   1.1    martin 		    + next * sizeof(*desc));
    536  1.55    martin 		sc->sc_descm->rx_init_flags(desc);
    537  1.66       tnn 		sc->sc_descm->rx_set_len(desc, data->rd_m->m_len);
    538  1.55    martin 		sc->sc_descm->rx_set_owned_by_dev(desc);
    539   1.1    martin 	}
    540   1.1    martin 
    541   1.1    martin 	bus_dmamap_sync(sc->sc_dmat, sc->sc_dma_ring_map, 0,
    542  1.82     skrll 	    AWGE_RX_RING_COUNT * sizeof(struct dwc_gmac_dev_dmadesc),
    543  1.61   msaitoh 	    BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
    544   1.1    martin 	bus_space_write_4(sc->sc_bst, sc->sc_bsh, AWIN_GMAC_DMA_RX_ADDR,
    545   1.6    martin 	    ring->r_physaddr);
    546   1.1    martin 
    547   1.1    martin 	return 0;
    548   1.1    martin 
    549   1.1    martin fail:
    550   1.1    martin 	dwc_gmac_free_rx_ring(sc, ring);
    551   1.1    martin 	return error;
    552   1.1    martin }
    553   1.1    martin 
    554   1.1    martin static void
    555   1.1    martin dwc_gmac_reset_rx_ring(struct dwc_gmac_softc *sc,
    556   1.1    martin 	struct dwc_gmac_rx_ring *ring)
    557   1.1    martin {
    558   1.1    martin 	struct dwc_gmac_dev_dmadesc *desc;
    559  1.66       tnn 	struct dwc_gmac_rx_data *data;
    560   1.1    martin 	int i;
    561   1.1    martin 
    562  1.38     skrll 	mutex_enter(&ring->r_mtx);
    563   1.1    martin 	for (i = 0; i < AWGE_RX_RING_COUNT; i++) {
    564   1.1    martin 		desc = &sc->sc_rxq.r_desc[i];
    565  1.66       tnn 		data = &sc->sc_rxq.r_data[i];
    566  1.55    martin 		sc->sc_descm->rx_init_flags(desc);
    567  1.66       tnn 		sc->sc_descm->rx_set_len(desc, data->rd_m->m_len);
    568  1.55    martin 		sc->sc_descm->rx_set_owned_by_dev(desc);
    569   1.1    martin 	}
    570   1.1    martin 
    571   1.1    martin 	bus_dmamap_sync(sc->sc_dmat, sc->sc_dma_ring_map, 0,
    572  1.82     skrll 	    AWGE_RX_RING_COUNT * sizeof(struct dwc_gmac_dev_dmadesc),
    573  1.61   msaitoh 	    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
    574   1.1    martin 
    575   1.1    martin 	ring->r_cur = ring->r_next = 0;
    576  1.11    martin 	/* reset DMA address to start of ring */
    577  1.11    martin 	bus_space_write_4(sc->sc_bst, sc->sc_bsh, AWIN_GMAC_DMA_RX_ADDR,
    578  1.11    martin 	    sc->sc_rxq.r_physaddr);
    579  1.38     skrll 	mutex_exit(&ring->r_mtx);
    580   1.1    martin }
    581   1.1    martin 
    582   1.1    martin static int
    583   1.1    martin dwc_gmac_alloc_dma_rings(struct dwc_gmac_softc *sc)
    584   1.1    martin {
    585   1.1    martin 	const size_t descsize = AWGE_TOTAL_RING_COUNT *
    586   1.1    martin 		sizeof(struct dwc_gmac_dev_dmadesc);
    587   1.1    martin 	int error, nsegs;
    588   1.1    martin 	void *rings;
    589   1.1    martin 
    590   1.1    martin 	error = bus_dmamap_create(sc->sc_dmat, descsize, 1, descsize, 0,
    591   1.1    martin 	    BUS_DMA_NOWAIT, &sc->sc_dma_ring_map);
    592   1.1    martin 	if (error != 0) {
    593   1.1    martin 		aprint_error_dev(sc->sc_dev,
    594   1.1    martin 		    "could not create desc DMA map\n");
    595   1.1    martin 		sc->sc_dma_ring_map = NULL;
    596   1.1    martin 		goto fail;
    597   1.1    martin 	}
    598   1.1    martin 
    599   1.1    martin 	error = bus_dmamem_alloc(sc->sc_dmat, descsize, PAGE_SIZE, 0,
    600  1.61   msaitoh 	    &sc->sc_dma_ring_seg, 1, &nsegs, BUS_DMA_NOWAIT |BUS_DMA_COHERENT);
    601   1.1    martin 	if (error != 0) {
    602   1.1    martin 		aprint_error_dev(sc->sc_dev,
    603   1.1    martin 		    "could not map DMA memory\n");
    604   1.1    martin 		goto fail;
    605   1.1    martin 	}
    606   1.1    martin 
    607   1.1    martin 	error = bus_dmamem_map(sc->sc_dmat, &sc->sc_dma_ring_seg, nsegs,
    608  1.61   msaitoh 	    descsize, &rings, BUS_DMA_NOWAIT | BUS_DMA_COHERENT);
    609   1.1    martin 	if (error != 0) {
    610   1.1    martin 		aprint_error_dev(sc->sc_dev,
    611   1.1    martin 		    "could not allocate DMA memory\n");
    612   1.1    martin 		goto fail;
    613   1.1    martin 	}
    614   1.1    martin 
    615   1.1    martin 	error = bus_dmamap_load(sc->sc_dmat, sc->sc_dma_ring_map, rings,
    616  1.61   msaitoh 	    descsize, NULL, BUS_DMA_NOWAIT | BUS_DMA_COHERENT);
    617   1.1    martin 	if (error != 0) {
    618   1.1    martin 		aprint_error_dev(sc->sc_dev,
    619   1.1    martin 		    "could not load desc DMA map\n");
    620   1.1    martin 		goto fail;
    621   1.1    martin 	}
    622   1.1    martin 
    623   1.1    martin 	/* give first AWGE_RX_RING_COUNT to the RX side */
    624   1.1    martin 	sc->sc_rxq.r_desc = rings;
    625   1.1    martin 	sc->sc_rxq.r_physaddr = sc->sc_dma_ring_map->dm_segs[0].ds_addr;
    626   1.1    martin 
    627   1.1    martin 	/* and next rings to the TX side */
    628   1.1    martin 	sc->sc_txq.t_desc = sc->sc_rxq.r_desc + AWGE_RX_RING_COUNT;
    629  1.38     skrll 	sc->sc_txq.t_physaddr = sc->sc_rxq.r_physaddr +
    630  1.82     skrll 	    AWGE_RX_RING_COUNT * sizeof(struct dwc_gmac_dev_dmadesc);
    631   1.1    martin 
    632   1.1    martin 	return 0;
    633   1.1    martin 
    634   1.1    martin fail:
    635   1.1    martin 	dwc_gmac_free_dma_rings(sc);
    636   1.1    martin 	return error;
    637   1.1    martin }
    638   1.1    martin 
    639   1.1    martin static void
    640   1.1    martin dwc_gmac_free_dma_rings(struct dwc_gmac_softc *sc)
    641   1.1    martin {
    642   1.1    martin 	bus_dmamap_sync(sc->sc_dmat, sc->sc_dma_ring_map, 0,
    643   1.1    martin 	    sc->sc_dma_ring_map->dm_mapsize, BUS_DMASYNC_POSTWRITE);
    644   1.1    martin 	bus_dmamap_unload(sc->sc_dmat, sc->sc_dma_ring_map);
    645   1.1    martin 	bus_dmamem_unmap(sc->sc_dmat, sc->sc_rxq.r_desc,
    646   1.1    martin 	    AWGE_TOTAL_RING_COUNT * sizeof(struct dwc_gmac_dev_dmadesc));
    647   1.1    martin 	bus_dmamem_free(sc->sc_dmat, &sc->sc_dma_ring_seg, 1);
    648   1.1    martin }
    649   1.1    martin 
    650   1.1    martin static void
    651   1.1    martin dwc_gmac_free_rx_ring(struct dwc_gmac_softc *sc, struct dwc_gmac_rx_ring *ring)
    652   1.1    martin {
    653   1.1    martin 	struct dwc_gmac_rx_data *data;
    654   1.1    martin 	int i;
    655   1.1    martin 
    656   1.1    martin 	if (ring->r_desc == NULL)
    657   1.1    martin 		return;
    658   1.1    martin 
    659   1.1    martin 
    660   1.1    martin 	for (i = 0; i < AWGE_RX_RING_COUNT; i++) {
    661   1.1    martin 		data = &ring->r_data[i];
    662   1.1    martin 
    663   1.1    martin 		if (data->rd_map != NULL) {
    664   1.1    martin 			bus_dmamap_sync(sc->sc_dmat, data->rd_map, 0,
    665   1.1    martin 			    AWGE_RX_RING_COUNT
    666  1.82     skrll 				* sizeof(struct dwc_gmac_dev_dmadesc),
    667   1.1    martin 			    BUS_DMASYNC_POSTREAD);
    668   1.1    martin 			bus_dmamap_unload(sc->sc_dmat, data->rd_map);
    669   1.1    martin 			bus_dmamap_destroy(sc->sc_dmat, data->rd_map);
    670   1.1    martin 		}
    671   1.1    martin 		if (data->rd_m != NULL)
    672   1.1    martin 			m_freem(data->rd_m);
    673   1.1    martin 	}
    674   1.1    martin }
    675   1.1    martin 
    676   1.1    martin static int
    677   1.1    martin dwc_gmac_alloc_tx_ring(struct dwc_gmac_softc *sc,
    678   1.1    martin 	struct dwc_gmac_tx_ring *ring)
    679   1.1    martin {
    680   1.1    martin 	int i, error = 0;
    681   1.1    martin 
    682   1.1    martin 	ring->t_queued = 0;
    683   1.1    martin 	ring->t_cur = ring->t_next = 0;
    684   1.1    martin 
    685  1.82     skrll 	memset(ring->t_desc, 0, AWGE_TX_RING_COUNT * sizeof(*ring->t_desc));
    686   1.1    martin 	bus_dmamap_sync(sc->sc_dmat, sc->sc_dma_ring_map,
    687   1.1    martin 	    TX_DESC_OFFSET(0),
    688  1.82     skrll 	    AWGE_TX_RING_COUNT * sizeof(struct dwc_gmac_dev_dmadesc),
    689   1.1    martin 	    BUS_DMASYNC_POSTWRITE);
    690   1.1    martin 
    691   1.1    martin 	for (i = 0; i < AWGE_TX_RING_COUNT; i++) {
    692   1.1    martin 		error = bus_dmamap_create(sc->sc_dmat, MCLBYTES,
    693   1.1    martin 		    AWGE_TX_RING_COUNT, MCLBYTES, 0,
    694  1.61   msaitoh 		    BUS_DMA_NOWAIT | BUS_DMA_COHERENT,
    695   1.1    martin 		    &ring->t_data[i].td_map);
    696   1.1    martin 		if (error != 0) {
    697   1.1    martin 			aprint_error_dev(sc->sc_dev,
    698   1.1    martin 			    "could not create TX DMA map #%d\n", i);
    699   1.1    martin 			ring->t_data[i].td_map = NULL;
    700   1.1    martin 			goto fail;
    701   1.1    martin 		}
    702   1.1    martin 		ring->t_desc[i].ddesc_next = htole32(
    703   1.1    martin 		    ring->t_physaddr + sizeof(struct dwc_gmac_dev_dmadesc)
    704   1.8    martin 		    *TX_NEXT(i));
    705   1.1    martin 	}
    706   1.1    martin 
    707   1.1    martin 	return 0;
    708   1.1    martin 
    709   1.1    martin fail:
    710   1.1    martin 	dwc_gmac_free_tx_ring(sc, ring);
    711   1.1    martin 	return error;
    712   1.1    martin }
    713   1.1    martin 
    714   1.1    martin static void
    715   1.1    martin dwc_gmac_txdesc_sync(struct dwc_gmac_softc *sc, int start, int end, int ops)
    716   1.1    martin {
    717  1.64       mrg 	/* 'end' is pointing one descriptor beyond the last we want to sync */
    718   1.1    martin 	if (end > start) {
    719   1.1    martin 		bus_dmamap_sync(sc->sc_dmat, sc->sc_dma_ring_map,
    720   1.1    martin 		    TX_DESC_OFFSET(start),
    721  1.84     skrll 		    TX_DESC_OFFSET(end) - TX_DESC_OFFSET(start),
    722   1.1    martin 		    ops);
    723   1.1    martin 		return;
    724   1.1    martin 	}
    725   1.1    martin 	/* sync from 'start' to end of ring */
    726   1.1    martin 	bus_dmamap_sync(sc->sc_dmat, sc->sc_dma_ring_map,
    727   1.1    martin 	    TX_DESC_OFFSET(start),
    728  1.84     skrll 	    TX_DESC_OFFSET(AWGE_TX_RING_COUNT) - TX_DESC_OFFSET(start),
    729   1.1    martin 	    ops);
    730  1.47  jmcneill 	if (TX_DESC_OFFSET(end) - TX_DESC_OFFSET(0) > 0) {
    731  1.47  jmcneill 		/* sync from start of ring to 'end' */
    732  1.47  jmcneill 		bus_dmamap_sync(sc->sc_dmat, sc->sc_dma_ring_map,
    733  1.47  jmcneill 		    TX_DESC_OFFSET(0),
    734  1.84     skrll 		    TX_DESC_OFFSET(end) - TX_DESC_OFFSET(0),
    735  1.47  jmcneill 		    ops);
    736  1.47  jmcneill 	}
    737   1.1    martin }
    738   1.1    martin 
    739   1.1    martin static void
    740   1.1    martin dwc_gmac_reset_tx_ring(struct dwc_gmac_softc *sc,
    741   1.1    martin 	struct dwc_gmac_tx_ring *ring)
    742   1.1    martin {
    743   1.1    martin 	int i;
    744   1.1    martin 
    745  1.38     skrll 	mutex_enter(&ring->t_mtx);
    746   1.1    martin 	for (i = 0; i < AWGE_TX_RING_COUNT; i++) {
    747   1.1    martin 		struct dwc_gmac_tx_data *data = &ring->t_data[i];
    748   1.1    martin 
    749   1.1    martin 		if (data->td_m != NULL) {
    750   1.1    martin 			bus_dmamap_sync(sc->sc_dmat, data->td_active,
    751   1.1    martin 			    0, data->td_active->dm_mapsize,
    752   1.1    martin 			    BUS_DMASYNC_POSTWRITE);
    753   1.1    martin 			bus_dmamap_unload(sc->sc_dmat, data->td_active);
    754   1.1    martin 			m_freem(data->td_m);
    755   1.1    martin 			data->td_m = NULL;
    756   1.1    martin 		}
    757   1.1    martin 	}
    758   1.1    martin 
    759   1.1    martin 	bus_dmamap_sync(sc->sc_dmat, sc->sc_dma_ring_map,
    760   1.1    martin 	    TX_DESC_OFFSET(0),
    761  1.82     skrll 	    AWGE_TX_RING_COUNT * sizeof(struct dwc_gmac_dev_dmadesc),
    762  1.61   msaitoh 	    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
    763   1.6    martin 	bus_space_write_4(sc->sc_bst, sc->sc_bsh, AWIN_GMAC_DMA_TX_ADDR,
    764   1.6    martin 	    sc->sc_txq.t_physaddr);
    765   1.1    martin 
    766   1.1    martin 	ring->t_queued = 0;
    767   1.1    martin 	ring->t_cur = ring->t_next = 0;
    768  1.38     skrll 	mutex_exit(&ring->t_mtx);
    769   1.1    martin }
    770   1.1    martin 
    771   1.1    martin static void
    772   1.1    martin dwc_gmac_free_tx_ring(struct dwc_gmac_softc *sc,
    773   1.1    martin 	struct dwc_gmac_tx_ring *ring)
    774   1.1    martin {
    775   1.1    martin 	int i;
    776   1.1    martin 
    777   1.1    martin 	/* unload the maps */
    778   1.1    martin 	for (i = 0; i < AWGE_TX_RING_COUNT; i++) {
    779   1.1    martin 		struct dwc_gmac_tx_data *data = &ring->t_data[i];
    780   1.1    martin 
    781   1.1    martin 		if (data->td_m != NULL) {
    782   1.1    martin 			bus_dmamap_sync(sc->sc_dmat, data->td_active,
    783   1.1    martin 			    0, data->td_map->dm_mapsize,
    784   1.1    martin 			    BUS_DMASYNC_POSTWRITE);
    785   1.1    martin 			bus_dmamap_unload(sc->sc_dmat, data->td_active);
    786   1.1    martin 			m_freem(data->td_m);
    787   1.1    martin 			data->td_m = NULL;
    788   1.1    martin 		}
    789   1.1    martin 	}
    790   1.1    martin 
    791   1.1    martin 	/* and actually free them */
    792   1.1    martin 	for (i = 0; i < AWGE_TX_RING_COUNT; i++) {
    793   1.1    martin 		struct dwc_gmac_tx_data *data = &ring->t_data[i];
    794   1.1    martin 
    795   1.1    martin 		bus_dmamap_destroy(sc->sc_dmat, data->td_map);
    796   1.1    martin 	}
    797   1.1    martin }
    798   1.1    martin 
    799   1.1    martin static void
    800   1.1    martin dwc_gmac_miibus_statchg(struct ifnet *ifp)
    801   1.1    martin {
    802   1.1    martin 	struct dwc_gmac_softc * const sc = ifp->if_softc;
    803   1.1    martin 	struct mii_data * const mii = &sc->sc_mii;
    804  1.25  jmcneill 	uint32_t conf, flow;
    805   1.1    martin 
    806   1.1    martin 	/*
    807   1.1    martin 	 * Set MII or GMII interface based on the speed
    808  1.38     skrll 	 * negotiated by the PHY.
    809   1.9    martin 	 */
    810   1.9    martin 	conf = bus_space_read_4(sc->sc_bst, sc->sc_bsh, AWIN_GMAC_MAC_CONF);
    811  1.61   msaitoh 	conf &= ~(AWIN_GMAC_MAC_CONF_FES100 | AWIN_GMAC_MAC_CONF_MIISEL
    812  1.61   msaitoh 	    | AWIN_GMAC_MAC_CONF_FULLDPLX);
    813  1.11    martin 	conf |= AWIN_GMAC_MAC_CONF_FRAMEBURST
    814  1.11    martin 	    | AWIN_GMAC_MAC_CONF_DISABLERXOWN
    815  1.25  jmcneill 	    | AWIN_GMAC_MAC_CONF_DISABLEJABBER
    816  1.11    martin 	    | AWIN_GMAC_MAC_CONF_RXENABLE
    817  1.11    martin 	    | AWIN_GMAC_MAC_CONF_TXENABLE;
    818   1.1    martin 	switch (IFM_SUBTYPE(mii->mii_media_active)) {
    819   1.1    martin 	case IFM_10_T:
    820  1.12  jmcneill 		conf |= AWIN_GMAC_MAC_CONF_MIISEL;
    821   1.9    martin 		break;
    822   1.1    martin 	case IFM_100_TX:
    823  1.12  jmcneill 		conf |= AWIN_GMAC_MAC_CONF_FES100 |
    824  1.12  jmcneill 			AWIN_GMAC_MAC_CONF_MIISEL;
    825   1.1    martin 		break;
    826   1.1    martin 	case IFM_1000_T:
    827   1.1    martin 		break;
    828   1.1    martin 	}
    829  1.46  jmcneill 	if (sc->sc_set_speed)
    830  1.46  jmcneill 		sc->sc_set_speed(sc, IFM_SUBTYPE(mii->mii_media_active));
    831  1.25  jmcneill 
    832  1.25  jmcneill 	flow = 0;
    833  1.25  jmcneill 	if (IFM_OPTIONS(mii->mii_media_active) & IFM_FDX) {
    834   1.9    martin 		conf |= AWIN_GMAC_MAC_CONF_FULLDPLX;
    835  1.25  jmcneill 		flow |= __SHIFTIN(0x200, AWIN_GMAC_MAC_FLOWCTRL_PAUSE);
    836  1.25  jmcneill 	}
    837  1.25  jmcneill 	if (mii->mii_media_active & IFM_ETH_TXPAUSE) {
    838  1.25  jmcneill 		flow |= AWIN_GMAC_MAC_FLOWCTRL_TFE;
    839  1.25  jmcneill 	}
    840  1.25  jmcneill 	if (mii->mii_media_active & IFM_ETH_RXPAUSE) {
    841  1.25  jmcneill 		flow |= AWIN_GMAC_MAC_FLOWCTRL_RFE;
    842  1.25  jmcneill 	}
    843  1.25  jmcneill 	bus_space_write_4(sc->sc_bst, sc->sc_bsh,
    844  1.25  jmcneill 	    AWIN_GMAC_MAC_FLOWCTRL, flow);
    845   1.9    martin 
    846   1.9    martin #ifdef DWC_GMAC_DEBUG
    847   1.9    martin 	aprint_normal_dev(sc->sc_dev,
    848   1.9    martin 	    "setting MAC conf register: %08x\n", conf);
    849   1.9    martin #endif
    850   1.9    martin 
    851   1.9    martin 	bus_space_write_4(sc->sc_bst, sc->sc_bsh,
    852   1.9    martin 	    AWIN_GMAC_MAC_CONF, conf);
    853   1.1    martin }
    854   1.1    martin 
    855   1.1    martin static int
    856   1.1    martin dwc_gmac_init(struct ifnet *ifp)
    857   1.1    martin {
    858   1.1    martin 	struct dwc_gmac_softc *sc = ifp->if_softc;
    859  1.38     skrll 
    860  1.38     skrll 	mutex_enter(sc->sc_lock);
    861  1.38     skrll 	int ret = dwc_gmac_init_locked(ifp);
    862  1.38     skrll 	mutex_exit(sc->sc_lock);
    863  1.38     skrll 
    864  1.38     skrll 	return ret;
    865  1.38     skrll }
    866  1.38     skrll 
    867  1.38     skrll static int
    868  1.38     skrll dwc_gmac_init_locked(struct ifnet *ifp)
    869  1.38     skrll {
    870  1.38     skrll 	struct dwc_gmac_softc *sc = ifp->if_softc;
    871  1.13  jmcneill 	uint32_t ffilt;
    872   1.1    martin 
    873   1.1    martin 	if (ifp->if_flags & IFF_RUNNING)
    874   1.1    martin 		return 0;
    875   1.1    martin 
    876  1.38     skrll 	dwc_gmac_stop_locked(ifp, 0);
    877   1.1    martin 
    878   1.1    martin 	/*
    879  1.11    martin 	 * Configure DMA burst/transfer mode and RX/TX priorities.
    880  1.11    martin 	 * XXX - the GMAC_BUSMODE_PRIORXTX bits are undocumented.
    881  1.11    martin 	 */
    882  1.11    martin 	bus_space_write_4(sc->sc_bst, sc->sc_bsh, AWIN_GMAC_DMA_BUSMODE,
    883  1.25  jmcneill 	    GMAC_BUSMODE_FIXEDBURST | GMAC_BUSMODE_4PBL |
    884  1.25  jmcneill 	    __SHIFTIN(2, GMAC_BUSMODE_RPBL) |
    885  1.25  jmcneill 	    __SHIFTIN(2, GMAC_BUSMODE_PBL));
    886  1.11    martin 
    887  1.11    martin 	/*
    888  1.13  jmcneill 	 * Set up address filter
    889  1.11    martin 	 */
    890  1.20  jmcneill 	ffilt = bus_space_read_4(sc->sc_bst, sc->sc_bsh, AWIN_GMAC_MAC_FFILT);
    891  1.20  jmcneill 	if (ifp->if_flags & IFF_PROMISC) {
    892  1.13  jmcneill 		ffilt |= AWIN_GMAC_MAC_FFILT_PR;
    893  1.20  jmcneill 	} else {
    894  1.20  jmcneill 		ffilt &= ~AWIN_GMAC_MAC_FFILT_PR;
    895  1.20  jmcneill 	}
    896  1.20  jmcneill 	if (ifp->if_flags & IFF_BROADCAST) {
    897  1.20  jmcneill 		ffilt &= ~AWIN_GMAC_MAC_FFILT_DBF;
    898  1.20  jmcneill 	} else {
    899  1.20  jmcneill 		ffilt |= AWIN_GMAC_MAC_FFILT_DBF;
    900  1.20  jmcneill 	}
    901  1.13  jmcneill 	bus_space_write_4(sc->sc_bst, sc->sc_bsh, AWIN_GMAC_MAC_FFILT, ffilt);
    902  1.11    martin 
    903  1.11    martin 	/*
    904  1.20  jmcneill 	 * Set up multicast filter
    905  1.20  jmcneill 	 */
    906  1.20  jmcneill 	dwc_gmac_setmulti(sc);
    907  1.20  jmcneill 
    908  1.20  jmcneill 	/*
    909   1.6    martin 	 * Set up dma pointer for RX and TX ring
    910   1.1    martin 	 */
    911   1.6    martin 	bus_space_write_4(sc->sc_bst, sc->sc_bsh, AWIN_GMAC_DMA_RX_ADDR,
    912   1.6    martin 	    sc->sc_rxq.r_physaddr);
    913   1.6    martin 	bus_space_write_4(sc->sc_bst, sc->sc_bsh, AWIN_GMAC_DMA_TX_ADDR,
    914   1.6    martin 	    sc->sc_txq.t_physaddr);
    915   1.6    martin 
    916   1.6    martin 	/*
    917  1.10    martin 	 * Start RX/TX part
    918   1.6    martin 	 */
    919  1.46  jmcneill 	uint32_t opmode = GMAC_DMA_OP_RXSTART | GMAC_DMA_OP_TXSTART;
    920  1.46  jmcneill 	if ((sc->sc_flags & DWC_GMAC_FORCE_THRESH_DMA_MODE) == 0) {
    921  1.46  jmcneill 		opmode |= GMAC_DMA_OP_RXSTOREFORWARD | GMAC_DMA_OP_TXSTOREFORWARD;
    922  1.46  jmcneill 	}
    923  1.46  jmcneill 	bus_space_write_4(sc->sc_bst, sc->sc_bsh, AWIN_GMAC_DMA_OPMODE, opmode);
    924   1.1    martin 
    925  1.38     skrll 	sc->sc_stopping = false;
    926  1.38     skrll 
    927   1.1    martin 	ifp->if_flags |= IFF_RUNNING;
    928  1.78   thorpej 	sc->sc_txbusy = false;
    929   1.1    martin 
    930   1.1    martin 	return 0;
    931   1.1    martin }
    932   1.1    martin 
    933   1.1    martin static void
    934   1.1    martin dwc_gmac_start(struct ifnet *ifp)
    935   1.1    martin {
    936   1.1    martin 	struct dwc_gmac_softc *sc = ifp->if_softc;
    937  1.45    martin #ifdef DWCGMAC_MPSAFE
    938  1.43     ozaki 	KASSERT(if_is_mpsafe(ifp));
    939  1.45    martin #endif
    940  1.38     skrll 
    941  1.38     skrll 	mutex_enter(sc->sc_lock);
    942  1.38     skrll 	if (!sc->sc_stopping) {
    943  1.38     skrll 		mutex_enter(&sc->sc_txq.t_mtx);
    944  1.38     skrll 		dwc_gmac_start_locked(ifp);
    945  1.38     skrll 		mutex_exit(&sc->sc_txq.t_mtx);
    946  1.38     skrll 	}
    947  1.38     skrll 	mutex_exit(sc->sc_lock);
    948  1.38     skrll }
    949  1.38     skrll 
    950  1.38     skrll static void
    951  1.38     skrll dwc_gmac_start_locked(struct ifnet *ifp)
    952  1.38     skrll {
    953  1.38     skrll 	struct dwc_gmac_softc *sc = ifp->if_softc;
    954   1.1    martin 	int old = sc->sc_txq.t_queued;
    955  1.30    martin 	int start = sc->sc_txq.t_cur;
    956   1.1    martin 	struct mbuf *m0;
    957   1.1    martin 
    958  1.78   thorpej 	if ((ifp->if_flags & IFF_RUNNING) == 0)
    959  1.78   thorpej 		return;
    960  1.78   thorpej 	if (sc->sc_txbusy)
    961   1.1    martin 		return;
    962   1.1    martin 
    963   1.1    martin 	for (;;) {
    964   1.1    martin 		IFQ_POLL(&ifp->if_snd, m0);
    965   1.1    martin 		if (m0 == NULL)
    966   1.1    martin 			break;
    967   1.1    martin 		if (dwc_gmac_queue(sc, m0) != 0) {
    968  1.78   thorpej 			sc->sc_txbusy = true;
    969   1.1    martin 			break;
    970   1.1    martin 		}
    971   1.1    martin 		IFQ_DEQUEUE(&ifp->if_snd, m0);
    972  1.50   msaitoh 		bpf_mtap(ifp, m0, BPF_D_OUT);
    973  1.32    martin 		if (sc->sc_txq.t_queued == AWGE_TX_RING_COUNT) {
    974  1.78   thorpej 			sc->sc_txbusy = true;
    975  1.32    martin 			break;
    976  1.32    martin 		}
    977   1.1    martin 	}
    978   1.1    martin 
    979   1.1    martin 	if (sc->sc_txq.t_queued != old) {
    980   1.1    martin 		/* packets have been queued, kick it off */
    981  1.30    martin 		dwc_gmac_txdesc_sync(sc, start, sc->sc_txq.t_cur,
    982  1.61   msaitoh 		    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
    983  1.10    martin 
    984  1.10    martin #ifdef DWC_GMAC_DEBUG
    985  1.10    martin 		dwc_dump_status(sc);
    986  1.10    martin #endif
    987  1.55    martin 		bus_space_write_4(sc->sc_bst, sc->sc_bsh,
    988  1.55    martin 		    AWIN_GMAC_DMA_TXPOLL, ~0U);
    989   1.1    martin 	}
    990   1.1    martin }
    991   1.1    martin 
    992   1.1    martin static void
    993   1.1    martin dwc_gmac_stop(struct ifnet *ifp, int disable)
    994   1.1    martin {
    995   1.1    martin 	struct dwc_gmac_softc *sc = ifp->if_softc;
    996   1.1    martin 
    997  1.38     skrll 	mutex_enter(sc->sc_lock);
    998  1.38     skrll 	dwc_gmac_stop_locked(ifp, disable);
    999  1.38     skrll 	mutex_exit(sc->sc_lock);
   1000  1.38     skrll }
   1001  1.38     skrll 
   1002  1.38     skrll static void
   1003  1.38     skrll dwc_gmac_stop_locked(struct ifnet *ifp, int disable)
   1004  1.38     skrll {
   1005  1.38     skrll 	struct dwc_gmac_softc *sc = ifp->if_softc;
   1006  1.38     skrll 
   1007  1.38     skrll 	sc->sc_stopping = true;
   1008  1.38     skrll 
   1009   1.6    martin 	bus_space_write_4(sc->sc_bst, sc->sc_bsh,
   1010   1.6    martin 	    AWIN_GMAC_DMA_OPMODE,
   1011   1.6    martin 	    bus_space_read_4(sc->sc_bst, sc->sc_bsh,
   1012  1.62   msaitoh 		AWIN_GMAC_DMA_OPMODE)
   1013  1.61   msaitoh 		& ~(GMAC_DMA_OP_TXSTART | GMAC_DMA_OP_RXSTART));
   1014   1.6    martin 	bus_space_write_4(sc->sc_bst, sc->sc_bsh,
   1015   1.6    martin 	    AWIN_GMAC_DMA_OPMODE,
   1016   1.6    martin 	    bus_space_read_4(sc->sc_bst, sc->sc_bsh,
   1017  1.62   msaitoh 		AWIN_GMAC_DMA_OPMODE) | GMAC_DMA_OP_FLUSHTX);
   1018   1.6    martin 
   1019   1.1    martin 	mii_down(&sc->sc_mii);
   1020   1.1    martin 	dwc_gmac_reset_tx_ring(sc, &sc->sc_txq);
   1021   1.1    martin 	dwc_gmac_reset_rx_ring(sc, &sc->sc_rxq);
   1022  1.48  jmcneill 
   1023  1.78   thorpej 	ifp->if_flags &= ~IFF_RUNNING;
   1024  1.78   thorpej 	sc->sc_txbusy = false;
   1025   1.1    martin }
   1026   1.1    martin 
   1027   1.1    martin /*
   1028   1.1    martin  * Add m0 to the TX ring
   1029   1.1    martin  */
   1030   1.1    martin static int
   1031   1.1    martin dwc_gmac_queue(struct dwc_gmac_softc *sc, struct mbuf *m0)
   1032   1.1    martin {
   1033   1.1    martin 	struct dwc_gmac_dev_dmadesc *desc = NULL;
   1034   1.1    martin 	struct dwc_gmac_tx_data *data = NULL;
   1035   1.1    martin 	bus_dmamap_t map;
   1036   1.1    martin 	int error, i, first;
   1037   1.1    martin 
   1038   1.8    martin #ifdef DWC_GMAC_DEBUG
   1039   1.8    martin 	aprint_normal_dev(sc->sc_dev,
   1040   1.8    martin 	    "dwc_gmac_queue: adding mbuf chain %p\n", m0);
   1041   1.8    martin #endif
   1042   1.8    martin 
   1043   1.1    martin 	first = sc->sc_txq.t_cur;
   1044   1.1    martin 	map = sc->sc_txq.t_data[first].td_map;
   1045   1.1    martin 
   1046   1.1    martin 	error = bus_dmamap_load_mbuf(sc->sc_dmat, map, m0,
   1047  1.61   msaitoh 	    BUS_DMA_WRITE | BUS_DMA_NOWAIT);
   1048   1.1    martin 	if (error != 0) {
   1049   1.1    martin 		aprint_error_dev(sc->sc_dev, "could not map mbuf "
   1050   1.1    martin 		    "(len: %d, error %d)\n", m0->m_pkthdr.len, error);
   1051   1.1    martin 		return error;
   1052   1.1    martin 	}
   1053   1.1    martin 
   1054  1.32    martin 	if (sc->sc_txq.t_queued + map->dm_nsegs > AWGE_TX_RING_COUNT) {
   1055   1.1    martin 		bus_dmamap_unload(sc->sc_dmat, map);
   1056   1.1    martin 		return ENOBUFS;
   1057   1.1    martin 	}
   1058   1.1    martin 
   1059   1.1    martin 	for (i = 0; i < map->dm_nsegs; i++) {
   1060   1.1    martin 		data = &sc->sc_txq.t_data[sc->sc_txq.t_cur];
   1061   1.8    martin 		desc = &sc->sc_txq.t_desc[sc->sc_txq.t_cur];
   1062   1.8    martin 
   1063   1.8    martin 		desc->ddesc_data = htole32(map->dm_segs[i].ds_addr);
   1064   1.7    martin 
   1065   1.7    martin #ifdef DWC_GMAC_DEBUG
   1066  1.81     skrll 		aprint_normal_dev(sc->sc_dev, "enqueuing desc #%d data %08lx "
   1067  1.55    martin 		    "len %lu\n", sc->sc_txq.t_cur,
   1068   1.7    martin 		    (unsigned long)map->dm_segs[i].ds_addr,
   1069  1.55    martin 		    (unsigned long)map->dm_segs[i].ds_len);
   1070   1.7    martin #endif
   1071   1.7    martin 
   1072  1.55    martin 		sc->sc_descm->tx_init_flags(desc);
   1073  1.55    martin 		sc->sc_descm->tx_set_len(desc, map->dm_segs[i].ds_len);
   1074  1.55    martin 
   1075  1.55    martin 		if (i == 0)
   1076  1.55    martin 			sc->sc_descm->tx_set_first_frag(desc);
   1077   1.1    martin 
   1078   1.1    martin 		/*
   1079   1.1    martin 		 * Defer passing ownership of the first descriptor
   1080  1.23     joerg 		 * until we are done.
   1081   1.1    martin 		 */
   1082  1.55    martin 		if (i != 0)
   1083  1.55    martin 			sc->sc_descm->tx_set_owned_by_dev(desc);
   1084   1.8    martin 
   1085   1.6    martin 		sc->sc_txq.t_queued++;
   1086   1.8    martin 		sc->sc_txq.t_cur = TX_NEXT(sc->sc_txq.t_cur);
   1087   1.1    martin 	}
   1088   1.1    martin 
   1089  1.55    martin 	sc->sc_descm->tx_set_last_frag(desc);
   1090   1.1    martin 
   1091   1.1    martin 	data->td_m = m0;
   1092   1.1    martin 	data->td_active = map;
   1093   1.1    martin 
   1094   1.1    martin 	bus_dmamap_sync(sc->sc_dmat, map, 0, map->dm_mapsize,
   1095  1.34  jmcneill 	    BUS_DMASYNC_PREWRITE);
   1096   1.1    martin 
   1097  1.32    martin 	/* Pass first to device */
   1098  1.55    martin 	sc->sc_descm->tx_set_owned_by_dev(&sc->sc_txq.t_desc[first]);
   1099  1.55    martin 
   1100  1.55    martin 	bus_dmamap_sync(sc->sc_dmat, map, 0, map->dm_mapsize,
   1101  1.55    martin 	    BUS_DMASYNC_PREWRITE);
   1102  1.32    martin 
   1103   1.1    martin 	return 0;
   1104   1.1    martin }
   1105   1.1    martin 
   1106  1.22    martin /*
   1107  1.22    martin  * If the interface is up and running, only modify the receive
   1108  1.22    martin  * filter when setting promiscuous or debug mode.  Otherwise fall
   1109  1.22    martin  * through to ether_ioctl, which will reset the chip.
   1110  1.22    martin  */
   1111  1.22    martin static int
   1112  1.22    martin dwc_gmac_ifflags_cb(struct ethercom *ec)
   1113  1.22    martin {
   1114  1.22    martin 	struct ifnet *ifp = &ec->ec_if;
   1115  1.22    martin 	struct dwc_gmac_softc *sc = ifp->if_softc;
   1116  1.38     skrll 	int ret = 0;
   1117  1.38     skrll 
   1118  1.38     skrll 	mutex_enter(sc->sc_lock);
   1119  1.65   msaitoh 	u_short change = ifp->if_flags ^ sc->sc_if_flags;
   1120  1.38     skrll 	sc->sc_if_flags = ifp->if_flags;
   1121  1.22    martin 
   1122  1.61   msaitoh 	if ((change & ~(IFF_CANTCHANGE | IFF_DEBUG)) != 0) {
   1123  1.38     skrll 		ret = ENETRESET;
   1124  1.38     skrll 		goto out;
   1125  1.38     skrll 	}
   1126  1.38     skrll 	if ((change & IFF_PROMISC) != 0) {
   1127  1.22    martin 		dwc_gmac_setmulti(sc);
   1128  1.38     skrll 	}
   1129  1.38     skrll out:
   1130  1.38     skrll 	mutex_exit(sc->sc_lock);
   1131  1.38     skrll 
   1132  1.38     skrll 	return ret;
   1133  1.22    martin }
   1134  1.22    martin 
   1135   1.1    martin static int
   1136   1.1    martin dwc_gmac_ioctl(struct ifnet *ifp, u_long cmd, void *data)
   1137   1.1    martin {
   1138  1.20  jmcneill 	struct dwc_gmac_softc *sc = ifp->if_softc;
   1139  1.38     skrll 	int error = 0;
   1140  1.38     skrll 
   1141  1.38     skrll 	int s = splnet();
   1142  1.38     skrll 	error = ether_ioctl(ifp, cmd, data);
   1143   1.1    martin 
   1144  1.38     skrll #ifdef DWCGMAC_MPSAFE
   1145  1.38     skrll 	splx(s);
   1146  1.38     skrll #endif
   1147   1.1    martin 
   1148  1.38     skrll 	if (error == ENETRESET) {
   1149   1.1    martin 		error = 0;
   1150   1.1    martin 		if (cmd != SIOCADDMULTI && cmd != SIOCDELMULTI)
   1151   1.1    martin 			;
   1152  1.22    martin 		else if (ifp->if_flags & IFF_RUNNING) {
   1153  1.22    martin 			/*
   1154  1.22    martin 			 * Multicast list has changed; set the hardware filter
   1155  1.22    martin 			 * accordingly.
   1156  1.22    martin 			 */
   1157  1.38     skrll 			mutex_enter(sc->sc_lock);
   1158  1.20  jmcneill 			dwc_gmac_setmulti(sc);
   1159  1.38     skrll 			mutex_exit(sc->sc_lock);
   1160  1.22    martin 		}
   1161   1.1    martin 	}
   1162   1.1    martin 
   1163  1.22    martin 	/* Try to get things going again */
   1164  1.22    martin 	if (ifp->if_flags & IFF_UP)
   1165  1.22    martin 		dwc_gmac_start(ifp);
   1166  1.22    martin 	sc->sc_if_flags = sc->sc_ec.ec_if.if_flags;
   1167  1.38     skrll 
   1168  1.38     skrll #ifndef DWCGMAC_MPSAFE
   1169   1.1    martin 	splx(s);
   1170  1.38     skrll #endif
   1171  1.38     skrll 
   1172   1.1    martin 	return error;
   1173   1.1    martin }
   1174   1.1    martin 
   1175   1.8    martin static void
   1176   1.8    martin dwc_gmac_tx_intr(struct dwc_gmac_softc *sc)
   1177   1.8    martin {
   1178  1.32    martin 	struct ifnet *ifp = &sc->sc_ec.ec_if;
   1179   1.8    martin 	struct dwc_gmac_tx_data *data;
   1180   1.8    martin 	struct dwc_gmac_dev_dmadesc *desc;
   1181  1.32    martin 	int i, nsegs;
   1182   1.8    martin 
   1183  1.38     skrll 	mutex_enter(&sc->sc_txq.t_mtx);
   1184  1.38     skrll 
   1185  1.32    martin 	for (i = sc->sc_txq.t_next; sc->sc_txq.t_queued > 0; i = TX_NEXT(i)) {
   1186   1.8    martin #ifdef DWC_GMAC_DEBUG
   1187   1.8    martin 		aprint_normal_dev(sc->sc_dev,
   1188   1.8    martin 		    "dwc_gmac_tx_intr: checking desc #%d (t_queued: %d)\n",
   1189   1.8    martin 		    i, sc->sc_txq.t_queued);
   1190   1.8    martin #endif
   1191   1.8    martin 
   1192  1.26    martin 		/*
   1193  1.82     skrll 		 * i + 1 does not need to be a valid descriptor,
   1194  1.26    martin 		 * this is just a special notion to just sync
   1195  1.26    martin 		 * a single tx descriptor (i)
   1196  1.26    martin 		 */
   1197  1.82     skrll 		dwc_gmac_txdesc_sync(sc, i, i + 1,
   1198  1.61   msaitoh 		    BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE);
   1199  1.11    martin 
   1200  1.32    martin 		desc = &sc->sc_txq.t_desc[i];
   1201  1.55    martin 		if (sc->sc_descm->tx_is_owned_by_dev(desc))
   1202   1.8    martin 			break;
   1203  1.11    martin 
   1204   1.8    martin 		data = &sc->sc_txq.t_data[i];
   1205   1.8    martin 		if (data->td_m == NULL)
   1206   1.8    martin 			continue;
   1207  1.32    martin 
   1208  1.69   thorpej 		if_statinc(ifp, if_opackets);
   1209  1.32    martin 		nsegs = data->td_active->dm_nsegs;
   1210   1.8    martin 		bus_dmamap_sync(sc->sc_dmat, data->td_active, 0,
   1211   1.8    martin 		    data->td_active->dm_mapsize, BUS_DMASYNC_POSTWRITE);
   1212   1.8    martin 		bus_dmamap_unload(sc->sc_dmat, data->td_active);
   1213   1.8    martin 
   1214   1.8    martin #ifdef DWC_GMAC_DEBUG
   1215   1.8    martin 		aprint_normal_dev(sc->sc_dev,
   1216   1.8    martin 		    "dwc_gmac_tx_intr: done with packet at desc #%d, "
   1217   1.8    martin 		    "freeing mbuf %p\n", i, data->td_m);
   1218   1.8    martin #endif
   1219   1.8    martin 
   1220   1.8    martin 		m_freem(data->td_m);
   1221   1.8    martin 		data->td_m = NULL;
   1222  1.32    martin 
   1223  1.32    martin 		sc->sc_txq.t_queued -= nsegs;
   1224   1.8    martin 	}
   1225   1.8    martin 
   1226   1.8    martin 	sc->sc_txq.t_next = i;
   1227   1.8    martin 
   1228   1.8    martin 	if (sc->sc_txq.t_queued < AWGE_TX_RING_COUNT) {
   1229  1.78   thorpej 		sc->sc_txbusy = false;
   1230   1.8    martin 	}
   1231  1.38     skrll 	mutex_exit(&sc->sc_txq.t_mtx);
   1232   1.8    martin }
   1233   1.8    martin 
   1234   1.8    martin static void
   1235   1.8    martin dwc_gmac_rx_intr(struct dwc_gmac_softc *sc)
   1236   1.8    martin {
   1237  1.11    martin 	struct ifnet *ifp = &sc->sc_ec.ec_if;
   1238  1.11    martin 	struct dwc_gmac_dev_dmadesc *desc;
   1239  1.11    martin 	struct dwc_gmac_rx_data *data;
   1240  1.11    martin 	bus_addr_t physaddr;
   1241  1.11    martin 	struct mbuf *m, *mnew;
   1242  1.11    martin 	int i, len, error;
   1243  1.11    martin 
   1244  1.38     skrll 	mutex_enter(&sc->sc_rxq.r_mtx);
   1245  1.11    martin 	for (i = sc->sc_rxq.r_cur; ; i = RX_NEXT(i)) {
   1246  1.11    martin 		bus_dmamap_sync(sc->sc_dmat, sc->sc_dma_ring_map,
   1247  1.11    martin 		    RX_DESC_OFFSET(i), sizeof(*desc),
   1248  1.61   msaitoh 		    BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE);
   1249  1.11    martin 		desc = &sc->sc_rxq.r_desc[i];
   1250  1.11    martin 		data = &sc->sc_rxq.r_data[i];
   1251  1.11    martin 
   1252  1.55    martin 		if (sc->sc_descm->rx_is_owned_by_dev(desc))
   1253  1.11    martin 			break;
   1254  1.11    martin 
   1255  1.55    martin 		if (sc->sc_descm->rx_has_error(desc)) {
   1256  1.11    martin #ifdef DWC_GMAC_DEBUG
   1257  1.15    martin 			aprint_normal_dev(sc->sc_dev,
   1258  1.15    martin 			    "RX error: descriptor status %08x, skipping\n",
   1259  1.55    martin 			    le32toh(desc->ddesc_status0));
   1260  1.11    martin #endif
   1261  1.69   thorpej 			if_statinc(ifp, if_ierrors);
   1262  1.11    martin 			goto skip;
   1263  1.11    martin 		}
   1264  1.11    martin 
   1265  1.55    martin 		len = sc->sc_descm->rx_get_len(desc);
   1266  1.11    martin 
   1267  1.11    martin #ifdef DWC_GMAC_DEBUG
   1268  1.15    martin 		aprint_normal_dev(sc->sc_dev,
   1269  1.15    martin 		    "rx int: device is done with descriptor #%d, len: %d\n",
   1270  1.15    martin 		    i, len);
   1271  1.11    martin #endif
   1272  1.11    martin 
   1273  1.11    martin 		/*
   1274  1.11    martin 		 * Try to get a new mbuf before passing this one
   1275  1.11    martin 		 * up, if that fails, drop the packet and reuse
   1276  1.11    martin 		 * the existing one.
   1277  1.11    martin 		 */
   1278  1.11    martin 		MGETHDR(mnew, M_DONTWAIT, MT_DATA);
   1279  1.11    martin 		if (mnew == NULL) {
   1280  1.69   thorpej 			if_statinc(ifp, if_ierrors);
   1281  1.11    martin 			goto skip;
   1282  1.11    martin 		}
   1283  1.11    martin 		MCLGET(mnew, M_DONTWAIT);
   1284  1.11    martin 		if ((mnew->m_flags & M_EXT) == 0) {
   1285  1.11    martin 			m_freem(mnew);
   1286  1.69   thorpej 			if_statinc(ifp, if_ierrors);
   1287  1.11    martin 			goto skip;
   1288  1.11    martin 		}
   1289  1.66       tnn 		mnew->m_len = mnew->m_pkthdr.len = mnew->m_ext.ext_size;
   1290  1.66       tnn 		if (mnew->m_len > AWGE_MAX_PACKET) {
   1291  1.66       tnn 			mnew->m_len = mnew->m_pkthdr.len = AWGE_MAX_PACKET;
   1292  1.66       tnn 		}
   1293  1.11    martin 
   1294  1.11    martin 		/* unload old DMA map */
   1295  1.11    martin 		bus_dmamap_sync(sc->sc_dmat, data->rd_map, 0,
   1296  1.11    martin 		    data->rd_map->dm_mapsize, BUS_DMASYNC_POSTREAD);
   1297  1.11    martin 		bus_dmamap_unload(sc->sc_dmat, data->rd_map);
   1298  1.11    martin 
   1299  1.11    martin 		/* and reload with new mbuf */
   1300  1.66       tnn 		error = bus_dmamap_load_mbuf(sc->sc_dmat, data->rd_map,
   1301  1.66       tnn 		    mnew, BUS_DMA_READ | BUS_DMA_NOWAIT);
   1302  1.11    martin 		if (error != 0) {
   1303  1.11    martin 			m_freem(mnew);
   1304  1.11    martin 			/* try to reload old mbuf */
   1305  1.66       tnn 			error = bus_dmamap_load_mbuf(sc->sc_dmat, data->rd_map,
   1306  1.66       tnn 			    data->rd_m, BUS_DMA_READ | BUS_DMA_NOWAIT);
   1307  1.11    martin 			if (error != 0) {
   1308  1.11    martin 				panic("%s: could not load old rx mbuf",
   1309  1.11    martin 				    device_xname(sc->sc_dev));
   1310  1.11    martin 			}
   1311  1.69   thorpej 			if_statinc(ifp, if_ierrors);
   1312  1.11    martin 			goto skip;
   1313  1.11    martin 		}
   1314  1.11    martin 		physaddr = data->rd_map->dm_segs[0].ds_addr;
   1315  1.11    martin 
   1316  1.11    martin 		/*
   1317  1.11    martin 		 * New mbuf loaded, update RX ring and continue
   1318  1.11    martin 		 */
   1319  1.11    martin 		m = data->rd_m;
   1320  1.11    martin 		data->rd_m = mnew;
   1321  1.11    martin 		desc->ddesc_data = htole32(physaddr);
   1322  1.11    martin 
   1323  1.11    martin 		/* finalize mbuf */
   1324  1.11    martin 		m->m_pkthdr.len = m->m_len = len;
   1325  1.36     ozaki 		m_set_rcvif(m, ifp);
   1326  1.77    sekiya 		m->m_flags |= M_HASFCS;
   1327  1.11    martin 
   1328  1.39     skrll 		if_percpuq_enqueue(sc->sc_ipq, m);
   1329  1.11    martin 
   1330  1.11    martin skip:
   1331  1.27      matt 		bus_dmamap_sync(sc->sc_dmat, data->rd_map, 0,
   1332  1.27      matt 		    data->rd_map->dm_mapsize, BUS_DMASYNC_PREREAD);
   1333  1.55    martin 
   1334  1.55    martin 		sc->sc_descm->rx_init_flags(desc);
   1335  1.66       tnn 		sc->sc_descm->rx_set_len(desc, data->rd_m->m_len);
   1336  1.55    martin 		sc->sc_descm->rx_set_owned_by_dev(desc);
   1337  1.55    martin 
   1338  1.11    martin 		bus_dmamap_sync(sc->sc_dmat, sc->sc_dma_ring_map,
   1339  1.11    martin 		    RX_DESC_OFFSET(i), sizeof(*desc),
   1340  1.61   msaitoh 		    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
   1341  1.11    martin 	}
   1342  1.11    martin 
   1343  1.11    martin 	/* update RX pointer */
   1344  1.11    martin 	sc->sc_rxq.r_cur = i;
   1345  1.11    martin 
   1346  1.38     skrll 	mutex_exit(&sc->sc_rxq.r_mtx);
   1347   1.8    martin }
   1348   1.8    martin 
   1349  1.22    martin /*
   1350  1.24     skrll  * Reverse order of bits - http://aggregate.org/MAGIC/#Bit%20Reversal
   1351  1.22    martin  */
   1352  1.22    martin static uint32_t
   1353  1.22    martin bitrev32(uint32_t x)
   1354  1.22    martin {
   1355  1.22    martin 	x = (((x & 0xaaaaaaaa) >> 1) | ((x & 0x55555555) << 1));
   1356  1.22    martin 	x = (((x & 0xcccccccc) >> 2) | ((x & 0x33333333) << 2));
   1357  1.22    martin 	x = (((x & 0xf0f0f0f0) >> 4) | ((x & 0x0f0f0f0f) << 4));
   1358  1.22    martin 	x = (((x & 0xff00ff00) >> 8) | ((x & 0x00ff00ff) << 8));
   1359  1.22    martin 
   1360  1.22    martin 	return (x >> 16) | (x << 16);
   1361  1.22    martin }
   1362  1.22    martin 
   1363  1.20  jmcneill static void
   1364  1.20  jmcneill dwc_gmac_setmulti(struct dwc_gmac_softc *sc)
   1365  1.20  jmcneill {
   1366  1.20  jmcneill 	struct ifnet * const ifp = &sc->sc_ec.ec_if;
   1367  1.20  jmcneill 	struct ether_multi *enm;
   1368  1.20  jmcneill 	struct ether_multistep step;
   1369  1.59     ozaki 	struct ethercom *ec = &sc->sc_ec;
   1370  1.20  jmcneill 	uint32_t hashes[2] = { 0, 0 };
   1371  1.22    martin 	uint32_t ffilt, h;
   1372  1.38     skrll 	int mcnt;
   1373  1.22    martin 
   1374  1.38     skrll 	KASSERT(mutex_owned(sc->sc_lock));
   1375  1.20  jmcneill 
   1376  1.20  jmcneill 	ffilt = bus_space_read_4(sc->sc_bst, sc->sc_bsh, AWIN_GMAC_MAC_FFILT);
   1377  1.38     skrll 
   1378  1.20  jmcneill 	if (ifp->if_flags & IFF_PROMISC) {
   1379  1.22    martin 		ffilt |= AWIN_GMAC_MAC_FFILT_PR;
   1380  1.22    martin 		goto special_filter;
   1381  1.20  jmcneill 	}
   1382  1.20  jmcneill 
   1383  1.61   msaitoh 	ffilt &= ~(AWIN_GMAC_MAC_FFILT_PM | AWIN_GMAC_MAC_FFILT_PR);
   1384  1.20  jmcneill 
   1385  1.20  jmcneill 	bus_space_write_4(sc->sc_bst, sc->sc_bsh, AWIN_GMAC_MAC_HTLOW, 0);
   1386  1.20  jmcneill 	bus_space_write_4(sc->sc_bst, sc->sc_bsh, AWIN_GMAC_MAC_HTHIGH, 0);
   1387  1.20  jmcneill 
   1388  1.59     ozaki 	ETHER_LOCK(ec);
   1389  1.60     ozaki 	ec->ec_flags &= ~ETHER_F_ALLMULTI;
   1390  1.59     ozaki 	ETHER_FIRST_MULTI(step, ec, enm);
   1391  1.20  jmcneill 	mcnt = 0;
   1392  1.20  jmcneill 	while (enm != NULL) {
   1393  1.20  jmcneill 		if (memcmp(enm->enm_addrlo, enm->enm_addrhi,
   1394  1.22    martin 		    ETHER_ADDR_LEN) != 0) {
   1395  1.60     ozaki 			ffilt |= AWIN_GMAC_MAC_FFILT_PM;
   1396  1.60     ozaki 			ec->ec_flags |= ETHER_F_ALLMULTI;
   1397  1.59     ozaki 			ETHER_UNLOCK(ec);
   1398  1.22    martin 			goto special_filter;
   1399  1.22    martin 		}
   1400  1.20  jmcneill 
   1401  1.22    martin 		h = bitrev32(
   1402  1.22    martin 			~ether_crc32_le(enm->enm_addrlo, ETHER_ADDR_LEN)
   1403  1.22    martin 		    ) >> 26;
   1404  1.20  jmcneill 		hashes[h >> 5] |= (1 << (h & 0x1f));
   1405  1.20  jmcneill 
   1406  1.20  jmcneill 		mcnt++;
   1407  1.20  jmcneill 		ETHER_NEXT_MULTI(step, enm);
   1408  1.20  jmcneill 	}
   1409  1.59     ozaki 	ETHER_UNLOCK(ec);
   1410  1.20  jmcneill 
   1411  1.20  jmcneill 	if (mcnt)
   1412  1.20  jmcneill 		ffilt |= AWIN_GMAC_MAC_FFILT_HMC;
   1413  1.20  jmcneill 	else
   1414  1.20  jmcneill 		ffilt &= ~AWIN_GMAC_MAC_FFILT_HMC;
   1415  1.20  jmcneill 
   1416  1.20  jmcneill 	bus_space_write_4(sc->sc_bst, sc->sc_bsh, AWIN_GMAC_MAC_FFILT, ffilt);
   1417  1.20  jmcneill 	bus_space_write_4(sc->sc_bst, sc->sc_bsh, AWIN_GMAC_MAC_HTLOW,
   1418  1.20  jmcneill 	    hashes[0]);
   1419  1.20  jmcneill 	bus_space_write_4(sc->sc_bst, sc->sc_bsh, AWIN_GMAC_MAC_HTHIGH,
   1420  1.20  jmcneill 	    hashes[1]);
   1421  1.60     ozaki 	sc->sc_if_flags = ifp->if_flags;
   1422  1.22    martin 
   1423  1.22    martin #ifdef DWC_GMAC_DEBUG
   1424  1.22    martin 	dwc_gmac_dump_ffilt(sc, ffilt);
   1425  1.22    martin #endif
   1426  1.22    martin 	return;
   1427  1.22    martin 
   1428  1.22    martin special_filter:
   1429  1.22    martin #ifdef DWC_GMAC_DEBUG
   1430  1.22    martin 	dwc_gmac_dump_ffilt(sc, ffilt);
   1431  1.22    martin #endif
   1432  1.22    martin 	/* no MAC hashes, ALLMULTI or PROMISC */
   1433  1.22    martin 	bus_space_write_4(sc->sc_bst, sc->sc_bsh, AWIN_GMAC_MAC_FFILT,
   1434  1.22    martin 	    ffilt);
   1435  1.22    martin 	bus_space_write_4(sc->sc_bst, sc->sc_bsh, AWIN_GMAC_MAC_HTLOW,
   1436  1.22    martin 	    0xffffffff);
   1437  1.22    martin 	bus_space_write_4(sc->sc_bst, sc->sc_bsh, AWIN_GMAC_MAC_HTHIGH,
   1438  1.22    martin 	    0xffffffff);
   1439  1.22    martin 	sc->sc_if_flags = sc->sc_ec.ec_if.if_flags;
   1440  1.20  jmcneill }
   1441  1.20  jmcneill 
   1442   1.1    martin int
   1443   1.1    martin dwc_gmac_intr(struct dwc_gmac_softc *sc)
   1444   1.1    martin {
   1445   1.1    martin 	uint32_t status, dma_status;
   1446   1.8    martin 	int rv = 0;
   1447   1.1    martin 
   1448  1.38     skrll 	if (sc->sc_stopping)
   1449  1.38     skrll 		return 0;
   1450  1.38     skrll 
   1451   1.1    martin 	status = bus_space_read_4(sc->sc_bst, sc->sc_bsh, AWIN_GMAC_MAC_INTR);
   1452   1.2    martin 	if (status & AWIN_GMAC_MII_IRQ) {
   1453   1.1    martin 		(void)bus_space_read_4(sc->sc_bst, sc->sc_bsh,
   1454   1.1    martin 		    AWIN_GMAC_MII_STATUS);
   1455   1.8    martin 		rv = 1;
   1456   1.2    martin 		mii_pollstat(&sc->sc_mii);
   1457   1.2    martin 	}
   1458   1.1    martin 
   1459   1.1    martin 	dma_status = bus_space_read_4(sc->sc_bst, sc->sc_bsh,
   1460   1.1    martin 	    AWIN_GMAC_DMA_STATUS);
   1461   1.1    martin 
   1462  1.61   msaitoh 	if (dma_status & (GMAC_DMA_INT_NIE | GMAC_DMA_INT_AIE))
   1463   1.8    martin 		rv = 1;
   1464   1.1    martin 
   1465   1.8    martin 	if (dma_status & GMAC_DMA_INT_TIE)
   1466   1.8    martin 		dwc_gmac_tx_intr(sc);
   1467   1.1    martin 
   1468   1.8    martin 	if (dma_status & GMAC_DMA_INT_RIE)
   1469   1.8    martin 		dwc_gmac_rx_intr(sc);
   1470   1.8    martin 
   1471   1.8    martin 	/*
   1472   1.8    martin 	 * Check error conditions
   1473   1.8    martin 	 */
   1474   1.8    martin 	if (dma_status & GMAC_DMA_INT_ERRORS) {
   1475  1.69   thorpej 		if_statinc(&sc->sc_ec.ec_if, if_oerrors);
   1476   1.8    martin #ifdef DWC_GMAC_DEBUG
   1477   1.8    martin 		dwc_dump_and_abort(sc, "interrupt error condition");
   1478   1.8    martin #endif
   1479   1.8    martin 	}
   1480   1.8    martin 
   1481  1.63   msaitoh 	rnd_add_uint32(&sc->rnd_source, dma_status);
   1482  1.63   msaitoh 
   1483   1.8    martin 	/* ack interrupt */
   1484   1.8    martin 	if (dma_status)
   1485   1.8    martin 		bus_space_write_4(sc->sc_bst, sc->sc_bsh,
   1486   1.8    martin 		    AWIN_GMAC_DMA_STATUS, dma_status & GMAC_DMA_INT_MASK);
   1487   1.8    martin 
   1488  1.28    martin 	/*
   1489  1.28    martin 	 * Get more packets
   1490  1.28    martin 	 */
   1491  1.28    martin 	if (rv)
   1492  1.40     ozaki 		if_schedule_deferred_start(&sc->sc_ec.ec_if);
   1493  1.28    martin 
   1494   1.8    martin 	return rv;
   1495   1.1    martin }
   1496   1.7    martin 
   1497  1.55    martin static void
   1498  1.55    martin dwc_gmac_desc_set_owned_by_dev(struct dwc_gmac_dev_dmadesc *desc)
   1499  1.55    martin {
   1500  1.55    martin 
   1501  1.55    martin 	desc->ddesc_status0 |= htole32(DDESC_STATUS_OWNEDBYDEV);
   1502  1.55    martin }
   1503  1.55    martin 
   1504  1.55    martin static int
   1505  1.55    martin dwc_gmac_desc_is_owned_by_dev(struct dwc_gmac_dev_dmadesc *desc)
   1506  1.55    martin {
   1507  1.55    martin 
   1508  1.55    martin 	return !!(le32toh(desc->ddesc_status0) & DDESC_STATUS_OWNEDBYDEV);
   1509  1.55    martin }
   1510  1.55    martin 
   1511  1.55    martin static void
   1512  1.55    martin dwc_gmac_desc_std_set_len(struct dwc_gmac_dev_dmadesc *desc, int len)
   1513  1.55    martin {
   1514  1.55    martin 	uint32_t cntl = le32toh(desc->ddesc_cntl1);
   1515  1.55    martin 
   1516  1.55    martin 	desc->ddesc_cntl1 = htole32((cntl & ~DDESC_CNTL_SIZE1MASK) |
   1517  1.55    martin 		__SHIFTIN(len, DDESC_CNTL_SIZE1MASK));
   1518  1.55    martin }
   1519  1.55    martin 
   1520  1.55    martin static uint32_t
   1521  1.55    martin dwc_gmac_desc_std_get_len(struct dwc_gmac_dev_dmadesc *desc)
   1522  1.55    martin {
   1523  1.55    martin 
   1524  1.55    martin 	return __SHIFTOUT(le32toh(desc->ddesc_status0), DDESC_STATUS_FRMLENMSK);
   1525  1.55    martin }
   1526  1.55    martin 
   1527  1.55    martin static void
   1528  1.55    martin dwc_gmac_desc_std_tx_init_flags(struct dwc_gmac_dev_dmadesc *desc)
   1529  1.55    martin {
   1530  1.55    martin 
   1531  1.55    martin 	desc->ddesc_status0 = 0;
   1532  1.55    martin 	desc->ddesc_cntl1 = htole32(DDESC_CNTL_TXCHAIN);
   1533  1.55    martin }
   1534  1.55    martin 
   1535  1.55    martin static void
   1536  1.55    martin dwc_gmac_desc_std_tx_set_first_frag(struct dwc_gmac_dev_dmadesc *desc)
   1537  1.55    martin {
   1538  1.55    martin 	uint32_t cntl = le32toh(desc->ddesc_cntl1);
   1539  1.55    martin 
   1540  1.55    martin 	desc->ddesc_cntl1 = htole32(cntl | DDESC_CNTL_TXFIRST);
   1541  1.55    martin }
   1542  1.55    martin 
   1543  1.55    martin static void
   1544  1.55    martin dwc_gmac_desc_std_tx_set_last_frag(struct dwc_gmac_dev_dmadesc *desc)
   1545  1.55    martin {
   1546  1.55    martin 	uint32_t cntl = le32toh(desc->ddesc_cntl1);
   1547  1.55    martin 
   1548  1.55    martin 	desc->ddesc_cntl1 = htole32(cntl |
   1549  1.55    martin 		DDESC_CNTL_TXLAST | DDESC_CNTL_TXINT);
   1550  1.55    martin }
   1551  1.55    martin 
   1552  1.55    martin static void
   1553  1.55    martin dwc_gmac_desc_std_rx_init_flags(struct dwc_gmac_dev_dmadesc *desc)
   1554  1.55    martin {
   1555  1.55    martin 
   1556  1.55    martin 	desc->ddesc_status0 = 0;
   1557  1.55    martin 	desc->ddesc_cntl1 = htole32(DDESC_CNTL_TXCHAIN);
   1558  1.55    martin }
   1559  1.55    martin 
   1560  1.55    martin static int
   1561  1.55    martin dwc_gmac_desc_std_rx_has_error(struct dwc_gmac_dev_dmadesc *desc) {
   1562  1.55    martin 	return !!(le32toh(desc->ddesc_status0) &
   1563  1.55    martin 		(DDESC_STATUS_RXERROR | DDESC_STATUS_RXTRUNCATED));
   1564  1.55    martin }
   1565  1.55    martin 
   1566  1.55    martin static void
   1567  1.55    martin dwc_gmac_desc_enh_set_len(struct dwc_gmac_dev_dmadesc *desc, int len)
   1568  1.55    martin {
   1569  1.55    martin 	uint32_t tdes1 = le32toh(desc->ddesc_cntl1);
   1570  1.55    martin 
   1571  1.55    martin 	desc->ddesc_cntl1 = htole32((tdes1 & ~DDESC_DES1_SIZE1MASK) |
   1572  1.55    martin 		__SHIFTIN(len, DDESC_DES1_SIZE1MASK));
   1573  1.55    martin }
   1574  1.55    martin 
   1575  1.55    martin static uint32_t
   1576  1.55    martin dwc_gmac_desc_enh_get_len(struct dwc_gmac_dev_dmadesc *desc)
   1577  1.55    martin {
   1578  1.55    martin 
   1579  1.55    martin 	return __SHIFTOUT(le32toh(desc->ddesc_status0), DDESC_RDES0_FL);
   1580  1.55    martin }
   1581  1.55    martin 
   1582  1.55    martin static void
   1583  1.55    martin dwc_gmac_desc_enh_tx_init_flags(struct dwc_gmac_dev_dmadesc *desc)
   1584  1.55    martin {
   1585  1.55    martin 
   1586  1.55    martin 	desc->ddesc_status0 = htole32(DDESC_TDES0_TCH);
   1587  1.55    martin 	desc->ddesc_cntl1 = 0;
   1588  1.55    martin }
   1589  1.55    martin 
   1590  1.55    martin static void
   1591  1.55    martin dwc_gmac_desc_enh_tx_set_first_frag(struct dwc_gmac_dev_dmadesc *desc)
   1592  1.55    martin {
   1593  1.55    martin 	uint32_t tdes0 = le32toh(desc->ddesc_status0);
   1594  1.55    martin 
   1595  1.55    martin 	desc->ddesc_status0 = htole32(tdes0 | DDESC_TDES0_FS);
   1596  1.55    martin }
   1597  1.55    martin 
   1598  1.55    martin static void
   1599  1.55    martin dwc_gmac_desc_enh_tx_set_last_frag(struct dwc_gmac_dev_dmadesc *desc)
   1600  1.55    martin {
   1601  1.55    martin 	uint32_t tdes0 = le32toh(desc->ddesc_status0);
   1602  1.55    martin 
   1603  1.55    martin 	desc->ddesc_status0 = htole32(tdes0 | DDESC_TDES0_LS | DDESC_TDES0_IC);
   1604  1.55    martin }
   1605  1.55    martin 
   1606  1.55    martin static void
   1607  1.55    martin dwc_gmac_desc_enh_rx_init_flags(struct dwc_gmac_dev_dmadesc *desc)
   1608  1.55    martin {
   1609  1.55    martin 
   1610  1.55    martin 	desc->ddesc_status0 = 0;
   1611  1.55    martin 	desc->ddesc_cntl1 = htole32(DDESC_RDES1_RCH);
   1612  1.55    martin }
   1613  1.55    martin 
   1614  1.55    martin static int
   1615  1.55    martin dwc_gmac_desc_enh_rx_has_error(struct dwc_gmac_dev_dmadesc *desc)
   1616  1.55    martin {
   1617  1.55    martin 
   1618  1.55    martin 	return !!(le32toh(desc->ddesc_status0) &
   1619  1.55    martin 		(DDESC_RDES0_ES | DDESC_RDES0_LE));
   1620  1.55    martin }
   1621  1.55    martin 
   1622   1.7    martin #ifdef DWC_GMAC_DEBUG
   1623   1.7    martin static void
   1624   1.7    martin dwc_gmac_dump_dma(struct dwc_gmac_softc *sc)
   1625   1.7    martin {
   1626   1.7    martin 	aprint_normal_dev(sc->sc_dev, "busmode: %08x\n",
   1627   1.7    martin 	    bus_space_read_4(sc->sc_bst, sc->sc_bsh, AWIN_GMAC_DMA_BUSMODE));
   1628   1.7    martin 	aprint_normal_dev(sc->sc_dev, "tx poll: %08x\n",
   1629   1.7    martin 	    bus_space_read_4(sc->sc_bst, sc->sc_bsh, AWIN_GMAC_DMA_TXPOLL));
   1630   1.7    martin 	aprint_normal_dev(sc->sc_dev, "rx poll: %08x\n",
   1631   1.7    martin 	    bus_space_read_4(sc->sc_bst, sc->sc_bsh, AWIN_GMAC_DMA_RXPOLL));
   1632   1.7    martin 	aprint_normal_dev(sc->sc_dev, "rx descriptors: %08x\n",
   1633   1.7    martin 	    bus_space_read_4(sc->sc_bst, sc->sc_bsh, AWIN_GMAC_DMA_RX_ADDR));
   1634   1.7    martin 	aprint_normal_dev(sc->sc_dev, "tx descriptors: %08x\n",
   1635   1.7    martin 	    bus_space_read_4(sc->sc_bst, sc->sc_bsh, AWIN_GMAC_DMA_TX_ADDR));
   1636   1.7    martin 	aprint_normal_dev(sc->sc_dev, "status: %08x\n",
   1637   1.7    martin 	    bus_space_read_4(sc->sc_bst, sc->sc_bsh, AWIN_GMAC_DMA_STATUS));
   1638   1.7    martin 	aprint_normal_dev(sc->sc_dev, "op mode: %08x\n",
   1639   1.7    martin 	    bus_space_read_4(sc->sc_bst, sc->sc_bsh, AWIN_GMAC_DMA_OPMODE));
   1640   1.7    martin 	aprint_normal_dev(sc->sc_dev, "int enable: %08x\n",
   1641   1.7    martin 	    bus_space_read_4(sc->sc_bst, sc->sc_bsh, AWIN_GMAC_DMA_INTENABLE));
   1642   1.7    martin 	aprint_normal_dev(sc->sc_dev, "cur tx: %08x\n",
   1643   1.7    martin 	    bus_space_read_4(sc->sc_bst, sc->sc_bsh, AWIN_GMAC_DMA_CUR_TX_DESC));
   1644   1.7    martin 	aprint_normal_dev(sc->sc_dev, "cur rx: %08x\n",
   1645   1.7    martin 	    bus_space_read_4(sc->sc_bst, sc->sc_bsh, AWIN_GMAC_DMA_CUR_RX_DESC));
   1646   1.7    martin 	aprint_normal_dev(sc->sc_dev, "cur tx buffer: %08x\n",
   1647   1.7    martin 	    bus_space_read_4(sc->sc_bst, sc->sc_bsh, AWIN_GMAC_DMA_CUR_TX_BUFADDR));
   1648   1.7    martin 	aprint_normal_dev(sc->sc_dev, "cur rx buffer: %08x\n",
   1649   1.7    martin 	    bus_space_read_4(sc->sc_bst, sc->sc_bsh, AWIN_GMAC_DMA_CUR_RX_BUFADDR));
   1650   1.7    martin }
   1651   1.7    martin 
   1652   1.7    martin static void
   1653   1.7    martin dwc_gmac_dump_tx_desc(struct dwc_gmac_softc *sc)
   1654   1.7    martin {
   1655   1.7    martin 	int i;
   1656   1.7    martin 
   1657   1.8    martin 	aprint_normal_dev(sc->sc_dev, "TX queue: cur=%d, next=%d, queued=%d\n",
   1658   1.8    martin 	    sc->sc_txq.t_cur, sc->sc_txq.t_next, sc->sc_txq.t_queued);
   1659   1.8    martin 	aprint_normal_dev(sc->sc_dev, "TX DMA descriptors:\n");
   1660   1.7    martin 	for (i = 0; i < AWGE_TX_RING_COUNT; i++) {
   1661   1.7    martin 		struct dwc_gmac_dev_dmadesc *desc = &sc->sc_txq.t_desc[i];
   1662  1.15    martin 		aprint_normal("#%d (%08lx): status: %08x cntl: %08x "
   1663  1.15    martin 		    "data: %08x next: %08x\n",
   1664  1.15    martin 		    i, sc->sc_txq.t_physaddr +
   1665  1.82     skrll 			i * sizeof(struct dwc_gmac_dev_dmadesc),
   1666  1.55    martin 		    le32toh(desc->ddesc_status0), le32toh(desc->ddesc_cntl1),
   1667   1.7    martin 		    le32toh(desc->ddesc_data), le32toh(desc->ddesc_next));
   1668   1.7    martin 	}
   1669   1.7    martin }
   1670   1.8    martin 
   1671   1.8    martin static void
   1672  1.11    martin dwc_gmac_dump_rx_desc(struct dwc_gmac_softc *sc)
   1673  1.11    martin {
   1674  1.11    martin 	int i;
   1675  1.11    martin 
   1676  1.11    martin 	aprint_normal_dev(sc->sc_dev, "RX queue: cur=%d, next=%d\n",
   1677  1.11    martin 	    sc->sc_rxq.r_cur, sc->sc_rxq.r_next);
   1678  1.11    martin 	aprint_normal_dev(sc->sc_dev, "RX DMA descriptors:\n");
   1679  1.11    martin 	for (i = 0; i < AWGE_RX_RING_COUNT; i++) {
   1680  1.11    martin 		struct dwc_gmac_dev_dmadesc *desc = &sc->sc_rxq.r_desc[i];
   1681  1.15    martin 		aprint_normal("#%d (%08lx): status: %08x cntl: %08x "
   1682  1.15    martin 		    "data: %08x next: %08x\n",
   1683  1.15    martin 		    i, sc->sc_rxq.r_physaddr +
   1684  1.82     skrll 			i * sizeof(struct dwc_gmac_dev_dmadesc),
   1685  1.55    martin 		    le32toh(desc->ddesc_status0), le32toh(desc->ddesc_cntl1),
   1686  1.11    martin 		    le32toh(desc->ddesc_data), le32toh(desc->ddesc_next));
   1687  1.11    martin 	}
   1688  1.11    martin }
   1689  1.11    martin 
   1690  1.11    martin static void
   1691  1.10    martin dwc_dump_status(struct dwc_gmac_softc *sc)
   1692   1.8    martin {
   1693   1.8    martin 	uint32_t status = bus_space_read_4(sc->sc_bst, sc->sc_bsh,
   1694   1.8    martin 	     AWIN_GMAC_MAC_INTR);
   1695   1.8    martin 	uint32_t dma_status = bus_space_read_4(sc->sc_bst, sc->sc_bsh,
   1696   1.8    martin 	     AWIN_GMAC_DMA_STATUS);
   1697   1.8    martin 	char buf[200];
   1698   1.8    martin 
   1699   1.8    martin 	/* print interrupt state */
   1700   1.8    martin 	snprintb(buf, sizeof(buf), "\177\20"
   1701  1.10    martin 	    "b\x10""NI\0"
   1702  1.10    martin 	    "b\x0f""AI\0"
   1703  1.10    martin 	    "b\x0e""ER\0"
   1704  1.10    martin 	    "b\x0d""FB\0"
   1705  1.10    martin 	    "b\x0a""ET\0"
   1706  1.10    martin 	    "b\x09""RW\0"
   1707  1.10    martin 	    "b\x08""RS\0"
   1708  1.10    martin 	    "b\x07""RU\0"
   1709  1.10    martin 	    "b\x06""RI\0"
   1710  1.10    martin 	    "b\x05""UN\0"
   1711  1.10    martin 	    "b\x04""OV\0"
   1712  1.10    martin 	    "b\x03""TJ\0"
   1713  1.10    martin 	    "b\x02""TU\0"
   1714  1.10    martin 	    "b\x01""TS\0"
   1715  1.10    martin 	    "b\x00""TI\0"
   1716   1.8    martin 	    "\0", dma_status);
   1717  1.10    martin 	aprint_normal_dev(sc->sc_dev, "INTR status: %08x, DMA status: %s\n",
   1718   1.8    martin 	    status, buf);
   1719  1.10    martin }
   1720   1.8    martin 
   1721  1.10    martin static void
   1722  1.10    martin dwc_dump_and_abort(struct dwc_gmac_softc *sc, const char *msg)
   1723  1.10    martin {
   1724  1.10    martin 	dwc_dump_status(sc);
   1725  1.22    martin 	dwc_gmac_dump_ffilt(sc,
   1726  1.22    martin 	    bus_space_read_4(sc->sc_bst, sc->sc_bsh, AWIN_GMAC_MAC_FFILT));
   1727   1.8    martin 	dwc_gmac_dump_dma(sc);
   1728   1.8    martin 	dwc_gmac_dump_tx_desc(sc);
   1729  1.11    martin 	dwc_gmac_dump_rx_desc(sc);
   1730   1.8    martin 
   1731  1.21     joerg 	panic("%s", msg);
   1732   1.8    martin }
   1733  1.22    martin 
   1734  1.22    martin static void dwc_gmac_dump_ffilt(struct dwc_gmac_softc *sc, uint32_t ffilt)
   1735  1.22    martin {
   1736  1.22    martin 	char buf[200];
   1737  1.22    martin 
   1738  1.22    martin 	/* print filter setup */
   1739  1.22    martin 	snprintb(buf, sizeof(buf), "\177\20"
   1740  1.22    martin 	    "b\x1f""RA\0"
   1741  1.22    martin 	    "b\x0a""HPF\0"
   1742  1.22    martin 	    "b\x09""SAF\0"
   1743  1.22    martin 	    "b\x08""SAIF\0"
   1744  1.22    martin 	    "b\x05""DBF\0"
   1745  1.22    martin 	    "b\x04""PM\0"
   1746  1.22    martin 	    "b\x03""DAIF\0"
   1747  1.22    martin 	    "b\x02""HMC\0"
   1748  1.22    martin 	    "b\x01""HUC\0"
   1749  1.22    martin 	    "b\x00""PR\0"
   1750  1.22    martin 	    "\0", ffilt);
   1751  1.22    martin 	aprint_normal_dev(sc->sc_dev, "FFILT: %s\n", buf);
   1752  1.22    martin }
   1753   1.7    martin #endif
   1754