Home | History | Annotate | Line # | Download | only in ic
dwc_gmac_reg.h revision 1.1
      1  1.1  martin /*-
      2  1.1  martin  * Copyright (c) 2013, 2014 The NetBSD Foundation, Inc.
      3  1.1  martin  * All rights reserved.
      4  1.1  martin  *
      5  1.1  martin  * This code is derived from software contributed to The NetBSD Foundation
      6  1.1  martin  * by Matt Thomas of 3am Software Foundry and Martin Husemann.
      7  1.1  martin  *
      8  1.1  martin  * Redistribution and use in source and binary forms, with or without
      9  1.1  martin  * modification, are permitted provided that the following conditions
     10  1.1  martin  * are met:
     11  1.1  martin  * 1. Redistributions of source code must retain the above copyright
     12  1.1  martin  *    notice, this list of conditions and the following disclaimer.
     13  1.1  martin  * 2. Redistributions in binary form must reproduce the above copyright
     14  1.1  martin  *    notice, this list of conditions and the following disclaimer in the
     15  1.1  martin  *    documentation and/or other materials provided with the distribution.
     16  1.1  martin  *
     17  1.1  martin  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
     18  1.1  martin  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     19  1.1  martin  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     20  1.1  martin  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
     21  1.1  martin  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     22  1.1  martin  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     23  1.1  martin  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     24  1.1  martin  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     25  1.1  martin  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     26  1.1  martin  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     27  1.1  martin  * POSSIBILITY OF SUCH DAMAGE.
     28  1.1  martin  */
     29  1.1  martin 
     30  1.1  martin #define	AWIN_GMAC_MAC_CONF		0x0000
     31  1.1  martin #define	AWIN_GMAC_MAC_FFILT		0x0004
     32  1.1  martin #define	AWIN_GMAC_MAC_HTHIGH		0x0008
     33  1.1  martin #define	AWIN_GMAC_MAC_HTLOW		0x000c
     34  1.1  martin #define	AWIN_GMAC_MAC_MIIADDR		0x0010
     35  1.1  martin #define	AWIN_GMAC_MAC_MIIDATA		0x0014
     36  1.1  martin #define	AWIN_GMAC_MAC_FLOWCTRL		0x0018
     37  1.1  martin #define	AWIN_GMAC_MAC_VLANTAG		0x001c
     38  1.1  martin #define	AWIN_GMAC_MAC_VERSION		0x0020
     39  1.1  martin #define	AWIN_GMAC_MAC_INTR		0x0038
     40  1.1  martin #define	AWIN_GMAC_MAC_INTMASK		0x003c
     41  1.1  martin #define	AWIN_GMAC_MAC_ADDR0HI		0x0040
     42  1.1  martin #define	AWIN_GMAC_MAC_ADDR0LO		0x0044
     43  1.1  martin #define	AWIN_GMAC_MII_STATUS		0x00D8
     44  1.1  martin 
     45  1.1  martin #define	AWIN_GMAC_DMA_BUSMODE		0x1000
     46  1.1  martin #define	AWIN_GMAC_DMA_TXPOLL		0x1004
     47  1.1  martin #define	AWIN_GMAC_DMA_RXPOLL		0x1008
     48  1.1  martin #define	AWIN_GMAC_DMA_RX_ADDR		0x100c
     49  1.1  martin #define	AWIN_GMAC_DMA_TX_ADDR		0x1010
     50  1.1  martin #define	AWIN_GMAC_DMA_STATUS		0x1014
     51  1.1  martin #define	AWIN_GMAC_DMA_OPMODE		0x1018
     52  1.1  martin #define	AWIN_GMAC_DMA_INTENABLE		0x101c
     53  1.1  martin #define	AWIN_GMAC_DMA_CUR_TX_DESC	0x1048
     54  1.1  martin #define	AWIN_GMAC_DMA_CUR_RX_DESC	0x104c
     55  1.1  martin #define	AWIN_GMAC_DMA_CUR_TX_BUFADDR	0x1050
     56  1.1  martin #define	AWIN_GMAC_DMA_CUR_RX_BUFADDR	0x1054
     57  1.1  martin 
     58  1.1  martin #define GMAC_MII_PHY_SHIFT		11
     59  1.1  martin #define	GMAC_MII_PHY_MASK		(0x1F << GMAC_MII_PHY_SHIFT)
     60  1.1  martin #define	GMAC_MII_REG_SHIFT		6
     61  1.1  martin #define	GMAC_MII_REG_MASK		(0x1F << GMAC_MII_REG_SHIFT)
     62  1.1  martin 
     63  1.1  martin #define	GMAC_MII_BUSY			1
     64  1.1  martin #define	GMAC_MII_WRITE			2
     65  1.1  martin #define	GMAC_MII_CLK_150_250M		0x10
     66  1.1  martin 
     67  1.1  martin #define	GMAC_BUSMODE_RESET		1
     68  1.1  martin 
     69  1.1  martin #define	AWIN_GMAC_MII_IRQ		1
     70  1.1  martin 
     71  1.1  martin #define GMAC_DMA_INT_NIE		0x10000	/* Normal/Summary */
     72  1.1  martin #define GMAC_DMA_INT_AIE		0x08000	/* Abnormal/Summary */
     73  1.1  martin #define	GMAC_DMA_INT_ERE		0x04000	/* Early receive */
     74  1.1  martin #define	GMAC_DMA_INT_FBE		0x02000	/* Fatal bus error */
     75  1.1  martin #define	GMAC_DMA_INT_ETE		0x00400	/* Early transmit */
     76  1.1  martin #define	GMAC_DMA_INT_RWE		0x00200	/* Receive watchdog */
     77  1.1  martin #define	GMAC_DMA_INT_RSE		0x00100	/* Receive stopped */
     78  1.1  martin #define	GMAC_DMA_INT_RUE		0x00080	/* Receive buffer unavailable */
     79  1.1  martin #define	GMAC_DMA_INT_RIE		0x00040	/* Receive interrupt */
     80  1.1  martin #define	GMAC_DMA_INT_UNE		0x00020	/* Tx underflow */
     81  1.1  martin #define	GMAC_DMA_INT_OVE		0x00010	/* Receive overflow */
     82  1.1  martin #define	GMAC_DMA_INT_TJE		0x00008	/* Transmit jabber */
     83  1.1  martin #define	GMAC_DMA_INT_TUE		0x00004	/* Transmit buffer unavailable */
     84  1.1  martin #define	GMAC_DMA_INT_TSE		0x00002	/* Transmit stopped */
     85  1.1  martin #define	GMAC_DMA_INT_TIE		0x00001	/* Transmit interrupt */
     86  1.1  martin 
     87  1.1  martin #define	GMAC_DEF_DMA_INT_MASK	(GMAC_DMA_INT_TIE|GMAC_DMA_INT_RIE| \
     88  1.1  martin 				GMAC_DMA_INT_NIE|GMAC_DMA_INT_AIE| \
     89  1.1  martin 				GMAC_DMA_INT_FBE|GMAC_DMA_INT_UNE)
     90  1.1  martin 
     91  1.1  martin #define	AWIN_DEF_MAC_INTRMASK	0x207	/* XXX ??? */
     92  1.1  martin 
     93  1.1  martin struct dwc_gmac_dev_dmadesc {
     94  1.1  martin 	uint32_t ddesc_status;
     95  1.1  martin /* both: */
     96  1.1  martin #define	DDESC_STATUS_OWNEDBYDEV		(1<<31)
     97  1.1  martin /* for TX descriptors */
     98  1.1  martin #define	DDESC_STATUS_TXINT		(1<<30)
     99  1.1  martin #define DDESC_STATUS_TXLAST		(1<<29)
    100  1.1  martin #define	DDESC_STATUS_TXFIRST		(1<<28)
    101  1.1  martin #define	DDESC_STATUS_TXCRCDIS		(1<<27)
    102  1.1  martin #define	DDESC_STATUS_TXPADDIS		(1<<26)
    103  1.1  martin #define	DDESC_STATUS_TXCHECKINSCTRL	(1<<22)
    104  1.1  martin #define	DDESC_STATUS_TXRINGEND		(1<<21)
    105  1.1  martin #define	DDESC_STATUS_TXCHAIN		(1<<20)
    106  1.1  martin #define	DDESC_STATUS_MASK		0x1ffff
    107  1.1  martin /* for RX descriptors */
    108  1.1  martin #define	DDESC_STATUS_DAFILTERFAIL	(1<<30)
    109  1.1  martin #define	DDESC_STATUS_FRMLENMSK		(0x3fff << 16)
    110  1.1  martin #define	DDESC_STATUS_FRMLENSHIFT	16
    111  1.1  martin #define	DDESC_STATUS_RXERROR		(1<<15)
    112  1.1  martin #define	DDESC_STATUS_RXTRUNCATED	(1<<14)
    113  1.1  martin #define	DDESC_STATUS_SAFILTERFAIL	(1<<13)
    114  1.1  martin #define	DDESC_STATUS_RXIPC_GIANTFRAME	(1<<12)
    115  1.1  martin #define	DDESC_STATUS_RXDAMAGED		(1<<11)
    116  1.1  martin #define	DDESC_STATUS_RXVLANTAG		(1<<10)
    117  1.1  martin #define	DDESC_STATUS_RXFIRST		(1<<9)
    118  1.1  martin #define	DDESC_STATUS_RXLAST		(1<<8)
    119  1.1  martin #define	DDESC_STATUS_RXIPC_GIANT	(1<<7)
    120  1.1  martin #define	DDESC_STATUS_RXCOLLISION	(1<<6)
    121  1.1  martin #define	DDESC_STATUS_RXFRAMEETHER	(1<<5)
    122  1.1  martin #define	DDESC_STATUS_RXWATCHDOG		(1<<4)
    123  1.1  martin #define	DDESC_STATUS_RXMIIERROR		(1<<3)
    124  1.1  martin #define	DDESC_STATUS_RXDRIBBLING	(1<<2)
    125  1.1  martin #define	DDESC_STATUS_RXCRC		1
    126  1.1  martin 
    127  1.1  martin 	uint32_t ddesc_cntl;
    128  1.1  martin #define	DDESC_CNTL_SIZE1MASK		0x1fff
    129  1.1  martin #define	DDESC_CNTL_SIZE1SHIFT		0
    130  1.1  martin #define	DDESC_CNTL_SIZE2MASK		(0x1fff<<16)
    131  1.1  martin #define	DDESC_CNTL_SIZE2SHIFT		16
    132  1.1  martin 
    133  1.1  martin 	uint32_t ddesc_data;	/* pointer to buffer data */
    134  1.1  martin 	uint32_t ddesc_next;	/* link to next descriptor */
    135  1.1  martin };
    136  1.1  martin 
    137