Home | History | Annotate | Line # | Download | only in ic
dwc_gmac_reg.h revision 1.12.2.3.2.1
      1  1.12.2.3.2.1     snj /* $NetBSD: dwc_gmac_reg.h,v 1.12.2.3.2.1 2015/12/26 22:23:43 snj Exp $ */
      2      1.12.2.2     snj 
      3      1.12.2.2     snj /*-
      4      1.12.2.2     snj  * Copyright (c) 2013, 2014 The NetBSD Foundation, Inc.
      5      1.12.2.2     snj  * All rights reserved.
      6      1.12.2.2     snj  *
      7      1.12.2.2     snj  * This code is derived from software contributed to The NetBSD Foundation
      8      1.12.2.2     snj  * by Matt Thomas of 3am Software Foundry and Martin Husemann.
      9      1.12.2.2     snj  *
     10      1.12.2.2     snj  * Redistribution and use in source and binary forms, with or without
     11      1.12.2.2     snj  * modification, are permitted provided that the following conditions
     12      1.12.2.2     snj  * are met:
     13      1.12.2.2     snj  * 1. Redistributions of source code must retain the above copyright
     14      1.12.2.2     snj  *    notice, this list of conditions and the following disclaimer.
     15      1.12.2.2     snj  * 2. Redistributions in binary form must reproduce the above copyright
     16      1.12.2.2     snj  *    notice, this list of conditions and the following disclaimer in the
     17      1.12.2.2     snj  *    documentation and/or other materials provided with the distribution.
     18      1.12.2.2     snj  *
     19      1.12.2.2     snj  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
     20      1.12.2.2     snj  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     21      1.12.2.2     snj  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     22      1.12.2.2     snj  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
     23      1.12.2.2     snj  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     24      1.12.2.2     snj  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     25      1.12.2.2     snj  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     26      1.12.2.2     snj  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     27      1.12.2.2     snj  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     28      1.12.2.2     snj  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     29      1.12.2.2     snj  * POSSIBILITY OF SUCH DAMAGE.
     30      1.12.2.2     snj  */
     31      1.12.2.2     snj 
     32      1.12.2.2     snj #define	AWIN_GMAC_MAC_CONF		0x0000
     33      1.12.2.2     snj #define	AWIN_GMAC_MAC_FFILT		0x0004
     34      1.12.2.2     snj #define	AWIN_GMAC_MAC_HTHIGH		0x0008
     35      1.12.2.2     snj #define	AWIN_GMAC_MAC_HTLOW		0x000c
     36      1.12.2.2     snj #define	AWIN_GMAC_MAC_MIIADDR		0x0010
     37      1.12.2.2     snj #define	AWIN_GMAC_MAC_MIIDATA		0x0014
     38      1.12.2.2     snj #define	AWIN_GMAC_MAC_FLOWCTRL		0x0018
     39      1.12.2.2     snj #define	AWIN_GMAC_MAC_VLANTAG		0x001c
     40      1.12.2.2     snj #define	AWIN_GMAC_MAC_VERSION		0x0020	/* not always implemented? */
     41      1.12.2.2     snj #define	AWIN_GMAC_MAC_INTR		0x0038
     42      1.12.2.2     snj #define	AWIN_GMAC_MAC_INTMASK		0x003c
     43      1.12.2.2     snj #define	AWIN_GMAC_MAC_ADDR0HI		0x0040
     44      1.12.2.2     snj #define	AWIN_GMAC_MAC_ADDR0LO		0x0044
     45      1.12.2.2     snj #define	AWIN_GMAC_MII_STATUS		0x00D8
     46      1.12.2.2     snj 
     47      1.12.2.3  bouyer #define	AWIN_GMAC_MAC_CONF_DISABLEJABBER __BIT(22) /* jabber disable */
     48      1.12.2.2     snj #define	AWIN_GMAC_MAC_CONF_FRAMEBURST	__BIT(21) /* allow TX frameburst when
     49      1.12.2.2     snj 						     in half duplex mode */
     50      1.12.2.2     snj #define	AWIN_GMAC_MAC_CONF_MIISEL	__BIT(15) /* select MII phy */
     51      1.12.2.2     snj #define	AWIN_GMAC_MAC_CONF_FES100	__BIT(14) /* 100 mbit mode */
     52      1.12.2.2     snj #define	AWIN_GMAC_MAC_CONF_DISABLERXOWN	__BIT(13) /* do not receive our own
     53      1.12.2.2     snj 						     TX frames in half duplex
     54      1.12.2.2     snj 						     mode */
     55      1.12.2.2     snj #define	AWIN_GMAC_MAC_CONF_FULLDPLX	__BIT(11) /* select full duplex */
     56      1.12.2.3  bouyer #define	AWIN_GMAC_MAC_CONF_ACS		__BIT(7)  /* auto pad/CRC stripping */
     57      1.12.2.2     snj #define	AWIN_GMAC_MAC_CONF_TXENABLE	__BIT(3)  /* enable TX dma engine */
     58      1.12.2.2     snj #define	AWIN_GMAC_MAC_CONF_RXENABLE	__BIT(2)  /* enable RX dma engine */
     59      1.12.2.2     snj 
     60      1.12.2.2     snj #define	AWIN_GMAC_MAC_FFILT_RA		__BIT(31) /* receive all mode */
     61      1.12.2.2     snj #define	AWIN_GMAC_MAC_FFILT_HPF		__BIT(10) /* hash or perfect filter */
     62      1.12.2.2     snj #define	AWIN_GMAC_MAC_FFILT_SAF		__BIT(9)  /* source address filter */
     63      1.12.2.2     snj #define	AWIN_GMAC_MAC_FFILT_SAIF	__BIT(8)  /* inverse filtering */
     64      1.12.2.2     snj #define	AWIN_GMAC_MAC_FFILT_DBF		__BIT(5)  /* disable broadcast frames */
     65      1.12.2.2     snj #define	AWIN_GMAC_MAC_FFILT_PM		__BIT(4)  /* promiscious multicast */
     66      1.12.2.2     snj #define	AWIN_GMAC_MAC_FFILT_DAIF	__BIT(3)  /* DA inverse filtering */
     67      1.12.2.2     snj #define	AWIN_GMAC_MAC_FFILT_HMC		__BIT(2)  /* multicast hash compare */
     68      1.12.2.2     snj #define	AWIN_GMAC_MAC_FFILT_HUC		__BIT(1)  /* unicast hash compare */
     69      1.12.2.2     snj #define	AWIN_GMAC_MAC_FFILT_PR		__BIT(0)  /* promiscious mode */
     70      1.12.2.2     snj 
     71      1.12.2.2     snj #define	AWIN_GMAC_MAC_INT_LPI		__BIT(10)
     72      1.12.2.2     snj #define	AWIN_GMAC_MAC_INT_TSI		__BIT(9)
     73      1.12.2.2     snj #define	AWIN_GMAC_MAC_INT_ANEG		__BIT(2)
     74      1.12.2.2     snj #define	AWIN_GMAC_MAC_INT_LINKCHG	__BIT(1)
     75      1.12.2.2     snj #define	AWIN_GMAC_MAC_INT_RGSMII	__BIT(0)
     76      1.12.2.2     snj 
     77      1.12.2.3  bouyer #define	AWIN_GMAC_MAC_FLOWCTRL_PAUSE	__BITS(31,16)
     78      1.12.2.3  bouyer #define	AWIN_GMAC_MAC_FLOWCTRL_RFE	__BIT(2)
     79      1.12.2.3  bouyer #define	AWIN_GMAC_MAC_FLOWCTRL_TFE	__BIT(1)
     80      1.12.2.3  bouyer #define	AWIN_GMAC_MAC_FLOWCTRL_BUSY	__BIT(0)
     81      1.12.2.3  bouyer 
     82      1.12.2.2     snj #define	AWIN_GMAC_DMA_BUSMODE		0x1000
     83      1.12.2.2     snj #define	AWIN_GMAC_DMA_TXPOLL		0x1004
     84      1.12.2.2     snj #define	AWIN_GMAC_DMA_RXPOLL		0x1008
     85      1.12.2.2     snj #define	AWIN_GMAC_DMA_RX_ADDR		0x100c
     86      1.12.2.2     snj #define	AWIN_GMAC_DMA_TX_ADDR		0x1010
     87      1.12.2.2     snj #define	AWIN_GMAC_DMA_STATUS		0x1014
     88      1.12.2.2     snj #define	AWIN_GMAC_DMA_OPMODE		0x1018
     89      1.12.2.2     snj #define	AWIN_GMAC_DMA_INTENABLE		0x101c
     90      1.12.2.2     snj #define	AWIN_GMAC_DMA_CUR_TX_DESC	0x1048
     91      1.12.2.2     snj #define	AWIN_GMAC_DMA_CUR_RX_DESC	0x104c
     92      1.12.2.2     snj #define	AWIN_GMAC_DMA_CUR_TX_BUFADDR	0x1050
     93      1.12.2.2     snj #define	AWIN_GMAC_DMA_CUR_RX_BUFADDR	0x1054
     94      1.12.2.2     snj #define	AWIN_GMAC_DMA_HWFEATURES	0x1058	/* not always implemented? */
     95      1.12.2.2     snj 
     96      1.12.2.2     snj #define	GMAC_MII_PHY_SHIFT		11
     97      1.12.2.2     snj #define	GMAC_MII_PHY_MASK		__BITS(15,11)
     98      1.12.2.2     snj #define	GMAC_MII_REG_SHIFT		6
     99      1.12.2.2     snj #define	GMAC_MII_REG_MASK		__BITS(10,6)
    100      1.12.2.2     snj 
    101      1.12.2.2     snj #define	GMAC_MII_BUSY			__BIT(0)
    102      1.12.2.2     snj #define	GMAC_MII_WRITE			__BIT(1)
    103      1.12.2.2     snj #define	GMAC_MII_CLK_60_100M_DIV42	0x0
    104      1.12.2.2     snj #define	GMAC_MII_CLK_100_150M_DIV62	0x1
    105      1.12.2.2     snj #define	GMAC_MII_CLK_25_35M_DIV16	0x2
    106      1.12.2.2     snj #define	GMAC_MII_CLK_35_60M_DIV26	0x3
    107      1.12.2.2     snj #define	GMAC_MII_CLK_150_250M_DIV102	0x4
    108      1.12.2.2     snj #define	GMAC_MII_CLK_250_300M_DIV124	0x5
    109      1.12.2.2     snj #define	GMAC_MII_CLK_DIV4		0x8
    110      1.12.2.2     snj #define	GMAC_MII_CLK_DIV6		0x9
    111      1.12.2.2     snj #define	GMAC_MII_CLK_DIV8		0xa
    112      1.12.2.2     snj #define	GMAC_MII_CLK_DIV10		0xb
    113      1.12.2.2     snj #define	GMAC_MII_CLK_DIV12		0xc
    114      1.12.2.2     snj #define	GMAC_MII_CLK_DIV14		0xd
    115      1.12.2.2     snj #define	GMAC_MII_CLK_DIV16		0xe
    116      1.12.2.2     snj #define	GMAC_MII_CLK_DIV18		0xf
    117      1.12.2.2     snj #define	GMAC_MII_CLKMASK		__BITS(5,2)
    118      1.12.2.2     snj 
    119      1.12.2.3  bouyer #define	GMAC_BUSMODE_4PBL		__BIT(24)
    120      1.12.2.3  bouyer #define	GMAC_BUSMODE_RPBL		__BITS(22,17)
    121      1.12.2.2     snj #define	GMAC_BUSMODE_FIXEDBURST		__BIT(16)
    122      1.12.2.2     snj #define	GMAC_BUSMODE_PRIORXTX		__BITS(15,14)
    123      1.12.2.2     snj #define	GMAC_BUSMODE_PRIORXTX_41	3
    124      1.12.2.2     snj #define	GMAC_BUSMODE_PRIORXTX_31	2
    125      1.12.2.2     snj #define	GMAC_BUSMODE_PRIORXTX_21	1
    126      1.12.2.2     snj #define	GMAC_BUSMODE_PRIORXTX_11	0
    127      1.12.2.3  bouyer #define	GMAC_BUSMODE_PBL		__BITS(13,8) /* possible DMA
    128      1.12.2.2     snj 						        burst len */
    129      1.12.2.2     snj #define	GMAC_BUSMODE_RESET		__BIT(0)
    130      1.12.2.2     snj 
    131      1.12.2.2     snj #define	AWIN_GMAC_MII_IRQ		__BIT(0)
    132      1.12.2.2     snj 
    133      1.12.2.2     snj 
    134  1.12.2.3.2.1     snj #define	GMAC_DMA_OP_DISABLECSDROP	__BIT(26) /* disable dropping of
    135  1.12.2.3.2.1     snj 						     frames with TCP/IP
    136  1.12.2.3.2.1     snj 						     checksum errors */
    137  1.12.2.3.2.1     snj #define	GMAC_DMA_OP_RXSTOREFORWARD	__BIT(25) /* start RX when a
    138      1.12.2.3  bouyer 						    full frame is available */
    139  1.12.2.3.2.1     snj #define	GMAC_DMA_OP_DISABLERXFLUSH	__BIT(24) /* Do not drop frames
    140  1.12.2.3.2.1     snj 						     when out of RX descr. */
    141      1.12.2.3  bouyer #define	GMAC_DMA_OP_TXSTOREFORWARD	__BIT(21) /* start TX when a
    142      1.12.2.2     snj  						    full frame is available */
    143      1.12.2.2     snj #define	GMAC_DMA_OP_FLUSHTX		__BIT(20) /* flush TX fifo */
    144      1.12.2.2     snj #define	GMAC_DMA_OP_TXSTART		__BIT(13) /* start TX DMA engine */
    145      1.12.2.2     snj #define	GMAC_DMA_OP_RXSTART		__BIT(1)  /* start RX DMA engine */
    146      1.12.2.2     snj 
    147      1.12.2.2     snj #define	GMAC_DMA_INT_NIE		__BIT(16) /* Normal/Summary */
    148      1.12.2.2     snj #define	GMAC_DMA_INT_AIE		__BIT(15) /* Abnormal/Summary */
    149      1.12.2.2     snj #define	GMAC_DMA_INT_ERE		__BIT(14) /* Early receive */
    150      1.12.2.2     snj #define	GMAC_DMA_INT_FBE		__BIT(13) /* Fatal bus error */
    151      1.12.2.2     snj #define	GMAC_DMA_INT_ETE		__BIT(10) /* Early transmit */
    152      1.12.2.2     snj #define	GMAC_DMA_INT_RWE		__BIT(9)  /* Receive watchdog */
    153      1.12.2.2     snj #define	GMAC_DMA_INT_RSE		__BIT(8)  /* Receive stopped */
    154      1.12.2.2     snj #define	GMAC_DMA_INT_RUE		__BIT(7)  /* Receive buffer unavail. */
    155      1.12.2.2     snj #define	GMAC_DMA_INT_RIE		__BIT(6)  /* Receive interrupt */
    156      1.12.2.2     snj #define	GMAC_DMA_INT_UNE		__BIT(5)  /* Tx underflow */
    157      1.12.2.2     snj #define	GMAC_DMA_INT_OVE		__BIT(4)  /* Receive overflow */
    158      1.12.2.2     snj #define	GMAC_DMA_INT_TJE		__BIT(3)  /* Transmit jabber */
    159      1.12.2.2     snj #define	GMAC_DMA_INT_TUE		__BIT(2)  /* Transmit buffer unavail. */
    160      1.12.2.2     snj #define	GMAC_DMA_INT_TSE		__BIT(1)  /* Transmit stopped */
    161      1.12.2.2     snj #define	GMAC_DMA_INT_TIE		__BIT(0)  /* Transmit interrupt */
    162      1.12.2.2     snj 
    163      1.12.2.2     snj #define	GMAC_DMA_INT_MASK	__BITS(0,16)	  /* all possible intr bits */
    164      1.12.2.2     snj 
    165      1.12.2.2     snj struct dwc_gmac_dev_dmadesc {
    166      1.12.2.2     snj 	uint32_t ddesc_status;
    167      1.12.2.2     snj /* both: */
    168      1.12.2.2     snj #define	DDESC_STATUS_OWNEDBYDEV		__BIT(31)
    169      1.12.2.2     snj 
    170      1.12.2.2     snj /* for RX descriptors */
    171      1.12.2.2     snj #define	DDESC_STATUS_DAFILTERFAIL	__BIT(30)
    172      1.12.2.2     snj #define	DDESC_STATUS_FRMLENMSK		__BITS(29,16)
    173      1.12.2.2     snj #define	DDESC_STATUS_FRMLENSHIFT	16
    174      1.12.2.2     snj #define	DDESC_STATUS_RXERROR		__BIT(15)
    175      1.12.2.2     snj #define	DDESC_STATUS_RXTRUNCATED	__BIT(14)
    176      1.12.2.2     snj #define	DDESC_STATUS_SAFILTERFAIL	__BIT(13)
    177      1.12.2.2     snj #define	DDESC_STATUS_RXIPC_GIANTFRAME	__BIT(12)
    178      1.12.2.2     snj #define	DDESC_STATUS_RXDAMAGED		__BIT(11)
    179      1.12.2.2     snj #define	DDESC_STATUS_RXVLANTAG		__BIT(10)
    180      1.12.2.2     snj #define	DDESC_STATUS_RXFIRST		__BIT(9)
    181      1.12.2.2     snj #define	DDESC_STATUS_RXLAST		__BIT(8)
    182      1.12.2.2     snj #define	DDESC_STATUS_RXIPC_GIANT	__BIT(7)
    183      1.12.2.2     snj #define	DDESC_STATUS_RXCOLLISION	__BIT(6)
    184      1.12.2.2     snj #define	DDESC_STATUS_RXFRAMEETHER	__BIT(5)
    185      1.12.2.2     snj #define	DDESC_STATUS_RXWATCHDOG		__BIT(4)
    186      1.12.2.2     snj #define	DDESC_STATUS_RXMIIERROR		__BIT(3)
    187      1.12.2.2     snj #define	DDESC_STATUS_RXDRIBBLING	__BIT(2)
    188      1.12.2.2     snj #define	DDESC_STATUS_RXCRC		__BIT(1)
    189      1.12.2.2     snj 
    190      1.12.2.2     snj 	uint32_t ddesc_cntl;
    191      1.12.2.2     snj 
    192      1.12.2.2     snj /* for TX descriptors */
    193      1.12.2.2     snj #define	DDESC_CNTL_TXINT		__BIT(31)
    194      1.12.2.2     snj #define	DDESC_CNTL_TXLAST		__BIT(30)
    195      1.12.2.2     snj #define	DDESC_CNTL_TXFIRST		__BIT(29)
    196      1.12.2.2     snj #define	DDESC_CNTL_TXCHECKINSCTRL	__BIT(27)
    197      1.12.2.2     snj #define	DDESC_CNTL_TXCRCDIS		__BIT(26)
    198      1.12.2.2     snj #define	DDESC_CNTL_TXRINGEND		__BIT(25)
    199      1.12.2.2     snj #define	DDESC_CNTL_TXCHAIN		__BIT(24)
    200      1.12.2.2     snj 
    201      1.12.2.2     snj /* for RX descriptors */
    202      1.12.2.2     snj #define	DDESC_CNTL_RXINTDIS		__BIT(31)
    203      1.12.2.2     snj #define	DDESC_CNTL_RXRINGEND		__BIT(25)
    204      1.12.2.2     snj #define	DDESC_CNTL_RXCHAIN		__BIT(24)
    205      1.12.2.2     snj 
    206      1.12.2.2     snj /* both */
    207      1.12.2.2     snj #define	DDESC_CNTL_SIZE1MASK		__BITS(10,0)
    208      1.12.2.2     snj #define	DDESC_CNTL_SIZE1SHIFT		0
    209      1.12.2.2     snj #define	DDESC_CNTL_SIZE2MASK		__BITS(21,11)
    210      1.12.2.2     snj #define	DDESC_CNTL_SIZE2SHIFT		11
    211      1.12.2.2     snj 
    212      1.12.2.2     snj 	uint32_t ddesc_data;	/* pointer to buffer data */
    213      1.12.2.2     snj 	uint32_t ddesc_next;	/* link to next descriptor */
    214      1.12.2.2     snj };
    215