dwc_gmac_reg.h revision 1.16 1 1.16 jmcneill /* $NetBSD: dwc_gmac_reg.h,v 1.16 2018/06/16 00:15:00 jmcneill Exp $ */
2 1.10 jmcneill
3 1.1 martin /*-
4 1.1 martin * Copyright (c) 2013, 2014 The NetBSD Foundation, Inc.
5 1.1 martin * All rights reserved.
6 1.1 martin *
7 1.1 martin * This code is derived from software contributed to The NetBSD Foundation
8 1.1 martin * by Matt Thomas of 3am Software Foundry and Martin Husemann.
9 1.1 martin *
10 1.1 martin * Redistribution and use in source and binary forms, with or without
11 1.1 martin * modification, are permitted provided that the following conditions
12 1.1 martin * are met:
13 1.1 martin * 1. Redistributions of source code must retain the above copyright
14 1.1 martin * notice, this list of conditions and the following disclaimer.
15 1.1 martin * 2. Redistributions in binary form must reproduce the above copyright
16 1.1 martin * notice, this list of conditions and the following disclaimer in the
17 1.1 martin * documentation and/or other materials provided with the distribution.
18 1.1 martin *
19 1.1 martin * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
20 1.1 martin * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
21 1.1 martin * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
22 1.1 martin * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
23 1.1 martin * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
24 1.1 martin * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
25 1.1 martin * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
26 1.1 martin * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
27 1.1 martin * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
28 1.1 martin * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
29 1.1 martin * POSSIBILITY OF SUCH DAMAGE.
30 1.1 martin */
31 1.1 martin
32 1.1 martin #define AWIN_GMAC_MAC_CONF 0x0000
33 1.1 martin #define AWIN_GMAC_MAC_FFILT 0x0004
34 1.1 martin #define AWIN_GMAC_MAC_HTHIGH 0x0008
35 1.1 martin #define AWIN_GMAC_MAC_HTLOW 0x000c
36 1.1 martin #define AWIN_GMAC_MAC_MIIADDR 0x0010
37 1.1 martin #define AWIN_GMAC_MAC_MIIDATA 0x0014
38 1.1 martin #define AWIN_GMAC_MAC_FLOWCTRL 0x0018
39 1.1 martin #define AWIN_GMAC_MAC_VLANTAG 0x001c
40 1.4 martin #define AWIN_GMAC_MAC_VERSION 0x0020 /* not always implemented? */
41 1.1 martin #define AWIN_GMAC_MAC_INTR 0x0038
42 1.1 martin #define AWIN_GMAC_MAC_INTMASK 0x003c
43 1.1 martin #define AWIN_GMAC_MAC_ADDR0HI 0x0040
44 1.1 martin #define AWIN_GMAC_MAC_ADDR0LO 0x0044
45 1.1 martin #define AWIN_GMAC_MII_STATUS 0x00D8
46 1.1 martin
47 1.13 jmcneill #define AWIN_GMAC_MAC_CONF_DISABLEJABBER __BIT(22) /* jabber disable */
48 1.8 martin #define AWIN_GMAC_MAC_CONF_FRAMEBURST __BIT(21) /* allow TX frameburst when
49 1.8 martin in half duplex mode */
50 1.8 martin #define AWIN_GMAC_MAC_CONF_MIISEL __BIT(15) /* select MII phy */
51 1.8 martin #define AWIN_GMAC_MAC_CONF_FES100 __BIT(14) /* 100 mbit mode */
52 1.8 martin #define AWIN_GMAC_MAC_CONF_DISABLERXOWN __BIT(13) /* do not receive our own
53 1.8 martin TX frames in half duplex
54 1.8 martin mode */
55 1.8 martin #define AWIN_GMAC_MAC_CONF_FULLDPLX __BIT(11) /* select full duplex */
56 1.13 jmcneill #define AWIN_GMAC_MAC_CONF_ACS __BIT(7) /* auto pad/CRC stripping */
57 1.8 martin #define AWIN_GMAC_MAC_CONF_TXENABLE __BIT(3) /* enable TX dma engine */
58 1.8 martin #define AWIN_GMAC_MAC_CONF_RXENABLE __BIT(2) /* enable RX dma engine */
59 1.5 martin
60 1.11 jmcneill #define AWIN_GMAC_MAC_FFILT_RA __BIT(31) /* receive all mode */
61 1.11 jmcneill #define AWIN_GMAC_MAC_FFILT_HPF __BIT(10) /* hash or perfect filter */
62 1.11 jmcneill #define AWIN_GMAC_MAC_FFILT_SAF __BIT(9) /* source address filter */
63 1.11 jmcneill #define AWIN_GMAC_MAC_FFILT_SAIF __BIT(8) /* inverse filtering */
64 1.11 jmcneill #define AWIN_GMAC_MAC_FFILT_DBF __BIT(5) /* disable broadcast frames */
65 1.11 jmcneill #define AWIN_GMAC_MAC_FFILT_PM __BIT(4) /* promiscious multicast */
66 1.11 jmcneill #define AWIN_GMAC_MAC_FFILT_DAIF __BIT(3) /* DA inverse filtering */
67 1.11 jmcneill #define AWIN_GMAC_MAC_FFILT_HMC __BIT(2) /* multicast hash compare */
68 1.11 jmcneill #define AWIN_GMAC_MAC_FFILT_HUC __BIT(1) /* unicast hash compare */
69 1.11 jmcneill #define AWIN_GMAC_MAC_FFILT_PR __BIT(0) /* promiscious mode */
70 1.7 martin
71 1.4 martin #define AWIN_GMAC_MAC_INT_LPI __BIT(10)
72 1.4 martin #define AWIN_GMAC_MAC_INT_TSI __BIT(9)
73 1.4 martin #define AWIN_GMAC_MAC_INT_ANEG __BIT(2)
74 1.4 martin #define AWIN_GMAC_MAC_INT_LINKCHG __BIT(1)
75 1.4 martin #define AWIN_GMAC_MAC_INT_RGSMII __BIT(0)
76 1.4 martin
77 1.13 jmcneill #define AWIN_GMAC_MAC_FLOWCTRL_PAUSE __BITS(31,16)
78 1.13 jmcneill #define AWIN_GMAC_MAC_FLOWCTRL_RFE __BIT(2)
79 1.13 jmcneill #define AWIN_GMAC_MAC_FLOWCTRL_TFE __BIT(1)
80 1.13 jmcneill #define AWIN_GMAC_MAC_FLOWCTRL_BUSY __BIT(0)
81 1.13 jmcneill
82 1.1 martin #define AWIN_GMAC_DMA_BUSMODE 0x1000
83 1.1 martin #define AWIN_GMAC_DMA_TXPOLL 0x1004
84 1.1 martin #define AWIN_GMAC_DMA_RXPOLL 0x1008
85 1.1 martin #define AWIN_GMAC_DMA_RX_ADDR 0x100c
86 1.1 martin #define AWIN_GMAC_DMA_TX_ADDR 0x1010
87 1.1 martin #define AWIN_GMAC_DMA_STATUS 0x1014
88 1.1 martin #define AWIN_GMAC_DMA_OPMODE 0x1018
89 1.1 martin #define AWIN_GMAC_DMA_INTENABLE 0x101c
90 1.1 martin #define AWIN_GMAC_DMA_CUR_TX_DESC 0x1048
91 1.1 martin #define AWIN_GMAC_DMA_CUR_RX_DESC 0x104c
92 1.1 martin #define AWIN_GMAC_DMA_CUR_TX_BUFADDR 0x1050
93 1.1 martin #define AWIN_GMAC_DMA_CUR_RX_BUFADDR 0x1054
94 1.4 martin #define AWIN_GMAC_DMA_HWFEATURES 0x1058 /* not always implemented? */
95 1.1 martin
96 1.7 martin #define GMAC_MII_PHY_SHIFT 11
97 1.3 martin #define GMAC_MII_PHY_MASK __BITS(15,11)
98 1.1 martin #define GMAC_MII_REG_SHIFT 6
99 1.3 martin #define GMAC_MII_REG_MASK __BITS(10,6)
100 1.1 martin
101 1.3 martin #define GMAC_MII_BUSY __BIT(0)
102 1.3 martin #define GMAC_MII_WRITE __BIT(1)
103 1.6 martin #define GMAC_MII_CLK_60_100M_DIV42 0x0
104 1.6 martin #define GMAC_MII_CLK_100_150M_DIV62 0x1
105 1.6 martin #define GMAC_MII_CLK_25_35M_DIV16 0x2
106 1.6 martin #define GMAC_MII_CLK_35_60M_DIV26 0x3
107 1.6 martin #define GMAC_MII_CLK_150_250M_DIV102 0x4
108 1.6 martin #define GMAC_MII_CLK_250_300M_DIV124 0x5
109 1.6 martin #define GMAC_MII_CLK_DIV4 0x8
110 1.6 martin #define GMAC_MII_CLK_DIV6 0x9
111 1.6 martin #define GMAC_MII_CLK_DIV8 0xa
112 1.6 martin #define GMAC_MII_CLK_DIV10 0xb
113 1.6 martin #define GMAC_MII_CLK_DIV12 0xc
114 1.6 martin #define GMAC_MII_CLK_DIV14 0xd
115 1.6 martin #define GMAC_MII_CLK_DIV16 0xe
116 1.6 martin #define GMAC_MII_CLK_DIV18 0xf
117 1.6 martin #define GMAC_MII_CLKMASK __BITS(5,2)
118 1.3 martin
119 1.13 jmcneill #define GMAC_BUSMODE_4PBL __BIT(24)
120 1.13 jmcneill #define GMAC_BUSMODE_RPBL __BITS(22,17)
121 1.7 martin #define GMAC_BUSMODE_FIXEDBURST __BIT(16)
122 1.7 martin #define GMAC_BUSMODE_PRIORXTX __BITS(15,14)
123 1.7 martin #define GMAC_BUSMODE_PRIORXTX_41 3
124 1.7 martin #define GMAC_BUSMODE_PRIORXTX_31 2
125 1.7 martin #define GMAC_BUSMODE_PRIORXTX_21 1
126 1.7 martin #define GMAC_BUSMODE_PRIORXTX_11 0
127 1.13 jmcneill #define GMAC_BUSMODE_PBL __BITS(13,8) /* possible DMA
128 1.7 martin burst len */
129 1.3 martin #define GMAC_BUSMODE_RESET __BIT(0)
130 1.3 martin
131 1.3 martin #define AWIN_GMAC_MII_IRQ __BIT(0)
132 1.3 martin
133 1.3 martin
134 1.15 martin #define GMAC_DMA_OP_DISABLECSDROP __BIT(26) /* disable dropping of
135 1.15 martin frames with TCP/IP
136 1.15 martin checksum errors */
137 1.15 martin #define GMAC_DMA_OP_RXSTOREFORWARD __BIT(25) /* start RX when a
138 1.13 jmcneill full frame is available */
139 1.15 martin #define GMAC_DMA_OP_DISABLERXFLUSH __BIT(24) /* Do not drop frames
140 1.15 martin when out of RX descr. */
141 1.13 jmcneill #define GMAC_DMA_OP_TXSTOREFORWARD __BIT(21) /* start TX when a
142 1.7 martin full frame is available */
143 1.7 martin #define GMAC_DMA_OP_FLUSHTX __BIT(20) /* flush TX fifo */
144 1.16 jmcneill #define GMAC_DMA_OP_TTC __BITS(16,14) /* TX thresh control */
145 1.7 martin #define GMAC_DMA_OP_TXSTART __BIT(13) /* start TX DMA engine */
146 1.16 jmcneill #define GMAC_DMA_OP_RTC __BITS(4,3) /* RX thres control */
147 1.7 martin #define GMAC_DMA_OP_RXSTART __BIT(1) /* start RX DMA engine */
148 1.7 martin
149 1.7 martin #define GMAC_DMA_INT_NIE __BIT(16) /* Normal/Summary */
150 1.7 martin #define GMAC_DMA_INT_AIE __BIT(15) /* Abnormal/Summary */
151 1.3 martin #define GMAC_DMA_INT_ERE __BIT(14) /* Early receive */
152 1.3 martin #define GMAC_DMA_INT_FBE __BIT(13) /* Fatal bus error */
153 1.3 martin #define GMAC_DMA_INT_ETE __BIT(10) /* Early transmit */
154 1.7 martin #define GMAC_DMA_INT_RWE __BIT(9) /* Receive watchdog */
155 1.7 martin #define GMAC_DMA_INT_RSE __BIT(8) /* Receive stopped */
156 1.7 martin #define GMAC_DMA_INT_RUE __BIT(7) /* Receive buffer unavail. */
157 1.7 martin #define GMAC_DMA_INT_RIE __BIT(6) /* Receive interrupt */
158 1.7 martin #define GMAC_DMA_INT_UNE __BIT(5) /* Tx underflow */
159 1.7 martin #define GMAC_DMA_INT_OVE __BIT(4) /* Receive overflow */
160 1.7 martin #define GMAC_DMA_INT_TJE __BIT(3) /* Transmit jabber */
161 1.7 martin #define GMAC_DMA_INT_TUE __BIT(2) /* Transmit buffer unavail. */
162 1.7 martin #define GMAC_DMA_INT_TSE __BIT(1) /* Transmit stopped */
163 1.7 martin #define GMAC_DMA_INT_TIE __BIT(0) /* Transmit interrupt */
164 1.1 martin
165 1.7 martin #define GMAC_DMA_INT_MASK __BITS(0,16) /* all possible intr bits */
166 1.1 martin
167 1.1 martin struct dwc_gmac_dev_dmadesc {
168 1.1 martin uint32_t ddesc_status;
169 1.1 martin /* both: */
170 1.3 martin #define DDESC_STATUS_OWNEDBYDEV __BIT(31)
171 1.3 martin
172 1.1 martin /* for RX descriptors */
173 1.3 martin #define DDESC_STATUS_DAFILTERFAIL __BIT(30)
174 1.3 martin #define DDESC_STATUS_FRMLENMSK __BITS(29,16)
175 1.1 martin #define DDESC_STATUS_FRMLENSHIFT 16
176 1.3 martin #define DDESC_STATUS_RXERROR __BIT(15)
177 1.3 martin #define DDESC_STATUS_RXTRUNCATED __BIT(14)
178 1.3 martin #define DDESC_STATUS_SAFILTERFAIL __BIT(13)
179 1.3 martin #define DDESC_STATUS_RXIPC_GIANTFRAME __BIT(12)
180 1.3 martin #define DDESC_STATUS_RXDAMAGED __BIT(11)
181 1.3 martin #define DDESC_STATUS_RXVLANTAG __BIT(10)
182 1.3 martin #define DDESC_STATUS_RXFIRST __BIT(9)
183 1.3 martin #define DDESC_STATUS_RXLAST __BIT(8)
184 1.3 martin #define DDESC_STATUS_RXIPC_GIANT __BIT(7)
185 1.3 martin #define DDESC_STATUS_RXCOLLISION __BIT(6)
186 1.3 martin #define DDESC_STATUS_RXFRAMEETHER __BIT(5)
187 1.3 martin #define DDESC_STATUS_RXWATCHDOG __BIT(4)
188 1.3 martin #define DDESC_STATUS_RXMIIERROR __BIT(3)
189 1.3 martin #define DDESC_STATUS_RXDRIBBLING __BIT(2)
190 1.3 martin #define DDESC_STATUS_RXCRC __BIT(1)
191 1.1 martin
192 1.1 martin uint32_t ddesc_cntl;
193 1.3 martin
194 1.3 martin /* for TX descriptors */
195 1.3 martin #define DDESC_CNTL_TXINT __BIT(31)
196 1.7 martin #define DDESC_CNTL_TXLAST __BIT(30)
197 1.3 martin #define DDESC_CNTL_TXFIRST __BIT(29)
198 1.14 martin #define DDESC_CNTL_TXCHECKINSCTRL __BITS(27,28)
199 1.14 martin
200 1.14 martin #define DDESC_TXCHECK_DISABLED 0
201 1.14 martin #define DDESC_TXCHECK_IP 1
202 1.14 martin #define DDESC_TXCHECK_IP_NO_PSE 2
203 1.14 martin #define DDESC_TXCHECK_FULL 3
204 1.14 martin
205 1.3 martin #define DDESC_CNTL_TXCRCDIS __BIT(26)
206 1.3 martin #define DDESC_CNTL_TXRINGEND __BIT(25)
207 1.3 martin #define DDESC_CNTL_TXCHAIN __BIT(24)
208 1.14 martin #define DDESC_CNTL_TXDISPAD __BIT(23)
209 1.3 martin
210 1.3 martin /* for RX descriptors */
211 1.9 martin #define DDESC_CNTL_RXINTDIS __BIT(31)
212 1.3 martin #define DDESC_CNTL_RXRINGEND __BIT(25)
213 1.3 martin #define DDESC_CNTL_RXCHAIN __BIT(24)
214 1.3 martin
215 1.3 martin /* both */
216 1.3 martin #define DDESC_CNTL_SIZE1MASK __BITS(10,0)
217 1.1 martin #define DDESC_CNTL_SIZE1SHIFT 0
218 1.3 martin #define DDESC_CNTL_SIZE2MASK __BITS(21,11)
219 1.3 martin #define DDESC_CNTL_SIZE2SHIFT 11
220 1.1 martin
221 1.1 martin uint32_t ddesc_data; /* pointer to buffer data */
222 1.1 martin uint32_t ddesc_next; /* link to next descriptor */
223 1.1 martin };
224