dwc_gmac_reg.h revision 1.7 1 1.1 martin /*-
2 1.1 martin * Copyright (c) 2013, 2014 The NetBSD Foundation, Inc.
3 1.1 martin * All rights reserved.
4 1.1 martin *
5 1.1 martin * This code is derived from software contributed to The NetBSD Foundation
6 1.1 martin * by Matt Thomas of 3am Software Foundry and Martin Husemann.
7 1.1 martin *
8 1.1 martin * Redistribution and use in source and binary forms, with or without
9 1.1 martin * modification, are permitted provided that the following conditions
10 1.1 martin * are met:
11 1.1 martin * 1. Redistributions of source code must retain the above copyright
12 1.1 martin * notice, this list of conditions and the following disclaimer.
13 1.1 martin * 2. Redistributions in binary form must reproduce the above copyright
14 1.1 martin * notice, this list of conditions and the following disclaimer in the
15 1.1 martin * documentation and/or other materials provided with the distribution.
16 1.1 martin *
17 1.1 martin * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
18 1.1 martin * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
19 1.1 martin * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
20 1.1 martin * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
21 1.1 martin * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
22 1.1 martin * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
23 1.1 martin * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
24 1.1 martin * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
25 1.1 martin * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
26 1.1 martin * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
27 1.1 martin * POSSIBILITY OF SUCH DAMAGE.
28 1.1 martin */
29 1.1 martin
30 1.1 martin #define AWIN_GMAC_MAC_CONF 0x0000
31 1.1 martin #define AWIN_GMAC_MAC_FFILT 0x0004
32 1.1 martin #define AWIN_GMAC_MAC_HTHIGH 0x0008
33 1.1 martin #define AWIN_GMAC_MAC_HTLOW 0x000c
34 1.1 martin #define AWIN_GMAC_MAC_MIIADDR 0x0010
35 1.1 martin #define AWIN_GMAC_MAC_MIIDATA 0x0014
36 1.1 martin #define AWIN_GMAC_MAC_FLOWCTRL 0x0018
37 1.1 martin #define AWIN_GMAC_MAC_VLANTAG 0x001c
38 1.4 martin #define AWIN_GMAC_MAC_VERSION 0x0020 /* not always implemented? */
39 1.1 martin #define AWIN_GMAC_MAC_INTR 0x0038
40 1.1 martin #define AWIN_GMAC_MAC_INTMASK 0x003c
41 1.1 martin #define AWIN_GMAC_MAC_ADDR0HI 0x0040
42 1.1 martin #define AWIN_GMAC_MAC_ADDR0LO 0x0044
43 1.1 martin #define AWIN_GMAC_MII_STATUS 0x00D8
44 1.1 martin
45 1.5 martin #define AWIN_GMAC_MAC_CONF_FRAMEBURST __BIT(21)
46 1.5 martin #define AWIN_GMAC_MAC_CONF_MIISEL __BIT(15)
47 1.5 martin #define AWIN_GMAC_MAC_CONF_FES100 __BIT(14)
48 1.7 martin #define AWIN_GMAC_MAC_CONF_DISABLERXOWN __BIT(13)
49 1.5 martin #define AWIN_GMAC_MAC_CONF_FULLDPLX __BIT(11)
50 1.5 martin #define AWIN_GMAC_MAC_CONF_TXENABLE __BIT(3)
51 1.5 martin #define AWIN_GMAC_MAC_CONF_RXENABLE __BIT(2)
52 1.5 martin
53 1.7 martin #define AWIN_GMAC_MAC_FFILT_PM __BIT(4) /* promiscious multicast */
54 1.7 martin #define AWIN_GMAC_MAC_FFILT_HMC __BIT(2) /* multicast hash compare */
55 1.7 martin #define AWIN_GMAC_MAC_FFILT_HUC __BIT(1) /* unicast hash compare */
56 1.7 martin #define AWIN_GMAC_MAC_FFILT_PR __BIT(0) /* promiscious mode */
57 1.7 martin
58 1.4 martin #define AWIN_GMAC_MAC_INT_LPI __BIT(10)
59 1.4 martin #define AWIN_GMAC_MAC_INT_TSI __BIT(9)
60 1.4 martin #define AWIN_GMAC_MAC_INT_ANEG __BIT(2)
61 1.4 martin #define AWIN_GMAC_MAC_INT_LINKCHG __BIT(1)
62 1.4 martin #define AWIN_GMAC_MAC_INT_RGSMII __BIT(0)
63 1.4 martin
64 1.1 martin #define AWIN_GMAC_DMA_BUSMODE 0x1000
65 1.1 martin #define AWIN_GMAC_DMA_TXPOLL 0x1004
66 1.1 martin #define AWIN_GMAC_DMA_RXPOLL 0x1008
67 1.1 martin #define AWIN_GMAC_DMA_RX_ADDR 0x100c
68 1.1 martin #define AWIN_GMAC_DMA_TX_ADDR 0x1010
69 1.1 martin #define AWIN_GMAC_DMA_STATUS 0x1014
70 1.1 martin #define AWIN_GMAC_DMA_OPMODE 0x1018
71 1.1 martin #define AWIN_GMAC_DMA_INTENABLE 0x101c
72 1.1 martin #define AWIN_GMAC_DMA_CUR_TX_DESC 0x1048
73 1.1 martin #define AWIN_GMAC_DMA_CUR_RX_DESC 0x104c
74 1.1 martin #define AWIN_GMAC_DMA_CUR_TX_BUFADDR 0x1050
75 1.1 martin #define AWIN_GMAC_DMA_CUR_RX_BUFADDR 0x1054
76 1.4 martin #define AWIN_GMAC_DMA_HWFEATURES 0x1058 /* not always implemented? */
77 1.1 martin
78 1.7 martin #define GMAC_MII_PHY_SHIFT 11
79 1.3 martin #define GMAC_MII_PHY_MASK __BITS(15,11)
80 1.1 martin #define GMAC_MII_REG_SHIFT 6
81 1.3 martin #define GMAC_MII_REG_MASK __BITS(10,6)
82 1.1 martin
83 1.3 martin #define GMAC_MII_BUSY __BIT(0)
84 1.3 martin #define GMAC_MII_WRITE __BIT(1)
85 1.6 martin #define GMAC_MII_CLK_60_100M_DIV42 0x0
86 1.6 martin #define GMAC_MII_CLK_100_150M_DIV62 0x1
87 1.6 martin #define GMAC_MII_CLK_25_35M_DIV16 0x2
88 1.6 martin #define GMAC_MII_CLK_35_60M_DIV26 0x3
89 1.6 martin #define GMAC_MII_CLK_150_250M_DIV102 0x4
90 1.6 martin #define GMAC_MII_CLK_250_300M_DIV124 0x5
91 1.6 martin #define GMAC_MII_CLK_DIV4 0x8
92 1.6 martin #define GMAC_MII_CLK_DIV6 0x9
93 1.6 martin #define GMAC_MII_CLK_DIV8 0xa
94 1.6 martin #define GMAC_MII_CLK_DIV10 0xb
95 1.6 martin #define GMAC_MII_CLK_DIV12 0xc
96 1.6 martin #define GMAC_MII_CLK_DIV14 0xd
97 1.6 martin #define GMAC_MII_CLK_DIV16 0xe
98 1.6 martin #define GMAC_MII_CLK_DIV18 0xf
99 1.6 martin #define GMAC_MII_CLKMASK __BITS(5,2)
100 1.3 martin
101 1.7 martin #define GMAC_BUSMODE_FIXEDBURST __BIT(16)
102 1.7 martin #define GMAC_BUSMODE_PRIORXTX __BITS(15,14)
103 1.7 martin #define GMAC_BUSMODE_PRIORXTX_41 3
104 1.7 martin #define GMAC_BUSMODE_PRIORXTX_31 2
105 1.7 martin #define GMAC_BUSMODE_PRIORXTX_21 1
106 1.7 martin #define GMAC_BUSMODE_PRIORXTX_11 0
107 1.7 martin #define GMCA_BUSMODE_PBL __BITS(13,8) /* possible DMA
108 1.7 martin burst len */
109 1.3 martin #define GMAC_BUSMODE_RESET __BIT(0)
110 1.3 martin
111 1.3 martin #define AWIN_GMAC_MII_IRQ __BIT(0)
112 1.3 martin
113 1.3 martin
114 1.7 martin #define GMAC_DMA_OP_STOREFORWARD __BIT(21) /* start TX with when a
115 1.7 martin full frame is available */
116 1.7 martin #define GMAC_DMA_OP_FLUSHTX __BIT(20) /* flush TX fifo */
117 1.7 martin #define GMAC_DMA_OP_TXSTART __BIT(13) /* start TX DMA engine */
118 1.7 martin #define GMAC_DMA_OP_RXSTART __BIT(1) /* start RX DMA engine */
119 1.7 martin
120 1.7 martin #define GMAC_DMA_INT_NIE __BIT(16) /* Normal/Summary */
121 1.7 martin #define GMAC_DMA_INT_AIE __BIT(15) /* Abnormal/Summary */
122 1.3 martin #define GMAC_DMA_INT_ERE __BIT(14) /* Early receive */
123 1.3 martin #define GMAC_DMA_INT_FBE __BIT(13) /* Fatal bus error */
124 1.3 martin #define GMAC_DMA_INT_ETE __BIT(10) /* Early transmit */
125 1.7 martin #define GMAC_DMA_INT_RWE __BIT(9) /* Receive watchdog */
126 1.7 martin #define GMAC_DMA_INT_RSE __BIT(8) /* Receive stopped */
127 1.7 martin #define GMAC_DMA_INT_RUE __BIT(7) /* Receive buffer unavail. */
128 1.7 martin #define GMAC_DMA_INT_RIE __BIT(6) /* Receive interrupt */
129 1.7 martin #define GMAC_DMA_INT_UNE __BIT(5) /* Tx underflow */
130 1.7 martin #define GMAC_DMA_INT_OVE __BIT(4) /* Receive overflow */
131 1.7 martin #define GMAC_DMA_INT_TJE __BIT(3) /* Transmit jabber */
132 1.7 martin #define GMAC_DMA_INT_TUE __BIT(2) /* Transmit buffer unavail. */
133 1.7 martin #define GMAC_DMA_INT_TSE __BIT(1) /* Transmit stopped */
134 1.7 martin #define GMAC_DMA_INT_TIE __BIT(0) /* Transmit interrupt */
135 1.1 martin
136 1.7 martin #define GMAC_DMA_INT_MASK __BITS(0,16) /* all possible intr bits */
137 1.1 martin
138 1.1 martin struct dwc_gmac_dev_dmadesc {
139 1.1 martin uint32_t ddesc_status;
140 1.1 martin /* both: */
141 1.3 martin #define DDESC_STATUS_OWNEDBYDEV __BIT(31)
142 1.3 martin
143 1.1 martin /* for RX descriptors */
144 1.3 martin #define DDESC_STATUS_DAFILTERFAIL __BIT(30)
145 1.3 martin #define DDESC_STATUS_FRMLENMSK __BITS(29,16)
146 1.1 martin #define DDESC_STATUS_FRMLENSHIFT 16
147 1.3 martin #define DDESC_STATUS_RXERROR __BIT(15)
148 1.3 martin #define DDESC_STATUS_RXTRUNCATED __BIT(14)
149 1.3 martin #define DDESC_STATUS_SAFILTERFAIL __BIT(13)
150 1.3 martin #define DDESC_STATUS_RXIPC_GIANTFRAME __BIT(12)
151 1.3 martin #define DDESC_STATUS_RXDAMAGED __BIT(11)
152 1.3 martin #define DDESC_STATUS_RXVLANTAG __BIT(10)
153 1.3 martin #define DDESC_STATUS_RXFIRST __BIT(9)
154 1.3 martin #define DDESC_STATUS_RXLAST __BIT(8)
155 1.3 martin #define DDESC_STATUS_RXIPC_GIANT __BIT(7)
156 1.3 martin #define DDESC_STATUS_RXCOLLISION __BIT(6)
157 1.3 martin #define DDESC_STATUS_RXFRAMEETHER __BIT(5)
158 1.3 martin #define DDESC_STATUS_RXWATCHDOG __BIT(4)
159 1.3 martin #define DDESC_STATUS_RXMIIERROR __BIT(3)
160 1.3 martin #define DDESC_STATUS_RXDRIBBLING __BIT(2)
161 1.3 martin #define DDESC_STATUS_RXCRC __BIT(1)
162 1.1 martin
163 1.1 martin uint32_t ddesc_cntl;
164 1.3 martin
165 1.3 martin /* for TX descriptors */
166 1.3 martin #define DDESC_CNTL_TXINT __BIT(31)
167 1.7 martin #define DDESC_CNTL_TXLAST __BIT(30)
168 1.3 martin #define DDESC_CNTL_TXFIRST __BIT(29)
169 1.3 martin #define DDESC_CNTL_TXCHECKINSCTRL __BIT(27)
170 1.3 martin #define DDESC_CNTL_TXCRCDIS __BIT(26)
171 1.3 martin #define DDESC_CNTL_TXRINGEND __BIT(25)
172 1.3 martin #define DDESC_CNTL_TXCHAIN __BIT(24)
173 1.3 martin
174 1.3 martin /* for RX descriptors */
175 1.7 martin #define DDESC_CNTL_RXINT __BIT(31)
176 1.3 martin #define DDESC_CNTL_RXRINGEND __BIT(25)
177 1.3 martin #define DDESC_CNTL_RXCHAIN __BIT(24)
178 1.3 martin
179 1.3 martin /* both */
180 1.3 martin #define DDESC_CNTL_SIZE1MASK __BITS(10,0)
181 1.1 martin #define DDESC_CNTL_SIZE1SHIFT 0
182 1.3 martin #define DDESC_CNTL_SIZE2MASK __BITS(21,11)
183 1.3 martin #define DDESC_CNTL_SIZE2SHIFT 11
184 1.1 martin
185 1.1 martin uint32_t ddesc_data; /* pointer to buffer data */
186 1.1 martin uint32_t ddesc_next; /* link to next descriptor */
187 1.1 martin };
188