dwc_mmc.c revision 1.21 1 1.21 jmcneill /* $NetBSD: dwc_mmc.c,v 1.21 2020/01/22 23:19:12 jmcneill Exp $ */
2 1.1 jmcneill
3 1.1 jmcneill /*-
4 1.11 jmcneill * Copyright (c) 2014-2017 Jared McNeill <jmcneill (at) invisible.ca>
5 1.1 jmcneill * All rights reserved.
6 1.1 jmcneill *
7 1.1 jmcneill * Redistribution and use in source and binary forms, with or without
8 1.1 jmcneill * modification, are permitted provided that the following conditions
9 1.1 jmcneill * are met:
10 1.1 jmcneill * 1. Redistributions of source code must retain the above copyright
11 1.1 jmcneill * notice, this list of conditions and the following disclaimer.
12 1.1 jmcneill * 2. Redistributions in binary form must reproduce the above copyright
13 1.1 jmcneill * notice, this list of conditions and the following disclaimer in the
14 1.1 jmcneill * documentation and/or other materials provided with the distribution.
15 1.1 jmcneill *
16 1.1 jmcneill * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
17 1.1 jmcneill * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
18 1.1 jmcneill * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
19 1.1 jmcneill * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
20 1.1 jmcneill * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING,
21 1.1 jmcneill * BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
22 1.1 jmcneill * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED
23 1.1 jmcneill * AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
24 1.1 jmcneill * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
25 1.1 jmcneill * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
26 1.1 jmcneill * SUCH DAMAGE.
27 1.1 jmcneill */
28 1.1 jmcneill
29 1.1 jmcneill #include <sys/cdefs.h>
30 1.21 jmcneill __KERNEL_RCSID(0, "$NetBSD: dwc_mmc.c,v 1.21 2020/01/22 23:19:12 jmcneill Exp $");
31 1.1 jmcneill
32 1.1 jmcneill #include <sys/param.h>
33 1.1 jmcneill #include <sys/bus.h>
34 1.1 jmcneill #include <sys/device.h>
35 1.1 jmcneill #include <sys/intr.h>
36 1.1 jmcneill #include <sys/systm.h>
37 1.1 jmcneill #include <sys/kernel.h>
38 1.21 jmcneill #include <sys/proc.h>
39 1.1 jmcneill
40 1.1 jmcneill #include <dev/sdmmc/sdmmcvar.h>
41 1.1 jmcneill #include <dev/sdmmc/sdmmcchip.h>
42 1.1 jmcneill #include <dev/sdmmc/sdmmc_ioreg.h>
43 1.1 jmcneill
44 1.1 jmcneill #include <dev/ic/dwc_mmc_reg.h>
45 1.1 jmcneill #include <dev/ic/dwc_mmc_var.h>
46 1.1 jmcneill
47 1.11 jmcneill #define DWC_MMC_NDESC 64
48 1.11 jmcneill
49 1.1 jmcneill static int dwc_mmc_host_reset(sdmmc_chipset_handle_t);
50 1.1 jmcneill static uint32_t dwc_mmc_host_ocr(sdmmc_chipset_handle_t);
51 1.1 jmcneill static int dwc_mmc_host_maxblklen(sdmmc_chipset_handle_t);
52 1.1 jmcneill static int dwc_mmc_card_detect(sdmmc_chipset_handle_t);
53 1.1 jmcneill static int dwc_mmc_write_protect(sdmmc_chipset_handle_t);
54 1.1 jmcneill static int dwc_mmc_bus_power(sdmmc_chipset_handle_t, uint32_t);
55 1.1 jmcneill static int dwc_mmc_bus_clock(sdmmc_chipset_handle_t, int);
56 1.1 jmcneill static int dwc_mmc_bus_width(sdmmc_chipset_handle_t, int);
57 1.1 jmcneill static int dwc_mmc_bus_rod(sdmmc_chipset_handle_t, int);
58 1.19 jmcneill static int dwc_mmc_signal_voltage(sdmmc_chipset_handle_t, int);
59 1.1 jmcneill static void dwc_mmc_exec_command(sdmmc_chipset_handle_t,
60 1.11 jmcneill struct sdmmc_command *);
61 1.1 jmcneill static void dwc_mmc_card_enable_intr(sdmmc_chipset_handle_t, int);
62 1.1 jmcneill static void dwc_mmc_card_intr_ack(sdmmc_chipset_handle_t);
63 1.1 jmcneill
64 1.1 jmcneill static struct sdmmc_chip_functions dwc_mmc_chip_functions = {
65 1.1 jmcneill .host_reset = dwc_mmc_host_reset,
66 1.1 jmcneill .host_ocr = dwc_mmc_host_ocr,
67 1.1 jmcneill .host_maxblklen = dwc_mmc_host_maxblklen,
68 1.1 jmcneill .card_detect = dwc_mmc_card_detect,
69 1.1 jmcneill .write_protect = dwc_mmc_write_protect,
70 1.1 jmcneill .bus_power = dwc_mmc_bus_power,
71 1.1 jmcneill .bus_clock = dwc_mmc_bus_clock,
72 1.1 jmcneill .bus_width = dwc_mmc_bus_width,
73 1.1 jmcneill .bus_rod = dwc_mmc_bus_rod,
74 1.19 jmcneill .signal_voltage = dwc_mmc_signal_voltage,
75 1.1 jmcneill .exec_command = dwc_mmc_exec_command,
76 1.1 jmcneill .card_enable_intr = dwc_mmc_card_enable_intr,
77 1.1 jmcneill .card_intr_ack = dwc_mmc_card_intr_ack,
78 1.1 jmcneill };
79 1.1 jmcneill
80 1.11 jmcneill #define MMC_WRITE(sc, reg, val) \
81 1.1 jmcneill bus_space_write_4((sc)->sc_bst, (sc)->sc_bsh, (reg), (val))
82 1.1 jmcneill #define MMC_READ(sc, reg) \
83 1.1 jmcneill bus_space_read_4((sc)->sc_bst, (sc)->sc_bsh, (reg))
84 1.1 jmcneill
85 1.18 jmcneill static int
86 1.18 jmcneill dwc_mmc_dmabounce_setup(struct dwc_mmc_softc *sc)
87 1.1 jmcneill {
88 1.18 jmcneill bus_dma_segment_t ds[1];
89 1.18 jmcneill int error, rseg;
90 1.18 jmcneill
91 1.18 jmcneill sc->sc_dmabounce_buflen = dwc_mmc_host_maxblklen(sc);
92 1.18 jmcneill error = bus_dmamem_alloc(sc->sc_dmat, sc->sc_dmabounce_buflen, 0,
93 1.18 jmcneill sc->sc_dmabounce_buflen, ds, 1, &rseg, BUS_DMA_WAITOK);
94 1.18 jmcneill if (error)
95 1.18 jmcneill return error;
96 1.18 jmcneill error = bus_dmamem_map(sc->sc_dmat, ds, 1, sc->sc_dmabounce_buflen,
97 1.18 jmcneill &sc->sc_dmabounce_buf, BUS_DMA_WAITOK);
98 1.18 jmcneill if (error)
99 1.18 jmcneill goto free;
100 1.18 jmcneill error = bus_dmamap_create(sc->sc_dmat, sc->sc_dmabounce_buflen, 1,
101 1.18 jmcneill sc->sc_dmabounce_buflen, 0, BUS_DMA_WAITOK, &sc->sc_dmabounce_map);
102 1.18 jmcneill if (error)
103 1.18 jmcneill goto unmap;
104 1.18 jmcneill error = bus_dmamap_load(sc->sc_dmat, sc->sc_dmabounce_map,
105 1.18 jmcneill sc->sc_dmabounce_buf, sc->sc_dmabounce_buflen, NULL,
106 1.18 jmcneill BUS_DMA_WAITOK);
107 1.18 jmcneill if (error)
108 1.18 jmcneill goto destroy;
109 1.18 jmcneill return 0;
110 1.18 jmcneill
111 1.18 jmcneill destroy:
112 1.18 jmcneill bus_dmamap_destroy(sc->sc_dmat, sc->sc_dmabounce_map);
113 1.18 jmcneill unmap:
114 1.18 jmcneill bus_dmamem_unmap(sc->sc_dmat, sc->sc_dmabounce_buf,
115 1.18 jmcneill sc->sc_dmabounce_buflen);
116 1.18 jmcneill free:
117 1.18 jmcneill bus_dmamem_free(sc->sc_dmat, ds, rseg);
118 1.18 jmcneill return error;
119 1.11 jmcneill }
120 1.11 jmcneill
121 1.11 jmcneill static int
122 1.11 jmcneill dwc_mmc_idma_setup(struct dwc_mmc_softc *sc)
123 1.11 jmcneill {
124 1.11 jmcneill int error;
125 1.11 jmcneill
126 1.11 jmcneill sc->sc_idma_xferlen = 0x1000;
127 1.11 jmcneill
128 1.11 jmcneill sc->sc_idma_ndesc = DWC_MMC_NDESC;
129 1.11 jmcneill sc->sc_idma_size = sizeof(struct dwc_mmc_idma_desc) *
130 1.11 jmcneill sc->sc_idma_ndesc;
131 1.11 jmcneill error = bus_dmamem_alloc(sc->sc_dmat, sc->sc_idma_size, 8,
132 1.11 jmcneill sc->sc_idma_size, sc->sc_idma_segs, 1,
133 1.11 jmcneill &sc->sc_idma_nsegs, BUS_DMA_WAITOK);
134 1.11 jmcneill if (error)
135 1.11 jmcneill return error;
136 1.11 jmcneill error = bus_dmamem_map(sc->sc_dmat, sc->sc_idma_segs,
137 1.11 jmcneill sc->sc_idma_nsegs, sc->sc_idma_size,
138 1.11 jmcneill &sc->sc_idma_desc, BUS_DMA_WAITOK);
139 1.11 jmcneill if (error)
140 1.11 jmcneill goto free;
141 1.11 jmcneill error = bus_dmamap_create(sc->sc_dmat, sc->sc_idma_size, 1,
142 1.11 jmcneill sc->sc_idma_size, 0, BUS_DMA_WAITOK, &sc->sc_idma_map);
143 1.11 jmcneill if (error)
144 1.11 jmcneill goto unmap;
145 1.11 jmcneill error = bus_dmamap_load(sc->sc_dmat, sc->sc_idma_map,
146 1.11 jmcneill sc->sc_idma_desc, sc->sc_idma_size, NULL, BUS_DMA_WAITOK);
147 1.11 jmcneill if (error)
148 1.11 jmcneill goto destroy;
149 1.11 jmcneill return 0;
150 1.1 jmcneill
151 1.11 jmcneill destroy:
152 1.11 jmcneill bus_dmamap_destroy(sc->sc_dmat, sc->sc_idma_map);
153 1.11 jmcneill unmap:
154 1.11 jmcneill bus_dmamem_unmap(sc->sc_dmat, sc->sc_idma_desc, sc->sc_idma_size);
155 1.11 jmcneill free:
156 1.11 jmcneill bus_dmamem_free(sc->sc_dmat, sc->sc_idma_segs, sc->sc_idma_nsegs);
157 1.11 jmcneill return error;
158 1.11 jmcneill }
159 1.1 jmcneill
160 1.11 jmcneill static void
161 1.11 jmcneill dwc_mmc_attach_i(device_t self)
162 1.11 jmcneill {
163 1.11 jmcneill struct dwc_mmc_softc *sc = device_private(self);
164 1.11 jmcneill struct sdmmcbus_attach_args saa;
165 1.8 jmcneill
166 1.19 jmcneill if (sc->sc_pre_power_on)
167 1.19 jmcneill sc->sc_pre_power_on(sc);
168 1.19 jmcneill
169 1.19 jmcneill dwc_mmc_signal_voltage(sc, SDMMC_SIGNAL_VOLTAGE_330);
170 1.1 jmcneill dwc_mmc_host_reset(sc);
171 1.1 jmcneill dwc_mmc_bus_width(sc, 1);
172 1.1 jmcneill
173 1.19 jmcneill if (sc->sc_post_power_on)
174 1.19 jmcneill sc->sc_post_power_on(sc);
175 1.19 jmcneill
176 1.1 jmcneill memset(&saa, 0, sizeof(saa));
177 1.1 jmcneill saa.saa_busname = "sdmmc";
178 1.1 jmcneill saa.saa_sct = &dwc_mmc_chip_functions;
179 1.1 jmcneill saa.saa_sch = sc;
180 1.1 jmcneill saa.saa_clkmin = 400;
181 1.11 jmcneill saa.saa_clkmax = sc->sc_clock_freq / 1000;
182 1.18 jmcneill saa.saa_dmat = sc->sc_dmat;
183 1.19 jmcneill saa.saa_caps = SMC_CAPS_SD_HIGHSPEED |
184 1.19 jmcneill SMC_CAPS_MMC_HIGHSPEED |
185 1.18 jmcneill SMC_CAPS_AUTO_STOP |
186 1.18 jmcneill SMC_CAPS_DMA |
187 1.18 jmcneill SMC_CAPS_MULTI_SEG_DMA;
188 1.19 jmcneill if (sc->sc_bus_width == 8)
189 1.19 jmcneill saa.saa_caps |= SMC_CAPS_8BIT_MODE;
190 1.19 jmcneill else
191 1.19 jmcneill saa.saa_caps |= SMC_CAPS_4BIT_MODE;
192 1.11 jmcneill if (sc->sc_card_detect)
193 1.11 jmcneill saa.saa_caps |= SMC_CAPS_POLL_CARD_DET;
194 1.1 jmcneill
195 1.11 jmcneill sc->sc_sdmmc_dev = config_found(self, &saa, NULL);
196 1.1 jmcneill }
197 1.1 jmcneill
198 1.11 jmcneill static void
199 1.11 jmcneill dwc_mmc_led(struct dwc_mmc_softc *sc, int on)
200 1.1 jmcneill {
201 1.11 jmcneill if (sc->sc_set_led)
202 1.11 jmcneill sc->sc_set_led(sc, on);
203 1.1 jmcneill }
204 1.1 jmcneill
205 1.1 jmcneill static int
206 1.1 jmcneill dwc_mmc_host_reset(sdmmc_chipset_handle_t sch)
207 1.1 jmcneill {
208 1.1 jmcneill struct dwc_mmc_softc *sc = sch;
209 1.11 jmcneill uint32_t fifoth, ctrl;
210 1.1 jmcneill int retry = 1000;
211 1.1 jmcneill
212 1.11 jmcneill #ifdef DWC_MMC_DEBUG
213 1.11 jmcneill aprint_normal_dev(sc->sc_dev, "host reset\n");
214 1.11 jmcneill #endif
215 1.11 jmcneill
216 1.19 jmcneill if (ISSET(sc->sc_flags, DWC_MMC_F_PWREN_INV))
217 1.19 jmcneill MMC_WRITE(sc, DWC_MMC_PWREN, 0);
218 1.19 jmcneill else
219 1.19 jmcneill MMC_WRITE(sc, DWC_MMC_PWREN, 1);
220 1.19 jmcneill
221 1.19 jmcneill ctrl = MMC_READ(sc, DWC_MMC_GCTRL);
222 1.19 jmcneill ctrl &= ~DWC_MMC_GCTRL_USE_INTERNAL_DMAC;
223 1.19 jmcneill MMC_WRITE(sc, DWC_MMC_GCTRL, ctrl);
224 1.19 jmcneill
225 1.19 jmcneill MMC_WRITE(sc, DWC_MMC_DMAC, DWC_MMC_DMAC_SOFTRESET);
226 1.1 jmcneill
227 1.11 jmcneill MMC_WRITE(sc, DWC_MMC_GCTRL,
228 1.11 jmcneill MMC_READ(sc, DWC_MMC_GCTRL) | DWC_MMC_GCTRL_RESET);
229 1.1 jmcneill while (--retry > 0) {
230 1.11 jmcneill if (!(MMC_READ(sc, DWC_MMC_GCTRL) & DWC_MMC_GCTRL_RESET))
231 1.1 jmcneill break;
232 1.1 jmcneill delay(100);
233 1.1 jmcneill }
234 1.1 jmcneill
235 1.11 jmcneill MMC_WRITE(sc, DWC_MMC_CLKSRC, 0);
236 1.2 jmcneill
237 1.11 jmcneill MMC_WRITE(sc, DWC_MMC_TIMEOUT, 0xffffffff);
238 1.1 jmcneill
239 1.18 jmcneill MMC_WRITE(sc, DWC_MMC_IMASK, 0);
240 1.18 jmcneill
241 1.18 jmcneill MMC_WRITE(sc, DWC_MMC_RINT, 0xffffffff);
242 1.1 jmcneill
243 1.11 jmcneill const uint32_t rx_wmark = (sc->sc_fifo_depth / 2) - 1;
244 1.11 jmcneill const uint32_t tx_wmark = sc->sc_fifo_depth / 2;
245 1.1 jmcneill fifoth = __SHIFTIN(DWC_MMC_FIFOTH_DMA_MULTIPLE_TXN_SIZE_16,
246 1.1 jmcneill DWC_MMC_FIFOTH_DMA_MULTIPLE_TXN_SIZE);
247 1.1 jmcneill fifoth |= __SHIFTIN(rx_wmark, DWC_MMC_FIFOTH_RX_WMARK);
248 1.1 jmcneill fifoth |= __SHIFTIN(tx_wmark, DWC_MMC_FIFOTH_TX_WMARK);
249 1.11 jmcneill MMC_WRITE(sc, DWC_MMC_FIFOTH, fifoth);
250 1.11 jmcneill
251 1.11 jmcneill MMC_WRITE(sc, DWC_MMC_UHS, 0);
252 1.1 jmcneill
253 1.11 jmcneill ctrl = MMC_READ(sc, DWC_MMC_GCTRL);
254 1.11 jmcneill ctrl |= DWC_MMC_GCTRL_INTEN;
255 1.11 jmcneill ctrl |= DWC_MMC_GCTRL_DMAEN;
256 1.11 jmcneill ctrl |= DWC_MMC_GCTRL_SEND_AUTO_STOP_CCSD;
257 1.11 jmcneill ctrl |= DWC_MMC_GCTRL_USE_INTERNAL_DMAC;
258 1.11 jmcneill MMC_WRITE(sc, DWC_MMC_GCTRL, ctrl);
259 1.1 jmcneill
260 1.1 jmcneill return 0;
261 1.1 jmcneill }
262 1.1 jmcneill
263 1.1 jmcneill static uint32_t
264 1.1 jmcneill dwc_mmc_host_ocr(sdmmc_chipset_handle_t sch)
265 1.1 jmcneill {
266 1.11 jmcneill return MMC_OCR_3_2V_3_3V | MMC_OCR_3_3V_3_4V | MMC_OCR_HCS;
267 1.1 jmcneill }
268 1.1 jmcneill
269 1.1 jmcneill static int
270 1.1 jmcneill dwc_mmc_host_maxblklen(sdmmc_chipset_handle_t sch)
271 1.1 jmcneill {
272 1.1 jmcneill return 32768;
273 1.1 jmcneill }
274 1.1 jmcneill
275 1.1 jmcneill static int
276 1.1 jmcneill dwc_mmc_card_detect(sdmmc_chipset_handle_t sch)
277 1.1 jmcneill {
278 1.1 jmcneill struct dwc_mmc_softc *sc = sch;
279 1.1 jmcneill
280 1.11 jmcneill if (!sc->sc_card_detect)
281 1.11 jmcneill return 1; /* no card detect pin, assume present */
282 1.11 jmcneill
283 1.16 jmcneill return sc->sc_card_detect(sc);
284 1.1 jmcneill }
285 1.1 jmcneill
286 1.1 jmcneill static int
287 1.1 jmcneill dwc_mmc_write_protect(sdmmc_chipset_handle_t sch)
288 1.1 jmcneill {
289 1.1 jmcneill struct dwc_mmc_softc *sc = sch;
290 1.1 jmcneill
291 1.11 jmcneill if (!sc->sc_write_protect)
292 1.11 jmcneill return 0; /* no write protect pin, assume rw */
293 1.11 jmcneill
294 1.11 jmcneill return sc->sc_write_protect(sc);
295 1.1 jmcneill }
296 1.1 jmcneill
297 1.1 jmcneill static int
298 1.1 jmcneill dwc_mmc_bus_power(sdmmc_chipset_handle_t sch, uint32_t ocr)
299 1.1 jmcneill {
300 1.1 jmcneill return 0;
301 1.1 jmcneill }
302 1.1 jmcneill
303 1.1 jmcneill static int
304 1.19 jmcneill dwc_mmc_signal_voltage(sdmmc_chipset_handle_t sch, int signal_voltage)
305 1.19 jmcneill {
306 1.19 jmcneill struct dwc_mmc_softc *sc = sch;
307 1.19 jmcneill
308 1.19 jmcneill if (sc->sc_signal_voltage == NULL)
309 1.19 jmcneill return 0;
310 1.19 jmcneill
311 1.19 jmcneill return sc->sc_signal_voltage(sc, signal_voltage);
312 1.19 jmcneill }
313 1.19 jmcneill
314 1.19 jmcneill static int
315 1.11 jmcneill dwc_mmc_update_clock(struct dwc_mmc_softc *sc)
316 1.11 jmcneill {
317 1.11 jmcneill uint32_t cmd;
318 1.11 jmcneill int retry;
319 1.11 jmcneill
320 1.11 jmcneill #ifdef DWC_MMC_DEBUG
321 1.11 jmcneill aprint_normal_dev(sc->sc_dev, "update clock\n");
322 1.11 jmcneill #endif
323 1.11 jmcneill
324 1.11 jmcneill cmd = DWC_MMC_CMD_START |
325 1.11 jmcneill DWC_MMC_CMD_UPCLK_ONLY |
326 1.11 jmcneill DWC_MMC_CMD_WAIT_PRE_OVER;
327 1.11 jmcneill if (ISSET(sc->sc_flags, DWC_MMC_F_USE_HOLD_REG))
328 1.11 jmcneill cmd |= DWC_MMC_CMD_USE_HOLD_REG;
329 1.11 jmcneill MMC_WRITE(sc, DWC_MMC_ARG, 0);
330 1.11 jmcneill MMC_WRITE(sc, DWC_MMC_CMD, cmd);
331 1.14 jmcneill retry = 200000;
332 1.11 jmcneill while (--retry > 0) {
333 1.11 jmcneill if (!(MMC_READ(sc, DWC_MMC_CMD) & DWC_MMC_CMD_START))
334 1.11 jmcneill break;
335 1.11 jmcneill delay(10);
336 1.11 jmcneill }
337 1.11 jmcneill
338 1.11 jmcneill if (retry == 0) {
339 1.11 jmcneill aprint_error_dev(sc->sc_dev, "timeout updating clock\n");
340 1.11 jmcneill #ifdef DWC_MMC_DEBUG
341 1.11 jmcneill device_printf(sc->sc_dev, "GCTRL: 0x%08x\n",
342 1.11 jmcneill MMC_READ(sc, DWC_MMC_GCTRL));
343 1.11 jmcneill device_printf(sc->sc_dev, "CLKENA: 0x%08x\n",
344 1.11 jmcneill MMC_READ(sc, DWC_MMC_CLKENA));
345 1.11 jmcneill device_printf(sc->sc_dev, "CLKDIV: 0x%08x\n",
346 1.11 jmcneill MMC_READ(sc, DWC_MMC_CLKDIV));
347 1.11 jmcneill device_printf(sc->sc_dev, "TIMEOUT: 0x%08x\n",
348 1.11 jmcneill MMC_READ(sc, DWC_MMC_TIMEOUT));
349 1.11 jmcneill device_printf(sc->sc_dev, "WIDTH: 0x%08x\n",
350 1.11 jmcneill MMC_READ(sc, DWC_MMC_WIDTH));
351 1.11 jmcneill device_printf(sc->sc_dev, "CMD: 0x%08x\n",
352 1.11 jmcneill MMC_READ(sc, DWC_MMC_CMD));
353 1.11 jmcneill device_printf(sc->sc_dev, "MINT: 0x%08x\n",
354 1.11 jmcneill MMC_READ(sc, DWC_MMC_MINT));
355 1.11 jmcneill device_printf(sc->sc_dev, "RINT: 0x%08x\n",
356 1.11 jmcneill MMC_READ(sc, DWC_MMC_RINT));
357 1.11 jmcneill device_printf(sc->sc_dev, "STATUS: 0x%08x\n",
358 1.11 jmcneill MMC_READ(sc, DWC_MMC_STATUS));
359 1.11 jmcneill #endif
360 1.11 jmcneill return ETIMEDOUT;
361 1.11 jmcneill }
362 1.11 jmcneill
363 1.11 jmcneill return 0;
364 1.11 jmcneill }
365 1.11 jmcneill
366 1.11 jmcneill static int
367 1.11 jmcneill dwc_mmc_set_clock(struct dwc_mmc_softc *sc, u_int freq)
368 1.11 jmcneill {
369 1.11 jmcneill const u_int pll_freq = sc->sc_clock_freq / 1000;
370 1.20 jmcneill u_int clk_div, ciu_div;
371 1.20 jmcneill
372 1.20 jmcneill ciu_div = sc->sc_ciu_div > 0 ? sc->sc_ciu_div : 1;
373 1.13 jmcneill
374 1.13 jmcneill if (freq != pll_freq)
375 1.20 jmcneill clk_div = howmany(pll_freq, freq * ciu_div);
376 1.13 jmcneill else
377 1.13 jmcneill clk_div = 0;
378 1.11 jmcneill
379 1.11 jmcneill MMC_WRITE(sc, DWC_MMC_CLKDIV, clk_div);
380 1.11 jmcneill
381 1.11 jmcneill return dwc_mmc_update_clock(sc);
382 1.11 jmcneill }
383 1.11 jmcneill
384 1.11 jmcneill static int
385 1.1 jmcneill dwc_mmc_bus_clock(sdmmc_chipset_handle_t sch, int freq)
386 1.1 jmcneill {
387 1.1 jmcneill struct dwc_mmc_softc *sc = sch;
388 1.2 jmcneill uint32_t clkena;
389 1.1 jmcneill
390 1.11 jmcneill MMC_WRITE(sc, DWC_MMC_CLKSRC, 0);
391 1.11 jmcneill MMC_WRITE(sc, DWC_MMC_CLKENA, 0);
392 1.2 jmcneill if (dwc_mmc_update_clock(sc) != 0)
393 1.11 jmcneill return 1;
394 1.1 jmcneill
395 1.1 jmcneill if (freq) {
396 1.13 jmcneill if (sc->sc_bus_clock && sc->sc_bus_clock(sc, freq) != 0)
397 1.13 jmcneill return 1;
398 1.13 jmcneill
399 1.1 jmcneill if (dwc_mmc_set_clock(sc, freq) != 0)
400 1.11 jmcneill return 1;
401 1.1 jmcneill
402 1.11 jmcneill clkena = DWC_MMC_CLKENA_CARDCLKON;
403 1.11 jmcneill MMC_WRITE(sc, DWC_MMC_CLKENA, clkena);
404 1.1 jmcneill if (dwc_mmc_update_clock(sc) != 0)
405 1.11 jmcneill return 1;
406 1.1 jmcneill }
407 1.1 jmcneill
408 1.2 jmcneill delay(1000);
409 1.2 jmcneill
410 1.1 jmcneill return 0;
411 1.1 jmcneill }
412 1.1 jmcneill
413 1.1 jmcneill static int
414 1.1 jmcneill dwc_mmc_bus_width(sdmmc_chipset_handle_t sch, int width)
415 1.1 jmcneill {
416 1.1 jmcneill struct dwc_mmc_softc *sc = sch;
417 1.11 jmcneill
418 1.11 jmcneill #ifdef DWC_MMC_DEBUG
419 1.11 jmcneill aprint_normal_dev(sc->sc_dev, "width = %d\n", width);
420 1.11 jmcneill #endif
421 1.1 jmcneill
422 1.1 jmcneill switch (width) {
423 1.1 jmcneill case 1:
424 1.11 jmcneill MMC_WRITE(sc, DWC_MMC_WIDTH, DWC_MMC_WIDTH_1);
425 1.1 jmcneill break;
426 1.1 jmcneill case 4:
427 1.11 jmcneill MMC_WRITE(sc, DWC_MMC_WIDTH, DWC_MMC_WIDTH_4);
428 1.1 jmcneill break;
429 1.1 jmcneill case 8:
430 1.11 jmcneill MMC_WRITE(sc, DWC_MMC_WIDTH, DWC_MMC_WIDTH_8);
431 1.1 jmcneill break;
432 1.1 jmcneill default:
433 1.11 jmcneill return 1;
434 1.1 jmcneill }
435 1.1 jmcneill
436 1.11 jmcneill sc->sc_mmc_width = width;
437 1.11 jmcneill
438 1.11 jmcneill return 0;
439 1.11 jmcneill }
440 1.11 jmcneill
441 1.11 jmcneill static int
442 1.11 jmcneill dwc_mmc_bus_rod(sdmmc_chipset_handle_t sch, int on)
443 1.11 jmcneill {
444 1.11 jmcneill return -1;
445 1.11 jmcneill }
446 1.11 jmcneill
447 1.1 jmcneill static int
448 1.11 jmcneill dwc_mmc_dma_prepare(struct dwc_mmc_softc *sc, struct sdmmc_command *cmd)
449 1.11 jmcneill {
450 1.11 jmcneill struct dwc_mmc_idma_desc *dma = sc->sc_idma_desc;
451 1.11 jmcneill bus_addr_t desc_paddr = sc->sc_idma_map->dm_segs[0].ds_addr;
452 1.18 jmcneill bus_dmamap_t map;
453 1.11 jmcneill bus_size_t off;
454 1.11 jmcneill int desc, resid, seg;
455 1.11 jmcneill uint32_t val;
456 1.11 jmcneill
457 1.18 jmcneill /*
458 1.18 jmcneill * If the command includs a dma map use it, otherwise we need to
459 1.18 jmcneill * bounce. This can happen for SDIO IO_RW_EXTENDED (CMD53) commands.
460 1.18 jmcneill */
461 1.18 jmcneill if (cmd->c_dmamap) {
462 1.18 jmcneill map = cmd->c_dmamap;
463 1.18 jmcneill } else {
464 1.18 jmcneill if (cmd->c_datalen > sc->sc_dmabounce_buflen)
465 1.18 jmcneill return E2BIG;
466 1.18 jmcneill map = sc->sc_dmabounce_map;
467 1.18 jmcneill
468 1.18 jmcneill if (ISSET(cmd->c_flags, SCF_CMD_READ)) {
469 1.18 jmcneill memset(sc->sc_dmabounce_buf, 0, cmd->c_datalen);
470 1.18 jmcneill bus_dmamap_sync(sc->sc_dmat, sc->sc_dmabounce_map,
471 1.18 jmcneill 0, cmd->c_datalen, BUS_DMASYNC_PREREAD);
472 1.18 jmcneill } else {
473 1.18 jmcneill memcpy(sc->sc_dmabounce_buf, cmd->c_data,
474 1.18 jmcneill cmd->c_datalen);
475 1.18 jmcneill bus_dmamap_sync(sc->sc_dmat, sc->sc_dmabounce_map,
476 1.18 jmcneill 0, cmd->c_datalen, BUS_DMASYNC_PREWRITE);
477 1.18 jmcneill }
478 1.18 jmcneill }
479 1.18 jmcneill
480 1.11 jmcneill desc = 0;
481 1.18 jmcneill for (seg = 0; seg < map->dm_nsegs; seg++) {
482 1.18 jmcneill bus_addr_t paddr = map->dm_segs[seg].ds_addr;
483 1.18 jmcneill bus_size_t len = map->dm_segs[seg].ds_len;
484 1.15 riastrad resid = uimin(len, cmd->c_resid);
485 1.11 jmcneill off = 0;
486 1.11 jmcneill while (resid > 0) {
487 1.11 jmcneill if (desc == sc->sc_idma_ndesc)
488 1.11 jmcneill break;
489 1.15 riastrad len = uimin(sc->sc_idma_xferlen, resid);
490 1.11 jmcneill dma[desc].dma_buf_size = htole32(len);
491 1.11 jmcneill dma[desc].dma_buf_addr = htole32(paddr + off);
492 1.11 jmcneill dma[desc].dma_config = htole32(
493 1.18 jmcneill DWC_MMC_IDMA_CONFIG_CH |
494 1.11 jmcneill DWC_MMC_IDMA_CONFIG_OWN);
495 1.11 jmcneill cmd->c_resid -= len;
496 1.11 jmcneill resid -= len;
497 1.11 jmcneill off += len;
498 1.11 jmcneill if (desc == 0) {
499 1.11 jmcneill dma[desc].dma_config |= htole32(
500 1.11 jmcneill DWC_MMC_IDMA_CONFIG_FD);
501 1.11 jmcneill }
502 1.11 jmcneill if (cmd->c_resid == 0) {
503 1.11 jmcneill dma[desc].dma_config |= htole32(
504 1.11 jmcneill DWC_MMC_IDMA_CONFIG_LD);
505 1.18 jmcneill dma[desc].dma_config |= htole32(
506 1.18 jmcneill DWC_MMC_IDMA_CONFIG_ER);
507 1.18 jmcneill dma[desc].dma_next = 0;
508 1.11 jmcneill } else {
509 1.11 jmcneill dma[desc].dma_config |=
510 1.18 jmcneill htole32(DWC_MMC_IDMA_CONFIG_DIC);
511 1.18 jmcneill dma[desc].dma_next = htole32(
512 1.18 jmcneill desc_paddr + ((desc+1) *
513 1.18 jmcneill sizeof(struct dwc_mmc_idma_desc)));
514 1.11 jmcneill }
515 1.11 jmcneill ++desc;
516 1.11 jmcneill }
517 1.11 jmcneill }
518 1.11 jmcneill if (desc == sc->sc_idma_ndesc) {
519 1.11 jmcneill aprint_error_dev(sc->sc_dev,
520 1.11 jmcneill "not enough descriptors for %d byte transfer!\n",
521 1.11 jmcneill cmd->c_datalen);
522 1.11 jmcneill return EIO;
523 1.11 jmcneill }
524 1.11 jmcneill
525 1.11 jmcneill bus_dmamap_sync(sc->sc_dmat, sc->sc_idma_map, 0,
526 1.11 jmcneill sc->sc_idma_size, BUS_DMASYNC_PREWRITE);
527 1.11 jmcneill
528 1.18 jmcneill MMC_WRITE(sc, DWC_MMC_DLBA, desc_paddr);
529 1.11 jmcneill
530 1.11 jmcneill val = MMC_READ(sc, DWC_MMC_GCTRL);
531 1.11 jmcneill val |= DWC_MMC_GCTRL_DMAEN;
532 1.11 jmcneill MMC_WRITE(sc, DWC_MMC_GCTRL, val);
533 1.11 jmcneill val |= DWC_MMC_GCTRL_DMARESET;
534 1.11 jmcneill MMC_WRITE(sc, DWC_MMC_GCTRL, val);
535 1.18 jmcneill
536 1.11 jmcneill if (cmd->c_flags & SCF_CMD_READ)
537 1.18 jmcneill val = DWC_MMC_IDST_RECEIVE_INT;
538 1.11 jmcneill else
539 1.18 jmcneill val = 0;
540 1.11 jmcneill MMC_WRITE(sc, DWC_MMC_IDIE, val);
541 1.18 jmcneill MMC_WRITE(sc, DWC_MMC_DMAC,
542 1.18 jmcneill DWC_MMC_DMAC_IDMA_ON|DWC_MMC_DMAC_FIX_BURST);
543 1.11 jmcneill
544 1.11 jmcneill return 0;
545 1.11 jmcneill }
546 1.11 jmcneill
547 1.11 jmcneill static void
548 1.18 jmcneill dwc_mmc_dma_complete(struct dwc_mmc_softc *sc, struct sdmmc_command *cmd)
549 1.1 jmcneill {
550 1.18 jmcneill MMC_WRITE(sc, DWC_MMC_DMAC, 0);
551 1.18 jmcneill MMC_WRITE(sc, DWC_MMC_IDIE, 0);
552 1.18 jmcneill
553 1.11 jmcneill bus_dmamap_sync(sc->sc_dmat, sc->sc_idma_map, 0,
554 1.11 jmcneill sc->sc_idma_size, BUS_DMASYNC_POSTWRITE);
555 1.18 jmcneill
556 1.18 jmcneill if (cmd->c_dmamap == NULL) {
557 1.18 jmcneill if (ISSET(cmd->c_flags, SCF_CMD_READ)) {
558 1.18 jmcneill bus_dmamap_sync(sc->sc_dmat, sc->sc_dmabounce_map,
559 1.18 jmcneill 0, cmd->c_datalen, BUS_DMASYNC_POSTREAD);
560 1.18 jmcneill memcpy(cmd->c_data, sc->sc_dmabounce_buf,
561 1.18 jmcneill cmd->c_datalen);
562 1.18 jmcneill } else {
563 1.18 jmcneill bus_dmamap_sync(sc->sc_dmat, sc->sc_dmabounce_map,
564 1.18 jmcneill 0, cmd->c_datalen, BUS_DMASYNC_POSTWRITE);
565 1.18 jmcneill }
566 1.18 jmcneill }
567 1.1 jmcneill }
568 1.1 jmcneill
569 1.1 jmcneill static void
570 1.1 jmcneill dwc_mmc_exec_command(sdmmc_chipset_handle_t sch, struct sdmmc_command *cmd)
571 1.1 jmcneill {
572 1.1 jmcneill struct dwc_mmc_softc *sc = sch;
573 1.11 jmcneill uint32_t cmdval = DWC_MMC_CMD_START;
574 1.18 jmcneill int retry, error;
575 1.18 jmcneill uint32_t imask;
576 1.1 jmcneill
577 1.2 jmcneill #ifdef DWC_MMC_DEBUG
578 1.11 jmcneill aprint_normal_dev(sc->sc_dev,
579 1.11 jmcneill "opcode %d flags 0x%x data %p datalen %d blklen %d\n",
580 1.11 jmcneill cmd->c_opcode, cmd->c_flags, cmd->c_data, cmd->c_datalen,
581 1.11 jmcneill cmd->c_blklen);
582 1.2 jmcneill #endif
583 1.2 jmcneill
584 1.11 jmcneill mutex_enter(&sc->sc_intr_lock);
585 1.18 jmcneill if (sc->sc_curcmd != NULL) {
586 1.18 jmcneill device_printf(sc->sc_dev,
587 1.18 jmcneill "WARNING: driver submitted a command while the controller was busy\n");
588 1.18 jmcneill cmd->c_error = EBUSY;
589 1.18 jmcneill SET(cmd->c_flags, SCF_ITSDONE);
590 1.18 jmcneill mutex_exit(&sc->sc_intr_lock);
591 1.18 jmcneill return;
592 1.3 jmcneill }
593 1.18 jmcneill sc->sc_curcmd = cmd;
594 1.3 jmcneill
595 1.11 jmcneill MMC_WRITE(sc, DWC_MMC_IDST, 0xffffffff);
596 1.11 jmcneill
597 1.11 jmcneill if (ISSET(sc->sc_flags, DWC_MMC_F_USE_HOLD_REG))
598 1.1 jmcneill cmdval |= DWC_MMC_CMD_USE_HOLD_REG;
599 1.1 jmcneill
600 1.21 jmcneill if (cmd->c_opcode == MMC_GO_IDLE_STATE)
601 1.11 jmcneill cmdval |= DWC_MMC_CMD_SEND_INIT_SEQ;
602 1.1 jmcneill if (cmd->c_flags & SCF_RSP_PRESENT)
603 1.11 jmcneill cmdval |= DWC_MMC_CMD_RSP_EXP;
604 1.1 jmcneill if (cmd->c_flags & SCF_RSP_136)
605 1.11 jmcneill cmdval |= DWC_MMC_CMD_LONG_RSP;
606 1.1 jmcneill if (cmd->c_flags & SCF_RSP_CRC)
607 1.11 jmcneill cmdval |= DWC_MMC_CMD_CHECK_RSP_CRC;
608 1.1 jmcneill
609 1.18 jmcneill imask = DWC_MMC_INT_ERROR | DWC_MMC_INT_CMD_DONE;
610 1.18 jmcneill
611 1.1 jmcneill if (cmd->c_datalen > 0) {
612 1.1 jmcneill unsigned int nblks;
613 1.1 jmcneill
614 1.21 jmcneill MMC_WRITE(sc, DWC_MMC_GCTRL,
615 1.21 jmcneill MMC_READ(sc, DWC_MMC_GCTRL) | DWC_MMC_GCTRL_FIFORESET);
616 1.21 jmcneill for (retry = 0; retry < 100; retry++) {
617 1.21 jmcneill if (!(MMC_READ(sc, DWC_MMC_DMAC) & DWC_MMC_DMAC_SOFTRESET))
618 1.21 jmcneill break;
619 1.21 jmcneill kpause("dwcmmcfifo", false, uimax(mstohz(1), 1), &sc->sc_intr_lock);
620 1.21 jmcneill }
621 1.21 jmcneill
622 1.11 jmcneill cmdval |= DWC_MMC_CMD_DATA_EXP | DWC_MMC_CMD_WAIT_PRE_OVER;
623 1.1 jmcneill if (!ISSET(cmd->c_flags, SCF_CMD_READ)) {
624 1.11 jmcneill cmdval |= DWC_MMC_CMD_WRITE;
625 1.1 jmcneill }
626 1.1 jmcneill
627 1.1 jmcneill nblks = cmd->c_datalen / cmd->c_blklen;
628 1.1 jmcneill if (nblks == 0 || (cmd->c_datalen % cmd->c_blklen) != 0)
629 1.1 jmcneill ++nblks;
630 1.1 jmcneill
631 1.21 jmcneill if (nblks > 1 && cmd->c_opcode != SD_IO_RW_EXTENDED) {
632 1.1 jmcneill cmdval |= DWC_MMC_CMD_SEND_AUTO_STOP;
633 1.18 jmcneill imask |= DWC_MMC_INT_AUTO_CMD_DONE;
634 1.18 jmcneill } else {
635 1.18 jmcneill imask |= DWC_MMC_INT_DATA_OVER;
636 1.1 jmcneill }
637 1.1 jmcneill
638 1.21 jmcneill MMC_WRITE(sc, DWC_MMC_TIMEOUT, 0xffffffff);
639 1.11 jmcneill MMC_WRITE(sc, DWC_MMC_BLKSZ, cmd->c_blklen);
640 1.21 jmcneill MMC_WRITE(sc, DWC_MMC_BYTECNT,
641 1.21 jmcneill nblks > 1 ? nblks * cmd->c_blklen : cmd->c_datalen);
642 1.21 jmcneill if (ISSET(cmd->c_flags, SCF_CMD_READ)) {
643 1.21 jmcneill MMC_WRITE(sc, DWC_MMC_CARDTHRCTL,
644 1.21 jmcneill __SHIFTIN(cmd->c_blklen, DWC_MMC_CARDTHRCTL_RDTHR) |
645 1.21 jmcneill DWC_MMC_CARDTHRCTL_RDTHREN);
646 1.21 jmcneill }
647 1.1 jmcneill }
648 1.1 jmcneill
649 1.18 jmcneill MMC_WRITE(sc, DWC_MMC_IMASK, imask | sc->sc_intr_card);
650 1.18 jmcneill MMC_WRITE(sc, DWC_MMC_RINT, 0x7fff);
651 1.1 jmcneill
652 1.11 jmcneill MMC_WRITE(sc, DWC_MMC_ARG, cmd->c_arg);
653 1.1 jmcneill
654 1.11 jmcneill #ifdef DWC_MMC_DEBUG
655 1.11 jmcneill aprint_normal_dev(sc->sc_dev, "cmdval = %08x\n", cmdval);
656 1.11 jmcneill #endif
657 1.11 jmcneill
658 1.18 jmcneill cmd->c_resid = cmd->c_datalen;
659 1.11 jmcneill if (cmd->c_datalen > 0) {
660 1.11 jmcneill dwc_mmc_led(sc, 0);
661 1.18 jmcneill cmd->c_error = dwc_mmc_dma_prepare(sc, cmd);
662 1.18 jmcneill if (cmd->c_error != 0) {
663 1.18 jmcneill SET(cmd->c_flags, SCF_ITSDONE);
664 1.11 jmcneill goto done;
665 1.11 jmcneill }
666 1.18 jmcneill sc->sc_wait_dma = ISSET(cmd->c_flags, SCF_CMD_READ);
667 1.18 jmcneill sc->sc_wait_data = true;
668 1.11 jmcneill } else {
669 1.18 jmcneill sc->sc_wait_dma = false;
670 1.18 jmcneill sc->sc_wait_data = false;
671 1.11 jmcneill }
672 1.18 jmcneill sc->sc_wait_cmd = true;
673 1.1 jmcneill
674 1.18 jmcneill MMC_WRITE(sc, DWC_MMC_CMD, cmdval | cmd->c_opcode);
675 1.1 jmcneill
676 1.18 jmcneill if (sc->sc_wait_dma)
677 1.18 jmcneill MMC_WRITE(sc, DWC_MMC_PLDMND, 1);
678 1.18 jmcneill
679 1.18 jmcneill struct bintime timeout = { .sec = 15, .frac = 0 };
680 1.18 jmcneill const struct bintime epsilon = { .sec = 1, .frac = 0 };
681 1.18 jmcneill while (!ISSET(cmd->c_flags, SCF_ITSDONE)) {
682 1.18 jmcneill error = cv_timedwaitbt(&sc->sc_intr_cv,
683 1.18 jmcneill &sc->sc_intr_lock, &timeout, &epsilon);
684 1.18 jmcneill if (error != 0) {
685 1.18 jmcneill cmd->c_error = error;
686 1.18 jmcneill SET(cmd->c_flags, SCF_ITSDONE);
687 1.1 jmcneill goto done;
688 1.1 jmcneill }
689 1.1 jmcneill }
690 1.1 jmcneill
691 1.18 jmcneill if (cmd->c_error == 0 && cmd->c_datalen > 0)
692 1.18 jmcneill dwc_mmc_dma_complete(sc, cmd);
693 1.18 jmcneill
694 1.18 jmcneill if (cmd->c_datalen > 0)
695 1.18 jmcneill dwc_mmc_led(sc, 1);
696 1.18 jmcneill
697 1.1 jmcneill if (cmd->c_flags & SCF_RSP_PRESENT) {
698 1.1 jmcneill if (cmd->c_flags & SCF_RSP_136) {
699 1.11 jmcneill cmd->c_resp[0] = MMC_READ(sc, DWC_MMC_RESP0);
700 1.11 jmcneill cmd->c_resp[1] = MMC_READ(sc, DWC_MMC_RESP1);
701 1.11 jmcneill cmd->c_resp[2] = MMC_READ(sc, DWC_MMC_RESP2);
702 1.11 jmcneill cmd->c_resp[3] = MMC_READ(sc, DWC_MMC_RESP3);
703 1.1 jmcneill if (cmd->c_flags & SCF_RSP_CRC) {
704 1.1 jmcneill cmd->c_resp[0] = (cmd->c_resp[0] >> 8) |
705 1.1 jmcneill (cmd->c_resp[1] << 24);
706 1.1 jmcneill cmd->c_resp[1] = (cmd->c_resp[1] >> 8) |
707 1.1 jmcneill (cmd->c_resp[2] << 24);
708 1.1 jmcneill cmd->c_resp[2] = (cmd->c_resp[2] >> 8) |
709 1.1 jmcneill (cmd->c_resp[3] << 24);
710 1.1 jmcneill cmd->c_resp[3] = (cmd->c_resp[3] >> 8);
711 1.1 jmcneill }
712 1.1 jmcneill } else {
713 1.11 jmcneill cmd->c_resp[0] = MMC_READ(sc, DWC_MMC_RESP0);
714 1.1 jmcneill }
715 1.1 jmcneill }
716 1.1 jmcneill
717 1.1 jmcneill done:
718 1.18 jmcneill KASSERT(ISSET(cmd->c_flags, SCF_ITSDONE));
719 1.18 jmcneill MMC_WRITE(sc, DWC_MMC_IMASK, sc->sc_intr_card);
720 1.18 jmcneill MMC_WRITE(sc, DWC_MMC_IDIE, 0);
721 1.18 jmcneill MMC_WRITE(sc, DWC_MMC_RINT, 0x7fff);
722 1.18 jmcneill MMC_WRITE(sc, DWC_MMC_IDST, 0xffffffff);
723 1.18 jmcneill sc->sc_curcmd = NULL;
724 1.1 jmcneill mutex_exit(&sc->sc_intr_lock);
725 1.1 jmcneill
726 1.11 jmcneill if (cmd->c_error) {
727 1.11 jmcneill #ifdef DWC_MMC_DEBUG
728 1.11 jmcneill aprint_error_dev(sc->sc_dev, "i/o error %d\n", cmd->c_error);
729 1.11 jmcneill #endif
730 1.21 jmcneill MMC_WRITE(sc, DWC_MMC_DMAC, DWC_MMC_DMAC_SOFTRESET);
731 1.21 jmcneill for (retry = 0; retry < 100; retry++) {
732 1.21 jmcneill if (!(MMC_READ(sc, DWC_MMC_DMAC) & DWC_MMC_DMAC_SOFTRESET))
733 1.11 jmcneill break;
734 1.21 jmcneill kpause("dwcmmcrst", false, uimax(mstohz(1), 1), NULL);
735 1.11 jmcneill }
736 1.8 jmcneill }
737 1.1 jmcneill }
738 1.1 jmcneill
739 1.1 jmcneill static void
740 1.1 jmcneill dwc_mmc_card_enable_intr(sdmmc_chipset_handle_t sch, int enable)
741 1.1 jmcneill {
742 1.18 jmcneill struct dwc_mmc_softc *sc = sch;
743 1.18 jmcneill uint32_t imask;
744 1.18 jmcneill
745 1.18 jmcneill mutex_enter(&sc->sc_intr_lock);
746 1.18 jmcneill imask = MMC_READ(sc, DWC_MMC_IMASK);
747 1.18 jmcneill if (enable)
748 1.21 jmcneill imask |= sc->sc_intr_cardmask;
749 1.18 jmcneill else
750 1.21 jmcneill imask &= ~sc->sc_intr_cardmask;
751 1.21 jmcneill sc->sc_intr_card = imask & sc->sc_intr_cardmask;
752 1.18 jmcneill MMC_WRITE(sc, DWC_MMC_IMASK, imask);
753 1.18 jmcneill mutex_exit(&sc->sc_intr_lock);
754 1.1 jmcneill }
755 1.1 jmcneill
756 1.1 jmcneill static void
757 1.1 jmcneill dwc_mmc_card_intr_ack(sdmmc_chipset_handle_t sch)
758 1.1 jmcneill {
759 1.18 jmcneill struct dwc_mmc_softc *sc = sch;
760 1.18 jmcneill uint32_t imask;
761 1.18 jmcneill
762 1.18 jmcneill mutex_enter(&sc->sc_intr_lock);
763 1.18 jmcneill imask = MMC_READ(sc, DWC_MMC_IMASK);
764 1.18 jmcneill MMC_WRITE(sc, DWC_MMC_IMASK, imask | sc->sc_intr_card);
765 1.18 jmcneill mutex_exit(&sc->sc_intr_lock);
766 1.1 jmcneill }
767 1.1 jmcneill
768 1.11 jmcneill int
769 1.11 jmcneill dwc_mmc_init(struct dwc_mmc_softc *sc)
770 1.5 jmcneill {
771 1.12 jmcneill uint32_t val;
772 1.12 jmcneill
773 1.12 jmcneill if (sc->sc_fifo_reg == 0) {
774 1.12 jmcneill val = MMC_READ(sc, DWC_MMC_VERID);
775 1.12 jmcneill const u_int id = __SHIFTOUT(val, DWC_MMC_VERID_ID);
776 1.12 jmcneill
777 1.12 jmcneill if (id < DWC_MMC_VERID_240A)
778 1.12 jmcneill sc->sc_fifo_reg = 0x100;
779 1.12 jmcneill else
780 1.12 jmcneill sc->sc_fifo_reg = 0x200;
781 1.12 jmcneill }
782 1.12 jmcneill
783 1.12 jmcneill if (sc->sc_fifo_depth == 0) {
784 1.12 jmcneill val = MMC_READ(sc, DWC_MMC_FIFOTH);
785 1.12 jmcneill sc->sc_fifo_depth = __SHIFTOUT(val, DWC_MMC_FIFOTH_RX_WMARK) + 1;
786 1.12 jmcneill }
787 1.12 jmcneill
788 1.21 jmcneill if (sc->sc_intr_cardmask == 0)
789 1.21 jmcneill sc->sc_intr_cardmask = DWC_MMC_INT_SDIO_INT(0);
790 1.21 jmcneill
791 1.11 jmcneill mutex_init(&sc->sc_intr_lock, MUTEX_DEFAULT, IPL_BIO);
792 1.11 jmcneill cv_init(&sc->sc_intr_cv, "dwcmmcirq");
793 1.11 jmcneill
794 1.18 jmcneill if (dwc_mmc_dmabounce_setup(sc) != 0 ||
795 1.18 jmcneill dwc_mmc_idma_setup(sc) != 0) {
796 1.11 jmcneill aprint_error_dev(sc->sc_dev, "failed to setup DMA\n");
797 1.11 jmcneill return ENOMEM;
798 1.11 jmcneill }
799 1.11 jmcneill
800 1.11 jmcneill config_interrupts(sc->sc_dev, dwc_mmc_attach_i);
801 1.11 jmcneill
802 1.11 jmcneill return 0;
803 1.5 jmcneill }
804 1.11 jmcneill
805 1.11 jmcneill int
806 1.11 jmcneill dwc_mmc_intr(void *priv)
807 1.11 jmcneill {
808 1.11 jmcneill struct dwc_mmc_softc *sc = priv;
809 1.18 jmcneill struct sdmmc_command *cmd;
810 1.18 jmcneill uint32_t idst, mint, imask;
811 1.11 jmcneill
812 1.11 jmcneill mutex_enter(&sc->sc_intr_lock);
813 1.11 jmcneill idst = MMC_READ(sc, DWC_MMC_IDST);
814 1.11 jmcneill mint = MMC_READ(sc, DWC_MMC_MINT);
815 1.18 jmcneill if (!idst && !mint) {
816 1.11 jmcneill mutex_exit(&sc->sc_intr_lock);
817 1.11 jmcneill return 0;
818 1.11 jmcneill }
819 1.11 jmcneill MMC_WRITE(sc, DWC_MMC_IDST, idst);
820 1.18 jmcneill MMC_WRITE(sc, DWC_MMC_RINT, mint);
821 1.18 jmcneill
822 1.18 jmcneill cmd = sc->sc_curcmd;
823 1.11 jmcneill
824 1.11 jmcneill #ifdef DWC_MMC_DEBUG
825 1.18 jmcneill device_printf(sc->sc_dev, "mmc intr idst=%08X mint=%08X\n",
826 1.18 jmcneill idst, mint);
827 1.5 jmcneill #endif
828 1.5 jmcneill
829 1.18 jmcneill /* Handle SDIO card interrupt */
830 1.21 jmcneill if ((mint & sc->sc_intr_cardmask) != 0) {
831 1.18 jmcneill imask = MMC_READ(sc, DWC_MMC_IMASK);
832 1.21 jmcneill MMC_WRITE(sc, DWC_MMC_IMASK, imask & ~sc->sc_intr_cardmask);
833 1.18 jmcneill sdmmc_card_intr(sc->sc_sdmmc_dev);
834 1.18 jmcneill }
835 1.18 jmcneill
836 1.18 jmcneill /* Error interrupts take priority over command and transfer interrupts */
837 1.18 jmcneill if (cmd != NULL && (mint & DWC_MMC_INT_ERROR) != 0) {
838 1.18 jmcneill imask = MMC_READ(sc, DWC_MMC_IMASK);
839 1.18 jmcneill MMC_WRITE(sc, DWC_MMC_IMASK, imask & ~DWC_MMC_INT_ERROR);
840 1.18 jmcneill if ((mint & DWC_MMC_INT_RESP_TIMEOUT) != 0) {
841 1.18 jmcneill cmd->c_error = ETIMEDOUT;
842 1.18 jmcneill /* Wait for command to complete */
843 1.18 jmcneill sc->sc_wait_data = sc->sc_wait_dma = false;
844 1.18 jmcneill if (cmd->c_opcode != SD_IO_SEND_OP_COND &&
845 1.18 jmcneill cmd->c_opcode != SD_IO_RW_DIRECT &&
846 1.18 jmcneill !ISSET(cmd->c_flags, SCF_TOUT_OK))
847 1.18 jmcneill device_printf(sc->sc_dev, "host controller timeout, mint=0x%08x\n", mint);
848 1.18 jmcneill } else {
849 1.18 jmcneill device_printf(sc->sc_dev, "host controller error, mint=0x%08x\n", mint);
850 1.18 jmcneill cmd->c_error = EIO;
851 1.18 jmcneill SET(cmd->c_flags, SCF_ITSDONE);
852 1.18 jmcneill goto done;
853 1.18 jmcneill }
854 1.18 jmcneill }
855 1.18 jmcneill
856 1.18 jmcneill if (cmd != NULL && (idst & DWC_MMC_IDST_RECEIVE_INT) != 0) {
857 1.18 jmcneill MMC_WRITE(sc, DWC_MMC_IDIE, 0);
858 1.18 jmcneill if (sc->sc_wait_dma == false)
859 1.18 jmcneill device_printf(sc->sc_dev, "unexpected DMA receive interrupt\n");
860 1.18 jmcneill sc->sc_wait_dma = false;
861 1.18 jmcneill }
862 1.18 jmcneill
863 1.18 jmcneill if (cmd != NULL && (mint & DWC_MMC_INT_CMD_DONE) != 0) {
864 1.18 jmcneill imask = MMC_READ(sc, DWC_MMC_IMASK);
865 1.18 jmcneill MMC_WRITE(sc, DWC_MMC_IMASK, imask & ~DWC_MMC_INT_CMD_DONE);
866 1.18 jmcneill if (sc->sc_wait_cmd == false)
867 1.18 jmcneill device_printf(sc->sc_dev, "unexpected command complete interrupt\n");
868 1.18 jmcneill sc->sc_wait_cmd = false;
869 1.18 jmcneill }
870 1.18 jmcneill
871 1.18 jmcneill const uint32_t dmadone_mask = DWC_MMC_INT_AUTO_CMD_DONE|DWC_MMC_INT_DATA_OVER;
872 1.18 jmcneill if (cmd != NULL && (mint & dmadone_mask) != 0) {
873 1.18 jmcneill imask = MMC_READ(sc, DWC_MMC_IMASK);
874 1.18 jmcneill MMC_WRITE(sc, DWC_MMC_IMASK, imask & ~dmadone_mask);
875 1.18 jmcneill if (sc->sc_wait_data == false)
876 1.18 jmcneill device_printf(sc->sc_dev, "unexpected data complete interrupt\n");
877 1.18 jmcneill sc->sc_wait_data = false;
878 1.18 jmcneill }
879 1.18 jmcneill
880 1.18 jmcneill if (cmd != NULL &&
881 1.18 jmcneill sc->sc_wait_dma == false &&
882 1.18 jmcneill sc->sc_wait_cmd == false &&
883 1.18 jmcneill sc->sc_wait_data == false) {
884 1.18 jmcneill SET(cmd->c_flags, SCF_ITSDONE);
885 1.11 jmcneill }
886 1.1 jmcneill
887 1.18 jmcneill done:
888 1.18 jmcneill if (cmd != NULL && ISSET(cmd->c_flags, SCF_ITSDONE)) {
889 1.11 jmcneill cv_broadcast(&sc->sc_intr_cv);
890 1.1 jmcneill }
891 1.11 jmcneill
892 1.11 jmcneill mutex_exit(&sc->sc_intr_lock);
893 1.11 jmcneill
894 1.11 jmcneill return 1;
895 1.1 jmcneill }
896