Home | History | Annotate | Line # | Download | only in ic
elink3reg.h revision 1.13
      1  1.13     veego /*	$NetBSD: elink3reg.h,v 1.13 1997/04/27 09:42:34 veego Exp $	*/
      2   1.1   thorpej 
      3   1.1   thorpej /*
      4   1.3   thorpej  * Copyright (c) 1995 Herb Peyerl <hpeyerl (at) beer.org>
      5   1.1   thorpej  * All rights reserved.
      6   1.1   thorpej  *
      7   1.1   thorpej  * Redistribution and use in source and binary forms, with or without
      8   1.1   thorpej  * modification, are permitted provided that the following conditions
      9   1.1   thorpej  * are met:
     10   1.1   thorpej  * 1. Redistributions of source code must retain the above copyright
     11   1.1   thorpej  *    notice, this list of conditions and the following disclaimer.
     12   1.1   thorpej  * 2. Redistributions in binary form must reproduce the above copyright
     13   1.1   thorpej  *    notice, this list of conditions and the following disclaimer in the
     14   1.1   thorpej  *    documentation and/or other materials provided with the distribution.
     15   1.1   thorpej  * 3. All advertising materials mentioning features or use of this software
     16   1.1   thorpej  *    must display the following acknowledgement:
     17   1.1   thorpej  *      This product includes software developed by Herb Peyerl.
     18   1.1   thorpej  * 4. The name of Herb Peyerl may not be used to endorse or promote products
     19   1.1   thorpej  *    derived from this software without specific prior written permission.
     20   1.1   thorpej  *
     21   1.1   thorpej  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     22   1.1   thorpej  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     23   1.1   thorpej  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     24   1.1   thorpej  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     25   1.1   thorpej  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
     26   1.1   thorpej  * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
     27   1.1   thorpej  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
     28   1.1   thorpej  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
     29   1.1   thorpej  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
     30   1.1   thorpej  * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
     31   1.1   thorpej  *
     32   1.1   thorpej  */
     33   1.1   thorpej 
     34   1.1   thorpej /*
     35   1.1   thorpej  * These define the EEPROM data structure.  They are used in the probe
     36   1.1   thorpej  * function to verify the existance of the adapter after having sent
     37   1.1   thorpej  * the ID_Sequence.
     38   1.1   thorpej  *
     39   1.1   thorpej  * There are others but only the ones we use are defined here.
     40   1.1   thorpej  */
     41   1.1   thorpej #define EEPROM_NODE_ADDR_0	0x0	/* Word */
     42   1.1   thorpej #define EEPROM_NODE_ADDR_1	0x1	/* Word */
     43   1.1   thorpej #define EEPROM_NODE_ADDR_2	0x2	/* Word */
     44   1.1   thorpej #define EEPROM_PROD_ID		0x3	/* 0x9[0-f]50 */
     45   1.1   thorpej #define EEPROM_MFG_ID		0x7	/* 0x6d50 */
     46   1.1   thorpej #define EEPROM_ADDR_CFG		0x8	/* Base addr */
     47   1.1   thorpej #define EEPROM_RESOURCE_CFG	0x9     /* IRQ. Bits 12-15 */
     48   1.1   thorpej 
     49   1.1   thorpej /*
     50   1.1   thorpej  * These are the registers for the 3Com 3c509 and their bit patterns when
     51   1.1   thorpej  * applicable.  They have been taken out the the "EtherLink III Parallel
     52   1.1   thorpej  * Tasking EISA and ISA Technical Reference" "Beta Draft 10/30/92" manual
     53   1.1   thorpej  * from 3com.
     54   1.1   thorpej  */
     55   1.1   thorpej #define EP_COMMAND		0x0e    /* Write. BASE+0x0e is always a command reg. */
     56   1.1   thorpej #define EP_STATUS		0x0e    /* Read. BASE+0x0e is always status reg. */
     57   1.1   thorpej #define EP_WINDOW		0x0f    /* Read. BASE+0x0f is always window reg. */
     58   1.1   thorpej 
     59   1.1   thorpej /*
     60   1.1   thorpej  * Window 0 registers. Setup.
     61   1.1   thorpej  */
     62   1.1   thorpej 	/* Write */
     63   1.1   thorpej #define EP_W0_EEPROM_DATA	0x0c
     64   1.1   thorpej #define EP_W0_EEPROM_COMMAND	0x0a
     65   1.1   thorpej #define EP_W0_RESOURCE_CFG	0x08
     66   1.1   thorpej #define EP_W0_ADDRESS_CFG	0x06
     67   1.1   thorpej #define EP_W0_CONFIG_CTRL	0x04
     68   1.1   thorpej 	/* Read */
     69   1.1   thorpej #define EP_W0_PRODUCT_ID	0x02
     70   1.1   thorpej #define EP_W0_MFG_ID		0x00
     71   1.1   thorpej 
     72   1.1   thorpej /*
     73   1.1   thorpej  * Window 1 registers. Operating Set.
     74   1.1   thorpej  */
     75   1.1   thorpej 	/* Write */
     76   1.1   thorpej #define EP_W1_TX_PIO_WR_2	0x02
     77   1.1   thorpej #define EP_W1_TX_PIO_WR_1	0x00
     78   1.1   thorpej 	/* Read */
     79   1.1   thorpej #define EP_W1_FREE_TX		0x0c
     80   1.1   thorpej #define EP_W1_TX_STATUS		0x0b    /* byte */
     81   1.1   thorpej #define EP_W1_TIMER		0x0a    /* byte */
     82   1.1   thorpej #define EP_W1_RX_STATUS		0x08
     83   1.1   thorpej #define EP_W1_RX_PIO_RD_2	0x02
     84   1.1   thorpej #define EP_W1_RX_PIO_RD_1	0x00
     85   1.1   thorpej 
     86   1.1   thorpej /*
     87   1.1   thorpej  * Window 2 registers. Station Address Setup/Read
     88   1.1   thorpej  */
     89   1.1   thorpej 	/* Read/Write */
     90   1.4  christos #define EP_W2_RECVMASK_0	0x06
     91   1.1   thorpej #define EP_W2_ADDR_5		0x05
     92   1.1   thorpej #define EP_W2_ADDR_4		0x04
     93   1.1   thorpej #define EP_W2_ADDR_3		0x03
     94   1.1   thorpej #define EP_W2_ADDR_2		0x02
     95   1.1   thorpej #define EP_W2_ADDR_1		0x01
     96   1.1   thorpej #define EP_W2_ADDR_0		0x00
     97   1.1   thorpej 
     98   1.1   thorpej /*
     99   1.9  jonathan  * Window 3 registers.  Configuration and FIFO Management.
    100   1.1   thorpej  */
    101   1.1   thorpej 	/* Read */
    102   1.1   thorpej #define EP_W3_FREE_TX		0x0c
    103   1.1   thorpej #define EP_W3_FREE_RX		0x0a
    104   1.9  jonathan 	/* Read/Write, at least on busmastering cards. */
    105   1.9  jonathan #define EP_W3_INTERNAL_CONFIG	0x00	/* 32 bits */
    106   1.9  jonathan #define EP_W3_OTHER_INT		0x04	/*  8 bits */
    107   1.9  jonathan #define EP_W3_PIO_RESERVED	0x05	/*  8 bits */
    108   1.9  jonathan #define EP_W3_MAC_CONTROL	0x06	/* 16 bits */
    109   1.9  jonathan #define EP_W3_RESET_OPTIONS	0x08	/* 16 bits */
    110   1.1   thorpej 
    111   1.1   thorpej /*
    112   1.1   thorpej  * Window 4 registers. Diagnostics.
    113   1.1   thorpej  */
    114   1.1   thorpej 	/* Read/Write */
    115   1.1   thorpej #define EP_W4_MEDIA_TYPE	0x0a
    116   1.1   thorpej #define EP_W4_CTRLR_STATUS	0x08
    117   1.1   thorpej #define EP_W4_NET_DIAG		0x06
    118   1.1   thorpej #define EP_W4_FIFO_DIAG		0x04
    119   1.1   thorpej #define EP_W4_HOST_DIAG		0x02
    120   1.1   thorpej #define EP_W4_TX_DIAG		0x00
    121   1.1   thorpej 
    122   1.1   thorpej /*
    123   1.1   thorpej  * Window 5 Registers.  Results and Internal status.
    124   1.1   thorpej  */
    125   1.1   thorpej 	/* Read */
    126   1.1   thorpej #define EP_W5_READ_0_MASK	0x0c
    127   1.1   thorpej #define EP_W5_INTR_MASK		0x0a
    128   1.1   thorpej #define EP_W5_RX_FILTER		0x08
    129   1.1   thorpej #define EP_W5_RX_EARLY_THRESH	0x06
    130   1.1   thorpej #define EP_W5_TX_AVAIL_THRESH	0x02
    131   1.1   thorpej #define EP_W5_TX_START_THRESH	0x00
    132   1.1   thorpej 
    133   1.1   thorpej /*
    134   1.1   thorpej  * Window 6 registers. Statistics.
    135   1.1   thorpej  */
    136   1.1   thorpej 	/* Read/Write */
    137   1.1   thorpej #define TX_TOTAL_OK		0x0c
    138   1.1   thorpej #define RX_TOTAL_OK		0x0a
    139   1.1   thorpej #define TX_DEFERRALS		0x08
    140   1.1   thorpej #define RX_FRAMES_OK		0x07
    141   1.1   thorpej #define TX_FRAMES_OK		0x06
    142   1.1   thorpej #define RX_OVERRUNS		0x05
    143   1.1   thorpej #define TX_COLLISIONS		0x04
    144   1.1   thorpej #define TX_AFTER_1_COLLISION	0x03
    145   1.1   thorpej #define TX_AFTER_X_COLLISIONS	0x02
    146   1.1   thorpej #define TX_NO_SQE		0x01
    147   1.1   thorpej #define TX_CD_LOST		0x00
    148   1.4  christos 
    149   1.4  christos /*
    150   1.4  christos  * Window 7 registers.
    151   1.4  christos  * Address and length for a single bus-master DMA transfer.
    152   1.4  christos  */
    153   1.4  christos #define EP_W7_MASTER_ADDDRES	0x00
    154   1.4  christos #define EP_W7_RX_ERROR		0x04
    155   1.4  christos #define EP_W7_MASTER_LEN	0x06
    156   1.4  christos #define EP_W7_RX_STATUS		0x08
    157   1.4  christos #define EP_W7_TIMER		0x0a
    158   1.4  christos #define EP_W7_TX_STATUS		0x0b
    159   1.4  christos #define EP_W7_MASTER_STATUS	0x0c
    160   1.1   thorpej 
    161   1.1   thorpej /*
    162   1.1   thorpej  * Register definitions.
    163   1.1   thorpej  */
    164   1.1   thorpej 
    165   1.1   thorpej /*
    166   1.1   thorpej  * Command register. All windows.
    167   1.1   thorpej  *
    168   1.1   thorpej  * 16 bit register.
    169   1.1   thorpej  *     15-11:  5-bit code for command to be executed.
    170   1.1   thorpej  *     10-0:   11-bit arg if any. For commands with no args;
    171   1.1   thorpej  *	      this can be set to anything.
    172   1.1   thorpej  */
    173   1.1   thorpej #define GLOBAL_RESET		(u_short) 0x0000   /* Wait at least 1ms after issuing */
    174   1.1   thorpej #define WINDOW_SELECT		(u_short) (0x1<<11)
    175   1.1   thorpej #define START_TRANSCEIVER	(u_short) (0x2<<11) /* Read ADDR_CFG reg to determine
    176   1.1   thorpej 						      whether this is needed. If so;
    177   1.1   thorpej 						      wait 800 uSec before using trans-
    178   1.1   thorpej 						      ceiver. */
    179   1.1   thorpej #define RX_DISABLE		(u_short) (0x3<<11) /* state disabled on power-up */
    180   1.1   thorpej #define RX_ENABLE		(u_short) (0x4<<11)
    181   1.1   thorpej #define RX_RESET		(u_short) (0x5<<11)
    182   1.1   thorpej #define RX_DISCARD_TOP_PACK	(u_short) (0x8<<11)
    183   1.1   thorpej #define TX_ENABLE		(u_short) (0x9<<11)
    184   1.1   thorpej #define TX_DISABLE		(u_short) (0xa<<11)
    185   1.1   thorpej #define TX_RESET		(u_short) (0xb<<11)
    186   1.1   thorpej #define REQ_INTR		(u_short) (0xc<<11)
    187   1.1   thorpej 
    188   1.1   thorpej /*
    189   1.1   thorpej  * The following C_* acknowledge the various interrupts.
    190   1.1   thorpej  * Some of them don't do anything.  See the manual.
    191   1.1   thorpej  */
    192  1.12  jonathan #define ACK_INTR		(u_short) (0xd << 11)
    193   1.1   thorpej #      define C_INTR_LATCH	(u_short) (ACK_INTR|0x01)
    194   1.1   thorpej #      define C_CARD_FAILURE	(u_short) (ACK_INTR|0x02)
    195   1.1   thorpej #      define C_TX_COMPLETE	(u_short) (ACK_INTR|0x04)
    196   1.1   thorpej #      define C_TX_AVAIL	(u_short) (ACK_INTR|0x08)
    197   1.1   thorpej #      define C_RX_COMPLETE	(u_short) (ACK_INTR|0x10)
    198   1.1   thorpej #      define C_RX_EARLY	(u_short) (ACK_INTR|0x20)
    199   1.1   thorpej #      define C_INT_RQD		(u_short) (ACK_INTR|0x40)
    200   1.1   thorpej #      define C_UPD_STATS	(u_short) (ACK_INTR|0x80)
    201  1.12  jonathan 
    202   1.1   thorpej #define SET_INTR_MASK		(u_short) (0x0e<<11)
    203  1.12  jonathan 
    204  1.12  jonathan /* busmastering-cards only? */
    205  1.12  jonathan #define STATUS_ENABLE		(u_short) (0xf<<11)
    206  1.12  jonathan 
    207   1.1   thorpej #define SET_RD_0_MASK		(u_short) (0x0f<<11)
    208  1.12  jonathan 
    209   1.1   thorpej #define SET_RX_FILTER		(u_short) (0x10<<11)
    210   1.1   thorpej #      define FIL_INDIVIDUAL	(u_short) (0x01)
    211   1.1   thorpej #      define FIL_MULTICAST	(u_short) (0x02)
    212   1.1   thorpej #      define FIL_BRDCST	(u_short) (0x04)
    213   1.1   thorpej #      define FIL_PROMISC	(u_short) (0x08)
    214  1.12  jonathan 
    215   1.1   thorpej #define SET_RX_EARLY_THRESH	(u_short) (0x11<<11)
    216   1.1   thorpej #define SET_TX_AVAIL_THRESH	(u_short) (0x12<<11)
    217   1.1   thorpej #define SET_TX_START_THRESH	(u_short) (0x13<<11)
    218  1.10  jonathan #define START_DMA		(u_short) (0x14<<11)	/* busmaster-only */
    219  1.12  jonathan #  define START_DMA_TX		(START_DMA | 0x0))	/* busmaster-only */
    220  1.12  jonathan #  define START_DMA_RX		(START_DMA | 0x1)	/* busmaster-only */
    221   1.1   thorpej #define STATS_ENABLE		(u_short) (0x15<<11)
    222   1.1   thorpej #define STATS_DISABLE		(u_short) (0x16<<11)
    223   1.1   thorpej #define STOP_TRANSCEIVER	(u_short) (0x17<<11)
    224   1.6  jonathan 
    225  1.10  jonathan /* Only on adapters that support power management: */
    226  1.10  jonathan #define POWERUP			(u_short) (0x1b<<11)
    227  1.10  jonathan #define POWERDOWN		(u_short) (0x1c<<11)
    228  1.10  jonathan #define POWERAUTO		(u_short) (0x1d<<11)
    229  1.10  jonathan 
    230  1.10  jonathan 
    231  1.10  jonathan 
    232   1.6  jonathan /*
    233   1.6  jonathan  * Command parameter that disables threshold interrupts
    234   1.6  jonathan  *   PIO (3c509) cards use 2044.  The fifo word-oriented and 2044--2047 work.
    235   1.6  jonathan  *  "busmastering" cards need 8188.
    236   1.6  jonathan  * The implicit two-bit upshift done by busmastering cards means
    237   1.6  jonathan  * a value of 2047 disables threshold interrupts on both.
    238   1.6  jonathan  */
    239   1.6  jonathan #define EP_THRESH_DISABLE	2047
    240   1.6  jonathan 
    241   1.1   thorpej 
    242   1.1   thorpej /*
    243   1.1   thorpej  * Status register. All windows.
    244   1.1   thorpej  *
    245   1.1   thorpej  *     15-13:  Window number(0-7).
    246   1.1   thorpej  *     12:     Command_in_progress.
    247   1.9  jonathan  *     11:     reserved / DMA in progress on busmaster cards.
    248   1.1   thorpej  *     10:     reserved.
    249   1.1   thorpej  *     9:      reserved.
    250   1.9  jonathan  *     8:      reserved / DMA done on busmaster cards.
    251   1.1   thorpej  *     7:      Update Statistics.
    252   1.1   thorpej  *     6:      Interrupt Requested.
    253   1.1   thorpej  *     5:      RX Early.
    254   1.1   thorpej  *     4:      RX Complete.
    255   1.1   thorpej  *     3:      TX Available.
    256   1.1   thorpej  *     2:      TX Complete.
    257   1.1   thorpej  *     1:      Adapter Failure.
    258   1.1   thorpej  *     0:      Interrupt Latch.
    259   1.1   thorpej  */
    260   1.1   thorpej #define S_INTR_LATCH		(u_short) (0x0001)
    261   1.1   thorpej #define S_CARD_FAILURE		(u_short) (0x0002)
    262   1.1   thorpej #define S_TX_COMPLETE		(u_short) (0x0004)
    263   1.1   thorpej #define S_TX_AVAIL		(u_short) (0x0008)
    264   1.1   thorpej #define S_RX_COMPLETE		(u_short) (0x0010)
    265   1.1   thorpej #define S_RX_EARLY		(u_short) (0x0020)
    266   1.1   thorpej #define S_INT_RQD		(u_short) (0x0040)
    267   1.1   thorpej #define S_UPD_STATS		(u_short) (0x0080)
    268   1.9  jonathan #define S_DMA_DONE		(u_short) (0x0100)	/* DMA cards only */
    269   1.9  jonathan #define S_DMA_IN_PROGRESS	(u_short) (0x0800)	/* DMA cards only */
    270   1.1   thorpej #define S_COMMAND_IN_PROGRESS	(u_short) (0x1000)
    271   1.1   thorpej 
    272   1.1   thorpej /*
    273   1.1   thorpej  * FIFO Registers.  RX Status.
    274   1.1   thorpej  *
    275   1.1   thorpej  *     15:     Incomplete or FIFO empty.
    276   1.1   thorpej  *     14:     1: Error in RX Packet   0: Incomplete or no error.
    277   1.1   thorpej  *     14-11:  Type of error. [14-11]
    278   1.1   thorpej  *	      1000 = Overrun.
    279   1.1   thorpej  *	      1011 = Run Packet Error.
    280   1.1   thorpej  *	      1100 = Alignment Error.
    281   1.1   thorpej  *	      1101 = CRC Error.
    282   1.1   thorpej  *	      1001 = Oversize Packet Error (>1514 bytes)
    283   1.1   thorpej  *	      0010 = Dribble Bits.
    284   1.1   thorpej  *	      (all other error codes, no errors.)
    285   1.1   thorpej  *
    286   1.1   thorpej  *     10-0:   RX Bytes (0-1514)
    287   1.1   thorpej  */
    288   1.1   thorpej #define ERR_INCOMPLETE  (u_short) (0x8000)
    289   1.1   thorpej #define ERR_RX		(u_short) (0x4000)
    290   1.1   thorpej #define ERR_MASK	(u_short) (0x7800)
    291   1.1   thorpej #define ERR_OVERRUN	(u_short) (0x4000)
    292   1.1   thorpej #define ERR_RUNT	(u_short) (0x5800)
    293   1.1   thorpej #define ERR_ALIGNMENT	(u_short) (0x6000)
    294   1.1   thorpej #define ERR_CRC		(u_short) (0x6800)
    295   1.1   thorpej #define ERR_OVERSIZE	(u_short) (0x4800)
    296   1.1   thorpej #define ERR_DRIBBLE	(u_short) (0x1000)
    297   1.1   thorpej 
    298   1.1   thorpej /*
    299   1.1   thorpej  * TX Status
    300   1.1   thorpej  *
    301   1.1   thorpej  *   Reports the transmit status of a completed transmission. Writing this
    302   1.1   thorpej  *   register pops the transmit completion stack.
    303   1.1   thorpej  *
    304   1.1   thorpej  *   Window 1/Port 0x0b.
    305   1.1   thorpej  *
    306   1.1   thorpej  *     7:      Complete
    307   1.1   thorpej  *     6:      Interrupt on successful transmission requested.
    308   1.1   thorpej  *     5:      Jabber Error (TP Only, TX Reset required. )
    309   1.1   thorpej  *     4:      Underrun (TX Reset required. )
    310   1.1   thorpej  *     3:      Maximum Collisions.
    311   1.1   thorpej  *     2:      TX Status Overflow.
    312   1.1   thorpej  *     1-0:    Undefined.
    313   1.1   thorpej  *
    314   1.1   thorpej  */
    315   1.1   thorpej #define TXS_COMPLETE		0x80
    316   1.1   thorpej #define TXS_INTR_REQ		0x40
    317   1.1   thorpej #define TXS_JABBER		0x20
    318   1.1   thorpej #define TXS_UNDERRUN		0x10
    319   1.1   thorpej #define TXS_MAX_COLLISION	0x08
    320   1.1   thorpej #define TXS_STATUS_OVERFLOW	0x04
    321   1.9  jonathan 
    322   1.9  jonathan /*
    323  1.12  jonathan  * RX status
    324  1.12  jonathan  *   Window 1/Port 0x08.
    325  1.12  jonathan  */
    326  1.12  jonathan #define RX_BYTES_MASK			(u_short) (0x07ff)
    327  1.12  jonathan 
    328  1.12  jonathan /*
    329   1.9  jonathan  * Internal Config and MAC control (Window 3)
    330   1.9  jonathan  * Window 3 / Port 0: 32-bit internal config register:
    331   1.9  jonathan  * bits  0-2:    fifo buffer ram  size
    332   1.9  jonathan  *         3:    ram width (word/byte)     (ro)
    333   1.9  jonathan  *       4-5:    ram speed
    334   1.9  jonathan  *       6-7:    rom size
    335   1.9  jonathan  *      8-15:   reserved
    336   1.9  jonathan  *
    337   1.9  jonathan  *     16-17:   ram split (5:3, 3:1, or 1:1).
    338   1.9  jonathan  *     18-19:   reserved
    339   1.9  jonathan  *     20-22:   selected media type
    340   1.9  jonathan  *        21:   unused
    341   1.9  jonathan  *        24:  (nonvolatile) driver should autoselect media
    342   1.9  jonathan  *     25-31: reseerved
    343   1.9  jonathan  *
    344   1.9  jonathan  * The low-order 16 bits should generally not be changed by software.
    345   1.9  jonathan  * Offsets defined for two 16-bit words, to help out 16-bit busses.
    346   1.9  jonathan  */
    347   1.9  jonathan #define	CONFIG_RAMSIZE		(u_short) 0x0007
    348   1.9  jonathan #define	CONFIG_RAMSIZE_SHIFT	(u_short)      0
    349   1.9  jonathan 
    350   1.9  jonathan #define	CONFIG_RAMWIDTH		(u_short) 0x0008
    351   1.9  jonathan #define	CONFIG_RAMWIDTH_SHIFT	(u_short)      3
    352   1.9  jonathan 
    353   1.9  jonathan #define	CONFIG_RAMSPEED		(u_short) 0x0030
    354   1.9  jonathan #define	CONFIG_RAMSPEED_SHIFT	(u_short)      4
    355   1.9  jonathan #define	CONFIG_ROMSIZE		(u_short) 0x00c0
    356   1.9  jonathan #define	CONFIG_ROMSIZE_SHIFT	(u_short)      6
    357   1.9  jonathan 
    358   1.9  jonathan /* Window 3/port 2 */
    359   1.9  jonathan #define	CONFIG_RAMSPLIT		(u_short) 0x0003
    360   1.9  jonathan #define	CONFIG_RAMSPLIT_SHIFT	(u_short)      0
    361   1.9  jonathan #define	CONFIG_MEDIAMASK	(u_short) 0x0070
    362   1.9  jonathan #define	CONFIG_MEDIAMASK_SHIFT	(u_short)      4
    363   1.9  jonathan 
    364  1.12  jonathan /* Active media in EP_W3_RESET_OPTIONS mediamask bits */
    365  1.12  jonathan 
    366  1.12  jonathan #define EPMEDIA_10BASE_T		(u_short)   0x00
    367  1.12  jonathan #define EPMEDIA_AUI			(u_short)   0x01
    368  1.12  jonathan #define EPMEDIA_RESV1			(u_short)   0x02
    369  1.12  jonathan #define EPMEDIA_10BASE_2		(u_short)   0x03
    370  1.12  jonathan #define EPMEDIA_100BASE_TX		(u_short)   0x04
    371  1.12  jonathan #define EPMEDIA_100BASE_FX		(u_short)   0x05
    372  1.12  jonathan #define EPMEDIA_MII			(u_short)   0x06
    373  1.12  jonathan #define EPMEDIA_100BASE_T4		(u_short)   0x07
    374   1.9  jonathan 
    375   1.9  jonathan 
    376   1.9  jonathan #define	CONFIG_AUTOSELECT	(u_short) 0x0100
    377   1.9  jonathan #define	CONFIG_AUTOSELECT_SHIFT	(u_short)      8
    378   1.1   thorpej 
    379   1.1   thorpej /*
    380  1.12  jonathan  * RESET_OPTIONS (Window 4, on Demon/Vortex/Bomerang only)
    381  1.12  jonathan  * also mapped to PCI configuration space on PCI adaptors.
    382  1.12  jonathan  *
    383  1.12  jonathan  * (same register as  Vortex EP_W3_RESET_OPTIONS, mapped to pci-config space)
    384  1.12  jonathan  */
    385  1.12  jonathan #define EP_PCI_100BASE_T4		(1<<0)
    386  1.12  jonathan #define EP_PCI_100BASE_TX		(1<<1)
    387  1.12  jonathan #define EP_PCI_100BASE_FX		(1<<2)
    388  1.12  jonathan #define EP_PCI_10BASE_T			(1<<3)
    389  1.12  jonathan # define EP_PCI_UTP			EP_PCI_10BASE_T
    390  1.12  jonathan #define EP_PCI_BNC			(1<<4)
    391  1.12  jonathan #define EP_PCI_AUI 			(1<<5)
    392  1.12  jonathan #define EP_PCI_100BASE_MII		(1<<6)
    393  1.12  jonathan #define EP_PCI_INTERNAL_VCO		(1<<8)
    394  1.12  jonathan 
    395  1.12  jonathan /*
    396   1.1   thorpej  * FIFO Status (Window 4)
    397   1.1   thorpej  *
    398   1.1   thorpej  *   Supports FIFO diagnostics
    399   1.1   thorpej  *
    400   1.1   thorpej  *   Window 4/Port 0x04.1
    401   1.1   thorpej  *
    402   1.1   thorpej  *     15:	1=RX receiving (RO). Set when a packet is being received
    403   1.1   thorpej  *		into the RX FIFO.
    404   1.1   thorpej  *     14:	Reserved
    405   1.1   thorpej  *     13:	1=RX underrun (RO). Generates Adapter Failure interrupt.
    406   1.1   thorpej  *		Requires RX Reset or Global Reset command to recover.
    407   1.1   thorpej  *		It is generated when you read past the end of a packet -
    408   1.1   thorpej  *		reading past what has been received so far will give bad
    409   1.1   thorpej  *		data.
    410   1.1   thorpej  *     12:	1=RX status overrun (RO). Set when there are already 8
    411   1.1   thorpej  *		packets in the RX FIFO. While this bit is set, no additional
    412   1.1   thorpej  *		packets are received. Requires no action on the part of
    413   1.1   thorpej  *		the host. The condition is cleared once a packet has been
    414   1.1   thorpej  *		read out of the RX FIFO.
    415   1.1   thorpej  *     11:	1=RX overrun (RO). Set when the RX FIFO is full (there
    416   1.1   thorpej  *		may not be an overrun packet yet). While this bit is set,
    417   1.1   thorpej  *		no additional packets will be received (some additional
    418   1.1   thorpej  *		bytes can still be pending between the wire and the RX
    419   1.1   thorpej  *		FIFO). Requires no action on the part of the host. The
    420   1.1   thorpej  *		condition is cleared once a few bytes have been read out
    421   1.1   thorpej  *		from the RX FIFO.
    422   1.1   thorpej  *     10:	1=TX overrun (RO). Generates adapter failure interrupt.
    423   1.1   thorpej  *		Requires TX Reset or Global Reset command to recover.
    424   1.1   thorpej  *		Disables Transmitter.
    425   1.1   thorpej  *     9-8:	Unassigned.
    426   1.1   thorpej  *     7-0:	Built in self test bits for the RX and TX FIFO's.
    427   1.1   thorpej  */
    428   1.1   thorpej #define	FIFOS_RX_RECEIVING	(u_short) 0x8000
    429   1.1   thorpej #define	FIFOS_RX_UNDERRUN	(u_short) 0x2000
    430   1.1   thorpej #define	FIFOS_RX_STATUS_OVERRUN	(u_short) 0x1000
    431   1.1   thorpej #define	FIFOS_RX_OVERRUN	(u_short) 0x0800
    432   1.1   thorpej #define	FIFOS_TX_OVERRUN	(u_short) 0x0400
    433   1.1   thorpej 
    434   1.1   thorpej /*
    435  1.10  jonathan  * ISA/eisa CONFIG_CNTRL media-present bits.
    436  1.10  jonathan  */
    437  1.12  jonathan #define EP_W0_CC_AUI 			(1<<13)
    438  1.12  jonathan #define EP_W0_CC_BNC 			(1<<12)
    439  1.12  jonathan #define EP_W0_CC_UTP 			(1<<9)
    440  1.10  jonathan 
    441  1.10  jonathan 
    442  1.10  jonathan /* EEPROM state flags/commands */
    443   1.1   thorpej #define EEPROM_BUSY			(1<<15)
    444   1.1   thorpej #define EEPROM_TST_MODE			(1<<14)
    445   1.1   thorpej #define READ_EEPROM			(1<<7)
    446  1.10  jonathan 
    447  1.12  jonathan /* window 4, MEDIA_STATUS bits */
    448  1.12  jonathan #define SQE_ENABLE			0x08	/* Enables SQE on AUI ports */
    449  1.12  jonathan #define JABBER_GUARD_ENABLE		0x40
    450  1.12  jonathan #define LINKBEAT_ENABLE			0x80
    451  1.12  jonathan #define ENABLE_UTP			(JABBER_GUARD_ENABLE|LINKBEAT_ENABLE)
    452   1.1   thorpej #define DISABLE_UTP			0x0
    453  1.12  jonathan #define LINKBEAT_DETECT			0x800
    454  1.12  jonathan 
    455  1.12  jonathan /*
    456  1.12  jonathan  * ep_connectors softc media-preset bitflags
    457  1.12  jonathan  */
    458  1.12  jonathan #define EPC_AUI				0x01
    459  1.12  jonathan #define EPC_BNC				0x02
    460  1.12  jonathan #define EPC_RESERVED			0x04
    461  1.12  jonathan #define EPC_UTP				0x08
    462  1.12  jonathan #define	EPC_100TX			0x10
    463  1.12  jonathan #define	EPC_100FX			0x20
    464  1.12  jonathan #define	EPC_MII				0x40
    465  1.12  jonathan #define	EPC_100T4			0x80
    466  1.12  jonathan 
    467   1.1   thorpej 
    468  1.10  jonathan /*
    469  1.12  jonathan  * Misc defines for various things.
    470  1.10  jonathan  */
    471  1.12  jonathan #define TAG_ADAPTER 			0xd0
    472  1.12  jonathan #define ACTIVATE_ADAPTER_TO_CONFIG 	0xff
    473  1.12  jonathan #define ENABLE_DRQ_IRQ			0x0001
    474  1.12  jonathan #define MFG_ID				0x506d	/* `TCM' */
    475  1.13     veego #define PROD_ID_3C509			0x5090	/* 509[0-f] */
    476  1.12  jonathan #define GO_WINDOW(x) 			bus_space_write_2(sc->sc_iot, \
    477  1.12  jonathan 				sc->sc_ioh, EP_COMMAND, WINDOW_SELECT|x)
    478  1.12  jonathan 
    479   1.7  jonathan 
    480  1.10  jonathan /* Used to probe for large-packet support. */
    481   1.7  jonathan #define EP_LARGEWIN_PROBE		EP_THRESH_DISABLE
    482   1.7  jonathan #define EP_LARGEWIN_MASK		0xffc
    483