elink3reg.h revision 1.15 1 1.15 thorpej /* $NetBSD: elink3reg.h,v 1.15 1998/08/15 08:28:22 thorpej Exp $ */
2 1.1 thorpej
3 1.1 thorpej /*
4 1.3 thorpej * Copyright (c) 1995 Herb Peyerl <hpeyerl (at) beer.org>
5 1.1 thorpej * All rights reserved.
6 1.1 thorpej *
7 1.1 thorpej * Redistribution and use in source and binary forms, with or without
8 1.1 thorpej * modification, are permitted provided that the following conditions
9 1.1 thorpej * are met:
10 1.1 thorpej * 1. Redistributions of source code must retain the above copyright
11 1.1 thorpej * notice, this list of conditions and the following disclaimer.
12 1.1 thorpej * 2. Redistributions in binary form must reproduce the above copyright
13 1.1 thorpej * notice, this list of conditions and the following disclaimer in the
14 1.1 thorpej * documentation and/or other materials provided with the distribution.
15 1.1 thorpej * 3. All advertising materials mentioning features or use of this software
16 1.1 thorpej * must display the following acknowledgement:
17 1.1 thorpej * This product includes software developed by Herb Peyerl.
18 1.1 thorpej * 4. The name of Herb Peyerl may not be used to endorse or promote products
19 1.1 thorpej * derived from this software without specific prior written permission.
20 1.1 thorpej *
21 1.1 thorpej * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
22 1.1 thorpej * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
23 1.1 thorpej * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
24 1.1 thorpej * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
25 1.1 thorpej * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
26 1.1 thorpej * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
27 1.1 thorpej * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
28 1.1 thorpej * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
29 1.1 thorpej * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
30 1.1 thorpej * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
31 1.1 thorpej *
32 1.1 thorpej */
33 1.1 thorpej
34 1.1 thorpej /*
35 1.1 thorpej * These define the EEPROM data structure. They are used in the probe
36 1.1 thorpej * function to verify the existance of the adapter after having sent
37 1.1 thorpej * the ID_Sequence.
38 1.1 thorpej *
39 1.1 thorpej * There are others but only the ones we use are defined here.
40 1.1 thorpej */
41 1.1 thorpej #define EEPROM_NODE_ADDR_0 0x0 /* Word */
42 1.1 thorpej #define EEPROM_NODE_ADDR_1 0x1 /* Word */
43 1.1 thorpej #define EEPROM_NODE_ADDR_2 0x2 /* Word */
44 1.1 thorpej #define EEPROM_PROD_ID 0x3 /* 0x9[0-f]50 */
45 1.1 thorpej #define EEPROM_MFG_ID 0x7 /* 0x6d50 */
46 1.1 thorpej #define EEPROM_ADDR_CFG 0x8 /* Base addr */
47 1.1 thorpej #define EEPROM_RESOURCE_CFG 0x9 /* IRQ. Bits 12-15 */
48 1.1 thorpej
49 1.1 thorpej /*
50 1.1 thorpej * These are the registers for the 3Com 3c509 and their bit patterns when
51 1.1 thorpej * applicable. They have been taken out the the "EtherLink III Parallel
52 1.1 thorpej * Tasking EISA and ISA Technical Reference" "Beta Draft 10/30/92" manual
53 1.1 thorpej * from 3com.
54 1.1 thorpej */
55 1.1 thorpej #define EP_COMMAND 0x0e /* Write. BASE+0x0e is always a command reg. */
56 1.1 thorpej #define EP_STATUS 0x0e /* Read. BASE+0x0e is always status reg. */
57 1.1 thorpej #define EP_WINDOW 0x0f /* Read. BASE+0x0f is always window reg. */
58 1.1 thorpej
59 1.1 thorpej /*
60 1.1 thorpej * Window 0 registers. Setup.
61 1.1 thorpej */
62 1.1 thorpej /* Write */
63 1.1 thorpej #define EP_W0_EEPROM_DATA 0x0c
64 1.1 thorpej #define EP_W0_EEPROM_COMMAND 0x0a
65 1.1 thorpej #define EP_W0_RESOURCE_CFG 0x08
66 1.1 thorpej #define EP_W0_ADDRESS_CFG 0x06
67 1.1 thorpej #define EP_W0_CONFIG_CTRL 0x04
68 1.1 thorpej /* Read */
69 1.1 thorpej #define EP_W0_PRODUCT_ID 0x02
70 1.1 thorpej #define EP_W0_MFG_ID 0x00
71 1.1 thorpej
72 1.1 thorpej /*
73 1.1 thorpej * Window 1 registers. Operating Set.
74 1.1 thorpej */
75 1.1 thorpej /* Write */
76 1.1 thorpej #define EP_W1_TX_PIO_WR_2 0x02
77 1.1 thorpej #define EP_W1_TX_PIO_WR_1 0x00
78 1.1 thorpej /* Read */
79 1.1 thorpej #define EP_W1_FREE_TX 0x0c
80 1.1 thorpej #define EP_W1_TX_STATUS 0x0b /* byte */
81 1.1 thorpej #define EP_W1_TIMER 0x0a /* byte */
82 1.1 thorpej #define EP_W1_RX_STATUS 0x08
83 1.1 thorpej #define EP_W1_RX_PIO_RD_2 0x02
84 1.1 thorpej #define EP_W1_RX_PIO_RD_1 0x00
85 1.15 thorpej
86 1.15 thorpej /*
87 1.15 thorpej * Special registers used by the RoadRunner. These are used to program
88 1.15 thorpej * a FIFO buffer to reduce the PCMCIA->PCI bridge latency during PIO.
89 1.15 thorpej */
90 1.15 thorpej #define EP_W1_RUNNER_RDCTL 0x16
91 1.15 thorpej #define EP_W1_RUNNER_WRCTL 0x1c
92 1.1 thorpej
93 1.1 thorpej /*
94 1.1 thorpej * Window 2 registers. Station Address Setup/Read
95 1.1 thorpej */
96 1.1 thorpej /* Read/Write */
97 1.4 christos #define EP_W2_RECVMASK_0 0x06
98 1.1 thorpej #define EP_W2_ADDR_5 0x05
99 1.1 thorpej #define EP_W2_ADDR_4 0x04
100 1.1 thorpej #define EP_W2_ADDR_3 0x03
101 1.1 thorpej #define EP_W2_ADDR_2 0x02
102 1.1 thorpej #define EP_W2_ADDR_1 0x01
103 1.1 thorpej #define EP_W2_ADDR_0 0x00
104 1.1 thorpej
105 1.1 thorpej /*
106 1.9 jonathan * Window 3 registers. Configuration and FIFO Management.
107 1.1 thorpej */
108 1.1 thorpej /* Read */
109 1.1 thorpej #define EP_W3_FREE_TX 0x0c
110 1.1 thorpej #define EP_W3_FREE_RX 0x0a
111 1.9 jonathan /* Read/Write, at least on busmastering cards. */
112 1.9 jonathan #define EP_W3_INTERNAL_CONFIG 0x00 /* 32 bits */
113 1.9 jonathan #define EP_W3_OTHER_INT 0x04 /* 8 bits */
114 1.9 jonathan #define EP_W3_PIO_RESERVED 0x05 /* 8 bits */
115 1.9 jonathan #define EP_W3_MAC_CONTROL 0x06 /* 16 bits */
116 1.9 jonathan #define EP_W3_RESET_OPTIONS 0x08 /* 16 bits */
117 1.1 thorpej
118 1.1 thorpej /*
119 1.1 thorpej * Window 4 registers. Diagnostics.
120 1.1 thorpej */
121 1.1 thorpej /* Read/Write */
122 1.1 thorpej #define EP_W4_MEDIA_TYPE 0x0a
123 1.1 thorpej #define EP_W4_CTRLR_STATUS 0x08
124 1.1 thorpej #define EP_W4_NET_DIAG 0x06
125 1.1 thorpej #define EP_W4_FIFO_DIAG 0x04
126 1.1 thorpej #define EP_W4_HOST_DIAG 0x02
127 1.1 thorpej #define EP_W4_TX_DIAG 0x00
128 1.1 thorpej
129 1.1 thorpej /*
130 1.14 thorpej * Window 4 offset 8 is the PHY Management register on the
131 1.14 thorpej * 3c90x.
132 1.14 thorpej */
133 1.14 thorpej #define EP_W4_BOOM_PHYSMGMT 0x08
134 1.14 thorpej #define PHYSMGMT_CLK 0x0001
135 1.14 thorpej #define PHYSMGMT_DATA 0x0002
136 1.14 thorpej #define PHYSMGMT_DIR 0x0004
137 1.14 thorpej
138 1.14 thorpej /*
139 1.1 thorpej * Window 5 Registers. Results and Internal status.
140 1.1 thorpej */
141 1.1 thorpej /* Read */
142 1.1 thorpej #define EP_W5_READ_0_MASK 0x0c
143 1.1 thorpej #define EP_W5_INTR_MASK 0x0a
144 1.1 thorpej #define EP_W5_RX_FILTER 0x08
145 1.1 thorpej #define EP_W5_RX_EARLY_THRESH 0x06
146 1.1 thorpej #define EP_W5_TX_AVAIL_THRESH 0x02
147 1.1 thorpej #define EP_W5_TX_START_THRESH 0x00
148 1.1 thorpej
149 1.1 thorpej /*
150 1.1 thorpej * Window 6 registers. Statistics.
151 1.1 thorpej */
152 1.1 thorpej /* Read/Write */
153 1.1 thorpej #define TX_TOTAL_OK 0x0c
154 1.1 thorpej #define RX_TOTAL_OK 0x0a
155 1.1 thorpej #define TX_DEFERRALS 0x08
156 1.1 thorpej #define RX_FRAMES_OK 0x07
157 1.1 thorpej #define TX_FRAMES_OK 0x06
158 1.1 thorpej #define RX_OVERRUNS 0x05
159 1.1 thorpej #define TX_COLLISIONS 0x04
160 1.1 thorpej #define TX_AFTER_1_COLLISION 0x03
161 1.1 thorpej #define TX_AFTER_X_COLLISIONS 0x02
162 1.1 thorpej #define TX_NO_SQE 0x01
163 1.1 thorpej #define TX_CD_LOST 0x00
164 1.4 christos
165 1.4 christos /*
166 1.4 christos * Window 7 registers.
167 1.4 christos * Address and length for a single bus-master DMA transfer.
168 1.4 christos */
169 1.4 christos #define EP_W7_MASTER_ADDDRES 0x00
170 1.4 christos #define EP_W7_RX_ERROR 0x04
171 1.4 christos #define EP_W7_MASTER_LEN 0x06
172 1.4 christos #define EP_W7_RX_STATUS 0x08
173 1.4 christos #define EP_W7_TIMER 0x0a
174 1.4 christos #define EP_W7_TX_STATUS 0x0b
175 1.4 christos #define EP_W7_MASTER_STATUS 0x0c
176 1.1 thorpej
177 1.1 thorpej /*
178 1.1 thorpej * Register definitions.
179 1.1 thorpej */
180 1.1 thorpej
181 1.1 thorpej /*
182 1.1 thorpej * Command register. All windows.
183 1.1 thorpej *
184 1.1 thorpej * 16 bit register.
185 1.1 thorpej * 15-11: 5-bit code for command to be executed.
186 1.1 thorpej * 10-0: 11-bit arg if any. For commands with no args;
187 1.1 thorpej * this can be set to anything.
188 1.1 thorpej */
189 1.1 thorpej #define GLOBAL_RESET (u_short) 0x0000 /* Wait at least 1ms after issuing */
190 1.1 thorpej #define WINDOW_SELECT (u_short) (0x1<<11)
191 1.1 thorpej #define START_TRANSCEIVER (u_short) (0x2<<11) /* Read ADDR_CFG reg to determine
192 1.1 thorpej whether this is needed. If so;
193 1.1 thorpej wait 800 uSec before using trans-
194 1.1 thorpej ceiver. */
195 1.1 thorpej #define RX_DISABLE (u_short) (0x3<<11) /* state disabled on power-up */
196 1.1 thorpej #define RX_ENABLE (u_short) (0x4<<11)
197 1.1 thorpej #define RX_RESET (u_short) (0x5<<11)
198 1.1 thorpej #define RX_DISCARD_TOP_PACK (u_short) (0x8<<11)
199 1.1 thorpej #define TX_ENABLE (u_short) (0x9<<11)
200 1.1 thorpej #define TX_DISABLE (u_short) (0xa<<11)
201 1.1 thorpej #define TX_RESET (u_short) (0xb<<11)
202 1.1 thorpej #define REQ_INTR (u_short) (0xc<<11)
203 1.1 thorpej
204 1.1 thorpej /*
205 1.1 thorpej * The following C_* acknowledge the various interrupts.
206 1.1 thorpej * Some of them don't do anything. See the manual.
207 1.1 thorpej */
208 1.12 jonathan #define ACK_INTR (u_short) (0xd << 11)
209 1.1 thorpej # define C_INTR_LATCH (u_short) (ACK_INTR|0x01)
210 1.1 thorpej # define C_CARD_FAILURE (u_short) (ACK_INTR|0x02)
211 1.1 thorpej # define C_TX_COMPLETE (u_short) (ACK_INTR|0x04)
212 1.1 thorpej # define C_TX_AVAIL (u_short) (ACK_INTR|0x08)
213 1.1 thorpej # define C_RX_COMPLETE (u_short) (ACK_INTR|0x10)
214 1.1 thorpej # define C_RX_EARLY (u_short) (ACK_INTR|0x20)
215 1.1 thorpej # define C_INT_RQD (u_short) (ACK_INTR|0x40)
216 1.1 thorpej # define C_UPD_STATS (u_short) (ACK_INTR|0x80)
217 1.12 jonathan
218 1.1 thorpej #define SET_INTR_MASK (u_short) (0x0e<<11)
219 1.12 jonathan
220 1.12 jonathan /* busmastering-cards only? */
221 1.12 jonathan #define STATUS_ENABLE (u_short) (0xf<<11)
222 1.12 jonathan
223 1.1 thorpej #define SET_RD_0_MASK (u_short) (0x0f<<11)
224 1.12 jonathan
225 1.1 thorpej #define SET_RX_FILTER (u_short) (0x10<<11)
226 1.1 thorpej # define FIL_INDIVIDUAL (u_short) (0x01)
227 1.1 thorpej # define FIL_MULTICAST (u_short) (0x02)
228 1.1 thorpej # define FIL_BRDCST (u_short) (0x04)
229 1.1 thorpej # define FIL_PROMISC (u_short) (0x08)
230 1.12 jonathan
231 1.1 thorpej #define SET_RX_EARLY_THRESH (u_short) (0x11<<11)
232 1.1 thorpej #define SET_TX_AVAIL_THRESH (u_short) (0x12<<11)
233 1.1 thorpej #define SET_TX_START_THRESH (u_short) (0x13<<11)
234 1.10 jonathan #define START_DMA (u_short) (0x14<<11) /* busmaster-only */
235 1.12 jonathan # define START_DMA_TX (START_DMA | 0x0)) /* busmaster-only */
236 1.12 jonathan # define START_DMA_RX (START_DMA | 0x1) /* busmaster-only */
237 1.1 thorpej #define STATS_ENABLE (u_short) (0x15<<11)
238 1.1 thorpej #define STATS_DISABLE (u_short) (0x16<<11)
239 1.1 thorpej #define STOP_TRANSCEIVER (u_short) (0x17<<11)
240 1.6 jonathan
241 1.10 jonathan /* Only on adapters that support power management: */
242 1.10 jonathan #define POWERUP (u_short) (0x1b<<11)
243 1.10 jonathan #define POWERDOWN (u_short) (0x1c<<11)
244 1.10 jonathan #define POWERAUTO (u_short) (0x1d<<11)
245 1.10 jonathan
246 1.10 jonathan
247 1.10 jonathan
248 1.6 jonathan /*
249 1.6 jonathan * Command parameter that disables threshold interrupts
250 1.6 jonathan * PIO (3c509) cards use 2044. The fifo word-oriented and 2044--2047 work.
251 1.6 jonathan * "busmastering" cards need 8188.
252 1.6 jonathan * The implicit two-bit upshift done by busmastering cards means
253 1.6 jonathan * a value of 2047 disables threshold interrupts on both.
254 1.6 jonathan */
255 1.6 jonathan #define EP_THRESH_DISABLE 2047
256 1.6 jonathan
257 1.1 thorpej
258 1.1 thorpej /*
259 1.1 thorpej * Status register. All windows.
260 1.1 thorpej *
261 1.1 thorpej * 15-13: Window number(0-7).
262 1.1 thorpej * 12: Command_in_progress.
263 1.9 jonathan * 11: reserved / DMA in progress on busmaster cards.
264 1.1 thorpej * 10: reserved.
265 1.1 thorpej * 9: reserved.
266 1.9 jonathan * 8: reserved / DMA done on busmaster cards.
267 1.1 thorpej * 7: Update Statistics.
268 1.1 thorpej * 6: Interrupt Requested.
269 1.1 thorpej * 5: RX Early.
270 1.1 thorpej * 4: RX Complete.
271 1.1 thorpej * 3: TX Available.
272 1.1 thorpej * 2: TX Complete.
273 1.1 thorpej * 1: Adapter Failure.
274 1.1 thorpej * 0: Interrupt Latch.
275 1.1 thorpej */
276 1.1 thorpej #define S_INTR_LATCH (u_short) (0x0001)
277 1.1 thorpej #define S_CARD_FAILURE (u_short) (0x0002)
278 1.1 thorpej #define S_TX_COMPLETE (u_short) (0x0004)
279 1.1 thorpej #define S_TX_AVAIL (u_short) (0x0008)
280 1.1 thorpej #define S_RX_COMPLETE (u_short) (0x0010)
281 1.1 thorpej #define S_RX_EARLY (u_short) (0x0020)
282 1.1 thorpej #define S_INT_RQD (u_short) (0x0040)
283 1.1 thorpej #define S_UPD_STATS (u_short) (0x0080)
284 1.9 jonathan #define S_DMA_DONE (u_short) (0x0100) /* DMA cards only */
285 1.9 jonathan #define S_DMA_IN_PROGRESS (u_short) (0x0800) /* DMA cards only */
286 1.1 thorpej #define S_COMMAND_IN_PROGRESS (u_short) (0x1000)
287 1.1 thorpej
288 1.1 thorpej /*
289 1.1 thorpej * FIFO Registers. RX Status.
290 1.1 thorpej *
291 1.1 thorpej * 15: Incomplete or FIFO empty.
292 1.1 thorpej * 14: 1: Error in RX Packet 0: Incomplete or no error.
293 1.1 thorpej * 14-11: Type of error. [14-11]
294 1.1 thorpej * 1000 = Overrun.
295 1.1 thorpej * 1011 = Run Packet Error.
296 1.1 thorpej * 1100 = Alignment Error.
297 1.1 thorpej * 1101 = CRC Error.
298 1.1 thorpej * 1001 = Oversize Packet Error (>1514 bytes)
299 1.1 thorpej * 0010 = Dribble Bits.
300 1.1 thorpej * (all other error codes, no errors.)
301 1.1 thorpej *
302 1.1 thorpej * 10-0: RX Bytes (0-1514)
303 1.1 thorpej */
304 1.1 thorpej #define ERR_INCOMPLETE (u_short) (0x8000)
305 1.1 thorpej #define ERR_RX (u_short) (0x4000)
306 1.1 thorpej #define ERR_MASK (u_short) (0x7800)
307 1.1 thorpej #define ERR_OVERRUN (u_short) (0x4000)
308 1.1 thorpej #define ERR_RUNT (u_short) (0x5800)
309 1.1 thorpej #define ERR_ALIGNMENT (u_short) (0x6000)
310 1.1 thorpej #define ERR_CRC (u_short) (0x6800)
311 1.1 thorpej #define ERR_OVERSIZE (u_short) (0x4800)
312 1.1 thorpej #define ERR_DRIBBLE (u_short) (0x1000)
313 1.1 thorpej
314 1.1 thorpej /*
315 1.1 thorpej * TX Status
316 1.1 thorpej *
317 1.1 thorpej * Reports the transmit status of a completed transmission. Writing this
318 1.1 thorpej * register pops the transmit completion stack.
319 1.1 thorpej *
320 1.1 thorpej * Window 1/Port 0x0b.
321 1.1 thorpej *
322 1.1 thorpej * 7: Complete
323 1.1 thorpej * 6: Interrupt on successful transmission requested.
324 1.1 thorpej * 5: Jabber Error (TP Only, TX Reset required. )
325 1.1 thorpej * 4: Underrun (TX Reset required. )
326 1.1 thorpej * 3: Maximum Collisions.
327 1.1 thorpej * 2: TX Status Overflow.
328 1.1 thorpej * 1-0: Undefined.
329 1.1 thorpej *
330 1.1 thorpej */
331 1.1 thorpej #define TXS_COMPLETE 0x80
332 1.1 thorpej #define TXS_INTR_REQ 0x40
333 1.1 thorpej #define TXS_JABBER 0x20
334 1.1 thorpej #define TXS_UNDERRUN 0x10
335 1.1 thorpej #define TXS_MAX_COLLISION 0x08
336 1.1 thorpej #define TXS_STATUS_OVERFLOW 0x04
337 1.9 jonathan
338 1.9 jonathan /*
339 1.12 jonathan * RX status
340 1.12 jonathan * Window 1/Port 0x08.
341 1.12 jonathan */
342 1.12 jonathan #define RX_BYTES_MASK (u_short) (0x07ff)
343 1.12 jonathan
344 1.12 jonathan /*
345 1.9 jonathan * Internal Config and MAC control (Window 3)
346 1.9 jonathan * Window 3 / Port 0: 32-bit internal config register:
347 1.9 jonathan * bits 0-2: fifo buffer ram size
348 1.9 jonathan * 3: ram width (word/byte) (ro)
349 1.9 jonathan * 4-5: ram speed
350 1.9 jonathan * 6-7: rom size
351 1.9 jonathan * 8-15: reserved
352 1.9 jonathan *
353 1.9 jonathan * 16-17: ram split (5:3, 3:1, or 1:1).
354 1.9 jonathan * 18-19: reserved
355 1.9 jonathan * 20-22: selected media type
356 1.9 jonathan * 21: unused
357 1.9 jonathan * 24: (nonvolatile) driver should autoselect media
358 1.9 jonathan * 25-31: reseerved
359 1.9 jonathan *
360 1.9 jonathan * The low-order 16 bits should generally not be changed by software.
361 1.9 jonathan * Offsets defined for two 16-bit words, to help out 16-bit busses.
362 1.9 jonathan */
363 1.9 jonathan #define CONFIG_RAMSIZE (u_short) 0x0007
364 1.9 jonathan #define CONFIG_RAMSIZE_SHIFT (u_short) 0
365 1.9 jonathan
366 1.9 jonathan #define CONFIG_RAMWIDTH (u_short) 0x0008
367 1.9 jonathan #define CONFIG_RAMWIDTH_SHIFT (u_short) 3
368 1.9 jonathan
369 1.9 jonathan #define CONFIG_RAMSPEED (u_short) 0x0030
370 1.9 jonathan #define CONFIG_RAMSPEED_SHIFT (u_short) 4
371 1.9 jonathan #define CONFIG_ROMSIZE (u_short) 0x00c0
372 1.9 jonathan #define CONFIG_ROMSIZE_SHIFT (u_short) 6
373 1.9 jonathan
374 1.9 jonathan /* Window 3/port 2 */
375 1.9 jonathan #define CONFIG_RAMSPLIT (u_short) 0x0003
376 1.9 jonathan #define CONFIG_RAMSPLIT_SHIFT (u_short) 0
377 1.9 jonathan #define CONFIG_MEDIAMASK (u_short) 0x0070
378 1.9 jonathan #define CONFIG_MEDIAMASK_SHIFT (u_short) 4
379 1.9 jonathan
380 1.12 jonathan /* Active media in EP_W3_RESET_OPTIONS mediamask bits */
381 1.12 jonathan
382 1.12 jonathan #define EPMEDIA_10BASE_T (u_short) 0x00
383 1.12 jonathan #define EPMEDIA_AUI (u_short) 0x01
384 1.12 jonathan #define EPMEDIA_RESV1 (u_short) 0x02
385 1.12 jonathan #define EPMEDIA_10BASE_2 (u_short) 0x03
386 1.12 jonathan #define EPMEDIA_100BASE_TX (u_short) 0x04
387 1.12 jonathan #define EPMEDIA_100BASE_FX (u_short) 0x05
388 1.12 jonathan #define EPMEDIA_MII (u_short) 0x06
389 1.12 jonathan #define EPMEDIA_100BASE_T4 (u_short) 0x07
390 1.9 jonathan
391 1.9 jonathan
392 1.9 jonathan #define CONFIG_AUTOSELECT (u_short) 0x0100
393 1.9 jonathan #define CONFIG_AUTOSELECT_SHIFT (u_short) 8
394 1.1 thorpej
395 1.1 thorpej /*
396 1.12 jonathan * RESET_OPTIONS (Window 4, on Demon/Vortex/Bomerang only)
397 1.12 jonathan * also mapped to PCI configuration space on PCI adaptors.
398 1.12 jonathan *
399 1.12 jonathan * (same register as Vortex EP_W3_RESET_OPTIONS, mapped to pci-config space)
400 1.12 jonathan */
401 1.12 jonathan #define EP_PCI_100BASE_T4 (1<<0)
402 1.12 jonathan #define EP_PCI_100BASE_TX (1<<1)
403 1.12 jonathan #define EP_PCI_100BASE_FX (1<<2)
404 1.12 jonathan #define EP_PCI_10BASE_T (1<<3)
405 1.12 jonathan #define EP_PCI_BNC (1<<4)
406 1.12 jonathan #define EP_PCI_AUI (1<<5)
407 1.12 jonathan #define EP_PCI_100BASE_MII (1<<6)
408 1.12 jonathan #define EP_PCI_INTERNAL_VCO (1<<8)
409 1.12 jonathan
410 1.14 thorpej #define EP_PCI_MEDIAMASK (EP_PCI_100BASE_T4|EP_PCI_100BASE_TX| \
411 1.14 thorpej EP_PCI_100BASE_FX|EP_PCI_10BASE_T| \
412 1.14 thorpej EP_PCI_BNC|EP_PCI_AUI|EP_PCI_100BASE_MII)
413 1.14 thorpej
414 1.12 jonathan /*
415 1.1 thorpej * FIFO Status (Window 4)
416 1.1 thorpej *
417 1.1 thorpej * Supports FIFO diagnostics
418 1.1 thorpej *
419 1.1 thorpej * Window 4/Port 0x04.1
420 1.1 thorpej *
421 1.1 thorpej * 15: 1=RX receiving (RO). Set when a packet is being received
422 1.1 thorpej * into the RX FIFO.
423 1.1 thorpej * 14: Reserved
424 1.1 thorpej * 13: 1=RX underrun (RO). Generates Adapter Failure interrupt.
425 1.1 thorpej * Requires RX Reset or Global Reset command to recover.
426 1.1 thorpej * It is generated when you read past the end of a packet -
427 1.1 thorpej * reading past what has been received so far will give bad
428 1.1 thorpej * data.
429 1.1 thorpej * 12: 1=RX status overrun (RO). Set when there are already 8
430 1.1 thorpej * packets in the RX FIFO. While this bit is set, no additional
431 1.1 thorpej * packets are received. Requires no action on the part of
432 1.1 thorpej * the host. The condition is cleared once a packet has been
433 1.1 thorpej * read out of the RX FIFO.
434 1.1 thorpej * 11: 1=RX overrun (RO). Set when the RX FIFO is full (there
435 1.1 thorpej * may not be an overrun packet yet). While this bit is set,
436 1.1 thorpej * no additional packets will be received (some additional
437 1.1 thorpej * bytes can still be pending between the wire and the RX
438 1.1 thorpej * FIFO). Requires no action on the part of the host. The
439 1.1 thorpej * condition is cleared once a few bytes have been read out
440 1.1 thorpej * from the RX FIFO.
441 1.1 thorpej * 10: 1=TX overrun (RO). Generates adapter failure interrupt.
442 1.1 thorpej * Requires TX Reset or Global Reset command to recover.
443 1.1 thorpej * Disables Transmitter.
444 1.1 thorpej * 9-8: Unassigned.
445 1.1 thorpej * 7-0: Built in self test bits for the RX and TX FIFO's.
446 1.1 thorpej */
447 1.1 thorpej #define FIFOS_RX_RECEIVING (u_short) 0x8000
448 1.1 thorpej #define FIFOS_RX_UNDERRUN (u_short) 0x2000
449 1.1 thorpej #define FIFOS_RX_STATUS_OVERRUN (u_short) 0x1000
450 1.1 thorpej #define FIFOS_RX_OVERRUN (u_short) 0x0800
451 1.1 thorpej #define FIFOS_TX_OVERRUN (u_short) 0x0400
452 1.1 thorpej
453 1.1 thorpej /*
454 1.10 jonathan * ISA/eisa CONFIG_CNTRL media-present bits.
455 1.10 jonathan */
456 1.12 jonathan #define EP_W0_CC_AUI (1<<13)
457 1.12 jonathan #define EP_W0_CC_BNC (1<<12)
458 1.12 jonathan #define EP_W0_CC_UTP (1<<9)
459 1.14 thorpej #define EP_W0_CC_MEDIAMASK (EP_W0_CC_AUI|EP_W0_CC_BNC|EP_W0_CC_UTP)
460 1.10 jonathan
461 1.10 jonathan
462 1.10 jonathan /* EEPROM state flags/commands */
463 1.1 thorpej #define EEPROM_BUSY (1<<15)
464 1.1 thorpej #define EEPROM_TST_MODE (1<<14)
465 1.1 thorpej #define READ_EEPROM (1<<7)
466 1.10 jonathan
467 1.12 jonathan /* window 4, MEDIA_STATUS bits */
468 1.12 jonathan #define SQE_ENABLE 0x08 /* Enables SQE on AUI ports */
469 1.12 jonathan #define JABBER_GUARD_ENABLE 0x40
470 1.12 jonathan #define LINKBEAT_ENABLE 0x80
471 1.1 thorpej #define DISABLE_UTP 0x0
472 1.12 jonathan #define LINKBEAT_DETECT 0x800
473 1.1 thorpej
474 1.10 jonathan /*
475 1.12 jonathan * Misc defines for various things.
476 1.10 jonathan */
477 1.12 jonathan #define TAG_ADAPTER 0xd0
478 1.12 jonathan #define ACTIVATE_ADAPTER_TO_CONFIG 0xff
479 1.12 jonathan #define ENABLE_DRQ_IRQ 0x0001
480 1.12 jonathan #define MFG_ID 0x506d /* `TCM' */
481 1.13 veego #define PROD_ID_3C509 0x5090 /* 509[0-f] */
482 1.12 jonathan #define GO_WINDOW(x) bus_space_write_2(sc->sc_iot, \
483 1.12 jonathan sc->sc_ioh, EP_COMMAND, WINDOW_SELECT|x)
484 1.12 jonathan
485 1.7 jonathan
486 1.10 jonathan /* Used to probe for large-packet support. */
487 1.7 jonathan #define EP_LARGEWIN_PROBE EP_THRESH_DISABLE
488 1.7 jonathan #define EP_LARGEWIN_MASK 0xffc
489