elink3reg.h revision 1.19 1 1.19 fvdl /* $NetBSD: elink3reg.h,v 1.19 1998/11/04 00:29:29 fvdl Exp $ */
2 1.1 thorpej
3 1.1 thorpej /*
4 1.3 thorpej * Copyright (c) 1995 Herb Peyerl <hpeyerl (at) beer.org>
5 1.1 thorpej * All rights reserved.
6 1.1 thorpej *
7 1.1 thorpej * Redistribution and use in source and binary forms, with or without
8 1.1 thorpej * modification, are permitted provided that the following conditions
9 1.1 thorpej * are met:
10 1.1 thorpej * 1. Redistributions of source code must retain the above copyright
11 1.1 thorpej * notice, this list of conditions and the following disclaimer.
12 1.1 thorpej * 2. Redistributions in binary form must reproduce the above copyright
13 1.1 thorpej * notice, this list of conditions and the following disclaimer in the
14 1.1 thorpej * documentation and/or other materials provided with the distribution.
15 1.1 thorpej * 3. All advertising materials mentioning features or use of this software
16 1.1 thorpej * must display the following acknowledgement:
17 1.1 thorpej * This product includes software developed by Herb Peyerl.
18 1.1 thorpej * 4. The name of Herb Peyerl may not be used to endorse or promote products
19 1.1 thorpej * derived from this software without specific prior written permission.
20 1.1 thorpej *
21 1.1 thorpej * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
22 1.1 thorpej * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
23 1.1 thorpej * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
24 1.1 thorpej * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
25 1.1 thorpej * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
26 1.1 thorpej * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
27 1.1 thorpej * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
28 1.1 thorpej * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
29 1.1 thorpej * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
30 1.1 thorpej * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
31 1.1 thorpej *
32 1.1 thorpej */
33 1.1 thorpej
34 1.1 thorpej /*
35 1.1 thorpej * These define the EEPROM data structure. They are used in the probe
36 1.1 thorpej * function to verify the existance of the adapter after having sent
37 1.1 thorpej * the ID_Sequence.
38 1.1 thorpej */
39 1.1 thorpej #define EEPROM_NODE_ADDR_0 0x0 /* Word */
40 1.1 thorpej #define EEPROM_NODE_ADDR_1 0x1 /* Word */
41 1.1 thorpej #define EEPROM_NODE_ADDR_2 0x2 /* Word */
42 1.1 thorpej #define EEPROM_PROD_ID 0x3 /* 0x9[0-f]50 */
43 1.19 fvdl #define EEPROM_MFG_DATE 0x4 /* Manufacturing date */
44 1.19 fvdl #define EEPROM_MFG_DIVSION 0x5 /* Manufacturing division */
45 1.19 fvdl #define EEPROM_MFG_PRODUCT 0x6 /* Product code */
46 1.1 thorpej #define EEPROM_MFG_ID 0x7 /* 0x6d50 */
47 1.1 thorpej #define EEPROM_ADDR_CFG 0x8 /* Base addr */
48 1.1 thorpej #define EEPROM_RESOURCE_CFG 0x9 /* IRQ. Bits 12-15 */
49 1.19 fvdl #define EEPROM_OEM_ADDR0 0xa
50 1.19 fvdl #define EEPROM_OEM_ADDR1 0xb
51 1.19 fvdl #define EEPROM_OEM_ADDR2 0xc
52 1.19 fvdl #define EEPROM_SOFTINFO 0xd
53 1.19 fvdl #define EEPROM_COMPAT 0xe
54 1.19 fvdl #define EEPROM_SOFTINFO2 0xf
55 1.19 fvdl #define EEPROM_CAP 0x10
56 1.19 fvdl #define EEPROM_CONFIG_LOW 0x12
57 1.19 fvdl #define EEPROM_CONFIG_HIGH 0x13
58 1.19 fvdl #define EEPROM_CHECKSUM_EL3 0x17
59 1.1 thorpej
60 1.1 thorpej /*
61 1.1 thorpej * These are the registers for the 3Com 3c509 and their bit patterns when
62 1.1 thorpej * applicable. They have been taken out the the "EtherLink III Parallel
63 1.1 thorpej * Tasking EISA and ISA Technical Reference" "Beta Draft 10/30/92" manual
64 1.1 thorpej * from 3com.
65 1.1 thorpej */
66 1.19 fvdl #define ELINK_COMMAND 0x0e /* Write. BASE+0x0e is always a command reg. */
67 1.19 fvdl #define ELINK_STATUS 0x0e /* Read. BASE+0x0e is always status reg. */
68 1.19 fvdl #define ELINK_WINDOW 0x0f /* Read. BASE+0x0f is always window reg. */
69 1.1 thorpej
70 1.1 thorpej /*
71 1.1 thorpej * Window 0 registers. Setup.
72 1.1 thorpej */
73 1.1 thorpej /* Write */
74 1.19 fvdl #define ELINK_W0_EEPROM_DATA 0x0c
75 1.19 fvdl #define ELINK_W0_EEPROM_COMMAND 0x0a
76 1.19 fvdl #define ELINK_W0_RESOURCE_CFG 0x08
77 1.19 fvdl #define ELINK_W0_ADDRESS_CFG 0x06
78 1.19 fvdl #define ELINK_W0_CONFIG_CTRL 0x04
79 1.1 thorpej /* Read */
80 1.19 fvdl #define ELINK_W0_PRODUCT_ID 0x02
81 1.19 fvdl #define ELINK_W0_MFG_ID 0x00
82 1.1 thorpej
83 1.1 thorpej /*
84 1.1 thorpej * Window 1 registers. Operating Set.
85 1.1 thorpej */
86 1.1 thorpej /* Write */
87 1.19 fvdl #define ELINK_W1_TX_PIO_WR_2 0x02
88 1.19 fvdl #define ELINK_W1_TX_PIO_WR_1 0x00
89 1.1 thorpej /* Read */
90 1.19 fvdl #define ELINK_W1_FREE_TX 0x0c
91 1.19 fvdl #define ELINK_W1_TX_STATUS 0x0b /* byte */
92 1.19 fvdl #define ELINK_W1_TIMER 0x0a /* byte */
93 1.19 fvdl #define ELINK_W1_RX_STATUS 0x08
94 1.19 fvdl #define ELINK_W1_RX_PIO_RD_2 0x02
95 1.19 fvdl #define ELINK_W1_RX_PIO_RD_1 0x00
96 1.15 thorpej /*
97 1.15 thorpej * Special registers used by the RoadRunner. These are used to program
98 1.15 thorpej * a FIFO buffer to reduce the PCMCIA->PCI bridge latency during PIO.
99 1.15 thorpej */
100 1.19 fvdl #define ELINK_W1_RUNNER_RDCTL 0x16
101 1.19 fvdl #define ELINK_W1_RUNNER_WRCTL 0x1c
102 1.1 thorpej
103 1.1 thorpej /*
104 1.1 thorpej * Window 2 registers. Station Address Setup/Read
105 1.1 thorpej */
106 1.1 thorpej /* Read/Write */
107 1.19 fvdl #define ELINK_W2_RECVMASK_0 0x06
108 1.19 fvdl #define ELINK_W2_ADDR_5 0x05
109 1.19 fvdl #define ELINK_W2_ADDR_4 0x04
110 1.19 fvdl #define ELINK_W2_ADDR_3 0x03
111 1.19 fvdl #define ELINK_W2_ADDR_2 0x02
112 1.19 fvdl #define ELINK_W2_ADDR_1 0x01
113 1.19 fvdl #define ELINK_W2_ADDR_0 0x00
114 1.1 thorpej
115 1.1 thorpej /*
116 1.9 jonathan * Window 3 registers. Configuration and FIFO Management.
117 1.1 thorpej */
118 1.1 thorpej /* Read */
119 1.19 fvdl #define ELINK_W3_FREE_TX 0x0c
120 1.19 fvdl #define ELINK_W3_FREE_RX 0x0a
121 1.9 jonathan /* Read/Write, at least on busmastering cards. */
122 1.19 fvdl #define ELINK_W3_INTERNAL_CONFIG 0x00 /* 32 bits */
123 1.19 fvdl #define ELINK_W3_OTHER_INT 0x04 /* 8 bits */
124 1.19 fvdl #define ELINK_W3_PIO_RESERVED 0x05 /* 8 bits */
125 1.19 fvdl #define ELINK_W3_MAC_CONTROL 0x06 /* 16 bits */
126 1.19 fvdl #define ELINK_W3_RESET_OPTIONS 0x08 /* 16 bits */
127 1.1 thorpej
128 1.1 thorpej /*
129 1.1 thorpej * Window 4 registers. Diagnostics.
130 1.1 thorpej */
131 1.1 thorpej /* Read/Write */
132 1.19 fvdl #define ELINK_W4_MEDIA_TYPE 0x0a
133 1.19 fvdl #define ELINK_W4_CTRLR_STATUS 0x08
134 1.19 fvdl #define ELINK_W4_NET_DIAG 0x06
135 1.19 fvdl #define ELINK_W4_FIFO_DIAG 0x04
136 1.19 fvdl #define ELINK_W4_HOST_DIAG 0x02
137 1.19 fvdl #define ELINK_W4_TX_DIAG 0x00
138 1.1 thorpej
139 1.1 thorpej /*
140 1.14 thorpej * Window 4 offset 8 is the PHY Management register on the
141 1.14 thorpej * 3c90x.
142 1.14 thorpej */
143 1.19 fvdl #define ELINK_W4_BOOM_PHYSMGMT 0x08
144 1.14 thorpej #define PHYSMGMT_CLK 0x0001
145 1.14 thorpej #define PHYSMGMT_DATA 0x0002
146 1.14 thorpej #define PHYSMGMT_DIR 0x0004
147 1.14 thorpej
148 1.19 fvdl
149 1.14 thorpej /*
150 1.1 thorpej * Window 5 Registers. Results and Internal status.
151 1.1 thorpej */
152 1.1 thorpej /* Read */
153 1.19 fvdl #define ELINK_W5_READ_0_MASK 0x0c
154 1.19 fvdl #define ELINK_W5_INTR_MASK 0x0a
155 1.19 fvdl #define ELINK_W5_RX_FILTER 0x08
156 1.19 fvdl #define ELINK_W5_RX_EARLY_THRESH 0x06
157 1.19 fvdl #define ELINK_W5_TX_AVAIL_THRESH 0x02
158 1.19 fvdl #define ELINK_W5_TX_START_THRESH 0x00
159 1.1 thorpej
160 1.1 thorpej /*
161 1.1 thorpej * Window 6 registers. Statistics.
162 1.1 thorpej */
163 1.1 thorpej /* Read/Write */
164 1.1 thorpej #define TX_TOTAL_OK 0x0c
165 1.1 thorpej #define RX_TOTAL_OK 0x0a
166 1.19 fvdl #define UPPER_FRAMES_OK 0x09
167 1.1 thorpej #define TX_DEFERRALS 0x08
168 1.1 thorpej #define RX_FRAMES_OK 0x07
169 1.1 thorpej #define TX_FRAMES_OK 0x06
170 1.1 thorpej #define RX_OVERRUNS 0x05
171 1.1 thorpej #define TX_COLLISIONS 0x04
172 1.1 thorpej #define TX_AFTER_1_COLLISION 0x03
173 1.1 thorpej #define TX_AFTER_X_COLLISIONS 0x02
174 1.1 thorpej #define TX_NO_SQE 0x01
175 1.1 thorpej #define TX_CD_LOST 0x00
176 1.4 christos
177 1.4 christos /*
178 1.19 fvdl * Window 7 registers.
179 1.4 christos * Address and length for a single bus-master DMA transfer.
180 1.19 fvdl * Unused for elink3 cards.
181 1.19 fvdl */
182 1.19 fvdl #define ELINK_W7_MASTER_ADDDRES 0x00
183 1.19 fvdl #define ELINK_W7_RX_ERROR 0x04
184 1.19 fvdl #define ELINK_W7_MASTER_LEN 0x06
185 1.19 fvdl #define ELINK_W7_RX_STATUS 0x08
186 1.19 fvdl #define ELINK_W7_TIMER 0x0a
187 1.19 fvdl #define ELINK_W7_TX_STATUS 0x0b
188 1.19 fvdl #define ELINK_W7_MASTER_STATUS 0x0c
189 1.1 thorpej
190 1.1 thorpej /*
191 1.1 thorpej * Register definitions.
192 1.1 thorpej */
193 1.1 thorpej
194 1.1 thorpej /*
195 1.1 thorpej * Command register. All windows.
196 1.1 thorpej *
197 1.1 thorpej * 16 bit register.
198 1.1 thorpej * 15-11: 5-bit code for command to be executed.
199 1.1 thorpej * 10-0: 11-bit arg if any. For commands with no args;
200 1.1 thorpej * this can be set to anything.
201 1.1 thorpej */
202 1.19 fvdl #define GLOBAL_RESET (u_int16_t) 0x0000 /* Wait at least 1ms after issuing */
203 1.19 fvdl #define WINDOW_SELECT (u_int16_t) (0x1<<11)
204 1.19 fvdl #define START_TRANSCEIVER (u_int16_t) (0x2<<11) /* Read ADDR_CFG reg to determine
205 1.1 thorpej whether this is needed. If so;
206 1.1 thorpej wait 800 uSec before using trans-
207 1.1 thorpej ceiver. */
208 1.19 fvdl #define RX_DISABLE (u_int16_t) (0x3<<11) /* state disabled on power-up */
209 1.19 fvdl #define RX_ENABLE (u_int16_t) (0x4<<11)
210 1.19 fvdl #define RX_RESET (u_int16_t) (0x5<<11)
211 1.19 fvdl #define RX_DISCARD_TOP_PACK (u_int16_t) (0x8<<11)
212 1.19 fvdl #define TX_ENABLE (u_int16_t) (0x9<<11)
213 1.19 fvdl #define TX_DISABLE (u_int16_t) (0xa<<11)
214 1.19 fvdl #define TX_RESET (u_int16_t) (0xb<<11)
215 1.19 fvdl #define REQ_INTR (u_int16_t) (0xc<<11)
216 1.1 thorpej
217 1.1 thorpej /*
218 1.1 thorpej * The following C_* acknowledge the various interrupts.
219 1.1 thorpej * Some of them don't do anything. See the manual.
220 1.1 thorpej */
221 1.19 fvdl #define ACK_INTR (u_int16_t) (0xd << 11)
222 1.19 fvdl # define C_INTR_LATCH (u_int16_t) (ACK_INTR|0x01)
223 1.19 fvdl # define C_CARD_FAILURE (u_int16_t) (ACK_INTR|0x02)
224 1.19 fvdl # define C_TX_COMPLETE (u_int16_t) (ACK_INTR|0x04)
225 1.19 fvdl # define C_TX_AVAIL (u_int16_t) (ACK_INTR|0x08)
226 1.19 fvdl # define C_RX_COMPLETE (u_int16_t) (ACK_INTR|0x10)
227 1.19 fvdl # define C_RX_EARLY (u_int16_t) (ACK_INTR|0x20)
228 1.19 fvdl # define C_INT_RQD (u_int16_t) (ACK_INTR|0x40)
229 1.19 fvdl # define C_UPD_STATS (u_int16_t) (ACK_INTR|0x80)
230 1.12 jonathan
231 1.19 fvdl #define SET_INTR_MASK (u_int16_t) (0x0e<<11)
232 1.12 jonathan
233 1.12 jonathan /* busmastering-cards only? */
234 1.19 fvdl #define STATUS_ENABLE (u_int16_t) (0xf<<11)
235 1.12 jonathan
236 1.19 fvdl #define SET_RD_0_MASK (u_int16_t) (0x0f<<11)
237 1.12 jonathan
238 1.19 fvdl #define SET_RX_FILTER (u_int16_t) (0x10<<11)
239 1.19 fvdl # define FIL_INDIVIDUAL (u_int16_t) (0x01)
240 1.19 fvdl # define FIL_MULTICAST (u_int16_t) (0x02)
241 1.19 fvdl # define FIL_BRDCST (u_int16_t) (0x04)
242 1.19 fvdl # define FIL_PROMISC (u_int16_t) (0x08)
243 1.19 fvdl
244 1.19 fvdl #define SET_RX_EARLY_THRESH (u_int16_t) (0x11<<11)
245 1.19 fvdl #define SET_TX_AVAIL_THRESH (u_int16_t) (0x12<<11)
246 1.19 fvdl #define SET_TX_START_THRESH (u_int16_t) (0x13<<11)
247 1.19 fvdl #define START_DMA (u_int16_t) (0x14<<11) /* busmaster-only */
248 1.12 jonathan # define START_DMA_TX (START_DMA | 0x0)) /* busmaster-only */
249 1.12 jonathan # define START_DMA_RX (START_DMA | 0x1) /* busmaster-only */
250 1.19 fvdl #define STATS_ENABLE (u_int16_t) (0x15<<11)
251 1.19 fvdl #define STATS_DISABLE (u_int16_t) (0x16<<11)
252 1.19 fvdl #define STOP_TRANSCEIVER (u_int16_t) (0x17<<11)
253 1.6 jonathan
254 1.10 jonathan /* Only on adapters that support power management: */
255 1.19 fvdl #define POWERUP (u_int16_t) (0x1b<<11)
256 1.19 fvdl #define POWERDOWN (u_int16_t) (0x1c<<11)
257 1.19 fvdl #define POWERAUTO (u_int16_t) (0x1d<<11)
258 1.10 jonathan
259 1.10 jonathan
260 1.10 jonathan
261 1.6 jonathan /*
262 1.6 jonathan * Command parameter that disables threshold interrupts
263 1.6 jonathan * PIO (3c509) cards use 2044. The fifo word-oriented and 2044--2047 work.
264 1.6 jonathan * "busmastering" cards need 8188.
265 1.6 jonathan * The implicit two-bit upshift done by busmastering cards means
266 1.6 jonathan * a value of 2047 disables threshold interrupts on both.
267 1.6 jonathan */
268 1.19 fvdl #define ELINK_THRESH_DISABLE 2047
269 1.6 jonathan
270 1.1 thorpej
271 1.1 thorpej /*
272 1.1 thorpej * Status register. All windows.
273 1.1 thorpej *
274 1.1 thorpej * 15-13: Window number(0-7).
275 1.1 thorpej * 12: Command_in_progress.
276 1.9 jonathan * 11: reserved / DMA in progress on busmaster cards.
277 1.1 thorpej * 10: reserved.
278 1.1 thorpej * 9: reserved.
279 1.9 jonathan * 8: reserved / DMA done on busmaster cards.
280 1.1 thorpej * 7: Update Statistics.
281 1.1 thorpej * 6: Interrupt Requested.
282 1.1 thorpej * 5: RX Early.
283 1.1 thorpej * 4: RX Complete.
284 1.1 thorpej * 3: TX Available.
285 1.1 thorpej * 2: TX Complete.
286 1.1 thorpej * 1: Adapter Failure.
287 1.1 thorpej * 0: Interrupt Latch.
288 1.1 thorpej */
289 1.19 fvdl #define S_INTR_LATCH (u_int16_t) (0x0001)
290 1.19 fvdl #define S_CARD_FAILURE (u_int16_t) (0x0002)
291 1.19 fvdl #define S_TX_COMPLETE (u_int16_t) (0x0004)
292 1.19 fvdl #define S_TX_AVAIL (u_int16_t) (0x0008)
293 1.19 fvdl #define S_RX_COMPLETE (u_int16_t) (0x0010)
294 1.19 fvdl #define S_RX_EARLY (u_int16_t) (0x0020)
295 1.19 fvdl #define S_INT_RQD (u_int16_t) (0x0040)
296 1.19 fvdl #define S_UPD_STATS (u_int16_t) (0x0080)
297 1.19 fvdl #define S_DMA_DONE (u_int16_t) (0x0100) /* DMA cards only */
298 1.19 fvdl #define S_DMA_IN_PROGRESS (u_int16_t) (0x0800) /* DMA cards only */
299 1.19 fvdl #define S_COMMAND_IN_PROGRESS (u_int16_t) (0x1000)
300 1.1 thorpej
301 1.1 thorpej /*
302 1.1 thorpej * FIFO Registers. RX Status.
303 1.1 thorpej *
304 1.1 thorpej * 15: Incomplete or FIFO empty.
305 1.1 thorpej * 14: 1: Error in RX Packet 0: Incomplete or no error.
306 1.1 thorpej * 14-11: Type of error. [14-11]
307 1.1 thorpej * 1000 = Overrun.
308 1.1 thorpej * 1011 = Run Packet Error.
309 1.1 thorpej * 1100 = Alignment Error.
310 1.1 thorpej * 1101 = CRC Error.
311 1.1 thorpej * 1001 = Oversize Packet Error (>1514 bytes)
312 1.1 thorpej * 0010 = Dribble Bits.
313 1.1 thorpej * (all other error codes, no errors.)
314 1.1 thorpej *
315 1.1 thorpej * 10-0: RX Bytes (0-1514)
316 1.1 thorpej */
317 1.19 fvdl #define ERR_INCOMPLETE (u_int16_t) (0x8000)
318 1.19 fvdl #define ERR_RX (u_int16_t) (0x4000)
319 1.19 fvdl #define ERR_MASK (u_int16_t) (0x7800)
320 1.19 fvdl #define ERR_OVERRUN (u_int16_t) (0x4000)
321 1.19 fvdl #define ERR_RUNT (u_int16_t) (0x5800)
322 1.19 fvdl #define ERR_ALIGNMENT (u_int16_t) (0x6000)
323 1.19 fvdl #define ERR_CRC (u_int16_t) (0x6800)
324 1.19 fvdl #define ERR_OVERSIZE (u_int16_t) (0x4800)
325 1.19 fvdl #define ERR_DRIBBLE (u_int16_t) (0x1000)
326 1.1 thorpej
327 1.1 thorpej /*
328 1.1 thorpej * TX Status
329 1.1 thorpej *
330 1.1 thorpej * Reports the transmit status of a completed transmission. Writing this
331 1.1 thorpej * register pops the transmit completion stack.
332 1.1 thorpej *
333 1.1 thorpej * Window 1/Port 0x0b.
334 1.1 thorpej *
335 1.1 thorpej * 7: Complete
336 1.1 thorpej * 6: Interrupt on successful transmission requested.
337 1.1 thorpej * 5: Jabber Error (TP Only, TX Reset required. )
338 1.1 thorpej * 4: Underrun (TX Reset required. )
339 1.1 thorpej * 3: Maximum Collisions.
340 1.1 thorpej * 2: TX Status Overflow.
341 1.1 thorpej * 1-0: Undefined.
342 1.1 thorpej *
343 1.1 thorpej */
344 1.1 thorpej #define TXS_COMPLETE 0x80
345 1.1 thorpej #define TXS_INTR_REQ 0x40
346 1.1 thorpej #define TXS_JABBER 0x20
347 1.1 thorpej #define TXS_UNDERRUN 0x10
348 1.1 thorpej #define TXS_MAX_COLLISION 0x08
349 1.1 thorpej #define TXS_STATUS_OVERFLOW 0x04
350 1.9 jonathan
351 1.9 jonathan /*
352 1.12 jonathan * RX status
353 1.12 jonathan * Window 1/Port 0x08.
354 1.12 jonathan */
355 1.19 fvdl #define RX_BYTES_MASK (u_int16_t) (0x07ff)
356 1.12 jonathan
357 1.12 jonathan /*
358 1.9 jonathan * Internal Config and MAC control (Window 3)
359 1.9 jonathan * Window 3 / Port 0: 32-bit internal config register:
360 1.9 jonathan * bits 0-2: fifo buffer ram size
361 1.9 jonathan * 3: ram width (word/byte) (ro)
362 1.9 jonathan * 4-5: ram speed
363 1.9 jonathan * 6-7: rom size
364 1.9 jonathan * 8-15: reserved
365 1.9 jonathan *
366 1.9 jonathan * 16-17: ram split (5:3, 3:1, or 1:1).
367 1.9 jonathan * 18-19: reserved
368 1.9 jonathan * 20-22: selected media type
369 1.9 jonathan * 21: unused
370 1.9 jonathan * 24: (nonvolatile) driver should autoselect media
371 1.9 jonathan * 25-31: reseerved
372 1.9 jonathan *
373 1.9 jonathan * The low-order 16 bits should generally not be changed by software.
374 1.9 jonathan * Offsets defined for two 16-bit words, to help out 16-bit busses.
375 1.9 jonathan */
376 1.19 fvdl #define CONFIG_RAMSIZE (u_int16_t) 0x0007
377 1.19 fvdl #define CONFIG_RAMSIZE_SHIFT 0
378 1.9 jonathan
379 1.19 fvdl #define CONFIG_RAMWIDTH (u_int16_t) 0x0008
380 1.19 fvdl #define CONFIG_RAMWIDTH_SHIFT 3
381 1.9 jonathan
382 1.19 fvdl #define CONFIG_RAMSPEED (u_int16_t) 0x0030
383 1.19 fvdl #define CONFIG_RAMSPEED_SHIFT 4
384 1.19 fvdl #define CONFIG_ROMSIZE (u_int16_t) 0x00c0
385 1.19 fvdl #define CONFIG_ROMSIZE_SHIFT 6
386 1.9 jonathan
387 1.9 jonathan /* Window 3/port 2 */
388 1.19 fvdl #define CONFIG_RAMSPLIT (u_int16_t) 0x0003
389 1.19 fvdl #define CONFIG_RAMSPLIT_SHIFT 0
390 1.19 fvdl #define CONFIG_MEDIAMASK (u_int16_t) 0x0070
391 1.19 fvdl #define CONFIG_MEDIAMASK_SHIFT 4
392 1.9 jonathan
393 1.19 fvdl #define CONFIG_AUTOSELECT (u_int16_t) 0x0100
394 1.19 fvdl #define CONFIG_AUTOSELECT_SHIFT 8
395 1.18 thorpej
396 1.18 thorpej /*
397 1.18 thorpej * MAC_CONTROL (Window 3)
398 1.18 thorpej */
399 1.19 fvdl #define MAC_CONTROL_FDX 0x20 /* full-duplex mode */
400 1.19 fvdl
401 1.19 fvdl
402 1.19 fvdl /* Active media in INTERNAL_CONFIG media bits */
403 1.19 fvdl
404 1.19 fvdl #define ELINKMEDIA_10BASE_T (u_int16_t) 0x00
405 1.19 fvdl #define ELINKMEDIA_AUI (u_int16_t) 0x01
406 1.19 fvdl #define ELINKMEDIA_RESV1 (u_int16_t) 0x02
407 1.19 fvdl #define ELINKMEDIA_10BASE_2 (u_int16_t) 0x03
408 1.19 fvdl #define ELINKMEDIA_100BASE_TX (u_int16_t) 0x04
409 1.19 fvdl #define ELINKMEDIA_100BASE_FX (u_int16_t) 0x05
410 1.19 fvdl #define ELINKMEDIA_MII (u_int16_t) 0x06
411 1.19 fvdl #define ELINKMEDIA_100BASE_T4 (u_int16_t) 0x07
412 1.19 fvdl
413 1.1 thorpej
414 1.1 thorpej /*
415 1.16 thorpej * RESET_OPTIONS (Window 3, on Demon/Vortex/Bomerang only)
416 1.12 jonathan * also mapped to PCI configuration space on PCI adaptors.
417 1.12 jonathan *
418 1.19 fvdl * (same register as Vortex ELINK_W3_RESET_OPTIONS, mapped to pci-config space)
419 1.12 jonathan */
420 1.19 fvdl #define ELINK_PCI_100BASE_T4 (1<<0)
421 1.19 fvdl #define ELINK_PCI_100BASE_TX (1<<1)
422 1.19 fvdl #define ELINK_PCI_100BASE_FX (1<<2)
423 1.19 fvdl #define ELINK_PCI_10BASE_T (1<<3)
424 1.19 fvdl #define ELINK_PCI_BNC (1<<4)
425 1.19 fvdl #define ELINK_PCI_AUI (1<<5)
426 1.19 fvdl #define ELINK_PCI_100BASE_MII (1<<6)
427 1.19 fvdl #define ELINK_PCI_INTERNAL_VCO (1<<8)
428 1.19 fvdl
429 1.19 fvdl #define ELINK_PCI_MEDIAMASK (ELINK_PCI_100BASE_T4|ELINK_PCI_100BASE_TX| \
430 1.19 fvdl ELINK_PCI_100BASE_FX|ELINK_PCI_10BASE_T| \
431 1.19 fvdl ELINK_PCI_BNC|ELINK_PCI_AUI| \
432 1.19 fvdl ELINK_PCI_100BASE_MII)
433 1.17 thorpej
434 1.19 fvdl #define ELINK_RUNNER_ENABLE_MII 0x8000
435 1.14 thorpej
436 1.12 jonathan /*
437 1.1 thorpej * FIFO Status (Window 4)
438 1.1 thorpej *
439 1.1 thorpej * Supports FIFO diagnostics
440 1.1 thorpej *
441 1.1 thorpej * Window 4/Port 0x04.1
442 1.1 thorpej *
443 1.1 thorpej * 15: 1=RX receiving (RO). Set when a packet is being received
444 1.1 thorpej * into the RX FIFO.
445 1.1 thorpej * 14: Reserved
446 1.1 thorpej * 13: 1=RX underrun (RO). Generates Adapter Failure interrupt.
447 1.1 thorpej * Requires RX Reset or Global Reset command to recover.
448 1.1 thorpej * It is generated when you read past the end of a packet -
449 1.1 thorpej * reading past what has been received so far will give bad
450 1.1 thorpej * data.
451 1.1 thorpej * 12: 1=RX status overrun (RO). Set when there are already 8
452 1.1 thorpej * packets in the RX FIFO. While this bit is set, no additional
453 1.1 thorpej * packets are received. Requires no action on the part of
454 1.1 thorpej * the host. The condition is cleared once a packet has been
455 1.1 thorpej * read out of the RX FIFO.
456 1.1 thorpej * 11: 1=RX overrun (RO). Set when the RX FIFO is full (there
457 1.1 thorpej * may not be an overrun packet yet). While this bit is set,
458 1.1 thorpej * no additional packets will be received (some additional
459 1.1 thorpej * bytes can still be pending between the wire and the RX
460 1.1 thorpej * FIFO). Requires no action on the part of the host. The
461 1.1 thorpej * condition is cleared once a few bytes have been read out
462 1.1 thorpej * from the RX FIFO.
463 1.1 thorpej * 10: 1=TX overrun (RO). Generates adapter failure interrupt.
464 1.1 thorpej * Requires TX Reset or Global Reset command to recover.
465 1.1 thorpej * Disables Transmitter.
466 1.1 thorpej * 9-8: Unassigned.
467 1.1 thorpej * 7-0: Built in self test bits for the RX and TX FIFO's.
468 1.1 thorpej */
469 1.19 fvdl #define FIFOS_RX_RECEIVING (u_int16_t) 0x8000
470 1.19 fvdl #define FIFOS_RX_UNDERRUN (u_int16_t) 0x2000
471 1.19 fvdl #define FIFOS_RX_STATUS_OVERRUN (u_int16_t) 0x1000
472 1.19 fvdl #define FIFOS_RX_OVERRUN (u_int16_t) 0x0800
473 1.19 fvdl #define FIFOS_TX_OVERRUN (u_int16_t) 0x0400
474 1.1 thorpej
475 1.1 thorpej /*
476 1.10 jonathan * ISA/eisa CONFIG_CNTRL media-present bits.
477 1.10 jonathan */
478 1.19 fvdl #define ELINK_W0_CC_AUI (1<<13)
479 1.19 fvdl #define ELINK_W0_CC_BNC (1<<12)
480 1.19 fvdl #define ELINK_W0_CC_UTP (1<<9)
481 1.19 fvdl #define ELINK_W0_CC_MEDIAMASK (ELINK_W0_CC_AUI|ELINK_W0_CC_BNC| \
482 1.19 fvdl ELINK_W0_CC_UTP)
483 1.10 jonathan
484 1.10 jonathan /* EEPROM state flags/commands */
485 1.1 thorpej #define EEPROM_BUSY (1<<15)
486 1.1 thorpej #define EEPROM_TST_MODE (1<<14)
487 1.1 thorpej #define READ_EEPROM (1<<7)
488 1.10 jonathan
489 1.12 jonathan /* window 4, MEDIA_STATUS bits */
490 1.12 jonathan #define SQE_ENABLE 0x08 /* Enables SQE on AUI ports */
491 1.12 jonathan #define JABBER_GUARD_ENABLE 0x40
492 1.12 jonathan #define LINKBEAT_ENABLE 0x80
493 1.1 thorpej #define DISABLE_UTP 0x0
494 1.12 jonathan #define LINKBEAT_DETECT 0x800
495 1.1 thorpej
496 1.10 jonathan /*
497 1.12 jonathan * Misc defines for various things.
498 1.10 jonathan */
499 1.12 jonathan #define TAG_ADAPTER 0xd0
500 1.12 jonathan #define ACTIVATE_ADAPTER_TO_CONFIG 0xff
501 1.12 jonathan #define ENABLE_DRQ_IRQ 0x0001
502 1.12 jonathan #define MFG_ID 0x506d /* `TCM' */
503 1.13 veego #define PROD_ID_3C509 0x5090 /* 509[0-f] */
504 1.12 jonathan #define GO_WINDOW(x) bus_space_write_2(sc->sc_iot, \
505 1.19 fvdl sc->sc_ioh, ELINK_COMMAND, WINDOW_SELECT|x)
506 1.12 jonathan
507 1.7 jonathan
508 1.10 jonathan /* Used to probe for large-packet support. */
509 1.19 fvdl #define ELINK_LARGEWIN_PROBE ELINK_THRESH_DISABLE
510 1.19 fvdl #define ELINK_LARGEWIN_MASK 0xffc
511