Home | History | Annotate | Line # | Download | only in ic
elink3reg.h revision 1.22.8.1
      1  1.22.8.1     lukem /*	$NetBSD: elink3reg.h,v 1.22.8.1 2001/08/03 04:12:59 lukem Exp $	*/
      2       1.1   thorpej 
      3       1.1   thorpej /*
      4       1.3   thorpej  * Copyright (c) 1995 Herb Peyerl <hpeyerl (at) beer.org>
      5       1.1   thorpej  * All rights reserved.
      6       1.1   thorpej  *
      7       1.1   thorpej  * Redistribution and use in source and binary forms, with or without
      8       1.1   thorpej  * modification, are permitted provided that the following conditions
      9       1.1   thorpej  * are met:
     10       1.1   thorpej  * 1. Redistributions of source code must retain the above copyright
     11       1.1   thorpej  *    notice, this list of conditions and the following disclaimer.
     12       1.1   thorpej  * 2. Redistributions in binary form must reproduce the above copyright
     13       1.1   thorpej  *    notice, this list of conditions and the following disclaimer in the
     14       1.1   thorpej  *    documentation and/or other materials provided with the distribution.
     15       1.1   thorpej  * 3. All advertising materials mentioning features or use of this software
     16       1.1   thorpej  *    must display the following acknowledgement:
     17       1.1   thorpej  *      This product includes software developed by Herb Peyerl.
     18       1.1   thorpej  * 4. The name of Herb Peyerl may not be used to endorse or promote products
     19       1.1   thorpej  *    derived from this software without specific prior written permission.
     20       1.1   thorpej  *
     21       1.1   thorpej  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     22       1.1   thorpej  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     23       1.1   thorpej  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     24       1.1   thorpej  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     25       1.1   thorpej  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
     26       1.1   thorpej  * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
     27       1.1   thorpej  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
     28       1.1   thorpej  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
     29       1.1   thorpej  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
     30       1.1   thorpej  * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
     31       1.1   thorpej  *
     32       1.1   thorpej  */
     33       1.1   thorpej 
     34       1.1   thorpej /*
     35       1.1   thorpej  * These define the EEPROM data structure.  They are used in the probe
     36       1.1   thorpej  * function to verify the existance of the adapter after having sent
     37       1.1   thorpej  * the ID_Sequence.
     38       1.1   thorpej  */
     39       1.1   thorpej #define EEPROM_NODE_ADDR_0	0x0	/* Word */
     40       1.1   thorpej #define EEPROM_NODE_ADDR_1	0x1	/* Word */
     41       1.1   thorpej #define EEPROM_NODE_ADDR_2	0x2	/* Word */
     42       1.1   thorpej #define EEPROM_PROD_ID		0x3	/* 0x9[0-f]50 */
     43      1.19      fvdl #define EEPROM_MFG_DATE		0x4	/* Manufacturing date */
     44      1.19      fvdl #define EEPROM_MFG_DIVSION	0x5	/* Manufacturing division */
     45      1.19      fvdl #define EEPROM_MFG_PRODUCT	0x6	/* Product code */
     46       1.1   thorpej #define EEPROM_MFG_ID		0x7	/* 0x6d50 */
     47       1.1   thorpej #define EEPROM_ADDR_CFG		0x8	/* Base addr */
     48       1.1   thorpej #define EEPROM_RESOURCE_CFG	0x9     /* IRQ. Bits 12-15 */
     49      1.19      fvdl #define EEPROM_OEM_ADDR0	0xa
     50      1.19      fvdl #define EEPROM_OEM_ADDR1	0xb
     51      1.19      fvdl #define EEPROM_OEM_ADDR2	0xc
     52      1.19      fvdl #define EEPROM_SOFTINFO		0xd
     53      1.19      fvdl #define EEPROM_COMPAT		0xe
     54      1.19      fvdl #define EEPROM_SOFTINFO2	0xf
     55      1.19      fvdl #define EEPROM_CAP		0x10
     56      1.19      fvdl #define EEPROM_CONFIG_LOW	0x12
     57      1.19      fvdl #define EEPROM_CONFIG_HIGH	0x13
     58      1.20  jonathan #define EEPROM_SSI		0x14
     59      1.19      fvdl #define EEPROM_CHECKSUM_EL3	0x17
     60       1.1   thorpej 
     61       1.1   thorpej /*
     62       1.1   thorpej  * These are the registers for the 3Com 3c509 and their bit patterns when
     63      1.22     soren  * applicable.  They have been taken out of the "EtherLink III Parallel
     64       1.1   thorpej  * Tasking EISA and ISA Technical Reference" "Beta Draft 10/30/92" manual
     65       1.1   thorpej  * from 3com.
     66       1.1   thorpej  */
     67      1.19      fvdl #define ELINK_COMMAND	0x0e    /* Write. BASE+0x0e is always a command reg. */
     68      1.19      fvdl #define ELINK_STATUS	0x0e    /* Read. BASE+0x0e is always status reg. */
     69      1.19      fvdl #define ELINK_WINDOW	0x0f    /* Read. BASE+0x0f is always window reg. */
     70       1.1   thorpej 
     71       1.1   thorpej /*
     72  1.22.8.1     lukem  * Corkscrew ISA Bridge ASIC registers.
     73  1.22.8.1     lukem  */
     74  1.22.8.1     lukem #define	CORK_ASIC_DCR		0x2000
     75  1.22.8.1     lukem #define	CORK_ASIC_RCR		0x2002
     76  1.22.8.1     lukem #define	CORK_ASIC_ROM_PAGE	0x2004	/* 8-bit */
     77  1.22.8.1     lukem #define	CORK_ASIC_MCR		0x2006	/* 8-bit */
     78  1.22.8.1     lukem #define	CORK_ASIC_DEBUG		0x2008	/* 8-bit */
     79  1.22.8.1     lukem #define	CORK_ASIC_EEPROM_COMMAND 0x200a
     80  1.22.8.1     lukem #define	CORK_ASIC_EEPROM_DATA	0x200c
     81  1.22.8.1     lukem 
     82  1.22.8.1     lukem /*
     83  1.22.8.1     lukem  * Corkscrew DMA Control Register.
     84  1.22.8.1     lukem  */
     85  1.22.8.1     lukem #define	DCR_CHRDYWAIT_40ns	(0 << 13)
     86  1.22.8.1     lukem #define	DCR_CHRDYWAIT_80ns	(1 << 13)
     87  1.22.8.1     lukem #define	DCR_CHRDYWAIT_120ns	(2 << 13)
     88  1.22.8.1     lukem #define	DCR_CHRDYWAIT_160ns	(3 << 13)
     89  1.22.8.1     lukem #define	DCR_RECOVWAIT_80ns	(0 << 11)
     90  1.22.8.1     lukem #define	DCR_RECOVWAIT_120ns	(1 << 11)
     91  1.22.8.1     lukem #define	DCR_RECOVWAIT_160ns	(2 << 11)
     92  1.22.8.1     lukem #define	DCR_RECOVWAIT_200ns	(3 << 11)
     93  1.22.8.1     lukem #define	DCR_CMDWIDTH(x)		((x) << 8) /* base 40ns, 40ns increments */
     94  1.22.8.1     lukem #define	DCR_BURSTLEN(x)		((x) << 3)
     95  1.22.8.1     lukem #define	DCR_DRQSELECT(x)	((x) << 0) /* 3, 5, 6, 7 valid */
     96  1.22.8.1     lukem 
     97  1.22.8.1     lukem /*
     98  1.22.8.1     lukem  * Corkscrew Debug register.
     99  1.22.8.1     lukem  */
    100  1.22.8.1     lukem #define	DEBUG_PCIBUSFAULT	(1U << 0)
    101  1.22.8.1     lukem #define	DEBUG_ISABUSFAULT	(1U << 1)
    102  1.22.8.1     lukem 
    103  1.22.8.1     lukem /*
    104  1.22.8.1     lukem  * Corkscrew EEPROM Command register.
    105  1.22.8.1     lukem  */
    106  1.22.8.1     lukem #define	CORK_EEPROM_BUSY	(1U << 9)
    107  1.22.8.1     lukem #define	CORK_EEPROM_CMD_READ	(1U << 7)	/* Same as 3c509 */
    108  1.22.8.1     lukem 
    109  1.22.8.1     lukem /*
    110  1.22.8.1     lukem  * Corkscrew Master Control register.
    111  1.22.8.1     lukem  */
    112  1.22.8.1     lukem #define	MCR_PCI_CONFIG		(1U << 0)
    113  1.22.8.1     lukem #define	MCR_WRITE_BUFFER	(1U << 1)
    114  1.22.8.1     lukem #define	MCR_READ_PREFETCH	(1U << 2)
    115  1.22.8.1     lukem 
    116  1.22.8.1     lukem /*
    117       1.1   thorpej  * Window 0 registers. Setup.
    118       1.1   thorpej  */
    119       1.1   thorpej 	/* Write */
    120      1.19      fvdl #define ELINK_W0_EEPROM_DATA	0x0c
    121      1.19      fvdl #define ELINK_W0_EEPROM_COMMAND	0x0a
    122      1.19      fvdl #define ELINK_W0_RESOURCE_CFG	0x08
    123      1.19      fvdl #define ELINK_W0_ADDRESS_CFG	0x06
    124      1.19      fvdl #define ELINK_W0_CONFIG_CTRL	0x04
    125       1.1   thorpej 	/* Read */
    126      1.19      fvdl #define ELINK_W0_PRODUCT_ID	0x02
    127      1.19      fvdl #define ELINK_W0_MFG_ID		0x00
    128       1.1   thorpej 
    129       1.1   thorpej /*
    130       1.1   thorpej  * Window 1 registers. Operating Set.
    131       1.1   thorpej  */
    132       1.1   thorpej 	/* Write */
    133      1.19      fvdl #define ELINK_W1_TX_PIO_WR_2	0x02
    134      1.19      fvdl #define ELINK_W1_TX_PIO_WR_1	0x00
    135       1.1   thorpej 	/* Read */
    136  1.22.8.1     lukem #define ELINK_W1_FREE_TX	0x0c
    137  1.22.8.1     lukem #define ELINK_W1_TX_STATUS	0x0b    /* byte */
    138      1.19      fvdl #define ELINK_W1_TIMER		0x0a    /* byte */
    139  1.22.8.1     lukem #define ELINK_W1_RX_STATUS	0x08
    140  1.22.8.1     lukem #define	ELINK_W1_RX_ERRORS	0x04
    141      1.19      fvdl #define ELINK_W1_RX_PIO_RD_2	0x02
    142      1.19      fvdl #define ELINK_W1_RX_PIO_RD_1	0x00
    143      1.15   thorpej /*
    144      1.15   thorpej  * Special registers used by the RoadRunner.  These are used to program
    145      1.15   thorpej  * a FIFO buffer to reduce the PCMCIA->PCI bridge latency during PIO.
    146      1.15   thorpej  */
    147      1.19      fvdl #define	ELINK_W1_RUNNER_RDCTL	0x16
    148      1.19      fvdl #define	ELINK_W1_RUNNER_WRCTL	0x1c
    149       1.1   thorpej 
    150       1.1   thorpej /*
    151       1.1   thorpej  * Window 2 registers. Station Address Setup/Read
    152       1.1   thorpej  */
    153       1.1   thorpej 	/* Read/Write */
    154      1.19      fvdl #define ELINK_W2_RECVMASK_0	0x06
    155      1.19      fvdl #define ELINK_W2_ADDR_5		0x05
    156      1.19      fvdl #define ELINK_W2_ADDR_4		0x04
    157      1.19      fvdl #define ELINK_W2_ADDR_3		0x03
    158      1.19      fvdl #define ELINK_W2_ADDR_2		0x02
    159      1.19      fvdl #define ELINK_W2_ADDR_1		0x01
    160      1.19      fvdl #define ELINK_W2_ADDR_0		0x00
    161       1.1   thorpej 
    162       1.1   thorpej /*
    163       1.9  jonathan  * Window 3 registers.  Configuration and FIFO Management.
    164       1.1   thorpej  */
    165       1.1   thorpej 	/* Read */
    166      1.19      fvdl #define ELINK_W3_FREE_TX		0x0c
    167      1.19      fvdl #define ELINK_W3_FREE_RX		0x0a
    168       1.9  jonathan 	/* Read/Write, at least on busmastering cards. */
    169      1.19      fvdl #define ELINK_W3_INTERNAL_CONFIG	0x00	/* 32 bits */
    170      1.19      fvdl #define ELINK_W3_OTHER_INT		0x04	/*  8 bits */
    171      1.19      fvdl #define ELINK_W3_PIO_RESERVED	0x05	/*  8 bits */
    172      1.19      fvdl #define ELINK_W3_MAC_CONTROL	0x06	/* 16 bits */
    173      1.19      fvdl #define ELINK_W3_RESET_OPTIONS	0x08	/* 16 bits */
    174       1.1   thorpej 
    175       1.1   thorpej /*
    176       1.1   thorpej  * Window 4 registers. Diagnostics.
    177       1.1   thorpej  */
    178       1.1   thorpej 	/* Read/Write */
    179  1.22.8.1     lukem #define ELINK_W4_MEDIA_TYPE		0x0a
    180  1.22.8.1     lukem #define ELINK_W4_CTRLR_STATUS		0x08
    181      1.19      fvdl #define ELINK_W4_NET_DIAG		0x06
    182      1.19      fvdl #define ELINK_W4_FIFO_DIAG		0x04
    183      1.19      fvdl #define ELINK_W4_HOST_DIAG		0x02
    184      1.19      fvdl #define ELINK_W4_TX_DIAG		0x00
    185       1.1   thorpej 
    186       1.1   thorpej /*
    187      1.14   thorpej  * Window 4 offset 8 is the PHY Management register on the
    188      1.14   thorpej  * 3c90x.
    189      1.14   thorpej  */
    190      1.19      fvdl #define	ELINK_W4_BOOM_PHYSMGMT	0x08
    191      1.14   thorpej #define	PHYSMGMT_CLK		0x0001
    192      1.14   thorpej #define	PHYSMGMT_DATA		0x0002
    193      1.14   thorpej #define	PHYSMGMT_DIR		0x0004
    194      1.14   thorpej 
    195      1.19      fvdl 
    196      1.14   thorpej /*
    197       1.1   thorpej  * Window 5 Registers.  Results and Internal status.
    198       1.1   thorpej  */
    199       1.1   thorpej 	/* Read */
    200      1.19      fvdl #define ELINK_W5_READ_0_MASK	0x0c
    201      1.19      fvdl #define ELINK_W5_INTR_MASK		0x0a
    202      1.19      fvdl #define ELINK_W5_RX_FILTER		0x08
    203      1.19      fvdl #define ELINK_W5_RX_EARLY_THRESH	0x06
    204      1.19      fvdl #define ELINK_W5_TX_AVAIL_THRESH	0x02
    205      1.19      fvdl #define ELINK_W5_TX_START_THRESH	0x00
    206       1.1   thorpej 
    207       1.1   thorpej /*
    208       1.1   thorpej  * Window 6 registers. Statistics.
    209       1.1   thorpej  */
    210       1.1   thorpej 	/* Read/Write */
    211       1.1   thorpej #define TX_TOTAL_OK		0x0c
    212       1.1   thorpej #define RX_TOTAL_OK		0x0a
    213      1.19      fvdl #define UPPER_FRAMES_OK		0x09
    214       1.1   thorpej #define TX_DEFERRALS		0x08
    215       1.1   thorpej #define RX_FRAMES_OK		0x07
    216       1.1   thorpej #define TX_FRAMES_OK		0x06
    217       1.1   thorpej #define RX_OVERRUNS		0x05
    218       1.1   thorpej #define TX_COLLISIONS		0x04
    219       1.1   thorpej #define TX_AFTER_1_COLLISION	0x03
    220       1.1   thorpej #define TX_AFTER_X_COLLISIONS	0x02
    221       1.1   thorpej #define TX_NO_SQE		0x01
    222       1.1   thorpej #define TX_CD_LOST		0x00
    223       1.4  christos 
    224       1.4  christos /*
    225      1.19      fvdl  * Window 7 registers.
    226       1.4  christos  * Address and length for a single bus-master DMA transfer.
    227      1.19      fvdl  * Unused for elink3 cards.
    228      1.19      fvdl  */
    229      1.19      fvdl #define ELINK_W7_MASTER_ADDDRES	0x00
    230      1.19      fvdl #define ELINK_W7_RX_ERROR	0x04
    231      1.19      fvdl #define ELINK_W7_MASTER_LEN	0x06
    232      1.19      fvdl #define ELINK_W7_RX_STATUS	0x08
    233      1.19      fvdl #define ELINK_W7_TIMER		0x0a
    234      1.19      fvdl #define ELINK_W7_TX_STATUS	0x0b
    235      1.19      fvdl #define ELINK_W7_MASTER_STATUS	0x0c
    236       1.1   thorpej 
    237       1.1   thorpej /*
    238       1.1   thorpej  * Register definitions.
    239       1.1   thorpej  */
    240       1.1   thorpej 
    241       1.1   thorpej /*
    242       1.1   thorpej  * Command register. All windows.
    243       1.1   thorpej  *
    244       1.1   thorpej  * 16 bit register.
    245       1.1   thorpej  *     15-11:  5-bit code for command to be executed.
    246       1.1   thorpej  *     10-0:   11-bit arg if any. For commands with no args;
    247       1.1   thorpej  *	      this can be set to anything.
    248       1.1   thorpej  */
    249      1.19      fvdl #define GLOBAL_RESET		(u_int16_t) 0x0000   /* Wait at least 1ms after issuing */
    250      1.19      fvdl #define WINDOW_SELECT		(u_int16_t) (0x1<<11)
    251      1.19      fvdl #define START_TRANSCEIVER	(u_int16_t) (0x2<<11) /* Read ADDR_CFG reg to determine
    252       1.1   thorpej 						      whether this is needed. If so;
    253       1.1   thorpej 						      wait 800 uSec before using trans-
    254       1.1   thorpej 						      ceiver. */
    255      1.19      fvdl #define RX_DISABLE		(u_int16_t) (0x3<<11) /* state disabled on power-up */
    256      1.19      fvdl #define RX_ENABLE		(u_int16_t) (0x4<<11)
    257      1.19      fvdl #define RX_RESET		(u_int16_t) (0x5<<11)
    258      1.19      fvdl #define RX_DISCARD_TOP_PACK	(u_int16_t) (0x8<<11)
    259      1.19      fvdl #define TX_ENABLE		(u_int16_t) (0x9<<11)
    260      1.19      fvdl #define TX_DISABLE		(u_int16_t) (0xa<<11)
    261      1.19      fvdl #define TX_RESET		(u_int16_t) (0xb<<11)
    262      1.19      fvdl #define REQ_INTR		(u_int16_t) (0xc<<11)
    263       1.1   thorpej 
    264       1.1   thorpej /*
    265       1.1   thorpej  * The following C_* acknowledge the various interrupts.
    266       1.1   thorpej  * Some of them don't do anything.  See the manual.
    267       1.1   thorpej  */
    268      1.19      fvdl #define ACK_INTR		(u_int16_t) (0xd << 11)
    269      1.19      fvdl #      define C_INTR_LATCH	(u_int16_t) (ACK_INTR|0x01)
    270      1.19      fvdl #      define C_CARD_FAILURE	(u_int16_t) (ACK_INTR|0x02)
    271      1.19      fvdl #      define C_TX_COMPLETE	(u_int16_t) (ACK_INTR|0x04)
    272      1.19      fvdl #      define C_TX_AVAIL	(u_int16_t) (ACK_INTR|0x08)
    273      1.19      fvdl #      define C_RX_COMPLETE	(u_int16_t) (ACK_INTR|0x10)
    274      1.19      fvdl #      define C_RX_EARLY	(u_int16_t) (ACK_INTR|0x20)
    275      1.19      fvdl #      define C_INT_RQD		(u_int16_t) (ACK_INTR|0x40)
    276      1.19      fvdl #      define C_UPD_STATS	(u_int16_t) (ACK_INTR|0x80)
    277      1.12  jonathan 
    278      1.19      fvdl #define SET_INTR_MASK		(u_int16_t) (0x0e<<11)
    279      1.12  jonathan 
    280      1.12  jonathan /* busmastering-cards only? */
    281      1.19      fvdl #define STATUS_ENABLE		(u_int16_t) (0xf<<11)
    282      1.12  jonathan 
    283      1.19      fvdl #define SET_RD_0_MASK		(u_int16_t) (0x0f<<11)
    284      1.12  jonathan 
    285      1.19      fvdl #define SET_RX_FILTER		(u_int16_t) (0x10<<11)
    286      1.19      fvdl #      define FIL_INDIVIDUAL	(u_int16_t) (0x01)
    287      1.19      fvdl #      define FIL_MULTICAST	(u_int16_t) (0x02)
    288      1.19      fvdl #      define FIL_BRDCST	(u_int16_t) (0x04)
    289      1.19      fvdl #      define FIL_PROMISC	(u_int16_t) (0x08)
    290      1.19      fvdl 
    291      1.19      fvdl #define SET_RX_EARLY_THRESH	(u_int16_t) (0x11<<11)
    292      1.19      fvdl #define SET_TX_AVAIL_THRESH	(u_int16_t) (0x12<<11)
    293      1.19      fvdl #define SET_TX_START_THRESH	(u_int16_t) (0x13<<11)
    294      1.19      fvdl #define START_DMA		(u_int16_t) (0x14<<11)	/* busmaster-only */
    295      1.12  jonathan #  define START_DMA_TX		(START_DMA | 0x0))	/* busmaster-only */
    296      1.12  jonathan #  define START_DMA_RX		(START_DMA | 0x1)	/* busmaster-only */
    297      1.19      fvdl #define STATS_ENABLE		(u_int16_t) (0x15<<11)
    298      1.19      fvdl #define STATS_DISABLE		(u_int16_t) (0x16<<11)
    299      1.19      fvdl #define STOP_TRANSCEIVER	(u_int16_t) (0x17<<11)
    300       1.6  jonathan 
    301      1.10  jonathan /* Only on adapters that support power management: */
    302      1.19      fvdl #define POWERUP			(u_int16_t) (0x1b<<11)
    303      1.19      fvdl #define POWERDOWN		(u_int16_t) (0x1c<<11)
    304      1.19      fvdl #define POWERAUTO		(u_int16_t) (0x1d<<11)
    305      1.10  jonathan 
    306      1.10  jonathan 
    307      1.10  jonathan 
    308       1.6  jonathan /*
    309       1.6  jonathan  * Command parameter that disables threshold interrupts
    310       1.6  jonathan  *   PIO (3c509) cards use 2044.  The fifo word-oriented and 2044--2047 work.
    311       1.6  jonathan  *  "busmastering" cards need 8188.
    312       1.6  jonathan  * The implicit two-bit upshift done by busmastering cards means
    313       1.6  jonathan  * a value of 2047 disables threshold interrupts on both.
    314       1.6  jonathan  */
    315      1.19      fvdl #define ELINK_THRESH_DISABLE	2047
    316       1.6  jonathan 
    317       1.1   thorpej 
    318       1.1   thorpej /*
    319       1.1   thorpej  * Status register. All windows.
    320       1.1   thorpej  *
    321       1.1   thorpej  *     15-13:  Window number(0-7).
    322       1.1   thorpej  *     12:     Command_in_progress.
    323       1.9  jonathan  *     11:     reserved / DMA in progress on busmaster cards.
    324       1.1   thorpej  *     10:     reserved.
    325       1.1   thorpej  *     9:      reserved.
    326       1.9  jonathan  *     8:      reserved / DMA done on busmaster cards.
    327       1.1   thorpej  *     7:      Update Statistics.
    328       1.1   thorpej  *     6:      Interrupt Requested.
    329       1.1   thorpej  *     5:      RX Early.
    330       1.1   thorpej  *     4:      RX Complete.
    331       1.1   thorpej  *     3:      TX Available.
    332       1.1   thorpej  *     2:      TX Complete.
    333       1.1   thorpej  *     1:      Adapter Failure.
    334       1.1   thorpej  *     0:      Interrupt Latch.
    335       1.1   thorpej  */
    336      1.19      fvdl #define S_INTR_LATCH		(u_int16_t) (0x0001)
    337      1.19      fvdl #define S_CARD_FAILURE		(u_int16_t) (0x0002)
    338      1.19      fvdl #define S_TX_COMPLETE		(u_int16_t) (0x0004)
    339      1.19      fvdl #define S_TX_AVAIL		(u_int16_t) (0x0008)
    340      1.19      fvdl #define S_RX_COMPLETE		(u_int16_t) (0x0010)
    341      1.19      fvdl #define S_RX_EARLY		(u_int16_t) (0x0020)
    342      1.19      fvdl #define S_INT_RQD		(u_int16_t) (0x0040)
    343      1.19      fvdl #define S_UPD_STATS		(u_int16_t) (0x0080)
    344      1.19      fvdl #define S_DMA_DONE		(u_int16_t) (0x0100)	/* DMA cards only */
    345      1.19      fvdl #define S_DMA_IN_PROGRESS	(u_int16_t) (0x0800)	/* DMA cards only */
    346      1.19      fvdl #define S_COMMAND_IN_PROGRESS	(u_int16_t) (0x1000)
    347       1.1   thorpej 
    348       1.1   thorpej /*
    349       1.1   thorpej  * FIFO Registers.  RX Status.
    350       1.1   thorpej  *
    351       1.1   thorpej  *     15:     Incomplete or FIFO empty.
    352       1.1   thorpej  *     14:     1: Error in RX Packet   0: Incomplete or no error.
    353       1.1   thorpej  *     14-11:  Type of error. [14-11]
    354       1.1   thorpej  *	      1000 = Overrun.
    355       1.1   thorpej  *	      1011 = Run Packet Error.
    356       1.1   thorpej  *	      1100 = Alignment Error.
    357       1.1   thorpej  *	      1101 = CRC Error.
    358       1.1   thorpej  *	      1001 = Oversize Packet Error (>1514 bytes)
    359       1.1   thorpej  *	      0010 = Dribble Bits.
    360       1.1   thorpej  *	      (all other error codes, no errors.)
    361       1.1   thorpej  *
    362       1.1   thorpej  *     10-0:   RX Bytes (0-1514)
    363       1.1   thorpej  */
    364      1.19      fvdl #define ERR_INCOMPLETE  (u_int16_t) (0x8000)
    365      1.19      fvdl #define ERR_RX		(u_int16_t) (0x4000)
    366      1.19      fvdl #define ERR_MASK	(u_int16_t) (0x7800)
    367      1.19      fvdl #define ERR_OVERRUN	(u_int16_t) (0x4000)
    368      1.19      fvdl #define ERR_RUNT	(u_int16_t) (0x5800)
    369      1.19      fvdl #define ERR_ALIGNMENT	(u_int16_t) (0x6000)
    370      1.19      fvdl #define ERR_CRC		(u_int16_t) (0x6800)
    371      1.19      fvdl #define ERR_OVERSIZE	(u_int16_t) (0x4800)
    372      1.19      fvdl #define ERR_DRIBBLE	(u_int16_t) (0x1000)
    373       1.1   thorpej 
    374       1.1   thorpej /*
    375       1.1   thorpej  * TX Status
    376       1.1   thorpej  *
    377       1.1   thorpej  *   Reports the transmit status of a completed transmission. Writing this
    378       1.1   thorpej  *   register pops the transmit completion stack.
    379       1.1   thorpej  *
    380       1.1   thorpej  *   Window 1/Port 0x0b.
    381       1.1   thorpej  *
    382       1.1   thorpej  *     7:      Complete
    383       1.1   thorpej  *     6:      Interrupt on successful transmission requested.
    384       1.1   thorpej  *     5:      Jabber Error (TP Only, TX Reset required. )
    385       1.1   thorpej  *     4:      Underrun (TX Reset required. )
    386       1.1   thorpej  *     3:      Maximum Collisions.
    387       1.1   thorpej  *     2:      TX Status Overflow.
    388       1.1   thorpej  *     1-0:    Undefined.
    389       1.1   thorpej  *
    390       1.1   thorpej  */
    391       1.1   thorpej #define TXS_COMPLETE		0x80
    392       1.1   thorpej #define TXS_INTR_REQ		0x40
    393       1.1   thorpej #define TXS_JABBER		0x20
    394       1.1   thorpej #define TXS_UNDERRUN		0x10
    395       1.1   thorpej #define TXS_MAX_COLLISION	0x08
    396       1.1   thorpej #define TXS_STATUS_OVERFLOW	0x04
    397       1.9  jonathan 
    398       1.9  jonathan /*
    399      1.12  jonathan  * RX status
    400      1.12  jonathan  *   Window 1/Port 0x08.
    401      1.12  jonathan  */
    402      1.19      fvdl #define RX_BYTES_MASK			(u_int16_t) (0x07ff)
    403      1.12  jonathan 
    404      1.12  jonathan /*
    405       1.9  jonathan  * Internal Config and MAC control (Window 3)
    406       1.9  jonathan  * Window 3 / Port 0: 32-bit internal config register:
    407       1.9  jonathan  * bits  0-2:    fifo buffer ram  size
    408       1.9  jonathan  *         3:    ram width (word/byte)     (ro)
    409       1.9  jonathan  *       4-5:    ram speed
    410       1.9  jonathan  *       6-7:    rom size
    411       1.9  jonathan  *      8-15:   reserved
    412       1.9  jonathan  *
    413       1.9  jonathan  *     16-17:   ram split (5:3, 3:1, or 1:1).
    414       1.9  jonathan  *     18-19:   reserved
    415       1.9  jonathan  *     20-22:   selected media type
    416       1.9  jonathan  *        21:   unused
    417       1.9  jonathan  *        24:  (nonvolatile) driver should autoselect media
    418       1.9  jonathan  *     25-31: reseerved
    419       1.9  jonathan  *
    420       1.9  jonathan  * The low-order 16 bits should generally not be changed by software.
    421       1.9  jonathan  * Offsets defined for two 16-bit words, to help out 16-bit busses.
    422       1.9  jonathan  */
    423      1.19      fvdl #define	CONFIG_RAMSIZE		(u_int16_t) 0x0007
    424      1.19      fvdl #define	CONFIG_RAMSIZE_SHIFT	0
    425       1.9  jonathan 
    426      1.19      fvdl #define	CONFIG_RAMWIDTH		(u_int16_t) 0x0008
    427      1.19      fvdl #define	CONFIG_RAMWIDTH_SHIFT	3
    428       1.9  jonathan 
    429      1.19      fvdl #define	CONFIG_RAMSPEED		(u_int16_t) 0x0030
    430      1.19      fvdl #define	CONFIG_RAMSPEED_SHIFT	4
    431      1.19      fvdl #define	CONFIG_ROMSIZE		(u_int16_t) 0x00c0
    432      1.19      fvdl #define	CONFIG_ROMSIZE_SHIFT	6
    433       1.9  jonathan 
    434       1.9  jonathan /* Window 3/port 2 */
    435      1.19      fvdl #define	CONFIG_RAMSPLIT		(u_int16_t) 0x0003
    436      1.19      fvdl #define	CONFIG_RAMSPLIT_SHIFT	0
    437      1.19      fvdl #define	CONFIG_MEDIAMASK	(u_int16_t) 0x0070
    438      1.19      fvdl #define	CONFIG_MEDIAMASK_SHIFT	4
    439       1.9  jonathan 
    440      1.19      fvdl #define	CONFIG_AUTOSELECT	(u_int16_t) 0x0100
    441      1.19      fvdl #define	CONFIG_AUTOSELECT_SHIFT	8
    442      1.18   thorpej 
    443      1.18   thorpej /*
    444      1.18   thorpej  * MAC_CONTROL (Window 3)
    445      1.18   thorpej  */
    446      1.19      fvdl #define MAC_CONTROL_FDX		0x20    /* full-duplex mode */
    447      1.19      fvdl 
    448      1.19      fvdl 
    449      1.19      fvdl /* Active media in INTERNAL_CONFIG media bits */
    450      1.19      fvdl 
    451      1.19      fvdl #define ELINKMEDIA_10BASE_T		(u_int16_t)   0x00
    452      1.19      fvdl #define ELINKMEDIA_AUI			(u_int16_t)   0x01
    453      1.19      fvdl #define ELINKMEDIA_RESV1		(u_int16_t)   0x02
    454      1.19      fvdl #define ELINKMEDIA_10BASE_2		(u_int16_t)   0x03
    455      1.19      fvdl #define ELINKMEDIA_100BASE_TX		(u_int16_t)   0x04
    456      1.19      fvdl #define ELINKMEDIA_100BASE_FX		(u_int16_t)   0x05
    457      1.19      fvdl #define ELINKMEDIA_MII			(u_int16_t)   0x06
    458      1.19      fvdl #define ELINKMEDIA_100BASE_T4		(u_int16_t)   0x07
    459      1.19      fvdl 
    460       1.1   thorpej 
    461       1.1   thorpej /*
    462      1.16   thorpej  * RESET_OPTIONS (Window 3, on Demon/Vortex/Bomerang only)
    463      1.12  jonathan  * also mapped to PCI configuration space on PCI adaptors.
    464      1.12  jonathan  *
    465      1.19      fvdl  * (same register as  Vortex ELINK_W3_RESET_OPTIONS, mapped to pci-config space)
    466      1.12  jonathan  */
    467      1.19      fvdl #define ELINK_PCI_100BASE_T4		(1<<0)
    468      1.19      fvdl #define ELINK_PCI_100BASE_TX		(1<<1)
    469      1.19      fvdl #define ELINK_PCI_100BASE_FX		(1<<2)
    470      1.19      fvdl #define ELINK_PCI_10BASE_T			(1<<3)
    471      1.19      fvdl #define ELINK_PCI_BNC			(1<<4)
    472      1.19      fvdl #define ELINK_PCI_AUI 			(1<<5)
    473      1.19      fvdl #define ELINK_PCI_100BASE_MII		(1<<6)
    474      1.19      fvdl #define ELINK_PCI_INTERNAL_VCO		(1<<8)
    475      1.19      fvdl 
    476      1.19      fvdl #define	ELINK_PCI_MEDIAMASK	(ELINK_PCI_100BASE_T4|ELINK_PCI_100BASE_TX| \
    477      1.19      fvdl 				 ELINK_PCI_100BASE_FX|ELINK_PCI_10BASE_T| \
    478      1.19      fvdl 				 ELINK_PCI_BNC|ELINK_PCI_AUI| \
    479      1.19      fvdl 				 ELINK_PCI_100BASE_MII)
    480      1.17   thorpej 
    481      1.21   thorpej #define	ELINK_RUNNER_MII_RESET		0x4000
    482      1.19      fvdl #define	ELINK_RUNNER_ENABLE_MII		0x8000
    483      1.14   thorpej 
    484      1.12  jonathan /*
    485       1.1   thorpej  * FIFO Status (Window 4)
    486       1.1   thorpej  *
    487       1.1   thorpej  *   Supports FIFO diagnostics
    488       1.1   thorpej  *
    489       1.1   thorpej  *   Window 4/Port 0x04.1
    490       1.1   thorpej  *
    491       1.1   thorpej  *     15:	1=RX receiving (RO). Set when a packet is being received
    492       1.1   thorpej  *		into the RX FIFO.
    493       1.1   thorpej  *     14:	Reserved
    494       1.1   thorpej  *     13:	1=RX underrun (RO). Generates Adapter Failure interrupt.
    495       1.1   thorpej  *		Requires RX Reset or Global Reset command to recover.
    496       1.1   thorpej  *		It is generated when you read past the end of a packet -
    497       1.1   thorpej  *		reading past what has been received so far will give bad
    498       1.1   thorpej  *		data.
    499       1.1   thorpej  *     12:	1=RX status overrun (RO). Set when there are already 8
    500       1.1   thorpej  *		packets in the RX FIFO. While this bit is set, no additional
    501       1.1   thorpej  *		packets are received. Requires no action on the part of
    502       1.1   thorpej  *		the host. The condition is cleared once a packet has been
    503       1.1   thorpej  *		read out of the RX FIFO.
    504       1.1   thorpej  *     11:	1=RX overrun (RO). Set when the RX FIFO is full (there
    505       1.1   thorpej  *		may not be an overrun packet yet). While this bit is set,
    506       1.1   thorpej  *		no additional packets will be received (some additional
    507       1.1   thorpej  *		bytes can still be pending between the wire and the RX
    508       1.1   thorpej  *		FIFO). Requires no action on the part of the host. The
    509       1.1   thorpej  *		condition is cleared once a few bytes have been read out
    510       1.1   thorpej  *		from the RX FIFO.
    511       1.1   thorpej  *     10:	1=TX overrun (RO). Generates adapter failure interrupt.
    512       1.1   thorpej  *		Requires TX Reset or Global Reset command to recover.
    513       1.1   thorpej  *		Disables Transmitter.
    514       1.1   thorpej  *     9-8:	Unassigned.
    515       1.1   thorpej  *     7-0:	Built in self test bits for the RX and TX FIFO's.
    516       1.1   thorpej  */
    517      1.19      fvdl #define	FIFOS_RX_RECEIVING	(u_int16_t) 0x8000
    518      1.19      fvdl #define	FIFOS_RX_UNDERRUN	(u_int16_t) 0x2000
    519      1.19      fvdl #define	FIFOS_RX_STATUS_OVERRUN	(u_int16_t) 0x1000
    520      1.19      fvdl #define	FIFOS_RX_OVERRUN	(u_int16_t) 0x0800
    521      1.19      fvdl #define	FIFOS_TX_OVERRUN	(u_int16_t) 0x0400
    522       1.1   thorpej 
    523       1.1   thorpej /*
    524      1.10  jonathan  * ISA/eisa CONFIG_CNTRL media-present bits.
    525      1.10  jonathan  */
    526      1.19      fvdl #define ELINK_W0_CC_AUI 			(1<<13)
    527      1.19      fvdl #define ELINK_W0_CC_BNC 			(1<<12)
    528      1.19      fvdl #define ELINK_W0_CC_UTP 			(1<<9)
    529      1.19      fvdl #define	ELINK_W0_CC_MEDIAMASK	(ELINK_W0_CC_AUI|ELINK_W0_CC_BNC| \
    530      1.19      fvdl 				 ELINK_W0_CC_UTP)
    531      1.10  jonathan 
    532      1.10  jonathan /* EEPROM state flags/commands */
    533       1.1   thorpej #define EEPROM_BUSY			(1<<15)
    534       1.1   thorpej #define EEPROM_TST_MODE			(1<<14)
    535      1.21   thorpej 
    536       1.1   thorpej #define READ_EEPROM			(1<<7)
    537      1.21   thorpej 
    538      1.21   thorpej 	/* For the RoadRunner chips... */
    539      1.21   thorpej #define	WRITE_EEPROM_RR			0x100
    540      1.21   thorpej #define	READ_EEPROM_RR			0x200
    541      1.21   thorpej #define	ERASE_EEPROM_RR			0x300
    542      1.10  jonathan 
    543      1.12  jonathan /* window 4, MEDIA_STATUS bits */
    544      1.12  jonathan #define SQE_ENABLE			0x08	/* Enables SQE on AUI ports */
    545      1.12  jonathan #define JABBER_GUARD_ENABLE		0x40
    546      1.12  jonathan #define LINKBEAT_ENABLE			0x80
    547       1.1   thorpej #define DISABLE_UTP			0x0
    548      1.12  jonathan #define LINKBEAT_DETECT			0x800
    549       1.1   thorpej 
    550      1.10  jonathan /*
    551      1.12  jonathan  * Misc defines for various things.
    552      1.10  jonathan  */
    553      1.12  jonathan #define TAG_ADAPTER 			0xd0
    554      1.12  jonathan #define ACTIVATE_ADAPTER_TO_CONFIG 	0xff
    555      1.12  jonathan #define ENABLE_DRQ_IRQ			0x0001
    556      1.12  jonathan #define MFG_ID				0x506d	/* `TCM' */
    557      1.13     veego #define PROD_ID_3C509			0x5090	/* 509[0-f] */
    558      1.12  jonathan #define GO_WINDOW(x) 			bus_space_write_2(sc->sc_iot, \
    559      1.19      fvdl 				sc->sc_ioh, ELINK_COMMAND, WINDOW_SELECT|x)
    560      1.12  jonathan 
    561       1.7  jonathan 
    562      1.10  jonathan /* Used to probe for large-packet support. */
    563      1.19      fvdl #define ELINK_LARGEWIN_PROBE		ELINK_THRESH_DISABLE
    564      1.19      fvdl #define ELINK_LARGEWIN_MASK		0xffc
    565