Home | History | Annotate | Line # | Download | only in ic
elinkxl.c revision 1.101
      1  1.101    cegger /*	$NetBSD: elinkxl.c,v 1.101 2008/04/08 12:07:26 cegger Exp $	*/
      2    1.1      fvdl 
      3    1.1      fvdl /*-
      4    1.1      fvdl  * Copyright (c) 1998 The NetBSD Foundation, Inc.
      5    1.1      fvdl  * All rights reserved.
      6    1.1      fvdl  *
      7    1.1      fvdl  * This code is derived from software contributed to The NetBSD Foundation
      8    1.1      fvdl  * by Frank van der Linden.
      9    1.1      fvdl  *
     10    1.1      fvdl  * Redistribution and use in source and binary forms, with or without
     11    1.1      fvdl  * modification, are permitted provided that the following conditions
     12    1.1      fvdl  * are met:
     13    1.1      fvdl  * 1. Redistributions of source code must retain the above copyright
     14    1.1      fvdl  *    notice, this list of conditions and the following disclaimer.
     15    1.1      fvdl  * 2. Redistributions in binary form must reproduce the above copyright
     16    1.1      fvdl  *    notice, this list of conditions and the following disclaimer in the
     17    1.1      fvdl  *    documentation and/or other materials provided with the distribution.
     18    1.1      fvdl  * 3. All advertising materials mentioning features or use of this software
     19    1.1      fvdl  *    must display the following acknowledgement:
     20    1.1      fvdl  *	This product includes software developed by the NetBSD
     21    1.1      fvdl  *	Foundation, Inc. and its contributors.
     22    1.1      fvdl  * 4. Neither the name of The NetBSD Foundation nor the names of its
     23    1.1      fvdl  *    contributors may be used to endorse or promote products derived
     24    1.1      fvdl  *    from this software without specific prior written permission.
     25    1.1      fvdl  *
     26    1.1      fvdl  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
     27    1.1      fvdl  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     28    1.1      fvdl  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     29    1.1      fvdl  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
     30    1.1      fvdl  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     31    1.1      fvdl  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     32    1.1      fvdl  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     33    1.1      fvdl  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     34    1.1      fvdl  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     35    1.1      fvdl  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     36    1.1      fvdl  * POSSIBILITY OF SUCH DAMAGE.
     37    1.1      fvdl  */
     38   1.60     lukem 
     39   1.60     lukem #include <sys/cdefs.h>
     40  1.101    cegger __KERNEL_RCSID(0, "$NetBSD: elinkxl.c,v 1.101 2008/04/08 12:07:26 cegger Exp $");
     41    1.1      fvdl 
     42    1.1      fvdl #include "bpfilter.h"
     43    1.1      fvdl #include "rnd.h"
     44    1.1      fvdl 
     45    1.1      fvdl #include <sys/param.h>
     46    1.1      fvdl #include <sys/systm.h>
     47   1.30   thorpej #include <sys/callout.h>
     48    1.1      fvdl #include <sys/kernel.h>
     49    1.1      fvdl #include <sys/mbuf.h>
     50    1.1      fvdl #include <sys/socket.h>
     51    1.1      fvdl #include <sys/ioctl.h>
     52    1.1      fvdl #include <sys/errno.h>
     53    1.1      fvdl #include <sys/syslog.h>
     54    1.1      fvdl #include <sys/select.h>
     55    1.1      fvdl #include <sys/device.h>
     56    1.1      fvdl #if NRND > 0
     57    1.1      fvdl #include <sys/rnd.h>
     58    1.1      fvdl #endif
     59    1.1      fvdl 
     60   1.44   thorpej #include <uvm/uvm_extern.h>
     61   1.44   thorpej 
     62    1.1      fvdl #include <net/if.h>
     63    1.1      fvdl #include <net/if_dl.h>
     64    1.1      fvdl #include <net/if_ether.h>
     65    1.1      fvdl #include <net/if_media.h>
     66    1.1      fvdl 
     67    1.1      fvdl #if NBPFILTER > 0
     68    1.1      fvdl #include <net/bpf.h>
     69    1.1      fvdl #include <net/bpfdesc.h>
     70    1.1      fvdl #endif
     71    1.1      fvdl 
     72   1.99        ad #include <sys/cpu.h>
     73   1.99        ad #include <sys/bus.h>
     74   1.99        ad #include <sys/intr.h>
     75   1.21   thorpej #include <machine/endian.h>
     76    1.1      fvdl 
     77    1.1      fvdl #include <dev/mii/miivar.h>
     78    1.1      fvdl #include <dev/mii/mii.h>
     79   1.19   thorpej #include <dev/mii/mii_bitbang.h>
     80    1.1      fvdl 
     81    1.1      fvdl #include <dev/ic/elink3reg.h>
     82    1.1      fvdl /* #include <dev/ic/elink3var.h> */
     83    1.1      fvdl #include <dev/ic/elinkxlreg.h>
     84    1.1      fvdl #include <dev/ic/elinkxlvar.h>
     85    1.1      fvdl 
     86    1.1      fvdl #ifdef DEBUG
     87    1.1      fvdl int exdebug = 0;
     88    1.1      fvdl #endif
     89    1.1      fvdl 
     90    1.1      fvdl /* ifmedia callbacks */
     91   1.76     perry int ex_media_chg(struct ifnet *ifp);
     92   1.76     perry void ex_media_stat(struct ifnet *ifp, struct ifmediareq *req);
     93    1.1      fvdl 
     94   1.76     perry void ex_probe_media(struct ex_softc *);
     95   1.76     perry void ex_set_filter(struct ex_softc *);
     96   1.76     perry void ex_set_media(struct ex_softc *);
     97   1.76     perry void ex_set_xcvr(struct ex_softc *, u_int16_t);
     98   1.76     perry struct mbuf *ex_get(struct ex_softc *, int);
     99   1.76     perry u_int16_t ex_read_eeprom(struct ex_softc *, int);
    100   1.76     perry int ex_init(struct ifnet *);
    101   1.76     perry void ex_read(struct ex_softc *);
    102   1.76     perry void ex_reset(struct ex_softc *);
    103   1.76     perry void ex_set_mc(struct ex_softc *);
    104   1.76     perry void ex_getstats(struct ex_softc *);
    105   1.76     perry void ex_printstats(struct ex_softc *);
    106   1.76     perry void ex_tick(void *);
    107   1.76     perry 
    108   1.76     perry void ex_power(int, void *);
    109   1.76     perry 
    110   1.76     perry static int ex_eeprom_busy(struct ex_softc *);
    111   1.76     perry static int ex_add_rxbuf(struct ex_softc *, struct ex_rxdesc *);
    112   1.76     perry static void ex_init_txdescs(struct ex_softc *);
    113   1.76     perry 
    114   1.92     itohy static void ex_setup_tx(struct ex_softc *);
    115   1.76     perry static void ex_shutdown(void *);
    116   1.76     perry static void ex_start(struct ifnet *);
    117   1.76     perry static void ex_txstat(struct ex_softc *);
    118   1.76     perry 
    119   1.76     perry int ex_mii_readreg(struct device *, int, int);
    120   1.76     perry void ex_mii_writereg(struct device *, int, int, int);
    121   1.76     perry void ex_mii_statchg(struct device *);
    122    1.1      fvdl 
    123   1.76     perry void ex_probemedia(struct ex_softc *);
    124    1.2   thorpej 
    125    1.2   thorpej /*
    126    1.2   thorpej  * Structure to map media-present bits in boards to ifmedia codes and
    127    1.2   thorpej  * printable media names.  Used for table-driven ifmedia initialization.
    128    1.2   thorpej  */
    129    1.2   thorpej struct ex_media {
    130    1.2   thorpej 	int	exm_mpbit;		/* media present bit */
    131    1.2   thorpej 	const char *exm_name;		/* name of medium */
    132    1.2   thorpej 	int	exm_ifmedia;		/* ifmedia word for medium */
    133    1.2   thorpej 	int	exm_epmedia;		/* ELINKMEDIA_* constant */
    134    1.2   thorpej };
    135    1.2   thorpej 
    136    1.2   thorpej /*
    137    1.2   thorpej  * Media table for 3c90x chips.  Note that chips with MII have no
    138    1.2   thorpej  * `native' media.
    139    1.2   thorpej  */
    140    1.2   thorpej struct ex_media ex_native_media[] = {
    141    1.2   thorpej 	{ ELINK_PCI_10BASE_T,	"10baseT",	IFM_ETHER|IFM_10_T,
    142    1.2   thorpej 	  ELINKMEDIA_10BASE_T },
    143    1.2   thorpej 	{ ELINK_PCI_10BASE_T,	"10baseT-FDX",	IFM_ETHER|IFM_10_T|IFM_FDX,
    144    1.2   thorpej 	  ELINKMEDIA_10BASE_T },
    145    1.2   thorpej 	{ ELINK_PCI_AUI,	"10base5",	IFM_ETHER|IFM_10_5,
    146    1.2   thorpej 	  ELINKMEDIA_AUI },
    147    1.2   thorpej 	{ ELINK_PCI_BNC,	"10base2",	IFM_ETHER|IFM_10_2,
    148    1.2   thorpej 	  ELINKMEDIA_10BASE_2 },
    149    1.2   thorpej 	{ ELINK_PCI_100BASE_TX,	"100baseTX",	IFM_ETHER|IFM_100_TX,
    150    1.2   thorpej 	  ELINKMEDIA_100BASE_TX },
    151    1.2   thorpej 	{ ELINK_PCI_100BASE_TX,	"100baseTX-FDX",IFM_ETHER|IFM_100_TX|IFM_FDX,
    152    1.2   thorpej 	  ELINKMEDIA_100BASE_TX },
    153    1.2   thorpej 	{ ELINK_PCI_100BASE_FX,	"100baseFX",	IFM_ETHER|IFM_100_FX,
    154    1.2   thorpej 	  ELINKMEDIA_100BASE_FX },
    155    1.2   thorpej 	{ ELINK_PCI_100BASE_MII,"manual",	IFM_ETHER|IFM_MANUAL,
    156    1.2   thorpej 	  ELINKMEDIA_MII },
    157    1.2   thorpej 	{ ELINK_PCI_100BASE_T4,	"100baseT4",	IFM_ETHER|IFM_100_T4,
    158    1.2   thorpej 	  ELINKMEDIA_100BASE_T4 },
    159    1.2   thorpej 	{ 0,			NULL,		0,
    160    1.2   thorpej 	  0 },
    161    1.2   thorpej };
    162    1.2   thorpej 
    163    1.1      fvdl /*
    164   1.19   thorpej  * MII bit-bang glue.
    165   1.19   thorpej  */
    166   1.76     perry u_int32_t ex_mii_bitbang_read(struct device *);
    167   1.76     perry void ex_mii_bitbang_write(struct device *, u_int32_t);
    168   1.19   thorpej 
    169   1.19   thorpej const struct mii_bitbang_ops ex_mii_bitbang_ops = {
    170   1.19   thorpej 	ex_mii_bitbang_read,
    171   1.19   thorpej 	ex_mii_bitbang_write,
    172   1.19   thorpej 	{
    173   1.19   thorpej 		ELINK_PHY_DATA,		/* MII_BIT_MDO */
    174   1.19   thorpej 		ELINK_PHY_DATA,		/* MII_BIT_MDI */
    175   1.19   thorpej 		ELINK_PHY_CLK,		/* MII_BIT_MDC */
    176   1.19   thorpej 		ELINK_PHY_DIR,		/* MII_BIT_DIR_HOST_PHY */
    177   1.19   thorpej 		0,			/* MII_BIT_DIR_PHY_HOST */
    178   1.19   thorpej 	}
    179   1.19   thorpej };
    180   1.19   thorpej 
    181   1.19   thorpej /*
    182    1.1      fvdl  * Back-end attach and configure.
    183    1.1      fvdl  */
    184    1.1      fvdl void
    185    1.1      fvdl ex_config(sc)
    186    1.1      fvdl 	struct ex_softc *sc;
    187    1.1      fvdl {
    188    1.1      fvdl 	struct ifnet *ifp;
    189    1.1      fvdl 	u_int16_t val;
    190    1.1      fvdl 	u_int8_t macaddr[ETHER_ADDR_LEN] = {0};
    191    1.1      fvdl 	bus_space_tag_t iot = sc->sc_iot;
    192    1.1      fvdl 	bus_space_handle_t ioh = sc->sc_ioh;
    193   1.25  augustss 	int i, error, attach_stage;
    194    1.1      fvdl 
    195   1.97        ad 	callout_init(&sc->ex_mii_callout, 0);
    196   1.30   thorpej 
    197    1.1      fvdl 	ex_reset(sc);
    198    1.1      fvdl 
    199    1.1      fvdl 	val = ex_read_eeprom(sc, EEPROM_OEM_ADDR0);
    200    1.1      fvdl 	macaddr[0] = val >> 8;
    201    1.1      fvdl 	macaddr[1] = val & 0xff;
    202    1.1      fvdl 	val = ex_read_eeprom(sc, EEPROM_OEM_ADDR1);
    203    1.1      fvdl 	macaddr[2] = val >> 8;
    204    1.1      fvdl 	macaddr[3] = val & 0xff;
    205    1.1      fvdl 	val = ex_read_eeprom(sc, EEPROM_OEM_ADDR2);
    206    1.1      fvdl 	macaddr[4] = val >> 8;
    207    1.1      fvdl 	macaddr[5] = val & 0xff;
    208    1.1      fvdl 
    209  1.101    cegger 	aprint_normal_dev(&sc->sc_dev, "MAC address %s\n",
    210    1.1      fvdl 	    ether_sprintf(macaddr));
    211    1.1      fvdl 
    212   1.40      fvdl 	if (sc->ex_conf & (EX_CONF_INV_LED_POLARITY|EX_CONF_PHY_POWER)) {
    213   1.40      fvdl 		GO_WINDOW(2);
    214   1.40      fvdl 		val = bus_space_read_2(iot, ioh, ELINK_W2_RESET_OPTIONS);
    215   1.40      fvdl 		if (sc->ex_conf & EX_CONF_INV_LED_POLARITY)
    216   1.40      fvdl 			val |= ELINK_RESET_OPT_LEDPOLAR;
    217   1.40      fvdl 		if (sc->ex_conf & EX_CONF_PHY_POWER)
    218   1.40      fvdl 			val |= ELINK_RESET_OPT_PHYPOWER;
    219   1.40      fvdl 		bus_space_write_2(iot, ioh, ELINK_W2_RESET_OPTIONS, val);
    220   1.70    dogcow 	}
    221   1.70    dogcow 	if (sc->ex_conf & EX_CONF_NO_XCVR_PWR) {
    222   1.70    dogcow 		GO_WINDOW(0);
    223   1.70    dogcow 		bus_space_write_2(iot, ioh, ELINK_W0_MFG_ID,
    224   1.70    dogcow 		    EX_XCVR_PWR_MAGICBITS);
    225   1.15      haya 	}
    226   1.15      haya 
    227    1.1      fvdl 	attach_stage = 0;
    228    1.1      fvdl 
    229    1.1      fvdl 	/*
    230    1.1      fvdl 	 * Allocate the upload descriptors, and create and load the DMA
    231    1.1      fvdl 	 * map for them.
    232    1.1      fvdl 	 */
    233    1.1      fvdl 	if ((error = bus_dmamem_alloc(sc->sc_dmat,
    234   1.79     perry 	    EX_NUPD * sizeof (struct ex_upd), PAGE_SIZE, 0, &sc->sc_useg, 1,
    235   1.25  augustss             &sc->sc_urseg, BUS_DMA_NOWAIT)) != 0) {
    236  1.101    cegger 		aprint_error_dev(&sc->sc_dev,
    237  1.101    cegger 		    "can't allocate upload descriptors, error = %d\n",
    238  1.101    cegger 		    error);
    239    1.1      fvdl 		goto fail;
    240    1.1      fvdl 	}
    241    1.1      fvdl 
    242    1.1      fvdl 	attach_stage = 1;
    243    1.1      fvdl 
    244   1.25  augustss 	if ((error = bus_dmamem_map(sc->sc_dmat, &sc->sc_useg, sc->sc_urseg,
    245   1.96  christos 	    EX_NUPD * sizeof (struct ex_upd), (void **)&sc->sc_upd,
    246    1.1      fvdl 	    BUS_DMA_NOWAIT|BUS_DMA_COHERENT)) != 0) {
    247  1.101    cegger 		aprint_error_dev(&sc->sc_dev, "can't map upload descriptors, error = %d\n", error);
    248    1.1      fvdl 		goto fail;
    249    1.1      fvdl 	}
    250    1.1      fvdl 
    251    1.1      fvdl 	attach_stage = 2;
    252    1.1      fvdl 
    253    1.1      fvdl 	if ((error = bus_dmamap_create(sc->sc_dmat,
    254    1.1      fvdl 	    EX_NUPD * sizeof (struct ex_upd), 1,
    255    1.1      fvdl 	    EX_NUPD * sizeof (struct ex_upd), 0, BUS_DMA_NOWAIT,
    256    1.1      fvdl 	    &sc->sc_upd_dmamap)) != 0) {
    257  1.101    cegger 		aprint_error_dev(&sc->sc_dev,
    258  1.101    cegger 		    "can't create upload desc. DMA map, error = %d\n",
    259  1.101    cegger 		    error);
    260    1.1      fvdl 		goto fail;
    261    1.1      fvdl 	}
    262    1.1      fvdl 
    263    1.1      fvdl 	attach_stage = 3;
    264    1.1      fvdl 
    265    1.1      fvdl 	if ((error = bus_dmamap_load(sc->sc_dmat, sc->sc_upd_dmamap,
    266    1.1      fvdl 	    sc->sc_upd, EX_NUPD * sizeof (struct ex_upd), NULL,
    267    1.1      fvdl 	    BUS_DMA_NOWAIT)) != 0) {
    268  1.101    cegger 		aprint_error_dev(&sc->sc_dev,
    269  1.101    cegger 		    "can't load upload desc. DMA map, error = %d\n",
    270  1.101    cegger 		    error);
    271    1.1      fvdl 		goto fail;
    272    1.1      fvdl 	}
    273    1.1      fvdl 
    274    1.1      fvdl 	attach_stage = 4;
    275    1.1      fvdl 
    276    1.1      fvdl 	/*
    277    1.1      fvdl 	 * Allocate the download descriptors, and create and load the DMA
    278    1.1      fvdl 	 * map for them.
    279    1.1      fvdl 	 */
    280    1.1      fvdl 	if ((error = bus_dmamem_alloc(sc->sc_dmat,
    281   1.95     itohy 	    DPDMEM_SIZE + EX_IP4CSUMTX_PADLEN, PAGE_SIZE, 0, &sc->sc_dseg, 1,
    282   1.25  augustss 	    &sc->sc_drseg, BUS_DMA_NOWAIT)) != 0) {
    283  1.101    cegger 		aprint_error_dev(&sc->sc_dev,
    284  1.101    cegger 		    "can't allocate download descriptors, error = %d\n",
    285  1.101    cegger 		    error);
    286    1.1      fvdl 		goto fail;
    287    1.1      fvdl 	}
    288    1.1      fvdl 
    289    1.1      fvdl 	attach_stage = 5;
    290    1.1      fvdl 
    291   1.25  augustss 	if ((error = bus_dmamem_map(sc->sc_dmat, &sc->sc_dseg, sc->sc_drseg,
    292   1.96  christos 	    DPDMEM_SIZE + EX_IP4CSUMTX_PADLEN, (void **)&sc->sc_dpd,
    293    1.1      fvdl 	    BUS_DMA_NOWAIT|BUS_DMA_COHERENT)) != 0) {
    294  1.101    cegger 		aprint_error_dev(&sc->sc_dev, "can't map download descriptors, error = %d\n",
    295  1.101    cegger 		    error);
    296    1.1      fvdl 		goto fail;
    297    1.1      fvdl 	}
    298   1.95     itohy 	memset(sc->sc_dpd, 0, DPDMEM_SIZE + EX_IP4CSUMTX_PADLEN);
    299    1.1      fvdl 
    300    1.1      fvdl 	attach_stage = 6;
    301    1.1      fvdl 
    302    1.1      fvdl 	if ((error = bus_dmamap_create(sc->sc_dmat,
    303   1.95     itohy 	    DPDMEM_SIZE + EX_IP4CSUMTX_PADLEN, 1,
    304   1.95     itohy 	    DPDMEM_SIZE + EX_IP4CSUMTX_PADLEN, 0, BUS_DMA_NOWAIT,
    305    1.1      fvdl 	    &sc->sc_dpd_dmamap)) != 0) {
    306  1.101    cegger 		aprint_error_dev(&sc->sc_dev,
    307  1.101    cegger 		    "can't create download desc. DMA map, error = %d\n",
    308  1.101    cegger 		    error);
    309    1.1      fvdl 		goto fail;
    310    1.1      fvdl 	}
    311    1.1      fvdl 
    312    1.1      fvdl 	attach_stage = 7;
    313    1.1      fvdl 
    314    1.1      fvdl 	if ((error = bus_dmamap_load(sc->sc_dmat, sc->sc_dpd_dmamap,
    315   1.95     itohy 	    sc->sc_dpd, DPDMEM_SIZE + EX_IP4CSUMTX_PADLEN, NULL,
    316    1.1      fvdl 	    BUS_DMA_NOWAIT)) != 0) {
    317  1.101    cegger 		aprint_error_dev(&sc->sc_dev,
    318  1.101    cegger 		    "can't load download desc. DMA map, error = %d\n",
    319  1.101    cegger 		    error);
    320    1.1      fvdl 		goto fail;
    321    1.1      fvdl 	}
    322   1.95     itohy 	bus_dmamap_sync(sc->sc_dmat, sc->sc_dpd_dmamap,
    323   1.95     itohy 	    DPDMEMPAD_OFF, EX_IP4CSUMTX_PADLEN, BUS_DMASYNC_PREWRITE);
    324    1.1      fvdl 
    325    1.1      fvdl 	attach_stage = 8;
    326    1.1      fvdl 
    327    1.1      fvdl 
    328    1.1      fvdl 	/*
    329    1.1      fvdl 	 * Create the transmit buffer DMA maps.
    330    1.1      fvdl 	 */
    331    1.1      fvdl 	for (i = 0; i < EX_NDPD; i++) {
    332    1.1      fvdl 		if ((error = bus_dmamap_create(sc->sc_dmat, MCLBYTES,
    333    1.1      fvdl 		    EX_NTFRAGS, MCLBYTES, 0, BUS_DMA_NOWAIT,
    334    1.1      fvdl 		    &sc->sc_tx_dmamaps[i])) != 0) {
    335  1.101    cegger 			aprint_error_dev(&sc->sc_dev,
    336  1.101    cegger 			    "can't create tx DMA map %d, error = %d\n",
    337  1.101    cegger 			    i, error);
    338    1.1      fvdl 			goto fail;
    339    1.1      fvdl 		}
    340    1.1      fvdl 	}
    341    1.1      fvdl 
    342    1.1      fvdl 	attach_stage = 9;
    343    1.1      fvdl 
    344    1.1      fvdl 	/*
    345    1.1      fvdl 	 * Create the receive buffer DMA maps.
    346    1.1      fvdl 	 */
    347    1.1      fvdl 	for (i = 0; i < EX_NUPD; i++) {
    348    1.1      fvdl 		if ((error = bus_dmamap_create(sc->sc_dmat, MCLBYTES,
    349    1.1      fvdl 		    EX_NRFRAGS, MCLBYTES, 0, BUS_DMA_NOWAIT,
    350    1.1      fvdl 		    &sc->sc_rx_dmamaps[i])) != 0) {
    351  1.101    cegger 			aprint_error_dev(&sc->sc_dev,
    352  1.101    cegger 			    "can't create rx DMA map %d, error = %d\n",
    353  1.101    cegger 			    i, error);
    354    1.1      fvdl 			goto fail;
    355    1.1      fvdl 		}
    356    1.1      fvdl 	}
    357    1.1      fvdl 
    358    1.1      fvdl 	attach_stage = 10;
    359    1.1      fvdl 
    360    1.1      fvdl 	/*
    361    1.1      fvdl 	 * Create ring of upload descriptors, only once. The DMA engine
    362    1.1      fvdl 	 * will loop over this when receiving packets, stalling if it
    363    1.1      fvdl 	 * hits an UPD with a finished receive.
    364    1.1      fvdl 	 */
    365    1.1      fvdl 	for (i = 0; i < EX_NUPD; i++) {
    366    1.1      fvdl 		sc->sc_rxdescs[i].rx_dmamap = sc->sc_rx_dmamaps[i];
    367    1.1      fvdl 		sc->sc_rxdescs[i].rx_upd = &sc->sc_upd[i];
    368    1.9   thorpej 		sc->sc_upd[i].upd_frags[0].fr_len =
    369   1.21   thorpej 		    htole32((MCLBYTES - 2) | EX_FR_LAST);
    370    1.1      fvdl 		if (ex_add_rxbuf(sc, &sc->sc_rxdescs[i]) != 0) {
    371  1.101    cegger 			aprint_error_dev(&sc->sc_dev, "can't allocate or map rx buffers\n");
    372    1.1      fvdl 			goto fail;
    373    1.1      fvdl 		}
    374    1.1      fvdl 	}
    375    1.1      fvdl 
    376    1.1      fvdl 	bus_dmamap_sync(sc->sc_dmat, sc->sc_upd_dmamap, 0,
    377    1.1      fvdl 	    EX_NUPD * sizeof (struct ex_upd),
    378    1.1      fvdl 	    BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
    379    1.1      fvdl 
    380    1.1      fvdl 	ex_init_txdescs(sc);
    381    1.1      fvdl 
    382    1.1      fvdl 	attach_stage = 11;
    383    1.1      fvdl 
    384    1.1      fvdl 
    385    1.1      fvdl 	GO_WINDOW(3);
    386    1.1      fvdl 	val = bus_space_read_2(iot, ioh, ELINK_W3_RESET_OPTIONS);
    387    1.1      fvdl 	if (val & ELINK_MEDIACAP_MII)
    388    1.1      fvdl 		sc->ex_conf |= EX_CONF_MII;
    389    1.1      fvdl 
    390    1.1      fvdl 	ifp = &sc->sc_ethercom.ec_if;
    391    1.1      fvdl 
    392    1.2   thorpej 	/*
    393    1.2   thorpej 	 * Initialize our media structures and MII info.  We'll
    394    1.2   thorpej 	 * probe the MII if we discover that we have one.
    395    1.2   thorpej 	 */
    396    1.2   thorpej 	sc->ex_mii.mii_ifp = ifp;
    397    1.2   thorpej 	sc->ex_mii.mii_readreg = ex_mii_readreg;
    398    1.2   thorpej 	sc->ex_mii.mii_writereg = ex_mii_writereg;
    399    1.2   thorpej 	sc->ex_mii.mii_statchg = ex_mii_statchg;
    400   1.66      fair 	ifmedia_init(&sc->ex_mii.mii_media, IFM_IMASK, ex_media_chg,
    401    1.2   thorpej 	    ex_media_stat);
    402    1.2   thorpej 
    403    1.1      fvdl 	if (sc->ex_conf & EX_CONF_MII) {
    404    1.1      fvdl 		/*
    405    1.1      fvdl 		 * Find PHY, extract media information from it.
    406   1.14      fvdl 		 * First, select the right transceiver.
    407    1.1      fvdl 		 */
    408   1.69  christos 		ex_set_xcvr(sc, val);
    409   1.14      fvdl 
    410   1.23   thorpej 		mii_attach(&sc->sc_dev, &sc->ex_mii, 0xffffffff,
    411   1.24   thorpej 		    MII_PHY_ANY, MII_OFFSET_ANY, 0);
    412    1.1      fvdl 		if (LIST_FIRST(&sc->ex_mii.mii_phys) == NULL) {
    413    1.1      fvdl 			ifmedia_add(&sc->ex_mii.mii_media, IFM_ETHER|IFM_NONE,
    414    1.1      fvdl 			    0, NULL);
    415    1.1      fvdl 			ifmedia_set(&sc->ex_mii.mii_media, IFM_ETHER|IFM_NONE);
    416    1.1      fvdl 		} else {
    417    1.1      fvdl 			ifmedia_set(&sc->ex_mii.mii_media, IFM_ETHER|IFM_AUTO);
    418    1.1      fvdl 		}
    419    1.2   thorpej 	} else
    420    1.2   thorpej 		ex_probemedia(sc);
    421    1.1      fvdl 
    422  1.101    cegger 	strlcpy(ifp->if_xname, device_xname(&sc->sc_dev), IFNAMSIZ);
    423    1.1      fvdl 	ifp->if_softc = sc;
    424    1.1      fvdl 	ifp->if_start = ex_start;
    425    1.1      fvdl 	ifp->if_ioctl = ex_ioctl;
    426    1.1      fvdl 	ifp->if_watchdog = ex_watchdog;
    427   1.42   thorpej 	ifp->if_init = ex_init;
    428   1.42   thorpej 	ifp->if_stop = ex_stop;
    429    1.1      fvdl 	ifp->if_flags =
    430    1.1      fvdl 	    IFF_BROADCAST | IFF_SIMPLEX | IFF_NOTRAILERS | IFF_MULTICAST;
    431   1.77       kim 	sc->sc_if_flags = ifp->if_flags;
    432   1.46   thorpej 	IFQ_SET_READY(&ifp->if_snd);
    433    1.1      fvdl 
    434   1.43    bouyer 	/*
    435   1.43    bouyer 	 * We can support 802.1Q VLAN-sized frames.
    436   1.43    bouyer 	 */
    437   1.43    bouyer 	sc->sc_ethercom.ec_capabilities |= ETHERCAP_VLAN_MTU;
    438   1.43    bouyer 
    439   1.50   thorpej 	/*
    440   1.50   thorpej 	 * The 3c90xB has hardware IPv4/TCPv4/UDPv4 checksum support.
    441   1.50   thorpej 	 */
    442   1.50   thorpej 	if (sc->ex_conf & EX_CONF_90XB)
    443   1.80      yamt 		sc->sc_ethercom.ec_if.if_capabilities |=
    444   1.80      yamt 		    IFCAP_CSUM_IPv4_Tx | IFCAP_CSUM_IPv4_Rx |
    445   1.80      yamt 		    IFCAP_CSUM_TCPv4_Tx | IFCAP_CSUM_TCPv4_Rx |
    446   1.80      yamt 		    IFCAP_CSUM_UDPv4_Tx | IFCAP_CSUM_UDPv4_Rx;
    447   1.50   thorpej 
    448    1.1      fvdl 	if_attach(ifp);
    449    1.1      fvdl 	ether_ifattach(ifp, macaddr);
    450    1.1      fvdl 
    451    1.1      fvdl 	GO_WINDOW(1);
    452    1.1      fvdl 
    453    1.1      fvdl 	sc->tx_start_thresh = 20;
    454    1.1      fvdl 	sc->tx_succ_ok = 0;
    455    1.1      fvdl 
    456    1.1      fvdl 	/* TODO: set queues to 0 */
    457    1.1      fvdl 
    458    1.1      fvdl #if NRND > 0
    459  1.101    cegger 	rnd_attach_source(&sc->rnd_source, device_xname(&sc->sc_dev),
    460    1.5  explorer 			  RND_TYPE_NET, 0);
    461    1.1      fvdl #endif
    462    1.1      fvdl 
    463    1.1      fvdl 	/*  Establish callback to reset card when we reboot. */
    464   1.25  augustss 	sc->sc_sdhook = shutdownhook_establish(ex_shutdown, sc);
    465   1.47   thorpej 	if (sc->sc_sdhook == NULL)
    466  1.101    cegger 		aprint_error_dev(&sc->sc_dev, "WARNING: unable to establish shutdown hook\n");
    467   1.47   thorpej 
    468   1.48   kanaoka 	/* Add a suspend hook to make sure we come back up after a resume. */
    469  1.101    cegger 	sc->sc_powerhook = powerhook_establish(device_xname(&sc->sc_dev),
    470   1.89  jmcneill 	    ex_power, sc);
    471   1.47   thorpej 	if (sc->sc_powerhook == NULL)
    472  1.101    cegger 		aprint_error_dev(&sc->sc_dev, "WARNING: unable to establish power hook\n");
    473   1.34     jhawk 
    474   1.34     jhawk 	/* The attach is successful. */
    475   1.34     jhawk 	sc->ex_flags |= EX_FLAGS_ATTACHED;
    476    1.1      fvdl 	return;
    477    1.1      fvdl 
    478    1.1      fvdl  fail:
    479    1.1      fvdl 	/*
    480    1.1      fvdl 	 * Free any resources we've allocated during the failed attach
    481    1.1      fvdl 	 * attempt.  Do this in reverse order and fall though.
    482    1.1      fvdl 	 */
    483    1.1      fvdl 	switch (attach_stage) {
    484    1.1      fvdl 	case 11:
    485    1.1      fvdl 	    {
    486    1.1      fvdl 		struct ex_rxdesc *rxd;
    487    1.1      fvdl 
    488    1.1      fvdl 		for (i = 0; i < EX_NUPD; i++) {
    489    1.1      fvdl 			rxd = &sc->sc_rxdescs[i];
    490    1.1      fvdl 			if (rxd->rx_mbhead != NULL) {
    491    1.1      fvdl 				bus_dmamap_unload(sc->sc_dmat, rxd->rx_dmamap);
    492    1.1      fvdl 				m_freem(rxd->rx_mbhead);
    493    1.1      fvdl 			}
    494    1.1      fvdl 		}
    495    1.1      fvdl 	    }
    496    1.1      fvdl 		/* FALLTHROUGH */
    497    1.1      fvdl 
    498    1.1      fvdl 	case 10:
    499    1.1      fvdl 		for (i = 0; i < EX_NUPD; i++)
    500    1.1      fvdl 			bus_dmamap_destroy(sc->sc_dmat, sc->sc_rx_dmamaps[i]);
    501    1.1      fvdl 		/* FALLTHROUGH */
    502    1.1      fvdl 
    503    1.1      fvdl 	case 9:
    504    1.1      fvdl 		for (i = 0; i < EX_NDPD; i++)
    505    1.1      fvdl 			bus_dmamap_destroy(sc->sc_dmat, sc->sc_tx_dmamaps[i]);
    506    1.1      fvdl 		/* FALLTHROUGH */
    507    1.1      fvdl 	case 8:
    508    1.1      fvdl 		bus_dmamap_unload(sc->sc_dmat, sc->sc_dpd_dmamap);
    509    1.1      fvdl 		/* FALLTHROUGH */
    510    1.1      fvdl 
    511    1.1      fvdl 	case 7:
    512    1.1      fvdl 		bus_dmamap_destroy(sc->sc_dmat, sc->sc_dpd_dmamap);
    513    1.1      fvdl 		/* FALLTHROUGH */
    514    1.1      fvdl 
    515    1.1      fvdl 	case 6:
    516   1.96  christos 		bus_dmamem_unmap(sc->sc_dmat, (void *)sc->sc_dpd,
    517    1.1      fvdl 		    EX_NDPD * sizeof (struct ex_dpd));
    518    1.1      fvdl 		/* FALLTHROUGH */
    519    1.1      fvdl 
    520    1.1      fvdl 	case 5:
    521   1.25  augustss 		bus_dmamem_free(sc->sc_dmat, &sc->sc_dseg, sc->sc_drseg);
    522    1.1      fvdl 		break;
    523    1.1      fvdl 
    524    1.1      fvdl 	case 4:
    525    1.1      fvdl 		bus_dmamap_unload(sc->sc_dmat, sc->sc_upd_dmamap);
    526    1.1      fvdl 		/* FALLTHROUGH */
    527    1.1      fvdl 
    528    1.1      fvdl 	case 3:
    529    1.1      fvdl 		bus_dmamap_destroy(sc->sc_dmat, sc->sc_upd_dmamap);
    530    1.1      fvdl 		/* FALLTHROUGH */
    531    1.1      fvdl 
    532    1.1      fvdl 	case 2:
    533   1.96  christos 		bus_dmamem_unmap(sc->sc_dmat, (void *)sc->sc_upd,
    534    1.1      fvdl 		    EX_NUPD * sizeof (struct ex_upd));
    535    1.1      fvdl 		/* FALLTHROUGH */
    536    1.1      fvdl 
    537    1.1      fvdl 	case 1:
    538   1.25  augustss 		bus_dmamem_free(sc->sc_dmat, &sc->sc_useg, sc->sc_urseg);
    539    1.1      fvdl 		break;
    540    1.1      fvdl 	}
    541    1.1      fvdl 
    542    1.2   thorpej }
    543    1.2   thorpej 
    544    1.2   thorpej /*
    545    1.2   thorpej  * Find the media present on non-MII chips.
    546    1.2   thorpej  */
    547    1.2   thorpej void
    548    1.2   thorpej ex_probemedia(sc)
    549    1.2   thorpej 	struct ex_softc *sc;
    550    1.2   thorpej {
    551    1.2   thorpej 	bus_space_tag_t iot = sc->sc_iot;
    552    1.2   thorpej 	bus_space_handle_t ioh = sc->sc_ioh;
    553    1.2   thorpej 	struct ifmedia *ifm = &sc->ex_mii.mii_media;
    554    1.2   thorpej 	struct ex_media *exm;
    555    1.2   thorpej 	u_int16_t config1, reset_options, default_media;
    556    1.2   thorpej 	int defmedia = 0;
    557    1.2   thorpej 	const char *sep = "", *defmedianame = NULL;
    558    1.2   thorpej 
    559    1.2   thorpej 	GO_WINDOW(3);
    560    1.2   thorpej 	config1 = bus_space_read_2(iot, ioh, ELINK_W3_INTERNAL_CONFIG + 2);
    561    1.2   thorpej 	reset_options = bus_space_read_1(iot, ioh, ELINK_W3_RESET_OPTIONS);
    562    1.2   thorpej 	GO_WINDOW(0);
    563    1.2   thorpej 
    564    1.2   thorpej 	default_media = (config1 & CONFIG_MEDIAMASK) >> CONFIG_MEDIAMASK_SHIFT;
    565    1.2   thorpej 
    566  1.101    cegger 	aprint_normal_dev(&sc->sc_dev, "");
    567    1.2   thorpej 
    568    1.2   thorpej 	/* Sanity check that there are any media! */
    569    1.2   thorpej 	if ((reset_options & ELINK_PCI_MEDIAMASK) == 0) {
    570   1.68   thorpej 		aprint_error("no media present!\n");
    571    1.2   thorpej 		ifmedia_add(ifm, IFM_ETHER|IFM_NONE, 0, NULL);
    572    1.2   thorpej 		ifmedia_set(ifm, IFM_ETHER|IFM_NONE);
    573    1.2   thorpej 		return;
    574    1.2   thorpej 	}
    575    1.2   thorpej 
    576   1.68   thorpej #define	PRINT(str)	aprint_normal("%s%s", sep, str); sep = ", "
    577    1.2   thorpej 
    578    1.2   thorpej 	for (exm = ex_native_media; exm->exm_name != NULL; exm++) {
    579    1.2   thorpej 		if (reset_options & exm->exm_mpbit) {
    580    1.2   thorpej 			/*
    581    1.2   thorpej 			 * Default media is a little complicated.  We
    582    1.2   thorpej 			 * support full-duplex which uses the same
    583    1.2   thorpej 			 * reset options bit.
    584    1.2   thorpej 			 *
    585    1.2   thorpej 			 * XXX Check EEPROM for default to FDX?
    586    1.2   thorpej 			 */
    587    1.2   thorpej 			if (exm->exm_epmedia == default_media) {
    588    1.2   thorpej 				if ((exm->exm_ifmedia & IFM_FDX) == 0) {
    589    1.2   thorpej 					defmedia = exm->exm_ifmedia;
    590    1.2   thorpej 					defmedianame = exm->exm_name;
    591    1.2   thorpej 				}
    592    1.2   thorpej 			} else if (defmedia == 0) {
    593    1.2   thorpej 				defmedia = exm->exm_ifmedia;
    594    1.2   thorpej 				defmedianame = exm->exm_name;
    595    1.2   thorpej 			}
    596    1.2   thorpej 			ifmedia_add(ifm, exm->exm_ifmedia, exm->exm_epmedia,
    597    1.2   thorpej 			    NULL);
    598    1.2   thorpej 			PRINT(exm->exm_name);
    599    1.2   thorpej 		}
    600    1.2   thorpej 	}
    601    1.2   thorpej 
    602    1.2   thorpej #undef PRINT
    603    1.2   thorpej 
    604    1.2   thorpej #ifdef DIAGNOSTIC
    605    1.2   thorpej 	if (defmedia == 0)
    606    1.2   thorpej 		panic("ex_probemedia: impossible");
    607    1.2   thorpej #endif
    608    1.2   thorpej 
    609   1.68   thorpej 	aprint_normal(", default %s\n", defmedianame);
    610    1.2   thorpej 	ifmedia_set(ifm, defmedia);
    611    1.1      fvdl }
    612    1.1      fvdl 
    613    1.1      fvdl /*
    614   1.92     itohy  * Setup transmitter parameters.
    615   1.92     itohy  */
    616   1.92     itohy static void
    617   1.92     itohy ex_setup_tx(sc)
    618   1.92     itohy 	struct ex_softc *sc;
    619   1.92     itohy {
    620   1.92     itohy 	bus_space_tag_t iot = sc->sc_iot;
    621   1.92     itohy 	bus_space_handle_t ioh = sc->sc_ioh;
    622   1.92     itohy 
    623   1.92     itohy 	/*
    624   1.92     itohy 	 * Disable reclaim threshold for 90xB, set free threshold to
    625   1.92     itohy 	 * 6 * 256 = 1536 for 90x.
    626   1.92     itohy 	 */
    627   1.92     itohy 	if (sc->ex_conf & EX_CONF_90XB)
    628   1.92     itohy 		bus_space_write_2(iot, ioh, ELINK_COMMAND,
    629   1.92     itohy 		    ELINK_TXRECLTHRESH | 255);
    630   1.92     itohy 	else
    631   1.92     itohy 		bus_space_write_1(iot, ioh, ELINK_TXFREETHRESH, 6);
    632   1.92     itohy 
    633   1.92     itohy 	/* Setup early transmission start threshold. */
    634   1.92     itohy 	bus_space_write_2(iot, ioh, ELINK_COMMAND,
    635   1.92     itohy 	    ELINK_TXSTARTTHRESH | sc->tx_start_thresh);
    636   1.92     itohy }
    637   1.92     itohy 
    638   1.92     itohy /*
    639    1.1      fvdl  * Bring device up.
    640    1.1      fvdl  */
    641   1.42   thorpej int
    642   1.42   thorpej ex_init(ifp)
    643   1.42   thorpej 	struct ifnet *ifp;
    644    1.1      fvdl {
    645   1.42   thorpej 	struct ex_softc *sc = ifp->if_softc;
    646    1.1      fvdl 	bus_space_tag_t iot = sc->sc_iot;
    647    1.1      fvdl 	bus_space_handle_t ioh = sc->sc_ioh;
    648   1.47   thorpej 	int i;
    649   1.90     itohy 	u_int16_t val;
    650   1.47   thorpej 	int error = 0;
    651    1.1      fvdl 
    652   1.47   thorpej 	if ((error = ex_enable(sc)) != 0)
    653   1.47   thorpej 		goto out;
    654    1.1      fvdl 
    655    1.1      fvdl 	ex_waitcmd(sc);
    656   1.42   thorpej 	ex_stop(ifp, 0);
    657    1.1      fvdl 
    658   1.90     itohy 	GO_WINDOW(2);
    659   1.90     itohy 
    660   1.90     itohy 	/* Turn on PHY power. */
    661   1.90     itohy 	if (sc->ex_conf & (EX_CONF_PHY_POWER | EX_CONF_INV_LED_POLARITY)) {
    662   1.90     itohy 		val = bus_space_read_2(iot, ioh, ELINK_W2_RESET_OPTIONS);
    663   1.90     itohy 		if (sc->ex_conf & EX_CONF_PHY_POWER)
    664   1.90     itohy 			val |= ELINK_RESET_OPT_PHYPOWER; /* turn on PHY power */
    665   1.90     itohy 		if (sc->ex_conf & EX_CONF_INV_LED_POLARITY)
    666   1.90     itohy 			val |= ELINK_RESET_OPT_LEDPOLAR; /* invert LED polarity */
    667   1.90     itohy 		bus_space_write_2(iot, ioh, ELINK_W2_RESET_OPTIONS, val);
    668   1.90     itohy 	}
    669   1.90     itohy 
    670    1.1      fvdl 	/*
    671    1.1      fvdl 	 * Set the station address and clear the station mask. The latter
    672    1.1      fvdl 	 * is needed for 90x cards, 0 is the default for 90xB cards.
    673    1.1      fvdl 	 */
    674    1.1      fvdl 	for (i = 0; i < ETHER_ADDR_LEN; i++) {
    675    1.1      fvdl 		bus_space_write_1(iot, ioh, ELINK_W2_ADDR_0 + i,
    676   1.98    dyoung 		    CLLADDR(ifp->if_sadl)[i]);
    677    1.1      fvdl 		bus_space_write_1(iot, ioh, ELINK_W2_RECVMASK_0 + i, 0);
    678    1.1      fvdl 	}
    679    1.1      fvdl 
    680    1.1      fvdl 	GO_WINDOW(3);
    681    1.1      fvdl 
    682    1.1      fvdl 	bus_space_write_2(iot, ioh, ELINK_COMMAND, RX_RESET);
    683    1.1      fvdl 	ex_waitcmd(sc);
    684    1.1      fvdl 	bus_space_write_2(iot, ioh, ELINK_COMMAND, TX_RESET);
    685    1.1      fvdl 	ex_waitcmd(sc);
    686    1.1      fvdl 
    687   1.92     itohy 	/* Load Tx parameters. */
    688   1.92     itohy 	ex_setup_tx(sc);
    689    1.1      fvdl 
    690    1.1      fvdl 	bus_space_write_2(iot, ioh, ELINK_COMMAND,
    691    1.1      fvdl 	    SET_RX_EARLY_THRESH | ELINK_THRESH_DISABLE);
    692    1.1      fvdl 
    693    1.1      fvdl 	bus_space_write_4(iot, ioh, ELINK_DMACTRL,
    694    1.1      fvdl 	    bus_space_read_4(iot, ioh, ELINK_DMACTRL) | ELINK_DMAC_UPRXEAREN);
    695    1.1      fvdl 
    696   1.61  christos 	bus_space_write_2(iot, ioh, ELINK_COMMAND,
    697   1.61  christos 	    SET_RD_0_MASK | XL_WATCHED_INTERRUPTS);
    698   1.61  christos 	bus_space_write_2(iot, ioh, ELINK_COMMAND,
    699   1.61  christos 	    SET_INTR_MASK | XL_WATCHED_INTERRUPTS);
    700    1.1      fvdl 
    701    1.1      fvdl 	bus_space_write_2(iot, ioh, ELINK_COMMAND, ACK_INTR | 0xff);
    702   1.15      haya 	if (sc->intr_ack)
    703   1.15      haya 	    (* sc->intr_ack)(sc);
    704    1.1      fvdl 	ex_set_media(sc);
    705    1.1      fvdl 	ex_set_mc(sc);
    706    1.1      fvdl 
    707    1.1      fvdl 
    708    1.1      fvdl 	bus_space_write_2(iot, ioh, ELINK_COMMAND, STATS_ENABLE);
    709    1.1      fvdl 	bus_space_write_2(iot, ioh, ELINK_COMMAND, TX_ENABLE);
    710    1.1      fvdl 	bus_space_write_4(iot, ioh, ELINK_UPLISTPTR, sc->sc_upddma);
    711    1.1      fvdl 	bus_space_write_2(iot, ioh, ELINK_COMMAND, RX_ENABLE);
    712    1.1      fvdl 	bus_space_write_2(iot, ioh, ELINK_COMMAND, ELINK_UPUNSTALL);
    713   1.38      haya 
    714    1.1      fvdl 	ifp->if_flags |= IFF_RUNNING;
    715    1.1      fvdl 	ifp->if_flags &= ~IFF_OACTIVE;
    716    1.1      fvdl 	ex_start(ifp);
    717   1.77       kim 	sc->sc_if_flags = ifp->if_flags;
    718    1.1      fvdl 
    719    1.1      fvdl 	GO_WINDOW(1);
    720    1.1      fvdl 
    721   1.30   thorpej 	callout_reset(&sc->ex_mii_callout, hz, ex_tick, sc);
    722   1.42   thorpej 
    723   1.47   thorpej  out:
    724   1.47   thorpej 	if (error) {
    725   1.47   thorpej 		ifp->if_flags &= ~(IFF_RUNNING | IFF_OACTIVE);
    726   1.47   thorpej 		ifp->if_timer = 0;
    727  1.101    cegger 		aprint_error_dev(&sc->sc_dev, "interface not running\n");
    728   1.47   thorpej 	}
    729   1.47   thorpej 	return (error);
    730    1.1      fvdl }
    731    1.1      fvdl 
    732   1.67     enami #define	MCHASHSIZE		256
    733   1.67     enami #define	ex_mchash(addr)		(ether_crc32_be((addr), ETHER_ADDR_LEN) & \
    734   1.67     enami 				    (MCHASHSIZE - 1))
    735    1.1      fvdl 
    736    1.1      fvdl /*
    737    1.1      fvdl  * Set multicast receive filter. Also take care of promiscuous mode
    738    1.1      fvdl  * here (XXX).
    739    1.1      fvdl  */
    740    1.1      fvdl void
    741    1.1      fvdl ex_set_mc(sc)
    742   1.31  augustss 	struct ex_softc *sc;
    743    1.1      fvdl {
    744    1.1      fvdl 	struct ifnet *ifp = &sc->sc_ethercom.ec_if;
    745    1.1      fvdl 	struct ethercom *ec = &sc->sc_ethercom;
    746    1.1      fvdl 	struct ether_multi *enm;
    747    1.1      fvdl 	struct ether_multistep estep;
    748    1.1      fvdl 	int i;
    749    1.1      fvdl 	u_int16_t mask = FIL_INDIVIDUAL | FIL_BRDCST;
    750    1.1      fvdl 
    751   1.67     enami 	if (ifp->if_flags & IFF_PROMISC) {
    752    1.1      fvdl 		mask |= FIL_PROMISC;
    753   1.67     enami 		goto allmulti;
    754   1.67     enami 	}
    755   1.79     perry 
    756   1.67     enami 	ETHER_FIRST_MULTI(estep, ec, enm);
    757   1.67     enami 	if (enm == NULL)
    758   1.67     enami 		goto nomulti;
    759   1.67     enami 
    760   1.67     enami 	if ((sc->ex_conf & EX_CONF_90XB) == 0)
    761   1.67     enami 		/* No multicast hash filtering. */
    762   1.67     enami 		goto allmulti;
    763   1.67     enami 
    764   1.67     enami 	for (i = 0; i < MCHASHSIZE; i++)
    765   1.67     enami 		bus_space_write_2(sc->sc_iot, sc->sc_ioh,
    766   1.67     enami 		    ELINK_COMMAND, ELINK_CLEARHASHFILBIT | i);
    767   1.67     enami 
    768   1.67     enami 	do {
    769   1.67     enami 		if (memcmp(enm->enm_addrlo, enm->enm_addrhi,
    770   1.67     enami 		    ETHER_ADDR_LEN) != 0)
    771   1.67     enami 			goto allmulti;
    772   1.67     enami 
    773   1.67     enami 		i = ex_mchash(enm->enm_addrlo);
    774   1.67     enami 		bus_space_write_2(sc->sc_iot, sc->sc_ioh,
    775   1.67     enami 		    ELINK_COMMAND, ELINK_SETHASHFILBIT | i);
    776   1.67     enami 		ETHER_NEXT_MULTI(estep, enm);
    777   1.67     enami 	} while (enm != NULL);
    778   1.67     enami 	mask |= FIL_MULTIHASH;
    779   1.67     enami 
    780   1.67     enami nomulti:
    781   1.67     enami 	ifp->if_flags &= ~IFF_ALLMULTI;
    782   1.67     enami 	bus_space_write_2(sc->sc_iot, sc->sc_ioh, ELINK_COMMAND,
    783   1.67     enami 	    SET_RX_FILTER | mask);
    784   1.67     enami 	return;
    785    1.1      fvdl 
    786   1.67     enami allmulti:
    787   1.67     enami 	ifp->if_flags |= IFF_ALLMULTI;
    788   1.67     enami 	mask |= FIL_MULTICAST;
    789    1.1      fvdl 	bus_space_write_2(sc->sc_iot, sc->sc_ioh, ELINK_COMMAND,
    790    1.1      fvdl 	    SET_RX_FILTER | mask);
    791    1.1      fvdl }
    792    1.1      fvdl 
    793    1.1      fvdl 
    794   1.92     itohy /*
    795   1.92     itohy  * The Tx Complete interrupts occur only on errors,
    796   1.92     itohy  * and this is the error handler.
    797   1.92     itohy  */
    798    1.1      fvdl static void
    799    1.1      fvdl ex_txstat(sc)
    800    1.1      fvdl 	struct ex_softc *sc;
    801    1.1      fvdl {
    802   1.42   thorpej 	struct ifnet *ifp = &sc->sc_ethercom.ec_if;
    803    1.1      fvdl 	bus_space_tag_t iot = sc->sc_iot;
    804    1.1      fvdl 	bus_space_handle_t ioh = sc->sc_ioh;
    805   1.92     itohy 	int i, err = 0;
    806    1.1      fvdl 
    807    1.1      fvdl 	/*
    808    1.1      fvdl 	 * We need to read+write TX_STATUS until we get a 0 status
    809    1.1      fvdl 	 * in order to turn off the interrupt flag.
    810   1.92     itohy 	 * ELINK_TXSTATUS is in the upper byte of 2 with ELINK_TIMER.
    811    1.1      fvdl 	 */
    812   1.92     itohy 	for (;;) {
    813   1.92     itohy 		i = bus_space_read_2(iot, ioh, ELINK_TIMER);
    814   1.92     itohy 		if ((i & TXS_COMPLETE) == 0)
    815   1.92     itohy 			break;
    816   1.85  christos 		bus_space_write_2(iot, ioh, ELINK_TIMER, 0x0);
    817   1.92     itohy 		err |= i;
    818   1.92     itohy 	}
    819   1.92     itohy 	err &= ~TXS_TIMER;
    820   1.92     itohy 
    821   1.92     itohy 	if ((err & (TXS_UNDERRUN | TXS_JABBER | TXS_RECLAIM))
    822   1.92     itohy 	    || err == 0 /* should not happen, just in case */) {
    823   1.92     itohy 		/*
    824   1.92     itohy 		 * Make sure the transmission is stopped.
    825   1.92     itohy 		 */
    826   1.92     itohy 		bus_space_write_2(iot, ioh, ELINK_COMMAND, ELINK_DNSTALL);
    827   1.92     itohy 		for (i = 1000; i > 0; i--)
    828   1.92     itohy 			if ((bus_space_read_4(iot, ioh, ELINK_DMACTRL) &
    829   1.92     itohy 			    ELINK_DMAC_DNINPROG) == 0)
    830   1.92     itohy 				break;
    831   1.92     itohy 
    832   1.92     itohy 		/*
    833   1.92     itohy 		 * Reset the transmitter.
    834   1.92     itohy 		 */
    835   1.92     itohy 		bus_space_write_2(iot, ioh, ELINK_COMMAND, TX_RESET);
    836    1.1      fvdl 
    837   1.92     itohy 		/* Resetting takes a while and we will do more than wait. */
    838   1.92     itohy 
    839   1.92     itohy 		ifp->if_flags &= ~IFF_OACTIVE;
    840   1.92     itohy 		++sc->sc_ethercom.ec_if.if_oerrors;
    841  1.101    cegger 		printf("%s:%s%s%s", device_xname(&sc->sc_dev),
    842   1.92     itohy 		    (err & TXS_UNDERRUN) ? " transmit underrun" : "",
    843   1.92     itohy 		    (err & TXS_JABBER) ? " jabber" : "",
    844   1.92     itohy 		    (err & TXS_RECLAIM) ? " reclaim" : "");
    845   1.92     itohy 		if (err == 0)
    846   1.92     itohy 			printf(" unknown Tx error");
    847   1.92     itohy 		printf(" (%x)", err);
    848   1.92     itohy 		if (err & TXS_UNDERRUN) {
    849   1.92     itohy 			printf(" @%d", sc->tx_start_thresh);
    850   1.92     itohy 			if (sc->tx_succ_ok < 256 &&
    851   1.92     itohy 			    (i = min(ETHER_MAX_LEN, sc->tx_start_thresh + 20))
    852   1.92     itohy 			    > sc->tx_start_thresh) {
    853   1.92     itohy 				printf(", new threshold is %d", i);
    854   1.92     itohy 				sc->tx_start_thresh = i;
    855   1.92     itohy 			}
    856    1.1      fvdl 			sc->tx_succ_ok = 0;
    857   1.92     itohy 		}
    858   1.92     itohy 		printf("\n");
    859   1.92     itohy 		if (err & TXS_MAX_COLLISION)
    860   1.92     itohy 			++sc->sc_ethercom.ec_if.if_collisions;
    861   1.92     itohy 
    862   1.92     itohy 		/* Wait for TX_RESET to finish. */
    863   1.92     itohy 		ex_waitcmd(sc);
    864   1.92     itohy 
    865   1.92     itohy 		/* Reload Tx parameters. */
    866   1.92     itohy 		ex_setup_tx(sc);
    867   1.92     itohy 	} else {
    868   1.92     itohy 		if (err & TXS_MAX_COLLISION)
    869    1.1      fvdl 			++sc->sc_ethercom.ec_if.if_collisions;
    870   1.92     itohy 		sc->sc_ethercom.ec_if.if_flags &= ~IFF_OACTIVE;
    871   1.94     itohy 	}
    872   1.94     itohy 
    873   1.94     itohy 	bus_space_write_2(iot, ioh, ELINK_COMMAND, TX_ENABLE);
    874   1.94     itohy 
    875   1.94     itohy 	/* Retransmit current packet if any. */
    876   1.94     itohy 	if (sc->tx_head) {
    877   1.94     itohy 		ifp->if_flags |= IFF_OACTIVE;
    878   1.94     itohy 		bus_space_write_2(iot, ioh, ELINK_COMMAND,
    879   1.94     itohy 		    ELINK_DNUNSTALL);
    880   1.94     itohy 		bus_space_write_4(iot, ioh, ELINK_DNLISTPTR,
    881   1.94     itohy 		    DPD_DMADDR(sc, sc->tx_head));
    882   1.94     itohy 
    883   1.94     itohy 		/* Retrigger watchdog if stopped. */
    884   1.94     itohy 		if (ifp->if_timer == 0)
    885   1.94     itohy 			ifp->if_timer = 1;
    886    1.1      fvdl 	}
    887    1.1      fvdl }
    888    1.1      fvdl 
    889    1.1      fvdl int
    890    1.1      fvdl ex_media_chg(ifp)
    891    1.1      fvdl 	struct ifnet *ifp;
    892    1.1      fvdl {
    893    1.1      fvdl 
    894    1.1      fvdl 	if (ifp->if_flags & IFF_UP)
    895   1.42   thorpej 		ex_init(ifp);
    896    1.1      fvdl 	return 0;
    897    1.1      fvdl }
    898    1.1      fvdl 
    899    1.1      fvdl void
    900   1.69  christos ex_set_xcvr(sc, media)
    901   1.69  christos 	struct ex_softc *sc;
    902   1.69  christos 	const u_int16_t media;
    903   1.69  christos {
    904   1.69  christos 	bus_space_tag_t iot = sc->sc_iot;
    905   1.69  christos 	bus_space_handle_t ioh = sc->sc_ioh;
    906   1.69  christos 	u_int32_t icfg;
    907   1.69  christos 
    908   1.69  christos 	/*
    909   1.69  christos 	 * We're already in Window 3
    910   1.69  christos 	 */
    911   1.69  christos 	icfg = bus_space_read_4(iot, ioh, ELINK_W3_INTERNAL_CONFIG);
    912   1.69  christos 	icfg &= ~(CONFIG_XCVR_SEL << 16);
    913   1.69  christos 	if (media & (ELINK_MEDIACAP_MII | ELINK_MEDIACAP_100BASET4))
    914   1.69  christos 		icfg |= ELINKMEDIA_MII << (CONFIG_XCVR_SEL_SHIFT + 16);
    915   1.69  christos 	if (media & ELINK_MEDIACAP_100BASETX)
    916   1.69  christos 		icfg |= ELINKMEDIA_AUTO << (CONFIG_XCVR_SEL_SHIFT + 16);
    917   1.69  christos 	if (media & ELINK_MEDIACAP_100BASEFX)
    918   1.79     perry 		icfg |= ELINKMEDIA_100BASE_FX
    919   1.69  christos 			<< (CONFIG_XCVR_SEL_SHIFT + 16);
    920   1.69  christos 	bus_space_write_4(iot, ioh, ELINK_W3_INTERNAL_CONFIG, icfg);
    921   1.69  christos }
    922   1.69  christos 
    923   1.69  christos void
    924    1.1      fvdl ex_set_media(sc)
    925    1.1      fvdl 	struct ex_softc *sc;
    926    1.1      fvdl {
    927    1.1      fvdl 	bus_space_tag_t iot = sc->sc_iot;
    928    1.1      fvdl 	bus_space_handle_t ioh = sc->sc_ioh;
    929   1.37      haya 	u_int32_t configreg;
    930    1.1      fvdl 
    931    1.1      fvdl 	if (((sc->ex_conf & EX_CONF_MII) &&
    932    1.1      fvdl 	    (sc->ex_mii.mii_media_active & IFM_FDX))
    933    1.1      fvdl 	    || (!(sc->ex_conf & EX_CONF_MII) &&
    934    1.1      fvdl 	    (sc->ex_mii.mii_media.ifm_media & IFM_FDX))) {
    935    1.1      fvdl 		bus_space_write_2(iot, ioh, ELINK_W3_MAC_CONTROL,
    936    1.1      fvdl 		    MAC_CONTROL_FDX);
    937    1.1      fvdl 	} else {
    938    1.1      fvdl 		bus_space_write_2(iot, ioh, ELINK_W3_MAC_CONTROL, 0);
    939    1.1      fvdl 	}
    940    1.1      fvdl 
    941    1.1      fvdl 	/*
    942    1.1      fvdl 	 * If the device has MII, select it, and then tell the
    943    1.1      fvdl 	 * PHY which media to use.
    944    1.1      fvdl 	 */
    945    1.1      fvdl 	if (sc->ex_conf & EX_CONF_MII) {
    946   1.69  christos 		u_int16_t val;
    947   1.69  christos 
    948    1.1      fvdl 		GO_WINDOW(3);
    949   1.69  christos 		val = bus_space_read_2(iot, ioh, ELINK_W3_RESET_OPTIONS);
    950   1.69  christos 		ex_set_xcvr(sc, val);
    951    1.1      fvdl 		mii_mediachg(&sc->ex_mii);
    952    1.1      fvdl 		return;
    953    1.1      fvdl 	}
    954    1.1      fvdl 
    955    1.1      fvdl 	GO_WINDOW(4);
    956    1.1      fvdl 	bus_space_write_2(iot, ioh, ELINK_W4_MEDIA_TYPE, 0);
    957    1.1      fvdl 	bus_space_write_2(iot, ioh, ELINK_COMMAND, STOP_TRANSCEIVER);
    958    1.1      fvdl 	delay(800);
    959    1.1      fvdl 
    960    1.1      fvdl 	/*
    961    1.1      fvdl 	 * Now turn on the selected media/transceiver.
    962    1.1      fvdl 	 */
    963    1.1      fvdl 	switch (IFM_SUBTYPE(sc->ex_mii.mii_media.ifm_cur->ifm_media)) {
    964    1.1      fvdl 	case IFM_10_T:
    965    1.1      fvdl 		bus_space_write_2(iot, ioh, ELINK_W4_MEDIA_TYPE,
    966    1.1      fvdl 		    JABBER_GUARD_ENABLE|LINKBEAT_ENABLE);
    967    1.1      fvdl 		break;
    968    1.1      fvdl 
    969    1.1      fvdl 	case IFM_10_2:
    970    1.1      fvdl 		bus_space_write_2(iot, ioh, ELINK_COMMAND, START_TRANSCEIVER);
    971    1.1      fvdl 		DELAY(800);
    972    1.1      fvdl 		break;
    973    1.1      fvdl 
    974    1.1      fvdl 	case IFM_100_TX:
    975    1.1      fvdl 	case IFM_100_FX:
    976    1.1      fvdl 		bus_space_write_2(iot, ioh, ELINK_W4_MEDIA_TYPE,
    977    1.1      fvdl 		    LINKBEAT_ENABLE);
    978    1.1      fvdl 		DELAY(800);
    979    1.1      fvdl 		break;
    980    1.1      fvdl 
    981    1.1      fvdl 	case IFM_10_5:
    982    1.1      fvdl 		bus_space_write_2(iot, ioh, ELINK_W4_MEDIA_TYPE,
    983    1.1      fvdl 		    SQE_ENABLE);
    984    1.1      fvdl 		DELAY(800);
    985    1.1      fvdl 		break;
    986    1.1      fvdl 
    987    1.1      fvdl 	case IFM_MANUAL:
    988    1.1      fvdl 		break;
    989    1.1      fvdl 
    990    1.1      fvdl 	case IFM_NONE:
    991    1.1      fvdl 		return;
    992    1.1      fvdl 
    993    1.1      fvdl 	default:
    994    1.1      fvdl 		panic("ex_set_media: impossible");
    995    1.1      fvdl 	}
    996    1.1      fvdl 
    997    1.1      fvdl 	GO_WINDOW(3);
    998   1.37      haya 	configreg = bus_space_read_4(iot, ioh, ELINK_W3_INTERNAL_CONFIG);
    999    1.1      fvdl 
   1000   1.37      haya 	configreg &= ~(CONFIG_MEDIAMASK << 16);
   1001   1.37      haya 	configreg |= (sc->ex_mii.mii_media.ifm_cur->ifm_data <<
   1002   1.37      haya 	    (CONFIG_MEDIAMASK_SHIFT + 16));
   1003    1.1      fvdl 
   1004   1.37      haya 	bus_space_write_4(iot, ioh, ELINK_W3_INTERNAL_CONFIG, configreg);
   1005    1.1      fvdl }
   1006    1.1      fvdl 
   1007    1.1      fvdl /*
   1008    1.1      fvdl  * Get currently-selected media from card.
   1009    1.1      fvdl  * (if_media callback, may be called before interface is brought up).
   1010    1.1      fvdl  */
   1011    1.1      fvdl void
   1012    1.1      fvdl ex_media_stat(ifp, req)
   1013    1.1      fvdl 	struct ifnet *ifp;
   1014    1.1      fvdl 	struct ifmediareq *req;
   1015    1.1      fvdl {
   1016    1.1      fvdl 	struct ex_softc *sc = ifp->if_softc;
   1017   1.72  drochner 	u_int16_t help;
   1018    1.1      fvdl 
   1019   1.73    bouyer 	if ((ifp->if_flags & (IFF_UP|IFF_RUNNING)) == (IFF_UP|IFF_RUNNING)) {
   1020   1.73    bouyer 		if (sc->ex_conf & EX_CONF_MII) {
   1021   1.73    bouyer 			mii_pollstat(&sc->ex_mii);
   1022   1.73    bouyer 			req->ifm_status = sc->ex_mii.mii_media_status;
   1023   1.73    bouyer 			req->ifm_active = sc->ex_mii.mii_media_active;
   1024   1.73    bouyer 		} else {
   1025   1.73    bouyer 			GO_WINDOW(4);
   1026   1.73    bouyer 			req->ifm_status = IFM_AVALID;
   1027   1.73    bouyer 			req->ifm_active =
   1028   1.73    bouyer 			    sc->ex_mii.mii_media.ifm_cur->ifm_media;
   1029   1.73    bouyer 			help = bus_space_read_2(sc->sc_iot, sc->sc_ioh,
   1030   1.73    bouyer 						ELINK_W4_MEDIA_TYPE);
   1031   1.73    bouyer 			if (help & LINKBEAT_DETECT)
   1032   1.73    bouyer 				req->ifm_status |= IFM_ACTIVE;
   1033   1.73    bouyer 			GO_WINDOW(1);
   1034   1.73    bouyer 		}
   1035    1.1      fvdl 	}
   1036    1.1      fvdl }
   1037    1.1      fvdl 
   1038    1.1      fvdl 
   1039    1.1      fvdl 
   1040    1.1      fvdl /*
   1041    1.1      fvdl  * Start outputting on the interface.
   1042    1.1      fvdl  */
   1043    1.1      fvdl static void
   1044    1.1      fvdl ex_start(ifp)
   1045    1.1      fvdl 	struct ifnet *ifp;
   1046    1.1      fvdl {
   1047    1.1      fvdl 	struct ex_softc *sc = ifp->if_softc;
   1048    1.1      fvdl 	bus_space_tag_t iot = sc->sc_iot;
   1049    1.1      fvdl 	bus_space_handle_t ioh = sc->sc_ioh;
   1050    1.1      fvdl 	volatile struct ex_fraghdr *fr = NULL;
   1051    1.1      fvdl 	volatile struct ex_dpd *dpd = NULL, *prevdpd = NULL;
   1052    1.1      fvdl 	struct ex_txdesc *txp;
   1053   1.46   thorpej 	struct mbuf *mb_head;
   1054    1.1      fvdl 	bus_dmamap_t dmamap;
   1055   1.95     itohy 	int m_csumflags, offset, seglen, totlen, segment, error;
   1056   1.50   thorpej 	u_int32_t csum_flags;
   1057    1.1      fvdl 
   1058    1.1      fvdl 	if (sc->tx_head || sc->tx_free == NULL)
   1059    1.1      fvdl 		return;
   1060    1.1      fvdl 
   1061    1.1      fvdl 	txp = NULL;
   1062    1.1      fvdl 
   1063    1.1      fvdl 	/*
   1064    1.1      fvdl 	 * We're finished if there is nothing more to add to the list or if
   1065    1.1      fvdl 	 * we're all filled up with buffers to transmit.
   1066    1.1      fvdl 	 */
   1067   1.46   thorpej 	while (sc->tx_free != NULL) {
   1068    1.1      fvdl 		/*
   1069    1.1      fvdl 		 * Grab a packet to transmit.
   1070    1.1      fvdl 		 */
   1071   1.46   thorpej 		IFQ_DEQUEUE(&ifp->if_snd, mb_head);
   1072   1.46   thorpej 		if (mb_head == NULL)
   1073   1.46   thorpej 			break;
   1074    1.1      fvdl 
   1075    1.1      fvdl 		/*
   1076   1.91   tsutsui 		 * mb_head might be updated later,
   1077   1.91   tsutsui 		 * so preserve csum_flags here.
   1078   1.91   tsutsui 		 */
   1079   1.91   tsutsui 		m_csumflags = mb_head->m_pkthdr.csum_flags;
   1080   1.91   tsutsui 
   1081   1.91   tsutsui 		/*
   1082    1.1      fvdl 		 * Get pointer to next available tx desc.
   1083    1.1      fvdl 		 */
   1084    1.1      fvdl 		txp = sc->tx_free;
   1085    1.1      fvdl 		dmamap = txp->tx_dmamap;
   1086    1.1      fvdl 
   1087    1.1      fvdl 		/*
   1088    1.1      fvdl 		 * Go through each of the mbufs in the chain and initialize
   1089    1.1      fvdl 		 * the transmit buffer descriptors with the physical address
   1090    1.1      fvdl 		 * and size of the mbuf.
   1091    1.1      fvdl 		 */
   1092    1.1      fvdl  reload:
   1093    1.1      fvdl 		error = bus_dmamap_load_mbuf(sc->sc_dmat, dmamap,
   1094   1.55   thorpej 		    mb_head, BUS_DMA_WRITE|BUS_DMA_NOWAIT);
   1095    1.1      fvdl 		switch (error) {
   1096    1.1      fvdl 		case 0:
   1097    1.1      fvdl 			/* Success. */
   1098    1.1      fvdl 			break;
   1099    1.1      fvdl 
   1100    1.1      fvdl 		case EFBIG:
   1101    1.1      fvdl 		    {
   1102    1.1      fvdl 			struct mbuf *mn;
   1103    1.1      fvdl 
   1104    1.1      fvdl 			/*
   1105    1.1      fvdl 			 * We ran out of segments.  We have to recopy this
   1106    1.1      fvdl 			 * mbuf chain first.  Bail out if we can't get the
   1107    1.1      fvdl 			 * new buffers.
   1108    1.1      fvdl 			 */
   1109  1.101    cegger 			printf("%s: too many segments, ", device_xname(&sc->sc_dev));
   1110    1.1      fvdl 
   1111    1.1      fvdl 			MGETHDR(mn, M_DONTWAIT, MT_DATA);
   1112    1.1      fvdl 			if (mn == NULL) {
   1113    1.1      fvdl 				m_freem(mb_head);
   1114    1.1      fvdl 				printf("aborting\n");
   1115    1.1      fvdl 				goto out;
   1116    1.1      fvdl 			}
   1117    1.1      fvdl 			if (mb_head->m_pkthdr.len > MHLEN) {
   1118    1.1      fvdl 				MCLGET(mn, M_DONTWAIT);
   1119    1.1      fvdl 				if ((mn->m_flags & M_EXT) == 0) {
   1120    1.1      fvdl 					m_freem(mn);
   1121    1.1      fvdl 					m_freem(mb_head);
   1122    1.1      fvdl 					printf("aborting\n");
   1123    1.1      fvdl 					goto out;
   1124    1.1      fvdl 				}
   1125    1.1      fvdl 			}
   1126    1.1      fvdl 			m_copydata(mb_head, 0, mb_head->m_pkthdr.len,
   1127   1.96  christos 			    mtod(mn, void *));
   1128    1.1      fvdl 			mn->m_pkthdr.len = mn->m_len = mb_head->m_pkthdr.len;
   1129    1.1      fvdl 			m_freem(mb_head);
   1130    1.1      fvdl 			mb_head = mn;
   1131    1.1      fvdl 			printf("retrying\n");
   1132    1.1      fvdl 			goto reload;
   1133    1.1      fvdl 		    }
   1134    1.1      fvdl 
   1135    1.1      fvdl 		default:
   1136    1.1      fvdl 			/*
   1137    1.1      fvdl 			 * Some other problem; report it.
   1138    1.1      fvdl 			 */
   1139  1.101    cegger 			aprint_error_dev(&sc->sc_dev, "can't load mbuf chain, error = %d\n",
   1140  1.101    cegger 			    error);
   1141    1.1      fvdl 			m_freem(mb_head);
   1142    1.1      fvdl 			goto out;
   1143    1.1      fvdl 		}
   1144   1.57      yamt 
   1145   1.57      yamt 		/*
   1146   1.57      yamt 		 * remove our tx desc from freelist.
   1147   1.57      yamt 		 */
   1148   1.57      yamt 		sc->tx_free = txp->tx_next;
   1149   1.57      yamt 		txp->tx_next = NULL;
   1150    1.1      fvdl 
   1151    1.1      fvdl 		fr = &txp->tx_dpd->dpd_frags[0];
   1152    1.1      fvdl 		totlen = 0;
   1153    1.1      fvdl 		for (segment = 0; segment < dmamap->dm_nsegs; segment++, fr++) {
   1154   1.21   thorpej 			fr->fr_addr = htole32(dmamap->dm_segs[segment].ds_addr);
   1155   1.95     itohy 			seglen = dmamap->dm_segs[segment].ds_len;
   1156   1.95     itohy 			fr->fr_len = htole32(seglen);
   1157   1.95     itohy 			totlen += seglen;
   1158   1.95     itohy 		}
   1159   1.95     itohy 		if (__predict_false(totlen <= EX_IP4CSUMTX_PADLEN &&
   1160   1.95     itohy 		    (m_csumflags & M_CSUM_IPv4) != 0)) {
   1161   1.95     itohy 			/*
   1162   1.95     itohy 			 * Pad short packets to avoid ip4csum-tx bug.
   1163   1.95     itohy 			 *
   1164   1.95     itohy 			 * XXX Should we still consider if such short
   1165   1.95     itohy 			 *     (36 bytes or less) packets might already
   1166   1.95     itohy 			 *     occupy EX_NTFRAG (== 32) fragements here?
   1167   1.95     itohy 			 */
   1168   1.95     itohy 			KASSERT(segment < EX_NTFRAGS);
   1169   1.95     itohy 			fr->fr_addr = htole32(DPDMEMPAD_DMADDR(sc));
   1170   1.95     itohy 			seglen = EX_IP4CSUMTX_PADLEN + 1 - totlen;
   1171   1.95     itohy 			fr->fr_len = htole32(EX_FR_LAST | seglen);
   1172   1.95     itohy 			totlen += seglen;
   1173   1.95     itohy 		} else {
   1174   1.95     itohy 			fr--;
   1175   1.95     itohy 			fr->fr_len |= htole32(EX_FR_LAST);
   1176    1.1      fvdl 		}
   1177    1.1      fvdl 		txp->tx_mbhead = mb_head;
   1178    1.1      fvdl 
   1179    1.1      fvdl 		bus_dmamap_sync(sc->sc_dmat, dmamap, 0, dmamap->dm_mapsize,
   1180    1.1      fvdl 		    BUS_DMASYNC_PREWRITE);
   1181    1.1      fvdl 
   1182    1.1      fvdl 		dpd = txp->tx_dpd;
   1183    1.1      fvdl 		dpd->dpd_nextptr = 0;
   1184   1.21   thorpej 		dpd->dpd_fsh = htole32(totlen);
   1185    1.1      fvdl 
   1186   1.63       wiz 		/* Byte-swap constants so compiler can optimize. */
   1187   1.50   thorpej 
   1188   1.50   thorpej 		if (sc->ex_conf & EX_CONF_90XB) {
   1189   1.50   thorpej 			csum_flags = 0;
   1190   1.50   thorpej 
   1191   1.91   tsutsui 			if (m_csumflags & M_CSUM_IPv4)
   1192   1.50   thorpej 				csum_flags |= htole32(EX_DPD_IPCKSUM);
   1193   1.50   thorpej 
   1194   1.91   tsutsui 			if (m_csumflags & M_CSUM_TCPv4)
   1195   1.50   thorpej 				csum_flags |= htole32(EX_DPD_TCPCKSUM);
   1196   1.91   tsutsui 			else if (m_csumflags & M_CSUM_UDPv4)
   1197   1.50   thorpej 				csum_flags |= htole32(EX_DPD_UDPCKSUM);
   1198   1.50   thorpej 
   1199   1.50   thorpej 			dpd->dpd_fsh |= csum_flags;
   1200   1.50   thorpej 		} else {
   1201   1.50   thorpej 			KDASSERT((mb_head->m_pkthdr.csum_flags &
   1202   1.50   thorpej 			    (M_CSUM_IPv4|M_CSUM_TCPv4|M_CSUM_UDPv4)) == 0);
   1203   1.50   thorpej 		}
   1204   1.50   thorpej 
   1205    1.1      fvdl 		bus_dmamap_sync(sc->sc_dmat, sc->sc_dpd_dmamap,
   1206   1.81  christos 		    ((const char *)(intptr_t)dpd - (const char *)sc->sc_dpd),
   1207    1.1      fvdl 		    sizeof (struct ex_dpd),
   1208    1.1      fvdl 		    BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
   1209    1.1      fvdl 
   1210    1.1      fvdl 		/*
   1211    1.1      fvdl 		 * No need to stall the download engine, we know it's
   1212    1.1      fvdl 		 * not busy right now.
   1213    1.1      fvdl 		 *
   1214    1.1      fvdl 		 * Fix up pointers in both the "soft" tx and the physical
   1215    1.1      fvdl 		 * tx list.
   1216    1.1      fvdl 		 */
   1217    1.1      fvdl 		if (sc->tx_head != NULL) {
   1218    1.1      fvdl 			prevdpd = sc->tx_tail->tx_dpd;
   1219   1.81  christos 			offset = ((const char *)(intptr_t)prevdpd - (const char *)sc->sc_dpd);
   1220    1.1      fvdl 			bus_dmamap_sync(sc->sc_dmat, sc->sc_dpd_dmamap,
   1221    1.1      fvdl 			    offset, sizeof (struct ex_dpd),
   1222    1.1      fvdl 			    BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
   1223   1.21   thorpej 			prevdpd->dpd_nextptr = htole32(DPD_DMADDR(sc, txp));
   1224    1.1      fvdl 			bus_dmamap_sync(sc->sc_dmat, sc->sc_dpd_dmamap,
   1225    1.1      fvdl 			    offset, sizeof (struct ex_dpd),
   1226   1.79     perry 			    BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
   1227    1.1      fvdl 			sc->tx_tail->tx_next = txp;
   1228    1.1      fvdl 			sc->tx_tail = txp;
   1229    1.1      fvdl 		} else {
   1230    1.1      fvdl 			sc->tx_tail = sc->tx_head = txp;
   1231    1.1      fvdl 		}
   1232    1.1      fvdl 
   1233    1.1      fvdl #if NBPFILTER > 0
   1234    1.1      fvdl 		/*
   1235    1.1      fvdl 		 * Pass packet to bpf if there is a listener.
   1236    1.1      fvdl 		 */
   1237    1.1      fvdl 		if (ifp->if_bpf)
   1238    1.1      fvdl 			bpf_mtap(ifp->if_bpf, mb_head);
   1239    1.1      fvdl #endif
   1240    1.1      fvdl 	}
   1241    1.1      fvdl  out:
   1242    1.1      fvdl 	if (sc->tx_head) {
   1243   1.21   thorpej 		sc->tx_tail->tx_dpd->dpd_fsh |= htole32(EX_DPD_DNIND);
   1244    1.1      fvdl 		bus_dmamap_sync(sc->sc_dmat, sc->sc_dpd_dmamap,
   1245   1.96  christos 		    ((char *)sc->tx_tail->tx_dpd - (char *)sc->sc_dpd),
   1246    1.1      fvdl 		    sizeof (struct ex_dpd),
   1247    1.1      fvdl 		    BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
   1248    1.1      fvdl 		ifp->if_flags |= IFF_OACTIVE;
   1249    1.1      fvdl 		bus_space_write_2(iot, ioh, ELINK_COMMAND, ELINK_DNUNSTALL);
   1250    1.1      fvdl 		bus_space_write_4(iot, ioh, ELINK_DNLISTPTR,
   1251    1.1      fvdl 		    DPD_DMADDR(sc, sc->tx_head));
   1252    1.3  drochner 
   1253    1.3  drochner 		/* trigger watchdog */
   1254    1.3  drochner 		ifp->if_timer = 5;
   1255    1.1      fvdl 	}
   1256    1.1      fvdl }
   1257    1.1      fvdl 
   1258    1.1      fvdl 
   1259    1.1      fvdl int
   1260    1.1      fvdl ex_intr(arg)
   1261    1.1      fvdl 	void *arg;
   1262    1.1      fvdl {
   1263    1.1      fvdl 	struct ex_softc *sc = arg;
   1264    1.1      fvdl 	bus_space_tag_t iot = sc->sc_iot;
   1265    1.1      fvdl 	bus_space_handle_t ioh = sc->sc_ioh;
   1266    1.1      fvdl 	u_int16_t stat;
   1267    1.1      fvdl 	int ret = 0;
   1268    1.1      fvdl 	struct ifnet *ifp = &sc->sc_ethercom.ec_if;
   1269    1.1      fvdl 
   1270   1.47   thorpej 	if ((ifp->if_flags & IFF_RUNNING) == 0 ||
   1271   1.87   thorpej 	    !device_is_active(&sc->sc_dev))
   1272   1.28     enami 		return (0);
   1273   1.28     enami 
   1274    1.1      fvdl 	for (;;) {
   1275    1.1      fvdl 		stat = bus_space_read_2(iot, ioh, ELINK_STATUS);
   1276   1.22   mycroft 
   1277   1.61  christos 		if ((stat & XL_WATCHED_INTERRUPTS) == 0) {
   1278   1.61  christos 			if ((stat & INTR_LATCH) == 0) {
   1279   1.22   mycroft #if 0
   1280   1.22   mycroft 				printf("%s: intr latch cleared\n",
   1281  1.101    cegger 				       device_xname(&sc->sc_dev));
   1282   1.22   mycroft #endif
   1283   1.22   mycroft 				break;
   1284   1.22   mycroft 			}
   1285   1.22   mycroft 		}
   1286   1.22   mycroft 
   1287   1.22   mycroft 		ret = 1;
   1288   1.22   mycroft 
   1289    1.1      fvdl 		/*
   1290    1.1      fvdl 		 * Acknowledge interrupts.
   1291    1.1      fvdl 		 */
   1292    1.1      fvdl 		bus_space_write_2(iot, ioh, ELINK_COMMAND, ACK_INTR |
   1293   1.61  christos 		    (stat & (XL_WATCHED_INTERRUPTS | INTR_LATCH)));
   1294   1.15      haya 		if (sc->intr_ack)
   1295   1.22   mycroft 			(*sc->intr_ack)(sc);
   1296   1.22   mycroft 
   1297   1.61  christos 		if (stat & HOST_ERROR) {
   1298  1.101    cegger 			aprint_error_dev(&sc->sc_dev, "adapter failure (%x)\n",
   1299  1.101    cegger 			    stat);
   1300    1.1      fvdl 			ex_reset(sc);
   1301   1.42   thorpej 			ex_init(ifp);
   1302    1.1      fvdl 			return 1;
   1303    1.1      fvdl 		}
   1304   1.61  christos 		if (stat & UPD_STATS) {
   1305    1.1      fvdl 			ex_getstats(sc);
   1306    1.1      fvdl 		}
   1307   1.94     itohy 		if (stat & TX_COMPLETE) {
   1308   1.94     itohy 			ex_txstat(sc);
   1309   1.94     itohy #if 0
   1310   1.94     itohy 			if (stat & DN_COMPLETE)
   1311   1.94     itohy 				printf("%s: Ignoring Dn interrupt (%x)\n",
   1312  1.101    cegger 				    device_xname(&sc->sc_dev), stat);
   1313   1.94     itohy #endif
   1314   1.94     itohy 			/*
   1315   1.94     itohy 			 * In some rare cases, both Tx Complete and
   1316   1.94     itohy 			 * Dn Complete bits are set.  However, the packet
   1317   1.94     itohy 			 * has been reloaded in ex_txstat() and should not
   1318   1.94     itohy 			 * handle the Dn Complete event here.
   1319   1.94     itohy 			 * Hence the "else" below.
   1320   1.94     itohy 			 */
   1321   1.94     itohy 		} else if (stat & DN_COMPLETE) {
   1322    1.1      fvdl 			struct ex_txdesc *txp, *ptxp = NULL;
   1323    1.1      fvdl 			bus_dmamap_t txmap;
   1324    1.3  drochner 
   1325    1.3  drochner 			/* reset watchdog timer, was set in ex_start() */
   1326    1.3  drochner 			ifp->if_timer = 0;
   1327    1.3  drochner 
   1328    1.1      fvdl 			for (txp = sc->tx_head; txp != NULL;
   1329    1.1      fvdl 			    txp = txp->tx_next) {
   1330    1.1      fvdl 				bus_dmamap_sync(sc->sc_dmat,
   1331    1.1      fvdl 				    sc->sc_dpd_dmamap,
   1332   1.96  christos 				    (char *)txp->tx_dpd - (char *)sc->sc_dpd,
   1333    1.1      fvdl 				    sizeof (struct ex_dpd),
   1334    1.1      fvdl 				    BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
   1335    1.1      fvdl 				if (txp->tx_mbhead != NULL) {
   1336    1.1      fvdl 					txmap = txp->tx_dmamap;
   1337    1.1      fvdl 					bus_dmamap_sync(sc->sc_dmat, txmap,
   1338    1.1      fvdl 					    0, txmap->dm_mapsize,
   1339    1.1      fvdl 					    BUS_DMASYNC_POSTWRITE);
   1340    1.1      fvdl 					bus_dmamap_unload(sc->sc_dmat, txmap);
   1341    1.1      fvdl 					m_freem(txp->tx_mbhead);
   1342    1.1      fvdl 					txp->tx_mbhead = NULL;
   1343    1.1      fvdl 				}
   1344    1.1      fvdl 				ptxp = txp;
   1345    1.1      fvdl 			}
   1346    1.1      fvdl 
   1347    1.1      fvdl 			/*
   1348    1.1      fvdl 			 * Move finished tx buffers back to the tx free list.
   1349    1.1      fvdl 			 */
   1350    1.1      fvdl 			if (sc->tx_free) {
   1351    1.1      fvdl 				sc->tx_ftail->tx_next = sc->tx_head;
   1352    1.1      fvdl 				sc->tx_ftail = ptxp;
   1353    1.1      fvdl 			} else
   1354    1.1      fvdl 				sc->tx_ftail = sc->tx_free = sc->tx_head;
   1355    1.1      fvdl 
   1356    1.1      fvdl 			sc->tx_head = sc->tx_tail = NULL;
   1357    1.1      fvdl 			ifp->if_flags &= ~IFF_OACTIVE;
   1358   1.92     itohy 
   1359   1.92     itohy 			if (sc->tx_succ_ok < 256)
   1360   1.92     itohy 				sc->tx_succ_ok++;
   1361    1.1      fvdl 		}
   1362    1.1      fvdl 
   1363   1.61  christos 		if (stat & UP_COMPLETE) {
   1364    1.1      fvdl 			struct ex_rxdesc *rxd;
   1365    1.1      fvdl 			struct mbuf *m;
   1366    1.1      fvdl 			struct ex_upd *upd;
   1367    1.1      fvdl 			bus_dmamap_t rxmap;
   1368    1.1      fvdl 			u_int32_t pktstat;
   1369    1.1      fvdl 
   1370    1.1      fvdl  rcvloop:
   1371    1.1      fvdl 			rxd = sc->rx_head;
   1372    1.1      fvdl 			rxmap = rxd->rx_dmamap;
   1373    1.1      fvdl 			m = rxd->rx_mbhead;
   1374    1.1      fvdl 			upd = rxd->rx_upd;
   1375    1.1      fvdl 
   1376    1.1      fvdl 			bus_dmamap_sync(sc->sc_dmat, rxmap, 0,
   1377    1.1      fvdl 			    rxmap->dm_mapsize,
   1378    1.1      fvdl 			    BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
   1379    1.1      fvdl 			bus_dmamap_sync(sc->sc_dmat, sc->sc_upd_dmamap,
   1380   1.96  christos 			    ((char *)upd - (char *)sc->sc_upd),
   1381    1.1      fvdl 			    sizeof (struct ex_upd),
   1382    1.1      fvdl 			    BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
   1383   1.32   tsutsui 			pktstat = le32toh(upd->upd_pktstatus);
   1384    1.1      fvdl 
   1385    1.1      fvdl 			if (pktstat & EX_UPD_COMPLETE) {
   1386    1.1      fvdl 				/*
   1387    1.1      fvdl 				 * Remove first packet from the chain.
   1388    1.1      fvdl 				 */
   1389    1.1      fvdl 				sc->rx_head = rxd->rx_next;
   1390    1.1      fvdl 				rxd->rx_next = NULL;
   1391    1.1      fvdl 
   1392    1.1      fvdl 				/*
   1393    1.1      fvdl 				 * Add a new buffer to the receive chain.
   1394    1.1      fvdl 				 * If this fails, the old buffer is recycled
   1395    1.1      fvdl 				 * instead.
   1396    1.1      fvdl 				 */
   1397    1.1      fvdl 				if (ex_add_rxbuf(sc, rxd) == 0) {
   1398    1.1      fvdl 					u_int16_t total_len;
   1399    1.1      fvdl 
   1400   1.43    bouyer 					if (pktstat &
   1401   1.43    bouyer 					    ((sc->sc_ethercom.ec_capenable &
   1402   1.43    bouyer 					    ETHERCAP_VLAN_MTU) ?
   1403   1.43    bouyer 					    EX_UPD_ERR_VLAN : EX_UPD_ERR)) {
   1404    1.1      fvdl 						ifp->if_ierrors++;
   1405    1.1      fvdl 						m_freem(m);
   1406    1.1      fvdl 						goto rcvloop;
   1407    1.1      fvdl 					}
   1408    1.1      fvdl 
   1409    1.1      fvdl 					total_len = pktstat & EX_UPD_PKTLENMASK;
   1410    1.1      fvdl 					if (total_len <
   1411    1.1      fvdl 					    sizeof(struct ether_header)) {
   1412    1.1      fvdl 						m_freem(m);
   1413    1.1      fvdl 						goto rcvloop;
   1414    1.1      fvdl 					}
   1415    1.1      fvdl 					m->m_pkthdr.rcvif = ifp;
   1416   1.13   thorpej 					m->m_pkthdr.len = m->m_len = total_len;
   1417    1.1      fvdl #if NBPFILTER > 0
   1418   1.41   thorpej 					if (ifp->if_bpf)
   1419   1.41   thorpej 						bpf_mtap(ifp->if_bpf, m);
   1420   1.41   thorpej #endif
   1421   1.50   thorpej 		/*
   1422   1.50   thorpej 		 * Set the incoming checksum information for the packet.
   1423   1.50   thorpej 		 */
   1424   1.50   thorpej 		if ((sc->ex_conf & EX_CONF_90XB) != 0 &&
   1425   1.50   thorpej 		    (pktstat & EX_UPD_IPCHECKED) != 0) {
   1426   1.50   thorpej 			m->m_pkthdr.csum_flags |= M_CSUM_IPv4;
   1427   1.50   thorpej 			if (pktstat & EX_UPD_IPCKSUMERR)
   1428   1.50   thorpej 				m->m_pkthdr.csum_flags |= M_CSUM_IPv4_BAD;
   1429   1.50   thorpej 			if (pktstat & EX_UPD_TCPCHECKED) {
   1430   1.50   thorpej 				m->m_pkthdr.csum_flags |= M_CSUM_TCPv4;
   1431   1.50   thorpej 				if (pktstat & EX_UPD_TCPCKSUMERR)
   1432   1.50   thorpej 					m->m_pkthdr.csum_flags |=
   1433   1.50   thorpej 					    M_CSUM_TCP_UDP_BAD;
   1434   1.50   thorpej 			} else if (pktstat & EX_UPD_UDPCHECKED) {
   1435   1.50   thorpej 				m->m_pkthdr.csum_flags |= M_CSUM_UDPv4;
   1436   1.50   thorpej 				if (pktstat & EX_UPD_UDPCKSUMERR)
   1437   1.50   thorpej 					m->m_pkthdr.csum_flags |=
   1438   1.50   thorpej 					    M_CSUM_TCP_UDP_BAD;
   1439   1.50   thorpej 			}
   1440   1.50   thorpej 		}
   1441   1.13   thorpej 					(*ifp->if_input)(ifp, m);
   1442    1.1      fvdl 				}
   1443    1.1      fvdl 				goto rcvloop;
   1444    1.1      fvdl 			}
   1445    1.1      fvdl 			/*
   1446    1.1      fvdl 			 * Just in case we filled up all UPDs and the DMA engine
   1447    1.3  drochner 			 * stalled. We could be more subtle about this.
   1448    1.1      fvdl 			 */
   1449    1.3  drochner 			if (bus_space_read_4(iot, ioh, ELINK_UPLISTPTR) == 0) {
   1450    1.3  drochner 				printf("%s: uplistptr was 0\n",
   1451  1.101    cegger 				       device_xname(&sc->sc_dev));
   1452   1.42   thorpej 				ex_init(ifp);
   1453    1.3  drochner 			} else if (bus_space_read_4(iot, ioh, ELINK_UPPKTSTATUS)
   1454    1.3  drochner 				   & 0x2000) {
   1455    1.3  drochner 				printf("%s: receive stalled\n",
   1456  1.101    cegger 				       device_xname(&sc->sc_dev));
   1457    1.3  drochner 				bus_space_write_2(iot, ioh, ELINK_COMMAND,
   1458    1.3  drochner 						  ELINK_UPUNSTALL);
   1459    1.3  drochner 			}
   1460    1.1      fvdl 		}
   1461   1.71  jdolecek 
   1462   1.71  jdolecek #if NRND > 0
   1463   1.71  jdolecek 		if (stat)
   1464   1.71  jdolecek 			rnd_add_uint32(&sc->rnd_source, stat);
   1465   1.71  jdolecek #endif
   1466    1.1      fvdl 	}
   1467   1.22   mycroft 
   1468   1.22   mycroft 	/* no more interrupts */
   1469   1.46   thorpej 	if (ret && IFQ_IS_EMPTY(&ifp->if_snd) == 0)
   1470   1.22   mycroft 		ex_start(ifp);
   1471    1.1      fvdl 	return ret;
   1472    1.1      fvdl }
   1473    1.1      fvdl 
   1474    1.1      fvdl int
   1475    1.1      fvdl ex_ioctl(ifp, cmd, data)
   1476   1.31  augustss 	struct ifnet *ifp;
   1477    1.1      fvdl 	u_long cmd;
   1478   1.96  christos 	void *data;
   1479    1.1      fvdl {
   1480    1.1      fvdl 	struct ex_softc *sc = ifp->if_softc;
   1481    1.1      fvdl 	struct ifreq *ifr = (struct ifreq *)data;
   1482   1.42   thorpej 	int s, error;
   1483    1.1      fvdl 
   1484    1.1      fvdl 	s = splnet();
   1485    1.1      fvdl 
   1486    1.1      fvdl 	switch (cmd) {
   1487    1.1      fvdl 	case SIOCSIFMEDIA:
   1488    1.1      fvdl 	case SIOCGIFMEDIA:
   1489    1.1      fvdl 		error = ifmedia_ioctl(ifp, ifr, &sc->ex_mii.mii_media, cmd);
   1490    1.1      fvdl 		break;
   1491   1.77       kim 	case SIOCSIFFLAGS:
   1492   1.77       kim 		/* If the interface is up and running, only modify the receive
   1493   1.77       kim 		 * filter when setting promiscuous or debug mode.  Otherwise
   1494   1.77       kim 		 * fall through to ether_ioctl, which will reset the chip.
   1495   1.77       kim 		 */
   1496   1.77       kim #define RESETIGN (IFF_CANTCHANGE|IFF_DEBUG)
   1497   1.77       kim 		if (((ifp->if_flags & (IFF_UP|IFF_RUNNING))
   1498   1.77       kim 		    == (IFF_UP|IFF_RUNNING))
   1499   1.77       kim 		    && ((ifp->if_flags & (~RESETIGN))
   1500   1.77       kim 		    == (sc->sc_if_flags & (~RESETIGN)))) {
   1501   1.77       kim 			ex_set_mc(sc);
   1502   1.78     skrll 			error = 0;
   1503   1.77       kim 			break;
   1504   1.77       kim #undef RESETIGN
   1505   1.77       kim 		}
   1506   1.77       kim 		/* FALLTHROUGH */
   1507   1.42   thorpej 	default:
   1508  1.100    dyoung 		if ((error = ether_ioctl(ifp, cmd, data)) != ENETRESET)
   1509  1.100    dyoung 			break;
   1510  1.100    dyoung 
   1511  1.100    dyoung 		error = 0;
   1512  1.100    dyoung 
   1513  1.100    dyoung 		if (cmd != SIOCADDMULTI && cmd != SIOCDELMULTI)
   1514  1.100    dyoung 			;
   1515  1.100    dyoung 		else if (ifp->if_flags & IFF_RUNNING) {
   1516    1.1      fvdl 			/*
   1517    1.1      fvdl 			 * Multicast list has changed; set the hardware filter
   1518    1.1      fvdl 			 * accordingly.
   1519    1.1      fvdl 			 */
   1520  1.100    dyoung 			ex_set_mc(sc);
   1521    1.1      fvdl 		}
   1522    1.1      fvdl 		break;
   1523    1.1      fvdl 	}
   1524    1.1      fvdl 
   1525   1.77       kim 	sc->sc_if_flags = ifp->if_flags;
   1526    1.1      fvdl 	splx(s);
   1527    1.1      fvdl 	return (error);
   1528    1.1      fvdl }
   1529    1.1      fvdl 
   1530    1.1      fvdl void
   1531    1.1      fvdl ex_getstats(sc)
   1532    1.1      fvdl 	struct ex_softc *sc;
   1533    1.1      fvdl {
   1534    1.1      fvdl 	bus_space_handle_t ioh = sc->sc_ioh;
   1535    1.1      fvdl 	bus_space_tag_t iot = sc->sc_iot;
   1536    1.1      fvdl 	struct ifnet *ifp = &sc->sc_ethercom.ec_if;
   1537    1.1      fvdl 	u_int8_t upperok;
   1538    1.1      fvdl 
   1539    1.1      fvdl 	GO_WINDOW(6);
   1540    1.1      fvdl 	upperok = bus_space_read_1(iot, ioh, UPPER_FRAMES_OK);
   1541    1.1      fvdl 	ifp->if_ipackets += bus_space_read_1(iot, ioh, RX_FRAMES_OK);
   1542    1.1      fvdl 	ifp->if_ipackets += (upperok & 0x03) << 8;
   1543    1.1      fvdl 	ifp->if_opackets += bus_space_read_1(iot, ioh, TX_FRAMES_OK);
   1544    1.1      fvdl 	ifp->if_opackets += (upperok & 0x30) << 4;
   1545    1.1      fvdl 	ifp->if_ierrors += bus_space_read_1(iot, ioh, RX_OVERRUNS);
   1546    1.1      fvdl 	ifp->if_collisions += bus_space_read_1(iot, ioh, TX_COLLISIONS);
   1547    1.1      fvdl 	/*
   1548    1.1      fvdl 	 * There seems to be no way to get the exact number of collisions,
   1549   1.56       wiz 	 * this is the number that occurred at the very least.
   1550    1.1      fvdl 	 */
   1551    1.1      fvdl 	ifp->if_collisions += 2 * bus_space_read_1(iot, ioh,
   1552    1.1      fvdl 	    TX_AFTER_X_COLLISIONS);
   1553   1.62    mhitch 	/*
   1554   1.62    mhitch 	 * Interface byte counts are counted by ether_input() and
   1555   1.62    mhitch 	 * ether_output(), so don't accumulate them here.  Just
   1556   1.62    mhitch 	 * read the NIC counters so they don't generate overflow interrupts.
   1557   1.62    mhitch 	 * Upper byte counters are latched from reading the totals, so
   1558   1.62    mhitch 	 * they don't need to be read if we don't need their values.
   1559   1.62    mhitch 	 */
   1560   1.88  christos 	(void)bus_space_read_2(iot, ioh, RX_TOTAL_OK);
   1561   1.88  christos 	(void)bus_space_read_2(iot, ioh, TX_TOTAL_OK);
   1562    1.1      fvdl 
   1563    1.1      fvdl 	/*
   1564    1.1      fvdl 	 * Clear the following to avoid stats overflow interrupts
   1565    1.1      fvdl 	 */
   1566   1.88  christos 	(void)bus_space_read_1(iot, ioh, TX_DEFERRALS);
   1567   1.88  christos 	(void)bus_space_read_1(iot, ioh, TX_AFTER_1_COLLISION);
   1568   1.88  christos 	(void)bus_space_read_1(iot, ioh, TX_NO_SQE);
   1569   1.88  christos 	(void)bus_space_read_1(iot, ioh, TX_CD_LOST);
   1570    1.1      fvdl 	GO_WINDOW(4);
   1571   1.88  christos 	(void)bus_space_read_1(iot, ioh, ELINK_W4_BADSSD);
   1572    1.1      fvdl 	GO_WINDOW(1);
   1573    1.1      fvdl }
   1574    1.1      fvdl 
   1575    1.1      fvdl void
   1576    1.1      fvdl ex_printstats(sc)
   1577    1.1      fvdl 	struct ex_softc *sc;
   1578    1.1      fvdl {
   1579    1.1      fvdl 	struct ifnet *ifp = &sc->sc_ethercom.ec_if;
   1580    1.1      fvdl 
   1581    1.1      fvdl 	ex_getstats(sc);
   1582   1.20    bouyer 	printf("in %llu out %llu ierror %llu oerror %llu ibytes %llu obytes "
   1583   1.20    bouyer 	    "%llu\n", (unsigned long long)ifp->if_ipackets,
   1584   1.20    bouyer 	    (unsigned long long)ifp->if_opackets,
   1585   1.20    bouyer 	    (unsigned long long)ifp->if_ierrors,
   1586   1.20    bouyer 	    (unsigned long long)ifp->if_oerrors,
   1587   1.20    bouyer 	    (unsigned long long)ifp->if_ibytes,
   1588   1.20    bouyer 	    (unsigned long long)ifp->if_obytes);
   1589    1.1      fvdl }
   1590    1.1      fvdl 
   1591    1.1      fvdl void
   1592    1.1      fvdl ex_tick(arg)
   1593    1.1      fvdl 	void *arg;
   1594    1.1      fvdl {
   1595    1.1      fvdl 	struct ex_softc *sc = arg;
   1596   1.28     enami 	int s;
   1597   1.28     enami 
   1598   1.87   thorpej 	if (!device_is_active(&sc->sc_dev))
   1599   1.28     enami 		return;
   1600   1.28     enami 
   1601   1.28     enami 	s = splnet();
   1602    1.1      fvdl 
   1603    1.1      fvdl 	if (sc->ex_conf & EX_CONF_MII)
   1604    1.1      fvdl 		mii_tick(&sc->ex_mii);
   1605    1.1      fvdl 
   1606    1.1      fvdl 	if (!(bus_space_read_2((sc)->sc_iot, (sc)->sc_ioh, ELINK_STATUS)
   1607   1.61  christos 	    & COMMAND_IN_PROGRESS))
   1608    1.1      fvdl 		ex_getstats(sc);
   1609    1.1      fvdl 
   1610    1.1      fvdl 	splx(s);
   1611    1.1      fvdl 
   1612   1.30   thorpej 	callout_reset(&sc->ex_mii_callout, hz, ex_tick, sc);
   1613    1.1      fvdl }
   1614    1.1      fvdl 
   1615    1.1      fvdl void
   1616    1.1      fvdl ex_reset(sc)
   1617    1.1      fvdl 	struct ex_softc *sc;
   1618    1.1      fvdl {
   1619   1.40      fvdl 	u_int16_t val = GLOBAL_RESET;
   1620   1.40      fvdl 
   1621   1.40      fvdl 	if (sc->ex_conf & EX_CONF_RESETHACK)
   1622   1.49      fvdl 		val |= 0x10;
   1623   1.40      fvdl 	bus_space_write_2(sc->sc_iot, sc->sc_ioh, ELINK_COMMAND, val);
   1624   1.49      fvdl 	/*
   1625   1.49      fvdl 	 * XXX apparently the command in progress bit can't be trusted
   1626   1.49      fvdl 	 * during a reset, so we just always wait this long. Fortunately
   1627   1.49      fvdl 	 * we normally only reset the chip during autoconfig.
   1628   1.49      fvdl 	 */
   1629   1.49      fvdl 	delay(100000);
   1630    1.1      fvdl 	ex_waitcmd(sc);
   1631    1.1      fvdl }
   1632    1.1      fvdl 
   1633    1.1      fvdl void
   1634    1.1      fvdl ex_watchdog(ifp)
   1635    1.1      fvdl 	struct ifnet *ifp;
   1636    1.1      fvdl {
   1637    1.1      fvdl 	struct ex_softc *sc = ifp->if_softc;
   1638    1.1      fvdl 
   1639  1.101    cegger 	log(LOG_ERR, "%s: device timeout\n", device_xname(&sc->sc_dev));
   1640    1.1      fvdl 	++sc->sc_ethercom.ec_if.if_oerrors;
   1641    1.1      fvdl 
   1642    1.1      fvdl 	ex_reset(sc);
   1643   1.42   thorpej 	ex_init(ifp);
   1644    1.1      fvdl }
   1645    1.1      fvdl 
   1646    1.1      fvdl void
   1647   1.42   thorpej ex_stop(ifp, disable)
   1648   1.42   thorpej 	struct ifnet *ifp;
   1649   1.42   thorpej 	int disable;
   1650    1.1      fvdl {
   1651   1.42   thorpej 	struct ex_softc *sc = ifp->if_softc;
   1652    1.1      fvdl 	bus_space_tag_t iot = sc->sc_iot;
   1653    1.1      fvdl 	bus_space_handle_t ioh = sc->sc_ioh;
   1654    1.1      fvdl 	struct ex_txdesc *tx;
   1655    1.1      fvdl 	struct ex_rxdesc *rx;
   1656    1.1      fvdl 	int i;
   1657    1.1      fvdl 
   1658    1.1      fvdl 	bus_space_write_2(iot, ioh, ELINK_COMMAND, RX_DISABLE);
   1659    1.1      fvdl 	bus_space_write_2(iot, ioh, ELINK_COMMAND, TX_DISABLE);
   1660    1.1      fvdl 	bus_space_write_2(iot, ioh, ELINK_COMMAND, STOP_TRANSCEIVER);
   1661    1.1      fvdl 
   1662    1.1      fvdl 	for (tx = sc->tx_head ; tx != NULL; tx = tx->tx_next) {
   1663    1.1      fvdl 		if (tx->tx_mbhead == NULL)
   1664    1.1      fvdl 			continue;
   1665    1.1      fvdl 		m_freem(tx->tx_mbhead);
   1666    1.1      fvdl 		tx->tx_mbhead = NULL;
   1667    1.1      fvdl 		bus_dmamap_unload(sc->sc_dmat, tx->tx_dmamap);
   1668    1.1      fvdl 		tx->tx_dpd->dpd_fsh = tx->tx_dpd->dpd_nextptr = 0;
   1669    1.1      fvdl 		bus_dmamap_sync(sc->sc_dmat, sc->sc_dpd_dmamap,
   1670   1.96  christos 		    ((char *)tx->tx_dpd - (char *)sc->sc_dpd),
   1671    1.1      fvdl 		    sizeof (struct ex_dpd),
   1672    1.1      fvdl 		    BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
   1673    1.1      fvdl 	}
   1674    1.1      fvdl 	sc->tx_tail = sc->tx_head = NULL;
   1675    1.1      fvdl 	ex_init_txdescs(sc);
   1676    1.1      fvdl 
   1677    1.1      fvdl 	sc->rx_tail = sc->rx_head = 0;
   1678    1.1      fvdl 	for (i = 0; i < EX_NUPD; i++) {
   1679    1.1      fvdl 		rx = &sc->sc_rxdescs[i];
   1680    1.1      fvdl 		if (rx->rx_mbhead != NULL) {
   1681    1.1      fvdl 			bus_dmamap_unload(sc->sc_dmat, rx->rx_dmamap);
   1682    1.1      fvdl 			m_freem(rx->rx_mbhead);
   1683    1.1      fvdl 			rx->rx_mbhead = NULL;
   1684    1.1      fvdl 		}
   1685    1.1      fvdl 		ex_add_rxbuf(sc, rx);
   1686    1.1      fvdl 	}
   1687    1.1      fvdl 
   1688   1.61  christos 	bus_space_write_2(iot, ioh, ELINK_COMMAND, ACK_INTR | INTR_LATCH);
   1689    1.1      fvdl 
   1690   1.30   thorpej 	callout_stop(&sc->ex_mii_callout);
   1691   1.17   thorpej 	if (sc->ex_conf & EX_CONF_MII)
   1692   1.17   thorpej 		mii_down(&sc->ex_mii);
   1693    1.1      fvdl 
   1694   1.79     perry 	if (disable)
   1695   1.47   thorpej 		ex_disable(sc);
   1696   1.47   thorpej 
   1697    1.1      fvdl 	ifp->if_flags &= ~(IFF_RUNNING | IFF_OACTIVE);
   1698   1.77       kim 	sc->sc_if_flags = ifp->if_flags;
   1699    1.1      fvdl 	ifp->if_timer = 0;
   1700    1.1      fvdl }
   1701    1.1      fvdl 
   1702    1.1      fvdl static void
   1703    1.1      fvdl ex_init_txdescs(sc)
   1704    1.1      fvdl 	struct ex_softc *sc;
   1705    1.1      fvdl {
   1706    1.1      fvdl 	int i;
   1707    1.1      fvdl 
   1708    1.1      fvdl 	for (i = 0; i < EX_NDPD; i++) {
   1709    1.1      fvdl 		sc->sc_txdescs[i].tx_dmamap = sc->sc_tx_dmamaps[i];
   1710    1.1      fvdl 		sc->sc_txdescs[i].tx_dpd = &sc->sc_dpd[i];
   1711    1.1      fvdl 		if (i < EX_NDPD - 1)
   1712    1.1      fvdl 			sc->sc_txdescs[i].tx_next = &sc->sc_txdescs[i + 1];
   1713    1.1      fvdl 		else
   1714    1.1      fvdl 			sc->sc_txdescs[i].tx_next = NULL;
   1715    1.1      fvdl 	}
   1716    1.1      fvdl 	sc->tx_free = &sc->sc_txdescs[0];
   1717    1.1      fvdl 	sc->tx_ftail = &sc->sc_txdescs[EX_NDPD-1];
   1718    1.1      fvdl }
   1719    1.1      fvdl 
   1720   1.25  augustss 
   1721   1.25  augustss int
   1722   1.25  augustss ex_activate(self, act)
   1723   1.25  augustss 	struct device *self;
   1724   1.25  augustss 	enum devact act;
   1725   1.25  augustss {
   1726   1.25  augustss 	struct ex_softc *sc = (void *) self;
   1727   1.25  augustss 	int s, error = 0;
   1728   1.25  augustss 
   1729   1.25  augustss 	s = splnet();
   1730   1.25  augustss 	switch (act) {
   1731   1.25  augustss 	case DVACT_ACTIVATE:
   1732   1.25  augustss 		error = EOPNOTSUPP;
   1733   1.25  augustss 		break;
   1734   1.25  augustss 
   1735   1.25  augustss 	case DVACT_DEACTIVATE:
   1736   1.27   thorpej 		if (sc->ex_conf & EX_CONF_MII)
   1737   1.27   thorpej 			mii_activate(&sc->ex_mii, act, MII_PHY_ANY,
   1738   1.27   thorpej 			    MII_OFFSET_ANY);
   1739   1.25  augustss 		if_deactivate(&sc->sc_ethercom.ec_if);
   1740   1.25  augustss 		break;
   1741   1.25  augustss 	}
   1742   1.25  augustss 	splx(s);
   1743   1.25  augustss 
   1744   1.25  augustss 	return (error);
   1745   1.25  augustss }
   1746   1.25  augustss 
   1747   1.25  augustss int
   1748   1.25  augustss ex_detach(sc)
   1749   1.25  augustss 	struct ex_softc *sc;
   1750   1.25  augustss {
   1751   1.25  augustss 	struct ifnet *ifp = &sc->sc_ethercom.ec_if;
   1752   1.25  augustss 	struct ex_rxdesc *rxd;
   1753   1.25  augustss 	int i;
   1754   1.34     jhawk 
   1755   1.34     jhawk 	/* Succeed now if there's no work to do. */
   1756   1.34     jhawk 	if ((sc->ex_flags & EX_FLAGS_ATTACHED) == 0)
   1757   1.34     jhawk 		return (0);
   1758   1.25  augustss 
   1759   1.25  augustss 	/* Unhook our tick handler. */
   1760   1.30   thorpej 	callout_stop(&sc->ex_mii_callout);
   1761   1.25  augustss 
   1762   1.26   thorpej 	if (sc->ex_conf & EX_CONF_MII) {
   1763   1.26   thorpej 		/* Detach all PHYs */
   1764   1.26   thorpej 		mii_detach(&sc->ex_mii, MII_PHY_ANY, MII_OFFSET_ANY);
   1765   1.26   thorpej 	}
   1766   1.25  augustss 
   1767   1.25  augustss 	/* Delete all remaining media. */
   1768   1.25  augustss 	ifmedia_delete_instance(&sc->ex_mii.mii_media, IFM_INST_ANY);
   1769   1.25  augustss 
   1770   1.25  augustss #if NRND > 0
   1771   1.25  augustss 	rnd_detach_source(&sc->rnd_source);
   1772   1.25  augustss #endif
   1773   1.25  augustss 	ether_ifdetach(ifp);
   1774   1.25  augustss 	if_detach(ifp);
   1775   1.25  augustss 
   1776   1.25  augustss 	for (i = 0; i < EX_NUPD; i++) {
   1777   1.25  augustss 		rxd = &sc->sc_rxdescs[i];
   1778   1.25  augustss 		if (rxd->rx_mbhead != NULL) {
   1779   1.25  augustss 			bus_dmamap_unload(sc->sc_dmat, rxd->rx_dmamap);
   1780   1.25  augustss 			m_freem(rxd->rx_mbhead);
   1781   1.25  augustss 			rxd->rx_mbhead = NULL;
   1782   1.25  augustss 		}
   1783   1.25  augustss 	}
   1784   1.25  augustss 	for (i = 0; i < EX_NUPD; i++)
   1785   1.25  augustss 		bus_dmamap_destroy(sc->sc_dmat, sc->sc_rx_dmamaps[i]);
   1786   1.25  augustss 	for (i = 0; i < EX_NDPD; i++)
   1787   1.25  augustss 		bus_dmamap_destroy(sc->sc_dmat, sc->sc_tx_dmamaps[i]);
   1788   1.25  augustss 	bus_dmamap_unload(sc->sc_dmat, sc->sc_dpd_dmamap);
   1789   1.25  augustss 	bus_dmamap_destroy(sc->sc_dmat, sc->sc_dpd_dmamap);
   1790   1.96  christos 	bus_dmamem_unmap(sc->sc_dmat, (void *)sc->sc_dpd,
   1791   1.25  augustss 	    EX_NDPD * sizeof (struct ex_dpd));
   1792   1.25  augustss 	bus_dmamem_free(sc->sc_dmat, &sc->sc_dseg, sc->sc_drseg);
   1793   1.25  augustss 	bus_dmamap_unload(sc->sc_dmat, sc->sc_upd_dmamap);
   1794   1.25  augustss 	bus_dmamap_destroy(sc->sc_dmat, sc->sc_upd_dmamap);
   1795   1.96  christos 	bus_dmamem_unmap(sc->sc_dmat, (void *)sc->sc_upd,
   1796   1.25  augustss 	    EX_NUPD * sizeof (struct ex_upd));
   1797   1.25  augustss 	bus_dmamem_free(sc->sc_dmat, &sc->sc_useg, sc->sc_urseg);
   1798   1.25  augustss 
   1799   1.25  augustss 	shutdownhook_disestablish(sc->sc_sdhook);
   1800   1.48   kanaoka 	powerhook_disestablish(sc->sc_powerhook);
   1801   1.25  augustss 
   1802   1.25  augustss 	return (0);
   1803   1.25  augustss }
   1804    1.1      fvdl 
   1805    1.1      fvdl /*
   1806    1.1      fvdl  * Before reboots, reset card completely.
   1807    1.1      fvdl  */
   1808    1.1      fvdl static void
   1809    1.1      fvdl ex_shutdown(arg)
   1810    1.1      fvdl 	void *arg;
   1811    1.1      fvdl {
   1812   1.31  augustss 	struct ex_softc *sc = arg;
   1813    1.1      fvdl 
   1814   1.47   thorpej 	ex_stop(&sc->sc_ethercom.ec_if, 1);
   1815   1.65   thorpej 	/*
   1816   1.65   thorpej 	 * Make sure the interface is powered up when we reboot,
   1817   1.65   thorpej 	 * otherwise firmware on some systems gets really confused.
   1818   1.65   thorpej 	 */
   1819   1.65   thorpej 	(void) ex_enable(sc);
   1820    1.1      fvdl }
   1821    1.1      fvdl 
   1822    1.1      fvdl /*
   1823    1.1      fvdl  * Read EEPROM data.
   1824    1.1      fvdl  * XXX what to do if EEPROM doesn't unbusy?
   1825    1.1      fvdl  */
   1826    1.1      fvdl u_int16_t
   1827    1.1      fvdl ex_read_eeprom(sc, offset)
   1828    1.1      fvdl 	struct ex_softc *sc;
   1829    1.1      fvdl 	int offset;
   1830    1.1      fvdl {
   1831    1.1      fvdl 	bus_space_tag_t iot = sc->sc_iot;
   1832    1.1      fvdl 	bus_space_handle_t ioh = sc->sc_ioh;
   1833   1.40      fvdl 	u_int16_t data = 0, cmd = READ_EEPROM;
   1834   1.40      fvdl 	int off;
   1835   1.40      fvdl 
   1836   1.40      fvdl 	off = sc->ex_conf & EX_CONF_EEPROM_OFF ? 0x30 : 0;
   1837   1.40      fvdl 	cmd = sc->ex_conf & EX_CONF_EEPROM_8BIT ? READ_EEPROM8 : READ_EEPROM;
   1838    1.1      fvdl 
   1839    1.1      fvdl 	GO_WINDOW(0);
   1840    1.1      fvdl 	if (ex_eeprom_busy(sc))
   1841    1.1      fvdl 		goto out;
   1842   1.40      fvdl 	bus_space_write_2(iot, ioh, ELINK_W0_EEPROM_COMMAND,
   1843   1.40      fvdl 	    cmd | (off + (offset & 0x3f)));
   1844    1.1      fvdl 	if (ex_eeprom_busy(sc))
   1845    1.1      fvdl 		goto out;
   1846    1.1      fvdl 	data = bus_space_read_2(iot, ioh, ELINK_W0_EEPROM_DATA);
   1847    1.1      fvdl out:
   1848    1.1      fvdl 	return data;
   1849    1.1      fvdl }
   1850    1.1      fvdl 
   1851    1.1      fvdl static int
   1852    1.1      fvdl ex_eeprom_busy(sc)
   1853    1.1      fvdl 	struct ex_softc *sc;
   1854    1.1      fvdl {
   1855    1.1      fvdl 	bus_space_tag_t iot = sc->sc_iot;
   1856    1.1      fvdl 	bus_space_handle_t ioh = sc->sc_ioh;
   1857    1.1      fvdl 	int i = 100;
   1858    1.1      fvdl 
   1859    1.1      fvdl 	while (i--) {
   1860    1.1      fvdl 		if (!(bus_space_read_2(iot, ioh, ELINK_W0_EEPROM_COMMAND) &
   1861    1.1      fvdl 		    EEPROM_BUSY))
   1862    1.1      fvdl 			return 0;
   1863    1.1      fvdl 		delay(100);
   1864    1.1      fvdl 	}
   1865  1.101    cegger 	printf("\n%s: eeprom stays busy.\n", device_xname(&sc->sc_dev));
   1866    1.1      fvdl 	return (1);
   1867    1.1      fvdl }
   1868    1.1      fvdl 
   1869    1.1      fvdl /*
   1870    1.1      fvdl  * Create a new rx buffer and add it to the 'soft' rx list.
   1871    1.1      fvdl  */
   1872    1.1      fvdl static int
   1873    1.1      fvdl ex_add_rxbuf(sc, rxd)
   1874    1.1      fvdl 	struct ex_softc *sc;
   1875    1.1      fvdl 	struct ex_rxdesc *rxd;
   1876    1.1      fvdl {
   1877    1.1      fvdl 	struct mbuf *m, *oldm;
   1878    1.1      fvdl 	bus_dmamap_t rxmap;
   1879    1.1      fvdl 	int error, rval = 0;
   1880    1.1      fvdl 
   1881    1.1      fvdl 	oldm = rxd->rx_mbhead;
   1882    1.1      fvdl 	rxmap = rxd->rx_dmamap;
   1883    1.1      fvdl 
   1884    1.1      fvdl 	MGETHDR(m, M_DONTWAIT, MT_DATA);
   1885    1.1      fvdl 	if (m != NULL) {
   1886    1.1      fvdl 		MCLGET(m, M_DONTWAIT);
   1887    1.1      fvdl 		if ((m->m_flags & M_EXT) == 0) {
   1888    1.1      fvdl 			m_freem(m);
   1889    1.1      fvdl 			if (oldm == NULL)
   1890    1.1      fvdl 				return 1;
   1891    1.1      fvdl 			m = oldm;
   1892   1.74      yamt 			MRESETDATA(m);
   1893    1.1      fvdl 			rval = 1;
   1894    1.1      fvdl 		}
   1895    1.1      fvdl 	} else {
   1896    1.1      fvdl 		if (oldm == NULL)
   1897    1.1      fvdl 			return 1;
   1898    1.1      fvdl 		m = oldm;
   1899   1.74      yamt 		MRESETDATA(m);
   1900    1.1      fvdl 		rval = 1;
   1901    1.1      fvdl 	}
   1902    1.1      fvdl 
   1903    1.1      fvdl 	/*
   1904    1.1      fvdl 	 * Setup the DMA map for this receive buffer.
   1905    1.1      fvdl 	 */
   1906    1.1      fvdl 	if (m != oldm) {
   1907    1.1      fvdl 		if (oldm != NULL)
   1908    1.1      fvdl 			bus_dmamap_unload(sc->sc_dmat, rxmap);
   1909    1.1      fvdl 		error = bus_dmamap_load(sc->sc_dmat, rxmap,
   1910   1.55   thorpej 		    m->m_ext.ext_buf, MCLBYTES, NULL,
   1911   1.55   thorpej 		    BUS_DMA_READ|BUS_DMA_NOWAIT);
   1912    1.1      fvdl 		if (error) {
   1913  1.101    cegger 			aprint_error_dev(&sc->sc_dev, "can't load rx buffer, error = %d\n",
   1914  1.101    cegger 			    error);
   1915    1.1      fvdl 			panic("ex_add_rxbuf");	/* XXX */
   1916    1.1      fvdl 		}
   1917    1.1      fvdl 	}
   1918    1.1      fvdl 
   1919    1.1      fvdl 	/*
   1920    1.1      fvdl 	 * Align for data after 14 byte header.
   1921    1.1      fvdl 	 */
   1922    1.1      fvdl 	m->m_data += 2;
   1923    1.1      fvdl 
   1924    1.1      fvdl 	rxd->rx_mbhead = m;
   1925   1.21   thorpej 	rxd->rx_upd->upd_pktstatus = htole32(MCLBYTES - 2);
   1926    1.9   thorpej 	rxd->rx_upd->upd_frags[0].fr_addr =
   1927   1.21   thorpej 	    htole32(rxmap->dm_segs[0].ds_addr + 2);
   1928    1.1      fvdl 	rxd->rx_upd->upd_nextptr = 0;
   1929    1.1      fvdl 
   1930    1.1      fvdl 	/*
   1931    1.1      fvdl 	 * Attach it to the end of the list.
   1932    1.1      fvdl 	 */
   1933    1.1      fvdl 	if (sc->rx_head != NULL) {
   1934    1.1      fvdl 		sc->rx_tail->rx_next = rxd;
   1935   1.21   thorpej 		sc->rx_tail->rx_upd->upd_nextptr = htole32(sc->sc_upddma +
   1936   1.96  christos 		    ((char *)rxd->rx_upd - (char *)sc->sc_upd));
   1937    1.1      fvdl 		bus_dmamap_sync(sc->sc_dmat, sc->sc_upd_dmamap,
   1938   1.96  christos 		    (char *)sc->rx_tail->rx_upd - (char *)sc->sc_upd,
   1939    1.1      fvdl 		    sizeof (struct ex_upd),
   1940    1.1      fvdl 		    BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
   1941    1.1      fvdl 	} else {
   1942    1.1      fvdl 		sc->rx_head = rxd;
   1943    1.1      fvdl 	}
   1944    1.1      fvdl 	sc->rx_tail = rxd;
   1945    1.1      fvdl 
   1946    1.1      fvdl 	bus_dmamap_sync(sc->sc_dmat, rxmap, 0, rxmap->dm_mapsize,
   1947    1.1      fvdl 	    BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
   1948    1.1      fvdl 	bus_dmamap_sync(sc->sc_dmat, sc->sc_upd_dmamap,
   1949   1.96  christos 	    ((char *)rxd->rx_upd - (char *)sc->sc_upd),
   1950    1.1      fvdl 	    sizeof (struct ex_upd), BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
   1951    1.1      fvdl 	return (rval);
   1952    1.1      fvdl }
   1953    1.1      fvdl 
   1954   1.19   thorpej u_int32_t
   1955   1.19   thorpej ex_mii_bitbang_read(self)
   1956   1.19   thorpej 	struct device *self;
   1957    1.1      fvdl {
   1958   1.19   thorpej 	struct ex_softc *sc = (void *) self;
   1959    1.1      fvdl 
   1960   1.19   thorpej 	/* We're already in Window 4. */
   1961   1.19   thorpej 	return (bus_space_read_2(sc->sc_iot, sc->sc_ioh, ELINK_W4_PHYSMGMT));
   1962    1.1      fvdl }
   1963    1.1      fvdl 
   1964    1.1      fvdl void
   1965   1.19   thorpej ex_mii_bitbang_write(self, val)
   1966   1.19   thorpej 	struct device *self;
   1967   1.19   thorpej 	u_int32_t val;
   1968    1.1      fvdl {
   1969   1.19   thorpej 	struct ex_softc *sc = (void *) self;
   1970    1.1      fvdl 
   1971   1.19   thorpej 	/* We're already in Window 4. */
   1972    1.1      fvdl 	bus_space_write_2(sc->sc_iot, sc->sc_ioh, ELINK_W4_PHYSMGMT, val);
   1973    1.1      fvdl }
   1974    1.1      fvdl 
   1975    1.1      fvdl int
   1976    1.1      fvdl ex_mii_readreg(v, phy, reg)
   1977    1.1      fvdl 	struct device *v;
   1978   1.18   thorpej 	int phy, reg;
   1979    1.1      fvdl {
   1980    1.1      fvdl 	struct ex_softc *sc = (struct ex_softc *)v;
   1981   1.19   thorpej 	int val;
   1982    1.1      fvdl 
   1983    1.1      fvdl 	if ((sc->ex_conf & EX_CONF_INTPHY) && phy != ELINK_INTPHY_ID)
   1984    1.1      fvdl 		return 0;
   1985    1.1      fvdl 
   1986    1.1      fvdl 	GO_WINDOW(4);
   1987    1.1      fvdl 
   1988   1.19   thorpej 	val = mii_bitbang_readreg(v, &ex_mii_bitbang_ops, phy, reg);
   1989    1.1      fvdl 
   1990    1.1      fvdl 	GO_WINDOW(1);
   1991    1.1      fvdl 
   1992   1.19   thorpej 	return (val);
   1993    1.1      fvdl }
   1994    1.1      fvdl 
   1995    1.1      fvdl void
   1996    1.1      fvdl ex_mii_writereg(v, phy, reg, data)
   1997    1.1      fvdl         struct device *v;
   1998    1.1      fvdl         int phy;
   1999    1.1      fvdl         int reg;
   2000    1.1      fvdl         int data;
   2001    1.1      fvdl {
   2002    1.1      fvdl 	struct ex_softc *sc = (struct ex_softc *)v;
   2003    1.1      fvdl 
   2004    1.1      fvdl 	GO_WINDOW(4);
   2005    1.1      fvdl 
   2006   1.19   thorpej 	mii_bitbang_writereg(v, &ex_mii_bitbang_ops, phy, reg, data);
   2007    1.1      fvdl 
   2008    1.1      fvdl 	GO_WINDOW(1);
   2009    1.1      fvdl }
   2010    1.1      fvdl 
   2011    1.1      fvdl void
   2012    1.1      fvdl ex_mii_statchg(v)
   2013    1.1      fvdl 	struct device *v;
   2014    1.1      fvdl {
   2015    1.1      fvdl 	struct ex_softc *sc = (struct ex_softc *)v;
   2016    1.1      fvdl 	bus_space_tag_t iot = sc->sc_iot;
   2017    1.1      fvdl 	bus_space_handle_t ioh = sc->sc_ioh;
   2018    1.1      fvdl 	int mctl;
   2019   1.79     perry 
   2020    1.1      fvdl 	GO_WINDOW(3);
   2021    1.1      fvdl 	mctl = bus_space_read_2(iot, ioh, ELINK_W3_MAC_CONTROL);
   2022    1.1      fvdl 	if (sc->ex_mii.mii_media_active & IFM_FDX)
   2023    1.1      fvdl 		mctl |= MAC_CONTROL_FDX;
   2024    1.1      fvdl 	else
   2025    1.1      fvdl 		mctl &= ~MAC_CONTROL_FDX;
   2026    1.1      fvdl 	bus_space_write_2(iot, ioh, ELINK_W3_MAC_CONTROL, mctl);
   2027    1.1      fvdl 	GO_WINDOW(1);   /* back to operating window */
   2028   1.47   thorpej }
   2029   1.47   thorpej 
   2030   1.79     perry int
   2031   1.47   thorpej ex_enable(sc)
   2032   1.47   thorpej 	struct ex_softc *sc;
   2033   1.47   thorpej {
   2034   1.47   thorpej 	if (sc->enabled == 0 && sc->enable != NULL) {
   2035   1.47   thorpej 		if ((*sc->enable)(sc) != 0) {
   2036  1.101    cegger 			aprint_error_dev(&sc->sc_dev, "de/vice enable failed\n");
   2037   1.47   thorpej 			return (EIO);
   2038   1.47   thorpej 		}
   2039   1.47   thorpej 		sc->enabled = 1;
   2040   1.47   thorpej 	}
   2041   1.47   thorpej 	return (0);
   2042   1.47   thorpej }
   2043   1.47   thorpej 
   2044   1.79     perry void
   2045   1.47   thorpej ex_disable(sc)
   2046   1.47   thorpej 	struct ex_softc *sc;
   2047   1.47   thorpej {
   2048   1.47   thorpej 	if (sc->enabled == 1 && sc->disable != NULL) {
   2049   1.47   thorpej 		(*sc->disable)(sc);
   2050   1.47   thorpej 		sc->enabled = 0;
   2051   1.47   thorpej 	}
   2052   1.47   thorpej }
   2053   1.47   thorpej 
   2054   1.79     perry void
   2055   1.47   thorpej ex_power(why, arg)
   2056   1.47   thorpej 	int why;
   2057   1.47   thorpej 	void *arg;
   2058   1.47   thorpej {
   2059   1.47   thorpej 	struct ex_softc *sc = (void *)arg;
   2060   1.47   thorpej 	struct ifnet *ifp = &sc->sc_ethercom.ec_if;
   2061   1.47   thorpej 	int s;
   2062   1.47   thorpej 
   2063   1.47   thorpej 	s = splnet();
   2064   1.48   kanaoka 	switch (why) {
   2065   1.48   kanaoka 	case PWR_SUSPEND:
   2066   1.48   kanaoka 	case PWR_STANDBY:
   2067   1.47   thorpej 		ex_stop(ifp, 0);
   2068   1.47   thorpej 		if (sc->power != NULL)
   2069   1.47   thorpej 			(*sc->power)(sc, why);
   2070   1.48   kanaoka 		break;
   2071   1.48   kanaoka 	case PWR_RESUME:
   2072   1.48   kanaoka 		if (ifp->if_flags & IFF_UP) {
   2073   1.48   kanaoka 			if (sc->power != NULL)
   2074   1.48   kanaoka 				(*sc->power)(sc, why);
   2075   1.48   kanaoka 			ex_init(ifp);
   2076   1.48   kanaoka 		}
   2077   1.48   kanaoka 		break;
   2078   1.79     perry 	case PWR_SOFTSUSPEND:
   2079   1.79     perry 	case PWR_SOFTSTANDBY:
   2080   1.48   kanaoka 	case PWR_SOFTRESUME:
   2081   1.48   kanaoka 		break;
   2082   1.47   thorpej 	}
   2083   1.47   thorpej 	splx(s);
   2084    1.1      fvdl }
   2085