elinkxl.c revision 1.121.12.1 1 1.121.12.1 pgoyette /* $NetBSD: elinkxl.c,v 1.121.12.1 2018/06/25 07:25:50 pgoyette Exp $ */
2 1.1 fvdl
3 1.1 fvdl /*-
4 1.1 fvdl * Copyright (c) 1998 The NetBSD Foundation, Inc.
5 1.1 fvdl * All rights reserved.
6 1.1 fvdl *
7 1.1 fvdl * This code is derived from software contributed to The NetBSD Foundation
8 1.1 fvdl * by Frank van der Linden.
9 1.1 fvdl *
10 1.1 fvdl * Redistribution and use in source and binary forms, with or without
11 1.1 fvdl * modification, are permitted provided that the following conditions
12 1.1 fvdl * are met:
13 1.1 fvdl * 1. Redistributions of source code must retain the above copyright
14 1.1 fvdl * notice, this list of conditions and the following disclaimer.
15 1.1 fvdl * 2. Redistributions in binary form must reproduce the above copyright
16 1.1 fvdl * notice, this list of conditions and the following disclaimer in the
17 1.1 fvdl * documentation and/or other materials provided with the distribution.
18 1.1 fvdl *
19 1.1 fvdl * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
20 1.1 fvdl * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
21 1.1 fvdl * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
22 1.1 fvdl * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
23 1.1 fvdl * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
24 1.1 fvdl * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
25 1.1 fvdl * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
26 1.1 fvdl * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
27 1.1 fvdl * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
28 1.1 fvdl * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
29 1.1 fvdl * POSSIBILITY OF SUCH DAMAGE.
30 1.1 fvdl */
31 1.60 lukem
32 1.60 lukem #include <sys/cdefs.h>
33 1.121.12.1 pgoyette __KERNEL_RCSID(0, "$NetBSD: elinkxl.c,v 1.121.12.1 2018/06/25 07:25:50 pgoyette Exp $");
34 1.1 fvdl
35 1.1 fvdl #include <sys/param.h>
36 1.1 fvdl #include <sys/systm.h>
37 1.30 thorpej #include <sys/callout.h>
38 1.1 fvdl #include <sys/kernel.h>
39 1.1 fvdl #include <sys/mbuf.h>
40 1.1 fvdl #include <sys/socket.h>
41 1.1 fvdl #include <sys/ioctl.h>
42 1.1 fvdl #include <sys/errno.h>
43 1.1 fvdl #include <sys/syslog.h>
44 1.1 fvdl #include <sys/select.h>
45 1.1 fvdl #include <sys/device.h>
46 1.117 riastrad #include <sys/rndsource.h>
47 1.1 fvdl
48 1.1 fvdl #include <net/if.h>
49 1.1 fvdl #include <net/if_dl.h>
50 1.1 fvdl #include <net/if_ether.h>
51 1.1 fvdl #include <net/if_media.h>
52 1.1 fvdl #include <net/bpf.h>
53 1.1 fvdl
54 1.99 ad #include <sys/cpu.h>
55 1.99 ad #include <sys/bus.h>
56 1.99 ad #include <sys/intr.h>
57 1.21 thorpej #include <machine/endian.h>
58 1.1 fvdl
59 1.1 fvdl #include <dev/mii/miivar.h>
60 1.1 fvdl #include <dev/mii/mii.h>
61 1.19 thorpej #include <dev/mii/mii_bitbang.h>
62 1.1 fvdl
63 1.1 fvdl #include <dev/ic/elink3reg.h>
64 1.1 fvdl /* #include <dev/ic/elink3var.h> */
65 1.1 fvdl #include <dev/ic/elinkxlreg.h>
66 1.1 fvdl #include <dev/ic/elinkxlvar.h>
67 1.1 fvdl
68 1.1 fvdl #ifdef DEBUG
69 1.1 fvdl int exdebug = 0;
70 1.1 fvdl #endif
71 1.1 fvdl
72 1.1 fvdl /* ifmedia callbacks */
73 1.76 perry int ex_media_chg(struct ifnet *ifp);
74 1.76 perry void ex_media_stat(struct ifnet *ifp, struct ifmediareq *req);
75 1.1 fvdl
76 1.106 dyoung static int ex_ifflags_cb(struct ethercom *);
77 1.106 dyoung
78 1.76 perry void ex_probe_media(struct ex_softc *);
79 1.76 perry void ex_set_filter(struct ex_softc *);
80 1.76 perry void ex_set_media(struct ex_softc *);
81 1.102 cegger void ex_set_xcvr(struct ex_softc *, uint16_t);
82 1.76 perry struct mbuf *ex_get(struct ex_softc *, int);
83 1.102 cegger uint16_t ex_read_eeprom(struct ex_softc *, int);
84 1.76 perry int ex_init(struct ifnet *);
85 1.76 perry void ex_read(struct ex_softc *);
86 1.76 perry void ex_reset(struct ex_softc *);
87 1.76 perry void ex_set_mc(struct ex_softc *);
88 1.76 perry void ex_getstats(struct ex_softc *);
89 1.76 perry void ex_printstats(struct ex_softc *);
90 1.76 perry void ex_tick(void *);
91 1.76 perry
92 1.76 perry static int ex_eeprom_busy(struct ex_softc *);
93 1.76 perry static int ex_add_rxbuf(struct ex_softc *, struct ex_rxdesc *);
94 1.76 perry static void ex_init_txdescs(struct ex_softc *);
95 1.76 perry
96 1.92 itohy static void ex_setup_tx(struct ex_softc *);
97 1.103 spz static bool ex_shutdown(device_t, int);
98 1.76 perry static void ex_start(struct ifnet *);
99 1.76 perry static void ex_txstat(struct ex_softc *);
100 1.76 perry
101 1.103 spz int ex_mii_readreg(device_t, int, int);
102 1.103 spz void ex_mii_writereg(device_t, int, int, int);
103 1.115 matt void ex_mii_statchg(struct ifnet *);
104 1.1 fvdl
105 1.76 perry void ex_probemedia(struct ex_softc *);
106 1.2 thorpej
107 1.2 thorpej /*
108 1.2 thorpej * Structure to map media-present bits in boards to ifmedia codes and
109 1.2 thorpej * printable media names. Used for table-driven ifmedia initialization.
110 1.2 thorpej */
111 1.2 thorpej struct ex_media {
112 1.2 thorpej int exm_mpbit; /* media present bit */
113 1.2 thorpej const char *exm_name; /* name of medium */
114 1.2 thorpej int exm_ifmedia; /* ifmedia word for medium */
115 1.2 thorpej int exm_epmedia; /* ELINKMEDIA_* constant */
116 1.2 thorpej };
117 1.2 thorpej
118 1.2 thorpej /*
119 1.2 thorpej * Media table for 3c90x chips. Note that chips with MII have no
120 1.2 thorpej * `native' media.
121 1.2 thorpej */
122 1.121.12.1 pgoyette static const struct ex_media ex_native_media[] = {
123 1.2 thorpej { ELINK_PCI_10BASE_T, "10baseT", IFM_ETHER|IFM_10_T,
124 1.2 thorpej ELINKMEDIA_10BASE_T },
125 1.2 thorpej { ELINK_PCI_10BASE_T, "10baseT-FDX", IFM_ETHER|IFM_10_T|IFM_FDX,
126 1.2 thorpej ELINKMEDIA_10BASE_T },
127 1.2 thorpej { ELINK_PCI_AUI, "10base5", IFM_ETHER|IFM_10_5,
128 1.2 thorpej ELINKMEDIA_AUI },
129 1.2 thorpej { ELINK_PCI_BNC, "10base2", IFM_ETHER|IFM_10_2,
130 1.2 thorpej ELINKMEDIA_10BASE_2 },
131 1.2 thorpej { ELINK_PCI_100BASE_TX, "100baseTX", IFM_ETHER|IFM_100_TX,
132 1.2 thorpej ELINKMEDIA_100BASE_TX },
133 1.2 thorpej { ELINK_PCI_100BASE_TX, "100baseTX-FDX",IFM_ETHER|IFM_100_TX|IFM_FDX,
134 1.2 thorpej ELINKMEDIA_100BASE_TX },
135 1.2 thorpej { ELINK_PCI_100BASE_FX, "100baseFX", IFM_ETHER|IFM_100_FX,
136 1.2 thorpej ELINKMEDIA_100BASE_FX },
137 1.2 thorpej { ELINK_PCI_100BASE_MII,"manual", IFM_ETHER|IFM_MANUAL,
138 1.2 thorpej ELINKMEDIA_MII },
139 1.2 thorpej { ELINK_PCI_100BASE_T4, "100baseT4", IFM_ETHER|IFM_100_T4,
140 1.2 thorpej ELINKMEDIA_100BASE_T4 },
141 1.2 thorpej { 0, NULL, 0,
142 1.2 thorpej 0 },
143 1.2 thorpej };
144 1.2 thorpej
145 1.1 fvdl /*
146 1.19 thorpej * MII bit-bang glue.
147 1.19 thorpej */
148 1.103 spz uint32_t ex_mii_bitbang_read(device_t);
149 1.103 spz void ex_mii_bitbang_write(device_t, uint32_t);
150 1.19 thorpej
151 1.19 thorpej const struct mii_bitbang_ops ex_mii_bitbang_ops = {
152 1.19 thorpej ex_mii_bitbang_read,
153 1.19 thorpej ex_mii_bitbang_write,
154 1.19 thorpej {
155 1.19 thorpej ELINK_PHY_DATA, /* MII_BIT_MDO */
156 1.19 thorpej ELINK_PHY_DATA, /* MII_BIT_MDI */
157 1.19 thorpej ELINK_PHY_CLK, /* MII_BIT_MDC */
158 1.19 thorpej ELINK_PHY_DIR, /* MII_BIT_DIR_HOST_PHY */
159 1.19 thorpej 0, /* MII_BIT_DIR_PHY_HOST */
160 1.19 thorpej }
161 1.19 thorpej };
162 1.19 thorpej
163 1.19 thorpej /*
164 1.1 fvdl * Back-end attach and configure.
165 1.1 fvdl */
166 1.1 fvdl void
167 1.102 cegger ex_config(struct ex_softc *sc)
168 1.1 fvdl {
169 1.1 fvdl struct ifnet *ifp;
170 1.102 cegger uint16_t val;
171 1.102 cegger uint8_t macaddr[ETHER_ADDR_LEN] = {0};
172 1.1 fvdl bus_space_tag_t iot = sc->sc_iot;
173 1.1 fvdl bus_space_handle_t ioh = sc->sc_ioh;
174 1.25 augustss int i, error, attach_stage;
175 1.1 fvdl
176 1.111 dyoung pmf_self_suspensor_init(sc->sc_dev, &sc->sc_suspensor, &sc->sc_qual);
177 1.111 dyoung
178 1.97 ad callout_init(&sc->ex_mii_callout, 0);
179 1.30 thorpej
180 1.1 fvdl ex_reset(sc);
181 1.1 fvdl
182 1.1 fvdl val = ex_read_eeprom(sc, EEPROM_OEM_ADDR0);
183 1.1 fvdl macaddr[0] = val >> 8;
184 1.1 fvdl macaddr[1] = val & 0xff;
185 1.1 fvdl val = ex_read_eeprom(sc, EEPROM_OEM_ADDR1);
186 1.1 fvdl macaddr[2] = val >> 8;
187 1.1 fvdl macaddr[3] = val & 0xff;
188 1.1 fvdl val = ex_read_eeprom(sc, EEPROM_OEM_ADDR2);
189 1.1 fvdl macaddr[4] = val >> 8;
190 1.1 fvdl macaddr[5] = val & 0xff;
191 1.1 fvdl
192 1.103 spz aprint_normal_dev(sc->sc_dev, "MAC address %s\n", ether_sprintf(macaddr));
193 1.1 fvdl
194 1.40 fvdl if (sc->ex_conf & (EX_CONF_INV_LED_POLARITY|EX_CONF_PHY_POWER)) {
195 1.40 fvdl GO_WINDOW(2);
196 1.40 fvdl val = bus_space_read_2(iot, ioh, ELINK_W2_RESET_OPTIONS);
197 1.40 fvdl if (sc->ex_conf & EX_CONF_INV_LED_POLARITY)
198 1.40 fvdl val |= ELINK_RESET_OPT_LEDPOLAR;
199 1.40 fvdl if (sc->ex_conf & EX_CONF_PHY_POWER)
200 1.40 fvdl val |= ELINK_RESET_OPT_PHYPOWER;
201 1.40 fvdl bus_space_write_2(iot, ioh, ELINK_W2_RESET_OPTIONS, val);
202 1.70 dogcow }
203 1.70 dogcow if (sc->ex_conf & EX_CONF_NO_XCVR_PWR) {
204 1.70 dogcow GO_WINDOW(0);
205 1.70 dogcow bus_space_write_2(iot, ioh, ELINK_W0_MFG_ID,
206 1.70 dogcow EX_XCVR_PWR_MAGICBITS);
207 1.15 haya }
208 1.15 haya
209 1.1 fvdl attach_stage = 0;
210 1.1 fvdl
211 1.1 fvdl /*
212 1.1 fvdl * Allocate the upload descriptors, and create and load the DMA
213 1.1 fvdl * map for them.
214 1.1 fvdl */
215 1.1 fvdl if ((error = bus_dmamem_alloc(sc->sc_dmat,
216 1.79 perry EX_NUPD * sizeof (struct ex_upd), PAGE_SIZE, 0, &sc->sc_useg, 1,
217 1.25 augustss &sc->sc_urseg, BUS_DMA_NOWAIT)) != 0) {
218 1.103 spz aprint_error_dev(sc->sc_dev,
219 1.103 spz "can't allocate upload descriptors, error = %d\n", error);
220 1.1 fvdl goto fail;
221 1.1 fvdl }
222 1.1 fvdl
223 1.1 fvdl attach_stage = 1;
224 1.1 fvdl
225 1.25 augustss if ((error = bus_dmamem_map(sc->sc_dmat, &sc->sc_useg, sc->sc_urseg,
226 1.96 christos EX_NUPD * sizeof (struct ex_upd), (void **)&sc->sc_upd,
227 1.1 fvdl BUS_DMA_NOWAIT|BUS_DMA_COHERENT)) != 0) {
228 1.103 spz aprint_error_dev(sc->sc_dev,
229 1.103 spz "can't map upload descriptors, error = %d\n", error);
230 1.1 fvdl goto fail;
231 1.1 fvdl }
232 1.1 fvdl
233 1.1 fvdl attach_stage = 2;
234 1.1 fvdl
235 1.1 fvdl if ((error = bus_dmamap_create(sc->sc_dmat,
236 1.1 fvdl EX_NUPD * sizeof (struct ex_upd), 1,
237 1.1 fvdl EX_NUPD * sizeof (struct ex_upd), 0, BUS_DMA_NOWAIT,
238 1.1 fvdl &sc->sc_upd_dmamap)) != 0) {
239 1.103 spz aprint_error_dev(sc->sc_dev,
240 1.103 spz "can't create upload desc. DMA map, error = %d\n", error);
241 1.1 fvdl goto fail;
242 1.1 fvdl }
243 1.1 fvdl
244 1.1 fvdl attach_stage = 3;
245 1.1 fvdl
246 1.1 fvdl if ((error = bus_dmamap_load(sc->sc_dmat, sc->sc_upd_dmamap,
247 1.1 fvdl sc->sc_upd, EX_NUPD * sizeof (struct ex_upd), NULL,
248 1.1 fvdl BUS_DMA_NOWAIT)) != 0) {
249 1.103 spz aprint_error_dev(sc->sc_dev,
250 1.103 spz "can't load upload desc. DMA map, error = %d\n", error);
251 1.1 fvdl goto fail;
252 1.1 fvdl }
253 1.1 fvdl
254 1.1 fvdl attach_stage = 4;
255 1.1 fvdl
256 1.1 fvdl /*
257 1.1 fvdl * Allocate the download descriptors, and create and load the DMA
258 1.1 fvdl * map for them.
259 1.1 fvdl */
260 1.1 fvdl if ((error = bus_dmamem_alloc(sc->sc_dmat,
261 1.95 itohy DPDMEM_SIZE + EX_IP4CSUMTX_PADLEN, PAGE_SIZE, 0, &sc->sc_dseg, 1,
262 1.25 augustss &sc->sc_drseg, BUS_DMA_NOWAIT)) != 0) {
263 1.103 spz aprint_error_dev(sc->sc_dev,
264 1.103 spz "can't allocate download descriptors, error = %d\n", error);
265 1.1 fvdl goto fail;
266 1.1 fvdl }
267 1.1 fvdl
268 1.1 fvdl attach_stage = 5;
269 1.1 fvdl
270 1.25 augustss if ((error = bus_dmamem_map(sc->sc_dmat, &sc->sc_dseg, sc->sc_drseg,
271 1.96 christos DPDMEM_SIZE + EX_IP4CSUMTX_PADLEN, (void **)&sc->sc_dpd,
272 1.1 fvdl BUS_DMA_NOWAIT|BUS_DMA_COHERENT)) != 0) {
273 1.103 spz aprint_error_dev(sc->sc_dev,
274 1.103 spz "can't map download descriptors, error = %d\n", error);
275 1.1 fvdl goto fail;
276 1.1 fvdl }
277 1.95 itohy memset(sc->sc_dpd, 0, DPDMEM_SIZE + EX_IP4CSUMTX_PADLEN);
278 1.1 fvdl
279 1.1 fvdl attach_stage = 6;
280 1.1 fvdl
281 1.1 fvdl if ((error = bus_dmamap_create(sc->sc_dmat,
282 1.95 itohy DPDMEM_SIZE + EX_IP4CSUMTX_PADLEN, 1,
283 1.95 itohy DPDMEM_SIZE + EX_IP4CSUMTX_PADLEN, 0, BUS_DMA_NOWAIT,
284 1.1 fvdl &sc->sc_dpd_dmamap)) != 0) {
285 1.103 spz aprint_error_dev(sc->sc_dev,
286 1.103 spz "can't create download desc. DMA map, error = %d\n", error);
287 1.1 fvdl goto fail;
288 1.1 fvdl }
289 1.1 fvdl
290 1.1 fvdl attach_stage = 7;
291 1.1 fvdl
292 1.1 fvdl if ((error = bus_dmamap_load(sc->sc_dmat, sc->sc_dpd_dmamap,
293 1.95 itohy sc->sc_dpd, DPDMEM_SIZE + EX_IP4CSUMTX_PADLEN, NULL,
294 1.1 fvdl BUS_DMA_NOWAIT)) != 0) {
295 1.103 spz aprint_error_dev(sc->sc_dev,
296 1.103 spz "can't load download desc. DMA map, error = %d\n", error);
297 1.1 fvdl goto fail;
298 1.1 fvdl }
299 1.95 itohy bus_dmamap_sync(sc->sc_dmat, sc->sc_dpd_dmamap,
300 1.95 itohy DPDMEMPAD_OFF, EX_IP4CSUMTX_PADLEN, BUS_DMASYNC_PREWRITE);
301 1.1 fvdl
302 1.1 fvdl attach_stage = 8;
303 1.1 fvdl
304 1.1 fvdl
305 1.1 fvdl /*
306 1.1 fvdl * Create the transmit buffer DMA maps.
307 1.1 fvdl */
308 1.1 fvdl for (i = 0; i < EX_NDPD; i++) {
309 1.1 fvdl if ((error = bus_dmamap_create(sc->sc_dmat, MCLBYTES,
310 1.1 fvdl EX_NTFRAGS, MCLBYTES, 0, BUS_DMA_NOWAIT,
311 1.1 fvdl &sc->sc_tx_dmamaps[i])) != 0) {
312 1.103 spz aprint_error_dev(sc->sc_dev,
313 1.101 cegger "can't create tx DMA map %d, error = %d\n",
314 1.101 cegger i, error);
315 1.1 fvdl goto fail;
316 1.1 fvdl }
317 1.1 fvdl }
318 1.1 fvdl
319 1.1 fvdl attach_stage = 9;
320 1.1 fvdl
321 1.1 fvdl /*
322 1.1 fvdl * Create the receive buffer DMA maps.
323 1.1 fvdl */
324 1.1 fvdl for (i = 0; i < EX_NUPD; i++) {
325 1.1 fvdl if ((error = bus_dmamap_create(sc->sc_dmat, MCLBYTES,
326 1.1 fvdl EX_NRFRAGS, MCLBYTES, 0, BUS_DMA_NOWAIT,
327 1.1 fvdl &sc->sc_rx_dmamaps[i])) != 0) {
328 1.103 spz aprint_error_dev(sc->sc_dev,
329 1.101 cegger "can't create rx DMA map %d, error = %d\n",
330 1.101 cegger i, error);
331 1.1 fvdl goto fail;
332 1.1 fvdl }
333 1.1 fvdl }
334 1.1 fvdl
335 1.1 fvdl attach_stage = 10;
336 1.1 fvdl
337 1.1 fvdl /*
338 1.1 fvdl * Create ring of upload descriptors, only once. The DMA engine
339 1.1 fvdl * will loop over this when receiving packets, stalling if it
340 1.1 fvdl * hits an UPD with a finished receive.
341 1.1 fvdl */
342 1.1 fvdl for (i = 0; i < EX_NUPD; i++) {
343 1.1 fvdl sc->sc_rxdescs[i].rx_dmamap = sc->sc_rx_dmamaps[i];
344 1.1 fvdl sc->sc_rxdescs[i].rx_upd = &sc->sc_upd[i];
345 1.9 thorpej sc->sc_upd[i].upd_frags[0].fr_len =
346 1.21 thorpej htole32((MCLBYTES - 2) | EX_FR_LAST);
347 1.1 fvdl if (ex_add_rxbuf(sc, &sc->sc_rxdescs[i]) != 0) {
348 1.103 spz aprint_error_dev(sc->sc_dev,
349 1.103 spz "can't allocate or map rx buffers\n");
350 1.1 fvdl goto fail;
351 1.1 fvdl }
352 1.1 fvdl }
353 1.1 fvdl
354 1.1 fvdl bus_dmamap_sync(sc->sc_dmat, sc->sc_upd_dmamap, 0,
355 1.1 fvdl EX_NUPD * sizeof (struct ex_upd),
356 1.1 fvdl BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
357 1.1 fvdl
358 1.1 fvdl ex_init_txdescs(sc);
359 1.1 fvdl
360 1.1 fvdl attach_stage = 11;
361 1.1 fvdl
362 1.1 fvdl
363 1.1 fvdl GO_WINDOW(3);
364 1.1 fvdl val = bus_space_read_2(iot, ioh, ELINK_W3_RESET_OPTIONS);
365 1.1 fvdl if (val & ELINK_MEDIACAP_MII)
366 1.1 fvdl sc->ex_conf |= EX_CONF_MII;
367 1.1 fvdl
368 1.1 fvdl ifp = &sc->sc_ethercom.ec_if;
369 1.1 fvdl
370 1.2 thorpej /*
371 1.2 thorpej * Initialize our media structures and MII info. We'll
372 1.2 thorpej * probe the MII if we discover that we have one.
373 1.2 thorpej */
374 1.2 thorpej sc->ex_mii.mii_ifp = ifp;
375 1.2 thorpej sc->ex_mii.mii_readreg = ex_mii_readreg;
376 1.2 thorpej sc->ex_mii.mii_writereg = ex_mii_writereg;
377 1.2 thorpej sc->ex_mii.mii_statchg = ex_mii_statchg;
378 1.66 fair ifmedia_init(&sc->ex_mii.mii_media, IFM_IMASK, ex_media_chg,
379 1.2 thorpej ex_media_stat);
380 1.2 thorpej
381 1.1 fvdl if (sc->ex_conf & EX_CONF_MII) {
382 1.1 fvdl /*
383 1.1 fvdl * Find PHY, extract media information from it.
384 1.14 fvdl * First, select the right transceiver.
385 1.1 fvdl */
386 1.69 christos ex_set_xcvr(sc, val);
387 1.14 fvdl
388 1.103 spz mii_attach(sc->sc_dev, &sc->ex_mii, 0xffffffff,
389 1.24 thorpej MII_PHY_ANY, MII_OFFSET_ANY, 0);
390 1.1 fvdl if (LIST_FIRST(&sc->ex_mii.mii_phys) == NULL) {
391 1.1 fvdl ifmedia_add(&sc->ex_mii.mii_media, IFM_ETHER|IFM_NONE,
392 1.1 fvdl 0, NULL);
393 1.1 fvdl ifmedia_set(&sc->ex_mii.mii_media, IFM_ETHER|IFM_NONE);
394 1.1 fvdl } else {
395 1.1 fvdl ifmedia_set(&sc->ex_mii.mii_media, IFM_ETHER|IFM_AUTO);
396 1.1 fvdl }
397 1.2 thorpej } else
398 1.2 thorpej ex_probemedia(sc);
399 1.1 fvdl
400 1.104 cegger strlcpy(ifp->if_xname, device_xname(sc->sc_dev), IFNAMSIZ);
401 1.1 fvdl ifp->if_softc = sc;
402 1.1 fvdl ifp->if_start = ex_start;
403 1.1 fvdl ifp->if_ioctl = ex_ioctl;
404 1.1 fvdl ifp->if_watchdog = ex_watchdog;
405 1.42 thorpej ifp->if_init = ex_init;
406 1.42 thorpej ifp->if_stop = ex_stop;
407 1.1 fvdl ifp->if_flags =
408 1.1 fvdl IFF_BROADCAST | IFF_SIMPLEX | IFF_NOTRAILERS | IFF_MULTICAST;
409 1.77 kim sc->sc_if_flags = ifp->if_flags;
410 1.46 thorpej IFQ_SET_READY(&ifp->if_snd);
411 1.1 fvdl
412 1.43 bouyer /*
413 1.43 bouyer * We can support 802.1Q VLAN-sized frames.
414 1.43 bouyer */
415 1.43 bouyer sc->sc_ethercom.ec_capabilities |= ETHERCAP_VLAN_MTU;
416 1.43 bouyer
417 1.50 thorpej /*
418 1.50 thorpej * The 3c90xB has hardware IPv4/TCPv4/UDPv4 checksum support.
419 1.50 thorpej */
420 1.50 thorpej if (sc->ex_conf & EX_CONF_90XB)
421 1.80 yamt sc->sc_ethercom.ec_if.if_capabilities |=
422 1.80 yamt IFCAP_CSUM_IPv4_Tx | IFCAP_CSUM_IPv4_Rx |
423 1.80 yamt IFCAP_CSUM_TCPv4_Tx | IFCAP_CSUM_TCPv4_Rx |
424 1.80 yamt IFCAP_CSUM_UDPv4_Tx | IFCAP_CSUM_UDPv4_Rx;
425 1.50 thorpej
426 1.1 fvdl if_attach(ifp);
427 1.121 ozaki if_deferred_start_init(ifp, NULL);
428 1.1 fvdl ether_ifattach(ifp, macaddr);
429 1.106 dyoung ether_set_ifflags_cb(&sc->sc_ethercom, ex_ifflags_cb);
430 1.1 fvdl
431 1.1 fvdl GO_WINDOW(1);
432 1.1 fvdl
433 1.1 fvdl sc->tx_start_thresh = 20;
434 1.1 fvdl sc->tx_succ_ok = 0;
435 1.1 fvdl
436 1.1 fvdl /* TODO: set queues to 0 */
437 1.1 fvdl
438 1.103 spz rnd_attach_source(&sc->rnd_source, device_xname(sc->sc_dev),
439 1.116 tls RND_TYPE_NET, RND_FLAG_DEFAULT);
440 1.1 fvdl
441 1.108 tsutsui if (pmf_device_register1(sc->sc_dev, NULL, NULL, ex_shutdown))
442 1.108 tsutsui pmf_class_network_register(sc->sc_dev, &sc->sc_ethercom.ec_if);
443 1.103 spz else
444 1.108 tsutsui aprint_error_dev(sc->sc_dev,
445 1.108 tsutsui "couldn't establish power handler\n");
446 1.34 jhawk
447 1.34 jhawk /* The attach is successful. */
448 1.34 jhawk sc->ex_flags |= EX_FLAGS_ATTACHED;
449 1.1 fvdl return;
450 1.1 fvdl
451 1.1 fvdl fail:
452 1.1 fvdl /*
453 1.1 fvdl * Free any resources we've allocated during the failed attach
454 1.1 fvdl * attempt. Do this in reverse order and fall though.
455 1.1 fvdl */
456 1.1 fvdl switch (attach_stage) {
457 1.1 fvdl case 11:
458 1.1 fvdl {
459 1.1 fvdl struct ex_rxdesc *rxd;
460 1.1 fvdl
461 1.1 fvdl for (i = 0; i < EX_NUPD; i++) {
462 1.1 fvdl rxd = &sc->sc_rxdescs[i];
463 1.1 fvdl if (rxd->rx_mbhead != NULL) {
464 1.1 fvdl bus_dmamap_unload(sc->sc_dmat, rxd->rx_dmamap);
465 1.1 fvdl m_freem(rxd->rx_mbhead);
466 1.1 fvdl }
467 1.1 fvdl }
468 1.1 fvdl }
469 1.1 fvdl /* FALLTHROUGH */
470 1.1 fvdl
471 1.1 fvdl case 10:
472 1.1 fvdl for (i = 0; i < EX_NUPD; i++)
473 1.1 fvdl bus_dmamap_destroy(sc->sc_dmat, sc->sc_rx_dmamaps[i]);
474 1.1 fvdl /* FALLTHROUGH */
475 1.1 fvdl
476 1.1 fvdl case 9:
477 1.1 fvdl for (i = 0; i < EX_NDPD; i++)
478 1.1 fvdl bus_dmamap_destroy(sc->sc_dmat, sc->sc_tx_dmamaps[i]);
479 1.1 fvdl /* FALLTHROUGH */
480 1.1 fvdl case 8:
481 1.1 fvdl bus_dmamap_unload(sc->sc_dmat, sc->sc_dpd_dmamap);
482 1.1 fvdl /* FALLTHROUGH */
483 1.1 fvdl
484 1.1 fvdl case 7:
485 1.1 fvdl bus_dmamap_destroy(sc->sc_dmat, sc->sc_dpd_dmamap);
486 1.1 fvdl /* FALLTHROUGH */
487 1.1 fvdl
488 1.1 fvdl case 6:
489 1.96 christos bus_dmamem_unmap(sc->sc_dmat, (void *)sc->sc_dpd,
490 1.1 fvdl EX_NDPD * sizeof (struct ex_dpd));
491 1.1 fvdl /* FALLTHROUGH */
492 1.1 fvdl
493 1.1 fvdl case 5:
494 1.25 augustss bus_dmamem_free(sc->sc_dmat, &sc->sc_dseg, sc->sc_drseg);
495 1.1 fvdl break;
496 1.1 fvdl
497 1.1 fvdl case 4:
498 1.1 fvdl bus_dmamap_unload(sc->sc_dmat, sc->sc_upd_dmamap);
499 1.1 fvdl /* FALLTHROUGH */
500 1.1 fvdl
501 1.1 fvdl case 3:
502 1.1 fvdl bus_dmamap_destroy(sc->sc_dmat, sc->sc_upd_dmamap);
503 1.1 fvdl /* FALLTHROUGH */
504 1.1 fvdl
505 1.1 fvdl case 2:
506 1.96 christos bus_dmamem_unmap(sc->sc_dmat, (void *)sc->sc_upd,
507 1.1 fvdl EX_NUPD * sizeof (struct ex_upd));
508 1.1 fvdl /* FALLTHROUGH */
509 1.1 fvdl
510 1.1 fvdl case 1:
511 1.25 augustss bus_dmamem_free(sc->sc_dmat, &sc->sc_useg, sc->sc_urseg);
512 1.1 fvdl break;
513 1.1 fvdl }
514 1.1 fvdl
515 1.2 thorpej }
516 1.2 thorpej
517 1.2 thorpej /*
518 1.2 thorpej * Find the media present on non-MII chips.
519 1.2 thorpej */
520 1.2 thorpej void
521 1.102 cegger ex_probemedia(struct ex_softc *sc)
522 1.2 thorpej {
523 1.2 thorpej bus_space_tag_t iot = sc->sc_iot;
524 1.2 thorpej bus_space_handle_t ioh = sc->sc_ioh;
525 1.2 thorpej struct ifmedia *ifm = &sc->ex_mii.mii_media;
526 1.121.12.1 pgoyette const struct ex_media *exm;
527 1.102 cegger uint16_t config1, reset_options, default_media;
528 1.2 thorpej int defmedia = 0;
529 1.2 thorpej const char *sep = "", *defmedianame = NULL;
530 1.2 thorpej
531 1.2 thorpej GO_WINDOW(3);
532 1.2 thorpej config1 = bus_space_read_2(iot, ioh, ELINK_W3_INTERNAL_CONFIG + 2);
533 1.2 thorpej reset_options = bus_space_read_1(iot, ioh, ELINK_W3_RESET_OPTIONS);
534 1.2 thorpej GO_WINDOW(0);
535 1.2 thorpej
536 1.2 thorpej default_media = (config1 & CONFIG_MEDIAMASK) >> CONFIG_MEDIAMASK_SHIFT;
537 1.2 thorpej
538 1.2 thorpej /* Sanity check that there are any media! */
539 1.2 thorpej if ((reset_options & ELINK_PCI_MEDIAMASK) == 0) {
540 1.103 spz aprint_error_dev(sc->sc_dev, "no media present!\n");
541 1.2 thorpej ifmedia_add(ifm, IFM_ETHER|IFM_NONE, 0, NULL);
542 1.2 thorpej ifmedia_set(ifm, IFM_ETHER|IFM_NONE);
543 1.2 thorpej return;
544 1.2 thorpej }
545 1.2 thorpej
546 1.103 spz aprint_normal_dev(sc->sc_dev, "");
547 1.103 spz
548 1.68 thorpej #define PRINT(str) aprint_normal("%s%s", sep, str); sep = ", "
549 1.2 thorpej
550 1.2 thorpej for (exm = ex_native_media; exm->exm_name != NULL; exm++) {
551 1.2 thorpej if (reset_options & exm->exm_mpbit) {
552 1.2 thorpej /*
553 1.2 thorpej * Default media is a little complicated. We
554 1.2 thorpej * support full-duplex which uses the same
555 1.2 thorpej * reset options bit.
556 1.2 thorpej *
557 1.2 thorpej * XXX Check EEPROM for default to FDX?
558 1.2 thorpej */
559 1.2 thorpej if (exm->exm_epmedia == default_media) {
560 1.2 thorpej if ((exm->exm_ifmedia & IFM_FDX) == 0) {
561 1.2 thorpej defmedia = exm->exm_ifmedia;
562 1.2 thorpej defmedianame = exm->exm_name;
563 1.2 thorpej }
564 1.2 thorpej } else if (defmedia == 0) {
565 1.2 thorpej defmedia = exm->exm_ifmedia;
566 1.2 thorpej defmedianame = exm->exm_name;
567 1.2 thorpej }
568 1.2 thorpej ifmedia_add(ifm, exm->exm_ifmedia, exm->exm_epmedia,
569 1.2 thorpej NULL);
570 1.2 thorpej PRINT(exm->exm_name);
571 1.2 thorpej }
572 1.2 thorpej }
573 1.2 thorpej
574 1.2 thorpej #undef PRINT
575 1.2 thorpej
576 1.2 thorpej #ifdef DIAGNOSTIC
577 1.2 thorpej if (defmedia == 0)
578 1.2 thorpej panic("ex_probemedia: impossible");
579 1.2 thorpej #endif
580 1.2 thorpej
581 1.68 thorpej aprint_normal(", default %s\n", defmedianame);
582 1.2 thorpej ifmedia_set(ifm, defmedia);
583 1.1 fvdl }
584 1.1 fvdl
585 1.1 fvdl /*
586 1.92 itohy * Setup transmitter parameters.
587 1.92 itohy */
588 1.92 itohy static void
589 1.102 cegger ex_setup_tx(struct ex_softc *sc)
590 1.92 itohy {
591 1.92 itohy bus_space_tag_t iot = sc->sc_iot;
592 1.92 itohy bus_space_handle_t ioh = sc->sc_ioh;
593 1.92 itohy
594 1.92 itohy /*
595 1.92 itohy * Disable reclaim threshold for 90xB, set free threshold to
596 1.92 itohy * 6 * 256 = 1536 for 90x.
597 1.92 itohy */
598 1.92 itohy if (sc->ex_conf & EX_CONF_90XB)
599 1.92 itohy bus_space_write_2(iot, ioh, ELINK_COMMAND,
600 1.92 itohy ELINK_TXRECLTHRESH | 255);
601 1.92 itohy else
602 1.92 itohy bus_space_write_1(iot, ioh, ELINK_TXFREETHRESH, 6);
603 1.92 itohy
604 1.92 itohy /* Setup early transmission start threshold. */
605 1.92 itohy bus_space_write_2(iot, ioh, ELINK_COMMAND,
606 1.92 itohy ELINK_TXSTARTTHRESH | sc->tx_start_thresh);
607 1.92 itohy }
608 1.92 itohy
609 1.92 itohy /*
610 1.1 fvdl * Bring device up.
611 1.1 fvdl */
612 1.42 thorpej int
613 1.102 cegger ex_init(struct ifnet *ifp)
614 1.1 fvdl {
615 1.42 thorpej struct ex_softc *sc = ifp->if_softc;
616 1.1 fvdl bus_space_tag_t iot = sc->sc_iot;
617 1.1 fvdl bus_space_handle_t ioh = sc->sc_ioh;
618 1.47 thorpej int i;
619 1.102 cegger uint16_t val;
620 1.47 thorpej int error = 0;
621 1.1 fvdl
622 1.47 thorpej if ((error = ex_enable(sc)) != 0)
623 1.47 thorpej goto out;
624 1.1 fvdl
625 1.1 fvdl ex_waitcmd(sc);
626 1.42 thorpej ex_stop(ifp, 0);
627 1.1 fvdl
628 1.90 itohy GO_WINDOW(2);
629 1.90 itohy
630 1.90 itohy /* Turn on PHY power. */
631 1.90 itohy if (sc->ex_conf & (EX_CONF_PHY_POWER | EX_CONF_INV_LED_POLARITY)) {
632 1.90 itohy val = bus_space_read_2(iot, ioh, ELINK_W2_RESET_OPTIONS);
633 1.90 itohy if (sc->ex_conf & EX_CONF_PHY_POWER)
634 1.90 itohy val |= ELINK_RESET_OPT_PHYPOWER; /* turn on PHY power */
635 1.90 itohy if (sc->ex_conf & EX_CONF_INV_LED_POLARITY)
636 1.90 itohy val |= ELINK_RESET_OPT_LEDPOLAR; /* invert LED polarity */
637 1.90 itohy bus_space_write_2(iot, ioh, ELINK_W2_RESET_OPTIONS, val);
638 1.90 itohy }
639 1.90 itohy
640 1.1 fvdl /*
641 1.1 fvdl * Set the station address and clear the station mask. The latter
642 1.1 fvdl * is needed for 90x cards, 0 is the default for 90xB cards.
643 1.1 fvdl */
644 1.1 fvdl for (i = 0; i < ETHER_ADDR_LEN; i++) {
645 1.1 fvdl bus_space_write_1(iot, ioh, ELINK_W2_ADDR_0 + i,
646 1.98 dyoung CLLADDR(ifp->if_sadl)[i]);
647 1.1 fvdl bus_space_write_1(iot, ioh, ELINK_W2_RECVMASK_0 + i, 0);
648 1.1 fvdl }
649 1.1 fvdl
650 1.1 fvdl GO_WINDOW(3);
651 1.1 fvdl
652 1.1 fvdl bus_space_write_2(iot, ioh, ELINK_COMMAND, RX_RESET);
653 1.1 fvdl ex_waitcmd(sc);
654 1.1 fvdl bus_space_write_2(iot, ioh, ELINK_COMMAND, TX_RESET);
655 1.1 fvdl ex_waitcmd(sc);
656 1.1 fvdl
657 1.92 itohy /* Load Tx parameters. */
658 1.92 itohy ex_setup_tx(sc);
659 1.1 fvdl
660 1.1 fvdl bus_space_write_2(iot, ioh, ELINK_COMMAND,
661 1.1 fvdl SET_RX_EARLY_THRESH | ELINK_THRESH_DISABLE);
662 1.1 fvdl
663 1.1 fvdl bus_space_write_4(iot, ioh, ELINK_DMACTRL,
664 1.1 fvdl bus_space_read_4(iot, ioh, ELINK_DMACTRL) | ELINK_DMAC_UPRXEAREN);
665 1.1 fvdl
666 1.61 christos bus_space_write_2(iot, ioh, ELINK_COMMAND,
667 1.61 christos SET_RD_0_MASK | XL_WATCHED_INTERRUPTS);
668 1.61 christos bus_space_write_2(iot, ioh, ELINK_COMMAND,
669 1.61 christos SET_INTR_MASK | XL_WATCHED_INTERRUPTS);
670 1.1 fvdl
671 1.1 fvdl bus_space_write_2(iot, ioh, ELINK_COMMAND, ACK_INTR | 0xff);
672 1.15 haya if (sc->intr_ack)
673 1.15 haya (* sc->intr_ack)(sc);
674 1.1 fvdl ex_set_media(sc);
675 1.1 fvdl ex_set_mc(sc);
676 1.1 fvdl
677 1.1 fvdl
678 1.1 fvdl bus_space_write_2(iot, ioh, ELINK_COMMAND, STATS_ENABLE);
679 1.1 fvdl bus_space_write_2(iot, ioh, ELINK_COMMAND, TX_ENABLE);
680 1.1 fvdl bus_space_write_4(iot, ioh, ELINK_UPLISTPTR, sc->sc_upddma);
681 1.1 fvdl bus_space_write_2(iot, ioh, ELINK_COMMAND, RX_ENABLE);
682 1.1 fvdl bus_space_write_2(iot, ioh, ELINK_COMMAND, ELINK_UPUNSTALL);
683 1.38 haya
684 1.1 fvdl ifp->if_flags |= IFF_RUNNING;
685 1.1 fvdl ifp->if_flags &= ~IFF_OACTIVE;
686 1.1 fvdl ex_start(ifp);
687 1.77 kim sc->sc_if_flags = ifp->if_flags;
688 1.1 fvdl
689 1.1 fvdl GO_WINDOW(1);
690 1.1 fvdl
691 1.30 thorpej callout_reset(&sc->ex_mii_callout, hz, ex_tick, sc);
692 1.42 thorpej
693 1.47 thorpej out:
694 1.47 thorpej if (error) {
695 1.47 thorpej ifp->if_flags &= ~(IFF_RUNNING | IFF_OACTIVE);
696 1.47 thorpej ifp->if_timer = 0;
697 1.103 spz aprint_error_dev(sc->sc_dev, "interface not running\n");
698 1.47 thorpej }
699 1.47 thorpej return (error);
700 1.1 fvdl }
701 1.1 fvdl
702 1.67 enami #define MCHASHSIZE 256
703 1.67 enami #define ex_mchash(addr) (ether_crc32_be((addr), ETHER_ADDR_LEN) & \
704 1.67 enami (MCHASHSIZE - 1))
705 1.1 fvdl
706 1.1 fvdl /*
707 1.1 fvdl * Set multicast receive filter. Also take care of promiscuous mode
708 1.1 fvdl * here (XXX).
709 1.1 fvdl */
710 1.1 fvdl void
711 1.102 cegger ex_set_mc(struct ex_softc *sc)
712 1.1 fvdl {
713 1.1 fvdl struct ifnet *ifp = &sc->sc_ethercom.ec_if;
714 1.1 fvdl struct ethercom *ec = &sc->sc_ethercom;
715 1.1 fvdl struct ether_multi *enm;
716 1.1 fvdl struct ether_multistep estep;
717 1.1 fvdl int i;
718 1.102 cegger uint16_t mask = FIL_INDIVIDUAL | FIL_BRDCST;
719 1.1 fvdl
720 1.67 enami if (ifp->if_flags & IFF_PROMISC) {
721 1.1 fvdl mask |= FIL_PROMISC;
722 1.67 enami goto allmulti;
723 1.67 enami }
724 1.79 perry
725 1.67 enami ETHER_FIRST_MULTI(estep, ec, enm);
726 1.67 enami if (enm == NULL)
727 1.67 enami goto nomulti;
728 1.67 enami
729 1.67 enami if ((sc->ex_conf & EX_CONF_90XB) == 0)
730 1.67 enami /* No multicast hash filtering. */
731 1.67 enami goto allmulti;
732 1.67 enami
733 1.67 enami for (i = 0; i < MCHASHSIZE; i++)
734 1.67 enami bus_space_write_2(sc->sc_iot, sc->sc_ioh,
735 1.67 enami ELINK_COMMAND, ELINK_CLEARHASHFILBIT | i);
736 1.67 enami
737 1.67 enami do {
738 1.67 enami if (memcmp(enm->enm_addrlo, enm->enm_addrhi,
739 1.67 enami ETHER_ADDR_LEN) != 0)
740 1.67 enami goto allmulti;
741 1.67 enami
742 1.67 enami i = ex_mchash(enm->enm_addrlo);
743 1.67 enami bus_space_write_2(sc->sc_iot, sc->sc_ioh,
744 1.67 enami ELINK_COMMAND, ELINK_SETHASHFILBIT | i);
745 1.67 enami ETHER_NEXT_MULTI(estep, enm);
746 1.67 enami } while (enm != NULL);
747 1.67 enami mask |= FIL_MULTIHASH;
748 1.67 enami
749 1.67 enami nomulti:
750 1.67 enami ifp->if_flags &= ~IFF_ALLMULTI;
751 1.67 enami bus_space_write_2(sc->sc_iot, sc->sc_ioh, ELINK_COMMAND,
752 1.67 enami SET_RX_FILTER | mask);
753 1.67 enami return;
754 1.1 fvdl
755 1.67 enami allmulti:
756 1.67 enami ifp->if_flags |= IFF_ALLMULTI;
757 1.67 enami mask |= FIL_MULTICAST;
758 1.1 fvdl bus_space_write_2(sc->sc_iot, sc->sc_ioh, ELINK_COMMAND,
759 1.1 fvdl SET_RX_FILTER | mask);
760 1.1 fvdl }
761 1.1 fvdl
762 1.1 fvdl
763 1.92 itohy /*
764 1.92 itohy * The Tx Complete interrupts occur only on errors,
765 1.92 itohy * and this is the error handler.
766 1.92 itohy */
767 1.1 fvdl static void
768 1.102 cegger ex_txstat(struct ex_softc *sc)
769 1.1 fvdl {
770 1.42 thorpej struct ifnet *ifp = &sc->sc_ethercom.ec_if;
771 1.1 fvdl bus_space_tag_t iot = sc->sc_iot;
772 1.1 fvdl bus_space_handle_t ioh = sc->sc_ioh;
773 1.92 itohy int i, err = 0;
774 1.1 fvdl
775 1.1 fvdl /*
776 1.1 fvdl * We need to read+write TX_STATUS until we get a 0 status
777 1.1 fvdl * in order to turn off the interrupt flag.
778 1.92 itohy * ELINK_TXSTATUS is in the upper byte of 2 with ELINK_TIMER.
779 1.1 fvdl */
780 1.92 itohy for (;;) {
781 1.92 itohy i = bus_space_read_2(iot, ioh, ELINK_TIMER);
782 1.92 itohy if ((i & TXS_COMPLETE) == 0)
783 1.92 itohy break;
784 1.85 christos bus_space_write_2(iot, ioh, ELINK_TIMER, 0x0);
785 1.92 itohy err |= i;
786 1.92 itohy }
787 1.92 itohy err &= ~TXS_TIMER;
788 1.92 itohy
789 1.92 itohy if ((err & (TXS_UNDERRUN | TXS_JABBER | TXS_RECLAIM))
790 1.92 itohy || err == 0 /* should not happen, just in case */) {
791 1.92 itohy /*
792 1.92 itohy * Make sure the transmission is stopped.
793 1.92 itohy */
794 1.92 itohy bus_space_write_2(iot, ioh, ELINK_COMMAND, ELINK_DNSTALL);
795 1.92 itohy for (i = 1000; i > 0; i--)
796 1.92 itohy if ((bus_space_read_4(iot, ioh, ELINK_DMACTRL) &
797 1.92 itohy ELINK_DMAC_DNINPROG) == 0)
798 1.92 itohy break;
799 1.92 itohy
800 1.92 itohy /*
801 1.92 itohy * Reset the transmitter.
802 1.92 itohy */
803 1.92 itohy bus_space_write_2(iot, ioh, ELINK_COMMAND, TX_RESET);
804 1.1 fvdl
805 1.92 itohy /* Resetting takes a while and we will do more than wait. */
806 1.92 itohy
807 1.92 itohy ifp->if_flags &= ~IFF_OACTIVE;
808 1.92 itohy ++sc->sc_ethercom.ec_if.if_oerrors;
809 1.103 spz aprint_error_dev(sc->sc_dev, "%s%s%s",
810 1.92 itohy (err & TXS_UNDERRUN) ? " transmit underrun" : "",
811 1.92 itohy (err & TXS_JABBER) ? " jabber" : "",
812 1.92 itohy (err & TXS_RECLAIM) ? " reclaim" : "");
813 1.92 itohy if (err == 0)
814 1.103 spz aprint_error(" unknown Tx error");
815 1.92 itohy printf(" (%x)", err);
816 1.92 itohy if (err & TXS_UNDERRUN) {
817 1.103 spz aprint_error(" @%d", sc->tx_start_thresh);
818 1.92 itohy if (sc->tx_succ_ok < 256 &&
819 1.92 itohy (i = min(ETHER_MAX_LEN, sc->tx_start_thresh + 20))
820 1.92 itohy > sc->tx_start_thresh) {
821 1.103 spz aprint_error(", new threshold is %d", i);
822 1.92 itohy sc->tx_start_thresh = i;
823 1.92 itohy }
824 1.1 fvdl sc->tx_succ_ok = 0;
825 1.92 itohy }
826 1.103 spz aprint_error("\n");
827 1.92 itohy if (err & TXS_MAX_COLLISION)
828 1.92 itohy ++sc->sc_ethercom.ec_if.if_collisions;
829 1.92 itohy
830 1.92 itohy /* Wait for TX_RESET to finish. */
831 1.92 itohy ex_waitcmd(sc);
832 1.92 itohy
833 1.92 itohy /* Reload Tx parameters. */
834 1.92 itohy ex_setup_tx(sc);
835 1.92 itohy } else {
836 1.92 itohy if (err & TXS_MAX_COLLISION)
837 1.1 fvdl ++sc->sc_ethercom.ec_if.if_collisions;
838 1.92 itohy sc->sc_ethercom.ec_if.if_flags &= ~IFF_OACTIVE;
839 1.94 itohy }
840 1.94 itohy
841 1.94 itohy bus_space_write_2(iot, ioh, ELINK_COMMAND, TX_ENABLE);
842 1.94 itohy
843 1.94 itohy /* Retransmit current packet if any. */
844 1.94 itohy if (sc->tx_head) {
845 1.94 itohy ifp->if_flags |= IFF_OACTIVE;
846 1.94 itohy bus_space_write_2(iot, ioh, ELINK_COMMAND,
847 1.94 itohy ELINK_DNUNSTALL);
848 1.94 itohy bus_space_write_4(iot, ioh, ELINK_DNLISTPTR,
849 1.94 itohy DPD_DMADDR(sc, sc->tx_head));
850 1.94 itohy
851 1.94 itohy /* Retrigger watchdog if stopped. */
852 1.94 itohy if (ifp->if_timer == 0)
853 1.94 itohy ifp->if_timer = 1;
854 1.1 fvdl }
855 1.1 fvdl }
856 1.1 fvdl
857 1.1 fvdl int
858 1.102 cegger ex_media_chg(struct ifnet *ifp)
859 1.1 fvdl {
860 1.1 fvdl
861 1.1 fvdl if (ifp->if_flags & IFF_UP)
862 1.42 thorpej ex_init(ifp);
863 1.1 fvdl return 0;
864 1.1 fvdl }
865 1.1 fvdl
866 1.1 fvdl void
867 1.102 cegger ex_set_xcvr(struct ex_softc *sc, const uint16_t media)
868 1.69 christos {
869 1.69 christos bus_space_tag_t iot = sc->sc_iot;
870 1.69 christos bus_space_handle_t ioh = sc->sc_ioh;
871 1.102 cegger uint32_t icfg;
872 1.69 christos
873 1.69 christos /*
874 1.69 christos * We're already in Window 3
875 1.69 christos */
876 1.69 christos icfg = bus_space_read_4(iot, ioh, ELINK_W3_INTERNAL_CONFIG);
877 1.69 christos icfg &= ~(CONFIG_XCVR_SEL << 16);
878 1.69 christos if (media & (ELINK_MEDIACAP_MII | ELINK_MEDIACAP_100BASET4))
879 1.69 christos icfg |= ELINKMEDIA_MII << (CONFIG_XCVR_SEL_SHIFT + 16);
880 1.69 christos if (media & ELINK_MEDIACAP_100BASETX)
881 1.69 christos icfg |= ELINKMEDIA_AUTO << (CONFIG_XCVR_SEL_SHIFT + 16);
882 1.69 christos if (media & ELINK_MEDIACAP_100BASEFX)
883 1.79 perry icfg |= ELINKMEDIA_100BASE_FX
884 1.69 christos << (CONFIG_XCVR_SEL_SHIFT + 16);
885 1.69 christos bus_space_write_4(iot, ioh, ELINK_W3_INTERNAL_CONFIG, icfg);
886 1.69 christos }
887 1.69 christos
888 1.69 christos void
889 1.102 cegger ex_set_media(struct ex_softc *sc)
890 1.1 fvdl {
891 1.1 fvdl bus_space_tag_t iot = sc->sc_iot;
892 1.1 fvdl bus_space_handle_t ioh = sc->sc_ioh;
893 1.102 cegger uint32_t configreg;
894 1.1 fvdl
895 1.1 fvdl if (((sc->ex_conf & EX_CONF_MII) &&
896 1.1 fvdl (sc->ex_mii.mii_media_active & IFM_FDX))
897 1.1 fvdl || (!(sc->ex_conf & EX_CONF_MII) &&
898 1.1 fvdl (sc->ex_mii.mii_media.ifm_media & IFM_FDX))) {
899 1.1 fvdl bus_space_write_2(iot, ioh, ELINK_W3_MAC_CONTROL,
900 1.1 fvdl MAC_CONTROL_FDX);
901 1.1 fvdl } else {
902 1.1 fvdl bus_space_write_2(iot, ioh, ELINK_W3_MAC_CONTROL, 0);
903 1.1 fvdl }
904 1.1 fvdl
905 1.1 fvdl /*
906 1.1 fvdl * If the device has MII, select it, and then tell the
907 1.1 fvdl * PHY which media to use.
908 1.1 fvdl */
909 1.1 fvdl if (sc->ex_conf & EX_CONF_MII) {
910 1.102 cegger uint16_t val;
911 1.69 christos
912 1.1 fvdl GO_WINDOW(3);
913 1.69 christos val = bus_space_read_2(iot, ioh, ELINK_W3_RESET_OPTIONS);
914 1.69 christos ex_set_xcvr(sc, val);
915 1.1 fvdl mii_mediachg(&sc->ex_mii);
916 1.1 fvdl return;
917 1.1 fvdl }
918 1.1 fvdl
919 1.1 fvdl GO_WINDOW(4);
920 1.1 fvdl bus_space_write_2(iot, ioh, ELINK_W4_MEDIA_TYPE, 0);
921 1.1 fvdl bus_space_write_2(iot, ioh, ELINK_COMMAND, STOP_TRANSCEIVER);
922 1.1 fvdl delay(800);
923 1.1 fvdl
924 1.1 fvdl /*
925 1.1 fvdl * Now turn on the selected media/transceiver.
926 1.1 fvdl */
927 1.1 fvdl switch (IFM_SUBTYPE(sc->ex_mii.mii_media.ifm_cur->ifm_media)) {
928 1.1 fvdl case IFM_10_T:
929 1.1 fvdl bus_space_write_2(iot, ioh, ELINK_W4_MEDIA_TYPE,
930 1.1 fvdl JABBER_GUARD_ENABLE|LINKBEAT_ENABLE);
931 1.1 fvdl break;
932 1.1 fvdl
933 1.1 fvdl case IFM_10_2:
934 1.1 fvdl bus_space_write_2(iot, ioh, ELINK_COMMAND, START_TRANSCEIVER);
935 1.1 fvdl DELAY(800);
936 1.1 fvdl break;
937 1.1 fvdl
938 1.1 fvdl case IFM_100_TX:
939 1.1 fvdl case IFM_100_FX:
940 1.1 fvdl bus_space_write_2(iot, ioh, ELINK_W4_MEDIA_TYPE,
941 1.1 fvdl LINKBEAT_ENABLE);
942 1.1 fvdl DELAY(800);
943 1.1 fvdl break;
944 1.1 fvdl
945 1.1 fvdl case IFM_10_5:
946 1.1 fvdl bus_space_write_2(iot, ioh, ELINK_W4_MEDIA_TYPE,
947 1.1 fvdl SQE_ENABLE);
948 1.1 fvdl DELAY(800);
949 1.1 fvdl break;
950 1.1 fvdl
951 1.1 fvdl case IFM_MANUAL:
952 1.1 fvdl break;
953 1.1 fvdl
954 1.1 fvdl case IFM_NONE:
955 1.1 fvdl return;
956 1.1 fvdl
957 1.1 fvdl default:
958 1.1 fvdl panic("ex_set_media: impossible");
959 1.1 fvdl }
960 1.1 fvdl
961 1.1 fvdl GO_WINDOW(3);
962 1.37 haya configreg = bus_space_read_4(iot, ioh, ELINK_W3_INTERNAL_CONFIG);
963 1.1 fvdl
964 1.37 haya configreg &= ~(CONFIG_MEDIAMASK << 16);
965 1.37 haya configreg |= (sc->ex_mii.mii_media.ifm_cur->ifm_data <<
966 1.37 haya (CONFIG_MEDIAMASK_SHIFT + 16));
967 1.1 fvdl
968 1.37 haya bus_space_write_4(iot, ioh, ELINK_W3_INTERNAL_CONFIG, configreg);
969 1.1 fvdl }
970 1.1 fvdl
971 1.1 fvdl /*
972 1.1 fvdl * Get currently-selected media from card.
973 1.1 fvdl * (if_media callback, may be called before interface is brought up).
974 1.1 fvdl */
975 1.1 fvdl void
976 1.102 cegger ex_media_stat(struct ifnet *ifp, struct ifmediareq *req)
977 1.1 fvdl {
978 1.1 fvdl struct ex_softc *sc = ifp->if_softc;
979 1.102 cegger uint16_t help;
980 1.1 fvdl
981 1.73 bouyer if ((ifp->if_flags & (IFF_UP|IFF_RUNNING)) == (IFF_UP|IFF_RUNNING)) {
982 1.73 bouyer if (sc->ex_conf & EX_CONF_MII) {
983 1.73 bouyer mii_pollstat(&sc->ex_mii);
984 1.73 bouyer req->ifm_status = sc->ex_mii.mii_media_status;
985 1.73 bouyer req->ifm_active = sc->ex_mii.mii_media_active;
986 1.73 bouyer } else {
987 1.73 bouyer GO_WINDOW(4);
988 1.73 bouyer req->ifm_status = IFM_AVALID;
989 1.73 bouyer req->ifm_active =
990 1.73 bouyer sc->ex_mii.mii_media.ifm_cur->ifm_media;
991 1.73 bouyer help = bus_space_read_2(sc->sc_iot, sc->sc_ioh,
992 1.73 bouyer ELINK_W4_MEDIA_TYPE);
993 1.73 bouyer if (help & LINKBEAT_DETECT)
994 1.73 bouyer req->ifm_status |= IFM_ACTIVE;
995 1.73 bouyer GO_WINDOW(1);
996 1.73 bouyer }
997 1.1 fvdl }
998 1.1 fvdl }
999 1.1 fvdl
1000 1.1 fvdl
1001 1.1 fvdl
1002 1.1 fvdl /*
1003 1.1 fvdl * Start outputting on the interface.
1004 1.1 fvdl */
1005 1.1 fvdl static void
1006 1.102 cegger ex_start(struct ifnet *ifp)
1007 1.1 fvdl {
1008 1.1 fvdl struct ex_softc *sc = ifp->if_softc;
1009 1.1 fvdl bus_space_tag_t iot = sc->sc_iot;
1010 1.1 fvdl bus_space_handle_t ioh = sc->sc_ioh;
1011 1.1 fvdl volatile struct ex_fraghdr *fr = NULL;
1012 1.1 fvdl volatile struct ex_dpd *dpd = NULL, *prevdpd = NULL;
1013 1.1 fvdl struct ex_txdesc *txp;
1014 1.46 thorpej struct mbuf *mb_head;
1015 1.1 fvdl bus_dmamap_t dmamap;
1016 1.95 itohy int m_csumflags, offset, seglen, totlen, segment, error;
1017 1.102 cegger uint32_t csum_flags;
1018 1.1 fvdl
1019 1.1 fvdl if (sc->tx_head || sc->tx_free == NULL)
1020 1.1 fvdl return;
1021 1.1 fvdl
1022 1.1 fvdl txp = NULL;
1023 1.1 fvdl
1024 1.1 fvdl /*
1025 1.1 fvdl * We're finished if there is nothing more to add to the list or if
1026 1.1 fvdl * we're all filled up with buffers to transmit.
1027 1.1 fvdl */
1028 1.46 thorpej while (sc->tx_free != NULL) {
1029 1.1 fvdl /*
1030 1.1 fvdl * Grab a packet to transmit.
1031 1.1 fvdl */
1032 1.46 thorpej IFQ_DEQUEUE(&ifp->if_snd, mb_head);
1033 1.46 thorpej if (mb_head == NULL)
1034 1.46 thorpej break;
1035 1.1 fvdl
1036 1.1 fvdl /*
1037 1.91 tsutsui * mb_head might be updated later,
1038 1.91 tsutsui * so preserve csum_flags here.
1039 1.91 tsutsui */
1040 1.91 tsutsui m_csumflags = mb_head->m_pkthdr.csum_flags;
1041 1.91 tsutsui
1042 1.91 tsutsui /*
1043 1.1 fvdl * Get pointer to next available tx desc.
1044 1.1 fvdl */
1045 1.1 fvdl txp = sc->tx_free;
1046 1.1 fvdl dmamap = txp->tx_dmamap;
1047 1.1 fvdl
1048 1.1 fvdl /*
1049 1.1 fvdl * Go through each of the mbufs in the chain and initialize
1050 1.1 fvdl * the transmit buffer descriptors with the physical address
1051 1.1 fvdl * and size of the mbuf.
1052 1.1 fvdl */
1053 1.1 fvdl reload:
1054 1.1 fvdl error = bus_dmamap_load_mbuf(sc->sc_dmat, dmamap,
1055 1.55 thorpej mb_head, BUS_DMA_WRITE|BUS_DMA_NOWAIT);
1056 1.1 fvdl switch (error) {
1057 1.1 fvdl case 0:
1058 1.1 fvdl /* Success. */
1059 1.1 fvdl break;
1060 1.1 fvdl
1061 1.1 fvdl case EFBIG:
1062 1.1 fvdl {
1063 1.1 fvdl struct mbuf *mn;
1064 1.1 fvdl
1065 1.1 fvdl /*
1066 1.1 fvdl * We ran out of segments. We have to recopy this
1067 1.1 fvdl * mbuf chain first. Bail out if we can't get the
1068 1.1 fvdl * new buffers.
1069 1.1 fvdl */
1070 1.103 spz aprint_error_dev(sc->sc_dev, "too many segments, ");
1071 1.1 fvdl
1072 1.1 fvdl MGETHDR(mn, M_DONTWAIT, MT_DATA);
1073 1.1 fvdl if (mn == NULL) {
1074 1.1 fvdl m_freem(mb_head);
1075 1.103 spz aprint_error("aborting\n");
1076 1.1 fvdl goto out;
1077 1.1 fvdl }
1078 1.1 fvdl if (mb_head->m_pkthdr.len > MHLEN) {
1079 1.1 fvdl MCLGET(mn, M_DONTWAIT);
1080 1.1 fvdl if ((mn->m_flags & M_EXT) == 0) {
1081 1.1 fvdl m_freem(mn);
1082 1.1 fvdl m_freem(mb_head);
1083 1.103 spz aprint_error("aborting\n");
1084 1.1 fvdl goto out;
1085 1.1 fvdl }
1086 1.1 fvdl }
1087 1.1 fvdl m_copydata(mb_head, 0, mb_head->m_pkthdr.len,
1088 1.96 christos mtod(mn, void *));
1089 1.1 fvdl mn->m_pkthdr.len = mn->m_len = mb_head->m_pkthdr.len;
1090 1.1 fvdl m_freem(mb_head);
1091 1.1 fvdl mb_head = mn;
1092 1.103 spz aprint_error("retrying\n");
1093 1.1 fvdl goto reload;
1094 1.1 fvdl }
1095 1.1 fvdl
1096 1.1 fvdl default:
1097 1.1 fvdl /*
1098 1.1 fvdl * Some other problem; report it.
1099 1.1 fvdl */
1100 1.103 spz aprint_error_dev(sc->sc_dev,
1101 1.103 spz "can't load mbuf chain, error = %d\n", error);
1102 1.1 fvdl m_freem(mb_head);
1103 1.1 fvdl goto out;
1104 1.1 fvdl }
1105 1.57 yamt
1106 1.57 yamt /*
1107 1.57 yamt * remove our tx desc from freelist.
1108 1.57 yamt */
1109 1.57 yamt sc->tx_free = txp->tx_next;
1110 1.57 yamt txp->tx_next = NULL;
1111 1.1 fvdl
1112 1.1 fvdl fr = &txp->tx_dpd->dpd_frags[0];
1113 1.1 fvdl totlen = 0;
1114 1.1 fvdl for (segment = 0; segment < dmamap->dm_nsegs; segment++, fr++) {
1115 1.21 thorpej fr->fr_addr = htole32(dmamap->dm_segs[segment].ds_addr);
1116 1.95 itohy seglen = dmamap->dm_segs[segment].ds_len;
1117 1.95 itohy fr->fr_len = htole32(seglen);
1118 1.95 itohy totlen += seglen;
1119 1.95 itohy }
1120 1.95 itohy if (__predict_false(totlen <= EX_IP4CSUMTX_PADLEN &&
1121 1.95 itohy (m_csumflags & M_CSUM_IPv4) != 0)) {
1122 1.95 itohy /*
1123 1.95 itohy * Pad short packets to avoid ip4csum-tx bug.
1124 1.95 itohy *
1125 1.95 itohy * XXX Should we still consider if such short
1126 1.95 itohy * (36 bytes or less) packets might already
1127 1.107 tsutsui * occupy EX_NTFRAG (== 32) fragments here?
1128 1.95 itohy */
1129 1.95 itohy KASSERT(segment < EX_NTFRAGS);
1130 1.95 itohy fr->fr_addr = htole32(DPDMEMPAD_DMADDR(sc));
1131 1.95 itohy seglen = EX_IP4CSUMTX_PADLEN + 1 - totlen;
1132 1.95 itohy fr->fr_len = htole32(EX_FR_LAST | seglen);
1133 1.95 itohy totlen += seglen;
1134 1.95 itohy } else {
1135 1.95 itohy fr--;
1136 1.95 itohy fr->fr_len |= htole32(EX_FR_LAST);
1137 1.1 fvdl }
1138 1.1 fvdl txp->tx_mbhead = mb_head;
1139 1.1 fvdl
1140 1.1 fvdl bus_dmamap_sync(sc->sc_dmat, dmamap, 0, dmamap->dm_mapsize,
1141 1.1 fvdl BUS_DMASYNC_PREWRITE);
1142 1.1 fvdl
1143 1.1 fvdl dpd = txp->tx_dpd;
1144 1.1 fvdl dpd->dpd_nextptr = 0;
1145 1.21 thorpej dpd->dpd_fsh = htole32(totlen);
1146 1.1 fvdl
1147 1.63 wiz /* Byte-swap constants so compiler can optimize. */
1148 1.50 thorpej
1149 1.50 thorpej if (sc->ex_conf & EX_CONF_90XB) {
1150 1.50 thorpej csum_flags = 0;
1151 1.50 thorpej
1152 1.91 tsutsui if (m_csumflags & M_CSUM_IPv4)
1153 1.50 thorpej csum_flags |= htole32(EX_DPD_IPCKSUM);
1154 1.50 thorpej
1155 1.91 tsutsui if (m_csumflags & M_CSUM_TCPv4)
1156 1.50 thorpej csum_flags |= htole32(EX_DPD_TCPCKSUM);
1157 1.91 tsutsui else if (m_csumflags & M_CSUM_UDPv4)
1158 1.50 thorpej csum_flags |= htole32(EX_DPD_UDPCKSUM);
1159 1.50 thorpej
1160 1.50 thorpej dpd->dpd_fsh |= csum_flags;
1161 1.50 thorpej } else {
1162 1.50 thorpej KDASSERT((mb_head->m_pkthdr.csum_flags &
1163 1.50 thorpej (M_CSUM_IPv4|M_CSUM_TCPv4|M_CSUM_UDPv4)) == 0);
1164 1.50 thorpej }
1165 1.50 thorpej
1166 1.1 fvdl bus_dmamap_sync(sc->sc_dmat, sc->sc_dpd_dmamap,
1167 1.81 christos ((const char *)(intptr_t)dpd - (const char *)sc->sc_dpd),
1168 1.1 fvdl sizeof (struct ex_dpd),
1169 1.1 fvdl BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
1170 1.1 fvdl
1171 1.1 fvdl /*
1172 1.1 fvdl * No need to stall the download engine, we know it's
1173 1.1 fvdl * not busy right now.
1174 1.1 fvdl *
1175 1.1 fvdl * Fix up pointers in both the "soft" tx and the physical
1176 1.1 fvdl * tx list.
1177 1.1 fvdl */
1178 1.1 fvdl if (sc->tx_head != NULL) {
1179 1.1 fvdl prevdpd = sc->tx_tail->tx_dpd;
1180 1.81 christos offset = ((const char *)(intptr_t)prevdpd - (const char *)sc->sc_dpd);
1181 1.1 fvdl bus_dmamap_sync(sc->sc_dmat, sc->sc_dpd_dmamap,
1182 1.1 fvdl offset, sizeof (struct ex_dpd),
1183 1.1 fvdl BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
1184 1.21 thorpej prevdpd->dpd_nextptr = htole32(DPD_DMADDR(sc, txp));
1185 1.1 fvdl bus_dmamap_sync(sc->sc_dmat, sc->sc_dpd_dmamap,
1186 1.1 fvdl offset, sizeof (struct ex_dpd),
1187 1.79 perry BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
1188 1.1 fvdl sc->tx_tail->tx_next = txp;
1189 1.1 fvdl sc->tx_tail = txp;
1190 1.1 fvdl } else {
1191 1.1 fvdl sc->tx_tail = sc->tx_head = txp;
1192 1.1 fvdl }
1193 1.1 fvdl
1194 1.1 fvdl /*
1195 1.1 fvdl * Pass packet to bpf if there is a listener.
1196 1.1 fvdl */
1197 1.112 joerg bpf_mtap(ifp, mb_head);
1198 1.1 fvdl }
1199 1.1 fvdl out:
1200 1.1 fvdl if (sc->tx_head) {
1201 1.21 thorpej sc->tx_tail->tx_dpd->dpd_fsh |= htole32(EX_DPD_DNIND);
1202 1.1 fvdl bus_dmamap_sync(sc->sc_dmat, sc->sc_dpd_dmamap,
1203 1.96 christos ((char *)sc->tx_tail->tx_dpd - (char *)sc->sc_dpd),
1204 1.1 fvdl sizeof (struct ex_dpd),
1205 1.1 fvdl BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
1206 1.1 fvdl ifp->if_flags |= IFF_OACTIVE;
1207 1.1 fvdl bus_space_write_2(iot, ioh, ELINK_COMMAND, ELINK_DNUNSTALL);
1208 1.1 fvdl bus_space_write_4(iot, ioh, ELINK_DNLISTPTR,
1209 1.1 fvdl DPD_DMADDR(sc, sc->tx_head));
1210 1.3 drochner
1211 1.3 drochner /* trigger watchdog */
1212 1.3 drochner ifp->if_timer = 5;
1213 1.1 fvdl }
1214 1.1 fvdl }
1215 1.1 fvdl
1216 1.1 fvdl
1217 1.1 fvdl int
1218 1.102 cegger ex_intr(void *arg)
1219 1.1 fvdl {
1220 1.1 fvdl struct ex_softc *sc = arg;
1221 1.1 fvdl bus_space_tag_t iot = sc->sc_iot;
1222 1.1 fvdl bus_space_handle_t ioh = sc->sc_ioh;
1223 1.102 cegger uint16_t stat;
1224 1.1 fvdl int ret = 0;
1225 1.1 fvdl struct ifnet *ifp = &sc->sc_ethercom.ec_if;
1226 1.1 fvdl
1227 1.47 thorpej if ((ifp->if_flags & IFF_RUNNING) == 0 ||
1228 1.103 spz !device_is_active(sc->sc_dev))
1229 1.28 enami return (0);
1230 1.28 enami
1231 1.1 fvdl for (;;) {
1232 1.1 fvdl stat = bus_space_read_2(iot, ioh, ELINK_STATUS);
1233 1.22 mycroft
1234 1.61 christos if ((stat & XL_WATCHED_INTERRUPTS) == 0) {
1235 1.61 christos if ((stat & INTR_LATCH) == 0) {
1236 1.22 mycroft #if 0
1237 1.103 spz aprint_error_dev(sc->sc_dev,
1238 1.103 spz "intr latch cleared\n");
1239 1.22 mycroft #endif
1240 1.22 mycroft break;
1241 1.22 mycroft }
1242 1.22 mycroft }
1243 1.22 mycroft
1244 1.22 mycroft ret = 1;
1245 1.22 mycroft
1246 1.1 fvdl /*
1247 1.1 fvdl * Acknowledge interrupts.
1248 1.1 fvdl */
1249 1.1 fvdl bus_space_write_2(iot, ioh, ELINK_COMMAND, ACK_INTR |
1250 1.61 christos (stat & (XL_WATCHED_INTERRUPTS | INTR_LATCH)));
1251 1.15 haya if (sc->intr_ack)
1252 1.22 mycroft (*sc->intr_ack)(sc);
1253 1.22 mycroft
1254 1.61 christos if (stat & HOST_ERROR) {
1255 1.103 spz aprint_error_dev(sc->sc_dev,
1256 1.103 spz "adapter failure (%x)\n", stat);
1257 1.1 fvdl ex_reset(sc);
1258 1.42 thorpej ex_init(ifp);
1259 1.1 fvdl return 1;
1260 1.1 fvdl }
1261 1.61 christos if (stat & UPD_STATS) {
1262 1.1 fvdl ex_getstats(sc);
1263 1.1 fvdl }
1264 1.94 itohy if (stat & TX_COMPLETE) {
1265 1.94 itohy ex_txstat(sc);
1266 1.94 itohy #if 0
1267 1.94 itohy if (stat & DN_COMPLETE)
1268 1.103 spz aprint_error_dev(sc->sc_dev,
1269 1.103 spz "Ignoring Dn interrupt (%x)\n", stat);
1270 1.94 itohy #endif
1271 1.94 itohy /*
1272 1.94 itohy * In some rare cases, both Tx Complete and
1273 1.94 itohy * Dn Complete bits are set. However, the packet
1274 1.94 itohy * has been reloaded in ex_txstat() and should not
1275 1.94 itohy * handle the Dn Complete event here.
1276 1.94 itohy * Hence the "else" below.
1277 1.94 itohy */
1278 1.94 itohy } else if (stat & DN_COMPLETE) {
1279 1.1 fvdl struct ex_txdesc *txp, *ptxp = NULL;
1280 1.1 fvdl bus_dmamap_t txmap;
1281 1.3 drochner
1282 1.3 drochner /* reset watchdog timer, was set in ex_start() */
1283 1.3 drochner ifp->if_timer = 0;
1284 1.3 drochner
1285 1.1 fvdl for (txp = sc->tx_head; txp != NULL;
1286 1.1 fvdl txp = txp->tx_next) {
1287 1.1 fvdl bus_dmamap_sync(sc->sc_dmat,
1288 1.1 fvdl sc->sc_dpd_dmamap,
1289 1.96 christos (char *)txp->tx_dpd - (char *)sc->sc_dpd,
1290 1.1 fvdl sizeof (struct ex_dpd),
1291 1.1 fvdl BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
1292 1.1 fvdl if (txp->tx_mbhead != NULL) {
1293 1.1 fvdl txmap = txp->tx_dmamap;
1294 1.1 fvdl bus_dmamap_sync(sc->sc_dmat, txmap,
1295 1.1 fvdl 0, txmap->dm_mapsize,
1296 1.1 fvdl BUS_DMASYNC_POSTWRITE);
1297 1.1 fvdl bus_dmamap_unload(sc->sc_dmat, txmap);
1298 1.1 fvdl m_freem(txp->tx_mbhead);
1299 1.1 fvdl txp->tx_mbhead = NULL;
1300 1.1 fvdl }
1301 1.1 fvdl ptxp = txp;
1302 1.1 fvdl }
1303 1.1 fvdl
1304 1.1 fvdl /*
1305 1.1 fvdl * Move finished tx buffers back to the tx free list.
1306 1.1 fvdl */
1307 1.1 fvdl if (sc->tx_free) {
1308 1.1 fvdl sc->tx_ftail->tx_next = sc->tx_head;
1309 1.1 fvdl sc->tx_ftail = ptxp;
1310 1.1 fvdl } else
1311 1.1 fvdl sc->tx_ftail = sc->tx_free = sc->tx_head;
1312 1.1 fvdl
1313 1.1 fvdl sc->tx_head = sc->tx_tail = NULL;
1314 1.1 fvdl ifp->if_flags &= ~IFF_OACTIVE;
1315 1.92 itohy
1316 1.92 itohy if (sc->tx_succ_ok < 256)
1317 1.92 itohy sc->tx_succ_ok++;
1318 1.1 fvdl }
1319 1.1 fvdl
1320 1.61 christos if (stat & UP_COMPLETE) {
1321 1.1 fvdl struct ex_rxdesc *rxd;
1322 1.1 fvdl struct mbuf *m;
1323 1.1 fvdl struct ex_upd *upd;
1324 1.1 fvdl bus_dmamap_t rxmap;
1325 1.102 cegger uint32_t pktstat;
1326 1.1 fvdl
1327 1.1 fvdl rcvloop:
1328 1.1 fvdl rxd = sc->rx_head;
1329 1.1 fvdl rxmap = rxd->rx_dmamap;
1330 1.1 fvdl m = rxd->rx_mbhead;
1331 1.1 fvdl upd = rxd->rx_upd;
1332 1.1 fvdl
1333 1.1 fvdl bus_dmamap_sync(sc->sc_dmat, rxmap, 0,
1334 1.1 fvdl rxmap->dm_mapsize,
1335 1.1 fvdl BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
1336 1.1 fvdl bus_dmamap_sync(sc->sc_dmat, sc->sc_upd_dmamap,
1337 1.96 christos ((char *)upd - (char *)sc->sc_upd),
1338 1.1 fvdl sizeof (struct ex_upd),
1339 1.1 fvdl BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
1340 1.32 tsutsui pktstat = le32toh(upd->upd_pktstatus);
1341 1.1 fvdl
1342 1.1 fvdl if (pktstat & EX_UPD_COMPLETE) {
1343 1.1 fvdl /*
1344 1.1 fvdl * Remove first packet from the chain.
1345 1.1 fvdl */
1346 1.1 fvdl sc->rx_head = rxd->rx_next;
1347 1.1 fvdl rxd->rx_next = NULL;
1348 1.1 fvdl
1349 1.1 fvdl /*
1350 1.1 fvdl * Add a new buffer to the receive chain.
1351 1.1 fvdl * If this fails, the old buffer is recycled
1352 1.1 fvdl * instead.
1353 1.1 fvdl */
1354 1.1 fvdl if (ex_add_rxbuf(sc, rxd) == 0) {
1355 1.102 cegger uint16_t total_len;
1356 1.1 fvdl
1357 1.43 bouyer if (pktstat &
1358 1.43 bouyer ((sc->sc_ethercom.ec_capenable &
1359 1.43 bouyer ETHERCAP_VLAN_MTU) ?
1360 1.43 bouyer EX_UPD_ERR_VLAN : EX_UPD_ERR)) {
1361 1.1 fvdl ifp->if_ierrors++;
1362 1.1 fvdl m_freem(m);
1363 1.1 fvdl goto rcvloop;
1364 1.1 fvdl }
1365 1.1 fvdl
1366 1.1 fvdl total_len = pktstat & EX_UPD_PKTLENMASK;
1367 1.1 fvdl if (total_len <
1368 1.1 fvdl sizeof(struct ether_header)) {
1369 1.1 fvdl m_freem(m);
1370 1.1 fvdl goto rcvloop;
1371 1.1 fvdl }
1372 1.119 ozaki m_set_rcvif(m, ifp);
1373 1.13 thorpej m->m_pkthdr.len = m->m_len = total_len;
1374 1.50 thorpej /*
1375 1.50 thorpej * Set the incoming checksum information for the packet.
1376 1.50 thorpej */
1377 1.50 thorpej if ((sc->ex_conf & EX_CONF_90XB) != 0 &&
1378 1.50 thorpej (pktstat & EX_UPD_IPCHECKED) != 0) {
1379 1.50 thorpej m->m_pkthdr.csum_flags |= M_CSUM_IPv4;
1380 1.50 thorpej if (pktstat & EX_UPD_IPCKSUMERR)
1381 1.50 thorpej m->m_pkthdr.csum_flags |= M_CSUM_IPv4_BAD;
1382 1.50 thorpej if (pktstat & EX_UPD_TCPCHECKED) {
1383 1.50 thorpej m->m_pkthdr.csum_flags |= M_CSUM_TCPv4;
1384 1.50 thorpej if (pktstat & EX_UPD_TCPCKSUMERR)
1385 1.50 thorpej m->m_pkthdr.csum_flags |=
1386 1.50 thorpej M_CSUM_TCP_UDP_BAD;
1387 1.50 thorpej } else if (pktstat & EX_UPD_UDPCHECKED) {
1388 1.50 thorpej m->m_pkthdr.csum_flags |= M_CSUM_UDPv4;
1389 1.50 thorpej if (pktstat & EX_UPD_UDPCKSUMERR)
1390 1.50 thorpej m->m_pkthdr.csum_flags |=
1391 1.50 thorpej M_CSUM_TCP_UDP_BAD;
1392 1.50 thorpej }
1393 1.50 thorpej }
1394 1.118 ozaki if_percpuq_enqueue(ifp->if_percpuq, m);
1395 1.1 fvdl }
1396 1.1 fvdl goto rcvloop;
1397 1.1 fvdl }
1398 1.1 fvdl /*
1399 1.1 fvdl * Just in case we filled up all UPDs and the DMA engine
1400 1.3 drochner * stalled. We could be more subtle about this.
1401 1.1 fvdl */
1402 1.3 drochner if (bus_space_read_4(iot, ioh, ELINK_UPLISTPTR) == 0) {
1403 1.103 spz aprint_error_dev(sc->sc_dev,
1404 1.103 spz "uplistptr was 0\n");
1405 1.42 thorpej ex_init(ifp);
1406 1.3 drochner } else if (bus_space_read_4(iot, ioh, ELINK_UPPKTSTATUS)
1407 1.3 drochner & 0x2000) {
1408 1.103 spz aprint_error_dev(sc->sc_dev,
1409 1.103 spz "receive stalled\n");
1410 1.3 drochner bus_space_write_2(iot, ioh, ELINK_COMMAND,
1411 1.3 drochner ELINK_UPUNSTALL);
1412 1.3 drochner }
1413 1.1 fvdl }
1414 1.71 jdolecek
1415 1.71 jdolecek if (stat)
1416 1.71 jdolecek rnd_add_uint32(&sc->rnd_source, stat);
1417 1.1 fvdl }
1418 1.22 mycroft
1419 1.22 mycroft /* no more interrupts */
1420 1.121 ozaki if (ret)
1421 1.121 ozaki if_schedule_deferred_start(ifp);
1422 1.1 fvdl return ret;
1423 1.1 fvdl }
1424 1.1 fvdl
1425 1.106 dyoung static int
1426 1.106 dyoung ex_ifflags_cb(struct ethercom *ec)
1427 1.106 dyoung {
1428 1.106 dyoung struct ifnet *ifp = &ec->ec_if;
1429 1.106 dyoung struct ex_softc *sc = ifp->if_softc;
1430 1.106 dyoung int change = ifp->if_flags ^ sc->sc_if_flags;
1431 1.106 dyoung
1432 1.106 dyoung if ((change & ~(IFF_CANTCHANGE|IFF_DEBUG)) != 0)
1433 1.106 dyoung return ENETRESET;
1434 1.106 dyoung else if ((change & IFF_PROMISC) != 0)
1435 1.106 dyoung ex_set_mc(sc);
1436 1.106 dyoung return 0;
1437 1.106 dyoung }
1438 1.106 dyoung
1439 1.1 fvdl int
1440 1.102 cegger ex_ioctl(struct ifnet *ifp, u_long cmd, void *data)
1441 1.1 fvdl {
1442 1.1 fvdl struct ex_softc *sc = ifp->if_softc;
1443 1.1 fvdl struct ifreq *ifr = (struct ifreq *)data;
1444 1.42 thorpej int s, error;
1445 1.1 fvdl
1446 1.1 fvdl s = splnet();
1447 1.1 fvdl
1448 1.1 fvdl switch (cmd) {
1449 1.1 fvdl case SIOCSIFMEDIA:
1450 1.1 fvdl case SIOCGIFMEDIA:
1451 1.1 fvdl error = ifmedia_ioctl(ifp, ifr, &sc->ex_mii.mii_media, cmd);
1452 1.1 fvdl break;
1453 1.42 thorpej default:
1454 1.100 dyoung if ((error = ether_ioctl(ifp, cmd, data)) != ENETRESET)
1455 1.100 dyoung break;
1456 1.100 dyoung
1457 1.100 dyoung error = 0;
1458 1.100 dyoung
1459 1.100 dyoung if (cmd != SIOCADDMULTI && cmd != SIOCDELMULTI)
1460 1.100 dyoung ;
1461 1.100 dyoung else if (ifp->if_flags & IFF_RUNNING) {
1462 1.1 fvdl /*
1463 1.1 fvdl * Multicast list has changed; set the hardware filter
1464 1.1 fvdl * accordingly.
1465 1.1 fvdl */
1466 1.100 dyoung ex_set_mc(sc);
1467 1.1 fvdl }
1468 1.1 fvdl break;
1469 1.1 fvdl }
1470 1.1 fvdl
1471 1.77 kim sc->sc_if_flags = ifp->if_flags;
1472 1.1 fvdl splx(s);
1473 1.1 fvdl return (error);
1474 1.1 fvdl }
1475 1.1 fvdl
1476 1.1 fvdl void
1477 1.102 cegger ex_getstats(struct ex_softc *sc)
1478 1.1 fvdl {
1479 1.1 fvdl bus_space_handle_t ioh = sc->sc_ioh;
1480 1.1 fvdl bus_space_tag_t iot = sc->sc_iot;
1481 1.1 fvdl struct ifnet *ifp = &sc->sc_ethercom.ec_if;
1482 1.102 cegger uint8_t upperok;
1483 1.1 fvdl
1484 1.1 fvdl GO_WINDOW(6);
1485 1.1 fvdl upperok = bus_space_read_1(iot, ioh, UPPER_FRAMES_OK);
1486 1.1 fvdl ifp->if_ipackets += bus_space_read_1(iot, ioh, RX_FRAMES_OK);
1487 1.1 fvdl ifp->if_ipackets += (upperok & 0x03) << 8;
1488 1.1 fvdl ifp->if_opackets += bus_space_read_1(iot, ioh, TX_FRAMES_OK);
1489 1.1 fvdl ifp->if_opackets += (upperok & 0x30) << 4;
1490 1.1 fvdl ifp->if_ierrors += bus_space_read_1(iot, ioh, RX_OVERRUNS);
1491 1.1 fvdl ifp->if_collisions += bus_space_read_1(iot, ioh, TX_COLLISIONS);
1492 1.1 fvdl /*
1493 1.1 fvdl * There seems to be no way to get the exact number of collisions,
1494 1.56 wiz * this is the number that occurred at the very least.
1495 1.1 fvdl */
1496 1.1 fvdl ifp->if_collisions += 2 * bus_space_read_1(iot, ioh,
1497 1.1 fvdl TX_AFTER_X_COLLISIONS);
1498 1.62 mhitch /*
1499 1.62 mhitch * Interface byte counts are counted by ether_input() and
1500 1.62 mhitch * ether_output(), so don't accumulate them here. Just
1501 1.62 mhitch * read the NIC counters so they don't generate overflow interrupts.
1502 1.62 mhitch * Upper byte counters are latched from reading the totals, so
1503 1.62 mhitch * they don't need to be read if we don't need their values.
1504 1.62 mhitch */
1505 1.88 christos (void)bus_space_read_2(iot, ioh, RX_TOTAL_OK);
1506 1.88 christos (void)bus_space_read_2(iot, ioh, TX_TOTAL_OK);
1507 1.1 fvdl
1508 1.1 fvdl /*
1509 1.1 fvdl * Clear the following to avoid stats overflow interrupts
1510 1.1 fvdl */
1511 1.88 christos (void)bus_space_read_1(iot, ioh, TX_DEFERRALS);
1512 1.88 christos (void)bus_space_read_1(iot, ioh, TX_AFTER_1_COLLISION);
1513 1.88 christos (void)bus_space_read_1(iot, ioh, TX_NO_SQE);
1514 1.88 christos (void)bus_space_read_1(iot, ioh, TX_CD_LOST);
1515 1.1 fvdl GO_WINDOW(4);
1516 1.88 christos (void)bus_space_read_1(iot, ioh, ELINK_W4_BADSSD);
1517 1.1 fvdl GO_WINDOW(1);
1518 1.1 fvdl }
1519 1.1 fvdl
1520 1.1 fvdl void
1521 1.102 cegger ex_printstats(struct ex_softc *sc)
1522 1.1 fvdl {
1523 1.1 fvdl struct ifnet *ifp = &sc->sc_ethercom.ec_if;
1524 1.1 fvdl
1525 1.1 fvdl ex_getstats(sc);
1526 1.20 bouyer printf("in %llu out %llu ierror %llu oerror %llu ibytes %llu obytes "
1527 1.20 bouyer "%llu\n", (unsigned long long)ifp->if_ipackets,
1528 1.20 bouyer (unsigned long long)ifp->if_opackets,
1529 1.20 bouyer (unsigned long long)ifp->if_ierrors,
1530 1.20 bouyer (unsigned long long)ifp->if_oerrors,
1531 1.20 bouyer (unsigned long long)ifp->if_ibytes,
1532 1.20 bouyer (unsigned long long)ifp->if_obytes);
1533 1.1 fvdl }
1534 1.1 fvdl
1535 1.1 fvdl void
1536 1.102 cegger ex_tick(void *arg)
1537 1.1 fvdl {
1538 1.1 fvdl struct ex_softc *sc = arg;
1539 1.28 enami int s;
1540 1.28 enami
1541 1.103 spz if (!device_is_active(sc->sc_dev))
1542 1.28 enami return;
1543 1.28 enami
1544 1.28 enami s = splnet();
1545 1.1 fvdl
1546 1.1 fvdl if (sc->ex_conf & EX_CONF_MII)
1547 1.1 fvdl mii_tick(&sc->ex_mii);
1548 1.1 fvdl
1549 1.1 fvdl if (!(bus_space_read_2((sc)->sc_iot, (sc)->sc_ioh, ELINK_STATUS)
1550 1.61 christos & COMMAND_IN_PROGRESS))
1551 1.1 fvdl ex_getstats(sc);
1552 1.1 fvdl
1553 1.1 fvdl splx(s);
1554 1.1 fvdl
1555 1.30 thorpej callout_reset(&sc->ex_mii_callout, hz, ex_tick, sc);
1556 1.1 fvdl }
1557 1.1 fvdl
1558 1.1 fvdl void
1559 1.102 cegger ex_reset(struct ex_softc *sc)
1560 1.1 fvdl {
1561 1.102 cegger uint16_t val = GLOBAL_RESET;
1562 1.40 fvdl
1563 1.40 fvdl if (sc->ex_conf & EX_CONF_RESETHACK)
1564 1.49 fvdl val |= 0x10;
1565 1.40 fvdl bus_space_write_2(sc->sc_iot, sc->sc_ioh, ELINK_COMMAND, val);
1566 1.49 fvdl /*
1567 1.49 fvdl * XXX apparently the command in progress bit can't be trusted
1568 1.49 fvdl * during a reset, so we just always wait this long. Fortunately
1569 1.49 fvdl * we normally only reset the chip during autoconfig.
1570 1.49 fvdl */
1571 1.49 fvdl delay(100000);
1572 1.1 fvdl ex_waitcmd(sc);
1573 1.1 fvdl }
1574 1.1 fvdl
1575 1.1 fvdl void
1576 1.102 cegger ex_watchdog(struct ifnet *ifp)
1577 1.1 fvdl {
1578 1.1 fvdl struct ex_softc *sc = ifp->if_softc;
1579 1.1 fvdl
1580 1.103 spz log(LOG_ERR, "%s: device timeout\n", device_xname(sc->sc_dev));
1581 1.1 fvdl ++sc->sc_ethercom.ec_if.if_oerrors;
1582 1.1 fvdl
1583 1.1 fvdl ex_reset(sc);
1584 1.42 thorpej ex_init(ifp);
1585 1.1 fvdl }
1586 1.1 fvdl
1587 1.1 fvdl void
1588 1.102 cegger ex_stop(struct ifnet *ifp, int disable)
1589 1.1 fvdl {
1590 1.42 thorpej struct ex_softc *sc = ifp->if_softc;
1591 1.1 fvdl bus_space_tag_t iot = sc->sc_iot;
1592 1.1 fvdl bus_space_handle_t ioh = sc->sc_ioh;
1593 1.1 fvdl struct ex_txdesc *tx;
1594 1.1 fvdl struct ex_rxdesc *rx;
1595 1.1 fvdl int i;
1596 1.1 fvdl
1597 1.1 fvdl bus_space_write_2(iot, ioh, ELINK_COMMAND, RX_DISABLE);
1598 1.1 fvdl bus_space_write_2(iot, ioh, ELINK_COMMAND, TX_DISABLE);
1599 1.1 fvdl bus_space_write_2(iot, ioh, ELINK_COMMAND, STOP_TRANSCEIVER);
1600 1.1 fvdl
1601 1.1 fvdl for (tx = sc->tx_head ; tx != NULL; tx = tx->tx_next) {
1602 1.1 fvdl if (tx->tx_mbhead == NULL)
1603 1.1 fvdl continue;
1604 1.1 fvdl m_freem(tx->tx_mbhead);
1605 1.1 fvdl tx->tx_mbhead = NULL;
1606 1.1 fvdl bus_dmamap_unload(sc->sc_dmat, tx->tx_dmamap);
1607 1.1 fvdl tx->tx_dpd->dpd_fsh = tx->tx_dpd->dpd_nextptr = 0;
1608 1.1 fvdl bus_dmamap_sync(sc->sc_dmat, sc->sc_dpd_dmamap,
1609 1.96 christos ((char *)tx->tx_dpd - (char *)sc->sc_dpd),
1610 1.1 fvdl sizeof (struct ex_dpd),
1611 1.1 fvdl BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
1612 1.1 fvdl }
1613 1.1 fvdl sc->tx_tail = sc->tx_head = NULL;
1614 1.1 fvdl ex_init_txdescs(sc);
1615 1.1 fvdl
1616 1.1 fvdl sc->rx_tail = sc->rx_head = 0;
1617 1.1 fvdl for (i = 0; i < EX_NUPD; i++) {
1618 1.1 fvdl rx = &sc->sc_rxdescs[i];
1619 1.1 fvdl if (rx->rx_mbhead != NULL) {
1620 1.1 fvdl bus_dmamap_unload(sc->sc_dmat, rx->rx_dmamap);
1621 1.1 fvdl m_freem(rx->rx_mbhead);
1622 1.1 fvdl rx->rx_mbhead = NULL;
1623 1.1 fvdl }
1624 1.1 fvdl ex_add_rxbuf(sc, rx);
1625 1.1 fvdl }
1626 1.1 fvdl
1627 1.61 christos bus_space_write_2(iot, ioh, ELINK_COMMAND, ACK_INTR | INTR_LATCH);
1628 1.1 fvdl
1629 1.30 thorpej callout_stop(&sc->ex_mii_callout);
1630 1.17 thorpej if (sc->ex_conf & EX_CONF_MII)
1631 1.17 thorpej mii_down(&sc->ex_mii);
1632 1.1 fvdl
1633 1.79 perry if (disable)
1634 1.47 thorpej ex_disable(sc);
1635 1.47 thorpej
1636 1.1 fvdl ifp->if_flags &= ~(IFF_RUNNING | IFF_OACTIVE);
1637 1.77 kim sc->sc_if_flags = ifp->if_flags;
1638 1.1 fvdl ifp->if_timer = 0;
1639 1.1 fvdl }
1640 1.1 fvdl
1641 1.1 fvdl static void
1642 1.102 cegger ex_init_txdescs(struct ex_softc *sc)
1643 1.1 fvdl {
1644 1.1 fvdl int i;
1645 1.1 fvdl
1646 1.1 fvdl for (i = 0; i < EX_NDPD; i++) {
1647 1.1 fvdl sc->sc_txdescs[i].tx_dmamap = sc->sc_tx_dmamaps[i];
1648 1.1 fvdl sc->sc_txdescs[i].tx_dpd = &sc->sc_dpd[i];
1649 1.1 fvdl if (i < EX_NDPD - 1)
1650 1.1 fvdl sc->sc_txdescs[i].tx_next = &sc->sc_txdescs[i + 1];
1651 1.1 fvdl else
1652 1.1 fvdl sc->sc_txdescs[i].tx_next = NULL;
1653 1.1 fvdl }
1654 1.1 fvdl sc->tx_free = &sc->sc_txdescs[0];
1655 1.1 fvdl sc->tx_ftail = &sc->sc_txdescs[EX_NDPD-1];
1656 1.1 fvdl }
1657 1.1 fvdl
1658 1.25 augustss
1659 1.25 augustss int
1660 1.103 spz ex_activate(device_t self, enum devact act)
1661 1.25 augustss {
1662 1.103 spz struct ex_softc *sc = device_private(self);
1663 1.25 augustss
1664 1.25 augustss switch (act) {
1665 1.25 augustss case DVACT_DEACTIVATE:
1666 1.25 augustss if_deactivate(&sc->sc_ethercom.ec_if);
1667 1.109 dyoung return 0;
1668 1.109 dyoung default:
1669 1.109 dyoung return EOPNOTSUPP;
1670 1.25 augustss }
1671 1.25 augustss }
1672 1.25 augustss
1673 1.25 augustss int
1674 1.102 cegger ex_detach(struct ex_softc *sc)
1675 1.25 augustss {
1676 1.25 augustss struct ifnet *ifp = &sc->sc_ethercom.ec_if;
1677 1.25 augustss struct ex_rxdesc *rxd;
1678 1.111 dyoung int i, s;
1679 1.34 jhawk
1680 1.34 jhawk /* Succeed now if there's no work to do. */
1681 1.34 jhawk if ((sc->ex_flags & EX_FLAGS_ATTACHED) == 0)
1682 1.34 jhawk return (0);
1683 1.25 augustss
1684 1.111 dyoung s = splnet();
1685 1.111 dyoung /* Stop the interface. Callouts are stopped in it. */
1686 1.111 dyoung ex_stop(ifp, 1);
1687 1.111 dyoung splx(s);
1688 1.111 dyoung
1689 1.111 dyoung /* Destroy our callout. */
1690 1.111 dyoung callout_destroy(&sc->ex_mii_callout);
1691 1.25 augustss
1692 1.26 thorpej if (sc->ex_conf & EX_CONF_MII) {
1693 1.26 thorpej /* Detach all PHYs */
1694 1.26 thorpej mii_detach(&sc->ex_mii, MII_PHY_ANY, MII_OFFSET_ANY);
1695 1.26 thorpej }
1696 1.25 augustss
1697 1.25 augustss /* Delete all remaining media. */
1698 1.25 augustss ifmedia_delete_instance(&sc->ex_mii.mii_media, IFM_INST_ANY);
1699 1.25 augustss
1700 1.25 augustss rnd_detach_source(&sc->rnd_source);
1701 1.25 augustss ether_ifdetach(ifp);
1702 1.25 augustss if_detach(ifp);
1703 1.25 augustss
1704 1.25 augustss for (i = 0; i < EX_NUPD; i++) {
1705 1.25 augustss rxd = &sc->sc_rxdescs[i];
1706 1.25 augustss if (rxd->rx_mbhead != NULL) {
1707 1.25 augustss bus_dmamap_unload(sc->sc_dmat, rxd->rx_dmamap);
1708 1.25 augustss m_freem(rxd->rx_mbhead);
1709 1.25 augustss rxd->rx_mbhead = NULL;
1710 1.25 augustss }
1711 1.25 augustss }
1712 1.25 augustss for (i = 0; i < EX_NUPD; i++)
1713 1.25 augustss bus_dmamap_destroy(sc->sc_dmat, sc->sc_rx_dmamaps[i]);
1714 1.25 augustss for (i = 0; i < EX_NDPD; i++)
1715 1.25 augustss bus_dmamap_destroy(sc->sc_dmat, sc->sc_tx_dmamaps[i]);
1716 1.25 augustss bus_dmamap_unload(sc->sc_dmat, sc->sc_dpd_dmamap);
1717 1.25 augustss bus_dmamap_destroy(sc->sc_dmat, sc->sc_dpd_dmamap);
1718 1.96 christos bus_dmamem_unmap(sc->sc_dmat, (void *)sc->sc_dpd,
1719 1.25 augustss EX_NDPD * sizeof (struct ex_dpd));
1720 1.25 augustss bus_dmamem_free(sc->sc_dmat, &sc->sc_dseg, sc->sc_drseg);
1721 1.25 augustss bus_dmamap_unload(sc->sc_dmat, sc->sc_upd_dmamap);
1722 1.25 augustss bus_dmamap_destroy(sc->sc_dmat, sc->sc_upd_dmamap);
1723 1.96 christos bus_dmamem_unmap(sc->sc_dmat, (void *)sc->sc_upd,
1724 1.25 augustss EX_NUPD * sizeof (struct ex_upd));
1725 1.25 augustss bus_dmamem_free(sc->sc_dmat, &sc->sc_useg, sc->sc_urseg);
1726 1.25 augustss
1727 1.103 spz pmf_device_deregister(sc->sc_dev);
1728 1.25 augustss
1729 1.25 augustss return (0);
1730 1.25 augustss }
1731 1.1 fvdl
1732 1.1 fvdl /*
1733 1.1 fvdl * Before reboots, reset card completely.
1734 1.1 fvdl */
1735 1.103 spz static bool
1736 1.103 spz ex_shutdown(device_t self, int flags)
1737 1.1 fvdl {
1738 1.103 spz struct ex_softc *sc = device_private(self);
1739 1.1 fvdl
1740 1.47 thorpej ex_stop(&sc->sc_ethercom.ec_if, 1);
1741 1.65 thorpej /*
1742 1.65 thorpej * Make sure the interface is powered up when we reboot,
1743 1.65 thorpej * otherwise firmware on some systems gets really confused.
1744 1.65 thorpej */
1745 1.65 thorpej (void) ex_enable(sc);
1746 1.103 spz return true;
1747 1.1 fvdl }
1748 1.1 fvdl
1749 1.1 fvdl /*
1750 1.1 fvdl * Read EEPROM data.
1751 1.1 fvdl * XXX what to do if EEPROM doesn't unbusy?
1752 1.1 fvdl */
1753 1.102 cegger uint16_t
1754 1.102 cegger ex_read_eeprom(struct ex_softc *sc, int offset)
1755 1.1 fvdl {
1756 1.1 fvdl bus_space_tag_t iot = sc->sc_iot;
1757 1.1 fvdl bus_space_handle_t ioh = sc->sc_ioh;
1758 1.102 cegger uint16_t data = 0, cmd = READ_EEPROM;
1759 1.40 fvdl int off;
1760 1.40 fvdl
1761 1.40 fvdl off = sc->ex_conf & EX_CONF_EEPROM_OFF ? 0x30 : 0;
1762 1.40 fvdl cmd = sc->ex_conf & EX_CONF_EEPROM_8BIT ? READ_EEPROM8 : READ_EEPROM;
1763 1.1 fvdl
1764 1.1 fvdl GO_WINDOW(0);
1765 1.1 fvdl if (ex_eeprom_busy(sc))
1766 1.1 fvdl goto out;
1767 1.40 fvdl bus_space_write_2(iot, ioh, ELINK_W0_EEPROM_COMMAND,
1768 1.40 fvdl cmd | (off + (offset & 0x3f)));
1769 1.1 fvdl if (ex_eeprom_busy(sc))
1770 1.1 fvdl goto out;
1771 1.1 fvdl data = bus_space_read_2(iot, ioh, ELINK_W0_EEPROM_DATA);
1772 1.1 fvdl out:
1773 1.1 fvdl return data;
1774 1.1 fvdl }
1775 1.1 fvdl
1776 1.1 fvdl static int
1777 1.102 cegger ex_eeprom_busy(struct ex_softc *sc)
1778 1.1 fvdl {
1779 1.1 fvdl bus_space_tag_t iot = sc->sc_iot;
1780 1.1 fvdl bus_space_handle_t ioh = sc->sc_ioh;
1781 1.1 fvdl int i = 100;
1782 1.1 fvdl
1783 1.1 fvdl while (i--) {
1784 1.1 fvdl if (!(bus_space_read_2(iot, ioh, ELINK_W0_EEPROM_COMMAND) &
1785 1.1 fvdl EEPROM_BUSY))
1786 1.1 fvdl return 0;
1787 1.1 fvdl delay(100);
1788 1.1 fvdl }
1789 1.103 spz aprint_error_dev(sc->sc_dev, "eeprom stays busy.\n");
1790 1.1 fvdl return (1);
1791 1.1 fvdl }
1792 1.1 fvdl
1793 1.1 fvdl /*
1794 1.1 fvdl * Create a new rx buffer and add it to the 'soft' rx list.
1795 1.1 fvdl */
1796 1.1 fvdl static int
1797 1.102 cegger ex_add_rxbuf(struct ex_softc *sc, struct ex_rxdesc *rxd)
1798 1.1 fvdl {
1799 1.1 fvdl struct mbuf *m, *oldm;
1800 1.1 fvdl bus_dmamap_t rxmap;
1801 1.1 fvdl int error, rval = 0;
1802 1.1 fvdl
1803 1.1 fvdl oldm = rxd->rx_mbhead;
1804 1.1 fvdl rxmap = rxd->rx_dmamap;
1805 1.1 fvdl
1806 1.1 fvdl MGETHDR(m, M_DONTWAIT, MT_DATA);
1807 1.1 fvdl if (m != NULL) {
1808 1.1 fvdl MCLGET(m, M_DONTWAIT);
1809 1.1 fvdl if ((m->m_flags & M_EXT) == 0) {
1810 1.1 fvdl m_freem(m);
1811 1.1 fvdl if (oldm == NULL)
1812 1.1 fvdl return 1;
1813 1.1 fvdl m = oldm;
1814 1.74 yamt MRESETDATA(m);
1815 1.1 fvdl rval = 1;
1816 1.1 fvdl }
1817 1.1 fvdl } else {
1818 1.1 fvdl if (oldm == NULL)
1819 1.1 fvdl return 1;
1820 1.1 fvdl m = oldm;
1821 1.74 yamt MRESETDATA(m);
1822 1.1 fvdl rval = 1;
1823 1.1 fvdl }
1824 1.1 fvdl
1825 1.1 fvdl /*
1826 1.1 fvdl * Setup the DMA map for this receive buffer.
1827 1.1 fvdl */
1828 1.1 fvdl if (m != oldm) {
1829 1.1 fvdl if (oldm != NULL)
1830 1.1 fvdl bus_dmamap_unload(sc->sc_dmat, rxmap);
1831 1.1 fvdl error = bus_dmamap_load(sc->sc_dmat, rxmap,
1832 1.55 thorpej m->m_ext.ext_buf, MCLBYTES, NULL,
1833 1.55 thorpej BUS_DMA_READ|BUS_DMA_NOWAIT);
1834 1.1 fvdl if (error) {
1835 1.103 spz aprint_error_dev(sc->sc_dev, "can't load rx buffer, error = %d\n",
1836 1.101 cegger error);
1837 1.1 fvdl panic("ex_add_rxbuf"); /* XXX */
1838 1.1 fvdl }
1839 1.1 fvdl }
1840 1.1 fvdl
1841 1.1 fvdl /*
1842 1.1 fvdl * Align for data after 14 byte header.
1843 1.1 fvdl */
1844 1.1 fvdl m->m_data += 2;
1845 1.1 fvdl
1846 1.1 fvdl rxd->rx_mbhead = m;
1847 1.21 thorpej rxd->rx_upd->upd_pktstatus = htole32(MCLBYTES - 2);
1848 1.9 thorpej rxd->rx_upd->upd_frags[0].fr_addr =
1849 1.21 thorpej htole32(rxmap->dm_segs[0].ds_addr + 2);
1850 1.1 fvdl rxd->rx_upd->upd_nextptr = 0;
1851 1.1 fvdl
1852 1.1 fvdl /*
1853 1.1 fvdl * Attach it to the end of the list.
1854 1.1 fvdl */
1855 1.1 fvdl if (sc->rx_head != NULL) {
1856 1.1 fvdl sc->rx_tail->rx_next = rxd;
1857 1.21 thorpej sc->rx_tail->rx_upd->upd_nextptr = htole32(sc->sc_upddma +
1858 1.96 christos ((char *)rxd->rx_upd - (char *)sc->sc_upd));
1859 1.1 fvdl bus_dmamap_sync(sc->sc_dmat, sc->sc_upd_dmamap,
1860 1.96 christos (char *)sc->rx_tail->rx_upd - (char *)sc->sc_upd,
1861 1.1 fvdl sizeof (struct ex_upd),
1862 1.1 fvdl BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
1863 1.1 fvdl } else {
1864 1.1 fvdl sc->rx_head = rxd;
1865 1.1 fvdl }
1866 1.1 fvdl sc->rx_tail = rxd;
1867 1.1 fvdl
1868 1.1 fvdl bus_dmamap_sync(sc->sc_dmat, rxmap, 0, rxmap->dm_mapsize,
1869 1.1 fvdl BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
1870 1.1 fvdl bus_dmamap_sync(sc->sc_dmat, sc->sc_upd_dmamap,
1871 1.96 christos ((char *)rxd->rx_upd - (char *)sc->sc_upd),
1872 1.1 fvdl sizeof (struct ex_upd), BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
1873 1.1 fvdl return (rval);
1874 1.1 fvdl }
1875 1.1 fvdl
1876 1.102 cegger uint32_t
1877 1.103 spz ex_mii_bitbang_read(device_t self)
1878 1.1 fvdl {
1879 1.103 spz struct ex_softc *sc = device_private(self);
1880 1.1 fvdl
1881 1.19 thorpej /* We're already in Window 4. */
1882 1.19 thorpej return (bus_space_read_2(sc->sc_iot, sc->sc_ioh, ELINK_W4_PHYSMGMT));
1883 1.1 fvdl }
1884 1.1 fvdl
1885 1.1 fvdl void
1886 1.103 spz ex_mii_bitbang_write(device_t self, uint32_t val)
1887 1.1 fvdl {
1888 1.103 spz struct ex_softc *sc = device_private(self);
1889 1.1 fvdl
1890 1.19 thorpej /* We're already in Window 4. */
1891 1.1 fvdl bus_space_write_2(sc->sc_iot, sc->sc_ioh, ELINK_W4_PHYSMGMT, val);
1892 1.1 fvdl }
1893 1.1 fvdl
1894 1.1 fvdl int
1895 1.103 spz ex_mii_readreg(device_t v, int phy, int reg)
1896 1.1 fvdl {
1897 1.103 spz struct ex_softc *sc = device_private(v);
1898 1.19 thorpej int val;
1899 1.1 fvdl
1900 1.1 fvdl if ((sc->ex_conf & EX_CONF_INTPHY) && phy != ELINK_INTPHY_ID)
1901 1.1 fvdl return 0;
1902 1.1 fvdl
1903 1.1 fvdl GO_WINDOW(4);
1904 1.1 fvdl
1905 1.19 thorpej val = mii_bitbang_readreg(v, &ex_mii_bitbang_ops, phy, reg);
1906 1.1 fvdl
1907 1.1 fvdl GO_WINDOW(1);
1908 1.1 fvdl
1909 1.19 thorpej return (val);
1910 1.1 fvdl }
1911 1.1 fvdl
1912 1.1 fvdl void
1913 1.103 spz ex_mii_writereg(device_t v, int phy, int reg, int data)
1914 1.1 fvdl {
1915 1.103 spz struct ex_softc *sc = device_private(v);
1916 1.1 fvdl
1917 1.1 fvdl GO_WINDOW(4);
1918 1.1 fvdl
1919 1.19 thorpej mii_bitbang_writereg(v, &ex_mii_bitbang_ops, phy, reg, data);
1920 1.1 fvdl
1921 1.1 fvdl GO_WINDOW(1);
1922 1.1 fvdl }
1923 1.1 fvdl
1924 1.1 fvdl void
1925 1.115 matt ex_mii_statchg(struct ifnet *ifp)
1926 1.1 fvdl {
1927 1.115 matt struct ex_softc *sc = ifp->if_softc;
1928 1.1 fvdl bus_space_tag_t iot = sc->sc_iot;
1929 1.1 fvdl bus_space_handle_t ioh = sc->sc_ioh;
1930 1.1 fvdl int mctl;
1931 1.79 perry
1932 1.1 fvdl GO_WINDOW(3);
1933 1.1 fvdl mctl = bus_space_read_2(iot, ioh, ELINK_W3_MAC_CONTROL);
1934 1.1 fvdl if (sc->ex_mii.mii_media_active & IFM_FDX)
1935 1.1 fvdl mctl |= MAC_CONTROL_FDX;
1936 1.1 fvdl else
1937 1.1 fvdl mctl &= ~MAC_CONTROL_FDX;
1938 1.1 fvdl bus_space_write_2(iot, ioh, ELINK_W3_MAC_CONTROL, mctl);
1939 1.1 fvdl GO_WINDOW(1); /* back to operating window */
1940 1.47 thorpej }
1941 1.47 thorpej
1942 1.79 perry int
1943 1.102 cegger ex_enable(struct ex_softc *sc)
1944 1.47 thorpej {
1945 1.47 thorpej if (sc->enabled == 0 && sc->enable != NULL) {
1946 1.47 thorpej if ((*sc->enable)(sc) != 0) {
1947 1.103 spz aprint_error_dev(sc->sc_dev, "device enable failed\n");
1948 1.47 thorpej return (EIO);
1949 1.47 thorpej }
1950 1.47 thorpej sc->enabled = 1;
1951 1.47 thorpej }
1952 1.47 thorpej return (0);
1953 1.47 thorpej }
1954 1.47 thorpej
1955 1.79 perry void
1956 1.102 cegger ex_disable(struct ex_softc *sc)
1957 1.47 thorpej {
1958 1.47 thorpej if (sc->enabled == 1 && sc->disable != NULL) {
1959 1.47 thorpej (*sc->disable)(sc);
1960 1.47 thorpej sc->enabled = 0;
1961 1.47 thorpej }
1962 1.47 thorpej }
1963 1.47 thorpej
1964