gem.c revision 1.5 1 1.5 thorpej /* $NetBSD: gem.c,v 1.5 2001/10/18 06:28:17 thorpej Exp $ */
2 1.1 eeh
3 1.1 eeh /*
4 1.1 eeh *
5 1.1 eeh * Copyright (C) 2001 Eduardo Horvath.
6 1.1 eeh * All rights reserved.
7 1.1 eeh *
8 1.1 eeh *
9 1.1 eeh * Redistribution and use in source and binary forms, with or without
10 1.1 eeh * modification, are permitted provided that the following conditions
11 1.1 eeh * are met:
12 1.1 eeh * 1. Redistributions of source code must retain the above copyright
13 1.1 eeh * notice, this list of conditions and the following disclaimer.
14 1.1 eeh * 2. Redistributions in binary form must reproduce the above copyright
15 1.1 eeh * notice, this list of conditions and the following disclaimer in the
16 1.1 eeh * documentation and/or other materials provided with the distribution.
17 1.1 eeh *
18 1.1 eeh * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND
19 1.1 eeh * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
20 1.1 eeh * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
21 1.1 eeh * ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR BE LIABLE
22 1.1 eeh * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
23 1.1 eeh * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
24 1.1 eeh * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
25 1.1 eeh * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
26 1.1 eeh * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
27 1.1 eeh * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
28 1.1 eeh * SUCH DAMAGE.
29 1.1 eeh *
30 1.1 eeh */
31 1.1 eeh
32 1.1 eeh /*
33 1.1 eeh * Driver for Sun GEM ethernet controllers.
34 1.1 eeh */
35 1.1 eeh
36 1.1 eeh #include "bpfilter.h"
37 1.1 eeh
38 1.1 eeh #include <sys/param.h>
39 1.1 eeh #include <sys/systm.h>
40 1.1 eeh #include <sys/callout.h>
41 1.1 eeh #include <sys/mbuf.h>
42 1.1 eeh #include <sys/syslog.h>
43 1.1 eeh #include <sys/malloc.h>
44 1.1 eeh #include <sys/kernel.h>
45 1.1 eeh #include <sys/socket.h>
46 1.1 eeh #include <sys/ioctl.h>
47 1.1 eeh #include <sys/errno.h>
48 1.1 eeh #include <sys/device.h>
49 1.1 eeh
50 1.1 eeh #include <machine/endian.h>
51 1.1 eeh
52 1.1 eeh #include <uvm/uvm_extern.h>
53 1.1 eeh
54 1.1 eeh #include <net/if.h>
55 1.1 eeh #include <net/if_dl.h>
56 1.1 eeh #include <net/if_media.h>
57 1.1 eeh #include <net/if_ether.h>
58 1.1 eeh
59 1.1 eeh #if NBPFILTER > 0
60 1.1 eeh #include <net/bpf.h>
61 1.1 eeh #endif
62 1.1 eeh
63 1.1 eeh #include <machine/bus.h>
64 1.1 eeh #include <machine/intr.h>
65 1.1 eeh
66 1.1 eeh #include <dev/mii/mii.h>
67 1.1 eeh #include <dev/mii/miivar.h>
68 1.1 eeh #include <dev/mii/mii_bitbang.h>
69 1.1 eeh
70 1.1 eeh #include <dev/ic/gemreg.h>
71 1.1 eeh #include <dev/ic/gemvar.h>
72 1.1 eeh
73 1.1 eeh #define TRIES 10000
74 1.1 eeh
75 1.1 eeh void gem_start __P((struct ifnet *));
76 1.1 eeh void gem_stop __P((struct ifnet *, int));
77 1.1 eeh int gem_ioctl __P((struct ifnet *, u_long, caddr_t));
78 1.1 eeh void gem_tick __P((void *));
79 1.1 eeh void gem_watchdog __P((struct ifnet *));
80 1.1 eeh void gem_shutdown __P((void *));
81 1.1 eeh int gem_init __P((struct ifnet *));
82 1.1 eeh void gem_init_regs(struct gem_softc *sc);
83 1.1 eeh static int gem_ringsize(int sz);
84 1.1 eeh int gem_meminit __P((struct gem_softc *));
85 1.1 eeh void gem_mifinit __P((struct gem_softc *));
86 1.1 eeh void gem_reset __P((struct gem_softc *));
87 1.1 eeh int gem_reset_rx(struct gem_softc *sc);
88 1.1 eeh int gem_reset_tx(struct gem_softc *sc);
89 1.1 eeh int gem_disable_rx(struct gem_softc *sc);
90 1.1 eeh int gem_disable_tx(struct gem_softc *sc);
91 1.1 eeh void gem_rxdrain(struct gem_softc *sc);
92 1.1 eeh int gem_add_rxbuf(struct gem_softc *sc, int idx);
93 1.1 eeh void gem_setladrf __P((struct gem_softc *));
94 1.1 eeh
95 1.1 eeh /* MII methods & callbacks */
96 1.1 eeh static int gem_mii_readreg __P((struct device *, int, int));
97 1.1 eeh static void gem_mii_writereg __P((struct device *, int, int, int));
98 1.1 eeh static void gem_mii_statchg __P((struct device *));
99 1.1 eeh
100 1.1 eeh int gem_mediachange __P((struct ifnet *));
101 1.1 eeh void gem_mediastatus __P((struct ifnet *, struct ifmediareq *));
102 1.1 eeh
103 1.1 eeh struct mbuf *gem_get __P((struct gem_softc *, int, int));
104 1.1 eeh int gem_put __P((struct gem_softc *, int, struct mbuf *));
105 1.1 eeh void gem_read __P((struct gem_softc *, int, int));
106 1.1 eeh int gem_eint __P((struct gem_softc *, u_int));
107 1.1 eeh int gem_rint __P((struct gem_softc *));
108 1.1 eeh int gem_tint __P((struct gem_softc *));
109 1.1 eeh void gem_power __P((int, void *));
110 1.1 eeh
111 1.1 eeh static int ether_cmp __P((u_char *, u_char *));
112 1.1 eeh
113 1.1 eeh /* Default buffer copy routines */
114 1.1 eeh void gem_copytobuf_contig __P((struct gem_softc *, void *, int, int));
115 1.1 eeh void gem_copyfrombuf_contig __P((struct gem_softc *, void *, int, int));
116 1.1 eeh void gem_zerobuf_contig __P((struct gem_softc *, int, int));
117 1.1 eeh
118 1.1 eeh
119 1.1 eeh #ifdef GEM_DEBUG
120 1.1 eeh #define DPRINTF(sc, x) if ((sc)->sc_ethercom.ec_if.if_flags & IFF_DEBUG) \
121 1.1 eeh printf x
122 1.1 eeh #else
123 1.1 eeh #define DPRINTF(sc, x) /* nothing */
124 1.1 eeh #endif
125 1.1 eeh
126 1.1 eeh
127 1.1 eeh /*
128 1.1 eeh * gem_config:
129 1.1 eeh *
130 1.1 eeh * Attach a Gem interface to the system.
131 1.1 eeh */
132 1.1 eeh void
133 1.1 eeh gem_config(sc)
134 1.1 eeh struct gem_softc *sc;
135 1.1 eeh {
136 1.1 eeh struct ifnet *ifp = &sc->sc_ethercom.ec_if;
137 1.1 eeh struct mii_data *mii = &sc->sc_mii;
138 1.1 eeh struct mii_softc *child;
139 1.1 eeh int i, error;
140 1.1 eeh
141 1.1 eeh /* Make sure the chip is stopped. */
142 1.1 eeh ifp->if_softc = sc;
143 1.1 eeh gem_reset(sc);
144 1.1 eeh
145 1.1 eeh /*
146 1.1 eeh * Allocate the control data structures, and create and load the
147 1.1 eeh * DMA map for it.
148 1.1 eeh */
149 1.1 eeh if ((error = bus_dmamem_alloc(sc->sc_dmatag,
150 1.1 eeh sizeof(struct gem_control_data), PAGE_SIZE, 0, &sc->sc_cdseg,
151 1.1 eeh 1, &sc->sc_cdnseg, 0)) != 0) {
152 1.1 eeh printf("%s: unable to allocate control data, error = %d\n",
153 1.1 eeh sc->sc_dev.dv_xname, error);
154 1.1 eeh goto fail_0;
155 1.1 eeh }
156 1.1 eeh
157 1.1 eeh /* XXX should map this in with correct endianness */
158 1.1 eeh if ((error = bus_dmamem_map(sc->sc_dmatag, &sc->sc_cdseg, sc->sc_cdnseg,
159 1.1 eeh sizeof(struct gem_control_data), (caddr_t *)&sc->sc_control_data,
160 1.1 eeh BUS_DMA_COHERENT)) != 0) {
161 1.1 eeh printf("%s: unable to map control data, error = %d\n",
162 1.1 eeh sc->sc_dev.dv_xname, error);
163 1.1 eeh goto fail_1;
164 1.1 eeh }
165 1.1 eeh
166 1.1 eeh if ((error = bus_dmamap_create(sc->sc_dmatag,
167 1.1 eeh sizeof(struct gem_control_data), 1,
168 1.1 eeh sizeof(struct gem_control_data), 0, 0, &sc->sc_cddmamap)) != 0) {
169 1.1 eeh printf("%s: unable to create control data DMA map, "
170 1.1 eeh "error = %d\n", sc->sc_dev.dv_xname, error);
171 1.1 eeh goto fail_2;
172 1.1 eeh }
173 1.1 eeh
174 1.1 eeh if ((error = bus_dmamap_load(sc->sc_dmatag, sc->sc_cddmamap,
175 1.1 eeh sc->sc_control_data, sizeof(struct gem_control_data), NULL,
176 1.1 eeh 0)) != 0) {
177 1.1 eeh printf("%s: unable to load control data DMA map, error = %d\n",
178 1.1 eeh sc->sc_dev.dv_xname, error);
179 1.1 eeh goto fail_3;
180 1.1 eeh }
181 1.1 eeh
182 1.1 eeh /*
183 1.1 eeh * Initialize the transmit job descriptors.
184 1.1 eeh */
185 1.1 eeh SIMPLEQ_INIT(&sc->sc_txfreeq);
186 1.1 eeh SIMPLEQ_INIT(&sc->sc_txdirtyq);
187 1.1 eeh
188 1.1 eeh /*
189 1.1 eeh * Create the transmit buffer DMA maps.
190 1.1 eeh */
191 1.1 eeh for (i = 0; i < GEM_TXQUEUELEN; i++) {
192 1.1 eeh struct gem_txsoft *txs;
193 1.1 eeh
194 1.1 eeh txs = &sc->sc_txsoft[i];
195 1.1 eeh txs->txs_mbuf = NULL;
196 1.1 eeh if ((error = bus_dmamap_create(sc->sc_dmatag, MCLBYTES,
197 1.1 eeh GEM_NTXSEGS, MCLBYTES, 0, 0,
198 1.1 eeh &txs->txs_dmamap)) != 0) {
199 1.1 eeh printf("%s: unable to create tx DMA map %d, "
200 1.1 eeh "error = %d\n", sc->sc_dev.dv_xname, i, error);
201 1.1 eeh goto fail_4;
202 1.1 eeh }
203 1.1 eeh SIMPLEQ_INSERT_TAIL(&sc->sc_txfreeq, txs, txs_q);
204 1.1 eeh }
205 1.1 eeh
206 1.1 eeh /*
207 1.1 eeh * Create the receive buffer DMA maps.
208 1.1 eeh */
209 1.1 eeh for (i = 0; i < GEM_NRXDESC; i++) {
210 1.1 eeh if ((error = bus_dmamap_create(sc->sc_dmatag, MCLBYTES, 1,
211 1.1 eeh MCLBYTES, 0, 0, &sc->sc_rxsoft[i].rxs_dmamap)) != 0) {
212 1.1 eeh printf("%s: unable to create rx DMA map %d, "
213 1.1 eeh "error = %d\n", sc->sc_dev.dv_xname, i, error);
214 1.1 eeh goto fail_5;
215 1.1 eeh }
216 1.1 eeh sc->sc_rxsoft[i].rxs_mbuf = NULL;
217 1.1 eeh }
218 1.1 eeh
219 1.1 eeh /*
220 1.1 eeh * From this point forward, the attachment cannot fail. A failure
221 1.1 eeh * before this point releases all resources that may have been
222 1.1 eeh * allocated.
223 1.1 eeh */
224 1.1 eeh
225 1.1 eeh /* Announce ourselves. */
226 1.1 eeh printf("%s: Ethernet address %s\n", sc->sc_dev.dv_xname,
227 1.1 eeh ether_sprintf(sc->sc_enaddr));
228 1.1 eeh
229 1.1 eeh /* Initialize ifnet structure. */
230 1.1 eeh strcpy(ifp->if_xname, sc->sc_dev.dv_xname);
231 1.1 eeh ifp->if_softc = sc;
232 1.1 eeh ifp->if_flags =
233 1.1 eeh IFF_BROADCAST | IFF_SIMPLEX | IFF_NOTRAILERS | IFF_MULTICAST;
234 1.1 eeh ifp->if_start = gem_start;
235 1.1 eeh ifp->if_ioctl = gem_ioctl;
236 1.1 eeh ifp->if_watchdog = gem_watchdog;
237 1.1 eeh ifp->if_stop = gem_stop;
238 1.1 eeh ifp->if_init = gem_init;
239 1.1 eeh IFQ_SET_READY(&ifp->if_snd);
240 1.1 eeh
241 1.1 eeh /* Initialize ifmedia structures and MII info */
242 1.1 eeh mii->mii_ifp = ifp;
243 1.1 eeh mii->mii_readreg = gem_mii_readreg;
244 1.1 eeh mii->mii_writereg = gem_mii_writereg;
245 1.1 eeh mii->mii_statchg = gem_mii_statchg;
246 1.1 eeh
247 1.1 eeh ifmedia_init(&mii->mii_media, 0, gem_mediachange, gem_mediastatus);
248 1.1 eeh
249 1.1 eeh gem_mifinit(sc);
250 1.1 eeh
251 1.1 eeh mii_attach(&sc->sc_dev, mii, 0xffffffff,
252 1.1 eeh MII_PHY_ANY, MII_OFFSET_ANY, 0);
253 1.1 eeh
254 1.1 eeh child = LIST_FIRST(&mii->mii_phys);
255 1.1 eeh if (child == NULL) {
256 1.1 eeh /* No PHY attached */
257 1.1 eeh ifmedia_add(&sc->sc_media, IFM_ETHER|IFM_MANUAL, 0, NULL);
258 1.1 eeh ifmedia_set(&sc->sc_media, IFM_ETHER|IFM_MANUAL);
259 1.1 eeh } else {
260 1.1 eeh /*
261 1.1 eeh * Walk along the list of attached MII devices and
262 1.1 eeh * establish an `MII instance' to `phy number'
263 1.1 eeh * mapping. We'll use this mapping in media change
264 1.1 eeh * requests to determine which phy to use to program
265 1.1 eeh * the MIF configuration register.
266 1.1 eeh */
267 1.1 eeh for (; child != NULL; child = LIST_NEXT(child, mii_list)) {
268 1.1 eeh /*
269 1.1 eeh * Note: we support just two PHYs: the built-in
270 1.1 eeh * internal device and an external on the MII
271 1.1 eeh * connector.
272 1.1 eeh */
273 1.1 eeh if (child->mii_phy > 1 || child->mii_inst > 1) {
274 1.1 eeh printf("%s: cannot accomodate MII device %s"
275 1.1 eeh " at phy %d, instance %d\n",
276 1.1 eeh sc->sc_dev.dv_xname,
277 1.1 eeh child->mii_dev.dv_xname,
278 1.1 eeh child->mii_phy, child->mii_inst);
279 1.1 eeh continue;
280 1.1 eeh }
281 1.1 eeh
282 1.1 eeh sc->sc_phys[child->mii_inst] = child->mii_phy;
283 1.1 eeh }
284 1.1 eeh
285 1.1 eeh /*
286 1.1 eeh * Now select and activate the PHY we will use.
287 1.1 eeh *
288 1.1 eeh * The order of preference is External (MDI1),
289 1.1 eeh * Internal (MDI0), Serial Link (no MII).
290 1.1 eeh */
291 1.1 eeh if (sc->sc_phys[1]) {
292 1.1 eeh #ifdef DEBUG
293 1.1 eeh printf("using external phy\n");
294 1.1 eeh #endif
295 1.1 eeh sc->sc_mif_config |= GEM_MIF_CONFIG_PHY_SEL;
296 1.1 eeh } else {
297 1.1 eeh #ifdef DEBUG
298 1.1 eeh printf("using internal phy\n");
299 1.1 eeh #endif
300 1.1 eeh sc->sc_mif_config &= ~GEM_MIF_CONFIG_PHY_SEL;
301 1.1 eeh }
302 1.1 eeh bus_space_write_4(sc->sc_bustag, sc->sc_h, GEM_MIF_CONFIG,
303 1.1 eeh sc->sc_mif_config);
304 1.1 eeh
305 1.1 eeh /*
306 1.1 eeh * XXX - we can really do the following ONLY if the
307 1.1 eeh * phy indeed has the auto negotiation capability!!
308 1.1 eeh */
309 1.1 eeh ifmedia_set(&sc->sc_media, IFM_ETHER|IFM_AUTO);
310 1.1 eeh }
311 1.1 eeh
312 1.1 eeh /* claim 802.1q capability */
313 1.1 eeh sc->sc_ethercom.ec_capabilities |= ETHERCAP_VLAN_MTU;
314 1.1 eeh
315 1.1 eeh /* Attach the interface. */
316 1.1 eeh if_attach(ifp);
317 1.1 eeh ether_ifattach(ifp, sc->sc_enaddr);
318 1.1 eeh
319 1.1 eeh sc->sc_sh = shutdownhook_establish(gem_shutdown, sc);
320 1.1 eeh if (sc->sc_sh == NULL)
321 1.1 eeh panic("gem_config: can't establish shutdownhook");
322 1.1 eeh
323 1.1 eeh #if NRND > 0
324 1.1 eeh rnd_attach_source(&sc->rnd_source, sc->sc_dev.dv_xname,
325 1.1 eeh RND_TYPE_NET, 0);
326 1.1 eeh #endif
327 1.1 eeh
328 1.1 eeh
329 1.1 eeh #if notyet
330 1.1 eeh /*
331 1.1 eeh * Add a suspend hook to make sure we come back up after a
332 1.1 eeh * resume.
333 1.1 eeh */
334 1.1 eeh sc->sc_powerhook = powerhook_establish(gem_power, sc);
335 1.1 eeh if (sc->sc_powerhook == NULL)
336 1.1 eeh printf("%s: WARNING: unable to establish power hook\n",
337 1.1 eeh sc->sc_dev.dv_xname);
338 1.1 eeh #endif
339 1.1 eeh
340 1.1 eeh callout_init(&sc->sc_tick_ch);
341 1.1 eeh return;
342 1.1 eeh
343 1.1 eeh /*
344 1.1 eeh * Free any resources we've allocated during the failed attach
345 1.1 eeh * attempt. Do this in reverse order and fall through.
346 1.1 eeh */
347 1.1 eeh fail_5:
348 1.1 eeh for (i = 0; i < GEM_NRXDESC; i++) {
349 1.1 eeh if (sc->sc_rxsoft[i].rxs_dmamap != NULL)
350 1.1 eeh bus_dmamap_destroy(sc->sc_dmatag,
351 1.1 eeh sc->sc_rxsoft[i].rxs_dmamap);
352 1.1 eeh }
353 1.1 eeh fail_4:
354 1.1 eeh for (i = 0; i < GEM_TXQUEUELEN; i++) {
355 1.1 eeh if (sc->sc_txsoft[i].txs_dmamap != NULL)
356 1.1 eeh bus_dmamap_destroy(sc->sc_dmatag,
357 1.1 eeh sc->sc_txsoft[i].txs_dmamap);
358 1.1 eeh }
359 1.1 eeh bus_dmamap_unload(sc->sc_dmatag, sc->sc_cddmamap);
360 1.1 eeh fail_3:
361 1.1 eeh bus_dmamap_destroy(sc->sc_dmatag, sc->sc_cddmamap);
362 1.1 eeh fail_2:
363 1.1 eeh bus_dmamem_unmap(sc->sc_dmatag, (caddr_t)sc->sc_control_data,
364 1.1 eeh sizeof(struct gem_control_data));
365 1.1 eeh fail_1:
366 1.1 eeh bus_dmamem_free(sc->sc_dmatag, &sc->sc_cdseg, sc->sc_cdnseg);
367 1.1 eeh fail_0:
368 1.1 eeh return;
369 1.1 eeh }
370 1.1 eeh
371 1.1 eeh
372 1.1 eeh void
373 1.1 eeh gem_tick(arg)
374 1.1 eeh void *arg;
375 1.1 eeh {
376 1.1 eeh struct gem_softc *sc = arg;
377 1.1 eeh int s;
378 1.1 eeh
379 1.1 eeh s = splnet();
380 1.1 eeh mii_tick(&sc->sc_mii);
381 1.1 eeh splx(s);
382 1.1 eeh
383 1.1 eeh callout_reset(&sc->sc_tick_ch, hz, gem_tick, sc);
384 1.1 eeh
385 1.1 eeh }
386 1.1 eeh
387 1.1 eeh void
388 1.1 eeh gem_reset(sc)
389 1.1 eeh struct gem_softc *sc;
390 1.1 eeh {
391 1.1 eeh bus_space_tag_t t = sc->sc_bustag;
392 1.1 eeh bus_space_handle_t h = sc->sc_h;
393 1.1 eeh int i;
394 1.1 eeh int s;
395 1.1 eeh
396 1.1 eeh s = splnet();
397 1.1 eeh DPRINTF(sc, ("%s: gem_reset\n", sc->sc_dev.dv_xname));
398 1.1 eeh gem_reset_rx(sc);
399 1.1 eeh gem_reset_tx(sc);
400 1.1 eeh
401 1.1 eeh /* Do a full reset */
402 1.1 eeh bus_space_write_4(t, h, GEM_RESET, GEM_RESET_RX|GEM_RESET_TX);
403 1.1 eeh for (i=TRIES; i--; delay(100))
404 1.1 eeh if ((bus_space_read_4(t, h, GEM_RESET) &
405 1.1 eeh (GEM_RESET_RX|GEM_RESET_TX)) == 0)
406 1.1 eeh break;
407 1.1 eeh if ((bus_space_read_4(t, h, GEM_RESET) &
408 1.1 eeh (GEM_RESET_RX|GEM_RESET_TX)) != 0) {
409 1.1 eeh printf("%s: cannot reset device\n",
410 1.1 eeh sc->sc_dev.dv_xname);
411 1.1 eeh }
412 1.1 eeh splx(s);
413 1.1 eeh }
414 1.1 eeh
415 1.1 eeh
416 1.1 eeh /*
417 1.1 eeh * gem_rxdrain:
418 1.1 eeh *
419 1.1 eeh * Drain the receive queue.
420 1.1 eeh */
421 1.1 eeh void
422 1.1 eeh gem_rxdrain(struct gem_softc *sc)
423 1.1 eeh {
424 1.1 eeh struct gem_rxsoft *rxs;
425 1.1 eeh int i;
426 1.1 eeh
427 1.1 eeh for (i = 0; i < GEM_NRXDESC; i++) {
428 1.1 eeh rxs = &sc->sc_rxsoft[i];
429 1.1 eeh if (rxs->rxs_mbuf != NULL) {
430 1.1 eeh bus_dmamap_unload(sc->sc_dmatag, rxs->rxs_dmamap);
431 1.1 eeh m_freem(rxs->rxs_mbuf);
432 1.1 eeh rxs->rxs_mbuf = NULL;
433 1.1 eeh }
434 1.1 eeh }
435 1.1 eeh }
436 1.1 eeh
437 1.1 eeh /*
438 1.1 eeh * Reset the whole thing.
439 1.1 eeh */
440 1.1 eeh void
441 1.1 eeh gem_stop(struct ifnet *ifp, int disable)
442 1.1 eeh {
443 1.1 eeh struct gem_softc *sc = (struct gem_softc *)ifp->if_softc;
444 1.1 eeh struct gem_txsoft *txs;
445 1.1 eeh
446 1.1 eeh DPRINTF(sc, ("%s: gem_stop\n", sc->sc_dev.dv_xname));
447 1.1 eeh
448 1.1 eeh callout_stop(&sc->sc_tick_ch);
449 1.1 eeh mii_down(&sc->sc_mii);
450 1.1 eeh
451 1.1 eeh /* XXX - Should we reset these instead? */
452 1.1 eeh gem_disable_rx(sc);
453 1.1 eeh gem_disable_rx(sc);
454 1.1 eeh
455 1.1 eeh /*
456 1.1 eeh * Release any queued transmit buffers.
457 1.1 eeh */
458 1.1 eeh while ((txs = SIMPLEQ_FIRST(&sc->sc_txdirtyq)) != NULL) {
459 1.1 eeh SIMPLEQ_REMOVE_HEAD(&sc->sc_txdirtyq, txs, txs_q);
460 1.1 eeh if (txs->txs_mbuf != NULL) {
461 1.1 eeh bus_dmamap_unload(sc->sc_dmatag, txs->txs_dmamap);
462 1.1 eeh m_freem(txs->txs_mbuf);
463 1.1 eeh txs->txs_mbuf = NULL;
464 1.1 eeh }
465 1.1 eeh SIMPLEQ_INSERT_TAIL(&sc->sc_txfreeq, txs, txs_q);
466 1.1 eeh }
467 1.1 eeh
468 1.1 eeh if (disable) {
469 1.1 eeh gem_rxdrain(sc);
470 1.1 eeh }
471 1.1 eeh
472 1.1 eeh /*
473 1.1 eeh * Mark the interface down and cancel the watchdog timer.
474 1.1 eeh */
475 1.1 eeh ifp->if_flags &= ~(IFF_RUNNING | IFF_OACTIVE);
476 1.1 eeh ifp->if_timer = 0;
477 1.1 eeh }
478 1.1 eeh
479 1.1 eeh
480 1.1 eeh /*
481 1.1 eeh * Reset the receiver
482 1.1 eeh */
483 1.1 eeh int
484 1.1 eeh gem_reset_rx(struct gem_softc *sc)
485 1.1 eeh {
486 1.1 eeh bus_space_tag_t t = sc->sc_bustag;
487 1.1 eeh bus_space_handle_t h = sc->sc_h;
488 1.1 eeh int i;
489 1.1 eeh
490 1.1 eeh
491 1.1 eeh /*
492 1.1 eeh * Resetting while DMA is in progress can cause a bus hang, so we
493 1.1 eeh * disable DMA first.
494 1.1 eeh */
495 1.1 eeh gem_disable_rx(sc);
496 1.1 eeh bus_space_write_4(t, h, GEM_RX_CONFIG, 0);
497 1.1 eeh /* Wait till it finishes */
498 1.1 eeh for (i=TRIES; i--; delay(100))
499 1.1 eeh if ((bus_space_read_4(t, h, GEM_RX_CONFIG) & 1) == 0)
500 1.1 eeh break;
501 1.1 eeh if ((bus_space_read_4(t, h, GEM_RX_CONFIG) & 1) != 0)
502 1.1 eeh printf("%s: cannot disable read dma\n",
503 1.1 eeh sc->sc_dev.dv_xname);
504 1.1 eeh
505 1.1 eeh /* Wait 5ms extra. */
506 1.1 eeh delay(5000);
507 1.1 eeh
508 1.1 eeh /* Finally, reset the ERX */
509 1.1 eeh bus_space_write_4(t, h, GEM_RESET, GEM_RESET_RX);
510 1.1 eeh /* Wait till it finishes */
511 1.1 eeh for (i=TRIES; i--; delay(100))
512 1.1 eeh if ((bus_space_read_4(t, h, GEM_RESET) & GEM_RESET_RX) == 0)
513 1.1 eeh break;
514 1.1 eeh if ((bus_space_read_4(t, h, GEM_RESET) & GEM_RESET_RX) != 0) {
515 1.1 eeh printf("%s: cannot reset receiver\n",
516 1.1 eeh sc->sc_dev.dv_xname);
517 1.1 eeh return (1);
518 1.1 eeh }
519 1.1 eeh return (0);
520 1.1 eeh }
521 1.1 eeh
522 1.1 eeh
523 1.1 eeh /*
524 1.1 eeh * Reset the transmitter
525 1.1 eeh */
526 1.1 eeh int
527 1.1 eeh gem_reset_tx(struct gem_softc *sc)
528 1.1 eeh {
529 1.1 eeh bus_space_tag_t t = sc->sc_bustag;
530 1.1 eeh bus_space_handle_t h = sc->sc_h;
531 1.1 eeh int i;
532 1.1 eeh
533 1.1 eeh /*
534 1.1 eeh * Resetting while DMA is in progress can cause a bus hang, so we
535 1.1 eeh * disable DMA first.
536 1.1 eeh */
537 1.1 eeh gem_disable_tx(sc);
538 1.1 eeh bus_space_write_4(t, h, GEM_TX_CONFIG, 0);
539 1.1 eeh /* Wait till it finishes */
540 1.1 eeh for (i=TRIES; i--; delay(100))
541 1.1 eeh if ((bus_space_read_4(t, h, GEM_TX_CONFIG) & 1) == 0)
542 1.1 eeh break;
543 1.1 eeh if ((bus_space_read_4(t, h, GEM_TX_CONFIG) & 1) != 0)
544 1.1 eeh printf("%s: cannot disable read dma\n",
545 1.1 eeh sc->sc_dev.dv_xname);
546 1.1 eeh
547 1.1 eeh /* Wait 5ms extra. */
548 1.1 eeh delay(5000);
549 1.1 eeh
550 1.1 eeh /* Finally, reset the ETX */
551 1.1 eeh bus_space_write_4(t, h, GEM_RESET, GEM_RESET_TX);
552 1.1 eeh /* Wait till it finishes */
553 1.1 eeh for (i=TRIES; i--; delay(100))
554 1.1 eeh if ((bus_space_read_4(t, h, GEM_RESET) & GEM_RESET_TX) == 0)
555 1.1 eeh break;
556 1.1 eeh if ((bus_space_read_4(t, h, GEM_RESET) & GEM_RESET_TX) != 0) {
557 1.1 eeh printf("%s: cannot reset receiver\n",
558 1.1 eeh sc->sc_dev.dv_xname);
559 1.1 eeh return (1);
560 1.1 eeh }
561 1.1 eeh return (0);
562 1.1 eeh }
563 1.1 eeh
564 1.1 eeh /*
565 1.1 eeh * disable receiver.
566 1.1 eeh */
567 1.1 eeh int
568 1.1 eeh gem_disable_rx(struct gem_softc *sc)
569 1.1 eeh {
570 1.1 eeh bus_space_tag_t t = sc->sc_bustag;
571 1.1 eeh bus_space_handle_t h = sc->sc_h;
572 1.1 eeh int i;
573 1.1 eeh u_int32_t cfg;
574 1.1 eeh
575 1.1 eeh /* Flip the enable bit */
576 1.1 eeh cfg = bus_space_read_4(t, h, GEM_MAC_RX_CONFIG);
577 1.1 eeh cfg &= ~GEM_MAC_RX_ENABLE;
578 1.1 eeh bus_space_write_4(t, h, GEM_MAC_RX_CONFIG, cfg);
579 1.1 eeh
580 1.1 eeh /* Wait for it to finish */
581 1.1 eeh for (i=TRIES; i--; delay(100))
582 1.1 eeh if ((bus_space_read_4(t, h, GEM_MAC_RX_CONFIG) &
583 1.1 eeh GEM_MAC_RX_ENABLE) == 0)
584 1.1 eeh return (0);
585 1.1 eeh return (1);
586 1.1 eeh }
587 1.1 eeh
588 1.1 eeh /*
589 1.1 eeh * disable transmitter.
590 1.1 eeh */
591 1.1 eeh int
592 1.1 eeh gem_disable_tx(struct gem_softc *sc)
593 1.1 eeh {
594 1.1 eeh bus_space_tag_t t = sc->sc_bustag;
595 1.1 eeh bus_space_handle_t h = sc->sc_h;
596 1.1 eeh int i;
597 1.1 eeh u_int32_t cfg;
598 1.1 eeh
599 1.1 eeh /* Flip the enable bit */
600 1.1 eeh cfg = bus_space_read_4(t, h, GEM_MAC_TX_CONFIG);
601 1.1 eeh cfg &= ~GEM_MAC_TX_ENABLE;
602 1.1 eeh bus_space_write_4(t, h, GEM_MAC_TX_CONFIG, cfg);
603 1.1 eeh
604 1.1 eeh /* Wait for it to finish */
605 1.1 eeh for (i=TRIES; i--; delay(100))
606 1.1 eeh if ((bus_space_read_4(t, h, GEM_MAC_TX_CONFIG) &
607 1.1 eeh GEM_MAC_TX_ENABLE) == 0)
608 1.1 eeh return (0);
609 1.1 eeh return (1);
610 1.1 eeh }
611 1.1 eeh
612 1.1 eeh /*
613 1.1 eeh * Initialize interface.
614 1.1 eeh */
615 1.1 eeh int
616 1.1 eeh gem_meminit(struct gem_softc *sc)
617 1.1 eeh {
618 1.1 eeh struct gem_rxsoft *rxs;
619 1.1 eeh int i, error;
620 1.1 eeh
621 1.1 eeh /*
622 1.1 eeh * Initialize the transmit descriptor ring.
623 1.1 eeh */
624 1.1 eeh memset((void *)sc->sc_txdescs, 0, sizeof(sc->sc_txdescs));
625 1.1 eeh for (i = 0; i < GEM_NTXDESC; i++) {
626 1.1 eeh sc->sc_txdescs[i].gd_flags = 0;
627 1.1 eeh sc->sc_txdescs[i].gd_addr = 0;
628 1.1 eeh }
629 1.1 eeh GEM_CDTXSYNC(sc, 0, GEM_NTXDESC,
630 1.1 eeh BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
631 1.1 eeh sc->sc_txfree = GEM_NTXDESC;
632 1.1 eeh sc->sc_txnext = 0;
633 1.1 eeh
634 1.1 eeh /*
635 1.1 eeh * Initialize the receive descriptor and receive job
636 1.1 eeh * descriptor rings.
637 1.1 eeh */
638 1.1 eeh for (i = 0; i < GEM_NRXDESC; i++) {
639 1.1 eeh rxs = &sc->sc_rxsoft[i];
640 1.1 eeh if (rxs->rxs_mbuf == NULL) {
641 1.1 eeh if ((error = gem_add_rxbuf(sc, i)) != 0) {
642 1.1 eeh printf("%s: unable to allocate or map rx "
643 1.1 eeh "buffer %d, error = %d\n",
644 1.1 eeh sc->sc_dev.dv_xname, i, error);
645 1.1 eeh /*
646 1.1 eeh * XXX Should attempt to run with fewer receive
647 1.1 eeh * XXX buffers instead of just failing.
648 1.1 eeh */
649 1.1 eeh gem_rxdrain(sc);
650 1.1 eeh return (1);
651 1.1 eeh }
652 1.1 eeh } else
653 1.1 eeh GEM_INIT_RXDESC(sc, i);
654 1.1 eeh }
655 1.1 eeh sc->sc_rxptr = 0;
656 1.1 eeh
657 1.1 eeh return (0);
658 1.1 eeh }
659 1.1 eeh
660 1.1 eeh static int
661 1.1 eeh gem_ringsize(int sz)
662 1.1 eeh {
663 1.1 eeh int v;
664 1.1 eeh
665 1.1 eeh switch (sz) {
666 1.1 eeh case 32:
667 1.1 eeh v = GEM_RING_SZ_32;
668 1.1 eeh break;
669 1.1 eeh case 64:
670 1.1 eeh v = GEM_RING_SZ_64;
671 1.1 eeh break;
672 1.1 eeh case 128:
673 1.1 eeh v = GEM_RING_SZ_128;
674 1.1 eeh break;
675 1.1 eeh case 256:
676 1.1 eeh v = GEM_RING_SZ_256;
677 1.1 eeh break;
678 1.1 eeh case 512:
679 1.1 eeh v = GEM_RING_SZ_512;
680 1.1 eeh break;
681 1.1 eeh case 1024:
682 1.1 eeh v = GEM_RING_SZ_1024;
683 1.1 eeh break;
684 1.1 eeh case 2048:
685 1.1 eeh v = GEM_RING_SZ_2048;
686 1.1 eeh break;
687 1.1 eeh case 4096:
688 1.1 eeh v = GEM_RING_SZ_4096;
689 1.1 eeh break;
690 1.1 eeh case 8192:
691 1.1 eeh v = GEM_RING_SZ_8192;
692 1.1 eeh break;
693 1.1 eeh default:
694 1.1 eeh printf("gem: invalid Receive Descriptor ring size\n");
695 1.1 eeh break;
696 1.1 eeh }
697 1.1 eeh return (v);
698 1.1 eeh }
699 1.1 eeh
700 1.1 eeh /*
701 1.1 eeh * Initialization of interface; set up initialization block
702 1.1 eeh * and transmit/receive descriptor rings.
703 1.1 eeh */
704 1.1 eeh int
705 1.1 eeh gem_init(struct ifnet *ifp)
706 1.1 eeh {
707 1.1 eeh struct gem_softc *sc = (struct gem_softc *)ifp->if_softc;
708 1.1 eeh bus_space_tag_t t = sc->sc_bustag;
709 1.1 eeh bus_space_handle_t h = sc->sc_h;
710 1.1 eeh int s;
711 1.1 eeh u_int32_t v;
712 1.1 eeh
713 1.1 eeh s = splnet();
714 1.1 eeh
715 1.1 eeh DPRINTF(sc, ("%s: gem_init: calling stop\n", sc->sc_dev.dv_xname));
716 1.1 eeh /*
717 1.1 eeh * Initialization sequence. The numbered steps below correspond
718 1.1 eeh * to the sequence outlined in section 6.3.5.1 in the Ethernet
719 1.1 eeh * Channel Engine manual (part of the PCIO manual).
720 1.1 eeh * See also the STP2002-STQ document from Sun Microsystems.
721 1.1 eeh */
722 1.1 eeh
723 1.1 eeh /* step 1 & 2. Reset the Ethernet Channel */
724 1.1 eeh gem_stop(ifp, 0);
725 1.1 eeh gem_reset(sc);
726 1.1 eeh DPRINTF(sc, ("%s: gem_init: restarting\n", sc->sc_dev.dv_xname));
727 1.1 eeh
728 1.1 eeh /* Re-initialize the MIF */
729 1.1 eeh gem_mifinit(sc);
730 1.1 eeh
731 1.1 eeh /* Call MI reset function if any */
732 1.1 eeh if (sc->sc_hwreset)
733 1.1 eeh (*sc->sc_hwreset)(sc);
734 1.1 eeh
735 1.1 eeh /* step 3. Setup data structures in host memory */
736 1.1 eeh gem_meminit(sc);
737 1.1 eeh
738 1.1 eeh /* step 4. TX MAC registers & counters */
739 1.1 eeh gem_init_regs(sc);
740 1.1 eeh bus_space_write_4(t, h, GEM_MAC_MAC_MAX_FRAME,
741 1.1 eeh ((sc->sc_ethercom.ec_capenable & ETHERCAP_VLAN_MTU) ?
742 1.1 eeh ETHER_VLAN_ENCAP_LEN + ETHER_MAX_LEN + sizeof(struct ether_header):
743 1.1 eeh ETHER_MAX_LEN + sizeof(struct ether_header)) | (0x2000<<16));
744 1.1 eeh
745 1.1 eeh /* step 5. RX MAC registers & counters */
746 1.1 eeh gem_setladrf(sc);
747 1.1 eeh
748 1.1 eeh /* step 6 & 7. Program Descriptor Ring Base Addresses */
749 1.4 thorpej /* NOTE: we use only 32-bit DMA addresses here. */
750 1.4 thorpej bus_space_write_4(t, h, GEM_TX_RING_PTR_HI, 0);
751 1.4 thorpej bus_space_write_4(t, h, GEM_TX_RING_PTR_LO, GEM_CDTXADDR(sc, 0));
752 1.4 thorpej
753 1.4 thorpej bus_space_write_4(t, h, GEM_RX_RING_PTR_HI, 0);
754 1.4 thorpej bus_space_write_4(t, h, GEM_RX_RING_PTR_LO, GEM_CDRXADDR(sc, 0));
755 1.1 eeh
756 1.1 eeh /* step 8. Global Configuration & Interrupt Mask */
757 1.1 eeh bus_space_write_4(t, h, GEM_INTMASK,
758 1.1 eeh ~(GEM_INTR_TX_INTME|
759 1.1 eeh GEM_INTR_TX_EMPTY|
760 1.1 eeh GEM_INTR_RX_DONE|GEM_INTR_RX_NOBUF|
761 1.1 eeh GEM_INTR_RX_TAG_ERR|GEM_INTR_PCS|
762 1.1 eeh GEM_INTR_MAC_CONTROL|GEM_INTR_MIF|
763 1.1 eeh GEM_INTR_BERR));
764 1.1 eeh bus_space_write_4(t, h, GEM_MAC_RX_MASK, 0); /* XXXX */
765 1.1 eeh bus_space_write_4(t, h, GEM_MAC_TX_MASK, 0xffff); /* XXXX */
766 1.1 eeh bus_space_write_4(t, h, GEM_MAC_CONTROL_MASK, 0); /* XXXX */
767 1.5 thorpej
768 1.1 eeh /* step 9. ETX Configuration: use mostly default values */
769 1.1 eeh
770 1.1 eeh /* Enable DMA */
771 1.1 eeh v = gem_ringsize(GEM_NTXDESC /*XXX*/);
772 1.1 eeh bus_space_write_4(t, h, GEM_TX_CONFIG,
773 1.1 eeh v|GEM_TX_CONFIG_TXDMA_EN|
774 1.1 eeh ((0x400<<10)&GEM_TX_CONFIG_TXFIFO_TH));
775 1.1 eeh bus_space_write_4(t, h, GEM_TX_KICK, sc->sc_txnext);
776 1.1 eeh
777 1.1 eeh /* step 10. ERX Configuration */
778 1.1 eeh
779 1.1 eeh /* Encode Receive Descriptor ring size: four possible values */
780 1.1 eeh v = gem_ringsize(GEM_NRXDESC /*XXX*/);
781 1.1 eeh
782 1.1 eeh /* Enable DMA */
783 1.1 eeh bus_space_write_4(t, h, GEM_RX_CONFIG,
784 1.1 eeh v|(GEM_THRSH_1024<<GEM_RX_CONFIG_FIFO_THRS_SHIFT)|
785 1.1 eeh (2<<GEM_RX_CONFIG_FBOFF_SHFT)|GEM_RX_CONFIG_RXDMA_EN|
786 1.1 eeh (0<<GEM_RX_CONFIG_CXM_START_SHFT));
787 1.1 eeh /*
788 1.1 eeh * The following value is for an OFF Threshold of about 15.5 Kbytes
789 1.1 eeh * and an ON Threshold of 4K bytes.
790 1.1 eeh */
791 1.1 eeh bus_space_write_4(t, h, GEM_RX_PAUSE_THRESH, 0xf8 | (0x40 << 12));
792 1.1 eeh bus_space_write_4(t, h, GEM_RX_BLANKING, (2<<12)|6);
793 1.1 eeh
794 1.1 eeh /* step 11. Configure Media */
795 1.1 eeh gem_mii_statchg(&sc->sc_dev);
796 1.1 eeh
797 1.1 eeh /* XXXX Serial link needs a whole different setup. */
798 1.1 eeh
799 1.1 eeh
800 1.1 eeh /* step 12. RX_MAC Configuration Register */
801 1.1 eeh v = bus_space_read_4(t, h, GEM_MAC_RX_CONFIG);
802 1.1 eeh v |= GEM_MAC_RX_ENABLE;
803 1.1 eeh bus_space_write_4(t, h, GEM_MAC_RX_CONFIG, v);
804 1.1 eeh
805 1.1 eeh /* step 14. Issue Transmit Pending command */
806 1.1 eeh
807 1.1 eeh /* Call MI initialization function if any */
808 1.1 eeh if (sc->sc_hwinit)
809 1.1 eeh (*sc->sc_hwinit)(sc);
810 1.1 eeh
811 1.1 eeh
812 1.1 eeh /* step 15. Give the reciever a swift kick */
813 1.1 eeh bus_space_write_4(t, h, GEM_RX_KICK, GEM_NRXDESC-4);
814 1.1 eeh
815 1.1 eeh /* Start the one second timer. */
816 1.1 eeh callout_reset(&sc->sc_tick_ch, hz, gem_tick, sc);
817 1.1 eeh
818 1.1 eeh ifp->if_flags |= IFF_RUNNING;
819 1.1 eeh ifp->if_flags &= ~IFF_OACTIVE;
820 1.1 eeh ifp->if_timer = 0;
821 1.1 eeh splx(s);
822 1.1 eeh
823 1.1 eeh return (0);
824 1.1 eeh }
825 1.1 eeh
826 1.1 eeh /*
827 1.1 eeh * Compare two Ether/802 addresses for equality, inlined and unrolled for
828 1.1 eeh * speed.
829 1.1 eeh */
830 1.1 eeh static __inline__ int
831 1.1 eeh ether_cmp(a, b)
832 1.1 eeh u_char *a, *b;
833 1.1 eeh {
834 1.1 eeh
835 1.1 eeh if (a[5] != b[5] || a[4] != b[4] || a[3] != b[3] ||
836 1.1 eeh a[2] != b[2] || a[1] != b[1] || a[0] != b[0])
837 1.1 eeh return (0);
838 1.1 eeh return (1);
839 1.1 eeh }
840 1.1 eeh
841 1.1 eeh
842 1.1 eeh void
843 1.1 eeh gem_init_regs(struct gem_softc *sc)
844 1.1 eeh {
845 1.1 eeh struct ifnet *ifp = &sc->sc_ethercom.ec_if;
846 1.1 eeh bus_space_tag_t t = sc->sc_bustag;
847 1.1 eeh bus_space_handle_t h = sc->sc_h;
848 1.1 eeh
849 1.1 eeh /* These regs are not cleared on reset */
850 1.1 eeh sc->sc_inited = 0;
851 1.1 eeh if (!sc->sc_inited) {
852 1.1 eeh
853 1.1 eeh /* Wooo. Magic values. */
854 1.1 eeh bus_space_write_4(t, h, GEM_MAC_IPG0, 0);
855 1.1 eeh bus_space_write_4(t, h, GEM_MAC_IPG1, 8);
856 1.1 eeh bus_space_write_4(t, h, GEM_MAC_IPG2, 4);
857 1.1 eeh
858 1.1 eeh bus_space_write_4(t, h, GEM_MAC_MAC_MIN_FRAME, ETHER_MIN_LEN);
859 1.1 eeh /* Max frame and max burst size */
860 1.1 eeh bus_space_write_4(t, h, GEM_MAC_MAC_MAX_FRAME,
861 1.1 eeh (ifp->if_mtu+18) | (0x2000<<16)/* Burst size */);
862 1.1 eeh bus_space_write_4(t, h, GEM_MAC_PREAMBLE_LEN, 0x7);
863 1.1 eeh bus_space_write_4(t, h, GEM_MAC_JAM_SIZE, 0x4);
864 1.1 eeh bus_space_write_4(t, h, GEM_MAC_ATTEMPT_LIMIT, 0x10);
865 1.1 eeh /* Dunno.... */
866 1.1 eeh bus_space_write_4(t, h, GEM_MAC_CONTROL_TYPE, 0x8088);
867 1.1 eeh bus_space_write_4(t, h, GEM_MAC_RANDOM_SEED,
868 1.1 eeh ((sc->sc_enaddr[5]<<8)|sc->sc_enaddr[4])&0x3ff);
869 1.1 eeh /* Secondary MAC addr set to 0:0:0:0:0:0 */
870 1.1 eeh bus_space_write_4(t, h, GEM_MAC_ADDR3, 0);
871 1.1 eeh bus_space_write_4(t, h, GEM_MAC_ADDR4, 0);
872 1.1 eeh bus_space_write_4(t, h, GEM_MAC_ADDR5, 0);
873 1.1 eeh /* MAC control addr set to 0:1:c2:0:1:80 */
874 1.1 eeh bus_space_write_4(t, h, GEM_MAC_ADDR6, 0x0001);
875 1.1 eeh bus_space_write_4(t, h, GEM_MAC_ADDR7, 0xc200);
876 1.1 eeh bus_space_write_4(t, h, GEM_MAC_ADDR8, 0x0180);
877 1.1 eeh
878 1.1 eeh /* MAC filter addr set to 0:0:0:0:0:0 */
879 1.1 eeh bus_space_write_4(t, h, GEM_MAC_ADDR_FILTER0, 0);
880 1.1 eeh bus_space_write_4(t, h, GEM_MAC_ADDR_FILTER1, 0);
881 1.1 eeh bus_space_write_4(t, h, GEM_MAC_ADDR_FILTER2, 0);
882 1.1 eeh
883 1.1 eeh bus_space_write_4(t, h, GEM_MAC_ADR_FLT_MASK1_2, 0);
884 1.1 eeh bus_space_write_4(t, h, GEM_MAC_ADR_FLT_MASK0, 0);
885 1.1 eeh
886 1.1 eeh sc->sc_inited = 1;
887 1.1 eeh }
888 1.1 eeh
889 1.1 eeh /* Counters need to be zeroed */
890 1.1 eeh bus_space_write_4(t, h, GEM_MAC_NORM_COLL_CNT, 0);
891 1.1 eeh bus_space_write_4(t, h, GEM_MAC_FIRST_COLL_CNT, 0);
892 1.1 eeh bus_space_write_4(t, h, GEM_MAC_EXCESS_COLL_CNT, 0);
893 1.1 eeh bus_space_write_4(t, h, GEM_MAC_LATE_COLL_CNT, 0);
894 1.1 eeh bus_space_write_4(t, h, GEM_MAC_DEFER_TMR_CNT, 0);
895 1.1 eeh bus_space_write_4(t, h, GEM_MAC_PEAK_ATTEMPTS, 0);
896 1.1 eeh bus_space_write_4(t, h, GEM_MAC_RX_FRAME_COUNT, 0);
897 1.1 eeh bus_space_write_4(t, h, GEM_MAC_RX_LEN_ERR_CNT, 0);
898 1.1 eeh bus_space_write_4(t, h, GEM_MAC_RX_ALIGN_ERR, 0);
899 1.1 eeh bus_space_write_4(t, h, GEM_MAC_RX_CRC_ERR_CNT, 0);
900 1.1 eeh bus_space_write_4(t, h, GEM_MAC_RX_CODE_VIOL, 0);
901 1.1 eeh
902 1.1 eeh /* Un-pause stuff */
903 1.1 eeh #if 0
904 1.1 eeh bus_space_write_4(t, h, GEM_MAC_SEND_PAUSE_CMD, 0x1BF0);
905 1.1 eeh #else
906 1.1 eeh bus_space_write_4(t, h, GEM_MAC_SEND_PAUSE_CMD, 0);
907 1.1 eeh #endif
908 1.1 eeh
909 1.1 eeh /*
910 1.1 eeh * Set the station address.
911 1.1 eeh */
912 1.1 eeh bus_space_write_4(t, h, GEM_MAC_ADDR0,
913 1.1 eeh (sc->sc_enaddr[4]<<8) | sc->sc_enaddr[5]);
914 1.1 eeh bus_space_write_4(t, h, GEM_MAC_ADDR1,
915 1.1 eeh (sc->sc_enaddr[2]<<8) | sc->sc_enaddr[3]);
916 1.1 eeh bus_space_write_4(t, h, GEM_MAC_ADDR2,
917 1.1 eeh (sc->sc_enaddr[0]<<8) | sc->sc_enaddr[1]);
918 1.1 eeh
919 1.1 eeh }
920 1.1 eeh
921 1.1 eeh
922 1.1 eeh
923 1.1 eeh void
924 1.1 eeh gem_start(ifp)
925 1.1 eeh struct ifnet *ifp;
926 1.1 eeh {
927 1.1 eeh struct gem_softc *sc = (struct gem_softc *)ifp->if_softc;
928 1.1 eeh struct mbuf *m0, *m;
929 1.1 eeh struct gem_txsoft *txs, *last_txs;
930 1.1 eeh bus_dmamap_t dmamap;
931 1.1 eeh int error, firsttx, nexttx, lasttx, ofree, seg;
932 1.1 eeh
933 1.1 eeh if ((ifp->if_flags & (IFF_RUNNING | IFF_OACTIVE)) != IFF_RUNNING)
934 1.1 eeh return;
935 1.1 eeh
936 1.1 eeh /*
937 1.1 eeh * Remember the previous number of free descriptors and
938 1.1 eeh * the first descriptor we'll use.
939 1.1 eeh */
940 1.1 eeh ofree = sc->sc_txfree;
941 1.1 eeh firsttx = sc->sc_txnext;
942 1.1 eeh
943 1.1 eeh DPRINTF(sc, ("%s: gem_start: txfree %d, txnext %d\n",
944 1.1 eeh sc->sc_dev.dv_xname, ofree, firsttx));
945 1.1 eeh
946 1.1 eeh /*
947 1.1 eeh * Loop through the send queue, setting up transmit descriptors
948 1.1 eeh * until we drain the queue, or use up all available transmit
949 1.1 eeh * descriptors.
950 1.1 eeh */
951 1.1 eeh while ((txs = SIMPLEQ_FIRST(&sc->sc_txfreeq)) != NULL &&
952 1.1 eeh sc->sc_txfree != 0) {
953 1.1 eeh /*
954 1.1 eeh * Grab a packet off the queue.
955 1.1 eeh */
956 1.1 eeh IFQ_POLL(&ifp->if_snd, m0);
957 1.1 eeh if (m0 == NULL)
958 1.1 eeh break;
959 1.1 eeh m = NULL;
960 1.1 eeh
961 1.1 eeh dmamap = txs->txs_dmamap;
962 1.1 eeh
963 1.1 eeh /*
964 1.1 eeh * Load the DMA map. If this fails, the packet either
965 1.1 eeh * didn't fit in the alloted number of segments, or we were
966 1.1 eeh * short on resources. In this case, we'll copy and try
967 1.1 eeh * again.
968 1.1 eeh */
969 1.1 eeh if (bus_dmamap_load_mbuf(sc->sc_dmatag, dmamap, m0,
970 1.1 eeh BUS_DMA_WRITE|BUS_DMA_NOWAIT) != 0) {
971 1.1 eeh MGETHDR(m, M_DONTWAIT, MT_DATA);
972 1.1 eeh if (m == NULL) {
973 1.1 eeh printf("%s: unable to allocate Tx mbuf\n",
974 1.1 eeh sc->sc_dev.dv_xname);
975 1.1 eeh break;
976 1.1 eeh }
977 1.1 eeh if (m0->m_pkthdr.len > MHLEN) {
978 1.1 eeh MCLGET(m, M_DONTWAIT);
979 1.1 eeh if ((m->m_flags & M_EXT) == 0) {
980 1.1 eeh printf("%s: unable to allocate Tx "
981 1.1 eeh "cluster\n", sc->sc_dev.dv_xname);
982 1.1 eeh m_freem(m);
983 1.1 eeh break;
984 1.1 eeh }
985 1.1 eeh }
986 1.1 eeh m_copydata(m0, 0, m0->m_pkthdr.len, mtod(m, caddr_t));
987 1.1 eeh m->m_pkthdr.len = m->m_len = m0->m_pkthdr.len;
988 1.1 eeh error = bus_dmamap_load_mbuf(sc->sc_dmatag, dmamap,
989 1.1 eeh m, BUS_DMA_WRITE|BUS_DMA_NOWAIT);
990 1.1 eeh if (error) {
991 1.1 eeh printf("%s: unable to load Tx buffer, "
992 1.1 eeh "error = %d\n", sc->sc_dev.dv_xname, error);
993 1.1 eeh break;
994 1.1 eeh }
995 1.1 eeh }
996 1.1 eeh
997 1.1 eeh /*
998 1.1 eeh * Ensure we have enough descriptors free to describe
999 1.1 eeh * the packet.
1000 1.1 eeh */
1001 1.1 eeh if (dmamap->dm_nsegs > sc->sc_txfree) {
1002 1.1 eeh /*
1003 1.1 eeh * Not enough free descriptors to transmit this
1004 1.1 eeh * packet. We haven't committed to anything yet,
1005 1.1 eeh * so just unload the DMA map, put the packet
1006 1.1 eeh * back on the queue, and punt. Notify the upper
1007 1.1 eeh * layer that there are no more slots left.
1008 1.1 eeh *
1009 1.1 eeh * XXX We could allocate an mbuf and copy, but
1010 1.1 eeh * XXX it is worth it?
1011 1.1 eeh */
1012 1.1 eeh ifp->if_flags |= IFF_OACTIVE;
1013 1.1 eeh bus_dmamap_unload(sc->sc_dmatag, dmamap);
1014 1.1 eeh if (m != NULL)
1015 1.1 eeh m_freem(m);
1016 1.1 eeh break;
1017 1.1 eeh }
1018 1.1 eeh
1019 1.1 eeh IFQ_DEQUEUE(&ifp->if_snd, m0);
1020 1.1 eeh if (m != NULL) {
1021 1.1 eeh m_freem(m0);
1022 1.1 eeh m0 = m;
1023 1.1 eeh }
1024 1.1 eeh
1025 1.1 eeh /*
1026 1.1 eeh * WE ARE NOW COMMITTED TO TRANSMITTING THE PACKET.
1027 1.1 eeh */
1028 1.1 eeh
1029 1.1 eeh /* Sync the DMA map. */
1030 1.1 eeh bus_dmamap_sync(sc->sc_dmatag, dmamap, 0, dmamap->dm_mapsize,
1031 1.1 eeh BUS_DMASYNC_PREWRITE);
1032 1.1 eeh
1033 1.1 eeh /*
1034 1.1 eeh * Initialize the transmit descriptors.
1035 1.1 eeh */
1036 1.1 eeh for (nexttx = sc->sc_txnext, seg = 0;
1037 1.1 eeh seg < dmamap->dm_nsegs;
1038 1.1 eeh seg++, nexttx = GEM_NEXTTX(nexttx)) {
1039 1.1 eeh uint64_t flags;
1040 1.1 eeh
1041 1.1 eeh /*
1042 1.1 eeh * If this is the first descriptor we're
1043 1.1 eeh * enqueueing, set the start of packet flag,
1044 1.1 eeh * and the checksum stuff if we want the hardware
1045 1.1 eeh * to do it.
1046 1.1 eeh */
1047 1.1 eeh sc->sc_txdescs[nexttx].gd_addr =
1048 1.2 eeh GEM_DMA_WRITE(sc, dmamap->dm_segs[seg].ds_addr);
1049 1.1 eeh flags = dmamap->dm_segs[seg].ds_len & GEM_TD_BUFSIZE;
1050 1.1 eeh if (nexttx == firsttx) {
1051 1.1 eeh flags |= GEM_TD_START_OF_PACKET;
1052 1.1 eeh }
1053 1.1 eeh if (seg == dmamap->dm_nsegs - 1) {
1054 1.1 eeh flags |= GEM_TD_END_OF_PACKET;
1055 1.1 eeh }
1056 1.1 eeh sc->sc_txdescs[nexttx].gd_flags =
1057 1.2 eeh GEM_DMA_WRITE(sc, flags);
1058 1.1 eeh lasttx = nexttx;
1059 1.1 eeh }
1060 1.1 eeh
1061 1.1 eeh #ifdef GEM_DEBUG
1062 1.1 eeh if (ifp->if_flags & IFF_DEBUG) {
1063 1.1 eeh printf(" gem_start %p transmit chain:\n", txs);
1064 1.1 eeh for (seg = sc->sc_txnext;; seg = GEM_NEXTTX(seg)) {
1065 1.1 eeh printf("descriptor %d:\t", seg);
1066 1.1 eeh printf("gd_flags: 0x%016llx\t", (long long)
1067 1.2 eeh GEM_DMA_READ(sc, sc->sc_txdescs[seg].gd_flags));
1068 1.1 eeh printf("gd_addr: 0x%016llx\n", (long long)
1069 1.2 eeh GEM_DMA_READ(sc, sc->sc_txdescs[seg].gd_addr));
1070 1.1 eeh if (seg == lasttx)
1071 1.1 eeh break;
1072 1.1 eeh }
1073 1.1 eeh }
1074 1.1 eeh #endif
1075 1.1 eeh
1076 1.1 eeh /* Sync the descriptors we're using. */
1077 1.1 eeh GEM_CDTXSYNC(sc, sc->sc_txnext, dmamap->dm_nsegs,
1078 1.1 eeh BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
1079 1.1 eeh
1080 1.1 eeh /*
1081 1.1 eeh * Store a pointer to the packet so we can free it later,
1082 1.1 eeh * and remember what txdirty will be once the packet is
1083 1.1 eeh * done.
1084 1.1 eeh */
1085 1.1 eeh txs->txs_mbuf = m0;
1086 1.1 eeh txs->txs_firstdesc = sc->sc_txnext;
1087 1.1 eeh txs->txs_lastdesc = lasttx;
1088 1.1 eeh txs->txs_ndescs = dmamap->dm_nsegs;
1089 1.1 eeh
1090 1.1 eeh /* Advance the tx pointer. */
1091 1.1 eeh sc->sc_txfree -= dmamap->dm_nsegs;
1092 1.1 eeh sc->sc_txnext = nexttx;
1093 1.1 eeh
1094 1.1 eeh SIMPLEQ_REMOVE_HEAD(&sc->sc_txfreeq, txs, txs_q);
1095 1.1 eeh SIMPLEQ_INSERT_TAIL(&sc->sc_txdirtyq, txs, txs_q);
1096 1.1 eeh
1097 1.1 eeh last_txs = txs;
1098 1.1 eeh
1099 1.1 eeh #if NBPFILTER > 0
1100 1.1 eeh /*
1101 1.1 eeh * Pass the packet to any BPF listeners.
1102 1.1 eeh */
1103 1.1 eeh if (ifp->if_bpf)
1104 1.1 eeh bpf_mtap(ifp->if_bpf, m0);
1105 1.1 eeh #endif /* NBPFILTER > 0 */
1106 1.1 eeh }
1107 1.1 eeh
1108 1.1 eeh if (txs == NULL || sc->sc_txfree == 0) {
1109 1.1 eeh /* No more slots left; notify upper layer. */
1110 1.1 eeh ifp->if_flags |= IFF_OACTIVE;
1111 1.1 eeh }
1112 1.1 eeh
1113 1.1 eeh if (sc->sc_txfree != ofree) {
1114 1.1 eeh DPRINTF(sc, ("%s: packets enqueued, IC on %d, OWN on %d\n",
1115 1.1 eeh sc->sc_dev.dv_xname, lasttx, firsttx));
1116 1.1 eeh /*
1117 1.1 eeh * The entire packet chain is set up.
1118 1.1 eeh * Kick the transmitter.
1119 1.1 eeh */
1120 1.1 eeh DPRINTF(sc, ("%s: gem_start: kicking tx %d\n",
1121 1.1 eeh sc->sc_dev.dv_xname, nexttx));
1122 1.1 eeh bus_space_write_4(sc->sc_bustag, sc->sc_h, GEM_TX_KICK,
1123 1.1 eeh sc->sc_txnext);
1124 1.1 eeh
1125 1.1 eeh /* Set a watchdog timer in case the chip flakes out. */
1126 1.1 eeh ifp->if_timer = 5;
1127 1.1 eeh DPRINTF(sc, ("%s: gem_start: watchdog %d\n",
1128 1.1 eeh sc->sc_dev.dv_xname, ifp->if_timer));
1129 1.1 eeh }
1130 1.1 eeh }
1131 1.1 eeh
1132 1.1 eeh /*
1133 1.1 eeh * Transmit interrupt.
1134 1.1 eeh */
1135 1.1 eeh int
1136 1.1 eeh gem_tint(sc)
1137 1.1 eeh struct gem_softc *sc;
1138 1.1 eeh {
1139 1.1 eeh struct ifnet *ifp = &sc->sc_ethercom.ec_if;
1140 1.1 eeh bus_space_tag_t t = sc->sc_bustag;
1141 1.1 eeh bus_space_handle_t mac = sc->sc_h;
1142 1.1 eeh struct gem_txsoft *txs;
1143 1.1 eeh int txlast;
1144 1.1 eeh
1145 1.1 eeh
1146 1.2 eeh DPRINTF(sc, ("%s: gem_tint\n", sc->sc_dev.dv_xname));
1147 1.1 eeh
1148 1.1 eeh /*
1149 1.1 eeh * Unload collision counters
1150 1.1 eeh */
1151 1.1 eeh ifp->if_collisions +=
1152 1.1 eeh bus_space_read_4(t, mac, GEM_MAC_NORM_COLL_CNT) +
1153 1.1 eeh bus_space_read_4(t, mac, GEM_MAC_FIRST_COLL_CNT) +
1154 1.1 eeh bus_space_read_4(t, mac, GEM_MAC_EXCESS_COLL_CNT) +
1155 1.1 eeh bus_space_read_4(t, mac, GEM_MAC_LATE_COLL_CNT);
1156 1.1 eeh
1157 1.1 eeh /*
1158 1.1 eeh * then clear the hardware counters.
1159 1.1 eeh */
1160 1.1 eeh bus_space_write_4(t, mac, GEM_MAC_NORM_COLL_CNT, 0);
1161 1.1 eeh bus_space_write_4(t, mac, GEM_MAC_FIRST_COLL_CNT, 0);
1162 1.1 eeh bus_space_write_4(t, mac, GEM_MAC_EXCESS_COLL_CNT, 0);
1163 1.1 eeh bus_space_write_4(t, mac, GEM_MAC_LATE_COLL_CNT, 0);
1164 1.1 eeh
1165 1.1 eeh /*
1166 1.1 eeh * Go through our Tx list and free mbufs for those
1167 1.1 eeh * frames that have been transmitted.
1168 1.1 eeh */
1169 1.1 eeh while ((txs = SIMPLEQ_FIRST(&sc->sc_txdirtyq)) != NULL) {
1170 1.1 eeh GEM_CDTXSYNC(sc, txs->txs_lastdesc,
1171 1.1 eeh txs->txs_ndescs,
1172 1.1 eeh BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
1173 1.1 eeh
1174 1.1 eeh #ifdef GEM_DEBUG
1175 1.1 eeh if (ifp->if_flags & IFF_DEBUG) {
1176 1.1 eeh int i;
1177 1.1 eeh printf(" txsoft %p transmit chain:\n", txs);
1178 1.1 eeh for (i = txs->txs_firstdesc;; i = GEM_NEXTTX(i)) {
1179 1.1 eeh printf("descriptor %d: ", i);
1180 1.1 eeh printf("gd_flags: 0x%016llx\t", (long long)
1181 1.2 eeh GEM_DMA_READ(sc, sc->sc_txdescs[i].gd_flags));
1182 1.1 eeh printf("gd_addr: 0x%016llx\n", (long long)
1183 1.2 eeh GEM_DMA_READ(sc, sc->sc_txdescs[i].gd_addr));
1184 1.1 eeh if (i == txs->txs_lastdesc)
1185 1.1 eeh break;
1186 1.1 eeh }
1187 1.1 eeh }
1188 1.1 eeh #endif
1189 1.1 eeh
1190 1.1 eeh /*
1191 1.1 eeh * In theory, we could harveast some descriptors before
1192 1.1 eeh * the ring is empty, but that's a bit complicated.
1193 1.1 eeh *
1194 1.1 eeh * GEM_TX_COMPLETION points to the last descriptor
1195 1.1 eeh * processed +1.
1196 1.1 eeh */
1197 1.1 eeh txlast = bus_space_read_4(t, mac, GEM_TX_COMPLETION);
1198 1.1 eeh DPRINTF(sc,
1199 1.1 eeh ("gem_tint: txs->txs_lastdesc = %d, txlast = %d\n",
1200 1.1 eeh txs->txs_lastdesc, txlast));
1201 1.1 eeh if (txs->txs_firstdesc <= txs->txs_lastdesc) {
1202 1.1 eeh if ((txlast >= txs->txs_firstdesc) &&
1203 1.1 eeh (txlast <= txs->txs_lastdesc))
1204 1.1 eeh break;
1205 1.1 eeh } else {
1206 1.1 eeh /* Ick -- this command wraps */
1207 1.1 eeh if ((txlast >= txs->txs_firstdesc) ||
1208 1.1 eeh (txlast <= txs->txs_lastdesc))
1209 1.1 eeh break;
1210 1.1 eeh }
1211 1.1 eeh
1212 1.1 eeh DPRINTF(sc, ("gem_tint: releasing a desc\n"));
1213 1.1 eeh SIMPLEQ_REMOVE_HEAD(&sc->sc_txdirtyq, txs, txs_q);
1214 1.1 eeh
1215 1.1 eeh sc->sc_txfree += txs->txs_ndescs;
1216 1.1 eeh
1217 1.1 eeh if (txs->txs_mbuf == NULL) {
1218 1.1 eeh #ifdef DIAGNOSTIC
1219 1.1 eeh panic("gem_txintr: null mbuf");
1220 1.1 eeh #endif
1221 1.1 eeh }
1222 1.1 eeh
1223 1.1 eeh bus_dmamap_sync(sc->sc_dmatag, txs->txs_dmamap,
1224 1.1 eeh 0, txs->txs_dmamap->dm_mapsize,
1225 1.1 eeh BUS_DMASYNC_POSTWRITE);
1226 1.1 eeh bus_dmamap_unload(sc->sc_dmatag, txs->txs_dmamap);
1227 1.1 eeh m_freem(txs->txs_mbuf);
1228 1.1 eeh txs->txs_mbuf = NULL;
1229 1.1 eeh
1230 1.1 eeh SIMPLEQ_INSERT_TAIL(&sc->sc_txfreeq, txs, txs_q);
1231 1.1 eeh
1232 1.1 eeh ifp->if_opackets++;
1233 1.1 eeh }
1234 1.1 eeh
1235 1.1 eeh DPRINTF(sc, ("gem_tint: GEM_TX_STATE_MACHINE %x "
1236 1.1 eeh "GEM_TX_DATA_PTR %llx "
1237 1.1 eeh "GEM_TX_COMPLETION %x\n",
1238 1.1 eeh bus_space_read_4(sc->sc_bustag, sc->sc_h, GEM_TX_STATE_MACHINE),
1239 1.4 thorpej ((long long) bus_space_read_4(sc->sc_bustag, sc->sc_h,
1240 1.4 thorpej GEM_TX_DATA_PTR_HI) << 32) |
1241 1.4 thorpej bus_space_read_4(sc->sc_bustag, sc->sc_h,
1242 1.4 thorpej GEM_TX_DATA_PTR_LO),
1243 1.1 eeh bus_space_read_4(sc->sc_bustag, sc->sc_h, GEM_TX_COMPLETION)));
1244 1.1 eeh
1245 1.1 eeh gem_start(ifp);
1246 1.1 eeh
1247 1.1 eeh if (SIMPLEQ_FIRST(&sc->sc_txdirtyq) == NULL)
1248 1.1 eeh ifp->if_timer = 0;
1249 1.1 eeh DPRINTF(sc, ("%s: gem_tint: watchdog %d\n",
1250 1.1 eeh sc->sc_dev.dv_xname, ifp->if_timer));
1251 1.1 eeh
1252 1.1 eeh return (1);
1253 1.1 eeh }
1254 1.1 eeh
1255 1.1 eeh /*
1256 1.1 eeh * Receive interrupt.
1257 1.1 eeh */
1258 1.1 eeh int
1259 1.1 eeh gem_rint(sc)
1260 1.1 eeh struct gem_softc *sc;
1261 1.1 eeh {
1262 1.1 eeh struct ifnet *ifp = &sc->sc_ethercom.ec_if;
1263 1.1 eeh bus_space_tag_t t = sc->sc_bustag;
1264 1.1 eeh bus_space_handle_t h = sc->sc_h;
1265 1.1 eeh struct ether_header *eh;
1266 1.1 eeh struct gem_rxsoft *rxs;
1267 1.1 eeh struct mbuf *m;
1268 1.1 eeh u_int64_t rxstat;
1269 1.1 eeh int i, len;
1270 1.1 eeh
1271 1.2 eeh DPRINTF(sc, ("%s: gem_rint\n", sc->sc_dev.dv_xname));
1272 1.1 eeh /*
1273 1.1 eeh * XXXX Read the lastrx only once at the top for speed.
1274 1.1 eeh */
1275 1.1 eeh DPRINTF(sc, ("gem_rint: sc->rxptr %d, complete %d\n",
1276 1.1 eeh sc->sc_rxptr, bus_space_read_4(t, h, GEM_RX_COMPLETION)));
1277 1.1 eeh for (i = sc->sc_rxptr; i != bus_space_read_4(t, h, GEM_RX_COMPLETION);
1278 1.1 eeh i = GEM_NEXTRX(i)) {
1279 1.1 eeh rxs = &sc->sc_rxsoft[i];
1280 1.1 eeh
1281 1.1 eeh GEM_CDRXSYNC(sc, i,
1282 1.1 eeh BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
1283 1.1 eeh
1284 1.2 eeh rxstat = GEM_DMA_READ(sc, sc->sc_rxdescs[i].gd_flags);
1285 1.1 eeh
1286 1.1 eeh if (rxstat & GEM_RD_OWN) {
1287 1.1 eeh printf("gem_rint: completed descriptor "
1288 1.1 eeh "still owned %d\n", i);
1289 1.1 eeh /*
1290 1.1 eeh * We have processed all of the receive buffers.
1291 1.1 eeh */
1292 1.1 eeh break;
1293 1.1 eeh }
1294 1.1 eeh
1295 1.1 eeh if (rxstat & GEM_RD_BAD_CRC) {
1296 1.1 eeh printf("%s: receive error: CRC error\n",
1297 1.1 eeh sc->sc_dev.dv_xname);
1298 1.1 eeh GEM_INIT_RXDESC(sc, i);
1299 1.1 eeh continue;
1300 1.1 eeh }
1301 1.1 eeh
1302 1.1 eeh bus_dmamap_sync(sc->sc_dmatag, rxs->rxs_dmamap, 0,
1303 1.1 eeh rxs->rxs_dmamap->dm_mapsize, BUS_DMASYNC_POSTREAD);
1304 1.1 eeh #ifdef GEM_DEBUG
1305 1.1 eeh if (ifp->if_flags & IFF_DEBUG) {
1306 1.1 eeh printf(" rxsoft %p descriptor %d: ", rxs, i);
1307 1.1 eeh printf("gd_flags: 0x%016llx\t", (long long)
1308 1.2 eeh GEM_DMA_READ(sc, sc->sc_rxdescs[i].gd_flags));
1309 1.1 eeh printf("gd_addr: 0x%016llx\n", (long long)
1310 1.2 eeh GEM_DMA_READ(sc, sc->sc_rxdescs[i].gd_addr));
1311 1.1 eeh }
1312 1.1 eeh #endif
1313 1.1 eeh
1314 1.1 eeh /*
1315 1.1 eeh * No errors; receive the packet. Note the Gem
1316 1.1 eeh * includes the CRC with every packet.
1317 1.1 eeh */
1318 1.1 eeh len = GEM_RD_BUFLEN(rxstat);
1319 1.1 eeh
1320 1.1 eeh /*
1321 1.1 eeh * Allocate a new mbuf cluster. If that fails, we are
1322 1.1 eeh * out of memory, and must drop the packet and recycle
1323 1.1 eeh * the buffer that's already attached to this descriptor.
1324 1.1 eeh */
1325 1.1 eeh m = rxs->rxs_mbuf;
1326 1.1 eeh if (gem_add_rxbuf(sc, i) != 0) {
1327 1.1 eeh ifp->if_ierrors++;
1328 1.1 eeh GEM_INIT_RXDESC(sc, i);
1329 1.1 eeh bus_dmamap_sync(sc->sc_dmatag, rxs->rxs_dmamap, 0,
1330 1.1 eeh rxs->rxs_dmamap->dm_mapsize, BUS_DMASYNC_PREREAD);
1331 1.1 eeh continue;
1332 1.1 eeh }
1333 1.1 eeh m->m_data += 2; /* We're already off by two */
1334 1.1 eeh
1335 1.1 eeh ifp->if_ipackets++;
1336 1.1 eeh eh = mtod(m, struct ether_header *);
1337 1.1 eeh m->m_flags |= M_HASFCS;
1338 1.1 eeh m->m_pkthdr.rcvif = ifp;
1339 1.1 eeh m->m_pkthdr.len = m->m_len = len;
1340 1.1 eeh
1341 1.1 eeh #if NBPFILTER > 0
1342 1.1 eeh /*
1343 1.1 eeh * Pass this up to any BPF listeners, but only
1344 1.1 eeh * pass it up the stack if its for us.
1345 1.1 eeh */
1346 1.1 eeh if (ifp->if_bpf)
1347 1.1 eeh bpf_mtap(ifp->if_bpf, m);
1348 1.1 eeh #endif /* NPBFILTER > 0 */
1349 1.1 eeh
1350 1.1 eeh #if 0
1351 1.1 eeh /*
1352 1.1 eeh * We sometimes have to run the 21140 in Hash-Only
1353 1.1 eeh * mode. If we're in that mode, and not in promiscuous
1354 1.1 eeh * mode, and we have a unicast packet that isn't for
1355 1.1 eeh * us, then drop it.
1356 1.1 eeh */
1357 1.1 eeh if (sc->sc_filtmode == TDCTL_Tx_FT_HASHONLY &&
1358 1.1 eeh (ifp->if_flags & IFF_PROMISC) == 0 &&
1359 1.1 eeh ETHER_IS_MULTICAST(eh->ether_dhost) == 0 &&
1360 1.1 eeh memcmp(LLADDR(ifp->if_sadl), eh->ether_dhost,
1361 1.1 eeh ETHER_ADDR_LEN) != 0) {
1362 1.1 eeh m_freem(m);
1363 1.1 eeh continue;
1364 1.1 eeh }
1365 1.1 eeh #endif
1366 1.1 eeh
1367 1.1 eeh /* Pass it on. */
1368 1.1 eeh (*ifp->if_input)(ifp, m);
1369 1.1 eeh }
1370 1.1 eeh
1371 1.1 eeh /* Update the receive pointer. */
1372 1.1 eeh sc->sc_rxptr = i;
1373 1.1 eeh bus_space_write_4(t, h, GEM_RX_KICK, i);
1374 1.1 eeh
1375 1.1 eeh DPRINTF(sc, ("gem_rint: done sc->rxptr %d, complete %d\n",
1376 1.1 eeh sc->sc_rxptr, bus_space_read_4(t, h, GEM_RX_COMPLETION)));
1377 1.1 eeh
1378 1.1 eeh return (1);
1379 1.1 eeh }
1380 1.1 eeh
1381 1.1 eeh
1382 1.1 eeh /*
1383 1.1 eeh * gem_add_rxbuf:
1384 1.1 eeh *
1385 1.1 eeh * Add a receive buffer to the indicated descriptor.
1386 1.1 eeh */
1387 1.1 eeh int
1388 1.1 eeh gem_add_rxbuf(struct gem_softc *sc, int idx)
1389 1.1 eeh {
1390 1.1 eeh struct gem_rxsoft *rxs = &sc->sc_rxsoft[idx];
1391 1.1 eeh struct mbuf *m;
1392 1.1 eeh int error;
1393 1.1 eeh
1394 1.1 eeh MGETHDR(m, M_DONTWAIT, MT_DATA);
1395 1.1 eeh if (m == NULL)
1396 1.1 eeh return (ENOBUFS);
1397 1.1 eeh
1398 1.1 eeh MCLGET(m, M_DONTWAIT);
1399 1.1 eeh if ((m->m_flags & M_EXT) == 0) {
1400 1.1 eeh m_freem(m);
1401 1.1 eeh return (ENOBUFS);
1402 1.1 eeh }
1403 1.1 eeh
1404 1.1 eeh #ifdef GEM_DEBUG
1405 1.1 eeh /* bzero the packet to check dma */
1406 1.1 eeh memset(m->m_ext.ext_buf, 0, m->m_ext.ext_size);
1407 1.1 eeh #endif
1408 1.1 eeh
1409 1.1 eeh if (rxs->rxs_mbuf != NULL)
1410 1.1 eeh bus_dmamap_unload(sc->sc_dmatag, rxs->rxs_dmamap);
1411 1.1 eeh
1412 1.1 eeh rxs->rxs_mbuf = m;
1413 1.1 eeh
1414 1.1 eeh error = bus_dmamap_load(sc->sc_dmatag, rxs->rxs_dmamap,
1415 1.1 eeh m->m_ext.ext_buf, m->m_ext.ext_size, NULL,
1416 1.1 eeh BUS_DMA_READ|BUS_DMA_NOWAIT);
1417 1.1 eeh if (error) {
1418 1.1 eeh printf("%s: can't load rx DMA map %d, error = %d\n",
1419 1.1 eeh sc->sc_dev.dv_xname, idx, error);
1420 1.1 eeh panic("gem_add_rxbuf"); /* XXX */
1421 1.1 eeh }
1422 1.1 eeh
1423 1.1 eeh bus_dmamap_sync(sc->sc_dmatag, rxs->rxs_dmamap, 0,
1424 1.1 eeh rxs->rxs_dmamap->dm_mapsize, BUS_DMASYNC_PREREAD);
1425 1.1 eeh
1426 1.1 eeh GEM_INIT_RXDESC(sc, idx);
1427 1.1 eeh
1428 1.1 eeh return (0);
1429 1.1 eeh }
1430 1.1 eeh
1431 1.1 eeh
1432 1.1 eeh int
1433 1.1 eeh gem_eint(sc, status)
1434 1.1 eeh struct gem_softc *sc;
1435 1.1 eeh u_int status;
1436 1.1 eeh {
1437 1.1 eeh char bits[128];
1438 1.1 eeh
1439 1.1 eeh if ((status & GEM_INTR_MIF) != 0) {
1440 1.1 eeh printf("%s: XXXlink status changed\n", sc->sc_dev.dv_xname);
1441 1.1 eeh return (1);
1442 1.1 eeh }
1443 1.1 eeh
1444 1.1 eeh printf("%s: status=%s\n", sc->sc_dev.dv_xname,
1445 1.1 eeh bitmask_snprintf(status, GEM_INTR_BITS, bits, sizeof(bits)));
1446 1.1 eeh return (1);
1447 1.1 eeh }
1448 1.1 eeh
1449 1.1 eeh
1450 1.1 eeh int
1451 1.1 eeh gem_intr(v)
1452 1.1 eeh void *v;
1453 1.1 eeh {
1454 1.1 eeh struct gem_softc *sc = (struct gem_softc *)v;
1455 1.1 eeh bus_space_tag_t t = sc->sc_bustag;
1456 1.1 eeh bus_space_handle_t seb = sc->sc_h;
1457 1.1 eeh u_int32_t status;
1458 1.1 eeh int r = 0;
1459 1.3 eeh #ifdef GEM_DEBUG
1460 1.1 eeh char bits[128];
1461 1.3 eeh #endif
1462 1.1 eeh
1463 1.1 eeh status = bus_space_read_4(t, seb, GEM_STATUS);
1464 1.1 eeh DPRINTF(sc, ("%s: gem_intr: cplt %xstatus %s\n",
1465 1.1 eeh sc->sc_dev.dv_xname, (status>>19),
1466 1.1 eeh bitmask_snprintf(status, GEM_INTR_BITS, bits, sizeof(bits))));
1467 1.1 eeh
1468 1.1 eeh if ((status & (GEM_INTR_RX_TAG_ERR | GEM_INTR_BERR)) != 0)
1469 1.1 eeh r |= gem_eint(sc, status);
1470 1.1 eeh
1471 1.1 eeh if ((status &
1472 1.1 eeh (GEM_INTR_TX_EMPTY | GEM_INTR_TX_INTME))
1473 1.1 eeh != 0)
1474 1.1 eeh r |= gem_tint(sc);
1475 1.1 eeh
1476 1.1 eeh if ((status & (GEM_INTR_RX_DONE | GEM_INTR_RX_NOBUF)) != 0)
1477 1.1 eeh r |= gem_rint(sc);
1478 1.1 eeh
1479 1.1 eeh /* We should eventually do more than just print out error stats. */
1480 1.1 eeh if (status & GEM_INTR_TX_MAC) {
1481 1.1 eeh int txstat = bus_space_read_4(t, seb, GEM_MAC_TX_STATUS);
1482 1.1 eeh if (txstat & ~GEM_MAC_TX_XMIT_DONE)
1483 1.1 eeh printf("MAC tx fault, status %x\n", txstat);
1484 1.1 eeh }
1485 1.1 eeh if (status & GEM_INTR_RX_MAC) {
1486 1.1 eeh int rxstat = bus_space_read_4(t, seb, GEM_MAC_RX_STATUS);
1487 1.1 eeh if (rxstat & ~GEM_MAC_RX_DONE)
1488 1.1 eeh printf("MAC rx fault, status %x\n", rxstat);
1489 1.1 eeh }
1490 1.1 eeh return (r);
1491 1.1 eeh }
1492 1.1 eeh
1493 1.1 eeh
1494 1.1 eeh void
1495 1.1 eeh gem_watchdog(ifp)
1496 1.1 eeh struct ifnet *ifp;
1497 1.1 eeh {
1498 1.1 eeh struct gem_softc *sc = ifp->if_softc;
1499 1.1 eeh
1500 1.1 eeh DPRINTF(sc, ("gem_watchdog: GEM_RX_CONFIG %x GEM_MAC_RX_STATUS %x "
1501 1.1 eeh "GEM_MAC_RX_CONFIG %x\n",
1502 1.1 eeh bus_space_read_4(sc->sc_bustag, sc->sc_h, GEM_RX_CONFIG),
1503 1.1 eeh bus_space_read_4(sc->sc_bustag, sc->sc_h, GEM_MAC_RX_STATUS),
1504 1.1 eeh bus_space_read_4(sc->sc_bustag, sc->sc_h, GEM_MAC_RX_CONFIG)));
1505 1.1 eeh
1506 1.1 eeh log(LOG_ERR, "%s: device timeout\n", sc->sc_dev.dv_xname);
1507 1.1 eeh ++ifp->if_oerrors;
1508 1.1 eeh
1509 1.1 eeh /* Try to get more packets going. */
1510 1.1 eeh gem_start(ifp);
1511 1.1 eeh }
1512 1.1 eeh
1513 1.1 eeh /*
1514 1.1 eeh * Initialize the MII Management Interface
1515 1.1 eeh */
1516 1.1 eeh void
1517 1.1 eeh gem_mifinit(sc)
1518 1.1 eeh struct gem_softc *sc;
1519 1.1 eeh {
1520 1.1 eeh bus_space_tag_t t = sc->sc_bustag;
1521 1.1 eeh bus_space_handle_t mif = sc->sc_h;
1522 1.1 eeh
1523 1.1 eeh /* Configure the MIF in frame mode */
1524 1.1 eeh sc->sc_mif_config = bus_space_read_4(t, mif, GEM_MIF_CONFIG);
1525 1.1 eeh sc->sc_mif_config &= ~GEM_MIF_CONFIG_BB_ENA;
1526 1.1 eeh bus_space_write_4(t, mif, GEM_MIF_CONFIG, sc->sc_mif_config);
1527 1.1 eeh }
1528 1.1 eeh
1529 1.1 eeh /*
1530 1.1 eeh * MII interface
1531 1.1 eeh *
1532 1.1 eeh * The GEM MII interface supports at least three different operating modes:
1533 1.1 eeh *
1534 1.1 eeh * Bitbang mode is implemented using data, clock and output enable registers.
1535 1.1 eeh *
1536 1.1 eeh * Frame mode is implemented by loading a complete frame into the frame
1537 1.1 eeh * register and polling the valid bit for completion.
1538 1.1 eeh *
1539 1.1 eeh * Polling mode uses the frame register but completion is indicated by
1540 1.1 eeh * an interrupt.
1541 1.1 eeh *
1542 1.1 eeh */
1543 1.1 eeh static int
1544 1.1 eeh gem_mii_readreg(self, phy, reg)
1545 1.1 eeh struct device *self;
1546 1.1 eeh int phy, reg;
1547 1.1 eeh {
1548 1.1 eeh struct gem_softc *sc = (void *)self;
1549 1.1 eeh bus_space_tag_t t = sc->sc_bustag;
1550 1.1 eeh bus_space_handle_t mif = sc->sc_h;
1551 1.1 eeh int n;
1552 1.1 eeh u_int32_t v;
1553 1.1 eeh
1554 1.1 eeh #ifdef GEM_DEBUG1
1555 1.1 eeh if (sc->sc_debug)
1556 1.1 eeh printf("gem_mii_readreg: phy %d reg %d\n", phy, reg);
1557 1.1 eeh #endif
1558 1.1 eeh
1559 1.1 eeh #if 0
1560 1.1 eeh /* Select the desired PHY in the MIF configuration register */
1561 1.1 eeh v = bus_space_read_4(t, mif, GEM_MIF_CONFIG);
1562 1.1 eeh /* Clear PHY select bit */
1563 1.1 eeh v &= ~GEM_MIF_CONFIG_PHY_SEL;
1564 1.1 eeh if (phy == GEM_PHYAD_EXTERNAL)
1565 1.1 eeh /* Set PHY select bit to get at external device */
1566 1.1 eeh v |= GEM_MIF_CONFIG_PHY_SEL;
1567 1.1 eeh bus_space_write_4(t, mif, GEM_MIF_CONFIG, v);
1568 1.1 eeh #endif
1569 1.1 eeh
1570 1.1 eeh /* Construct the frame command */
1571 1.1 eeh v = (reg << GEM_MIF_REG_SHIFT) | (phy << GEM_MIF_PHY_SHIFT) |
1572 1.1 eeh GEM_MIF_FRAME_READ;
1573 1.1 eeh
1574 1.1 eeh bus_space_write_4(t, mif, GEM_MIF_FRAME, v);
1575 1.1 eeh for (n = 0; n < 100; n++) {
1576 1.1 eeh DELAY(1);
1577 1.1 eeh v = bus_space_read_4(t, mif, GEM_MIF_FRAME);
1578 1.1 eeh if (v & GEM_MIF_FRAME_TA0)
1579 1.1 eeh return (v & GEM_MIF_FRAME_DATA);
1580 1.1 eeh }
1581 1.1 eeh
1582 1.1 eeh printf("%s: mii_read timeout\n", sc->sc_dev.dv_xname);
1583 1.1 eeh return (0);
1584 1.1 eeh }
1585 1.1 eeh
1586 1.1 eeh static void
1587 1.1 eeh gem_mii_writereg(self, phy, reg, val)
1588 1.1 eeh struct device *self;
1589 1.1 eeh int phy, reg, val;
1590 1.1 eeh {
1591 1.1 eeh struct gem_softc *sc = (void *)self;
1592 1.1 eeh bus_space_tag_t t = sc->sc_bustag;
1593 1.1 eeh bus_space_handle_t mif = sc->sc_h;
1594 1.1 eeh int n;
1595 1.1 eeh u_int32_t v;
1596 1.1 eeh
1597 1.1 eeh #ifdef GEM_DEBUG1
1598 1.1 eeh if (sc->sc_debug)
1599 1.1 eeh printf("gem_mii_writereg: phy %d reg %d val %x\n",
1600 1.1 eeh phy, reg, val);
1601 1.1 eeh #endif
1602 1.1 eeh
1603 1.1 eeh #if 0
1604 1.1 eeh /* Select the desired PHY in the MIF configuration register */
1605 1.1 eeh v = bus_space_read_4(t, mif, GEM_MIF_CONFIG);
1606 1.1 eeh /* Clear PHY select bit */
1607 1.1 eeh v &= ~GEM_MIF_CONFIG_PHY_SEL;
1608 1.1 eeh if (phy == GEM_PHYAD_EXTERNAL)
1609 1.1 eeh /* Set PHY select bit to get at external device */
1610 1.1 eeh v |= GEM_MIF_CONFIG_PHY_SEL;
1611 1.1 eeh bus_space_write_4(t, mif, GEM_MIF_CONFIG, v);
1612 1.1 eeh #endif
1613 1.1 eeh /* Construct the frame command */
1614 1.1 eeh v = GEM_MIF_FRAME_WRITE |
1615 1.1 eeh (phy << GEM_MIF_PHY_SHIFT) |
1616 1.1 eeh (reg << GEM_MIF_REG_SHIFT) |
1617 1.1 eeh (val & GEM_MIF_FRAME_DATA);
1618 1.1 eeh
1619 1.1 eeh bus_space_write_4(t, mif, GEM_MIF_FRAME, v);
1620 1.1 eeh for (n = 0; n < 100; n++) {
1621 1.1 eeh DELAY(1);
1622 1.1 eeh v = bus_space_read_4(t, mif, GEM_MIF_FRAME);
1623 1.1 eeh if (v & GEM_MIF_FRAME_TA0)
1624 1.1 eeh return;
1625 1.1 eeh }
1626 1.1 eeh
1627 1.1 eeh printf("%s: mii_write timeout\n", sc->sc_dev.dv_xname);
1628 1.1 eeh }
1629 1.1 eeh
1630 1.1 eeh static void
1631 1.1 eeh gem_mii_statchg(dev)
1632 1.1 eeh struct device *dev;
1633 1.1 eeh {
1634 1.1 eeh struct gem_softc *sc = (void *)dev;
1635 1.3 eeh #ifdef GEM_DEBUG
1636 1.1 eeh int instance = IFM_INST(sc->sc_mii.mii_media.ifm_cur->ifm_media);
1637 1.3 eeh #endif
1638 1.1 eeh bus_space_tag_t t = sc->sc_bustag;
1639 1.1 eeh bus_space_handle_t mac = sc->sc_h;
1640 1.1 eeh u_int32_t v;
1641 1.1 eeh
1642 1.1 eeh #ifdef GEM_DEBUG
1643 1.1 eeh if (sc->sc_debug)
1644 1.3 eeh printf("gem_mii_statchg: status change: phy = %d\n",
1645 1.3 eeh sc->sc_phys[instance];);
1646 1.1 eeh #endif
1647 1.1 eeh
1648 1.1 eeh
1649 1.1 eeh /* Set tx full duplex options */
1650 1.1 eeh bus_space_write_4(t, mac, GEM_MAC_TX_CONFIG, 0);
1651 1.1 eeh delay(10000); /* reg must be cleared and delay before changing. */
1652 1.1 eeh v = GEM_MAC_TX_ENA_IPG0|GEM_MAC_TX_NGU|GEM_MAC_TX_NGU_LIMIT|
1653 1.1 eeh GEM_MAC_TX_ENABLE;
1654 1.1 eeh if ((IFM_OPTIONS(sc->sc_mii.mii_media_active) & IFM_FDX) != 0) {
1655 1.1 eeh v |= GEM_MAC_TX_IGN_CARRIER|GEM_MAC_TX_IGN_COLLIS;
1656 1.1 eeh }
1657 1.1 eeh bus_space_write_4(t, mac, GEM_MAC_TX_CONFIG, v);
1658 1.1 eeh
1659 1.1 eeh /* XIF Configuration */
1660 1.1 eeh /* We should really calculate all this rather than rely on defaults */
1661 1.1 eeh v = bus_space_read_4(t, mac, GEM_MAC_XIF_CONFIG);
1662 1.1 eeh v = GEM_MAC_XIF_LINK_LED;
1663 1.1 eeh v |= GEM_MAC_XIF_TX_MII_ENA;
1664 1.1 eeh /* If an external transceiver is connected, enable its MII drivers */
1665 1.1 eeh sc->sc_mif_config = bus_space_read_4(t, mac, GEM_MIF_CONFIG);
1666 1.1 eeh if ((sc->sc_mif_config & GEM_MIF_CONFIG_MDI1) != 0) {
1667 1.1 eeh /* External MII needs echo disable if half duplex. */
1668 1.1 eeh if ((IFM_OPTIONS(sc->sc_mii.mii_media_active) & IFM_FDX) != 0)
1669 1.1 eeh /* turn on full duplex LED */
1670 1.1 eeh v |= GEM_MAC_XIF_FDPLX_LED;
1671 1.1 eeh else
1672 1.1 eeh /* half duplex -- disable echo */
1673 1.1 eeh v |= GEM_MAC_XIF_ECHO_DISABL;
1674 1.1 eeh } else
1675 1.1 eeh /* Internal MII needs buf enable */
1676 1.1 eeh v |= GEM_MAC_XIF_MII_BUF_ENA;
1677 1.1 eeh bus_space_write_4(t, mac, GEM_MAC_XIF_CONFIG, v);
1678 1.1 eeh }
1679 1.1 eeh
1680 1.1 eeh int
1681 1.1 eeh gem_mediachange(ifp)
1682 1.1 eeh struct ifnet *ifp;
1683 1.1 eeh {
1684 1.1 eeh struct gem_softc *sc = ifp->if_softc;
1685 1.1 eeh
1686 1.1 eeh if (IFM_TYPE(sc->sc_media.ifm_media) != IFM_ETHER)
1687 1.1 eeh return (EINVAL);
1688 1.1 eeh
1689 1.1 eeh return (mii_mediachg(&sc->sc_mii));
1690 1.1 eeh }
1691 1.1 eeh
1692 1.1 eeh void
1693 1.1 eeh gem_mediastatus(ifp, ifmr)
1694 1.1 eeh struct ifnet *ifp;
1695 1.1 eeh struct ifmediareq *ifmr;
1696 1.1 eeh {
1697 1.1 eeh struct gem_softc *sc = ifp->if_softc;
1698 1.1 eeh
1699 1.1 eeh if ((ifp->if_flags & IFF_UP) == 0)
1700 1.1 eeh return;
1701 1.1 eeh
1702 1.1 eeh mii_pollstat(&sc->sc_mii);
1703 1.1 eeh ifmr->ifm_active = sc->sc_mii.mii_media_active;
1704 1.1 eeh ifmr->ifm_status = sc->sc_mii.mii_media_status;
1705 1.1 eeh }
1706 1.1 eeh
1707 1.1 eeh int gem_ioctldebug = 0;
1708 1.1 eeh /*
1709 1.1 eeh * Process an ioctl request.
1710 1.1 eeh */
1711 1.1 eeh int
1712 1.1 eeh gem_ioctl(ifp, cmd, data)
1713 1.1 eeh struct ifnet *ifp;
1714 1.1 eeh u_long cmd;
1715 1.1 eeh caddr_t data;
1716 1.1 eeh {
1717 1.1 eeh struct gem_softc *sc = ifp->if_softc;
1718 1.1 eeh struct ifreq *ifr = (struct ifreq *)data;
1719 1.1 eeh int s, error = 0;
1720 1.1 eeh
1721 1.1 eeh
1722 1.1 eeh switch (cmd) {
1723 1.1 eeh case SIOCGIFMEDIA:
1724 1.1 eeh case SIOCSIFMEDIA:
1725 1.1 eeh error = ifmedia_ioctl(ifp, ifr, &sc->sc_media, cmd);
1726 1.1 eeh break;
1727 1.1 eeh
1728 1.1 eeh default:
1729 1.1 eeh error = ether_ioctl(ifp, cmd, data);
1730 1.1 eeh if (error == ENETRESET) {
1731 1.1 eeh /*
1732 1.1 eeh * Multicast list has changed; set the hardware filter
1733 1.1 eeh * accordingly.
1734 1.1 eeh */
1735 1.1 eeh if (gem_ioctldebug) printf("reset1\n");
1736 1.1 eeh gem_init(ifp);
1737 1.1 eeh delay(50000);
1738 1.1 eeh error = 0;
1739 1.1 eeh }
1740 1.1 eeh break;
1741 1.1 eeh }
1742 1.1 eeh
1743 1.1 eeh /* Try to get things going again */
1744 1.1 eeh if (ifp->if_flags & IFF_UP) {
1745 1.1 eeh if (gem_ioctldebug) printf("start\n");
1746 1.1 eeh gem_start(ifp);
1747 1.1 eeh }
1748 1.1 eeh splx(s);
1749 1.1 eeh return (error);
1750 1.1 eeh }
1751 1.1 eeh
1752 1.1 eeh
1753 1.1 eeh void
1754 1.1 eeh gem_shutdown(arg)
1755 1.1 eeh void *arg;
1756 1.1 eeh {
1757 1.1 eeh struct gem_softc *sc = (struct gem_softc *)arg;
1758 1.1 eeh struct ifnet *ifp = &sc->sc_ethercom.ec_if;
1759 1.1 eeh
1760 1.1 eeh gem_stop(ifp, 1);
1761 1.1 eeh }
1762 1.1 eeh
1763 1.1 eeh /*
1764 1.1 eeh * Set up the logical address filter.
1765 1.1 eeh */
1766 1.1 eeh void
1767 1.1 eeh gem_setladrf(sc)
1768 1.1 eeh struct gem_softc *sc;
1769 1.1 eeh {
1770 1.1 eeh struct ifnet *ifp = &sc->sc_ethercom.ec_if;
1771 1.1 eeh struct ether_multi *enm;
1772 1.1 eeh struct ether_multistep step;
1773 1.1 eeh struct ethercom *ec = &sc->sc_ethercom;
1774 1.1 eeh bus_space_tag_t t = sc->sc_bustag;
1775 1.1 eeh bus_space_handle_t h = sc->sc_h;
1776 1.1 eeh u_char *cp;
1777 1.1 eeh u_int32_t crc;
1778 1.1 eeh u_int32_t hash[16];
1779 1.1 eeh u_int32_t v;
1780 1.1 eeh int len;
1781 1.1 eeh
1782 1.1 eeh /* Clear hash table */
1783 1.1 eeh memset(hash, 0, sizeof(hash));
1784 1.1 eeh
1785 1.1 eeh /* Get current RX configuration */
1786 1.1 eeh v = bus_space_read_4(t, h, GEM_MAC_RX_CONFIG);
1787 1.1 eeh
1788 1.1 eeh if ((ifp->if_flags & IFF_PROMISC) != 0) {
1789 1.1 eeh /* Turn on promiscuous mode; turn off the hash filter */
1790 1.1 eeh v |= GEM_MAC_RX_PROMISCUOUS;
1791 1.1 eeh v &= ~GEM_MAC_RX_HASH_FILTER;
1792 1.1 eeh ifp->if_flags |= IFF_ALLMULTI;
1793 1.1 eeh goto chipit;
1794 1.1 eeh }
1795 1.1 eeh
1796 1.1 eeh /* Turn off promiscuous mode; turn on the hash filter */
1797 1.1 eeh v &= ~GEM_MAC_RX_PROMISCUOUS;
1798 1.1 eeh v |= GEM_MAC_RX_HASH_FILTER;
1799 1.1 eeh
1800 1.1 eeh /*
1801 1.1 eeh * Set up multicast address filter by passing all multicast addresses
1802 1.1 eeh * through a crc generator, and then using the high order 6 bits as an
1803 1.1 eeh * index into the 256 bit logical address filter. The high order bit
1804 1.1 eeh * selects the word, while the rest of the bits select the bit within
1805 1.1 eeh * the word.
1806 1.1 eeh */
1807 1.1 eeh
1808 1.1 eeh ETHER_FIRST_MULTI(step, ec, enm);
1809 1.1 eeh while (enm != NULL) {
1810 1.1 eeh if (ether_cmp(enm->enm_addrlo, enm->enm_addrhi)) {
1811 1.1 eeh /*
1812 1.1 eeh * We must listen to a range of multicast addresses.
1813 1.1 eeh * For now, just accept all multicasts, rather than
1814 1.1 eeh * trying to set only those filter bits needed to match
1815 1.1 eeh * the range. (At this time, the only use of address
1816 1.1 eeh * ranges is for IP multicast routing, for which the
1817 1.1 eeh * range is big enough to require all bits set.)
1818 1.1 eeh */
1819 1.1 eeh hash[3] = hash[2] = hash[1] = hash[0] = 0xffff;
1820 1.1 eeh ifp->if_flags |= IFF_ALLMULTI;
1821 1.1 eeh goto chipit;
1822 1.1 eeh }
1823 1.1 eeh
1824 1.1 eeh cp = enm->enm_addrlo;
1825 1.1 eeh crc = 0xffffffff;
1826 1.1 eeh for (len = sizeof(enm->enm_addrlo); --len >= 0;) {
1827 1.1 eeh int octet = *cp++;
1828 1.1 eeh int i;
1829 1.1 eeh
1830 1.1 eeh #define MC_POLY_LE 0xedb88320UL /* mcast crc, little endian */
1831 1.1 eeh for (i = 0; i < 8; i++) {
1832 1.1 eeh if ((crc & 1) ^ (octet & 1)) {
1833 1.1 eeh crc >>= 1;
1834 1.1 eeh crc ^= MC_POLY_LE;
1835 1.1 eeh } else {
1836 1.1 eeh crc >>= 1;
1837 1.1 eeh }
1838 1.1 eeh octet >>= 1;
1839 1.1 eeh }
1840 1.1 eeh }
1841 1.1 eeh /* Just want the 8 most significant bits. */
1842 1.1 eeh crc >>= 24;
1843 1.1 eeh
1844 1.1 eeh /* Set the corresponding bit in the filter. */
1845 1.1 eeh hash[crc >> 4] |= 1 << (crc & 0xf);
1846 1.1 eeh
1847 1.1 eeh ETHER_NEXT_MULTI(step, enm);
1848 1.1 eeh }
1849 1.1 eeh
1850 1.1 eeh ifp->if_flags &= ~IFF_ALLMULTI;
1851 1.1 eeh
1852 1.1 eeh chipit:
1853 1.1 eeh /* Now load the hash table into the chip */
1854 1.1 eeh bus_space_write_4(t, h, GEM_MAC_HASH0, hash[0]);
1855 1.1 eeh bus_space_write_4(t, h, GEM_MAC_HASH1, hash[1]);
1856 1.1 eeh bus_space_write_4(t, h, GEM_MAC_HASH2, hash[2]);
1857 1.1 eeh bus_space_write_4(t, h, GEM_MAC_HASH3, hash[3]);
1858 1.1 eeh bus_space_write_4(t, h, GEM_MAC_HASH4, hash[4]);
1859 1.1 eeh bus_space_write_4(t, h, GEM_MAC_HASH5, hash[5]);
1860 1.1 eeh bus_space_write_4(t, h, GEM_MAC_HASH6, hash[6]);
1861 1.1 eeh bus_space_write_4(t, h, GEM_MAC_HASH7, hash[7]);
1862 1.1 eeh bus_space_write_4(t, h, GEM_MAC_HASH8, hash[8]);
1863 1.1 eeh bus_space_write_4(t, h, GEM_MAC_HASH9, hash[9]);
1864 1.1 eeh bus_space_write_4(t, h, GEM_MAC_HASH10, hash[10]);
1865 1.1 eeh bus_space_write_4(t, h, GEM_MAC_HASH11, hash[11]);
1866 1.1 eeh bus_space_write_4(t, h, GEM_MAC_HASH12, hash[12]);
1867 1.1 eeh bus_space_write_4(t, h, GEM_MAC_HASH13, hash[13]);
1868 1.1 eeh bus_space_write_4(t, h, GEM_MAC_HASH14, hash[14]);
1869 1.1 eeh bus_space_write_4(t, h, GEM_MAC_HASH15, hash[15]);
1870 1.1 eeh
1871 1.1 eeh bus_space_write_4(t, h, GEM_MAC_RX_CONFIG, v);
1872 1.1 eeh }
1873 1.1 eeh
1874 1.1 eeh #if notyet
1875 1.1 eeh
1876 1.1 eeh /*
1877 1.1 eeh * gem_power:
1878 1.1 eeh *
1879 1.1 eeh * Power management (suspend/resume) hook.
1880 1.1 eeh */
1881 1.1 eeh void
1882 1.1 eeh gem_power(why, arg)
1883 1.1 eeh int why;
1884 1.1 eeh void *arg;
1885 1.1 eeh {
1886 1.1 eeh struct gem_softc *sc = arg;
1887 1.1 eeh struct ifnet *ifp = &sc->sc_ethercom.ec_if;
1888 1.1 eeh int s;
1889 1.1 eeh
1890 1.1 eeh s = splnet();
1891 1.1 eeh switch (why) {
1892 1.1 eeh case PWR_SUSPEND:
1893 1.1 eeh case PWR_STANDBY:
1894 1.1 eeh gem_stop(ifp, 1);
1895 1.1 eeh if (sc->sc_power != NULL)
1896 1.1 eeh (*sc->sc_power)(sc, why);
1897 1.1 eeh break;
1898 1.1 eeh case PWR_RESUME:
1899 1.1 eeh if (ifp->if_flags & IFF_UP) {
1900 1.1 eeh if (sc->sc_power != NULL)
1901 1.1 eeh (*sc->sc_power)(sc, why);
1902 1.1 eeh gem_init(ifp);
1903 1.1 eeh }
1904 1.1 eeh break;
1905 1.1 eeh case PWR_SOFTSUSPEND:
1906 1.1 eeh case PWR_SOFTSTANDBY:
1907 1.1 eeh case PWR_SOFTRESUME:
1908 1.1 eeh break;
1909 1.1 eeh }
1910 1.1 eeh splx(s);
1911 1.1 eeh }
1912 1.1 eeh #endif
1913