gemreg.h revision 1.9 1 1.9 martin /* $NetBSD: gemreg.h,v 1.9 2006/11/24 13:01:07 martin Exp $ */
2 1.1 eeh
3 1.1 eeh /*
4 1.6 heas *
5 1.1 eeh * Copyright (C) 2001 Eduardo Horvath.
6 1.1 eeh * All rights reserved.
7 1.1 eeh *
8 1.1 eeh *
9 1.1 eeh * Redistribution and use in source and binary forms, with or without
10 1.1 eeh * modification, are permitted provided that the following conditions
11 1.1 eeh * are met:
12 1.1 eeh * 1. Redistributions of source code must retain the above copyright
13 1.1 eeh * notice, this list of conditions and the following disclaimer.
14 1.1 eeh * 2. Redistributions in binary form must reproduce the above copyright
15 1.1 eeh * notice, this list of conditions and the following disclaimer in the
16 1.1 eeh * documentation and/or other materials provided with the distribution.
17 1.6 heas *
18 1.1 eeh * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND
19 1.1 eeh * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
20 1.1 eeh * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
21 1.1 eeh * ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR BE LIABLE
22 1.1 eeh * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
23 1.1 eeh * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
24 1.1 eeh * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
25 1.1 eeh * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
26 1.1 eeh * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
27 1.1 eeh * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
28 1.1 eeh * SUCH DAMAGE.
29 1.1 eeh *
30 1.1 eeh */
31 1.1 eeh
32 1.1 eeh #ifndef _IF_GEMREG_H
33 1.1 eeh #define _IF_GEMREG_H
34 1.1 eeh
35 1.1 eeh /* Register definitions for Sun GEM gigabit ethernet */
36 1.1 eeh
37 1.9 martin /*
38 1.9 martin * First bank: this registers live at the start of the PCI
39 1.9 martin * mapping, and at the start of the second bank of the SBUS
40 1.9 martin * version.
41 1.9 martin */
42 1.1 eeh #define GEM_SEB_STATE 0x0000 /* SEB state reg, R/O */
43 1.1 eeh #define GEM_CONFIG 0x0004 /* config reg */
44 1.1 eeh #define GEM_STATUS 0x000c /* status reg */
45 1.1 eeh /* Note: Reading the status reg clears bits 0-6 */
46 1.1 eeh #define GEM_INTMASK 0x0010
47 1.1 eeh #define GEM_INTACK 0x0014 /* Interrupt acknowledge, W/O */
48 1.6 heas #define GEM_STATUS_ALIAS 0x001c
49 1.9 martin
50 1.9 martin /*
51 1.9 martin * Second bank: this registers live at offset 0x1000 of the PCI
52 1.9 martin * mapping, and at the start of the first bank of the SBUS
53 1.9 martin * version.
54 1.9 martin */
55 1.9 martin #define GEM_PCI_BANK2_OFFSET 0x1000
56 1.9 martin #define GEM_PCI_BANK2_SIZE 0x14
57 1.1 eeh /* This is the same as the GEM_STATUS reg but reading it does not clear bits. */
58 1.9 martin #define GEM_ERROR_STATUS 0x0000 /* PCI error status R/C */
59 1.9 martin #define GEM_ERROR_MASK 0x0004
60 1.9 martin #define GEM_SBUS_CONFIG 0x0004
61 1.9 martin #define GEM_BIF_CONFIG 0x0008 /* BIF config reg */
62 1.9 martin #define GEM_BIF_DIAG 0x000c
63 1.9 martin #define GEM_RESET 0x0010 /* Software reset register */
64 1.1 eeh
65 1.1 eeh
66 1.1 eeh /* Bits in GEM_SEB register */
67 1.1 eeh #define GEM_SEB_ARB 0x000000002 /* Arbitration status */
68 1.1 eeh #define GEM_SEB_RXWON 0x000000004
69 1.1 eeh
70 1.9 martin /* Bits in GEM_SBUS_CONFIG register */
71 1.9 martin #define GEM_SBUS_CFG_BMODE64 0x00000008
72 1.9 martin #define GEM_SBUS_CFG_PARITY 0x00000200
73 1.1 eeh
74 1.1 eeh /* Bits in GEM_CONFIG register */
75 1.5 wiz #define GEM_CONFIG_BURST_64 0x000000000 /* 0->infinity, 1->64KB */
76 1.5 wiz #define GEM_CONFIG_BURST_INF 0x000000001 /* 0->infinity, 1->64KB */
77 1.1 eeh #define GEM_CONFIG_TXDMA_LIMIT 0x00000003e
78 1.1 eeh #define GEM_CONFIG_RXDMA_LIMIT 0x0000007c0
79 1.1 eeh
80 1.1 eeh #define GEM_CONFIG_TXDMA_LIMIT_SHIFT 1
81 1.1 eeh #define GEM_CONFIG_RXDMA_LIMIT_SHIFT 6
82 1.1 eeh
83 1.1 eeh
84 1.1 eeh /* Top part of GEM_STATUS has TX completion information */
85 1.1 eeh #define GEM_STATUS_TX_COMPL 0xfff800000 /* TX completion reg. */
86 1.1 eeh
87 1.1 eeh
88 1.6 heas /*
89 1.6 heas * Interrupt bits, for both the GEM_STATUS and GEM_INTMASK regs.
90 1.6 heas * Bits 0-6 auto-clear when read.
91 1.6 heas */
92 1.1 eeh #define GEM_INTR_TX_INTME 0x000000001 /* Frame w/INTME bit set sent */
93 1.1 eeh #define GEM_INTR_TX_EMPTY 0x000000002 /* TX ring empty */
94 1.1 eeh #define GEM_INTR_TX_DONE 0x000000004 /* TX complete */
95 1.1 eeh #define GEM_INTR_RX_DONE 0x000000010 /* Got a packet */
96 1.1 eeh #define GEM_INTR_RX_NOBUF 0x000000020
97 1.1 eeh #define GEM_INTR_RX_TAG_ERR 0x000000040
98 1.6 heas #define GEM_INTR_PCS 0x000002000 /* Physical Code Sub-layer */
99 1.1 eeh #define GEM_INTR_TX_MAC 0x000004000
100 1.1 eeh #define GEM_INTR_RX_MAC 0x000008000
101 1.1 eeh #define GEM_INTR_MAC_CONTROL 0x000010000 /* MAC control interrupt */
102 1.1 eeh #define GEM_INTR_MIF 0x000020000
103 1.1 eeh #define GEM_INTR_BERR 0x000040000 /* Bus error interrupt */
104 1.1 eeh #define GEM_INTR_BITS "\177\020" \
105 1.1 eeh "b\0INTME\0b\1TXEMPTY\0b\2TXDONE\0" \
106 1.1 eeh "b\4RXDONE\0b\5RXNOBUF\0b\6RX_TAG_ERR\0" \
107 1.7 heas "b\xdPCS\0b\xeTXMAC\0b\xfRXMAC\0" \
108 1.7 heas "b\x10MAC_CONTROL\0b\x11MIF\0b\x12IBERR\0\0"
109 1.1 eeh
110 1.1 eeh
111 1.1 eeh
112 1.1 eeh /* GEM_ERROR_STATUS and GEM_ERROR_MASK PCI error bits */
113 1.1 eeh #define GEM_ERROR_STAT_BADACK 0x000000001 /* No ACK64# */
114 1.1 eeh #define GEM_ERROR_STAT_DTRTO 0x000000002 /* Delayed xaction timeout */
115 1.1 eeh #define GEM_ERROR_STAT_OTHERS 0x000000004
116 1.7 heas #define GEM_ERROR_BITS "\177\020b\0ACKBAD\0b\1DTRTO\0b\2OTHER\0\0"
117 1.1 eeh
118 1.1 eeh
119 1.1 eeh /* GEM_BIF_CONFIG register bits */
120 1.1 eeh #define GEM_BIF_CONFIG_SLOWCLK 0x000000001 /* Parity error timing */
121 1.1 eeh #define GEM_BIF_CONFIG_HOST_64 0x000000002 /* 64-bit host */
122 1.1 eeh #define GEM_BIF_CONFIG_B64D_DIS 0x000000004 /* no 64-bit data cycle */
123 1.1 eeh #define GEM_BIF_CONFIG_M66EN 0x000000008
124 1.7 heas #define GEM_BIF_CONFIG_BITS "\177\020b\0SLOWCLK\0b\1HOST64\0" \
125 1.7 heas "b\2B64DIS\0b\3M66EN\0\0"
126 1.1 eeh
127 1.1 eeh
128 1.1 eeh /* GEM_RESET register bits -- TX and RX self clear when complete. */
129 1.1 eeh #define GEM_RESET_TX 0x000000001 /* Reset TX half */
130 1.1 eeh #define GEM_RESET_RX 0x000000002 /* Reset RX half */
131 1.1 eeh #define GEM_RESET_RSTOUT 0x000000004 /* Force PCI RSTOUT# */
132 1.1 eeh
133 1.1 eeh
134 1.1 eeh /* GEM TX DMA registers */
135 1.1 eeh #define GEM_TX_KICK 0x2000 /* Write last valid desc + 1 */
136 1.1 eeh #define GEM_TX_CONFIG 0x2004
137 1.2 thorpej #define GEM_TX_RING_PTR_LO 0x2008
138 1.2 thorpej #define GEM_TX_RING_PTR_HI 0x200c
139 1.1 eeh
140 1.1 eeh #define GEM_TX_FIFO_WR_PTR 0x2014 /* FIFO write pointer */
141 1.1 eeh #define GEM_TX_FIFO_SDWR_PTR 0x2018 /* FIFO shadow write pointer */
142 1.1 eeh #define GEM_TX_FIFO_RD_PTR 0x201c /* FIFO read pointer */
143 1.1 eeh #define GEM_TX_FIFO_SDRD_PTR 0x2020 /* FIFO shadow read pointer */
144 1.1 eeh #define GEM_TX_FIFO_PKT_CNT 0x2024 /* FIFO packet counter */
145 1.1 eeh
146 1.1 eeh #define GEM_TX_STATE_MACHINE 0x2028 /* ETX state machine reg */
147 1.1 eeh #define GEM_TX_DATA_PTR 0x2030 /* ETX state machine reg (64-bit)*/
148 1.1 eeh
149 1.1 eeh #define GEM_TX_COMPLETION 0x2100
150 1.1 eeh #define GEM_TX_FIFO_ADDRESS 0x2104
151 1.1 eeh #define GEM_TX_FIFO_TAG 0x2108
152 1.1 eeh #define GEM_TX_FIFO_DATA_LO 0x210c
153 1.1 eeh #define GEM_TX_FIFO_DATA_HI_T1 0x2110
154 1.1 eeh #define GEM_TX_FIFO_DATA_HI_T0 0x2114
155 1.1 eeh #define GEM_TX_FIFO_SIZE 0x2118
156 1.1 eeh #define GEM_TX_DEBUG 0x3028
157 1.1 eeh
158 1.1 eeh
159 1.1 eeh /* GEM_TX_CONFIG register bits. */
160 1.1 eeh #define GEM_TX_CONFIG_TXDMA_EN 0x00000001 /* TX DMA enable */
161 1.1 eeh #define GEM_TX_CONFIG_TXRING_SZ 0x0000001e /* TX ring size */
162 1.1 eeh #define GEM_TX_CONFIG_TXFIFO_TH 0x001ffc00 /* TX fifo threshold */
163 1.1 eeh #define GEM_TX_CONFIG_PACED 0x00200000 /* TX_all_int modifier */
164 1.1 eeh
165 1.1 eeh #define GEM_RING_SZ_32 (0<<1) /* 32 descriptors */
166 1.1 eeh #define GEM_RING_SZ_64 (1<<1)
167 1.1 eeh #define GEM_RING_SZ_128 (2<<1)
168 1.1 eeh #define GEM_RING_SZ_256 (3<<1)
169 1.1 eeh #define GEM_RING_SZ_512 (4<<1)
170 1.1 eeh #define GEM_RING_SZ_1024 (5<<1)
171 1.1 eeh #define GEM_RING_SZ_2048 (6<<1)
172 1.1 eeh #define GEM_RING_SZ_4096 (7<<1)
173 1.1 eeh #define GEM_RING_SZ_8192 (8<<1)
174 1.1 eeh
175 1.1 eeh
176 1.1 eeh /* GEM_TX_COMPLETION register bits */
177 1.1 eeh #define GEM_TX_COMPLETION_MASK 0x00001fff /* # of last descriptor */
178 1.1 eeh
179 1.1 eeh
180 1.1 eeh /* GEM RX DMA registers */
181 1.1 eeh #define GEM_RX_CONFIG 0x4000
182 1.1 eeh #define GEM_RX_RING_PTR_LO 0x4004 /* 64-bits unaligned GAK! */
183 1.1 eeh #define GEM_RX_RING_PTR_HI 0x4008 /* 64-bits unaligned GAK! */
184 1.1 eeh
185 1.1 eeh #define GEM_RX_FIFO_WR_PTR 0x400c /* FIFO write pointer */
186 1.1 eeh #define GEM_RX_FIFO_SDWR_PTR 0x4010 /* FIFO shadow write pointer */
187 1.1 eeh #define GEM_RX_FIFO_RD_PTR 0x4014 /* FIFO read pointer */
188 1.1 eeh #define GEM_RX_FIFO_PKT_CNT 0x4018 /* FIFO packet counter */
189 1.1 eeh
190 1.1 eeh #define GEM_RX_STATE_MACHINE 0x401c /* ERX state machine reg */
191 1.1 eeh #define GEM_RX_PAUSE_THRESH 0x4020
192 1.1 eeh
193 1.1 eeh #define GEM_RX_DATA_PTR_LO 0x4024 /* ERX state machine reg */
194 1.1 eeh #define GEM_RX_DATA_PTR_HI 0x4028 /* Damn thing is unaligned */
195 1.1 eeh
196 1.1 eeh #define GEM_RX_KICK 0x4100 /* Write last valid desc + 1 */
197 1.1 eeh #define GEM_RX_COMPLETION 0x4104 /* First pending desc */
198 1.1 eeh #define GEM_RX_BLANKING 0x4108 /* Interrupt blanking reg */
199 1.1 eeh
200 1.1 eeh #define GEM_RX_FIFO_ADDRESS 0x410c
201 1.1 eeh #define GEM_RX_FIFO_TAG 0x4110
202 1.1 eeh #define GEM_RX_FIFO_DATA_LO 0x4114
203 1.1 eeh #define GEM_RX_FIFO_DATA_HI_T1 0x4118
204 1.1 eeh #define GEM_RX_FIFO_DATA_HI_T0 0x411c
205 1.1 eeh #define GEM_RX_FIFO_SIZE 0x4120
206 1.1 eeh
207 1.1 eeh
208 1.1 eeh /* GEM_RX_CONFIG register bits. */
209 1.1 eeh #define GEM_RX_CONFIG_RXDMA_EN 0x00000001 /* RX DMA enable */
210 1.1 eeh #define GEM_RX_CONFIG_RXRING_SZ 0x0000001e /* RX ring size */
211 1.1 eeh #define GEM_RX_CONFIG_BATCH_DIS 0x00000020 /* desc batching disable */
212 1.1 eeh #define GEM_RX_CONFIG_FBOFF 0x00001c00 /* first byte offset */
213 1.7 heas #define GEM_RX_CONFIG_CXM_START 0x000fe000 /* cksum start offset bytes */
214 1.1 eeh #define GEM_RX_CONFIG_FIFO_THRS 0x07000000 /* fifo threshold size */
215 1.1 eeh
216 1.1 eeh #define GEM_THRSH_64 0
217 1.1 eeh #define GEM_THRSH_128 1
218 1.1 eeh #define GEM_THRSH_256 2
219 1.1 eeh #define GEM_THRSH_512 3
220 1.1 eeh #define GEM_THRSH_1024 4
221 1.1 eeh #define GEM_THRSH_2048 5
222 1.1 eeh
223 1.1 eeh #define GEM_RX_CONFIG_FIFO_THRS_SHIFT 24
224 1.1 eeh #define GEM_RX_CONFIG_FBOFF_SHFT 10
225 1.1 eeh #define GEM_RX_CONFIG_CXM_START_SHFT 13
226 1.1 eeh
227 1.1 eeh
228 1.1 eeh /* GEM_RX_PAUSE_THRESH register bits -- sizes in multiples of 64 bytes */
229 1.1 eeh #define GEM_RX_PTH_XOFF_THRESH 0x000001ff
230 1.4 matt #define GEM_RX_PTH_XON_THRESH 0x001ff000
231 1.1 eeh
232 1.1 eeh
233 1.1 eeh /* GEM_RX_BLANKING register bits */
234 1.1 eeh #define GEM_RX_BLANKING_PACKETS 0x000001ff /* Delay intr for x packets */
235 1.4 matt #define GEM_RX_BLANKING_TIME 0x000ff000 /* Delay intr for x ticks */
236 1.4 matt #define GEM_RX_BLANKING_TIME_SHIFT 12
237 1.4 matt /* One tick is 2048 PCI clocks, or 16us at 66MHz */
238 1.1 eeh
239 1.1 eeh
240 1.1 eeh /* GEM_MAC registers */
241 1.1 eeh #define GEM_MAC_TXRESET 0x6000 /* Store 1, cleared when done */
242 1.1 eeh #define GEM_MAC_RXRESET 0x6004 /* ditto */
243 1.1 eeh #define GEM_MAC_SEND_PAUSE_CMD 0x6008
244 1.1 eeh #define GEM_MAC_TX_STATUS 0x6010
245 1.1 eeh #define GEM_MAC_RX_STATUS 0x6014
246 1.1 eeh #define GEM_MAC_CONTROL_STATUS 0x6018 /* MAC control status reg */
247 1.1 eeh #define GEM_MAC_TX_MASK 0x6020 /* TX MAC mask register */
248 1.1 eeh #define GEM_MAC_RX_MASK 0x6024
249 1.1 eeh #define GEM_MAC_CONTROL_MASK 0x6028
250 1.1 eeh #define GEM_MAC_TX_CONFIG 0x6030
251 1.1 eeh #define GEM_MAC_RX_CONFIG 0x6034
252 1.1 eeh #define GEM_MAC_CONTROL_CONFIG 0x6038
253 1.1 eeh #define GEM_MAC_XIF_CONFIG 0x603c
254 1.1 eeh #define GEM_MAC_IPG0 0x6040 /* inter packet gap 0 */
255 1.1 eeh #define GEM_MAC_IPG1 0x6044 /* inter packet gap 1 */
256 1.1 eeh #define GEM_MAC_IPG2 0x6048 /* inter packet gap 2 */
257 1.7 heas #define GEM_MAC_SLOT_TIME 0x604c /* slot time, bits 0-7 */
258 1.1 eeh #define GEM_MAC_MAC_MIN_FRAME 0x6050
259 1.1 eeh #define GEM_MAC_MAC_MAX_FRAME 0x6054
260 1.1 eeh #define GEM_MAC_PREAMBLE_LEN 0x6058
261 1.1 eeh #define GEM_MAC_JAM_SIZE 0x605c
262 1.1 eeh #define GEM_MAC_ATTEMPT_LIMIT 0x6060
263 1.1 eeh #define GEM_MAC_CONTROL_TYPE 0x6064
264 1.1 eeh
265 1.1 eeh #define GEM_MAC_ADDR0 0x6080 /* Normal MAC address 0 */
266 1.1 eeh #define GEM_MAC_ADDR1 0x6084
267 1.1 eeh #define GEM_MAC_ADDR2 0x6088
268 1.1 eeh #define GEM_MAC_ADDR3 0x608c /* Alternate MAC address 0 */
269 1.1 eeh #define GEM_MAC_ADDR4 0x6090
270 1.1 eeh #define GEM_MAC_ADDR5 0x6094
271 1.1 eeh #define GEM_MAC_ADDR6 0x6098 /* Control MAC address 0 */
272 1.1 eeh #define GEM_MAC_ADDR7 0x609c
273 1.1 eeh #define GEM_MAC_ADDR8 0x60a0
274 1.1 eeh
275 1.1 eeh #define GEM_MAC_ADDR_FILTER0 0x60a4
276 1.1 eeh #define GEM_MAC_ADDR_FILTER1 0x60a8
277 1.1 eeh #define GEM_MAC_ADDR_FILTER2 0x60ac
278 1.1 eeh #define GEM_MAC_ADR_FLT_MASK1_2 0x60b0 /* Address filter mask 1,2 */
279 1.1 eeh #define GEM_MAC_ADR_FLT_MASK0 0x60b4 /* Address filter mask 0 reg */
280 1.1 eeh
281 1.1 eeh #define GEM_MAC_HASH0 0x60c0 /* Hash table 0 */
282 1.1 eeh #define GEM_MAC_HASH1 0x60c4
283 1.1 eeh #define GEM_MAC_HASH2 0x60c8
284 1.1 eeh #define GEM_MAC_HASH3 0x60cc
285 1.1 eeh #define GEM_MAC_HASH4 0x60d0
286 1.1 eeh #define GEM_MAC_HASH5 0x60d4
287 1.1 eeh #define GEM_MAC_HASH6 0x60d8
288 1.1 eeh #define GEM_MAC_HASH7 0x60dc
289 1.1 eeh #define GEM_MAC_HASH8 0x60e0
290 1.1 eeh #define GEM_MAC_HASH9 0x60e4
291 1.1 eeh #define GEM_MAC_HASH10 0x60e8
292 1.1 eeh #define GEM_MAC_HASH11 0x60ec
293 1.1 eeh #define GEM_MAC_HASH12 0x60f0
294 1.1 eeh #define GEM_MAC_HASH13 0x60f4
295 1.1 eeh #define GEM_MAC_HASH14 0x60f8
296 1.1 eeh #define GEM_MAC_HASH15 0x60fc
297 1.1 eeh
298 1.1 eeh #define GEM_MAC_NORM_COLL_CNT 0x6100 /* Normal collision counter */
299 1.1 eeh #define GEM_MAC_FIRST_COLL_CNT 0x6104 /* 1st successful collision cntr */
300 1.1 eeh #define GEM_MAC_EXCESS_COLL_CNT 0x6108 /* Excess collision counter */
301 1.1 eeh #define GEM_MAC_LATE_COLL_CNT 0x610c /* Late collision counter */
302 1.1 eeh #define GEM_MAC_DEFER_TMR_CNT 0x6110 /* defer timer counter */
303 1.1 eeh #define GEM_MAC_PEAK_ATTEMPTS 0x6114
304 1.1 eeh #define GEM_MAC_RX_FRAME_COUNT 0x6118
305 1.1 eeh #define GEM_MAC_RX_LEN_ERR_CNT 0x611c
306 1.1 eeh #define GEM_MAC_RX_ALIGN_ERR 0x6120
307 1.1 eeh #define GEM_MAC_RX_CRC_ERR_CNT 0x6124
308 1.1 eeh #define GEM_MAC_RX_CODE_VIOL 0x6128
309 1.1 eeh #define GEM_MAC_RANDOM_SEED 0x6130
310 1.1 eeh #define GEM_MAC_MAC_STATE 0x6134 /* MAC sstate machine reg */
311 1.1 eeh
312 1.1 eeh
313 1.1 eeh /* GEM_MAC_SEND_PAUSE_CMD register bits */
314 1.1 eeh #define GEM_MAC_PAUSE_CMD_TIME 0x0000ffff
315 1.1 eeh #define GEM_MAC_PAUSE_CMD_SEND 0x00010000
316 1.1 eeh
317 1.1 eeh
318 1.1 eeh /* GEM_MAC_TX_STATUS and _MASK register bits */
319 1.1 eeh #define GEM_MAC_TX_XMIT_DONE 0x00000001
320 1.1 eeh #define GEM_MAC_TX_UNDERRUN 0x00000002
321 1.1 eeh #define GEM_MAC_TX_PKT_TOO_LONG 0x00000004
322 1.1 eeh #define GEM_MAC_TX_NCC_EXP 0x00000008 /* Normal collision cnt exp */
323 1.1 eeh #define GEM_MAC_TX_ECC_EXP 0x00000010
324 1.1 eeh #define GEM_MAC_TX_LCC_EXP 0x00000020
325 1.1 eeh #define GEM_MAC_TX_FCC_EXP 0x00000040
326 1.1 eeh #define GEM_MAC_TX_DEFER_EXP 0x00000080
327 1.1 eeh #define GEM_MAC_TX_PEAK_EXP 0x00000100
328 1.1 eeh
329 1.1 eeh
330 1.1 eeh /* GEM_MAC_RX_STATUS and _MASK register bits */
331 1.1 eeh #define GEM_MAC_RX_DONE 0x00000001
332 1.1 eeh #define GEM_MAC_RX_OVERFLOW 0x00000002
333 1.1 eeh #define GEM_MAC_RX_FRAME_CNT 0x00000004
334 1.1 eeh #define GEM_MAC_RX_ALIGN_EXP 0x00000008
335 1.1 eeh #define GEM_MAC_RX_CRC_EXP 0x00000010
336 1.1 eeh #define GEM_MAC_RX_LEN_EXP 0x00000020
337 1.1 eeh #define GEM_MAC_RX_CVI_EXP 0x00000040 /* Code violation */
338 1.1 eeh
339 1.1 eeh
340 1.1 eeh /* GEM_MAC_CONTROL_STATUS and GEM_MAC_CONTROL_MASK register bits */
341 1.1 eeh #define GEM_MAC_PAUSED 0x00000001 /* Pause received */
342 1.1 eeh #define GEM_MAC_PAUSE 0x00000002 /* enter pause state */
343 1.1 eeh #define GEM_MAC_RESUME 0x00000004 /* exit pause state */
344 1.1 eeh #define GEM_MAC_PAUSE_TIME 0xffff0000
345 1.7 heas #define GEM_MAC_STATUS_BITS "\177\020b\0PAUSED\0b\1PAUSE\0b\2RESUME\0\0"
346 1.1 eeh
347 1.1 eeh /* GEM_MAC_XIF_CONFIG register bits */
348 1.1 eeh #define GEM_MAC_XIF_TX_MII_ENA 0x00000001 /* Enable XIF output drivers */
349 1.1 eeh #define GEM_MAC_XIF_MII_LOOPBK 0x00000002 /* Enable MII loopback mode */
350 1.1 eeh #define GEM_MAC_XIF_ECHO_DISABL 0x00000004 /* Disable echo */
351 1.3 matt #define GEM_MAC_XIF_GMII_MODE 0x00000008 /* Select GMII/MII mode */
352 1.1 eeh #define GEM_MAC_XIF_MII_BUF_ENA 0x00000010 /* Enable MII recv buffers */
353 1.1 eeh #define GEM_MAC_XIF_LINK_LED 0x00000020 /* force link LED active */
354 1.1 eeh #define GEM_MAC_XIF_FDPLX_LED 0x00000040 /* force FDPLX LED active */
355 1.7 heas #define GEM_MAC_XIF_BITS "\177\020b\0TXMIIENA\0b\1MIILOOP\0b\2NOECHO" \
356 1.7 heas "\0b\3GMII\0b\4MIIBUFENA\0b\5LINKLED\0" \
357 1.7 heas "b\6FDLED\0\0"
358 1.7 heas
359 1.7 heas /* GEM_MAC_SLOT_TIME register bits */
360 1.7 heas #define GEM_MAC_SLOT_INT 0x40
361 1.7 heas #define GEM_MAC_SLOT_EXT 0x200 /* external phy */
362 1.7 heas #define GEM_MAC_SLOT_BITS "\177\020b\6INTSLOT\0b\x9SLOTEXT\0\0"
363 1.1 eeh
364 1.1 eeh /* GEM_MAC_TX_CONFIG register bits */
365 1.1 eeh #define GEM_MAC_TX_ENABLE 0x00000001 /* TX enable */
366 1.1 eeh #define GEM_MAC_TX_IGN_CARRIER 0x00000002 /* Ignore carrier sense */
367 1.5 wiz #define GEM_MAC_TX_IGN_COLLIS 0x00000004 /* ignore collisions */
368 1.1 eeh #define GEM_MAC_TX_ENA_IPG0 0x00000008 /* extend Rx-to-TX IPG */
369 1.1 eeh #define GEM_MAC_TX_NGU 0x00000010 /* Never give up */
370 1.1 eeh #define GEM_MAC_TX_NGU_LIMIT 0x00000020 /* Never give up limit */
371 1.1 eeh #define GEM_MAC_TX_NO_BACKOFF 0x00000040
372 1.1 eeh #define GEM_MAC_TX_SLOWDOWN 0x00000080
373 1.1 eeh #define GEM_MAC_TX_NO_FCS 0x00000100 /* no FCS will be generated */
374 1.1 eeh #define GEM_MAC_TX_CARR_EXTEND 0x00000200 /* Ena TX Carrier Extension */
375 1.1 eeh /* Carrier Extension is required for half duplex Gbps operation */
376 1.7 heas #define GEM_MAC_TX_CONFIG_BITS "\177\020" \
377 1.7 heas "b\0TXENA\0b\1IGNCAR\0b\2IGNCOLLIS\0" \
378 1.7 heas "b\3IPG0ENA\0b\4TXNGU\0b\5TXNGULIM\0" \
379 1.7 heas "b\6NOBKOFF\0b\7SLOWDN\0b\x8NOFCS\0" \
380 1.7 heas "b\x9TXCARREXT\0\0"
381 1.1 eeh
382 1.1 eeh
383 1.1 eeh /* GEM_MAC_RX_CONFIG register bits */
384 1.1 eeh #define GEM_MAC_RX_ENABLE 0x00000001 /* RX enable */
385 1.1 eeh #define GEM_MAC_RX_STRIP_PAD 0x00000002 /* strip pad bytes */
386 1.1 eeh #define GEM_MAC_RX_STRIP_CRC 0x00000004
387 1.1 eeh #define GEM_MAC_RX_PROMISCUOUS 0x00000008 /* promiscuous mode */
388 1.1 eeh #define GEM_MAC_RX_PROMISC_GRP 0x00000010 /* promiscuous group mode */
389 1.1 eeh #define GEM_MAC_RX_HASH_FILTER 0x00000020 /* enable hash filter */
390 1.1 eeh #define GEM_MAC_RX_ADDR_FILTER 0x00000040 /* enable address filter */
391 1.1 eeh #define GEM_MAC_RX_ERRCHK_DIS 0x00000080 /* disable error checking */
392 1.1 eeh #define GEM_MAC_RX_CARR_EXTEND 0x00000100 /* Ena RX Carrier Extension */
393 1.6 heas /*
394 1.1 eeh * Carrier Extension enables reception of packet bursts generated by
395 1.1 eeh * senders with carrier extension enabled.
396 1.1 eeh */
397 1.7 heas #define GEM_MAC_RX_CONFIG_BITS "\177\020" \
398 1.7 heas "b\0RXENA\0b\1STRPAD\0b\2STRCRC\0" \
399 1.7 heas "b\3PROMIS\0b\4PROMISCGRP\0b\5HASHFLTR\0" \
400 1.7 heas "b\6ADDRFLTR\0b\7ERRCHKDIS\0b\x9TXCARREXT\0\0"
401 1.1 eeh
402 1.1 eeh
403 1.1 eeh /* GEM_MAC_CONTROL_CONFIG bits */
404 1.1 eeh #define GEM_MAC_CC_TX_PAUSE 0x00000001 /* send pause enabled */
405 1.1 eeh #define GEM_MAC_CC_RX_PAUSE 0x00000002 /* receive pause enabled */
406 1.1 eeh #define GEM_MAC_CC_PASS_PAUSE 0x00000004 /* pass pause up */
407 1.7 heas #define GEM_MAC_CC_BITS "\177\020b\0TXPAUSE\0b\1RXPAUSE\0b\2NOPAUSE\0\0"
408 1.1 eeh
409 1.1 eeh
410 1.1 eeh /* GEM MIF registers */
411 1.1 eeh /* Bit bang registers use low bit only */
412 1.1 eeh #define GEM_MIF_BB_CLOCK 0x6200 /* bit bang clock */
413 1.1 eeh #define GEM_MIF_BB_DATA 0x6204 /* bit bang data */
414 1.1 eeh #define GEM_MIF_BB_OUTPUT_ENAB 0x6208
415 1.1 eeh #define GEM_MIF_FRAME 0x620c /* MIF frame - ctl and data */
416 1.1 eeh #define GEM_MIF_CONFIG 0x6210
417 1.1 eeh #define GEM_MIF_INTERRUPT_MASK 0x6214
418 1.1 eeh #define GEM_MIF_BASIC_STATUS 0x6218
419 1.1 eeh #define GEM_MIF_STATE_MACHINE 0x621c
420 1.1 eeh
421 1.1 eeh
422 1.1 eeh /* GEM_MIF_FRAME bits */
423 1.1 eeh #define GEM_MIF_FRAME_DATA 0x0000ffff
424 1.1 eeh #define GEM_MIF_FRAME_TA0 0x00010000 /* TA bit, 1 for completion */
425 1.1 eeh #define GEM_MIF_FRAME_TA1 0x00020000 /* TA bits */
426 1.1 eeh #define GEM_MIF_FRAME_REG_ADDR 0x007c0000
427 1.1 eeh #define GEM_MIF_FRAME_PHY_ADDR 0x0f800000 /* phy address, should be 0 */
428 1.1 eeh #define GEM_MIF_FRAME_OP 0x30000000 /* operation - write/read */
429 1.1 eeh #define GEM_MIF_FRAME_START 0xc0000000 /* START bits */
430 1.1 eeh
431 1.1 eeh #define GEM_MIF_FRAME_READ 0x60020000
432 1.1 eeh #define GEM_MIF_FRAME_WRITE 0x50020000
433 1.1 eeh
434 1.1 eeh #define GEM_MIF_REG_SHIFT 18
435 1.1 eeh #define GEM_MIF_PHY_SHIFT 23
436 1.1 eeh
437 1.1 eeh
438 1.1 eeh /* GEM_MIF_CONFIG register bits */
439 1.7 heas #define GEM_MIF_CONFIG_PHY_SEL 0x00000001 /* PHY select, 0=MDIO0 */
440 1.1 eeh #define GEM_MIF_CONFIG_POLL_ENA 0x00000002 /* poll enable */
441 1.1 eeh #define GEM_MIF_CONFIG_BB_ENA 0x00000004 /* bit bang enable */
442 1.1 eeh #define GEM_MIF_CONFIG_REG_ADR 0x000000f8 /* poll register address */
443 1.1 eeh #define GEM_MIF_CONFIG_MDI0 0x00000100 /* MDIO_0 Data/MDIO_0 atached */
444 1.1 eeh #define GEM_MIF_CONFIG_MDI1 0x00000200 /* MDIO_1 Data/MDIO_1 atached */
445 1.1 eeh #define GEM_MIF_CONFIG_PHY_ADR 0x00007c00 /* poll PHY address */
446 1.5 wiz /* MDI0 is onboard transceiver MID1 is external, PHYAD for both is 0 */
447 1.7 heas #define GEM_MIF_CONFIG_BITS "\177\020b\0PHYSEL\0b\1POLL\0b\2BBENA\0" \
448 1.7 heas "b\x8MDIO0\0b\x9MDIO1\0\0"
449 1.1 eeh
450 1.1 eeh
451 1.1 eeh /* GEM_MIF_BASIC_STATUS and GEM_MIF_INTERRUPT_MASK bits */
452 1.1 eeh #define GEM_MIF_STATUS 0x0000ffff
453 1.1 eeh #define GEM_MIF_BASIC 0xffff0000
454 1.1 eeh /*
455 1.1 eeh * The Basic part is the last value read in the POLL field of the config
456 1.1 eeh * register.
457 1.1 eeh *
458 1.1 eeh * The status part indicates the bits that have changed.
459 1.1 eeh */
460 1.1 eeh
461 1.1 eeh
462 1.7 heas /* The GEM PCS/Serial link registers. */
463 1.6 heas /* DO NOT TOUCH THESE REGISTERS ON ERI -- IT HARD HANGS. */
464 1.1 eeh #define GEM_MII_CONTROL 0x9000
465 1.1 eeh #define GEM_MII_STATUS 0x9004
466 1.1 eeh #define GEM_MII_ANAR 0x9008 /* MII advertisement reg */
467 1.7 heas #define GEM_MII_ANLPAR 0x900c /* Link Partner Ability Reg */
468 1.1 eeh #define GEM_MII_CONFIG 0x9010
469 1.1 eeh #define GEM_MII_STATE_MACHINE 0x9014
470 1.7 heas #define GEM_MII_INTERRUP_STATUS 0x9018 /* PCS interrupt state */
471 1.1 eeh #define GEM_MII_DATAPATH_MODE 0x9050
472 1.1 eeh #define GEM_MII_SLINK_CONTROL 0x9054 /* Serial link control */
473 1.1 eeh #define GEM_MII_OUTPUT_SELECT 0x9058
474 1.1 eeh #define GEM_MII_SLINK_STATUS 0x905c /* serial link status */
475 1.1 eeh
476 1.1 eeh
477 1.6 heas /* GEM_MII_CONTROL bits - PCS "BMCR" (Basic Mode Control Reg) */
478 1.1 eeh #define GEM_MII_CONTROL_RESET 0x00008000
479 1.1 eeh #define GEM_MII_CONTROL_LOOPBK 0x00004000 /* 10-bit i/f loopback */
480 1.1 eeh #define GEM_MII_CONTROL_1000M 0x00002000 /* speed select, always 0 */
481 1.1 eeh #define GEM_MII_CONTROL_AUTONEG 0x00001000 /* auto negotiation enabled */
482 1.1 eeh #define GEM_MII_CONTROL_POWERDN 0x00000800
483 1.1 eeh #define GEM_MII_CONTROL_ISOLATE 0x00000400 /* isolate phy from mii */
484 1.5 wiz #define GEM_MII_CONTROL_RAN 0x00000200 /* restart auto negotiation */
485 1.1 eeh #define GEM_MII_CONTROL_FDUPLEX 0x00000100 /* full duplex, always 0 */
486 1.1 eeh #define GEM_MII_CONTROL_COL_TST 0x00000080 /* collision test */
487 1.7 heas #define GEM_MII_CONTROL_BITS "\177\020b\7COLTST\0b\x8_FD\0b\x9RAN\0" \
488 1.7 heas "b\xaISOLATE\0b\xbPWRDWN\0b\xc_ANEG\0" \
489 1.7 heas "b\xdGIGE\0b\xeLOOP\0b\xfRESET\0\0"
490 1.1 eeh
491 1.1 eeh
492 1.6 heas /* GEM_MII_STATUS reg - PCS "BMSR" (Basic Mode Status Reg) */
493 1.1 eeh #define GEM_MII_STATUS_GB_FDX 0x00000400 /* can perform GBit FDX */
494 1.1 eeh #define GEM_MII_STATUS_GB_HDX 0x00000200 /* can perform GBit HDX */
495 1.7 heas #define GEM_MII_STATUS_UNK 0x00000100
496 1.1 eeh #define GEM_MII_STATUS_ANEG_CPT 0x00000020 /* auto negotiate compete */
497 1.1 eeh #define GEM_MII_STATUS_REM_FLT 0x00000010 /* remote fault detected */
498 1.1 eeh #define GEM_MII_STATUS_ACFG 0x00000008 /* can auto negotiate */
499 1.1 eeh #define GEM_MII_STATUS_LINK_STS 0x00000004 /* link status */
500 1.1 eeh #define GEM_MII_STATUS_JABBER 0x00000002 /* jabber condition detected */
501 1.1 eeh #define GEM_MII_STATUS_EXTCAP 0x00000001 /* extended register capability */
502 1.7 heas #define GEM_MII_STATUS_BITS "\177\020b\0EXTCAP\0b\1JABBER\0b\2LINKSTS\0" \
503 1.7 heas "b\3ACFG\0b\4REMFLT\0b\5ANEGCPT\0b\x9GBHDX\0" \
504 1.7 heas "b\xaGBFDX\0\0"
505 1.1 eeh
506 1.1 eeh
507 1.7 heas /* GEM_MII_ANAR and GEM_MII_ANLPAR reg bits */
508 1.1 eeh #define GEM_MII_ANEG_NP 0x00008000 /* next page bit */
509 1.1 eeh #define GEM_MII_ANEG_ACK 0x00004000 /* ack reception of */
510 1.1 eeh /* Link Partner Capability */
511 1.1 eeh #define GEM_MII_ANEG_RF 0x00003000 /* advertise remote fault cap */
512 1.1 eeh #define GEM_MII_ANEG_ASYM_PAUSE 0x00000100 /* asymmetric pause */
513 1.1 eeh #define GEM_MII_ANEG_SYM_PAUSE 0x00000080 /* symmetric pause */
514 1.1 eeh #define GEM_MII_ANEG_HLF_DUPLX 0x00000040
515 1.1 eeh #define GEM_MII_ANEG_FUL_DUPLX 0x00000020
516 1.7 heas #define GEM_MII_ANEG_BITS "\177\020b\5FDX\0b\6HDX\0b\7SYMPAUSE\0" \
517 1.7 heas "\b\x8_ASYMPAUSE\0\b\xdREMFLT\0\b\xeLPACK\0" \
518 1.7 heas "\b\xfNPBIT\0\0"
519 1.1 eeh
520 1.1 eeh
521 1.1 eeh /* GEM_MII_CONFIG reg */
522 1.7 heas #define GEM_MII_CONFIG_TIMER 0x0000000e /* link monitor timer values */
523 1.7 heas #define GEM_MII_CONFIG_ANTO 0x00000020 /* 10ms ANEG timer override */
524 1.7 heas #define GEM_MII_CONFIG_JS 0x00000018 /* Jitter Study, 0 normal
525 1.7 heas * 1 high freq, 2 low freq */
526 1.7 heas #define GEM_MII_CONFIG_SDL 0x00000004 /* Signal Detect active low */
527 1.7 heas #define GEM_MII_CONFIG_SDO 0x00000002 /* Signal Detect Override */
528 1.1 eeh #define GEM_MII_CONFIG_ENABLE 0x00000001 /* Enable PCS */
529 1.7 heas #define GEM_MII_CONFIG_BITS "\177\020b\0PCSENA\0\0"
530 1.1 eeh
531 1.1 eeh
532 1.6 heas /*
533 1.6 heas * GEM_MII_STATE_MACHINE
534 1.6 heas * XXX These are best guesses from observed behavior.
535 1.6 heas */
536 1.6 heas #define GEM_MII_FSM_STOP 0x00000000 /* stopped */
537 1.6 heas #define GEM_MII_FSM_RUN 0x00000001 /* running */
538 1.6 heas #define GEM_MII_FSM_UNKWN 0x00000100 /* unknown */
539 1.6 heas #define GEM_MII_FSM_DONE 0x00000101 /* complete */
540 1.6 heas
541 1.6 heas
542 1.6 heas /*
543 1.6 heas * GEM_MII_INTERRUP_STATUS reg
544 1.6 heas * No mask register; mask with the global interrupt mask register.
545 1.6 heas */
546 1.6 heas #define GEM_MII_INTERRUP_LINK 0x00000002 /* PCS link status change */
547 1.6 heas
548 1.6 heas
549 1.1 eeh /* GEM_MII_DATAPATH_MODE reg */
550 1.1 eeh #define GEM_MII_DATAPATH_SERIAL 0x00000001 /* Serial link */
551 1.1 eeh #define GEM_MII_DATAPATH_SERDES 0x00000002 /* Use PCS via 10bit interfac */
552 1.7 heas #define GEM_MII_DATAPATH_MII 0x00000004 /* Use {G}MII, not PCS */
553 1.1 eeh #define GEM_MII_DATAPATH_MIIOUT 0x00000008 /* enable serial output on GMII */
554 1.4 matt #define GEM_MII_DATAPATH_BITS "\177\020" \
555 1.4 matt "b\0SERIAL\0b\1SERDES\0b\2MII\0b\3MIIOUT\0\0"
556 1.1 eeh
557 1.1 eeh
558 1.1 eeh /* GEM_MII_SLINK_CONTROL reg */
559 1.6 heas #define GEM_MII_SLINK_LOOPBACK 0x00000001 /* enable loopback at sl, logic
560 1.6 heas * reversed for SERDES */
561 1.1 eeh #define GEM_MII_SLINK_EN_SYNC_D 0x00000002 /* enable sync detection */
562 1.1 eeh #define GEM_MII_SLINK_LOCK_REF 0x00000004 /* lock reference clock */
563 1.1 eeh #define GEM_MII_SLINK_EMPHASIS 0x00000008 /* enable emphasis */
564 1.1 eeh #define GEM_MII_SLINK_SELFTEST 0x000001c0
565 1.1 eeh #define GEM_MII_SLINK_POWER_OFF 0x00000200 /* Power down serial link */
566 1.7 heas #define GEM_MII_SLINK_CONTROL_BITS \
567 1.7 heas "\177\020b\0LOOP\0b\1ENASYNC\0b\2LOCKREF" \
568 1.7 heas "\0b\3EMPHASIS\0b\x9PWRDWN\0\0"
569 1.1 eeh
570 1.1 eeh
571 1.1 eeh /* GEM_MII_SLINK_STATUS reg */
572 1.1 eeh #define GEM_MII_SLINK_TEST 0x00000000 /* undergoing test */
573 1.1 eeh #define GEM_MII_SLINK_LOCKED 0x00000001 /* waiting 500us lockrefn */
574 1.1 eeh #define GEM_MII_SLINK_COMMA 0x00000002 /* waiting for comma detect */
575 1.1 eeh #define GEM_MII_SLINK_SYNC 0x00000003 /* recv data synchronized */
576 1.1 eeh
577 1.1 eeh
578 1.1 eeh /* Wired GEM PHY addresses */
579 1.1 eeh #define GEM_PHYAD_INTERNAL 1
580 1.1 eeh #define GEM_PHYAD_EXTERNAL 0
581 1.1 eeh
582 1.1 eeh /*
583 1.1 eeh * GEM descriptor table structures.
584 1.1 eeh */
585 1.1 eeh struct gem_desc {
586 1.1 eeh uint64_t gd_flags;
587 1.1 eeh uint64_t gd_addr;
588 1.1 eeh };
589 1.1 eeh
590 1.1 eeh /* Transmit flags */
591 1.1 eeh #define GEM_TD_BUFSIZE 0x0000000000007fffLL
592 1.1 eeh #define GEM_TD_CXSUM_START 0x00000000001f8000LL /* Cxsum start offset */
593 1.7 heas #define GEM_TD_CXSUM_STARTSHFT 15
594 1.1 eeh #define GEM_TD_CXSUM_STUFF 0x000000001fe00000LL /* Cxsum stuff offset */
595 1.7 heas #define GEM_TD_CXSUM_STUFFSHFT 21
596 1.1 eeh #define GEM_TD_CXSUM_ENABLE 0x0000000020000000LL /* Cxsum generation enable */
597 1.1 eeh #define GEM_TD_END_OF_PACKET 0x0000000040000000LL
598 1.1 eeh #define GEM_TD_START_OF_PACKET 0x0000000080000000LL
599 1.1 eeh #define GEM_TD_INTERRUPT_ME 0x0000000100000000LL /* Interrupt me now */
600 1.1 eeh #define GEM_TD_NO_CRC 0x0000000200000000LL /* do not insert crc */
601 1.1 eeh /*
602 1.1 eeh * Only need to set GEM_TD_CXSUM_ENABLE, GEM_TD_CXSUM_STUFF,
603 1.6 heas * GEM_TD_CXSUM_START, and GEM_TD_INTERRUPT_ME in 1st descriptor of a group.
604 1.1 eeh */
605 1.1 eeh
606 1.1 eeh /* Receive flags */
607 1.7 heas #define GEM_RD_CHECKSUM 0x000000000000ffffLL /* is the complement */
608 1.1 eeh #define GEM_RD_BUFSIZE 0x000000007fff0000LL
609 1.1 eeh #define GEM_RD_OWN 0x0000000080000000LL /* 1 - owned by h/w */
610 1.1 eeh #define GEM_RD_HASHVAL 0x0ffff00000000000LL
611 1.1 eeh #define GEM_RD_HASH_PASS 0x1000000000000000LL /* passed hash filter */
612 1.1 eeh #define GEM_RD_ALTERNATE_MAC 0x2000000000000000LL /* Alternate MAC adrs */
613 1.1 eeh #define GEM_RD_BAD_CRC 0x4000000000000000LL
614 1.1 eeh
615 1.1 eeh #define GEM_RD_BUFSHIFT 16
616 1.1 eeh #define GEM_RD_BUFLEN(x) (((x)&GEM_RD_BUFSIZE)>>GEM_RD_BUFSHIFT)
617 1.1 eeh
618 1.1 eeh #endif
619