Home | History | Annotate | Line # | Download | only in ic
gemvar.h revision 1.2
      1  1.2  eeh /*	$NetBSD: gemvar.h,v 1.2 2001/10/01 23:39:57 eeh Exp $ */
      2  1.1  eeh 
      3  1.1  eeh /*
      4  1.1  eeh  *
      5  1.1  eeh  * Copyright (C) 2001 Eduardo Horvath.
      6  1.1  eeh  * All rights reserved.
      7  1.1  eeh  *
      8  1.1  eeh  *
      9  1.1  eeh  * Redistribution and use in source and binary forms, with or without
     10  1.1  eeh  * modification, are permitted provided that the following conditions
     11  1.1  eeh  * are met:
     12  1.1  eeh  * 1. Redistributions of source code must retain the above copyright
     13  1.1  eeh  *    notice, this list of conditions and the following disclaimer.
     14  1.1  eeh  * 2. Redistributions in binary form must reproduce the above copyright
     15  1.1  eeh  *    notice, this list of conditions and the following disclaimer in the
     16  1.1  eeh  *    documentation and/or other materials provided with the distribution.
     17  1.1  eeh  *
     18  1.1  eeh  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR  ``AS IS'' AND
     19  1.1  eeh  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
     20  1.1  eeh  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
     21  1.1  eeh  * ARE DISCLAIMED.  IN NO EVENT SHALL THE AUTHOR  BE LIABLE
     22  1.1  eeh  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
     23  1.1  eeh  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
     24  1.1  eeh  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
     25  1.1  eeh  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
     26  1.1  eeh  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
     27  1.1  eeh  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
     28  1.1  eeh  * SUCH DAMAGE.
     29  1.1  eeh  *
     30  1.1  eeh  */
     31  1.1  eeh 
     32  1.1  eeh #ifndef	_IF_GEMVAR_H
     33  1.1  eeh #define	_IF_GEMVAR_H
     34  1.1  eeh 
     35  1.1  eeh 
     36  1.1  eeh #include "rnd.h"
     37  1.1  eeh 
     38  1.1  eeh #include <sys/queue.h>
     39  1.1  eeh #include <sys/callout.h>
     40  1.1  eeh 
     41  1.1  eeh #if NRND > 0
     42  1.1  eeh #include <sys/rnd.h>
     43  1.1  eeh #endif
     44  1.1  eeh 
     45  1.1  eeh /*
     46  1.1  eeh  * Misc. definitions for the Sun ``Gem'' Ethernet controller family driver.
     47  1.1  eeh  */
     48  1.1  eeh 
     49  1.1  eeh /*
     50  1.1  eeh  * Transmit descriptor list size.  This is arbitrary, but allocate
     51  1.1  eeh  * enough descriptors for 64 pending transmissions and 16 segments
     52  1.1  eeh  * per packet.
     53  1.1  eeh  */
     54  1.1  eeh #define	GEM_NTXSEGS		16
     55  1.1  eeh 
     56  1.1  eeh #define	GEM_TXQUEUELEN		64
     57  1.1  eeh #define	GEM_NTXDESC		(GEM_TXQUEUELEN * GEM_NTXSEGS)
     58  1.1  eeh #define	GEM_NTXDESC_MASK	(GEM_NTXDESC - 1)
     59  1.1  eeh #define	GEM_NEXTTX(x)		((x + 1) & GEM_NTXDESC_MASK)
     60  1.1  eeh 
     61  1.1  eeh /*
     62  1.1  eeh  * Receive descriptor list size.  We have one Rx buffer per incoming
     63  1.1  eeh  * packet, so this logic is a little simpler.
     64  1.1  eeh  */
     65  1.2  eeh #define	GEM_NRXDESC		128
     66  1.1  eeh #define	GEM_NRXDESC_MASK	(GEM_NRXDESC - 1)
     67  1.1  eeh #define	GEM_NEXTRX(x)		((x + 1) & GEM_NRXDESC_MASK)
     68  1.1  eeh 
     69  1.1  eeh /*
     70  1.1  eeh  * Control structures are DMA'd to the GEM chip.  We allocate them in
     71  1.1  eeh  * a single clump that maps to a single DMA segment to make several things
     72  1.1  eeh  * easier.
     73  1.1  eeh  */
     74  1.1  eeh struct gem_control_data {
     75  1.1  eeh 	/*
     76  1.1  eeh 	 * The transmit descriptors.
     77  1.1  eeh 	 */
     78  1.1  eeh 	struct gem_desc gcd_txdescs[GEM_NTXDESC];
     79  1.1  eeh 
     80  1.1  eeh 	/*
     81  1.1  eeh 	 * The receive descriptors.
     82  1.1  eeh 	 */
     83  1.1  eeh 	struct gem_desc gcd_rxdescs[GEM_NRXDESC];
     84  1.1  eeh };
     85  1.1  eeh 
     86  1.1  eeh #define	GEM_CDOFF(x)		offsetof(struct gem_control_data, x)
     87  1.1  eeh #define	GEM_CDTXOFF(x)		GEM_CDOFF(gcd_txdescs[(x)])
     88  1.1  eeh #define	GEM_CDRXOFF(x)		GEM_CDOFF(gcd_rxdescs[(x)])
     89  1.1  eeh 
     90  1.1  eeh /*
     91  1.1  eeh  * Software state for transmit jobs.
     92  1.1  eeh  */
     93  1.1  eeh struct gem_txsoft {
     94  1.1  eeh 	struct mbuf *txs_mbuf;		/* head of our mbuf chain */
     95  1.1  eeh 	bus_dmamap_t txs_dmamap;	/* our DMA map */
     96  1.1  eeh 	int txs_firstdesc;		/* first descriptor in packet */
     97  1.1  eeh 	int txs_lastdesc;		/* last descriptor in packet */
     98  1.1  eeh 	int txs_ndescs;			/* number of descriptors */
     99  1.1  eeh 	SIMPLEQ_ENTRY(gem_txsoft) txs_q;
    100  1.1  eeh };
    101  1.1  eeh 
    102  1.1  eeh SIMPLEQ_HEAD(gem_txsq, gem_txsoft);
    103  1.1  eeh 
    104  1.1  eeh /*
    105  1.1  eeh  * Software state for receive jobs.
    106  1.1  eeh  */
    107  1.1  eeh struct gem_rxsoft {
    108  1.1  eeh 	struct mbuf *rxs_mbuf;		/* head of our mbuf chain */
    109  1.1  eeh 	bus_dmamap_t rxs_dmamap;	/* our DMA map */
    110  1.1  eeh };
    111  1.1  eeh 
    112  1.1  eeh 
    113  1.1  eeh /*
    114  1.1  eeh  * Table which describes the transmit threshold mode.  We generally
    115  1.1  eeh  * start at index 0.  Whenever we get a transmit underrun, we increment
    116  1.1  eeh  * our index, falling back if we encounter the NULL terminator.
    117  1.1  eeh  */
    118  1.1  eeh struct gem_txthresh_tab {
    119  1.1  eeh 	u_int32_t txth_opmode;		/* OPMODE bits */
    120  1.1  eeh 	const char *txth_name;		/* name of mode */
    121  1.1  eeh };
    122  1.1  eeh 
    123  1.1  eeh /*
    124  1.1  eeh  * Some misc. statics, useful for debugging.
    125  1.1  eeh  */
    126  1.1  eeh struct gem_stats {
    127  1.1  eeh 	u_long		ts_tx_uf;	/* transmit underflow errors */
    128  1.1  eeh 	u_long		ts_tx_to;	/* transmit jabber timeouts */
    129  1.1  eeh 	u_long		ts_tx_ec;	/* excessve collision count */
    130  1.1  eeh 	u_long		ts_tx_lc;	/* late collision count */
    131  1.1  eeh };
    132  1.1  eeh 
    133  1.1  eeh /*
    134  1.1  eeh  * Software state per device.
    135  1.1  eeh  */
    136  1.1  eeh struct gem_softc {
    137  1.1  eeh 	struct device	sc_dev;		/* generic device information */
    138  1.1  eeh 	struct ethercom sc_ethercom;	/* ethernet common data */
    139  1.1  eeh 	struct mii_data	sc_mii;		/* MII media control */
    140  1.1  eeh #define sc_media	sc_mii.mii_media/* shorthand */
    141  1.1  eeh 	struct callout	sc_tick_ch;	/* tick callout */
    142  1.1  eeh 
    143  1.1  eeh 	/* The following bus handles are to be provided by the bus front-end */
    144  1.1  eeh 	bus_space_tag_t	sc_bustag;	/* bus tag */
    145  1.1  eeh 	bus_dma_tag_t	sc_dmatag;	/* bus dma tag */
    146  1.1  eeh 	bus_dmamap_t	sc_dmamap;	/* bus dma handle */
    147  1.1  eeh 	bus_space_handle_t sc_h;	/* bus space handle for all regs */
    148  1.1  eeh #if 0
    149  1.1  eeh 	/* The following may be needed for SBus */
    150  1.1  eeh 	bus_space_handle_t sc_seb;	/* HME Global registers */
    151  1.1  eeh 	bus_space_handle_t sc_erx;	/* HME ERX registers */
    152  1.1  eeh 	bus_space_handle_t sc_etx;	/* HME ETX registers */
    153  1.1  eeh 	bus_space_handle_t sc_mac;	/* HME MAC registers */
    154  1.1  eeh 	bus_space_handle_t sc_mif;	/* HME MIF registers */
    155  1.1  eeh #endif
    156  1.1  eeh 	int		sc_burst;	/* DVMA burst size in effect */
    157  1.1  eeh 	int		sc_phys[2];	/* MII instance -> PHY map */
    158  1.1  eeh 
    159  1.1  eeh 	int		sc_mif_config;	/* Selected MII reg setting */
    160  1.1  eeh 
    161  1.1  eeh 	int		sc_pci;		/* XXXXX -- PCI buses are LE. */
    162  1.1  eeh 
    163  1.1  eeh 	void *sc_sdhook;		/* shutdown hook */
    164  1.1  eeh 	void *sc_powerhook;		/* power management hook */
    165  1.1  eeh 
    166  1.1  eeh 	struct gem_stats sc_stats;	/* debugging stats */
    167  1.1  eeh 
    168  1.1  eeh 	/*
    169  1.1  eeh 	 * Ring buffer DMA stuff.
    170  1.1  eeh 	 */
    171  1.1  eeh 	bus_dma_segment_t sc_cdseg;	/* control data memory */
    172  1.1  eeh 	int		sc_cdnseg;	/* number of segments */
    173  1.1  eeh 	bus_dmamap_t sc_cddmamap;	/* control data DMA map */
    174  1.1  eeh #define	sc_cddma	sc_cddmamap->dm_segs[0].ds_addr
    175  1.1  eeh 
    176  1.1  eeh 	/*
    177  1.1  eeh 	 * Software state for transmit and receive descriptors.
    178  1.1  eeh 	 */
    179  1.1  eeh 	struct gem_txsoft sc_txsoft[GEM_TXQUEUELEN];
    180  1.1  eeh 	struct gem_rxsoft sc_rxsoft[GEM_NRXDESC];
    181  1.1  eeh 
    182  1.1  eeh 	/*
    183  1.1  eeh 	 * Control data structures.
    184  1.1  eeh 	 */
    185  1.1  eeh 	struct gem_control_data *sc_control_data;
    186  1.1  eeh #define	sc_txdescs	sc_control_data->gcd_txdescs
    187  1.1  eeh #define	sc_rxdescs	sc_control_data->gcd_rxdescs
    188  1.1  eeh 
    189  1.1  eeh 	int			sc_txfree;		/* number of free Tx descriptors */
    190  1.1  eeh 	int			sc_txnext;		/* next ready Tx descriptor */
    191  1.1  eeh 
    192  1.1  eeh 	u_int32_t		sc_tdctl_ch;		/* conditional desc chaining */
    193  1.1  eeh 	u_int32_t		sc_tdctl_er;		/* conditional desc end-of-ring */
    194  1.1  eeh 
    195  1.1  eeh 	u_int32_t		sc_setup_fsls;	/* FS|LS on setup descriptor */
    196  1.1  eeh 
    197  1.1  eeh 	struct gem_txsq		sc_txfreeq;	/* free Tx descsofts */
    198  1.1  eeh 	struct gem_txsq		sc_txdirtyq;	/* dirty Tx descsofts */
    199  1.1  eeh 
    200  1.1  eeh 	int			sc_rxptr;		/* next ready RX descriptor/descsoft */
    201  1.1  eeh 
    202  1.1  eeh 	/* ========== */
    203  1.1  eeh 	int			sc_inited;
    204  1.1  eeh 	int			sc_debug;
    205  1.1  eeh 	void			*sc_sh;		/* shutdownhook cookie */
    206  1.1  eeh 	u_int8_t		sc_enaddr[ETHER_ADDR_LEN]; /* MAC address */
    207  1.1  eeh 
    208  1.1  eeh 	/* Special hardware hooks */
    209  1.1  eeh 	void	(*sc_hwreset) __P((struct gem_softc *));
    210  1.1  eeh 	void	(*sc_hwinit) __P((struct gem_softc *));
    211  1.1  eeh 
    212  1.1  eeh #if NRND > 0
    213  1.1  eeh 	rndsource_element_t	rnd_source;
    214  1.1  eeh #endif
    215  1.1  eeh };
    216  1.1  eeh 
    217  1.1  eeh 
    218  1.2  eeh #define	GEM_DMA_READ(sc, v)	(((sc)->sc_pci) ? le64toh(v) : be64toh(v))
    219  1.2  eeh #define	GEM_DMA_WRITE(sc, v)	(((sc)->sc_pci) ? htole64(v) : htobe64(v))
    220  1.1  eeh 
    221  1.1  eeh /*
    222  1.1  eeh  * This macro returns the current media entry for *non-MII* media.
    223  1.1  eeh  */
    224  1.1  eeh #define	GEM_CURRENT_MEDIA(sc)						\
    225  1.1  eeh 	(IFM_SUBTYPE((sc)->sc_mii.mii_media.ifm_cur->ifm_media) != IFM_AUTO ? \
    226  1.1  eeh 	 (sc)->sc_mii.mii_media.ifm_cur : (sc)->sc_nway_active)
    227  1.1  eeh 
    228  1.1  eeh /*
    229  1.1  eeh  * This macro determines if a change to media-related OPMODE bits requires
    230  1.1  eeh  * a chip reset.
    231  1.1  eeh  */
    232  1.1  eeh #define	GEM_MEDIA_NEEDSRESET(sc, newbits)				\
    233  1.1  eeh 	(((sc)->sc_opmode & OPMODE_MEDIA_BITS) !=			\
    234  1.1  eeh 	 ((newbits) & OPMODE_MEDIA_BITS))
    235  1.1  eeh 
    236  1.1  eeh #define	GEM_CDTXADDR(sc, x)	((sc)->sc_cddma + GEM_CDTXOFF((x)))
    237  1.1  eeh #define	GEM_CDRXADDR(sc, x)	((sc)->sc_cddma + GEM_CDRXOFF((x)))
    238  1.1  eeh 
    239  1.1  eeh #define	GEM_CDSPADDR(sc)	((sc)->sc_cddma + GEM_CDSPOFF)
    240  1.1  eeh 
    241  1.1  eeh #define	GEM_CDTXSYNC(sc, x, n, ops)					\
    242  1.1  eeh do {									\
    243  1.1  eeh 	int __x, __n;							\
    244  1.1  eeh 									\
    245  1.1  eeh 	__x = (x);							\
    246  1.1  eeh 	__n = (n);							\
    247  1.1  eeh 									\
    248  1.1  eeh 	/* If it will wrap around, sync to the end of the ring. */	\
    249  1.1  eeh 	if ((__x + __n) > GEM_NTXDESC) {				\
    250  1.1  eeh 		bus_dmamap_sync((sc)->sc_dmatag, (sc)->sc_cddmamap,	\
    251  1.1  eeh 		    GEM_CDTXOFF(__x), sizeof(struct gem_desc) *		\
    252  1.1  eeh 		    (GEM_NTXDESC - __x), (ops));			\
    253  1.1  eeh 		__n -= (GEM_NTXDESC - __x);				\
    254  1.1  eeh 		__x = 0;						\
    255  1.1  eeh 	}								\
    256  1.1  eeh 									\
    257  1.1  eeh 	/* Now sync whatever is left. */				\
    258  1.1  eeh 	bus_dmamap_sync((sc)->sc_dmatag, (sc)->sc_cddmamap,		\
    259  1.1  eeh 	    GEM_CDTXOFF(__x), sizeof(struct gem_desc) * __n, (ops));	\
    260  1.1  eeh } while (0)
    261  1.1  eeh 
    262  1.1  eeh #define	GEM_CDRXSYNC(sc, x, ops)					\
    263  1.1  eeh 	bus_dmamap_sync((sc)->sc_dmatag, (sc)->sc_cddmamap,		\
    264  1.1  eeh 	    GEM_CDRXOFF((x)), sizeof(struct gem_desc), (ops))
    265  1.1  eeh 
    266  1.1  eeh #define	GEM_CDSPSYNC(sc, ops)						\
    267  1.1  eeh 	bus_dmamap_sync((sc)->sc_dmatag, (sc)->sc_cddmamap,		\
    268  1.1  eeh 	    GEM_CDSPOFF, GEM_SETUP_PACKET_LEN, (ops))
    269  1.1  eeh 
    270  1.1  eeh #define	GEM_INIT_RXDESC(sc, x)						\
    271  1.1  eeh do {									\
    272  1.1  eeh 	struct gem_rxsoft *__rxs = &sc->sc_rxsoft[(x)];			\
    273  1.1  eeh 	struct gem_desc *__rxd = &sc->sc_rxdescs[(x)];			\
    274  1.1  eeh 	struct mbuf *__m = __rxs->rxs_mbuf;				\
    275  1.1  eeh 									\
    276  1.1  eeh 	__m->m_data = __m->m_ext.ext_buf;				\
    277  1.1  eeh 	__rxd->gd_addr =						\
    278  1.2  eeh 	    GEM_DMA_WRITE((sc), __rxs->rxs_dmamap->dm_segs[0].ds_addr);	\
    279  1.1  eeh 	__rxd->gd_flags =						\
    280  1.2  eeh 	    GEM_DMA_WRITE((sc),						\
    281  1.2  eeh 			(((__m->m_ext.ext_size)<<GEM_RD_BUFSHIFT)	\
    282  1.2  eeh 				& GEM_RD_BUFSIZE) | GEM_RD_OWN);	\
    283  1.1  eeh 	GEM_CDRXSYNC((sc), (x), BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE); \
    284  1.1  eeh } while (0)
    285  1.1  eeh 
    286  1.1  eeh #ifdef _KERNEL
    287  1.1  eeh void	gem_attach __P((struct gem_softc *, const u_int8_t *));
    288  1.1  eeh int	gem_activate __P((struct device *, enum devact));
    289  1.1  eeh int	gem_detach __P((struct gem_softc *));
    290  1.1  eeh int	gem_intr __P((void *));
    291  1.1  eeh int	gem_read_srom __P((struct gem_softc *));
    292  1.1  eeh int	gem_srom_crcok __P((const u_int8_t *));
    293  1.1  eeh int	gem_isv_srom __P((const u_int8_t *));
    294  1.1  eeh int	gem_isv_srom_enaddr __P((struct gem_softc *, u_int8_t *));
    295  1.1  eeh int	gem_parse_old_srom __P((struct gem_softc *, u_int8_t *));
    296  1.1  eeh 
    297  1.1  eeh int	gem_mediachange __P((struct ifnet *));
    298  1.1  eeh void	gem_mediastatus __P((struct ifnet *, struct ifmediareq *));
    299  1.1  eeh 
    300  1.1  eeh void	gem_config __P((struct gem_softc *));
    301  1.1  eeh void	gem_reset __P((struct gem_softc *));
    302  1.1  eeh int	gem_intr __P((void *));
    303  1.1  eeh #endif /* _KERNEL */
    304  1.1  eeh 
    305  1.1  eeh 
    306  1.1  eeh #endif
    307