Home | History | Annotate | Line # | Download | only in ic
i82365.c revision 1.102.12.1
      1  1.102.12.1     skrll /*	$NetBSD: i82365.c,v 1.102.12.1 2009/01/19 13:17:55 skrll Exp $	*/
      2        1.84   mycroft 
      3        1.84   mycroft /*
      4        1.84   mycroft  * Copyright (c) 2004 Charles M. Hannum.  All rights reserved.
      5        1.84   mycroft  *
      6        1.84   mycroft  * Redistribution and use in source and binary forms, with or without
      7        1.84   mycroft  * modification, are permitted provided that the following conditions
      8        1.84   mycroft  * are met:
      9        1.84   mycroft  * 1. Redistributions of source code must retain the above copyright
     10        1.84   mycroft  *    notice, this list of conditions and the following disclaimer.
     11        1.84   mycroft  * 2. Redistributions in binary form must reproduce the above copyright
     12        1.84   mycroft  *    notice, this list of conditions and the following disclaimer in the
     13        1.84   mycroft  *    documentation and/or other materials provided with the distribution.
     14        1.84   mycroft  * 3. All advertising materials mentioning features or use of this software
     15        1.84   mycroft  *    must display the following acknowledgement:
     16        1.84   mycroft  *      This product includes software developed by Charles M. Hannum.
     17        1.84   mycroft  * 4. The name of the author may not be used to endorse or promote products
     18        1.84   mycroft  *    derived from this software without specific prior written permission.
     19        1.84   mycroft  */
     20         1.2   thorpej 
     21         1.2   thorpej /*
     22        1.33    chopps  * Copyright (c) 2000 Christian E. Hopps.  All rights reserved.
     23         1.2   thorpej  * Copyright (c) 1997 Marc Horowitz.  All rights reserved.
     24         1.2   thorpej  *
     25         1.2   thorpej  * Redistribution and use in source and binary forms, with or without
     26         1.2   thorpej  * modification, are permitted provided that the following conditions
     27         1.2   thorpej  * are met:
     28         1.2   thorpej  * 1. Redistributions of source code must retain the above copyright
     29         1.2   thorpej  *    notice, this list of conditions and the following disclaimer.
     30         1.2   thorpej  * 2. Redistributions in binary form must reproduce the above copyright
     31         1.2   thorpej  *    notice, this list of conditions and the following disclaimer in the
     32         1.2   thorpej  *    documentation and/or other materials provided with the distribution.
     33         1.2   thorpej  * 3. All advertising materials mentioning features or use of this software
     34         1.2   thorpej  *    must display the following acknowledgement:
     35         1.2   thorpej  *	This product includes software developed by Marc Horowitz.
     36         1.2   thorpej  * 4. The name of the author may not be used to endorse or promote products
     37         1.2   thorpej  *    derived from this software without specific prior written permission.
     38         1.2   thorpej  *
     39         1.2   thorpej  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     40         1.2   thorpej  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     41         1.2   thorpej  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     42         1.2   thorpej  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     43         1.2   thorpej  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
     44         1.2   thorpej  * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
     45         1.2   thorpej  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
     46         1.2   thorpej  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
     47         1.2   thorpej  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
     48         1.2   thorpej  * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
     49         1.2   thorpej  */
     50        1.63     lukem 
     51        1.63     lukem #include <sys/cdefs.h>
     52  1.102.12.1     skrll __KERNEL_RCSID(0, "$NetBSD: i82365.c,v 1.102.12.1 2009/01/19 13:17:55 skrll Exp $");
     53        1.63     lukem 
     54        1.63     lukem #define	PCICDEBUG
     55         1.2   thorpej 
     56         1.2   thorpej #include <sys/param.h>
     57         1.2   thorpej #include <sys/systm.h>
     58         1.2   thorpej #include <sys/device.h>
     59         1.2   thorpej #include <sys/extent.h>
     60        1.20   msaitoh #include <sys/kernel.h>
     61         1.2   thorpej #include <sys/malloc.h>
     62        1.14   thorpej #include <sys/kthread.h>
     63         1.2   thorpej 
     64       1.100        ad #include <sys/bus.h>
     65       1.100        ad #include <sys/intr.h>
     66         1.2   thorpej 
     67         1.2   thorpej #include <dev/pcmcia/pcmciareg.h>
     68         1.2   thorpej #include <dev/pcmcia/pcmciavar.h>
     69         1.2   thorpej 
     70         1.2   thorpej #include <dev/ic/i82365reg.h>
     71         1.2   thorpej #include <dev/ic/i82365var.h>
     72         1.2   thorpej 
     73        1.87  drochner #include "locators.h"
     74        1.87  drochner 
     75         1.2   thorpej #ifdef PCICDEBUG
     76         1.2   thorpej int	pcic_debug = 0;
     77         1.2   thorpej #define	DPRINTF(arg) if (pcic_debug) printf arg;
     78         1.2   thorpej #else
     79         1.2   thorpej #define	DPRINTF(arg)
     80         1.2   thorpej #endif
     81         1.2   thorpej 
     82         1.2   thorpej /*
     83         1.2   thorpej  * Individual drivers will allocate their own memory and io regions. Memory
     84         1.2   thorpej  * regions must be a multiple of 4k, aligned on a 4k boundary.
     85         1.2   thorpej  */
     86         1.2   thorpej 
     87         1.2   thorpej #define	PCIC_MEM_ALIGN	PCIC_MEM_PAGESIZE
     88         1.2   thorpej 
     89        1.88     perry void	pcic_attach_socket(struct pcic_handle *);
     90        1.88     perry void	pcic_attach_socket_finish(struct pcic_handle *);
     91         1.2   thorpej 
     92        1.88     perry int	pcic_print (void *arg, const char *pnp);
     93        1.88     perry int	pcic_intr_socket(struct pcic_handle *);
     94        1.88     perry void	pcic_poll_intr(void *);
     95         1.2   thorpej 
     96        1.88     perry void	pcic_attach_card(struct pcic_handle *);
     97        1.88     perry void	pcic_detach_card(struct pcic_handle *, int);
     98        1.88     perry void	pcic_deactivate_card(struct pcic_handle *);
     99         1.2   thorpej 
    100        1.88     perry void	pcic_chip_do_mem_map(struct pcic_handle *, int);
    101        1.88     perry void	pcic_chip_do_io_map(struct pcic_handle *, int);
    102         1.2   thorpej 
    103        1.88     perry void	pcic_event_thread(void *);
    104        1.14   thorpej 
    105        1.88     perry void	pcic_queue_event(struct pcic_handle *, int);
    106        1.88     perry void	pcic_power(int, void *);
    107        1.14   thorpej 
    108        1.88     perry static int	pcic_wait_ready(struct pcic_handle *);
    109        1.88     perry static void	pcic_delay(struct pcic_handle *, int, const char *);
    110         1.8      marc 
    111        1.88     perry static u_int8_t st_pcic_read(struct pcic_handle *, int);
    112        1.88     perry static void st_pcic_write(struct pcic_handle *, int, u_int8_t);
    113        1.25      haya 
    114         1.2   thorpej int
    115         1.2   thorpej pcic_ident_ok(ident)
    116         1.2   thorpej 	int ident;
    117         1.2   thorpej {
    118         1.2   thorpej 	/* this is very empirical and heuristic */
    119         1.2   thorpej 
    120         1.2   thorpej 	if ((ident == 0) || (ident == 0xff) || (ident & PCIC_IDENT_ZERO))
    121         1.2   thorpej 		return (0);
    122         1.2   thorpej 
    123        1.75   mycroft 	if ((ident & PCIC_IDENT_REV_MASK) == 0)
    124        1.75   mycroft 		return (0);
    125        1.75   mycroft 
    126         1.2   thorpej 	if ((ident & PCIC_IDENT_IFTYPE_MASK) != PCIC_IDENT_IFTYPE_MEM_AND_IO) {
    127         1.2   thorpej #ifdef DIAGNOSTIC
    128         1.2   thorpej 		printf("pcic: does not support memory and I/O cards, "
    129         1.2   thorpej 		    "ignored (ident=%0x)\n", ident);
    130         1.2   thorpej #endif
    131         1.2   thorpej 		return (0);
    132         1.2   thorpej 	}
    133        1.75   mycroft 
    134         1.2   thorpej 	return (1);
    135         1.2   thorpej }
    136         1.2   thorpej 
    137         1.2   thorpej int
    138         1.2   thorpej pcic_vendor(h)
    139         1.2   thorpej 	struct pcic_handle *h;
    140         1.2   thorpej {
    141         1.2   thorpej 	int reg;
    142        1.69  takemura 	int vendor;
    143         1.2   thorpej 
    144        1.75   mycroft 	reg = pcic_read(h, PCIC_IDENT);
    145         1.2   thorpej 
    146        1.75   mycroft 	if ((reg & PCIC_IDENT_REV_MASK) == 0)
    147        1.75   mycroft 		return (PCIC_VENDOR_NONE);
    148         1.2   thorpej 
    149        1.69  takemura 	switch (reg) {
    150        1.75   mycroft 	case 0x00:
    151        1.75   mycroft 	case 0xff:
    152        1.75   mycroft 		return (PCIC_VENDOR_NONE);
    153        1.69  takemura 	case PCIC_IDENT_ID_INTEL0:
    154        1.69  takemura 		vendor = PCIC_VENDOR_I82365SLR0;
    155        1.69  takemura 		break;
    156        1.69  takemura 	case PCIC_IDENT_ID_INTEL1:
    157        1.69  takemura 		vendor = PCIC_VENDOR_I82365SLR1;
    158        1.69  takemura 		break;
    159        1.69  takemura 	case PCIC_IDENT_ID_INTEL2:
    160        1.69  takemura 		vendor = PCIC_VENDOR_I82365SL_DF;
    161        1.69  takemura 		break;
    162        1.69  takemura 	case PCIC_IDENT_ID_IBM1:
    163        1.69  takemura 	case PCIC_IDENT_ID_IBM2:
    164        1.69  takemura 		vendor = PCIC_VENDOR_IBM;
    165        1.69  takemura 		break;
    166        1.69  takemura 	case PCIC_IDENT_ID_IBM3:
    167        1.69  takemura 		vendor = PCIC_VENDOR_IBM_KING;
    168        1.69  takemura 		break;
    169        1.69  takemura 	default:
    170        1.69  takemura 		vendor = PCIC_VENDOR_UNKNOWN;
    171        1.69  takemura 		break;
    172        1.69  takemura 	}
    173        1.69  takemura 
    174        1.69  takemura 	if (vendor == PCIC_VENDOR_I82365SLR0 ||
    175        1.69  takemura 	    vendor == PCIC_VENDOR_I82365SLR1) {
    176        1.69  takemura 		/*
    177        1.75   mycroft 		 * Check for Cirrus PD67xx.
    178        1.75   mycroft 		 * the chip_id of the cirrus toggles between 11 and 00 after a
    179        1.75   mycroft 		 * write.  weird.
    180        1.75   mycroft 		 */
    181        1.75   mycroft 		pcic_write(h, PCIC_CIRRUS_CHIP_INFO, 0);
    182        1.75   mycroft 		reg = pcic_read(h, -1);
    183        1.75   mycroft 		if ((reg & PCIC_CIRRUS_CHIP_INFO_CHIP_ID) ==
    184        1.75   mycroft 		    PCIC_CIRRUS_CHIP_INFO_CHIP_ID) {
    185        1.75   mycroft 			reg = pcic_read(h, -1);
    186        1.75   mycroft 			if ((reg & PCIC_CIRRUS_CHIP_INFO_CHIP_ID) == 0)
    187        1.75   mycroft 				return (PCIC_VENDOR_CIRRUS_PD67XX);
    188        1.75   mycroft 		}
    189        1.75   mycroft 
    190        1.75   mycroft 		/*
    191        1.69  takemura 		 * check for Ricoh RF5C[23]96
    192        1.69  takemura 		 */
    193        1.69  takemura 		reg = pcic_read(h, PCIC_RICOH_REG_CHIP_ID);
    194        1.69  takemura 		switch (reg) {
    195        1.69  takemura 		case PCIC_RICOH_CHIP_ID_5C296:
    196        1.75   mycroft 			return (PCIC_VENDOR_RICOH_5C296);
    197        1.69  takemura 		case PCIC_RICOH_CHIP_ID_5C396:
    198        1.75   mycroft 			return (PCIC_VENDOR_RICOH_5C396);
    199        1.69  takemura 		}
    200        1.69  takemura 	}
    201        1.69  takemura 
    202        1.75   mycroft 	return (vendor);
    203         1.2   thorpej }
    204         1.2   thorpej 
    205        1.90  christos const char *
    206         1.2   thorpej pcic_vendor_to_string(vendor)
    207         1.2   thorpej 	int vendor;
    208         1.2   thorpej {
    209         1.2   thorpej 	switch (vendor) {
    210         1.2   thorpej 	case PCIC_VENDOR_I82365SLR0:
    211         1.2   thorpej 		return ("Intel 82365SL Revision 0");
    212         1.2   thorpej 	case PCIC_VENDOR_I82365SLR1:
    213         1.2   thorpej 		return ("Intel 82365SL Revision 1");
    214        1.75   mycroft 	case PCIC_VENDOR_CIRRUS_PD67XX:
    215        1.75   mycroft 		return ("Cirrus PD6710/2X");
    216        1.69  takemura 	case PCIC_VENDOR_I82365SL_DF:
    217        1.69  takemura 		return ("Intel 82365SL-DF");
    218        1.69  takemura 	case PCIC_VENDOR_RICOH_5C296:
    219        1.69  takemura 		return ("Ricoh RF5C296");
    220        1.69  takemura 	case PCIC_VENDOR_RICOH_5C396:
    221        1.69  takemura 		return ("Ricoh RF5C396");
    222        1.69  takemura 	case PCIC_VENDOR_IBM:
    223        1.69  takemura 		return ("IBM PCIC");
    224        1.69  takemura 	case PCIC_VENDOR_IBM_KING:
    225        1.69  takemura 		return ("IBM KING");
    226         1.2   thorpej 	}
    227         1.2   thorpej 
    228         1.2   thorpej 	return ("Unknown controller");
    229         1.2   thorpej }
    230         1.2   thorpej 
    231         1.2   thorpej void
    232         1.2   thorpej pcic_attach(sc)
    233         1.2   thorpej 	struct pcic_softc *sc;
    234         1.2   thorpej {
    235        1.75   mycroft 	int i, reg, chip, socket;
    236        1.54   mycroft 	struct pcic_handle *h;
    237         1.2   thorpej 
    238        1.33    chopps 	DPRINTF(("pcic ident regs:"));
    239         1.2   thorpej 
    240       1.101        ad 	mutex_init(&sc->sc_pcic_lock, MUTEX_DEFAULT, IPL_NONE);
    241        1.53   thorpej 
    242        1.33    chopps 	/* find and configure for the available sockets */
    243        1.94  christos 	for (i = 0; i < __arraycount(sc->handle); i++) {
    244        1.54   mycroft 		h = &sc->handle[i];
    245        1.33    chopps 		chip = i / 2;
    246        1.33    chopps 		socket = i % 2;
    247        1.54   mycroft 
    248        1.54   mycroft 		h->ph_parent = (struct device *)sc;
    249        1.54   mycroft 		h->chip = chip;
    250        1.87  drochner 		h->socket = socket;
    251        1.54   mycroft 		h->sock = chip * PCIC_CHIP_OFFSET + socket * PCIC_SOCKET_OFFSET;
    252        1.54   mycroft 		h->laststate = PCIC_LASTSTATE_EMPTY;
    253        1.35     enami 		/* initialize pcic_read and pcic_write functions */
    254        1.54   mycroft 		h->ph_read = st_pcic_read;
    255        1.54   mycroft 		h->ph_write = st_pcic_write;
    256        1.54   mycroft 		h->ph_bus_t = sc->iot;
    257        1.54   mycroft 		h->ph_bus_h = sc->ioh;
    258        1.75   mycroft 		h->flags = 0;
    259        1.54   mycroft 
    260        1.33    chopps 		/* need to read vendor -- for cirrus to report no xtra chip */
    261        1.94  christos 		if (socket == 0) {
    262        1.94  christos 			h->vendor = pcic_vendor(h);
    263        1.94  christos 			if (i < __arraycount(sc->handle) - 1)
    264        1.94  christos 				(h+1)->vendor = h->vendor;
    265        1.94  christos 		}
    266        1.54   mycroft 
    267        1.75   mycroft 		switch (h->vendor) {
    268        1.75   mycroft 		case PCIC_VENDOR_NONE:
    269        1.75   mycroft 			/* no chip */
    270        1.75   mycroft 			continue;
    271        1.75   mycroft 		case PCIC_VENDOR_CIRRUS_PD67XX:
    272        1.75   mycroft 			reg = pcic_read(h, PCIC_CIRRUS_CHIP_INFO);
    273        1.75   mycroft 			if (socket == 0 ||
    274        1.75   mycroft 			    (reg & PCIC_CIRRUS_CHIP_INFO_SLOTS))
    275        1.75   mycroft 				h->flags = PCIC_FLAG_SOCKETP;
    276        1.75   mycroft 			break;
    277        1.89     perry 		default:
    278        1.75   mycroft 			/*
    279        1.75   mycroft 			 * During the socket probe, read the ident register
    280        1.75   mycroft 			 * twice.  I don't understand why, but sometimes the
    281        1.75   mycroft 			 * clone chips in hpcmips boxes read all-0s the first
    282        1.75   mycroft 			 * time. -- mycroft
    283        1.75   mycroft 			 */
    284        1.75   mycroft 			reg = pcic_read(h, PCIC_IDENT);
    285        1.75   mycroft 			DPRINTF(("socket %d ident reg 0x%02x\n", i, reg));
    286        1.75   mycroft 			reg = pcic_read(h, PCIC_IDENT);
    287        1.75   mycroft 			DPRINTF(("socket %d ident reg 0x%02x\n", i, reg));
    288        1.75   mycroft 			if (pcic_ident_ok(reg))
    289        1.75   mycroft 				h->flags = PCIC_FLAG_SOCKETP;
    290        1.75   mycroft 			break;
    291        1.75   mycroft 		}
    292         1.2   thorpej 	}
    293         1.2   thorpej 
    294        1.94  christos 	for (i = 0; i < __arraycount(sc->handle); i++) {
    295        1.54   mycroft 		h = &sc->handle[i];
    296        1.54   mycroft 
    297        1.54   mycroft 		if (h->flags & PCIC_FLAG_SOCKETP) {
    298        1.54   mycroft 			SIMPLEQ_INIT(&h->events);
    299        1.33    chopps 
    300        1.75   mycroft 			/* disable interrupts and leave socket in reset */
    301        1.83   mycroft 			pcic_write(h, PCIC_INTR, 0);
    302        1.83   mycroft 
    303        1.83   mycroft 			/* zero out the address windows */
    304        1.83   mycroft 			pcic_write(h, PCIC_ADDRWIN_ENABLE, 0);
    305        1.83   mycroft 
    306        1.83   mycroft 			/* power down the socket */
    307        1.83   mycroft 			pcic_write(h, PCIC_PWRCTL, 0);
    308        1.83   mycroft 
    309        1.54   mycroft 			pcic_write(h, PCIC_CSC_INTR, 0);
    310        1.54   mycroft 			(void) pcic_read(h, PCIC_CSC);
    311         1.2   thorpej 		}
    312         1.2   thorpej 	}
    313         1.2   thorpej 
    314        1.33    chopps 	/* print detected info */
    315        1.94  christos 	for (i = 0; i < __arraycount(sc->handle) - 1; i += 2) {
    316        1.54   mycroft 		h = &sc->handle[i];
    317        1.33    chopps 		chip = i / 2;
    318         1.2   thorpej 
    319        1.75   mycroft 		if (h->vendor == PCIC_VENDOR_NONE)
    320        1.75   mycroft 			continue;
    321        1.75   mycroft 
    322       1.102    cegger 		aprint_normal_dev(&sc->dev, "controller %d (%s) has ",
    323        1.72   thorpej 		    chip, pcic_vendor_to_string(sc->handle[i].vendor));
    324         1.2   thorpej 
    325        1.54   mycroft 		if ((h->flags & PCIC_FLAG_SOCKETP) &&
    326        1.54   mycroft 		    ((h+1)->flags & PCIC_FLAG_SOCKETP))
    327        1.72   thorpej 			aprint_normal("sockets A and B\n");
    328        1.54   mycroft 		else if (h->flags & PCIC_FLAG_SOCKETP)
    329        1.72   thorpej 			aprint_normal("socket A only\n");
    330        1.54   mycroft 		else if ((h+1)->flags & PCIC_FLAG_SOCKETP)
    331        1.72   thorpej 			aprint_normal("socket B only\n");
    332         1.2   thorpej 		else
    333        1.72   thorpej 			aprint_normal("no sockets\n");
    334         1.2   thorpej 	}
    335         1.2   thorpej }
    336         1.2   thorpej 
    337        1.33    chopps /*
    338        1.33    chopps  * attach the sockets before we know what interrupts we have
    339        1.33    chopps  */
    340         1.2   thorpej void
    341         1.2   thorpej pcic_attach_sockets(sc)
    342         1.2   thorpej 	struct pcic_softc *sc;
    343         1.2   thorpej {
    344         1.2   thorpej 	int i;
    345         1.2   thorpej 
    346        1.94  christos 	for (i = 0; i < __arraycount(sc->handle); i++)
    347         1.2   thorpej 		if (sc->handle[i].flags & PCIC_FLAG_SOCKETP)
    348         1.2   thorpej 			pcic_attach_socket(&sc->handle[i]);
    349         1.2   thorpej }
    350         1.2   thorpej 
    351         1.2   thorpej void
    352        1.49     enami pcic_power(why, arg)
    353        1.26  sommerfe 	int why;
    354        1.26  sommerfe 	void *arg;
    355        1.26  sommerfe {
    356        1.26  sommerfe 	struct pcic_handle *h = (struct pcic_handle *)arg;
    357        1.35     enami 	struct pcic_softc *sc = (struct pcic_softc *)h->ph_parent;
    358        1.33    chopps 	int reg;
    359        1.33    chopps 
    360       1.102    cegger 	DPRINTF(("%s: power: why %d\n", device_xname(h->ph_parent), why));
    361        1.26  sommerfe 
    362        1.26  sommerfe 	if (h->flags & PCIC_FLAG_SOCKETP) {
    363        1.26  sommerfe 		if ((why == PWR_RESUME) &&
    364        1.26  sommerfe 		    (pcic_read(h, PCIC_CSC_INTR) == 0)) {
    365        1.26  sommerfe #ifdef PCICDEBUG
    366        1.26  sommerfe 			char bitbuf[64];
    367        1.26  sommerfe #endif
    368        1.33    chopps 			reg = PCIC_CSC_INTR_CD_ENABLE;
    369        1.33    chopps 			if (sc->irq != -1)
    370        1.33    chopps 			    reg |= sc->irq << PCIC_CSC_INTR_IRQ_SHIFT;
    371        1.33    chopps 			pcic_write(h, PCIC_CSC_INTR, reg);
    372  1.102.12.1     skrll #ifdef PCICDEBUG
    373  1.102.12.1     skrll 			snprintb(bitbuf, sizeof(bitbuf), PCIC_CSC_INTR_FORMAT,
    374  1.102.12.1     skrll 			    pcic_read(h, PCIC_CSC_INTR));
    375  1.102.12.1     skrll #endif
    376        1.26  sommerfe 			DPRINTF(("%s: CSC_INTR was zero; reset to %s\n",
    377  1.102.12.1     skrll 			    device_xname(&sc->dev), bitbuf));
    378        1.26  sommerfe 		}
    379        1.42    itojun 
    380        1.42    itojun 		/*
    381        1.42    itojun 		 * check for card insertion or removal during suspend period.
    382        1.42    itojun 		 * XXX: the code can't cope with card swap (remove then insert).
    383        1.42    itojun 		 * how can we detect such situation?
    384        1.42    itojun 		 */
    385        1.42    itojun 		if (why == PWR_RESUME)
    386        1.42    itojun 			(void)pcic_intr_socket(h);
    387        1.26  sommerfe 	}
    388        1.26  sommerfe }
    389        1.26  sommerfe 
    390        1.26  sommerfe 
    391        1.33    chopps /*
    392        1.33    chopps  * attach a socket -- we don't know about irqs yet
    393        1.33    chopps  */
    394        1.26  sommerfe void
    395         1.2   thorpej pcic_attach_socket(h)
    396         1.2   thorpej 	struct pcic_handle *h;
    397         1.2   thorpej {
    398         1.2   thorpej 	struct pcmciabus_attach_args paa;
    399        1.35     enami 	struct pcic_softc *sc = (struct pcic_softc *)h->ph_parent;
    400        1.91  drochner 	int locs[PCMCIABUSCF_NLOCS];
    401        1.99        ad 	char cs[4];
    402         1.2   thorpej 
    403         1.2   thorpej 	/* initialize the rest of the handle */
    404         1.2   thorpej 
    405        1.14   thorpej 	h->shutdown = 0;
    406         1.2   thorpej 	h->memalloc = 0;
    407         1.2   thorpej 	h->ioalloc = 0;
    408         1.2   thorpej 	h->ih_irq = 0;
    409         1.2   thorpej 
    410         1.2   thorpej 	/* now, config one pcmcia device per socket */
    411         1.2   thorpej 
    412        1.25      haya 	paa.paa_busname = "pcmcia";
    413        1.25      haya 	paa.pct = (pcmcia_chipset_tag_t) sc->pct;
    414         1.2   thorpej 	paa.pch = (pcmcia_chipset_handle_t) h;
    415        1.25      haya 	paa.iobase = sc->iobase;
    416        1.25      haya 	paa.iosize = sc->iosize;
    417         1.2   thorpej 
    418        1.91  drochner 	locs[PCMCIABUSCF_CONTROLLER] = h->chip;
    419        1.91  drochner 	locs[PCMCIABUSCF_SOCKET] = h->socket;
    420        1.87  drochner 
    421        1.91  drochner 	h->pcmcia = config_found_sm_loc(&sc->dev, "pcmciabus", locs, &paa,
    422        1.92  drochner 					pcic_print, config_stdsubmatch);
    423        1.50   mycroft 	if (h->pcmcia == NULL) {
    424        1.50   mycroft 		h->flags &= ~PCIC_FLAG_SOCKETP;
    425        1.33    chopps 		return;
    426        1.50   mycroft 	}
    427         1.2   thorpej 
    428        1.33    chopps 	/*
    429        1.33    chopps 	 * queue creation of a kernel thread to handle insert/removal events.
    430        1.33    chopps 	 */
    431        1.33    chopps #ifdef DIAGNOSTIC
    432        1.33    chopps 	if (h->event_thread != NULL)
    433        1.33    chopps 		panic("pcic_attach_socket: event thread");
    434        1.33    chopps #endif
    435        1.33    chopps 	config_pending_incr();
    436        1.99        ad 	snprintf(cs, sizeof(cs), "%d,%d", h->chip, h->socket);
    437        1.99        ad 
    438        1.99        ad 	if (kthread_create(PRI_NONE, 0, NULL, pcic_event_thread, h,
    439       1.102    cegger 	    &h->event_thread, "%s,%s", device_xname(h->ph_parent), cs)) {
    440       1.102    cegger 		aprint_error_dev(h->ph_parent, "unable to create event thread for sock 0x%02x\n", h->sock);
    441        1.99        ad 		panic("pcic_attach_socket");
    442        1.99        ad 	}
    443        1.33    chopps }
    444         1.2   thorpej 
    445        1.33    chopps /*
    446        1.33    chopps  * now finish attaching the sockets, we are ready to allocate
    447        1.33    chopps  * interrupts
    448        1.33    chopps  */
    449        1.33    chopps void
    450        1.33    chopps pcic_attach_sockets_finish(sc)
    451        1.33    chopps 	struct pcic_softc *sc;
    452        1.33    chopps {
    453        1.33    chopps 	int i;
    454        1.33    chopps 
    455        1.94  christos 	for (i = 0; i < __arraycount(sc->handle); i++)
    456        1.51   mycroft 		if (sc->handle[i].flags & PCIC_FLAG_SOCKETP)
    457        1.33    chopps 			pcic_attach_socket_finish(&sc->handle[i]);
    458        1.33    chopps }
    459        1.33    chopps 
    460        1.33    chopps /*
    461        1.33    chopps  * finishing attaching the socket.  Interrupts may now be on
    462        1.33    chopps  * if so expects the pcic interrupt to be blocked
    463        1.33    chopps  */
    464        1.33    chopps void
    465        1.33    chopps pcic_attach_socket_finish(h)
    466        1.33    chopps 	struct pcic_handle *h;
    467        1.33    chopps {
    468        1.35     enami 	struct pcic_softc *sc = (struct pcic_softc *)h->ph_parent;
    469        1.83   mycroft 	int reg;
    470        1.33    chopps 
    471       1.102    cegger 	DPRINTF(("%s: attach finish socket %ld\n", device_xname(h->ph_parent),
    472        1.46   nathanw 	    (long) (h - &sc->handle[0])));
    473        1.51   mycroft 
    474        1.33    chopps 	/*
    475        1.33    chopps 	 * Set up a powerhook to ensure it continues to interrupt on
    476        1.33    chopps 	 * card detect even after suspend.
    477        1.33    chopps 	 * (this works around a bug seen in suspend-to-disk on the
    478        1.33    chopps 	 * Sony VAIO Z505; on resume, the CSC_INTR state is not preserved).
    479        1.33    chopps 	 */
    480       1.102    cegger 	powerhook_establish(device_xname(h->ph_parent), pcic_power, h);
    481        1.33    chopps 
    482        1.33    chopps 	/* enable interrupts on card detect, poll for them if no irq avail */
    483        1.33    chopps 	reg = PCIC_CSC_INTR_CD_ENABLE;
    484        1.57   thorpej 	if (sc->irq == -1) {
    485        1.57   thorpej 		if (sc->poll_established == 0) {
    486        1.99        ad 			callout_init(&sc->poll_ch, 0);
    487        1.57   thorpej 			callout_reset(&sc->poll_ch, hz / 2, pcic_poll_intr, sc);
    488        1.57   thorpej 			sc->poll_established = 1;
    489        1.57   thorpej 		}
    490        1.57   thorpej 	} else
    491        1.33    chopps 		reg |= sc->irq << PCIC_CSC_INTR_IRQ_SHIFT;
    492        1.33    chopps 	pcic_write(h, PCIC_CSC_INTR, reg);
    493        1.33    chopps 
    494        1.33    chopps 	/* steer above mgmt interrupt to configured place */
    495        1.73   mycroft 	if (sc->irq == 0)
    496        1.83   mycroft 		pcic_write(h, PCIC_INTR, PCIC_INTR_ENABLE);
    497        1.33    chopps 
    498        1.33    chopps 	/* clear possible card detect interrupt */
    499        1.83   mycroft 	(void) pcic_read(h, PCIC_CSC);
    500        1.33    chopps 
    501       1.102    cegger 	DPRINTF(("%s: attach finish vendor 0x%02x\n", device_xname(h->ph_parent),
    502        1.33    chopps 	    h->vendor));
    503        1.33    chopps 
    504        1.33    chopps 	/* unsleep the cirrus controller */
    505        1.75   mycroft 	if (h->vendor == PCIC_VENDOR_CIRRUS_PD67XX) {
    506        1.33    chopps 		reg = pcic_read(h, PCIC_CIRRUS_MISC_CTL_2);
    507        1.33    chopps 		if (reg & PCIC_CIRRUS_MISC_CTL_2_SUSPEND) {
    508        1.33    chopps 			DPRINTF(("%s: socket %02x was suspended\n",
    509       1.102    cegger 			    device_xname(h->ph_parent), h->sock));
    510        1.33    chopps 			reg &= ~PCIC_CIRRUS_MISC_CTL_2_SUSPEND;
    511        1.33    chopps 			pcic_write(h, PCIC_CIRRUS_MISC_CTL_2, reg);
    512        1.33    chopps 		}
    513        1.33    chopps 	}
    514        1.33    chopps 
    515        1.33    chopps 	/* if there's a card there, then attach it. */
    516        1.33    chopps 	reg = pcic_read(h, PCIC_IF_STATUS);
    517        1.33    chopps 	if ((reg & PCIC_IF_STATUS_CARDDETECT_MASK) ==
    518        1.33    chopps 	    PCIC_IF_STATUS_CARDDETECT_PRESENT) {
    519        1.33    chopps 		pcic_queue_event(h, PCIC_EVENT_INSERTION);
    520        1.33    chopps 		h->laststate = PCIC_LASTSTATE_PRESENT;
    521        1.33    chopps 	} else {
    522        1.33    chopps 		h->laststate = PCIC_LASTSTATE_EMPTY;
    523        1.33    chopps 	}
    524         1.2   thorpej }
    525         1.2   thorpej 
    526         1.2   thorpej void
    527        1.14   thorpej pcic_event_thread(arg)
    528        1.14   thorpej 	void *arg;
    529        1.14   thorpej {
    530        1.14   thorpej 	struct pcic_handle *h = arg;
    531        1.14   thorpej 	struct pcic_event *pe;
    532        1.29     enami 	int s, first = 1;
    533        1.35     enami 	struct pcic_softc *sc = (struct pcic_softc *)h->ph_parent;
    534        1.14   thorpej 
    535        1.14   thorpej 	while (h->shutdown == 0) {
    536        1.53   thorpej 		/*
    537        1.53   thorpej 		 * Serialize event processing on the PCIC.  We may
    538        1.53   thorpej 		 * sleep while we hold this lock.
    539        1.53   thorpej 		 */
    540       1.101        ad 		mutex_enter(&sc->sc_pcic_lock);
    541        1.53   thorpej 
    542        1.14   thorpej 		s = splhigh();
    543        1.14   thorpej 		if ((pe = SIMPLEQ_FIRST(&h->events)) == NULL) {
    544        1.14   thorpej 			splx(s);
    545        1.29     enami 			if (first) {
    546        1.29     enami 				first = 0;
    547        1.29     enami 				config_pending_decr();
    548        1.29     enami 			}
    549        1.53   thorpej 			/*
    550        1.53   thorpej 			 * No events to process; release the PCIC lock.
    551        1.53   thorpej 			 */
    552       1.101        ad 			(void) mutex_exit(&sc->sc_pcic_lock);
    553        1.14   thorpej 			(void) tsleep(&h->events, PWAIT, "pcicev", 0);
    554        1.14   thorpej 			continue;
    555        1.20   msaitoh 		} else {
    556        1.20   msaitoh 			splx(s);
    557        1.20   msaitoh 			/* sleep .25s to be enqueued chatterling interrupts */
    558        1.98  christos 			(void) tsleep((void *)pcic_event_thread, PWAIT,
    559        1.35     enami 			    "pcicss", hz/4);
    560        1.14   thorpej 		}
    561        1.20   msaitoh 		s = splhigh();
    562        1.66     lukem 		SIMPLEQ_REMOVE_HEAD(&h->events, pe_q);
    563        1.14   thorpej 		splx(s);
    564        1.14   thorpej 
    565        1.14   thorpej 		switch (pe->pe_type) {
    566        1.14   thorpej 		case PCIC_EVENT_INSERTION:
    567        1.20   msaitoh 			s = splhigh();
    568        1.20   msaitoh 			while (1) {
    569        1.20   msaitoh 				struct pcic_event *pe1, *pe2;
    570        1.20   msaitoh 
    571        1.20   msaitoh 				if ((pe1 = SIMPLEQ_FIRST(&h->events)) == NULL)
    572        1.20   msaitoh 					break;
    573        1.20   msaitoh 				if (pe1->pe_type != PCIC_EVENT_REMOVAL)
    574        1.20   msaitoh 					break;
    575        1.20   msaitoh 				if ((pe2 = SIMPLEQ_NEXT(pe1, pe_q)) == NULL)
    576        1.20   msaitoh 					break;
    577        1.20   msaitoh 				if (pe2->pe_type == PCIC_EVENT_INSERTION) {
    578        1.66     lukem 					SIMPLEQ_REMOVE_HEAD(&h->events, pe_q);
    579        1.20   msaitoh 					free(pe1, M_TEMP);
    580        1.66     lukem 					SIMPLEQ_REMOVE_HEAD(&h->events, pe_q);
    581        1.20   msaitoh 					free(pe2, M_TEMP);
    582        1.20   msaitoh 				}
    583        1.20   msaitoh 			}
    584        1.20   msaitoh 			splx(s);
    585        1.89     perry 
    586        1.35     enami 			DPRINTF(("%s: insertion event\n",
    587       1.102    cegger 			    device_xname(h->ph_parent)));
    588        1.14   thorpej 			pcic_attach_card(h);
    589        1.14   thorpej 			break;
    590        1.14   thorpej 
    591        1.14   thorpej 		case PCIC_EVENT_REMOVAL:
    592        1.20   msaitoh 			s = splhigh();
    593        1.20   msaitoh 			while (1) {
    594        1.20   msaitoh 				struct pcic_event *pe1, *pe2;
    595        1.20   msaitoh 
    596        1.20   msaitoh 				if ((pe1 = SIMPLEQ_FIRST(&h->events)) == NULL)
    597        1.20   msaitoh 					break;
    598        1.20   msaitoh 				if (pe1->pe_type != PCIC_EVENT_INSERTION)
    599        1.20   msaitoh 					break;
    600        1.20   msaitoh 				if ((pe2 = SIMPLEQ_NEXT(pe1, pe_q)) == NULL)
    601        1.20   msaitoh 					break;
    602        1.20   msaitoh 				if (pe2->pe_type == PCIC_EVENT_REMOVAL) {
    603        1.66     lukem 					SIMPLEQ_REMOVE_HEAD(&h->events, pe_q);
    604        1.20   msaitoh 					free(pe1, M_TEMP);
    605        1.66     lukem 					SIMPLEQ_REMOVE_HEAD(&h->events, pe_q);
    606        1.20   msaitoh 					free(pe2, M_TEMP);
    607        1.20   msaitoh 				}
    608        1.20   msaitoh 			}
    609        1.20   msaitoh 			splx(s);
    610        1.20   msaitoh 
    611        1.35     enami 			DPRINTF(("%s: removal event\n",
    612       1.102    cegger 			    device_xname(h->ph_parent)));
    613        1.15   thorpej 			pcic_detach_card(h, DETACH_FORCE);
    614        1.14   thorpej 			break;
    615        1.14   thorpej 
    616        1.14   thorpej 		default:
    617        1.14   thorpej 			panic("pcic_event_thread: unknown event %d",
    618        1.14   thorpej 			    pe->pe_type);
    619        1.14   thorpej 		}
    620        1.14   thorpej 		free(pe, M_TEMP);
    621        1.53   thorpej 
    622       1.101        ad 		mutex_exit(&sc->sc_pcic_lock);
    623        1.14   thorpej 	}
    624        1.14   thorpej 
    625        1.14   thorpej 	h->event_thread = NULL;
    626        1.14   thorpej 
    627        1.14   thorpej 	/* In case parent is waiting for us to exit. */
    628        1.25      haya 	wakeup(sc);
    629        1.14   thorpej 
    630        1.14   thorpej 	kthread_exit(0);
    631        1.14   thorpej }
    632        1.14   thorpej 
    633         1.2   thorpej int
    634         1.2   thorpej pcic_print(arg, pnp)
    635         1.2   thorpej 	void *arg;
    636         1.2   thorpej 	const char *pnp;
    637         1.2   thorpej {
    638         1.3     enami 	struct pcmciabus_attach_args *paa = arg;
    639         1.2   thorpej 	struct pcic_handle *h = (struct pcic_handle *) paa->pch;
    640         1.2   thorpej 
    641         1.2   thorpej 	/* Only "pcmcia"s can attach to "pcic"s... easy. */
    642         1.2   thorpej 	if (pnp)
    643        1.70   thorpej 		aprint_normal("pcmcia at %s", pnp);
    644         1.2   thorpej 
    645        1.87  drochner 	aprint_normal(" controller %d socket %d", h->chip, h->socket);
    646         1.2   thorpej 
    647         1.2   thorpej 	return (UNCONF);
    648         1.2   thorpej }
    649         1.2   thorpej 
    650        1.33    chopps void
    651        1.33    chopps pcic_poll_intr(arg)
    652        1.33    chopps 	void *arg;
    653        1.33    chopps {
    654        1.33    chopps 	struct pcic_softc *sc;
    655        1.33    chopps 	int i, s;
    656        1.33    chopps 
    657        1.33    chopps 	s = spltty();
    658        1.33    chopps 	sc = arg;
    659        1.94  christos 	for (i = 0; i < __arraycount(sc->handle); i++)
    660        1.33    chopps 		if (sc->handle[i].flags & PCIC_FLAG_SOCKETP)
    661        1.33    chopps 			(void)pcic_intr_socket(&sc->handle[i]);
    662        1.57   thorpej 	callout_reset(&sc->poll_ch, hz / 2, pcic_poll_intr, sc);
    663        1.33    chopps 	splx(s);
    664        1.33    chopps }
    665        1.33    chopps 
    666         1.2   thorpej int
    667         1.2   thorpej pcic_intr(arg)
    668         1.2   thorpej 	void *arg;
    669         1.2   thorpej {
    670         1.3     enami 	struct pcic_softc *sc = arg;
    671         1.2   thorpej 	int i, ret = 0;
    672         1.2   thorpej 
    673       1.102    cegger 	DPRINTF(("%s: intr\n", device_xname(&sc->dev)));
    674         1.2   thorpej 
    675        1.94  christos 	for (i = 0; i < __arraycount(sc->handle); i++)
    676         1.2   thorpej 		if (sc->handle[i].flags & PCIC_FLAG_SOCKETP)
    677         1.2   thorpej 			ret += pcic_intr_socket(&sc->handle[i]);
    678         1.2   thorpej 
    679         1.2   thorpej 	return (ret ? 1 : 0);
    680         1.2   thorpej }
    681         1.2   thorpej 
    682         1.2   thorpej int
    683         1.2   thorpej pcic_intr_socket(h)
    684         1.2   thorpej 	struct pcic_handle *h;
    685         1.2   thorpej {
    686         1.2   thorpej 	int cscreg;
    687         1.2   thorpej 
    688         1.2   thorpej 	cscreg = pcic_read(h, PCIC_CSC);
    689         1.2   thorpej 
    690         1.2   thorpej 	cscreg &= (PCIC_CSC_GPI |
    691         1.2   thorpej 		   PCIC_CSC_CD |
    692         1.2   thorpej 		   PCIC_CSC_READY |
    693         1.2   thorpej 		   PCIC_CSC_BATTWARN |
    694         1.2   thorpej 		   PCIC_CSC_BATTDEAD);
    695         1.2   thorpej 
    696         1.2   thorpej 	if (cscreg & PCIC_CSC_GPI) {
    697       1.102    cegger 		DPRINTF(("%s: %02x GPI\n", device_xname(h->ph_parent), h->sock));
    698         1.2   thorpej 	}
    699         1.2   thorpej 	if (cscreg & PCIC_CSC_CD) {
    700         1.2   thorpej 		int statreg;
    701         1.2   thorpej 
    702         1.2   thorpej 		statreg = pcic_read(h, PCIC_IF_STATUS);
    703         1.2   thorpej 
    704       1.102    cegger 		DPRINTF(("%s: %02x CD %x\n", device_xname(h->ph_parent), h->sock,
    705         1.2   thorpej 		    statreg));
    706         1.2   thorpej 
    707         1.2   thorpej 		if ((statreg & PCIC_IF_STATUS_CARDDETECT_MASK) ==
    708         1.2   thorpej 		    PCIC_IF_STATUS_CARDDETECT_PRESENT) {
    709        1.20   msaitoh 			if (h->laststate != PCIC_LASTSTATE_PRESENT) {
    710        1.14   thorpej 				DPRINTF(("%s: enqueing INSERTION event\n",
    711       1.102    cegger 					 device_xname(h->ph_parent)));
    712        1.14   thorpej 				pcic_queue_event(h, PCIC_EVENT_INSERTION);
    713        1.14   thorpej 			}
    714        1.20   msaitoh 			h->laststate = PCIC_LASTSTATE_PRESENT;
    715         1.2   thorpej 		} else {
    716        1.20   msaitoh 			if (h->laststate == PCIC_LASTSTATE_PRESENT) {
    717        1.15   thorpej 				/* Deactivate the card now. */
    718        1.15   thorpej 				DPRINTF(("%s: deactivating card\n",
    719       1.102    cegger 					 device_xname(h->ph_parent)));
    720        1.15   thorpej 				pcic_deactivate_card(h);
    721        1.15   thorpej 
    722        1.14   thorpej 				DPRINTF(("%s: enqueing REMOVAL event\n",
    723       1.102    cegger 					 device_xname(h->ph_parent)));
    724        1.14   thorpej 				pcic_queue_event(h, PCIC_EVENT_REMOVAL);
    725        1.14   thorpej 			}
    726        1.83   mycroft 			h->laststate = PCIC_LASTSTATE_EMPTY;
    727         1.2   thorpej 		}
    728         1.2   thorpej 	}
    729         1.2   thorpej 	if (cscreg & PCIC_CSC_READY) {
    730       1.102    cegger 		DPRINTF(("%s: %02x READY\n", device_xname(h->ph_parent), h->sock));
    731         1.2   thorpej 		/* shouldn't happen */
    732         1.2   thorpej 	}
    733         1.2   thorpej 	if (cscreg & PCIC_CSC_BATTWARN) {
    734       1.102    cegger 		DPRINTF(("%s: %02x BATTWARN\n", device_xname(h->ph_parent),
    735        1.35     enami 		    h->sock));
    736         1.2   thorpej 	}
    737         1.2   thorpej 	if (cscreg & PCIC_CSC_BATTDEAD) {
    738       1.102    cegger 		DPRINTF(("%s: %02x BATTDEAD\n", device_xname(h->ph_parent),
    739        1.35     enami 		    h->sock));
    740         1.2   thorpej 	}
    741         1.2   thorpej 	return (cscreg ? 1 : 0);
    742        1.14   thorpej }
    743        1.14   thorpej 
    744        1.14   thorpej void
    745        1.14   thorpej pcic_queue_event(h, event)
    746        1.14   thorpej 	struct pcic_handle *h;
    747        1.14   thorpej 	int event;
    748        1.14   thorpej {
    749        1.14   thorpej 	struct pcic_event *pe;
    750        1.14   thorpej 	int s;
    751        1.14   thorpej 
    752        1.14   thorpej 	pe = malloc(sizeof(*pe), M_TEMP, M_NOWAIT);
    753        1.14   thorpej 	if (pe == NULL)
    754        1.14   thorpej 		panic("pcic_queue_event: can't allocate event");
    755        1.14   thorpej 
    756        1.14   thorpej 	pe->pe_type = event;
    757        1.14   thorpej 	s = splhigh();
    758        1.14   thorpej 	SIMPLEQ_INSERT_TAIL(&h->events, pe, pe_q);
    759        1.14   thorpej 	splx(s);
    760        1.14   thorpej 	wakeup(&h->events);
    761         1.2   thorpej }
    762         1.2   thorpej 
    763         1.2   thorpej void
    764         1.2   thorpej pcic_attach_card(h)
    765         1.2   thorpej 	struct pcic_handle *h;
    766         1.2   thorpej {
    767        1.15   thorpej 
    768        1.20   msaitoh 	if (!(h->flags & PCIC_FLAG_CARDP)) {
    769        1.20   msaitoh 		/* call the MI attach function */
    770        1.20   msaitoh 		pcmcia_card_attach(h->pcmcia);
    771         1.2   thorpej 
    772        1.20   msaitoh 		h->flags |= PCIC_FLAG_CARDP;
    773        1.20   msaitoh 	} else {
    774        1.20   msaitoh 		DPRINTF(("pcic_attach_card: already attached"));
    775        1.20   msaitoh 	}
    776         1.2   thorpej }
    777         1.2   thorpej 
    778         1.2   thorpej void
    779        1.15   thorpej pcic_detach_card(h, flags)
    780         1.2   thorpej 	struct pcic_handle *h;
    781        1.15   thorpej 	int flags;		/* DETACH_* */
    782         1.2   thorpej {
    783        1.15   thorpej 
    784        1.20   msaitoh 	if (h->flags & PCIC_FLAG_CARDP) {
    785        1.20   msaitoh 		h->flags &= ~PCIC_FLAG_CARDP;
    786         1.2   thorpej 
    787        1.20   msaitoh 		/* call the MI detach function */
    788        1.20   msaitoh 		pcmcia_card_detach(h->pcmcia, flags);
    789        1.20   msaitoh 	} else {
    790        1.20   msaitoh 		DPRINTF(("pcic_detach_card: already detached"));
    791        1.20   msaitoh 	}
    792        1.15   thorpej }
    793        1.15   thorpej 
    794        1.15   thorpej void
    795        1.15   thorpej pcic_deactivate_card(h)
    796        1.15   thorpej 	struct pcic_handle *h;
    797        1.15   thorpej {
    798        1.74   mycroft 	int intr;
    799         1.2   thorpej 
    800        1.15   thorpej 	/* call the MI deactivate function */
    801        1.15   thorpej 	pcmcia_card_deactivate(h->pcmcia);
    802         1.2   thorpej 
    803        1.15   thorpej 	/* reset the socket */
    804        1.74   mycroft 	intr = pcic_read(h, PCIC_INTR);
    805        1.74   mycroft 	intr &= PCIC_INTR_ENABLE;
    806        1.74   mycroft 	pcic_write(h, PCIC_INTR, intr);
    807        1.86   mycroft 
    808        1.86   mycroft 	/* power down the socket */
    809        1.86   mycroft 	pcic_write(h, PCIC_PWRCTL, 0);
    810         1.2   thorpej }
    811         1.2   thorpej 
    812        1.89     perry int
    813         1.2   thorpej pcic_chip_mem_alloc(pch, size, pcmhp)
    814         1.2   thorpej 	pcmcia_chipset_handle_t pch;
    815         1.2   thorpej 	bus_size_t size;
    816         1.2   thorpej 	struct pcmcia_mem_handle *pcmhp;
    817         1.2   thorpej {
    818         1.2   thorpej 	struct pcic_handle *h = (struct pcic_handle *) pch;
    819         1.2   thorpej 	bus_space_handle_t memh;
    820         1.2   thorpej 	bus_addr_t addr;
    821         1.2   thorpej 	bus_size_t sizepg;
    822         1.2   thorpej 	int i, mask, mhandle;
    823        1.35     enami 	struct pcic_softc *sc = (struct pcic_softc *)h->ph_parent;
    824         1.2   thorpej 
    825         1.2   thorpej 	/* out of sc->memh, allocate as many pages as necessary */
    826         1.2   thorpej 
    827         1.2   thorpej 	/* convert size to PCIC pages */
    828         1.2   thorpej 	sizepg = (size + (PCIC_MEM_ALIGN - 1)) / PCIC_MEM_ALIGN;
    829        1.19  christos 	if (sizepg > PCIC_MAX_MEM_PAGES)
    830        1.19  christos 		return (1);
    831         1.2   thorpej 
    832         1.2   thorpej 	mask = (1 << sizepg) - 1;
    833         1.2   thorpej 
    834         1.2   thorpej 	addr = 0;		/* XXX gcc -Wuninitialized */
    835         1.2   thorpej 	mhandle = 0;		/* XXX gcc -Wuninitialized */
    836         1.2   thorpej 
    837        1.19  christos 	for (i = 0; i <= PCIC_MAX_MEM_PAGES - sizepg; i++) {
    838        1.25      haya 		if ((sc->subregionmask & (mask << i)) == (mask << i)) {
    839        1.25      haya 			if (bus_space_subregion(sc->memt, sc->memh,
    840         1.2   thorpej 			    i * PCIC_MEM_PAGESIZE,
    841         1.2   thorpej 			    sizepg * PCIC_MEM_PAGESIZE, &memh))
    842         1.2   thorpej 				return (1);
    843         1.2   thorpej 			mhandle = mask << i;
    844        1.25      haya 			addr = sc->membase + (i * PCIC_MEM_PAGESIZE);
    845        1.25      haya 			sc->subregionmask &= ~(mhandle);
    846        1.25      haya 			pcmhp->memt = sc->memt;
    847        1.19  christos 			pcmhp->memh = memh;
    848        1.19  christos 			pcmhp->addr = addr;
    849        1.19  christos 			pcmhp->size = size;
    850        1.19  christos 			pcmhp->mhandle = mhandle;
    851        1.19  christos 			pcmhp->realsize = sizepg * PCIC_MEM_PAGESIZE;
    852        1.19  christos 			return (0);
    853         1.2   thorpej 		}
    854         1.2   thorpej 	}
    855         1.2   thorpej 
    856        1.19  christos 	return (1);
    857         1.2   thorpej }
    858         1.2   thorpej 
    859        1.89     perry void
    860         1.2   thorpej pcic_chip_mem_free(pch, pcmhp)
    861         1.2   thorpej 	pcmcia_chipset_handle_t pch;
    862         1.2   thorpej 	struct pcmcia_mem_handle *pcmhp;
    863         1.2   thorpej {
    864         1.2   thorpej 	struct pcic_handle *h = (struct pcic_handle *) pch;
    865        1.35     enami 	struct pcic_softc *sc = (struct pcic_softc *)h->ph_parent;
    866         1.2   thorpej 
    867        1.25      haya 	sc->subregionmask |= pcmhp->mhandle;
    868         1.2   thorpej }
    869         1.2   thorpej 
    870        1.62  jdolecek static const struct mem_map_index_st {
    871         1.2   thorpej 	int	sysmem_start_lsb;
    872         1.2   thorpej 	int	sysmem_start_msb;
    873         1.2   thorpej 	int	sysmem_stop_lsb;
    874         1.2   thorpej 	int	sysmem_stop_msb;
    875         1.2   thorpej 	int	cardmem_lsb;
    876         1.2   thorpej 	int	cardmem_msb;
    877         1.2   thorpej 	int	memenable;
    878         1.2   thorpej } mem_map_index[] = {
    879         1.2   thorpej 	{
    880         1.2   thorpej 		PCIC_SYSMEM_ADDR0_START_LSB,
    881         1.2   thorpej 		PCIC_SYSMEM_ADDR0_START_MSB,
    882         1.2   thorpej 		PCIC_SYSMEM_ADDR0_STOP_LSB,
    883         1.2   thorpej 		PCIC_SYSMEM_ADDR0_STOP_MSB,
    884         1.2   thorpej 		PCIC_CARDMEM_ADDR0_LSB,
    885         1.2   thorpej 		PCIC_CARDMEM_ADDR0_MSB,
    886         1.2   thorpej 		PCIC_ADDRWIN_ENABLE_MEM0,
    887         1.2   thorpej 	},
    888         1.2   thorpej 	{
    889         1.2   thorpej 		PCIC_SYSMEM_ADDR1_START_LSB,
    890         1.2   thorpej 		PCIC_SYSMEM_ADDR1_START_MSB,
    891         1.2   thorpej 		PCIC_SYSMEM_ADDR1_STOP_LSB,
    892         1.2   thorpej 		PCIC_SYSMEM_ADDR1_STOP_MSB,
    893         1.2   thorpej 		PCIC_CARDMEM_ADDR1_LSB,
    894         1.2   thorpej 		PCIC_CARDMEM_ADDR1_MSB,
    895         1.2   thorpej 		PCIC_ADDRWIN_ENABLE_MEM1,
    896         1.2   thorpej 	},
    897         1.2   thorpej 	{
    898         1.2   thorpej 		PCIC_SYSMEM_ADDR2_START_LSB,
    899         1.2   thorpej 		PCIC_SYSMEM_ADDR2_START_MSB,
    900         1.2   thorpej 		PCIC_SYSMEM_ADDR2_STOP_LSB,
    901         1.2   thorpej 		PCIC_SYSMEM_ADDR2_STOP_MSB,
    902         1.2   thorpej 		PCIC_CARDMEM_ADDR2_LSB,
    903         1.2   thorpej 		PCIC_CARDMEM_ADDR2_MSB,
    904         1.2   thorpej 		PCIC_ADDRWIN_ENABLE_MEM2,
    905         1.2   thorpej 	},
    906         1.2   thorpej 	{
    907         1.2   thorpej 		PCIC_SYSMEM_ADDR3_START_LSB,
    908         1.2   thorpej 		PCIC_SYSMEM_ADDR3_START_MSB,
    909         1.2   thorpej 		PCIC_SYSMEM_ADDR3_STOP_LSB,
    910         1.2   thorpej 		PCIC_SYSMEM_ADDR3_STOP_MSB,
    911         1.2   thorpej 		PCIC_CARDMEM_ADDR3_LSB,
    912         1.2   thorpej 		PCIC_CARDMEM_ADDR3_MSB,
    913         1.2   thorpej 		PCIC_ADDRWIN_ENABLE_MEM3,
    914         1.2   thorpej 	},
    915         1.2   thorpej 	{
    916         1.2   thorpej 		PCIC_SYSMEM_ADDR4_START_LSB,
    917         1.2   thorpej 		PCIC_SYSMEM_ADDR4_START_MSB,
    918         1.2   thorpej 		PCIC_SYSMEM_ADDR4_STOP_LSB,
    919         1.2   thorpej 		PCIC_SYSMEM_ADDR4_STOP_MSB,
    920         1.2   thorpej 		PCIC_CARDMEM_ADDR4_LSB,
    921         1.2   thorpej 		PCIC_CARDMEM_ADDR4_MSB,
    922         1.2   thorpej 		PCIC_ADDRWIN_ENABLE_MEM4,
    923         1.2   thorpej 	},
    924         1.2   thorpej };
    925         1.2   thorpej 
    926        1.89     perry void
    927         1.2   thorpej pcic_chip_do_mem_map(h, win)
    928         1.2   thorpej 	struct pcic_handle *h;
    929         1.2   thorpej 	int win;
    930         1.2   thorpej {
    931         1.2   thorpej 	int reg;
    932        1.28      joda 	int kind = h->mem[win].kind & ~PCMCIA_WIDTH_MEM_MASK;
    933        1.35     enami 	int mem8 =
    934        1.47    chopps 	    (h->mem[win].kind & PCMCIA_WIDTH_MEM_MASK) == PCMCIA_WIDTH_MEM8
    935        1.47    chopps 	    || (kind == PCMCIA_MEM_ATTR);
    936        1.28      joda 
    937        1.33    chopps 	DPRINTF(("mem8 %d\n", mem8));
    938        1.33    chopps 	/* mem8 = 1; */
    939        1.33    chopps 
    940         1.2   thorpej 	pcic_write(h, mem_map_index[win].sysmem_start_lsb,
    941         1.2   thorpej 	    (h->mem[win].addr >> PCIC_SYSMEM_ADDRX_SHIFT) & 0xff);
    942         1.2   thorpej 	pcic_write(h, mem_map_index[win].sysmem_start_msb,
    943         1.2   thorpej 	    ((h->mem[win].addr >> (PCIC_SYSMEM_ADDRX_SHIFT + 8)) &
    944        1.43      joda 	    PCIC_SYSMEM_ADDRX_START_MSB_ADDR_MASK) |
    945        1.44     enami 	    (mem8 ? 0 : PCIC_SYSMEM_ADDRX_START_MSB_DATASIZE_16BIT));
    946         1.2   thorpej 
    947         1.2   thorpej 	pcic_write(h, mem_map_index[win].sysmem_stop_lsb,
    948         1.2   thorpej 	    ((h->mem[win].addr + h->mem[win].size) >>
    949         1.2   thorpej 	    PCIC_SYSMEM_ADDRX_SHIFT) & 0xff);
    950         1.2   thorpej 	pcic_write(h, mem_map_index[win].sysmem_stop_msb,
    951         1.2   thorpej 	    (((h->mem[win].addr + h->mem[win].size) >>
    952         1.2   thorpej 	    (PCIC_SYSMEM_ADDRX_SHIFT + 8)) &
    953         1.2   thorpej 	    PCIC_SYSMEM_ADDRX_STOP_MSB_ADDR_MASK) |
    954         1.2   thorpej 	    PCIC_SYSMEM_ADDRX_STOP_MSB_WAIT2);
    955         1.2   thorpej 
    956         1.2   thorpej 	pcic_write(h, mem_map_index[win].cardmem_lsb,
    957         1.2   thorpej 	    (h->mem[win].offset >> PCIC_CARDMEM_ADDRX_SHIFT) & 0xff);
    958         1.2   thorpej 	pcic_write(h, mem_map_index[win].cardmem_msb,
    959         1.2   thorpej 	    ((h->mem[win].offset >> (PCIC_CARDMEM_ADDRX_SHIFT + 8)) &
    960         1.2   thorpej 	    PCIC_CARDMEM_ADDRX_MSB_ADDR_MASK) |
    961        1.28      joda 	    ((kind == PCMCIA_MEM_ATTR) ?
    962         1.2   thorpej 	    PCIC_CARDMEM_ADDRX_MSB_REGACTIVE_ATTR : 0));
    963         1.2   thorpej 
    964         1.2   thorpej 	reg = pcic_read(h, PCIC_ADDRWIN_ENABLE);
    965        1.43      joda 	reg |= (mem_map_index[win].memenable | PCIC_ADDRWIN_ENABLE_MEMCS16);
    966         1.2   thorpej 	pcic_write(h, PCIC_ADDRWIN_ENABLE, reg);
    967        1.21      marc 
    968        1.21      marc 	delay(100);
    969         1.2   thorpej 
    970         1.2   thorpej #ifdef PCICDEBUG
    971         1.2   thorpej 	{
    972         1.2   thorpej 		int r1, r2, r3, r4, r5, r6;
    973         1.2   thorpej 
    974         1.2   thorpej 		r1 = pcic_read(h, mem_map_index[win].sysmem_start_msb);
    975         1.2   thorpej 		r2 = pcic_read(h, mem_map_index[win].sysmem_start_lsb);
    976         1.2   thorpej 		r3 = pcic_read(h, mem_map_index[win].sysmem_stop_msb);
    977         1.2   thorpej 		r4 = pcic_read(h, mem_map_index[win].sysmem_stop_lsb);
    978         1.2   thorpej 		r5 = pcic_read(h, mem_map_index[win].cardmem_msb);
    979         1.2   thorpej 		r6 = pcic_read(h, mem_map_index[win].cardmem_lsb);
    980         1.2   thorpej 
    981         1.2   thorpej 		DPRINTF(("pcic_chip_do_mem_map window %d: %02x%02x %02x%02x "
    982         1.2   thorpej 		    "%02x%02x\n", win, r1, r2, r3, r4, r5, r6));
    983         1.2   thorpej 	}
    984         1.2   thorpej #endif
    985         1.2   thorpej }
    986         1.2   thorpej 
    987        1.89     perry int
    988         1.2   thorpej pcic_chip_mem_map(pch, kind, card_addr, size, pcmhp, offsetp, windowp)
    989         1.2   thorpej 	pcmcia_chipset_handle_t pch;
    990         1.2   thorpej 	int kind;
    991         1.2   thorpej 	bus_addr_t card_addr;
    992         1.2   thorpej 	bus_size_t size;
    993         1.2   thorpej 	struct pcmcia_mem_handle *pcmhp;
    994        1.65     soren 	bus_size_t *offsetp;
    995         1.2   thorpej 	int *windowp;
    996         1.2   thorpej {
    997         1.2   thorpej 	struct pcic_handle *h = (struct pcic_handle *) pch;
    998         1.2   thorpej 	bus_addr_t busaddr;
    999         1.2   thorpej 	long card_offset;
   1000         1.2   thorpej 	int i, win;
   1001        1.35     enami 	struct pcic_softc *sc = (struct pcic_softc *)h->ph_parent;
   1002         1.2   thorpej 
   1003         1.2   thorpej 	win = -1;
   1004         1.2   thorpej 	for (i = 0; i < (sizeof(mem_map_index) / sizeof(mem_map_index[0]));
   1005         1.2   thorpej 	    i++) {
   1006         1.2   thorpej 		if ((h->memalloc & (1 << i)) == 0) {
   1007         1.2   thorpej 			win = i;
   1008         1.2   thorpej 			h->memalloc |= (1 << i);
   1009         1.2   thorpej 			break;
   1010         1.2   thorpej 		}
   1011         1.2   thorpej 	}
   1012         1.2   thorpej 
   1013         1.2   thorpej 	if (win == -1)
   1014         1.2   thorpej 		return (1);
   1015         1.2   thorpej 
   1016         1.2   thorpej 	*windowp = win;
   1017         1.2   thorpej 
   1018         1.2   thorpej 	/* XXX this is pretty gross */
   1019         1.2   thorpej 
   1020        1.25      haya 	if (sc->memt != pcmhp->memt)
   1021         1.2   thorpej 		panic("pcic_chip_mem_map memt is bogus");
   1022         1.2   thorpej 
   1023         1.2   thorpej 	busaddr = pcmhp->addr;
   1024         1.2   thorpej 
   1025         1.2   thorpej 	/*
   1026         1.2   thorpej 	 * compute the address offset to the pcmcia address space for the
   1027         1.2   thorpej 	 * pcic.  this is intentionally signed.  The masks and shifts below
   1028         1.2   thorpej 	 * will cause TRT to happen in the pcic registers.  Deal with making
   1029         1.2   thorpej 	 * sure the address is aligned, and return the alignment offset.
   1030         1.2   thorpej 	 */
   1031         1.2   thorpej 
   1032         1.2   thorpej 	*offsetp = card_addr % PCIC_MEM_ALIGN;
   1033         1.2   thorpej 	card_addr -= *offsetp;
   1034         1.2   thorpej 
   1035         1.2   thorpej 	DPRINTF(("pcic_chip_mem_map window %d bus %lx+%lx+%lx at card addr "
   1036         1.2   thorpej 	    "%lx\n", win, (u_long) busaddr, (u_long) * offsetp, (u_long) size,
   1037         1.2   thorpej 	    (u_long) card_addr));
   1038         1.2   thorpej 
   1039         1.2   thorpej 	/*
   1040         1.2   thorpej 	 * include the offset in the size, and decrement size by one, since
   1041         1.2   thorpej 	 * the hw wants start/stop
   1042         1.2   thorpej 	 */
   1043         1.2   thorpej 	size += *offsetp - 1;
   1044         1.2   thorpej 
   1045         1.2   thorpej 	card_offset = (((long) card_addr) - ((long) busaddr));
   1046         1.2   thorpej 
   1047         1.2   thorpej 	h->mem[win].addr = busaddr;
   1048         1.2   thorpej 	h->mem[win].size = size;
   1049         1.2   thorpej 	h->mem[win].offset = card_offset;
   1050         1.2   thorpej 	h->mem[win].kind = kind;
   1051         1.2   thorpej 
   1052         1.2   thorpej 	pcic_chip_do_mem_map(h, win);
   1053         1.2   thorpej 
   1054         1.2   thorpej 	return (0);
   1055         1.2   thorpej }
   1056         1.2   thorpej 
   1057        1.89     perry void
   1058         1.2   thorpej pcic_chip_mem_unmap(pch, window)
   1059         1.2   thorpej 	pcmcia_chipset_handle_t pch;
   1060         1.2   thorpej 	int window;
   1061         1.2   thorpej {
   1062         1.2   thorpej 	struct pcic_handle *h = (struct pcic_handle *) pch;
   1063         1.2   thorpej 	int reg;
   1064         1.2   thorpej 
   1065         1.2   thorpej 	if (window >= (sizeof(mem_map_index) / sizeof(mem_map_index[0])))
   1066         1.2   thorpej 		panic("pcic_chip_mem_unmap: window out of range");
   1067         1.2   thorpej 
   1068         1.2   thorpej 	reg = pcic_read(h, PCIC_ADDRWIN_ENABLE);
   1069         1.2   thorpej 	reg &= ~mem_map_index[window].memenable;
   1070         1.2   thorpej 	pcic_write(h, PCIC_ADDRWIN_ENABLE, reg);
   1071         1.2   thorpej 
   1072         1.2   thorpej 	h->memalloc &= ~(1 << window);
   1073         1.2   thorpej }
   1074         1.2   thorpej 
   1075        1.89     perry int
   1076         1.2   thorpej pcic_chip_io_alloc(pch, start, size, align, pcihp)
   1077         1.2   thorpej 	pcmcia_chipset_handle_t pch;
   1078         1.2   thorpej 	bus_addr_t start;
   1079         1.2   thorpej 	bus_size_t size;
   1080         1.2   thorpej 	bus_size_t align;
   1081         1.2   thorpej 	struct pcmcia_io_handle *pcihp;
   1082         1.2   thorpej {
   1083         1.2   thorpej 	struct pcic_handle *h = (struct pcic_handle *) pch;
   1084         1.2   thorpej 	bus_space_tag_t iot;
   1085         1.2   thorpej 	bus_space_handle_t ioh;
   1086         1.2   thorpej 	bus_addr_t ioaddr;
   1087         1.2   thorpej 	int flags = 0;
   1088        1.35     enami 	struct pcic_softc *sc = (struct pcic_softc *)h->ph_parent;
   1089         1.2   thorpej 
   1090         1.2   thorpej 	/*
   1091         1.2   thorpej 	 * Allocate some arbitrary I/O space.
   1092         1.2   thorpej 	 */
   1093         1.2   thorpej 
   1094        1.25      haya 	iot = sc->iot;
   1095         1.2   thorpej 
   1096         1.2   thorpej 	if (start) {
   1097         1.2   thorpej 		ioaddr = start;
   1098         1.2   thorpej 		if (bus_space_map(iot, start, size, 0, &ioh))
   1099         1.2   thorpej 			return (1);
   1100         1.2   thorpej 		DPRINTF(("pcic_chip_io_alloc map port %lx+%lx\n",
   1101         1.2   thorpej 		    (u_long) ioaddr, (u_long) size));
   1102         1.2   thorpej 	} else {
   1103         1.2   thorpej 		flags |= PCMCIA_IO_ALLOCATED;
   1104        1.25      haya 		if (bus_space_alloc(iot, sc->iobase,
   1105        1.25      haya 		    sc->iobase + sc->iosize, size, align, 0, 0,
   1106         1.2   thorpej 		    &ioaddr, &ioh))
   1107         1.2   thorpej 			return (1);
   1108         1.2   thorpej 		DPRINTF(("pcic_chip_io_alloc alloc port %lx+%lx\n",
   1109         1.2   thorpej 		    (u_long) ioaddr, (u_long) size));
   1110         1.2   thorpej 	}
   1111         1.2   thorpej 
   1112         1.2   thorpej 	pcihp->iot = iot;
   1113         1.2   thorpej 	pcihp->ioh = ioh;
   1114         1.2   thorpej 	pcihp->addr = ioaddr;
   1115         1.2   thorpej 	pcihp->size = size;
   1116         1.2   thorpej 	pcihp->flags = flags;
   1117         1.2   thorpej 
   1118         1.2   thorpej 	return (0);
   1119         1.2   thorpej }
   1120         1.2   thorpej 
   1121        1.89     perry void
   1122        1.97  christos pcic_chip_io_free(pcmcia_chipset_handle_t pch,
   1123        1.96  christos     struct pcmcia_io_handle *pcihp)
   1124         1.2   thorpej {
   1125         1.2   thorpej 	bus_space_tag_t iot = pcihp->iot;
   1126         1.2   thorpej 	bus_space_handle_t ioh = pcihp->ioh;
   1127         1.2   thorpej 	bus_size_t size = pcihp->size;
   1128         1.2   thorpej 
   1129         1.2   thorpej 	if (pcihp->flags & PCMCIA_IO_ALLOCATED)
   1130         1.2   thorpej 		bus_space_free(iot, ioh, size);
   1131         1.2   thorpej 	else
   1132         1.2   thorpej 		bus_space_unmap(iot, ioh, size);
   1133         1.2   thorpej }
   1134         1.2   thorpej 
   1135         1.2   thorpej 
   1136        1.62  jdolecek static const struct io_map_index_st {
   1137         1.2   thorpej 	int	start_lsb;
   1138         1.2   thorpej 	int	start_msb;
   1139         1.2   thorpej 	int	stop_lsb;
   1140         1.2   thorpej 	int	stop_msb;
   1141         1.2   thorpej 	int	ioenable;
   1142         1.2   thorpej 	int	ioctlmask;
   1143         1.2   thorpej 	int	ioctlbits[3];		/* indexed by PCMCIA_WIDTH_* */
   1144         1.2   thorpej }               io_map_index[] = {
   1145         1.2   thorpej 	{
   1146         1.2   thorpej 		PCIC_IOADDR0_START_LSB,
   1147         1.2   thorpej 		PCIC_IOADDR0_START_MSB,
   1148         1.2   thorpej 		PCIC_IOADDR0_STOP_LSB,
   1149         1.2   thorpej 		PCIC_IOADDR0_STOP_MSB,
   1150         1.2   thorpej 		PCIC_ADDRWIN_ENABLE_IO0,
   1151         1.2   thorpej 		PCIC_IOCTL_IO0_WAITSTATE | PCIC_IOCTL_IO0_ZEROWAIT |
   1152         1.2   thorpej 		PCIC_IOCTL_IO0_IOCS16SRC_MASK | PCIC_IOCTL_IO0_DATASIZE_MASK,
   1153         1.2   thorpej 		{
   1154         1.2   thorpej 			PCIC_IOCTL_IO0_IOCS16SRC_CARD,
   1155         1.6     enami 			PCIC_IOCTL_IO0_IOCS16SRC_DATASIZE |
   1156         1.6     enami 			    PCIC_IOCTL_IO0_DATASIZE_8BIT,
   1157         1.6     enami 			PCIC_IOCTL_IO0_IOCS16SRC_DATASIZE |
   1158         1.6     enami 			    PCIC_IOCTL_IO0_DATASIZE_16BIT,
   1159         1.2   thorpej 		},
   1160         1.2   thorpej 	},
   1161         1.2   thorpej 	{
   1162         1.2   thorpej 		PCIC_IOADDR1_START_LSB,
   1163         1.2   thorpej 		PCIC_IOADDR1_START_MSB,
   1164         1.2   thorpej 		PCIC_IOADDR1_STOP_LSB,
   1165         1.2   thorpej 		PCIC_IOADDR1_STOP_MSB,
   1166         1.2   thorpej 		PCIC_ADDRWIN_ENABLE_IO1,
   1167         1.2   thorpej 		PCIC_IOCTL_IO1_WAITSTATE | PCIC_IOCTL_IO1_ZEROWAIT |
   1168         1.2   thorpej 		PCIC_IOCTL_IO1_IOCS16SRC_MASK | PCIC_IOCTL_IO1_DATASIZE_MASK,
   1169         1.2   thorpej 		{
   1170         1.2   thorpej 			PCIC_IOCTL_IO1_IOCS16SRC_CARD,
   1171         1.2   thorpej 			PCIC_IOCTL_IO1_IOCS16SRC_DATASIZE |
   1172         1.2   thorpej 			    PCIC_IOCTL_IO1_DATASIZE_8BIT,
   1173         1.2   thorpej 			PCIC_IOCTL_IO1_IOCS16SRC_DATASIZE |
   1174         1.2   thorpej 			    PCIC_IOCTL_IO1_DATASIZE_16BIT,
   1175         1.2   thorpej 		},
   1176         1.2   thorpej 	},
   1177         1.2   thorpej };
   1178         1.2   thorpej 
   1179        1.89     perry void
   1180         1.2   thorpej pcic_chip_do_io_map(h, win)
   1181         1.2   thorpej 	struct pcic_handle *h;
   1182         1.2   thorpej 	int win;
   1183         1.2   thorpej {
   1184         1.2   thorpej 	int reg;
   1185         1.2   thorpej 
   1186         1.2   thorpej 	DPRINTF(("pcic_chip_do_io_map win %d addr %lx size %lx width %d\n",
   1187         1.2   thorpej 	    win, (long) h->io[win].addr, (long) h->io[win].size,
   1188         1.2   thorpej 	    h->io[win].width * 8));
   1189         1.2   thorpej 
   1190         1.2   thorpej 	pcic_write(h, io_map_index[win].start_lsb, h->io[win].addr & 0xff);
   1191         1.2   thorpej 	pcic_write(h, io_map_index[win].start_msb,
   1192         1.2   thorpej 	    (h->io[win].addr >> 8) & 0xff);
   1193         1.2   thorpej 
   1194         1.2   thorpej 	pcic_write(h, io_map_index[win].stop_lsb,
   1195         1.2   thorpej 	    (h->io[win].addr + h->io[win].size - 1) & 0xff);
   1196         1.2   thorpej 	pcic_write(h, io_map_index[win].stop_msb,
   1197         1.2   thorpej 	    ((h->io[win].addr + h->io[win].size - 1) >> 8) & 0xff);
   1198         1.2   thorpej 
   1199         1.2   thorpej 	reg = pcic_read(h, PCIC_IOCTL);
   1200         1.2   thorpej 	reg &= ~io_map_index[win].ioctlmask;
   1201         1.2   thorpej 	reg |= io_map_index[win].ioctlbits[h->io[win].width];
   1202         1.2   thorpej 	pcic_write(h, PCIC_IOCTL, reg);
   1203         1.2   thorpej 
   1204         1.2   thorpej 	reg = pcic_read(h, PCIC_ADDRWIN_ENABLE);
   1205         1.2   thorpej 	reg |= io_map_index[win].ioenable;
   1206         1.2   thorpej 	pcic_write(h, PCIC_ADDRWIN_ENABLE, reg);
   1207         1.2   thorpej }
   1208         1.2   thorpej 
   1209        1.89     perry int
   1210         1.2   thorpej pcic_chip_io_map(pch, width, offset, size, pcihp, windowp)
   1211         1.2   thorpej 	pcmcia_chipset_handle_t pch;
   1212         1.2   thorpej 	int width;
   1213         1.2   thorpej 	bus_addr_t offset;
   1214         1.2   thorpej 	bus_size_t size;
   1215         1.2   thorpej 	struct pcmcia_io_handle *pcihp;
   1216         1.2   thorpej 	int *windowp;
   1217         1.2   thorpej {
   1218         1.2   thorpej 	struct pcic_handle *h = (struct pcic_handle *) pch;
   1219         1.2   thorpej 	bus_addr_t ioaddr = pcihp->addr + offset;
   1220         1.4     enami 	int i, win;
   1221         1.4     enami #ifdef PCICDEBUG
   1222        1.90  christos 	static const char *width_names[] = { "auto", "io8", "io16" };
   1223         1.4     enami #endif
   1224        1.35     enami 	struct pcic_softc *sc = (struct pcic_softc *)h->ph_parent;
   1225         1.2   thorpej 
   1226         1.2   thorpej 	/* XXX Sanity check offset/size. */
   1227         1.2   thorpej 
   1228         1.2   thorpej 	win = -1;
   1229         1.2   thorpej 	for (i = 0; i < (sizeof(io_map_index) / sizeof(io_map_index[0])); i++) {
   1230         1.2   thorpej 		if ((h->ioalloc & (1 << i)) == 0) {
   1231         1.2   thorpej 			win = i;
   1232         1.2   thorpej 			h->ioalloc |= (1 << i);
   1233         1.2   thorpej 			break;
   1234         1.2   thorpej 		}
   1235         1.2   thorpej 	}
   1236         1.2   thorpej 
   1237         1.2   thorpej 	if (win == -1)
   1238         1.2   thorpej 		return (1);
   1239         1.2   thorpej 
   1240         1.2   thorpej 	*windowp = win;
   1241         1.2   thorpej 
   1242         1.2   thorpej 	/* XXX this is pretty gross */
   1243         1.2   thorpej 
   1244        1.25      haya 	if (sc->iot != pcihp->iot)
   1245         1.2   thorpej 		panic("pcic_chip_io_map iot is bogus");
   1246         1.2   thorpej 
   1247         1.2   thorpej 	DPRINTF(("pcic_chip_io_map window %d %s port %lx+%lx\n",
   1248         1.2   thorpej 		 win, width_names[width], (u_long) ioaddr, (u_long) size));
   1249         1.2   thorpej 
   1250         1.2   thorpej 	/* XXX wtf is this doing here? */
   1251         1.2   thorpej 
   1252       1.102    cegger 	printf("%s: port 0x%lx", device_xname(&sc->dev), (u_long) ioaddr);
   1253         1.2   thorpej 	if (size > 1)
   1254         1.2   thorpej 		printf("-0x%lx", (u_long) ioaddr + (u_long) size - 1);
   1255        1.77  christos 	printf("\n");
   1256         1.2   thorpej 
   1257         1.2   thorpej 	h->io[win].addr = ioaddr;
   1258         1.2   thorpej 	h->io[win].size = size;
   1259         1.2   thorpej 	h->io[win].width = width;
   1260         1.2   thorpej 
   1261         1.2   thorpej 	pcic_chip_do_io_map(h, win);
   1262         1.2   thorpej 
   1263         1.2   thorpej 	return (0);
   1264         1.2   thorpej }
   1265         1.2   thorpej 
   1266        1.89     perry void
   1267         1.2   thorpej pcic_chip_io_unmap(pch, window)
   1268         1.2   thorpej 	pcmcia_chipset_handle_t pch;
   1269         1.2   thorpej 	int window;
   1270         1.2   thorpej {
   1271         1.2   thorpej 	struct pcic_handle *h = (struct pcic_handle *) pch;
   1272         1.2   thorpej 	int reg;
   1273         1.2   thorpej 
   1274         1.2   thorpej 	if (window >= (sizeof(io_map_index) / sizeof(io_map_index[0])))
   1275         1.2   thorpej 		panic("pcic_chip_io_unmap: window out of range");
   1276         1.2   thorpej 
   1277         1.2   thorpej 	reg = pcic_read(h, PCIC_ADDRWIN_ENABLE);
   1278         1.2   thorpej 	reg &= ~io_map_index[window].ioenable;
   1279         1.2   thorpej 	pcic_write(h, PCIC_ADDRWIN_ENABLE, reg);
   1280         1.2   thorpej 
   1281         1.2   thorpej 	h->ioalloc &= ~(1 << window);
   1282         1.8      marc }
   1283         1.8      marc 
   1284        1.83   mycroft static int
   1285         1.8      marc pcic_wait_ready(h)
   1286         1.8      marc 	struct pcic_handle *h;
   1287         1.8      marc {
   1288        1.83   mycroft 	u_int8_t stat;
   1289         1.8      marc 	int i;
   1290         1.8      marc 
   1291        1.31    chopps 	/* wait an initial 10ms for quick cards */
   1292        1.83   mycroft 	stat = pcic_read(h, PCIC_IF_STATUS);
   1293        1.83   mycroft 	if (stat & PCIC_IF_STATUS_READY)
   1294        1.83   mycroft 		return (0);
   1295        1.36     enami 	pcic_delay(h, 10, "pccwr0");
   1296        1.31    chopps 	for (i = 0; i < 50; i++) {
   1297        1.83   mycroft 		stat = pcic_read(h, PCIC_IF_STATUS);
   1298        1.83   mycroft 		if (stat & PCIC_IF_STATUS_READY)
   1299        1.83   mycroft 			return (0);
   1300        1.83   mycroft 		if ((stat & PCIC_IF_STATUS_CARDDETECT_MASK) !=
   1301        1.83   mycroft 		    PCIC_IF_STATUS_CARDDETECT_PRESENT)
   1302        1.83   mycroft 			return (ENXIO);
   1303        1.31    chopps 		/* wait .1s (100ms) each iteration now */
   1304        1.36     enami 		pcic_delay(h, 100, "pccwr1");
   1305         1.8      marc 	}
   1306         1.8      marc 
   1307        1.83   mycroft 	printf("pcic_wait_ready: ready never happened, status=%02x\n", stat);
   1308        1.83   mycroft 	return (EWOULDBLOCK);
   1309         1.2   thorpej }
   1310         1.2   thorpej 
   1311        1.30     enami /*
   1312        1.30     enami  * Perform long (msec order) delay.
   1313        1.89     perry  */
   1314        1.30     enami static void
   1315        1.36     enami pcic_delay(h, timo, wmesg)
   1316        1.30     enami 	struct pcic_handle *h;
   1317        1.30     enami 	int timo;			/* in ms.  must not be zero */
   1318        1.36     enami 	const char *wmesg;
   1319        1.30     enami {
   1320        1.30     enami 
   1321        1.30     enami #ifdef DIAGNOSTIC
   1322        1.83   mycroft 	if (timo <= 0)
   1323        1.83   mycroft 		panic("pcic_delay: called with timeout %d", timo);
   1324        1.83   mycroft 	if (!curlwp)
   1325        1.83   mycroft 		panic("pcic_delay: called in interrupt context");
   1326        1.83   mycroft 	if (!h->event_thread)
   1327        1.83   mycroft 		panic("pcic_delay: no event thread");
   1328        1.30     enami #endif
   1329        1.48       dbj 	DPRINTF(("pcic_delay: \"%s\" %p, sleep %d ms\n",
   1330        1.49     enami 	    wmesg, h->event_thread, timo));
   1331        1.40     enami 	tsleep(pcic_delay, PWAIT, wmesg, roundup(timo * hz, 1000) / 1000);
   1332        1.30     enami }
   1333        1.30     enami 
   1334         1.2   thorpej void
   1335         1.2   thorpej pcic_chip_socket_enable(pch)
   1336         1.2   thorpej 	pcmcia_chipset_handle_t pch;
   1337         1.2   thorpej {
   1338         1.2   thorpej 	struct pcic_handle *h = (struct pcic_handle *) pch;
   1339        1.83   mycroft 	int win;
   1340        1.83   mycroft 	u_int8_t power, intr;
   1341        1.83   mycroft #ifdef DIAGNOSTIC
   1342        1.34    chopps 	int reg;
   1343        1.34    chopps #endif
   1344         1.2   thorpej 
   1345        1.41    chopps #ifdef DIAGNOSTIC
   1346        1.41    chopps 	if (h->flags & PCIC_FLAG_ENABLED)
   1347        1.61   mycroft 		printf("pcic_chip_socket_enable: enabling twice\n");
   1348        1.41    chopps #endif
   1349        1.41    chopps 
   1350        1.85   mycroft 	/* disable interrupts; assert RESET */
   1351        1.39     enami 	intr = pcic_read(h, PCIC_INTR);
   1352        1.86   mycroft 	intr &= PCIC_INTR_ENABLE;
   1353        1.34    chopps 	pcic_write(h, PCIC_INTR, intr);
   1354         1.2   thorpej 
   1355        1.82   mycroft 	/* zero out the address windows */
   1356        1.82   mycroft 	pcic_write(h, PCIC_ADDRWIN_ENABLE, 0);
   1357        1.82   mycroft 
   1358        1.85   mycroft 	/* power off; assert output enable bit */
   1359        1.85   mycroft 	power = PCIC_PWRCTL_OE;
   1360        1.83   mycroft 	pcic_write(h, PCIC_PWRCTL, power);
   1361        1.83   mycroft 
   1362        1.69  takemura 	/*
   1363        1.69  takemura 	 * power hack for RICOH RF5C[23]96
   1364        1.69  takemura 	 */
   1365        1.69  takemura 	switch( h->vendor ) {
   1366        1.69  takemura 	case PCIC_VENDOR_RICOH_5C296:
   1367        1.69  takemura 	case PCIC_VENDOR_RICOH_5C396:
   1368        1.76   mycroft 	{
   1369        1.76   mycroft 		int regtmp;
   1370        1.69  takemura 		regtmp = pcic_read(h, PCIC_RICOH_REG_MCR2);
   1371        1.76   mycroft #ifdef RICOH_POWER_HACK
   1372        1.76   mycroft 		regtmp |= PCIC_RICOH_MCR2_VCC_DIRECT;
   1373        1.76   mycroft #else
   1374        1.76   mycroft 		regtmp &= ~(PCIC_RICOH_MCR2_VCC_DIRECT|PCIC_RICOH_MCR2_VCC_SEL_3V);
   1375        1.76   mycroft #endif
   1376        1.69  takemura 		pcic_write(h, PCIC_RICOH_REG_MCR2, regtmp);
   1377        1.76   mycroft 	}
   1378        1.69  takemura 		break;
   1379        1.69  takemura 	default:
   1380        1.69  takemura 		break;
   1381        1.69  takemura 	}
   1382         1.9     enami 
   1383        1.22   mycroft #ifdef VADEM_POWER_HACK
   1384        1.25      haya 	bus_space_write_1(sc->iot, sc->ioh, PCIC_REG_INDEX, 0x0e);
   1385        1.25      haya 	bus_space_write_1(sc->iot, sc->ioh, PCIC_REG_INDEX, 0x37);
   1386        1.22   mycroft 	printf("prcr = %02x\n", pcic_read(h, 0x02));
   1387        1.22   mycroft 	printf("cvsr = %02x\n", pcic_read(h, 0x2f));
   1388        1.22   mycroft 	printf("DANGER WILL ROBINSON!  Changing voltage select!\n");
   1389        1.22   mycroft 	pcic_write(h, 0x2f, pcic_read(h, 0x2f) & ~0x03);
   1390        1.22   mycroft 	printf("cvsr = %02x\n", pcic_read(h, 0x2f));
   1391        1.22   mycroft #endif
   1392        1.83   mycroft 
   1393         1.2   thorpej 	/* power up the socket */
   1394        1.83   mycroft 	power |= PCIC_PWRCTL_PWR_ENABLE | PCIC_PWRCTL_VPP1_VCC;
   1395        1.83   mycroft 	pcic_write(h, PCIC_PWRCTL, power);
   1396         1.9     enami 
   1397         1.9     enami 	/*
   1398        1.85   mycroft 	 * Table 4-18 and figure 4-6 of the PC Card specifiction say:
   1399        1.85   mycroft 	 * Vcc Rising Time (Tpr) = 100ms
   1400        1.85   mycroft 	 * RESET Width (Th (Hi-z RESET)) = 1ms
   1401        1.85   mycroft 	 * RESET Width (Tw (RESET)) = 10us
   1402        1.12   msaitoh 	 *
   1403        1.12   msaitoh 	 * some machines require some more time to be settled
   1404        1.85   mycroft 	 * (100ms is added here).
   1405         1.9     enami 	 */
   1406        1.85   mycroft 	pcic_delay(h, 200 + 1, "pccen1");
   1407        1.38    chopps 
   1408        1.85   mycroft 	/* negate RESET */
   1409        1.85   mycroft 	intr |= PCIC_INTR_RESET;
   1410        1.85   mycroft 	pcic_write(h, PCIC_INTR, intr);
   1411         1.9     enami 
   1412         1.9     enami 	/*
   1413        1.85   mycroft 	 * RESET Setup Time (Tsu (RESET)) = 20ms
   1414         1.9     enami 	 */
   1415        1.30     enami 	pcic_delay(h, 20, "pccen2");
   1416         1.2   thorpej 
   1417        1.83   mycroft #ifdef DIAGNOSTIC
   1418        1.68    simonb 	reg = pcic_read(h, PCIC_IF_STATUS);
   1419        1.83   mycroft 	if ((reg & PCIC_IF_STATUS_POWERACTIVE) == 0)
   1420        1.83   mycroft 		printf("pcic_chip_socket_enable: no power, status=%x\n", reg);
   1421        1.68    simonb #endif
   1422        1.83   mycroft 
   1423        1.83   mycroft 	/* wait for the chip to finish initializing */
   1424        1.83   mycroft 	if (pcic_wait_ready(h)) {
   1425        1.83   mycroft 		/* XXX return a failure status?? */
   1426        1.83   mycroft 		pcic_write(h, PCIC_PWRCTL, 0);
   1427        1.83   mycroft 		return;
   1428        1.20   msaitoh 	}
   1429         1.2   thorpej 
   1430         1.2   thorpej 	/* reinstall all the memory and io mappings */
   1431         1.2   thorpej 	for (win = 0; win < PCIC_MEM_WINS; win++)
   1432         1.2   thorpej 		if (h->memalloc & (1 << win))
   1433         1.2   thorpej 			pcic_chip_do_mem_map(h, win);
   1434         1.2   thorpej 	for (win = 0; win < PCIC_IO_WINS; win++)
   1435         1.2   thorpej 		if (h->ioalloc & (1 << win))
   1436         1.2   thorpej 			pcic_chip_do_io_map(h, win);
   1437        1.34    chopps 
   1438        1.41    chopps 	h->flags |= PCIC_FLAG_ENABLED;
   1439         1.2   thorpej }
   1440         1.2   thorpej 
   1441         1.2   thorpej void
   1442         1.2   thorpej pcic_chip_socket_disable(pch)
   1443         1.2   thorpej 	pcmcia_chipset_handle_t pch;
   1444         1.2   thorpej {
   1445         1.2   thorpej 	struct pcic_handle *h = (struct pcic_handle *) pch;
   1446        1.83   mycroft 	u_int8_t intr;
   1447         1.2   thorpej 
   1448         1.2   thorpej 	DPRINTF(("pcic_chip_socket_disable\n"));
   1449        1.38    chopps 
   1450        1.85   mycroft 	/* disable interrupts; assert RESET */
   1451        1.39     enami 	intr = pcic_read(h, PCIC_INTR);
   1452        1.86   mycroft 	intr &= PCIC_INTR_ENABLE;
   1453        1.38    chopps 	pcic_write(h, PCIC_INTR, intr);
   1454         1.2   thorpej 
   1455        1.81   mycroft 	/* zero out the address windows */
   1456        1.81   mycroft 	pcic_write(h, PCIC_ADDRWIN_ENABLE, 0);
   1457        1.81   mycroft 
   1458        1.83   mycroft 	/* disable socket: negate output enable bit and power off */
   1459         1.2   thorpej 	pcic_write(h, PCIC_PWRCTL, 0);
   1460        1.52   mycroft 
   1461        1.85   mycroft 	/*
   1462        1.85   mycroft 	 * Vcc Falling Time (Tpf) = 300ms
   1463        1.85   mycroft 	 */
   1464        1.83   mycroft 	pcic_delay(h, 300, "pccwr1");
   1465        1.83   mycroft 
   1466        1.41    chopps 	h->flags &= ~PCIC_FLAG_ENABLED;
   1467        1.25      haya }
   1468        1.25      haya 
   1469        1.80   mycroft void
   1470        1.80   mycroft pcic_chip_socket_settype(pch, type)
   1471        1.80   mycroft 	pcmcia_chipset_handle_t pch;
   1472        1.80   mycroft 	int type;
   1473        1.80   mycroft {
   1474        1.80   mycroft 	struct pcic_handle *h = (struct pcic_handle *) pch;
   1475        1.80   mycroft 	int intr;
   1476        1.80   mycroft 
   1477        1.80   mycroft 	intr = pcic_read(h, PCIC_INTR);
   1478        1.81   mycroft 	intr &= ~(PCIC_INTR_IRQ_MASK | PCIC_INTR_CARDTYPE_MASK);
   1479        1.80   mycroft 	if (type == PCMCIA_IFTYPE_IO) {
   1480        1.80   mycroft 		intr |= PCIC_INTR_CARDTYPE_IO;
   1481        1.80   mycroft 		intr |= h->ih_irq << PCIC_INTR_IRQ_SHIFT;
   1482        1.80   mycroft 	} else
   1483        1.80   mycroft 		intr |= PCIC_INTR_CARDTYPE_MEM;
   1484        1.80   mycroft 	pcic_write(h, PCIC_INTR, intr);
   1485        1.80   mycroft 
   1486        1.80   mycroft 	DPRINTF(("%s: pcic_chip_socket_settype %02x type %s %02x\n",
   1487       1.102    cegger 	    device_xname(h->ph_parent), h->sock,
   1488        1.80   mycroft 	    ((type == PCMCIA_IFTYPE_IO) ? "io" : "mem"), intr));
   1489        1.80   mycroft }
   1490        1.80   mycroft 
   1491        1.25      haya static u_int8_t
   1492        1.25      haya st_pcic_read(h, idx)
   1493        1.27  sommerfe 	struct pcic_handle *h;
   1494        1.27  sommerfe 	int idx;
   1495        1.25      haya {
   1496        1.35     enami 
   1497        1.27  sommerfe 	if (idx != -1)
   1498        1.27  sommerfe 		bus_space_write_1(h->ph_bus_t, h->ph_bus_h, PCIC_REG_INDEX,
   1499        1.27  sommerfe 		    h->sock + idx);
   1500        1.35     enami 	return (bus_space_read_1(h->ph_bus_t, h->ph_bus_h, PCIC_REG_DATA));
   1501        1.25      haya }
   1502        1.25      haya 
   1503        1.25      haya static void
   1504        1.25      haya st_pcic_write(h, idx, data)
   1505        1.27  sommerfe 	struct pcic_handle *h;
   1506        1.27  sommerfe 	int idx;
   1507        1.27  sommerfe 	u_int8_t data;
   1508        1.27  sommerfe {
   1509        1.35     enami 
   1510        1.27  sommerfe 	if (idx != -1)
   1511        1.27  sommerfe 		bus_space_write_1(h->ph_bus_t, h->ph_bus_h, PCIC_REG_INDEX,
   1512        1.27  sommerfe 		    h->sock + idx);
   1513        1.27  sommerfe 	bus_space_write_1(h->ph_bus_t, h->ph_bus_h, PCIC_REG_DATA, data);
   1514         1.2   thorpej }
   1515