Home | History | Annotate | Line # | Download | only in ic
i82365.c revision 1.108
      1  1.108       jun /*	$NetBSD: i82365.c,v 1.108 2009/08/05 13:29:16 jun Exp $	*/
      2   1.84   mycroft 
      3   1.84   mycroft /*
      4   1.84   mycroft  * Copyright (c) 2004 Charles M. Hannum.  All rights reserved.
      5   1.84   mycroft  *
      6   1.84   mycroft  * Redistribution and use in source and binary forms, with or without
      7   1.84   mycroft  * modification, are permitted provided that the following conditions
      8   1.84   mycroft  * are met:
      9   1.84   mycroft  * 1. Redistributions of source code must retain the above copyright
     10   1.84   mycroft  *    notice, this list of conditions and the following disclaimer.
     11   1.84   mycroft  * 2. Redistributions in binary form must reproduce the above copyright
     12   1.84   mycroft  *    notice, this list of conditions and the following disclaimer in the
     13   1.84   mycroft  *    documentation and/or other materials provided with the distribution.
     14   1.84   mycroft  * 3. All advertising materials mentioning features or use of this software
     15   1.84   mycroft  *    must display the following acknowledgement:
     16   1.84   mycroft  *      This product includes software developed by Charles M. Hannum.
     17   1.84   mycroft  * 4. The name of the author may not be used to endorse or promote products
     18   1.84   mycroft  *    derived from this software without specific prior written permission.
     19   1.84   mycroft  */
     20    1.2   thorpej 
     21    1.2   thorpej /*
     22   1.33    chopps  * Copyright (c) 2000 Christian E. Hopps.  All rights reserved.
     23    1.2   thorpej  * Copyright (c) 1997 Marc Horowitz.  All rights reserved.
     24    1.2   thorpej  *
     25    1.2   thorpej  * Redistribution and use in source and binary forms, with or without
     26    1.2   thorpej  * modification, are permitted provided that the following conditions
     27    1.2   thorpej  * are met:
     28    1.2   thorpej  * 1. Redistributions of source code must retain the above copyright
     29    1.2   thorpej  *    notice, this list of conditions and the following disclaimer.
     30    1.2   thorpej  * 2. Redistributions in binary form must reproduce the above copyright
     31    1.2   thorpej  *    notice, this list of conditions and the following disclaimer in the
     32    1.2   thorpej  *    documentation and/or other materials provided with the distribution.
     33    1.2   thorpej  * 3. All advertising materials mentioning features or use of this software
     34    1.2   thorpej  *    must display the following acknowledgement:
     35    1.2   thorpej  *	This product includes software developed by Marc Horowitz.
     36    1.2   thorpej  * 4. The name of the author may not be used to endorse or promote products
     37    1.2   thorpej  *    derived from this software without specific prior written permission.
     38    1.2   thorpej  *
     39    1.2   thorpej  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     40    1.2   thorpej  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     41    1.2   thorpej  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     42    1.2   thorpej  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     43    1.2   thorpej  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
     44    1.2   thorpej  * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
     45    1.2   thorpej  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
     46    1.2   thorpej  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
     47    1.2   thorpej  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
     48    1.2   thorpej  * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
     49    1.2   thorpej  */
     50   1.63     lukem 
     51   1.63     lukem #include <sys/cdefs.h>
     52  1.108       jun __KERNEL_RCSID(0, "$NetBSD: i82365.c,v 1.108 2009/08/05 13:29:16 jun Exp $");
     53   1.63     lukem 
     54   1.63     lukem #define	PCICDEBUG
     55    1.2   thorpej 
     56    1.2   thorpej #include <sys/param.h>
     57    1.2   thorpej #include <sys/systm.h>
     58    1.2   thorpej #include <sys/device.h>
     59    1.2   thorpej #include <sys/extent.h>
     60   1.20   msaitoh #include <sys/kernel.h>
     61    1.2   thorpej #include <sys/malloc.h>
     62   1.14   thorpej #include <sys/kthread.h>
     63    1.2   thorpej 
     64  1.100        ad #include <sys/bus.h>
     65  1.100        ad #include <sys/intr.h>
     66    1.2   thorpej 
     67    1.2   thorpej #include <dev/pcmcia/pcmciareg.h>
     68    1.2   thorpej #include <dev/pcmcia/pcmciavar.h>
     69    1.2   thorpej 
     70    1.2   thorpej #include <dev/ic/i82365reg.h>
     71    1.2   thorpej #include <dev/ic/i82365var.h>
     72    1.2   thorpej 
     73   1.87  drochner #include "locators.h"
     74   1.87  drochner 
     75    1.2   thorpej #ifdef PCICDEBUG
     76    1.2   thorpej int	pcic_debug = 0;
     77    1.2   thorpej #define	DPRINTF(arg) if (pcic_debug) printf arg;
     78    1.2   thorpej #else
     79    1.2   thorpej #define	DPRINTF(arg)
     80    1.2   thorpej #endif
     81    1.2   thorpej 
     82    1.2   thorpej /*
     83    1.2   thorpej  * Individual drivers will allocate their own memory and io regions. Memory
     84    1.2   thorpej  * regions must be a multiple of 4k, aligned on a 4k boundary.
     85    1.2   thorpej  */
     86    1.2   thorpej 
     87    1.2   thorpej #define	PCIC_MEM_ALIGN	PCIC_MEM_PAGESIZE
     88    1.2   thorpej 
     89   1.88     perry void	pcic_attach_socket(struct pcic_handle *);
     90   1.88     perry void	pcic_attach_socket_finish(struct pcic_handle *);
     91    1.2   thorpej 
     92   1.88     perry int	pcic_print (void *arg, const char *pnp);
     93   1.88     perry int	pcic_intr_socket(struct pcic_handle *);
     94   1.88     perry void	pcic_poll_intr(void *);
     95    1.2   thorpej 
     96   1.88     perry void	pcic_attach_card(struct pcic_handle *);
     97   1.88     perry void	pcic_detach_card(struct pcic_handle *, int);
     98   1.88     perry void	pcic_deactivate_card(struct pcic_handle *);
     99    1.2   thorpej 
    100   1.88     perry void	pcic_chip_do_mem_map(struct pcic_handle *, int);
    101   1.88     perry void	pcic_chip_do_io_map(struct pcic_handle *, int);
    102    1.2   thorpej 
    103   1.88     perry void	pcic_event_thread(void *);
    104   1.14   thorpej 
    105   1.88     perry void	pcic_queue_event(struct pcic_handle *, int);
    106   1.88     perry void	pcic_power(int, void *);
    107   1.14   thorpej 
    108   1.88     perry static int	pcic_wait_ready(struct pcic_handle *);
    109   1.88     perry static void	pcic_delay(struct pcic_handle *, int, const char *);
    110    1.8      marc 
    111   1.88     perry static u_int8_t st_pcic_read(struct pcic_handle *, int);
    112   1.88     perry static void st_pcic_write(struct pcic_handle *, int, u_int8_t);
    113   1.25      haya 
    114    1.2   thorpej int
    115  1.105       dsl pcic_ident_ok(int ident)
    116    1.2   thorpej {
    117    1.2   thorpej 	/* this is very empirical and heuristic */
    118    1.2   thorpej 
    119    1.2   thorpej 	if ((ident == 0) || (ident == 0xff) || (ident & PCIC_IDENT_ZERO))
    120    1.2   thorpej 		return (0);
    121    1.2   thorpej 
    122   1.75   mycroft 	if ((ident & PCIC_IDENT_REV_MASK) == 0)
    123   1.75   mycroft 		return (0);
    124   1.75   mycroft 
    125    1.2   thorpej 	if ((ident & PCIC_IDENT_IFTYPE_MASK) != PCIC_IDENT_IFTYPE_MEM_AND_IO) {
    126    1.2   thorpej #ifdef DIAGNOSTIC
    127    1.2   thorpej 		printf("pcic: does not support memory and I/O cards, "
    128    1.2   thorpej 		    "ignored (ident=%0x)\n", ident);
    129    1.2   thorpej #endif
    130    1.2   thorpej 		return (0);
    131    1.2   thorpej 	}
    132   1.75   mycroft 
    133    1.2   thorpej 	return (1);
    134    1.2   thorpej }
    135    1.2   thorpej 
    136    1.2   thorpej int
    137  1.105       dsl pcic_vendor(struct pcic_handle *h)
    138    1.2   thorpej {
    139    1.2   thorpej 	int reg;
    140   1.69  takemura 	int vendor;
    141    1.2   thorpej 
    142   1.75   mycroft 	reg = pcic_read(h, PCIC_IDENT);
    143    1.2   thorpej 
    144   1.75   mycroft 	if ((reg & PCIC_IDENT_REV_MASK) == 0)
    145   1.75   mycroft 		return (PCIC_VENDOR_NONE);
    146    1.2   thorpej 
    147   1.69  takemura 	switch (reg) {
    148   1.75   mycroft 	case 0x00:
    149   1.75   mycroft 	case 0xff:
    150   1.75   mycroft 		return (PCIC_VENDOR_NONE);
    151   1.69  takemura 	case PCIC_IDENT_ID_INTEL0:
    152   1.69  takemura 		vendor = PCIC_VENDOR_I82365SLR0;
    153   1.69  takemura 		break;
    154   1.69  takemura 	case PCIC_IDENT_ID_INTEL1:
    155   1.69  takemura 		vendor = PCIC_VENDOR_I82365SLR1;
    156   1.69  takemura 		break;
    157   1.69  takemura 	case PCIC_IDENT_ID_INTEL2:
    158   1.69  takemura 		vendor = PCIC_VENDOR_I82365SL_DF;
    159   1.69  takemura 		break;
    160   1.69  takemura 	case PCIC_IDENT_ID_IBM1:
    161   1.69  takemura 	case PCIC_IDENT_ID_IBM2:
    162   1.69  takemura 		vendor = PCIC_VENDOR_IBM;
    163   1.69  takemura 		break;
    164   1.69  takemura 	case PCIC_IDENT_ID_IBM3:
    165   1.69  takemura 		vendor = PCIC_VENDOR_IBM_KING;
    166   1.69  takemura 		break;
    167   1.69  takemura 	default:
    168   1.69  takemura 		vendor = PCIC_VENDOR_UNKNOWN;
    169   1.69  takemura 		break;
    170   1.69  takemura 	}
    171   1.69  takemura 
    172   1.69  takemura 	if (vendor == PCIC_VENDOR_I82365SLR0 ||
    173   1.69  takemura 	    vendor == PCIC_VENDOR_I82365SLR1) {
    174   1.69  takemura 		/*
    175   1.75   mycroft 		 * Check for Cirrus PD67xx.
    176   1.75   mycroft 		 * the chip_id of the cirrus toggles between 11 and 00 after a
    177   1.75   mycroft 		 * write.  weird.
    178   1.75   mycroft 		 */
    179   1.75   mycroft 		pcic_write(h, PCIC_CIRRUS_CHIP_INFO, 0);
    180   1.75   mycroft 		reg = pcic_read(h, -1);
    181   1.75   mycroft 		if ((reg & PCIC_CIRRUS_CHIP_INFO_CHIP_ID) ==
    182   1.75   mycroft 		    PCIC_CIRRUS_CHIP_INFO_CHIP_ID) {
    183   1.75   mycroft 			reg = pcic_read(h, -1);
    184   1.75   mycroft 			if ((reg & PCIC_CIRRUS_CHIP_INFO_CHIP_ID) == 0)
    185   1.75   mycroft 				return (PCIC_VENDOR_CIRRUS_PD67XX);
    186   1.75   mycroft 		}
    187   1.75   mycroft 
    188   1.75   mycroft 		/*
    189   1.69  takemura 		 * check for Ricoh RF5C[23]96
    190   1.69  takemura 		 */
    191   1.69  takemura 		reg = pcic_read(h, PCIC_RICOH_REG_CHIP_ID);
    192   1.69  takemura 		switch (reg) {
    193   1.69  takemura 		case PCIC_RICOH_CHIP_ID_5C296:
    194   1.75   mycroft 			return (PCIC_VENDOR_RICOH_5C296);
    195   1.69  takemura 		case PCIC_RICOH_CHIP_ID_5C396:
    196   1.75   mycroft 			return (PCIC_VENDOR_RICOH_5C396);
    197   1.69  takemura 		}
    198   1.69  takemura 	}
    199   1.69  takemura 
    200   1.75   mycroft 	return (vendor);
    201    1.2   thorpej }
    202    1.2   thorpej 
    203   1.90  christos const char *
    204  1.105       dsl pcic_vendor_to_string(int vendor)
    205    1.2   thorpej {
    206    1.2   thorpej 	switch (vendor) {
    207    1.2   thorpej 	case PCIC_VENDOR_I82365SLR0:
    208    1.2   thorpej 		return ("Intel 82365SL Revision 0");
    209    1.2   thorpej 	case PCIC_VENDOR_I82365SLR1:
    210    1.2   thorpej 		return ("Intel 82365SL Revision 1");
    211   1.75   mycroft 	case PCIC_VENDOR_CIRRUS_PD67XX:
    212   1.75   mycroft 		return ("Cirrus PD6710/2X");
    213   1.69  takemura 	case PCIC_VENDOR_I82365SL_DF:
    214   1.69  takemura 		return ("Intel 82365SL-DF");
    215   1.69  takemura 	case PCIC_VENDOR_RICOH_5C296:
    216   1.69  takemura 		return ("Ricoh RF5C296");
    217   1.69  takemura 	case PCIC_VENDOR_RICOH_5C396:
    218   1.69  takemura 		return ("Ricoh RF5C396");
    219   1.69  takemura 	case PCIC_VENDOR_IBM:
    220   1.69  takemura 		return ("IBM PCIC");
    221   1.69  takemura 	case PCIC_VENDOR_IBM_KING:
    222   1.69  takemura 		return ("IBM KING");
    223    1.2   thorpej 	}
    224    1.2   thorpej 
    225    1.2   thorpej 	return ("Unknown controller");
    226    1.2   thorpej }
    227    1.2   thorpej 
    228    1.2   thorpej void
    229  1.105       dsl pcic_attach(struct pcic_softc *sc)
    230    1.2   thorpej {
    231   1.75   mycroft 	int i, reg, chip, socket;
    232   1.54   mycroft 	struct pcic_handle *h;
    233    1.2   thorpej 
    234   1.33    chopps 	DPRINTF(("pcic ident regs:"));
    235    1.2   thorpej 
    236  1.101        ad 	mutex_init(&sc->sc_pcic_lock, MUTEX_DEFAULT, IPL_NONE);
    237   1.53   thorpej 
    238   1.33    chopps 	/* find and configure for the available sockets */
    239   1.94  christos 	for (i = 0; i < __arraycount(sc->handle); i++) {
    240   1.54   mycroft 		h = &sc->handle[i];
    241   1.33    chopps 		chip = i / 2;
    242   1.33    chopps 		socket = i % 2;
    243   1.54   mycroft 
    244  1.107    cegger 		h->ph_parent = (device_t)sc;
    245   1.54   mycroft 		h->chip = chip;
    246   1.87  drochner 		h->socket = socket;
    247   1.54   mycroft 		h->sock = chip * PCIC_CHIP_OFFSET + socket * PCIC_SOCKET_OFFSET;
    248   1.54   mycroft 		h->laststate = PCIC_LASTSTATE_EMPTY;
    249   1.35     enami 		/* initialize pcic_read and pcic_write functions */
    250   1.54   mycroft 		h->ph_read = st_pcic_read;
    251   1.54   mycroft 		h->ph_write = st_pcic_write;
    252   1.54   mycroft 		h->ph_bus_t = sc->iot;
    253   1.54   mycroft 		h->ph_bus_h = sc->ioh;
    254   1.75   mycroft 		h->flags = 0;
    255   1.54   mycroft 
    256   1.33    chopps 		/* need to read vendor -- for cirrus to report no xtra chip */
    257   1.94  christos 		if (socket == 0) {
    258   1.94  christos 			h->vendor = pcic_vendor(h);
    259   1.94  christos 			if (i < __arraycount(sc->handle) - 1)
    260   1.94  christos 				(h+1)->vendor = h->vendor;
    261   1.94  christos 		}
    262   1.54   mycroft 
    263   1.75   mycroft 		switch (h->vendor) {
    264   1.75   mycroft 		case PCIC_VENDOR_NONE:
    265   1.75   mycroft 			/* no chip */
    266   1.75   mycroft 			continue;
    267   1.75   mycroft 		case PCIC_VENDOR_CIRRUS_PD67XX:
    268   1.75   mycroft 			reg = pcic_read(h, PCIC_CIRRUS_CHIP_INFO);
    269   1.75   mycroft 			if (socket == 0 ||
    270   1.75   mycroft 			    (reg & PCIC_CIRRUS_CHIP_INFO_SLOTS))
    271   1.75   mycroft 				h->flags = PCIC_FLAG_SOCKETP;
    272   1.75   mycroft 			break;
    273   1.89     perry 		default:
    274   1.75   mycroft 			/*
    275   1.75   mycroft 			 * During the socket probe, read the ident register
    276   1.75   mycroft 			 * twice.  I don't understand why, but sometimes the
    277   1.75   mycroft 			 * clone chips in hpcmips boxes read all-0s the first
    278   1.75   mycroft 			 * time. -- mycroft
    279   1.75   mycroft 			 */
    280   1.75   mycroft 			reg = pcic_read(h, PCIC_IDENT);
    281   1.75   mycroft 			DPRINTF(("socket %d ident reg 0x%02x\n", i, reg));
    282   1.75   mycroft 			reg = pcic_read(h, PCIC_IDENT);
    283   1.75   mycroft 			DPRINTF(("socket %d ident reg 0x%02x\n", i, reg));
    284   1.75   mycroft 			if (pcic_ident_ok(reg))
    285   1.75   mycroft 				h->flags = PCIC_FLAG_SOCKETP;
    286   1.75   mycroft 			break;
    287   1.75   mycroft 		}
    288    1.2   thorpej 	}
    289    1.2   thorpej 
    290   1.94  christos 	for (i = 0; i < __arraycount(sc->handle); i++) {
    291   1.54   mycroft 		h = &sc->handle[i];
    292   1.54   mycroft 
    293   1.54   mycroft 		if (h->flags & PCIC_FLAG_SOCKETP) {
    294   1.54   mycroft 			SIMPLEQ_INIT(&h->events);
    295   1.33    chopps 
    296   1.75   mycroft 			/* disable interrupts and leave socket in reset */
    297   1.83   mycroft 			pcic_write(h, PCIC_INTR, 0);
    298   1.83   mycroft 
    299   1.83   mycroft 			/* zero out the address windows */
    300   1.83   mycroft 			pcic_write(h, PCIC_ADDRWIN_ENABLE, 0);
    301   1.83   mycroft 
    302   1.83   mycroft 			/* power down the socket */
    303   1.83   mycroft 			pcic_write(h, PCIC_PWRCTL, 0);
    304   1.83   mycroft 
    305   1.54   mycroft 			pcic_write(h, PCIC_CSC_INTR, 0);
    306   1.54   mycroft 			(void) pcic_read(h, PCIC_CSC);
    307    1.2   thorpej 		}
    308    1.2   thorpej 	}
    309    1.2   thorpej 
    310   1.33    chopps 	/* print detected info */
    311   1.94  christos 	for (i = 0; i < __arraycount(sc->handle) - 1; i += 2) {
    312   1.54   mycroft 		h = &sc->handle[i];
    313   1.33    chopps 		chip = i / 2;
    314    1.2   thorpej 
    315   1.75   mycroft 		if (h->vendor == PCIC_VENDOR_NONE)
    316   1.75   mycroft 			continue;
    317   1.75   mycroft 
    318  1.102    cegger 		aprint_normal_dev(&sc->dev, "controller %d (%s) has ",
    319   1.72   thorpej 		    chip, pcic_vendor_to_string(sc->handle[i].vendor));
    320    1.2   thorpej 
    321   1.54   mycroft 		if ((h->flags & PCIC_FLAG_SOCKETP) &&
    322   1.54   mycroft 		    ((h+1)->flags & PCIC_FLAG_SOCKETP))
    323   1.72   thorpej 			aprint_normal("sockets A and B\n");
    324   1.54   mycroft 		else if (h->flags & PCIC_FLAG_SOCKETP)
    325   1.72   thorpej 			aprint_normal("socket A only\n");
    326   1.54   mycroft 		else if ((h+1)->flags & PCIC_FLAG_SOCKETP)
    327   1.72   thorpej 			aprint_normal("socket B only\n");
    328    1.2   thorpej 		else
    329   1.72   thorpej 			aprint_normal("no sockets\n");
    330    1.2   thorpej 	}
    331    1.2   thorpej }
    332    1.2   thorpej 
    333   1.33    chopps /*
    334   1.33    chopps  * attach the sockets before we know what interrupts we have
    335   1.33    chopps  */
    336    1.2   thorpej void
    337  1.105       dsl pcic_attach_sockets(struct pcic_softc *sc)
    338    1.2   thorpej {
    339    1.2   thorpej 	int i;
    340    1.2   thorpej 
    341   1.94  christos 	for (i = 0; i < __arraycount(sc->handle); i++)
    342    1.2   thorpej 		if (sc->handle[i].flags & PCIC_FLAG_SOCKETP)
    343    1.2   thorpej 			pcic_attach_socket(&sc->handle[i]);
    344    1.2   thorpej }
    345    1.2   thorpej 
    346    1.2   thorpej void
    347  1.105       dsl pcic_power(int why, void *arg)
    348   1.26  sommerfe {
    349   1.26  sommerfe 	struct pcic_handle *h = (struct pcic_handle *)arg;
    350   1.35     enami 	struct pcic_softc *sc = (struct pcic_softc *)h->ph_parent;
    351   1.33    chopps 	int reg;
    352   1.33    chopps 
    353  1.102    cegger 	DPRINTF(("%s: power: why %d\n", device_xname(h->ph_parent), why));
    354   1.26  sommerfe 
    355   1.26  sommerfe 	if (h->flags & PCIC_FLAG_SOCKETP) {
    356   1.26  sommerfe 		if ((why == PWR_RESUME) &&
    357   1.26  sommerfe 		    (pcic_read(h, PCIC_CSC_INTR) == 0)) {
    358   1.26  sommerfe #ifdef PCICDEBUG
    359   1.26  sommerfe 			char bitbuf[64];
    360   1.26  sommerfe #endif
    361   1.33    chopps 			reg = PCIC_CSC_INTR_CD_ENABLE;
    362   1.33    chopps 			if (sc->irq != -1)
    363   1.33    chopps 			    reg |= sc->irq << PCIC_CSC_INTR_IRQ_SHIFT;
    364   1.33    chopps 			pcic_write(h, PCIC_CSC_INTR, reg);
    365  1.103  christos #ifdef PCICDEBUG
    366  1.103  christos 			snprintb(bitbuf, sizeof(bitbuf), PCIC_CSC_INTR_FORMAT,
    367  1.103  christos 			    pcic_read(h, PCIC_CSC_INTR));
    368  1.103  christos #endif
    369   1.26  sommerfe 			DPRINTF(("%s: CSC_INTR was zero; reset to %s\n",
    370  1.103  christos 			    device_xname(&sc->dev), bitbuf));
    371   1.26  sommerfe 		}
    372   1.42    itojun 
    373   1.42    itojun 		/*
    374   1.42    itojun 		 * check for card insertion or removal during suspend period.
    375   1.42    itojun 		 * XXX: the code can't cope with card swap (remove then insert).
    376   1.42    itojun 		 * how can we detect such situation?
    377   1.42    itojun 		 */
    378   1.42    itojun 		if (why == PWR_RESUME)
    379   1.42    itojun 			(void)pcic_intr_socket(h);
    380   1.26  sommerfe 	}
    381   1.26  sommerfe }
    382   1.26  sommerfe 
    383   1.26  sommerfe 
    384   1.33    chopps /*
    385   1.33    chopps  * attach a socket -- we don't know about irqs yet
    386   1.33    chopps  */
    387   1.26  sommerfe void
    388  1.105       dsl pcic_attach_socket(struct pcic_handle *h)
    389    1.2   thorpej {
    390    1.2   thorpej 	struct pcmciabus_attach_args paa;
    391   1.35     enami 	struct pcic_softc *sc = (struct pcic_softc *)h->ph_parent;
    392   1.91  drochner 	int locs[PCMCIABUSCF_NLOCS];
    393    1.2   thorpej 
    394    1.2   thorpej 	/* initialize the rest of the handle */
    395    1.2   thorpej 
    396   1.14   thorpej 	h->shutdown = 0;
    397    1.2   thorpej 	h->memalloc = 0;
    398    1.2   thorpej 	h->ioalloc = 0;
    399    1.2   thorpej 	h->ih_irq = 0;
    400    1.2   thorpej 
    401    1.2   thorpej 	/* now, config one pcmcia device per socket */
    402    1.2   thorpej 
    403   1.25      haya 	paa.paa_busname = "pcmcia";
    404   1.25      haya 	paa.pct = (pcmcia_chipset_tag_t) sc->pct;
    405    1.2   thorpej 	paa.pch = (pcmcia_chipset_handle_t) h;
    406   1.25      haya 	paa.iobase = sc->iobase;
    407   1.25      haya 	paa.iosize = sc->iosize;
    408    1.2   thorpej 
    409   1.91  drochner 	locs[PCMCIABUSCF_CONTROLLER] = h->chip;
    410   1.91  drochner 	locs[PCMCIABUSCF_SOCKET] = h->socket;
    411   1.87  drochner 
    412   1.91  drochner 	h->pcmcia = config_found_sm_loc(&sc->dev, "pcmciabus", locs, &paa,
    413   1.92  drochner 					pcic_print, config_stdsubmatch);
    414   1.50   mycroft 	if (h->pcmcia == NULL) {
    415   1.50   mycroft 		h->flags &= ~PCIC_FLAG_SOCKETP;
    416   1.33    chopps 		return;
    417   1.50   mycroft 	}
    418    1.2   thorpej 
    419   1.33    chopps }
    420    1.2   thorpej 
    421   1.33    chopps /*
    422   1.33    chopps  * now finish attaching the sockets, we are ready to allocate
    423   1.33    chopps  * interrupts
    424   1.33    chopps  */
    425   1.33    chopps void
    426  1.105       dsl pcic_attach_sockets_finish(struct pcic_softc *sc)
    427   1.33    chopps {
    428   1.33    chopps 	int i;
    429   1.33    chopps 
    430   1.94  christos 	for (i = 0; i < __arraycount(sc->handle); i++)
    431   1.51   mycroft 		if (sc->handle[i].flags & PCIC_FLAG_SOCKETP)
    432   1.33    chopps 			pcic_attach_socket_finish(&sc->handle[i]);
    433   1.33    chopps }
    434   1.33    chopps 
    435   1.33    chopps /*
    436   1.33    chopps  * finishing attaching the socket.  Interrupts may now be on
    437   1.33    chopps  * if so expects the pcic interrupt to be blocked
    438   1.33    chopps  */
    439   1.33    chopps void
    440  1.105       dsl pcic_attach_socket_finish(struct pcic_handle *h)
    441   1.33    chopps {
    442   1.35     enami 	struct pcic_softc *sc = (struct pcic_softc *)h->ph_parent;
    443   1.83   mycroft 	int reg;
    444  1.108       jun 	char cs[4];
    445   1.33    chopps 
    446  1.102    cegger 	DPRINTF(("%s: attach finish socket %ld\n", device_xname(h->ph_parent),
    447   1.46   nathanw 	    (long) (h - &sc->handle[0])));
    448   1.51   mycroft 
    449   1.33    chopps 	/*
    450   1.33    chopps 	 * Set up a powerhook to ensure it continues to interrupt on
    451   1.33    chopps 	 * card detect even after suspend.
    452   1.33    chopps 	 * (this works around a bug seen in suspend-to-disk on the
    453   1.33    chopps 	 * Sony VAIO Z505; on resume, the CSC_INTR state is not preserved).
    454   1.33    chopps 	 */
    455  1.102    cegger 	powerhook_establish(device_xname(h->ph_parent), pcic_power, h);
    456   1.33    chopps 
    457   1.33    chopps 	/* enable interrupts on card detect, poll for them if no irq avail */
    458   1.33    chopps 	reg = PCIC_CSC_INTR_CD_ENABLE;
    459   1.57   thorpej 	if (sc->irq == -1) {
    460   1.57   thorpej 		if (sc->poll_established == 0) {
    461   1.99        ad 			callout_init(&sc->poll_ch, 0);
    462   1.57   thorpej 			callout_reset(&sc->poll_ch, hz / 2, pcic_poll_intr, sc);
    463   1.57   thorpej 			sc->poll_established = 1;
    464   1.57   thorpej 		}
    465   1.57   thorpej 	} else
    466   1.33    chopps 		reg |= sc->irq << PCIC_CSC_INTR_IRQ_SHIFT;
    467   1.33    chopps 	pcic_write(h, PCIC_CSC_INTR, reg);
    468   1.33    chopps 
    469   1.33    chopps 	/* steer above mgmt interrupt to configured place */
    470   1.73   mycroft 	if (sc->irq == 0)
    471   1.83   mycroft 		pcic_write(h, PCIC_INTR, PCIC_INTR_ENABLE);
    472   1.33    chopps 
    473   1.33    chopps 	/* clear possible card detect interrupt */
    474   1.83   mycroft 	(void) pcic_read(h, PCIC_CSC);
    475   1.33    chopps 
    476  1.102    cegger 	DPRINTF(("%s: attach finish vendor 0x%02x\n", device_xname(h->ph_parent),
    477   1.33    chopps 	    h->vendor));
    478   1.33    chopps 
    479   1.33    chopps 	/* unsleep the cirrus controller */
    480   1.75   mycroft 	if (h->vendor == PCIC_VENDOR_CIRRUS_PD67XX) {
    481   1.33    chopps 		reg = pcic_read(h, PCIC_CIRRUS_MISC_CTL_2);
    482   1.33    chopps 		if (reg & PCIC_CIRRUS_MISC_CTL_2_SUSPEND) {
    483   1.33    chopps 			DPRINTF(("%s: socket %02x was suspended\n",
    484  1.102    cegger 			    device_xname(h->ph_parent), h->sock));
    485   1.33    chopps 			reg &= ~PCIC_CIRRUS_MISC_CTL_2_SUSPEND;
    486   1.33    chopps 			pcic_write(h, PCIC_CIRRUS_MISC_CTL_2, reg);
    487   1.33    chopps 		}
    488   1.33    chopps 	}
    489   1.33    chopps 
    490   1.33    chopps 	/* if there's a card there, then attach it. */
    491   1.33    chopps 	reg = pcic_read(h, PCIC_IF_STATUS);
    492   1.33    chopps 	if ((reg & PCIC_IF_STATUS_CARDDETECT_MASK) ==
    493   1.33    chopps 	    PCIC_IF_STATUS_CARDDETECT_PRESENT) {
    494   1.33    chopps 		pcic_queue_event(h, PCIC_EVENT_INSERTION);
    495   1.33    chopps 		h->laststate = PCIC_LASTSTATE_PRESENT;
    496   1.33    chopps 	} else {
    497   1.33    chopps 		h->laststate = PCIC_LASTSTATE_EMPTY;
    498   1.33    chopps 	}
    499  1.108       jun 
    500  1.108       jun 	/*
    501  1.108       jun 	 * queue creation of a kernel thread to handle insert/removal events.
    502  1.108       jun 	 */
    503  1.108       jun #ifdef DIAGNOSTIC
    504  1.108       jun 	if (h->event_thread != NULL)
    505  1.108       jun 		panic("pcic_attach_socket: event thread");
    506  1.108       jun #endif
    507  1.108       jun 	config_pending_incr();
    508  1.108       jun 	snprintf(cs, sizeof(cs), "%d,%d", h->chip, h->socket);
    509  1.108       jun 
    510  1.108       jun 	if (kthread_create(PRI_NONE, 0, NULL, pcic_event_thread, h,
    511  1.108       jun 	    &h->event_thread, "%s,%s", device_xname(h->ph_parent), cs)) {
    512  1.108       jun 		aprint_error_dev(h->ph_parent, "unable to create event thread for sock 0x%02x\n", h->sock);
    513  1.108       jun 		panic("pcic_attach_socket");
    514  1.108       jun 	}
    515    1.2   thorpej }
    516    1.2   thorpej 
    517    1.2   thorpej void
    518  1.105       dsl pcic_event_thread(void *arg)
    519   1.14   thorpej {
    520   1.14   thorpej 	struct pcic_handle *h = arg;
    521   1.14   thorpej 	struct pcic_event *pe;
    522   1.29     enami 	int s, first = 1;
    523   1.35     enami 	struct pcic_softc *sc = (struct pcic_softc *)h->ph_parent;
    524   1.14   thorpej 
    525   1.14   thorpej 	while (h->shutdown == 0) {
    526   1.53   thorpej 		/*
    527   1.53   thorpej 		 * Serialize event processing on the PCIC.  We may
    528   1.53   thorpej 		 * sleep while we hold this lock.
    529   1.53   thorpej 		 */
    530  1.101        ad 		mutex_enter(&sc->sc_pcic_lock);
    531   1.53   thorpej 
    532   1.14   thorpej 		s = splhigh();
    533   1.14   thorpej 		if ((pe = SIMPLEQ_FIRST(&h->events)) == NULL) {
    534   1.14   thorpej 			splx(s);
    535   1.29     enami 			if (first) {
    536   1.29     enami 				first = 0;
    537   1.29     enami 				config_pending_decr();
    538   1.29     enami 			}
    539   1.53   thorpej 			/*
    540   1.53   thorpej 			 * No events to process; release the PCIC lock.
    541   1.53   thorpej 			 */
    542  1.101        ad 			(void) mutex_exit(&sc->sc_pcic_lock);
    543   1.14   thorpej 			(void) tsleep(&h->events, PWAIT, "pcicev", 0);
    544   1.14   thorpej 			continue;
    545   1.20   msaitoh 		} else {
    546   1.20   msaitoh 			splx(s);
    547   1.20   msaitoh 			/* sleep .25s to be enqueued chatterling interrupts */
    548   1.98  christos 			(void) tsleep((void *)pcic_event_thread, PWAIT,
    549   1.35     enami 			    "pcicss", hz/4);
    550   1.14   thorpej 		}
    551   1.20   msaitoh 		s = splhigh();
    552   1.66     lukem 		SIMPLEQ_REMOVE_HEAD(&h->events, pe_q);
    553   1.14   thorpej 		splx(s);
    554   1.14   thorpej 
    555   1.14   thorpej 		switch (pe->pe_type) {
    556   1.14   thorpej 		case PCIC_EVENT_INSERTION:
    557   1.20   msaitoh 			s = splhigh();
    558   1.20   msaitoh 			while (1) {
    559   1.20   msaitoh 				struct pcic_event *pe1, *pe2;
    560   1.20   msaitoh 
    561   1.20   msaitoh 				if ((pe1 = SIMPLEQ_FIRST(&h->events)) == NULL)
    562   1.20   msaitoh 					break;
    563   1.20   msaitoh 				if (pe1->pe_type != PCIC_EVENT_REMOVAL)
    564   1.20   msaitoh 					break;
    565   1.20   msaitoh 				if ((pe2 = SIMPLEQ_NEXT(pe1, pe_q)) == NULL)
    566   1.20   msaitoh 					break;
    567   1.20   msaitoh 				if (pe2->pe_type == PCIC_EVENT_INSERTION) {
    568   1.66     lukem 					SIMPLEQ_REMOVE_HEAD(&h->events, pe_q);
    569   1.20   msaitoh 					free(pe1, M_TEMP);
    570   1.66     lukem 					SIMPLEQ_REMOVE_HEAD(&h->events, pe_q);
    571   1.20   msaitoh 					free(pe2, M_TEMP);
    572   1.20   msaitoh 				}
    573   1.20   msaitoh 			}
    574   1.20   msaitoh 			splx(s);
    575   1.89     perry 
    576   1.35     enami 			DPRINTF(("%s: insertion event\n",
    577  1.102    cegger 			    device_xname(h->ph_parent)));
    578   1.14   thorpej 			pcic_attach_card(h);
    579   1.14   thorpej 			break;
    580   1.14   thorpej 
    581   1.14   thorpej 		case PCIC_EVENT_REMOVAL:
    582   1.20   msaitoh 			s = splhigh();
    583   1.20   msaitoh 			while (1) {
    584   1.20   msaitoh 				struct pcic_event *pe1, *pe2;
    585   1.20   msaitoh 
    586   1.20   msaitoh 				if ((pe1 = SIMPLEQ_FIRST(&h->events)) == NULL)
    587   1.20   msaitoh 					break;
    588   1.20   msaitoh 				if (pe1->pe_type != PCIC_EVENT_INSERTION)
    589   1.20   msaitoh 					break;
    590   1.20   msaitoh 				if ((pe2 = SIMPLEQ_NEXT(pe1, pe_q)) == NULL)
    591   1.20   msaitoh 					break;
    592   1.20   msaitoh 				if (pe2->pe_type == PCIC_EVENT_REMOVAL) {
    593   1.66     lukem 					SIMPLEQ_REMOVE_HEAD(&h->events, pe_q);
    594   1.20   msaitoh 					free(pe1, M_TEMP);
    595   1.66     lukem 					SIMPLEQ_REMOVE_HEAD(&h->events, pe_q);
    596   1.20   msaitoh 					free(pe2, M_TEMP);
    597   1.20   msaitoh 				}
    598   1.20   msaitoh 			}
    599   1.20   msaitoh 			splx(s);
    600   1.20   msaitoh 
    601   1.35     enami 			DPRINTF(("%s: removal event\n",
    602  1.102    cegger 			    device_xname(h->ph_parent)));
    603   1.15   thorpej 			pcic_detach_card(h, DETACH_FORCE);
    604   1.14   thorpej 			break;
    605   1.14   thorpej 
    606   1.14   thorpej 		default:
    607   1.14   thorpej 			panic("pcic_event_thread: unknown event %d",
    608   1.14   thorpej 			    pe->pe_type);
    609   1.14   thorpej 		}
    610   1.14   thorpej 		free(pe, M_TEMP);
    611   1.53   thorpej 
    612  1.101        ad 		mutex_exit(&sc->sc_pcic_lock);
    613   1.14   thorpej 	}
    614   1.14   thorpej 
    615   1.14   thorpej 	h->event_thread = NULL;
    616   1.14   thorpej 
    617   1.14   thorpej 	/* In case parent is waiting for us to exit. */
    618   1.25      haya 	wakeup(sc);
    619   1.14   thorpej 
    620   1.14   thorpej 	kthread_exit(0);
    621   1.14   thorpej }
    622   1.14   thorpej 
    623    1.2   thorpej int
    624  1.105       dsl pcic_print(void *arg, const char *pnp)
    625    1.2   thorpej {
    626    1.3     enami 	struct pcmciabus_attach_args *paa = arg;
    627    1.2   thorpej 	struct pcic_handle *h = (struct pcic_handle *) paa->pch;
    628    1.2   thorpej 
    629    1.2   thorpej 	/* Only "pcmcia"s can attach to "pcic"s... easy. */
    630    1.2   thorpej 	if (pnp)
    631   1.70   thorpej 		aprint_normal("pcmcia at %s", pnp);
    632    1.2   thorpej 
    633   1.87  drochner 	aprint_normal(" controller %d socket %d", h->chip, h->socket);
    634    1.2   thorpej 
    635    1.2   thorpej 	return (UNCONF);
    636    1.2   thorpej }
    637    1.2   thorpej 
    638   1.33    chopps void
    639  1.105       dsl pcic_poll_intr(void *arg)
    640   1.33    chopps {
    641   1.33    chopps 	struct pcic_softc *sc;
    642   1.33    chopps 	int i, s;
    643   1.33    chopps 
    644   1.33    chopps 	s = spltty();
    645   1.33    chopps 	sc = arg;
    646   1.94  christos 	for (i = 0; i < __arraycount(sc->handle); i++)
    647   1.33    chopps 		if (sc->handle[i].flags & PCIC_FLAG_SOCKETP)
    648   1.33    chopps 			(void)pcic_intr_socket(&sc->handle[i]);
    649   1.57   thorpej 	callout_reset(&sc->poll_ch, hz / 2, pcic_poll_intr, sc);
    650   1.33    chopps 	splx(s);
    651   1.33    chopps }
    652   1.33    chopps 
    653    1.2   thorpej int
    654  1.105       dsl pcic_intr(void *arg)
    655    1.2   thorpej {
    656    1.3     enami 	struct pcic_softc *sc = arg;
    657    1.2   thorpej 	int i, ret = 0;
    658    1.2   thorpej 
    659  1.102    cegger 	DPRINTF(("%s: intr\n", device_xname(&sc->dev)));
    660    1.2   thorpej 
    661   1.94  christos 	for (i = 0; i < __arraycount(sc->handle); i++)
    662    1.2   thorpej 		if (sc->handle[i].flags & PCIC_FLAG_SOCKETP)
    663    1.2   thorpej 			ret += pcic_intr_socket(&sc->handle[i]);
    664    1.2   thorpej 
    665    1.2   thorpej 	return (ret ? 1 : 0);
    666    1.2   thorpej }
    667    1.2   thorpej 
    668    1.2   thorpej int
    669  1.105       dsl pcic_intr_socket(struct pcic_handle *h)
    670    1.2   thorpej {
    671    1.2   thorpej 	int cscreg;
    672    1.2   thorpej 
    673    1.2   thorpej 	cscreg = pcic_read(h, PCIC_CSC);
    674    1.2   thorpej 
    675    1.2   thorpej 	cscreg &= (PCIC_CSC_GPI |
    676    1.2   thorpej 		   PCIC_CSC_CD |
    677    1.2   thorpej 		   PCIC_CSC_READY |
    678    1.2   thorpej 		   PCIC_CSC_BATTWARN |
    679    1.2   thorpej 		   PCIC_CSC_BATTDEAD);
    680    1.2   thorpej 
    681    1.2   thorpej 	if (cscreg & PCIC_CSC_GPI) {
    682  1.102    cegger 		DPRINTF(("%s: %02x GPI\n", device_xname(h->ph_parent), h->sock));
    683    1.2   thorpej 	}
    684    1.2   thorpej 	if (cscreg & PCIC_CSC_CD) {
    685    1.2   thorpej 		int statreg;
    686    1.2   thorpej 
    687    1.2   thorpej 		statreg = pcic_read(h, PCIC_IF_STATUS);
    688    1.2   thorpej 
    689  1.102    cegger 		DPRINTF(("%s: %02x CD %x\n", device_xname(h->ph_parent), h->sock,
    690    1.2   thorpej 		    statreg));
    691    1.2   thorpej 
    692    1.2   thorpej 		if ((statreg & PCIC_IF_STATUS_CARDDETECT_MASK) ==
    693    1.2   thorpej 		    PCIC_IF_STATUS_CARDDETECT_PRESENT) {
    694   1.20   msaitoh 			if (h->laststate != PCIC_LASTSTATE_PRESENT) {
    695   1.14   thorpej 				DPRINTF(("%s: enqueing INSERTION event\n",
    696  1.102    cegger 					 device_xname(h->ph_parent)));
    697   1.14   thorpej 				pcic_queue_event(h, PCIC_EVENT_INSERTION);
    698   1.14   thorpej 			}
    699   1.20   msaitoh 			h->laststate = PCIC_LASTSTATE_PRESENT;
    700    1.2   thorpej 		} else {
    701   1.20   msaitoh 			if (h->laststate == PCIC_LASTSTATE_PRESENT) {
    702   1.15   thorpej 				/* Deactivate the card now. */
    703   1.15   thorpej 				DPRINTF(("%s: deactivating card\n",
    704  1.102    cegger 					 device_xname(h->ph_parent)));
    705   1.15   thorpej 				pcic_deactivate_card(h);
    706   1.15   thorpej 
    707   1.14   thorpej 				DPRINTF(("%s: enqueing REMOVAL event\n",
    708  1.102    cegger 					 device_xname(h->ph_parent)));
    709   1.14   thorpej 				pcic_queue_event(h, PCIC_EVENT_REMOVAL);
    710   1.14   thorpej 			}
    711   1.83   mycroft 			h->laststate = PCIC_LASTSTATE_EMPTY;
    712    1.2   thorpej 		}
    713    1.2   thorpej 	}
    714    1.2   thorpej 	if (cscreg & PCIC_CSC_READY) {
    715  1.102    cegger 		DPRINTF(("%s: %02x READY\n", device_xname(h->ph_parent), h->sock));
    716    1.2   thorpej 		/* shouldn't happen */
    717    1.2   thorpej 	}
    718    1.2   thorpej 	if (cscreg & PCIC_CSC_BATTWARN) {
    719  1.102    cegger 		DPRINTF(("%s: %02x BATTWARN\n", device_xname(h->ph_parent),
    720   1.35     enami 		    h->sock));
    721    1.2   thorpej 	}
    722    1.2   thorpej 	if (cscreg & PCIC_CSC_BATTDEAD) {
    723  1.102    cegger 		DPRINTF(("%s: %02x BATTDEAD\n", device_xname(h->ph_parent),
    724   1.35     enami 		    h->sock));
    725    1.2   thorpej 	}
    726    1.2   thorpej 	return (cscreg ? 1 : 0);
    727   1.14   thorpej }
    728   1.14   thorpej 
    729   1.14   thorpej void
    730  1.105       dsl pcic_queue_event(struct pcic_handle *h, int event)
    731   1.14   thorpej {
    732   1.14   thorpej 	struct pcic_event *pe;
    733   1.14   thorpej 	int s;
    734   1.14   thorpej 
    735   1.14   thorpej 	pe = malloc(sizeof(*pe), M_TEMP, M_NOWAIT);
    736   1.14   thorpej 	if (pe == NULL)
    737   1.14   thorpej 		panic("pcic_queue_event: can't allocate event");
    738   1.14   thorpej 
    739   1.14   thorpej 	pe->pe_type = event;
    740   1.14   thorpej 	s = splhigh();
    741   1.14   thorpej 	SIMPLEQ_INSERT_TAIL(&h->events, pe, pe_q);
    742   1.14   thorpej 	splx(s);
    743   1.14   thorpej 	wakeup(&h->events);
    744    1.2   thorpej }
    745    1.2   thorpej 
    746    1.2   thorpej void
    747  1.105       dsl pcic_attach_card(struct pcic_handle *h)
    748    1.2   thorpej {
    749   1.15   thorpej 
    750   1.20   msaitoh 	if (!(h->flags & PCIC_FLAG_CARDP)) {
    751   1.20   msaitoh 		/* call the MI attach function */
    752   1.20   msaitoh 		pcmcia_card_attach(h->pcmcia);
    753    1.2   thorpej 
    754   1.20   msaitoh 		h->flags |= PCIC_FLAG_CARDP;
    755   1.20   msaitoh 	} else {
    756   1.20   msaitoh 		DPRINTF(("pcic_attach_card: already attached"));
    757   1.20   msaitoh 	}
    758    1.2   thorpej }
    759    1.2   thorpej 
    760    1.2   thorpej void
    761  1.106       dsl pcic_detach_card(struct pcic_handle *h, int flags)
    762  1.106       dsl 	/* flags:		 DETACH_* */
    763    1.2   thorpej {
    764   1.15   thorpej 
    765   1.20   msaitoh 	if (h->flags & PCIC_FLAG_CARDP) {
    766   1.20   msaitoh 		h->flags &= ~PCIC_FLAG_CARDP;
    767    1.2   thorpej 
    768   1.20   msaitoh 		/* call the MI detach function */
    769   1.20   msaitoh 		pcmcia_card_detach(h->pcmcia, flags);
    770   1.20   msaitoh 	} else {
    771   1.20   msaitoh 		DPRINTF(("pcic_detach_card: already detached"));
    772   1.20   msaitoh 	}
    773   1.15   thorpej }
    774   1.15   thorpej 
    775   1.15   thorpej void
    776  1.105       dsl pcic_deactivate_card(struct pcic_handle *h)
    777   1.15   thorpej {
    778   1.74   mycroft 	int intr;
    779    1.2   thorpej 
    780   1.15   thorpej 	/* call the MI deactivate function */
    781   1.15   thorpej 	pcmcia_card_deactivate(h->pcmcia);
    782    1.2   thorpej 
    783   1.15   thorpej 	/* reset the socket */
    784   1.74   mycroft 	intr = pcic_read(h, PCIC_INTR);
    785   1.74   mycroft 	intr &= PCIC_INTR_ENABLE;
    786   1.74   mycroft 	pcic_write(h, PCIC_INTR, intr);
    787   1.86   mycroft 
    788   1.86   mycroft 	/* power down the socket */
    789   1.86   mycroft 	pcic_write(h, PCIC_PWRCTL, 0);
    790    1.2   thorpej }
    791    1.2   thorpej 
    792   1.89     perry int
    793  1.105       dsl pcic_chip_mem_alloc(pcmcia_chipset_handle_t pch, bus_size_t size, struct pcmcia_mem_handle *pcmhp)
    794    1.2   thorpej {
    795    1.2   thorpej 	struct pcic_handle *h = (struct pcic_handle *) pch;
    796    1.2   thorpej 	bus_space_handle_t memh;
    797    1.2   thorpej 	bus_addr_t addr;
    798    1.2   thorpej 	bus_size_t sizepg;
    799    1.2   thorpej 	int i, mask, mhandle;
    800   1.35     enami 	struct pcic_softc *sc = (struct pcic_softc *)h->ph_parent;
    801    1.2   thorpej 
    802    1.2   thorpej 	/* out of sc->memh, allocate as many pages as necessary */
    803    1.2   thorpej 
    804    1.2   thorpej 	/* convert size to PCIC pages */
    805    1.2   thorpej 	sizepg = (size + (PCIC_MEM_ALIGN - 1)) / PCIC_MEM_ALIGN;
    806   1.19  christos 	if (sizepg > PCIC_MAX_MEM_PAGES)
    807   1.19  christos 		return (1);
    808    1.2   thorpej 
    809    1.2   thorpej 	mask = (1 << sizepg) - 1;
    810    1.2   thorpej 
    811    1.2   thorpej 	addr = 0;		/* XXX gcc -Wuninitialized */
    812    1.2   thorpej 	mhandle = 0;		/* XXX gcc -Wuninitialized */
    813    1.2   thorpej 
    814   1.19  christos 	for (i = 0; i <= PCIC_MAX_MEM_PAGES - sizepg; i++) {
    815   1.25      haya 		if ((sc->subregionmask & (mask << i)) == (mask << i)) {
    816   1.25      haya 			if (bus_space_subregion(sc->memt, sc->memh,
    817    1.2   thorpej 			    i * PCIC_MEM_PAGESIZE,
    818    1.2   thorpej 			    sizepg * PCIC_MEM_PAGESIZE, &memh))
    819    1.2   thorpej 				return (1);
    820    1.2   thorpej 			mhandle = mask << i;
    821   1.25      haya 			addr = sc->membase + (i * PCIC_MEM_PAGESIZE);
    822   1.25      haya 			sc->subregionmask &= ~(mhandle);
    823   1.25      haya 			pcmhp->memt = sc->memt;
    824   1.19  christos 			pcmhp->memh = memh;
    825   1.19  christos 			pcmhp->addr = addr;
    826   1.19  christos 			pcmhp->size = size;
    827   1.19  christos 			pcmhp->mhandle = mhandle;
    828   1.19  christos 			pcmhp->realsize = sizepg * PCIC_MEM_PAGESIZE;
    829   1.19  christos 			return (0);
    830    1.2   thorpej 		}
    831    1.2   thorpej 	}
    832    1.2   thorpej 
    833   1.19  christos 	return (1);
    834    1.2   thorpej }
    835    1.2   thorpej 
    836   1.89     perry void
    837  1.105       dsl pcic_chip_mem_free(pcmcia_chipset_handle_t pch, struct pcmcia_mem_handle *pcmhp)
    838    1.2   thorpej {
    839    1.2   thorpej 	struct pcic_handle *h = (struct pcic_handle *) pch;
    840   1.35     enami 	struct pcic_softc *sc = (struct pcic_softc *)h->ph_parent;
    841    1.2   thorpej 
    842   1.25      haya 	sc->subregionmask |= pcmhp->mhandle;
    843    1.2   thorpej }
    844    1.2   thorpej 
    845   1.62  jdolecek static const struct mem_map_index_st {
    846    1.2   thorpej 	int	sysmem_start_lsb;
    847    1.2   thorpej 	int	sysmem_start_msb;
    848    1.2   thorpej 	int	sysmem_stop_lsb;
    849    1.2   thorpej 	int	sysmem_stop_msb;
    850    1.2   thorpej 	int	cardmem_lsb;
    851    1.2   thorpej 	int	cardmem_msb;
    852    1.2   thorpej 	int	memenable;
    853    1.2   thorpej } mem_map_index[] = {
    854    1.2   thorpej 	{
    855    1.2   thorpej 		PCIC_SYSMEM_ADDR0_START_LSB,
    856    1.2   thorpej 		PCIC_SYSMEM_ADDR0_START_MSB,
    857    1.2   thorpej 		PCIC_SYSMEM_ADDR0_STOP_LSB,
    858    1.2   thorpej 		PCIC_SYSMEM_ADDR0_STOP_MSB,
    859    1.2   thorpej 		PCIC_CARDMEM_ADDR0_LSB,
    860    1.2   thorpej 		PCIC_CARDMEM_ADDR0_MSB,
    861    1.2   thorpej 		PCIC_ADDRWIN_ENABLE_MEM0,
    862    1.2   thorpej 	},
    863    1.2   thorpej 	{
    864    1.2   thorpej 		PCIC_SYSMEM_ADDR1_START_LSB,
    865    1.2   thorpej 		PCIC_SYSMEM_ADDR1_START_MSB,
    866    1.2   thorpej 		PCIC_SYSMEM_ADDR1_STOP_LSB,
    867    1.2   thorpej 		PCIC_SYSMEM_ADDR1_STOP_MSB,
    868    1.2   thorpej 		PCIC_CARDMEM_ADDR1_LSB,
    869    1.2   thorpej 		PCIC_CARDMEM_ADDR1_MSB,
    870    1.2   thorpej 		PCIC_ADDRWIN_ENABLE_MEM1,
    871    1.2   thorpej 	},
    872    1.2   thorpej 	{
    873    1.2   thorpej 		PCIC_SYSMEM_ADDR2_START_LSB,
    874    1.2   thorpej 		PCIC_SYSMEM_ADDR2_START_MSB,
    875    1.2   thorpej 		PCIC_SYSMEM_ADDR2_STOP_LSB,
    876    1.2   thorpej 		PCIC_SYSMEM_ADDR2_STOP_MSB,
    877    1.2   thorpej 		PCIC_CARDMEM_ADDR2_LSB,
    878    1.2   thorpej 		PCIC_CARDMEM_ADDR2_MSB,
    879    1.2   thorpej 		PCIC_ADDRWIN_ENABLE_MEM2,
    880    1.2   thorpej 	},
    881    1.2   thorpej 	{
    882    1.2   thorpej 		PCIC_SYSMEM_ADDR3_START_LSB,
    883    1.2   thorpej 		PCIC_SYSMEM_ADDR3_START_MSB,
    884    1.2   thorpej 		PCIC_SYSMEM_ADDR3_STOP_LSB,
    885    1.2   thorpej 		PCIC_SYSMEM_ADDR3_STOP_MSB,
    886    1.2   thorpej 		PCIC_CARDMEM_ADDR3_LSB,
    887    1.2   thorpej 		PCIC_CARDMEM_ADDR3_MSB,
    888    1.2   thorpej 		PCIC_ADDRWIN_ENABLE_MEM3,
    889    1.2   thorpej 	},
    890    1.2   thorpej 	{
    891    1.2   thorpej 		PCIC_SYSMEM_ADDR4_START_LSB,
    892    1.2   thorpej 		PCIC_SYSMEM_ADDR4_START_MSB,
    893    1.2   thorpej 		PCIC_SYSMEM_ADDR4_STOP_LSB,
    894    1.2   thorpej 		PCIC_SYSMEM_ADDR4_STOP_MSB,
    895    1.2   thorpej 		PCIC_CARDMEM_ADDR4_LSB,
    896    1.2   thorpej 		PCIC_CARDMEM_ADDR4_MSB,
    897    1.2   thorpej 		PCIC_ADDRWIN_ENABLE_MEM4,
    898    1.2   thorpej 	},
    899    1.2   thorpej };
    900    1.2   thorpej 
    901   1.89     perry void
    902  1.105       dsl pcic_chip_do_mem_map(struct pcic_handle *h, int win)
    903    1.2   thorpej {
    904    1.2   thorpej 	int reg;
    905   1.28      joda 	int kind = h->mem[win].kind & ~PCMCIA_WIDTH_MEM_MASK;
    906   1.35     enami 	int mem8 =
    907   1.47    chopps 	    (h->mem[win].kind & PCMCIA_WIDTH_MEM_MASK) == PCMCIA_WIDTH_MEM8
    908   1.47    chopps 	    || (kind == PCMCIA_MEM_ATTR);
    909   1.28      joda 
    910   1.33    chopps 	DPRINTF(("mem8 %d\n", mem8));
    911   1.33    chopps 	/* mem8 = 1; */
    912   1.33    chopps 
    913    1.2   thorpej 	pcic_write(h, mem_map_index[win].sysmem_start_lsb,
    914    1.2   thorpej 	    (h->mem[win].addr >> PCIC_SYSMEM_ADDRX_SHIFT) & 0xff);
    915    1.2   thorpej 	pcic_write(h, mem_map_index[win].sysmem_start_msb,
    916    1.2   thorpej 	    ((h->mem[win].addr >> (PCIC_SYSMEM_ADDRX_SHIFT + 8)) &
    917   1.43      joda 	    PCIC_SYSMEM_ADDRX_START_MSB_ADDR_MASK) |
    918   1.44     enami 	    (mem8 ? 0 : PCIC_SYSMEM_ADDRX_START_MSB_DATASIZE_16BIT));
    919    1.2   thorpej 
    920    1.2   thorpej 	pcic_write(h, mem_map_index[win].sysmem_stop_lsb,
    921    1.2   thorpej 	    ((h->mem[win].addr + h->mem[win].size) >>
    922    1.2   thorpej 	    PCIC_SYSMEM_ADDRX_SHIFT) & 0xff);
    923    1.2   thorpej 	pcic_write(h, mem_map_index[win].sysmem_stop_msb,
    924    1.2   thorpej 	    (((h->mem[win].addr + h->mem[win].size) >>
    925    1.2   thorpej 	    (PCIC_SYSMEM_ADDRX_SHIFT + 8)) &
    926    1.2   thorpej 	    PCIC_SYSMEM_ADDRX_STOP_MSB_ADDR_MASK) |
    927    1.2   thorpej 	    PCIC_SYSMEM_ADDRX_STOP_MSB_WAIT2);
    928    1.2   thorpej 
    929    1.2   thorpej 	pcic_write(h, mem_map_index[win].cardmem_lsb,
    930    1.2   thorpej 	    (h->mem[win].offset >> PCIC_CARDMEM_ADDRX_SHIFT) & 0xff);
    931    1.2   thorpej 	pcic_write(h, mem_map_index[win].cardmem_msb,
    932    1.2   thorpej 	    ((h->mem[win].offset >> (PCIC_CARDMEM_ADDRX_SHIFT + 8)) &
    933    1.2   thorpej 	    PCIC_CARDMEM_ADDRX_MSB_ADDR_MASK) |
    934   1.28      joda 	    ((kind == PCMCIA_MEM_ATTR) ?
    935    1.2   thorpej 	    PCIC_CARDMEM_ADDRX_MSB_REGACTIVE_ATTR : 0));
    936    1.2   thorpej 
    937    1.2   thorpej 	reg = pcic_read(h, PCIC_ADDRWIN_ENABLE);
    938   1.43      joda 	reg |= (mem_map_index[win].memenable | PCIC_ADDRWIN_ENABLE_MEMCS16);
    939    1.2   thorpej 	pcic_write(h, PCIC_ADDRWIN_ENABLE, reg);
    940   1.21      marc 
    941   1.21      marc 	delay(100);
    942    1.2   thorpej 
    943    1.2   thorpej #ifdef PCICDEBUG
    944    1.2   thorpej 	{
    945    1.2   thorpej 		int r1, r2, r3, r4, r5, r6;
    946    1.2   thorpej 
    947    1.2   thorpej 		r1 = pcic_read(h, mem_map_index[win].sysmem_start_msb);
    948    1.2   thorpej 		r2 = pcic_read(h, mem_map_index[win].sysmem_start_lsb);
    949    1.2   thorpej 		r3 = pcic_read(h, mem_map_index[win].sysmem_stop_msb);
    950    1.2   thorpej 		r4 = pcic_read(h, mem_map_index[win].sysmem_stop_lsb);
    951    1.2   thorpej 		r5 = pcic_read(h, mem_map_index[win].cardmem_msb);
    952    1.2   thorpej 		r6 = pcic_read(h, mem_map_index[win].cardmem_lsb);
    953    1.2   thorpej 
    954    1.2   thorpej 		DPRINTF(("pcic_chip_do_mem_map window %d: %02x%02x %02x%02x "
    955    1.2   thorpej 		    "%02x%02x\n", win, r1, r2, r3, r4, r5, r6));
    956    1.2   thorpej 	}
    957    1.2   thorpej #endif
    958    1.2   thorpej }
    959    1.2   thorpej 
    960   1.89     perry int
    961  1.105       dsl pcic_chip_mem_map(pcmcia_chipset_handle_t pch, int kind, bus_addr_t card_addr, bus_size_t size, struct pcmcia_mem_handle *pcmhp, bus_size_t *offsetp, int *windowp)
    962    1.2   thorpej {
    963    1.2   thorpej 	struct pcic_handle *h = (struct pcic_handle *) pch;
    964    1.2   thorpej 	bus_addr_t busaddr;
    965    1.2   thorpej 	long card_offset;
    966    1.2   thorpej 	int i, win;
    967   1.35     enami 	struct pcic_softc *sc = (struct pcic_softc *)h->ph_parent;
    968    1.2   thorpej 
    969    1.2   thorpej 	win = -1;
    970    1.2   thorpej 	for (i = 0; i < (sizeof(mem_map_index) / sizeof(mem_map_index[0]));
    971    1.2   thorpej 	    i++) {
    972    1.2   thorpej 		if ((h->memalloc & (1 << i)) == 0) {
    973    1.2   thorpej 			win = i;
    974    1.2   thorpej 			h->memalloc |= (1 << i);
    975    1.2   thorpej 			break;
    976    1.2   thorpej 		}
    977    1.2   thorpej 	}
    978    1.2   thorpej 
    979    1.2   thorpej 	if (win == -1)
    980    1.2   thorpej 		return (1);
    981    1.2   thorpej 
    982    1.2   thorpej 	*windowp = win;
    983    1.2   thorpej 
    984    1.2   thorpej 	/* XXX this is pretty gross */
    985    1.2   thorpej 
    986   1.25      haya 	if (sc->memt != pcmhp->memt)
    987    1.2   thorpej 		panic("pcic_chip_mem_map memt is bogus");
    988    1.2   thorpej 
    989    1.2   thorpej 	busaddr = pcmhp->addr;
    990    1.2   thorpej 
    991    1.2   thorpej 	/*
    992    1.2   thorpej 	 * compute the address offset to the pcmcia address space for the
    993    1.2   thorpej 	 * pcic.  this is intentionally signed.  The masks and shifts below
    994    1.2   thorpej 	 * will cause TRT to happen in the pcic registers.  Deal with making
    995    1.2   thorpej 	 * sure the address is aligned, and return the alignment offset.
    996    1.2   thorpej 	 */
    997    1.2   thorpej 
    998    1.2   thorpej 	*offsetp = card_addr % PCIC_MEM_ALIGN;
    999    1.2   thorpej 	card_addr -= *offsetp;
   1000    1.2   thorpej 
   1001    1.2   thorpej 	DPRINTF(("pcic_chip_mem_map window %d bus %lx+%lx+%lx at card addr "
   1002    1.2   thorpej 	    "%lx\n", win, (u_long) busaddr, (u_long) * offsetp, (u_long) size,
   1003    1.2   thorpej 	    (u_long) card_addr));
   1004    1.2   thorpej 
   1005    1.2   thorpej 	/*
   1006    1.2   thorpej 	 * include the offset in the size, and decrement size by one, since
   1007    1.2   thorpej 	 * the hw wants start/stop
   1008    1.2   thorpej 	 */
   1009    1.2   thorpej 	size += *offsetp - 1;
   1010    1.2   thorpej 
   1011    1.2   thorpej 	card_offset = (((long) card_addr) - ((long) busaddr));
   1012    1.2   thorpej 
   1013    1.2   thorpej 	h->mem[win].addr = busaddr;
   1014    1.2   thorpej 	h->mem[win].size = size;
   1015    1.2   thorpej 	h->mem[win].offset = card_offset;
   1016    1.2   thorpej 	h->mem[win].kind = kind;
   1017    1.2   thorpej 
   1018    1.2   thorpej 	pcic_chip_do_mem_map(h, win);
   1019    1.2   thorpej 
   1020    1.2   thorpej 	return (0);
   1021    1.2   thorpej }
   1022    1.2   thorpej 
   1023   1.89     perry void
   1024  1.105       dsl pcic_chip_mem_unmap(pcmcia_chipset_handle_t pch, int window)
   1025    1.2   thorpej {
   1026    1.2   thorpej 	struct pcic_handle *h = (struct pcic_handle *) pch;
   1027    1.2   thorpej 	int reg;
   1028    1.2   thorpej 
   1029    1.2   thorpej 	if (window >= (sizeof(mem_map_index) / sizeof(mem_map_index[0])))
   1030    1.2   thorpej 		panic("pcic_chip_mem_unmap: window out of range");
   1031    1.2   thorpej 
   1032    1.2   thorpej 	reg = pcic_read(h, PCIC_ADDRWIN_ENABLE);
   1033    1.2   thorpej 	reg &= ~mem_map_index[window].memenable;
   1034    1.2   thorpej 	pcic_write(h, PCIC_ADDRWIN_ENABLE, reg);
   1035    1.2   thorpej 
   1036    1.2   thorpej 	h->memalloc &= ~(1 << window);
   1037    1.2   thorpej }
   1038    1.2   thorpej 
   1039   1.89     perry int
   1040  1.105       dsl pcic_chip_io_alloc(pcmcia_chipset_handle_t pch, bus_addr_t start, bus_size_t size, bus_size_t align, struct pcmcia_io_handle *pcihp)
   1041    1.2   thorpej {
   1042    1.2   thorpej 	struct pcic_handle *h = (struct pcic_handle *) pch;
   1043    1.2   thorpej 	bus_space_tag_t iot;
   1044    1.2   thorpej 	bus_space_handle_t ioh;
   1045    1.2   thorpej 	bus_addr_t ioaddr;
   1046    1.2   thorpej 	int flags = 0;
   1047   1.35     enami 	struct pcic_softc *sc = (struct pcic_softc *)h->ph_parent;
   1048    1.2   thorpej 
   1049    1.2   thorpej 	/*
   1050    1.2   thorpej 	 * Allocate some arbitrary I/O space.
   1051    1.2   thorpej 	 */
   1052    1.2   thorpej 
   1053   1.25      haya 	iot = sc->iot;
   1054    1.2   thorpej 
   1055    1.2   thorpej 	if (start) {
   1056    1.2   thorpej 		ioaddr = start;
   1057    1.2   thorpej 		if (bus_space_map(iot, start, size, 0, &ioh))
   1058    1.2   thorpej 			return (1);
   1059    1.2   thorpej 		DPRINTF(("pcic_chip_io_alloc map port %lx+%lx\n",
   1060    1.2   thorpej 		    (u_long) ioaddr, (u_long) size));
   1061    1.2   thorpej 	} else {
   1062    1.2   thorpej 		flags |= PCMCIA_IO_ALLOCATED;
   1063   1.25      haya 		if (bus_space_alloc(iot, sc->iobase,
   1064   1.25      haya 		    sc->iobase + sc->iosize, size, align, 0, 0,
   1065    1.2   thorpej 		    &ioaddr, &ioh))
   1066    1.2   thorpej 			return (1);
   1067    1.2   thorpej 		DPRINTF(("pcic_chip_io_alloc alloc port %lx+%lx\n",
   1068    1.2   thorpej 		    (u_long) ioaddr, (u_long) size));
   1069    1.2   thorpej 	}
   1070    1.2   thorpej 
   1071    1.2   thorpej 	pcihp->iot = iot;
   1072    1.2   thorpej 	pcihp->ioh = ioh;
   1073    1.2   thorpej 	pcihp->addr = ioaddr;
   1074    1.2   thorpej 	pcihp->size = size;
   1075    1.2   thorpej 	pcihp->flags = flags;
   1076    1.2   thorpej 
   1077    1.2   thorpej 	return (0);
   1078    1.2   thorpej }
   1079    1.2   thorpej 
   1080   1.89     perry void
   1081   1.97  christos pcic_chip_io_free(pcmcia_chipset_handle_t pch,
   1082   1.96  christos     struct pcmcia_io_handle *pcihp)
   1083    1.2   thorpej {
   1084    1.2   thorpej 	bus_space_tag_t iot = pcihp->iot;
   1085    1.2   thorpej 	bus_space_handle_t ioh = pcihp->ioh;
   1086    1.2   thorpej 	bus_size_t size = pcihp->size;
   1087    1.2   thorpej 
   1088    1.2   thorpej 	if (pcihp->flags & PCMCIA_IO_ALLOCATED)
   1089    1.2   thorpej 		bus_space_free(iot, ioh, size);
   1090    1.2   thorpej 	else
   1091    1.2   thorpej 		bus_space_unmap(iot, ioh, size);
   1092    1.2   thorpej }
   1093    1.2   thorpej 
   1094    1.2   thorpej 
   1095   1.62  jdolecek static const struct io_map_index_st {
   1096    1.2   thorpej 	int	start_lsb;
   1097    1.2   thorpej 	int	start_msb;
   1098    1.2   thorpej 	int	stop_lsb;
   1099    1.2   thorpej 	int	stop_msb;
   1100    1.2   thorpej 	int	ioenable;
   1101    1.2   thorpej 	int	ioctlmask;
   1102    1.2   thorpej 	int	ioctlbits[3];		/* indexed by PCMCIA_WIDTH_* */
   1103    1.2   thorpej }               io_map_index[] = {
   1104    1.2   thorpej 	{
   1105    1.2   thorpej 		PCIC_IOADDR0_START_LSB,
   1106    1.2   thorpej 		PCIC_IOADDR0_START_MSB,
   1107    1.2   thorpej 		PCIC_IOADDR0_STOP_LSB,
   1108    1.2   thorpej 		PCIC_IOADDR0_STOP_MSB,
   1109    1.2   thorpej 		PCIC_ADDRWIN_ENABLE_IO0,
   1110    1.2   thorpej 		PCIC_IOCTL_IO0_WAITSTATE | PCIC_IOCTL_IO0_ZEROWAIT |
   1111    1.2   thorpej 		PCIC_IOCTL_IO0_IOCS16SRC_MASK | PCIC_IOCTL_IO0_DATASIZE_MASK,
   1112    1.2   thorpej 		{
   1113    1.2   thorpej 			PCIC_IOCTL_IO0_IOCS16SRC_CARD,
   1114    1.6     enami 			PCIC_IOCTL_IO0_IOCS16SRC_DATASIZE |
   1115    1.6     enami 			    PCIC_IOCTL_IO0_DATASIZE_8BIT,
   1116    1.6     enami 			PCIC_IOCTL_IO0_IOCS16SRC_DATASIZE |
   1117    1.6     enami 			    PCIC_IOCTL_IO0_DATASIZE_16BIT,
   1118    1.2   thorpej 		},
   1119    1.2   thorpej 	},
   1120    1.2   thorpej 	{
   1121    1.2   thorpej 		PCIC_IOADDR1_START_LSB,
   1122    1.2   thorpej 		PCIC_IOADDR1_START_MSB,
   1123    1.2   thorpej 		PCIC_IOADDR1_STOP_LSB,
   1124    1.2   thorpej 		PCIC_IOADDR1_STOP_MSB,
   1125    1.2   thorpej 		PCIC_ADDRWIN_ENABLE_IO1,
   1126    1.2   thorpej 		PCIC_IOCTL_IO1_WAITSTATE | PCIC_IOCTL_IO1_ZEROWAIT |
   1127    1.2   thorpej 		PCIC_IOCTL_IO1_IOCS16SRC_MASK | PCIC_IOCTL_IO1_DATASIZE_MASK,
   1128    1.2   thorpej 		{
   1129    1.2   thorpej 			PCIC_IOCTL_IO1_IOCS16SRC_CARD,
   1130    1.2   thorpej 			PCIC_IOCTL_IO1_IOCS16SRC_DATASIZE |
   1131    1.2   thorpej 			    PCIC_IOCTL_IO1_DATASIZE_8BIT,
   1132    1.2   thorpej 			PCIC_IOCTL_IO1_IOCS16SRC_DATASIZE |
   1133    1.2   thorpej 			    PCIC_IOCTL_IO1_DATASIZE_16BIT,
   1134    1.2   thorpej 		},
   1135    1.2   thorpej 	},
   1136    1.2   thorpej };
   1137    1.2   thorpej 
   1138   1.89     perry void
   1139  1.105       dsl pcic_chip_do_io_map(struct pcic_handle *h, int win)
   1140    1.2   thorpej {
   1141    1.2   thorpej 	int reg;
   1142    1.2   thorpej 
   1143    1.2   thorpej 	DPRINTF(("pcic_chip_do_io_map win %d addr %lx size %lx width %d\n",
   1144    1.2   thorpej 	    win, (long) h->io[win].addr, (long) h->io[win].size,
   1145    1.2   thorpej 	    h->io[win].width * 8));
   1146    1.2   thorpej 
   1147    1.2   thorpej 	pcic_write(h, io_map_index[win].start_lsb, h->io[win].addr & 0xff);
   1148    1.2   thorpej 	pcic_write(h, io_map_index[win].start_msb,
   1149    1.2   thorpej 	    (h->io[win].addr >> 8) & 0xff);
   1150    1.2   thorpej 
   1151    1.2   thorpej 	pcic_write(h, io_map_index[win].stop_lsb,
   1152    1.2   thorpej 	    (h->io[win].addr + h->io[win].size - 1) & 0xff);
   1153    1.2   thorpej 	pcic_write(h, io_map_index[win].stop_msb,
   1154    1.2   thorpej 	    ((h->io[win].addr + h->io[win].size - 1) >> 8) & 0xff);
   1155    1.2   thorpej 
   1156    1.2   thorpej 	reg = pcic_read(h, PCIC_IOCTL);
   1157    1.2   thorpej 	reg &= ~io_map_index[win].ioctlmask;
   1158    1.2   thorpej 	reg |= io_map_index[win].ioctlbits[h->io[win].width];
   1159    1.2   thorpej 	pcic_write(h, PCIC_IOCTL, reg);
   1160    1.2   thorpej 
   1161    1.2   thorpej 	reg = pcic_read(h, PCIC_ADDRWIN_ENABLE);
   1162    1.2   thorpej 	reg |= io_map_index[win].ioenable;
   1163    1.2   thorpej 	pcic_write(h, PCIC_ADDRWIN_ENABLE, reg);
   1164    1.2   thorpej }
   1165    1.2   thorpej 
   1166   1.89     perry int
   1167  1.105       dsl pcic_chip_io_map(pcmcia_chipset_handle_t pch, int width, bus_addr_t offset, bus_size_t size, struct pcmcia_io_handle *pcihp, int *windowp)
   1168    1.2   thorpej {
   1169    1.2   thorpej 	struct pcic_handle *h = (struct pcic_handle *) pch;
   1170    1.2   thorpej 	bus_addr_t ioaddr = pcihp->addr + offset;
   1171    1.4     enami 	int i, win;
   1172    1.4     enami #ifdef PCICDEBUG
   1173   1.90  christos 	static const char *width_names[] = { "auto", "io8", "io16" };
   1174    1.4     enami #endif
   1175   1.35     enami 	struct pcic_softc *sc = (struct pcic_softc *)h->ph_parent;
   1176    1.2   thorpej 
   1177    1.2   thorpej 	/* XXX Sanity check offset/size. */
   1178    1.2   thorpej 
   1179    1.2   thorpej 	win = -1;
   1180    1.2   thorpej 	for (i = 0; i < (sizeof(io_map_index) / sizeof(io_map_index[0])); i++) {
   1181    1.2   thorpej 		if ((h->ioalloc & (1 << i)) == 0) {
   1182    1.2   thorpej 			win = i;
   1183    1.2   thorpej 			h->ioalloc |= (1 << i);
   1184    1.2   thorpej 			break;
   1185    1.2   thorpej 		}
   1186    1.2   thorpej 	}
   1187    1.2   thorpej 
   1188    1.2   thorpej 	if (win == -1)
   1189    1.2   thorpej 		return (1);
   1190    1.2   thorpej 
   1191    1.2   thorpej 	*windowp = win;
   1192    1.2   thorpej 
   1193    1.2   thorpej 	/* XXX this is pretty gross */
   1194    1.2   thorpej 
   1195   1.25      haya 	if (sc->iot != pcihp->iot)
   1196    1.2   thorpej 		panic("pcic_chip_io_map iot is bogus");
   1197    1.2   thorpej 
   1198    1.2   thorpej 	DPRINTF(("pcic_chip_io_map window %d %s port %lx+%lx\n",
   1199    1.2   thorpej 		 win, width_names[width], (u_long) ioaddr, (u_long) size));
   1200    1.2   thorpej 
   1201    1.2   thorpej 	/* XXX wtf is this doing here? */
   1202    1.2   thorpej 
   1203  1.102    cegger 	printf("%s: port 0x%lx", device_xname(&sc->dev), (u_long) ioaddr);
   1204    1.2   thorpej 	if (size > 1)
   1205    1.2   thorpej 		printf("-0x%lx", (u_long) ioaddr + (u_long) size - 1);
   1206   1.77  christos 	printf("\n");
   1207    1.2   thorpej 
   1208    1.2   thorpej 	h->io[win].addr = ioaddr;
   1209    1.2   thorpej 	h->io[win].size = size;
   1210    1.2   thorpej 	h->io[win].width = width;
   1211    1.2   thorpej 
   1212    1.2   thorpej 	pcic_chip_do_io_map(h, win);
   1213    1.2   thorpej 
   1214    1.2   thorpej 	return (0);
   1215    1.2   thorpej }
   1216    1.2   thorpej 
   1217   1.89     perry void
   1218  1.105       dsl pcic_chip_io_unmap(pcmcia_chipset_handle_t pch, int window)
   1219    1.2   thorpej {
   1220    1.2   thorpej 	struct pcic_handle *h = (struct pcic_handle *) pch;
   1221    1.2   thorpej 	int reg;
   1222    1.2   thorpej 
   1223    1.2   thorpej 	if (window >= (sizeof(io_map_index) / sizeof(io_map_index[0])))
   1224    1.2   thorpej 		panic("pcic_chip_io_unmap: window out of range");
   1225    1.2   thorpej 
   1226    1.2   thorpej 	reg = pcic_read(h, PCIC_ADDRWIN_ENABLE);
   1227    1.2   thorpej 	reg &= ~io_map_index[window].ioenable;
   1228    1.2   thorpej 	pcic_write(h, PCIC_ADDRWIN_ENABLE, reg);
   1229    1.2   thorpej 
   1230    1.2   thorpej 	h->ioalloc &= ~(1 << window);
   1231    1.8      marc }
   1232    1.8      marc 
   1233   1.83   mycroft static int
   1234  1.105       dsl pcic_wait_ready(struct pcic_handle *h)
   1235    1.8      marc {
   1236   1.83   mycroft 	u_int8_t stat;
   1237    1.8      marc 	int i;
   1238    1.8      marc 
   1239   1.31    chopps 	/* wait an initial 10ms for quick cards */
   1240   1.83   mycroft 	stat = pcic_read(h, PCIC_IF_STATUS);
   1241   1.83   mycroft 	if (stat & PCIC_IF_STATUS_READY)
   1242   1.83   mycroft 		return (0);
   1243   1.36     enami 	pcic_delay(h, 10, "pccwr0");
   1244   1.31    chopps 	for (i = 0; i < 50; i++) {
   1245   1.83   mycroft 		stat = pcic_read(h, PCIC_IF_STATUS);
   1246   1.83   mycroft 		if (stat & PCIC_IF_STATUS_READY)
   1247   1.83   mycroft 			return (0);
   1248   1.83   mycroft 		if ((stat & PCIC_IF_STATUS_CARDDETECT_MASK) !=
   1249   1.83   mycroft 		    PCIC_IF_STATUS_CARDDETECT_PRESENT)
   1250   1.83   mycroft 			return (ENXIO);
   1251   1.31    chopps 		/* wait .1s (100ms) each iteration now */
   1252   1.36     enami 		pcic_delay(h, 100, "pccwr1");
   1253    1.8      marc 	}
   1254    1.8      marc 
   1255   1.83   mycroft 	printf("pcic_wait_ready: ready never happened, status=%02x\n", stat);
   1256   1.83   mycroft 	return (EWOULDBLOCK);
   1257    1.2   thorpej }
   1258    1.2   thorpej 
   1259   1.30     enami /*
   1260   1.30     enami  * Perform long (msec order) delay.
   1261   1.89     perry  */
   1262   1.30     enami static void
   1263  1.106       dsl pcic_delay(struct pcic_handle *h, int timo, const char *wmesg)
   1264  1.106       dsl 	/* timo:			 in ms.  must not be zero */
   1265   1.30     enami {
   1266   1.30     enami 
   1267   1.30     enami #ifdef DIAGNOSTIC
   1268   1.83   mycroft 	if (timo <= 0)
   1269   1.83   mycroft 		panic("pcic_delay: called with timeout %d", timo);
   1270   1.83   mycroft 	if (!curlwp)
   1271   1.83   mycroft 		panic("pcic_delay: called in interrupt context");
   1272   1.83   mycroft 	if (!h->event_thread)
   1273   1.83   mycroft 		panic("pcic_delay: no event thread");
   1274   1.30     enami #endif
   1275   1.48       dbj 	DPRINTF(("pcic_delay: \"%s\" %p, sleep %d ms\n",
   1276   1.49     enami 	    wmesg, h->event_thread, timo));
   1277  1.104     hauke 	if (doing_shutdown)
   1278  1.104     hauke 		delay(timo * 1000);
   1279  1.104     hauke 	else
   1280  1.104     hauke 		tsleep(pcic_delay, PWAIT, wmesg,
   1281  1.104     hauke 		    roundup(timo * hz, 1000) / 1000);
   1282   1.30     enami }
   1283   1.30     enami 
   1284    1.2   thorpej void
   1285  1.105       dsl pcic_chip_socket_enable(pcmcia_chipset_handle_t pch)
   1286    1.2   thorpej {
   1287    1.2   thorpej 	struct pcic_handle *h = (struct pcic_handle *) pch;
   1288   1.83   mycroft 	int win;
   1289   1.83   mycroft 	u_int8_t power, intr;
   1290   1.83   mycroft #ifdef DIAGNOSTIC
   1291   1.34    chopps 	int reg;
   1292   1.34    chopps #endif
   1293    1.2   thorpej 
   1294   1.41    chopps #ifdef DIAGNOSTIC
   1295   1.41    chopps 	if (h->flags & PCIC_FLAG_ENABLED)
   1296   1.61   mycroft 		printf("pcic_chip_socket_enable: enabling twice\n");
   1297   1.41    chopps #endif
   1298   1.41    chopps 
   1299   1.85   mycroft 	/* disable interrupts; assert RESET */
   1300   1.39     enami 	intr = pcic_read(h, PCIC_INTR);
   1301   1.86   mycroft 	intr &= PCIC_INTR_ENABLE;
   1302   1.34    chopps 	pcic_write(h, PCIC_INTR, intr);
   1303    1.2   thorpej 
   1304   1.82   mycroft 	/* zero out the address windows */
   1305   1.82   mycroft 	pcic_write(h, PCIC_ADDRWIN_ENABLE, 0);
   1306   1.82   mycroft 
   1307   1.85   mycroft 	/* power off; assert output enable bit */
   1308   1.85   mycroft 	power = PCIC_PWRCTL_OE;
   1309   1.83   mycroft 	pcic_write(h, PCIC_PWRCTL, power);
   1310   1.83   mycroft 
   1311   1.69  takemura 	/*
   1312   1.69  takemura 	 * power hack for RICOH RF5C[23]96
   1313   1.69  takemura 	 */
   1314   1.69  takemura 	switch( h->vendor ) {
   1315   1.69  takemura 	case PCIC_VENDOR_RICOH_5C296:
   1316   1.69  takemura 	case PCIC_VENDOR_RICOH_5C396:
   1317   1.76   mycroft 	{
   1318   1.76   mycroft 		int regtmp;
   1319   1.69  takemura 		regtmp = pcic_read(h, PCIC_RICOH_REG_MCR2);
   1320   1.76   mycroft #ifdef RICOH_POWER_HACK
   1321   1.76   mycroft 		regtmp |= PCIC_RICOH_MCR2_VCC_DIRECT;
   1322   1.76   mycroft #else
   1323   1.76   mycroft 		regtmp &= ~(PCIC_RICOH_MCR2_VCC_DIRECT|PCIC_RICOH_MCR2_VCC_SEL_3V);
   1324   1.76   mycroft #endif
   1325   1.69  takemura 		pcic_write(h, PCIC_RICOH_REG_MCR2, regtmp);
   1326   1.76   mycroft 	}
   1327   1.69  takemura 		break;
   1328   1.69  takemura 	default:
   1329   1.69  takemura 		break;
   1330   1.69  takemura 	}
   1331    1.9     enami 
   1332   1.22   mycroft #ifdef VADEM_POWER_HACK
   1333   1.25      haya 	bus_space_write_1(sc->iot, sc->ioh, PCIC_REG_INDEX, 0x0e);
   1334   1.25      haya 	bus_space_write_1(sc->iot, sc->ioh, PCIC_REG_INDEX, 0x37);
   1335   1.22   mycroft 	printf("prcr = %02x\n", pcic_read(h, 0x02));
   1336   1.22   mycroft 	printf("cvsr = %02x\n", pcic_read(h, 0x2f));
   1337   1.22   mycroft 	printf("DANGER WILL ROBINSON!  Changing voltage select!\n");
   1338   1.22   mycroft 	pcic_write(h, 0x2f, pcic_read(h, 0x2f) & ~0x03);
   1339   1.22   mycroft 	printf("cvsr = %02x\n", pcic_read(h, 0x2f));
   1340   1.22   mycroft #endif
   1341   1.83   mycroft 
   1342    1.2   thorpej 	/* power up the socket */
   1343   1.83   mycroft 	power |= PCIC_PWRCTL_PWR_ENABLE | PCIC_PWRCTL_VPP1_VCC;
   1344   1.83   mycroft 	pcic_write(h, PCIC_PWRCTL, power);
   1345    1.9     enami 
   1346    1.9     enami 	/*
   1347   1.85   mycroft 	 * Table 4-18 and figure 4-6 of the PC Card specifiction say:
   1348   1.85   mycroft 	 * Vcc Rising Time (Tpr) = 100ms
   1349   1.85   mycroft 	 * RESET Width (Th (Hi-z RESET)) = 1ms
   1350   1.85   mycroft 	 * RESET Width (Tw (RESET)) = 10us
   1351   1.12   msaitoh 	 *
   1352   1.12   msaitoh 	 * some machines require some more time to be settled
   1353   1.85   mycroft 	 * (100ms is added here).
   1354    1.9     enami 	 */
   1355   1.85   mycroft 	pcic_delay(h, 200 + 1, "pccen1");
   1356   1.38    chopps 
   1357   1.85   mycroft 	/* negate RESET */
   1358   1.85   mycroft 	intr |= PCIC_INTR_RESET;
   1359   1.85   mycroft 	pcic_write(h, PCIC_INTR, intr);
   1360    1.9     enami 
   1361    1.9     enami 	/*
   1362   1.85   mycroft 	 * RESET Setup Time (Tsu (RESET)) = 20ms
   1363    1.9     enami 	 */
   1364   1.30     enami 	pcic_delay(h, 20, "pccen2");
   1365    1.2   thorpej 
   1366   1.83   mycroft #ifdef DIAGNOSTIC
   1367   1.68    simonb 	reg = pcic_read(h, PCIC_IF_STATUS);
   1368   1.83   mycroft 	if ((reg & PCIC_IF_STATUS_POWERACTIVE) == 0)
   1369   1.83   mycroft 		printf("pcic_chip_socket_enable: no power, status=%x\n", reg);
   1370   1.68    simonb #endif
   1371   1.83   mycroft 
   1372   1.83   mycroft 	/* wait for the chip to finish initializing */
   1373   1.83   mycroft 	if (pcic_wait_ready(h)) {
   1374   1.83   mycroft 		/* XXX return a failure status?? */
   1375   1.83   mycroft 		pcic_write(h, PCIC_PWRCTL, 0);
   1376   1.83   mycroft 		return;
   1377   1.20   msaitoh 	}
   1378    1.2   thorpej 
   1379    1.2   thorpej 	/* reinstall all the memory and io mappings */
   1380    1.2   thorpej 	for (win = 0; win < PCIC_MEM_WINS; win++)
   1381    1.2   thorpej 		if (h->memalloc & (1 << win))
   1382    1.2   thorpej 			pcic_chip_do_mem_map(h, win);
   1383    1.2   thorpej 	for (win = 0; win < PCIC_IO_WINS; win++)
   1384    1.2   thorpej 		if (h->ioalloc & (1 << win))
   1385    1.2   thorpej 			pcic_chip_do_io_map(h, win);
   1386   1.34    chopps 
   1387   1.41    chopps 	h->flags |= PCIC_FLAG_ENABLED;
   1388    1.2   thorpej }
   1389    1.2   thorpej 
   1390    1.2   thorpej void
   1391  1.105       dsl pcic_chip_socket_disable(pcmcia_chipset_handle_t pch)
   1392    1.2   thorpej {
   1393    1.2   thorpej 	struct pcic_handle *h = (struct pcic_handle *) pch;
   1394   1.83   mycroft 	u_int8_t intr;
   1395    1.2   thorpej 
   1396    1.2   thorpej 	DPRINTF(("pcic_chip_socket_disable\n"));
   1397   1.38    chopps 
   1398   1.85   mycroft 	/* disable interrupts; assert RESET */
   1399   1.39     enami 	intr = pcic_read(h, PCIC_INTR);
   1400   1.86   mycroft 	intr &= PCIC_INTR_ENABLE;
   1401   1.38    chopps 	pcic_write(h, PCIC_INTR, intr);
   1402    1.2   thorpej 
   1403   1.81   mycroft 	/* zero out the address windows */
   1404   1.81   mycroft 	pcic_write(h, PCIC_ADDRWIN_ENABLE, 0);
   1405   1.81   mycroft 
   1406   1.83   mycroft 	/* disable socket: negate output enable bit and power off */
   1407    1.2   thorpej 	pcic_write(h, PCIC_PWRCTL, 0);
   1408   1.52   mycroft 
   1409   1.85   mycroft 	/*
   1410   1.85   mycroft 	 * Vcc Falling Time (Tpf) = 300ms
   1411   1.85   mycroft 	 */
   1412   1.83   mycroft 	pcic_delay(h, 300, "pccwr1");
   1413   1.83   mycroft 
   1414   1.41    chopps 	h->flags &= ~PCIC_FLAG_ENABLED;
   1415   1.25      haya }
   1416   1.25      haya 
   1417   1.80   mycroft void
   1418  1.105       dsl pcic_chip_socket_settype(pcmcia_chipset_handle_t pch, int type)
   1419   1.80   mycroft {
   1420   1.80   mycroft 	struct pcic_handle *h = (struct pcic_handle *) pch;
   1421   1.80   mycroft 	int intr;
   1422   1.80   mycroft 
   1423   1.80   mycroft 	intr = pcic_read(h, PCIC_INTR);
   1424   1.81   mycroft 	intr &= ~(PCIC_INTR_IRQ_MASK | PCIC_INTR_CARDTYPE_MASK);
   1425   1.80   mycroft 	if (type == PCMCIA_IFTYPE_IO) {
   1426   1.80   mycroft 		intr |= PCIC_INTR_CARDTYPE_IO;
   1427   1.80   mycroft 		intr |= h->ih_irq << PCIC_INTR_IRQ_SHIFT;
   1428   1.80   mycroft 	} else
   1429   1.80   mycroft 		intr |= PCIC_INTR_CARDTYPE_MEM;
   1430   1.80   mycroft 	pcic_write(h, PCIC_INTR, intr);
   1431   1.80   mycroft 
   1432   1.80   mycroft 	DPRINTF(("%s: pcic_chip_socket_settype %02x type %s %02x\n",
   1433  1.102    cegger 	    device_xname(h->ph_parent), h->sock,
   1434   1.80   mycroft 	    ((type == PCMCIA_IFTYPE_IO) ? "io" : "mem"), intr));
   1435   1.80   mycroft }
   1436   1.80   mycroft 
   1437   1.25      haya static u_int8_t
   1438  1.105       dsl st_pcic_read(struct pcic_handle *h, int idx)
   1439   1.25      haya {
   1440   1.35     enami 
   1441   1.27  sommerfe 	if (idx != -1)
   1442   1.27  sommerfe 		bus_space_write_1(h->ph_bus_t, h->ph_bus_h, PCIC_REG_INDEX,
   1443   1.27  sommerfe 		    h->sock + idx);
   1444   1.35     enami 	return (bus_space_read_1(h->ph_bus_t, h->ph_bus_h, PCIC_REG_DATA));
   1445   1.25      haya }
   1446   1.25      haya 
   1447   1.25      haya static void
   1448  1.105       dsl st_pcic_write(struct pcic_handle *h, int idx, u_int8_t data)
   1449   1.27  sommerfe {
   1450   1.35     enami 
   1451   1.27  sommerfe 	if (idx != -1)
   1452   1.27  sommerfe 		bus_space_write_1(h->ph_bus_t, h->ph_bus_h, PCIC_REG_INDEX,
   1453   1.27  sommerfe 		    h->sock + idx);
   1454   1.27  sommerfe 	bus_space_write_1(h->ph_bus_t, h->ph_bus_h, PCIC_REG_DATA, data);
   1455    1.2   thorpej }
   1456