i82365.c revision 1.11 1 1.11 mycroft /* $NetBSD: i82365.c,v 1.11 1998/10/15 04:04:43 mycroft Exp $ */
2 1.2 thorpej
3 1.2 thorpej #define PCICDEBUG
4 1.2 thorpej
5 1.2 thorpej /*
6 1.2 thorpej * Copyright (c) 1997 Marc Horowitz. All rights reserved.
7 1.2 thorpej *
8 1.2 thorpej * Redistribution and use in source and binary forms, with or without
9 1.2 thorpej * modification, are permitted provided that the following conditions
10 1.2 thorpej * are met:
11 1.2 thorpej * 1. Redistributions of source code must retain the above copyright
12 1.2 thorpej * notice, this list of conditions and the following disclaimer.
13 1.2 thorpej * 2. Redistributions in binary form must reproduce the above copyright
14 1.2 thorpej * notice, this list of conditions and the following disclaimer in the
15 1.2 thorpej * documentation and/or other materials provided with the distribution.
16 1.2 thorpej * 3. All advertising materials mentioning features or use of this software
17 1.2 thorpej * must display the following acknowledgement:
18 1.2 thorpej * This product includes software developed by Marc Horowitz.
19 1.2 thorpej * 4. The name of the author may not be used to endorse or promote products
20 1.2 thorpej * derived from this software without specific prior written permission.
21 1.2 thorpej *
22 1.2 thorpej * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
23 1.2 thorpej * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
24 1.2 thorpej * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
25 1.2 thorpej * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
26 1.2 thorpej * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
27 1.2 thorpej * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
28 1.2 thorpej * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
29 1.2 thorpej * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
30 1.2 thorpej * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
31 1.2 thorpej * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
32 1.2 thorpej */
33 1.2 thorpej
34 1.2 thorpej #include <sys/types.h>
35 1.2 thorpej #include <sys/param.h>
36 1.2 thorpej #include <sys/systm.h>
37 1.2 thorpej #include <sys/device.h>
38 1.2 thorpej #include <sys/extent.h>
39 1.2 thorpej #include <sys/malloc.h>
40 1.2 thorpej
41 1.2 thorpej #include <vm/vm.h>
42 1.2 thorpej
43 1.2 thorpej #include <machine/bus.h>
44 1.2 thorpej #include <machine/intr.h>
45 1.2 thorpej
46 1.2 thorpej #include <dev/pcmcia/pcmciareg.h>
47 1.2 thorpej #include <dev/pcmcia/pcmciavar.h>
48 1.2 thorpej
49 1.2 thorpej #include <dev/ic/i82365reg.h>
50 1.2 thorpej #include <dev/ic/i82365var.h>
51 1.2 thorpej
52 1.5 enami #include "locators.h"
53 1.5 enami
54 1.2 thorpej #ifdef PCICDEBUG
55 1.2 thorpej int pcic_debug = 0;
56 1.2 thorpej #define DPRINTF(arg) if (pcic_debug) printf arg;
57 1.2 thorpej #else
58 1.2 thorpej #define DPRINTF(arg)
59 1.2 thorpej #endif
60 1.2 thorpej
61 1.2 thorpej #define PCIC_VENDOR_UNKNOWN 0
62 1.2 thorpej #define PCIC_VENDOR_I82365SLR0 1
63 1.2 thorpej #define PCIC_VENDOR_I82365SLR1 2
64 1.2 thorpej #define PCIC_VENDOR_CIRRUS_PD6710 3
65 1.2 thorpej #define PCIC_VENDOR_CIRRUS_PD672X 4
66 1.2 thorpej
67 1.2 thorpej /*
68 1.2 thorpej * Individual drivers will allocate their own memory and io regions. Memory
69 1.2 thorpej * regions must be a multiple of 4k, aligned on a 4k boundary.
70 1.2 thorpej */
71 1.2 thorpej
72 1.2 thorpej #define PCIC_MEM_ALIGN PCIC_MEM_PAGESIZE
73 1.2 thorpej
74 1.2 thorpej void pcic_attach_socket __P((struct pcic_handle *));
75 1.2 thorpej void pcic_init_socket __P((struct pcic_handle *));
76 1.2 thorpej
77 1.2 thorpej int pcic_submatch __P((struct device *, struct cfdata *, void *));
78 1.2 thorpej int pcic_print __P((void *arg, const char *pnp));
79 1.2 thorpej int pcic_intr_socket __P((struct pcic_handle *));
80 1.2 thorpej
81 1.2 thorpej void pcic_attach_card __P((struct pcic_handle *));
82 1.2 thorpej void pcic_detach_card __P((struct pcic_handle *));
83 1.2 thorpej
84 1.2 thorpej void pcic_chip_do_mem_map __P((struct pcic_handle *, int));
85 1.2 thorpej void pcic_chip_do_io_map __P((struct pcic_handle *, int));
86 1.2 thorpej
87 1.8 marc static void pcic_wait_ready __P((struct pcic_handle *));
88 1.8 marc
89 1.2 thorpej int
90 1.2 thorpej pcic_ident_ok(ident)
91 1.2 thorpej int ident;
92 1.2 thorpej {
93 1.2 thorpej /* this is very empirical and heuristic */
94 1.2 thorpej
95 1.2 thorpej if ((ident == 0) || (ident == 0xff) || (ident & PCIC_IDENT_ZERO))
96 1.2 thorpej return (0);
97 1.2 thorpej
98 1.2 thorpej if ((ident & PCIC_IDENT_IFTYPE_MASK) != PCIC_IDENT_IFTYPE_MEM_AND_IO) {
99 1.2 thorpej #ifdef DIAGNOSTIC
100 1.2 thorpej printf("pcic: does not support memory and I/O cards, "
101 1.2 thorpej "ignored (ident=%0x)\n", ident);
102 1.2 thorpej #endif
103 1.2 thorpej return (0);
104 1.2 thorpej }
105 1.2 thorpej return (1);
106 1.2 thorpej }
107 1.2 thorpej
108 1.2 thorpej int
109 1.2 thorpej pcic_vendor(h)
110 1.2 thorpej struct pcic_handle *h;
111 1.2 thorpej {
112 1.2 thorpej int reg;
113 1.2 thorpej
114 1.2 thorpej /*
115 1.2 thorpej * the chip_id of the cirrus toggles between 11 and 00 after a write.
116 1.2 thorpej * weird.
117 1.2 thorpej */
118 1.2 thorpej
119 1.2 thorpej pcic_write(h, PCIC_CIRRUS_CHIP_INFO, 0);
120 1.2 thorpej reg = pcic_read(h, -1);
121 1.2 thorpej
122 1.2 thorpej if ((reg & PCIC_CIRRUS_CHIP_INFO_CHIP_ID) ==
123 1.2 thorpej PCIC_CIRRUS_CHIP_INFO_CHIP_ID) {
124 1.2 thorpej reg = pcic_read(h, -1);
125 1.2 thorpej if ((reg & PCIC_CIRRUS_CHIP_INFO_CHIP_ID) == 0) {
126 1.2 thorpej if (reg & PCIC_CIRRUS_CHIP_INFO_SLOTS)
127 1.2 thorpej return (PCIC_VENDOR_CIRRUS_PD672X);
128 1.2 thorpej else
129 1.2 thorpej return (PCIC_VENDOR_CIRRUS_PD6710);
130 1.2 thorpej }
131 1.2 thorpej }
132 1.2 thorpej /* XXX how do I identify the GD6729? */
133 1.2 thorpej
134 1.2 thorpej reg = pcic_read(h, PCIC_IDENT);
135 1.2 thorpej
136 1.2 thorpej if ((reg & PCIC_IDENT_REV_MASK) == PCIC_IDENT_REV_I82365SLR0)
137 1.2 thorpej return (PCIC_VENDOR_I82365SLR0);
138 1.2 thorpej else
139 1.2 thorpej return (PCIC_VENDOR_I82365SLR1);
140 1.2 thorpej
141 1.2 thorpej return (PCIC_VENDOR_UNKNOWN);
142 1.2 thorpej }
143 1.2 thorpej
144 1.2 thorpej char *
145 1.2 thorpej pcic_vendor_to_string(vendor)
146 1.2 thorpej int vendor;
147 1.2 thorpej {
148 1.2 thorpej switch (vendor) {
149 1.2 thorpej case PCIC_VENDOR_I82365SLR0:
150 1.2 thorpej return ("Intel 82365SL Revision 0");
151 1.2 thorpej case PCIC_VENDOR_I82365SLR1:
152 1.2 thorpej return ("Intel 82365SL Revision 1");
153 1.2 thorpej case PCIC_VENDOR_CIRRUS_PD6710:
154 1.2 thorpej return ("Cirrus PD6710");
155 1.2 thorpej case PCIC_VENDOR_CIRRUS_PD672X:
156 1.2 thorpej return ("Cirrus PD672X");
157 1.2 thorpej }
158 1.2 thorpej
159 1.2 thorpej return ("Unknown controller");
160 1.2 thorpej }
161 1.2 thorpej
162 1.2 thorpej void
163 1.2 thorpej pcic_attach(sc)
164 1.2 thorpej struct pcic_softc *sc;
165 1.2 thorpej {
166 1.2 thorpej int vendor, count, i, reg;
167 1.2 thorpej
168 1.2 thorpej /* now check for each controller/socket */
169 1.2 thorpej
170 1.2 thorpej /*
171 1.2 thorpej * this could be done with a loop, but it would violate the
172 1.2 thorpej * abstraction
173 1.2 thorpej */
174 1.2 thorpej
175 1.2 thorpej count = 0;
176 1.2 thorpej
177 1.2 thorpej DPRINTF(("pcic ident regs:"));
178 1.2 thorpej
179 1.2 thorpej sc->handle[0].sc = sc;
180 1.2 thorpej sc->handle[0].sock = C0SA;
181 1.2 thorpej if (pcic_ident_ok(reg = pcic_read(&sc->handle[0], PCIC_IDENT))) {
182 1.2 thorpej sc->handle[0].flags = PCIC_FLAG_SOCKETP;
183 1.2 thorpej count++;
184 1.2 thorpej } else {
185 1.2 thorpej sc->handle[0].flags = 0;
186 1.2 thorpej }
187 1.2 thorpej
188 1.2 thorpej DPRINTF((" 0x%02x", reg));
189 1.2 thorpej
190 1.2 thorpej sc->handle[1].sc = sc;
191 1.2 thorpej sc->handle[1].sock = C0SB;
192 1.2 thorpej if (pcic_ident_ok(reg = pcic_read(&sc->handle[1], PCIC_IDENT))) {
193 1.2 thorpej sc->handle[1].flags = PCIC_FLAG_SOCKETP;
194 1.2 thorpej count++;
195 1.2 thorpej } else {
196 1.2 thorpej sc->handle[1].flags = 0;
197 1.2 thorpej }
198 1.2 thorpej
199 1.2 thorpej DPRINTF((" 0x%02x", reg));
200 1.2 thorpej
201 1.2 thorpej sc->handle[2].sc = sc;
202 1.2 thorpej sc->handle[2].sock = C1SA;
203 1.2 thorpej if (pcic_ident_ok(reg = pcic_read(&sc->handle[2], PCIC_IDENT))) {
204 1.2 thorpej sc->handle[2].flags = PCIC_FLAG_SOCKETP;
205 1.2 thorpej count++;
206 1.2 thorpej } else {
207 1.2 thorpej sc->handle[2].flags = 0;
208 1.2 thorpej }
209 1.2 thorpej
210 1.2 thorpej DPRINTF((" 0x%02x", reg));
211 1.2 thorpej
212 1.2 thorpej sc->handle[3].sc = sc;
213 1.2 thorpej sc->handle[3].sock = C1SB;
214 1.2 thorpej if (pcic_ident_ok(reg = pcic_read(&sc->handle[3], PCIC_IDENT))) {
215 1.2 thorpej sc->handle[3].flags = PCIC_FLAG_SOCKETP;
216 1.2 thorpej count++;
217 1.2 thorpej } else {
218 1.2 thorpej sc->handle[3].flags = 0;
219 1.2 thorpej }
220 1.2 thorpej
221 1.2 thorpej DPRINTF((" 0x%02x\n", reg));
222 1.2 thorpej
223 1.2 thorpej if (count == 0)
224 1.2 thorpej panic("pcic_attach: attach found no sockets");
225 1.2 thorpej
226 1.2 thorpej /* establish the interrupt */
227 1.2 thorpej
228 1.2 thorpej /* XXX block interrupts? */
229 1.2 thorpej
230 1.2 thorpej for (i = 0; i < PCIC_NSLOTS; i++) {
231 1.2 thorpej #if 0
232 1.2 thorpej /*
233 1.2 thorpej * this should work, but w/o it, setting tty flags hangs at
234 1.2 thorpej * boot time.
235 1.2 thorpej */
236 1.2 thorpej if (sc->handle[i].flags & PCIC_FLAG_SOCKETP)
237 1.2 thorpej #endif
238 1.2 thorpej {
239 1.2 thorpej pcic_write(&sc->handle[i], PCIC_CSC_INTR, 0);
240 1.2 thorpej pcic_read(&sc->handle[i], PCIC_CSC);
241 1.2 thorpej }
242 1.2 thorpej }
243 1.2 thorpej
244 1.2 thorpej if ((sc->handle[0].flags & PCIC_FLAG_SOCKETP) ||
245 1.2 thorpej (sc->handle[1].flags & PCIC_FLAG_SOCKETP)) {
246 1.2 thorpej vendor = pcic_vendor(&sc->handle[0]);
247 1.2 thorpej
248 1.2 thorpej printf("%s: controller 0 (%s) has ", sc->dev.dv_xname,
249 1.2 thorpej pcic_vendor_to_string(vendor));
250 1.2 thorpej
251 1.2 thorpej if ((sc->handle[0].flags & PCIC_FLAG_SOCKETP) &&
252 1.2 thorpej (sc->handle[1].flags & PCIC_FLAG_SOCKETP))
253 1.2 thorpej printf("sockets A and B\n");
254 1.2 thorpej else if (sc->handle[0].flags & PCIC_FLAG_SOCKETP)
255 1.2 thorpej printf("socket A only\n");
256 1.2 thorpej else
257 1.2 thorpej printf("socket B only\n");
258 1.2 thorpej
259 1.2 thorpej if (sc->handle[0].flags & PCIC_FLAG_SOCKETP)
260 1.2 thorpej sc->handle[0].vendor = vendor;
261 1.2 thorpej if (sc->handle[1].flags & PCIC_FLAG_SOCKETP)
262 1.2 thorpej sc->handle[1].vendor = vendor;
263 1.2 thorpej }
264 1.2 thorpej if ((sc->handle[2].flags & PCIC_FLAG_SOCKETP) ||
265 1.2 thorpej (sc->handle[3].flags & PCIC_FLAG_SOCKETP)) {
266 1.2 thorpej vendor = pcic_vendor(&sc->handle[2]);
267 1.2 thorpej
268 1.2 thorpej printf("%s: controller 1 (%s) has ", sc->dev.dv_xname,
269 1.2 thorpej pcic_vendor_to_string(vendor));
270 1.2 thorpej
271 1.2 thorpej if ((sc->handle[2].flags & PCIC_FLAG_SOCKETP) &&
272 1.2 thorpej (sc->handle[3].flags & PCIC_FLAG_SOCKETP))
273 1.2 thorpej printf("sockets A and B\n");
274 1.2 thorpej else if (sc->handle[2].flags & PCIC_FLAG_SOCKETP)
275 1.2 thorpej printf("socket A only\n");
276 1.2 thorpej else
277 1.2 thorpej printf("socket B only\n");
278 1.2 thorpej
279 1.2 thorpej if (sc->handle[2].flags & PCIC_FLAG_SOCKETP)
280 1.2 thorpej sc->handle[2].vendor = vendor;
281 1.2 thorpej if (sc->handle[3].flags & PCIC_FLAG_SOCKETP)
282 1.2 thorpej sc->handle[3].vendor = vendor;
283 1.2 thorpej }
284 1.2 thorpej }
285 1.2 thorpej
286 1.2 thorpej void
287 1.2 thorpej pcic_attach_sockets(sc)
288 1.2 thorpej struct pcic_softc *sc;
289 1.2 thorpej {
290 1.2 thorpej int i;
291 1.2 thorpej
292 1.2 thorpej for (i = 0; i < PCIC_NSLOTS; i++)
293 1.2 thorpej if (sc->handle[i].flags & PCIC_FLAG_SOCKETP)
294 1.2 thorpej pcic_attach_socket(&sc->handle[i]);
295 1.2 thorpej }
296 1.2 thorpej
297 1.2 thorpej void
298 1.2 thorpej pcic_attach_socket(h)
299 1.2 thorpej struct pcic_handle *h;
300 1.2 thorpej {
301 1.2 thorpej struct pcmciabus_attach_args paa;
302 1.2 thorpej
303 1.2 thorpej /* initialize the rest of the handle */
304 1.2 thorpej
305 1.2 thorpej h->memalloc = 0;
306 1.2 thorpej h->ioalloc = 0;
307 1.2 thorpej h->ih_irq = 0;
308 1.2 thorpej
309 1.2 thorpej /* now, config one pcmcia device per socket */
310 1.2 thorpej
311 1.2 thorpej paa.pct = (pcmcia_chipset_tag_t) h->sc->pct;
312 1.2 thorpej paa.pch = (pcmcia_chipset_handle_t) h;
313 1.2 thorpej paa.iobase = h->sc->iobase;
314 1.2 thorpej paa.iosize = h->sc->iosize;
315 1.2 thorpej
316 1.2 thorpej h->pcmcia = config_found_sm(&h->sc->dev, &paa, pcic_print,
317 1.2 thorpej pcic_submatch);
318 1.2 thorpej
319 1.2 thorpej /* if there's actually a pcmcia device attached, initialize the slot */
320 1.2 thorpej
321 1.2 thorpej if (h->pcmcia)
322 1.2 thorpej pcic_init_socket(h);
323 1.2 thorpej }
324 1.2 thorpej
325 1.2 thorpej void
326 1.2 thorpej pcic_init_socket(h)
327 1.2 thorpej struct pcic_handle *h;
328 1.2 thorpej {
329 1.2 thorpej int reg;
330 1.2 thorpej
331 1.2 thorpej /* set up the card to interrupt on card detect */
332 1.2 thorpej
333 1.2 thorpej pcic_write(h, PCIC_CSC_INTR, (h->sc->irq << PCIC_CSC_INTR_IRQ_SHIFT) |
334 1.2 thorpej PCIC_CSC_INTR_CD_ENABLE);
335 1.2 thorpej pcic_write(h, PCIC_INTR, 0);
336 1.2 thorpej pcic_read(h, PCIC_CSC);
337 1.2 thorpej
338 1.2 thorpej /* unsleep the cirrus controller */
339 1.2 thorpej
340 1.2 thorpej if ((h->vendor == PCIC_VENDOR_CIRRUS_PD6710) ||
341 1.2 thorpej (h->vendor == PCIC_VENDOR_CIRRUS_PD672X)) {
342 1.2 thorpej reg = pcic_read(h, PCIC_CIRRUS_MISC_CTL_2);
343 1.2 thorpej if (reg & PCIC_CIRRUS_MISC_CTL_2_SUSPEND) {
344 1.2 thorpej DPRINTF(("%s: socket %02x was suspended\n",
345 1.2 thorpej h->sc->dev.dv_xname, h->sock));
346 1.2 thorpej reg &= ~PCIC_CIRRUS_MISC_CTL_2_SUSPEND;
347 1.2 thorpej pcic_write(h, PCIC_CIRRUS_MISC_CTL_2, reg);
348 1.2 thorpej }
349 1.2 thorpej }
350 1.2 thorpej /* if there's a card there, then attach it. */
351 1.2 thorpej
352 1.2 thorpej reg = pcic_read(h, PCIC_IF_STATUS);
353 1.2 thorpej
354 1.2 thorpej if ((reg & PCIC_IF_STATUS_CARDDETECT_MASK) ==
355 1.2 thorpej PCIC_IF_STATUS_CARDDETECT_PRESENT)
356 1.2 thorpej pcic_attach_card(h);
357 1.2 thorpej }
358 1.2 thorpej
359 1.2 thorpej int
360 1.2 thorpej pcic_submatch(parent, cf, aux)
361 1.2 thorpej struct device *parent;
362 1.2 thorpej struct cfdata *cf;
363 1.2 thorpej void *aux;
364 1.2 thorpej {
365 1.2 thorpej
366 1.3 enami struct pcmciabus_attach_args *paa = aux;
367 1.2 thorpej struct pcic_handle *h = (struct pcic_handle *) paa->pch;
368 1.2 thorpej
369 1.2 thorpej switch (h->sock) {
370 1.2 thorpej case C0SA:
371 1.5 enami if (cf->cf_loc[PCICCF_CONTROLLER] !=
372 1.5 enami PCICCF_CONTROLLER_DEFAULT &&
373 1.5 enami cf->cf_loc[PCICCF_CONTROLLER] != 0)
374 1.2 thorpej return 0;
375 1.5 enami if (cf->cf_loc[PCICCF_SOCKET] != PCICCF_SOCKET_DEFAULT &&
376 1.5 enami cf->cf_loc[PCICCF_SOCKET] != 0)
377 1.2 thorpej return 0;
378 1.2 thorpej
379 1.2 thorpej break;
380 1.2 thorpej case C0SB:
381 1.5 enami if (cf->cf_loc[PCICCF_CONTROLLER] !=
382 1.5 enami PCICCF_CONTROLLER_DEFAULT &&
383 1.5 enami cf->cf_loc[PCICCF_CONTROLLER] != 0)
384 1.2 thorpej return 0;
385 1.5 enami if (cf->cf_loc[PCICCF_SOCKET] != PCICCF_SOCKET_DEFAULT &&
386 1.5 enami cf->cf_loc[PCICCF_SOCKET] != 1)
387 1.2 thorpej return 0;
388 1.2 thorpej
389 1.2 thorpej break;
390 1.2 thorpej case C1SA:
391 1.5 enami if (cf->cf_loc[PCICCF_CONTROLLER] !=
392 1.5 enami PCICCF_CONTROLLER_DEFAULT &&
393 1.5 enami cf->cf_loc[PCICCF_CONTROLLER] != 1)
394 1.2 thorpej return 0;
395 1.5 enami if (cf->cf_loc[PCICCF_SOCKET] != PCICCF_SOCKET_DEFAULT &&
396 1.5 enami cf->cf_loc[PCICCF_SOCKET] != 0)
397 1.2 thorpej return 0;
398 1.2 thorpej
399 1.2 thorpej break;
400 1.2 thorpej case C1SB:
401 1.5 enami if (cf->cf_loc[PCICCF_CONTROLLER] !=
402 1.5 enami PCICCF_CONTROLLER_DEFAULT &&
403 1.5 enami cf->cf_loc[PCICCF_CONTROLLER] != 1)
404 1.2 thorpej return 0;
405 1.5 enami if (cf->cf_loc[PCICCF_SOCKET] != PCICCF_SOCKET_DEFAULT &&
406 1.5 enami cf->cf_loc[PCICCF_SOCKET] != 1)
407 1.2 thorpej return 0;
408 1.2 thorpej
409 1.2 thorpej break;
410 1.2 thorpej default:
411 1.2 thorpej panic("unknown pcic socket");
412 1.2 thorpej }
413 1.2 thorpej
414 1.2 thorpej return ((*cf->cf_attach->ca_match)(parent, cf, aux));
415 1.2 thorpej }
416 1.2 thorpej
417 1.2 thorpej int
418 1.2 thorpej pcic_print(arg, pnp)
419 1.2 thorpej void *arg;
420 1.2 thorpej const char *pnp;
421 1.2 thorpej {
422 1.3 enami struct pcmciabus_attach_args *paa = arg;
423 1.2 thorpej struct pcic_handle *h = (struct pcic_handle *) paa->pch;
424 1.2 thorpej
425 1.2 thorpej /* Only "pcmcia"s can attach to "pcic"s... easy. */
426 1.2 thorpej if (pnp)
427 1.2 thorpej printf("pcmcia at %s", pnp);
428 1.2 thorpej
429 1.2 thorpej switch (h->sock) {
430 1.2 thorpej case C0SA:
431 1.2 thorpej printf(" controller 0 socket 0");
432 1.2 thorpej break;
433 1.2 thorpej case C0SB:
434 1.2 thorpej printf(" controller 0 socket 1");
435 1.2 thorpej break;
436 1.2 thorpej case C1SA:
437 1.2 thorpej printf(" controller 1 socket 0");
438 1.2 thorpej break;
439 1.2 thorpej case C1SB:
440 1.2 thorpej printf(" controller 1 socket 1");
441 1.2 thorpej break;
442 1.2 thorpej default:
443 1.2 thorpej panic("unknown pcic socket");
444 1.2 thorpej }
445 1.2 thorpej
446 1.2 thorpej return (UNCONF);
447 1.2 thorpej }
448 1.2 thorpej
449 1.2 thorpej int
450 1.2 thorpej pcic_intr(arg)
451 1.2 thorpej void *arg;
452 1.2 thorpej {
453 1.3 enami struct pcic_softc *sc = arg;
454 1.2 thorpej int i, ret = 0;
455 1.2 thorpej
456 1.2 thorpej DPRINTF(("%s: intr\n", sc->dev.dv_xname));
457 1.2 thorpej
458 1.2 thorpej for (i = 0; i < PCIC_NSLOTS; i++)
459 1.2 thorpej if (sc->handle[i].flags & PCIC_FLAG_SOCKETP)
460 1.2 thorpej ret += pcic_intr_socket(&sc->handle[i]);
461 1.2 thorpej
462 1.2 thorpej return (ret ? 1 : 0);
463 1.2 thorpej }
464 1.2 thorpej
465 1.2 thorpej int
466 1.2 thorpej pcic_intr_socket(h)
467 1.2 thorpej struct pcic_handle *h;
468 1.2 thorpej {
469 1.2 thorpej int cscreg;
470 1.2 thorpej
471 1.2 thorpej cscreg = pcic_read(h, PCIC_CSC);
472 1.2 thorpej
473 1.2 thorpej cscreg &= (PCIC_CSC_GPI |
474 1.2 thorpej PCIC_CSC_CD |
475 1.2 thorpej PCIC_CSC_READY |
476 1.2 thorpej PCIC_CSC_BATTWARN |
477 1.2 thorpej PCIC_CSC_BATTDEAD);
478 1.2 thorpej
479 1.2 thorpej if (cscreg & PCIC_CSC_GPI) {
480 1.2 thorpej DPRINTF(("%s: %02x GPI\n", h->sc->dev.dv_xname, h->sock));
481 1.2 thorpej }
482 1.2 thorpej if (cscreg & PCIC_CSC_CD) {
483 1.2 thorpej int statreg;
484 1.2 thorpej
485 1.2 thorpej statreg = pcic_read(h, PCIC_IF_STATUS);
486 1.2 thorpej
487 1.2 thorpej DPRINTF(("%s: %02x CD %x\n", h->sc->dev.dv_xname, h->sock,
488 1.2 thorpej statreg));
489 1.2 thorpej
490 1.2 thorpej /*
491 1.2 thorpej * XXX This should probably schedule something to happen
492 1.2 thorpej * after the interrupt handler completes
493 1.2 thorpej */
494 1.2 thorpej
495 1.2 thorpej if ((statreg & PCIC_IF_STATUS_CARDDETECT_MASK) ==
496 1.2 thorpej PCIC_IF_STATUS_CARDDETECT_PRESENT) {
497 1.2 thorpej if (!(h->flags & PCIC_FLAG_CARDP))
498 1.2 thorpej pcic_attach_card(h);
499 1.2 thorpej } else {
500 1.2 thorpej if (h->flags & PCIC_FLAG_CARDP)
501 1.2 thorpej pcic_detach_card(h);
502 1.2 thorpej }
503 1.2 thorpej }
504 1.2 thorpej if (cscreg & PCIC_CSC_READY) {
505 1.2 thorpej DPRINTF(("%s: %02x READY\n", h->sc->dev.dv_xname, h->sock));
506 1.2 thorpej /* shouldn't happen */
507 1.2 thorpej }
508 1.2 thorpej if (cscreg & PCIC_CSC_BATTWARN) {
509 1.2 thorpej DPRINTF(("%s: %02x BATTWARN\n", h->sc->dev.dv_xname, h->sock));
510 1.2 thorpej }
511 1.2 thorpej if (cscreg & PCIC_CSC_BATTDEAD) {
512 1.2 thorpej DPRINTF(("%s: %02x BATTDEAD\n", h->sc->dev.dv_xname, h->sock));
513 1.2 thorpej }
514 1.2 thorpej return (cscreg ? 1 : 0);
515 1.2 thorpej }
516 1.2 thorpej
517 1.2 thorpej void
518 1.2 thorpej pcic_attach_card(h)
519 1.2 thorpej struct pcic_handle *h;
520 1.2 thorpej {
521 1.2 thorpej if (h->flags & PCIC_FLAG_CARDP)
522 1.2 thorpej panic("pcic_attach_card: already attached");
523 1.2 thorpej
524 1.2 thorpej /* call the MI attach function */
525 1.2 thorpej
526 1.2 thorpej pcmcia_card_attach(h->pcmcia);
527 1.2 thorpej
528 1.2 thorpej h->flags |= PCIC_FLAG_CARDP;
529 1.2 thorpej }
530 1.2 thorpej
531 1.2 thorpej void
532 1.2 thorpej pcic_detach_card(h)
533 1.2 thorpej struct pcic_handle *h;
534 1.2 thorpej {
535 1.2 thorpej if (!(h->flags & PCIC_FLAG_CARDP))
536 1.2 thorpej panic("pcic_attach_card: already detached");
537 1.2 thorpej
538 1.2 thorpej h->flags &= ~PCIC_FLAG_CARDP;
539 1.2 thorpej
540 1.2 thorpej /* call the MI attach function */
541 1.2 thorpej
542 1.2 thorpej pcmcia_card_detach(h->pcmcia);
543 1.2 thorpej
544 1.2 thorpej /* disable card detect resume and configuration reset */
545 1.2 thorpej
546 1.2 thorpej /* power down the socket */
547 1.2 thorpej
548 1.2 thorpej pcic_write(h, PCIC_PWRCTL, 0);
549 1.2 thorpej
550 1.2 thorpej /* reset the card */
551 1.2 thorpej
552 1.2 thorpej pcic_write(h, PCIC_INTR, 0);
553 1.2 thorpej }
554 1.2 thorpej
555 1.2 thorpej int
556 1.2 thorpej pcic_chip_mem_alloc(pch, size, pcmhp)
557 1.2 thorpej pcmcia_chipset_handle_t pch;
558 1.2 thorpej bus_size_t size;
559 1.2 thorpej struct pcmcia_mem_handle *pcmhp;
560 1.2 thorpej {
561 1.2 thorpej struct pcic_handle *h = (struct pcic_handle *) pch;
562 1.2 thorpej bus_space_handle_t memh;
563 1.2 thorpej bus_addr_t addr;
564 1.2 thorpej bus_size_t sizepg;
565 1.2 thorpej int i, mask, mhandle;
566 1.2 thorpej
567 1.2 thorpej /* out of sc->memh, allocate as many pages as necessary */
568 1.2 thorpej
569 1.2 thorpej /* convert size to PCIC pages */
570 1.2 thorpej sizepg = (size + (PCIC_MEM_ALIGN - 1)) / PCIC_MEM_ALIGN;
571 1.2 thorpej
572 1.2 thorpej mask = (1 << sizepg) - 1;
573 1.2 thorpej
574 1.2 thorpej addr = 0; /* XXX gcc -Wuninitialized */
575 1.2 thorpej mhandle = 0; /* XXX gcc -Wuninitialized */
576 1.2 thorpej
577 1.2 thorpej for (i = 0; i < (PCIC_MEM_PAGES + 1 - sizepg); i++) {
578 1.2 thorpej if ((h->sc->subregionmask & (mask << i)) == (mask << i)) {
579 1.2 thorpej if (bus_space_subregion(h->sc->memt, h->sc->memh,
580 1.2 thorpej i * PCIC_MEM_PAGESIZE,
581 1.2 thorpej sizepg * PCIC_MEM_PAGESIZE, &memh))
582 1.2 thorpej return (1);
583 1.2 thorpej mhandle = mask << i;
584 1.2 thorpej addr = h->sc->membase + (i * PCIC_MEM_PAGESIZE);
585 1.2 thorpej h->sc->subregionmask &= ~(mhandle);
586 1.2 thorpej break;
587 1.2 thorpej }
588 1.2 thorpej }
589 1.2 thorpej
590 1.2 thorpej if (i == (PCIC_MEM_PAGES + 1 - size))
591 1.2 thorpej return (1);
592 1.2 thorpej
593 1.2 thorpej DPRINTF(("pcic_chip_mem_alloc bus addr 0x%lx+0x%lx\n", (u_long) addr,
594 1.2 thorpej (u_long) size));
595 1.2 thorpej
596 1.2 thorpej pcmhp->memt = h->sc->memt;
597 1.2 thorpej pcmhp->memh = memh;
598 1.2 thorpej pcmhp->addr = addr;
599 1.2 thorpej pcmhp->size = size;
600 1.2 thorpej pcmhp->mhandle = mhandle;
601 1.2 thorpej pcmhp->realsize = sizepg * PCIC_MEM_PAGESIZE;
602 1.2 thorpej
603 1.2 thorpej return (0);
604 1.2 thorpej }
605 1.2 thorpej
606 1.2 thorpej void
607 1.2 thorpej pcic_chip_mem_free(pch, pcmhp)
608 1.2 thorpej pcmcia_chipset_handle_t pch;
609 1.2 thorpej struct pcmcia_mem_handle *pcmhp;
610 1.2 thorpej {
611 1.2 thorpej struct pcic_handle *h = (struct pcic_handle *) pch;
612 1.2 thorpej
613 1.2 thorpej h->sc->subregionmask |= pcmhp->mhandle;
614 1.2 thorpej }
615 1.2 thorpej
616 1.2 thorpej static struct mem_map_index_st {
617 1.2 thorpej int sysmem_start_lsb;
618 1.2 thorpej int sysmem_start_msb;
619 1.2 thorpej int sysmem_stop_lsb;
620 1.2 thorpej int sysmem_stop_msb;
621 1.2 thorpej int cardmem_lsb;
622 1.2 thorpej int cardmem_msb;
623 1.2 thorpej int memenable;
624 1.2 thorpej } mem_map_index[] = {
625 1.2 thorpej {
626 1.2 thorpej PCIC_SYSMEM_ADDR0_START_LSB,
627 1.2 thorpej PCIC_SYSMEM_ADDR0_START_MSB,
628 1.2 thorpej PCIC_SYSMEM_ADDR0_STOP_LSB,
629 1.2 thorpej PCIC_SYSMEM_ADDR0_STOP_MSB,
630 1.2 thorpej PCIC_CARDMEM_ADDR0_LSB,
631 1.2 thorpej PCIC_CARDMEM_ADDR0_MSB,
632 1.2 thorpej PCIC_ADDRWIN_ENABLE_MEM0,
633 1.2 thorpej },
634 1.2 thorpej {
635 1.2 thorpej PCIC_SYSMEM_ADDR1_START_LSB,
636 1.2 thorpej PCIC_SYSMEM_ADDR1_START_MSB,
637 1.2 thorpej PCIC_SYSMEM_ADDR1_STOP_LSB,
638 1.2 thorpej PCIC_SYSMEM_ADDR1_STOP_MSB,
639 1.2 thorpej PCIC_CARDMEM_ADDR1_LSB,
640 1.2 thorpej PCIC_CARDMEM_ADDR1_MSB,
641 1.2 thorpej PCIC_ADDRWIN_ENABLE_MEM1,
642 1.2 thorpej },
643 1.2 thorpej {
644 1.2 thorpej PCIC_SYSMEM_ADDR2_START_LSB,
645 1.2 thorpej PCIC_SYSMEM_ADDR2_START_MSB,
646 1.2 thorpej PCIC_SYSMEM_ADDR2_STOP_LSB,
647 1.2 thorpej PCIC_SYSMEM_ADDR2_STOP_MSB,
648 1.2 thorpej PCIC_CARDMEM_ADDR2_LSB,
649 1.2 thorpej PCIC_CARDMEM_ADDR2_MSB,
650 1.2 thorpej PCIC_ADDRWIN_ENABLE_MEM2,
651 1.2 thorpej },
652 1.2 thorpej {
653 1.2 thorpej PCIC_SYSMEM_ADDR3_START_LSB,
654 1.2 thorpej PCIC_SYSMEM_ADDR3_START_MSB,
655 1.2 thorpej PCIC_SYSMEM_ADDR3_STOP_LSB,
656 1.2 thorpej PCIC_SYSMEM_ADDR3_STOP_MSB,
657 1.2 thorpej PCIC_CARDMEM_ADDR3_LSB,
658 1.2 thorpej PCIC_CARDMEM_ADDR3_MSB,
659 1.2 thorpej PCIC_ADDRWIN_ENABLE_MEM3,
660 1.2 thorpej },
661 1.2 thorpej {
662 1.2 thorpej PCIC_SYSMEM_ADDR4_START_LSB,
663 1.2 thorpej PCIC_SYSMEM_ADDR4_START_MSB,
664 1.2 thorpej PCIC_SYSMEM_ADDR4_STOP_LSB,
665 1.2 thorpej PCIC_SYSMEM_ADDR4_STOP_MSB,
666 1.2 thorpej PCIC_CARDMEM_ADDR4_LSB,
667 1.2 thorpej PCIC_CARDMEM_ADDR4_MSB,
668 1.2 thorpej PCIC_ADDRWIN_ENABLE_MEM4,
669 1.2 thorpej },
670 1.2 thorpej };
671 1.2 thorpej
672 1.2 thorpej void
673 1.2 thorpej pcic_chip_do_mem_map(h, win)
674 1.2 thorpej struct pcic_handle *h;
675 1.2 thorpej int win;
676 1.2 thorpej {
677 1.2 thorpej int reg;
678 1.2 thorpej
679 1.2 thorpej pcic_write(h, mem_map_index[win].sysmem_start_lsb,
680 1.2 thorpej (h->mem[win].addr >> PCIC_SYSMEM_ADDRX_SHIFT) & 0xff);
681 1.2 thorpej pcic_write(h, mem_map_index[win].sysmem_start_msb,
682 1.2 thorpej ((h->mem[win].addr >> (PCIC_SYSMEM_ADDRX_SHIFT + 8)) &
683 1.2 thorpej PCIC_SYSMEM_ADDRX_START_MSB_ADDR_MASK));
684 1.2 thorpej
685 1.2 thorpej #if 0
686 1.2 thorpej /* XXX do I want 16 bit all the time? */
687 1.2 thorpej PCIC_SYSMEM_ADDRX_START_MSB_DATASIZE_16BIT;
688 1.2 thorpej #endif
689 1.2 thorpej
690 1.2 thorpej pcic_write(h, mem_map_index[win].sysmem_stop_lsb,
691 1.2 thorpej ((h->mem[win].addr + h->mem[win].size) >>
692 1.2 thorpej PCIC_SYSMEM_ADDRX_SHIFT) & 0xff);
693 1.2 thorpej pcic_write(h, mem_map_index[win].sysmem_stop_msb,
694 1.2 thorpej (((h->mem[win].addr + h->mem[win].size) >>
695 1.2 thorpej (PCIC_SYSMEM_ADDRX_SHIFT + 8)) &
696 1.2 thorpej PCIC_SYSMEM_ADDRX_STOP_MSB_ADDR_MASK) |
697 1.2 thorpej PCIC_SYSMEM_ADDRX_STOP_MSB_WAIT2);
698 1.2 thorpej
699 1.2 thorpej pcic_write(h, mem_map_index[win].cardmem_lsb,
700 1.2 thorpej (h->mem[win].offset >> PCIC_CARDMEM_ADDRX_SHIFT) & 0xff);
701 1.2 thorpej pcic_write(h, mem_map_index[win].cardmem_msb,
702 1.2 thorpej ((h->mem[win].offset >> (PCIC_CARDMEM_ADDRX_SHIFT + 8)) &
703 1.2 thorpej PCIC_CARDMEM_ADDRX_MSB_ADDR_MASK) |
704 1.2 thorpej ((h->mem[win].kind == PCMCIA_MEM_ATTR) ?
705 1.2 thorpej PCIC_CARDMEM_ADDRX_MSB_REGACTIVE_ATTR : 0));
706 1.2 thorpej
707 1.2 thorpej reg = pcic_read(h, PCIC_ADDRWIN_ENABLE);
708 1.2 thorpej reg |= (mem_map_index[win].memenable | PCIC_ADDRWIN_ENABLE_MEMCS16);
709 1.2 thorpej pcic_write(h, PCIC_ADDRWIN_ENABLE, reg);
710 1.2 thorpej
711 1.2 thorpej #ifdef PCICDEBUG
712 1.2 thorpej {
713 1.2 thorpej int r1, r2, r3, r4, r5, r6;
714 1.2 thorpej
715 1.2 thorpej r1 = pcic_read(h, mem_map_index[win].sysmem_start_msb);
716 1.2 thorpej r2 = pcic_read(h, mem_map_index[win].sysmem_start_lsb);
717 1.2 thorpej r3 = pcic_read(h, mem_map_index[win].sysmem_stop_msb);
718 1.2 thorpej r4 = pcic_read(h, mem_map_index[win].sysmem_stop_lsb);
719 1.2 thorpej r5 = pcic_read(h, mem_map_index[win].cardmem_msb);
720 1.2 thorpej r6 = pcic_read(h, mem_map_index[win].cardmem_lsb);
721 1.2 thorpej
722 1.2 thorpej DPRINTF(("pcic_chip_do_mem_map window %d: %02x%02x %02x%02x "
723 1.2 thorpej "%02x%02x\n", win, r1, r2, r3, r4, r5, r6));
724 1.2 thorpej }
725 1.2 thorpej #endif
726 1.2 thorpej }
727 1.2 thorpej
728 1.2 thorpej int
729 1.2 thorpej pcic_chip_mem_map(pch, kind, card_addr, size, pcmhp, offsetp, windowp)
730 1.2 thorpej pcmcia_chipset_handle_t pch;
731 1.2 thorpej int kind;
732 1.2 thorpej bus_addr_t card_addr;
733 1.2 thorpej bus_size_t size;
734 1.2 thorpej struct pcmcia_mem_handle *pcmhp;
735 1.2 thorpej bus_addr_t *offsetp;
736 1.2 thorpej int *windowp;
737 1.2 thorpej {
738 1.2 thorpej struct pcic_handle *h = (struct pcic_handle *) pch;
739 1.2 thorpej bus_addr_t busaddr;
740 1.2 thorpej long card_offset;
741 1.2 thorpej int i, win;
742 1.2 thorpej
743 1.2 thorpej win = -1;
744 1.2 thorpej for (i = 0; i < (sizeof(mem_map_index) / sizeof(mem_map_index[0]));
745 1.2 thorpej i++) {
746 1.2 thorpej if ((h->memalloc & (1 << i)) == 0) {
747 1.2 thorpej win = i;
748 1.2 thorpej h->memalloc |= (1 << i);
749 1.2 thorpej break;
750 1.2 thorpej }
751 1.2 thorpej }
752 1.2 thorpej
753 1.2 thorpej if (win == -1)
754 1.2 thorpej return (1);
755 1.2 thorpej
756 1.2 thorpej *windowp = win;
757 1.2 thorpej
758 1.2 thorpej /* XXX this is pretty gross */
759 1.2 thorpej
760 1.2 thorpej if (h->sc->memt != pcmhp->memt)
761 1.2 thorpej panic("pcic_chip_mem_map memt is bogus");
762 1.2 thorpej
763 1.2 thorpej busaddr = pcmhp->addr;
764 1.2 thorpej
765 1.2 thorpej /*
766 1.2 thorpej * compute the address offset to the pcmcia address space for the
767 1.2 thorpej * pcic. this is intentionally signed. The masks and shifts below
768 1.2 thorpej * will cause TRT to happen in the pcic registers. Deal with making
769 1.2 thorpej * sure the address is aligned, and return the alignment offset.
770 1.2 thorpej */
771 1.2 thorpej
772 1.2 thorpej *offsetp = card_addr % PCIC_MEM_ALIGN;
773 1.2 thorpej card_addr -= *offsetp;
774 1.2 thorpej
775 1.2 thorpej DPRINTF(("pcic_chip_mem_map window %d bus %lx+%lx+%lx at card addr "
776 1.2 thorpej "%lx\n", win, (u_long) busaddr, (u_long) * offsetp, (u_long) size,
777 1.2 thorpej (u_long) card_addr));
778 1.2 thorpej
779 1.2 thorpej /*
780 1.2 thorpej * include the offset in the size, and decrement size by one, since
781 1.2 thorpej * the hw wants start/stop
782 1.2 thorpej */
783 1.2 thorpej size += *offsetp - 1;
784 1.2 thorpej
785 1.2 thorpej card_offset = (((long) card_addr) - ((long) busaddr));
786 1.2 thorpej
787 1.2 thorpej h->mem[win].addr = busaddr;
788 1.2 thorpej h->mem[win].size = size;
789 1.2 thorpej h->mem[win].offset = card_offset;
790 1.2 thorpej h->mem[win].kind = kind;
791 1.2 thorpej
792 1.2 thorpej pcic_chip_do_mem_map(h, win);
793 1.2 thorpej
794 1.2 thorpej return (0);
795 1.2 thorpej }
796 1.2 thorpej
797 1.2 thorpej void
798 1.2 thorpej pcic_chip_mem_unmap(pch, window)
799 1.2 thorpej pcmcia_chipset_handle_t pch;
800 1.2 thorpej int window;
801 1.2 thorpej {
802 1.2 thorpej struct pcic_handle *h = (struct pcic_handle *) pch;
803 1.2 thorpej int reg;
804 1.2 thorpej
805 1.2 thorpej if (window >= (sizeof(mem_map_index) / sizeof(mem_map_index[0])))
806 1.2 thorpej panic("pcic_chip_mem_unmap: window out of range");
807 1.2 thorpej
808 1.2 thorpej reg = pcic_read(h, PCIC_ADDRWIN_ENABLE);
809 1.2 thorpej reg &= ~mem_map_index[window].memenable;
810 1.2 thorpej pcic_write(h, PCIC_ADDRWIN_ENABLE, reg);
811 1.2 thorpej
812 1.2 thorpej h->memalloc &= ~(1 << window);
813 1.2 thorpej }
814 1.2 thorpej
815 1.2 thorpej int
816 1.2 thorpej pcic_chip_io_alloc(pch, start, size, align, pcihp)
817 1.2 thorpej pcmcia_chipset_handle_t pch;
818 1.2 thorpej bus_addr_t start;
819 1.2 thorpej bus_size_t size;
820 1.2 thorpej bus_size_t align;
821 1.2 thorpej struct pcmcia_io_handle *pcihp;
822 1.2 thorpej {
823 1.2 thorpej struct pcic_handle *h = (struct pcic_handle *) pch;
824 1.2 thorpej bus_space_tag_t iot;
825 1.2 thorpej bus_space_handle_t ioh;
826 1.2 thorpej bus_addr_t ioaddr;
827 1.2 thorpej int flags = 0;
828 1.2 thorpej
829 1.2 thorpej /*
830 1.2 thorpej * Allocate some arbitrary I/O space.
831 1.2 thorpej */
832 1.2 thorpej
833 1.2 thorpej iot = h->sc->iot;
834 1.2 thorpej
835 1.2 thorpej if (start) {
836 1.2 thorpej ioaddr = start;
837 1.2 thorpej if (bus_space_map(iot, start, size, 0, &ioh))
838 1.2 thorpej return (1);
839 1.2 thorpej DPRINTF(("pcic_chip_io_alloc map port %lx+%lx\n",
840 1.2 thorpej (u_long) ioaddr, (u_long) size));
841 1.2 thorpej } else {
842 1.2 thorpej flags |= PCMCIA_IO_ALLOCATED;
843 1.2 thorpej if (bus_space_alloc(iot, h->sc->iobase,
844 1.2 thorpej h->sc->iobase + h->sc->iosize, size, align, 0, 0,
845 1.2 thorpej &ioaddr, &ioh))
846 1.2 thorpej return (1);
847 1.2 thorpej DPRINTF(("pcic_chip_io_alloc alloc port %lx+%lx\n",
848 1.2 thorpej (u_long) ioaddr, (u_long) size));
849 1.2 thorpej }
850 1.2 thorpej
851 1.2 thorpej pcihp->iot = iot;
852 1.2 thorpej pcihp->ioh = ioh;
853 1.2 thorpej pcihp->addr = ioaddr;
854 1.2 thorpej pcihp->size = size;
855 1.2 thorpej pcihp->flags = flags;
856 1.2 thorpej
857 1.2 thorpej return (0);
858 1.2 thorpej }
859 1.2 thorpej
860 1.2 thorpej void
861 1.2 thorpej pcic_chip_io_free(pch, pcihp)
862 1.2 thorpej pcmcia_chipset_handle_t pch;
863 1.2 thorpej struct pcmcia_io_handle *pcihp;
864 1.2 thorpej {
865 1.2 thorpej bus_space_tag_t iot = pcihp->iot;
866 1.2 thorpej bus_space_handle_t ioh = pcihp->ioh;
867 1.2 thorpej bus_size_t size = pcihp->size;
868 1.2 thorpej
869 1.2 thorpej if (pcihp->flags & PCMCIA_IO_ALLOCATED)
870 1.2 thorpej bus_space_free(iot, ioh, size);
871 1.2 thorpej else
872 1.2 thorpej bus_space_unmap(iot, ioh, size);
873 1.2 thorpej }
874 1.2 thorpej
875 1.2 thorpej
876 1.2 thorpej static struct io_map_index_st {
877 1.2 thorpej int start_lsb;
878 1.2 thorpej int start_msb;
879 1.2 thorpej int stop_lsb;
880 1.2 thorpej int stop_msb;
881 1.2 thorpej int ioenable;
882 1.2 thorpej int ioctlmask;
883 1.2 thorpej int ioctlbits[3]; /* indexed by PCMCIA_WIDTH_* */
884 1.2 thorpej } io_map_index[] = {
885 1.2 thorpej {
886 1.2 thorpej PCIC_IOADDR0_START_LSB,
887 1.2 thorpej PCIC_IOADDR0_START_MSB,
888 1.2 thorpej PCIC_IOADDR0_STOP_LSB,
889 1.2 thorpej PCIC_IOADDR0_STOP_MSB,
890 1.2 thorpej PCIC_ADDRWIN_ENABLE_IO0,
891 1.2 thorpej PCIC_IOCTL_IO0_WAITSTATE | PCIC_IOCTL_IO0_ZEROWAIT |
892 1.2 thorpej PCIC_IOCTL_IO0_IOCS16SRC_MASK | PCIC_IOCTL_IO0_DATASIZE_MASK,
893 1.2 thorpej {
894 1.2 thorpej PCIC_IOCTL_IO0_IOCS16SRC_CARD,
895 1.6 enami PCIC_IOCTL_IO0_IOCS16SRC_DATASIZE |
896 1.6 enami PCIC_IOCTL_IO0_DATASIZE_8BIT,
897 1.6 enami PCIC_IOCTL_IO0_IOCS16SRC_DATASIZE |
898 1.6 enami PCIC_IOCTL_IO0_DATASIZE_16BIT,
899 1.2 thorpej },
900 1.2 thorpej },
901 1.2 thorpej {
902 1.2 thorpej PCIC_IOADDR1_START_LSB,
903 1.2 thorpej PCIC_IOADDR1_START_MSB,
904 1.2 thorpej PCIC_IOADDR1_STOP_LSB,
905 1.2 thorpej PCIC_IOADDR1_STOP_MSB,
906 1.2 thorpej PCIC_ADDRWIN_ENABLE_IO1,
907 1.2 thorpej PCIC_IOCTL_IO1_WAITSTATE | PCIC_IOCTL_IO1_ZEROWAIT |
908 1.2 thorpej PCIC_IOCTL_IO1_IOCS16SRC_MASK | PCIC_IOCTL_IO1_DATASIZE_MASK,
909 1.2 thorpej {
910 1.2 thorpej PCIC_IOCTL_IO1_IOCS16SRC_CARD,
911 1.2 thorpej PCIC_IOCTL_IO1_IOCS16SRC_DATASIZE |
912 1.2 thorpej PCIC_IOCTL_IO1_DATASIZE_8BIT,
913 1.2 thorpej PCIC_IOCTL_IO1_IOCS16SRC_DATASIZE |
914 1.2 thorpej PCIC_IOCTL_IO1_DATASIZE_16BIT,
915 1.2 thorpej },
916 1.2 thorpej },
917 1.2 thorpej };
918 1.2 thorpej
919 1.2 thorpej void
920 1.2 thorpej pcic_chip_do_io_map(h, win)
921 1.2 thorpej struct pcic_handle *h;
922 1.2 thorpej int win;
923 1.2 thorpej {
924 1.2 thorpej int reg;
925 1.2 thorpej
926 1.2 thorpej DPRINTF(("pcic_chip_do_io_map win %d addr %lx size %lx width %d\n",
927 1.2 thorpej win, (long) h->io[win].addr, (long) h->io[win].size,
928 1.2 thorpej h->io[win].width * 8));
929 1.2 thorpej
930 1.2 thorpej pcic_write(h, io_map_index[win].start_lsb, h->io[win].addr & 0xff);
931 1.2 thorpej pcic_write(h, io_map_index[win].start_msb,
932 1.2 thorpej (h->io[win].addr >> 8) & 0xff);
933 1.2 thorpej
934 1.2 thorpej pcic_write(h, io_map_index[win].stop_lsb,
935 1.2 thorpej (h->io[win].addr + h->io[win].size - 1) & 0xff);
936 1.2 thorpej pcic_write(h, io_map_index[win].stop_msb,
937 1.2 thorpej ((h->io[win].addr + h->io[win].size - 1) >> 8) & 0xff);
938 1.2 thorpej
939 1.2 thorpej reg = pcic_read(h, PCIC_IOCTL);
940 1.2 thorpej reg &= ~io_map_index[win].ioctlmask;
941 1.2 thorpej reg |= io_map_index[win].ioctlbits[h->io[win].width];
942 1.2 thorpej pcic_write(h, PCIC_IOCTL, reg);
943 1.2 thorpej
944 1.2 thorpej reg = pcic_read(h, PCIC_ADDRWIN_ENABLE);
945 1.2 thorpej reg |= io_map_index[win].ioenable;
946 1.2 thorpej pcic_write(h, PCIC_ADDRWIN_ENABLE, reg);
947 1.2 thorpej }
948 1.2 thorpej
949 1.2 thorpej int
950 1.2 thorpej pcic_chip_io_map(pch, width, offset, size, pcihp, windowp)
951 1.2 thorpej pcmcia_chipset_handle_t pch;
952 1.2 thorpej int width;
953 1.2 thorpej bus_addr_t offset;
954 1.2 thorpej bus_size_t size;
955 1.2 thorpej struct pcmcia_io_handle *pcihp;
956 1.2 thorpej int *windowp;
957 1.2 thorpej {
958 1.2 thorpej struct pcic_handle *h = (struct pcic_handle *) pch;
959 1.2 thorpej bus_addr_t ioaddr = pcihp->addr + offset;
960 1.4 enami int i, win;
961 1.4 enami #ifdef PCICDEBUG
962 1.2 thorpej static char *width_names[] = { "auto", "io8", "io16" };
963 1.4 enami #endif
964 1.2 thorpej
965 1.2 thorpej /* XXX Sanity check offset/size. */
966 1.2 thorpej
967 1.2 thorpej win = -1;
968 1.2 thorpej for (i = 0; i < (sizeof(io_map_index) / sizeof(io_map_index[0])); i++) {
969 1.2 thorpej if ((h->ioalloc & (1 << i)) == 0) {
970 1.2 thorpej win = i;
971 1.2 thorpej h->ioalloc |= (1 << i);
972 1.2 thorpej break;
973 1.2 thorpej }
974 1.2 thorpej }
975 1.2 thorpej
976 1.2 thorpej if (win == -1)
977 1.2 thorpej return (1);
978 1.2 thorpej
979 1.2 thorpej *windowp = win;
980 1.2 thorpej
981 1.2 thorpej /* XXX this is pretty gross */
982 1.2 thorpej
983 1.2 thorpej if (h->sc->iot != pcihp->iot)
984 1.2 thorpej panic("pcic_chip_io_map iot is bogus");
985 1.2 thorpej
986 1.2 thorpej DPRINTF(("pcic_chip_io_map window %d %s port %lx+%lx\n",
987 1.2 thorpej win, width_names[width], (u_long) ioaddr, (u_long) size));
988 1.2 thorpej
989 1.2 thorpej /* XXX wtf is this doing here? */
990 1.2 thorpej
991 1.2 thorpej printf(" port 0x%lx", (u_long) ioaddr);
992 1.2 thorpej if (size > 1)
993 1.2 thorpej printf("-0x%lx", (u_long) ioaddr + (u_long) size - 1);
994 1.2 thorpej
995 1.2 thorpej h->io[win].addr = ioaddr;
996 1.2 thorpej h->io[win].size = size;
997 1.2 thorpej h->io[win].width = width;
998 1.2 thorpej
999 1.2 thorpej pcic_chip_do_io_map(h, win);
1000 1.2 thorpej
1001 1.2 thorpej return (0);
1002 1.2 thorpej }
1003 1.2 thorpej
1004 1.2 thorpej void
1005 1.2 thorpej pcic_chip_io_unmap(pch, window)
1006 1.2 thorpej pcmcia_chipset_handle_t pch;
1007 1.2 thorpej int window;
1008 1.2 thorpej {
1009 1.2 thorpej struct pcic_handle *h = (struct pcic_handle *) pch;
1010 1.2 thorpej int reg;
1011 1.2 thorpej
1012 1.2 thorpej if (window >= (sizeof(io_map_index) / sizeof(io_map_index[0])))
1013 1.2 thorpej panic("pcic_chip_io_unmap: window out of range");
1014 1.2 thorpej
1015 1.2 thorpej reg = pcic_read(h, PCIC_ADDRWIN_ENABLE);
1016 1.2 thorpej reg &= ~io_map_index[window].ioenable;
1017 1.2 thorpej pcic_write(h, PCIC_ADDRWIN_ENABLE, reg);
1018 1.2 thorpej
1019 1.2 thorpej h->ioalloc &= ~(1 << window);
1020 1.8 marc }
1021 1.8 marc
1022 1.8 marc static void
1023 1.8 marc pcic_wait_ready(h)
1024 1.8 marc struct pcic_handle *h;
1025 1.8 marc {
1026 1.8 marc int i;
1027 1.8 marc
1028 1.8 marc for (i = 0; i < 10000; i++) {
1029 1.8 marc if (pcic_read(h, PCIC_IF_STATUS) & PCIC_IF_STATUS_READY)
1030 1.8 marc return;
1031 1.8 marc delay(500);
1032 1.8 marc #ifdef PCICDEBUG
1033 1.8 marc if (pcic_debug) {
1034 1.8 marc if ((i>5000) && (i%100 == 99))
1035 1.8 marc printf(".");
1036 1.8 marc }
1037 1.8 marc #endif
1038 1.8 marc }
1039 1.8 marc
1040 1.8 marc #ifdef DIAGNOSTIC
1041 1.11 mycroft printf("pcic_wait_ready: ready never happened, status = %02x\n",
1042 1.11 mycroft pcic_read(h, PCIC_IF_STATUS));
1043 1.8 marc #endif
1044 1.2 thorpej }
1045 1.2 thorpej
1046 1.2 thorpej void
1047 1.2 thorpej pcic_chip_socket_enable(pch)
1048 1.2 thorpej pcmcia_chipset_handle_t pch;
1049 1.2 thorpej {
1050 1.2 thorpej struct pcic_handle *h = (struct pcic_handle *) pch;
1051 1.2 thorpej int cardtype, reg, win;
1052 1.2 thorpej
1053 1.2 thorpej /* this bit is mostly stolen from pcic_attach_card */
1054 1.2 thorpej
1055 1.2 thorpej /* power down the socket to reset it, clear the card reset pin */
1056 1.2 thorpej
1057 1.2 thorpej pcic_write(h, PCIC_PWRCTL, 0);
1058 1.2 thorpej
1059 1.9 enami /*
1060 1.9 enami * wait 300ms until power fails (Tpf). Then, wait 100ms since
1061 1.9 enami * we are changing Vcc (Toff).
1062 1.9 enami */
1063 1.9 enami delay((300 + 100) * 1000);
1064 1.9 enami
1065 1.2 thorpej /* power up the socket */
1066 1.2 thorpej
1067 1.2 thorpej pcic_write(h, PCIC_PWRCTL, PCIC_PWRCTL_PWR_ENABLE);
1068 1.9 enami
1069 1.9 enami /*
1070 1.9 enami * wait 100ms until power raise (Tpr) and 20ms to become
1071 1.9 enami * stable (Tsu(Vcc)).
1072 1.9 enami */
1073 1.9 enami delay((100 + 20) * 1000);
1074 1.9 enami
1075 1.2 thorpej pcic_write(h, PCIC_PWRCTL, PCIC_PWRCTL_PWR_ENABLE | PCIC_PWRCTL_OE);
1076 1.2 thorpej
1077 1.9 enami /*
1078 1.9 enami * hold RESET at least 10us.
1079 1.9 enami */
1080 1.9 enami delay(10);
1081 1.9 enami
1082 1.2 thorpej /* clear the reset flag */
1083 1.2 thorpej
1084 1.2 thorpej pcic_write(h, PCIC_INTR, PCIC_INTR_RESET);
1085 1.2 thorpej
1086 1.2 thorpej /* wait 20ms as per pc card standard (r2.01) section 4.3.6 */
1087 1.2 thorpej
1088 1.2 thorpej delay(20000);
1089 1.2 thorpej
1090 1.2 thorpej /* wait for the chip to finish initializing */
1091 1.2 thorpej
1092 1.2 thorpej pcic_wait_ready(h);
1093 1.2 thorpej
1094 1.2 thorpej /* zero out the address windows */
1095 1.2 thorpej
1096 1.2 thorpej pcic_write(h, PCIC_ADDRWIN_ENABLE, 0);
1097 1.2 thorpej
1098 1.2 thorpej /* set the card type */
1099 1.2 thorpej
1100 1.2 thorpej cardtype = pcmcia_card_gettype(h->pcmcia);
1101 1.2 thorpej
1102 1.2 thorpej reg = pcic_read(h, PCIC_INTR);
1103 1.2 thorpej reg &= ~PCIC_INTR_CARDTYPE_MASK;
1104 1.2 thorpej reg |= ((cardtype == PCMCIA_IFTYPE_IO) ?
1105 1.2 thorpej PCIC_INTR_CARDTYPE_IO :
1106 1.2 thorpej PCIC_INTR_CARDTYPE_MEM);
1107 1.2 thorpej reg |= h->ih_irq;
1108 1.2 thorpej pcic_write(h, PCIC_INTR, reg);
1109 1.2 thorpej
1110 1.2 thorpej DPRINTF(("%s: pcic_chip_socket_enable %02x cardtype %s %02x\n",
1111 1.2 thorpej h->sc->dev.dv_xname, h->sock,
1112 1.2 thorpej ((cardtype == PCMCIA_IFTYPE_IO) ? "io" : "mem"), reg));
1113 1.2 thorpej
1114 1.2 thorpej /* reinstall all the memory and io mappings */
1115 1.2 thorpej
1116 1.2 thorpej for (win = 0; win < PCIC_MEM_WINS; win++)
1117 1.2 thorpej if (h->memalloc & (1 << win))
1118 1.2 thorpej pcic_chip_do_mem_map(h, win);
1119 1.2 thorpej
1120 1.2 thorpej for (win = 0; win < PCIC_IO_WINS; win++)
1121 1.2 thorpej if (h->ioalloc & (1 << win))
1122 1.2 thorpej pcic_chip_do_io_map(h, win);
1123 1.2 thorpej }
1124 1.2 thorpej
1125 1.2 thorpej void
1126 1.2 thorpej pcic_chip_socket_disable(pch)
1127 1.2 thorpej pcmcia_chipset_handle_t pch;
1128 1.2 thorpej {
1129 1.2 thorpej struct pcic_handle *h = (struct pcic_handle *) pch;
1130 1.2 thorpej
1131 1.2 thorpej DPRINTF(("pcic_chip_socket_disable\n"));
1132 1.2 thorpej
1133 1.2 thorpej /* power down the socket */
1134 1.2 thorpej
1135 1.2 thorpej pcic_write(h, PCIC_PWRCTL, 0);
1136 1.9 enami
1137 1.9 enami /*
1138 1.9 enami * wait 300ms until power fails (Tpf).
1139 1.9 enami */
1140 1.9 enami delay(300 * 1000);
1141 1.2 thorpej }
1142