Home | History | Annotate | Line # | Download | only in ic
i82365.c revision 1.14
      1  1.14  thorpej /*	$NetBSD: i82365.c,v 1.14 1998/11/16 22:41:01 thorpej Exp $	*/
      2   1.2  thorpej 
      3   1.2  thorpej #define	PCICDEBUG
      4   1.2  thorpej 
      5   1.2  thorpej /*
      6   1.2  thorpej  * Copyright (c) 1997 Marc Horowitz.  All rights reserved.
      7   1.2  thorpej  *
      8   1.2  thorpej  * Redistribution and use in source and binary forms, with or without
      9   1.2  thorpej  * modification, are permitted provided that the following conditions
     10   1.2  thorpej  * are met:
     11   1.2  thorpej  * 1. Redistributions of source code must retain the above copyright
     12   1.2  thorpej  *    notice, this list of conditions and the following disclaimer.
     13   1.2  thorpej  * 2. Redistributions in binary form must reproduce the above copyright
     14   1.2  thorpej  *    notice, this list of conditions and the following disclaimer in the
     15   1.2  thorpej  *    documentation and/or other materials provided with the distribution.
     16   1.2  thorpej  * 3. All advertising materials mentioning features or use of this software
     17   1.2  thorpej  *    must display the following acknowledgement:
     18   1.2  thorpej  *	This product includes software developed by Marc Horowitz.
     19   1.2  thorpej  * 4. The name of the author may not be used to endorse or promote products
     20   1.2  thorpej  *    derived from this software without specific prior written permission.
     21   1.2  thorpej  *
     22   1.2  thorpej  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     23   1.2  thorpej  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     24   1.2  thorpej  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     25   1.2  thorpej  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     26   1.2  thorpej  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
     27   1.2  thorpej  * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
     28   1.2  thorpej  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
     29   1.2  thorpej  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
     30   1.2  thorpej  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
     31   1.2  thorpej  * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
     32   1.2  thorpej  */
     33   1.2  thorpej 
     34   1.2  thorpej #include <sys/types.h>
     35   1.2  thorpej #include <sys/param.h>
     36   1.2  thorpej #include <sys/systm.h>
     37   1.2  thorpej #include <sys/device.h>
     38   1.2  thorpej #include <sys/extent.h>
     39   1.2  thorpej #include <sys/malloc.h>
     40  1.14  thorpej #include <sys/kthread.h>
     41   1.2  thorpej 
     42   1.2  thorpej #include <vm/vm.h>
     43   1.2  thorpej 
     44   1.2  thorpej #include <machine/bus.h>
     45   1.2  thorpej #include <machine/intr.h>
     46   1.2  thorpej 
     47   1.2  thorpej #include <dev/pcmcia/pcmciareg.h>
     48   1.2  thorpej #include <dev/pcmcia/pcmciavar.h>
     49   1.2  thorpej 
     50   1.2  thorpej #include <dev/ic/i82365reg.h>
     51   1.2  thorpej #include <dev/ic/i82365var.h>
     52   1.2  thorpej 
     53   1.5    enami #include "locators.h"
     54   1.5    enami 
     55   1.2  thorpej #ifdef PCICDEBUG
     56   1.2  thorpej int	pcic_debug = 0;
     57   1.2  thorpej #define	DPRINTF(arg) if (pcic_debug) printf arg;
     58   1.2  thorpej #else
     59   1.2  thorpej #define	DPRINTF(arg)
     60   1.2  thorpej #endif
     61   1.2  thorpej 
     62   1.2  thorpej #define	PCIC_VENDOR_UNKNOWN		0
     63   1.2  thorpej #define	PCIC_VENDOR_I82365SLR0		1
     64   1.2  thorpej #define	PCIC_VENDOR_I82365SLR1		2
     65   1.2  thorpej #define	PCIC_VENDOR_CIRRUS_PD6710	3
     66   1.2  thorpej #define	PCIC_VENDOR_CIRRUS_PD672X	4
     67   1.2  thorpej 
     68   1.2  thorpej /*
     69   1.2  thorpej  * Individual drivers will allocate their own memory and io regions. Memory
     70   1.2  thorpej  * regions must be a multiple of 4k, aligned on a 4k boundary.
     71   1.2  thorpej  */
     72   1.2  thorpej 
     73   1.2  thorpej #define	PCIC_MEM_ALIGN	PCIC_MEM_PAGESIZE
     74   1.2  thorpej 
     75   1.2  thorpej void	pcic_attach_socket __P((struct pcic_handle *));
     76   1.2  thorpej void	pcic_init_socket __P((struct pcic_handle *));
     77   1.2  thorpej 
     78   1.2  thorpej int	pcic_submatch __P((struct device *, struct cfdata *, void *));
     79   1.2  thorpej int	pcic_print  __P((void *arg, const char *pnp));
     80   1.2  thorpej int	pcic_intr_socket __P((struct pcic_handle *));
     81   1.2  thorpej 
     82   1.2  thorpej void	pcic_attach_card __P((struct pcic_handle *));
     83   1.2  thorpej void	pcic_detach_card __P((struct pcic_handle *));
     84   1.2  thorpej 
     85   1.2  thorpej void	pcic_chip_do_mem_map __P((struct pcic_handle *, int));
     86   1.2  thorpej void	pcic_chip_do_io_map __P((struct pcic_handle *, int));
     87   1.2  thorpej 
     88  1.14  thorpej void	pcic_create_event_thread __P((void *));
     89  1.14  thorpej void	pcic_event_thread __P((void *));
     90  1.14  thorpej 
     91  1.14  thorpej void	pcic_queue_event __P((struct pcic_handle *, int));
     92  1.14  thorpej 
     93   1.8     marc static void	pcic_wait_ready __P((struct pcic_handle *));
     94   1.8     marc 
     95   1.2  thorpej int
     96   1.2  thorpej pcic_ident_ok(ident)
     97   1.2  thorpej 	int ident;
     98   1.2  thorpej {
     99   1.2  thorpej 	/* this is very empirical and heuristic */
    100   1.2  thorpej 
    101   1.2  thorpej 	if ((ident == 0) || (ident == 0xff) || (ident & PCIC_IDENT_ZERO))
    102   1.2  thorpej 		return (0);
    103   1.2  thorpej 
    104   1.2  thorpej 	if ((ident & PCIC_IDENT_IFTYPE_MASK) != PCIC_IDENT_IFTYPE_MEM_AND_IO) {
    105   1.2  thorpej #ifdef DIAGNOSTIC
    106   1.2  thorpej 		printf("pcic: does not support memory and I/O cards, "
    107   1.2  thorpej 		    "ignored (ident=%0x)\n", ident);
    108   1.2  thorpej #endif
    109   1.2  thorpej 		return (0);
    110   1.2  thorpej 	}
    111   1.2  thorpej 	return (1);
    112   1.2  thorpej }
    113   1.2  thorpej 
    114   1.2  thorpej int
    115   1.2  thorpej pcic_vendor(h)
    116   1.2  thorpej 	struct pcic_handle *h;
    117   1.2  thorpej {
    118   1.2  thorpej 	int reg;
    119   1.2  thorpej 
    120   1.2  thorpej 	/*
    121   1.2  thorpej 	 * the chip_id of the cirrus toggles between 11 and 00 after a write.
    122   1.2  thorpej 	 * weird.
    123   1.2  thorpej 	 */
    124   1.2  thorpej 
    125   1.2  thorpej 	pcic_write(h, PCIC_CIRRUS_CHIP_INFO, 0);
    126   1.2  thorpej 	reg = pcic_read(h, -1);
    127   1.2  thorpej 
    128   1.2  thorpej 	if ((reg & PCIC_CIRRUS_CHIP_INFO_CHIP_ID) ==
    129   1.2  thorpej 	    PCIC_CIRRUS_CHIP_INFO_CHIP_ID) {
    130   1.2  thorpej 		reg = pcic_read(h, -1);
    131   1.2  thorpej 		if ((reg & PCIC_CIRRUS_CHIP_INFO_CHIP_ID) == 0) {
    132   1.2  thorpej 			if (reg & PCIC_CIRRUS_CHIP_INFO_SLOTS)
    133   1.2  thorpej 				return (PCIC_VENDOR_CIRRUS_PD672X);
    134   1.2  thorpej 			else
    135   1.2  thorpej 				return (PCIC_VENDOR_CIRRUS_PD6710);
    136   1.2  thorpej 		}
    137   1.2  thorpej 	}
    138   1.2  thorpej 	/* XXX how do I identify the GD6729? */
    139   1.2  thorpej 
    140   1.2  thorpej 	reg = pcic_read(h, PCIC_IDENT);
    141   1.2  thorpej 
    142   1.2  thorpej 	if ((reg & PCIC_IDENT_REV_MASK) == PCIC_IDENT_REV_I82365SLR0)
    143   1.2  thorpej 		return (PCIC_VENDOR_I82365SLR0);
    144   1.2  thorpej 	else
    145   1.2  thorpej 		return (PCIC_VENDOR_I82365SLR1);
    146   1.2  thorpej 
    147   1.2  thorpej 	return (PCIC_VENDOR_UNKNOWN);
    148   1.2  thorpej }
    149   1.2  thorpej 
    150   1.2  thorpej char *
    151   1.2  thorpej pcic_vendor_to_string(vendor)
    152   1.2  thorpej 	int vendor;
    153   1.2  thorpej {
    154   1.2  thorpej 	switch (vendor) {
    155   1.2  thorpej 	case PCIC_VENDOR_I82365SLR0:
    156   1.2  thorpej 		return ("Intel 82365SL Revision 0");
    157   1.2  thorpej 	case PCIC_VENDOR_I82365SLR1:
    158   1.2  thorpej 		return ("Intel 82365SL Revision 1");
    159   1.2  thorpej 	case PCIC_VENDOR_CIRRUS_PD6710:
    160   1.2  thorpej 		return ("Cirrus PD6710");
    161   1.2  thorpej 	case PCIC_VENDOR_CIRRUS_PD672X:
    162   1.2  thorpej 		return ("Cirrus PD672X");
    163   1.2  thorpej 	}
    164   1.2  thorpej 
    165   1.2  thorpej 	return ("Unknown controller");
    166   1.2  thorpej }
    167   1.2  thorpej 
    168   1.2  thorpej void
    169   1.2  thorpej pcic_attach(sc)
    170   1.2  thorpej 	struct pcic_softc *sc;
    171   1.2  thorpej {
    172   1.2  thorpej 	int vendor, count, i, reg;
    173   1.2  thorpej 
    174   1.2  thorpej 	/* now check for each controller/socket */
    175   1.2  thorpej 
    176   1.2  thorpej 	/*
    177   1.2  thorpej 	 * this could be done with a loop, but it would violate the
    178   1.2  thorpej 	 * abstraction
    179   1.2  thorpej 	 */
    180   1.2  thorpej 
    181   1.2  thorpej 	count = 0;
    182   1.2  thorpej 
    183   1.2  thorpej 	DPRINTF(("pcic ident regs:"));
    184   1.2  thorpej 
    185   1.2  thorpej 	sc->handle[0].sc = sc;
    186   1.2  thorpej 	sc->handle[0].sock = C0SA;
    187   1.2  thorpej 	if (pcic_ident_ok(reg = pcic_read(&sc->handle[0], PCIC_IDENT))) {
    188   1.2  thorpej 		sc->handle[0].flags = PCIC_FLAG_SOCKETP;
    189   1.2  thorpej 		count++;
    190   1.2  thorpej 	} else {
    191   1.2  thorpej 		sc->handle[0].flags = 0;
    192   1.2  thorpej 	}
    193   1.2  thorpej 
    194   1.2  thorpej 	DPRINTF((" 0x%02x", reg));
    195   1.2  thorpej 
    196   1.2  thorpej 	sc->handle[1].sc = sc;
    197   1.2  thorpej 	sc->handle[1].sock = C0SB;
    198   1.2  thorpej 	if (pcic_ident_ok(reg = pcic_read(&sc->handle[1], PCIC_IDENT))) {
    199   1.2  thorpej 		sc->handle[1].flags = PCIC_FLAG_SOCKETP;
    200   1.2  thorpej 		count++;
    201   1.2  thorpej 	} else {
    202   1.2  thorpej 		sc->handle[1].flags = 0;
    203   1.2  thorpej 	}
    204   1.2  thorpej 
    205   1.2  thorpej 	DPRINTF((" 0x%02x", reg));
    206   1.2  thorpej 
    207   1.2  thorpej 	sc->handle[2].sc = sc;
    208   1.2  thorpej 	sc->handle[2].sock = C1SA;
    209   1.2  thorpej 	if (pcic_ident_ok(reg = pcic_read(&sc->handle[2], PCIC_IDENT))) {
    210   1.2  thorpej 		sc->handle[2].flags = PCIC_FLAG_SOCKETP;
    211   1.2  thorpej 		count++;
    212   1.2  thorpej 	} else {
    213   1.2  thorpej 		sc->handle[2].flags = 0;
    214   1.2  thorpej 	}
    215   1.2  thorpej 
    216   1.2  thorpej 	DPRINTF((" 0x%02x", reg));
    217   1.2  thorpej 
    218   1.2  thorpej 	sc->handle[3].sc = sc;
    219   1.2  thorpej 	sc->handle[3].sock = C1SB;
    220   1.2  thorpej 	if (pcic_ident_ok(reg = pcic_read(&sc->handle[3], PCIC_IDENT))) {
    221   1.2  thorpej 		sc->handle[3].flags = PCIC_FLAG_SOCKETP;
    222   1.2  thorpej 		count++;
    223   1.2  thorpej 	} else {
    224   1.2  thorpej 		sc->handle[3].flags = 0;
    225   1.2  thorpej 	}
    226   1.2  thorpej 
    227   1.2  thorpej 	DPRINTF((" 0x%02x\n", reg));
    228   1.2  thorpej 
    229   1.2  thorpej 	if (count == 0)
    230   1.2  thorpej 		panic("pcic_attach: attach found no sockets");
    231   1.2  thorpej 
    232   1.2  thorpej 	/* establish the interrupt */
    233   1.2  thorpej 
    234   1.2  thorpej 	/* XXX block interrupts? */
    235   1.2  thorpej 
    236   1.2  thorpej 	for (i = 0; i < PCIC_NSLOTS; i++) {
    237  1.14  thorpej 		SIMPLEQ_INIT(&sc->handle[i].events);
    238   1.2  thorpej #if 0
    239   1.2  thorpej 		/*
    240   1.2  thorpej 		 * this should work, but w/o it, setting tty flags hangs at
    241   1.2  thorpej 		 * boot time.
    242   1.2  thorpej 		 */
    243   1.2  thorpej 		if (sc->handle[i].flags & PCIC_FLAG_SOCKETP)
    244   1.2  thorpej #endif
    245   1.2  thorpej 		{
    246   1.2  thorpej 			pcic_write(&sc->handle[i], PCIC_CSC_INTR, 0);
    247   1.2  thorpej 			pcic_read(&sc->handle[i], PCIC_CSC);
    248   1.2  thorpej 		}
    249   1.2  thorpej 	}
    250   1.2  thorpej 
    251   1.2  thorpej 	if ((sc->handle[0].flags & PCIC_FLAG_SOCKETP) ||
    252   1.2  thorpej 	    (sc->handle[1].flags & PCIC_FLAG_SOCKETP)) {
    253   1.2  thorpej 		vendor = pcic_vendor(&sc->handle[0]);
    254   1.2  thorpej 
    255   1.2  thorpej 		printf("%s: controller 0 (%s) has ", sc->dev.dv_xname,
    256   1.2  thorpej 		       pcic_vendor_to_string(vendor));
    257   1.2  thorpej 
    258   1.2  thorpej 		if ((sc->handle[0].flags & PCIC_FLAG_SOCKETP) &&
    259   1.2  thorpej 		    (sc->handle[1].flags & PCIC_FLAG_SOCKETP))
    260   1.2  thorpej 			printf("sockets A and B\n");
    261   1.2  thorpej 		else if (sc->handle[0].flags & PCIC_FLAG_SOCKETP)
    262   1.2  thorpej 			printf("socket A only\n");
    263   1.2  thorpej 		else
    264   1.2  thorpej 			printf("socket B only\n");
    265   1.2  thorpej 
    266   1.2  thorpej 		if (sc->handle[0].flags & PCIC_FLAG_SOCKETP)
    267   1.2  thorpej 			sc->handle[0].vendor = vendor;
    268   1.2  thorpej 		if (sc->handle[1].flags & PCIC_FLAG_SOCKETP)
    269   1.2  thorpej 			sc->handle[1].vendor = vendor;
    270   1.2  thorpej 	}
    271   1.2  thorpej 	if ((sc->handle[2].flags & PCIC_FLAG_SOCKETP) ||
    272   1.2  thorpej 	    (sc->handle[3].flags & PCIC_FLAG_SOCKETP)) {
    273   1.2  thorpej 		vendor = pcic_vendor(&sc->handle[2]);
    274   1.2  thorpej 
    275   1.2  thorpej 		printf("%s: controller 1 (%s) has ", sc->dev.dv_xname,
    276   1.2  thorpej 		       pcic_vendor_to_string(vendor));
    277   1.2  thorpej 
    278   1.2  thorpej 		if ((sc->handle[2].flags & PCIC_FLAG_SOCKETP) &&
    279   1.2  thorpej 		    (sc->handle[3].flags & PCIC_FLAG_SOCKETP))
    280   1.2  thorpej 			printf("sockets A and B\n");
    281   1.2  thorpej 		else if (sc->handle[2].flags & PCIC_FLAG_SOCKETP)
    282   1.2  thorpej 			printf("socket A only\n");
    283   1.2  thorpej 		else
    284   1.2  thorpej 			printf("socket B only\n");
    285   1.2  thorpej 
    286   1.2  thorpej 		if (sc->handle[2].flags & PCIC_FLAG_SOCKETP)
    287   1.2  thorpej 			sc->handle[2].vendor = vendor;
    288   1.2  thorpej 		if (sc->handle[3].flags & PCIC_FLAG_SOCKETP)
    289   1.2  thorpej 			sc->handle[3].vendor = vendor;
    290   1.2  thorpej 	}
    291   1.2  thorpej }
    292   1.2  thorpej 
    293   1.2  thorpej void
    294   1.2  thorpej pcic_attach_sockets(sc)
    295   1.2  thorpej 	struct pcic_softc *sc;
    296   1.2  thorpej {
    297   1.2  thorpej 	int i;
    298   1.2  thorpej 
    299   1.2  thorpej 	for (i = 0; i < PCIC_NSLOTS; i++)
    300   1.2  thorpej 		if (sc->handle[i].flags & PCIC_FLAG_SOCKETP)
    301   1.2  thorpej 			pcic_attach_socket(&sc->handle[i]);
    302   1.2  thorpej }
    303   1.2  thorpej 
    304   1.2  thorpej void
    305   1.2  thorpej pcic_attach_socket(h)
    306   1.2  thorpej 	struct pcic_handle *h;
    307   1.2  thorpej {
    308   1.2  thorpej 	struct pcmciabus_attach_args paa;
    309   1.2  thorpej 
    310   1.2  thorpej 	/* initialize the rest of the handle */
    311   1.2  thorpej 
    312  1.14  thorpej 	h->shutdown = 0;
    313   1.2  thorpej 	h->memalloc = 0;
    314   1.2  thorpej 	h->ioalloc = 0;
    315   1.2  thorpej 	h->ih_irq = 0;
    316   1.2  thorpej 
    317   1.2  thorpej 	/* now, config one pcmcia device per socket */
    318   1.2  thorpej 
    319   1.2  thorpej 	paa.pct = (pcmcia_chipset_tag_t) h->sc->pct;
    320   1.2  thorpej 	paa.pch = (pcmcia_chipset_handle_t) h;
    321   1.2  thorpej 	paa.iobase = h->sc->iobase;
    322   1.2  thorpej 	paa.iosize = h->sc->iosize;
    323   1.2  thorpej 
    324   1.2  thorpej 	h->pcmcia = config_found_sm(&h->sc->dev, &paa, pcic_print,
    325   1.2  thorpej 	    pcic_submatch);
    326   1.2  thorpej 
    327   1.2  thorpej 	/* if there's actually a pcmcia device attached, initialize the slot */
    328   1.2  thorpej 
    329   1.2  thorpej 	if (h->pcmcia)
    330   1.2  thorpej 		pcic_init_socket(h);
    331   1.2  thorpej }
    332   1.2  thorpej 
    333   1.2  thorpej void
    334  1.14  thorpej pcic_create_event_thread(arg)
    335  1.14  thorpej 	void *arg;
    336  1.14  thorpej {
    337  1.14  thorpej 	struct pcic_handle *h = arg;
    338  1.14  thorpej 	const char *cs;
    339  1.14  thorpej 
    340  1.14  thorpej 	switch (h->sock) {
    341  1.14  thorpej 	case C0SA:
    342  1.14  thorpej 		cs = "0,0";
    343  1.14  thorpej 		break;
    344  1.14  thorpej 	case C0SB:
    345  1.14  thorpej 		cs = "0,1";
    346  1.14  thorpej 		break;
    347  1.14  thorpej 	case C1SA:
    348  1.14  thorpej 		cs = "1,0";
    349  1.14  thorpej 		break;
    350  1.14  thorpej 	case C1SB:
    351  1.14  thorpej 		cs = "1,1";
    352  1.14  thorpej 		break;
    353  1.14  thorpej 	default:
    354  1.14  thorpej 		panic("pcic_create_event_thread: unknown pcic socket");
    355  1.14  thorpej 	}
    356  1.14  thorpej 
    357  1.14  thorpej 	if (kthread_create(pcic_event_thread, h, &h->event_thread,
    358  1.14  thorpej 	    "%s,%s", h->sc->dev.dv_xname, cs)) {
    359  1.14  thorpej 		printf("%s: unable to create event thread for sock 0x%02x\n",
    360  1.14  thorpej 		    h->sc->dev.dv_xname, h->sock);
    361  1.14  thorpej 		panic("pcic_create_event_thread");
    362  1.14  thorpej 	}
    363  1.14  thorpej }
    364  1.14  thorpej 
    365  1.14  thorpej void
    366  1.14  thorpej pcic_event_thread(arg)
    367  1.14  thorpej 	void *arg;
    368  1.14  thorpej {
    369  1.14  thorpej 	struct pcic_handle *h = arg;
    370  1.14  thorpej 	struct pcic_event *pe;
    371  1.14  thorpej 	int s;
    372  1.14  thorpej 
    373  1.14  thorpej 	while (h->shutdown == 0) {
    374  1.14  thorpej 		s = splhigh();
    375  1.14  thorpej 		if ((pe = SIMPLEQ_FIRST(&h->events)) == NULL) {
    376  1.14  thorpej 			splx(s);
    377  1.14  thorpej 			(void) tsleep(&h->events, PWAIT, "pcicev", 0);
    378  1.14  thorpej 			continue;
    379  1.14  thorpej 		}
    380  1.14  thorpej 		SIMPLEQ_REMOVE_HEAD(&h->events, pe, pe_q);
    381  1.14  thorpej 		splx(s);
    382  1.14  thorpej 
    383  1.14  thorpej 		switch (pe->pe_type) {
    384  1.14  thorpej 		case PCIC_EVENT_INSERTION:
    385  1.14  thorpej 			DPRINTF(("%s: insertion event\n", h->sc->dev.dv_xname));
    386  1.14  thorpej 			pcic_attach_card(h);
    387  1.14  thorpej 			break;
    388  1.14  thorpej 
    389  1.14  thorpej 		case PCIC_EVENT_REMOVAL:
    390  1.14  thorpej 			DPRINTF(("%s: removal event\n", h->sc->dev.dv_xname));
    391  1.14  thorpej 			pcic_detach_card(h);
    392  1.14  thorpej 			break;
    393  1.14  thorpej 
    394  1.14  thorpej 		default:
    395  1.14  thorpej 			panic("pcic_event_thread: unknown event %d",
    396  1.14  thorpej 			    pe->pe_type);
    397  1.14  thorpej 		}
    398  1.14  thorpej 		free(pe, M_TEMP);
    399  1.14  thorpej 	}
    400  1.14  thorpej 
    401  1.14  thorpej 	h->event_thread = NULL;
    402  1.14  thorpej 
    403  1.14  thorpej 	/* In case parent is waiting for us to exit. */
    404  1.14  thorpej 	wakeup(h->sc);
    405  1.14  thorpej 
    406  1.14  thorpej 	kthread_exit(0);
    407  1.14  thorpej }
    408  1.14  thorpej 
    409  1.14  thorpej void
    410   1.2  thorpej pcic_init_socket(h)
    411   1.2  thorpej 	struct pcic_handle *h;
    412   1.2  thorpej {
    413   1.2  thorpej 	int reg;
    414   1.2  thorpej 
    415  1.14  thorpej 	/*
    416  1.14  thorpej 	 * queue creation of a kernel thread to handle insert/removal events.
    417  1.14  thorpej 	 */
    418  1.14  thorpej #ifdef DIAGNOSTIC
    419  1.14  thorpej 	if (h->event_thread != NULL)
    420  1.14  thorpej 		panic("pcic_attach_socket: event thread");
    421  1.14  thorpej #endif
    422  1.14  thorpej 	kthread_create_deferred(pcic_create_event_thread, h);
    423  1.14  thorpej 
    424   1.2  thorpej 	/* set up the card to interrupt on card detect */
    425   1.2  thorpej 
    426   1.2  thorpej 	pcic_write(h, PCIC_CSC_INTR, (h->sc->irq << PCIC_CSC_INTR_IRQ_SHIFT) |
    427   1.2  thorpej 	    PCIC_CSC_INTR_CD_ENABLE);
    428   1.2  thorpej 	pcic_write(h, PCIC_INTR, 0);
    429   1.2  thorpej 	pcic_read(h, PCIC_CSC);
    430   1.2  thorpej 
    431   1.2  thorpej 	/* unsleep the cirrus controller */
    432   1.2  thorpej 
    433   1.2  thorpej 	if ((h->vendor == PCIC_VENDOR_CIRRUS_PD6710) ||
    434   1.2  thorpej 	    (h->vendor == PCIC_VENDOR_CIRRUS_PD672X)) {
    435   1.2  thorpej 		reg = pcic_read(h, PCIC_CIRRUS_MISC_CTL_2);
    436   1.2  thorpej 		if (reg & PCIC_CIRRUS_MISC_CTL_2_SUSPEND) {
    437   1.2  thorpej 			DPRINTF(("%s: socket %02x was suspended\n",
    438   1.2  thorpej 			    h->sc->dev.dv_xname, h->sock));
    439   1.2  thorpej 			reg &= ~PCIC_CIRRUS_MISC_CTL_2_SUSPEND;
    440   1.2  thorpej 			pcic_write(h, PCIC_CIRRUS_MISC_CTL_2, reg);
    441   1.2  thorpej 		}
    442   1.2  thorpej 	}
    443   1.2  thorpej 	/* if there's a card there, then attach it. */
    444   1.2  thorpej 
    445   1.2  thorpej 	reg = pcic_read(h, PCIC_IF_STATUS);
    446   1.2  thorpej 
    447   1.2  thorpej 	if ((reg & PCIC_IF_STATUS_CARDDETECT_MASK) ==
    448   1.2  thorpej 	    PCIC_IF_STATUS_CARDDETECT_PRESENT)
    449   1.2  thorpej 		pcic_attach_card(h);
    450   1.2  thorpej }
    451   1.2  thorpej 
    452   1.2  thorpej int
    453   1.2  thorpej pcic_submatch(parent, cf, aux)
    454   1.2  thorpej 	struct device *parent;
    455   1.2  thorpej 	struct cfdata *cf;
    456   1.2  thorpej 	void *aux;
    457   1.2  thorpej {
    458   1.2  thorpej 
    459   1.3    enami 	struct pcmciabus_attach_args *paa = aux;
    460   1.2  thorpej 	struct pcic_handle *h = (struct pcic_handle *) paa->pch;
    461   1.2  thorpej 
    462   1.2  thorpej 	switch (h->sock) {
    463   1.2  thorpej 	case C0SA:
    464   1.5    enami 		if (cf->cf_loc[PCICCF_CONTROLLER] !=
    465   1.5    enami 		    PCICCF_CONTROLLER_DEFAULT &&
    466   1.5    enami 		    cf->cf_loc[PCICCF_CONTROLLER] != 0)
    467   1.2  thorpej 			return 0;
    468   1.5    enami 		if (cf->cf_loc[PCICCF_SOCKET] != PCICCF_SOCKET_DEFAULT &&
    469   1.5    enami 		    cf->cf_loc[PCICCF_SOCKET] != 0)
    470   1.2  thorpej 			return 0;
    471   1.2  thorpej 
    472   1.2  thorpej 		break;
    473   1.2  thorpej 	case C0SB:
    474   1.5    enami 		if (cf->cf_loc[PCICCF_CONTROLLER] !=
    475   1.5    enami 		    PCICCF_CONTROLLER_DEFAULT &&
    476   1.5    enami 		    cf->cf_loc[PCICCF_CONTROLLER] != 0)
    477   1.2  thorpej 			return 0;
    478   1.5    enami 		if (cf->cf_loc[PCICCF_SOCKET] != PCICCF_SOCKET_DEFAULT &&
    479   1.5    enami 		    cf->cf_loc[PCICCF_SOCKET] != 1)
    480   1.2  thorpej 			return 0;
    481   1.2  thorpej 
    482   1.2  thorpej 		break;
    483   1.2  thorpej 	case C1SA:
    484   1.5    enami 		if (cf->cf_loc[PCICCF_CONTROLLER] !=
    485   1.5    enami 		    PCICCF_CONTROLLER_DEFAULT &&
    486   1.5    enami 		    cf->cf_loc[PCICCF_CONTROLLER] != 1)
    487   1.2  thorpej 			return 0;
    488   1.5    enami 		if (cf->cf_loc[PCICCF_SOCKET] != PCICCF_SOCKET_DEFAULT &&
    489   1.5    enami 		    cf->cf_loc[PCICCF_SOCKET] != 0)
    490   1.2  thorpej 			return 0;
    491   1.2  thorpej 
    492   1.2  thorpej 		break;
    493   1.2  thorpej 	case C1SB:
    494   1.5    enami 		if (cf->cf_loc[PCICCF_CONTROLLER] !=
    495   1.5    enami 		    PCICCF_CONTROLLER_DEFAULT &&
    496   1.5    enami 		    cf->cf_loc[PCICCF_CONTROLLER] != 1)
    497   1.2  thorpej 			return 0;
    498   1.5    enami 		if (cf->cf_loc[PCICCF_SOCKET] != PCICCF_SOCKET_DEFAULT &&
    499   1.5    enami 		    cf->cf_loc[PCICCF_SOCKET] != 1)
    500   1.2  thorpej 			return 0;
    501   1.2  thorpej 
    502   1.2  thorpej 		break;
    503   1.2  thorpej 	default:
    504   1.2  thorpej 		panic("unknown pcic socket");
    505   1.2  thorpej 	}
    506   1.2  thorpej 
    507   1.2  thorpej 	return ((*cf->cf_attach->ca_match)(parent, cf, aux));
    508   1.2  thorpej }
    509   1.2  thorpej 
    510   1.2  thorpej int
    511   1.2  thorpej pcic_print(arg, pnp)
    512   1.2  thorpej 	void *arg;
    513   1.2  thorpej 	const char *pnp;
    514   1.2  thorpej {
    515   1.3    enami 	struct pcmciabus_attach_args *paa = arg;
    516   1.2  thorpej 	struct pcic_handle *h = (struct pcic_handle *) paa->pch;
    517   1.2  thorpej 
    518   1.2  thorpej 	/* Only "pcmcia"s can attach to "pcic"s... easy. */
    519   1.2  thorpej 	if (pnp)
    520   1.2  thorpej 		printf("pcmcia at %s", pnp);
    521   1.2  thorpej 
    522   1.2  thorpej 	switch (h->sock) {
    523   1.2  thorpej 	case C0SA:
    524   1.2  thorpej 		printf(" controller 0 socket 0");
    525   1.2  thorpej 		break;
    526   1.2  thorpej 	case C0SB:
    527   1.2  thorpej 		printf(" controller 0 socket 1");
    528   1.2  thorpej 		break;
    529   1.2  thorpej 	case C1SA:
    530   1.2  thorpej 		printf(" controller 1 socket 0");
    531   1.2  thorpej 		break;
    532   1.2  thorpej 	case C1SB:
    533   1.2  thorpej 		printf(" controller 1 socket 1");
    534   1.2  thorpej 		break;
    535   1.2  thorpej 	default:
    536   1.2  thorpej 		panic("unknown pcic socket");
    537   1.2  thorpej 	}
    538   1.2  thorpej 
    539   1.2  thorpej 	return (UNCONF);
    540   1.2  thorpej }
    541   1.2  thorpej 
    542   1.2  thorpej int
    543   1.2  thorpej pcic_intr(arg)
    544   1.2  thorpej 	void *arg;
    545   1.2  thorpej {
    546   1.3    enami 	struct pcic_softc *sc = arg;
    547   1.2  thorpej 	int i, ret = 0;
    548   1.2  thorpej 
    549   1.2  thorpej 	DPRINTF(("%s: intr\n", sc->dev.dv_xname));
    550   1.2  thorpej 
    551   1.2  thorpej 	for (i = 0; i < PCIC_NSLOTS; i++)
    552   1.2  thorpej 		if (sc->handle[i].flags & PCIC_FLAG_SOCKETP)
    553   1.2  thorpej 			ret += pcic_intr_socket(&sc->handle[i]);
    554   1.2  thorpej 
    555   1.2  thorpej 	return (ret ? 1 : 0);
    556   1.2  thorpej }
    557   1.2  thorpej 
    558   1.2  thorpej int
    559   1.2  thorpej pcic_intr_socket(h)
    560   1.2  thorpej 	struct pcic_handle *h;
    561   1.2  thorpej {
    562   1.2  thorpej 	int cscreg;
    563   1.2  thorpej 
    564   1.2  thorpej 	cscreg = pcic_read(h, PCIC_CSC);
    565   1.2  thorpej 
    566   1.2  thorpej 	cscreg &= (PCIC_CSC_GPI |
    567   1.2  thorpej 		   PCIC_CSC_CD |
    568   1.2  thorpej 		   PCIC_CSC_READY |
    569   1.2  thorpej 		   PCIC_CSC_BATTWARN |
    570   1.2  thorpej 		   PCIC_CSC_BATTDEAD);
    571   1.2  thorpej 
    572   1.2  thorpej 	if (cscreg & PCIC_CSC_GPI) {
    573   1.2  thorpej 		DPRINTF(("%s: %02x GPI\n", h->sc->dev.dv_xname, h->sock));
    574   1.2  thorpej 	}
    575   1.2  thorpej 	if (cscreg & PCIC_CSC_CD) {
    576   1.2  thorpej 		int statreg;
    577   1.2  thorpej 
    578   1.2  thorpej 		statreg = pcic_read(h, PCIC_IF_STATUS);
    579   1.2  thorpej 
    580   1.2  thorpej 		DPRINTF(("%s: %02x CD %x\n", h->sc->dev.dv_xname, h->sock,
    581   1.2  thorpej 		    statreg));
    582   1.2  thorpej 
    583   1.2  thorpej 		if ((statreg & PCIC_IF_STATUS_CARDDETECT_MASK) ==
    584   1.2  thorpej 		    PCIC_IF_STATUS_CARDDETECT_PRESENT) {
    585  1.14  thorpej 			if (!(h->flags & PCIC_FLAG_CARDP)) {
    586  1.14  thorpej 				DPRINTF(("%s: enqueing INSERTION event\n",
    587  1.14  thorpej 				    h->sc->dev.dv_xname));
    588  1.14  thorpej 				pcic_queue_event(h, PCIC_EVENT_INSERTION);
    589  1.14  thorpej 			}
    590   1.2  thorpej 		} else {
    591  1.14  thorpej 			if (h->flags & PCIC_FLAG_CARDP) {
    592  1.14  thorpej 				/* XXX Should deactivate children NOW. */
    593  1.14  thorpej 				DPRINTF(("%s: enqueing REMOVAL event\n",
    594  1.14  thorpej 				    h->sc->dev.dv_xname));
    595  1.14  thorpej 				pcic_queue_event(h, PCIC_EVENT_REMOVAL);
    596  1.14  thorpej 			}
    597   1.2  thorpej 		}
    598   1.2  thorpej 	}
    599   1.2  thorpej 	if (cscreg & PCIC_CSC_READY) {
    600   1.2  thorpej 		DPRINTF(("%s: %02x READY\n", h->sc->dev.dv_xname, h->sock));
    601   1.2  thorpej 		/* shouldn't happen */
    602   1.2  thorpej 	}
    603   1.2  thorpej 	if (cscreg & PCIC_CSC_BATTWARN) {
    604   1.2  thorpej 		DPRINTF(("%s: %02x BATTWARN\n", h->sc->dev.dv_xname, h->sock));
    605   1.2  thorpej 	}
    606   1.2  thorpej 	if (cscreg & PCIC_CSC_BATTDEAD) {
    607   1.2  thorpej 		DPRINTF(("%s: %02x BATTDEAD\n", h->sc->dev.dv_xname, h->sock));
    608   1.2  thorpej 	}
    609   1.2  thorpej 	return (cscreg ? 1 : 0);
    610  1.14  thorpej }
    611  1.14  thorpej 
    612  1.14  thorpej void
    613  1.14  thorpej pcic_queue_event(h, event)
    614  1.14  thorpej 	struct pcic_handle *h;
    615  1.14  thorpej 	int event;
    616  1.14  thorpej {
    617  1.14  thorpej 	struct pcic_event *pe;
    618  1.14  thorpej 	int s;
    619  1.14  thorpej 
    620  1.14  thorpej 	pe = malloc(sizeof(*pe), M_TEMP, M_NOWAIT);
    621  1.14  thorpej 	if (pe == NULL)
    622  1.14  thorpej 		panic("pcic_queue_event: can't allocate event");
    623  1.14  thorpej 
    624  1.14  thorpej 	pe->pe_type = event;
    625  1.14  thorpej 	s = splhigh();
    626  1.14  thorpej 	SIMPLEQ_INSERT_TAIL(&h->events, pe, pe_q);
    627  1.14  thorpej 	splx(s);
    628  1.14  thorpej 	wakeup(&h->events);
    629   1.2  thorpej }
    630   1.2  thorpej 
    631   1.2  thorpej void
    632   1.2  thorpej pcic_attach_card(h)
    633   1.2  thorpej 	struct pcic_handle *h;
    634   1.2  thorpej {
    635   1.2  thorpej 	if (h->flags & PCIC_FLAG_CARDP)
    636   1.2  thorpej 		panic("pcic_attach_card: already attached");
    637   1.2  thorpej 
    638   1.2  thorpej 	/* call the MI attach function */
    639   1.2  thorpej 
    640   1.2  thorpej 	pcmcia_card_attach(h->pcmcia);
    641   1.2  thorpej 
    642   1.2  thorpej 	h->flags |= PCIC_FLAG_CARDP;
    643   1.2  thorpej }
    644   1.2  thorpej 
    645   1.2  thorpej void
    646   1.2  thorpej pcic_detach_card(h)
    647   1.2  thorpej 	struct pcic_handle *h;
    648   1.2  thorpej {
    649   1.2  thorpej 	if (!(h->flags & PCIC_FLAG_CARDP))
    650   1.2  thorpej 		panic("pcic_attach_card: already detached");
    651   1.2  thorpej 
    652   1.2  thorpej 	h->flags &= ~PCIC_FLAG_CARDP;
    653   1.2  thorpej 
    654   1.2  thorpej 	/* call the MI attach function */
    655   1.2  thorpej 
    656   1.2  thorpej 	pcmcia_card_detach(h->pcmcia);
    657   1.2  thorpej 
    658   1.2  thorpej 	/* disable card detect resume and configuration reset */
    659   1.2  thorpej 
    660   1.2  thorpej 	/* power down the socket */
    661   1.2  thorpej 
    662   1.2  thorpej 	pcic_write(h, PCIC_PWRCTL, 0);
    663   1.2  thorpej 
    664   1.2  thorpej 	/* reset the card */
    665   1.2  thorpej 
    666   1.2  thorpej 	pcic_write(h, PCIC_INTR, 0);
    667   1.2  thorpej }
    668   1.2  thorpej 
    669   1.2  thorpej int
    670   1.2  thorpej pcic_chip_mem_alloc(pch, size, pcmhp)
    671   1.2  thorpej 	pcmcia_chipset_handle_t pch;
    672   1.2  thorpej 	bus_size_t size;
    673   1.2  thorpej 	struct pcmcia_mem_handle *pcmhp;
    674   1.2  thorpej {
    675   1.2  thorpej 	struct pcic_handle *h = (struct pcic_handle *) pch;
    676   1.2  thorpej 	bus_space_handle_t memh;
    677   1.2  thorpej 	bus_addr_t addr;
    678   1.2  thorpej 	bus_size_t sizepg;
    679   1.2  thorpej 	int i, mask, mhandle;
    680   1.2  thorpej 
    681   1.2  thorpej 	/* out of sc->memh, allocate as many pages as necessary */
    682   1.2  thorpej 
    683   1.2  thorpej 	/* convert size to PCIC pages */
    684   1.2  thorpej 	sizepg = (size + (PCIC_MEM_ALIGN - 1)) / PCIC_MEM_ALIGN;
    685   1.2  thorpej 
    686   1.2  thorpej 	mask = (1 << sizepg) - 1;
    687   1.2  thorpej 
    688   1.2  thorpej 	addr = 0;		/* XXX gcc -Wuninitialized */
    689   1.2  thorpej 	mhandle = 0;		/* XXX gcc -Wuninitialized */
    690   1.2  thorpej 
    691   1.2  thorpej 	for (i = 0; i < (PCIC_MEM_PAGES + 1 - sizepg); i++) {
    692   1.2  thorpej 		if ((h->sc->subregionmask & (mask << i)) == (mask << i)) {
    693   1.2  thorpej 			if (bus_space_subregion(h->sc->memt, h->sc->memh,
    694   1.2  thorpej 			    i * PCIC_MEM_PAGESIZE,
    695   1.2  thorpej 			    sizepg * PCIC_MEM_PAGESIZE, &memh))
    696   1.2  thorpej 				return (1);
    697   1.2  thorpej 			mhandle = mask << i;
    698   1.2  thorpej 			addr = h->sc->membase + (i * PCIC_MEM_PAGESIZE);
    699   1.2  thorpej 			h->sc->subregionmask &= ~(mhandle);
    700   1.2  thorpej 			break;
    701   1.2  thorpej 		}
    702   1.2  thorpej 	}
    703   1.2  thorpej 
    704   1.2  thorpej 	if (i == (PCIC_MEM_PAGES + 1 - size))
    705   1.2  thorpej 		return (1);
    706   1.2  thorpej 
    707   1.2  thorpej 	DPRINTF(("pcic_chip_mem_alloc bus addr 0x%lx+0x%lx\n", (u_long) addr,
    708   1.2  thorpej 		 (u_long) size));
    709   1.2  thorpej 
    710   1.2  thorpej 	pcmhp->memt = h->sc->memt;
    711   1.2  thorpej 	pcmhp->memh = memh;
    712   1.2  thorpej 	pcmhp->addr = addr;
    713   1.2  thorpej 	pcmhp->size = size;
    714   1.2  thorpej 	pcmhp->mhandle = mhandle;
    715   1.2  thorpej 	pcmhp->realsize = sizepg * PCIC_MEM_PAGESIZE;
    716   1.2  thorpej 
    717   1.2  thorpej 	return (0);
    718   1.2  thorpej }
    719   1.2  thorpej 
    720   1.2  thorpej void
    721   1.2  thorpej pcic_chip_mem_free(pch, pcmhp)
    722   1.2  thorpej 	pcmcia_chipset_handle_t pch;
    723   1.2  thorpej 	struct pcmcia_mem_handle *pcmhp;
    724   1.2  thorpej {
    725   1.2  thorpej 	struct pcic_handle *h = (struct pcic_handle *) pch;
    726   1.2  thorpej 
    727   1.2  thorpej 	h->sc->subregionmask |= pcmhp->mhandle;
    728   1.2  thorpej }
    729   1.2  thorpej 
    730   1.2  thorpej static struct mem_map_index_st {
    731   1.2  thorpej 	int	sysmem_start_lsb;
    732   1.2  thorpej 	int	sysmem_start_msb;
    733   1.2  thorpej 	int	sysmem_stop_lsb;
    734   1.2  thorpej 	int	sysmem_stop_msb;
    735   1.2  thorpej 	int	cardmem_lsb;
    736   1.2  thorpej 	int	cardmem_msb;
    737   1.2  thorpej 	int	memenable;
    738   1.2  thorpej } mem_map_index[] = {
    739   1.2  thorpej 	{
    740   1.2  thorpej 		PCIC_SYSMEM_ADDR0_START_LSB,
    741   1.2  thorpej 		PCIC_SYSMEM_ADDR0_START_MSB,
    742   1.2  thorpej 		PCIC_SYSMEM_ADDR0_STOP_LSB,
    743   1.2  thorpej 		PCIC_SYSMEM_ADDR0_STOP_MSB,
    744   1.2  thorpej 		PCIC_CARDMEM_ADDR0_LSB,
    745   1.2  thorpej 		PCIC_CARDMEM_ADDR0_MSB,
    746   1.2  thorpej 		PCIC_ADDRWIN_ENABLE_MEM0,
    747   1.2  thorpej 	},
    748   1.2  thorpej 	{
    749   1.2  thorpej 		PCIC_SYSMEM_ADDR1_START_LSB,
    750   1.2  thorpej 		PCIC_SYSMEM_ADDR1_START_MSB,
    751   1.2  thorpej 		PCIC_SYSMEM_ADDR1_STOP_LSB,
    752   1.2  thorpej 		PCIC_SYSMEM_ADDR1_STOP_MSB,
    753   1.2  thorpej 		PCIC_CARDMEM_ADDR1_LSB,
    754   1.2  thorpej 		PCIC_CARDMEM_ADDR1_MSB,
    755   1.2  thorpej 		PCIC_ADDRWIN_ENABLE_MEM1,
    756   1.2  thorpej 	},
    757   1.2  thorpej 	{
    758   1.2  thorpej 		PCIC_SYSMEM_ADDR2_START_LSB,
    759   1.2  thorpej 		PCIC_SYSMEM_ADDR2_START_MSB,
    760   1.2  thorpej 		PCIC_SYSMEM_ADDR2_STOP_LSB,
    761   1.2  thorpej 		PCIC_SYSMEM_ADDR2_STOP_MSB,
    762   1.2  thorpej 		PCIC_CARDMEM_ADDR2_LSB,
    763   1.2  thorpej 		PCIC_CARDMEM_ADDR2_MSB,
    764   1.2  thorpej 		PCIC_ADDRWIN_ENABLE_MEM2,
    765   1.2  thorpej 	},
    766   1.2  thorpej 	{
    767   1.2  thorpej 		PCIC_SYSMEM_ADDR3_START_LSB,
    768   1.2  thorpej 		PCIC_SYSMEM_ADDR3_START_MSB,
    769   1.2  thorpej 		PCIC_SYSMEM_ADDR3_STOP_LSB,
    770   1.2  thorpej 		PCIC_SYSMEM_ADDR3_STOP_MSB,
    771   1.2  thorpej 		PCIC_CARDMEM_ADDR3_LSB,
    772   1.2  thorpej 		PCIC_CARDMEM_ADDR3_MSB,
    773   1.2  thorpej 		PCIC_ADDRWIN_ENABLE_MEM3,
    774   1.2  thorpej 	},
    775   1.2  thorpej 	{
    776   1.2  thorpej 		PCIC_SYSMEM_ADDR4_START_LSB,
    777   1.2  thorpej 		PCIC_SYSMEM_ADDR4_START_MSB,
    778   1.2  thorpej 		PCIC_SYSMEM_ADDR4_STOP_LSB,
    779   1.2  thorpej 		PCIC_SYSMEM_ADDR4_STOP_MSB,
    780   1.2  thorpej 		PCIC_CARDMEM_ADDR4_LSB,
    781   1.2  thorpej 		PCIC_CARDMEM_ADDR4_MSB,
    782   1.2  thorpej 		PCIC_ADDRWIN_ENABLE_MEM4,
    783   1.2  thorpej 	},
    784   1.2  thorpej };
    785   1.2  thorpej 
    786   1.2  thorpej void
    787   1.2  thorpej pcic_chip_do_mem_map(h, win)
    788   1.2  thorpej 	struct pcic_handle *h;
    789   1.2  thorpej 	int win;
    790   1.2  thorpej {
    791   1.2  thorpej 	int reg;
    792   1.2  thorpej 
    793   1.2  thorpej 	pcic_write(h, mem_map_index[win].sysmem_start_lsb,
    794   1.2  thorpej 	    (h->mem[win].addr >> PCIC_SYSMEM_ADDRX_SHIFT) & 0xff);
    795   1.2  thorpej 	pcic_write(h, mem_map_index[win].sysmem_start_msb,
    796   1.2  thorpej 	    ((h->mem[win].addr >> (PCIC_SYSMEM_ADDRX_SHIFT + 8)) &
    797   1.2  thorpej 	    PCIC_SYSMEM_ADDRX_START_MSB_ADDR_MASK));
    798   1.2  thorpej 
    799   1.2  thorpej #if 0
    800   1.2  thorpej 	/* XXX do I want 16 bit all the time? */
    801   1.2  thorpej 	PCIC_SYSMEM_ADDRX_START_MSB_DATASIZE_16BIT;
    802   1.2  thorpej #endif
    803   1.2  thorpej 
    804   1.2  thorpej 	pcic_write(h, mem_map_index[win].sysmem_stop_lsb,
    805   1.2  thorpej 	    ((h->mem[win].addr + h->mem[win].size) >>
    806   1.2  thorpej 	    PCIC_SYSMEM_ADDRX_SHIFT) & 0xff);
    807   1.2  thorpej 	pcic_write(h, mem_map_index[win].sysmem_stop_msb,
    808   1.2  thorpej 	    (((h->mem[win].addr + h->mem[win].size) >>
    809   1.2  thorpej 	    (PCIC_SYSMEM_ADDRX_SHIFT + 8)) &
    810   1.2  thorpej 	    PCIC_SYSMEM_ADDRX_STOP_MSB_ADDR_MASK) |
    811   1.2  thorpej 	    PCIC_SYSMEM_ADDRX_STOP_MSB_WAIT2);
    812   1.2  thorpej 
    813   1.2  thorpej 	pcic_write(h, mem_map_index[win].cardmem_lsb,
    814   1.2  thorpej 	    (h->mem[win].offset >> PCIC_CARDMEM_ADDRX_SHIFT) & 0xff);
    815   1.2  thorpej 	pcic_write(h, mem_map_index[win].cardmem_msb,
    816   1.2  thorpej 	    ((h->mem[win].offset >> (PCIC_CARDMEM_ADDRX_SHIFT + 8)) &
    817   1.2  thorpej 	    PCIC_CARDMEM_ADDRX_MSB_ADDR_MASK) |
    818   1.2  thorpej 	    ((h->mem[win].kind == PCMCIA_MEM_ATTR) ?
    819   1.2  thorpej 	    PCIC_CARDMEM_ADDRX_MSB_REGACTIVE_ATTR : 0));
    820   1.2  thorpej 
    821   1.2  thorpej 	reg = pcic_read(h, PCIC_ADDRWIN_ENABLE);
    822   1.2  thorpej 	reg |= (mem_map_index[win].memenable | PCIC_ADDRWIN_ENABLE_MEMCS16);
    823   1.2  thorpej 	pcic_write(h, PCIC_ADDRWIN_ENABLE, reg);
    824   1.2  thorpej 
    825   1.2  thorpej #ifdef PCICDEBUG
    826   1.2  thorpej 	{
    827   1.2  thorpej 		int r1, r2, r3, r4, r5, r6;
    828   1.2  thorpej 
    829   1.2  thorpej 		r1 = pcic_read(h, mem_map_index[win].sysmem_start_msb);
    830   1.2  thorpej 		r2 = pcic_read(h, mem_map_index[win].sysmem_start_lsb);
    831   1.2  thorpej 		r3 = pcic_read(h, mem_map_index[win].sysmem_stop_msb);
    832   1.2  thorpej 		r4 = pcic_read(h, mem_map_index[win].sysmem_stop_lsb);
    833   1.2  thorpej 		r5 = pcic_read(h, mem_map_index[win].cardmem_msb);
    834   1.2  thorpej 		r6 = pcic_read(h, mem_map_index[win].cardmem_lsb);
    835   1.2  thorpej 
    836   1.2  thorpej 		DPRINTF(("pcic_chip_do_mem_map window %d: %02x%02x %02x%02x "
    837   1.2  thorpej 		    "%02x%02x\n", win, r1, r2, r3, r4, r5, r6));
    838   1.2  thorpej 	}
    839   1.2  thorpej #endif
    840   1.2  thorpej }
    841   1.2  thorpej 
    842   1.2  thorpej int
    843   1.2  thorpej pcic_chip_mem_map(pch, kind, card_addr, size, pcmhp, offsetp, windowp)
    844   1.2  thorpej 	pcmcia_chipset_handle_t pch;
    845   1.2  thorpej 	int kind;
    846   1.2  thorpej 	bus_addr_t card_addr;
    847   1.2  thorpej 	bus_size_t size;
    848   1.2  thorpej 	struct pcmcia_mem_handle *pcmhp;
    849   1.2  thorpej 	bus_addr_t *offsetp;
    850   1.2  thorpej 	int *windowp;
    851   1.2  thorpej {
    852   1.2  thorpej 	struct pcic_handle *h = (struct pcic_handle *) pch;
    853   1.2  thorpej 	bus_addr_t busaddr;
    854   1.2  thorpej 	long card_offset;
    855   1.2  thorpej 	int i, win;
    856   1.2  thorpej 
    857   1.2  thorpej 	win = -1;
    858   1.2  thorpej 	for (i = 0; i < (sizeof(mem_map_index) / sizeof(mem_map_index[0]));
    859   1.2  thorpej 	    i++) {
    860   1.2  thorpej 		if ((h->memalloc & (1 << i)) == 0) {
    861   1.2  thorpej 			win = i;
    862   1.2  thorpej 			h->memalloc |= (1 << i);
    863   1.2  thorpej 			break;
    864   1.2  thorpej 		}
    865   1.2  thorpej 	}
    866   1.2  thorpej 
    867   1.2  thorpej 	if (win == -1)
    868   1.2  thorpej 		return (1);
    869   1.2  thorpej 
    870   1.2  thorpej 	*windowp = win;
    871   1.2  thorpej 
    872   1.2  thorpej 	/* XXX this is pretty gross */
    873   1.2  thorpej 
    874   1.2  thorpej 	if (h->sc->memt != pcmhp->memt)
    875   1.2  thorpej 		panic("pcic_chip_mem_map memt is bogus");
    876   1.2  thorpej 
    877   1.2  thorpej 	busaddr = pcmhp->addr;
    878   1.2  thorpej 
    879   1.2  thorpej 	/*
    880   1.2  thorpej 	 * compute the address offset to the pcmcia address space for the
    881   1.2  thorpej 	 * pcic.  this is intentionally signed.  The masks and shifts below
    882   1.2  thorpej 	 * will cause TRT to happen in the pcic registers.  Deal with making
    883   1.2  thorpej 	 * sure the address is aligned, and return the alignment offset.
    884   1.2  thorpej 	 */
    885   1.2  thorpej 
    886   1.2  thorpej 	*offsetp = card_addr % PCIC_MEM_ALIGN;
    887   1.2  thorpej 	card_addr -= *offsetp;
    888   1.2  thorpej 
    889   1.2  thorpej 	DPRINTF(("pcic_chip_mem_map window %d bus %lx+%lx+%lx at card addr "
    890   1.2  thorpej 	    "%lx\n", win, (u_long) busaddr, (u_long) * offsetp, (u_long) size,
    891   1.2  thorpej 	    (u_long) card_addr));
    892   1.2  thorpej 
    893   1.2  thorpej 	/*
    894   1.2  thorpej 	 * include the offset in the size, and decrement size by one, since
    895   1.2  thorpej 	 * the hw wants start/stop
    896   1.2  thorpej 	 */
    897   1.2  thorpej 	size += *offsetp - 1;
    898   1.2  thorpej 
    899   1.2  thorpej 	card_offset = (((long) card_addr) - ((long) busaddr));
    900   1.2  thorpej 
    901   1.2  thorpej 	h->mem[win].addr = busaddr;
    902   1.2  thorpej 	h->mem[win].size = size;
    903   1.2  thorpej 	h->mem[win].offset = card_offset;
    904   1.2  thorpej 	h->mem[win].kind = kind;
    905   1.2  thorpej 
    906   1.2  thorpej 	pcic_chip_do_mem_map(h, win);
    907   1.2  thorpej 
    908   1.2  thorpej 	return (0);
    909   1.2  thorpej }
    910   1.2  thorpej 
    911   1.2  thorpej void
    912   1.2  thorpej pcic_chip_mem_unmap(pch, window)
    913   1.2  thorpej 	pcmcia_chipset_handle_t pch;
    914   1.2  thorpej 	int window;
    915   1.2  thorpej {
    916   1.2  thorpej 	struct pcic_handle *h = (struct pcic_handle *) pch;
    917   1.2  thorpej 	int reg;
    918   1.2  thorpej 
    919   1.2  thorpej 	if (window >= (sizeof(mem_map_index) / sizeof(mem_map_index[0])))
    920   1.2  thorpej 		panic("pcic_chip_mem_unmap: window out of range");
    921   1.2  thorpej 
    922   1.2  thorpej 	reg = pcic_read(h, PCIC_ADDRWIN_ENABLE);
    923   1.2  thorpej 	reg &= ~mem_map_index[window].memenable;
    924   1.2  thorpej 	pcic_write(h, PCIC_ADDRWIN_ENABLE, reg);
    925   1.2  thorpej 
    926   1.2  thorpej 	h->memalloc &= ~(1 << window);
    927   1.2  thorpej }
    928   1.2  thorpej 
    929   1.2  thorpej int
    930   1.2  thorpej pcic_chip_io_alloc(pch, start, size, align, pcihp)
    931   1.2  thorpej 	pcmcia_chipset_handle_t pch;
    932   1.2  thorpej 	bus_addr_t start;
    933   1.2  thorpej 	bus_size_t size;
    934   1.2  thorpej 	bus_size_t align;
    935   1.2  thorpej 	struct pcmcia_io_handle *pcihp;
    936   1.2  thorpej {
    937   1.2  thorpej 	struct pcic_handle *h = (struct pcic_handle *) pch;
    938   1.2  thorpej 	bus_space_tag_t iot;
    939   1.2  thorpej 	bus_space_handle_t ioh;
    940   1.2  thorpej 	bus_addr_t ioaddr;
    941   1.2  thorpej 	int flags = 0;
    942   1.2  thorpej 
    943   1.2  thorpej 	/*
    944   1.2  thorpej 	 * Allocate some arbitrary I/O space.
    945   1.2  thorpej 	 */
    946   1.2  thorpej 
    947   1.2  thorpej 	iot = h->sc->iot;
    948   1.2  thorpej 
    949   1.2  thorpej 	if (start) {
    950   1.2  thorpej 		ioaddr = start;
    951   1.2  thorpej 		if (bus_space_map(iot, start, size, 0, &ioh))
    952   1.2  thorpej 			return (1);
    953   1.2  thorpej 		DPRINTF(("pcic_chip_io_alloc map port %lx+%lx\n",
    954   1.2  thorpej 		    (u_long) ioaddr, (u_long) size));
    955   1.2  thorpej 	} else {
    956   1.2  thorpej 		flags |= PCMCIA_IO_ALLOCATED;
    957   1.2  thorpej 		if (bus_space_alloc(iot, h->sc->iobase,
    958   1.2  thorpej 		    h->sc->iobase + h->sc->iosize, size, align, 0, 0,
    959   1.2  thorpej 		    &ioaddr, &ioh))
    960   1.2  thorpej 			return (1);
    961   1.2  thorpej 		DPRINTF(("pcic_chip_io_alloc alloc port %lx+%lx\n",
    962   1.2  thorpej 		    (u_long) ioaddr, (u_long) size));
    963   1.2  thorpej 	}
    964   1.2  thorpej 
    965   1.2  thorpej 	pcihp->iot = iot;
    966   1.2  thorpej 	pcihp->ioh = ioh;
    967   1.2  thorpej 	pcihp->addr = ioaddr;
    968   1.2  thorpej 	pcihp->size = size;
    969   1.2  thorpej 	pcihp->flags = flags;
    970   1.2  thorpej 
    971   1.2  thorpej 	return (0);
    972   1.2  thorpej }
    973   1.2  thorpej 
    974   1.2  thorpej void
    975   1.2  thorpej pcic_chip_io_free(pch, pcihp)
    976   1.2  thorpej 	pcmcia_chipset_handle_t pch;
    977   1.2  thorpej 	struct pcmcia_io_handle *pcihp;
    978   1.2  thorpej {
    979   1.2  thorpej 	bus_space_tag_t iot = pcihp->iot;
    980   1.2  thorpej 	bus_space_handle_t ioh = pcihp->ioh;
    981   1.2  thorpej 	bus_size_t size = pcihp->size;
    982   1.2  thorpej 
    983   1.2  thorpej 	if (pcihp->flags & PCMCIA_IO_ALLOCATED)
    984   1.2  thorpej 		bus_space_free(iot, ioh, size);
    985   1.2  thorpej 	else
    986   1.2  thorpej 		bus_space_unmap(iot, ioh, size);
    987   1.2  thorpej }
    988   1.2  thorpej 
    989   1.2  thorpej 
    990   1.2  thorpej static struct io_map_index_st {
    991   1.2  thorpej 	int	start_lsb;
    992   1.2  thorpej 	int	start_msb;
    993   1.2  thorpej 	int	stop_lsb;
    994   1.2  thorpej 	int	stop_msb;
    995   1.2  thorpej 	int	ioenable;
    996   1.2  thorpej 	int	ioctlmask;
    997   1.2  thorpej 	int	ioctlbits[3];		/* indexed by PCMCIA_WIDTH_* */
    998   1.2  thorpej }               io_map_index[] = {
    999   1.2  thorpej 	{
   1000   1.2  thorpej 		PCIC_IOADDR0_START_LSB,
   1001   1.2  thorpej 		PCIC_IOADDR0_START_MSB,
   1002   1.2  thorpej 		PCIC_IOADDR0_STOP_LSB,
   1003   1.2  thorpej 		PCIC_IOADDR0_STOP_MSB,
   1004   1.2  thorpej 		PCIC_ADDRWIN_ENABLE_IO0,
   1005   1.2  thorpej 		PCIC_IOCTL_IO0_WAITSTATE | PCIC_IOCTL_IO0_ZEROWAIT |
   1006   1.2  thorpej 		PCIC_IOCTL_IO0_IOCS16SRC_MASK | PCIC_IOCTL_IO0_DATASIZE_MASK,
   1007   1.2  thorpej 		{
   1008   1.2  thorpej 			PCIC_IOCTL_IO0_IOCS16SRC_CARD,
   1009   1.6    enami 			PCIC_IOCTL_IO0_IOCS16SRC_DATASIZE |
   1010   1.6    enami 			    PCIC_IOCTL_IO0_DATASIZE_8BIT,
   1011   1.6    enami 			PCIC_IOCTL_IO0_IOCS16SRC_DATASIZE |
   1012   1.6    enami 			    PCIC_IOCTL_IO0_DATASIZE_16BIT,
   1013   1.2  thorpej 		},
   1014   1.2  thorpej 	},
   1015   1.2  thorpej 	{
   1016   1.2  thorpej 		PCIC_IOADDR1_START_LSB,
   1017   1.2  thorpej 		PCIC_IOADDR1_START_MSB,
   1018   1.2  thorpej 		PCIC_IOADDR1_STOP_LSB,
   1019   1.2  thorpej 		PCIC_IOADDR1_STOP_MSB,
   1020   1.2  thorpej 		PCIC_ADDRWIN_ENABLE_IO1,
   1021   1.2  thorpej 		PCIC_IOCTL_IO1_WAITSTATE | PCIC_IOCTL_IO1_ZEROWAIT |
   1022   1.2  thorpej 		PCIC_IOCTL_IO1_IOCS16SRC_MASK | PCIC_IOCTL_IO1_DATASIZE_MASK,
   1023   1.2  thorpej 		{
   1024   1.2  thorpej 			PCIC_IOCTL_IO1_IOCS16SRC_CARD,
   1025   1.2  thorpej 			PCIC_IOCTL_IO1_IOCS16SRC_DATASIZE |
   1026   1.2  thorpej 			    PCIC_IOCTL_IO1_DATASIZE_8BIT,
   1027   1.2  thorpej 			PCIC_IOCTL_IO1_IOCS16SRC_DATASIZE |
   1028   1.2  thorpej 			    PCIC_IOCTL_IO1_DATASIZE_16BIT,
   1029   1.2  thorpej 		},
   1030   1.2  thorpej 	},
   1031   1.2  thorpej };
   1032   1.2  thorpej 
   1033   1.2  thorpej void
   1034   1.2  thorpej pcic_chip_do_io_map(h, win)
   1035   1.2  thorpej 	struct pcic_handle *h;
   1036   1.2  thorpej 	int win;
   1037   1.2  thorpej {
   1038   1.2  thorpej 	int reg;
   1039   1.2  thorpej 
   1040   1.2  thorpej 	DPRINTF(("pcic_chip_do_io_map win %d addr %lx size %lx width %d\n",
   1041   1.2  thorpej 	    win, (long) h->io[win].addr, (long) h->io[win].size,
   1042   1.2  thorpej 	    h->io[win].width * 8));
   1043   1.2  thorpej 
   1044   1.2  thorpej 	pcic_write(h, io_map_index[win].start_lsb, h->io[win].addr & 0xff);
   1045   1.2  thorpej 	pcic_write(h, io_map_index[win].start_msb,
   1046   1.2  thorpej 	    (h->io[win].addr >> 8) & 0xff);
   1047   1.2  thorpej 
   1048   1.2  thorpej 	pcic_write(h, io_map_index[win].stop_lsb,
   1049   1.2  thorpej 	    (h->io[win].addr + h->io[win].size - 1) & 0xff);
   1050   1.2  thorpej 	pcic_write(h, io_map_index[win].stop_msb,
   1051   1.2  thorpej 	    ((h->io[win].addr + h->io[win].size - 1) >> 8) & 0xff);
   1052   1.2  thorpej 
   1053   1.2  thorpej 	reg = pcic_read(h, PCIC_IOCTL);
   1054   1.2  thorpej 	reg &= ~io_map_index[win].ioctlmask;
   1055   1.2  thorpej 	reg |= io_map_index[win].ioctlbits[h->io[win].width];
   1056   1.2  thorpej 	pcic_write(h, PCIC_IOCTL, reg);
   1057   1.2  thorpej 
   1058   1.2  thorpej 	reg = pcic_read(h, PCIC_ADDRWIN_ENABLE);
   1059   1.2  thorpej 	reg |= io_map_index[win].ioenable;
   1060   1.2  thorpej 	pcic_write(h, PCIC_ADDRWIN_ENABLE, reg);
   1061   1.2  thorpej }
   1062   1.2  thorpej 
   1063   1.2  thorpej int
   1064   1.2  thorpej pcic_chip_io_map(pch, width, offset, size, pcihp, windowp)
   1065   1.2  thorpej 	pcmcia_chipset_handle_t pch;
   1066   1.2  thorpej 	int width;
   1067   1.2  thorpej 	bus_addr_t offset;
   1068   1.2  thorpej 	bus_size_t size;
   1069   1.2  thorpej 	struct pcmcia_io_handle *pcihp;
   1070   1.2  thorpej 	int *windowp;
   1071   1.2  thorpej {
   1072   1.2  thorpej 	struct pcic_handle *h = (struct pcic_handle *) pch;
   1073   1.2  thorpej 	bus_addr_t ioaddr = pcihp->addr + offset;
   1074   1.4    enami 	int i, win;
   1075   1.4    enami #ifdef PCICDEBUG
   1076   1.2  thorpej 	static char *width_names[] = { "auto", "io8", "io16" };
   1077   1.4    enami #endif
   1078   1.2  thorpej 
   1079   1.2  thorpej 	/* XXX Sanity check offset/size. */
   1080   1.2  thorpej 
   1081   1.2  thorpej 	win = -1;
   1082   1.2  thorpej 	for (i = 0; i < (sizeof(io_map_index) / sizeof(io_map_index[0])); i++) {
   1083   1.2  thorpej 		if ((h->ioalloc & (1 << i)) == 0) {
   1084   1.2  thorpej 			win = i;
   1085   1.2  thorpej 			h->ioalloc |= (1 << i);
   1086   1.2  thorpej 			break;
   1087   1.2  thorpej 		}
   1088   1.2  thorpej 	}
   1089   1.2  thorpej 
   1090   1.2  thorpej 	if (win == -1)
   1091   1.2  thorpej 		return (1);
   1092   1.2  thorpej 
   1093   1.2  thorpej 	*windowp = win;
   1094   1.2  thorpej 
   1095   1.2  thorpej 	/* XXX this is pretty gross */
   1096   1.2  thorpej 
   1097   1.2  thorpej 	if (h->sc->iot != pcihp->iot)
   1098   1.2  thorpej 		panic("pcic_chip_io_map iot is bogus");
   1099   1.2  thorpej 
   1100   1.2  thorpej 	DPRINTF(("pcic_chip_io_map window %d %s port %lx+%lx\n",
   1101   1.2  thorpej 		 win, width_names[width], (u_long) ioaddr, (u_long) size));
   1102   1.2  thorpej 
   1103   1.2  thorpej 	/* XXX wtf is this doing here? */
   1104   1.2  thorpej 
   1105   1.2  thorpej 	printf(" port 0x%lx", (u_long) ioaddr);
   1106   1.2  thorpej 	if (size > 1)
   1107   1.2  thorpej 		printf("-0x%lx", (u_long) ioaddr + (u_long) size - 1);
   1108   1.2  thorpej 
   1109   1.2  thorpej 	h->io[win].addr = ioaddr;
   1110   1.2  thorpej 	h->io[win].size = size;
   1111   1.2  thorpej 	h->io[win].width = width;
   1112   1.2  thorpej 
   1113   1.2  thorpej 	pcic_chip_do_io_map(h, win);
   1114   1.2  thorpej 
   1115   1.2  thorpej 	return (0);
   1116   1.2  thorpej }
   1117   1.2  thorpej 
   1118   1.2  thorpej void
   1119   1.2  thorpej pcic_chip_io_unmap(pch, window)
   1120   1.2  thorpej 	pcmcia_chipset_handle_t pch;
   1121   1.2  thorpej 	int window;
   1122   1.2  thorpej {
   1123   1.2  thorpej 	struct pcic_handle *h = (struct pcic_handle *) pch;
   1124   1.2  thorpej 	int reg;
   1125   1.2  thorpej 
   1126   1.2  thorpej 	if (window >= (sizeof(io_map_index) / sizeof(io_map_index[0])))
   1127   1.2  thorpej 		panic("pcic_chip_io_unmap: window out of range");
   1128   1.2  thorpej 
   1129   1.2  thorpej 	reg = pcic_read(h, PCIC_ADDRWIN_ENABLE);
   1130   1.2  thorpej 	reg &= ~io_map_index[window].ioenable;
   1131   1.2  thorpej 	pcic_write(h, PCIC_ADDRWIN_ENABLE, reg);
   1132   1.2  thorpej 
   1133   1.2  thorpej 	h->ioalloc &= ~(1 << window);
   1134   1.8     marc }
   1135   1.8     marc 
   1136   1.8     marc static void
   1137   1.8     marc pcic_wait_ready(h)
   1138   1.8     marc 	struct pcic_handle *h;
   1139   1.8     marc {
   1140   1.8     marc 	int i;
   1141   1.8     marc 
   1142   1.8     marc 	for (i = 0; i < 10000; i++) {
   1143   1.8     marc 		if (pcic_read(h, PCIC_IF_STATUS) & PCIC_IF_STATUS_READY)
   1144   1.8     marc 			return;
   1145   1.8     marc 		delay(500);
   1146   1.8     marc #ifdef PCICDEBUG
   1147   1.8     marc 		if (pcic_debug) {
   1148   1.8     marc 			if ((i>5000) && (i%100 == 99))
   1149   1.8     marc 				printf(".");
   1150   1.8     marc 		}
   1151   1.8     marc #endif
   1152   1.8     marc 	}
   1153   1.8     marc 
   1154   1.8     marc #ifdef DIAGNOSTIC
   1155  1.11  mycroft 	printf("pcic_wait_ready: ready never happened, status = %02x\n",
   1156  1.11  mycroft 	    pcic_read(h, PCIC_IF_STATUS));
   1157   1.8     marc #endif
   1158   1.2  thorpej }
   1159   1.2  thorpej 
   1160   1.2  thorpej void
   1161   1.2  thorpej pcic_chip_socket_enable(pch)
   1162   1.2  thorpej 	pcmcia_chipset_handle_t pch;
   1163   1.2  thorpej {
   1164   1.2  thorpej 	struct pcic_handle *h = (struct pcic_handle *) pch;
   1165   1.2  thorpej 	int cardtype, reg, win;
   1166   1.2  thorpej 
   1167   1.2  thorpej 	/* this bit is mostly stolen from pcic_attach_card */
   1168   1.2  thorpej 
   1169   1.2  thorpej 	/* power down the socket to reset it, clear the card reset pin */
   1170   1.2  thorpej 
   1171   1.2  thorpej 	pcic_write(h, PCIC_PWRCTL, 0);
   1172   1.2  thorpej 
   1173   1.9    enami 	/*
   1174   1.9    enami 	 * wait 300ms until power fails (Tpf).  Then, wait 100ms since
   1175   1.9    enami 	 * we are changing Vcc (Toff).
   1176   1.9    enami 	 */
   1177   1.9    enami 	delay((300 + 100) * 1000);
   1178   1.9    enami 
   1179   1.2  thorpej 	/* power up the socket */
   1180   1.2  thorpej 
   1181  1.12  msaitoh 	pcic_write(h, PCIC_PWRCTL, PCIC_PWRCTL_DISABLE_RESETDRV
   1182  1.12  msaitoh 			   | PCIC_PWRCTL_PWR_ENABLE);
   1183   1.9    enami 
   1184   1.9    enami 	/*
   1185   1.9    enami 	 * wait 100ms until power raise (Tpr) and 20ms to become
   1186   1.9    enami 	 * stable (Tsu(Vcc)).
   1187  1.12  msaitoh 	 *
   1188  1.12  msaitoh 	 * some machines require some more time to be settled
   1189  1.12  msaitoh 	 * (another 200ms is added here).
   1190   1.9    enami 	 */
   1191  1.12  msaitoh 	delay((100 + 20 + 200) * 1000);
   1192   1.9    enami 
   1193  1.12  msaitoh 	pcic_write(h, PCIC_PWRCTL, PCIC_PWRCTL_DISABLE_RESETDRV | PCIC_PWRCTL_OE
   1194  1.12  msaitoh 			   | PCIC_PWRCTL_PWR_ENABLE);
   1195  1.12  msaitoh 	pcic_write(h, PCIC_INTR, 0);
   1196   1.2  thorpej 
   1197   1.9    enami 	/*
   1198   1.9    enami 	 * hold RESET at least 10us.
   1199   1.9    enami 	 */
   1200   1.9    enami 	delay(10);
   1201   1.9    enami 
   1202   1.2  thorpej 	/* clear the reset flag */
   1203   1.2  thorpej 
   1204   1.2  thorpej 	pcic_write(h, PCIC_INTR, PCIC_INTR_RESET);
   1205   1.2  thorpej 
   1206   1.2  thorpej 	/* wait 20ms as per pc card standard (r2.01) section 4.3.6 */
   1207   1.2  thorpej 
   1208   1.2  thorpej 	delay(20000);
   1209   1.2  thorpej 
   1210   1.2  thorpej 	/* wait for the chip to finish initializing */
   1211   1.2  thorpej 
   1212   1.2  thorpej 	pcic_wait_ready(h);
   1213   1.2  thorpej 
   1214   1.2  thorpej 	/* zero out the address windows */
   1215   1.2  thorpej 
   1216   1.2  thorpej 	pcic_write(h, PCIC_ADDRWIN_ENABLE, 0);
   1217   1.2  thorpej 
   1218   1.2  thorpej 	/* set the card type */
   1219   1.2  thorpej 
   1220   1.2  thorpej 	cardtype = pcmcia_card_gettype(h->pcmcia);
   1221   1.2  thorpej 
   1222   1.2  thorpej 	reg = pcic_read(h, PCIC_INTR);
   1223   1.2  thorpej 	reg &= ~PCIC_INTR_CARDTYPE_MASK;
   1224   1.2  thorpej 	reg |= ((cardtype == PCMCIA_IFTYPE_IO) ?
   1225   1.2  thorpej 		PCIC_INTR_CARDTYPE_IO :
   1226   1.2  thorpej 		PCIC_INTR_CARDTYPE_MEM);
   1227   1.2  thorpej 	reg |= h->ih_irq;
   1228   1.2  thorpej 	pcic_write(h, PCIC_INTR, reg);
   1229   1.2  thorpej 
   1230   1.2  thorpej 	DPRINTF(("%s: pcic_chip_socket_enable %02x cardtype %s %02x\n",
   1231   1.2  thorpej 	    h->sc->dev.dv_xname, h->sock,
   1232   1.2  thorpej 	    ((cardtype == PCMCIA_IFTYPE_IO) ? "io" : "mem"), reg));
   1233   1.2  thorpej 
   1234   1.2  thorpej 	/* reinstall all the memory and io mappings */
   1235   1.2  thorpej 
   1236   1.2  thorpej 	for (win = 0; win < PCIC_MEM_WINS; win++)
   1237   1.2  thorpej 		if (h->memalloc & (1 << win))
   1238   1.2  thorpej 			pcic_chip_do_mem_map(h, win);
   1239   1.2  thorpej 
   1240   1.2  thorpej 	for (win = 0; win < PCIC_IO_WINS; win++)
   1241   1.2  thorpej 		if (h->ioalloc & (1 << win))
   1242   1.2  thorpej 			pcic_chip_do_io_map(h, win);
   1243   1.2  thorpej }
   1244   1.2  thorpej 
   1245   1.2  thorpej void
   1246   1.2  thorpej pcic_chip_socket_disable(pch)
   1247   1.2  thorpej 	pcmcia_chipset_handle_t pch;
   1248   1.2  thorpej {
   1249   1.2  thorpej 	struct pcic_handle *h = (struct pcic_handle *) pch;
   1250   1.2  thorpej 
   1251   1.2  thorpej 	DPRINTF(("pcic_chip_socket_disable\n"));
   1252   1.2  thorpej 
   1253   1.2  thorpej 	/* power down the socket */
   1254   1.2  thorpej 
   1255   1.2  thorpej 	pcic_write(h, PCIC_PWRCTL, 0);
   1256   1.9    enami 
   1257   1.9    enami 	/*
   1258   1.9    enami 	 * wait 300ms until power fails (Tpf).
   1259   1.9    enami 	 */
   1260   1.9    enami 	delay(300 * 1000);
   1261   1.2  thorpej }
   1262