i82365.c revision 1.15 1 1.15 thorpej /* $NetBSD: i82365.c,v 1.15 1998/11/17 08:49:11 thorpej Exp $ */
2 1.2 thorpej
3 1.2 thorpej #define PCICDEBUG
4 1.2 thorpej
5 1.2 thorpej /*
6 1.2 thorpej * Copyright (c) 1997 Marc Horowitz. All rights reserved.
7 1.2 thorpej *
8 1.2 thorpej * Redistribution and use in source and binary forms, with or without
9 1.2 thorpej * modification, are permitted provided that the following conditions
10 1.2 thorpej * are met:
11 1.2 thorpej * 1. Redistributions of source code must retain the above copyright
12 1.2 thorpej * notice, this list of conditions and the following disclaimer.
13 1.2 thorpej * 2. Redistributions in binary form must reproduce the above copyright
14 1.2 thorpej * notice, this list of conditions and the following disclaimer in the
15 1.2 thorpej * documentation and/or other materials provided with the distribution.
16 1.2 thorpej * 3. All advertising materials mentioning features or use of this software
17 1.2 thorpej * must display the following acknowledgement:
18 1.2 thorpej * This product includes software developed by Marc Horowitz.
19 1.2 thorpej * 4. The name of the author may not be used to endorse or promote products
20 1.2 thorpej * derived from this software without specific prior written permission.
21 1.2 thorpej *
22 1.2 thorpej * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
23 1.2 thorpej * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
24 1.2 thorpej * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
25 1.2 thorpej * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
26 1.2 thorpej * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
27 1.2 thorpej * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
28 1.2 thorpej * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
29 1.2 thorpej * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
30 1.2 thorpej * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
31 1.2 thorpej * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
32 1.2 thorpej */
33 1.2 thorpej
34 1.2 thorpej #include <sys/types.h>
35 1.2 thorpej #include <sys/param.h>
36 1.2 thorpej #include <sys/systm.h>
37 1.2 thorpej #include <sys/device.h>
38 1.2 thorpej #include <sys/extent.h>
39 1.2 thorpej #include <sys/malloc.h>
40 1.14 thorpej #include <sys/kthread.h>
41 1.2 thorpej
42 1.2 thorpej #include <vm/vm.h>
43 1.2 thorpej
44 1.2 thorpej #include <machine/bus.h>
45 1.2 thorpej #include <machine/intr.h>
46 1.2 thorpej
47 1.2 thorpej #include <dev/pcmcia/pcmciareg.h>
48 1.2 thorpej #include <dev/pcmcia/pcmciavar.h>
49 1.2 thorpej
50 1.2 thorpej #include <dev/ic/i82365reg.h>
51 1.2 thorpej #include <dev/ic/i82365var.h>
52 1.2 thorpej
53 1.5 enami #include "locators.h"
54 1.5 enami
55 1.2 thorpej #ifdef PCICDEBUG
56 1.2 thorpej int pcic_debug = 0;
57 1.2 thorpej #define DPRINTF(arg) if (pcic_debug) printf arg;
58 1.2 thorpej #else
59 1.2 thorpej #define DPRINTF(arg)
60 1.2 thorpej #endif
61 1.2 thorpej
62 1.2 thorpej #define PCIC_VENDOR_UNKNOWN 0
63 1.2 thorpej #define PCIC_VENDOR_I82365SLR0 1
64 1.2 thorpej #define PCIC_VENDOR_I82365SLR1 2
65 1.2 thorpej #define PCIC_VENDOR_CIRRUS_PD6710 3
66 1.2 thorpej #define PCIC_VENDOR_CIRRUS_PD672X 4
67 1.2 thorpej
68 1.2 thorpej /*
69 1.2 thorpej * Individual drivers will allocate their own memory and io regions. Memory
70 1.2 thorpej * regions must be a multiple of 4k, aligned on a 4k boundary.
71 1.2 thorpej */
72 1.2 thorpej
73 1.2 thorpej #define PCIC_MEM_ALIGN PCIC_MEM_PAGESIZE
74 1.2 thorpej
75 1.2 thorpej void pcic_attach_socket __P((struct pcic_handle *));
76 1.2 thorpej void pcic_init_socket __P((struct pcic_handle *));
77 1.2 thorpej
78 1.2 thorpej int pcic_submatch __P((struct device *, struct cfdata *, void *));
79 1.2 thorpej int pcic_print __P((void *arg, const char *pnp));
80 1.2 thorpej int pcic_intr_socket __P((struct pcic_handle *));
81 1.2 thorpej
82 1.2 thorpej void pcic_attach_card __P((struct pcic_handle *));
83 1.15 thorpej void pcic_detach_card __P((struct pcic_handle *, int));
84 1.15 thorpej void pcic_deactivate_card __P((struct pcic_handle *));
85 1.2 thorpej
86 1.2 thorpej void pcic_chip_do_mem_map __P((struct pcic_handle *, int));
87 1.2 thorpej void pcic_chip_do_io_map __P((struct pcic_handle *, int));
88 1.2 thorpej
89 1.14 thorpej void pcic_create_event_thread __P((void *));
90 1.14 thorpej void pcic_event_thread __P((void *));
91 1.14 thorpej
92 1.14 thorpej void pcic_queue_event __P((struct pcic_handle *, int));
93 1.14 thorpej
94 1.8 marc static void pcic_wait_ready __P((struct pcic_handle *));
95 1.8 marc
96 1.2 thorpej int
97 1.2 thorpej pcic_ident_ok(ident)
98 1.2 thorpej int ident;
99 1.2 thorpej {
100 1.2 thorpej /* this is very empirical and heuristic */
101 1.2 thorpej
102 1.2 thorpej if ((ident == 0) || (ident == 0xff) || (ident & PCIC_IDENT_ZERO))
103 1.2 thorpej return (0);
104 1.2 thorpej
105 1.2 thorpej if ((ident & PCIC_IDENT_IFTYPE_MASK) != PCIC_IDENT_IFTYPE_MEM_AND_IO) {
106 1.2 thorpej #ifdef DIAGNOSTIC
107 1.2 thorpej printf("pcic: does not support memory and I/O cards, "
108 1.2 thorpej "ignored (ident=%0x)\n", ident);
109 1.2 thorpej #endif
110 1.2 thorpej return (0);
111 1.2 thorpej }
112 1.2 thorpej return (1);
113 1.2 thorpej }
114 1.2 thorpej
115 1.2 thorpej int
116 1.2 thorpej pcic_vendor(h)
117 1.2 thorpej struct pcic_handle *h;
118 1.2 thorpej {
119 1.2 thorpej int reg;
120 1.2 thorpej
121 1.2 thorpej /*
122 1.2 thorpej * the chip_id of the cirrus toggles between 11 and 00 after a write.
123 1.2 thorpej * weird.
124 1.2 thorpej */
125 1.2 thorpej
126 1.2 thorpej pcic_write(h, PCIC_CIRRUS_CHIP_INFO, 0);
127 1.2 thorpej reg = pcic_read(h, -1);
128 1.2 thorpej
129 1.2 thorpej if ((reg & PCIC_CIRRUS_CHIP_INFO_CHIP_ID) ==
130 1.2 thorpej PCIC_CIRRUS_CHIP_INFO_CHIP_ID) {
131 1.2 thorpej reg = pcic_read(h, -1);
132 1.2 thorpej if ((reg & PCIC_CIRRUS_CHIP_INFO_CHIP_ID) == 0) {
133 1.2 thorpej if (reg & PCIC_CIRRUS_CHIP_INFO_SLOTS)
134 1.2 thorpej return (PCIC_VENDOR_CIRRUS_PD672X);
135 1.2 thorpej else
136 1.2 thorpej return (PCIC_VENDOR_CIRRUS_PD6710);
137 1.2 thorpej }
138 1.2 thorpej }
139 1.2 thorpej /* XXX how do I identify the GD6729? */
140 1.2 thorpej
141 1.2 thorpej reg = pcic_read(h, PCIC_IDENT);
142 1.2 thorpej
143 1.2 thorpej if ((reg & PCIC_IDENT_REV_MASK) == PCIC_IDENT_REV_I82365SLR0)
144 1.2 thorpej return (PCIC_VENDOR_I82365SLR0);
145 1.2 thorpej else
146 1.2 thorpej return (PCIC_VENDOR_I82365SLR1);
147 1.2 thorpej
148 1.2 thorpej return (PCIC_VENDOR_UNKNOWN);
149 1.2 thorpej }
150 1.2 thorpej
151 1.2 thorpej char *
152 1.2 thorpej pcic_vendor_to_string(vendor)
153 1.2 thorpej int vendor;
154 1.2 thorpej {
155 1.2 thorpej switch (vendor) {
156 1.2 thorpej case PCIC_VENDOR_I82365SLR0:
157 1.2 thorpej return ("Intel 82365SL Revision 0");
158 1.2 thorpej case PCIC_VENDOR_I82365SLR1:
159 1.2 thorpej return ("Intel 82365SL Revision 1");
160 1.2 thorpej case PCIC_VENDOR_CIRRUS_PD6710:
161 1.2 thorpej return ("Cirrus PD6710");
162 1.2 thorpej case PCIC_VENDOR_CIRRUS_PD672X:
163 1.2 thorpej return ("Cirrus PD672X");
164 1.2 thorpej }
165 1.2 thorpej
166 1.2 thorpej return ("Unknown controller");
167 1.2 thorpej }
168 1.2 thorpej
169 1.2 thorpej void
170 1.2 thorpej pcic_attach(sc)
171 1.2 thorpej struct pcic_softc *sc;
172 1.2 thorpej {
173 1.2 thorpej int vendor, count, i, reg;
174 1.2 thorpej
175 1.2 thorpej /* now check for each controller/socket */
176 1.2 thorpej
177 1.2 thorpej /*
178 1.2 thorpej * this could be done with a loop, but it would violate the
179 1.2 thorpej * abstraction
180 1.2 thorpej */
181 1.2 thorpej
182 1.2 thorpej count = 0;
183 1.2 thorpej
184 1.2 thorpej DPRINTF(("pcic ident regs:"));
185 1.2 thorpej
186 1.2 thorpej sc->handle[0].sc = sc;
187 1.2 thorpej sc->handle[0].sock = C0SA;
188 1.2 thorpej if (pcic_ident_ok(reg = pcic_read(&sc->handle[0], PCIC_IDENT))) {
189 1.2 thorpej sc->handle[0].flags = PCIC_FLAG_SOCKETP;
190 1.2 thorpej count++;
191 1.2 thorpej } else {
192 1.2 thorpej sc->handle[0].flags = 0;
193 1.2 thorpej }
194 1.2 thorpej
195 1.2 thorpej DPRINTF((" 0x%02x", reg));
196 1.2 thorpej
197 1.2 thorpej sc->handle[1].sc = sc;
198 1.2 thorpej sc->handle[1].sock = C0SB;
199 1.2 thorpej if (pcic_ident_ok(reg = pcic_read(&sc->handle[1], PCIC_IDENT))) {
200 1.2 thorpej sc->handle[1].flags = PCIC_FLAG_SOCKETP;
201 1.2 thorpej count++;
202 1.2 thorpej } else {
203 1.2 thorpej sc->handle[1].flags = 0;
204 1.2 thorpej }
205 1.2 thorpej
206 1.2 thorpej DPRINTF((" 0x%02x", reg));
207 1.2 thorpej
208 1.2 thorpej sc->handle[2].sc = sc;
209 1.2 thorpej sc->handle[2].sock = C1SA;
210 1.2 thorpej if (pcic_ident_ok(reg = pcic_read(&sc->handle[2], PCIC_IDENT))) {
211 1.2 thorpej sc->handle[2].flags = PCIC_FLAG_SOCKETP;
212 1.2 thorpej count++;
213 1.2 thorpej } else {
214 1.2 thorpej sc->handle[2].flags = 0;
215 1.2 thorpej }
216 1.2 thorpej
217 1.2 thorpej DPRINTF((" 0x%02x", reg));
218 1.2 thorpej
219 1.2 thorpej sc->handle[3].sc = sc;
220 1.2 thorpej sc->handle[3].sock = C1SB;
221 1.2 thorpej if (pcic_ident_ok(reg = pcic_read(&sc->handle[3], PCIC_IDENT))) {
222 1.2 thorpej sc->handle[3].flags = PCIC_FLAG_SOCKETP;
223 1.2 thorpej count++;
224 1.2 thorpej } else {
225 1.2 thorpej sc->handle[3].flags = 0;
226 1.2 thorpej }
227 1.2 thorpej
228 1.2 thorpej DPRINTF((" 0x%02x\n", reg));
229 1.2 thorpej
230 1.2 thorpej if (count == 0)
231 1.2 thorpej panic("pcic_attach: attach found no sockets");
232 1.2 thorpej
233 1.2 thorpej /* establish the interrupt */
234 1.2 thorpej
235 1.2 thorpej /* XXX block interrupts? */
236 1.2 thorpej
237 1.2 thorpej for (i = 0; i < PCIC_NSLOTS; i++) {
238 1.14 thorpej SIMPLEQ_INIT(&sc->handle[i].events);
239 1.2 thorpej #if 0
240 1.2 thorpej /*
241 1.2 thorpej * this should work, but w/o it, setting tty flags hangs at
242 1.2 thorpej * boot time.
243 1.2 thorpej */
244 1.2 thorpej if (sc->handle[i].flags & PCIC_FLAG_SOCKETP)
245 1.2 thorpej #endif
246 1.2 thorpej {
247 1.2 thorpej pcic_write(&sc->handle[i], PCIC_CSC_INTR, 0);
248 1.2 thorpej pcic_read(&sc->handle[i], PCIC_CSC);
249 1.2 thorpej }
250 1.2 thorpej }
251 1.2 thorpej
252 1.2 thorpej if ((sc->handle[0].flags & PCIC_FLAG_SOCKETP) ||
253 1.2 thorpej (sc->handle[1].flags & PCIC_FLAG_SOCKETP)) {
254 1.2 thorpej vendor = pcic_vendor(&sc->handle[0]);
255 1.2 thorpej
256 1.2 thorpej printf("%s: controller 0 (%s) has ", sc->dev.dv_xname,
257 1.2 thorpej pcic_vendor_to_string(vendor));
258 1.2 thorpej
259 1.2 thorpej if ((sc->handle[0].flags & PCIC_FLAG_SOCKETP) &&
260 1.2 thorpej (sc->handle[1].flags & PCIC_FLAG_SOCKETP))
261 1.2 thorpej printf("sockets A and B\n");
262 1.2 thorpej else if (sc->handle[0].flags & PCIC_FLAG_SOCKETP)
263 1.2 thorpej printf("socket A only\n");
264 1.2 thorpej else
265 1.2 thorpej printf("socket B only\n");
266 1.2 thorpej
267 1.2 thorpej if (sc->handle[0].flags & PCIC_FLAG_SOCKETP)
268 1.2 thorpej sc->handle[0].vendor = vendor;
269 1.2 thorpej if (sc->handle[1].flags & PCIC_FLAG_SOCKETP)
270 1.2 thorpej sc->handle[1].vendor = vendor;
271 1.2 thorpej }
272 1.2 thorpej if ((sc->handle[2].flags & PCIC_FLAG_SOCKETP) ||
273 1.2 thorpej (sc->handle[3].flags & PCIC_FLAG_SOCKETP)) {
274 1.2 thorpej vendor = pcic_vendor(&sc->handle[2]);
275 1.2 thorpej
276 1.2 thorpej printf("%s: controller 1 (%s) has ", sc->dev.dv_xname,
277 1.2 thorpej pcic_vendor_to_string(vendor));
278 1.2 thorpej
279 1.2 thorpej if ((sc->handle[2].flags & PCIC_FLAG_SOCKETP) &&
280 1.2 thorpej (sc->handle[3].flags & PCIC_FLAG_SOCKETP))
281 1.2 thorpej printf("sockets A and B\n");
282 1.2 thorpej else if (sc->handle[2].flags & PCIC_FLAG_SOCKETP)
283 1.2 thorpej printf("socket A only\n");
284 1.2 thorpej else
285 1.2 thorpej printf("socket B only\n");
286 1.2 thorpej
287 1.2 thorpej if (sc->handle[2].flags & PCIC_FLAG_SOCKETP)
288 1.2 thorpej sc->handle[2].vendor = vendor;
289 1.2 thorpej if (sc->handle[3].flags & PCIC_FLAG_SOCKETP)
290 1.2 thorpej sc->handle[3].vendor = vendor;
291 1.2 thorpej }
292 1.2 thorpej }
293 1.2 thorpej
294 1.2 thorpej void
295 1.2 thorpej pcic_attach_sockets(sc)
296 1.2 thorpej struct pcic_softc *sc;
297 1.2 thorpej {
298 1.2 thorpej int i;
299 1.2 thorpej
300 1.2 thorpej for (i = 0; i < PCIC_NSLOTS; i++)
301 1.2 thorpej if (sc->handle[i].flags & PCIC_FLAG_SOCKETP)
302 1.2 thorpej pcic_attach_socket(&sc->handle[i]);
303 1.2 thorpej }
304 1.2 thorpej
305 1.2 thorpej void
306 1.2 thorpej pcic_attach_socket(h)
307 1.2 thorpej struct pcic_handle *h;
308 1.2 thorpej {
309 1.2 thorpej struct pcmciabus_attach_args paa;
310 1.2 thorpej
311 1.2 thorpej /* initialize the rest of the handle */
312 1.2 thorpej
313 1.14 thorpej h->shutdown = 0;
314 1.2 thorpej h->memalloc = 0;
315 1.2 thorpej h->ioalloc = 0;
316 1.2 thorpej h->ih_irq = 0;
317 1.2 thorpej
318 1.2 thorpej /* now, config one pcmcia device per socket */
319 1.2 thorpej
320 1.2 thorpej paa.pct = (pcmcia_chipset_tag_t) h->sc->pct;
321 1.2 thorpej paa.pch = (pcmcia_chipset_handle_t) h;
322 1.2 thorpej paa.iobase = h->sc->iobase;
323 1.2 thorpej paa.iosize = h->sc->iosize;
324 1.2 thorpej
325 1.2 thorpej h->pcmcia = config_found_sm(&h->sc->dev, &paa, pcic_print,
326 1.2 thorpej pcic_submatch);
327 1.2 thorpej
328 1.2 thorpej /* if there's actually a pcmcia device attached, initialize the slot */
329 1.2 thorpej
330 1.2 thorpej if (h->pcmcia)
331 1.2 thorpej pcic_init_socket(h);
332 1.2 thorpej }
333 1.2 thorpej
334 1.2 thorpej void
335 1.14 thorpej pcic_create_event_thread(arg)
336 1.14 thorpej void *arg;
337 1.14 thorpej {
338 1.14 thorpej struct pcic_handle *h = arg;
339 1.14 thorpej const char *cs;
340 1.14 thorpej
341 1.14 thorpej switch (h->sock) {
342 1.14 thorpej case C0SA:
343 1.14 thorpej cs = "0,0";
344 1.14 thorpej break;
345 1.14 thorpej case C0SB:
346 1.14 thorpej cs = "0,1";
347 1.14 thorpej break;
348 1.14 thorpej case C1SA:
349 1.14 thorpej cs = "1,0";
350 1.14 thorpej break;
351 1.14 thorpej case C1SB:
352 1.14 thorpej cs = "1,1";
353 1.14 thorpej break;
354 1.14 thorpej default:
355 1.14 thorpej panic("pcic_create_event_thread: unknown pcic socket");
356 1.14 thorpej }
357 1.14 thorpej
358 1.14 thorpej if (kthread_create(pcic_event_thread, h, &h->event_thread,
359 1.14 thorpej "%s,%s", h->sc->dev.dv_xname, cs)) {
360 1.14 thorpej printf("%s: unable to create event thread for sock 0x%02x\n",
361 1.14 thorpej h->sc->dev.dv_xname, h->sock);
362 1.14 thorpej panic("pcic_create_event_thread");
363 1.14 thorpej }
364 1.14 thorpej }
365 1.14 thorpej
366 1.14 thorpej void
367 1.14 thorpej pcic_event_thread(arg)
368 1.14 thorpej void *arg;
369 1.14 thorpej {
370 1.14 thorpej struct pcic_handle *h = arg;
371 1.14 thorpej struct pcic_event *pe;
372 1.14 thorpej int s;
373 1.14 thorpej
374 1.14 thorpej while (h->shutdown == 0) {
375 1.14 thorpej s = splhigh();
376 1.14 thorpej if ((pe = SIMPLEQ_FIRST(&h->events)) == NULL) {
377 1.14 thorpej splx(s);
378 1.14 thorpej (void) tsleep(&h->events, PWAIT, "pcicev", 0);
379 1.14 thorpej continue;
380 1.14 thorpej }
381 1.14 thorpej SIMPLEQ_REMOVE_HEAD(&h->events, pe, pe_q);
382 1.14 thorpej splx(s);
383 1.14 thorpej
384 1.14 thorpej switch (pe->pe_type) {
385 1.14 thorpej case PCIC_EVENT_INSERTION:
386 1.14 thorpej DPRINTF(("%s: insertion event\n", h->sc->dev.dv_xname));
387 1.14 thorpej pcic_attach_card(h);
388 1.14 thorpej break;
389 1.14 thorpej
390 1.14 thorpej case PCIC_EVENT_REMOVAL:
391 1.14 thorpej DPRINTF(("%s: removal event\n", h->sc->dev.dv_xname));
392 1.15 thorpej pcic_detach_card(h, DETACH_FORCE);
393 1.14 thorpej break;
394 1.14 thorpej
395 1.14 thorpej default:
396 1.14 thorpej panic("pcic_event_thread: unknown event %d",
397 1.14 thorpej pe->pe_type);
398 1.14 thorpej }
399 1.14 thorpej free(pe, M_TEMP);
400 1.14 thorpej }
401 1.14 thorpej
402 1.14 thorpej h->event_thread = NULL;
403 1.14 thorpej
404 1.14 thorpej /* In case parent is waiting for us to exit. */
405 1.14 thorpej wakeup(h->sc);
406 1.14 thorpej
407 1.14 thorpej kthread_exit(0);
408 1.14 thorpej }
409 1.14 thorpej
410 1.14 thorpej void
411 1.2 thorpej pcic_init_socket(h)
412 1.2 thorpej struct pcic_handle *h;
413 1.2 thorpej {
414 1.2 thorpej int reg;
415 1.2 thorpej
416 1.14 thorpej /*
417 1.14 thorpej * queue creation of a kernel thread to handle insert/removal events.
418 1.14 thorpej */
419 1.14 thorpej #ifdef DIAGNOSTIC
420 1.14 thorpej if (h->event_thread != NULL)
421 1.14 thorpej panic("pcic_attach_socket: event thread");
422 1.14 thorpej #endif
423 1.14 thorpej kthread_create_deferred(pcic_create_event_thread, h);
424 1.14 thorpej
425 1.2 thorpej /* set up the card to interrupt on card detect */
426 1.2 thorpej
427 1.2 thorpej pcic_write(h, PCIC_CSC_INTR, (h->sc->irq << PCIC_CSC_INTR_IRQ_SHIFT) |
428 1.2 thorpej PCIC_CSC_INTR_CD_ENABLE);
429 1.2 thorpej pcic_write(h, PCIC_INTR, 0);
430 1.2 thorpej pcic_read(h, PCIC_CSC);
431 1.2 thorpej
432 1.2 thorpej /* unsleep the cirrus controller */
433 1.2 thorpej
434 1.2 thorpej if ((h->vendor == PCIC_VENDOR_CIRRUS_PD6710) ||
435 1.2 thorpej (h->vendor == PCIC_VENDOR_CIRRUS_PD672X)) {
436 1.2 thorpej reg = pcic_read(h, PCIC_CIRRUS_MISC_CTL_2);
437 1.2 thorpej if (reg & PCIC_CIRRUS_MISC_CTL_2_SUSPEND) {
438 1.2 thorpej DPRINTF(("%s: socket %02x was suspended\n",
439 1.2 thorpej h->sc->dev.dv_xname, h->sock));
440 1.2 thorpej reg &= ~PCIC_CIRRUS_MISC_CTL_2_SUSPEND;
441 1.2 thorpej pcic_write(h, PCIC_CIRRUS_MISC_CTL_2, reg);
442 1.2 thorpej }
443 1.2 thorpej }
444 1.2 thorpej /* if there's a card there, then attach it. */
445 1.2 thorpej
446 1.2 thorpej reg = pcic_read(h, PCIC_IF_STATUS);
447 1.2 thorpej
448 1.2 thorpej if ((reg & PCIC_IF_STATUS_CARDDETECT_MASK) ==
449 1.2 thorpej PCIC_IF_STATUS_CARDDETECT_PRESENT)
450 1.2 thorpej pcic_attach_card(h);
451 1.2 thorpej }
452 1.2 thorpej
453 1.2 thorpej int
454 1.2 thorpej pcic_submatch(parent, cf, aux)
455 1.2 thorpej struct device *parent;
456 1.2 thorpej struct cfdata *cf;
457 1.2 thorpej void *aux;
458 1.2 thorpej {
459 1.2 thorpej
460 1.3 enami struct pcmciabus_attach_args *paa = aux;
461 1.2 thorpej struct pcic_handle *h = (struct pcic_handle *) paa->pch;
462 1.2 thorpej
463 1.2 thorpej switch (h->sock) {
464 1.2 thorpej case C0SA:
465 1.5 enami if (cf->cf_loc[PCICCF_CONTROLLER] !=
466 1.5 enami PCICCF_CONTROLLER_DEFAULT &&
467 1.5 enami cf->cf_loc[PCICCF_CONTROLLER] != 0)
468 1.2 thorpej return 0;
469 1.5 enami if (cf->cf_loc[PCICCF_SOCKET] != PCICCF_SOCKET_DEFAULT &&
470 1.5 enami cf->cf_loc[PCICCF_SOCKET] != 0)
471 1.2 thorpej return 0;
472 1.2 thorpej
473 1.2 thorpej break;
474 1.2 thorpej case C0SB:
475 1.5 enami if (cf->cf_loc[PCICCF_CONTROLLER] !=
476 1.5 enami PCICCF_CONTROLLER_DEFAULT &&
477 1.5 enami cf->cf_loc[PCICCF_CONTROLLER] != 0)
478 1.2 thorpej return 0;
479 1.5 enami if (cf->cf_loc[PCICCF_SOCKET] != PCICCF_SOCKET_DEFAULT &&
480 1.5 enami cf->cf_loc[PCICCF_SOCKET] != 1)
481 1.2 thorpej return 0;
482 1.2 thorpej
483 1.2 thorpej break;
484 1.2 thorpej case C1SA:
485 1.5 enami if (cf->cf_loc[PCICCF_CONTROLLER] !=
486 1.5 enami PCICCF_CONTROLLER_DEFAULT &&
487 1.5 enami cf->cf_loc[PCICCF_CONTROLLER] != 1)
488 1.2 thorpej return 0;
489 1.5 enami if (cf->cf_loc[PCICCF_SOCKET] != PCICCF_SOCKET_DEFAULT &&
490 1.5 enami cf->cf_loc[PCICCF_SOCKET] != 0)
491 1.2 thorpej return 0;
492 1.2 thorpej
493 1.2 thorpej break;
494 1.2 thorpej case C1SB:
495 1.5 enami if (cf->cf_loc[PCICCF_CONTROLLER] !=
496 1.5 enami PCICCF_CONTROLLER_DEFAULT &&
497 1.5 enami cf->cf_loc[PCICCF_CONTROLLER] != 1)
498 1.2 thorpej return 0;
499 1.5 enami if (cf->cf_loc[PCICCF_SOCKET] != PCICCF_SOCKET_DEFAULT &&
500 1.5 enami cf->cf_loc[PCICCF_SOCKET] != 1)
501 1.2 thorpej return 0;
502 1.2 thorpej
503 1.2 thorpej break;
504 1.2 thorpej default:
505 1.2 thorpej panic("unknown pcic socket");
506 1.2 thorpej }
507 1.2 thorpej
508 1.2 thorpej return ((*cf->cf_attach->ca_match)(parent, cf, aux));
509 1.2 thorpej }
510 1.2 thorpej
511 1.2 thorpej int
512 1.2 thorpej pcic_print(arg, pnp)
513 1.2 thorpej void *arg;
514 1.2 thorpej const char *pnp;
515 1.2 thorpej {
516 1.3 enami struct pcmciabus_attach_args *paa = arg;
517 1.2 thorpej struct pcic_handle *h = (struct pcic_handle *) paa->pch;
518 1.2 thorpej
519 1.2 thorpej /* Only "pcmcia"s can attach to "pcic"s... easy. */
520 1.2 thorpej if (pnp)
521 1.2 thorpej printf("pcmcia at %s", pnp);
522 1.2 thorpej
523 1.2 thorpej switch (h->sock) {
524 1.2 thorpej case C0SA:
525 1.2 thorpej printf(" controller 0 socket 0");
526 1.2 thorpej break;
527 1.2 thorpej case C0SB:
528 1.2 thorpej printf(" controller 0 socket 1");
529 1.2 thorpej break;
530 1.2 thorpej case C1SA:
531 1.2 thorpej printf(" controller 1 socket 0");
532 1.2 thorpej break;
533 1.2 thorpej case C1SB:
534 1.2 thorpej printf(" controller 1 socket 1");
535 1.2 thorpej break;
536 1.2 thorpej default:
537 1.2 thorpej panic("unknown pcic socket");
538 1.2 thorpej }
539 1.2 thorpej
540 1.2 thorpej return (UNCONF);
541 1.2 thorpej }
542 1.2 thorpej
543 1.2 thorpej int
544 1.2 thorpej pcic_intr(arg)
545 1.2 thorpej void *arg;
546 1.2 thorpej {
547 1.3 enami struct pcic_softc *sc = arg;
548 1.2 thorpej int i, ret = 0;
549 1.2 thorpej
550 1.2 thorpej DPRINTF(("%s: intr\n", sc->dev.dv_xname));
551 1.2 thorpej
552 1.2 thorpej for (i = 0; i < PCIC_NSLOTS; i++)
553 1.2 thorpej if (sc->handle[i].flags & PCIC_FLAG_SOCKETP)
554 1.2 thorpej ret += pcic_intr_socket(&sc->handle[i]);
555 1.2 thorpej
556 1.2 thorpej return (ret ? 1 : 0);
557 1.2 thorpej }
558 1.2 thorpej
559 1.2 thorpej int
560 1.2 thorpej pcic_intr_socket(h)
561 1.2 thorpej struct pcic_handle *h;
562 1.2 thorpej {
563 1.2 thorpej int cscreg;
564 1.2 thorpej
565 1.2 thorpej cscreg = pcic_read(h, PCIC_CSC);
566 1.2 thorpej
567 1.2 thorpej cscreg &= (PCIC_CSC_GPI |
568 1.2 thorpej PCIC_CSC_CD |
569 1.2 thorpej PCIC_CSC_READY |
570 1.2 thorpej PCIC_CSC_BATTWARN |
571 1.2 thorpej PCIC_CSC_BATTDEAD);
572 1.2 thorpej
573 1.2 thorpej if (cscreg & PCIC_CSC_GPI) {
574 1.2 thorpej DPRINTF(("%s: %02x GPI\n", h->sc->dev.dv_xname, h->sock));
575 1.2 thorpej }
576 1.2 thorpej if (cscreg & PCIC_CSC_CD) {
577 1.2 thorpej int statreg;
578 1.2 thorpej
579 1.2 thorpej statreg = pcic_read(h, PCIC_IF_STATUS);
580 1.2 thorpej
581 1.2 thorpej DPRINTF(("%s: %02x CD %x\n", h->sc->dev.dv_xname, h->sock,
582 1.2 thorpej statreg));
583 1.2 thorpej
584 1.2 thorpej if ((statreg & PCIC_IF_STATUS_CARDDETECT_MASK) ==
585 1.2 thorpej PCIC_IF_STATUS_CARDDETECT_PRESENT) {
586 1.14 thorpej if (!(h->flags & PCIC_FLAG_CARDP)) {
587 1.14 thorpej DPRINTF(("%s: enqueing INSERTION event\n",
588 1.14 thorpej h->sc->dev.dv_xname));
589 1.14 thorpej pcic_queue_event(h, PCIC_EVENT_INSERTION);
590 1.14 thorpej }
591 1.2 thorpej } else {
592 1.14 thorpej if (h->flags & PCIC_FLAG_CARDP) {
593 1.15 thorpej /* Deactivate the card now. */
594 1.15 thorpej DPRINTF(("%s: deactivating card\n",
595 1.15 thorpej h->sc->dev.dv_xname));
596 1.15 thorpej pcic_deactivate_card(h);
597 1.15 thorpej
598 1.14 thorpej DPRINTF(("%s: enqueing REMOVAL event\n",
599 1.14 thorpej h->sc->dev.dv_xname));
600 1.14 thorpej pcic_queue_event(h, PCIC_EVENT_REMOVAL);
601 1.14 thorpej }
602 1.2 thorpej }
603 1.2 thorpej }
604 1.2 thorpej if (cscreg & PCIC_CSC_READY) {
605 1.2 thorpej DPRINTF(("%s: %02x READY\n", h->sc->dev.dv_xname, h->sock));
606 1.2 thorpej /* shouldn't happen */
607 1.2 thorpej }
608 1.2 thorpej if (cscreg & PCIC_CSC_BATTWARN) {
609 1.2 thorpej DPRINTF(("%s: %02x BATTWARN\n", h->sc->dev.dv_xname, h->sock));
610 1.2 thorpej }
611 1.2 thorpej if (cscreg & PCIC_CSC_BATTDEAD) {
612 1.2 thorpej DPRINTF(("%s: %02x BATTDEAD\n", h->sc->dev.dv_xname, h->sock));
613 1.2 thorpej }
614 1.2 thorpej return (cscreg ? 1 : 0);
615 1.14 thorpej }
616 1.14 thorpej
617 1.14 thorpej void
618 1.14 thorpej pcic_queue_event(h, event)
619 1.14 thorpej struct pcic_handle *h;
620 1.14 thorpej int event;
621 1.14 thorpej {
622 1.14 thorpej struct pcic_event *pe;
623 1.14 thorpej int s;
624 1.14 thorpej
625 1.14 thorpej pe = malloc(sizeof(*pe), M_TEMP, M_NOWAIT);
626 1.14 thorpej if (pe == NULL)
627 1.14 thorpej panic("pcic_queue_event: can't allocate event");
628 1.14 thorpej
629 1.14 thorpej pe->pe_type = event;
630 1.14 thorpej s = splhigh();
631 1.14 thorpej SIMPLEQ_INSERT_TAIL(&h->events, pe, pe_q);
632 1.14 thorpej splx(s);
633 1.14 thorpej wakeup(&h->events);
634 1.2 thorpej }
635 1.2 thorpej
636 1.2 thorpej void
637 1.2 thorpej pcic_attach_card(h)
638 1.2 thorpej struct pcic_handle *h;
639 1.2 thorpej {
640 1.15 thorpej
641 1.2 thorpej if (h->flags & PCIC_FLAG_CARDP)
642 1.2 thorpej panic("pcic_attach_card: already attached");
643 1.2 thorpej
644 1.2 thorpej /* call the MI attach function */
645 1.2 thorpej pcmcia_card_attach(h->pcmcia);
646 1.2 thorpej
647 1.2 thorpej h->flags |= PCIC_FLAG_CARDP;
648 1.2 thorpej }
649 1.2 thorpej
650 1.2 thorpej void
651 1.15 thorpej pcic_detach_card(h, flags)
652 1.2 thorpej struct pcic_handle *h;
653 1.15 thorpej int flags; /* DETACH_* */
654 1.2 thorpej {
655 1.15 thorpej
656 1.2 thorpej if (!(h->flags & PCIC_FLAG_CARDP))
657 1.2 thorpej panic("pcic_attach_card: already detached");
658 1.2 thorpej
659 1.2 thorpej h->flags &= ~PCIC_FLAG_CARDP;
660 1.2 thorpej
661 1.15 thorpej /* call the MI detach function */
662 1.15 thorpej pcmcia_card_detach(h->pcmcia, flags);
663 1.15 thorpej }
664 1.15 thorpej
665 1.15 thorpej void
666 1.15 thorpej pcic_deactivate_card(h)
667 1.15 thorpej struct pcic_handle *h;
668 1.15 thorpej {
669 1.2 thorpej
670 1.15 thorpej if (!(h->flags & PCIC_FLAG_CARDP))
671 1.15 thorpej panic("pcic_deactivate_card: already detached");
672 1.2 thorpej
673 1.15 thorpej /* call the MI deactivate function */
674 1.15 thorpej pcmcia_card_deactivate(h->pcmcia);
675 1.2 thorpej
676 1.2 thorpej /* power down the socket */
677 1.2 thorpej pcic_write(h, PCIC_PWRCTL, 0);
678 1.2 thorpej
679 1.15 thorpej /* reset the socket */
680 1.2 thorpej pcic_write(h, PCIC_INTR, 0);
681 1.2 thorpej }
682 1.2 thorpej
683 1.2 thorpej int
684 1.2 thorpej pcic_chip_mem_alloc(pch, size, pcmhp)
685 1.2 thorpej pcmcia_chipset_handle_t pch;
686 1.2 thorpej bus_size_t size;
687 1.2 thorpej struct pcmcia_mem_handle *pcmhp;
688 1.2 thorpej {
689 1.2 thorpej struct pcic_handle *h = (struct pcic_handle *) pch;
690 1.2 thorpej bus_space_handle_t memh;
691 1.2 thorpej bus_addr_t addr;
692 1.2 thorpej bus_size_t sizepg;
693 1.2 thorpej int i, mask, mhandle;
694 1.2 thorpej
695 1.2 thorpej /* out of sc->memh, allocate as many pages as necessary */
696 1.2 thorpej
697 1.2 thorpej /* convert size to PCIC pages */
698 1.2 thorpej sizepg = (size + (PCIC_MEM_ALIGN - 1)) / PCIC_MEM_ALIGN;
699 1.2 thorpej
700 1.2 thorpej mask = (1 << sizepg) - 1;
701 1.2 thorpej
702 1.2 thorpej addr = 0; /* XXX gcc -Wuninitialized */
703 1.2 thorpej mhandle = 0; /* XXX gcc -Wuninitialized */
704 1.2 thorpej
705 1.2 thorpej for (i = 0; i < (PCIC_MEM_PAGES + 1 - sizepg); i++) {
706 1.2 thorpej if ((h->sc->subregionmask & (mask << i)) == (mask << i)) {
707 1.2 thorpej if (bus_space_subregion(h->sc->memt, h->sc->memh,
708 1.2 thorpej i * PCIC_MEM_PAGESIZE,
709 1.2 thorpej sizepg * PCIC_MEM_PAGESIZE, &memh))
710 1.2 thorpej return (1);
711 1.2 thorpej mhandle = mask << i;
712 1.2 thorpej addr = h->sc->membase + (i * PCIC_MEM_PAGESIZE);
713 1.2 thorpej h->sc->subregionmask &= ~(mhandle);
714 1.2 thorpej break;
715 1.2 thorpej }
716 1.2 thorpej }
717 1.2 thorpej
718 1.2 thorpej if (i == (PCIC_MEM_PAGES + 1 - size))
719 1.2 thorpej return (1);
720 1.2 thorpej
721 1.2 thorpej DPRINTF(("pcic_chip_mem_alloc bus addr 0x%lx+0x%lx\n", (u_long) addr,
722 1.2 thorpej (u_long) size));
723 1.2 thorpej
724 1.2 thorpej pcmhp->memt = h->sc->memt;
725 1.2 thorpej pcmhp->memh = memh;
726 1.2 thorpej pcmhp->addr = addr;
727 1.2 thorpej pcmhp->size = size;
728 1.2 thorpej pcmhp->mhandle = mhandle;
729 1.2 thorpej pcmhp->realsize = sizepg * PCIC_MEM_PAGESIZE;
730 1.2 thorpej
731 1.2 thorpej return (0);
732 1.2 thorpej }
733 1.2 thorpej
734 1.2 thorpej void
735 1.2 thorpej pcic_chip_mem_free(pch, pcmhp)
736 1.2 thorpej pcmcia_chipset_handle_t pch;
737 1.2 thorpej struct pcmcia_mem_handle *pcmhp;
738 1.2 thorpej {
739 1.2 thorpej struct pcic_handle *h = (struct pcic_handle *) pch;
740 1.2 thorpej
741 1.2 thorpej h->sc->subregionmask |= pcmhp->mhandle;
742 1.2 thorpej }
743 1.2 thorpej
744 1.2 thorpej static struct mem_map_index_st {
745 1.2 thorpej int sysmem_start_lsb;
746 1.2 thorpej int sysmem_start_msb;
747 1.2 thorpej int sysmem_stop_lsb;
748 1.2 thorpej int sysmem_stop_msb;
749 1.2 thorpej int cardmem_lsb;
750 1.2 thorpej int cardmem_msb;
751 1.2 thorpej int memenable;
752 1.2 thorpej } mem_map_index[] = {
753 1.2 thorpej {
754 1.2 thorpej PCIC_SYSMEM_ADDR0_START_LSB,
755 1.2 thorpej PCIC_SYSMEM_ADDR0_START_MSB,
756 1.2 thorpej PCIC_SYSMEM_ADDR0_STOP_LSB,
757 1.2 thorpej PCIC_SYSMEM_ADDR0_STOP_MSB,
758 1.2 thorpej PCIC_CARDMEM_ADDR0_LSB,
759 1.2 thorpej PCIC_CARDMEM_ADDR0_MSB,
760 1.2 thorpej PCIC_ADDRWIN_ENABLE_MEM0,
761 1.2 thorpej },
762 1.2 thorpej {
763 1.2 thorpej PCIC_SYSMEM_ADDR1_START_LSB,
764 1.2 thorpej PCIC_SYSMEM_ADDR1_START_MSB,
765 1.2 thorpej PCIC_SYSMEM_ADDR1_STOP_LSB,
766 1.2 thorpej PCIC_SYSMEM_ADDR1_STOP_MSB,
767 1.2 thorpej PCIC_CARDMEM_ADDR1_LSB,
768 1.2 thorpej PCIC_CARDMEM_ADDR1_MSB,
769 1.2 thorpej PCIC_ADDRWIN_ENABLE_MEM1,
770 1.2 thorpej },
771 1.2 thorpej {
772 1.2 thorpej PCIC_SYSMEM_ADDR2_START_LSB,
773 1.2 thorpej PCIC_SYSMEM_ADDR2_START_MSB,
774 1.2 thorpej PCIC_SYSMEM_ADDR2_STOP_LSB,
775 1.2 thorpej PCIC_SYSMEM_ADDR2_STOP_MSB,
776 1.2 thorpej PCIC_CARDMEM_ADDR2_LSB,
777 1.2 thorpej PCIC_CARDMEM_ADDR2_MSB,
778 1.2 thorpej PCIC_ADDRWIN_ENABLE_MEM2,
779 1.2 thorpej },
780 1.2 thorpej {
781 1.2 thorpej PCIC_SYSMEM_ADDR3_START_LSB,
782 1.2 thorpej PCIC_SYSMEM_ADDR3_START_MSB,
783 1.2 thorpej PCIC_SYSMEM_ADDR3_STOP_LSB,
784 1.2 thorpej PCIC_SYSMEM_ADDR3_STOP_MSB,
785 1.2 thorpej PCIC_CARDMEM_ADDR3_LSB,
786 1.2 thorpej PCIC_CARDMEM_ADDR3_MSB,
787 1.2 thorpej PCIC_ADDRWIN_ENABLE_MEM3,
788 1.2 thorpej },
789 1.2 thorpej {
790 1.2 thorpej PCIC_SYSMEM_ADDR4_START_LSB,
791 1.2 thorpej PCIC_SYSMEM_ADDR4_START_MSB,
792 1.2 thorpej PCIC_SYSMEM_ADDR4_STOP_LSB,
793 1.2 thorpej PCIC_SYSMEM_ADDR4_STOP_MSB,
794 1.2 thorpej PCIC_CARDMEM_ADDR4_LSB,
795 1.2 thorpej PCIC_CARDMEM_ADDR4_MSB,
796 1.2 thorpej PCIC_ADDRWIN_ENABLE_MEM4,
797 1.2 thorpej },
798 1.2 thorpej };
799 1.2 thorpej
800 1.2 thorpej void
801 1.2 thorpej pcic_chip_do_mem_map(h, win)
802 1.2 thorpej struct pcic_handle *h;
803 1.2 thorpej int win;
804 1.2 thorpej {
805 1.2 thorpej int reg;
806 1.2 thorpej
807 1.2 thorpej pcic_write(h, mem_map_index[win].sysmem_start_lsb,
808 1.2 thorpej (h->mem[win].addr >> PCIC_SYSMEM_ADDRX_SHIFT) & 0xff);
809 1.2 thorpej pcic_write(h, mem_map_index[win].sysmem_start_msb,
810 1.2 thorpej ((h->mem[win].addr >> (PCIC_SYSMEM_ADDRX_SHIFT + 8)) &
811 1.2 thorpej PCIC_SYSMEM_ADDRX_START_MSB_ADDR_MASK));
812 1.2 thorpej
813 1.2 thorpej #if 0
814 1.2 thorpej /* XXX do I want 16 bit all the time? */
815 1.2 thorpej PCIC_SYSMEM_ADDRX_START_MSB_DATASIZE_16BIT;
816 1.2 thorpej #endif
817 1.2 thorpej
818 1.2 thorpej pcic_write(h, mem_map_index[win].sysmem_stop_lsb,
819 1.2 thorpej ((h->mem[win].addr + h->mem[win].size) >>
820 1.2 thorpej PCIC_SYSMEM_ADDRX_SHIFT) & 0xff);
821 1.2 thorpej pcic_write(h, mem_map_index[win].sysmem_stop_msb,
822 1.2 thorpej (((h->mem[win].addr + h->mem[win].size) >>
823 1.2 thorpej (PCIC_SYSMEM_ADDRX_SHIFT + 8)) &
824 1.2 thorpej PCIC_SYSMEM_ADDRX_STOP_MSB_ADDR_MASK) |
825 1.2 thorpej PCIC_SYSMEM_ADDRX_STOP_MSB_WAIT2);
826 1.2 thorpej
827 1.2 thorpej pcic_write(h, mem_map_index[win].cardmem_lsb,
828 1.2 thorpej (h->mem[win].offset >> PCIC_CARDMEM_ADDRX_SHIFT) & 0xff);
829 1.2 thorpej pcic_write(h, mem_map_index[win].cardmem_msb,
830 1.2 thorpej ((h->mem[win].offset >> (PCIC_CARDMEM_ADDRX_SHIFT + 8)) &
831 1.2 thorpej PCIC_CARDMEM_ADDRX_MSB_ADDR_MASK) |
832 1.2 thorpej ((h->mem[win].kind == PCMCIA_MEM_ATTR) ?
833 1.2 thorpej PCIC_CARDMEM_ADDRX_MSB_REGACTIVE_ATTR : 0));
834 1.2 thorpej
835 1.2 thorpej reg = pcic_read(h, PCIC_ADDRWIN_ENABLE);
836 1.2 thorpej reg |= (mem_map_index[win].memenable | PCIC_ADDRWIN_ENABLE_MEMCS16);
837 1.2 thorpej pcic_write(h, PCIC_ADDRWIN_ENABLE, reg);
838 1.2 thorpej
839 1.2 thorpej #ifdef PCICDEBUG
840 1.2 thorpej {
841 1.2 thorpej int r1, r2, r3, r4, r5, r6;
842 1.2 thorpej
843 1.2 thorpej r1 = pcic_read(h, mem_map_index[win].sysmem_start_msb);
844 1.2 thorpej r2 = pcic_read(h, mem_map_index[win].sysmem_start_lsb);
845 1.2 thorpej r3 = pcic_read(h, mem_map_index[win].sysmem_stop_msb);
846 1.2 thorpej r4 = pcic_read(h, mem_map_index[win].sysmem_stop_lsb);
847 1.2 thorpej r5 = pcic_read(h, mem_map_index[win].cardmem_msb);
848 1.2 thorpej r6 = pcic_read(h, mem_map_index[win].cardmem_lsb);
849 1.2 thorpej
850 1.2 thorpej DPRINTF(("pcic_chip_do_mem_map window %d: %02x%02x %02x%02x "
851 1.2 thorpej "%02x%02x\n", win, r1, r2, r3, r4, r5, r6));
852 1.2 thorpej }
853 1.2 thorpej #endif
854 1.2 thorpej }
855 1.2 thorpej
856 1.2 thorpej int
857 1.2 thorpej pcic_chip_mem_map(pch, kind, card_addr, size, pcmhp, offsetp, windowp)
858 1.2 thorpej pcmcia_chipset_handle_t pch;
859 1.2 thorpej int kind;
860 1.2 thorpej bus_addr_t card_addr;
861 1.2 thorpej bus_size_t size;
862 1.2 thorpej struct pcmcia_mem_handle *pcmhp;
863 1.2 thorpej bus_addr_t *offsetp;
864 1.2 thorpej int *windowp;
865 1.2 thorpej {
866 1.2 thorpej struct pcic_handle *h = (struct pcic_handle *) pch;
867 1.2 thorpej bus_addr_t busaddr;
868 1.2 thorpej long card_offset;
869 1.2 thorpej int i, win;
870 1.2 thorpej
871 1.2 thorpej win = -1;
872 1.2 thorpej for (i = 0; i < (sizeof(mem_map_index) / sizeof(mem_map_index[0]));
873 1.2 thorpej i++) {
874 1.2 thorpej if ((h->memalloc & (1 << i)) == 0) {
875 1.2 thorpej win = i;
876 1.2 thorpej h->memalloc |= (1 << i);
877 1.2 thorpej break;
878 1.2 thorpej }
879 1.2 thorpej }
880 1.2 thorpej
881 1.2 thorpej if (win == -1)
882 1.2 thorpej return (1);
883 1.2 thorpej
884 1.2 thorpej *windowp = win;
885 1.2 thorpej
886 1.2 thorpej /* XXX this is pretty gross */
887 1.2 thorpej
888 1.2 thorpej if (h->sc->memt != pcmhp->memt)
889 1.2 thorpej panic("pcic_chip_mem_map memt is bogus");
890 1.2 thorpej
891 1.2 thorpej busaddr = pcmhp->addr;
892 1.2 thorpej
893 1.2 thorpej /*
894 1.2 thorpej * compute the address offset to the pcmcia address space for the
895 1.2 thorpej * pcic. this is intentionally signed. The masks and shifts below
896 1.2 thorpej * will cause TRT to happen in the pcic registers. Deal with making
897 1.2 thorpej * sure the address is aligned, and return the alignment offset.
898 1.2 thorpej */
899 1.2 thorpej
900 1.2 thorpej *offsetp = card_addr % PCIC_MEM_ALIGN;
901 1.2 thorpej card_addr -= *offsetp;
902 1.2 thorpej
903 1.2 thorpej DPRINTF(("pcic_chip_mem_map window %d bus %lx+%lx+%lx at card addr "
904 1.2 thorpej "%lx\n", win, (u_long) busaddr, (u_long) * offsetp, (u_long) size,
905 1.2 thorpej (u_long) card_addr));
906 1.2 thorpej
907 1.2 thorpej /*
908 1.2 thorpej * include the offset in the size, and decrement size by one, since
909 1.2 thorpej * the hw wants start/stop
910 1.2 thorpej */
911 1.2 thorpej size += *offsetp - 1;
912 1.2 thorpej
913 1.2 thorpej card_offset = (((long) card_addr) - ((long) busaddr));
914 1.2 thorpej
915 1.2 thorpej h->mem[win].addr = busaddr;
916 1.2 thorpej h->mem[win].size = size;
917 1.2 thorpej h->mem[win].offset = card_offset;
918 1.2 thorpej h->mem[win].kind = kind;
919 1.2 thorpej
920 1.2 thorpej pcic_chip_do_mem_map(h, win);
921 1.2 thorpej
922 1.2 thorpej return (0);
923 1.2 thorpej }
924 1.2 thorpej
925 1.2 thorpej void
926 1.2 thorpej pcic_chip_mem_unmap(pch, window)
927 1.2 thorpej pcmcia_chipset_handle_t pch;
928 1.2 thorpej int window;
929 1.2 thorpej {
930 1.2 thorpej struct pcic_handle *h = (struct pcic_handle *) pch;
931 1.2 thorpej int reg;
932 1.2 thorpej
933 1.2 thorpej if (window >= (sizeof(mem_map_index) / sizeof(mem_map_index[0])))
934 1.2 thorpej panic("pcic_chip_mem_unmap: window out of range");
935 1.2 thorpej
936 1.2 thorpej reg = pcic_read(h, PCIC_ADDRWIN_ENABLE);
937 1.2 thorpej reg &= ~mem_map_index[window].memenable;
938 1.2 thorpej pcic_write(h, PCIC_ADDRWIN_ENABLE, reg);
939 1.2 thorpej
940 1.2 thorpej h->memalloc &= ~(1 << window);
941 1.2 thorpej }
942 1.2 thorpej
943 1.2 thorpej int
944 1.2 thorpej pcic_chip_io_alloc(pch, start, size, align, pcihp)
945 1.2 thorpej pcmcia_chipset_handle_t pch;
946 1.2 thorpej bus_addr_t start;
947 1.2 thorpej bus_size_t size;
948 1.2 thorpej bus_size_t align;
949 1.2 thorpej struct pcmcia_io_handle *pcihp;
950 1.2 thorpej {
951 1.2 thorpej struct pcic_handle *h = (struct pcic_handle *) pch;
952 1.2 thorpej bus_space_tag_t iot;
953 1.2 thorpej bus_space_handle_t ioh;
954 1.2 thorpej bus_addr_t ioaddr;
955 1.2 thorpej int flags = 0;
956 1.2 thorpej
957 1.2 thorpej /*
958 1.2 thorpej * Allocate some arbitrary I/O space.
959 1.2 thorpej */
960 1.2 thorpej
961 1.2 thorpej iot = h->sc->iot;
962 1.2 thorpej
963 1.2 thorpej if (start) {
964 1.2 thorpej ioaddr = start;
965 1.2 thorpej if (bus_space_map(iot, start, size, 0, &ioh))
966 1.2 thorpej return (1);
967 1.2 thorpej DPRINTF(("pcic_chip_io_alloc map port %lx+%lx\n",
968 1.2 thorpej (u_long) ioaddr, (u_long) size));
969 1.2 thorpej } else {
970 1.2 thorpej flags |= PCMCIA_IO_ALLOCATED;
971 1.2 thorpej if (bus_space_alloc(iot, h->sc->iobase,
972 1.2 thorpej h->sc->iobase + h->sc->iosize, size, align, 0, 0,
973 1.2 thorpej &ioaddr, &ioh))
974 1.2 thorpej return (1);
975 1.2 thorpej DPRINTF(("pcic_chip_io_alloc alloc port %lx+%lx\n",
976 1.2 thorpej (u_long) ioaddr, (u_long) size));
977 1.2 thorpej }
978 1.2 thorpej
979 1.2 thorpej pcihp->iot = iot;
980 1.2 thorpej pcihp->ioh = ioh;
981 1.2 thorpej pcihp->addr = ioaddr;
982 1.2 thorpej pcihp->size = size;
983 1.2 thorpej pcihp->flags = flags;
984 1.2 thorpej
985 1.2 thorpej return (0);
986 1.2 thorpej }
987 1.2 thorpej
988 1.2 thorpej void
989 1.2 thorpej pcic_chip_io_free(pch, pcihp)
990 1.2 thorpej pcmcia_chipset_handle_t pch;
991 1.2 thorpej struct pcmcia_io_handle *pcihp;
992 1.2 thorpej {
993 1.2 thorpej bus_space_tag_t iot = pcihp->iot;
994 1.2 thorpej bus_space_handle_t ioh = pcihp->ioh;
995 1.2 thorpej bus_size_t size = pcihp->size;
996 1.2 thorpej
997 1.2 thorpej if (pcihp->flags & PCMCIA_IO_ALLOCATED)
998 1.2 thorpej bus_space_free(iot, ioh, size);
999 1.2 thorpej else
1000 1.2 thorpej bus_space_unmap(iot, ioh, size);
1001 1.2 thorpej }
1002 1.2 thorpej
1003 1.2 thorpej
1004 1.2 thorpej static struct io_map_index_st {
1005 1.2 thorpej int start_lsb;
1006 1.2 thorpej int start_msb;
1007 1.2 thorpej int stop_lsb;
1008 1.2 thorpej int stop_msb;
1009 1.2 thorpej int ioenable;
1010 1.2 thorpej int ioctlmask;
1011 1.2 thorpej int ioctlbits[3]; /* indexed by PCMCIA_WIDTH_* */
1012 1.2 thorpej } io_map_index[] = {
1013 1.2 thorpej {
1014 1.2 thorpej PCIC_IOADDR0_START_LSB,
1015 1.2 thorpej PCIC_IOADDR0_START_MSB,
1016 1.2 thorpej PCIC_IOADDR0_STOP_LSB,
1017 1.2 thorpej PCIC_IOADDR0_STOP_MSB,
1018 1.2 thorpej PCIC_ADDRWIN_ENABLE_IO0,
1019 1.2 thorpej PCIC_IOCTL_IO0_WAITSTATE | PCIC_IOCTL_IO0_ZEROWAIT |
1020 1.2 thorpej PCIC_IOCTL_IO0_IOCS16SRC_MASK | PCIC_IOCTL_IO0_DATASIZE_MASK,
1021 1.2 thorpej {
1022 1.2 thorpej PCIC_IOCTL_IO0_IOCS16SRC_CARD,
1023 1.6 enami PCIC_IOCTL_IO0_IOCS16SRC_DATASIZE |
1024 1.6 enami PCIC_IOCTL_IO0_DATASIZE_8BIT,
1025 1.6 enami PCIC_IOCTL_IO0_IOCS16SRC_DATASIZE |
1026 1.6 enami PCIC_IOCTL_IO0_DATASIZE_16BIT,
1027 1.2 thorpej },
1028 1.2 thorpej },
1029 1.2 thorpej {
1030 1.2 thorpej PCIC_IOADDR1_START_LSB,
1031 1.2 thorpej PCIC_IOADDR1_START_MSB,
1032 1.2 thorpej PCIC_IOADDR1_STOP_LSB,
1033 1.2 thorpej PCIC_IOADDR1_STOP_MSB,
1034 1.2 thorpej PCIC_ADDRWIN_ENABLE_IO1,
1035 1.2 thorpej PCIC_IOCTL_IO1_WAITSTATE | PCIC_IOCTL_IO1_ZEROWAIT |
1036 1.2 thorpej PCIC_IOCTL_IO1_IOCS16SRC_MASK | PCIC_IOCTL_IO1_DATASIZE_MASK,
1037 1.2 thorpej {
1038 1.2 thorpej PCIC_IOCTL_IO1_IOCS16SRC_CARD,
1039 1.2 thorpej PCIC_IOCTL_IO1_IOCS16SRC_DATASIZE |
1040 1.2 thorpej PCIC_IOCTL_IO1_DATASIZE_8BIT,
1041 1.2 thorpej PCIC_IOCTL_IO1_IOCS16SRC_DATASIZE |
1042 1.2 thorpej PCIC_IOCTL_IO1_DATASIZE_16BIT,
1043 1.2 thorpej },
1044 1.2 thorpej },
1045 1.2 thorpej };
1046 1.2 thorpej
1047 1.2 thorpej void
1048 1.2 thorpej pcic_chip_do_io_map(h, win)
1049 1.2 thorpej struct pcic_handle *h;
1050 1.2 thorpej int win;
1051 1.2 thorpej {
1052 1.2 thorpej int reg;
1053 1.2 thorpej
1054 1.2 thorpej DPRINTF(("pcic_chip_do_io_map win %d addr %lx size %lx width %d\n",
1055 1.2 thorpej win, (long) h->io[win].addr, (long) h->io[win].size,
1056 1.2 thorpej h->io[win].width * 8));
1057 1.2 thorpej
1058 1.2 thorpej pcic_write(h, io_map_index[win].start_lsb, h->io[win].addr & 0xff);
1059 1.2 thorpej pcic_write(h, io_map_index[win].start_msb,
1060 1.2 thorpej (h->io[win].addr >> 8) & 0xff);
1061 1.2 thorpej
1062 1.2 thorpej pcic_write(h, io_map_index[win].stop_lsb,
1063 1.2 thorpej (h->io[win].addr + h->io[win].size - 1) & 0xff);
1064 1.2 thorpej pcic_write(h, io_map_index[win].stop_msb,
1065 1.2 thorpej ((h->io[win].addr + h->io[win].size - 1) >> 8) & 0xff);
1066 1.2 thorpej
1067 1.2 thorpej reg = pcic_read(h, PCIC_IOCTL);
1068 1.2 thorpej reg &= ~io_map_index[win].ioctlmask;
1069 1.2 thorpej reg |= io_map_index[win].ioctlbits[h->io[win].width];
1070 1.2 thorpej pcic_write(h, PCIC_IOCTL, reg);
1071 1.2 thorpej
1072 1.2 thorpej reg = pcic_read(h, PCIC_ADDRWIN_ENABLE);
1073 1.2 thorpej reg |= io_map_index[win].ioenable;
1074 1.2 thorpej pcic_write(h, PCIC_ADDRWIN_ENABLE, reg);
1075 1.2 thorpej }
1076 1.2 thorpej
1077 1.2 thorpej int
1078 1.2 thorpej pcic_chip_io_map(pch, width, offset, size, pcihp, windowp)
1079 1.2 thorpej pcmcia_chipset_handle_t pch;
1080 1.2 thorpej int width;
1081 1.2 thorpej bus_addr_t offset;
1082 1.2 thorpej bus_size_t size;
1083 1.2 thorpej struct pcmcia_io_handle *pcihp;
1084 1.2 thorpej int *windowp;
1085 1.2 thorpej {
1086 1.2 thorpej struct pcic_handle *h = (struct pcic_handle *) pch;
1087 1.2 thorpej bus_addr_t ioaddr = pcihp->addr + offset;
1088 1.4 enami int i, win;
1089 1.4 enami #ifdef PCICDEBUG
1090 1.2 thorpej static char *width_names[] = { "auto", "io8", "io16" };
1091 1.4 enami #endif
1092 1.2 thorpej
1093 1.2 thorpej /* XXX Sanity check offset/size. */
1094 1.2 thorpej
1095 1.2 thorpej win = -1;
1096 1.2 thorpej for (i = 0; i < (sizeof(io_map_index) / sizeof(io_map_index[0])); i++) {
1097 1.2 thorpej if ((h->ioalloc & (1 << i)) == 0) {
1098 1.2 thorpej win = i;
1099 1.2 thorpej h->ioalloc |= (1 << i);
1100 1.2 thorpej break;
1101 1.2 thorpej }
1102 1.2 thorpej }
1103 1.2 thorpej
1104 1.2 thorpej if (win == -1)
1105 1.2 thorpej return (1);
1106 1.2 thorpej
1107 1.2 thorpej *windowp = win;
1108 1.2 thorpej
1109 1.2 thorpej /* XXX this is pretty gross */
1110 1.2 thorpej
1111 1.2 thorpej if (h->sc->iot != pcihp->iot)
1112 1.2 thorpej panic("pcic_chip_io_map iot is bogus");
1113 1.2 thorpej
1114 1.2 thorpej DPRINTF(("pcic_chip_io_map window %d %s port %lx+%lx\n",
1115 1.2 thorpej win, width_names[width], (u_long) ioaddr, (u_long) size));
1116 1.2 thorpej
1117 1.2 thorpej /* XXX wtf is this doing here? */
1118 1.2 thorpej
1119 1.2 thorpej printf(" port 0x%lx", (u_long) ioaddr);
1120 1.2 thorpej if (size > 1)
1121 1.2 thorpej printf("-0x%lx", (u_long) ioaddr + (u_long) size - 1);
1122 1.2 thorpej
1123 1.2 thorpej h->io[win].addr = ioaddr;
1124 1.2 thorpej h->io[win].size = size;
1125 1.2 thorpej h->io[win].width = width;
1126 1.2 thorpej
1127 1.2 thorpej pcic_chip_do_io_map(h, win);
1128 1.2 thorpej
1129 1.2 thorpej return (0);
1130 1.2 thorpej }
1131 1.2 thorpej
1132 1.2 thorpej void
1133 1.2 thorpej pcic_chip_io_unmap(pch, window)
1134 1.2 thorpej pcmcia_chipset_handle_t pch;
1135 1.2 thorpej int window;
1136 1.2 thorpej {
1137 1.2 thorpej struct pcic_handle *h = (struct pcic_handle *) pch;
1138 1.2 thorpej int reg;
1139 1.2 thorpej
1140 1.2 thorpej if (window >= (sizeof(io_map_index) / sizeof(io_map_index[0])))
1141 1.2 thorpej panic("pcic_chip_io_unmap: window out of range");
1142 1.2 thorpej
1143 1.2 thorpej reg = pcic_read(h, PCIC_ADDRWIN_ENABLE);
1144 1.2 thorpej reg &= ~io_map_index[window].ioenable;
1145 1.2 thorpej pcic_write(h, PCIC_ADDRWIN_ENABLE, reg);
1146 1.2 thorpej
1147 1.2 thorpej h->ioalloc &= ~(1 << window);
1148 1.8 marc }
1149 1.8 marc
1150 1.8 marc static void
1151 1.8 marc pcic_wait_ready(h)
1152 1.8 marc struct pcic_handle *h;
1153 1.8 marc {
1154 1.8 marc int i;
1155 1.8 marc
1156 1.8 marc for (i = 0; i < 10000; i++) {
1157 1.8 marc if (pcic_read(h, PCIC_IF_STATUS) & PCIC_IF_STATUS_READY)
1158 1.8 marc return;
1159 1.8 marc delay(500);
1160 1.8 marc #ifdef PCICDEBUG
1161 1.8 marc if (pcic_debug) {
1162 1.8 marc if ((i>5000) && (i%100 == 99))
1163 1.8 marc printf(".");
1164 1.8 marc }
1165 1.8 marc #endif
1166 1.8 marc }
1167 1.8 marc
1168 1.8 marc #ifdef DIAGNOSTIC
1169 1.11 mycroft printf("pcic_wait_ready: ready never happened, status = %02x\n",
1170 1.11 mycroft pcic_read(h, PCIC_IF_STATUS));
1171 1.8 marc #endif
1172 1.2 thorpej }
1173 1.2 thorpej
1174 1.2 thorpej void
1175 1.2 thorpej pcic_chip_socket_enable(pch)
1176 1.2 thorpej pcmcia_chipset_handle_t pch;
1177 1.2 thorpej {
1178 1.2 thorpej struct pcic_handle *h = (struct pcic_handle *) pch;
1179 1.2 thorpej int cardtype, reg, win;
1180 1.2 thorpej
1181 1.2 thorpej /* this bit is mostly stolen from pcic_attach_card */
1182 1.2 thorpej
1183 1.2 thorpej /* power down the socket to reset it, clear the card reset pin */
1184 1.2 thorpej
1185 1.2 thorpej pcic_write(h, PCIC_PWRCTL, 0);
1186 1.2 thorpej
1187 1.9 enami /*
1188 1.9 enami * wait 300ms until power fails (Tpf). Then, wait 100ms since
1189 1.9 enami * we are changing Vcc (Toff).
1190 1.9 enami */
1191 1.9 enami delay((300 + 100) * 1000);
1192 1.9 enami
1193 1.2 thorpej /* power up the socket */
1194 1.2 thorpej
1195 1.12 msaitoh pcic_write(h, PCIC_PWRCTL, PCIC_PWRCTL_DISABLE_RESETDRV
1196 1.12 msaitoh | PCIC_PWRCTL_PWR_ENABLE);
1197 1.9 enami
1198 1.9 enami /*
1199 1.9 enami * wait 100ms until power raise (Tpr) and 20ms to become
1200 1.9 enami * stable (Tsu(Vcc)).
1201 1.12 msaitoh *
1202 1.12 msaitoh * some machines require some more time to be settled
1203 1.12 msaitoh * (another 200ms is added here).
1204 1.9 enami */
1205 1.12 msaitoh delay((100 + 20 + 200) * 1000);
1206 1.9 enami
1207 1.12 msaitoh pcic_write(h, PCIC_PWRCTL, PCIC_PWRCTL_DISABLE_RESETDRV | PCIC_PWRCTL_OE
1208 1.12 msaitoh | PCIC_PWRCTL_PWR_ENABLE);
1209 1.12 msaitoh pcic_write(h, PCIC_INTR, 0);
1210 1.2 thorpej
1211 1.9 enami /*
1212 1.9 enami * hold RESET at least 10us.
1213 1.9 enami */
1214 1.9 enami delay(10);
1215 1.9 enami
1216 1.2 thorpej /* clear the reset flag */
1217 1.2 thorpej
1218 1.2 thorpej pcic_write(h, PCIC_INTR, PCIC_INTR_RESET);
1219 1.2 thorpej
1220 1.2 thorpej /* wait 20ms as per pc card standard (r2.01) section 4.3.6 */
1221 1.2 thorpej
1222 1.2 thorpej delay(20000);
1223 1.2 thorpej
1224 1.2 thorpej /* wait for the chip to finish initializing */
1225 1.2 thorpej
1226 1.2 thorpej pcic_wait_ready(h);
1227 1.2 thorpej
1228 1.2 thorpej /* zero out the address windows */
1229 1.2 thorpej
1230 1.2 thorpej pcic_write(h, PCIC_ADDRWIN_ENABLE, 0);
1231 1.2 thorpej
1232 1.2 thorpej /* set the card type */
1233 1.2 thorpej
1234 1.2 thorpej cardtype = pcmcia_card_gettype(h->pcmcia);
1235 1.2 thorpej
1236 1.2 thorpej reg = pcic_read(h, PCIC_INTR);
1237 1.2 thorpej reg &= ~PCIC_INTR_CARDTYPE_MASK;
1238 1.2 thorpej reg |= ((cardtype == PCMCIA_IFTYPE_IO) ?
1239 1.2 thorpej PCIC_INTR_CARDTYPE_IO :
1240 1.2 thorpej PCIC_INTR_CARDTYPE_MEM);
1241 1.2 thorpej reg |= h->ih_irq;
1242 1.2 thorpej pcic_write(h, PCIC_INTR, reg);
1243 1.2 thorpej
1244 1.2 thorpej DPRINTF(("%s: pcic_chip_socket_enable %02x cardtype %s %02x\n",
1245 1.2 thorpej h->sc->dev.dv_xname, h->sock,
1246 1.2 thorpej ((cardtype == PCMCIA_IFTYPE_IO) ? "io" : "mem"), reg));
1247 1.2 thorpej
1248 1.2 thorpej /* reinstall all the memory and io mappings */
1249 1.2 thorpej
1250 1.2 thorpej for (win = 0; win < PCIC_MEM_WINS; win++)
1251 1.2 thorpej if (h->memalloc & (1 << win))
1252 1.2 thorpej pcic_chip_do_mem_map(h, win);
1253 1.2 thorpej
1254 1.2 thorpej for (win = 0; win < PCIC_IO_WINS; win++)
1255 1.2 thorpej if (h->ioalloc & (1 << win))
1256 1.2 thorpej pcic_chip_do_io_map(h, win);
1257 1.2 thorpej }
1258 1.2 thorpej
1259 1.2 thorpej void
1260 1.2 thorpej pcic_chip_socket_disable(pch)
1261 1.2 thorpej pcmcia_chipset_handle_t pch;
1262 1.2 thorpej {
1263 1.2 thorpej struct pcic_handle *h = (struct pcic_handle *) pch;
1264 1.2 thorpej
1265 1.2 thorpej DPRINTF(("pcic_chip_socket_disable\n"));
1266 1.2 thorpej
1267 1.2 thorpej /* power down the socket */
1268 1.2 thorpej
1269 1.2 thorpej pcic_write(h, PCIC_PWRCTL, 0);
1270 1.9 enami
1271 1.9 enami /*
1272 1.9 enami * wait 300ms until power fails (Tpf).
1273 1.9 enami */
1274 1.9 enami delay(300 * 1000);
1275 1.2 thorpej }
1276